Rev 2 | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed
Rev 2 | Rev 5 | ||
---|---|---|---|
Line 1... | Line 1... | ||
1 | /**************************************************************************//** |
1 | /**************************************************************************//** |
2 | * @file core_sc300.h |
2 | * @file core_sc300.h |
3 | * @brief CMSIS SC300 Core Peripheral Access Layer Header File |
3 | * @brief CMSIS SC300 Core Peripheral Access Layer Header File |
4 | * @version V4.10 |
4 | * @version V4.30 |
5 | * @date 18. March 2015 |
5 | * @date 20. October 2015 |
6 | * |
- | |
7 | * @note |
- | |
8 | * |
- | |
9 | ******************************************************************************/ |
6 | ******************************************************************************/ |
10 | /* Copyright (c) 2009 - 2015 ARM LIMITED |
7 | /* Copyright (c) 2009 - 2015 ARM LIMITED |
11 | 8 | ||
12 | All rights reserved. |
9 | All rights reserved. |
13 | Redistribution and use in source and binary forms, with or without |
10 | Redistribution and use in source and binary forms, with or without |
Line 33... | Line 30... | ||
33 | ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
30 | ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
34 | POSSIBILITY OF SUCH DAMAGE. |
31 | POSSIBILITY OF SUCH DAMAGE. |
35 | ---------------------------------------------------------------------------*/ |
32 | ---------------------------------------------------------------------------*/ |
36 | 33 | ||
37 | 34 | ||
38 | #if defined ( __ICCARM__ ) |
35 | #if defined ( __ICCARM__ ) |
39 | #pragma system_include /* treat file as system include file for MISRA check */ |
36 | #pragma system_include /* treat file as system include file for MISRA check */ |
- | 37 | #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050) |
|
- | 38 | #pragma clang system_header /* treat file as system include file */ |
|
40 | #endif |
39 | #endif |
41 | 40 | ||
42 | #ifndef __CORE_SC300_H_GENERIC |
41 | #ifndef __CORE_SC300_H_GENERIC |
43 | #define __CORE_SC300_H_GENERIC |
42 | #define __CORE_SC300_H_GENERIC |
44 | 43 | ||
- | 44 | #include <stdint.h> |
|
- | 45 | ||
45 | #ifdef __cplusplus |
46 | #ifdef __cplusplus |
46 | extern "C" { |
47 | extern "C" { |
47 | #endif |
48 | #endif |
48 | 49 | ||
- | 50 | /** |
|
49 | /** \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions |
51 | \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions |
50 | CMSIS violates the following MISRA-C:2004 rules: |
52 | CMSIS violates the following MISRA-C:2004 rules: |
51 | 53 | ||
52 | \li Required Rule 8.5, object/function definition in header file.<br> |
54 | \li Required Rule 8.5, object/function definition in header file.<br> |
53 | Function definitions in header files are used to allow 'inlining'. |
55 | Function definitions in header files are used to allow 'inlining'. |
54 | 56 | ||
Line 61... | Line 63... | ||
61 | 63 | ||
62 | 64 | ||
63 | /******************************************************************************* |
65 | /******************************************************************************* |
64 | * CMSIS definitions |
66 | * CMSIS definitions |
65 | ******************************************************************************/ |
67 | ******************************************************************************/ |
- | 68 | /** |
|
66 | /** \ingroup SC3000 |
69 | \ingroup SC3000 |
67 | @{ |
70 | @{ |
68 | */ |
71 | */ |
69 | 72 | ||
70 | /* CMSIS SC300 definitions */ |
73 | /* CMSIS SC300 definitions */ |
71 | #define __SC300_CMSIS_VERSION_MAIN (0x04) /*!< [31:16] CMSIS HAL main version */ |
74 | #define __SC300_CMSIS_VERSION_MAIN (0x04U) /*!< [31:16] CMSIS HAL main version */ |
72 | #define __SC300_CMSIS_VERSION_SUB (0x00) /*!< [15:0] CMSIS HAL sub version */ |
75 | #define __SC300_CMSIS_VERSION_SUB (0x1EU) /*!< [15:0] CMSIS HAL sub version */ |
73 | #define __SC300_CMSIS_VERSION ((__SC300_CMSIS_VERSION_MAIN << 16) | \ |
76 | #define __SC300_CMSIS_VERSION ((__SC300_CMSIS_VERSION_MAIN << 16U) | \ |
74 | __SC300_CMSIS_VERSION_SUB ) /*!< CMSIS HAL version number */ |
77 | __SC300_CMSIS_VERSION_SUB ) /*!< CMSIS HAL version number */ |
75 | 78 | ||
76 | #define __CORTEX_SC (300) /*!< Cortex secure core */ |
79 | #define __CORTEX_SC (300U) /*!< Cortex secure core */ |
77 | 80 | ||
78 | 81 | ||
79 | #if defined ( __CC_ARM ) |
82 | #if defined ( __CC_ARM ) |
80 | #define __ASM __asm /*!< asm keyword for ARM Compiler */ |
83 | #define __ASM __asm /*!< asm keyword for ARM Compiler */ |
- | 84 | #define __INLINE __inline /*!< inline keyword for ARM Compiler */ |
|
- | 85 | #define __STATIC_INLINE static __inline |
|
- | 86 | ||
- | 87 | #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050) |
|
- | 88 | #define __ASM __asm /*!< asm keyword for ARM Compiler */ |
|
81 | #define __INLINE __inline /*!< inline keyword for ARM Compiler */ |
89 | #define __INLINE __inline /*!< inline keyword for ARM Compiler */ |
82 | #define __STATIC_INLINE static __inline |
90 | #define __STATIC_INLINE static __inline |
83 | 91 | ||
84 | #elif defined ( __GNUC__ ) |
92 | #elif defined ( __GNUC__ ) |
85 | #define __ASM __asm /*!< asm keyword for GNU Compiler */ |
93 | #define __ASM __asm /*!< asm keyword for GNU Compiler */ |
86 | #define __INLINE inline /*!< inline keyword for GNU Compiler */ |
94 | #define __INLINE inline /*!< inline keyword for GNU Compiler */ |
87 | #define __STATIC_INLINE static inline |
95 | #define __STATIC_INLINE static inline |
88 | 96 | ||
89 | #elif defined ( __ICCARM__ ) |
97 | #elif defined ( __ICCARM__ ) |
90 | #define __ASM __asm /*!< asm keyword for IAR Compiler */ |
98 | #define __ASM __asm /*!< asm keyword for IAR Compiler */ |
91 | #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */ |
99 | #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */ |
92 | #define __STATIC_INLINE static inline |
100 | #define __STATIC_INLINE static inline |
93 | 101 | ||
94 | #elif defined ( __TMS470__ ) |
102 | #elif defined ( __TMS470__ ) |
95 | #define __ASM __asm /*!< asm keyword for TI CCS Compiler */ |
103 | #define __ASM __asm /*!< asm keyword for TI CCS Compiler */ |
96 | #define __STATIC_INLINE static inline |
104 | #define __STATIC_INLINE static inline |
97 | 105 | ||
98 | #elif defined ( __TASKING__ ) |
106 | #elif defined ( __TASKING__ ) |
99 | #define __ASM __asm /*!< asm keyword for TASKING Compiler */ |
107 | #define __ASM __asm /*!< asm keyword for TASKING Compiler */ |
100 | #define __INLINE inline /*!< inline keyword for TASKING Compiler */ |
108 | #define __INLINE inline /*!< inline keyword for TASKING Compiler */ |
101 | #define __STATIC_INLINE static inline |
109 | #define __STATIC_INLINE static inline |
102 | 110 | ||
103 | #elif defined ( __CSMC__ ) |
111 | #elif defined ( __CSMC__ ) |
104 | #define __packed |
112 | #define __packed |
105 | #define __ASM _asm /*!< asm keyword for COSMIC Compiler */ |
113 | #define __ASM _asm /*!< asm keyword for COSMIC Compiler */ |
106 | #define __INLINE inline /*use -pc99 on compile line !< inline keyword for COSMIC Compiler */ |
114 | #define __INLINE inline /*!< inline keyword for COSMIC Compiler. Use -pc99 on compile line */ |
107 | #define __STATIC_INLINE static inline |
115 | #define __STATIC_INLINE static inline |
108 | 116 | ||
- | 117 | #else |
|
- | 118 | #error Unknown compiler |
|
109 | #endif |
119 | #endif |
110 | 120 | ||
111 | /** __FPU_USED indicates whether an FPU is used or not. |
121 | /** __FPU_USED indicates whether an FPU is used or not. |
112 | This core does not support an FPU at all |
122 | This core does not support an FPU at all |
113 | */ |
123 | */ |
114 | #define __FPU_USED 0 |
124 | #define __FPU_USED 0U |
115 | 125 | ||
116 | #if defined ( __CC_ARM ) |
126 | #if defined ( __CC_ARM ) |
117 | #if defined __TARGET_FPU_VFP |
127 | #if defined __TARGET_FPU_VFP |
118 | #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
128 | #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
- | 129 | #endif |
|
- | 130 | ||
- | 131 | #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050) |
|
- | 132 | #if defined __ARM_PCS_VFP |
|
- | 133 | #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
|
119 | #endif |
134 | #endif |
120 | 135 | ||
121 | #elif defined ( __GNUC__ ) |
136 | #elif defined ( __GNUC__ ) |
122 | #if defined (__VFP_FP__) && !defined(__SOFTFP__) |
137 | #if defined (__VFP_FP__) && !defined(__SOFTFP__) |
123 | #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
138 | #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
124 | #endif |
139 | #endif |
125 | 140 | ||
126 | #elif defined ( __ICCARM__ ) |
141 | #elif defined ( __ICCARM__ ) |
127 | #if defined __ARMVFP__ |
142 | #if defined __ARMVFP__ |
128 | #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
143 | #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
129 | #endif |
144 | #endif |
130 | 145 | ||
131 | #elif defined ( __TMS470__ ) |
146 | #elif defined ( __TMS470__ ) |
132 | #if defined __TI__VFP_SUPPORT____ |
147 | #if defined __TI_VFP_SUPPORT__ |
133 | #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
148 | #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
134 | #endif |
149 | #endif |
135 | 150 | ||
136 | #elif defined ( __TASKING__ ) |
151 | #elif defined ( __TASKING__ ) |
137 | #if defined __FPU_VFP__ |
152 | #if defined __FPU_VFP__ |
138 | #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
153 | #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
139 | #endif |
154 | #endif |
140 | 155 | ||
141 | #elif defined ( __CSMC__ ) /* Cosmic */ |
156 | #elif defined ( __CSMC__ ) |
142 | #if ( __CSMC__ & 0x400) // FPU present for parser |
157 | #if ( __CSMC__ & 0x400U) |
143 | #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
158 | #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)" |
144 | #endif |
159 | #endif |
- | 160 | ||
145 | #endif |
161 | #endif |
146 | 162 | ||
147 | #include <stdint.h> /* standard types definitions */ |
- | |
148 | #include <core_cmInstr.h> /* Core Instruction Access */ |
163 | #include "core_cmInstr.h" /* Core Instruction Access */ |
149 | #include <core_cmFunc.h> /* Core Function Access */ |
164 | #include "core_cmFunc.h" /* Core Function Access */ |
150 | 165 | ||
151 | #ifdef __cplusplus |
166 | #ifdef __cplusplus |
152 | } |
167 | } |
153 | #endif |
168 | #endif |
154 | 169 | ||
Line 164... | Line 179... | ||
164 | #endif |
179 | #endif |
165 | 180 | ||
166 | /* check device defines and use defaults */ |
181 | /* check device defines and use defaults */ |
167 | #if defined __CHECK_DEVICE_DEFINES |
182 | #if defined __CHECK_DEVICE_DEFINES |
168 | #ifndef __SC300_REV |
183 | #ifndef __SC300_REV |
169 | #define __SC300_REV 0x0000 |
184 | #define __SC300_REV 0x0000U |
170 | #warning "__SC300_REV not defined in device header file; using default!" |
185 | #warning "__SC300_REV not defined in device header file; using default!" |
171 | #endif |
186 | #endif |
172 | 187 | ||
173 | #ifndef __MPU_PRESENT |
188 | #ifndef __MPU_PRESENT |
174 | #define __MPU_PRESENT 0 |
189 | #define __MPU_PRESENT 0U |
175 | #warning "__MPU_PRESENT not defined in device header file; using default!" |
190 | #warning "__MPU_PRESENT not defined in device header file; using default!" |
176 | #endif |
191 | #endif |
177 | 192 | ||
178 | #ifndef __NVIC_PRIO_BITS |
193 | #ifndef __NVIC_PRIO_BITS |
179 | #define __NVIC_PRIO_BITS 4 |
194 | #define __NVIC_PRIO_BITS 4U |
180 | #warning "__NVIC_PRIO_BITS not defined in device header file; using default!" |
195 | #warning "__NVIC_PRIO_BITS not defined in device header file; using default!" |
181 | #endif |
196 | #endif |
182 | 197 | ||
183 | #ifndef __Vendor_SysTickConfig |
198 | #ifndef __Vendor_SysTickConfig |
184 | #define __Vendor_SysTickConfig 0 |
199 | #define __Vendor_SysTickConfig 0U |
185 | #warning "__Vendor_SysTickConfig not defined in device header file; using default!" |
200 | #warning "__Vendor_SysTickConfig not defined in device header file; using default!" |
186 | #endif |
201 | #endif |
187 | #endif |
202 | #endif |
188 | 203 | ||
189 | /* IO definitions (access restrictions to peripheral registers) */ |
204 | /* IO definitions (access restrictions to peripheral registers) */ |
Line 193... | Line 208... | ||
193 | <strong>IO Type Qualifiers</strong> are used |
208 | <strong>IO Type Qualifiers</strong> are used |
194 | \li to specify the access to peripheral variables. |
209 | \li to specify the access to peripheral variables. |
195 | \li for automatic generation of peripheral register debug information. |
210 | \li for automatic generation of peripheral register debug information. |
196 | */ |
211 | */ |
197 | #ifdef __cplusplus |
212 | #ifdef __cplusplus |
198 | #define __I volatile /*!< Defines 'read only' permissions */ |
213 | #define __I volatile /*!< Defines 'read only' permissions */ |
199 | #else |
214 | #else |
200 | #define __I volatile const /*!< Defines 'read only' permissions */ |
215 | #define __I volatile const /*!< Defines 'read only' permissions */ |
201 | #endif |
216 | #endif |
202 | #define __O volatile /*!< Defines 'write only' permissions */ |
217 | #define __O volatile /*!< Defines 'write only' permissions */ |
203 | #define __IO volatile /*!< Defines 'read / write' permissions */ |
218 | #define __IO volatile /*!< Defines 'read / write' permissions */ |
- | 219 | ||
- | 220 | /* following defines should be used for structure members */ |
|
- | 221 | #define __IM volatile const /*! Defines 'read only' structure member permissions */ |
|
- | 222 | #define __OM volatile /*! Defines 'write only' structure member permissions */ |
|
- | 223 | #define __IOM volatile /*! Defines 'read / write' structure member permissions */ |
|
204 | 224 | ||
205 | /*@} end of group SC300 */ |
225 | /*@} end of group SC300 */ |
206 | 226 | ||
207 | 227 | ||
208 | 228 | ||
Line 214... | Line 234... | ||
214 | - Core SCB Register |
234 | - Core SCB Register |
215 | - Core SysTick Register |
235 | - Core SysTick Register |
216 | - Core Debug Register |
236 | - Core Debug Register |
217 | - Core MPU Register |
237 | - Core MPU Register |
218 | ******************************************************************************/ |
238 | ******************************************************************************/ |
- | 239 | /** |
|
219 | /** \defgroup CMSIS_core_register Defines and Type Definitions |
240 | \defgroup CMSIS_core_register Defines and Type Definitions |
220 | \brief Type definitions and defines for Cortex-M processor based devices. |
241 | \brief Type definitions and defines for Cortex-M processor based devices. |
221 | */ |
242 | */ |
222 | 243 | ||
- | 244 | /** |
|
223 | /** \ingroup CMSIS_core_register |
245 | \ingroup CMSIS_core_register |
224 | \defgroup CMSIS_CORE Status and Control Registers |
246 | \defgroup CMSIS_CORE Status and Control Registers |
225 | \brief Core Register type definitions. |
247 | \brief Core Register type definitions. |
226 | @{ |
248 | @{ |
227 | */ |
249 | */ |
228 | 250 | ||
- | 251 | /** |
|
229 | /** \brief Union type to access the Application Program Status Register (APSR). |
252 | \brief Union type to access the Application Program Status Register (APSR). |
230 | */ |
253 | */ |
231 | typedef union |
254 | typedef union |
232 | { |
255 | { |
233 | struct |
256 | struct |
234 | { |
257 | { |
235 | uint32_t _reserved0:27; /*!< bit: 0..26 Reserved */ |
258 | uint32_t _reserved0:27; /*!< bit: 0..26 Reserved */ |
236 | uint32_t Q:1; /*!< bit: 27 Saturation condition flag */ |
259 | uint32_t Q:1; /*!< bit: 27 Saturation condition flag */ |
237 | uint32_t V:1; /*!< bit: 28 Overflow condition code flag */ |
260 | uint32_t V:1; /*!< bit: 28 Overflow condition code flag */ |
238 | uint32_t C:1; /*!< bit: 29 Carry condition code flag */ |
261 | uint32_t C:1; /*!< bit: 29 Carry condition code flag */ |
239 | uint32_t Z:1; /*!< bit: 30 Zero condition code flag */ |
262 | uint32_t Z:1; /*!< bit: 30 Zero condition code flag */ |
240 | uint32_t N:1; /*!< bit: 31 Negative condition code flag */ |
263 | uint32_t N:1; /*!< bit: 31 Negative condition code flag */ |
241 | } b; /*!< Structure used for bit access */ |
264 | } b; /*!< Structure used for bit access */ |
242 | uint32_t w; /*!< Type used for word access */ |
265 | uint32_t w; /*!< Type used for word access */ |
243 | } APSR_Type; |
266 | } APSR_Type; |
244 | 267 | ||
245 | /* APSR Register Definitions */ |
268 | /* APSR Register Definitions */ |
246 | #define APSR_N_Pos 31 /*!< APSR: N Position */ |
269 | #define APSR_N_Pos 31U /*!< APSR: N Position */ |
247 | #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */ |
270 | #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */ |
248 | 271 | ||
249 | #define APSR_Z_Pos 30 /*!< APSR: Z Position */ |
272 | #define APSR_Z_Pos 30U /*!< APSR: Z Position */ |
250 | #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */ |
273 | #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */ |
251 | 274 | ||
252 | #define APSR_C_Pos 29 /*!< APSR: C Position */ |
275 | #define APSR_C_Pos 29U /*!< APSR: C Position */ |
253 | #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */ |
276 | #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */ |
254 | 277 | ||
255 | #define APSR_V_Pos 28 /*!< APSR: V Position */ |
278 | #define APSR_V_Pos 28U /*!< APSR: V Position */ |
256 | #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */ |
279 | #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */ |
257 | 280 | ||
258 | #define APSR_Q_Pos 27 /*!< APSR: Q Position */ |
281 | #define APSR_Q_Pos 27U /*!< APSR: Q Position */ |
259 | #define APSR_Q_Msk (1UL << APSR_Q_Pos) /*!< APSR: Q Mask */ |
282 | #define APSR_Q_Msk (1UL << APSR_Q_Pos) /*!< APSR: Q Mask */ |
260 | 283 | ||
261 | 284 | ||
- | 285 | /** |
|
262 | /** \brief Union type to access the Interrupt Program Status Register (IPSR). |
286 | \brief Union type to access the Interrupt Program Status Register (IPSR). |
263 | */ |
287 | */ |
264 | typedef union |
288 | typedef union |
265 | { |
289 | { |
266 | struct |
290 | struct |
267 | { |
291 | { |
268 | uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */ |
292 | uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */ |
269 | uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */ |
293 | uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */ |
270 | } b; /*!< Structure used for bit access */ |
294 | } b; /*!< Structure used for bit access */ |
271 | uint32_t w; /*!< Type used for word access */ |
295 | uint32_t w; /*!< Type used for word access */ |
272 | } IPSR_Type; |
296 | } IPSR_Type; |
273 | 297 | ||
274 | /* IPSR Register Definitions */ |
298 | /* IPSR Register Definitions */ |
275 | #define IPSR_ISR_Pos 0 /*!< IPSR: ISR Position */ |
299 | #define IPSR_ISR_Pos 0U /*!< IPSR: ISR Position */ |
276 | #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */ |
300 | #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */ |
277 | 301 | ||
278 | 302 | ||
- | 303 | /** |
|
279 | /** \brief Union type to access the Special-Purpose Program Status Registers (xPSR). |
304 | \brief Union type to access the Special-Purpose Program Status Registers (xPSR). |
280 | */ |
305 | */ |
281 | typedef union |
306 | typedef union |
282 | { |
307 | { |
283 | struct |
308 | struct |
284 | { |
309 | { |
285 | uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */ |
310 | uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */ |
286 | uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */ |
311 | uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */ |
287 | uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */ |
312 | uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */ |
288 | uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */ |
313 | uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */ |
289 | uint32_t Q:1; /*!< bit: 27 Saturation condition flag */ |
314 | uint32_t Q:1; /*!< bit: 27 Saturation condition flag */ |
290 | uint32_t V:1; /*!< bit: 28 Overflow condition code flag */ |
315 | uint32_t V:1; /*!< bit: 28 Overflow condition code flag */ |
291 | uint32_t C:1; /*!< bit: 29 Carry condition code flag */ |
316 | uint32_t C:1; /*!< bit: 29 Carry condition code flag */ |
292 | uint32_t Z:1; /*!< bit: 30 Zero condition code flag */ |
317 | uint32_t Z:1; /*!< bit: 30 Zero condition code flag */ |
293 | uint32_t N:1; /*!< bit: 31 Negative condition code flag */ |
318 | uint32_t N:1; /*!< bit: 31 Negative condition code flag */ |
294 | } b; /*!< Structure used for bit access */ |
319 | } b; /*!< Structure used for bit access */ |
295 | uint32_t w; /*!< Type used for word access */ |
320 | uint32_t w; /*!< Type used for word access */ |
296 | } xPSR_Type; |
321 | } xPSR_Type; |
297 | 322 | ||
298 | /* xPSR Register Definitions */ |
323 | /* xPSR Register Definitions */ |
299 | #define xPSR_N_Pos 31 /*!< xPSR: N Position */ |
324 | #define xPSR_N_Pos 31U /*!< xPSR: N Position */ |
300 | #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */ |
325 | #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */ |
301 | 326 | ||
302 | #define xPSR_Z_Pos 30 /*!< xPSR: Z Position */ |
327 | #define xPSR_Z_Pos 30U /*!< xPSR: Z Position */ |
303 | #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */ |
328 | #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */ |
304 | 329 | ||
305 | #define xPSR_C_Pos 29 /*!< xPSR: C Position */ |
330 | #define xPSR_C_Pos 29U /*!< xPSR: C Position */ |
306 | #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */ |
331 | #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */ |
307 | 332 | ||
308 | #define xPSR_V_Pos 28 /*!< xPSR: V Position */ |
333 | #define xPSR_V_Pos 28U /*!< xPSR: V Position */ |
309 | #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */ |
334 | #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */ |
310 | 335 | ||
311 | #define xPSR_Q_Pos 27 /*!< xPSR: Q Position */ |
336 | #define xPSR_Q_Pos 27U /*!< xPSR: Q Position */ |
312 | #define xPSR_Q_Msk (1UL << xPSR_Q_Pos) /*!< xPSR: Q Mask */ |
337 | #define xPSR_Q_Msk (1UL << xPSR_Q_Pos) /*!< xPSR: Q Mask */ |
313 | 338 | ||
314 | #define xPSR_IT_Pos 25 /*!< xPSR: IT Position */ |
339 | #define xPSR_IT_Pos 25U /*!< xPSR: IT Position */ |
315 | #define xPSR_IT_Msk (3UL << xPSR_IT_Pos) /*!< xPSR: IT Mask */ |
340 | #define xPSR_IT_Msk (3UL << xPSR_IT_Pos) /*!< xPSR: IT Mask */ |
316 | 341 | ||
317 | #define xPSR_T_Pos 24 /*!< xPSR: T Position */ |
342 | #define xPSR_T_Pos 24U /*!< xPSR: T Position */ |
318 | #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */ |
343 | #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */ |
319 | 344 | ||
320 | #define xPSR_ISR_Pos 0 /*!< xPSR: ISR Position */ |
345 | #define xPSR_ISR_Pos 0U /*!< xPSR: ISR Position */ |
321 | #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */ |
346 | #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */ |
322 | 347 | ||
323 | 348 | ||
- | 349 | /** |
|
324 | /** \brief Union type to access the Control Registers (CONTROL). |
350 | \brief Union type to access the Control Registers (CONTROL). |
325 | */ |
351 | */ |
326 | typedef union |
352 | typedef union |
327 | { |
353 | { |
328 | struct |
354 | struct |
329 | { |
355 | { |
330 | uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */ |
356 | uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */ |
331 | uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */ |
357 | uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */ |
332 | uint32_t _reserved1:30; /*!< bit: 2..31 Reserved */ |
358 | uint32_t _reserved1:30; /*!< bit: 2..31 Reserved */ |
333 | } b; /*!< Structure used for bit access */ |
359 | } b; /*!< Structure used for bit access */ |
334 | uint32_t w; /*!< Type used for word access */ |
360 | uint32_t w; /*!< Type used for word access */ |
335 | } CONTROL_Type; |
361 | } CONTROL_Type; |
336 | 362 | ||
337 | /* CONTROL Register Definitions */ |
363 | /* CONTROL Register Definitions */ |
338 | #define CONTROL_SPSEL_Pos 1 /*!< CONTROL: SPSEL Position */ |
364 | #define CONTROL_SPSEL_Pos 1U /*!< CONTROL: SPSEL Position */ |
339 | #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */ |
365 | #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */ |
340 | 366 | ||
341 | #define CONTROL_nPRIV_Pos 0 /*!< CONTROL: nPRIV Position */ |
367 | #define CONTROL_nPRIV_Pos 0U /*!< CONTROL: nPRIV Position */ |
342 | #define CONTROL_nPRIV_Msk (1UL /*<< CONTROL_nPRIV_Pos*/) /*!< CONTROL: nPRIV Mask */ |
368 | #define CONTROL_nPRIV_Msk (1UL /*<< CONTROL_nPRIV_Pos*/) /*!< CONTROL: nPRIV Mask */ |
343 | 369 | ||
344 | /*@} end of group CMSIS_CORE */ |
370 | /*@} end of group CMSIS_CORE */ |
345 | 371 | ||
346 | 372 | ||
- | 373 | /** |
|
347 | /** \ingroup CMSIS_core_register |
374 | \ingroup CMSIS_core_register |
348 | \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC) |
375 | \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC) |
349 | \brief Type definitions for the NVIC Registers |
376 | \brief Type definitions for the NVIC Registers |
350 | @{ |
377 | @{ |
351 | */ |
378 | */ |
352 | 379 | ||
- | 380 | /** |
|
353 | /** \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC). |
381 | \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC). |
354 | */ |
382 | */ |
355 | typedef struct |
383 | typedef struct |
356 | { |
384 | { |
357 | __IO uint32_t ISER[8]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */ |
385 | __IOM uint32_t ISER[8U]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */ |
358 | uint32_t RESERVED0[24]; |
386 | uint32_t RESERVED0[24U]; |
359 | __IO uint32_t ICER[8]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */ |
387 | __IOM uint32_t ICER[8U]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */ |
360 | uint32_t RSERVED1[24]; |
388 | uint32_t RSERVED1[24U]; |
361 | __IO uint32_t ISPR[8]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */ |
389 | __IOM uint32_t ISPR[8U]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */ |
362 | uint32_t RESERVED2[24]; |
390 | uint32_t RESERVED2[24U]; |
363 | __IO uint32_t ICPR[8]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */ |
391 | __IOM uint32_t ICPR[8U]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */ |
364 | uint32_t RESERVED3[24]; |
392 | uint32_t RESERVED3[24U]; |
365 | __IO uint32_t IABR[8]; /*!< Offset: 0x200 (R/W) Interrupt Active bit Register */ |
393 | __IOM uint32_t IABR[8U]; /*!< Offset: 0x200 (R/W) Interrupt Active bit Register */ |
366 | uint32_t RESERVED4[56]; |
394 | uint32_t RESERVED4[56U]; |
367 | __IO uint8_t IP[240]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register (8Bit wide) */ |
395 | __IOM uint8_t IP[240U]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register (8Bit wide) */ |
368 | uint32_t RESERVED5[644]; |
396 | uint32_t RESERVED5[644U]; |
369 | __O uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Register */ |
397 | __OM uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Register */ |
370 | } NVIC_Type; |
398 | } NVIC_Type; |
371 | 399 | ||
372 | /* Software Triggered Interrupt Register Definitions */ |
400 | /* Software Triggered Interrupt Register Definitions */ |
373 | #define NVIC_STIR_INTID_Pos 0 /*!< STIR: INTLINESNUM Position */ |
401 | #define NVIC_STIR_INTID_Pos 0U /*!< STIR: INTLINESNUM Position */ |
374 | #define NVIC_STIR_INTID_Msk (0x1FFUL /*<< NVIC_STIR_INTID_Pos*/) /*!< STIR: INTLINESNUM Mask */ |
402 | #define NVIC_STIR_INTID_Msk (0x1FFUL /*<< NVIC_STIR_INTID_Pos*/) /*!< STIR: INTLINESNUM Mask */ |
375 | 403 | ||
376 | /*@} end of group CMSIS_NVIC */ |
404 | /*@} end of group CMSIS_NVIC */ |
377 | 405 | ||
378 | 406 | ||
- | 407 | /** |
|
379 | /** \ingroup CMSIS_core_register |
408 | \ingroup CMSIS_core_register |
380 | \defgroup CMSIS_SCB System Control Block (SCB) |
409 | \defgroup CMSIS_SCB System Control Block (SCB) |
381 | \brief Type definitions for the System Control Block Registers |
410 | \brief Type definitions for the System Control Block Registers |
382 | @{ |
411 | @{ |
383 | */ |
412 | */ |
384 | 413 | ||
- | 414 | /** |
|
385 | /** \brief Structure type to access the System Control Block (SCB). |
415 | \brief Structure type to access the System Control Block (SCB). |
386 | */ |
416 | */ |
387 | typedef struct |
417 | typedef struct |
388 | { |
418 | { |
389 | __I uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */ |
419 | __IM uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */ |
390 | __IO uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */ |
420 | __IOM uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */ |
391 | __IO uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */ |
421 | __IOM uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */ |
392 | __IO uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */ |
422 | __IOM uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */ |
393 | __IO uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */ |
423 | __IOM uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */ |
394 | __IO uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ |
424 | __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ |
395 | __IO uint8_t SHP[12]; /*!< Offset: 0x018 (R/W) System Handlers Priority Registers (4-7, 8-11, 12-15) */ |
425 | __IOM uint8_t SHP[12U]; /*!< Offset: 0x018 (R/W) System Handlers Priority Registers (4-7, 8-11, 12-15) */ |
396 | __IO uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */ |
426 | __IOM uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */ |
397 | __IO uint32_t CFSR; /*!< Offset: 0x028 (R/W) Configurable Fault Status Register */ |
427 | __IOM uint32_t CFSR; /*!< Offset: 0x028 (R/W) Configurable Fault Status Register */ |
398 | __IO uint32_t HFSR; /*!< Offset: 0x02C (R/W) HardFault Status Register */ |
428 | __IOM uint32_t HFSR; /*!< Offset: 0x02C (R/W) HardFault Status Register */ |
399 | __IO uint32_t DFSR; /*!< Offset: 0x030 (R/W) Debug Fault Status Register */ |
429 | __IOM uint32_t DFSR; /*!< Offset: 0x030 (R/W) Debug Fault Status Register */ |
400 | __IO uint32_t MMFAR; /*!< Offset: 0x034 (R/W) MemManage Fault Address Register */ |
430 | __IOM uint32_t MMFAR; /*!< Offset: 0x034 (R/W) MemManage Fault Address Register */ |
401 | __IO uint32_t BFAR; /*!< Offset: 0x038 (R/W) BusFault Address Register */ |
431 | __IOM uint32_t BFAR; /*!< Offset: 0x038 (R/W) BusFault Address Register */ |
402 | __IO uint32_t AFSR; /*!< Offset: 0x03C (R/W) Auxiliary Fault Status Register */ |
432 | __IOM uint32_t AFSR; /*!< Offset: 0x03C (R/W) Auxiliary Fault Status Register */ |
403 | __I uint32_t PFR[2]; /*!< Offset: 0x040 (R/ ) Processor Feature Register */ |
433 | __IM uint32_t PFR[2U]; /*!< Offset: 0x040 (R/ ) Processor Feature Register */ |
404 | __I uint32_t DFR; /*!< Offset: 0x048 (R/ ) Debug Feature Register */ |
434 | __IM uint32_t DFR; /*!< Offset: 0x048 (R/ ) Debug Feature Register */ |
405 | __I uint32_t ADR; /*!< Offset: 0x04C (R/ ) Auxiliary Feature Register */ |
435 | __IM uint32_t ADR; /*!< Offset: 0x04C (R/ ) Auxiliary Feature Register */ |
406 | __I uint32_t MMFR[4]; /*!< Offset: 0x050 (R/ ) Memory Model Feature Register */ |
436 | __IM uint32_t MMFR[4U]; /*!< Offset: 0x050 (R/ ) Memory Model Feature Register */ |
407 | __I uint32_t ISAR[5]; /*!< Offset: 0x060 (R/ ) Instruction Set Attributes Register */ |
437 | __IM uint32_t ISAR[5U]; /*!< Offset: 0x060 (R/ ) Instruction Set Attributes Register */ |
408 | uint32_t RESERVED0[5]; |
438 | uint32_t RESERVED0[5U]; |
409 | __IO uint32_t CPACR; /*!< Offset: 0x088 (R/W) Coprocessor Access Control Register */ |
439 | __IOM uint32_t CPACR; /*!< Offset: 0x088 (R/W) Coprocessor Access Control Register */ |
410 | uint32_t RESERVED1[129]; |
440 | uint32_t RESERVED1[129U]; |
411 | __IO uint32_t SFCR; /*!< Offset: 0x290 (R/W) Security Features Control Register */ |
441 | __IOM uint32_t SFCR; /*!< Offset: 0x290 (R/W) Security Features Control Register */ |
412 | } SCB_Type; |
442 | } SCB_Type; |
413 | 443 | ||
414 | /* SCB CPUID Register Definitions */ |
444 | /* SCB CPUID Register Definitions */ |
415 | #define SCB_CPUID_IMPLEMENTER_Pos 24 /*!< SCB CPUID: IMPLEMENTER Position */ |
445 | #define SCB_CPUID_IMPLEMENTER_Pos 24U /*!< SCB CPUID: IMPLEMENTER Position */ |
416 | #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */ |
446 | #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */ |
417 | 447 | ||
418 | #define SCB_CPUID_VARIANT_Pos 20 /*!< SCB CPUID: VARIANT Position */ |
448 | #define SCB_CPUID_VARIANT_Pos 20U /*!< SCB CPUID: VARIANT Position */ |
419 | #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */ |
449 | #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */ |
420 | 450 | ||
421 | #define SCB_CPUID_ARCHITECTURE_Pos 16 /*!< SCB CPUID: ARCHITECTURE Position */ |
451 | #define SCB_CPUID_ARCHITECTURE_Pos 16U /*!< SCB CPUID: ARCHITECTURE Position */ |
422 | #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */ |
452 | #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */ |
423 | 453 | ||
424 | #define SCB_CPUID_PARTNO_Pos 4 /*!< SCB CPUID: PARTNO Position */ |
454 | #define SCB_CPUID_PARTNO_Pos 4U /*!< SCB CPUID: PARTNO Position */ |
425 | #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */ |
455 | #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */ |
426 | 456 | ||
427 | #define SCB_CPUID_REVISION_Pos 0 /*!< SCB CPUID: REVISION Position */ |
457 | #define SCB_CPUID_REVISION_Pos 0U /*!< SCB CPUID: REVISION Position */ |
428 | #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */ |
458 | #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */ |
429 | 459 | ||
430 | /* SCB Interrupt Control State Register Definitions */ |
460 | /* SCB Interrupt Control State Register Definitions */ |
431 | #define SCB_ICSR_NMIPENDSET_Pos 31 /*!< SCB ICSR: NMIPENDSET Position */ |
461 | #define SCB_ICSR_NMIPENDSET_Pos 31U /*!< SCB ICSR: NMIPENDSET Position */ |
432 | #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */ |
462 | #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */ |
433 | 463 | ||
434 | #define SCB_ICSR_PENDSVSET_Pos 28 /*!< SCB ICSR: PENDSVSET Position */ |
464 | #define SCB_ICSR_PENDSVSET_Pos 28U /*!< SCB ICSR: PENDSVSET Position */ |
435 | #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */ |
465 | #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */ |
436 | 466 | ||
437 | #define SCB_ICSR_PENDSVCLR_Pos 27 /*!< SCB ICSR: PENDSVCLR Position */ |
467 | #define SCB_ICSR_PENDSVCLR_Pos 27U /*!< SCB ICSR: PENDSVCLR Position */ |
438 | #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */ |
468 | #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */ |
439 | 469 | ||
440 | #define SCB_ICSR_PENDSTSET_Pos 26 /*!< SCB ICSR: PENDSTSET Position */ |
470 | #define SCB_ICSR_PENDSTSET_Pos 26U /*!< SCB ICSR: PENDSTSET Position */ |
441 | #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */ |
471 | #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */ |
442 | 472 | ||
443 | #define SCB_ICSR_PENDSTCLR_Pos 25 /*!< SCB ICSR: PENDSTCLR Position */ |
473 | #define SCB_ICSR_PENDSTCLR_Pos 25U /*!< SCB ICSR: PENDSTCLR Position */ |
444 | #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */ |
474 | #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */ |
445 | 475 | ||
446 | #define SCB_ICSR_ISRPREEMPT_Pos 23 /*!< SCB ICSR: ISRPREEMPT Position */ |
476 | #define SCB_ICSR_ISRPREEMPT_Pos 23U /*!< SCB ICSR: ISRPREEMPT Position */ |
447 | #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */ |
477 | #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */ |
448 | 478 | ||
449 | #define SCB_ICSR_ISRPENDING_Pos 22 /*!< SCB ICSR: ISRPENDING Position */ |
479 | #define SCB_ICSR_ISRPENDING_Pos 22U /*!< SCB ICSR: ISRPENDING Position */ |
450 | #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */ |
480 | #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */ |
451 | 481 | ||
452 | #define SCB_ICSR_VECTPENDING_Pos 12 /*!< SCB ICSR: VECTPENDING Position */ |
482 | #define SCB_ICSR_VECTPENDING_Pos 12U /*!< SCB ICSR: VECTPENDING Position */ |
453 | #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */ |
483 | #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */ |
454 | 484 | ||
455 | #define SCB_ICSR_RETTOBASE_Pos 11 /*!< SCB ICSR: RETTOBASE Position */ |
485 | #define SCB_ICSR_RETTOBASE_Pos 11U /*!< SCB ICSR: RETTOBASE Position */ |
456 | #define SCB_ICSR_RETTOBASE_Msk (1UL << SCB_ICSR_RETTOBASE_Pos) /*!< SCB ICSR: RETTOBASE Mask */ |
486 | #define SCB_ICSR_RETTOBASE_Msk (1UL << SCB_ICSR_RETTOBASE_Pos) /*!< SCB ICSR: RETTOBASE Mask */ |
457 | 487 | ||
458 | #define SCB_ICSR_VECTACTIVE_Pos 0 /*!< SCB ICSR: VECTACTIVE Position */ |
488 | #define SCB_ICSR_VECTACTIVE_Pos 0U /*!< SCB ICSR: VECTACTIVE Position */ |
459 | #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */ |
489 | #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */ |
460 | 490 | ||
461 | /* SCB Vector Table Offset Register Definitions */ |
491 | /* SCB Vector Table Offset Register Definitions */ |
462 | #define SCB_VTOR_TBLBASE_Pos 29 /*!< SCB VTOR: TBLBASE Position */ |
492 | #define SCB_VTOR_TBLBASE_Pos 29U /*!< SCB VTOR: TBLBASE Position */ |
463 | #define SCB_VTOR_TBLBASE_Msk (1UL << SCB_VTOR_TBLBASE_Pos) /*!< SCB VTOR: TBLBASE Mask */ |
493 | #define SCB_VTOR_TBLBASE_Msk (1UL << SCB_VTOR_TBLBASE_Pos) /*!< SCB VTOR: TBLBASE Mask */ |
464 | 494 | ||
465 | #define SCB_VTOR_TBLOFF_Pos 7 /*!< SCB VTOR: TBLOFF Position */ |
495 | #define SCB_VTOR_TBLOFF_Pos 7U /*!< SCB VTOR: TBLOFF Position */ |
466 | #define SCB_VTOR_TBLOFF_Msk (0x3FFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */ |
496 | #define SCB_VTOR_TBLOFF_Msk (0x3FFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */ |
467 | 497 | ||
468 | /* SCB Application Interrupt and Reset Control Register Definitions */ |
498 | /* SCB Application Interrupt and Reset Control Register Definitions */ |
469 | #define SCB_AIRCR_VECTKEY_Pos 16 /*!< SCB AIRCR: VECTKEY Position */ |
499 | #define SCB_AIRCR_VECTKEY_Pos 16U /*!< SCB AIRCR: VECTKEY Position */ |
470 | #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */ |
500 | #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */ |
471 | 501 | ||
472 | #define SCB_AIRCR_VECTKEYSTAT_Pos 16 /*!< SCB AIRCR: VECTKEYSTAT Position */ |
502 | #define SCB_AIRCR_VECTKEYSTAT_Pos 16U /*!< SCB AIRCR: VECTKEYSTAT Position */ |
473 | #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */ |
503 | #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */ |
474 | 504 | ||
475 | #define SCB_AIRCR_ENDIANESS_Pos 15 /*!< SCB AIRCR: ENDIANESS Position */ |
505 | #define SCB_AIRCR_ENDIANESS_Pos 15U /*!< SCB AIRCR: ENDIANESS Position */ |
476 | #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */ |
506 | #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */ |
477 | 507 | ||
478 | #define SCB_AIRCR_PRIGROUP_Pos 8 /*!< SCB AIRCR: PRIGROUP Position */ |
508 | #define SCB_AIRCR_PRIGROUP_Pos 8U /*!< SCB AIRCR: PRIGROUP Position */ |
479 | #define SCB_AIRCR_PRIGROUP_Msk (7UL << SCB_AIRCR_PRIGROUP_Pos) /*!< SCB AIRCR: PRIGROUP Mask */ |
509 | #define SCB_AIRCR_PRIGROUP_Msk (7UL << SCB_AIRCR_PRIGROUP_Pos) /*!< SCB AIRCR: PRIGROUP Mask */ |
480 | 510 | ||
481 | #define SCB_AIRCR_SYSRESETREQ_Pos 2 /*!< SCB AIRCR: SYSRESETREQ Position */ |
511 | #define SCB_AIRCR_SYSRESETREQ_Pos 2U /*!< SCB AIRCR: SYSRESETREQ Position */ |
482 | #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */ |
512 | #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */ |
483 | 513 | ||
484 | #define SCB_AIRCR_VECTCLRACTIVE_Pos 1 /*!< SCB AIRCR: VECTCLRACTIVE Position */ |
514 | #define SCB_AIRCR_VECTCLRACTIVE_Pos 1U /*!< SCB AIRCR: VECTCLRACTIVE Position */ |
485 | #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */ |
515 | #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */ |
486 | 516 | ||
487 | #define SCB_AIRCR_VECTRESET_Pos 0 /*!< SCB AIRCR: VECTRESET Position */ |
517 | #define SCB_AIRCR_VECTRESET_Pos 0U /*!< SCB AIRCR: VECTRESET Position */ |
488 | #define SCB_AIRCR_VECTRESET_Msk (1UL /*<< SCB_AIRCR_VECTRESET_Pos*/) /*!< SCB AIRCR: VECTRESET Mask */ |
518 | #define SCB_AIRCR_VECTRESET_Msk (1UL /*<< SCB_AIRCR_VECTRESET_Pos*/) /*!< SCB AIRCR: VECTRESET Mask */ |
489 | 519 | ||
490 | /* SCB System Control Register Definitions */ |
520 | /* SCB System Control Register Definitions */ |
491 | #define SCB_SCR_SEVONPEND_Pos 4 /*!< SCB SCR: SEVONPEND Position */ |
521 | #define SCB_SCR_SEVONPEND_Pos 4U /*!< SCB SCR: SEVONPEND Position */ |
492 | #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */ |
522 | #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */ |
493 | 523 | ||
494 | #define SCB_SCR_SLEEPDEEP_Pos 2 /*!< SCB SCR: SLEEPDEEP Position */ |
524 | #define SCB_SCR_SLEEPDEEP_Pos 2U /*!< SCB SCR: SLEEPDEEP Position */ |
495 | #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */ |
525 | #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */ |
496 | 526 | ||
497 | #define SCB_SCR_SLEEPONEXIT_Pos 1 /*!< SCB SCR: SLEEPONEXIT Position */ |
527 | #define SCB_SCR_SLEEPONEXIT_Pos 1U /*!< SCB SCR: SLEEPONEXIT Position */ |
498 | #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */ |
528 | #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */ |
499 | 529 | ||
500 | /* SCB Configuration Control Register Definitions */ |
530 | /* SCB Configuration Control Register Definitions */ |
501 | #define SCB_CCR_STKALIGN_Pos 9 /*!< SCB CCR: STKALIGN Position */ |
531 | #define SCB_CCR_STKALIGN_Pos 9U /*!< SCB CCR: STKALIGN Position */ |
502 | #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */ |
532 | #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */ |
503 | 533 | ||
504 | #define SCB_CCR_BFHFNMIGN_Pos 8 /*!< SCB CCR: BFHFNMIGN Position */ |
534 | #define SCB_CCR_BFHFNMIGN_Pos 8U /*!< SCB CCR: BFHFNMIGN Position */ |
505 | #define SCB_CCR_BFHFNMIGN_Msk (1UL << SCB_CCR_BFHFNMIGN_Pos) /*!< SCB CCR: BFHFNMIGN Mask */ |
535 | #define SCB_CCR_BFHFNMIGN_Msk (1UL << SCB_CCR_BFHFNMIGN_Pos) /*!< SCB CCR: BFHFNMIGN Mask */ |
506 | 536 | ||
507 | #define SCB_CCR_DIV_0_TRP_Pos 4 /*!< SCB CCR: DIV_0_TRP Position */ |
537 | #define SCB_CCR_DIV_0_TRP_Pos 4U /*!< SCB CCR: DIV_0_TRP Position */ |
508 | #define SCB_CCR_DIV_0_TRP_Msk (1UL << SCB_CCR_DIV_0_TRP_Pos) /*!< SCB CCR: DIV_0_TRP Mask */ |
538 | #define SCB_CCR_DIV_0_TRP_Msk (1UL << SCB_CCR_DIV_0_TRP_Pos) /*!< SCB CCR: DIV_0_TRP Mask */ |
509 | 539 | ||
510 | #define SCB_CCR_UNALIGN_TRP_Pos 3 /*!< SCB CCR: UNALIGN_TRP Position */ |
540 | #define SCB_CCR_UNALIGN_TRP_Pos 3U /*!< SCB CCR: UNALIGN_TRP Position */ |
511 | #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */ |
541 | #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */ |
512 | 542 | ||
513 | #define SCB_CCR_USERSETMPEND_Pos 1 /*!< SCB CCR: USERSETMPEND Position */ |
543 | #define SCB_CCR_USERSETMPEND_Pos 1U /*!< SCB CCR: USERSETMPEND Position */ |
514 | #define SCB_CCR_USERSETMPEND_Msk (1UL << SCB_CCR_USERSETMPEND_Pos) /*!< SCB CCR: USERSETMPEND Mask */ |
544 | #define SCB_CCR_USERSETMPEND_Msk (1UL << SCB_CCR_USERSETMPEND_Pos) /*!< SCB CCR: USERSETMPEND Mask */ |
515 | 545 | ||
516 | #define SCB_CCR_NONBASETHRDENA_Pos 0 /*!< SCB CCR: NONBASETHRDENA Position */ |
546 | #define SCB_CCR_NONBASETHRDENA_Pos 0U /*!< SCB CCR: NONBASETHRDENA Position */ |
517 | #define SCB_CCR_NONBASETHRDENA_Msk (1UL /*<< SCB_CCR_NONBASETHRDENA_Pos*/) /*!< SCB CCR: NONBASETHRDENA Mask */ |
547 | #define SCB_CCR_NONBASETHRDENA_Msk (1UL /*<< SCB_CCR_NONBASETHRDENA_Pos*/) /*!< SCB CCR: NONBASETHRDENA Mask */ |
518 | 548 | ||
519 | /* SCB System Handler Control and State Register Definitions */ |
549 | /* SCB System Handler Control and State Register Definitions */ |
520 | #define SCB_SHCSR_USGFAULTENA_Pos 18 /*!< SCB SHCSR: USGFAULTENA Position */ |
550 | #define SCB_SHCSR_USGFAULTENA_Pos 18U /*!< SCB SHCSR: USGFAULTENA Position */ |
521 | #define SCB_SHCSR_USGFAULTENA_Msk (1UL << SCB_SHCSR_USGFAULTENA_Pos) /*!< SCB SHCSR: USGFAULTENA Mask */ |
551 | #define SCB_SHCSR_USGFAULTENA_Msk (1UL << SCB_SHCSR_USGFAULTENA_Pos) /*!< SCB SHCSR: USGFAULTENA Mask */ |
522 | 552 | ||
523 | #define SCB_SHCSR_BUSFAULTENA_Pos 17 /*!< SCB SHCSR: BUSFAULTENA Position */ |
553 | #define SCB_SHCSR_BUSFAULTENA_Pos 17U /*!< SCB SHCSR: BUSFAULTENA Position */ |
524 | #define SCB_SHCSR_BUSFAULTENA_Msk (1UL << SCB_SHCSR_BUSFAULTENA_Pos) /*!< SCB SHCSR: BUSFAULTENA Mask */ |
554 | #define SCB_SHCSR_BUSFAULTENA_Msk (1UL << SCB_SHCSR_BUSFAULTENA_Pos) /*!< SCB SHCSR: BUSFAULTENA Mask */ |
525 | 555 | ||
526 | #define SCB_SHCSR_MEMFAULTENA_Pos 16 /*!< SCB SHCSR: MEMFAULTENA Position */ |
556 | #define SCB_SHCSR_MEMFAULTENA_Pos 16U /*!< SCB SHCSR: MEMFAULTENA Position */ |
527 | #define SCB_SHCSR_MEMFAULTENA_Msk (1UL << SCB_SHCSR_MEMFAULTENA_Pos) /*!< SCB SHCSR: MEMFAULTENA Mask */ |
557 | #define SCB_SHCSR_MEMFAULTENA_Msk (1UL << SCB_SHCSR_MEMFAULTENA_Pos) /*!< SCB SHCSR: MEMFAULTENA Mask */ |
528 | 558 | ||
529 | #define SCB_SHCSR_SVCALLPENDED_Pos 15 /*!< SCB SHCSR: SVCALLPENDED Position */ |
559 | #define SCB_SHCSR_SVCALLPENDED_Pos 15U /*!< SCB SHCSR: SVCALLPENDED Position */ |
530 | #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */ |
560 | #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */ |
531 | 561 | ||
532 | #define SCB_SHCSR_BUSFAULTPENDED_Pos 14 /*!< SCB SHCSR: BUSFAULTPENDED Position */ |
562 | #define SCB_SHCSR_BUSFAULTPENDED_Pos 14U /*!< SCB SHCSR: BUSFAULTPENDED Position */ |
533 | #define SCB_SHCSR_BUSFAULTPENDED_Msk (1UL << SCB_SHCSR_BUSFAULTPENDED_Pos) /*!< SCB SHCSR: BUSFAULTPENDED Mask */ |
563 | #define SCB_SHCSR_BUSFAULTPENDED_Msk (1UL << SCB_SHCSR_BUSFAULTPENDED_Pos) /*!< SCB SHCSR: BUSFAULTPENDED Mask */ |
534 | 564 | ||
535 | #define SCB_SHCSR_MEMFAULTPENDED_Pos 13 /*!< SCB SHCSR: MEMFAULTPENDED Position */ |
565 | #define SCB_SHCSR_MEMFAULTPENDED_Pos 13U /*!< SCB SHCSR: MEMFAULTPENDED Position */ |
536 | #define SCB_SHCSR_MEMFAULTPENDED_Msk (1UL << SCB_SHCSR_MEMFAULTPENDED_Pos) /*!< SCB SHCSR: MEMFAULTPENDED Mask */ |
566 | #define SCB_SHCSR_MEMFAULTPENDED_Msk (1UL << SCB_SHCSR_MEMFAULTPENDED_Pos) /*!< SCB SHCSR: MEMFAULTPENDED Mask */ |
537 | 567 | ||
538 | #define SCB_SHCSR_USGFAULTPENDED_Pos 12 /*!< SCB SHCSR: USGFAULTPENDED Position */ |
568 | #define SCB_SHCSR_USGFAULTPENDED_Pos 12U /*!< SCB SHCSR: USGFAULTPENDED Position */ |
539 | #define SCB_SHCSR_USGFAULTPENDED_Msk (1UL << SCB_SHCSR_USGFAULTPENDED_Pos) /*!< SCB SHCSR: USGFAULTPENDED Mask */ |
569 | #define SCB_SHCSR_USGFAULTPENDED_Msk (1UL << SCB_SHCSR_USGFAULTPENDED_Pos) /*!< SCB SHCSR: USGFAULTPENDED Mask */ |
540 | 570 | ||
541 | #define SCB_SHCSR_SYSTICKACT_Pos 11 /*!< SCB SHCSR: SYSTICKACT Position */ |
571 | #define SCB_SHCSR_SYSTICKACT_Pos 11U /*!< SCB SHCSR: SYSTICKACT Position */ |
542 | #define SCB_SHCSR_SYSTICKACT_Msk (1UL << SCB_SHCSR_SYSTICKACT_Pos) /*!< SCB SHCSR: SYSTICKACT Mask */ |
572 | #define SCB_SHCSR_SYSTICKACT_Msk (1UL << SCB_SHCSR_SYSTICKACT_Pos) /*!< SCB SHCSR: SYSTICKACT Mask */ |
543 | 573 | ||
544 | #define SCB_SHCSR_PENDSVACT_Pos 10 /*!< SCB SHCSR: PENDSVACT Position */ |
574 | #define SCB_SHCSR_PENDSVACT_Pos 10U /*!< SCB SHCSR: PENDSVACT Position */ |
545 | #define SCB_SHCSR_PENDSVACT_Msk (1UL << SCB_SHCSR_PENDSVACT_Pos) /*!< SCB SHCSR: PENDSVACT Mask */ |
575 | #define SCB_SHCSR_PENDSVACT_Msk (1UL << SCB_SHCSR_PENDSVACT_Pos) /*!< SCB SHCSR: PENDSVACT Mask */ |
546 | 576 | ||
547 | #define SCB_SHCSR_MONITORACT_Pos 8 /*!< SCB SHCSR: MONITORACT Position */ |
577 | #define SCB_SHCSR_MONITORACT_Pos 8U /*!< SCB SHCSR: MONITORACT Position */ |
548 | #define SCB_SHCSR_MONITORACT_Msk (1UL << SCB_SHCSR_MONITORACT_Pos) /*!< SCB SHCSR: MONITORACT Mask */ |
578 | #define SCB_SHCSR_MONITORACT_Msk (1UL << SCB_SHCSR_MONITORACT_Pos) /*!< SCB SHCSR: MONITORACT Mask */ |
549 | 579 | ||
550 | #define SCB_SHCSR_SVCALLACT_Pos 7 /*!< SCB SHCSR: SVCALLACT Position */ |
580 | #define SCB_SHCSR_SVCALLACT_Pos 7U /*!< SCB SHCSR: SVCALLACT Position */ |
551 | #define SCB_SHCSR_SVCALLACT_Msk (1UL << SCB_SHCSR_SVCALLACT_Pos) /*!< SCB SHCSR: SVCALLACT Mask */ |
581 | #define SCB_SHCSR_SVCALLACT_Msk (1UL << SCB_SHCSR_SVCALLACT_Pos) /*!< SCB SHCSR: SVCALLACT Mask */ |
552 | 582 | ||
553 | #define SCB_SHCSR_USGFAULTACT_Pos 3 /*!< SCB SHCSR: USGFAULTACT Position */ |
583 | #define SCB_SHCSR_USGFAULTACT_Pos 3U /*!< SCB SHCSR: USGFAULTACT Position */ |
554 | #define SCB_SHCSR_USGFAULTACT_Msk (1UL << SCB_SHCSR_USGFAULTACT_Pos) /*!< SCB SHCSR: USGFAULTACT Mask */ |
584 | #define SCB_SHCSR_USGFAULTACT_Msk (1UL << SCB_SHCSR_USGFAULTACT_Pos) /*!< SCB SHCSR: USGFAULTACT Mask */ |
555 | 585 | ||
556 | #define SCB_SHCSR_BUSFAULTACT_Pos 1 /*!< SCB SHCSR: BUSFAULTACT Position */ |
586 | #define SCB_SHCSR_BUSFAULTACT_Pos 1U /*!< SCB SHCSR: BUSFAULTACT Position */ |
557 | #define SCB_SHCSR_BUSFAULTACT_Msk (1UL << SCB_SHCSR_BUSFAULTACT_Pos) /*!< SCB SHCSR: BUSFAULTACT Mask */ |
587 | #define SCB_SHCSR_BUSFAULTACT_Msk (1UL << SCB_SHCSR_BUSFAULTACT_Pos) /*!< SCB SHCSR: BUSFAULTACT Mask */ |
558 | 588 | ||
559 | #define SCB_SHCSR_MEMFAULTACT_Pos 0 /*!< SCB SHCSR: MEMFAULTACT Position */ |
589 | #define SCB_SHCSR_MEMFAULTACT_Pos 0U /*!< SCB SHCSR: MEMFAULTACT Position */ |
560 | #define SCB_SHCSR_MEMFAULTACT_Msk (1UL /*<< SCB_SHCSR_MEMFAULTACT_Pos*/) /*!< SCB SHCSR: MEMFAULTACT Mask */ |
590 | #define SCB_SHCSR_MEMFAULTACT_Msk (1UL /*<< SCB_SHCSR_MEMFAULTACT_Pos*/) /*!< SCB SHCSR: MEMFAULTACT Mask */ |
561 | 591 | ||
562 | /* SCB Configurable Fault Status Registers Definitions */ |
592 | /* SCB Configurable Fault Status Register Definitions */ |
563 | #define SCB_CFSR_USGFAULTSR_Pos 16 /*!< SCB CFSR: Usage Fault Status Register Position */ |
593 | #define SCB_CFSR_USGFAULTSR_Pos 16U /*!< SCB CFSR: Usage Fault Status Register Position */ |
564 | #define SCB_CFSR_USGFAULTSR_Msk (0xFFFFUL << SCB_CFSR_USGFAULTSR_Pos) /*!< SCB CFSR: Usage Fault Status Register Mask */ |
594 | #define SCB_CFSR_USGFAULTSR_Msk (0xFFFFUL << SCB_CFSR_USGFAULTSR_Pos) /*!< SCB CFSR: Usage Fault Status Register Mask */ |
565 | 595 | ||
566 | #define SCB_CFSR_BUSFAULTSR_Pos 8 /*!< SCB CFSR: Bus Fault Status Register Position */ |
596 | #define SCB_CFSR_BUSFAULTSR_Pos 8U /*!< SCB CFSR: Bus Fault Status Register Position */ |
567 | #define SCB_CFSR_BUSFAULTSR_Msk (0xFFUL << SCB_CFSR_BUSFAULTSR_Pos) /*!< SCB CFSR: Bus Fault Status Register Mask */ |
597 | #define SCB_CFSR_BUSFAULTSR_Msk (0xFFUL << SCB_CFSR_BUSFAULTSR_Pos) /*!< SCB CFSR: Bus Fault Status Register Mask */ |
568 | 598 | ||
569 | #define SCB_CFSR_MEMFAULTSR_Pos 0 /*!< SCB CFSR: Memory Manage Fault Status Register Position */ |
599 | #define SCB_CFSR_MEMFAULTSR_Pos 0U /*!< SCB CFSR: Memory Manage Fault Status Register Position */ |
570 | #define SCB_CFSR_MEMFAULTSR_Msk (0xFFUL /*<< SCB_CFSR_MEMFAULTSR_Pos*/) /*!< SCB CFSR: Memory Manage Fault Status Register Mask */ |
600 | #define SCB_CFSR_MEMFAULTSR_Msk (0xFFUL /*<< SCB_CFSR_MEMFAULTSR_Pos*/) /*!< SCB CFSR: Memory Manage Fault Status Register Mask */ |
571 | 601 | ||
572 | /* SCB Hard Fault Status Registers Definitions */ |
602 | /* SCB Hard Fault Status Register Definitions */ |
573 | #define SCB_HFSR_DEBUGEVT_Pos 31 /*!< SCB HFSR: DEBUGEVT Position */ |
603 | #define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB HFSR: DEBUGEVT Position */ |
574 | #define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB HFSR: DEBUGEVT Mask */ |
604 | #define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB HFSR: DEBUGEVT Mask */ |
575 | 605 | ||
576 | #define SCB_HFSR_FORCED_Pos 30 /*!< SCB HFSR: FORCED Position */ |
606 | #define SCB_HFSR_FORCED_Pos 30U /*!< SCB HFSR: FORCED Position */ |
577 | #define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB HFSR: FORCED Mask */ |
607 | #define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB HFSR: FORCED Mask */ |
578 | 608 | ||
579 | #define SCB_HFSR_VECTTBL_Pos 1 /*!< SCB HFSR: VECTTBL Position */ |
609 | #define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB HFSR: VECTTBL Position */ |
580 | #define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB HFSR: VECTTBL Mask */ |
610 | #define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB HFSR: VECTTBL Mask */ |
581 | 611 | ||
582 | /* SCB Debug Fault Status Register Definitions */ |
612 | /* SCB Debug Fault Status Register Definitions */ |
583 | #define SCB_DFSR_EXTERNAL_Pos 4 /*!< SCB DFSR: EXTERNAL Position */ |
613 | #define SCB_DFSR_EXTERNAL_Pos 4U /*!< SCB DFSR: EXTERNAL Position */ |
584 | #define SCB_DFSR_EXTERNAL_Msk (1UL << SCB_DFSR_EXTERNAL_Pos) /*!< SCB DFSR: EXTERNAL Mask */ |
614 | #define SCB_DFSR_EXTERNAL_Msk (1UL << SCB_DFSR_EXTERNAL_Pos) /*!< SCB DFSR: EXTERNAL Mask */ |
585 | 615 | ||
586 | #define SCB_DFSR_VCATCH_Pos 3 /*!< SCB DFSR: VCATCH Position */ |
616 | #define SCB_DFSR_VCATCH_Pos 3U /*!< SCB DFSR: VCATCH Position */ |
587 | #define SCB_DFSR_VCATCH_Msk (1UL << SCB_DFSR_VCATCH_Pos) /*!< SCB DFSR: VCATCH Mask */ |
617 | #define SCB_DFSR_VCATCH_Msk (1UL << SCB_DFSR_VCATCH_Pos) /*!< SCB DFSR: VCATCH Mask */ |
588 | 618 | ||
589 | #define SCB_DFSR_DWTTRAP_Pos 2 /*!< SCB DFSR: DWTTRAP Position */ |
619 | #define SCB_DFSR_DWTTRAP_Pos 2U /*!< SCB DFSR: DWTTRAP Position */ |
590 | #define SCB_DFSR_DWTTRAP_Msk (1UL << SCB_DFSR_DWTTRAP_Pos) /*!< SCB DFSR: DWTTRAP Mask */ |
620 | #define SCB_DFSR_DWTTRAP_Msk (1UL << SCB_DFSR_DWTTRAP_Pos) /*!< SCB DFSR: DWTTRAP Mask */ |
591 | 621 | ||
592 | #define SCB_DFSR_BKPT_Pos 1 /*!< SCB DFSR: BKPT Position */ |
622 | #define SCB_DFSR_BKPT_Pos 1U /*!< SCB DFSR: BKPT Position */ |
593 | #define SCB_DFSR_BKPT_Msk (1UL << SCB_DFSR_BKPT_Pos) /*!< SCB DFSR: BKPT Mask */ |
623 | #define SCB_DFSR_BKPT_Msk (1UL << SCB_DFSR_BKPT_Pos) /*!< SCB DFSR: BKPT Mask */ |
594 | 624 | ||
595 | #define SCB_DFSR_HALTED_Pos 0 /*!< SCB DFSR: HALTED Position */ |
625 | #define SCB_DFSR_HALTED_Pos 0U /*!< SCB DFSR: HALTED Position */ |
596 | #define SCB_DFSR_HALTED_Msk (1UL /*<< SCB_DFSR_HALTED_Pos*/) /*!< SCB DFSR: HALTED Mask */ |
626 | #define SCB_DFSR_HALTED_Msk (1UL /*<< SCB_DFSR_HALTED_Pos*/) /*!< SCB DFSR: HALTED Mask */ |
597 | 627 | ||
598 | /*@} end of group CMSIS_SCB */ |
628 | /*@} end of group CMSIS_SCB */ |
599 | 629 | ||
600 | 630 | ||
- | 631 | /** |
|
601 | /** \ingroup CMSIS_core_register |
632 | \ingroup CMSIS_core_register |
602 | \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB) |
633 | \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB) |
603 | \brief Type definitions for the System Control and ID Register not in the SCB |
634 | \brief Type definitions for the System Control and ID Register not in the SCB |
604 | @{ |
635 | @{ |
605 | */ |
636 | */ |
606 | 637 | ||
- | 638 | /** |
|
607 | /** \brief Structure type to access the System Control and ID Register not in the SCB. |
639 | \brief Structure type to access the System Control and ID Register not in the SCB. |
608 | */ |
640 | */ |
609 | typedef struct |
641 | typedef struct |
610 | { |
642 | { |
611 | uint32_t RESERVED0[1]; |
643 | uint32_t RESERVED0[1U]; |
612 | __I uint32_t ICTR; /*!< Offset: 0x004 (R/ ) Interrupt Controller Type Register */ |
644 | __IM uint32_t ICTR; /*!< Offset: 0x004 (R/ ) Interrupt Controller Type Register */ |
613 | uint32_t RESERVED1[1]; |
645 | uint32_t RESERVED1[1U]; |
614 | } SCnSCB_Type; |
646 | } SCnSCB_Type; |
615 | 647 | ||
616 | /* Interrupt Controller Type Register Definitions */ |
648 | /* Interrupt Controller Type Register Definitions */ |
617 | #define SCnSCB_ICTR_INTLINESNUM_Pos 0 /*!< ICTR: INTLINESNUM Position */ |
649 | #define SCnSCB_ICTR_INTLINESNUM_Pos 0U /*!< ICTR: INTLINESNUM Position */ |
618 | #define SCnSCB_ICTR_INTLINESNUM_Msk (0xFUL /*<< SCnSCB_ICTR_INTLINESNUM_Pos*/) /*!< ICTR: INTLINESNUM Mask */ |
650 | #define SCnSCB_ICTR_INTLINESNUM_Msk (0xFUL /*<< SCnSCB_ICTR_INTLINESNUM_Pos*/) /*!< ICTR: INTLINESNUM Mask */ |
619 | 651 | ||
620 | /*@} end of group CMSIS_SCnotSCB */ |
652 | /*@} end of group CMSIS_SCnotSCB */ |
621 | 653 | ||
622 | 654 | ||
- | 655 | /** |
|
623 | /** \ingroup CMSIS_core_register |
656 | \ingroup CMSIS_core_register |
624 | \defgroup CMSIS_SysTick System Tick Timer (SysTick) |
657 | \defgroup CMSIS_SysTick System Tick Timer (SysTick) |
625 | \brief Type definitions for the System Timer Registers. |
658 | \brief Type definitions for the System Timer Registers. |
626 | @{ |
659 | @{ |
627 | */ |
660 | */ |
628 | 661 | ||
- | 662 | /** |
|
629 | /** \brief Structure type to access the System Timer (SysTick). |
663 | \brief Structure type to access the System Timer (SysTick). |
630 | */ |
664 | */ |
631 | typedef struct |
665 | typedef struct |
632 | { |
666 | { |
633 | __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */ |
667 | __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */ |
634 | __IO uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */ |
668 | __IOM uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */ |
635 | __IO uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */ |
669 | __IOM uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */ |
636 | __I uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */ |
670 | __IM uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */ |
637 | } SysTick_Type; |
671 | } SysTick_Type; |
638 | 672 | ||
639 | /* SysTick Control / Status Register Definitions */ |
673 | /* SysTick Control / Status Register Definitions */ |
640 | #define SysTick_CTRL_COUNTFLAG_Pos 16 /*!< SysTick CTRL: COUNTFLAG Position */ |
674 | #define SysTick_CTRL_COUNTFLAG_Pos 16U /*!< SysTick CTRL: COUNTFLAG Position */ |
641 | #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */ |
675 | #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */ |
642 | 676 | ||
643 | #define SysTick_CTRL_CLKSOURCE_Pos 2 /*!< SysTick CTRL: CLKSOURCE Position */ |
677 | #define SysTick_CTRL_CLKSOURCE_Pos 2U /*!< SysTick CTRL: CLKSOURCE Position */ |
644 | #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */ |
678 | #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */ |
645 | 679 | ||
646 | #define SysTick_CTRL_TICKINT_Pos 1 /*!< SysTick CTRL: TICKINT Position */ |
680 | #define SysTick_CTRL_TICKINT_Pos 1U /*!< SysTick CTRL: TICKINT Position */ |
647 | #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */ |
681 | #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */ |
648 | 682 | ||
649 | #define SysTick_CTRL_ENABLE_Pos 0 /*!< SysTick CTRL: ENABLE Position */ |
683 | #define SysTick_CTRL_ENABLE_Pos 0U /*!< SysTick CTRL: ENABLE Position */ |
650 | #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */ |
684 | #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */ |
651 | 685 | ||
652 | /* SysTick Reload Register Definitions */ |
686 | /* SysTick Reload Register Definitions */ |
653 | #define SysTick_LOAD_RELOAD_Pos 0 /*!< SysTick LOAD: RELOAD Position */ |
687 | #define SysTick_LOAD_RELOAD_Pos 0U /*!< SysTick LOAD: RELOAD Position */ |
654 | #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */ |
688 | #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */ |
655 | 689 | ||
656 | /* SysTick Current Register Definitions */ |
690 | /* SysTick Current Register Definitions */ |
657 | #define SysTick_VAL_CURRENT_Pos 0 /*!< SysTick VAL: CURRENT Position */ |
691 | #define SysTick_VAL_CURRENT_Pos 0U /*!< SysTick VAL: CURRENT Position */ |
658 | #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */ |
692 | #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */ |
659 | 693 | ||
660 | /* SysTick Calibration Register Definitions */ |
694 | /* SysTick Calibration Register Definitions */ |
661 | #define SysTick_CALIB_NOREF_Pos 31 /*!< SysTick CALIB: NOREF Position */ |
695 | #define SysTick_CALIB_NOREF_Pos 31U /*!< SysTick CALIB: NOREF Position */ |
662 | #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */ |
696 | #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */ |
663 | 697 | ||
664 | #define SysTick_CALIB_SKEW_Pos 30 /*!< SysTick CALIB: SKEW Position */ |
698 | #define SysTick_CALIB_SKEW_Pos 30U /*!< SysTick CALIB: SKEW Position */ |
665 | #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */ |
699 | #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */ |
666 | 700 | ||
667 | #define SysTick_CALIB_TENMS_Pos 0 /*!< SysTick CALIB: TENMS Position */ |
701 | #define SysTick_CALIB_TENMS_Pos 0U /*!< SysTick CALIB: TENMS Position */ |
668 | #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */ |
702 | #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */ |
669 | 703 | ||
670 | /*@} end of group CMSIS_SysTick */ |
704 | /*@} end of group CMSIS_SysTick */ |
671 | 705 | ||
672 | 706 | ||
- | 707 | /** |
|
673 | /** \ingroup CMSIS_core_register |
708 | \ingroup CMSIS_core_register |
674 | \defgroup CMSIS_ITM Instrumentation Trace Macrocell (ITM) |
709 | \defgroup CMSIS_ITM Instrumentation Trace Macrocell (ITM) |
675 | \brief Type definitions for the Instrumentation Trace Macrocell (ITM) |
710 | \brief Type definitions for the Instrumentation Trace Macrocell (ITM) |
676 | @{ |
711 | @{ |
677 | */ |
712 | */ |
678 | 713 | ||
- | 714 | /** |
|
679 | /** \brief Structure type to access the Instrumentation Trace Macrocell Register (ITM). |
715 | \brief Structure type to access the Instrumentation Trace Macrocell Register (ITM). |
680 | */ |
716 | */ |
681 | typedef struct |
717 | typedef struct |
682 | { |
718 | { |
683 | __O union |
719 | __OM union |
684 | { |
720 | { |
685 | __O uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit */ |
721 | __OM uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit */ |
686 | __O uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit */ |
722 | __OM uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit */ |
687 | __O uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit */ |
723 | __OM uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit */ |
688 | } PORT [32]; /*!< Offset: 0x000 ( /W) ITM Stimulus Port Registers */ |
724 | } PORT [32U]; /*!< Offset: 0x000 ( /W) ITM Stimulus Port Registers */ |
689 | uint32_t RESERVED0[864]; |
725 | uint32_t RESERVED0[864U]; |
690 | __IO uint32_t TER; /*!< Offset: 0xE00 (R/W) ITM Trace Enable Register */ |
726 | __IOM uint32_t TER; /*!< Offset: 0xE00 (R/W) ITM Trace Enable Register */ |
691 | uint32_t RESERVED1[15]; |
727 | uint32_t RESERVED1[15U]; |
692 | __IO uint32_t TPR; /*!< Offset: 0xE40 (R/W) ITM Trace Privilege Register */ |
728 | __IOM uint32_t TPR; /*!< Offset: 0xE40 (R/W) ITM Trace Privilege Register */ |
693 | uint32_t RESERVED2[15]; |
729 | uint32_t RESERVED2[15U]; |
694 | __IO uint32_t TCR; /*!< Offset: 0xE80 (R/W) ITM Trace Control Register */ |
730 | __IOM uint32_t TCR; /*!< Offset: 0xE80 (R/W) ITM Trace Control Register */ |
695 | uint32_t RESERVED3[29]; |
731 | uint32_t RESERVED3[29U]; |
696 | __O uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register */ |
732 | __OM uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register */ |
697 | __I uint32_t IRR; /*!< Offset: 0xEFC (R/ ) ITM Integration Read Register */ |
733 | __IM uint32_t IRR; /*!< Offset: 0xEFC (R/ ) ITM Integration Read Register */ |
698 | __IO uint32_t IMCR; /*!< Offset: 0xF00 (R/W) ITM Integration Mode Control Register */ |
734 | __IOM uint32_t IMCR; /*!< Offset: 0xF00 (R/W) ITM Integration Mode Control Register */ |
699 | uint32_t RESERVED4[43]; |
735 | uint32_t RESERVED4[43U]; |
700 | __O uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register */ |
736 | __OM uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register */ |
701 | __I uint32_t LSR; /*!< Offset: 0xFB4 (R/ ) ITM Lock Status Register */ |
737 | __IM uint32_t LSR; /*!< Offset: 0xFB4 (R/ ) ITM Lock Status Register */ |
702 | uint32_t RESERVED5[6]; |
738 | uint32_t RESERVED5[6U]; |
703 | __I uint32_t PID4; /*!< Offset: 0xFD0 (R/ ) ITM Peripheral Identification Register #4 */ |
739 | __IM uint32_t PID4; /*!< Offset: 0xFD0 (R/ ) ITM Peripheral Identification Register #4 */ |
704 | __I uint32_t PID5; /*!< Offset: 0xFD4 (R/ ) ITM Peripheral Identification Register #5 */ |
740 | __IM uint32_t PID5; /*!< Offset: 0xFD4 (R/ ) ITM Peripheral Identification Register #5 */ |
705 | __I uint32_t PID6; /*!< Offset: 0xFD8 (R/ ) ITM Peripheral Identification Register #6 */ |
741 | __IM uint32_t PID6; /*!< Offset: 0xFD8 (R/ ) ITM Peripheral Identification Register #6 */ |
706 | __I uint32_t PID7; /*!< Offset: 0xFDC (R/ ) ITM Peripheral Identification Register #7 */ |
742 | __IM uint32_t PID7; /*!< Offset: 0xFDC (R/ ) ITM Peripheral Identification Register #7 */ |
707 | __I uint32_t PID0; /*!< Offset: 0xFE0 (R/ ) ITM Peripheral Identification Register #0 */ |
743 | __IM uint32_t PID0; /*!< Offset: 0xFE0 (R/ ) ITM Peripheral Identification Register #0 */ |
708 | __I uint32_t PID1; /*!< Offset: 0xFE4 (R/ ) ITM Peripheral Identification Register #1 */ |
744 | __IM uint32_t PID1; /*!< Offset: 0xFE4 (R/ ) ITM Peripheral Identification Register #1 */ |
709 | __I uint32_t PID2; /*!< Offset: 0xFE8 (R/ ) ITM Peripheral Identification Register #2 */ |
745 | __IM uint32_t PID2; /*!< Offset: 0xFE8 (R/ ) ITM Peripheral Identification Register #2 */ |
710 | __I uint32_t PID3; /*!< Offset: 0xFEC (R/ ) ITM Peripheral Identification Register #3 */ |
746 | __IM uint32_t PID3; /*!< Offset: 0xFEC (R/ ) ITM Peripheral Identification Register #3 */ |
711 | __I uint32_t CID0; /*!< Offset: 0xFF0 (R/ ) ITM Component Identification Register #0 */ |
747 | __IM uint32_t CID0; /*!< Offset: 0xFF0 (R/ ) ITM Component Identification Register #0 */ |
712 | __I uint32_t CID1; /*!< Offset: 0xFF4 (R/ ) ITM Component Identification Register #1 */ |
748 | __IM uint32_t CID1; /*!< Offset: 0xFF4 (R/ ) ITM Component Identification Register #1 */ |
713 | __I uint32_t CID2; /*!< Offset: 0xFF8 (R/ ) ITM Component Identification Register #2 */ |
749 | __IM uint32_t CID2; /*!< Offset: 0xFF8 (R/ ) ITM Component Identification Register #2 */ |
714 | __I uint32_t CID3; /*!< Offset: 0xFFC (R/ ) ITM Component Identification Register #3 */ |
750 | __IM uint32_t CID3; /*!< Offset: 0xFFC (R/ ) ITM Component Identification Register #3 */ |
715 | } ITM_Type; |
751 | } ITM_Type; |
716 | 752 | ||
717 | /* ITM Trace Privilege Register Definitions */ |
753 | /* ITM Trace Privilege Register Definitions */ |
718 | #define ITM_TPR_PRIVMASK_Pos 0 /*!< ITM TPR: PRIVMASK Position */ |
754 | #define ITM_TPR_PRIVMASK_Pos 0U /*!< ITM TPR: PRIVMASK Position */ |
719 | #define ITM_TPR_PRIVMASK_Msk (0xFUL /*<< ITM_TPR_PRIVMASK_Pos*/) /*!< ITM TPR: PRIVMASK Mask */ |
755 | #define ITM_TPR_PRIVMASK_Msk (0xFUL /*<< ITM_TPR_PRIVMASK_Pos*/) /*!< ITM TPR: PRIVMASK Mask */ |
720 | 756 | ||
721 | /* ITM Trace Control Register Definitions */ |
757 | /* ITM Trace Control Register Definitions */ |
722 | #define ITM_TCR_BUSY_Pos 23 /*!< ITM TCR: BUSY Position */ |
758 | #define ITM_TCR_BUSY_Pos 23U /*!< ITM TCR: BUSY Position */ |
723 | #define ITM_TCR_BUSY_Msk (1UL << ITM_TCR_BUSY_Pos) /*!< ITM TCR: BUSY Mask */ |
759 | #define ITM_TCR_BUSY_Msk (1UL << ITM_TCR_BUSY_Pos) /*!< ITM TCR: BUSY Mask */ |
724 | 760 | ||
725 | #define ITM_TCR_TraceBusID_Pos 16 /*!< ITM TCR: ATBID Position */ |
761 | #define ITM_TCR_TraceBusID_Pos 16U /*!< ITM TCR: ATBID Position */ |
726 | #define ITM_TCR_TraceBusID_Msk (0x7FUL << ITM_TCR_TraceBusID_Pos) /*!< ITM TCR: ATBID Mask */ |
762 | #define ITM_TCR_TraceBusID_Msk (0x7FUL << ITM_TCR_TraceBusID_Pos) /*!< ITM TCR: ATBID Mask */ |
727 | 763 | ||
728 | #define ITM_TCR_GTSFREQ_Pos 10 /*!< ITM TCR: Global timestamp frequency Position */ |
764 | #define ITM_TCR_GTSFREQ_Pos 10U /*!< ITM TCR: Global timestamp frequency Position */ |
729 | #define ITM_TCR_GTSFREQ_Msk (3UL << ITM_TCR_GTSFREQ_Pos) /*!< ITM TCR: Global timestamp frequency Mask */ |
765 | #define ITM_TCR_GTSFREQ_Msk (3UL << ITM_TCR_GTSFREQ_Pos) /*!< ITM TCR: Global timestamp frequency Mask */ |
730 | 766 | ||
731 | #define ITM_TCR_TSPrescale_Pos 8 /*!< ITM TCR: TSPrescale Position */ |
767 | #define ITM_TCR_TSPrescale_Pos 8U /*!< ITM TCR: TSPrescale Position */ |
732 | #define ITM_TCR_TSPrescale_Msk (3UL << ITM_TCR_TSPrescale_Pos) /*!< ITM TCR: TSPrescale Mask */ |
768 | #define ITM_TCR_TSPrescale_Msk (3UL << ITM_TCR_TSPrescale_Pos) /*!< ITM TCR: TSPrescale Mask */ |
733 | 769 | ||
734 | #define ITM_TCR_SWOENA_Pos 4 /*!< ITM TCR: SWOENA Position */ |
770 | #define ITM_TCR_SWOENA_Pos 4U /*!< ITM TCR: SWOENA Position */ |
735 | #define ITM_TCR_SWOENA_Msk (1UL << ITM_TCR_SWOENA_Pos) /*!< ITM TCR: SWOENA Mask */ |
771 | #define ITM_TCR_SWOENA_Msk (1UL << ITM_TCR_SWOENA_Pos) /*!< ITM TCR: SWOENA Mask */ |
736 | 772 | ||
737 | #define ITM_TCR_DWTENA_Pos 3 /*!< ITM TCR: DWTENA Position */ |
773 | #define ITM_TCR_DWTENA_Pos 3U /*!< ITM TCR: DWTENA Position */ |
738 | #define ITM_TCR_DWTENA_Msk (1UL << ITM_TCR_DWTENA_Pos) /*!< ITM TCR: DWTENA Mask */ |
774 | #define ITM_TCR_DWTENA_Msk (1UL << ITM_TCR_DWTENA_Pos) /*!< ITM TCR: DWTENA Mask */ |
739 | 775 | ||
740 | #define ITM_TCR_SYNCENA_Pos 2 /*!< ITM TCR: SYNCENA Position */ |
776 | #define ITM_TCR_SYNCENA_Pos 2U /*!< ITM TCR: SYNCENA Position */ |
741 | #define ITM_TCR_SYNCENA_Msk (1UL << ITM_TCR_SYNCENA_Pos) /*!< ITM TCR: SYNCENA Mask */ |
777 | #define ITM_TCR_SYNCENA_Msk (1UL << ITM_TCR_SYNCENA_Pos) /*!< ITM TCR: SYNCENA Mask */ |
742 | 778 | ||
743 | #define ITM_TCR_TSENA_Pos 1 /*!< ITM TCR: TSENA Position */ |
779 | #define ITM_TCR_TSENA_Pos 1U /*!< ITM TCR: TSENA Position */ |
744 | #define ITM_TCR_TSENA_Msk (1UL << ITM_TCR_TSENA_Pos) /*!< ITM TCR: TSENA Mask */ |
780 | #define ITM_TCR_TSENA_Msk (1UL << ITM_TCR_TSENA_Pos) /*!< ITM TCR: TSENA Mask */ |
745 | 781 | ||
746 | #define ITM_TCR_ITMENA_Pos 0 /*!< ITM TCR: ITM Enable bit Position */ |
782 | #define ITM_TCR_ITMENA_Pos 0U /*!< ITM TCR: ITM Enable bit Position */ |
747 | #define ITM_TCR_ITMENA_Msk (1UL /*<< ITM_TCR_ITMENA_Pos*/) /*!< ITM TCR: ITM Enable bit Mask */ |
783 | #define ITM_TCR_ITMENA_Msk (1UL /*<< ITM_TCR_ITMENA_Pos*/) /*!< ITM TCR: ITM Enable bit Mask */ |
748 | 784 | ||
749 | /* ITM Integration Write Register Definitions */ |
785 | /* ITM Integration Write Register Definitions */ |
750 | #define ITM_IWR_ATVALIDM_Pos 0 /*!< ITM IWR: ATVALIDM Position */ |
786 | #define ITM_IWR_ATVALIDM_Pos 0U /*!< ITM IWR: ATVALIDM Position */ |
751 | #define ITM_IWR_ATVALIDM_Msk (1UL /*<< ITM_IWR_ATVALIDM_Pos*/) /*!< ITM IWR: ATVALIDM Mask */ |
787 | #define ITM_IWR_ATVALIDM_Msk (1UL /*<< ITM_IWR_ATVALIDM_Pos*/) /*!< ITM IWR: ATVALIDM Mask */ |
752 | 788 | ||
753 | /* ITM Integration Read Register Definitions */ |
789 | /* ITM Integration Read Register Definitions */ |
754 | #define ITM_IRR_ATREADYM_Pos 0 /*!< ITM IRR: ATREADYM Position */ |
790 | #define ITM_IRR_ATREADYM_Pos 0U /*!< ITM IRR: ATREADYM Position */ |
755 | #define ITM_IRR_ATREADYM_Msk (1UL /*<< ITM_IRR_ATREADYM_Pos*/) /*!< ITM IRR: ATREADYM Mask */ |
791 | #define ITM_IRR_ATREADYM_Msk (1UL /*<< ITM_IRR_ATREADYM_Pos*/) /*!< ITM IRR: ATREADYM Mask */ |
756 | 792 | ||
757 | /* ITM Integration Mode Control Register Definitions */ |
793 | /* ITM Integration Mode Control Register Definitions */ |
758 | #define ITM_IMCR_INTEGRATION_Pos 0 /*!< ITM IMCR: INTEGRATION Position */ |
794 | #define ITM_IMCR_INTEGRATION_Pos 0U /*!< ITM IMCR: INTEGRATION Position */ |
759 | #define ITM_IMCR_INTEGRATION_Msk (1UL /*<< ITM_IMCR_INTEGRATION_Pos*/) /*!< ITM IMCR: INTEGRATION Mask */ |
795 | #define ITM_IMCR_INTEGRATION_Msk (1UL /*<< ITM_IMCR_INTEGRATION_Pos*/) /*!< ITM IMCR: INTEGRATION Mask */ |
760 | 796 | ||
761 | /* ITM Lock Status Register Definitions */ |
797 | /* ITM Lock Status Register Definitions */ |
762 | #define ITM_LSR_ByteAcc_Pos 2 /*!< ITM LSR: ByteAcc Position */ |
798 | #define ITM_LSR_ByteAcc_Pos 2U /*!< ITM LSR: ByteAcc Position */ |
763 | #define ITM_LSR_ByteAcc_Msk (1UL << ITM_LSR_ByteAcc_Pos) /*!< ITM LSR: ByteAcc Mask */ |
799 | #define ITM_LSR_ByteAcc_Msk (1UL << ITM_LSR_ByteAcc_Pos) /*!< ITM LSR: ByteAcc Mask */ |
764 | 800 | ||
765 | #define ITM_LSR_Access_Pos 1 /*!< ITM LSR: Access Position */ |
801 | #define ITM_LSR_Access_Pos 1U /*!< ITM LSR: Access Position */ |
766 | #define ITM_LSR_Access_Msk (1UL << ITM_LSR_Access_Pos) /*!< ITM LSR: Access Mask */ |
802 | #define ITM_LSR_Access_Msk (1UL << ITM_LSR_Access_Pos) /*!< ITM LSR: Access Mask */ |
767 | 803 | ||
768 | #define ITM_LSR_Present_Pos 0 /*!< ITM LSR: Present Position */ |
804 | #define ITM_LSR_Present_Pos 0U /*!< ITM LSR: Present Position */ |
769 | #define ITM_LSR_Present_Msk (1UL /*<< ITM_LSR_Present_Pos*/) /*!< ITM LSR: Present Mask */ |
805 | #define ITM_LSR_Present_Msk (1UL /*<< ITM_LSR_Present_Pos*/) /*!< ITM LSR: Present Mask */ |
770 | 806 | ||
771 | /*@}*/ /* end of group CMSIS_ITM */ |
807 | /*@}*/ /* end of group CMSIS_ITM */ |
772 | 808 | ||
773 | 809 | ||
- | 810 | /** |
|
774 | /** \ingroup CMSIS_core_register |
811 | \ingroup CMSIS_core_register |
775 | \defgroup CMSIS_DWT Data Watchpoint and Trace (DWT) |
812 | \defgroup CMSIS_DWT Data Watchpoint and Trace (DWT) |
776 | \brief Type definitions for the Data Watchpoint and Trace (DWT) |
813 | \brief Type definitions for the Data Watchpoint and Trace (DWT) |
777 | @{ |
814 | @{ |
778 | */ |
815 | */ |
779 | 816 | ||
- | 817 | /** |
|
780 | /** \brief Structure type to access the Data Watchpoint and Trace Register (DWT). |
818 | \brief Structure type to access the Data Watchpoint and Trace Register (DWT). |
781 | */ |
819 | */ |
782 | typedef struct |
820 | typedef struct |
783 | { |
821 | { |
784 | __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) Control Register */ |
822 | __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) Control Register */ |
785 | __IO uint32_t CYCCNT; /*!< Offset: 0x004 (R/W) Cycle Count Register */ |
823 | __IOM uint32_t CYCCNT; /*!< Offset: 0x004 (R/W) Cycle Count Register */ |
786 | __IO uint32_t CPICNT; /*!< Offset: 0x008 (R/W) CPI Count Register */ |
824 | __IOM uint32_t CPICNT; /*!< Offset: 0x008 (R/W) CPI Count Register */ |
787 | __IO uint32_t EXCCNT; /*!< Offset: 0x00C (R/W) Exception Overhead Count Register */ |
825 | __IOM uint32_t EXCCNT; /*!< Offset: 0x00C (R/W) Exception Overhead Count Register */ |
788 | __IO uint32_t SLEEPCNT; /*!< Offset: 0x010 (R/W) Sleep Count Register */ |
826 | __IOM uint32_t SLEEPCNT; /*!< Offset: 0x010 (R/W) Sleep Count Register */ |
789 | __IO uint32_t LSUCNT; /*!< Offset: 0x014 (R/W) LSU Count Register */ |
827 | __IOM uint32_t LSUCNT; /*!< Offset: 0x014 (R/W) LSU Count Register */ |
790 | __IO uint32_t FOLDCNT; /*!< Offset: 0x018 (R/W) Folded-instruction Count Register */ |
828 | __IOM uint32_t FOLDCNT; /*!< Offset: 0x018 (R/W) Folded-instruction Count Register */ |
791 | __I uint32_t PCSR; /*!< Offset: 0x01C (R/ ) Program Counter Sample Register */ |
829 | __IM uint32_t PCSR; /*!< Offset: 0x01C (R/ ) Program Counter Sample Register */ |
792 | __IO uint32_t COMP0; /*!< Offset: 0x020 (R/W) Comparator Register 0 */ |
830 | __IOM uint32_t COMP0; /*!< Offset: 0x020 (R/W) Comparator Register 0 */ |
793 | __IO uint32_t MASK0; /*!< Offset: 0x024 (R/W) Mask Register 0 */ |
831 | __IOM uint32_t MASK0; /*!< Offset: 0x024 (R/W) Mask Register 0 */ |
794 | __IO uint32_t FUNCTION0; /*!< Offset: 0x028 (R/W) Function Register 0 */ |
832 | __IOM uint32_t FUNCTION0; /*!< Offset: 0x028 (R/W) Function Register 0 */ |
795 | uint32_t RESERVED0[1]; |
833 | uint32_t RESERVED0[1U]; |
796 | __IO uint32_t COMP1; /*!< Offset: 0x030 (R/W) Comparator Register 1 */ |
834 | __IOM uint32_t COMP1; /*!< Offset: 0x030 (R/W) Comparator Register 1 */ |
797 | __IO uint32_t MASK1; /*!< Offset: 0x034 (R/W) Mask Register 1 */ |
835 | __IOM uint32_t MASK1; /*!< Offset: 0x034 (R/W) Mask Register 1 */ |
798 | __IO uint32_t FUNCTION1; /*!< Offset: 0x038 (R/W) Function Register 1 */ |
836 | __IOM uint32_t FUNCTION1; /*!< Offset: 0x038 (R/W) Function Register 1 */ |
799 | uint32_t RESERVED1[1]; |
837 | uint32_t RESERVED1[1U]; |
800 | __IO uint32_t COMP2; /*!< Offset: 0x040 (R/W) Comparator Register 2 */ |
838 | __IOM uint32_t COMP2; /*!< Offset: 0x040 (R/W) Comparator Register 2 */ |
801 | __IO uint32_t MASK2; /*!< Offset: 0x044 (R/W) Mask Register 2 */ |
839 | __IOM uint32_t MASK2; /*!< Offset: 0x044 (R/W) Mask Register 2 */ |
802 | __IO uint32_t FUNCTION2; /*!< Offset: 0x048 (R/W) Function Register 2 */ |
840 | __IOM uint32_t FUNCTION2; /*!< Offset: 0x048 (R/W) Function Register 2 */ |
803 | uint32_t RESERVED2[1]; |
841 | uint32_t RESERVED2[1U]; |
804 | __IO uint32_t COMP3; /*!< Offset: 0x050 (R/W) Comparator Register 3 */ |
842 | __IOM uint32_t COMP3; /*!< Offset: 0x050 (R/W) Comparator Register 3 */ |
805 | __IO uint32_t MASK3; /*!< Offset: 0x054 (R/W) Mask Register 3 */ |
843 | __IOM uint32_t MASK3; /*!< Offset: 0x054 (R/W) Mask Register 3 */ |
806 | __IO uint32_t FUNCTION3; /*!< Offset: 0x058 (R/W) Function Register 3 */ |
844 | __IOM uint32_t FUNCTION3; /*!< Offset: 0x058 (R/W) Function Register 3 */ |
807 | } DWT_Type; |
845 | } DWT_Type; |
808 | 846 | ||
809 | /* DWT Control Register Definitions */ |
847 | /* DWT Control Register Definitions */ |
810 | #define DWT_CTRL_NUMCOMP_Pos 28 /*!< DWT CTRL: NUMCOMP Position */ |
848 | #define DWT_CTRL_NUMCOMP_Pos 28U /*!< DWT CTRL: NUMCOMP Position */ |
811 | #define DWT_CTRL_NUMCOMP_Msk (0xFUL << DWT_CTRL_NUMCOMP_Pos) /*!< DWT CTRL: NUMCOMP Mask */ |
849 | #define DWT_CTRL_NUMCOMP_Msk (0xFUL << DWT_CTRL_NUMCOMP_Pos) /*!< DWT CTRL: NUMCOMP Mask */ |
812 | 850 | ||
813 | #define DWT_CTRL_NOTRCPKT_Pos 27 /*!< DWT CTRL: NOTRCPKT Position */ |
851 | #define DWT_CTRL_NOTRCPKT_Pos 27U /*!< DWT CTRL: NOTRCPKT Position */ |
814 | #define DWT_CTRL_NOTRCPKT_Msk (0x1UL << DWT_CTRL_NOTRCPKT_Pos) /*!< DWT CTRL: NOTRCPKT Mask */ |
852 | #define DWT_CTRL_NOTRCPKT_Msk (0x1UL << DWT_CTRL_NOTRCPKT_Pos) /*!< DWT CTRL: NOTRCPKT Mask */ |
815 | 853 | ||
816 | #define DWT_CTRL_NOEXTTRIG_Pos 26 /*!< DWT CTRL: NOEXTTRIG Position */ |
854 | #define DWT_CTRL_NOEXTTRIG_Pos 26U /*!< DWT CTRL: NOEXTTRIG Position */ |
817 | #define DWT_CTRL_NOEXTTRIG_Msk (0x1UL << DWT_CTRL_NOEXTTRIG_Pos) /*!< DWT CTRL: NOEXTTRIG Mask */ |
855 | #define DWT_CTRL_NOEXTTRIG_Msk (0x1UL << DWT_CTRL_NOEXTTRIG_Pos) /*!< DWT CTRL: NOEXTTRIG Mask */ |
818 | 856 | ||
819 | #define DWT_CTRL_NOCYCCNT_Pos 25 /*!< DWT CTRL: NOCYCCNT Position */ |
857 | #define DWT_CTRL_NOCYCCNT_Pos 25U /*!< DWT CTRL: NOCYCCNT Position */ |
820 | #define DWT_CTRL_NOCYCCNT_Msk (0x1UL << DWT_CTRL_NOCYCCNT_Pos) /*!< DWT CTRL: NOCYCCNT Mask */ |
858 | #define DWT_CTRL_NOCYCCNT_Msk (0x1UL << DWT_CTRL_NOCYCCNT_Pos) /*!< DWT CTRL: NOCYCCNT Mask */ |
821 | 859 | ||
822 | #define DWT_CTRL_NOPRFCNT_Pos 24 /*!< DWT CTRL: NOPRFCNT Position */ |
860 | #define DWT_CTRL_NOPRFCNT_Pos 24U /*!< DWT CTRL: NOPRFCNT Position */ |
823 | #define DWT_CTRL_NOPRFCNT_Msk (0x1UL << DWT_CTRL_NOPRFCNT_Pos) /*!< DWT CTRL: NOPRFCNT Mask */ |
861 | #define DWT_CTRL_NOPRFCNT_Msk (0x1UL << DWT_CTRL_NOPRFCNT_Pos) /*!< DWT CTRL: NOPRFCNT Mask */ |
824 | 862 | ||
825 | #define DWT_CTRL_CYCEVTENA_Pos 22 /*!< DWT CTRL: CYCEVTENA Position */ |
863 | #define DWT_CTRL_CYCEVTENA_Pos 22U /*!< DWT CTRL: CYCEVTENA Position */ |
826 | #define DWT_CTRL_CYCEVTENA_Msk (0x1UL << DWT_CTRL_CYCEVTENA_Pos) /*!< DWT CTRL: CYCEVTENA Mask */ |
864 | #define DWT_CTRL_CYCEVTENA_Msk (0x1UL << DWT_CTRL_CYCEVTENA_Pos) /*!< DWT CTRL: CYCEVTENA Mask */ |
827 | 865 | ||
828 | #define DWT_CTRL_FOLDEVTENA_Pos 21 /*!< DWT CTRL: FOLDEVTENA Position */ |
866 | #define DWT_CTRL_FOLDEVTENA_Pos 21U /*!< DWT CTRL: FOLDEVTENA Position */ |
829 | #define DWT_CTRL_FOLDEVTENA_Msk (0x1UL << DWT_CTRL_FOLDEVTENA_Pos) /*!< DWT CTRL: FOLDEVTENA Mask */ |
867 | #define DWT_CTRL_FOLDEVTENA_Msk (0x1UL << DWT_CTRL_FOLDEVTENA_Pos) /*!< DWT CTRL: FOLDEVTENA Mask */ |
830 | 868 | ||
831 | #define DWT_CTRL_LSUEVTENA_Pos 20 /*!< DWT CTRL: LSUEVTENA Position */ |
869 | #define DWT_CTRL_LSUEVTENA_Pos 20U /*!< DWT CTRL: LSUEVTENA Position */ |
832 | #define DWT_CTRL_LSUEVTENA_Msk (0x1UL << DWT_CTRL_LSUEVTENA_Pos) /*!< DWT CTRL: LSUEVTENA Mask */ |
870 | #define DWT_CTRL_LSUEVTENA_Msk (0x1UL << DWT_CTRL_LSUEVTENA_Pos) /*!< DWT CTRL: LSUEVTENA Mask */ |
833 | 871 | ||
834 | #define DWT_CTRL_SLEEPEVTENA_Pos 19 /*!< DWT CTRL: SLEEPEVTENA Position */ |
872 | #define DWT_CTRL_SLEEPEVTENA_Pos 19U /*!< DWT CTRL: SLEEPEVTENA Position */ |
835 | #define DWT_CTRL_SLEEPEVTENA_Msk (0x1UL << DWT_CTRL_SLEEPEVTENA_Pos) /*!< DWT CTRL: SLEEPEVTENA Mask */ |
873 | #define DWT_CTRL_SLEEPEVTENA_Msk (0x1UL << DWT_CTRL_SLEEPEVTENA_Pos) /*!< DWT CTRL: SLEEPEVTENA Mask */ |
836 | 874 | ||
837 | #define DWT_CTRL_EXCEVTENA_Pos 18 /*!< DWT CTRL: EXCEVTENA Position */ |
875 | #define DWT_CTRL_EXCEVTENA_Pos 18U /*!< DWT CTRL: EXCEVTENA Position */ |
838 | #define DWT_CTRL_EXCEVTENA_Msk (0x1UL << DWT_CTRL_EXCEVTENA_Pos) /*!< DWT CTRL: EXCEVTENA Mask */ |
876 | #define DWT_CTRL_EXCEVTENA_Msk (0x1UL << DWT_CTRL_EXCEVTENA_Pos) /*!< DWT CTRL: EXCEVTENA Mask */ |
839 | 877 | ||
840 | #define DWT_CTRL_CPIEVTENA_Pos 17 /*!< DWT CTRL: CPIEVTENA Position */ |
878 | #define DWT_CTRL_CPIEVTENA_Pos 17U /*!< DWT CTRL: CPIEVTENA Position */ |
841 | #define DWT_CTRL_CPIEVTENA_Msk (0x1UL << DWT_CTRL_CPIEVTENA_Pos) /*!< DWT CTRL: CPIEVTENA Mask */ |
879 | #define DWT_CTRL_CPIEVTENA_Msk (0x1UL << DWT_CTRL_CPIEVTENA_Pos) /*!< DWT CTRL: CPIEVTENA Mask */ |
842 | 880 | ||
843 | #define DWT_CTRL_EXCTRCENA_Pos 16 /*!< DWT CTRL: EXCTRCENA Position */ |
881 | #define DWT_CTRL_EXCTRCENA_Pos 16U /*!< DWT CTRL: EXCTRCENA Position */ |
844 | #define DWT_CTRL_EXCTRCENA_Msk (0x1UL << DWT_CTRL_EXCTRCENA_Pos) /*!< DWT CTRL: EXCTRCENA Mask */ |
882 | #define DWT_CTRL_EXCTRCENA_Msk (0x1UL << DWT_CTRL_EXCTRCENA_Pos) /*!< DWT CTRL: EXCTRCENA Mask */ |
845 | 883 | ||
846 | #define DWT_CTRL_PCSAMPLENA_Pos 12 /*!< DWT CTRL: PCSAMPLENA Position */ |
884 | #define DWT_CTRL_PCSAMPLENA_Pos 12U /*!< DWT CTRL: PCSAMPLENA Position */ |
847 | #define DWT_CTRL_PCSAMPLENA_Msk (0x1UL << DWT_CTRL_PCSAMPLENA_Pos) /*!< DWT CTRL: PCSAMPLENA Mask */ |
885 | #define DWT_CTRL_PCSAMPLENA_Msk (0x1UL << DWT_CTRL_PCSAMPLENA_Pos) /*!< DWT CTRL: PCSAMPLENA Mask */ |
848 | 886 | ||
849 | #define DWT_CTRL_SYNCTAP_Pos 10 /*!< DWT CTRL: SYNCTAP Position */ |
887 | #define DWT_CTRL_SYNCTAP_Pos 10U /*!< DWT CTRL: SYNCTAP Position */ |
850 | #define DWT_CTRL_SYNCTAP_Msk (0x3UL << DWT_CTRL_SYNCTAP_Pos) /*!< DWT CTRL: SYNCTAP Mask */ |
888 | #define DWT_CTRL_SYNCTAP_Msk (0x3UL << DWT_CTRL_SYNCTAP_Pos) /*!< DWT CTRL: SYNCTAP Mask */ |
851 | 889 | ||
852 | #define DWT_CTRL_CYCTAP_Pos 9 /*!< DWT CTRL: CYCTAP Position */ |
890 | #define DWT_CTRL_CYCTAP_Pos 9U /*!< DWT CTRL: CYCTAP Position */ |
853 | #define DWT_CTRL_CYCTAP_Msk (0x1UL << DWT_CTRL_CYCTAP_Pos) /*!< DWT CTRL: CYCTAP Mask */ |
891 | #define DWT_CTRL_CYCTAP_Msk (0x1UL << DWT_CTRL_CYCTAP_Pos) /*!< DWT CTRL: CYCTAP Mask */ |
854 | 892 | ||
855 | #define DWT_CTRL_POSTINIT_Pos 5 /*!< DWT CTRL: POSTINIT Position */ |
893 | #define DWT_CTRL_POSTINIT_Pos 5U /*!< DWT CTRL: POSTINIT Position */ |
856 | #define DWT_CTRL_POSTINIT_Msk (0xFUL << DWT_CTRL_POSTINIT_Pos) /*!< DWT CTRL: POSTINIT Mask */ |
894 | #define DWT_CTRL_POSTINIT_Msk (0xFUL << DWT_CTRL_POSTINIT_Pos) /*!< DWT CTRL: POSTINIT Mask */ |
857 | 895 | ||
858 | #define DWT_CTRL_POSTPRESET_Pos 1 /*!< DWT CTRL: POSTPRESET Position */ |
896 | #define DWT_CTRL_POSTPRESET_Pos 1U /*!< DWT CTRL: POSTPRESET Position */ |
859 | #define DWT_CTRL_POSTPRESET_Msk (0xFUL << DWT_CTRL_POSTPRESET_Pos) /*!< DWT CTRL: POSTPRESET Mask */ |
897 | #define DWT_CTRL_POSTPRESET_Msk (0xFUL << DWT_CTRL_POSTPRESET_Pos) /*!< DWT CTRL: POSTPRESET Mask */ |
860 | 898 | ||
861 | #define DWT_CTRL_CYCCNTENA_Pos 0 /*!< DWT CTRL: CYCCNTENA Position */ |
899 | #define DWT_CTRL_CYCCNTENA_Pos 0U /*!< DWT CTRL: CYCCNTENA Position */ |
862 | #define DWT_CTRL_CYCCNTENA_Msk (0x1UL /*<< DWT_CTRL_CYCCNTENA_Pos*/) /*!< DWT CTRL: CYCCNTENA Mask */ |
900 | #define DWT_CTRL_CYCCNTENA_Msk (0x1UL /*<< DWT_CTRL_CYCCNTENA_Pos*/) /*!< DWT CTRL: CYCCNTENA Mask */ |
863 | 901 | ||
864 | /* DWT CPI Count Register Definitions */ |
902 | /* DWT CPI Count Register Definitions */ |
865 | #define DWT_CPICNT_CPICNT_Pos 0 /*!< DWT CPICNT: CPICNT Position */ |
903 | #define DWT_CPICNT_CPICNT_Pos 0U /*!< DWT CPICNT: CPICNT Position */ |
866 | #define DWT_CPICNT_CPICNT_Msk (0xFFUL /*<< DWT_CPICNT_CPICNT_Pos*/) /*!< DWT CPICNT: CPICNT Mask */ |
904 | #define DWT_CPICNT_CPICNT_Msk (0xFFUL /*<< DWT_CPICNT_CPICNT_Pos*/) /*!< DWT CPICNT: CPICNT Mask */ |
867 | 905 | ||
868 | /* DWT Exception Overhead Count Register Definitions */ |
906 | /* DWT Exception Overhead Count Register Definitions */ |
869 | #define DWT_EXCCNT_EXCCNT_Pos 0 /*!< DWT EXCCNT: EXCCNT Position */ |
907 | #define DWT_EXCCNT_EXCCNT_Pos 0U /*!< DWT EXCCNT: EXCCNT Position */ |
870 | #define DWT_EXCCNT_EXCCNT_Msk (0xFFUL /*<< DWT_EXCCNT_EXCCNT_Pos*/) /*!< DWT EXCCNT: EXCCNT Mask */ |
908 | #define DWT_EXCCNT_EXCCNT_Msk (0xFFUL /*<< DWT_EXCCNT_EXCCNT_Pos*/) /*!< DWT EXCCNT: EXCCNT Mask */ |
871 | 909 | ||
872 | /* DWT Sleep Count Register Definitions */ |
910 | /* DWT Sleep Count Register Definitions */ |
873 | #define DWT_SLEEPCNT_SLEEPCNT_Pos 0 /*!< DWT SLEEPCNT: SLEEPCNT Position */ |
911 | #define DWT_SLEEPCNT_SLEEPCNT_Pos 0U /*!< DWT SLEEPCNT: SLEEPCNT Position */ |
874 | #define DWT_SLEEPCNT_SLEEPCNT_Msk (0xFFUL /*<< DWT_SLEEPCNT_SLEEPCNT_Pos*/) /*!< DWT SLEEPCNT: SLEEPCNT Mask */ |
912 | #define DWT_SLEEPCNT_SLEEPCNT_Msk (0xFFUL /*<< DWT_SLEEPCNT_SLEEPCNT_Pos*/) /*!< DWT SLEEPCNT: SLEEPCNT Mask */ |
875 | 913 | ||
876 | /* DWT LSU Count Register Definitions */ |
914 | /* DWT LSU Count Register Definitions */ |
877 | #define DWT_LSUCNT_LSUCNT_Pos 0 /*!< DWT LSUCNT: LSUCNT Position */ |
915 | #define DWT_LSUCNT_LSUCNT_Pos 0U /*!< DWT LSUCNT: LSUCNT Position */ |
878 | #define DWT_LSUCNT_LSUCNT_Msk (0xFFUL /*<< DWT_LSUCNT_LSUCNT_Pos*/) /*!< DWT LSUCNT: LSUCNT Mask */ |
916 | #define DWT_LSUCNT_LSUCNT_Msk (0xFFUL /*<< DWT_LSUCNT_LSUCNT_Pos*/) /*!< DWT LSUCNT: LSUCNT Mask */ |
879 | 917 | ||
880 | /* DWT Folded-instruction Count Register Definitions */ |
918 | /* DWT Folded-instruction Count Register Definitions */ |
881 | #define DWT_FOLDCNT_FOLDCNT_Pos 0 /*!< DWT FOLDCNT: FOLDCNT Position */ |
919 | #define DWT_FOLDCNT_FOLDCNT_Pos 0U /*!< DWT FOLDCNT: FOLDCNT Position */ |
882 | #define DWT_FOLDCNT_FOLDCNT_Msk (0xFFUL /*<< DWT_FOLDCNT_FOLDCNT_Pos*/) /*!< DWT FOLDCNT: FOLDCNT Mask */ |
920 | #define DWT_FOLDCNT_FOLDCNT_Msk (0xFFUL /*<< DWT_FOLDCNT_FOLDCNT_Pos*/) /*!< DWT FOLDCNT: FOLDCNT Mask */ |
883 | 921 | ||
884 | /* DWT Comparator Mask Register Definitions */ |
922 | /* DWT Comparator Mask Register Definitions */ |
885 | #define DWT_MASK_MASK_Pos 0 /*!< DWT MASK: MASK Position */ |
923 | #define DWT_MASK_MASK_Pos 0U /*!< DWT MASK: MASK Position */ |
886 | #define DWT_MASK_MASK_Msk (0x1FUL /*<< DWT_MASK_MASK_Pos*/) /*!< DWT MASK: MASK Mask */ |
924 | #define DWT_MASK_MASK_Msk (0x1FUL /*<< DWT_MASK_MASK_Pos*/) /*!< DWT MASK: MASK Mask */ |
887 | 925 | ||
888 | /* DWT Comparator Function Register Definitions */ |
926 | /* DWT Comparator Function Register Definitions */ |
889 | #define DWT_FUNCTION_MATCHED_Pos 24 /*!< DWT FUNCTION: MATCHED Position */ |
927 | #define DWT_FUNCTION_MATCHED_Pos 24U /*!< DWT FUNCTION: MATCHED Position */ |
890 | #define DWT_FUNCTION_MATCHED_Msk (0x1UL << DWT_FUNCTION_MATCHED_Pos) /*!< DWT FUNCTION: MATCHED Mask */ |
928 | #define DWT_FUNCTION_MATCHED_Msk (0x1UL << DWT_FUNCTION_MATCHED_Pos) /*!< DWT FUNCTION: MATCHED Mask */ |
891 | 929 | ||
892 | #define DWT_FUNCTION_DATAVADDR1_Pos 16 /*!< DWT FUNCTION: DATAVADDR1 Position */ |
930 | #define DWT_FUNCTION_DATAVADDR1_Pos 16U /*!< DWT FUNCTION: DATAVADDR1 Position */ |
893 | #define DWT_FUNCTION_DATAVADDR1_Msk (0xFUL << DWT_FUNCTION_DATAVADDR1_Pos) /*!< DWT FUNCTION: DATAVADDR1 Mask */ |
931 | #define DWT_FUNCTION_DATAVADDR1_Msk (0xFUL << DWT_FUNCTION_DATAVADDR1_Pos) /*!< DWT FUNCTION: DATAVADDR1 Mask */ |
894 | 932 | ||
895 | #define DWT_FUNCTION_DATAVADDR0_Pos 12 /*!< DWT FUNCTION: DATAVADDR0 Position */ |
933 | #define DWT_FUNCTION_DATAVADDR0_Pos 12U /*!< DWT FUNCTION: DATAVADDR0 Position */ |
896 | #define DWT_FUNCTION_DATAVADDR0_Msk (0xFUL << DWT_FUNCTION_DATAVADDR0_Pos) /*!< DWT FUNCTION: DATAVADDR0 Mask */ |
934 | #define DWT_FUNCTION_DATAVADDR0_Msk (0xFUL << DWT_FUNCTION_DATAVADDR0_Pos) /*!< DWT FUNCTION: DATAVADDR0 Mask */ |
897 | 935 | ||
898 | #define DWT_FUNCTION_DATAVSIZE_Pos 10 /*!< DWT FUNCTION: DATAVSIZE Position */ |
936 | #define DWT_FUNCTION_DATAVSIZE_Pos 10U /*!< DWT FUNCTION: DATAVSIZE Position */ |
899 | #define DWT_FUNCTION_DATAVSIZE_Msk (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos) /*!< DWT FUNCTION: DATAVSIZE Mask */ |
937 | #define DWT_FUNCTION_DATAVSIZE_Msk (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos) /*!< DWT FUNCTION: DATAVSIZE Mask */ |
900 | 938 | ||
901 | #define DWT_FUNCTION_LNK1ENA_Pos 9 /*!< DWT FUNCTION: LNK1ENA Position */ |
939 | #define DWT_FUNCTION_LNK1ENA_Pos 9U /*!< DWT FUNCTION: LNK1ENA Position */ |
902 | #define DWT_FUNCTION_LNK1ENA_Msk (0x1UL << DWT_FUNCTION_LNK1ENA_Pos) /*!< DWT FUNCTION: LNK1ENA Mask */ |
940 | #define DWT_FUNCTION_LNK1ENA_Msk (0x1UL << DWT_FUNCTION_LNK1ENA_Pos) /*!< DWT FUNCTION: LNK1ENA Mask */ |
903 | 941 | ||
904 | #define DWT_FUNCTION_DATAVMATCH_Pos 8 /*!< DWT FUNCTION: DATAVMATCH Position */ |
942 | #define DWT_FUNCTION_DATAVMATCH_Pos 8U /*!< DWT FUNCTION: DATAVMATCH Position */ |
905 | #define DWT_FUNCTION_DATAVMATCH_Msk (0x1UL << DWT_FUNCTION_DATAVMATCH_Pos) /*!< DWT FUNCTION: DATAVMATCH Mask */ |
943 | #define DWT_FUNCTION_DATAVMATCH_Msk (0x1UL << DWT_FUNCTION_DATAVMATCH_Pos) /*!< DWT FUNCTION: DATAVMATCH Mask */ |
906 | 944 | ||
907 | #define DWT_FUNCTION_CYCMATCH_Pos 7 /*!< DWT FUNCTION: CYCMATCH Position */ |
945 | #define DWT_FUNCTION_CYCMATCH_Pos 7U /*!< DWT FUNCTION: CYCMATCH Position */ |
908 | #define DWT_FUNCTION_CYCMATCH_Msk (0x1UL << DWT_FUNCTION_CYCMATCH_Pos) /*!< DWT FUNCTION: CYCMATCH Mask */ |
946 | #define DWT_FUNCTION_CYCMATCH_Msk (0x1UL << DWT_FUNCTION_CYCMATCH_Pos) /*!< DWT FUNCTION: CYCMATCH Mask */ |
909 | 947 | ||
910 | #define DWT_FUNCTION_EMITRANGE_Pos 5 /*!< DWT FUNCTION: EMITRANGE Position */ |
948 | #define DWT_FUNCTION_EMITRANGE_Pos 5U /*!< DWT FUNCTION: EMITRANGE Position */ |
911 | #define DWT_FUNCTION_EMITRANGE_Msk (0x1UL << DWT_FUNCTION_EMITRANGE_Pos) /*!< DWT FUNCTION: EMITRANGE Mask */ |
949 | #define DWT_FUNCTION_EMITRANGE_Msk (0x1UL << DWT_FUNCTION_EMITRANGE_Pos) /*!< DWT FUNCTION: EMITRANGE Mask */ |
912 | 950 | ||
913 | #define DWT_FUNCTION_FUNCTION_Pos 0 /*!< DWT FUNCTION: FUNCTION Position */ |
951 | #define DWT_FUNCTION_FUNCTION_Pos 0U /*!< DWT FUNCTION: FUNCTION Position */ |
914 | #define DWT_FUNCTION_FUNCTION_Msk (0xFUL /*<< DWT_FUNCTION_FUNCTION_Pos*/) /*!< DWT FUNCTION: FUNCTION Mask */ |
952 | #define DWT_FUNCTION_FUNCTION_Msk (0xFUL /*<< DWT_FUNCTION_FUNCTION_Pos*/) /*!< DWT FUNCTION: FUNCTION Mask */ |
915 | 953 | ||
916 | /*@}*/ /* end of group CMSIS_DWT */ |
954 | /*@}*/ /* end of group CMSIS_DWT */ |
917 | 955 | ||
918 | 956 | ||
- | 957 | /** |
|
919 | /** \ingroup CMSIS_core_register |
958 | \ingroup CMSIS_core_register |
920 | \defgroup CMSIS_TPI Trace Port Interface (TPI) |
959 | \defgroup CMSIS_TPI Trace Port Interface (TPI) |
921 | \brief Type definitions for the Trace Port Interface (TPI) |
960 | \brief Type definitions for the Trace Port Interface (TPI) |
922 | @{ |
961 | @{ |
923 | */ |
962 | */ |
924 | 963 | ||
- | 964 | /** |
|
925 | /** \brief Structure type to access the Trace Port Interface Register (TPI). |
965 | \brief Structure type to access the Trace Port Interface Register (TPI). |
926 | */ |
966 | */ |
927 | typedef struct |
967 | typedef struct |
928 | { |
968 | { |
929 | __IO uint32_t SSPSR; /*!< Offset: 0x000 (R/ ) Supported Parallel Port Size Register */ |
969 | __IOM uint32_t SSPSR; /*!< Offset: 0x000 (R/ ) Supported Parallel Port Size Register */ |
930 | __IO uint32_t CSPSR; /*!< Offset: 0x004 (R/W) Current Parallel Port Size Register */ |
970 | __IOM uint32_t CSPSR; /*!< Offset: 0x004 (R/W) Current Parallel Port Size Register */ |
931 | uint32_t RESERVED0[2]; |
971 | uint32_t RESERVED0[2U]; |
932 | __IO uint32_t ACPR; /*!< Offset: 0x010 (R/W) Asynchronous Clock Prescaler Register */ |
972 | __IOM uint32_t ACPR; /*!< Offset: 0x010 (R/W) Asynchronous Clock Prescaler Register */ |
933 | uint32_t RESERVED1[55]; |
973 | uint32_t RESERVED1[55U]; |
934 | __IO uint32_t SPPR; /*!< Offset: 0x0F0 (R/W) Selected Pin Protocol Register */ |
974 | __IOM uint32_t SPPR; /*!< Offset: 0x0F0 (R/W) Selected Pin Protocol Register */ |
935 | uint32_t RESERVED2[131]; |
975 | uint32_t RESERVED2[131U]; |
936 | __I uint32_t FFSR; /*!< Offset: 0x300 (R/ ) Formatter and Flush Status Register */ |
976 | __IM uint32_t FFSR; /*!< Offset: 0x300 (R/ ) Formatter and Flush Status Register */ |
937 | __IO uint32_t FFCR; /*!< Offset: 0x304 (R/W) Formatter and Flush Control Register */ |
977 | __IOM uint32_t FFCR; /*!< Offset: 0x304 (R/W) Formatter and Flush Control Register */ |
938 | __I uint32_t FSCR; /*!< Offset: 0x308 (R/ ) Formatter Synchronization Counter Register */ |
978 | __IM uint32_t FSCR; /*!< Offset: 0x308 (R/ ) Formatter Synchronization Counter Register */ |
939 | uint32_t RESERVED3[759]; |
979 | uint32_t RESERVED3[759U]; |
940 | __I uint32_t TRIGGER; /*!< Offset: 0xEE8 (R/ ) TRIGGER */ |
980 | __IM uint32_t TRIGGER; /*!< Offset: 0xEE8 (R/ ) TRIGGER */ |
941 | __I uint32_t FIFO0; /*!< Offset: 0xEEC (R/ ) Integration ETM Data */ |
981 | __IM uint32_t FIFO0; /*!< Offset: 0xEEC (R/ ) Integration ETM Data */ |
942 | __I uint32_t ITATBCTR2; /*!< Offset: 0xEF0 (R/ ) ITATBCTR2 */ |
982 | __IM uint32_t ITATBCTR2; /*!< Offset: 0xEF0 (R/ ) ITATBCTR2 */ |
943 | uint32_t RESERVED4[1]; |
983 | uint32_t RESERVED4[1U]; |
944 | __I uint32_t ITATBCTR0; /*!< Offset: 0xEF8 (R/ ) ITATBCTR0 */ |
984 | __IM uint32_t ITATBCTR0; /*!< Offset: 0xEF8 (R/ ) ITATBCTR0 */ |
945 | __I uint32_t FIFO1; /*!< Offset: 0xEFC (R/ ) Integration ITM Data */ |
985 | __IM uint32_t FIFO1; /*!< Offset: 0xEFC (R/ ) Integration ITM Data */ |
946 | __IO uint32_t ITCTRL; /*!< Offset: 0xF00 (R/W) Integration Mode Control */ |
986 | __IOM uint32_t ITCTRL; /*!< Offset: 0xF00 (R/W) Integration Mode Control */ |
947 | uint32_t RESERVED5[39]; |
987 | uint32_t RESERVED5[39U]; |
948 | __IO uint32_t CLAIMSET; /*!< Offset: 0xFA0 (R/W) Claim tag set */ |
988 | __IOM uint32_t CLAIMSET; /*!< Offset: 0xFA0 (R/W) Claim tag set */ |
949 | __IO uint32_t CLAIMCLR; /*!< Offset: 0xFA4 (R/W) Claim tag clear */ |
989 | __IOM uint32_t CLAIMCLR; /*!< Offset: 0xFA4 (R/W) Claim tag clear */ |
950 | uint32_t RESERVED7[8]; |
990 | uint32_t RESERVED7[8U]; |
951 | __I uint32_t DEVID; /*!< Offset: 0xFC8 (R/ ) TPIU_DEVID */ |
991 | __IM uint32_t DEVID; /*!< Offset: 0xFC8 (R/ ) TPIU_DEVID */ |
952 | __I uint32_t DEVTYPE; /*!< Offset: 0xFCC (R/ ) TPIU_DEVTYPE */ |
992 | __IM uint32_t DEVTYPE; /*!< Offset: 0xFCC (R/ ) TPIU_DEVTYPE */ |
953 | } TPI_Type; |
993 | } TPI_Type; |
954 | 994 | ||
955 | /* TPI Asynchronous Clock Prescaler Register Definitions */ |
995 | /* TPI Asynchronous Clock Prescaler Register Definitions */ |
956 | #define TPI_ACPR_PRESCALER_Pos 0 /*!< TPI ACPR: PRESCALER Position */ |
996 | #define TPI_ACPR_PRESCALER_Pos 0U /*!< TPI ACPR: PRESCALER Position */ |
957 | #define TPI_ACPR_PRESCALER_Msk (0x1FFFUL /*<< TPI_ACPR_PRESCALER_Pos*/) /*!< TPI ACPR: PRESCALER Mask */ |
997 | #define TPI_ACPR_PRESCALER_Msk (0x1FFFUL /*<< TPI_ACPR_PRESCALER_Pos*/) /*!< TPI ACPR: PRESCALER Mask */ |
958 | 998 | ||
959 | /* TPI Selected Pin Protocol Register Definitions */ |
999 | /* TPI Selected Pin Protocol Register Definitions */ |
960 | #define TPI_SPPR_TXMODE_Pos 0 /*!< TPI SPPR: TXMODE Position */ |
1000 | #define TPI_SPPR_TXMODE_Pos 0U /*!< TPI SPPR: TXMODE Position */ |
961 | #define TPI_SPPR_TXMODE_Msk (0x3UL /*<< TPI_SPPR_TXMODE_Pos*/) /*!< TPI SPPR: TXMODE Mask */ |
1001 | #define TPI_SPPR_TXMODE_Msk (0x3UL /*<< TPI_SPPR_TXMODE_Pos*/) /*!< TPI SPPR: TXMODE Mask */ |
962 | 1002 | ||
963 | /* TPI Formatter and Flush Status Register Definitions */ |
1003 | /* TPI Formatter and Flush Status Register Definitions */ |
964 | #define TPI_FFSR_FtNonStop_Pos 3 /*!< TPI FFSR: FtNonStop Position */ |
1004 | #define TPI_FFSR_FtNonStop_Pos 3U /*!< TPI FFSR: FtNonStop Position */ |
965 | #define TPI_FFSR_FtNonStop_Msk (0x1UL << TPI_FFSR_FtNonStop_Pos) /*!< TPI FFSR: FtNonStop Mask */ |
1005 | #define TPI_FFSR_FtNonStop_Msk (0x1UL << TPI_FFSR_FtNonStop_Pos) /*!< TPI FFSR: FtNonStop Mask */ |
966 | 1006 | ||
967 | #define TPI_FFSR_TCPresent_Pos 2 /*!< TPI FFSR: TCPresent Position */ |
1007 | #define TPI_FFSR_TCPresent_Pos 2U /*!< TPI FFSR: TCPresent Position */ |
968 | #define TPI_FFSR_TCPresent_Msk (0x1UL << TPI_FFSR_TCPresent_Pos) /*!< TPI FFSR: TCPresent Mask */ |
1008 | #define TPI_FFSR_TCPresent_Msk (0x1UL << TPI_FFSR_TCPresent_Pos) /*!< TPI FFSR: TCPresent Mask */ |
969 | 1009 | ||
970 | #define TPI_FFSR_FtStopped_Pos 1 /*!< TPI FFSR: FtStopped Position */ |
1010 | #define TPI_FFSR_FtStopped_Pos 1U /*!< TPI FFSR: FtStopped Position */ |
971 | #define TPI_FFSR_FtStopped_Msk (0x1UL << TPI_FFSR_FtStopped_Pos) /*!< TPI FFSR: FtStopped Mask */ |
1011 | #define TPI_FFSR_FtStopped_Msk (0x1UL << TPI_FFSR_FtStopped_Pos) /*!< TPI FFSR: FtStopped Mask */ |
972 | 1012 | ||
973 | #define TPI_FFSR_FlInProg_Pos 0 /*!< TPI FFSR: FlInProg Position */ |
1013 | #define TPI_FFSR_FlInProg_Pos 0U /*!< TPI FFSR: FlInProg Position */ |
974 | #define TPI_FFSR_FlInProg_Msk (0x1UL /*<< TPI_FFSR_FlInProg_Pos*/) /*!< TPI FFSR: FlInProg Mask */ |
1014 | #define TPI_FFSR_FlInProg_Msk (0x1UL /*<< TPI_FFSR_FlInProg_Pos*/) /*!< TPI FFSR: FlInProg Mask */ |
975 | 1015 | ||
976 | /* TPI Formatter and Flush Control Register Definitions */ |
1016 | /* TPI Formatter and Flush Control Register Definitions */ |
977 | #define TPI_FFCR_TrigIn_Pos 8 /*!< TPI FFCR: TrigIn Position */ |
1017 | #define TPI_FFCR_TrigIn_Pos 8U /*!< TPI FFCR: TrigIn Position */ |
978 | #define TPI_FFCR_TrigIn_Msk (0x1UL << TPI_FFCR_TrigIn_Pos) /*!< TPI FFCR: TrigIn Mask */ |
1018 | #define TPI_FFCR_TrigIn_Msk (0x1UL << TPI_FFCR_TrigIn_Pos) /*!< TPI FFCR: TrigIn Mask */ |
979 | 1019 | ||
980 | #define TPI_FFCR_EnFCont_Pos 1 /*!< TPI FFCR: EnFCont Position */ |
1020 | #define TPI_FFCR_EnFCont_Pos 1U /*!< TPI FFCR: EnFCont Position */ |
981 | #define TPI_FFCR_EnFCont_Msk (0x1UL << TPI_FFCR_EnFCont_Pos) /*!< TPI FFCR: EnFCont Mask */ |
1021 | #define TPI_FFCR_EnFCont_Msk (0x1UL << TPI_FFCR_EnFCont_Pos) /*!< TPI FFCR: EnFCont Mask */ |
982 | 1022 | ||
983 | /* TPI TRIGGER Register Definitions */ |
1023 | /* TPI TRIGGER Register Definitions */ |
984 | #define TPI_TRIGGER_TRIGGER_Pos 0 /*!< TPI TRIGGER: TRIGGER Position */ |
1024 | #define TPI_TRIGGER_TRIGGER_Pos 0U /*!< TPI TRIGGER: TRIGGER Position */ |
985 | #define TPI_TRIGGER_TRIGGER_Msk (0x1UL /*<< TPI_TRIGGER_TRIGGER_Pos*/) /*!< TPI TRIGGER: TRIGGER Mask */ |
1025 | #define TPI_TRIGGER_TRIGGER_Msk (0x1UL /*<< TPI_TRIGGER_TRIGGER_Pos*/) /*!< TPI TRIGGER: TRIGGER Mask */ |
986 | 1026 | ||
987 | /* TPI Integration ETM Data Register Definitions (FIFO0) */ |
1027 | /* TPI Integration ETM Data Register Definitions (FIFO0) */ |
988 | #define TPI_FIFO0_ITM_ATVALID_Pos 29 /*!< TPI FIFO0: ITM_ATVALID Position */ |
1028 | #define TPI_FIFO0_ITM_ATVALID_Pos 29U /*!< TPI FIFO0: ITM_ATVALID Position */ |
989 | #define TPI_FIFO0_ITM_ATVALID_Msk (0x3UL << TPI_FIFO0_ITM_ATVALID_Pos) /*!< TPI FIFO0: ITM_ATVALID Mask */ |
1029 | #define TPI_FIFO0_ITM_ATVALID_Msk (0x3UL << TPI_FIFO0_ITM_ATVALID_Pos) /*!< TPI FIFO0: ITM_ATVALID Mask */ |
990 | 1030 | ||
991 | #define TPI_FIFO0_ITM_bytecount_Pos 27 /*!< TPI FIFO0: ITM_bytecount Position */ |
1031 | #define TPI_FIFO0_ITM_bytecount_Pos 27U /*!< TPI FIFO0: ITM_bytecount Position */ |
992 | #define TPI_FIFO0_ITM_bytecount_Msk (0x3UL << TPI_FIFO0_ITM_bytecount_Pos) /*!< TPI FIFO0: ITM_bytecount Mask */ |
1032 | #define TPI_FIFO0_ITM_bytecount_Msk (0x3UL << TPI_FIFO0_ITM_bytecount_Pos) /*!< TPI FIFO0: ITM_bytecount Mask */ |
993 | 1033 | ||
994 | #define TPI_FIFO0_ETM_ATVALID_Pos 26 /*!< TPI FIFO0: ETM_ATVALID Position */ |
1034 | #define TPI_FIFO0_ETM_ATVALID_Pos 26U /*!< TPI FIFO0: ETM_ATVALID Position */ |
995 | #define TPI_FIFO0_ETM_ATVALID_Msk (0x3UL << TPI_FIFO0_ETM_ATVALID_Pos) /*!< TPI FIFO0: ETM_ATVALID Mask */ |
1035 | #define TPI_FIFO0_ETM_ATVALID_Msk (0x3UL << TPI_FIFO0_ETM_ATVALID_Pos) /*!< TPI FIFO0: ETM_ATVALID Mask */ |
996 | 1036 | ||
997 | #define TPI_FIFO0_ETM_bytecount_Pos 24 /*!< TPI FIFO0: ETM_bytecount Position */ |
1037 | #define TPI_FIFO0_ETM_bytecount_Pos 24U /*!< TPI FIFO0: ETM_bytecount Position */ |
998 | #define TPI_FIFO0_ETM_bytecount_Msk (0x3UL << TPI_FIFO0_ETM_bytecount_Pos) /*!< TPI FIFO0: ETM_bytecount Mask */ |
1038 | #define TPI_FIFO0_ETM_bytecount_Msk (0x3UL << TPI_FIFO0_ETM_bytecount_Pos) /*!< TPI FIFO0: ETM_bytecount Mask */ |
999 | 1039 | ||
1000 | #define TPI_FIFO0_ETM2_Pos 16 /*!< TPI FIFO0: ETM2 Position */ |
1040 | #define TPI_FIFO0_ETM2_Pos 16U /*!< TPI FIFO0: ETM2 Position */ |
1001 | #define TPI_FIFO0_ETM2_Msk (0xFFUL << TPI_FIFO0_ETM2_Pos) /*!< TPI FIFO0: ETM2 Mask */ |
1041 | #define TPI_FIFO0_ETM2_Msk (0xFFUL << TPI_FIFO0_ETM2_Pos) /*!< TPI FIFO0: ETM2 Mask */ |
1002 | 1042 | ||
1003 | #define TPI_FIFO0_ETM1_Pos 8 /*!< TPI FIFO0: ETM1 Position */ |
1043 | #define TPI_FIFO0_ETM1_Pos 8U /*!< TPI FIFO0: ETM1 Position */ |
1004 | #define TPI_FIFO0_ETM1_Msk (0xFFUL << TPI_FIFO0_ETM1_Pos) /*!< TPI FIFO0: ETM1 Mask */ |
1044 | #define TPI_FIFO0_ETM1_Msk (0xFFUL << TPI_FIFO0_ETM1_Pos) /*!< TPI FIFO0: ETM1 Mask */ |
1005 | 1045 | ||
1006 | #define TPI_FIFO0_ETM0_Pos 0 /*!< TPI FIFO0: ETM0 Position */ |
1046 | #define TPI_FIFO0_ETM0_Pos 0U /*!< TPI FIFO0: ETM0 Position */ |
1007 | #define TPI_FIFO0_ETM0_Msk (0xFFUL /*<< TPI_FIFO0_ETM0_Pos*/) /*!< TPI FIFO0: ETM0 Mask */ |
1047 | #define TPI_FIFO0_ETM0_Msk (0xFFUL /*<< TPI_FIFO0_ETM0_Pos*/) /*!< TPI FIFO0: ETM0 Mask */ |
1008 | 1048 | ||
1009 | /* TPI ITATBCTR2 Register Definitions */ |
1049 | /* TPI ITATBCTR2 Register Definitions */ |
1010 | #define TPI_ITATBCTR2_ATREADY_Pos 0 /*!< TPI ITATBCTR2: ATREADY Position */ |
1050 | #define TPI_ITATBCTR2_ATREADY_Pos 0U /*!< TPI ITATBCTR2: ATREADY Position */ |
1011 | #define TPI_ITATBCTR2_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR2_ATREADY_Pos*/) /*!< TPI ITATBCTR2: ATREADY Mask */ |
1051 | #define TPI_ITATBCTR2_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR2_ATREADY_Pos*/) /*!< TPI ITATBCTR2: ATREADY Mask */ |
1012 | 1052 | ||
1013 | /* TPI Integration ITM Data Register Definitions (FIFO1) */ |
1053 | /* TPI Integration ITM Data Register Definitions (FIFO1) */ |
1014 | #define TPI_FIFO1_ITM_ATVALID_Pos 29 /*!< TPI FIFO1: ITM_ATVALID Position */ |
1054 | #define TPI_FIFO1_ITM_ATVALID_Pos 29U /*!< TPI FIFO1: ITM_ATVALID Position */ |
1015 | #define TPI_FIFO1_ITM_ATVALID_Msk (0x3UL << TPI_FIFO1_ITM_ATVALID_Pos) /*!< TPI FIFO1: ITM_ATVALID Mask */ |
1055 | #define TPI_FIFO1_ITM_ATVALID_Msk (0x3UL << TPI_FIFO1_ITM_ATVALID_Pos) /*!< TPI FIFO1: ITM_ATVALID Mask */ |
1016 | 1056 | ||
1017 | #define TPI_FIFO1_ITM_bytecount_Pos 27 /*!< TPI FIFO1: ITM_bytecount Position */ |
1057 | #define TPI_FIFO1_ITM_bytecount_Pos 27U /*!< TPI FIFO1: ITM_bytecount Position */ |
1018 | #define TPI_FIFO1_ITM_bytecount_Msk (0x3UL << TPI_FIFO1_ITM_bytecount_Pos) /*!< TPI FIFO1: ITM_bytecount Mask */ |
1058 | #define TPI_FIFO1_ITM_bytecount_Msk (0x3UL << TPI_FIFO1_ITM_bytecount_Pos) /*!< TPI FIFO1: ITM_bytecount Mask */ |
1019 | 1059 | ||
1020 | #define TPI_FIFO1_ETM_ATVALID_Pos 26 /*!< TPI FIFO1: ETM_ATVALID Position */ |
1060 | #define TPI_FIFO1_ETM_ATVALID_Pos 26U /*!< TPI FIFO1: ETM_ATVALID Position */ |
1021 | #define TPI_FIFO1_ETM_ATVALID_Msk (0x3UL << TPI_FIFO1_ETM_ATVALID_Pos) /*!< TPI FIFO1: ETM_ATVALID Mask */ |
1061 | #define TPI_FIFO1_ETM_ATVALID_Msk (0x3UL << TPI_FIFO1_ETM_ATVALID_Pos) /*!< TPI FIFO1: ETM_ATVALID Mask */ |
1022 | 1062 | ||
1023 | #define TPI_FIFO1_ETM_bytecount_Pos 24 /*!< TPI FIFO1: ETM_bytecount Position */ |
1063 | #define TPI_FIFO1_ETM_bytecount_Pos 24U /*!< TPI FIFO1: ETM_bytecount Position */ |
1024 | #define TPI_FIFO1_ETM_bytecount_Msk (0x3UL << TPI_FIFO1_ETM_bytecount_Pos) /*!< TPI FIFO1: ETM_bytecount Mask */ |
1064 | #define TPI_FIFO1_ETM_bytecount_Msk (0x3UL << TPI_FIFO1_ETM_bytecount_Pos) /*!< TPI FIFO1: ETM_bytecount Mask */ |
1025 | 1065 | ||
1026 | #define TPI_FIFO1_ITM2_Pos 16 /*!< TPI FIFO1: ITM2 Position */ |
1066 | #define TPI_FIFO1_ITM2_Pos 16U /*!< TPI FIFO1: ITM2 Position */ |
1027 | #define TPI_FIFO1_ITM2_Msk (0xFFUL << TPI_FIFO1_ITM2_Pos) /*!< TPI FIFO1: ITM2 Mask */ |
1067 | #define TPI_FIFO1_ITM2_Msk (0xFFUL << TPI_FIFO1_ITM2_Pos) /*!< TPI FIFO1: ITM2 Mask */ |
1028 | 1068 | ||
1029 | #define TPI_FIFO1_ITM1_Pos 8 /*!< TPI FIFO1: ITM1 Position */ |
1069 | #define TPI_FIFO1_ITM1_Pos 8U /*!< TPI FIFO1: ITM1 Position */ |
1030 | #define TPI_FIFO1_ITM1_Msk (0xFFUL << TPI_FIFO1_ITM1_Pos) /*!< TPI FIFO1: ITM1 Mask */ |
1070 | #define TPI_FIFO1_ITM1_Msk (0xFFUL << TPI_FIFO1_ITM1_Pos) /*!< TPI FIFO1: ITM1 Mask */ |
1031 | 1071 | ||
1032 | #define TPI_FIFO1_ITM0_Pos 0 /*!< TPI FIFO1: ITM0 Position */ |
1072 | #define TPI_FIFO1_ITM0_Pos 0U /*!< TPI FIFO1: ITM0 Position */ |
1033 | #define TPI_FIFO1_ITM0_Msk (0xFFUL /*<< TPI_FIFO1_ITM0_Pos*/) /*!< TPI FIFO1: ITM0 Mask */ |
1073 | #define TPI_FIFO1_ITM0_Msk (0xFFUL /*<< TPI_FIFO1_ITM0_Pos*/) /*!< TPI FIFO1: ITM0 Mask */ |
1034 | 1074 | ||
1035 | /* TPI ITATBCTR0 Register Definitions */ |
1075 | /* TPI ITATBCTR0 Register Definitions */ |
1036 | #define TPI_ITATBCTR0_ATREADY_Pos 0 /*!< TPI ITATBCTR0: ATREADY Position */ |
1076 | #define TPI_ITATBCTR0_ATREADY_Pos 0U /*!< TPI ITATBCTR0: ATREADY Position */ |
1037 | #define TPI_ITATBCTR0_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR0_ATREADY_Pos*/) /*!< TPI ITATBCTR0: ATREADY Mask */ |
1077 | #define TPI_ITATBCTR0_ATREADY_Msk (0x1UL /*<< TPI_ITATBCTR0_ATREADY_Pos*/) /*!< TPI ITATBCTR0: ATREADY Mask */ |
1038 | 1078 | ||
1039 | /* TPI Integration Mode Control Register Definitions */ |
1079 | /* TPI Integration Mode Control Register Definitions */ |
1040 | #define TPI_ITCTRL_Mode_Pos 0 /*!< TPI ITCTRL: Mode Position */ |
1080 | #define TPI_ITCTRL_Mode_Pos 0U /*!< TPI ITCTRL: Mode Position */ |
1041 | #define TPI_ITCTRL_Mode_Msk (0x1UL /*<< TPI_ITCTRL_Mode_Pos*/) /*!< TPI ITCTRL: Mode Mask */ |
1081 | #define TPI_ITCTRL_Mode_Msk (0x1UL /*<< TPI_ITCTRL_Mode_Pos*/) /*!< TPI ITCTRL: Mode Mask */ |
1042 | 1082 | ||
1043 | /* TPI DEVID Register Definitions */ |
1083 | /* TPI DEVID Register Definitions */ |
1044 | #define TPI_DEVID_NRZVALID_Pos 11 /*!< TPI DEVID: NRZVALID Position */ |
1084 | #define TPI_DEVID_NRZVALID_Pos 11U /*!< TPI DEVID: NRZVALID Position */ |
1045 | #define TPI_DEVID_NRZVALID_Msk (0x1UL << TPI_DEVID_NRZVALID_Pos) /*!< TPI DEVID: NRZVALID Mask */ |
1085 | #define TPI_DEVID_NRZVALID_Msk (0x1UL << TPI_DEVID_NRZVALID_Pos) /*!< TPI DEVID: NRZVALID Mask */ |
1046 | 1086 | ||
1047 | #define TPI_DEVID_MANCVALID_Pos 10 /*!< TPI DEVID: MANCVALID Position */ |
1087 | #define TPI_DEVID_MANCVALID_Pos 10U /*!< TPI DEVID: MANCVALID Position */ |
1048 | #define TPI_DEVID_MANCVALID_Msk (0x1UL << TPI_DEVID_MANCVALID_Pos) /*!< TPI DEVID: MANCVALID Mask */ |
1088 | #define TPI_DEVID_MANCVALID_Msk (0x1UL << TPI_DEVID_MANCVALID_Pos) /*!< TPI DEVID: MANCVALID Mask */ |
1049 | 1089 | ||
1050 | #define TPI_DEVID_PTINVALID_Pos 9 /*!< TPI DEVID: PTINVALID Position */ |
1090 | #define TPI_DEVID_PTINVALID_Pos 9U /*!< TPI DEVID: PTINVALID Position */ |
1051 | #define TPI_DEVID_PTINVALID_Msk (0x1UL << TPI_DEVID_PTINVALID_Pos) /*!< TPI DEVID: PTINVALID Mask */ |
1091 | #define TPI_DEVID_PTINVALID_Msk (0x1UL << TPI_DEVID_PTINVALID_Pos) /*!< TPI DEVID: PTINVALID Mask */ |
1052 | 1092 | ||
1053 | #define TPI_DEVID_MinBufSz_Pos 6 /*!< TPI DEVID: MinBufSz Position */ |
1093 | #define TPI_DEVID_MinBufSz_Pos 6U /*!< TPI DEVID: MinBufSz Position */ |
1054 | #define TPI_DEVID_MinBufSz_Msk (0x7UL << TPI_DEVID_MinBufSz_Pos) /*!< TPI DEVID: MinBufSz Mask */ |
1094 | #define TPI_DEVID_MinBufSz_Msk (0x7UL << TPI_DEVID_MinBufSz_Pos) /*!< TPI DEVID: MinBufSz Mask */ |
1055 | 1095 | ||
1056 | #define TPI_DEVID_AsynClkIn_Pos 5 /*!< TPI DEVID: AsynClkIn Position */ |
1096 | #define TPI_DEVID_AsynClkIn_Pos 5U /*!< TPI DEVID: AsynClkIn Position */ |
1057 | #define TPI_DEVID_AsynClkIn_Msk (0x1UL << TPI_DEVID_AsynClkIn_Pos) /*!< TPI DEVID: AsynClkIn Mask */ |
1097 | #define TPI_DEVID_AsynClkIn_Msk (0x1UL << TPI_DEVID_AsynClkIn_Pos) /*!< TPI DEVID: AsynClkIn Mask */ |
1058 | 1098 | ||
1059 | #define TPI_DEVID_NrTraceInput_Pos 0 /*!< TPI DEVID: NrTraceInput Position */ |
1099 | #define TPI_DEVID_NrTraceInput_Pos 0U /*!< TPI DEVID: NrTraceInput Position */ |
1060 | #define TPI_DEVID_NrTraceInput_Msk (0x1FUL /*<< TPI_DEVID_NrTraceInput_Pos*/) /*!< TPI DEVID: NrTraceInput Mask */ |
1100 | #define TPI_DEVID_NrTraceInput_Msk (0x1FUL /*<< TPI_DEVID_NrTraceInput_Pos*/) /*!< TPI DEVID: NrTraceInput Mask */ |
1061 | 1101 | ||
1062 | /* TPI DEVTYPE Register Definitions */ |
1102 | /* TPI DEVTYPE Register Definitions */ |
1063 | #define TPI_DEVTYPE_MajorType_Pos 4 /*!< TPI DEVTYPE: MajorType Position */ |
1103 | #define TPI_DEVTYPE_MajorType_Pos 4U /*!< TPI DEVTYPE: MajorType Position */ |
1064 | #define TPI_DEVTYPE_MajorType_Msk (0xFUL << TPI_DEVTYPE_MajorType_Pos) /*!< TPI DEVTYPE: MajorType Mask */ |
1104 | #define TPI_DEVTYPE_MajorType_Msk (0xFUL << TPI_DEVTYPE_MajorType_Pos) /*!< TPI DEVTYPE: MajorType Mask */ |
1065 | 1105 | ||
1066 | #define TPI_DEVTYPE_SubType_Pos 0 /*!< TPI DEVTYPE: SubType Position */ |
1106 | #define TPI_DEVTYPE_SubType_Pos 0U /*!< TPI DEVTYPE: SubType Position */ |
1067 | #define TPI_DEVTYPE_SubType_Msk (0xFUL /*<< TPI_DEVTYPE_SubType_Pos*/) /*!< TPI DEVTYPE: SubType Mask */ |
1107 | #define TPI_DEVTYPE_SubType_Msk (0xFUL /*<< TPI_DEVTYPE_SubType_Pos*/) /*!< TPI DEVTYPE: SubType Mask */ |
1068 | 1108 | ||
1069 | /*@}*/ /* end of group CMSIS_TPI */ |
1109 | /*@}*/ /* end of group CMSIS_TPI */ |
1070 | 1110 | ||
1071 | 1111 | ||
1072 | #if (__MPU_PRESENT == 1) |
1112 | #if (__MPU_PRESENT == 1U) |
- | 1113 | /** |
|
1073 | /** \ingroup CMSIS_core_register |
1114 | \ingroup CMSIS_core_register |
1074 | \defgroup CMSIS_MPU Memory Protection Unit (MPU) |
1115 | \defgroup CMSIS_MPU Memory Protection Unit (MPU) |
1075 | \brief Type definitions for the Memory Protection Unit (MPU) |
1116 | \brief Type definitions for the Memory Protection Unit (MPU) |
1076 | @{ |
1117 | @{ |
1077 | */ |
1118 | */ |
1078 | 1119 | ||
- | 1120 | /** |
|
1079 | /** \brief Structure type to access the Memory Protection Unit (MPU). |
1121 | \brief Structure type to access the Memory Protection Unit (MPU). |
1080 | */ |
1122 | */ |
1081 | typedef struct |
1123 | typedef struct |
1082 | { |
1124 | { |
1083 | __I uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */ |
1125 | __IM uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */ |
1084 | __IO uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */ |
1126 | __IOM uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */ |
1085 | __IO uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */ |
1127 | __IOM uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */ |
1086 | __IO uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */ |
1128 | __IOM uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */ |
1087 | __IO uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */ |
1129 | __IOM uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */ |
1088 | __IO uint32_t RBAR_A1; /*!< Offset: 0x014 (R/W) MPU Alias 1 Region Base Address Register */ |
1130 | __IOM uint32_t RBAR_A1; /*!< Offset: 0x014 (R/W) MPU Alias 1 Region Base Address Register */ |
1089 | __IO uint32_t RASR_A1; /*!< Offset: 0x018 (R/W) MPU Alias 1 Region Attribute and Size Register */ |
1131 | __IOM uint32_t RASR_A1; /*!< Offset: 0x018 (R/W) MPU Alias 1 Region Attribute and Size Register */ |
1090 | __IO uint32_t RBAR_A2; /*!< Offset: 0x01C (R/W) MPU Alias 2 Region Base Address Register */ |
1132 | __IOM uint32_t RBAR_A2; /*!< Offset: 0x01C (R/W) MPU Alias 2 Region Base Address Register */ |
1091 | __IO uint32_t RASR_A2; /*!< Offset: 0x020 (R/W) MPU Alias 2 Region Attribute and Size Register */ |
1133 | __IOM uint32_t RASR_A2; /*!< Offset: 0x020 (R/W) MPU Alias 2 Region Attribute and Size Register */ |
1092 | __IO uint32_t RBAR_A3; /*!< Offset: 0x024 (R/W) MPU Alias 3 Region Base Address Register */ |
1134 | __IOM uint32_t RBAR_A3; /*!< Offset: 0x024 (R/W) MPU Alias 3 Region Base Address Register */ |
1093 | __IO uint32_t RASR_A3; /*!< Offset: 0x028 (R/W) MPU Alias 3 Region Attribute and Size Register */ |
1135 | __IOM uint32_t RASR_A3; /*!< Offset: 0x028 (R/W) MPU Alias 3 Region Attribute and Size Register */ |
1094 | } MPU_Type; |
1136 | } MPU_Type; |
1095 | 1137 | ||
1096 | /* MPU Type Register */ |
1138 | /* MPU Type Register Definitions */ |
1097 | #define MPU_TYPE_IREGION_Pos 16 /*!< MPU TYPE: IREGION Position */ |
1139 | #define MPU_TYPE_IREGION_Pos 16U /*!< MPU TYPE: IREGION Position */ |
1098 | #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */ |
1140 | #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */ |
1099 | 1141 | ||
1100 | #define MPU_TYPE_DREGION_Pos 8 /*!< MPU TYPE: DREGION Position */ |
1142 | #define MPU_TYPE_DREGION_Pos 8U /*!< MPU TYPE: DREGION Position */ |
1101 | #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */ |
1143 | #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */ |
1102 | 1144 | ||
1103 | #define MPU_TYPE_SEPARATE_Pos 0 /*!< MPU TYPE: SEPARATE Position */ |
1145 | #define MPU_TYPE_SEPARATE_Pos 0U /*!< MPU TYPE: SEPARATE Position */ |
1104 | #define MPU_TYPE_SEPARATE_Msk (1UL /*<< MPU_TYPE_SEPARATE_Pos*/) /*!< MPU TYPE: SEPARATE Mask */ |
1146 | #define MPU_TYPE_SEPARATE_Msk (1UL /*<< MPU_TYPE_SEPARATE_Pos*/) /*!< MPU TYPE: SEPARATE Mask */ |
1105 | 1147 | ||
1106 | /* MPU Control Register */ |
1148 | /* MPU Control Register Definitions */ |
1107 | #define MPU_CTRL_PRIVDEFENA_Pos 2 /*!< MPU CTRL: PRIVDEFENA Position */ |
1149 | #define MPU_CTRL_PRIVDEFENA_Pos 2U /*!< MPU CTRL: PRIVDEFENA Position */ |
1108 | #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */ |
1150 | #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */ |
1109 | 1151 | ||
1110 | #define MPU_CTRL_HFNMIENA_Pos 1 /*!< MPU CTRL: HFNMIENA Position */ |
1152 | #define MPU_CTRL_HFNMIENA_Pos 1U /*!< MPU CTRL: HFNMIENA Position */ |
1111 | #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */ |
1153 | #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */ |
1112 | 1154 | ||
1113 | #define MPU_CTRL_ENABLE_Pos 0 /*!< MPU CTRL: ENABLE Position */ |
1155 | #define MPU_CTRL_ENABLE_Pos 0U /*!< MPU CTRL: ENABLE Position */ |
1114 | #define MPU_CTRL_ENABLE_Msk (1UL /*<< MPU_CTRL_ENABLE_Pos*/) /*!< MPU CTRL: ENABLE Mask */ |
1156 | #define MPU_CTRL_ENABLE_Msk (1UL /*<< MPU_CTRL_ENABLE_Pos*/) /*!< MPU CTRL: ENABLE Mask */ |
1115 | 1157 | ||
1116 | /* MPU Region Number Register */ |
1158 | /* MPU Region Number Register Definitions */ |
1117 | #define MPU_RNR_REGION_Pos 0 /*!< MPU RNR: REGION Position */ |
1159 | #define MPU_RNR_REGION_Pos 0U /*!< MPU RNR: REGION Position */ |
1118 | #define MPU_RNR_REGION_Msk (0xFFUL /*<< MPU_RNR_REGION_Pos*/) /*!< MPU RNR: REGION Mask */ |
1160 | #define MPU_RNR_REGION_Msk (0xFFUL /*<< MPU_RNR_REGION_Pos*/) /*!< MPU RNR: REGION Mask */ |
1119 | 1161 | ||
1120 | /* MPU Region Base Address Register */ |
1162 | /* MPU Region Base Address Register Definitions */ |
1121 | #define MPU_RBAR_ADDR_Pos 5 /*!< MPU RBAR: ADDR Position */ |
1163 | #define MPU_RBAR_ADDR_Pos 5U /*!< MPU RBAR: ADDR Position */ |
1122 | #define MPU_RBAR_ADDR_Msk (0x7FFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */ |
1164 | #define MPU_RBAR_ADDR_Msk (0x7FFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */ |
1123 | 1165 | ||
1124 | #define MPU_RBAR_VALID_Pos 4 /*!< MPU RBAR: VALID Position */ |
1166 | #define MPU_RBAR_VALID_Pos 4U /*!< MPU RBAR: VALID Position */ |
1125 | #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */ |
1167 | #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */ |
1126 | 1168 | ||
1127 | #define MPU_RBAR_REGION_Pos 0 /*!< MPU RBAR: REGION Position */ |
1169 | #define MPU_RBAR_REGION_Pos 0U /*!< MPU RBAR: REGION Position */ |
1128 | #define MPU_RBAR_REGION_Msk (0xFUL /*<< MPU_RBAR_REGION_Pos*/) /*!< MPU RBAR: REGION Mask */ |
1170 | #define MPU_RBAR_REGION_Msk (0xFUL /*<< MPU_RBAR_REGION_Pos*/) /*!< MPU RBAR: REGION Mask */ |
1129 | 1171 | ||
1130 | /* MPU Region Attribute and Size Register */ |
1172 | /* MPU Region Attribute and Size Register Definitions */ |
1131 | #define MPU_RASR_ATTRS_Pos 16 /*!< MPU RASR: MPU Region Attribute field Position */ |
1173 | #define MPU_RASR_ATTRS_Pos 16U /*!< MPU RASR: MPU Region Attribute field Position */ |
1132 | #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */ |
1174 | #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */ |
1133 | 1175 | ||
1134 | #define MPU_RASR_XN_Pos 28 /*!< MPU RASR: ATTRS.XN Position */ |
1176 | #define MPU_RASR_XN_Pos 28U /*!< MPU RASR: ATTRS.XN Position */ |
1135 | #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */ |
1177 | #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */ |
1136 | 1178 | ||
1137 | #define MPU_RASR_AP_Pos 24 /*!< MPU RASR: ATTRS.AP Position */ |
1179 | #define MPU_RASR_AP_Pos 24U /*!< MPU RASR: ATTRS.AP Position */ |
1138 | #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */ |
1180 | #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */ |
1139 | 1181 | ||
1140 | #define MPU_RASR_TEX_Pos 19 /*!< MPU RASR: ATTRS.TEX Position */ |
1182 | #define MPU_RASR_TEX_Pos 19U /*!< MPU RASR: ATTRS.TEX Position */ |
1141 | #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */ |
1183 | #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */ |
1142 | 1184 | ||
1143 | #define MPU_RASR_S_Pos 18 /*!< MPU RASR: ATTRS.S Position */ |
1185 | #define MPU_RASR_S_Pos 18U /*!< MPU RASR: ATTRS.S Position */ |
1144 | #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */ |
1186 | #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */ |
1145 | 1187 | ||
1146 | #define MPU_RASR_C_Pos 17 /*!< MPU RASR: ATTRS.C Position */ |
1188 | #define MPU_RASR_C_Pos 17U /*!< MPU RASR: ATTRS.C Position */ |
1147 | #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */ |
1189 | #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */ |
1148 | 1190 | ||
1149 | #define MPU_RASR_B_Pos 16 /*!< MPU RASR: ATTRS.B Position */ |
1191 | #define MPU_RASR_B_Pos 16U /*!< MPU RASR: ATTRS.B Position */ |
1150 | #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */ |
1192 | #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */ |
1151 | 1193 | ||
1152 | #define MPU_RASR_SRD_Pos 8 /*!< MPU RASR: Sub-Region Disable Position */ |
1194 | #define MPU_RASR_SRD_Pos 8U /*!< MPU RASR: Sub-Region Disable Position */ |
1153 | #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */ |
1195 | #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */ |
1154 | 1196 | ||
1155 | #define MPU_RASR_SIZE_Pos 1 /*!< MPU RASR: Region Size Field Position */ |
1197 | #define MPU_RASR_SIZE_Pos 1U /*!< MPU RASR: Region Size Field Position */ |
1156 | #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */ |
1198 | #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */ |
1157 | 1199 | ||
1158 | #define MPU_RASR_ENABLE_Pos 0 /*!< MPU RASR: Region enable bit Position */ |
1200 | #define MPU_RASR_ENABLE_Pos 0U /*!< MPU RASR: Region enable bit Position */ |
1159 | #define MPU_RASR_ENABLE_Msk (1UL /*<< MPU_RASR_ENABLE_Pos*/) /*!< MPU RASR: Region enable bit Disable Mask */ |
1201 | #define MPU_RASR_ENABLE_Msk (1UL /*<< MPU_RASR_ENABLE_Pos*/) /*!< MPU RASR: Region enable bit Disable Mask */ |
1160 | 1202 | ||
1161 | /*@} end of group CMSIS_MPU */ |
1203 | /*@} end of group CMSIS_MPU */ |
1162 | #endif |
1204 | #endif |
1163 | 1205 | ||
1164 | 1206 | ||
- | 1207 | /** |
|
1165 | /** \ingroup CMSIS_core_register |
1208 | \ingroup CMSIS_core_register |
1166 | \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug) |
1209 | \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug) |
1167 | \brief Type definitions for the Core Debug Registers |
1210 | \brief Type definitions for the Core Debug Registers |
1168 | @{ |
1211 | @{ |
1169 | */ |
1212 | */ |
1170 | 1213 | ||
- | 1214 | /** |
|
1171 | /** \brief Structure type to access the Core Debug Register (CoreDebug). |
1215 | \brief Structure type to access the Core Debug Register (CoreDebug). |
1172 | */ |
1216 | */ |
1173 | typedef struct |
1217 | typedef struct |
1174 | { |
1218 | { |
1175 | __IO uint32_t DHCSR; /*!< Offset: 0x000 (R/W) Debug Halting Control and Status Register */ |
1219 | __IOM uint32_t DHCSR; /*!< Offset: 0x000 (R/W) Debug Halting Control and Status Register */ |
1176 | __O uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Register */ |
1220 | __OM uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Register */ |
1177 | __IO uint32_t DCRDR; /*!< Offset: 0x008 (R/W) Debug Core Register Data Register */ |
1221 | __IOM uint32_t DCRDR; /*!< Offset: 0x008 (R/W) Debug Core Register Data Register */ |
1178 | __IO uint32_t DEMCR; /*!< Offset: 0x00C (R/W) Debug Exception and Monitor Control Register */ |
1222 | __IOM uint32_t DEMCR; /*!< Offset: 0x00C (R/W) Debug Exception and Monitor Control Register */ |
1179 | } CoreDebug_Type; |
1223 | } CoreDebug_Type; |
1180 | 1224 | ||
1181 | /* Debug Halting Control and Status Register */ |
1225 | /* Debug Halting Control and Status Register Definitions */ |
1182 | #define CoreDebug_DHCSR_DBGKEY_Pos 16 /*!< CoreDebug DHCSR: DBGKEY Position */ |
1226 | #define CoreDebug_DHCSR_DBGKEY_Pos 16U /*!< CoreDebug DHCSR: DBGKEY Position */ |
1183 | #define CoreDebug_DHCSR_DBGKEY_Msk (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos) /*!< CoreDebug DHCSR: DBGKEY Mask */ |
1227 | #define CoreDebug_DHCSR_DBGKEY_Msk (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos) /*!< CoreDebug DHCSR: DBGKEY Mask */ |
1184 | 1228 | ||
1185 | #define CoreDebug_DHCSR_S_RESET_ST_Pos 25 /*!< CoreDebug DHCSR: S_RESET_ST Position */ |
1229 | #define CoreDebug_DHCSR_S_RESET_ST_Pos 25U /*!< CoreDebug DHCSR: S_RESET_ST Position */ |
1186 | #define CoreDebug_DHCSR_S_RESET_ST_Msk (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos) /*!< CoreDebug DHCSR: S_RESET_ST Mask */ |
1230 | #define CoreDebug_DHCSR_S_RESET_ST_Msk (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos) /*!< CoreDebug DHCSR: S_RESET_ST Mask */ |
1187 | 1231 | ||
1188 | #define CoreDebug_DHCSR_S_RETIRE_ST_Pos 24 /*!< CoreDebug DHCSR: S_RETIRE_ST Position */ |
1232 | #define CoreDebug_DHCSR_S_RETIRE_ST_Pos 24U /*!< CoreDebug DHCSR: S_RETIRE_ST Position */ |
1189 | #define CoreDebug_DHCSR_S_RETIRE_ST_Msk (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos) /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */ |
1233 | #define CoreDebug_DHCSR_S_RETIRE_ST_Msk (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos) /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */ |
1190 | 1234 | ||
1191 | #define CoreDebug_DHCSR_S_LOCKUP_Pos 19 /*!< CoreDebug DHCSR: S_LOCKUP Position */ |
1235 | #define CoreDebug_DHCSR_S_LOCKUP_Pos 19U /*!< CoreDebug DHCSR: S_LOCKUP Position */ |
1192 | #define CoreDebug_DHCSR_S_LOCKUP_Msk (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos) /*!< CoreDebug DHCSR: S_LOCKUP Mask */ |
1236 | #define CoreDebug_DHCSR_S_LOCKUP_Msk (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos) /*!< CoreDebug DHCSR: S_LOCKUP Mask */ |
1193 | 1237 | ||
1194 | #define CoreDebug_DHCSR_S_SLEEP_Pos 18 /*!< CoreDebug DHCSR: S_SLEEP Position */ |
1238 | #define CoreDebug_DHCSR_S_SLEEP_Pos 18U /*!< CoreDebug DHCSR: S_SLEEP Position */ |
1195 | #define CoreDebug_DHCSR_S_SLEEP_Msk (1UL << CoreDebug_DHCSR_S_SLEEP_Pos) /*!< CoreDebug DHCSR: S_SLEEP Mask */ |
1239 | #define CoreDebug_DHCSR_S_SLEEP_Msk (1UL << CoreDebug_DHCSR_S_SLEEP_Pos) /*!< CoreDebug DHCSR: S_SLEEP Mask */ |
1196 | 1240 | ||
1197 | #define CoreDebug_DHCSR_S_HALT_Pos 17 /*!< CoreDebug DHCSR: S_HALT Position */ |
1241 | #define CoreDebug_DHCSR_S_HALT_Pos 17U /*!< CoreDebug DHCSR: S_HALT Position */ |
1198 | #define CoreDebug_DHCSR_S_HALT_Msk (1UL << CoreDebug_DHCSR_S_HALT_Pos) /*!< CoreDebug DHCSR: S_HALT Mask */ |
1242 | #define CoreDebug_DHCSR_S_HALT_Msk (1UL << CoreDebug_DHCSR_S_HALT_Pos) /*!< CoreDebug DHCSR: S_HALT Mask */ |
1199 | 1243 | ||
1200 | #define CoreDebug_DHCSR_S_REGRDY_Pos 16 /*!< CoreDebug DHCSR: S_REGRDY Position */ |
1244 | #define CoreDebug_DHCSR_S_REGRDY_Pos 16U /*!< CoreDebug DHCSR: S_REGRDY Position */ |
1201 | #define CoreDebug_DHCSR_S_REGRDY_Msk (1UL << CoreDebug_DHCSR_S_REGRDY_Pos) /*!< CoreDebug DHCSR: S_REGRDY Mask */ |
1245 | #define CoreDebug_DHCSR_S_REGRDY_Msk (1UL << CoreDebug_DHCSR_S_REGRDY_Pos) /*!< CoreDebug DHCSR: S_REGRDY Mask */ |
1202 | 1246 | ||
1203 | #define CoreDebug_DHCSR_C_SNAPSTALL_Pos 5 /*!< CoreDebug DHCSR: C_SNAPSTALL Position */ |
1247 | #define CoreDebug_DHCSR_C_SNAPSTALL_Pos 5U /*!< CoreDebug DHCSR: C_SNAPSTALL Position */ |
1204 | #define CoreDebug_DHCSR_C_SNAPSTALL_Msk (1UL << CoreDebug_DHCSR_C_SNAPSTALL_Pos) /*!< CoreDebug DHCSR: C_SNAPSTALL Mask */ |
1248 | #define CoreDebug_DHCSR_C_SNAPSTALL_Msk (1UL << CoreDebug_DHCSR_C_SNAPSTALL_Pos) /*!< CoreDebug DHCSR: C_SNAPSTALL Mask */ |
1205 | 1249 | ||
1206 | #define CoreDebug_DHCSR_C_MASKINTS_Pos 3 /*!< CoreDebug DHCSR: C_MASKINTS Position */ |
1250 | #define CoreDebug_DHCSR_C_MASKINTS_Pos 3U /*!< CoreDebug DHCSR: C_MASKINTS Position */ |
1207 | #define CoreDebug_DHCSR_C_MASKINTS_Msk (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos) /*!< CoreDebug DHCSR: C_MASKINTS Mask */ |
1251 | #define CoreDebug_DHCSR_C_MASKINTS_Msk (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos) /*!< CoreDebug DHCSR: C_MASKINTS Mask */ |
1208 | 1252 | ||
1209 | #define CoreDebug_DHCSR_C_STEP_Pos 2 /*!< CoreDebug DHCSR: C_STEP Position */ |
1253 | #define CoreDebug_DHCSR_C_STEP_Pos 2U /*!< CoreDebug DHCSR: C_STEP Position */ |
1210 | #define CoreDebug_DHCSR_C_STEP_Msk (1UL << CoreDebug_DHCSR_C_STEP_Pos) /*!< CoreDebug DHCSR: C_STEP Mask */ |
1254 | #define CoreDebug_DHCSR_C_STEP_Msk (1UL << CoreDebug_DHCSR_C_STEP_Pos) /*!< CoreDebug DHCSR: C_STEP Mask */ |
1211 | 1255 | ||
1212 | #define CoreDebug_DHCSR_C_HALT_Pos 1 /*!< CoreDebug DHCSR: C_HALT Position */ |
1256 | #define CoreDebug_DHCSR_C_HALT_Pos 1U /*!< CoreDebug DHCSR: C_HALT Position */ |
1213 | #define CoreDebug_DHCSR_C_HALT_Msk (1UL << CoreDebug_DHCSR_C_HALT_Pos) /*!< CoreDebug DHCSR: C_HALT Mask */ |
1257 | #define CoreDebug_DHCSR_C_HALT_Msk (1UL << CoreDebug_DHCSR_C_HALT_Pos) /*!< CoreDebug DHCSR: C_HALT Mask */ |
1214 | 1258 | ||
1215 | #define CoreDebug_DHCSR_C_DEBUGEN_Pos 0 /*!< CoreDebug DHCSR: C_DEBUGEN Position */ |
1259 | #define CoreDebug_DHCSR_C_DEBUGEN_Pos 0U /*!< CoreDebug DHCSR: C_DEBUGEN Position */ |
1216 | #define CoreDebug_DHCSR_C_DEBUGEN_Msk (1UL /*<< CoreDebug_DHCSR_C_DEBUGEN_Pos*/) /*!< CoreDebug DHCSR: C_DEBUGEN Mask */ |
1260 | #define CoreDebug_DHCSR_C_DEBUGEN_Msk (1UL /*<< CoreDebug_DHCSR_C_DEBUGEN_Pos*/) /*!< CoreDebug DHCSR: C_DEBUGEN Mask */ |
1217 | 1261 | ||
1218 | /* Debug Core Register Selector Register */ |
1262 | /* Debug Core Register Selector Register Definitions */ |
1219 | #define CoreDebug_DCRSR_REGWnR_Pos 16 /*!< CoreDebug DCRSR: REGWnR Position */ |
1263 | #define CoreDebug_DCRSR_REGWnR_Pos 16U /*!< CoreDebug DCRSR: REGWnR Position */ |
1220 | #define CoreDebug_DCRSR_REGWnR_Msk (1UL << CoreDebug_DCRSR_REGWnR_Pos) /*!< CoreDebug DCRSR: REGWnR Mask */ |
1264 | #define CoreDebug_DCRSR_REGWnR_Msk (1UL << CoreDebug_DCRSR_REGWnR_Pos) /*!< CoreDebug DCRSR: REGWnR Mask */ |
1221 | 1265 | ||
1222 | #define CoreDebug_DCRSR_REGSEL_Pos 0 /*!< CoreDebug DCRSR: REGSEL Position */ |
1266 | #define CoreDebug_DCRSR_REGSEL_Pos 0U /*!< CoreDebug DCRSR: REGSEL Position */ |
1223 | #define CoreDebug_DCRSR_REGSEL_Msk (0x1FUL /*<< CoreDebug_DCRSR_REGSEL_Pos*/) /*!< CoreDebug DCRSR: REGSEL Mask */ |
1267 | #define CoreDebug_DCRSR_REGSEL_Msk (0x1FUL /*<< CoreDebug_DCRSR_REGSEL_Pos*/) /*!< CoreDebug DCRSR: REGSEL Mask */ |
1224 | 1268 | ||
1225 | /* Debug Exception and Monitor Control Register */ |
1269 | /* Debug Exception and Monitor Control Register Definitions */ |
1226 | #define CoreDebug_DEMCR_TRCENA_Pos 24 /*!< CoreDebug DEMCR: TRCENA Position */ |
1270 | #define CoreDebug_DEMCR_TRCENA_Pos 24U /*!< CoreDebug DEMCR: TRCENA Position */ |
1227 | #define CoreDebug_DEMCR_TRCENA_Msk (1UL << CoreDebug_DEMCR_TRCENA_Pos) /*!< CoreDebug DEMCR: TRCENA Mask */ |
1271 | #define CoreDebug_DEMCR_TRCENA_Msk (1UL << CoreDebug_DEMCR_TRCENA_Pos) /*!< CoreDebug DEMCR: TRCENA Mask */ |
1228 | 1272 | ||
1229 | #define CoreDebug_DEMCR_MON_REQ_Pos 19 /*!< CoreDebug DEMCR: MON_REQ Position */ |
1273 | #define CoreDebug_DEMCR_MON_REQ_Pos 19U /*!< CoreDebug DEMCR: MON_REQ Position */ |
1230 | #define CoreDebug_DEMCR_MON_REQ_Msk (1UL << CoreDebug_DEMCR_MON_REQ_Pos) /*!< CoreDebug DEMCR: MON_REQ Mask */ |
1274 | #define CoreDebug_DEMCR_MON_REQ_Msk (1UL << CoreDebug_DEMCR_MON_REQ_Pos) /*!< CoreDebug DEMCR: MON_REQ Mask */ |
1231 | 1275 | ||
1232 | #define CoreDebug_DEMCR_MON_STEP_Pos 18 /*!< CoreDebug DEMCR: MON_STEP Position */ |
1276 | #define CoreDebug_DEMCR_MON_STEP_Pos 18U /*!< CoreDebug DEMCR: MON_STEP Position */ |
1233 | #define CoreDebug_DEMCR_MON_STEP_Msk (1UL << CoreDebug_DEMCR_MON_STEP_Pos) /*!< CoreDebug DEMCR: MON_STEP Mask */ |
1277 | #define CoreDebug_DEMCR_MON_STEP_Msk (1UL << CoreDebug_DEMCR_MON_STEP_Pos) /*!< CoreDebug DEMCR: MON_STEP Mask */ |
1234 | 1278 | ||
1235 | #define CoreDebug_DEMCR_MON_PEND_Pos 17 /*!< CoreDebug DEMCR: MON_PEND Position */ |
1279 | #define CoreDebug_DEMCR_MON_PEND_Pos 17U /*!< CoreDebug DEMCR: MON_PEND Position */ |
1236 | #define CoreDebug_DEMCR_MON_PEND_Msk (1UL << CoreDebug_DEMCR_MON_PEND_Pos) /*!< CoreDebug DEMCR: MON_PEND Mask */ |
1280 | #define CoreDebug_DEMCR_MON_PEND_Msk (1UL << CoreDebug_DEMCR_MON_PEND_Pos) /*!< CoreDebug DEMCR: MON_PEND Mask */ |
1237 | 1281 | ||
1238 | #define CoreDebug_DEMCR_MON_EN_Pos 16 /*!< CoreDebug DEMCR: MON_EN Position */ |
1282 | #define CoreDebug_DEMCR_MON_EN_Pos 16U /*!< CoreDebug DEMCR: MON_EN Position */ |
1239 | #define CoreDebug_DEMCR_MON_EN_Msk (1UL << CoreDebug_DEMCR_MON_EN_Pos) /*!< CoreDebug DEMCR: MON_EN Mask */ |
1283 | #define CoreDebug_DEMCR_MON_EN_Msk (1UL << CoreDebug_DEMCR_MON_EN_Pos) /*!< CoreDebug DEMCR: MON_EN Mask */ |
1240 | 1284 | ||
1241 | #define CoreDebug_DEMCR_VC_HARDERR_Pos 10 /*!< CoreDebug DEMCR: VC_HARDERR Position */ |
1285 | #define CoreDebug_DEMCR_VC_HARDERR_Pos 10U /*!< CoreDebug DEMCR: VC_HARDERR Position */ |
1242 | #define CoreDebug_DEMCR_VC_HARDERR_Msk (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos) /*!< CoreDebug DEMCR: VC_HARDERR Mask */ |
1286 | #define CoreDebug_DEMCR_VC_HARDERR_Msk (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos) /*!< CoreDebug DEMCR: VC_HARDERR Mask */ |
1243 | 1287 | ||
1244 | #define CoreDebug_DEMCR_VC_INTERR_Pos 9 /*!< CoreDebug DEMCR: VC_INTERR Position */ |
1288 | #define CoreDebug_DEMCR_VC_INTERR_Pos 9U /*!< CoreDebug DEMCR: VC_INTERR Position */ |
1245 | #define CoreDebug_DEMCR_VC_INTERR_Msk (1UL << CoreDebug_DEMCR_VC_INTERR_Pos) /*!< CoreDebug DEMCR: VC_INTERR Mask */ |
1289 | #define CoreDebug_DEMCR_VC_INTERR_Msk (1UL << CoreDebug_DEMCR_VC_INTERR_Pos) /*!< CoreDebug DEMCR: VC_INTERR Mask */ |
1246 | 1290 | ||
1247 | #define CoreDebug_DEMCR_VC_BUSERR_Pos 8 /*!< CoreDebug DEMCR: VC_BUSERR Position */ |
1291 | #define CoreDebug_DEMCR_VC_BUSERR_Pos 8U /*!< CoreDebug DEMCR: VC_BUSERR Position */ |
1248 | #define CoreDebug_DEMCR_VC_BUSERR_Msk (1UL << CoreDebug_DEMCR_VC_BUSERR_Pos) /*!< CoreDebug DEMCR: VC_BUSERR Mask */ |
1292 | #define CoreDebug_DEMCR_VC_BUSERR_Msk (1UL << CoreDebug_DEMCR_VC_BUSERR_Pos) /*!< CoreDebug DEMCR: VC_BUSERR Mask */ |
1249 | 1293 | ||
1250 | #define CoreDebug_DEMCR_VC_STATERR_Pos 7 /*!< CoreDebug DEMCR: VC_STATERR Position */ |
1294 | #define CoreDebug_DEMCR_VC_STATERR_Pos 7U /*!< CoreDebug DEMCR: VC_STATERR Position */ |
1251 | #define CoreDebug_DEMCR_VC_STATERR_Msk (1UL << CoreDebug_DEMCR_VC_STATERR_Pos) /*!< CoreDebug DEMCR: VC_STATERR Mask */ |
1295 | #define CoreDebug_DEMCR_VC_STATERR_Msk (1UL << CoreDebug_DEMCR_VC_STATERR_Pos) /*!< CoreDebug DEMCR: VC_STATERR Mask */ |
1252 | 1296 | ||
1253 | #define CoreDebug_DEMCR_VC_CHKERR_Pos 6 /*!< CoreDebug DEMCR: VC_CHKERR Position */ |
1297 | #define CoreDebug_DEMCR_VC_CHKERR_Pos 6U /*!< CoreDebug DEMCR: VC_CHKERR Position */ |
1254 | #define CoreDebug_DEMCR_VC_CHKERR_Msk (1UL << CoreDebug_DEMCR_VC_CHKERR_Pos) /*!< CoreDebug DEMCR: VC_CHKERR Mask */ |
1298 | #define CoreDebug_DEMCR_VC_CHKERR_Msk (1UL << CoreDebug_DEMCR_VC_CHKERR_Pos) /*!< CoreDebug DEMCR: VC_CHKERR Mask */ |
1255 | 1299 | ||
1256 | #define CoreDebug_DEMCR_VC_NOCPERR_Pos 5 /*!< CoreDebug DEMCR: VC_NOCPERR Position */ |
1300 | #define CoreDebug_DEMCR_VC_NOCPERR_Pos 5U /*!< CoreDebug DEMCR: VC_NOCPERR Position */ |
1257 | #define CoreDebug_DEMCR_VC_NOCPERR_Msk (1UL << CoreDebug_DEMCR_VC_NOCPERR_Pos) /*!< CoreDebug DEMCR: VC_NOCPERR Mask */ |
1301 | #define CoreDebug_DEMCR_VC_NOCPERR_Msk (1UL << CoreDebug_DEMCR_VC_NOCPERR_Pos) /*!< CoreDebug DEMCR: VC_NOCPERR Mask */ |
1258 | 1302 | ||
1259 | #define CoreDebug_DEMCR_VC_MMERR_Pos 4 /*!< CoreDebug DEMCR: VC_MMERR Position */ |
1303 | #define CoreDebug_DEMCR_VC_MMERR_Pos 4U /*!< CoreDebug DEMCR: VC_MMERR Position */ |
1260 | #define CoreDebug_DEMCR_VC_MMERR_Msk (1UL << CoreDebug_DEMCR_VC_MMERR_Pos) /*!< CoreDebug DEMCR: VC_MMERR Mask */ |
1304 | #define CoreDebug_DEMCR_VC_MMERR_Msk (1UL << CoreDebug_DEMCR_VC_MMERR_Pos) /*!< CoreDebug DEMCR: VC_MMERR Mask */ |
1261 | 1305 | ||
1262 | #define CoreDebug_DEMCR_VC_CORERESET_Pos 0 /*!< CoreDebug DEMCR: VC_CORERESET Position */ |
1306 | #define CoreDebug_DEMCR_VC_CORERESET_Pos 0U /*!< CoreDebug DEMCR: VC_CORERESET Position */ |
1263 | #define CoreDebug_DEMCR_VC_CORERESET_Msk (1UL /*<< CoreDebug_DEMCR_VC_CORERESET_Pos*/) /*!< CoreDebug DEMCR: VC_CORERESET Mask */ |
1307 | #define CoreDebug_DEMCR_VC_CORERESET_Msk (1UL /*<< CoreDebug_DEMCR_VC_CORERESET_Pos*/) /*!< CoreDebug DEMCR: VC_CORERESET Mask */ |
1264 | 1308 | ||
1265 | /*@} end of group CMSIS_CoreDebug */ |
1309 | /*@} end of group CMSIS_CoreDebug */ |
1266 | 1310 | ||
1267 | 1311 | ||
- | 1312 | /** |
|
1268 | /** \ingroup CMSIS_core_register |
1313 | \ingroup CMSIS_core_register |
- | 1314 | \defgroup CMSIS_core_bitfield Core register bit field macros |
|
- | 1315 | \brief Macros for use with bit field definitions (xxx_Pos, xxx_Msk). |
|
- | 1316 | @{ |
|
- | 1317 | */ |
|
- | 1318 | ||
- | 1319 | /** |
|
- | 1320 | \brief Mask and shift a bit field value for use in a register bit range. |
|
- | 1321 | \param[in] field Name of the register bit field. |
|
- | 1322 | \param[in] value Value of the bit field. |
|
- | 1323 | \return Masked and shifted value. |
|
- | 1324 | */ |
|
- | 1325 | #define _VAL2FLD(field, value) ((value << field ## _Pos) & field ## _Msk) |
|
- | 1326 | ||
- | 1327 | /** |
|
- | 1328 | \brief Mask and shift a register value to extract a bit filed value. |
|
- | 1329 | \param[in] field Name of the register bit field. |
|
- | 1330 | \param[in] value Value of register. |
|
- | 1331 | \return Masked and shifted bit field value. |
|
- | 1332 | */ |
|
- | 1333 | #define _FLD2VAL(field, value) ((value & field ## _Msk) >> field ## _Pos) |
|
- | 1334 | ||
- | 1335 | /*@} end of group CMSIS_core_bitfield */ |
|
- | 1336 | ||
- | 1337 | ||
- | 1338 | /** |
|
- | 1339 | \ingroup CMSIS_core_register |
|
1269 | \defgroup CMSIS_core_base Core Definitions |
1340 | \defgroup CMSIS_core_base Core Definitions |
1270 | \brief Definitions for base addresses, unions, and structures. |
1341 | \brief Definitions for base addresses, unions, and structures. |
1271 | @{ |
1342 | @{ |
1272 | */ |
1343 | */ |
1273 | 1344 | ||
1274 | /* Memory mapping of Cortex-M3 Hardware */ |
1345 | /* Memory mapping of Cortex-M3 Hardware */ |
1275 | #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */ |
1346 | #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */ |
1276 | #define ITM_BASE (0xE0000000UL) /*!< ITM Base Address */ |
1347 | #define ITM_BASE (0xE0000000UL) /*!< ITM Base Address */ |
1277 | #define DWT_BASE (0xE0001000UL) /*!< DWT Base Address */ |
1348 | #define DWT_BASE (0xE0001000UL) /*!< DWT Base Address */ |
1278 | #define TPI_BASE (0xE0040000UL) /*!< TPI Base Address */ |
1349 | #define TPI_BASE (0xE0040000UL) /*!< TPI Base Address */ |
1279 | #define CoreDebug_BASE (0xE000EDF0UL) /*!< Core Debug Base Address */ |
1350 | #define CoreDebug_BASE (0xE000EDF0UL) /*!< Core Debug Base Address */ |
1280 | #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */ |
1351 | #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */ |
1281 | #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */ |
1352 | #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */ |
1282 | #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */ |
1353 | #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */ |
1283 | 1354 | ||
1284 | #define SCnSCB ((SCnSCB_Type *) SCS_BASE ) /*!< System control Register not in SCB */ |
1355 | #define SCnSCB ((SCnSCB_Type *) SCS_BASE ) /*!< System control Register not in SCB */ |
1285 | #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */ |
1356 | #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */ |
1286 | #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */ |
1357 | #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */ |
1287 | #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */ |
1358 | #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */ |
1288 | #define ITM ((ITM_Type *) ITM_BASE ) /*!< ITM configuration struct */ |
1359 | #define ITM ((ITM_Type *) ITM_BASE ) /*!< ITM configuration struct */ |
1289 | #define DWT ((DWT_Type *) DWT_BASE ) /*!< DWT configuration struct */ |
1360 | #define DWT ((DWT_Type *) DWT_BASE ) /*!< DWT configuration struct */ |
1290 | #define TPI ((TPI_Type *) TPI_BASE ) /*!< TPI configuration struct */ |
1361 | #define TPI ((TPI_Type *) TPI_BASE ) /*!< TPI configuration struct */ |
1291 | #define CoreDebug ((CoreDebug_Type *) CoreDebug_BASE) /*!< Core Debug configuration struct */ |
1362 | #define CoreDebug ((CoreDebug_Type *) CoreDebug_BASE) /*!< Core Debug configuration struct */ |
1292 | 1363 | ||
1293 | #if (__MPU_PRESENT == 1) |
1364 | #if (__MPU_PRESENT == 1U) |
1294 | #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */ |
1365 | #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */ |
1295 | #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */ |
1366 | #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */ |
1296 | #endif |
1367 | #endif |
1297 | 1368 | ||
1298 | /*@} */ |
1369 | /*@} */ |
1299 | 1370 | ||
1300 | 1371 | ||
Line 1305... | Line 1376... | ||
1305 | - Core NVIC Functions |
1376 | - Core NVIC Functions |
1306 | - Core SysTick Functions |
1377 | - Core SysTick Functions |
1307 | - Core Debug Functions |
1378 | - Core Debug Functions |
1308 | - Core Register Access Functions |
1379 | - Core Register Access Functions |
1309 | ******************************************************************************/ |
1380 | ******************************************************************************/ |
- | 1381 | /** |
|
1310 | /** \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference |
1382 | \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference |
1311 | */ |
1383 | */ |
1312 | 1384 | ||
1313 | 1385 | ||
1314 | 1386 | ||
1315 | /* ########################## NVIC functions #################################### */ |
1387 | /* ########################## NVIC functions #################################### */ |
- | 1388 | /** |
|
1316 | /** \ingroup CMSIS_Core_FunctionInterface |
1389 | \ingroup CMSIS_Core_FunctionInterface |
1317 | \defgroup CMSIS_Core_NVICFunctions NVIC Functions |
1390 | \defgroup CMSIS_Core_NVICFunctions NVIC Functions |
1318 | \brief Functions that manage interrupts and exceptions via the NVIC. |
1391 | \brief Functions that manage interrupts and exceptions via the NVIC. |
1319 | @{ |
1392 | @{ |
1320 | */ |
1393 | */ |
1321 | 1394 | ||
- | 1395 | /** |
|
1322 | /** \brief Set Priority Grouping |
1396 | \brief Set Priority Grouping |
1323 | - | ||
1324 | The function sets the priority grouping field using the required unlock sequence. |
1397 | \details Sets the priority grouping field using the required unlock sequence. |
1325 | The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field. |
1398 | The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field. |
1326 | Only values from 0..7 are used. |
1399 | Only values from 0..7 are used. |
1327 | In case of a conflict between priority grouping and available |
1400 | In case of a conflict between priority grouping and available |
1328 | priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set. |
1401 | priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set. |
1329 | - | ||
1330 | \param [in] PriorityGroup Priority grouping field. |
1402 | \param [in] PriorityGroup Priority grouping field. |
1331 | */ |
1403 | */ |
1332 | __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup) |
1404 | __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup) |
1333 | { |
1405 | { |
1334 | uint32_t reg_value; |
1406 | uint32_t reg_value; |
1335 | uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */ |
1407 | uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */ |
1336 | 1408 | ||
1337 | reg_value = SCB->AIRCR; /* read old register configuration */ |
1409 | reg_value = SCB->AIRCR; /* read old register configuration */ |
1338 | reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */ |
1410 | reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */ |
1339 | reg_value = (reg_value | |
1411 | reg_value = (reg_value | |
1340 | ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) | |
1412 | ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) | |
1341 | (PriorityGroupTmp << 8) ); /* Insert write key and priorty group */ |
1413 | (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */ |
1342 | SCB->AIRCR = reg_value; |
1414 | SCB->AIRCR = reg_value; |
1343 | } |
1415 | } |
1344 | 1416 | ||
1345 | 1417 | ||
- | 1418 | /** |
|
1346 | /** \brief Get Priority Grouping |
1419 | \brief Get Priority Grouping |
1347 | - | ||
1348 | The function reads the priority grouping field from the NVIC Interrupt Controller. |
1420 | \details Reads the priority grouping field from the NVIC Interrupt Controller. |
1349 | - | ||
1350 | \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field). |
1421 | \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field). |
1351 | */ |
1422 | */ |
1352 | __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void) |
1423 | __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void) |
1353 | { |
1424 | { |
1354 | return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos)); |
1425 | return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos)); |
1355 | } |
1426 | } |
1356 | 1427 | ||
1357 | 1428 | ||
- | 1429 | /** |
|
1358 | /** \brief Enable External Interrupt |
1430 | \brief Enable External Interrupt |
1359 | - | ||
1360 | The function enables a device-specific interrupt in the NVIC interrupt controller. |
1431 | \details Enables a device-specific interrupt in the NVIC interrupt controller. |
1361 | - | ||
1362 | \param [in] IRQn External interrupt number. Value cannot be negative. |
1432 | \param [in] IRQn External interrupt number. Value cannot be negative. |
1363 | */ |
1433 | */ |
1364 | __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn) |
1434 | __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn) |
1365 | { |
1435 | { |
1366 | NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL)); |
1436 | NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL)); |
1367 | } |
1437 | } |
1368 | 1438 | ||
1369 | 1439 | ||
- | 1440 | /** |
|
1370 | /** \brief Disable External Interrupt |
1441 | \brief Disable External Interrupt |
1371 | - | ||
1372 | The function disables a device-specific interrupt in the NVIC interrupt controller. |
1442 | \details Disables a device-specific interrupt in the NVIC interrupt controller. |
1373 | - | ||
1374 | \param [in] IRQn External interrupt number. Value cannot be negative. |
1443 | \param [in] IRQn External interrupt number. Value cannot be negative. |
1375 | */ |
1444 | */ |
1376 | __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn) |
1445 | __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn) |
1377 | { |
1446 | { |
1378 | NVIC->ICER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL)); |
1447 | NVIC->ICER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL)); |
1379 | } |
1448 | } |
1380 | 1449 | ||
1381 | 1450 | ||
- | 1451 | /** |
|
1382 | /** \brief Get Pending Interrupt |
1452 | \brief Get Pending Interrupt |
1383 | - | ||
1384 | The function reads the pending register in the NVIC and returns the pending bit |
1453 | \details Reads the pending register in the NVIC and returns the pending bit for the specified interrupt. |
1385 | for the specified interrupt. |
- | |
1386 | - | ||
1387 | \param [in] IRQn Interrupt number. |
1454 | \param [in] IRQn Interrupt number. |
1388 | - | ||
1389 | \return 0 Interrupt status is not pending. |
1455 | \return 0 Interrupt status is not pending. |
1390 | \return 1 Interrupt status is pending. |
1456 | \return 1 Interrupt status is pending. |
1391 | */ |
1457 | */ |
1392 | __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn) |
1458 | __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn) |
1393 | { |
1459 | { |
1394 | return((uint32_t)(((NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL)); |
1460 | return((uint32_t)(((NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL)); |
1395 | } |
1461 | } |
1396 | 1462 | ||
1397 | 1463 | ||
- | 1464 | /** |
|
1398 | /** \brief Set Pending Interrupt |
1465 | \brief Set Pending Interrupt |
1399 | - | ||
1400 | The function sets the pending bit of an external interrupt. |
1466 | \details Sets the pending bit of an external interrupt. |
1401 | - | ||
1402 | \param [in] IRQn Interrupt number. Value cannot be negative. |
1467 | \param [in] IRQn Interrupt number. Value cannot be negative. |
1403 | */ |
1468 | */ |
1404 | __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn) |
1469 | __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn) |
1405 | { |
1470 | { |
1406 | NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL)); |
1471 | NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL)); |
1407 | } |
1472 | } |
1408 | 1473 | ||
1409 | 1474 | ||
- | 1475 | /** |
|
1410 | /** \brief Clear Pending Interrupt |
1476 | \brief Clear Pending Interrupt |
1411 | - | ||
1412 | The function clears the pending bit of an external interrupt. |
1477 | \details Clears the pending bit of an external interrupt. |
1413 | - | ||
1414 | \param [in] IRQn External interrupt number. Value cannot be negative. |
1478 | \param [in] IRQn External interrupt number. Value cannot be negative. |
1415 | */ |
1479 | */ |
1416 | __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn) |
1480 | __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn) |
1417 | { |
1481 | { |
1418 | NVIC->ICPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL)); |
1482 | NVIC->ICPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL)); |
1419 | } |
1483 | } |
1420 | 1484 | ||
1421 | 1485 | ||
- | 1486 | /** |
|
1422 | /** \brief Get Active Interrupt |
1487 | \brief Get Active Interrupt |
1423 | - | ||
1424 | The function reads the active register in NVIC and returns the active bit. |
1488 | \details Reads the active register in NVIC and returns the active bit. |
1425 | - | ||
1426 | \param [in] IRQn Interrupt number. |
1489 | \param [in] IRQn Interrupt number. |
1427 | - | ||
1428 | \return 0 Interrupt status is not active. |
1490 | \return 0 Interrupt status is not active. |
1429 | \return 1 Interrupt status is active. |
1491 | \return 1 Interrupt status is active. |
1430 | */ |
1492 | */ |
1431 | __STATIC_INLINE uint32_t NVIC_GetActive(IRQn_Type IRQn) |
1493 | __STATIC_INLINE uint32_t NVIC_GetActive(IRQn_Type IRQn) |
1432 | { |
1494 | { |
1433 | return((uint32_t)(((NVIC->IABR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL)); |
1495 | return((uint32_t)(((NVIC->IABR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL)); |
1434 | } |
1496 | } |
1435 | 1497 | ||
1436 | 1498 | ||
- | 1499 | /** |
|
1437 | /** \brief Set Interrupt Priority |
1500 | \brief Set Interrupt Priority |
1438 | - | ||
1439 | The function sets the priority of an interrupt. |
1501 | \details Sets the priority of an interrupt. |
1440 | - | ||
1441 | \note The priority cannot be set for every core interrupt. |
1502 | \note The priority cannot be set for every core interrupt. |
1442 | - | ||
1443 | \param [in] IRQn Interrupt number. |
1503 | \param [in] IRQn Interrupt number. |
1444 | \param [in] priority Priority to set. |
1504 | \param [in] priority Priority to set. |
1445 | */ |
1505 | */ |
1446 | __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority) |
1506 | __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority) |
1447 | { |
1507 | { |
1448 | if((int32_t)IRQn < 0) { |
1508 | if ((int32_t)(IRQn) < 0) |
- | 1509 | { |
|
1449 | SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8 - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); |
1510 | SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); |
1450 | } |
1511 | } |
1451 | else { |
1512 | else |
- | 1513 | { |
|
1452 | NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8 - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); |
1514 | NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); |
1453 | } |
1515 | } |
1454 | } |
1516 | } |
1455 | 1517 | ||
1456 | 1518 | ||
- | 1519 | /** |
|
1457 | /** \brief Get Interrupt Priority |
1520 | \brief Get Interrupt Priority |
1458 | - | ||
1459 | The function reads the priority of an interrupt. The interrupt |
1521 | \details Reads the priority of an interrupt. |
1460 | number can be positive to specify an external (device specific) |
1522 | The interrupt number can be positive to specify an external (device specific) interrupt, |
1461 | interrupt, or negative to specify an internal (core) interrupt. |
1523 | or negative to specify an internal (core) interrupt. |
1462 | - | ||
1463 | - | ||
1464 | \param [in] IRQn Interrupt number. |
1524 | \param [in] IRQn Interrupt number. |
1465 | \return Interrupt Priority. Value is aligned automatically to the implemented |
1525 | \return Interrupt Priority. |
1466 | priority bits of the microcontroller. |
1526 | Value is aligned automatically to the implemented priority bits of the microcontroller. |
1467 | */ |
1527 | */ |
1468 | __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn) |
1528 | __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn) |
1469 | { |
1529 | { |
1470 | 1530 | ||
1471 | if((int32_t)IRQn < 0) { |
1531 | if ((int32_t)(IRQn) < 0) |
- | 1532 | { |
|
1472 | return(((uint32_t)SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] >> (8 - __NVIC_PRIO_BITS))); |
1533 | return(((uint32_t)SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] >> (8U - __NVIC_PRIO_BITS))); |
1473 | } |
1534 | } |
1474 | else { |
1535 | else |
- | 1536 | { |
|
1475 | return(((uint32_t)NVIC->IP[((uint32_t)(int32_t)IRQn)] >> (8 - __NVIC_PRIO_BITS))); |
1537 | return(((uint32_t)NVIC->IP[((uint32_t)(int32_t)IRQn)] >> (8U - __NVIC_PRIO_BITS))); |
1476 | } |
1538 | } |
1477 | } |
1539 | } |
1478 | 1540 | ||
1479 | 1541 | ||
- | 1542 | /** |
|
1480 | /** \brief Encode Priority |
1543 | \brief Encode Priority |
1481 | - | ||
1482 | The function encodes the priority for an interrupt with the given priority group, |
1544 | \details Encodes the priority for an interrupt with the given priority group, |
1483 | preemptive priority value, and subpriority value. |
1545 | preemptive priority value, and subpriority value. |
1484 | In case of a conflict between priority grouping and available |
1546 | In case of a conflict between priority grouping and available |
1485 | priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set. |
1547 | priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set. |
1486 | - | ||
1487 | \param [in] PriorityGroup Used priority group. |
1548 | \param [in] PriorityGroup Used priority group. |
1488 | \param [in] PreemptPriority Preemptive priority value (starting from 0). |
1549 | \param [in] PreemptPriority Preemptive priority value (starting from 0). |
1489 | \param [in] SubPriority Subpriority value (starting from 0). |
1550 | \param [in] SubPriority Subpriority value (starting from 0). |
1490 | \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority(). |
1551 | \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority(). |
1491 | */ |
1552 | */ |
1492 | __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority) |
1553 | __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority) |
1493 | { |
1554 | { |
1494 | uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */ |
1555 | uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */ |
1495 | uint32_t PreemptPriorityBits; |
1556 | uint32_t PreemptPriorityBits; |
Line 1503... | Line 1564... | ||
1503 | ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL))) |
1564 | ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL))) |
1504 | ); |
1565 | ); |
1505 | } |
1566 | } |
1506 | 1567 | ||
1507 | 1568 | ||
- | 1569 | /** |
|
1508 | /** \brief Decode Priority |
1570 | \brief Decode Priority |
1509 | - | ||
1510 | The function decodes an interrupt priority value with a given priority group to |
1571 | \details Decodes an interrupt priority value with a given priority group to |
1511 | preemptive priority value and subpriority value. |
1572 | preemptive priority value and subpriority value. |
1512 | In case of a conflict between priority grouping and available |
1573 | In case of a conflict between priority grouping and available |
1513 | priority bits (__NVIC_PRIO_BITS) the smallest possible priority group is set. |
1574 | priority bits (__NVIC_PRIO_BITS) the smallest possible priority group is set. |
1514 | - | ||
1515 | \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority(). |
1575 | \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority(). |
1516 | \param [in] PriorityGroup Used priority group. |
1576 | \param [in] PriorityGroup Used priority group. |
1517 | \param [out] pPreemptPriority Preemptive priority value (starting from 0). |
1577 | \param [out] pPreemptPriority Preemptive priority value (starting from 0). |
1518 | \param [out] pSubPriority Subpriority value (starting from 0). |
1578 | \param [out] pSubPriority Subpriority value (starting from 0). |
1519 | */ |
1579 | */ |
1520 | __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* pPreemptPriority, uint32_t* pSubPriority) |
1580 | __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* const pPreemptPriority, uint32_t* const pSubPriority) |
1521 | { |
1581 | { |
1522 | uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */ |
1582 | uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */ |
1523 | uint32_t PreemptPriorityBits; |
1583 | uint32_t PreemptPriorityBits; |
1524 | uint32_t SubPriorityBits; |
1584 | uint32_t SubPriorityBits; |
1525 | 1585 | ||
Line 1529... | Line 1589... | ||
1529 | *pPreemptPriority = (Priority >> SubPriorityBits) & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL); |
1589 | *pPreemptPriority = (Priority >> SubPriorityBits) & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL); |
1530 | *pSubPriority = (Priority ) & (uint32_t)((1UL << (SubPriorityBits )) - 1UL); |
1590 | *pSubPriority = (Priority ) & (uint32_t)((1UL << (SubPriorityBits )) - 1UL); |
1531 | } |
1591 | } |
1532 | 1592 | ||
1533 | 1593 | ||
- | 1594 | /** |
|
1534 | /** \brief System Reset |
1595 | \brief System Reset |
1535 | - | ||
1536 | The function initiates a system reset request to reset the MCU. |
1596 | \details Initiates a system reset request to reset the MCU. |
1537 | */ |
1597 | */ |
1538 | __STATIC_INLINE void NVIC_SystemReset(void) |
1598 | __STATIC_INLINE void NVIC_SystemReset(void) |
1539 | { |
1599 | { |
1540 | __DSB(); /* Ensure all outstanding memory accesses included |
1600 | __DSB(); /* Ensure all outstanding memory accesses included |
1541 | buffered write are completed before reset */ |
1601 | buffered write are completed before reset */ |
1542 | SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) | |
1602 | SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) | |
1543 | (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) | |
1603 | (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) | |
1544 | SCB_AIRCR_SYSRESETREQ_Msk ); /* Keep priority group unchanged */ |
1604 | SCB_AIRCR_SYSRESETREQ_Msk ); /* Keep priority group unchanged */ |
1545 | __DSB(); /* Ensure completion of memory access */ |
1605 | __DSB(); /* Ensure completion of memory access */ |
- | 1606 | ||
1546 | while(1) { __NOP(); } /* wait until reset */ |
1607 | for(;;) /* wait until reset */ |
- | 1608 | { |
|
- | 1609 | __NOP(); |
|
- | 1610 | } |
|
1547 | } |
1611 | } |
1548 | 1612 | ||
1549 | /*@} end of CMSIS_Core_NVICFunctions */ |
1613 | /*@} end of CMSIS_Core_NVICFunctions */ |
1550 | 1614 | ||
1551 | 1615 | ||
1552 | 1616 | ||
1553 | /* ################################## SysTick function ############################################ */ |
1617 | /* ################################## SysTick function ############################################ */ |
- | 1618 | /** |
|
1554 | /** \ingroup CMSIS_Core_FunctionInterface |
1619 | \ingroup CMSIS_Core_FunctionInterface |
1555 | \defgroup CMSIS_Core_SysTickFunctions SysTick Functions |
1620 | \defgroup CMSIS_Core_SysTickFunctions SysTick Functions |
1556 | \brief Functions that configure the System. |
1621 | \brief Functions that configure the System. |
1557 | @{ |
1622 | @{ |
1558 | */ |
1623 | */ |
1559 | 1624 | ||
1560 | #if (__Vendor_SysTickConfig == 0) |
1625 | #if (__Vendor_SysTickConfig == 0U) |
1561 | - | ||
1562 | /** \brief System Tick Configuration |
- | |
1563 | - | ||
1564 | The function initializes the System Timer and its interrupt, and starts the System Tick Timer. |
- | |
1565 | Counter is in free running mode to generate periodic interrupts. |
- | |
1566 | - | ||
1567 | \param [in] ticks Number of ticks between two interrupts. |
- | |
1568 | - | ||
1569 | \return 0 Function succeeded. |
- | |
1570 | \return 1 Function failed. |
- | |
1571 | - | ||
1572 | \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the |
- | |
1573 | function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b> |
- | |
1574 | must contain a vendor-specific implementation of this function. |
- | |
1575 | 1626 | ||
- | 1627 | /** |
|
- | 1628 | \brief System Tick Configuration |
|
- | 1629 | \details Initializes the System Timer and its interrupt, and starts the System Tick Timer. |
|
- | 1630 | Counter is in free running mode to generate periodic interrupts. |
|
- | 1631 | \param [in] ticks Number of ticks between two interrupts. |
|
- | 1632 | \return 0 Function succeeded. |
|
- | 1633 | \return 1 Function failed. |
|
- | 1634 | \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the |
|
- | 1635 | function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b> |
|
- | 1636 | must contain a vendor-specific implementation of this function. |
|
1576 | */ |
1637 | */ |
1577 | __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks) |
1638 | __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks) |
1578 | { |
1639 | { |
- | 1640 | if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk) |
|
- | 1641 | { |
|
1579 | if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk) { return (1UL); } /* Reload value impossible */ |
1642 | return (1UL); /* Reload value impossible */ |
- | 1643 | } |
|
1580 | 1644 | ||
1581 | SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */ |
1645 | SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */ |
1582 | NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */ |
1646 | NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */ |
1583 | SysTick->VAL = 0UL; /* Load the SysTick Counter Value */ |
1647 | SysTick->VAL = 0UL; /* Load the SysTick Counter Value */ |
1584 | SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk | |
1648 | SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk | |
Line 1592... | Line 1656... | ||
1592 | /*@} end of CMSIS_Core_SysTickFunctions */ |
1656 | /*@} end of CMSIS_Core_SysTickFunctions */ |
1593 | 1657 | ||
1594 | 1658 | ||
1595 | 1659 | ||
1596 | /* ##################################### Debug In/Output function ########################################### */ |
1660 | /* ##################################### Debug In/Output function ########################################### */ |
- | 1661 | /** |
|
1597 | /** \ingroup CMSIS_Core_FunctionInterface |
1662 | \ingroup CMSIS_Core_FunctionInterface |
1598 | \defgroup CMSIS_core_DebugFunctions ITM Functions |
1663 | \defgroup CMSIS_core_DebugFunctions ITM Functions |
1599 | \brief Functions that access the ITM debug interface. |
1664 | \brief Functions that access the ITM debug interface. |
1600 | @{ |
1665 | @{ |
1601 | */ |
1666 | */ |
1602 | 1667 | ||
1603 | extern volatile int32_t ITM_RxBuffer; /*!< External variable to receive characters. */ |
1668 | extern volatile int32_t ITM_RxBuffer; /*!< External variable to receive characters. */ |
1604 | #define ITM_RXBUFFER_EMPTY 0x5AA55AA5 /*!< Value identifying \ref ITM_RxBuffer is ready for next character. */ |
1669 | #define ITM_RXBUFFER_EMPTY 0x5AA55AA5U /*!< Value identifying \ref ITM_RxBuffer is ready for next character. */ |
1605 | 1670 | ||
1606 | 1671 | ||
- | 1672 | /** |
|
1607 | /** \brief ITM Send Character |
1673 | \brief ITM Send Character |
1608 | - | ||
1609 | The function transmits a character via the ITM channel 0, and |
1674 | \details Transmits a character via the ITM channel 0, and |
1610 | \li Just returns when no debugger is connected that has booked the output. |
1675 | \li Just returns when no debugger is connected that has booked the output. |
1611 | \li Is blocking when a debugger is connected, but the previous character sent has not been transmitted. |
1676 | \li Is blocking when a debugger is connected, but the previous character sent has not been transmitted. |
1612 | - | ||
1613 | \param [in] ch Character to transmit. |
1677 | \param [in] ch Character to transmit. |
1614 | - | ||
1615 | \returns Character to transmit. |
1678 | \returns Character to transmit. |
1616 | */ |
1679 | */ |
1617 | __STATIC_INLINE uint32_t ITM_SendChar (uint32_t ch) |
1680 | __STATIC_INLINE uint32_t ITM_SendChar (uint32_t ch) |
1618 | { |
1681 | { |
1619 | if (((ITM->TCR & ITM_TCR_ITMENA_Msk) != 0UL) && /* ITM enabled */ |
1682 | if (((ITM->TCR & ITM_TCR_ITMENA_Msk) != 0UL) && /* ITM enabled */ |
1620 | ((ITM->TER & 1UL ) != 0UL) ) /* ITM Port #0 enabled */ |
1683 | ((ITM->TER & 1UL ) != 0UL) ) /* ITM Port #0 enabled */ |
1621 | { |
1684 | { |
1622 | while (ITM->PORT[0].u32 == 0UL) { __NOP(); } |
1685 | while (ITM->PORT[0U].u32 == 0UL) |
- | 1686 | { |
|
- | 1687 | __NOP(); |
|
- | 1688 | } |
|
1623 | ITM->PORT[0].u8 = (uint8_t)ch; |
1689 | ITM->PORT[0U].u8 = (uint8_t)ch; |
1624 | } |
1690 | } |
1625 | return (ch); |
1691 | return (ch); |
1626 | } |
1692 | } |
1627 | 1693 | ||
1628 | 1694 | ||
- | 1695 | /** |
|
1629 | /** \brief ITM Receive Character |
1696 | \brief ITM Receive Character |
1630 | - | ||
1631 | The function inputs a character via the external variable \ref ITM_RxBuffer. |
1697 | \details Inputs a character via the external variable \ref ITM_RxBuffer. |
1632 | - | ||
1633 | \return Received character. |
1698 | \return Received character. |
1634 | \return -1 No character pending. |
1699 | \return -1 No character pending. |
1635 | */ |
1700 | */ |
1636 | __STATIC_INLINE int32_t ITM_ReceiveChar (void) { |
1701 | __STATIC_INLINE int32_t ITM_ReceiveChar (void) |
- | 1702 | { |
|
1637 | int32_t ch = -1; /* no character available */ |
1703 | int32_t ch = -1; /* no character available */ |
1638 | 1704 | ||
1639 | if (ITM_RxBuffer != ITM_RXBUFFER_EMPTY) { |
1705 | if (ITM_RxBuffer != ITM_RXBUFFER_EMPTY) |
- | 1706 | { |
|
1640 | ch = ITM_RxBuffer; |
1707 | ch = ITM_RxBuffer; |
1641 | ITM_RxBuffer = ITM_RXBUFFER_EMPTY; /* ready for next character */ |
1708 | ITM_RxBuffer = ITM_RXBUFFER_EMPTY; /* ready for next character */ |
1642 | } |
1709 | } |
1643 | 1710 | ||
1644 | return (ch); |
1711 | return (ch); |
1645 | } |
1712 | } |
1646 | 1713 | ||
1647 | 1714 | ||
- | 1715 | /** |
|
1648 | /** \brief ITM Check Character |
1716 | \brief ITM Check Character |
1649 | - | ||
1650 | The function checks whether a character is pending for reading in the variable \ref ITM_RxBuffer. |
1717 | \details Checks whether a character is pending for reading in the variable \ref ITM_RxBuffer. |
1651 | - | ||
1652 | \return 0 No character available. |
1718 | \return 0 No character available. |
1653 | \return 1 Character available. |
1719 | \return 1 Character available. |
1654 | */ |
1720 | */ |
1655 | __STATIC_INLINE int32_t ITM_CheckChar (void) { |
1721 | __STATIC_INLINE int32_t ITM_CheckChar (void) |
- | 1722 | { |
|
1656 | 1723 | ||
1657 | if (ITM_RxBuffer == ITM_RXBUFFER_EMPTY) { |
1724 | if (ITM_RxBuffer == ITM_RXBUFFER_EMPTY) |
- | 1725 | { |
|
1658 | return (0); /* no character available */ |
1726 | return (0); /* no character available */ |
- | 1727 | } |
|
1659 | } else { |
1728 | else |
- | 1729 | { |
|
1660 | return (1); /* character available */ |
1730 | return (1); /* character available */ |
1661 | } |
1731 | } |
1662 | } |
1732 | } |
1663 | 1733 | ||
1664 | /*@} end of CMSIS_core_DebugFunctions */ |
1734 | /*@} end of CMSIS_core_DebugFunctions */ |
1665 | 1735 |