Rev 2 | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed
| Rev 2 | Rev 9 | ||
|---|---|---|---|
| Line 1... | Line 1... | ||
| 1 | /** |
1 | /** |
| 2 | ****************************************************************************** |
2 | ****************************************************************************** |
| 3 | * @file stm32f105xc.h |
3 | * @file stm32f105xc.h |
| 4 | * @author MCD Application Team |
4 | * @author MCD Application Team |
| 5 | * @version V4.2.0 |
- | |
| 6 | * @date 31-March-2017 |
- | |
| 7 | * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File. |
5 | * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File. |
| 8 | * This file contains all the peripheral register's definitions, bits |
6 | * This file contains all the peripheral register's definitions, bits |
| 9 | * definitions and memory mapping for STM32F1xx devices. |
7 | * definitions and memory mapping for STM32F1xx devices. |
| 10 | * |
8 | * |
| 11 | * This file contains: |
9 | * This file contains: |
| Line 14... | Line 12... | ||
| 14 | * - Macros to access peripheralÂ’s registers hardware |
12 | * - Macros to access peripheralÂ’s registers hardware |
| 15 | * |
13 | * |
| 16 | ****************************************************************************** |
14 | ****************************************************************************** |
| 17 | * @attention |
15 | * @attention |
| 18 | * |
16 | * |
| 19 | * <h2><center>© COPYRIGHT(c) 2017 STMicroelectronics</center></h2> |
17 | * <h2><center>© Copyright (c) 2017 STMicroelectronics. |
| - | 18 | * All rights reserved.</center></h2> |
|
| 20 | * |
19 | * |
| 21 | * Redistribution and use in source and binary forms, with or without modification, |
20 | * This software component is licensed by ST under BSD 3-Clause license, |
| 22 | * are permitted provided that the following conditions are met: |
21 | * the "License"; You may not use this file except in compliance with the |
| 23 | * 1. Redistributions of source code must retain the above copyright notice, |
- | |
| 24 | * this list of conditions and the following disclaimer. |
- | |
| 25 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
- | |
| 26 | * this list of conditions and the following disclaimer in the documentation |
- | |
| 27 | * and/or other materials provided with the distribution. |
22 | * License. You may obtain a copy of the License at: |
| 28 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
- | |
| 29 | * may be used to endorse or promote products derived from this software |
23 | * opensource.org/licenses/BSD-3-Clause |
| 30 | * without specific prior written permission. |
- | |
| 31 | * |
- | |
| 32 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
- | |
| 33 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
- | |
| 34 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
- | |
| 35 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
- | |
| 36 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
- | |
| 37 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
- | |
| 38 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
- | |
| 39 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
- | |
| 40 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
- | |
| 41 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
- | |
| 42 | * |
24 | * |
| 43 | ****************************************************************************** |
25 | ****************************************************************************** |
| 44 | */ |
26 | */ |
| 45 | 27 | ||
| 46 | 28 | ||
| Line 543... | Line 525... | ||
| 543 | __IO uint32_t ALRH; |
525 | __IO uint32_t ALRH; |
| 544 | __IO uint32_t ALRL; |
526 | __IO uint32_t ALRL; |
| 545 | } RTC_TypeDef; |
527 | } RTC_TypeDef; |
| 546 | 528 | ||
| 547 | /** |
529 | /** |
| 548 | * @brief SD host Interface |
- | |
| 549 | */ |
- | |
| 550 | - | ||
| 551 | typedef struct |
- | |
| 552 | { |
- | |
| 553 | __IO uint32_t POWER; |
- | |
| 554 | __IO uint32_t CLKCR; |
- | |
| 555 | __IO uint32_t ARG; |
- | |
| 556 | __IO uint32_t CMD; |
- | |
| 557 | __I uint32_t RESPCMD; |
- | |
| 558 | __I uint32_t RESP1; |
- | |
| 559 | __I uint32_t RESP2; |
- | |
| 560 | __I uint32_t RESP3; |
- | |
| 561 | __I uint32_t RESP4; |
- | |
| 562 | __IO uint32_t DTIMER; |
- | |
| 563 | __IO uint32_t DLEN; |
- | |
| 564 | __IO uint32_t DCTRL; |
- | |
| 565 | __I uint32_t DCOUNT; |
- | |
| 566 | __I uint32_t STA; |
- | |
| 567 | __IO uint32_t ICR; |
- | |
| 568 | __IO uint32_t MASK; |
- | |
| 569 | uint32_t RESERVED0[2]; |
- | |
| 570 | __I uint32_t FIFOCNT; |
- | |
| 571 | uint32_t RESERVED1[13]; |
- | |
| 572 | __IO uint32_t FIFO; |
- | |
| 573 | } SDIO_TypeDef; |
- | |
| 574 | - | ||
| 575 | /** |
- | |
| 576 | * @brief Serial Peripheral Interface |
530 | * @brief Serial Peripheral Interface |
| 577 | */ |
531 | */ |
| 578 | 532 | ||
| 579 | typedef struct |
533 | typedef struct |
| 580 | { |
534 | { |
| Line 767... | Line 721... | ||
| 767 | /** @addtogroup Peripheral_memory_map |
721 | /** @addtogroup Peripheral_memory_map |
| 768 | * @{ |
722 | * @{ |
| 769 | */ |
723 | */ |
| 770 | 724 | ||
| 771 | 725 | ||
| 772 | #define FLASH_BASE 0x08000000U /*!< FLASH base address in the alias region */ |
726 | #define FLASH_BASE 0x08000000UL /*!< FLASH base address in the alias region */ |
| 773 | #define FLASH_BANK1_END 0x0803FFFFU /*!< FLASH END address of bank1 */ |
727 | #define FLASH_BANK1_END 0x0803FFFFUL /*!< FLASH END address of bank1 */ |
| 774 | #define SRAM_BASE 0x20000000U /*!< SRAM base address in the alias region */ |
728 | #define SRAM_BASE 0x20000000UL /*!< SRAM base address in the alias region */ |
| 775 | #define PERIPH_BASE 0x40000000U /*!< Peripheral base address in the alias region */ |
729 | #define PERIPH_BASE 0x40000000UL /*!< Peripheral base address in the alias region */ |
| 776 | 730 | ||
| 777 | #define SRAM_BB_BASE 0x22000000U /*!< SRAM base address in the bit-band region */ |
731 | #define SRAM_BB_BASE 0x22000000UL /*!< SRAM base address in the bit-band region */ |
| 778 | #define PERIPH_BB_BASE 0x42000000U /*!< Peripheral base address in the bit-band region */ |
732 | #define PERIPH_BB_BASE 0x42000000UL /*!< Peripheral base address in the bit-band region */ |
| 779 | 733 | ||
| 780 | 734 | ||
| 781 | /*!< Peripheral memory map */ |
735 | /*!< Peripheral memory map */ |
| 782 | #define APB1PERIPH_BASE PERIPH_BASE |
736 | #define APB1PERIPH_BASE PERIPH_BASE |
| 783 | #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U) |
737 | #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
| 784 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U) |
738 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
| 785 | 739 | ||
| 786 | #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000U) |
740 | #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL) |
| 787 | #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400U) |
741 | #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400UL) |
| 788 | #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800U) |
742 | #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800UL) |
| 789 | #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00U) |
743 | #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00UL) |
| 790 | #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000U) |
744 | #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000UL) |
| 791 | #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400U) |
745 | #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400UL) |
| 792 | #define RTC_BASE (APB1PERIPH_BASE + 0x00002800U) |
746 | #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL) |
| 793 | #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00U) |
747 | #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL) |
| 794 | #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000U) |
748 | #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL) |
| 795 | #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800U) |
749 | #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL) |
| 796 | #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00U) |
750 | #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00UL) |
| 797 | #define USART2_BASE (APB1PERIPH_BASE + 0x00004400U) |
751 | #define USART2_BASE (APB1PERIPH_BASE + 0x00004400UL) |
| 798 | #define USART3_BASE (APB1PERIPH_BASE + 0x00004800U) |
752 | #define USART3_BASE (APB1PERIPH_BASE + 0x00004800UL) |
| 799 | #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00U) |
753 | #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00UL) |
| 800 | #define UART5_BASE (APB1PERIPH_BASE + 0x00005000U) |
754 | #define UART5_BASE (APB1PERIPH_BASE + 0x00005000UL) |
| 801 | #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400U) |
755 | #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL) |
| 802 | #define I2C2_BASE (APB1PERIPH_BASE + 0x5800) |
756 | #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800UL) |
| 803 | #define CAN1_BASE (APB1PERIPH_BASE + 0x00006400U) |
757 | #define CAN1_BASE (APB1PERIPH_BASE + 0x00006400UL) |
| 804 | #define CAN2_BASE (APB1PERIPH_BASE + 0x00006800U) |
758 | #define CAN2_BASE (APB1PERIPH_BASE + 0x00006800UL) |
| 805 | #define BKP_BASE (APB1PERIPH_BASE + 0x00006C00U) |
759 | #define BKP_BASE (APB1PERIPH_BASE + 0x00006C00UL) |
| 806 | #define PWR_BASE (APB1PERIPH_BASE + 0x00007000U) |
760 | #define PWR_BASE (APB1PERIPH_BASE + 0x00007000UL) |
| 807 | #define DAC_BASE (APB1PERIPH_BASE + 0x00007400U) |
761 | #define DAC_BASE (APB1PERIPH_BASE + 0x00007400UL) |
| 808 | #define AFIO_BASE (APB2PERIPH_BASE + 0x00000000U) |
762 | #define AFIO_BASE (APB2PERIPH_BASE + 0x00000000UL) |
| 809 | #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400U) |
763 | #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400UL) |
| 810 | #define GPIOA_BASE (APB2PERIPH_BASE + 0x00000800U) |
764 | #define GPIOA_BASE (APB2PERIPH_BASE + 0x00000800UL) |
| 811 | #define GPIOB_BASE (APB2PERIPH_BASE + 0x00000C00U) |
765 | #define GPIOB_BASE (APB2PERIPH_BASE + 0x00000C00UL) |
| 812 | #define GPIOC_BASE (APB2PERIPH_BASE + 0x00001000U) |
766 | #define GPIOC_BASE (APB2PERIPH_BASE + 0x00001000UL) |
| 813 | #define GPIOD_BASE (APB2PERIPH_BASE + 0x00001400U) |
767 | #define GPIOD_BASE (APB2PERIPH_BASE + 0x00001400UL) |
| 814 | #define GPIOE_BASE (APB2PERIPH_BASE + 0x00001800U) |
768 | #define GPIOE_BASE (APB2PERIPH_BASE + 0x00001800UL) |
| 815 | #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400U) |
769 | #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL) |
| 816 | #define ADC2_BASE (APB2PERIPH_BASE + 0x00002800U) |
770 | #define ADC2_BASE (APB2PERIPH_BASE + 0x00002800UL) |
| 817 | #define TIM1_BASE (APB2PERIPH_BASE + 0x00002C00U) |
771 | #define TIM1_BASE (APB2PERIPH_BASE + 0x00002C00UL) |
| 818 | #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000U) |
772 | #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL) |
| 819 | #define USART1_BASE (APB2PERIPH_BASE + 0x00003800U) |
773 | #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL) |
| 820 | 774 | ||
| 821 | #define SDIO_BASE (PERIPH_BASE + 0x00018000U) |
- | |
| 822 | 775 | ||
| 823 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U) |
776 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000UL) |
| 824 | #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x00000008U) |
777 | #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x00000008UL) |
| 825 | #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x0000001CU) |
778 | #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x0000001CUL) |
| 826 | #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x00000030U) |
779 | #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x00000030UL) |
| 827 | #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x00000044U) |
780 | #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x00000044UL) |
| 828 | #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x00000058U) |
781 | #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x00000058UL) |
| 829 | #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x0000006CU) |
782 | #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x0000006CUL) |
| 830 | #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x00000080U) |
783 | #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x00000080UL) |
| 831 | #define DMA2_BASE (AHBPERIPH_BASE + 0x00000400U) |
784 | #define DMA2_BASE (AHBPERIPH_BASE + 0x00000400UL) |
| 832 | #define DMA2_Channel1_BASE (AHBPERIPH_BASE + 0x00000408U) |
785 | #define DMA2_Channel1_BASE (AHBPERIPH_BASE + 0x00000408UL) |
| 833 | #define DMA2_Channel2_BASE (AHBPERIPH_BASE + 0x0000041CU) |
786 | #define DMA2_Channel2_BASE (AHBPERIPH_BASE + 0x0000041CUL) |
| 834 | #define DMA2_Channel3_BASE (AHBPERIPH_BASE + 0x00000430U) |
787 | #define DMA2_Channel3_BASE (AHBPERIPH_BASE + 0x00000430UL) |
| 835 | #define DMA2_Channel4_BASE (AHBPERIPH_BASE + 0x00000444U) |
788 | #define DMA2_Channel4_BASE (AHBPERIPH_BASE + 0x00000444UL) |
| 836 | #define DMA2_Channel5_BASE (AHBPERIPH_BASE + 0x00000458U) |
789 | #define DMA2_Channel5_BASE (AHBPERIPH_BASE + 0x00000458UL) |
| 837 | #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U) |
790 | #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL) |
| 838 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U) |
791 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL) |
| 839 | 792 | ||
| 840 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U) /*!< Flash registers base address */ |
793 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL) /*!< Flash registers base address */ |
| 841 | #define FLASHSIZE_BASE 0x1FFFF7E0U /*!< FLASH Size register base address */ |
794 | #define FLASHSIZE_BASE 0x1FFFF7E0UL /*!< FLASH Size register base address */ |
| 842 | #define UID_BASE 0x1FFFF7E8U /*!< Unique device ID register base address */ |
795 | #define UID_BASE 0x1FFFF7E8UL /*!< Unique device ID register base address */ |
| 843 | #define OB_BASE 0x1FFFF800U /*!< Flash Option Bytes base address */ |
796 | #define OB_BASE 0x1FFFF800UL /*!< Flash Option Bytes base address */ |
| 844 | 797 | ||
| 845 | 798 | ||
| 846 | 799 | ||
| 847 | #define DBGMCU_BASE 0xE0042000U /*!< Debug MCU registers base address */ |
800 | #define DBGMCU_BASE 0xE0042000UL /*!< Debug MCU registers base address */ |
| 848 | 801 | ||
| 849 | 802 | ||
| 850 | /*!< USB registers base address */ |
803 | /*!< USB registers base address */ |
| 851 | #define USB_OTG_FS_PERIPH_BASE 0x50000000U |
804 | #define USB_OTG_FS_PERIPH_BASE 0x50000000UL |
| 852 | 805 | ||
| 853 | #define USB_OTG_GLOBAL_BASE 0x00000000U |
806 | #define USB_OTG_GLOBAL_BASE 0x00000000UL |
| 854 | #define USB_OTG_DEVICE_BASE 0x00000800U |
807 | #define USB_OTG_DEVICE_BASE 0x00000800UL |
| 855 | #define USB_OTG_IN_ENDPOINT_BASE 0x00000900U |
808 | #define USB_OTG_IN_ENDPOINT_BASE 0x00000900UL |
| 856 | #define USB_OTG_OUT_ENDPOINT_BASE 0x00000B00U |
809 | #define USB_OTG_OUT_ENDPOINT_BASE 0x00000B00UL |
| 857 | #define USB_OTG_EP_REG_SIZE 0x00000020U |
810 | #define USB_OTG_EP_REG_SIZE 0x00000020UL |
| 858 | #define USB_OTG_HOST_BASE 0x00000400U |
811 | #define USB_OTG_HOST_BASE 0x00000400UL |
| 859 | #define USB_OTG_HOST_PORT_BASE 0x00000440U |
812 | #define USB_OTG_HOST_PORT_BASE 0x00000440UL |
| 860 | #define USB_OTG_HOST_CHANNEL_BASE 0x00000500U |
813 | #define USB_OTG_HOST_CHANNEL_BASE 0x00000500UL |
| 861 | #define USB_OTG_HOST_CHANNEL_SIZE 0x00000020U |
814 | #define USB_OTG_HOST_CHANNEL_SIZE 0x00000020UL |
| 862 | #define USB_OTG_PCGCCTL_BASE 0x00000E00U |
815 | #define USB_OTG_PCGCCTL_BASE 0x00000E00UL |
| 863 | #define USB_OTG_FIFO_BASE 0x00001000U |
816 | #define USB_OTG_FIFO_BASE 0x00001000UL |
| 864 | #define USB_OTG_FIFO_SIZE 0x00001000U |
817 | #define USB_OTG_FIFO_SIZE 0x00001000UL |
| 865 | 818 | ||
| 866 | /** |
819 | /** |
| 867 | * @} |
820 | * @} |
| 868 | */ |
821 | */ |
| 869 | 822 | ||
| Line 905... | Line 858... | ||
| 905 | #define ADC2 ((ADC_TypeDef *)ADC2_BASE) |
858 | #define ADC2 ((ADC_TypeDef *)ADC2_BASE) |
| 906 | #define ADC12_COMMON ((ADC_Common_TypeDef *)ADC1_BASE) |
859 | #define ADC12_COMMON ((ADC_Common_TypeDef *)ADC1_BASE) |
| 907 | #define TIM1 ((TIM_TypeDef *)TIM1_BASE) |
860 | #define TIM1 ((TIM_TypeDef *)TIM1_BASE) |
| 908 | #define SPI1 ((SPI_TypeDef *)SPI1_BASE) |
861 | #define SPI1 ((SPI_TypeDef *)SPI1_BASE) |
| 909 | #define USART1 ((USART_TypeDef *)USART1_BASE) |
862 | #define USART1 ((USART_TypeDef *)USART1_BASE) |
| 910 | #define SDIO ((SDIO_TypeDef *)SDIO_BASE) |
- | |
| 911 | #define DMA1 ((DMA_TypeDef *)DMA1_BASE) |
863 | #define DMA1 ((DMA_TypeDef *)DMA1_BASE) |
| 912 | #define DMA2 ((DMA_TypeDef *)DMA2_BASE) |
864 | #define DMA2 ((DMA_TypeDef *)DMA2_BASE) |
| 913 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *)DMA1_Channel1_BASE) |
865 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *)DMA1_Channel1_BASE) |
| 914 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *)DMA1_Channel2_BASE) |
866 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *)DMA1_Channel2_BASE) |
| 915 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *)DMA1_Channel3_BASE) |
867 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *)DMA1_Channel3_BASE) |
| Line 952... | Line 904... | ||
| 952 | /* */ |
904 | /* */ |
| 953 | /******************************************************************************/ |
905 | /******************************************************************************/ |
| 954 | 906 | ||
| 955 | /******************* Bit definition for CRC_DR register *********************/ |
907 | /******************* Bit definition for CRC_DR register *********************/ |
| 956 | #define CRC_DR_DR_Pos (0U) |
908 | #define CRC_DR_DR_Pos (0U) |
| 957 | #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ |
909 | #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ |
| 958 | #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ |
910 | #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ |
| 959 | 911 | ||
| 960 | /******************* Bit definition for CRC_IDR register ********************/ |
912 | /******************* Bit definition for CRC_IDR register ********************/ |
| 961 | #define CRC_IDR_IDR_Pos (0U) |
913 | #define CRC_IDR_IDR_Pos (0U) |
| 962 | #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ |
914 | #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ |
| 963 | #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ |
915 | #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ |
| 964 | 916 | ||
| 965 | /******************** Bit definition for CRC_CR register ********************/ |
917 | /******************** Bit definition for CRC_CR register ********************/ |
| 966 | #define CRC_CR_RESET_Pos (0U) |
918 | #define CRC_CR_RESET_Pos (0U) |
| 967 | #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */ |
919 | #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ |
| 968 | #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */ |
920 | #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */ |
| 969 | 921 | ||
| 970 | /******************************************************************************/ |
922 | /******************************************************************************/ |
| 971 | /* */ |
923 | /* */ |
| 972 | /* Power Control */ |
924 | /* Power Control */ |
| 973 | /* */ |
925 | /* */ |
| 974 | /******************************************************************************/ |
926 | /******************************************************************************/ |
| 975 | 927 | ||
| 976 | /******************** Bit definition for PWR_CR register ********************/ |
928 | /******************** Bit definition for PWR_CR register ********************/ |
| 977 | #define PWR_CR_LPDS_Pos (0U) |
929 | #define PWR_CR_LPDS_Pos (0U) |
| 978 | #define PWR_CR_LPDS_Msk (0x1U << PWR_CR_LPDS_Pos) /*!< 0x00000001 */ |
930 | #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos) /*!< 0x00000001 */ |
| 979 | #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */ |
931 | #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */ |
| 980 | #define PWR_CR_PDDS_Pos (1U) |
932 | #define PWR_CR_PDDS_Pos (1U) |
| 981 | #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ |
933 | #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ |
| 982 | #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ |
934 | #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ |
| 983 | #define PWR_CR_CWUF_Pos (2U) |
935 | #define PWR_CR_CWUF_Pos (2U) |
| 984 | #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ |
936 | #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ |
| 985 | #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ |
937 | #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ |
| 986 | #define PWR_CR_CSBF_Pos (3U) |
938 | #define PWR_CR_CSBF_Pos (3U) |
| 987 | #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ |
939 | #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ |
| 988 | #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ |
940 | #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ |
| 989 | #define PWR_CR_PVDE_Pos (4U) |
941 | #define PWR_CR_PVDE_Pos (4U) |
| 990 | #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ |
942 | #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ |
| 991 | #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ |
943 | #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ |
| 992 | 944 | ||
| 993 | #define PWR_CR_PLS_Pos (5U) |
945 | #define PWR_CR_PLS_Pos (5U) |
| 994 | #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ |
946 | #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ |
| 995 | #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ |
947 | #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ |
| 996 | #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */ |
948 | #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos) /*!< 0x00000020 */ |
| 997 | #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */ |
949 | #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos) /*!< 0x00000040 */ |
| 998 | #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */ |
950 | #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos) /*!< 0x00000080 */ |
| 999 | 951 | ||
| 1000 | /*!< PVD level configuration */ |
952 | /*!< PVD level configuration */ |
| 1001 | #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 2.2V */ |
953 | #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 2.2V */ |
| 1002 | #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 2.3V */ |
954 | #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 2.3V */ |
| 1003 | #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2.4V */ |
955 | #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2.4V */ |
| Line 1016... | Line 968... | ||
| 1016 | #define PWR_CR_PLS_2V7 PWR_CR_PLS_LEV5 |
968 | #define PWR_CR_PLS_2V7 PWR_CR_PLS_LEV5 |
| 1017 | #define PWR_CR_PLS_2V8 PWR_CR_PLS_LEV6 |
969 | #define PWR_CR_PLS_2V8 PWR_CR_PLS_LEV6 |
| 1018 | #define PWR_CR_PLS_2V9 PWR_CR_PLS_LEV7 |
970 | #define PWR_CR_PLS_2V9 PWR_CR_PLS_LEV7 |
| 1019 | 971 | ||
| 1020 | #define PWR_CR_DBP_Pos (8U) |
972 | #define PWR_CR_DBP_Pos (8U) |
| 1021 | #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */ |
973 | #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */ |
| 1022 | #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ |
974 | #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ |
| 1023 | 975 | ||
| 1024 | 976 | ||
| 1025 | /******************* Bit definition for PWR_CSR register ********************/ |
977 | /******************* Bit definition for PWR_CSR register ********************/ |
| 1026 | #define PWR_CSR_WUF_Pos (0U) |
978 | #define PWR_CSR_WUF_Pos (0U) |
| 1027 | #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ |
979 | #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ |
| 1028 | #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ |
980 | #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ |
| 1029 | #define PWR_CSR_SBF_Pos (1U) |
981 | #define PWR_CSR_SBF_Pos (1U) |
| 1030 | #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ |
982 | #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ |
| 1031 | #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ |
983 | #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ |
| 1032 | #define PWR_CSR_PVDO_Pos (2U) |
984 | #define PWR_CSR_PVDO_Pos (2U) |
| 1033 | #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ |
985 | #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ |
| 1034 | #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ |
986 | #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ |
| 1035 | #define PWR_CSR_EWUP_Pos (8U) |
987 | #define PWR_CSR_EWUP_Pos (8U) |
| 1036 | #define PWR_CSR_EWUP_Msk (0x1U << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */ |
988 | #define PWR_CSR_EWUP_Msk (0x1UL << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */ |
| 1037 | #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */ |
989 | #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */ |
| 1038 | 990 | ||
| 1039 | /******************************************************************************/ |
991 | /******************************************************************************/ |
| 1040 | /* */ |
992 | /* */ |
| 1041 | /* Backup registers */ |
993 | /* Backup registers */ |
| 1042 | /* */ |
994 | /* */ |
| 1043 | /******************************************************************************/ |
995 | /******************************************************************************/ |
| 1044 | 996 | ||
| 1045 | /******************* Bit definition for BKP_DR1 register ********************/ |
997 | /******************* Bit definition for BKP_DR1 register ********************/ |
| 1046 | #define BKP_DR1_D_Pos (0U) |
998 | #define BKP_DR1_D_Pos (0U) |
| 1047 | #define BKP_DR1_D_Msk (0xFFFFU << BKP_DR1_D_Pos) /*!< 0x0000FFFF */ |
999 | #define BKP_DR1_D_Msk (0xFFFFUL << BKP_DR1_D_Pos) /*!< 0x0000FFFF */ |
| 1048 | #define BKP_DR1_D BKP_DR1_D_Msk /*!< Backup data */ |
1000 | #define BKP_DR1_D BKP_DR1_D_Msk /*!< Backup data */ |
| 1049 | 1001 | ||
| 1050 | /******************* Bit definition for BKP_DR2 register ********************/ |
1002 | /******************* Bit definition for BKP_DR2 register ********************/ |
| 1051 | #define BKP_DR2_D_Pos (0U) |
1003 | #define BKP_DR2_D_Pos (0U) |
| 1052 | #define BKP_DR2_D_Msk (0xFFFFU << BKP_DR2_D_Pos) /*!< 0x0000FFFF */ |
1004 | #define BKP_DR2_D_Msk (0xFFFFUL << BKP_DR2_D_Pos) /*!< 0x0000FFFF */ |
| 1053 | #define BKP_DR2_D BKP_DR2_D_Msk /*!< Backup data */ |
1005 | #define BKP_DR2_D BKP_DR2_D_Msk /*!< Backup data */ |
| 1054 | 1006 | ||
| 1055 | /******************* Bit definition for BKP_DR3 register ********************/ |
1007 | /******************* Bit definition for BKP_DR3 register ********************/ |
| 1056 | #define BKP_DR3_D_Pos (0U) |
1008 | #define BKP_DR3_D_Pos (0U) |
| 1057 | #define BKP_DR3_D_Msk (0xFFFFU << BKP_DR3_D_Pos) /*!< 0x0000FFFF */ |
1009 | #define BKP_DR3_D_Msk (0xFFFFUL << BKP_DR3_D_Pos) /*!< 0x0000FFFF */ |
| 1058 | #define BKP_DR3_D BKP_DR3_D_Msk /*!< Backup data */ |
1010 | #define BKP_DR3_D BKP_DR3_D_Msk /*!< Backup data */ |
| 1059 | 1011 | ||
| 1060 | /******************* Bit definition for BKP_DR4 register ********************/ |
1012 | /******************* Bit definition for BKP_DR4 register ********************/ |
| 1061 | #define BKP_DR4_D_Pos (0U) |
1013 | #define BKP_DR4_D_Pos (0U) |
| 1062 | #define BKP_DR4_D_Msk (0xFFFFU << BKP_DR4_D_Pos) /*!< 0x0000FFFF */ |
1014 | #define BKP_DR4_D_Msk (0xFFFFUL << BKP_DR4_D_Pos) /*!< 0x0000FFFF */ |
| 1063 | #define BKP_DR4_D BKP_DR4_D_Msk /*!< Backup data */ |
1015 | #define BKP_DR4_D BKP_DR4_D_Msk /*!< Backup data */ |
| 1064 | 1016 | ||
| 1065 | /******************* Bit definition for BKP_DR5 register ********************/ |
1017 | /******************* Bit definition for BKP_DR5 register ********************/ |
| 1066 | #define BKP_DR5_D_Pos (0U) |
1018 | #define BKP_DR5_D_Pos (0U) |
| 1067 | #define BKP_DR5_D_Msk (0xFFFFU << BKP_DR5_D_Pos) /*!< 0x0000FFFF */ |
1019 | #define BKP_DR5_D_Msk (0xFFFFUL << BKP_DR5_D_Pos) /*!< 0x0000FFFF */ |
| 1068 | #define BKP_DR5_D BKP_DR5_D_Msk /*!< Backup data */ |
1020 | #define BKP_DR5_D BKP_DR5_D_Msk /*!< Backup data */ |
| 1069 | 1021 | ||
| 1070 | /******************* Bit definition for BKP_DR6 register ********************/ |
1022 | /******************* Bit definition for BKP_DR6 register ********************/ |
| 1071 | #define BKP_DR6_D_Pos (0U) |
1023 | #define BKP_DR6_D_Pos (0U) |
| 1072 | #define BKP_DR6_D_Msk (0xFFFFU << BKP_DR6_D_Pos) /*!< 0x0000FFFF */ |
1024 | #define BKP_DR6_D_Msk (0xFFFFUL << BKP_DR6_D_Pos) /*!< 0x0000FFFF */ |
| 1073 | #define BKP_DR6_D BKP_DR6_D_Msk /*!< Backup data */ |
1025 | #define BKP_DR6_D BKP_DR6_D_Msk /*!< Backup data */ |
| 1074 | 1026 | ||
| 1075 | /******************* Bit definition for BKP_DR7 register ********************/ |
1027 | /******************* Bit definition for BKP_DR7 register ********************/ |
| 1076 | #define BKP_DR7_D_Pos (0U) |
1028 | #define BKP_DR7_D_Pos (0U) |
| 1077 | #define BKP_DR7_D_Msk (0xFFFFU << BKP_DR7_D_Pos) /*!< 0x0000FFFF */ |
1029 | #define BKP_DR7_D_Msk (0xFFFFUL << BKP_DR7_D_Pos) /*!< 0x0000FFFF */ |
| 1078 | #define BKP_DR7_D BKP_DR7_D_Msk /*!< Backup data */ |
1030 | #define BKP_DR7_D BKP_DR7_D_Msk /*!< Backup data */ |
| 1079 | 1031 | ||
| 1080 | /******************* Bit definition for BKP_DR8 register ********************/ |
1032 | /******************* Bit definition for BKP_DR8 register ********************/ |
| 1081 | #define BKP_DR8_D_Pos (0U) |
1033 | #define BKP_DR8_D_Pos (0U) |
| 1082 | #define BKP_DR8_D_Msk (0xFFFFU << BKP_DR8_D_Pos) /*!< 0x0000FFFF */ |
1034 | #define BKP_DR8_D_Msk (0xFFFFUL << BKP_DR8_D_Pos) /*!< 0x0000FFFF */ |
| 1083 | #define BKP_DR8_D BKP_DR8_D_Msk /*!< Backup data */ |
1035 | #define BKP_DR8_D BKP_DR8_D_Msk /*!< Backup data */ |
| 1084 | 1036 | ||
| 1085 | /******************* Bit definition for BKP_DR9 register ********************/ |
1037 | /******************* Bit definition for BKP_DR9 register ********************/ |
| 1086 | #define BKP_DR9_D_Pos (0U) |
1038 | #define BKP_DR9_D_Pos (0U) |
| 1087 | #define BKP_DR9_D_Msk (0xFFFFU << BKP_DR9_D_Pos) /*!< 0x0000FFFF */ |
1039 | #define BKP_DR9_D_Msk (0xFFFFUL << BKP_DR9_D_Pos) /*!< 0x0000FFFF */ |
| 1088 | #define BKP_DR9_D BKP_DR9_D_Msk /*!< Backup data */ |
1040 | #define BKP_DR9_D BKP_DR9_D_Msk /*!< Backup data */ |
| 1089 | 1041 | ||
| 1090 | /******************* Bit definition for BKP_DR10 register *******************/ |
1042 | /******************* Bit definition for BKP_DR10 register *******************/ |
| 1091 | #define BKP_DR10_D_Pos (0U) |
1043 | #define BKP_DR10_D_Pos (0U) |
| 1092 | #define BKP_DR10_D_Msk (0xFFFFU << BKP_DR10_D_Pos) /*!< 0x0000FFFF */ |
1044 | #define BKP_DR10_D_Msk (0xFFFFUL << BKP_DR10_D_Pos) /*!< 0x0000FFFF */ |
| 1093 | #define BKP_DR10_D BKP_DR10_D_Msk /*!< Backup data */ |
1045 | #define BKP_DR10_D BKP_DR10_D_Msk /*!< Backup data */ |
| 1094 | 1046 | ||
| 1095 | /******************* Bit definition for BKP_DR11 register *******************/ |
1047 | /******************* Bit definition for BKP_DR11 register *******************/ |
| 1096 | #define BKP_DR11_D_Pos (0U) |
1048 | #define BKP_DR11_D_Pos (0U) |
| 1097 | #define BKP_DR11_D_Msk (0xFFFFU << BKP_DR11_D_Pos) /*!< 0x0000FFFF */ |
1049 | #define BKP_DR11_D_Msk (0xFFFFUL << BKP_DR11_D_Pos) /*!< 0x0000FFFF */ |
| 1098 | #define BKP_DR11_D BKP_DR11_D_Msk /*!< Backup data */ |
1050 | #define BKP_DR11_D BKP_DR11_D_Msk /*!< Backup data */ |
| 1099 | 1051 | ||
| 1100 | /******************* Bit definition for BKP_DR12 register *******************/ |
1052 | /******************* Bit definition for BKP_DR12 register *******************/ |
| 1101 | #define BKP_DR12_D_Pos (0U) |
1053 | #define BKP_DR12_D_Pos (0U) |
| 1102 | #define BKP_DR12_D_Msk (0xFFFFU << BKP_DR12_D_Pos) /*!< 0x0000FFFF */ |
1054 | #define BKP_DR12_D_Msk (0xFFFFUL << BKP_DR12_D_Pos) /*!< 0x0000FFFF */ |
| 1103 | #define BKP_DR12_D BKP_DR12_D_Msk /*!< Backup data */ |
1055 | #define BKP_DR12_D BKP_DR12_D_Msk /*!< Backup data */ |
| 1104 | 1056 | ||
| 1105 | /******************* Bit definition for BKP_DR13 register *******************/ |
1057 | /******************* Bit definition for BKP_DR13 register *******************/ |
| 1106 | #define BKP_DR13_D_Pos (0U) |
1058 | #define BKP_DR13_D_Pos (0U) |
| 1107 | #define BKP_DR13_D_Msk (0xFFFFU << BKP_DR13_D_Pos) /*!< 0x0000FFFF */ |
1059 | #define BKP_DR13_D_Msk (0xFFFFUL << BKP_DR13_D_Pos) /*!< 0x0000FFFF */ |
| 1108 | #define BKP_DR13_D BKP_DR13_D_Msk /*!< Backup data */ |
1060 | #define BKP_DR13_D BKP_DR13_D_Msk /*!< Backup data */ |
| 1109 | 1061 | ||
| 1110 | /******************* Bit definition for BKP_DR14 register *******************/ |
1062 | /******************* Bit definition for BKP_DR14 register *******************/ |
| 1111 | #define BKP_DR14_D_Pos (0U) |
1063 | #define BKP_DR14_D_Pos (0U) |
| 1112 | #define BKP_DR14_D_Msk (0xFFFFU << BKP_DR14_D_Pos) /*!< 0x0000FFFF */ |
1064 | #define BKP_DR14_D_Msk (0xFFFFUL << BKP_DR14_D_Pos) /*!< 0x0000FFFF */ |
| 1113 | #define BKP_DR14_D BKP_DR14_D_Msk /*!< Backup data */ |
1065 | #define BKP_DR14_D BKP_DR14_D_Msk /*!< Backup data */ |
| 1114 | 1066 | ||
| 1115 | /******************* Bit definition for BKP_DR15 register *******************/ |
1067 | /******************* Bit definition for BKP_DR15 register *******************/ |
| 1116 | #define BKP_DR15_D_Pos (0U) |
1068 | #define BKP_DR15_D_Pos (0U) |
| 1117 | #define BKP_DR15_D_Msk (0xFFFFU << BKP_DR15_D_Pos) /*!< 0x0000FFFF */ |
1069 | #define BKP_DR15_D_Msk (0xFFFFUL << BKP_DR15_D_Pos) /*!< 0x0000FFFF */ |
| 1118 | #define BKP_DR15_D BKP_DR15_D_Msk /*!< Backup data */ |
1070 | #define BKP_DR15_D BKP_DR15_D_Msk /*!< Backup data */ |
| 1119 | 1071 | ||
| 1120 | /******************* Bit definition for BKP_DR16 register *******************/ |
1072 | /******************* Bit definition for BKP_DR16 register *******************/ |
| 1121 | #define BKP_DR16_D_Pos (0U) |
1073 | #define BKP_DR16_D_Pos (0U) |
| 1122 | #define BKP_DR16_D_Msk (0xFFFFU << BKP_DR16_D_Pos) /*!< 0x0000FFFF */ |
1074 | #define BKP_DR16_D_Msk (0xFFFFUL << BKP_DR16_D_Pos) /*!< 0x0000FFFF */ |
| 1123 | #define BKP_DR16_D BKP_DR16_D_Msk /*!< Backup data */ |
1075 | #define BKP_DR16_D BKP_DR16_D_Msk /*!< Backup data */ |
| 1124 | 1076 | ||
| 1125 | /******************* Bit definition for BKP_DR17 register *******************/ |
1077 | /******************* Bit definition for BKP_DR17 register *******************/ |
| 1126 | #define BKP_DR17_D_Pos (0U) |
1078 | #define BKP_DR17_D_Pos (0U) |
| 1127 | #define BKP_DR17_D_Msk (0xFFFFU << BKP_DR17_D_Pos) /*!< 0x0000FFFF */ |
1079 | #define BKP_DR17_D_Msk (0xFFFFUL << BKP_DR17_D_Pos) /*!< 0x0000FFFF */ |
| 1128 | #define BKP_DR17_D BKP_DR17_D_Msk /*!< Backup data */ |
1080 | #define BKP_DR17_D BKP_DR17_D_Msk /*!< Backup data */ |
| 1129 | 1081 | ||
| 1130 | /****************** Bit definition for BKP_DR18 register ********************/ |
1082 | /****************** Bit definition for BKP_DR18 register ********************/ |
| 1131 | #define BKP_DR18_D_Pos (0U) |
1083 | #define BKP_DR18_D_Pos (0U) |
| 1132 | #define BKP_DR18_D_Msk (0xFFFFU << BKP_DR18_D_Pos) /*!< 0x0000FFFF */ |
1084 | #define BKP_DR18_D_Msk (0xFFFFUL << BKP_DR18_D_Pos) /*!< 0x0000FFFF */ |
| 1133 | #define BKP_DR18_D BKP_DR18_D_Msk /*!< Backup data */ |
1085 | #define BKP_DR18_D BKP_DR18_D_Msk /*!< Backup data */ |
| 1134 | 1086 | ||
| 1135 | /******************* Bit definition for BKP_DR19 register *******************/ |
1087 | /******************* Bit definition for BKP_DR19 register *******************/ |
| 1136 | #define BKP_DR19_D_Pos (0U) |
1088 | #define BKP_DR19_D_Pos (0U) |
| 1137 | #define BKP_DR19_D_Msk (0xFFFFU << BKP_DR19_D_Pos) /*!< 0x0000FFFF */ |
1089 | #define BKP_DR19_D_Msk (0xFFFFUL << BKP_DR19_D_Pos) /*!< 0x0000FFFF */ |
| 1138 | #define BKP_DR19_D BKP_DR19_D_Msk /*!< Backup data */ |
1090 | #define BKP_DR19_D BKP_DR19_D_Msk /*!< Backup data */ |
| 1139 | 1091 | ||
| 1140 | /******************* Bit definition for BKP_DR20 register *******************/ |
1092 | /******************* Bit definition for BKP_DR20 register *******************/ |
| 1141 | #define BKP_DR20_D_Pos (0U) |
1093 | #define BKP_DR20_D_Pos (0U) |
| 1142 | #define BKP_DR20_D_Msk (0xFFFFU << BKP_DR20_D_Pos) /*!< 0x0000FFFF */ |
1094 | #define BKP_DR20_D_Msk (0xFFFFUL << BKP_DR20_D_Pos) /*!< 0x0000FFFF */ |
| 1143 | #define BKP_DR20_D BKP_DR20_D_Msk /*!< Backup data */ |
1095 | #define BKP_DR20_D BKP_DR20_D_Msk /*!< Backup data */ |
| 1144 | 1096 | ||
| 1145 | /******************* Bit definition for BKP_DR21 register *******************/ |
1097 | /******************* Bit definition for BKP_DR21 register *******************/ |
| 1146 | #define BKP_DR21_D_Pos (0U) |
1098 | #define BKP_DR21_D_Pos (0U) |
| 1147 | #define BKP_DR21_D_Msk (0xFFFFU << BKP_DR21_D_Pos) /*!< 0x0000FFFF */ |
1099 | #define BKP_DR21_D_Msk (0xFFFFUL << BKP_DR21_D_Pos) /*!< 0x0000FFFF */ |
| 1148 | #define BKP_DR21_D BKP_DR21_D_Msk /*!< Backup data */ |
1100 | #define BKP_DR21_D BKP_DR21_D_Msk /*!< Backup data */ |
| 1149 | 1101 | ||
| 1150 | /******************* Bit definition for BKP_DR22 register *******************/ |
1102 | /******************* Bit definition for BKP_DR22 register *******************/ |
| 1151 | #define BKP_DR22_D_Pos (0U) |
1103 | #define BKP_DR22_D_Pos (0U) |
| 1152 | #define BKP_DR22_D_Msk (0xFFFFU << BKP_DR22_D_Pos) /*!< 0x0000FFFF */ |
1104 | #define BKP_DR22_D_Msk (0xFFFFUL << BKP_DR22_D_Pos) /*!< 0x0000FFFF */ |
| 1153 | #define BKP_DR22_D BKP_DR22_D_Msk /*!< Backup data */ |
1105 | #define BKP_DR22_D BKP_DR22_D_Msk /*!< Backup data */ |
| 1154 | 1106 | ||
| 1155 | /******************* Bit definition for BKP_DR23 register *******************/ |
1107 | /******************* Bit definition for BKP_DR23 register *******************/ |
| 1156 | #define BKP_DR23_D_Pos (0U) |
1108 | #define BKP_DR23_D_Pos (0U) |
| 1157 | #define BKP_DR23_D_Msk (0xFFFFU << BKP_DR23_D_Pos) /*!< 0x0000FFFF */ |
1109 | #define BKP_DR23_D_Msk (0xFFFFUL << BKP_DR23_D_Pos) /*!< 0x0000FFFF */ |
| 1158 | #define BKP_DR23_D BKP_DR23_D_Msk /*!< Backup data */ |
1110 | #define BKP_DR23_D BKP_DR23_D_Msk /*!< Backup data */ |
| 1159 | 1111 | ||
| 1160 | /******************* Bit definition for BKP_DR24 register *******************/ |
1112 | /******************* Bit definition for BKP_DR24 register *******************/ |
| 1161 | #define BKP_DR24_D_Pos (0U) |
1113 | #define BKP_DR24_D_Pos (0U) |
| 1162 | #define BKP_DR24_D_Msk (0xFFFFU << BKP_DR24_D_Pos) /*!< 0x0000FFFF */ |
1114 | #define BKP_DR24_D_Msk (0xFFFFUL << BKP_DR24_D_Pos) /*!< 0x0000FFFF */ |
| 1163 | #define BKP_DR24_D BKP_DR24_D_Msk /*!< Backup data */ |
1115 | #define BKP_DR24_D BKP_DR24_D_Msk /*!< Backup data */ |
| 1164 | 1116 | ||
| 1165 | /******************* Bit definition for BKP_DR25 register *******************/ |
1117 | /******************* Bit definition for BKP_DR25 register *******************/ |
| 1166 | #define BKP_DR25_D_Pos (0U) |
1118 | #define BKP_DR25_D_Pos (0U) |
| 1167 | #define BKP_DR25_D_Msk (0xFFFFU << BKP_DR25_D_Pos) /*!< 0x0000FFFF */ |
1119 | #define BKP_DR25_D_Msk (0xFFFFUL << BKP_DR25_D_Pos) /*!< 0x0000FFFF */ |
| 1168 | #define BKP_DR25_D BKP_DR25_D_Msk /*!< Backup data */ |
1120 | #define BKP_DR25_D BKP_DR25_D_Msk /*!< Backup data */ |
| 1169 | 1121 | ||
| 1170 | /******************* Bit definition for BKP_DR26 register *******************/ |
1122 | /******************* Bit definition for BKP_DR26 register *******************/ |
| 1171 | #define BKP_DR26_D_Pos (0U) |
1123 | #define BKP_DR26_D_Pos (0U) |
| 1172 | #define BKP_DR26_D_Msk (0xFFFFU << BKP_DR26_D_Pos) /*!< 0x0000FFFF */ |
1124 | #define BKP_DR26_D_Msk (0xFFFFUL << BKP_DR26_D_Pos) /*!< 0x0000FFFF */ |
| 1173 | #define BKP_DR26_D BKP_DR26_D_Msk /*!< Backup data */ |
1125 | #define BKP_DR26_D BKP_DR26_D_Msk /*!< Backup data */ |
| 1174 | 1126 | ||
| 1175 | /******************* Bit definition for BKP_DR27 register *******************/ |
1127 | /******************* Bit definition for BKP_DR27 register *******************/ |
| 1176 | #define BKP_DR27_D_Pos (0U) |
1128 | #define BKP_DR27_D_Pos (0U) |
| 1177 | #define BKP_DR27_D_Msk (0xFFFFU << BKP_DR27_D_Pos) /*!< 0x0000FFFF */ |
1129 | #define BKP_DR27_D_Msk (0xFFFFUL << BKP_DR27_D_Pos) /*!< 0x0000FFFF */ |
| 1178 | #define BKP_DR27_D BKP_DR27_D_Msk /*!< Backup data */ |
1130 | #define BKP_DR27_D BKP_DR27_D_Msk /*!< Backup data */ |
| 1179 | 1131 | ||
| 1180 | /******************* Bit definition for BKP_DR28 register *******************/ |
1132 | /******************* Bit definition for BKP_DR28 register *******************/ |
| 1181 | #define BKP_DR28_D_Pos (0U) |
1133 | #define BKP_DR28_D_Pos (0U) |
| 1182 | #define BKP_DR28_D_Msk (0xFFFFU << BKP_DR28_D_Pos) /*!< 0x0000FFFF */ |
1134 | #define BKP_DR28_D_Msk (0xFFFFUL << BKP_DR28_D_Pos) /*!< 0x0000FFFF */ |
| 1183 | #define BKP_DR28_D BKP_DR28_D_Msk /*!< Backup data */ |
1135 | #define BKP_DR28_D BKP_DR28_D_Msk /*!< Backup data */ |
| 1184 | 1136 | ||
| 1185 | /******************* Bit definition for BKP_DR29 register *******************/ |
1137 | /******************* Bit definition for BKP_DR29 register *******************/ |
| 1186 | #define BKP_DR29_D_Pos (0U) |
1138 | #define BKP_DR29_D_Pos (0U) |
| 1187 | #define BKP_DR29_D_Msk (0xFFFFU << BKP_DR29_D_Pos) /*!< 0x0000FFFF */ |
1139 | #define BKP_DR29_D_Msk (0xFFFFUL << BKP_DR29_D_Pos) /*!< 0x0000FFFF */ |
| 1188 | #define BKP_DR29_D BKP_DR29_D_Msk /*!< Backup data */ |
1140 | #define BKP_DR29_D BKP_DR29_D_Msk /*!< Backup data */ |
| 1189 | 1141 | ||
| 1190 | /******************* Bit definition for BKP_DR30 register *******************/ |
1142 | /******************* Bit definition for BKP_DR30 register *******************/ |
| 1191 | #define BKP_DR30_D_Pos (0U) |
1143 | #define BKP_DR30_D_Pos (0U) |
| 1192 | #define BKP_DR30_D_Msk (0xFFFFU << BKP_DR30_D_Pos) /*!< 0x0000FFFF */ |
1144 | #define BKP_DR30_D_Msk (0xFFFFUL << BKP_DR30_D_Pos) /*!< 0x0000FFFF */ |
| 1193 | #define BKP_DR30_D BKP_DR30_D_Msk /*!< Backup data */ |
1145 | #define BKP_DR30_D BKP_DR30_D_Msk /*!< Backup data */ |
| 1194 | 1146 | ||
| 1195 | /******************* Bit definition for BKP_DR31 register *******************/ |
1147 | /******************* Bit definition for BKP_DR31 register *******************/ |
| 1196 | #define BKP_DR31_D_Pos (0U) |
1148 | #define BKP_DR31_D_Pos (0U) |
| 1197 | #define BKP_DR31_D_Msk (0xFFFFU << BKP_DR31_D_Pos) /*!< 0x0000FFFF */ |
1149 | #define BKP_DR31_D_Msk (0xFFFFUL << BKP_DR31_D_Pos) /*!< 0x0000FFFF */ |
| 1198 | #define BKP_DR31_D BKP_DR31_D_Msk /*!< Backup data */ |
1150 | #define BKP_DR31_D BKP_DR31_D_Msk /*!< Backup data */ |
| 1199 | 1151 | ||
| 1200 | /******************* Bit definition for BKP_DR32 register *******************/ |
1152 | /******************* Bit definition for BKP_DR32 register *******************/ |
| 1201 | #define BKP_DR32_D_Pos (0U) |
1153 | #define BKP_DR32_D_Pos (0U) |
| 1202 | #define BKP_DR32_D_Msk (0xFFFFU << BKP_DR32_D_Pos) /*!< 0x0000FFFF */ |
1154 | #define BKP_DR32_D_Msk (0xFFFFUL << BKP_DR32_D_Pos) /*!< 0x0000FFFF */ |
| 1203 | #define BKP_DR32_D BKP_DR32_D_Msk /*!< Backup data */ |
1155 | #define BKP_DR32_D BKP_DR32_D_Msk /*!< Backup data */ |
| 1204 | 1156 | ||
| 1205 | /******************* Bit definition for BKP_DR33 register *******************/ |
1157 | /******************* Bit definition for BKP_DR33 register *******************/ |
| 1206 | #define BKP_DR33_D_Pos (0U) |
1158 | #define BKP_DR33_D_Pos (0U) |
| 1207 | #define BKP_DR33_D_Msk (0xFFFFU << BKP_DR33_D_Pos) /*!< 0x0000FFFF */ |
1159 | #define BKP_DR33_D_Msk (0xFFFFUL << BKP_DR33_D_Pos) /*!< 0x0000FFFF */ |
| 1208 | #define BKP_DR33_D BKP_DR33_D_Msk /*!< Backup data */ |
1160 | #define BKP_DR33_D BKP_DR33_D_Msk /*!< Backup data */ |
| 1209 | 1161 | ||
| 1210 | /******************* Bit definition for BKP_DR34 register *******************/ |
1162 | /******************* Bit definition for BKP_DR34 register *******************/ |
| 1211 | #define BKP_DR34_D_Pos (0U) |
1163 | #define BKP_DR34_D_Pos (0U) |
| 1212 | #define BKP_DR34_D_Msk (0xFFFFU << BKP_DR34_D_Pos) /*!< 0x0000FFFF */ |
1164 | #define BKP_DR34_D_Msk (0xFFFFUL << BKP_DR34_D_Pos) /*!< 0x0000FFFF */ |
| 1213 | #define BKP_DR34_D BKP_DR34_D_Msk /*!< Backup data */ |
1165 | #define BKP_DR34_D BKP_DR34_D_Msk /*!< Backup data */ |
| 1214 | 1166 | ||
| 1215 | /******************* Bit definition for BKP_DR35 register *******************/ |
1167 | /******************* Bit definition for BKP_DR35 register *******************/ |
| 1216 | #define BKP_DR35_D_Pos (0U) |
1168 | #define BKP_DR35_D_Pos (0U) |
| 1217 | #define BKP_DR35_D_Msk (0xFFFFU << BKP_DR35_D_Pos) /*!< 0x0000FFFF */ |
1169 | #define BKP_DR35_D_Msk (0xFFFFUL << BKP_DR35_D_Pos) /*!< 0x0000FFFF */ |
| 1218 | #define BKP_DR35_D BKP_DR35_D_Msk /*!< Backup data */ |
1170 | #define BKP_DR35_D BKP_DR35_D_Msk /*!< Backup data */ |
| 1219 | 1171 | ||
| 1220 | /******************* Bit definition for BKP_DR36 register *******************/ |
1172 | /******************* Bit definition for BKP_DR36 register *******************/ |
| 1221 | #define BKP_DR36_D_Pos (0U) |
1173 | #define BKP_DR36_D_Pos (0U) |
| 1222 | #define BKP_DR36_D_Msk (0xFFFFU << BKP_DR36_D_Pos) /*!< 0x0000FFFF */ |
1174 | #define BKP_DR36_D_Msk (0xFFFFUL << BKP_DR36_D_Pos) /*!< 0x0000FFFF */ |
| 1223 | #define BKP_DR36_D BKP_DR36_D_Msk /*!< Backup data */ |
1175 | #define BKP_DR36_D BKP_DR36_D_Msk /*!< Backup data */ |
| 1224 | 1176 | ||
| 1225 | /******************* Bit definition for BKP_DR37 register *******************/ |
1177 | /******************* Bit definition for BKP_DR37 register *******************/ |
| 1226 | #define BKP_DR37_D_Pos (0U) |
1178 | #define BKP_DR37_D_Pos (0U) |
| 1227 | #define BKP_DR37_D_Msk (0xFFFFU << BKP_DR37_D_Pos) /*!< 0x0000FFFF */ |
1179 | #define BKP_DR37_D_Msk (0xFFFFUL << BKP_DR37_D_Pos) /*!< 0x0000FFFF */ |
| 1228 | #define BKP_DR37_D BKP_DR37_D_Msk /*!< Backup data */ |
1180 | #define BKP_DR37_D BKP_DR37_D_Msk /*!< Backup data */ |
| 1229 | 1181 | ||
| 1230 | /******************* Bit definition for BKP_DR38 register *******************/ |
1182 | /******************* Bit definition for BKP_DR38 register *******************/ |
| 1231 | #define BKP_DR38_D_Pos (0U) |
1183 | #define BKP_DR38_D_Pos (0U) |
| 1232 | #define BKP_DR38_D_Msk (0xFFFFU << BKP_DR38_D_Pos) /*!< 0x0000FFFF */ |
1184 | #define BKP_DR38_D_Msk (0xFFFFUL << BKP_DR38_D_Pos) /*!< 0x0000FFFF */ |
| 1233 | #define BKP_DR38_D BKP_DR38_D_Msk /*!< Backup data */ |
1185 | #define BKP_DR38_D BKP_DR38_D_Msk /*!< Backup data */ |
| 1234 | 1186 | ||
| 1235 | /******************* Bit definition for BKP_DR39 register *******************/ |
1187 | /******************* Bit definition for BKP_DR39 register *******************/ |
| 1236 | #define BKP_DR39_D_Pos (0U) |
1188 | #define BKP_DR39_D_Pos (0U) |
| 1237 | #define BKP_DR39_D_Msk (0xFFFFU << BKP_DR39_D_Pos) /*!< 0x0000FFFF */ |
1189 | #define BKP_DR39_D_Msk (0xFFFFUL << BKP_DR39_D_Pos) /*!< 0x0000FFFF */ |
| 1238 | #define BKP_DR39_D BKP_DR39_D_Msk /*!< Backup data */ |
1190 | #define BKP_DR39_D BKP_DR39_D_Msk /*!< Backup data */ |
| 1239 | 1191 | ||
| 1240 | /******************* Bit definition for BKP_DR40 register *******************/ |
1192 | /******************* Bit definition for BKP_DR40 register *******************/ |
| 1241 | #define BKP_DR40_D_Pos (0U) |
1193 | #define BKP_DR40_D_Pos (0U) |
| 1242 | #define BKP_DR40_D_Msk (0xFFFFU << BKP_DR40_D_Pos) /*!< 0x0000FFFF */ |
1194 | #define BKP_DR40_D_Msk (0xFFFFUL << BKP_DR40_D_Pos) /*!< 0x0000FFFF */ |
| 1243 | #define BKP_DR40_D BKP_DR40_D_Msk /*!< Backup data */ |
1195 | #define BKP_DR40_D BKP_DR40_D_Msk /*!< Backup data */ |
| 1244 | 1196 | ||
| 1245 | /******************* Bit definition for BKP_DR41 register *******************/ |
1197 | /******************* Bit definition for BKP_DR41 register *******************/ |
| 1246 | #define BKP_DR41_D_Pos (0U) |
1198 | #define BKP_DR41_D_Pos (0U) |
| 1247 | #define BKP_DR41_D_Msk (0xFFFFU << BKP_DR41_D_Pos) /*!< 0x0000FFFF */ |
1199 | #define BKP_DR41_D_Msk (0xFFFFUL << BKP_DR41_D_Pos) /*!< 0x0000FFFF */ |
| 1248 | #define BKP_DR41_D BKP_DR41_D_Msk /*!< Backup data */ |
1200 | #define BKP_DR41_D BKP_DR41_D_Msk /*!< Backup data */ |
| 1249 | 1201 | ||
| 1250 | /******************* Bit definition for BKP_DR42 register *******************/ |
1202 | /******************* Bit definition for BKP_DR42 register *******************/ |
| 1251 | #define BKP_DR42_D_Pos (0U) |
1203 | #define BKP_DR42_D_Pos (0U) |
| 1252 | #define BKP_DR42_D_Msk (0xFFFFU << BKP_DR42_D_Pos) /*!< 0x0000FFFF */ |
1204 | #define BKP_DR42_D_Msk (0xFFFFUL << BKP_DR42_D_Pos) /*!< 0x0000FFFF */ |
| 1253 | #define BKP_DR42_D BKP_DR42_D_Msk /*!< Backup data */ |
1205 | #define BKP_DR42_D BKP_DR42_D_Msk /*!< Backup data */ |
| 1254 | 1206 | ||
| 1255 | #define RTC_BKP_NUMBER 42 |
1207 | #define RTC_BKP_NUMBER 42 |
| 1256 | 1208 | ||
| 1257 | /****************** Bit definition for BKP_RTCCR register *******************/ |
1209 | /****************** Bit definition for BKP_RTCCR register *******************/ |
| 1258 | #define BKP_RTCCR_CAL_Pos (0U) |
1210 | #define BKP_RTCCR_CAL_Pos (0U) |
| 1259 | #define BKP_RTCCR_CAL_Msk (0x7FU << BKP_RTCCR_CAL_Pos) /*!< 0x0000007F */ |
1211 | #define BKP_RTCCR_CAL_Msk (0x7FUL << BKP_RTCCR_CAL_Pos) /*!< 0x0000007F */ |
| 1260 | #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk /*!< Calibration value */ |
1212 | #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk /*!< Calibration value */ |
| 1261 | #define BKP_RTCCR_CCO_Pos (7U) |
1213 | #define BKP_RTCCR_CCO_Pos (7U) |
| 1262 | #define BKP_RTCCR_CCO_Msk (0x1U << BKP_RTCCR_CCO_Pos) /*!< 0x00000080 */ |
1214 | #define BKP_RTCCR_CCO_Msk (0x1UL << BKP_RTCCR_CCO_Pos) /*!< 0x00000080 */ |
| 1263 | #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk /*!< Calibration Clock Output */ |
1215 | #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk /*!< Calibration Clock Output */ |
| 1264 | #define BKP_RTCCR_ASOE_Pos (8U) |
1216 | #define BKP_RTCCR_ASOE_Pos (8U) |
| 1265 | #define BKP_RTCCR_ASOE_Msk (0x1U << BKP_RTCCR_ASOE_Pos) /*!< 0x00000100 */ |
1217 | #define BKP_RTCCR_ASOE_Msk (0x1UL << BKP_RTCCR_ASOE_Pos) /*!< 0x00000100 */ |
| 1266 | #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk /*!< Alarm or Second Output Enable */ |
1218 | #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk /*!< Alarm or Second Output Enable */ |
| 1267 | #define BKP_RTCCR_ASOS_Pos (9U) |
1219 | #define BKP_RTCCR_ASOS_Pos (9U) |
| 1268 | #define BKP_RTCCR_ASOS_Msk (0x1U << BKP_RTCCR_ASOS_Pos) /*!< 0x00000200 */ |
1220 | #define BKP_RTCCR_ASOS_Msk (0x1UL << BKP_RTCCR_ASOS_Pos) /*!< 0x00000200 */ |
| 1269 | #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk /*!< Alarm or Second Output Selection */ |
1221 | #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk /*!< Alarm or Second Output Selection */ |
| 1270 | 1222 | ||
| 1271 | /******************** Bit definition for BKP_CR register ********************/ |
1223 | /******************** Bit definition for BKP_CR register ********************/ |
| 1272 | #define BKP_CR_TPE_Pos (0U) |
1224 | #define BKP_CR_TPE_Pos (0U) |
| 1273 | #define BKP_CR_TPE_Msk (0x1U << BKP_CR_TPE_Pos) /*!< 0x00000001 */ |
1225 | #define BKP_CR_TPE_Msk (0x1UL << BKP_CR_TPE_Pos) /*!< 0x00000001 */ |
| 1274 | #define BKP_CR_TPE BKP_CR_TPE_Msk /*!< TAMPER pin enable */ |
1226 | #define BKP_CR_TPE BKP_CR_TPE_Msk /*!< TAMPER pin enable */ |
| 1275 | #define BKP_CR_TPAL_Pos (1U) |
1227 | #define BKP_CR_TPAL_Pos (1U) |
| 1276 | #define BKP_CR_TPAL_Msk (0x1U << BKP_CR_TPAL_Pos) /*!< 0x00000002 */ |
1228 | #define BKP_CR_TPAL_Msk (0x1UL << BKP_CR_TPAL_Pos) /*!< 0x00000002 */ |
| 1277 | #define BKP_CR_TPAL BKP_CR_TPAL_Msk /*!< TAMPER pin active level */ |
1229 | #define BKP_CR_TPAL BKP_CR_TPAL_Msk /*!< TAMPER pin active level */ |
| 1278 | 1230 | ||
| 1279 | /******************* Bit definition for BKP_CSR register ********************/ |
1231 | /******************* Bit definition for BKP_CSR register ********************/ |
| 1280 | #define BKP_CSR_CTE_Pos (0U) |
1232 | #define BKP_CSR_CTE_Pos (0U) |
| 1281 | #define BKP_CSR_CTE_Msk (0x1U << BKP_CSR_CTE_Pos) /*!< 0x00000001 */ |
1233 | #define BKP_CSR_CTE_Msk (0x1UL << BKP_CSR_CTE_Pos) /*!< 0x00000001 */ |
| 1282 | #define BKP_CSR_CTE BKP_CSR_CTE_Msk /*!< Clear Tamper event */ |
1234 | #define BKP_CSR_CTE BKP_CSR_CTE_Msk /*!< Clear Tamper event */ |
| 1283 | #define BKP_CSR_CTI_Pos (1U) |
1235 | #define BKP_CSR_CTI_Pos (1U) |
| 1284 | #define BKP_CSR_CTI_Msk (0x1U << BKP_CSR_CTI_Pos) /*!< 0x00000002 */ |
1236 | #define BKP_CSR_CTI_Msk (0x1UL << BKP_CSR_CTI_Pos) /*!< 0x00000002 */ |
| 1285 | #define BKP_CSR_CTI BKP_CSR_CTI_Msk /*!< Clear Tamper Interrupt */ |
1237 | #define BKP_CSR_CTI BKP_CSR_CTI_Msk /*!< Clear Tamper Interrupt */ |
| 1286 | #define BKP_CSR_TPIE_Pos (2U) |
1238 | #define BKP_CSR_TPIE_Pos (2U) |
| 1287 | #define BKP_CSR_TPIE_Msk (0x1U << BKP_CSR_TPIE_Pos) /*!< 0x00000004 */ |
1239 | #define BKP_CSR_TPIE_Msk (0x1UL << BKP_CSR_TPIE_Pos) /*!< 0x00000004 */ |
| 1288 | #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk /*!< TAMPER Pin interrupt enable */ |
1240 | #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk /*!< TAMPER Pin interrupt enable */ |
| 1289 | #define BKP_CSR_TEF_Pos (8U) |
1241 | #define BKP_CSR_TEF_Pos (8U) |
| 1290 | #define BKP_CSR_TEF_Msk (0x1U << BKP_CSR_TEF_Pos) /*!< 0x00000100 */ |
1242 | #define BKP_CSR_TEF_Msk (0x1UL << BKP_CSR_TEF_Pos) /*!< 0x00000100 */ |
| 1291 | #define BKP_CSR_TEF BKP_CSR_TEF_Msk /*!< Tamper Event Flag */ |
1243 | #define BKP_CSR_TEF BKP_CSR_TEF_Msk /*!< Tamper Event Flag */ |
| 1292 | #define BKP_CSR_TIF_Pos (9U) |
1244 | #define BKP_CSR_TIF_Pos (9U) |
| 1293 | #define BKP_CSR_TIF_Msk (0x1U << BKP_CSR_TIF_Pos) /*!< 0x00000200 */ |
1245 | #define BKP_CSR_TIF_Msk (0x1UL << BKP_CSR_TIF_Pos) /*!< 0x00000200 */ |
| 1294 | #define BKP_CSR_TIF BKP_CSR_TIF_Msk /*!< Tamper Interrupt Flag */ |
1246 | #define BKP_CSR_TIF BKP_CSR_TIF_Msk /*!< Tamper Interrupt Flag */ |
| 1295 | 1247 | ||
| 1296 | /******************************************************************************/ |
1248 | /******************************************************************************/ |
| 1297 | /* */ |
1249 | /* */ |
| 1298 | /* Reset and Clock Control */ |
1250 | /* Reset and Clock Control */ |
| 1299 | /* */ |
1251 | /* */ |
| 1300 | /******************************************************************************/ |
1252 | /******************************************************************************/ |
| - | 1253 | /* |
|
| - | 1254 | * @brief Specific device feature definitions (not present on all devices in the STM32F1 serie) |
|
| - | 1255 | */ |
|
| - | 1256 | #define RCC_PLL2_SUPPORT /*!< Support PLL2 */ |
|
| - | 1257 | #define RCC_PLLI2S_SUPPORT |
|
| 1301 | 1258 | ||
| 1302 | /******************** Bit definition for RCC_CR register ********************/ |
1259 | /******************** Bit definition for RCC_CR register ********************/ |
| 1303 | #define RCC_CR_HSION_Pos (0U) |
1260 | #define RCC_CR_HSION_Pos (0U) |
| 1304 | #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */ |
1261 | #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ |
| 1305 | #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ |
1262 | #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ |
| 1306 | #define RCC_CR_HSIRDY_Pos (1U) |
1263 | #define RCC_CR_HSIRDY_Pos (1U) |
| 1307 | #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ |
1264 | #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ |
| 1308 | #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ |
1265 | #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ |
| 1309 | #define RCC_CR_HSITRIM_Pos (3U) |
1266 | #define RCC_CR_HSITRIM_Pos (3U) |
| 1310 | #define RCC_CR_HSITRIM_Msk (0x1FU << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */ |
1267 | #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */ |
| 1311 | #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ |
1268 | #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ |
| 1312 | #define RCC_CR_HSICAL_Pos (8U) |
1269 | #define RCC_CR_HSICAL_Pos (8U) |
| 1313 | #define RCC_CR_HSICAL_Msk (0xFFU << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */ |
1270 | #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */ |
| 1314 | #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ |
1271 | #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ |
| 1315 | #define RCC_CR_HSEON_Pos (16U) |
1272 | #define RCC_CR_HSEON_Pos (16U) |
| 1316 | #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ |
1273 | #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ |
| 1317 | #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ |
1274 | #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ |
| 1318 | #define RCC_CR_HSERDY_Pos (17U) |
1275 | #define RCC_CR_HSERDY_Pos (17U) |
| 1319 | #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ |
1276 | #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ |
| 1320 | #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ |
1277 | #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ |
| 1321 | #define RCC_CR_HSEBYP_Pos (18U) |
1278 | #define RCC_CR_HSEBYP_Pos (18U) |
| 1322 | #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ |
1279 | #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ |
| 1323 | #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ |
1280 | #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ |
| 1324 | #define RCC_CR_CSSON_Pos (19U) |
1281 | #define RCC_CR_CSSON_Pos (19U) |
| 1325 | #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ |
1282 | #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ |
| 1326 | #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */ |
1283 | #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */ |
| 1327 | #define RCC_CR_PLLON_Pos (24U) |
1284 | #define RCC_CR_PLLON_Pos (24U) |
| 1328 | #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ |
1285 | #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ |
| 1329 | #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ |
1286 | #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ |
| 1330 | #define RCC_CR_PLLRDY_Pos (25U) |
1287 | #define RCC_CR_PLLRDY_Pos (25U) |
| 1331 | #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ |
1288 | #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ |
| 1332 | #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ |
1289 | #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ |
| 1333 | 1290 | ||
| 1334 | /* |
- | |
| 1335 | * @brief Specific device feature definitions (not present on all devices in the STM32F1 serie) |
- | |
| 1336 | */ |
- | |
| 1337 | #define RCC_PLL2_SUPPORT /*!< Support PLL2 */ |
- | |
| 1338 | - | ||
| 1339 | #define RCC_CR_PLL2ON_Pos (26U) |
1291 | #define RCC_CR_PLL2ON_Pos (26U) |
| 1340 | #define RCC_CR_PLL2ON_Msk (0x1U << RCC_CR_PLL2ON_Pos) /*!< 0x04000000 */ |
1292 | #define RCC_CR_PLL2ON_Msk (0x1UL << RCC_CR_PLL2ON_Pos) /*!< 0x04000000 */ |
| 1341 | #define RCC_CR_PLL2ON RCC_CR_PLL2ON_Msk /*!< PLL2 enable */ |
1293 | #define RCC_CR_PLL2ON RCC_CR_PLL2ON_Msk /*!< PLL2 enable */ |
| 1342 | #define RCC_CR_PLL2RDY_Pos (27U) |
1294 | #define RCC_CR_PLL2RDY_Pos (27U) |
| 1343 | #define RCC_CR_PLL2RDY_Msk (0x1U << RCC_CR_PLL2RDY_Pos) /*!< 0x08000000 */ |
1295 | #define RCC_CR_PLL2RDY_Msk (0x1UL << RCC_CR_PLL2RDY_Pos) /*!< 0x08000000 */ |
| 1344 | #define RCC_CR_PLL2RDY RCC_CR_PLL2RDY_Msk /*!< PLL2 clock ready flag */ |
1296 | #define RCC_CR_PLL2RDY RCC_CR_PLL2RDY_Msk /*!< PLL2 clock ready flag */ |
| 1345 | 1297 | ||
| 1346 | /* |
- | |
| 1347 | * @brief Specific device feature definitions (not present on all devices in the STM32F1 serie) |
- | |
| 1348 | */ |
- | |
| 1349 | #define RCC_PLLI2S_SUPPORT /*!< Support PLL3 (PLLI2S)*/ |
- | |
| 1350 | - | ||
| 1351 | #define RCC_CR_PLL3ON_Pos (28U) |
1298 | #define RCC_CR_PLL3ON_Pos (28U) |
| 1352 | #define RCC_CR_PLL3ON_Msk (0x1U << RCC_CR_PLL3ON_Pos) /*!< 0x10000000 */ |
1299 | #define RCC_CR_PLL3ON_Msk (0x1UL << RCC_CR_PLL3ON_Pos) /*!< 0x10000000 */ |
| 1353 | #define RCC_CR_PLL3ON RCC_CR_PLL3ON_Msk /*!< PLL3 enable */ |
1300 | #define RCC_CR_PLL3ON RCC_CR_PLL3ON_Msk /*!< PLL3 enable */ |
| 1354 | #define RCC_CR_PLL3RDY_Pos (29U) |
1301 | #define RCC_CR_PLL3RDY_Pos (29U) |
| 1355 | #define RCC_CR_PLL3RDY_Msk (0x1U << RCC_CR_PLL3RDY_Pos) /*!< 0x20000000 */ |
1302 | #define RCC_CR_PLL3RDY_Msk (0x1UL << RCC_CR_PLL3RDY_Pos) /*!< 0x20000000 */ |
| 1356 | #define RCC_CR_PLL3RDY RCC_CR_PLL3RDY_Msk /*!< PLL3 clock ready flag */ |
1303 | #define RCC_CR_PLL3RDY RCC_CR_PLL3RDY_Msk /*!< PLL3 clock ready flag */ |
| 1357 | 1304 | ||
| 1358 | /******************* Bit definition for RCC_CFGR register *******************/ |
1305 | /******************* Bit definition for RCC_CFGR register *******************/ |
| 1359 | /*!< SW configuration */ |
1306 | /*!< SW configuration */ |
| 1360 | #define RCC_CFGR_SW_Pos (0U) |
1307 | #define RCC_CFGR_SW_Pos (0U) |
| 1361 | #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ |
1308 | #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ |
| 1362 | #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ |
1309 | #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ |
| 1363 | #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ |
1310 | #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ |
| 1364 | #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ |
1311 | #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ |
| 1365 | 1312 | ||
| 1366 | #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */ |
1313 | #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */ |
| 1367 | #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */ |
1314 | #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */ |
| 1368 | #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */ |
1315 | #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */ |
| 1369 | 1316 | ||
| 1370 | /*!< SWS configuration */ |
1317 | /*!< SWS configuration */ |
| 1371 | #define RCC_CFGR_SWS_Pos (2U) |
1318 | #define RCC_CFGR_SWS_Pos (2U) |
| 1372 | #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ |
1319 | #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ |
| 1373 | #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ |
1320 | #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ |
| 1374 | #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ |
1321 | #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ |
| 1375 | #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ |
1322 | #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ |
| 1376 | 1323 | ||
| 1377 | #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */ |
1324 | #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */ |
| 1378 | #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */ |
1325 | #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */ |
| 1379 | #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */ |
1326 | #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */ |
| 1380 | 1327 | ||
| 1381 | /*!< HPRE configuration */ |
1328 | /*!< HPRE configuration */ |
| 1382 | #define RCC_CFGR_HPRE_Pos (4U) |
1329 | #define RCC_CFGR_HPRE_Pos (4U) |
| 1383 | #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ |
1330 | #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ |
| 1384 | #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ |
1331 | #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ |
| 1385 | #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ |
1332 | #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ |
| 1386 | #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ |
1333 | #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ |
| 1387 | #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ |
1334 | #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ |
| 1388 | #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ |
1335 | #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ |
| 1389 | 1336 | ||
| 1390 | #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */ |
1337 | #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */ |
| 1391 | #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */ |
1338 | #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */ |
| 1392 | #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */ |
1339 | #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */ |
| 1393 | #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */ |
1340 | #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */ |
| Line 1397... | Line 1344... | ||
| 1397 | #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */ |
1344 | #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */ |
| 1398 | #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */ |
1345 | #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */ |
| 1399 | 1346 | ||
| 1400 | /*!< PPRE1 configuration */ |
1347 | /*!< PPRE1 configuration */ |
| 1401 | #define RCC_CFGR_PPRE1_Pos (8U) |
1348 | #define RCC_CFGR_PPRE1_Pos (8U) |
| 1402 | #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ |
1349 | #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ |
| 1403 | #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ |
1350 | #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ |
| 1404 | #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ |
1351 | #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ |
| 1405 | #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ |
1352 | #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ |
| 1406 | #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ |
1353 | #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ |
| 1407 | 1354 | ||
| 1408 | #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */ |
1355 | #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */ |
| 1409 | #define RCC_CFGR_PPRE1_DIV2 0x00000400U /*!< HCLK divided by 2 */ |
1356 | #define RCC_CFGR_PPRE1_DIV2 0x00000400U /*!< HCLK divided by 2 */ |
| 1410 | #define RCC_CFGR_PPRE1_DIV4 0x00000500U /*!< HCLK divided by 4 */ |
1357 | #define RCC_CFGR_PPRE1_DIV4 0x00000500U /*!< HCLK divided by 4 */ |
| 1411 | #define RCC_CFGR_PPRE1_DIV8 0x00000600U /*!< HCLK divided by 8 */ |
1358 | #define RCC_CFGR_PPRE1_DIV8 0x00000600U /*!< HCLK divided by 8 */ |
| 1412 | #define RCC_CFGR_PPRE1_DIV16 0x00000700U /*!< HCLK divided by 16 */ |
1359 | #define RCC_CFGR_PPRE1_DIV16 0x00000700U /*!< HCLK divided by 16 */ |
| 1413 | 1360 | ||
| 1414 | /*!< PPRE2 configuration */ |
1361 | /*!< PPRE2 configuration */ |
| 1415 | #define RCC_CFGR_PPRE2_Pos (11U) |
1362 | #define RCC_CFGR_PPRE2_Pos (11U) |
| 1416 | #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ |
1363 | #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ |
| 1417 | #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ |
1364 | #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ |
| 1418 | #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ |
1365 | #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ |
| 1419 | #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ |
1366 | #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ |
| 1420 | #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ |
1367 | #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ |
| 1421 | 1368 | ||
| 1422 | #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */ |
1369 | #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */ |
| 1423 | #define RCC_CFGR_PPRE2_DIV2 0x00002000U /*!< HCLK divided by 2 */ |
1370 | #define RCC_CFGR_PPRE2_DIV2 0x00002000U /*!< HCLK divided by 2 */ |
| 1424 | #define RCC_CFGR_PPRE2_DIV4 0x00002800U /*!< HCLK divided by 4 */ |
1371 | #define RCC_CFGR_PPRE2_DIV4 0x00002800U /*!< HCLK divided by 4 */ |
| 1425 | #define RCC_CFGR_PPRE2_DIV8 0x00003000U /*!< HCLK divided by 8 */ |
1372 | #define RCC_CFGR_PPRE2_DIV8 0x00003000U /*!< HCLK divided by 8 */ |
| 1426 | #define RCC_CFGR_PPRE2_DIV16 0x00003800U /*!< HCLK divided by 16 */ |
1373 | #define RCC_CFGR_PPRE2_DIV16 0x00003800U /*!< HCLK divided by 16 */ |
| 1427 | 1374 | ||
| 1428 | /*!< ADCPPRE configuration */ |
1375 | /*!< ADCPPRE configuration */ |
| 1429 | #define RCC_CFGR_ADCPRE_Pos (14U) |
1376 | #define RCC_CFGR_ADCPRE_Pos (14U) |
| 1430 | #define RCC_CFGR_ADCPRE_Msk (0x3U << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */ |
1377 | #define RCC_CFGR_ADCPRE_Msk (0x3UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */ |
| 1431 | #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE[1:0] bits (ADC prescaler) */ |
1378 | #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE[1:0] bits (ADC prescaler) */ |
| 1432 | #define RCC_CFGR_ADCPRE_0 (0x1U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */ |
1379 | #define RCC_CFGR_ADCPRE_0 (0x1UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */ |
| 1433 | #define RCC_CFGR_ADCPRE_1 (0x2U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */ |
1380 | #define RCC_CFGR_ADCPRE_1 (0x2UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */ |
| 1434 | 1381 | ||
| 1435 | #define RCC_CFGR_ADCPRE_DIV2 0x00000000U /*!< PCLK2 divided by 2 */ |
1382 | #define RCC_CFGR_ADCPRE_DIV2 0x00000000U /*!< PCLK2 divided by 2 */ |
| 1436 | #define RCC_CFGR_ADCPRE_DIV4 0x00004000U /*!< PCLK2 divided by 4 */ |
1383 | #define RCC_CFGR_ADCPRE_DIV4 0x00004000U /*!< PCLK2 divided by 4 */ |
| 1437 | #define RCC_CFGR_ADCPRE_DIV6 0x00008000U /*!< PCLK2 divided by 6 */ |
1384 | #define RCC_CFGR_ADCPRE_DIV6 0x00008000U /*!< PCLK2 divided by 6 */ |
| 1438 | #define RCC_CFGR_ADCPRE_DIV8 0x0000C000U /*!< PCLK2 divided by 8 */ |
1385 | #define RCC_CFGR_ADCPRE_DIV8 0x0000C000U /*!< PCLK2 divided by 8 */ |
| 1439 | 1386 | ||
| 1440 | #define RCC_CFGR_PLLSRC_Pos (16U) |
1387 | #define RCC_CFGR_PLLSRC_Pos (16U) |
| 1441 | #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ |
1388 | #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ |
| 1442 | #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ |
1389 | #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ |
| 1443 | 1390 | ||
| 1444 | #define RCC_CFGR_PLLXTPRE_Pos (17U) |
1391 | #define RCC_CFGR_PLLXTPRE_Pos (17U) |
| 1445 | #define RCC_CFGR_PLLXTPRE_Msk (0x1U << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */ |
1392 | #define RCC_CFGR_PLLXTPRE_Msk (0x1UL << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */ |
| 1446 | #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */ |
1393 | #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */ |
| 1447 | 1394 | ||
| 1448 | /*!< PLLMUL configuration */ |
1395 | /*!< PLLMUL configuration */ |
| 1449 | #define RCC_CFGR_PLLMULL_Pos (18U) |
1396 | #define RCC_CFGR_PLLMULL_Pos (18U) |
| 1450 | #define RCC_CFGR_PLLMULL_Msk (0xFU << RCC_CFGR_PLLMULL_Pos) /*!< 0x003C0000 */ |
1397 | #define RCC_CFGR_PLLMULL_Msk (0xFUL << RCC_CFGR_PLLMULL_Pos) /*!< 0x003C0000 */ |
| 1451 | #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
1398 | #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
| 1452 | #define RCC_CFGR_PLLMULL_0 (0x1U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00040000 */ |
1399 | #define RCC_CFGR_PLLMULL_0 (0x1UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00040000 */ |
| 1453 | #define RCC_CFGR_PLLMULL_1 (0x2U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00080000 */ |
1400 | #define RCC_CFGR_PLLMULL_1 (0x2UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00080000 */ |
| 1454 | #define RCC_CFGR_PLLMULL_2 (0x4U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00100000 */ |
1401 | #define RCC_CFGR_PLLMULL_2 (0x4UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00100000 */ |
| 1455 | #define RCC_CFGR_PLLMULL_3 (0x8U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00200000 */ |
1402 | #define RCC_CFGR_PLLMULL_3 (0x8UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00200000 */ |
| 1456 | 1403 | ||
| 1457 | #define RCC_CFGR_PLLXTPRE_PREDIV1 0x00000000U /*!< PREDIV1 clock not divided for PLL entry */ |
1404 | #define RCC_CFGR_PLLXTPRE_PREDIV1 0x00000000U /*!< PREDIV1 clock not divided for PLL entry */ |
| 1458 | #define RCC_CFGR_PLLXTPRE_PREDIV1_DIV2 0x00020000U /*!< PREDIV1 clock divided by 2 for PLL entry */ |
1405 | #define RCC_CFGR_PLLXTPRE_PREDIV1_DIV2 0x00020000U /*!< PREDIV1 clock divided by 2 for PLL entry */ |
| 1459 | 1406 | ||
| 1460 | #define RCC_CFGR_PLLMULL4_Pos (19U) |
1407 | #define RCC_CFGR_PLLMULL4_Pos (19U) |
| 1461 | #define RCC_CFGR_PLLMULL4_Msk (0x1U << RCC_CFGR_PLLMULL4_Pos) /*!< 0x00080000 */ |
1408 | #define RCC_CFGR_PLLMULL4_Msk (0x1UL << RCC_CFGR_PLLMULL4_Pos) /*!< 0x00080000 */ |
| 1462 | #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk /*!< PLL input clock * 4 */ |
1409 | #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk /*!< PLL input clock * 4 */ |
| 1463 | #define RCC_CFGR_PLLMULL5_Pos (18U) |
1410 | #define RCC_CFGR_PLLMULL5_Pos (18U) |
| 1464 | #define RCC_CFGR_PLLMULL5_Msk (0x3U << RCC_CFGR_PLLMULL5_Pos) /*!< 0x000C0000 */ |
1411 | #define RCC_CFGR_PLLMULL5_Msk (0x3UL << RCC_CFGR_PLLMULL5_Pos) /*!< 0x000C0000 */ |
| 1465 | #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk /*!< PLL input clock * 5 */ |
1412 | #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk /*!< PLL input clock * 5 */ |
| 1466 | #define RCC_CFGR_PLLMULL6_Pos (20U) |
1413 | #define RCC_CFGR_PLLMULL6_Pos (20U) |
| 1467 | #define RCC_CFGR_PLLMULL6_Msk (0x1U << RCC_CFGR_PLLMULL6_Pos) /*!< 0x00100000 */ |
1414 | #define RCC_CFGR_PLLMULL6_Msk (0x1UL << RCC_CFGR_PLLMULL6_Pos) /*!< 0x00100000 */ |
| 1468 | #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk /*!< PLL input clock * 6 */ |
1415 | #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk /*!< PLL input clock * 6 */ |
| 1469 | #define RCC_CFGR_PLLMULL7_Pos (18U) |
1416 | #define RCC_CFGR_PLLMULL7_Pos (18U) |
| 1470 | #define RCC_CFGR_PLLMULL7_Msk (0x5U << RCC_CFGR_PLLMULL7_Pos) /*!< 0x00140000 */ |
1417 | #define RCC_CFGR_PLLMULL7_Msk (0x5UL << RCC_CFGR_PLLMULL7_Pos) /*!< 0x00140000 */ |
| 1471 | #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk /*!< PLL input clock * 7 */ |
1418 | #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk /*!< PLL input clock * 7 */ |
| 1472 | #define RCC_CFGR_PLLMULL8_Pos (19U) |
1419 | #define RCC_CFGR_PLLMULL8_Pos (19U) |
| 1473 | #define RCC_CFGR_PLLMULL8_Msk (0x3U << RCC_CFGR_PLLMULL8_Pos) /*!< 0x00180000 */ |
1420 | #define RCC_CFGR_PLLMULL8_Msk (0x3UL << RCC_CFGR_PLLMULL8_Pos) /*!< 0x00180000 */ |
| 1474 | #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk /*!< PLL input clock * 8 */ |
1421 | #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk /*!< PLL input clock * 8 */ |
| 1475 | #define RCC_CFGR_PLLMULL9_Pos (18U) |
1422 | #define RCC_CFGR_PLLMULL9_Pos (18U) |
| 1476 | #define RCC_CFGR_PLLMULL9_Msk (0x7U << RCC_CFGR_PLLMULL9_Pos) /*!< 0x001C0000 */ |
1423 | #define RCC_CFGR_PLLMULL9_Msk (0x7UL << RCC_CFGR_PLLMULL9_Pos) /*!< 0x001C0000 */ |
| 1477 | #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk /*!< PLL input clock * 9 */ |
1424 | #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk /*!< PLL input clock * 9 */ |
| 1478 | #define RCC_CFGR_PLLMULL6_5 0x00340000U /*!< PLL input clock * 6.5 */ |
1425 | #define RCC_CFGR_PLLMULL6_5 0x00340000U /*!< PLL input clock * 6.5 */ |
| 1479 | 1426 | ||
| 1480 | #define RCC_CFGR_OTGFSPRE_Pos (22U) |
1427 | #define RCC_CFGR_OTGFSPRE_Pos (22U) |
| 1481 | #define RCC_CFGR_OTGFSPRE_Msk (0x1U << RCC_CFGR_OTGFSPRE_Pos) /*!< 0x00400000 */ |
1428 | #define RCC_CFGR_OTGFSPRE_Msk (0x1UL << RCC_CFGR_OTGFSPRE_Pos) /*!< 0x00400000 */ |
| 1482 | #define RCC_CFGR_OTGFSPRE RCC_CFGR_OTGFSPRE_Msk /*!< USB OTG FS prescaler */ |
1429 | #define RCC_CFGR_OTGFSPRE RCC_CFGR_OTGFSPRE_Msk /*!< USB OTG FS prescaler */ |
| 1483 | 1430 | ||
| 1484 | /*!< MCO configuration */ |
1431 | /*!< MCO configuration */ |
| 1485 | #define RCC_CFGR_MCO_Pos (24U) |
1432 | #define RCC_CFGR_MCO_Pos (24U) |
| 1486 | #define RCC_CFGR_MCO_Msk (0xFU << RCC_CFGR_MCO_Pos) /*!< 0x0F000000 */ |
1433 | #define RCC_CFGR_MCO_Msk (0xFUL << RCC_CFGR_MCO_Pos) /*!< 0x0F000000 */ |
| 1487 | #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */ |
1434 | #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */ |
| 1488 | #define RCC_CFGR_MCO_0 (0x1U << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */ |
1435 | #define RCC_CFGR_MCO_0 (0x1UL << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */ |
| 1489 | #define RCC_CFGR_MCO_1 (0x2U << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */ |
1436 | #define RCC_CFGR_MCO_1 (0x2UL << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */ |
| 1490 | #define RCC_CFGR_MCO_2 (0x4U << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */ |
1437 | #define RCC_CFGR_MCO_2 (0x4UL << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */ |
| 1491 | #define RCC_CFGR_MCO_3 (0x8U << RCC_CFGR_MCO_Pos) /*!< 0x08000000 */ |
1438 | #define RCC_CFGR_MCO_3 (0x8UL << RCC_CFGR_MCO_Pos) /*!< 0x08000000 */ |
| 1492 | 1439 | ||
| 1493 | #define RCC_CFGR_MCO_NOCLOCK 0x00000000U /*!< No clock */ |
1440 | #define RCC_CFGR_MCO_NOCLOCK 0x00000000U /*!< No clock */ |
| 1494 | #define RCC_CFGR_MCO_SYSCLK 0x04000000U /*!< System clock selected as MCO source */ |
1441 | #define RCC_CFGR_MCO_SYSCLK 0x04000000U /*!< System clock selected as MCO source */ |
| 1495 | #define RCC_CFGR_MCO_HSI 0x05000000U /*!< HSI clock selected as MCO source */ |
1442 | #define RCC_CFGR_MCO_HSI 0x05000000U /*!< HSI clock selected as MCO source */ |
| 1496 | #define RCC_CFGR_MCO_HSE 0x06000000U /*!< HSE clock selected as MCO source */ |
1443 | #define RCC_CFGR_MCO_HSE 0x06000000U /*!< HSE clock selected as MCO source */ |
| Line 1516... | Line 1463... | ||
| 1516 | #define RCC_CFGR_MCOSEL_EXT_HSE RCC_CFGR_MCO_EXT_HSE |
1463 | #define RCC_CFGR_MCOSEL_EXT_HSE RCC_CFGR_MCO_EXT_HSE |
| 1517 | #define RCC_CFGR_MCOSEL_PLL3CLK RCC_CFGR_MCO_PLL3CLK |
1464 | #define RCC_CFGR_MCOSEL_PLL3CLK RCC_CFGR_MCO_PLL3CLK |
| 1518 | 1465 | ||
| 1519 | /*!<****************** Bit definition for RCC_CIR register ********************/ |
1466 | /*!<****************** Bit definition for RCC_CIR register ********************/ |
| 1520 | #define RCC_CIR_LSIRDYF_Pos (0U) |
1467 | #define RCC_CIR_LSIRDYF_Pos (0U) |
| 1521 | #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ |
1468 | #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ |
| 1522 | #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ |
1469 | #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ |
| 1523 | #define RCC_CIR_LSERDYF_Pos (1U) |
1470 | #define RCC_CIR_LSERDYF_Pos (1U) |
| 1524 | #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ |
1471 | #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ |
| 1525 | #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ |
1472 | #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ |
| 1526 | #define RCC_CIR_HSIRDYF_Pos (2U) |
1473 | #define RCC_CIR_HSIRDYF_Pos (2U) |
| 1527 | #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ |
1474 | #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ |
| 1528 | #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ |
1475 | #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ |
| 1529 | #define RCC_CIR_HSERDYF_Pos (3U) |
1476 | #define RCC_CIR_HSERDYF_Pos (3U) |
| 1530 | #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ |
1477 | #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ |
| 1531 | #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ |
1478 | #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ |
| 1532 | #define RCC_CIR_PLLRDYF_Pos (4U) |
1479 | #define RCC_CIR_PLLRDYF_Pos (4U) |
| 1533 | #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ |
1480 | #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ |
| 1534 | #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ |
1481 | #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ |
| 1535 | #define RCC_CIR_CSSF_Pos (7U) |
1482 | #define RCC_CIR_CSSF_Pos (7U) |
| 1536 | #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ |
1483 | #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ |
| 1537 | #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ |
1484 | #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ |
| 1538 | #define RCC_CIR_LSIRDYIE_Pos (8U) |
1485 | #define RCC_CIR_LSIRDYIE_Pos (8U) |
| 1539 | #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ |
1486 | #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ |
| 1540 | #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ |
1487 | #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ |
| 1541 | #define RCC_CIR_LSERDYIE_Pos (9U) |
1488 | #define RCC_CIR_LSERDYIE_Pos (9U) |
| 1542 | #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ |
1489 | #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ |
| 1543 | #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ |
1490 | #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ |
| 1544 | #define RCC_CIR_HSIRDYIE_Pos (10U) |
1491 | #define RCC_CIR_HSIRDYIE_Pos (10U) |
| 1545 | #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ |
1492 | #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ |
| 1546 | #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ |
1493 | #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ |
| 1547 | #define RCC_CIR_HSERDYIE_Pos (11U) |
1494 | #define RCC_CIR_HSERDYIE_Pos (11U) |
| 1548 | #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ |
1495 | #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ |
| 1549 | #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ |
1496 | #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ |
| 1550 | #define RCC_CIR_PLLRDYIE_Pos (12U) |
1497 | #define RCC_CIR_PLLRDYIE_Pos (12U) |
| 1551 | #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ |
1498 | #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ |
| 1552 | #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ |
1499 | #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ |
| 1553 | #define RCC_CIR_LSIRDYC_Pos (16U) |
1500 | #define RCC_CIR_LSIRDYC_Pos (16U) |
| 1554 | #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ |
1501 | #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ |
| 1555 | #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ |
1502 | #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ |
| 1556 | #define RCC_CIR_LSERDYC_Pos (17U) |
1503 | #define RCC_CIR_LSERDYC_Pos (17U) |
| 1557 | #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ |
1504 | #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ |
| 1558 | #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ |
1505 | #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ |
| 1559 | #define RCC_CIR_HSIRDYC_Pos (18U) |
1506 | #define RCC_CIR_HSIRDYC_Pos (18U) |
| 1560 | #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ |
1507 | #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ |
| 1561 | #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ |
1508 | #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ |
| 1562 | #define RCC_CIR_HSERDYC_Pos (19U) |
1509 | #define RCC_CIR_HSERDYC_Pos (19U) |
| 1563 | #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ |
1510 | #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ |
| 1564 | #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ |
1511 | #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ |
| 1565 | #define RCC_CIR_PLLRDYC_Pos (20U) |
1512 | #define RCC_CIR_PLLRDYC_Pos (20U) |
| 1566 | #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ |
1513 | #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ |
| 1567 | #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ |
1514 | #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ |
| 1568 | #define RCC_CIR_CSSC_Pos (23U) |
1515 | #define RCC_CIR_CSSC_Pos (23U) |
| 1569 | #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ |
1516 | #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ |
| 1570 | #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ |
1517 | #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ |
| 1571 | 1518 | ||
| 1572 | #define RCC_CIR_PLL2RDYF_Pos (5U) |
1519 | #define RCC_CIR_PLL2RDYF_Pos (5U) |
| 1573 | #define RCC_CIR_PLL2RDYF_Msk (0x1U << RCC_CIR_PLL2RDYF_Pos) /*!< 0x00000020 */ |
1520 | #define RCC_CIR_PLL2RDYF_Msk (0x1UL << RCC_CIR_PLL2RDYF_Pos) /*!< 0x00000020 */ |
| 1574 | #define RCC_CIR_PLL2RDYF RCC_CIR_PLL2RDYF_Msk /*!< PLL2 Ready Interrupt flag */ |
1521 | #define RCC_CIR_PLL2RDYF RCC_CIR_PLL2RDYF_Msk /*!< PLL2 Ready Interrupt flag */ |
| 1575 | #define RCC_CIR_PLL3RDYF_Pos (6U) |
1522 | #define RCC_CIR_PLL3RDYF_Pos (6U) |
| 1576 | #define RCC_CIR_PLL3RDYF_Msk (0x1U << RCC_CIR_PLL3RDYF_Pos) /*!< 0x00000040 */ |
1523 | #define RCC_CIR_PLL3RDYF_Msk (0x1UL << RCC_CIR_PLL3RDYF_Pos) /*!< 0x00000040 */ |
| 1577 | #define RCC_CIR_PLL3RDYF RCC_CIR_PLL3RDYF_Msk /*!< PLL3 Ready Interrupt flag */ |
1524 | #define RCC_CIR_PLL3RDYF RCC_CIR_PLL3RDYF_Msk /*!< PLL3 Ready Interrupt flag */ |
| 1578 | #define RCC_CIR_PLL2RDYIE_Pos (13U) |
1525 | #define RCC_CIR_PLL2RDYIE_Pos (13U) |
| 1579 | #define RCC_CIR_PLL2RDYIE_Msk (0x1U << RCC_CIR_PLL2RDYIE_Pos) /*!< 0x00002000 */ |
1526 | #define RCC_CIR_PLL2RDYIE_Msk (0x1UL << RCC_CIR_PLL2RDYIE_Pos) /*!< 0x00002000 */ |
| 1580 | #define RCC_CIR_PLL2RDYIE RCC_CIR_PLL2RDYIE_Msk /*!< PLL2 Ready Interrupt Enable */ |
1527 | #define RCC_CIR_PLL2RDYIE RCC_CIR_PLL2RDYIE_Msk /*!< PLL2 Ready Interrupt Enable */ |
| 1581 | #define RCC_CIR_PLL3RDYIE_Pos (14U) |
1528 | #define RCC_CIR_PLL3RDYIE_Pos (14U) |
| 1582 | #define RCC_CIR_PLL3RDYIE_Msk (0x1U << RCC_CIR_PLL3RDYIE_Pos) /*!< 0x00004000 */ |
1529 | #define RCC_CIR_PLL3RDYIE_Msk (0x1UL << RCC_CIR_PLL3RDYIE_Pos) /*!< 0x00004000 */ |
| 1583 | #define RCC_CIR_PLL3RDYIE RCC_CIR_PLL3RDYIE_Msk /*!< PLL3 Ready Interrupt Enable */ |
1530 | #define RCC_CIR_PLL3RDYIE RCC_CIR_PLL3RDYIE_Msk /*!< PLL3 Ready Interrupt Enable */ |
| 1584 | #define RCC_CIR_PLL2RDYC_Pos (21U) |
1531 | #define RCC_CIR_PLL2RDYC_Pos (21U) |
| 1585 | #define RCC_CIR_PLL2RDYC_Msk (0x1U << RCC_CIR_PLL2RDYC_Pos) /*!< 0x00200000 */ |
1532 | #define RCC_CIR_PLL2RDYC_Msk (0x1UL << RCC_CIR_PLL2RDYC_Pos) /*!< 0x00200000 */ |
| 1586 | #define RCC_CIR_PLL2RDYC RCC_CIR_PLL2RDYC_Msk /*!< PLL2 Ready Interrupt Clear */ |
1533 | #define RCC_CIR_PLL2RDYC RCC_CIR_PLL2RDYC_Msk /*!< PLL2 Ready Interrupt Clear */ |
| 1587 | #define RCC_CIR_PLL3RDYC_Pos (22U) |
1534 | #define RCC_CIR_PLL3RDYC_Pos (22U) |
| 1588 | #define RCC_CIR_PLL3RDYC_Msk (0x1U << RCC_CIR_PLL3RDYC_Pos) /*!< 0x00400000 */ |
1535 | #define RCC_CIR_PLL3RDYC_Msk (0x1UL << RCC_CIR_PLL3RDYC_Pos) /*!< 0x00400000 */ |
| 1589 | #define RCC_CIR_PLL3RDYC RCC_CIR_PLL3RDYC_Msk /*!< PLL3 Ready Interrupt Clear */ |
1536 | #define RCC_CIR_PLL3RDYC RCC_CIR_PLL3RDYC_Msk /*!< PLL3 Ready Interrupt Clear */ |
| 1590 | 1537 | ||
| 1591 | /***************** Bit definition for RCC_APB2RSTR register *****************/ |
1538 | /***************** Bit definition for RCC_APB2RSTR register *****************/ |
| 1592 | #define RCC_APB2RSTR_AFIORST_Pos (0U) |
1539 | #define RCC_APB2RSTR_AFIORST_Pos (0U) |
| 1593 | #define RCC_APB2RSTR_AFIORST_Msk (0x1U << RCC_APB2RSTR_AFIORST_Pos) /*!< 0x00000001 */ |
1540 | #define RCC_APB2RSTR_AFIORST_Msk (0x1UL << RCC_APB2RSTR_AFIORST_Pos) /*!< 0x00000001 */ |
| 1594 | #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk /*!< Alternate Function I/O reset */ |
1541 | #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk /*!< Alternate Function I/O reset */ |
| 1595 | #define RCC_APB2RSTR_IOPARST_Pos (2U) |
1542 | #define RCC_APB2RSTR_IOPARST_Pos (2U) |
| 1596 | #define RCC_APB2RSTR_IOPARST_Msk (0x1U << RCC_APB2RSTR_IOPARST_Pos) /*!< 0x00000004 */ |
1543 | #define RCC_APB2RSTR_IOPARST_Msk (0x1UL << RCC_APB2RSTR_IOPARST_Pos) /*!< 0x00000004 */ |
| 1597 | #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk /*!< I/O port A reset */ |
1544 | #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk /*!< I/O port A reset */ |
| 1598 | #define RCC_APB2RSTR_IOPBRST_Pos (3U) |
1545 | #define RCC_APB2RSTR_IOPBRST_Pos (3U) |
| 1599 | #define RCC_APB2RSTR_IOPBRST_Msk (0x1U << RCC_APB2RSTR_IOPBRST_Pos) /*!< 0x00000008 */ |
1546 | #define RCC_APB2RSTR_IOPBRST_Msk (0x1UL << RCC_APB2RSTR_IOPBRST_Pos) /*!< 0x00000008 */ |
| 1600 | #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk /*!< I/O port B reset */ |
1547 | #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk /*!< I/O port B reset */ |
| 1601 | #define RCC_APB2RSTR_IOPCRST_Pos (4U) |
1548 | #define RCC_APB2RSTR_IOPCRST_Pos (4U) |
| 1602 | #define RCC_APB2RSTR_IOPCRST_Msk (0x1U << RCC_APB2RSTR_IOPCRST_Pos) /*!< 0x00000010 */ |
1549 | #define RCC_APB2RSTR_IOPCRST_Msk (0x1UL << RCC_APB2RSTR_IOPCRST_Pos) /*!< 0x00000010 */ |
| 1603 | #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk /*!< I/O port C reset */ |
1550 | #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk /*!< I/O port C reset */ |
| 1604 | #define RCC_APB2RSTR_IOPDRST_Pos (5U) |
1551 | #define RCC_APB2RSTR_IOPDRST_Pos (5U) |
| 1605 | #define RCC_APB2RSTR_IOPDRST_Msk (0x1U << RCC_APB2RSTR_IOPDRST_Pos) /*!< 0x00000020 */ |
1552 | #define RCC_APB2RSTR_IOPDRST_Msk (0x1UL << RCC_APB2RSTR_IOPDRST_Pos) /*!< 0x00000020 */ |
| 1606 | #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk /*!< I/O port D reset */ |
1553 | #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk /*!< I/O port D reset */ |
| 1607 | #define RCC_APB2RSTR_ADC1RST_Pos (9U) |
1554 | #define RCC_APB2RSTR_ADC1RST_Pos (9U) |
| 1608 | #define RCC_APB2RSTR_ADC1RST_Msk (0x1U << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */ |
1555 | #define RCC_APB2RSTR_ADC1RST_Msk (0x1UL << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */ |
| 1609 | #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC 1 interface reset */ |
1556 | #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC 1 interface reset */ |
| 1610 | 1557 | ||
| 1611 | #define RCC_APB2RSTR_ADC2RST_Pos (10U) |
1558 | #define RCC_APB2RSTR_ADC2RST_Pos (10U) |
| 1612 | #define RCC_APB2RSTR_ADC2RST_Msk (0x1U << RCC_APB2RSTR_ADC2RST_Pos) /*!< 0x00000400 */ |
1559 | #define RCC_APB2RSTR_ADC2RST_Msk (0x1UL << RCC_APB2RSTR_ADC2RST_Pos) /*!< 0x00000400 */ |
| 1613 | #define RCC_APB2RSTR_ADC2RST RCC_APB2RSTR_ADC2RST_Msk /*!< ADC 2 interface reset */ |
1560 | #define RCC_APB2RSTR_ADC2RST RCC_APB2RSTR_ADC2RST_Msk /*!< ADC 2 interface reset */ |
| 1614 | 1561 | ||
| 1615 | #define RCC_APB2RSTR_TIM1RST_Pos (11U) |
1562 | #define RCC_APB2RSTR_TIM1RST_Pos (11U) |
| 1616 | #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ |
1563 | #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ |
| 1617 | #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 Timer reset */ |
1564 | #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 Timer reset */ |
| 1618 | #define RCC_APB2RSTR_SPI1RST_Pos (12U) |
1565 | #define RCC_APB2RSTR_SPI1RST_Pos (12U) |
| 1619 | #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ |
1566 | #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ |
| 1620 | #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI 1 reset */ |
1567 | #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI 1 reset */ |
| 1621 | #define RCC_APB2RSTR_USART1RST_Pos (14U) |
1568 | #define RCC_APB2RSTR_USART1RST_Pos (14U) |
| 1622 | #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ |
1569 | #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ |
| 1623 | #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ |
1570 | #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ |
| 1624 | 1571 | ||
| 1625 | 1572 | ||
| 1626 | #define RCC_APB2RSTR_IOPERST_Pos (6U) |
1573 | #define RCC_APB2RSTR_IOPERST_Pos (6U) |
| 1627 | #define RCC_APB2RSTR_IOPERST_Msk (0x1U << RCC_APB2RSTR_IOPERST_Pos) /*!< 0x00000040 */ |
1574 | #define RCC_APB2RSTR_IOPERST_Msk (0x1UL << RCC_APB2RSTR_IOPERST_Pos) /*!< 0x00000040 */ |
| 1628 | #define RCC_APB2RSTR_IOPERST RCC_APB2RSTR_IOPERST_Msk /*!< I/O port E reset */ |
1575 | #define RCC_APB2RSTR_IOPERST RCC_APB2RSTR_IOPERST_Msk /*!< I/O port E reset */ |
| 1629 | 1576 | ||
| 1630 | 1577 | ||
| 1631 | 1578 | ||
| 1632 | 1579 | ||
| 1633 | /***************** Bit definition for RCC_APB1RSTR register *****************/ |
1580 | /***************** Bit definition for RCC_APB1RSTR register *****************/ |
| 1634 | #define RCC_APB1RSTR_TIM2RST_Pos (0U) |
1581 | #define RCC_APB1RSTR_TIM2RST_Pos (0U) |
| 1635 | #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ |
1582 | #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ |
| 1636 | #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */ |
1583 | #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */ |
| 1637 | #define RCC_APB1RSTR_TIM3RST_Pos (1U) |
1584 | #define RCC_APB1RSTR_TIM3RST_Pos (1U) |
| 1638 | #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ |
1585 | #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ |
| 1639 | #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ |
1586 | #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ |
| 1640 | #define RCC_APB1RSTR_WWDGRST_Pos (11U) |
1587 | #define RCC_APB1RSTR_WWDGRST_Pos (11U) |
| 1641 | #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ |
1588 | #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ |
| 1642 | #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ |
1589 | #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ |
| 1643 | #define RCC_APB1RSTR_USART2RST_Pos (17U) |
1590 | #define RCC_APB1RSTR_USART2RST_Pos (17U) |
| 1644 | #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ |
1591 | #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ |
| 1645 | #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */ |
1592 | #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */ |
| 1646 | #define RCC_APB1RSTR_I2C1RST_Pos (21U) |
1593 | #define RCC_APB1RSTR_I2C1RST_Pos (21U) |
| 1647 | #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ |
1594 | #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ |
| 1648 | #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ |
1595 | #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ |
| 1649 | 1596 | ||
| 1650 | #define RCC_APB1RSTR_CAN1RST_Pos (25U) |
1597 | #define RCC_APB1RSTR_CAN1RST_Pos (25U) |
| 1651 | #define RCC_APB1RSTR_CAN1RST_Msk (0x1U << RCC_APB1RSTR_CAN1RST_Pos) /*!< 0x02000000 */ |
1598 | #define RCC_APB1RSTR_CAN1RST_Msk (0x1UL << RCC_APB1RSTR_CAN1RST_Pos) /*!< 0x02000000 */ |
| 1652 | #define RCC_APB1RSTR_CAN1RST RCC_APB1RSTR_CAN1RST_Msk /*!< CAN1 reset */ |
1599 | #define RCC_APB1RSTR_CAN1RST RCC_APB1RSTR_CAN1RST_Msk /*!< CAN1 reset */ |
| 1653 | 1600 | ||
| 1654 | #define RCC_APB1RSTR_BKPRST_Pos (27U) |
1601 | #define RCC_APB1RSTR_BKPRST_Pos (27U) |
| 1655 | #define RCC_APB1RSTR_BKPRST_Msk (0x1U << RCC_APB1RSTR_BKPRST_Pos) /*!< 0x08000000 */ |
1602 | #define RCC_APB1RSTR_BKPRST_Msk (0x1UL << RCC_APB1RSTR_BKPRST_Pos) /*!< 0x08000000 */ |
| 1656 | #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk /*!< Backup interface reset */ |
1603 | #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk /*!< Backup interface reset */ |
| 1657 | #define RCC_APB1RSTR_PWRRST_Pos (28U) |
1604 | #define RCC_APB1RSTR_PWRRST_Pos (28U) |
| 1658 | #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ |
1605 | #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ |
| 1659 | #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */ |
1606 | #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */ |
| 1660 | 1607 | ||
| 1661 | #define RCC_APB1RSTR_TIM4RST_Pos (2U) |
1608 | #define RCC_APB1RSTR_TIM4RST_Pos (2U) |
| 1662 | #define RCC_APB1RSTR_TIM4RST_Msk (0x1U << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */ |
1609 | #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */ |
| 1663 | #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */ |
1610 | #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */ |
| 1664 | #define RCC_APB1RSTR_SPI2RST_Pos (14U) |
1611 | #define RCC_APB1RSTR_SPI2RST_Pos (14U) |
| 1665 | #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ |
1612 | #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ |
| 1666 | #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */ |
1613 | #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */ |
| 1667 | #define RCC_APB1RSTR_USART3RST_Pos (18U) |
1614 | #define RCC_APB1RSTR_USART3RST_Pos (18U) |
| 1668 | #define RCC_APB1RSTR_USART3RST_Msk (0x1U << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */ |
1615 | #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */ |
| 1669 | #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */ |
1616 | #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */ |
| 1670 | #define RCC_APB1RSTR_I2C2RST_Pos (22U) |
1617 | #define RCC_APB1RSTR_I2C2RST_Pos (22U) |
| 1671 | #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ |
1618 | #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ |
| 1672 | #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */ |
1619 | #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */ |
| 1673 | 1620 | ||
| 1674 | 1621 | ||
| 1675 | #define RCC_APB1RSTR_TIM5RST_Pos (3U) |
1622 | #define RCC_APB1RSTR_TIM5RST_Pos (3U) |
| 1676 | #define RCC_APB1RSTR_TIM5RST_Msk (0x1U << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */ |
1623 | #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */ |
| 1677 | #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk /*!< Timer 5 reset */ |
1624 | #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk /*!< Timer 5 reset */ |
| 1678 | #define RCC_APB1RSTR_TIM6RST_Pos (4U) |
1625 | #define RCC_APB1RSTR_TIM6RST_Pos (4U) |
| 1679 | #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ |
1626 | #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ |
| 1680 | #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */ |
1627 | #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */ |
| 1681 | #define RCC_APB1RSTR_TIM7RST_Pos (5U) |
1628 | #define RCC_APB1RSTR_TIM7RST_Pos (5U) |
| 1682 | #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ |
1629 | #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ |
| 1683 | #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */ |
1630 | #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */ |
| 1684 | #define RCC_APB1RSTR_SPI3RST_Pos (15U) |
1631 | #define RCC_APB1RSTR_SPI3RST_Pos (15U) |
| 1685 | #define RCC_APB1RSTR_SPI3RST_Msk (0x1U << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */ |
1632 | #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */ |
| 1686 | #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk /*!< SPI 3 reset */ |
1633 | #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk /*!< SPI 3 reset */ |
| 1687 | #define RCC_APB1RSTR_UART4RST_Pos (19U) |
1634 | #define RCC_APB1RSTR_UART4RST_Pos (19U) |
| 1688 | #define RCC_APB1RSTR_UART4RST_Msk (0x1U << RCC_APB1RSTR_UART4RST_Pos) /*!< 0x00080000 */ |
1635 | #define RCC_APB1RSTR_UART4RST_Msk (0x1UL << RCC_APB1RSTR_UART4RST_Pos) /*!< 0x00080000 */ |
| 1689 | #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk /*!< UART 4 reset */ |
1636 | #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk /*!< UART 4 reset */ |
| 1690 | #define RCC_APB1RSTR_UART5RST_Pos (20U) |
1637 | #define RCC_APB1RSTR_UART5RST_Pos (20U) |
| 1691 | #define RCC_APB1RSTR_UART5RST_Msk (0x1U << RCC_APB1RSTR_UART5RST_Pos) /*!< 0x00100000 */ |
1638 | #define RCC_APB1RSTR_UART5RST_Msk (0x1UL << RCC_APB1RSTR_UART5RST_Pos) /*!< 0x00100000 */ |
| 1692 | #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk /*!< UART 5 reset */ |
1639 | #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk /*!< UART 5 reset */ |
| 1693 | 1640 | ||
| 1694 | 1641 | ||
| 1695 | 1642 | ||
| 1696 | #define RCC_APB1RSTR_CAN2RST_Pos (26U) |
1643 | #define RCC_APB1RSTR_CAN2RST_Pos (26U) |
| 1697 | #define RCC_APB1RSTR_CAN2RST_Msk (0x1U << RCC_APB1RSTR_CAN2RST_Pos) /*!< 0x04000000 */ |
1644 | #define RCC_APB1RSTR_CAN2RST_Msk (0x1UL << RCC_APB1RSTR_CAN2RST_Pos) /*!< 0x04000000 */ |
| 1698 | #define RCC_APB1RSTR_CAN2RST RCC_APB1RSTR_CAN2RST_Msk /*!< CAN2 reset */ |
1645 | #define RCC_APB1RSTR_CAN2RST RCC_APB1RSTR_CAN2RST_Msk /*!< CAN2 reset */ |
| 1699 | 1646 | ||
| 1700 | #define RCC_APB1RSTR_DACRST_Pos (29U) |
1647 | #define RCC_APB1RSTR_DACRST_Pos (29U) |
| 1701 | #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ |
1648 | #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ |
| 1702 | #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */ |
1649 | #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */ |
| 1703 | 1650 | ||
| 1704 | /****************** Bit definition for RCC_AHBENR register ******************/ |
1651 | /****************** Bit definition for RCC_AHBENR register ******************/ |
| 1705 | #define RCC_AHBENR_DMA1EN_Pos (0U) |
1652 | #define RCC_AHBENR_DMA1EN_Pos (0U) |
| 1706 | #define RCC_AHBENR_DMA1EN_Msk (0x1U << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */ |
1653 | #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */ |
| 1707 | #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */ |
1654 | #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */ |
| 1708 | #define RCC_AHBENR_SRAMEN_Pos (2U) |
1655 | #define RCC_AHBENR_SRAMEN_Pos (2U) |
| 1709 | #define RCC_AHBENR_SRAMEN_Msk (0x1U << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */ |
1656 | #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */ |
| 1710 | #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */ |
1657 | #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */ |
| 1711 | #define RCC_AHBENR_FLITFEN_Pos (4U) |
1658 | #define RCC_AHBENR_FLITFEN_Pos (4U) |
| 1712 | #define RCC_AHBENR_FLITFEN_Msk (0x1U << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */ |
1659 | #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */ |
| 1713 | #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */ |
1660 | #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */ |
| 1714 | #define RCC_AHBENR_CRCEN_Pos (6U) |
1661 | #define RCC_AHBENR_CRCEN_Pos (6U) |
| 1715 | #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */ |
1662 | #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */ |
| 1716 | #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ |
1663 | #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ |
| 1717 | 1664 | ||
| 1718 | #define RCC_AHBENR_DMA2EN_Pos (1U) |
1665 | #define RCC_AHBENR_DMA2EN_Pos (1U) |
| 1719 | #define RCC_AHBENR_DMA2EN_Msk (0x1U << RCC_AHBENR_DMA2EN_Pos) /*!< 0x00000002 */ |
1666 | #define RCC_AHBENR_DMA2EN_Msk (0x1UL << RCC_AHBENR_DMA2EN_Pos) /*!< 0x00000002 */ |
| 1720 | #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk /*!< DMA2 clock enable */ |
1667 | #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk /*!< DMA2 clock enable */ |
| 1721 | 1668 | ||
| 1722 | 1669 | ||
| 1723 | #define RCC_AHBENR_OTGFSEN_Pos (12U) |
1670 | #define RCC_AHBENR_OTGFSEN_Pos (12U) |
| 1724 | #define RCC_AHBENR_OTGFSEN_Msk (0x1U << RCC_AHBENR_OTGFSEN_Pos) /*!< 0x00001000 */ |
1671 | #define RCC_AHBENR_OTGFSEN_Msk (0x1UL << RCC_AHBENR_OTGFSEN_Pos) /*!< 0x00001000 */ |
| 1725 | #define RCC_AHBENR_OTGFSEN RCC_AHBENR_OTGFSEN_Msk /*!< USB OTG FS clock enable */ |
1672 | #define RCC_AHBENR_OTGFSEN RCC_AHBENR_OTGFSEN_Msk /*!< USB OTG FS clock enable */ |
| 1726 | 1673 | ||
| 1727 | /****************** Bit definition for RCC_APB2ENR register *****************/ |
1674 | /****************** Bit definition for RCC_APB2ENR register *****************/ |
| 1728 | #define RCC_APB2ENR_AFIOEN_Pos (0U) |
1675 | #define RCC_APB2ENR_AFIOEN_Pos (0U) |
| 1729 | #define RCC_APB2ENR_AFIOEN_Msk (0x1U << RCC_APB2ENR_AFIOEN_Pos) /*!< 0x00000001 */ |
1676 | #define RCC_APB2ENR_AFIOEN_Msk (0x1UL << RCC_APB2ENR_AFIOEN_Pos) /*!< 0x00000001 */ |
| 1730 | #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk /*!< Alternate Function I/O clock enable */ |
1677 | #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk /*!< Alternate Function I/O clock enable */ |
| 1731 | #define RCC_APB2ENR_IOPAEN_Pos (2U) |
1678 | #define RCC_APB2ENR_IOPAEN_Pos (2U) |
| 1732 | #define RCC_APB2ENR_IOPAEN_Msk (0x1U << RCC_APB2ENR_IOPAEN_Pos) /*!< 0x00000004 */ |
1679 | #define RCC_APB2ENR_IOPAEN_Msk (0x1UL << RCC_APB2ENR_IOPAEN_Pos) /*!< 0x00000004 */ |
| 1733 | #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk /*!< I/O port A clock enable */ |
1680 | #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk /*!< I/O port A clock enable */ |
| 1734 | #define RCC_APB2ENR_IOPBEN_Pos (3U) |
1681 | #define RCC_APB2ENR_IOPBEN_Pos (3U) |
| 1735 | #define RCC_APB2ENR_IOPBEN_Msk (0x1U << RCC_APB2ENR_IOPBEN_Pos) /*!< 0x00000008 */ |
1682 | #define RCC_APB2ENR_IOPBEN_Msk (0x1UL << RCC_APB2ENR_IOPBEN_Pos) /*!< 0x00000008 */ |
| 1736 | #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk /*!< I/O port B clock enable */ |
1683 | #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk /*!< I/O port B clock enable */ |
| 1737 | #define RCC_APB2ENR_IOPCEN_Pos (4U) |
1684 | #define RCC_APB2ENR_IOPCEN_Pos (4U) |
| 1738 | #define RCC_APB2ENR_IOPCEN_Msk (0x1U << RCC_APB2ENR_IOPCEN_Pos) /*!< 0x00000010 */ |
1685 | #define RCC_APB2ENR_IOPCEN_Msk (0x1UL << RCC_APB2ENR_IOPCEN_Pos) /*!< 0x00000010 */ |
| 1739 | #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk /*!< I/O port C clock enable */ |
1686 | #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk /*!< I/O port C clock enable */ |
| 1740 | #define RCC_APB2ENR_IOPDEN_Pos (5U) |
1687 | #define RCC_APB2ENR_IOPDEN_Pos (5U) |
| 1741 | #define RCC_APB2ENR_IOPDEN_Msk (0x1U << RCC_APB2ENR_IOPDEN_Pos) /*!< 0x00000020 */ |
1688 | #define RCC_APB2ENR_IOPDEN_Msk (0x1UL << RCC_APB2ENR_IOPDEN_Pos) /*!< 0x00000020 */ |
| 1742 | #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk /*!< I/O port D clock enable */ |
1689 | #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk /*!< I/O port D clock enable */ |
| 1743 | #define RCC_APB2ENR_ADC1EN_Pos (9U) |
1690 | #define RCC_APB2ENR_ADC1EN_Pos (9U) |
| 1744 | #define RCC_APB2ENR_ADC1EN_Msk (0x1U << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */ |
1691 | #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */ |
| 1745 | #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC 1 interface clock enable */ |
1692 | #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC 1 interface clock enable */ |
| 1746 | 1693 | ||
| 1747 | #define RCC_APB2ENR_ADC2EN_Pos (10U) |
1694 | #define RCC_APB2ENR_ADC2EN_Pos (10U) |
| 1748 | #define RCC_APB2ENR_ADC2EN_Msk (0x1U << RCC_APB2ENR_ADC2EN_Pos) /*!< 0x00000400 */ |
1695 | #define RCC_APB2ENR_ADC2EN_Msk (0x1UL << RCC_APB2ENR_ADC2EN_Pos) /*!< 0x00000400 */ |
| 1749 | #define RCC_APB2ENR_ADC2EN RCC_APB2ENR_ADC2EN_Msk /*!< ADC 2 interface clock enable */ |
1696 | #define RCC_APB2ENR_ADC2EN RCC_APB2ENR_ADC2EN_Msk /*!< ADC 2 interface clock enable */ |
| 1750 | 1697 | ||
| 1751 | #define RCC_APB2ENR_TIM1EN_Pos (11U) |
1698 | #define RCC_APB2ENR_TIM1EN_Pos (11U) |
| 1752 | #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ |
1699 | #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ |
| 1753 | #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 Timer clock enable */ |
1700 | #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 Timer clock enable */ |
| 1754 | #define RCC_APB2ENR_SPI1EN_Pos (12U) |
1701 | #define RCC_APB2ENR_SPI1EN_Pos (12U) |
| 1755 | #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ |
1702 | #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ |
| 1756 | #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI 1 clock enable */ |
1703 | #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI 1 clock enable */ |
| 1757 | #define RCC_APB2ENR_USART1EN_Pos (14U) |
1704 | #define RCC_APB2ENR_USART1EN_Pos (14U) |
| 1758 | #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ |
1705 | #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ |
| 1759 | #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ |
1706 | #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ |
| 1760 | 1707 | ||
| 1761 | 1708 | ||
| 1762 | #define RCC_APB2ENR_IOPEEN_Pos (6U) |
1709 | #define RCC_APB2ENR_IOPEEN_Pos (6U) |
| 1763 | #define RCC_APB2ENR_IOPEEN_Msk (0x1U << RCC_APB2ENR_IOPEEN_Pos) /*!< 0x00000040 */ |
1710 | #define RCC_APB2ENR_IOPEEN_Msk (0x1UL << RCC_APB2ENR_IOPEEN_Pos) /*!< 0x00000040 */ |
| 1764 | #define RCC_APB2ENR_IOPEEN RCC_APB2ENR_IOPEEN_Msk /*!< I/O port E clock enable */ |
1711 | #define RCC_APB2ENR_IOPEEN RCC_APB2ENR_IOPEEN_Msk /*!< I/O port E clock enable */ |
| 1765 | 1712 | ||
| 1766 | 1713 | ||
| 1767 | 1714 | ||
| 1768 | 1715 | ||
| 1769 | /***************** Bit definition for RCC_APB1ENR register ******************/ |
1716 | /***************** Bit definition for RCC_APB1ENR register ******************/ |
| 1770 | #define RCC_APB1ENR_TIM2EN_Pos (0U) |
1717 | #define RCC_APB1ENR_TIM2EN_Pos (0U) |
| 1771 | #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ |
1718 | #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ |
| 1772 | #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/ |
1719 | #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/ |
| 1773 | #define RCC_APB1ENR_TIM3EN_Pos (1U) |
1720 | #define RCC_APB1ENR_TIM3EN_Pos (1U) |
| 1774 | #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ |
1721 | #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ |
| 1775 | #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ |
1722 | #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ |
| 1776 | #define RCC_APB1ENR_WWDGEN_Pos (11U) |
1723 | #define RCC_APB1ENR_WWDGEN_Pos (11U) |
| 1777 | #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ |
1724 | #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ |
| 1778 | #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ |
1725 | #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ |
| 1779 | #define RCC_APB1ENR_USART2EN_Pos (17U) |
1726 | #define RCC_APB1ENR_USART2EN_Pos (17U) |
| 1780 | #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ |
1727 | #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ |
| 1781 | #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */ |
1728 | #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */ |
| 1782 | #define RCC_APB1ENR_I2C1EN_Pos (21U) |
1729 | #define RCC_APB1ENR_I2C1EN_Pos (21U) |
| 1783 | #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ |
1730 | #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ |
| 1784 | #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */ |
1731 | #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */ |
| 1785 | 1732 | ||
| 1786 | #define RCC_APB1ENR_CAN1EN_Pos (25U) |
1733 | #define RCC_APB1ENR_CAN1EN_Pos (25U) |
| 1787 | #define RCC_APB1ENR_CAN1EN_Msk (0x1U << RCC_APB1ENR_CAN1EN_Pos) /*!< 0x02000000 */ |
1734 | #define RCC_APB1ENR_CAN1EN_Msk (0x1UL << RCC_APB1ENR_CAN1EN_Pos) /*!< 0x02000000 */ |
| 1788 | #define RCC_APB1ENR_CAN1EN RCC_APB1ENR_CAN1EN_Msk /*!< CAN1 clock enable */ |
1735 | #define RCC_APB1ENR_CAN1EN RCC_APB1ENR_CAN1EN_Msk /*!< CAN1 clock enable */ |
| 1789 | 1736 | ||
| 1790 | #define RCC_APB1ENR_BKPEN_Pos (27U) |
1737 | #define RCC_APB1ENR_BKPEN_Pos (27U) |
| 1791 | #define RCC_APB1ENR_BKPEN_Msk (0x1U << RCC_APB1ENR_BKPEN_Pos) /*!< 0x08000000 */ |
1738 | #define RCC_APB1ENR_BKPEN_Msk (0x1UL << RCC_APB1ENR_BKPEN_Pos) /*!< 0x08000000 */ |
| 1792 | #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk /*!< Backup interface clock enable */ |
1739 | #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk /*!< Backup interface clock enable */ |
| 1793 | #define RCC_APB1ENR_PWREN_Pos (28U) |
1740 | #define RCC_APB1ENR_PWREN_Pos (28U) |
| 1794 | #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ |
1741 | #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ |
| 1795 | #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */ |
1742 | #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */ |
| 1796 | 1743 | ||
| 1797 | #define RCC_APB1ENR_TIM4EN_Pos (2U) |
1744 | #define RCC_APB1ENR_TIM4EN_Pos (2U) |
| 1798 | #define RCC_APB1ENR_TIM4EN_Msk (0x1U << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */ |
1745 | #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */ |
| 1799 | #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */ |
1746 | #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */ |
| 1800 | #define RCC_APB1ENR_SPI2EN_Pos (14U) |
1747 | #define RCC_APB1ENR_SPI2EN_Pos (14U) |
| 1801 | #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ |
1748 | #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ |
| 1802 | #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */ |
1749 | #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */ |
| 1803 | #define RCC_APB1ENR_USART3EN_Pos (18U) |
1750 | #define RCC_APB1ENR_USART3EN_Pos (18U) |
| 1804 | #define RCC_APB1ENR_USART3EN_Msk (0x1U << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */ |
1751 | #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */ |
| 1805 | #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */ |
1752 | #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */ |
| 1806 | #define RCC_APB1ENR_I2C2EN_Pos (22U) |
1753 | #define RCC_APB1ENR_I2C2EN_Pos (22U) |
| 1807 | #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ |
1754 | #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ |
| 1808 | #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */ |
1755 | #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */ |
| 1809 | 1756 | ||
| 1810 | 1757 | ||
| 1811 | #define RCC_APB1ENR_TIM5EN_Pos (3U) |
1758 | #define RCC_APB1ENR_TIM5EN_Pos (3U) |
| 1812 | #define RCC_APB1ENR_TIM5EN_Msk (0x1U << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */ |
1759 | #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */ |
| 1813 | #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk /*!< Timer 5 clock enable */ |
1760 | #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk /*!< Timer 5 clock enable */ |
| 1814 | #define RCC_APB1ENR_TIM6EN_Pos (4U) |
1761 | #define RCC_APB1ENR_TIM6EN_Pos (4U) |
| 1815 | #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ |
1762 | #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ |
| 1816 | #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ |
1763 | #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ |
| 1817 | #define RCC_APB1ENR_TIM7EN_Pos (5U) |
1764 | #define RCC_APB1ENR_TIM7EN_Pos (5U) |
| 1818 | #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ |
1765 | #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ |
| 1819 | #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ |
1766 | #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ |
| 1820 | #define RCC_APB1ENR_SPI3EN_Pos (15U) |
1767 | #define RCC_APB1ENR_SPI3EN_Pos (15U) |
| 1821 | #define RCC_APB1ENR_SPI3EN_Msk (0x1U << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */ |
1768 | #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */ |
| 1822 | #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk /*!< SPI 3 clock enable */ |
1769 | #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk /*!< SPI 3 clock enable */ |
| 1823 | #define RCC_APB1ENR_UART4EN_Pos (19U) |
1770 | #define RCC_APB1ENR_UART4EN_Pos (19U) |
| 1824 | #define RCC_APB1ENR_UART4EN_Msk (0x1U << RCC_APB1ENR_UART4EN_Pos) /*!< 0x00080000 */ |
1771 | #define RCC_APB1ENR_UART4EN_Msk (0x1UL << RCC_APB1ENR_UART4EN_Pos) /*!< 0x00080000 */ |
| 1825 | #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk /*!< UART 4 clock enable */ |
1772 | #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk /*!< UART 4 clock enable */ |
| 1826 | #define RCC_APB1ENR_UART5EN_Pos (20U) |
1773 | #define RCC_APB1ENR_UART5EN_Pos (20U) |
| 1827 | #define RCC_APB1ENR_UART5EN_Msk (0x1U << RCC_APB1ENR_UART5EN_Pos) /*!< 0x00100000 */ |
1774 | #define RCC_APB1ENR_UART5EN_Msk (0x1UL << RCC_APB1ENR_UART5EN_Pos) /*!< 0x00100000 */ |
| 1828 | #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk /*!< UART 5 clock enable */ |
1775 | #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk /*!< UART 5 clock enable */ |
| 1829 | 1776 | ||
| 1830 | 1777 | ||
| 1831 | 1778 | ||
| 1832 | #define RCC_APB1ENR_CAN2EN_Pos (26U) |
1779 | #define RCC_APB1ENR_CAN2EN_Pos (26U) |
| 1833 | #define RCC_APB1ENR_CAN2EN_Msk (0x1U << RCC_APB1ENR_CAN2EN_Pos) /*!< 0x04000000 */ |
1780 | #define RCC_APB1ENR_CAN2EN_Msk (0x1UL << RCC_APB1ENR_CAN2EN_Pos) /*!< 0x04000000 */ |
| 1834 | #define RCC_APB1ENR_CAN2EN RCC_APB1ENR_CAN2EN_Msk /*!< CAN2 clock enable */ |
1781 | #define RCC_APB1ENR_CAN2EN RCC_APB1ENR_CAN2EN_Msk /*!< CAN2 clock enable */ |
| 1835 | 1782 | ||
| 1836 | #define RCC_APB1ENR_DACEN_Pos (29U) |
1783 | #define RCC_APB1ENR_DACEN_Pos (29U) |
| 1837 | #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ |
1784 | #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ |
| 1838 | #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */ |
1785 | #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */ |
| 1839 | 1786 | ||
| 1840 | /******************* Bit definition for RCC_BDCR register *******************/ |
1787 | /******************* Bit definition for RCC_BDCR register *******************/ |
| 1841 | #define RCC_BDCR_LSEON_Pos (0U) |
1788 | #define RCC_BDCR_LSEON_Pos (0U) |
| 1842 | #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ |
1789 | #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ |
| 1843 | #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */ |
1790 | #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */ |
| 1844 | #define RCC_BDCR_LSERDY_Pos (1U) |
1791 | #define RCC_BDCR_LSERDY_Pos (1U) |
| 1845 | #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ |
1792 | #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ |
| 1846 | #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ |
1793 | #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ |
| 1847 | #define RCC_BDCR_LSEBYP_Pos (2U) |
1794 | #define RCC_BDCR_LSEBYP_Pos (2U) |
| 1848 | #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ |
1795 | #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ |
| 1849 | #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ |
1796 | #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ |
| 1850 | 1797 | ||
| 1851 | #define RCC_BDCR_RTCSEL_Pos (8U) |
1798 | #define RCC_BDCR_RTCSEL_Pos (8U) |
| 1852 | #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ |
1799 | #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ |
| 1853 | #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
1800 | #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
| 1854 | #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ |
1801 | #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ |
| 1855 | #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ |
1802 | #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ |
| 1856 | 1803 | ||
| 1857 | /*!< RTC congiguration */ |
1804 | /*!< RTC congiguration */ |
| 1858 | #define RCC_BDCR_RTCSEL_NOCLOCK 0x00000000U /*!< No clock */ |
1805 | #define RCC_BDCR_RTCSEL_NOCLOCK 0x00000000U /*!< No clock */ |
| 1859 | #define RCC_BDCR_RTCSEL_LSE 0x00000100U /*!< LSE oscillator clock used as RTC clock */ |
1806 | #define RCC_BDCR_RTCSEL_LSE 0x00000100U /*!< LSE oscillator clock used as RTC clock */ |
| 1860 | #define RCC_BDCR_RTCSEL_LSI 0x00000200U /*!< LSI oscillator clock used as RTC clock */ |
1807 | #define RCC_BDCR_RTCSEL_LSI 0x00000200U /*!< LSI oscillator clock used as RTC clock */ |
| 1861 | #define RCC_BDCR_RTCSEL_HSE 0x00000300U /*!< HSE oscillator clock divided by 128 used as RTC clock */ |
1808 | #define RCC_BDCR_RTCSEL_HSE 0x00000300U /*!< HSE oscillator clock divided by 128 used as RTC clock */ |
| 1862 | 1809 | ||
| 1863 | #define RCC_BDCR_RTCEN_Pos (15U) |
1810 | #define RCC_BDCR_RTCEN_Pos (15U) |
| 1864 | #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ |
1811 | #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ |
| 1865 | #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */ |
1812 | #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */ |
| 1866 | #define RCC_BDCR_BDRST_Pos (16U) |
1813 | #define RCC_BDCR_BDRST_Pos (16U) |
| 1867 | #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ |
1814 | #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ |
| 1868 | #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */ |
1815 | #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */ |
| 1869 | 1816 | ||
| 1870 | /******************* Bit definition for RCC_CSR register ********************/ |
1817 | /******************* Bit definition for RCC_CSR register ********************/ |
| 1871 | #define RCC_CSR_LSION_Pos (0U) |
1818 | #define RCC_CSR_LSION_Pos (0U) |
| 1872 | #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ |
1819 | #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ |
| 1873 | #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ |
1820 | #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ |
| 1874 | #define RCC_CSR_LSIRDY_Pos (1U) |
1821 | #define RCC_CSR_LSIRDY_Pos (1U) |
| 1875 | #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ |
1822 | #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ |
| 1876 | #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ |
1823 | #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ |
| 1877 | #define RCC_CSR_RMVF_Pos (24U) |
1824 | #define RCC_CSR_RMVF_Pos (24U) |
| 1878 | #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ |
1825 | #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ |
| 1879 | #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ |
1826 | #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ |
| 1880 | #define RCC_CSR_PINRSTF_Pos (26U) |
1827 | #define RCC_CSR_PINRSTF_Pos (26U) |
| 1881 | #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ |
1828 | #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ |
| 1882 | #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ |
1829 | #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ |
| 1883 | #define RCC_CSR_PORRSTF_Pos (27U) |
1830 | #define RCC_CSR_PORRSTF_Pos (27U) |
| 1884 | #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ |
1831 | #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ |
| 1885 | #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ |
1832 | #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ |
| 1886 | #define RCC_CSR_SFTRSTF_Pos (28U) |
1833 | #define RCC_CSR_SFTRSTF_Pos (28U) |
| 1887 | #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ |
1834 | #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ |
| 1888 | #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ |
1835 | #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ |
| 1889 | #define RCC_CSR_IWDGRSTF_Pos (29U) |
1836 | #define RCC_CSR_IWDGRSTF_Pos (29U) |
| 1890 | #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ |
1837 | #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ |
| 1891 | #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ |
1838 | #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ |
| 1892 | #define RCC_CSR_WWDGRSTF_Pos (30U) |
1839 | #define RCC_CSR_WWDGRSTF_Pos (30U) |
| 1893 | #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ |
1840 | #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ |
| 1894 | #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ |
1841 | #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ |
| 1895 | #define RCC_CSR_LPWRRSTF_Pos (31U) |
1842 | #define RCC_CSR_LPWRRSTF_Pos (31U) |
| 1896 | #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ |
1843 | #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ |
| 1897 | #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ |
1844 | #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ |
| 1898 | 1845 | ||
| 1899 | /******************* Bit definition for RCC_AHBRSTR register ****************/ |
1846 | /******************* Bit definition for RCC_AHBRSTR register ****************/ |
| 1900 | #define RCC_AHBRSTR_OTGFSRST_Pos (12U) |
1847 | #define RCC_AHBRSTR_OTGFSRST_Pos (12U) |
| 1901 | #define RCC_AHBRSTR_OTGFSRST_Msk (0x1U << RCC_AHBRSTR_OTGFSRST_Pos) /*!< 0x00001000 */ |
1848 | #define RCC_AHBRSTR_OTGFSRST_Msk (0x1UL << RCC_AHBRSTR_OTGFSRST_Pos) /*!< 0x00001000 */ |
| 1902 | #define RCC_AHBRSTR_OTGFSRST RCC_AHBRSTR_OTGFSRST_Msk /*!< USB OTG FS reset */ |
1849 | #define RCC_AHBRSTR_OTGFSRST RCC_AHBRSTR_OTGFSRST_Msk /*!< USB OTG FS reset */ |
| 1903 | 1850 | ||
| 1904 | /******************* Bit definition for RCC_CFGR2 register ******************/ |
1851 | /******************* Bit definition for RCC_CFGR2 register ******************/ |
| 1905 | /*!< PREDIV1 configuration */ |
1852 | /*!< PREDIV1 configuration */ |
| 1906 | #define RCC_CFGR2_PREDIV1_Pos (0U) |
1853 | #define RCC_CFGR2_PREDIV1_Pos (0U) |
| 1907 | #define RCC_CFGR2_PREDIV1_Msk (0xFU << RCC_CFGR2_PREDIV1_Pos) /*!< 0x0000000F */ |
1854 | #define RCC_CFGR2_PREDIV1_Msk (0xFUL << RCC_CFGR2_PREDIV1_Pos) /*!< 0x0000000F */ |
| 1908 | #define RCC_CFGR2_PREDIV1 RCC_CFGR2_PREDIV1_Msk /*!< PREDIV1[3:0] bits */ |
1855 | #define RCC_CFGR2_PREDIV1 RCC_CFGR2_PREDIV1_Msk /*!< PREDIV1[3:0] bits */ |
| 1909 | #define RCC_CFGR2_PREDIV1_0 (0x1U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000001 */ |
1856 | #define RCC_CFGR2_PREDIV1_0 (0x1UL << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000001 */ |
| 1910 | #define RCC_CFGR2_PREDIV1_1 (0x2U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000002 */ |
1857 | #define RCC_CFGR2_PREDIV1_1 (0x2UL << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000002 */ |
| 1911 | #define RCC_CFGR2_PREDIV1_2 (0x4U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000004 */ |
1858 | #define RCC_CFGR2_PREDIV1_2 (0x4UL << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000004 */ |
| 1912 | #define RCC_CFGR2_PREDIV1_3 (0x8U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000008 */ |
1859 | #define RCC_CFGR2_PREDIV1_3 (0x8UL << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000008 */ |
| 1913 | 1860 | ||
| 1914 | #define RCC_CFGR2_PREDIV1_DIV1 0x00000000U /*!< PREDIV1 input clock not divided */ |
1861 | #define RCC_CFGR2_PREDIV1_DIV1 0x00000000U /*!< PREDIV1 input clock not divided */ |
| 1915 | #define RCC_CFGR2_PREDIV1_DIV2_Pos (0U) |
1862 | #define RCC_CFGR2_PREDIV1_DIV2_Pos (0U) |
| 1916 | #define RCC_CFGR2_PREDIV1_DIV2_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV2_Pos) /*!< 0x00000001 */ |
1863 | #define RCC_CFGR2_PREDIV1_DIV2_Msk (0x1UL << RCC_CFGR2_PREDIV1_DIV2_Pos) /*!< 0x00000001 */ |
| 1917 | #define RCC_CFGR2_PREDIV1_DIV2 RCC_CFGR2_PREDIV1_DIV2_Msk /*!< PREDIV1 input clock divided by 2 */ |
1864 | #define RCC_CFGR2_PREDIV1_DIV2 RCC_CFGR2_PREDIV1_DIV2_Msk /*!< PREDIV1 input clock divided by 2 */ |
| 1918 | #define RCC_CFGR2_PREDIV1_DIV3_Pos (1U) |
1865 | #define RCC_CFGR2_PREDIV1_DIV3_Pos (1U) |
| 1919 | #define RCC_CFGR2_PREDIV1_DIV3_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV3_Pos) /*!< 0x00000002 */ |
1866 | #define RCC_CFGR2_PREDIV1_DIV3_Msk (0x1UL << RCC_CFGR2_PREDIV1_DIV3_Pos) /*!< 0x00000002 */ |
| 1920 | #define RCC_CFGR2_PREDIV1_DIV3 RCC_CFGR2_PREDIV1_DIV3_Msk /*!< PREDIV1 input clock divided by 3 */ |
1867 | #define RCC_CFGR2_PREDIV1_DIV3 RCC_CFGR2_PREDIV1_DIV3_Msk /*!< PREDIV1 input clock divided by 3 */ |
| 1921 | #define RCC_CFGR2_PREDIV1_DIV4_Pos (0U) |
1868 | #define RCC_CFGR2_PREDIV1_DIV4_Pos (0U) |
| 1922 | #define RCC_CFGR2_PREDIV1_DIV4_Msk (0x3U << RCC_CFGR2_PREDIV1_DIV4_Pos) /*!< 0x00000003 */ |
1869 | #define RCC_CFGR2_PREDIV1_DIV4_Msk (0x3UL << RCC_CFGR2_PREDIV1_DIV4_Pos) /*!< 0x00000003 */ |
| 1923 | #define RCC_CFGR2_PREDIV1_DIV4 RCC_CFGR2_PREDIV1_DIV4_Msk /*!< PREDIV1 input clock divided by 4 */ |
1870 | #define RCC_CFGR2_PREDIV1_DIV4 RCC_CFGR2_PREDIV1_DIV4_Msk /*!< PREDIV1 input clock divided by 4 */ |
| 1924 | #define RCC_CFGR2_PREDIV1_DIV5_Pos (2U) |
1871 | #define RCC_CFGR2_PREDIV1_DIV5_Pos (2U) |
| 1925 | #define RCC_CFGR2_PREDIV1_DIV5_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV5_Pos) /*!< 0x00000004 */ |
1872 | #define RCC_CFGR2_PREDIV1_DIV5_Msk (0x1UL << RCC_CFGR2_PREDIV1_DIV5_Pos) /*!< 0x00000004 */ |
| 1926 | #define RCC_CFGR2_PREDIV1_DIV5 RCC_CFGR2_PREDIV1_DIV5_Msk /*!< PREDIV1 input clock divided by 5 */ |
1873 | #define RCC_CFGR2_PREDIV1_DIV5 RCC_CFGR2_PREDIV1_DIV5_Msk /*!< PREDIV1 input clock divided by 5 */ |
| 1927 | #define RCC_CFGR2_PREDIV1_DIV6_Pos (0U) |
1874 | #define RCC_CFGR2_PREDIV1_DIV6_Pos (0U) |
| 1928 | #define RCC_CFGR2_PREDIV1_DIV6_Msk (0x5U << RCC_CFGR2_PREDIV1_DIV6_Pos) /*!< 0x00000005 */ |
1875 | #define RCC_CFGR2_PREDIV1_DIV6_Msk (0x5UL << RCC_CFGR2_PREDIV1_DIV6_Pos) /*!< 0x00000005 */ |
| 1929 | #define RCC_CFGR2_PREDIV1_DIV6 RCC_CFGR2_PREDIV1_DIV6_Msk /*!< PREDIV1 input clock divided by 6 */ |
1876 | #define RCC_CFGR2_PREDIV1_DIV6 RCC_CFGR2_PREDIV1_DIV6_Msk /*!< PREDIV1 input clock divided by 6 */ |
| 1930 | #define RCC_CFGR2_PREDIV1_DIV7_Pos (1U) |
1877 | #define RCC_CFGR2_PREDIV1_DIV7_Pos (1U) |
| 1931 | #define RCC_CFGR2_PREDIV1_DIV7_Msk (0x3U << RCC_CFGR2_PREDIV1_DIV7_Pos) /*!< 0x00000006 */ |
1878 | #define RCC_CFGR2_PREDIV1_DIV7_Msk (0x3UL << RCC_CFGR2_PREDIV1_DIV7_Pos) /*!< 0x00000006 */ |
| 1932 | #define RCC_CFGR2_PREDIV1_DIV7 RCC_CFGR2_PREDIV1_DIV7_Msk /*!< PREDIV1 input clock divided by 7 */ |
1879 | #define RCC_CFGR2_PREDIV1_DIV7 RCC_CFGR2_PREDIV1_DIV7_Msk /*!< PREDIV1 input clock divided by 7 */ |
| 1933 | #define RCC_CFGR2_PREDIV1_DIV8_Pos (0U) |
1880 | #define RCC_CFGR2_PREDIV1_DIV8_Pos (0U) |
| 1934 | #define RCC_CFGR2_PREDIV1_DIV8_Msk (0x7U << RCC_CFGR2_PREDIV1_DIV8_Pos) /*!< 0x00000007 */ |
1881 | #define RCC_CFGR2_PREDIV1_DIV8_Msk (0x7UL << RCC_CFGR2_PREDIV1_DIV8_Pos) /*!< 0x00000007 */ |
| 1935 | #define RCC_CFGR2_PREDIV1_DIV8 RCC_CFGR2_PREDIV1_DIV8_Msk /*!< PREDIV1 input clock divided by 8 */ |
1882 | #define RCC_CFGR2_PREDIV1_DIV8 RCC_CFGR2_PREDIV1_DIV8_Msk /*!< PREDIV1 input clock divided by 8 */ |
| 1936 | #define RCC_CFGR2_PREDIV1_DIV9_Pos (3U) |
1883 | #define RCC_CFGR2_PREDIV1_DIV9_Pos (3U) |
| 1937 | #define RCC_CFGR2_PREDIV1_DIV9_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV9_Pos) /*!< 0x00000008 */ |
1884 | #define RCC_CFGR2_PREDIV1_DIV9_Msk (0x1UL << RCC_CFGR2_PREDIV1_DIV9_Pos) /*!< 0x00000008 */ |
| 1938 | #define RCC_CFGR2_PREDIV1_DIV9 RCC_CFGR2_PREDIV1_DIV9_Msk /*!< PREDIV1 input clock divided by 9 */ |
1885 | #define RCC_CFGR2_PREDIV1_DIV9 RCC_CFGR2_PREDIV1_DIV9_Msk /*!< PREDIV1 input clock divided by 9 */ |
| 1939 | #define RCC_CFGR2_PREDIV1_DIV10_Pos (0U) |
1886 | #define RCC_CFGR2_PREDIV1_DIV10_Pos (0U) |
| 1940 | #define RCC_CFGR2_PREDIV1_DIV10_Msk (0x9U << RCC_CFGR2_PREDIV1_DIV10_Pos) /*!< 0x00000009 */ |
1887 | #define RCC_CFGR2_PREDIV1_DIV10_Msk (0x9UL << RCC_CFGR2_PREDIV1_DIV10_Pos) /*!< 0x00000009 */ |
| 1941 | #define RCC_CFGR2_PREDIV1_DIV10 RCC_CFGR2_PREDIV1_DIV10_Msk /*!< PREDIV1 input clock divided by 10 */ |
1888 | #define RCC_CFGR2_PREDIV1_DIV10 RCC_CFGR2_PREDIV1_DIV10_Msk /*!< PREDIV1 input clock divided by 10 */ |
| 1942 | #define RCC_CFGR2_PREDIV1_DIV11_Pos (1U) |
1889 | #define RCC_CFGR2_PREDIV1_DIV11_Pos (1U) |
| 1943 | #define RCC_CFGR2_PREDIV1_DIV11_Msk (0x5U << RCC_CFGR2_PREDIV1_DIV11_Pos) /*!< 0x0000000A */ |
1890 | #define RCC_CFGR2_PREDIV1_DIV11_Msk (0x5UL << RCC_CFGR2_PREDIV1_DIV11_Pos) /*!< 0x0000000A */ |
| 1944 | #define RCC_CFGR2_PREDIV1_DIV11 RCC_CFGR2_PREDIV1_DIV11_Msk /*!< PREDIV1 input clock divided by 11 */ |
1891 | #define RCC_CFGR2_PREDIV1_DIV11 RCC_CFGR2_PREDIV1_DIV11_Msk /*!< PREDIV1 input clock divided by 11 */ |
| 1945 | #define RCC_CFGR2_PREDIV1_DIV12_Pos (0U) |
1892 | #define RCC_CFGR2_PREDIV1_DIV12_Pos (0U) |
| 1946 | #define RCC_CFGR2_PREDIV1_DIV12_Msk (0xBU << RCC_CFGR2_PREDIV1_DIV12_Pos) /*!< 0x0000000B */ |
1893 | #define RCC_CFGR2_PREDIV1_DIV12_Msk (0xBUL << RCC_CFGR2_PREDIV1_DIV12_Pos) /*!< 0x0000000B */ |
| 1947 | #define RCC_CFGR2_PREDIV1_DIV12 RCC_CFGR2_PREDIV1_DIV12_Msk /*!< PREDIV1 input clock divided by 12 */ |
1894 | #define RCC_CFGR2_PREDIV1_DIV12 RCC_CFGR2_PREDIV1_DIV12_Msk /*!< PREDIV1 input clock divided by 12 */ |
| 1948 | #define RCC_CFGR2_PREDIV1_DIV13_Pos (2U) |
1895 | #define RCC_CFGR2_PREDIV1_DIV13_Pos (2U) |
| 1949 | #define RCC_CFGR2_PREDIV1_DIV13_Msk (0x3U << RCC_CFGR2_PREDIV1_DIV13_Pos) /*!< 0x0000000C */ |
1896 | #define RCC_CFGR2_PREDIV1_DIV13_Msk (0x3UL << RCC_CFGR2_PREDIV1_DIV13_Pos) /*!< 0x0000000C */ |
| 1950 | #define RCC_CFGR2_PREDIV1_DIV13 RCC_CFGR2_PREDIV1_DIV13_Msk /*!< PREDIV1 input clock divided by 13 */ |
1897 | #define RCC_CFGR2_PREDIV1_DIV13 RCC_CFGR2_PREDIV1_DIV13_Msk /*!< PREDIV1 input clock divided by 13 */ |
| 1951 | #define RCC_CFGR2_PREDIV1_DIV14_Pos (0U) |
1898 | #define RCC_CFGR2_PREDIV1_DIV14_Pos (0U) |
| 1952 | #define RCC_CFGR2_PREDIV1_DIV14_Msk (0xDU << RCC_CFGR2_PREDIV1_DIV14_Pos) /*!< 0x0000000D */ |
1899 | #define RCC_CFGR2_PREDIV1_DIV14_Msk (0xDUL << RCC_CFGR2_PREDIV1_DIV14_Pos) /*!< 0x0000000D */ |
| 1953 | #define RCC_CFGR2_PREDIV1_DIV14 RCC_CFGR2_PREDIV1_DIV14_Msk /*!< PREDIV1 input clock divided by 14 */ |
1900 | #define RCC_CFGR2_PREDIV1_DIV14 RCC_CFGR2_PREDIV1_DIV14_Msk /*!< PREDIV1 input clock divided by 14 */ |
| 1954 | #define RCC_CFGR2_PREDIV1_DIV15_Pos (1U) |
1901 | #define RCC_CFGR2_PREDIV1_DIV15_Pos (1U) |
| 1955 | #define RCC_CFGR2_PREDIV1_DIV15_Msk (0x7U << RCC_CFGR2_PREDIV1_DIV15_Pos) /*!< 0x0000000E */ |
1902 | #define RCC_CFGR2_PREDIV1_DIV15_Msk (0x7UL << RCC_CFGR2_PREDIV1_DIV15_Pos) /*!< 0x0000000E */ |
| 1956 | #define RCC_CFGR2_PREDIV1_DIV15 RCC_CFGR2_PREDIV1_DIV15_Msk /*!< PREDIV1 input clock divided by 15 */ |
1903 | #define RCC_CFGR2_PREDIV1_DIV15 RCC_CFGR2_PREDIV1_DIV15_Msk /*!< PREDIV1 input clock divided by 15 */ |
| 1957 | #define RCC_CFGR2_PREDIV1_DIV16_Pos (0U) |
1904 | #define RCC_CFGR2_PREDIV1_DIV16_Pos (0U) |
| 1958 | #define RCC_CFGR2_PREDIV1_DIV16_Msk (0xFU << RCC_CFGR2_PREDIV1_DIV16_Pos) /*!< 0x0000000F */ |
1905 | #define RCC_CFGR2_PREDIV1_DIV16_Msk (0xFUL << RCC_CFGR2_PREDIV1_DIV16_Pos) /*!< 0x0000000F */ |
| 1959 | #define RCC_CFGR2_PREDIV1_DIV16 RCC_CFGR2_PREDIV1_DIV16_Msk /*!< PREDIV1 input clock divided by 16 */ |
1906 | #define RCC_CFGR2_PREDIV1_DIV16 RCC_CFGR2_PREDIV1_DIV16_Msk /*!< PREDIV1 input clock divided by 16 */ |
| 1960 | 1907 | ||
| 1961 | /*!< PREDIV2 configuration */ |
1908 | /*!< PREDIV2 configuration */ |
| 1962 | #define RCC_CFGR2_PREDIV2_Pos (4U) |
1909 | #define RCC_CFGR2_PREDIV2_Pos (4U) |
| 1963 | #define RCC_CFGR2_PREDIV2_Msk (0xFU << RCC_CFGR2_PREDIV2_Pos) /*!< 0x000000F0 */ |
1910 | #define RCC_CFGR2_PREDIV2_Msk (0xFUL << RCC_CFGR2_PREDIV2_Pos) /*!< 0x000000F0 */ |
| 1964 | #define RCC_CFGR2_PREDIV2 RCC_CFGR2_PREDIV2_Msk /*!< PREDIV2[3:0] bits */ |
1911 | #define RCC_CFGR2_PREDIV2 RCC_CFGR2_PREDIV2_Msk /*!< PREDIV2[3:0] bits */ |
| 1965 | #define RCC_CFGR2_PREDIV2_0 (0x1U << RCC_CFGR2_PREDIV2_Pos) /*!< 0x00000010 */ |
1912 | #define RCC_CFGR2_PREDIV2_0 (0x1UL << RCC_CFGR2_PREDIV2_Pos) /*!< 0x00000010 */ |
| 1966 | #define RCC_CFGR2_PREDIV2_1 (0x2U << RCC_CFGR2_PREDIV2_Pos) /*!< 0x00000020 */ |
1913 | #define RCC_CFGR2_PREDIV2_1 (0x2UL << RCC_CFGR2_PREDIV2_Pos) /*!< 0x00000020 */ |
| 1967 | #define RCC_CFGR2_PREDIV2_2 (0x4U << RCC_CFGR2_PREDIV2_Pos) /*!< 0x00000040 */ |
1914 | #define RCC_CFGR2_PREDIV2_2 (0x4UL << RCC_CFGR2_PREDIV2_Pos) /*!< 0x00000040 */ |
| 1968 | #define RCC_CFGR2_PREDIV2_3 (0x8U << RCC_CFGR2_PREDIV2_Pos) /*!< 0x00000080 */ |
1915 | #define RCC_CFGR2_PREDIV2_3 (0x8UL << RCC_CFGR2_PREDIV2_Pos) /*!< 0x00000080 */ |
| 1969 | 1916 | ||
| 1970 | #define RCC_CFGR2_PREDIV2_DIV1 0x00000000U /*!< PREDIV2 input clock not divided */ |
1917 | #define RCC_CFGR2_PREDIV2_DIV1 0x00000000U /*!< PREDIV2 input clock not divided */ |
| 1971 | #define RCC_CFGR2_PREDIV2_DIV2_Pos (4U) |
1918 | #define RCC_CFGR2_PREDIV2_DIV2_Pos (4U) |
| 1972 | #define RCC_CFGR2_PREDIV2_DIV2_Msk (0x1U << RCC_CFGR2_PREDIV2_DIV2_Pos) /*!< 0x00000010 */ |
1919 | #define RCC_CFGR2_PREDIV2_DIV2_Msk (0x1UL << RCC_CFGR2_PREDIV2_DIV2_Pos) /*!< 0x00000010 */ |
| 1973 | #define RCC_CFGR2_PREDIV2_DIV2 RCC_CFGR2_PREDIV2_DIV2_Msk /*!< PREDIV2 input clock divided by 2 */ |
1920 | #define RCC_CFGR2_PREDIV2_DIV2 RCC_CFGR2_PREDIV2_DIV2_Msk /*!< PREDIV2 input clock divided by 2 */ |
| 1974 | #define RCC_CFGR2_PREDIV2_DIV3_Pos (5U) |
1921 | #define RCC_CFGR2_PREDIV2_DIV3_Pos (5U) |
| 1975 | #define RCC_CFGR2_PREDIV2_DIV3_Msk (0x1U << RCC_CFGR2_PREDIV2_DIV3_Pos) /*!< 0x00000020 */ |
1922 | #define RCC_CFGR2_PREDIV2_DIV3_Msk (0x1UL << RCC_CFGR2_PREDIV2_DIV3_Pos) /*!< 0x00000020 */ |
| 1976 | #define RCC_CFGR2_PREDIV2_DIV3 RCC_CFGR2_PREDIV2_DIV3_Msk /*!< PREDIV2 input clock divided by 3 */ |
1923 | #define RCC_CFGR2_PREDIV2_DIV3 RCC_CFGR2_PREDIV2_DIV3_Msk /*!< PREDIV2 input clock divided by 3 */ |
| 1977 | #define RCC_CFGR2_PREDIV2_DIV4_Pos (4U) |
1924 | #define RCC_CFGR2_PREDIV2_DIV4_Pos (4U) |
| 1978 | #define RCC_CFGR2_PREDIV2_DIV4_Msk (0x3U << RCC_CFGR2_PREDIV2_DIV4_Pos) /*!< 0x00000030 */ |
1925 | #define RCC_CFGR2_PREDIV2_DIV4_Msk (0x3UL << RCC_CFGR2_PREDIV2_DIV4_Pos) /*!< 0x00000030 */ |
| 1979 | #define RCC_CFGR2_PREDIV2_DIV4 RCC_CFGR2_PREDIV2_DIV4_Msk /*!< PREDIV2 input clock divided by 4 */ |
1926 | #define RCC_CFGR2_PREDIV2_DIV4 RCC_CFGR2_PREDIV2_DIV4_Msk /*!< PREDIV2 input clock divided by 4 */ |
| 1980 | #define RCC_CFGR2_PREDIV2_DIV5_Pos (6U) |
1927 | #define RCC_CFGR2_PREDIV2_DIV5_Pos (6U) |
| 1981 | #define RCC_CFGR2_PREDIV2_DIV5_Msk (0x1U << RCC_CFGR2_PREDIV2_DIV5_Pos) /*!< 0x00000040 */ |
1928 | #define RCC_CFGR2_PREDIV2_DIV5_Msk (0x1UL << RCC_CFGR2_PREDIV2_DIV5_Pos) /*!< 0x00000040 */ |
| 1982 | #define RCC_CFGR2_PREDIV2_DIV5 RCC_CFGR2_PREDIV2_DIV5_Msk /*!< PREDIV2 input clock divided by 5 */ |
1929 | #define RCC_CFGR2_PREDIV2_DIV5 RCC_CFGR2_PREDIV2_DIV5_Msk /*!< PREDIV2 input clock divided by 5 */ |
| 1983 | #define RCC_CFGR2_PREDIV2_DIV6_Pos (4U) |
1930 | #define RCC_CFGR2_PREDIV2_DIV6_Pos (4U) |
| 1984 | #define RCC_CFGR2_PREDIV2_DIV6_Msk (0x5U << RCC_CFGR2_PREDIV2_DIV6_Pos) /*!< 0x00000050 */ |
1931 | #define RCC_CFGR2_PREDIV2_DIV6_Msk (0x5UL << RCC_CFGR2_PREDIV2_DIV6_Pos) /*!< 0x00000050 */ |
| 1985 | #define RCC_CFGR2_PREDIV2_DIV6 RCC_CFGR2_PREDIV2_DIV6_Msk /*!< PREDIV2 input clock divided by 6 */ |
1932 | #define RCC_CFGR2_PREDIV2_DIV6 RCC_CFGR2_PREDIV2_DIV6_Msk /*!< PREDIV2 input clock divided by 6 */ |
| 1986 | #define RCC_CFGR2_PREDIV2_DIV7_Pos (5U) |
1933 | #define RCC_CFGR2_PREDIV2_DIV7_Pos (5U) |
| 1987 | #define RCC_CFGR2_PREDIV2_DIV7_Msk (0x3U << RCC_CFGR2_PREDIV2_DIV7_Pos) /*!< 0x00000060 */ |
1934 | #define RCC_CFGR2_PREDIV2_DIV7_Msk (0x3UL << RCC_CFGR2_PREDIV2_DIV7_Pos) /*!< 0x00000060 */ |
| 1988 | #define RCC_CFGR2_PREDIV2_DIV7 RCC_CFGR2_PREDIV2_DIV7_Msk /*!< PREDIV2 input clock divided by 7 */ |
1935 | #define RCC_CFGR2_PREDIV2_DIV7 RCC_CFGR2_PREDIV2_DIV7_Msk /*!< PREDIV2 input clock divided by 7 */ |
| 1989 | #define RCC_CFGR2_PREDIV2_DIV8_Pos (4U) |
1936 | #define RCC_CFGR2_PREDIV2_DIV8_Pos (4U) |
| 1990 | #define RCC_CFGR2_PREDIV2_DIV8_Msk (0x7U << RCC_CFGR2_PREDIV2_DIV8_Pos) /*!< 0x00000070 */ |
1937 | #define RCC_CFGR2_PREDIV2_DIV8_Msk (0x7UL << RCC_CFGR2_PREDIV2_DIV8_Pos) /*!< 0x00000070 */ |
| 1991 | #define RCC_CFGR2_PREDIV2_DIV8 RCC_CFGR2_PREDIV2_DIV8_Msk /*!< PREDIV2 input clock divided by 8 */ |
1938 | #define RCC_CFGR2_PREDIV2_DIV8 RCC_CFGR2_PREDIV2_DIV8_Msk /*!< PREDIV2 input clock divided by 8 */ |
| 1992 | #define RCC_CFGR2_PREDIV2_DIV9_Pos (7U) |
1939 | #define RCC_CFGR2_PREDIV2_DIV9_Pos (7U) |
| 1993 | #define RCC_CFGR2_PREDIV2_DIV9_Msk (0x1U << RCC_CFGR2_PREDIV2_DIV9_Pos) /*!< 0x00000080 */ |
1940 | #define RCC_CFGR2_PREDIV2_DIV9_Msk (0x1UL << RCC_CFGR2_PREDIV2_DIV9_Pos) /*!< 0x00000080 */ |
| 1994 | #define RCC_CFGR2_PREDIV2_DIV9 RCC_CFGR2_PREDIV2_DIV9_Msk /*!< PREDIV2 input clock divided by 9 */ |
1941 | #define RCC_CFGR2_PREDIV2_DIV9 RCC_CFGR2_PREDIV2_DIV9_Msk /*!< PREDIV2 input clock divided by 9 */ |
| 1995 | #define RCC_CFGR2_PREDIV2_DIV10_Pos (4U) |
1942 | #define RCC_CFGR2_PREDIV2_DIV10_Pos (4U) |
| 1996 | #define RCC_CFGR2_PREDIV2_DIV10_Msk (0x9U << RCC_CFGR2_PREDIV2_DIV10_Pos) /*!< 0x00000090 */ |
1943 | #define RCC_CFGR2_PREDIV2_DIV10_Msk (0x9UL << RCC_CFGR2_PREDIV2_DIV10_Pos) /*!< 0x00000090 */ |
| 1997 | #define RCC_CFGR2_PREDIV2_DIV10 RCC_CFGR2_PREDIV2_DIV10_Msk /*!< PREDIV2 input clock divided by 10 */ |
1944 | #define RCC_CFGR2_PREDIV2_DIV10 RCC_CFGR2_PREDIV2_DIV10_Msk /*!< PREDIV2 input clock divided by 10 */ |
| 1998 | #define RCC_CFGR2_PREDIV2_DIV11_Pos (5U) |
1945 | #define RCC_CFGR2_PREDIV2_DIV11_Pos (5U) |
| 1999 | #define RCC_CFGR2_PREDIV2_DIV11_Msk (0x5U << RCC_CFGR2_PREDIV2_DIV11_Pos) /*!< 0x000000A0 */ |
1946 | #define RCC_CFGR2_PREDIV2_DIV11_Msk (0x5UL << RCC_CFGR2_PREDIV2_DIV11_Pos) /*!< 0x000000A0 */ |
| 2000 | #define RCC_CFGR2_PREDIV2_DIV11 RCC_CFGR2_PREDIV2_DIV11_Msk /*!< PREDIV2 input clock divided by 11 */ |
1947 | #define RCC_CFGR2_PREDIV2_DIV11 RCC_CFGR2_PREDIV2_DIV11_Msk /*!< PREDIV2 input clock divided by 11 */ |
| 2001 | #define RCC_CFGR2_PREDIV2_DIV12_Pos (4U) |
1948 | #define RCC_CFGR2_PREDIV2_DIV12_Pos (4U) |
| 2002 | #define RCC_CFGR2_PREDIV2_DIV12_Msk (0xBU << RCC_CFGR2_PREDIV2_DIV12_Pos) /*!< 0x000000B0 */ |
1949 | #define RCC_CFGR2_PREDIV2_DIV12_Msk (0xBUL << RCC_CFGR2_PREDIV2_DIV12_Pos) /*!< 0x000000B0 */ |
| 2003 | #define RCC_CFGR2_PREDIV2_DIV12 RCC_CFGR2_PREDIV2_DIV12_Msk /*!< PREDIV2 input clock divided by 12 */ |
1950 | #define RCC_CFGR2_PREDIV2_DIV12 RCC_CFGR2_PREDIV2_DIV12_Msk /*!< PREDIV2 input clock divided by 12 */ |
| 2004 | #define RCC_CFGR2_PREDIV2_DIV13_Pos (6U) |
1951 | #define RCC_CFGR2_PREDIV2_DIV13_Pos (6U) |
| 2005 | #define RCC_CFGR2_PREDIV2_DIV13_Msk (0x3U << RCC_CFGR2_PREDIV2_DIV13_Pos) /*!< 0x000000C0 */ |
1952 | #define RCC_CFGR2_PREDIV2_DIV13_Msk (0x3UL << RCC_CFGR2_PREDIV2_DIV13_Pos) /*!< 0x000000C0 */ |
| 2006 | #define RCC_CFGR2_PREDIV2_DIV13 RCC_CFGR2_PREDIV2_DIV13_Msk /*!< PREDIV2 input clock divided by 13 */ |
1953 | #define RCC_CFGR2_PREDIV2_DIV13 RCC_CFGR2_PREDIV2_DIV13_Msk /*!< PREDIV2 input clock divided by 13 */ |
| 2007 | #define RCC_CFGR2_PREDIV2_DIV14_Pos (4U) |
1954 | #define RCC_CFGR2_PREDIV2_DIV14_Pos (4U) |
| 2008 | #define RCC_CFGR2_PREDIV2_DIV14_Msk (0xDU << RCC_CFGR2_PREDIV2_DIV14_Pos) /*!< 0x000000D0 */ |
1955 | #define RCC_CFGR2_PREDIV2_DIV14_Msk (0xDUL << RCC_CFGR2_PREDIV2_DIV14_Pos) /*!< 0x000000D0 */ |
| 2009 | #define RCC_CFGR2_PREDIV2_DIV14 RCC_CFGR2_PREDIV2_DIV14_Msk /*!< PREDIV2 input clock divided by 14 */ |
1956 | #define RCC_CFGR2_PREDIV2_DIV14 RCC_CFGR2_PREDIV2_DIV14_Msk /*!< PREDIV2 input clock divided by 14 */ |
| 2010 | #define RCC_CFGR2_PREDIV2_DIV15_Pos (5U) |
1957 | #define RCC_CFGR2_PREDIV2_DIV15_Pos (5U) |
| 2011 | #define RCC_CFGR2_PREDIV2_DIV15_Msk (0x7U << RCC_CFGR2_PREDIV2_DIV15_Pos) /*!< 0x000000E0 */ |
1958 | #define RCC_CFGR2_PREDIV2_DIV15_Msk (0x7UL << RCC_CFGR2_PREDIV2_DIV15_Pos) /*!< 0x000000E0 */ |
| 2012 | #define RCC_CFGR2_PREDIV2_DIV15 RCC_CFGR2_PREDIV2_DIV15_Msk /*!< PREDIV2 input clock divided by 15 */ |
1959 | #define RCC_CFGR2_PREDIV2_DIV15 RCC_CFGR2_PREDIV2_DIV15_Msk /*!< PREDIV2 input clock divided by 15 */ |
| 2013 | #define RCC_CFGR2_PREDIV2_DIV16_Pos (4U) |
1960 | #define RCC_CFGR2_PREDIV2_DIV16_Pos (4U) |
| 2014 | #define RCC_CFGR2_PREDIV2_DIV16_Msk (0xFU << RCC_CFGR2_PREDIV2_DIV16_Pos) /*!< 0x000000F0 */ |
1961 | #define RCC_CFGR2_PREDIV2_DIV16_Msk (0xFUL << RCC_CFGR2_PREDIV2_DIV16_Pos) /*!< 0x000000F0 */ |
| 2015 | #define RCC_CFGR2_PREDIV2_DIV16 RCC_CFGR2_PREDIV2_DIV16_Msk /*!< PREDIV2 input clock divided by 16 */ |
1962 | #define RCC_CFGR2_PREDIV2_DIV16 RCC_CFGR2_PREDIV2_DIV16_Msk /*!< PREDIV2 input clock divided by 16 */ |
| 2016 | 1963 | ||
| 2017 | /*!< PLL2MUL configuration */ |
1964 | /*!< PLL2MUL configuration */ |
| 2018 | #define RCC_CFGR2_PLL2MUL_Pos (8U) |
1965 | #define RCC_CFGR2_PLL2MUL_Pos (8U) |
| 2019 | #define RCC_CFGR2_PLL2MUL_Msk (0xFU << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000F00 */ |
1966 | #define RCC_CFGR2_PLL2MUL_Msk (0xFUL << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000F00 */ |
| 2020 | #define RCC_CFGR2_PLL2MUL RCC_CFGR2_PLL2MUL_Msk /*!< PLL2MUL[3:0] bits */ |
1967 | #define RCC_CFGR2_PLL2MUL RCC_CFGR2_PLL2MUL_Msk /*!< PLL2MUL[3:0] bits */ |
| 2021 | #define RCC_CFGR2_PLL2MUL_0 (0x1U << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000100 */ |
1968 | #define RCC_CFGR2_PLL2MUL_0 (0x1UL << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000100 */ |
| 2022 | #define RCC_CFGR2_PLL2MUL_1 (0x2U << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000200 */ |
1969 | #define RCC_CFGR2_PLL2MUL_1 (0x2UL << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000200 */ |
| 2023 | #define RCC_CFGR2_PLL2MUL_2 (0x4U << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000400 */ |
1970 | #define RCC_CFGR2_PLL2MUL_2 (0x4UL << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000400 */ |
| 2024 | #define RCC_CFGR2_PLL2MUL_3 (0x8U << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000800 */ |
1971 | #define RCC_CFGR2_PLL2MUL_3 (0x8UL << RCC_CFGR2_PLL2MUL_Pos) /*!< 0x00000800 */ |
| 2025 | 1972 | ||
| 2026 | #define RCC_CFGR2_PLL2MUL8_Pos (9U) |
1973 | #define RCC_CFGR2_PLL2MUL8_Pos (9U) |
| 2027 | #define RCC_CFGR2_PLL2MUL8_Msk (0x3U << RCC_CFGR2_PLL2MUL8_Pos) /*!< 0x00000600 */ |
1974 | #define RCC_CFGR2_PLL2MUL8_Msk (0x3UL << RCC_CFGR2_PLL2MUL8_Pos) /*!< 0x00000600 */ |
| 2028 | #define RCC_CFGR2_PLL2MUL8 RCC_CFGR2_PLL2MUL8_Msk /*!< PLL2 input clock * 8 */ |
1975 | #define RCC_CFGR2_PLL2MUL8 RCC_CFGR2_PLL2MUL8_Msk /*!< PLL2 input clock * 8 */ |
| 2029 | #define RCC_CFGR2_PLL2MUL9_Pos (8U) |
1976 | #define RCC_CFGR2_PLL2MUL9_Pos (8U) |
| 2030 | #define RCC_CFGR2_PLL2MUL9_Msk (0x7U << RCC_CFGR2_PLL2MUL9_Pos) /*!< 0x00000700 */ |
1977 | #define RCC_CFGR2_PLL2MUL9_Msk (0x7UL << RCC_CFGR2_PLL2MUL9_Pos) /*!< 0x00000700 */ |
| 2031 | #define RCC_CFGR2_PLL2MUL9 RCC_CFGR2_PLL2MUL9_Msk /*!< PLL2 input clock * 9 */ |
1978 | #define RCC_CFGR2_PLL2MUL9 RCC_CFGR2_PLL2MUL9_Msk /*!< PLL2 input clock * 9 */ |
| 2032 | #define RCC_CFGR2_PLL2MUL10_Pos (11U) |
1979 | #define RCC_CFGR2_PLL2MUL10_Pos (11U) |
| 2033 | #define RCC_CFGR2_PLL2MUL10_Msk (0x1U << RCC_CFGR2_PLL2MUL10_Pos) /*!< 0x00000800 */ |
1980 | #define RCC_CFGR2_PLL2MUL10_Msk (0x1UL << RCC_CFGR2_PLL2MUL10_Pos) /*!< 0x00000800 */ |
| 2034 | #define RCC_CFGR2_PLL2MUL10 RCC_CFGR2_PLL2MUL10_Msk /*!< PLL2 input clock * 10 */ |
1981 | #define RCC_CFGR2_PLL2MUL10 RCC_CFGR2_PLL2MUL10_Msk /*!< PLL2 input clock * 10 */ |
| 2035 | #define RCC_CFGR2_PLL2MUL11_Pos (8U) |
1982 | #define RCC_CFGR2_PLL2MUL11_Pos (8U) |
| 2036 | #define RCC_CFGR2_PLL2MUL11_Msk (0x9U << RCC_CFGR2_PLL2MUL11_Pos) /*!< 0x00000900 */ |
1983 | #define RCC_CFGR2_PLL2MUL11_Msk (0x9UL << RCC_CFGR2_PLL2MUL11_Pos) /*!< 0x00000900 */ |
| 2037 | #define RCC_CFGR2_PLL2MUL11 RCC_CFGR2_PLL2MUL11_Msk /*!< PLL2 input clock * 11 */ |
1984 | #define RCC_CFGR2_PLL2MUL11 RCC_CFGR2_PLL2MUL11_Msk /*!< PLL2 input clock * 11 */ |
| 2038 | #define RCC_CFGR2_PLL2MUL12_Pos (9U) |
1985 | #define RCC_CFGR2_PLL2MUL12_Pos (9U) |
| 2039 | #define RCC_CFGR2_PLL2MUL12_Msk (0x5U << RCC_CFGR2_PLL2MUL12_Pos) /*!< 0x00000A00 */ |
1986 | #define RCC_CFGR2_PLL2MUL12_Msk (0x5UL << RCC_CFGR2_PLL2MUL12_Pos) /*!< 0x00000A00 */ |
| 2040 | #define RCC_CFGR2_PLL2MUL12 RCC_CFGR2_PLL2MUL12_Msk /*!< PLL2 input clock * 12 */ |
1987 | #define RCC_CFGR2_PLL2MUL12 RCC_CFGR2_PLL2MUL12_Msk /*!< PLL2 input clock * 12 */ |
| 2041 | #define RCC_CFGR2_PLL2MUL13_Pos (8U) |
1988 | #define RCC_CFGR2_PLL2MUL13_Pos (8U) |
| 2042 | #define RCC_CFGR2_PLL2MUL13_Msk (0xBU << RCC_CFGR2_PLL2MUL13_Pos) /*!< 0x00000B00 */ |
1989 | #define RCC_CFGR2_PLL2MUL13_Msk (0xBUL << RCC_CFGR2_PLL2MUL13_Pos) /*!< 0x00000B00 */ |
| 2043 | #define RCC_CFGR2_PLL2MUL13 RCC_CFGR2_PLL2MUL13_Msk /*!< PLL2 input clock * 13 */ |
1990 | #define RCC_CFGR2_PLL2MUL13 RCC_CFGR2_PLL2MUL13_Msk /*!< PLL2 input clock * 13 */ |
| 2044 | #define RCC_CFGR2_PLL2MUL14_Pos (10U) |
1991 | #define RCC_CFGR2_PLL2MUL14_Pos (10U) |
| 2045 | #define RCC_CFGR2_PLL2MUL14_Msk (0x3U << RCC_CFGR2_PLL2MUL14_Pos) /*!< 0x00000C00 */ |
1992 | #define RCC_CFGR2_PLL2MUL14_Msk (0x3UL << RCC_CFGR2_PLL2MUL14_Pos) /*!< 0x00000C00 */ |
| 2046 | #define RCC_CFGR2_PLL2MUL14 RCC_CFGR2_PLL2MUL14_Msk /*!< PLL2 input clock * 14 */ |
1993 | #define RCC_CFGR2_PLL2MUL14 RCC_CFGR2_PLL2MUL14_Msk /*!< PLL2 input clock * 14 */ |
| 2047 | #define RCC_CFGR2_PLL2MUL16_Pos (9U) |
1994 | #define RCC_CFGR2_PLL2MUL16_Pos (9U) |
| 2048 | #define RCC_CFGR2_PLL2MUL16_Msk (0x7U << RCC_CFGR2_PLL2MUL16_Pos) /*!< 0x00000E00 */ |
1995 | #define RCC_CFGR2_PLL2MUL16_Msk (0x7UL << RCC_CFGR2_PLL2MUL16_Pos) /*!< 0x00000E00 */ |
| 2049 | #define RCC_CFGR2_PLL2MUL16 RCC_CFGR2_PLL2MUL16_Msk /*!< PLL2 input clock * 16 */ |
1996 | #define RCC_CFGR2_PLL2MUL16 RCC_CFGR2_PLL2MUL16_Msk /*!< PLL2 input clock * 16 */ |
| 2050 | #define RCC_CFGR2_PLL2MUL20_Pos (8U) |
1997 | #define RCC_CFGR2_PLL2MUL20_Pos (8U) |
| 2051 | #define RCC_CFGR2_PLL2MUL20_Msk (0xFU << RCC_CFGR2_PLL2MUL20_Pos) /*!< 0x00000F00 */ |
1998 | #define RCC_CFGR2_PLL2MUL20_Msk (0xFUL << RCC_CFGR2_PLL2MUL20_Pos) /*!< 0x00000F00 */ |
| 2052 | #define RCC_CFGR2_PLL2MUL20 RCC_CFGR2_PLL2MUL20_Msk /*!< PLL2 input clock * 20 */ |
1999 | #define RCC_CFGR2_PLL2MUL20 RCC_CFGR2_PLL2MUL20_Msk /*!< PLL2 input clock * 20 */ |
| 2053 | 2000 | ||
| 2054 | /*!< PLL3MUL configuration */ |
2001 | /*!< PLL3MUL configuration */ |
| 2055 | #define RCC_CFGR2_PLL3MUL_Pos (12U) |
2002 | #define RCC_CFGR2_PLL3MUL_Pos (12U) |
| 2056 | #define RCC_CFGR2_PLL3MUL_Msk (0xFU << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x0000F000 */ |
2003 | #define RCC_CFGR2_PLL3MUL_Msk (0xFUL << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x0000F000 */ |
| 2057 | #define RCC_CFGR2_PLL3MUL RCC_CFGR2_PLL3MUL_Msk /*!< PLL3MUL[3:0] bits */ |
2004 | #define RCC_CFGR2_PLL3MUL RCC_CFGR2_PLL3MUL_Msk /*!< PLL3MUL[3:0] bits */ |
| 2058 | #define RCC_CFGR2_PLL3MUL_0 (0x1U << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x00001000 */ |
2005 | #define RCC_CFGR2_PLL3MUL_0 (0x1UL << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x00001000 */ |
| 2059 | #define RCC_CFGR2_PLL3MUL_1 (0x2U << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x00002000 */ |
2006 | #define RCC_CFGR2_PLL3MUL_1 (0x2UL << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x00002000 */ |
| 2060 | #define RCC_CFGR2_PLL3MUL_2 (0x4U << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x00004000 */ |
2007 | #define RCC_CFGR2_PLL3MUL_2 (0x4UL << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x00004000 */ |
| 2061 | #define RCC_CFGR2_PLL3MUL_3 (0x8U << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x00008000 */ |
2008 | #define RCC_CFGR2_PLL3MUL_3 (0x8UL << RCC_CFGR2_PLL3MUL_Pos) /*!< 0x00008000 */ |
| 2062 | 2009 | ||
| 2063 | #define RCC_CFGR2_PLL3MUL8_Pos (13U) |
2010 | #define RCC_CFGR2_PLL3MUL8_Pos (13U) |
| 2064 | #define RCC_CFGR2_PLL3MUL8_Msk (0x3U << RCC_CFGR2_PLL3MUL8_Pos) /*!< 0x00006000 */ |
2011 | #define RCC_CFGR2_PLL3MUL8_Msk (0x3UL << RCC_CFGR2_PLL3MUL8_Pos) /*!< 0x00006000 */ |
| 2065 | #define RCC_CFGR2_PLL3MUL8 RCC_CFGR2_PLL3MUL8_Msk /*!< PLL3 input clock * 8 */ |
2012 | #define RCC_CFGR2_PLL3MUL8 RCC_CFGR2_PLL3MUL8_Msk /*!< PLL3 input clock * 8 */ |
| 2066 | #define RCC_CFGR2_PLL3MUL9_Pos (12U) |
2013 | #define RCC_CFGR2_PLL3MUL9_Pos (12U) |
| 2067 | #define RCC_CFGR2_PLL3MUL9_Msk (0x7U << RCC_CFGR2_PLL3MUL9_Pos) /*!< 0x00007000 */ |
2014 | #define RCC_CFGR2_PLL3MUL9_Msk (0x7UL << RCC_CFGR2_PLL3MUL9_Pos) /*!< 0x00007000 */ |
| 2068 | #define RCC_CFGR2_PLL3MUL9 RCC_CFGR2_PLL3MUL9_Msk /*!< PLL3 input clock * 9 */ |
2015 | #define RCC_CFGR2_PLL3MUL9 RCC_CFGR2_PLL3MUL9_Msk /*!< PLL3 input clock * 9 */ |
| 2069 | #define RCC_CFGR2_PLL3MUL10_Pos (15U) |
2016 | #define RCC_CFGR2_PLL3MUL10_Pos (15U) |
| 2070 | #define RCC_CFGR2_PLL3MUL10_Msk (0x1U << RCC_CFGR2_PLL3MUL10_Pos) /*!< 0x00008000 */ |
2017 | #define RCC_CFGR2_PLL3MUL10_Msk (0x1UL << RCC_CFGR2_PLL3MUL10_Pos) /*!< 0x00008000 */ |
| 2071 | #define RCC_CFGR2_PLL3MUL10 RCC_CFGR2_PLL3MUL10_Msk /*!< PLL3 input clock * 10 */ |
2018 | #define RCC_CFGR2_PLL3MUL10 RCC_CFGR2_PLL3MUL10_Msk /*!< PLL3 input clock * 10 */ |
| 2072 | #define RCC_CFGR2_PLL3MUL11_Pos (12U) |
2019 | #define RCC_CFGR2_PLL3MUL11_Pos (12U) |
| 2073 | #define RCC_CFGR2_PLL3MUL11_Msk (0x9U << RCC_CFGR2_PLL3MUL11_Pos) /*!< 0x00009000 */ |
2020 | #define RCC_CFGR2_PLL3MUL11_Msk (0x9UL << RCC_CFGR2_PLL3MUL11_Pos) /*!< 0x00009000 */ |
| 2074 | #define RCC_CFGR2_PLL3MUL11 RCC_CFGR2_PLL3MUL11_Msk /*!< PLL3 input clock * 11 */ |
2021 | #define RCC_CFGR2_PLL3MUL11 RCC_CFGR2_PLL3MUL11_Msk /*!< PLL3 input clock * 11 */ |
| 2075 | #define RCC_CFGR2_PLL3MUL12_Pos (13U) |
2022 | #define RCC_CFGR2_PLL3MUL12_Pos (13U) |
| 2076 | #define RCC_CFGR2_PLL3MUL12_Msk (0x5U << RCC_CFGR2_PLL3MUL12_Pos) /*!< 0x0000A000 */ |
2023 | #define RCC_CFGR2_PLL3MUL12_Msk (0x5UL << RCC_CFGR2_PLL3MUL12_Pos) /*!< 0x0000A000 */ |
| 2077 | #define RCC_CFGR2_PLL3MUL12 RCC_CFGR2_PLL3MUL12_Msk /*!< PLL3 input clock * 12 */ |
2024 | #define RCC_CFGR2_PLL3MUL12 RCC_CFGR2_PLL3MUL12_Msk /*!< PLL3 input clock * 12 */ |
| 2078 | #define RCC_CFGR2_PLL3MUL13_Pos (12U) |
2025 | #define RCC_CFGR2_PLL3MUL13_Pos (12U) |
| 2079 | #define RCC_CFGR2_PLL3MUL13_Msk (0xBU << RCC_CFGR2_PLL3MUL13_Pos) /*!< 0x0000B000 */ |
2026 | #define RCC_CFGR2_PLL3MUL13_Msk (0xBUL << RCC_CFGR2_PLL3MUL13_Pos) /*!< 0x0000B000 */ |
| 2080 | #define RCC_CFGR2_PLL3MUL13 RCC_CFGR2_PLL3MUL13_Msk /*!< PLL3 input clock * 13 */ |
2027 | #define RCC_CFGR2_PLL3MUL13 RCC_CFGR2_PLL3MUL13_Msk /*!< PLL3 input clock * 13 */ |
| 2081 | #define RCC_CFGR2_PLL3MUL14_Pos (14U) |
2028 | #define RCC_CFGR2_PLL3MUL14_Pos (14U) |
| 2082 | #define RCC_CFGR2_PLL3MUL14_Msk (0x3U << RCC_CFGR2_PLL3MUL14_Pos) /*!< 0x0000C000 */ |
2029 | #define RCC_CFGR2_PLL3MUL14_Msk (0x3UL << RCC_CFGR2_PLL3MUL14_Pos) /*!< 0x0000C000 */ |
| 2083 | #define RCC_CFGR2_PLL3MUL14 RCC_CFGR2_PLL3MUL14_Msk /*!< PLL3 input clock * 14 */ |
2030 | #define RCC_CFGR2_PLL3MUL14 RCC_CFGR2_PLL3MUL14_Msk /*!< PLL3 input clock * 14 */ |
| 2084 | #define RCC_CFGR2_PLL3MUL16_Pos (13U) |
2031 | #define RCC_CFGR2_PLL3MUL16_Pos (13U) |
| 2085 | #define RCC_CFGR2_PLL3MUL16_Msk (0x7U << RCC_CFGR2_PLL3MUL16_Pos) /*!< 0x0000E000 */ |
2032 | #define RCC_CFGR2_PLL3MUL16_Msk (0x7UL << RCC_CFGR2_PLL3MUL16_Pos) /*!< 0x0000E000 */ |
| 2086 | #define RCC_CFGR2_PLL3MUL16 RCC_CFGR2_PLL3MUL16_Msk /*!< PLL3 input clock * 16 */ |
2033 | #define RCC_CFGR2_PLL3MUL16 RCC_CFGR2_PLL3MUL16_Msk /*!< PLL3 input clock * 16 */ |
| 2087 | #define RCC_CFGR2_PLL3MUL20_Pos (12U) |
2034 | #define RCC_CFGR2_PLL3MUL20_Pos (12U) |
| 2088 | #define RCC_CFGR2_PLL3MUL20_Msk (0xFU << RCC_CFGR2_PLL3MUL20_Pos) /*!< 0x0000F000 */ |
2035 | #define RCC_CFGR2_PLL3MUL20_Msk (0xFUL << RCC_CFGR2_PLL3MUL20_Pos) /*!< 0x0000F000 */ |
| 2089 | #define RCC_CFGR2_PLL3MUL20 RCC_CFGR2_PLL3MUL20_Msk /*!< PLL3 input clock * 20 */ |
2036 | #define RCC_CFGR2_PLL3MUL20 RCC_CFGR2_PLL3MUL20_Msk /*!< PLL3 input clock * 20 */ |
| 2090 | 2037 | ||
| 2091 | #define RCC_CFGR2_PREDIV1SRC_Pos (16U) |
2038 | #define RCC_CFGR2_PREDIV1SRC_Pos (16U) |
| 2092 | #define RCC_CFGR2_PREDIV1SRC_Msk (0x1U << RCC_CFGR2_PREDIV1SRC_Pos) /*!< 0x00010000 */ |
2039 | #define RCC_CFGR2_PREDIV1SRC_Msk (0x1UL << RCC_CFGR2_PREDIV1SRC_Pos) /*!< 0x00010000 */ |
| 2093 | #define RCC_CFGR2_PREDIV1SRC RCC_CFGR2_PREDIV1SRC_Msk /*!< PREDIV1 entry clock source */ |
2040 | #define RCC_CFGR2_PREDIV1SRC RCC_CFGR2_PREDIV1SRC_Msk /*!< PREDIV1 entry clock source */ |
| 2094 | #define RCC_CFGR2_PREDIV1SRC_PLL2_Pos (16U) |
2041 | #define RCC_CFGR2_PREDIV1SRC_PLL2_Pos (16U) |
| 2095 | #define RCC_CFGR2_PREDIV1SRC_PLL2_Msk (0x1U << RCC_CFGR2_PREDIV1SRC_PLL2_Pos) /*!< 0x00010000 */ |
2042 | #define RCC_CFGR2_PREDIV1SRC_PLL2_Msk (0x1UL << RCC_CFGR2_PREDIV1SRC_PLL2_Pos) /*!< 0x00010000 */ |
| 2096 | #define RCC_CFGR2_PREDIV1SRC_PLL2 RCC_CFGR2_PREDIV1SRC_PLL2_Msk /*!< PLL2 selected as PREDIV1 entry clock source */ |
2043 | #define RCC_CFGR2_PREDIV1SRC_PLL2 RCC_CFGR2_PREDIV1SRC_PLL2_Msk /*!< PLL2 selected as PREDIV1 entry clock source */ |
| 2097 | #define RCC_CFGR2_PREDIV1SRC_HSE 0x00000000U /*!< HSE selected as PREDIV1 entry clock source */ |
2044 | #define RCC_CFGR2_PREDIV1SRC_HSE 0x00000000U /*!< HSE selected as PREDIV1 entry clock source */ |
| 2098 | #define RCC_CFGR2_I2S2SRC_Pos (17U) |
2045 | #define RCC_CFGR2_I2S2SRC_Pos (17U) |
| 2099 | #define RCC_CFGR2_I2S2SRC_Msk (0x1U << RCC_CFGR2_I2S2SRC_Pos) /*!< 0x00020000 */ |
2046 | #define RCC_CFGR2_I2S2SRC_Msk (0x1UL << RCC_CFGR2_I2S2SRC_Pos) /*!< 0x00020000 */ |
| 2100 | #define RCC_CFGR2_I2S2SRC RCC_CFGR2_I2S2SRC_Msk /*!< I2S2 entry clock source */ |
2047 | #define RCC_CFGR2_I2S2SRC RCC_CFGR2_I2S2SRC_Msk /*!< I2S2 entry clock source */ |
| 2101 | #define RCC_CFGR2_I2S3SRC_Pos (18U) |
2048 | #define RCC_CFGR2_I2S3SRC_Pos (18U) |
| 2102 | #define RCC_CFGR2_I2S3SRC_Msk (0x1U << RCC_CFGR2_I2S3SRC_Pos) /*!< 0x00040000 */ |
2049 | #define RCC_CFGR2_I2S3SRC_Msk (0x1UL << RCC_CFGR2_I2S3SRC_Pos) /*!< 0x00040000 */ |
| 2103 | #define RCC_CFGR2_I2S3SRC RCC_CFGR2_I2S3SRC_Msk /*!< I2S3 clock source */ |
2050 | #define RCC_CFGR2_I2S3SRC RCC_CFGR2_I2S3SRC_Msk /*!< I2S3 clock source */ |
| 2104 | 2051 | ||
| 2105 | 2052 | ||
| 2106 | /******************************************************************************/ |
2053 | /******************************************************************************/ |
| 2107 | /* */ |
2054 | /* */ |
| Line 2109... | Line 2056... | ||
| 2109 | /* */ |
2056 | /* */ |
| 2110 | /******************************************************************************/ |
2057 | /******************************************************************************/ |
| 2111 | 2058 | ||
| 2112 | /******************* Bit definition for GPIO_CRL register *******************/ |
2059 | /******************* Bit definition for GPIO_CRL register *******************/ |
| 2113 | #define GPIO_CRL_MODE_Pos (0U) |
2060 | #define GPIO_CRL_MODE_Pos (0U) |
| 2114 | #define GPIO_CRL_MODE_Msk (0x33333333U << GPIO_CRL_MODE_Pos) /*!< 0x33333333 */ |
2061 | #define GPIO_CRL_MODE_Msk (0x33333333UL << GPIO_CRL_MODE_Pos) /*!< 0x33333333 */ |
| 2115 | #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk /*!< Port x mode bits */ |
2062 | #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk /*!< Port x mode bits */ |
| 2116 | 2063 | ||
| 2117 | #define GPIO_CRL_MODE0_Pos (0U) |
2064 | #define GPIO_CRL_MODE0_Pos (0U) |
| 2118 | #define GPIO_CRL_MODE0_Msk (0x3U << GPIO_CRL_MODE0_Pos) /*!< 0x00000003 */ |
2065 | #define GPIO_CRL_MODE0_Msk (0x3UL << GPIO_CRL_MODE0_Pos) /*!< 0x00000003 */ |
| 2119 | #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk /*!< MODE0[1:0] bits (Port x mode bits, pin 0) */ |
2066 | #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk /*!< MODE0[1:0] bits (Port x mode bits, pin 0) */ |
| 2120 | #define GPIO_CRL_MODE0_0 (0x1U << GPIO_CRL_MODE0_Pos) /*!< 0x00000001 */ |
2067 | #define GPIO_CRL_MODE0_0 (0x1UL << GPIO_CRL_MODE0_Pos) /*!< 0x00000001 */ |
| 2121 | #define GPIO_CRL_MODE0_1 (0x2U << GPIO_CRL_MODE0_Pos) /*!< 0x00000002 */ |
2068 | #define GPIO_CRL_MODE0_1 (0x2UL << GPIO_CRL_MODE0_Pos) /*!< 0x00000002 */ |
| 2122 | 2069 | ||
| 2123 | #define GPIO_CRL_MODE1_Pos (4U) |
2070 | #define GPIO_CRL_MODE1_Pos (4U) |
| 2124 | #define GPIO_CRL_MODE1_Msk (0x3U << GPIO_CRL_MODE1_Pos) /*!< 0x00000030 */ |
2071 | #define GPIO_CRL_MODE1_Msk (0x3UL << GPIO_CRL_MODE1_Pos) /*!< 0x00000030 */ |
| 2125 | #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk /*!< MODE1[1:0] bits (Port x mode bits, pin 1) */ |
2072 | #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk /*!< MODE1[1:0] bits (Port x mode bits, pin 1) */ |
| 2126 | #define GPIO_CRL_MODE1_0 (0x1U << GPIO_CRL_MODE1_Pos) /*!< 0x00000010 */ |
2073 | #define GPIO_CRL_MODE1_0 (0x1UL << GPIO_CRL_MODE1_Pos) /*!< 0x00000010 */ |
| 2127 | #define GPIO_CRL_MODE1_1 (0x2U << GPIO_CRL_MODE1_Pos) /*!< 0x00000020 */ |
2074 | #define GPIO_CRL_MODE1_1 (0x2UL << GPIO_CRL_MODE1_Pos) /*!< 0x00000020 */ |
| 2128 | 2075 | ||
| 2129 | #define GPIO_CRL_MODE2_Pos (8U) |
2076 | #define GPIO_CRL_MODE2_Pos (8U) |
| 2130 | #define GPIO_CRL_MODE2_Msk (0x3U << GPIO_CRL_MODE2_Pos) /*!< 0x00000300 */ |
2077 | #define GPIO_CRL_MODE2_Msk (0x3UL << GPIO_CRL_MODE2_Pos) /*!< 0x00000300 */ |
| 2131 | #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk /*!< MODE2[1:0] bits (Port x mode bits, pin 2) */ |
2078 | #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk /*!< MODE2[1:0] bits (Port x mode bits, pin 2) */ |
| 2132 | #define GPIO_CRL_MODE2_0 (0x1U << GPIO_CRL_MODE2_Pos) /*!< 0x00000100 */ |
2079 | #define GPIO_CRL_MODE2_0 (0x1UL << GPIO_CRL_MODE2_Pos) /*!< 0x00000100 */ |
| 2133 | #define GPIO_CRL_MODE2_1 (0x2U << GPIO_CRL_MODE2_Pos) /*!< 0x00000200 */ |
2080 | #define GPIO_CRL_MODE2_1 (0x2UL << GPIO_CRL_MODE2_Pos) /*!< 0x00000200 */ |
| 2134 | 2081 | ||
| 2135 | #define GPIO_CRL_MODE3_Pos (12U) |
2082 | #define GPIO_CRL_MODE3_Pos (12U) |
| 2136 | #define GPIO_CRL_MODE3_Msk (0x3U << GPIO_CRL_MODE3_Pos) /*!< 0x00003000 */ |
2083 | #define GPIO_CRL_MODE3_Msk (0x3UL << GPIO_CRL_MODE3_Pos) /*!< 0x00003000 */ |
| 2137 | #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk /*!< MODE3[1:0] bits (Port x mode bits, pin 3) */ |
2084 | #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk /*!< MODE3[1:0] bits (Port x mode bits, pin 3) */ |
| 2138 | #define GPIO_CRL_MODE3_0 (0x1U << GPIO_CRL_MODE3_Pos) /*!< 0x00001000 */ |
2085 | #define GPIO_CRL_MODE3_0 (0x1UL << GPIO_CRL_MODE3_Pos) /*!< 0x00001000 */ |
| 2139 | #define GPIO_CRL_MODE3_1 (0x2U << GPIO_CRL_MODE3_Pos) /*!< 0x00002000 */ |
2086 | #define GPIO_CRL_MODE3_1 (0x2UL << GPIO_CRL_MODE3_Pos) /*!< 0x00002000 */ |
| 2140 | 2087 | ||
| 2141 | #define GPIO_CRL_MODE4_Pos (16U) |
2088 | #define GPIO_CRL_MODE4_Pos (16U) |
| 2142 | #define GPIO_CRL_MODE4_Msk (0x3U << GPIO_CRL_MODE4_Pos) /*!< 0x00030000 */ |
2089 | #define GPIO_CRL_MODE4_Msk (0x3UL << GPIO_CRL_MODE4_Pos) /*!< 0x00030000 */ |
| 2143 | #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk /*!< MODE4[1:0] bits (Port x mode bits, pin 4) */ |
2090 | #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk /*!< MODE4[1:0] bits (Port x mode bits, pin 4) */ |
| 2144 | #define GPIO_CRL_MODE4_0 (0x1U << GPIO_CRL_MODE4_Pos) /*!< 0x00010000 */ |
2091 | #define GPIO_CRL_MODE4_0 (0x1UL << GPIO_CRL_MODE4_Pos) /*!< 0x00010000 */ |
| 2145 | #define GPIO_CRL_MODE4_1 (0x2U << GPIO_CRL_MODE4_Pos) /*!< 0x00020000 */ |
2092 | #define GPIO_CRL_MODE4_1 (0x2UL << GPIO_CRL_MODE4_Pos) /*!< 0x00020000 */ |
| 2146 | 2093 | ||
| 2147 | #define GPIO_CRL_MODE5_Pos (20U) |
2094 | #define GPIO_CRL_MODE5_Pos (20U) |
| 2148 | #define GPIO_CRL_MODE5_Msk (0x3U << GPIO_CRL_MODE5_Pos) /*!< 0x00300000 */ |
2095 | #define GPIO_CRL_MODE5_Msk (0x3UL << GPIO_CRL_MODE5_Pos) /*!< 0x00300000 */ |
| 2149 | #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk /*!< MODE5[1:0] bits (Port x mode bits, pin 5) */ |
2096 | #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk /*!< MODE5[1:0] bits (Port x mode bits, pin 5) */ |
| 2150 | #define GPIO_CRL_MODE5_0 (0x1U << GPIO_CRL_MODE5_Pos) /*!< 0x00100000 */ |
2097 | #define GPIO_CRL_MODE5_0 (0x1UL << GPIO_CRL_MODE5_Pos) /*!< 0x00100000 */ |
| 2151 | #define GPIO_CRL_MODE5_1 (0x2U << GPIO_CRL_MODE5_Pos) /*!< 0x00200000 */ |
2098 | #define GPIO_CRL_MODE5_1 (0x2UL << GPIO_CRL_MODE5_Pos) /*!< 0x00200000 */ |
| 2152 | 2099 | ||
| 2153 | #define GPIO_CRL_MODE6_Pos (24U) |
2100 | #define GPIO_CRL_MODE6_Pos (24U) |
| 2154 | #define GPIO_CRL_MODE6_Msk (0x3U << GPIO_CRL_MODE6_Pos) /*!< 0x03000000 */ |
2101 | #define GPIO_CRL_MODE6_Msk (0x3UL << GPIO_CRL_MODE6_Pos) /*!< 0x03000000 */ |
| 2155 | #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk /*!< MODE6[1:0] bits (Port x mode bits, pin 6) */ |
2102 | #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk /*!< MODE6[1:0] bits (Port x mode bits, pin 6) */ |
| 2156 | #define GPIO_CRL_MODE6_0 (0x1U << GPIO_CRL_MODE6_Pos) /*!< 0x01000000 */ |
2103 | #define GPIO_CRL_MODE6_0 (0x1UL << GPIO_CRL_MODE6_Pos) /*!< 0x01000000 */ |
| 2157 | #define GPIO_CRL_MODE6_1 (0x2U << GPIO_CRL_MODE6_Pos) /*!< 0x02000000 */ |
2104 | #define GPIO_CRL_MODE6_1 (0x2UL << GPIO_CRL_MODE6_Pos) /*!< 0x02000000 */ |
| 2158 | 2105 | ||
| 2159 | #define GPIO_CRL_MODE7_Pos (28U) |
2106 | #define GPIO_CRL_MODE7_Pos (28U) |
| 2160 | #define GPIO_CRL_MODE7_Msk (0x3U << GPIO_CRL_MODE7_Pos) /*!< 0x30000000 */ |
2107 | #define GPIO_CRL_MODE7_Msk (0x3UL << GPIO_CRL_MODE7_Pos) /*!< 0x30000000 */ |
| 2161 | #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk /*!< MODE7[1:0] bits (Port x mode bits, pin 7) */ |
2108 | #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk /*!< MODE7[1:0] bits (Port x mode bits, pin 7) */ |
| 2162 | #define GPIO_CRL_MODE7_0 (0x1U << GPIO_CRL_MODE7_Pos) /*!< 0x10000000 */ |
2109 | #define GPIO_CRL_MODE7_0 (0x1UL << GPIO_CRL_MODE7_Pos) /*!< 0x10000000 */ |
| 2163 | #define GPIO_CRL_MODE7_1 (0x2U << GPIO_CRL_MODE7_Pos) /*!< 0x20000000 */ |
2110 | #define GPIO_CRL_MODE7_1 (0x2UL << GPIO_CRL_MODE7_Pos) /*!< 0x20000000 */ |
| 2164 | 2111 | ||
| 2165 | #define GPIO_CRL_CNF_Pos (2U) |
2112 | #define GPIO_CRL_CNF_Pos (2U) |
| 2166 | #define GPIO_CRL_CNF_Msk (0x33333333U << GPIO_CRL_CNF_Pos) /*!< 0xCCCCCCCC */ |
2113 | #define GPIO_CRL_CNF_Msk (0x33333333UL << GPIO_CRL_CNF_Pos) /*!< 0xCCCCCCCC */ |
| 2167 | #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk /*!< Port x configuration bits */ |
2114 | #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk /*!< Port x configuration bits */ |
| 2168 | 2115 | ||
| 2169 | #define GPIO_CRL_CNF0_Pos (2U) |
2116 | #define GPIO_CRL_CNF0_Pos (2U) |
| 2170 | #define GPIO_CRL_CNF0_Msk (0x3U << GPIO_CRL_CNF0_Pos) /*!< 0x0000000C */ |
2117 | #define GPIO_CRL_CNF0_Msk (0x3UL << GPIO_CRL_CNF0_Pos) /*!< 0x0000000C */ |
| 2171 | #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk /*!< CNF0[1:0] bits (Port x configuration bits, pin 0) */ |
2118 | #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk /*!< CNF0[1:0] bits (Port x configuration bits, pin 0) */ |
| 2172 | #define GPIO_CRL_CNF0_0 (0x1U << GPIO_CRL_CNF0_Pos) /*!< 0x00000004 */ |
2119 | #define GPIO_CRL_CNF0_0 (0x1UL << GPIO_CRL_CNF0_Pos) /*!< 0x00000004 */ |
| 2173 | #define GPIO_CRL_CNF0_1 (0x2U << GPIO_CRL_CNF0_Pos) /*!< 0x00000008 */ |
2120 | #define GPIO_CRL_CNF0_1 (0x2UL << GPIO_CRL_CNF0_Pos) /*!< 0x00000008 */ |
| 2174 | 2121 | ||
| 2175 | #define GPIO_CRL_CNF1_Pos (6U) |
2122 | #define GPIO_CRL_CNF1_Pos (6U) |
| 2176 | #define GPIO_CRL_CNF1_Msk (0x3U << GPIO_CRL_CNF1_Pos) /*!< 0x000000C0 */ |
2123 | #define GPIO_CRL_CNF1_Msk (0x3UL << GPIO_CRL_CNF1_Pos) /*!< 0x000000C0 */ |
| 2177 | #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk /*!< CNF1[1:0] bits (Port x configuration bits, pin 1) */ |
2124 | #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk /*!< CNF1[1:0] bits (Port x configuration bits, pin 1) */ |
| 2178 | #define GPIO_CRL_CNF1_0 (0x1U << GPIO_CRL_CNF1_Pos) /*!< 0x00000040 */ |
2125 | #define GPIO_CRL_CNF1_0 (0x1UL << GPIO_CRL_CNF1_Pos) /*!< 0x00000040 */ |
| 2179 | #define GPIO_CRL_CNF1_1 (0x2U << GPIO_CRL_CNF1_Pos) /*!< 0x00000080 */ |
2126 | #define GPIO_CRL_CNF1_1 (0x2UL << GPIO_CRL_CNF1_Pos) /*!< 0x00000080 */ |
| 2180 | 2127 | ||
| 2181 | #define GPIO_CRL_CNF2_Pos (10U) |
2128 | #define GPIO_CRL_CNF2_Pos (10U) |
| 2182 | #define GPIO_CRL_CNF2_Msk (0x3U << GPIO_CRL_CNF2_Pos) /*!< 0x00000C00 */ |
2129 | #define GPIO_CRL_CNF2_Msk (0x3UL << GPIO_CRL_CNF2_Pos) /*!< 0x00000C00 */ |
| 2183 | #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk /*!< CNF2[1:0] bits (Port x configuration bits, pin 2) */ |
2130 | #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk /*!< CNF2[1:0] bits (Port x configuration bits, pin 2) */ |
| 2184 | #define GPIO_CRL_CNF2_0 (0x1U << GPIO_CRL_CNF2_Pos) /*!< 0x00000400 */ |
2131 | #define GPIO_CRL_CNF2_0 (0x1UL << GPIO_CRL_CNF2_Pos) /*!< 0x00000400 */ |
| 2185 | #define GPIO_CRL_CNF2_1 (0x2U << GPIO_CRL_CNF2_Pos) /*!< 0x00000800 */ |
2132 | #define GPIO_CRL_CNF2_1 (0x2UL << GPIO_CRL_CNF2_Pos) /*!< 0x00000800 */ |
| 2186 | 2133 | ||
| 2187 | #define GPIO_CRL_CNF3_Pos (14U) |
2134 | #define GPIO_CRL_CNF3_Pos (14U) |
| 2188 | #define GPIO_CRL_CNF3_Msk (0x3U << GPIO_CRL_CNF3_Pos) /*!< 0x0000C000 */ |
2135 | #define GPIO_CRL_CNF3_Msk (0x3UL << GPIO_CRL_CNF3_Pos) /*!< 0x0000C000 */ |
| 2189 | #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk /*!< CNF3[1:0] bits (Port x configuration bits, pin 3) */ |
2136 | #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk /*!< CNF3[1:0] bits (Port x configuration bits, pin 3) */ |
| 2190 | #define GPIO_CRL_CNF3_0 (0x1U << GPIO_CRL_CNF3_Pos) /*!< 0x00004000 */ |
2137 | #define GPIO_CRL_CNF3_0 (0x1UL << GPIO_CRL_CNF3_Pos) /*!< 0x00004000 */ |
| 2191 | #define GPIO_CRL_CNF3_1 (0x2U << GPIO_CRL_CNF3_Pos) /*!< 0x00008000 */ |
2138 | #define GPIO_CRL_CNF3_1 (0x2UL << GPIO_CRL_CNF3_Pos) /*!< 0x00008000 */ |
| 2192 | 2139 | ||
| 2193 | #define GPIO_CRL_CNF4_Pos (18U) |
2140 | #define GPIO_CRL_CNF4_Pos (18U) |
| 2194 | #define GPIO_CRL_CNF4_Msk (0x3U << GPIO_CRL_CNF4_Pos) /*!< 0x000C0000 */ |
2141 | #define GPIO_CRL_CNF4_Msk (0x3UL << GPIO_CRL_CNF4_Pos) /*!< 0x000C0000 */ |
| 2195 | #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk /*!< CNF4[1:0] bits (Port x configuration bits, pin 4) */ |
2142 | #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk /*!< CNF4[1:0] bits (Port x configuration bits, pin 4) */ |
| 2196 | #define GPIO_CRL_CNF4_0 (0x1U << GPIO_CRL_CNF4_Pos) /*!< 0x00040000 */ |
2143 | #define GPIO_CRL_CNF4_0 (0x1UL << GPIO_CRL_CNF4_Pos) /*!< 0x00040000 */ |
| 2197 | #define GPIO_CRL_CNF4_1 (0x2U << GPIO_CRL_CNF4_Pos) /*!< 0x00080000 */ |
2144 | #define GPIO_CRL_CNF4_1 (0x2UL << GPIO_CRL_CNF4_Pos) /*!< 0x00080000 */ |
| 2198 | 2145 | ||
| 2199 | #define GPIO_CRL_CNF5_Pos (22U) |
2146 | #define GPIO_CRL_CNF5_Pos (22U) |
| 2200 | #define GPIO_CRL_CNF5_Msk (0x3U << GPIO_CRL_CNF5_Pos) /*!< 0x00C00000 */ |
2147 | #define GPIO_CRL_CNF5_Msk (0x3UL << GPIO_CRL_CNF5_Pos) /*!< 0x00C00000 */ |
| 2201 | #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk /*!< CNF5[1:0] bits (Port x configuration bits, pin 5) */ |
2148 | #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk /*!< CNF5[1:0] bits (Port x configuration bits, pin 5) */ |
| 2202 | #define GPIO_CRL_CNF5_0 (0x1U << GPIO_CRL_CNF5_Pos) /*!< 0x00400000 */ |
2149 | #define GPIO_CRL_CNF5_0 (0x1UL << GPIO_CRL_CNF5_Pos) /*!< 0x00400000 */ |
| 2203 | #define GPIO_CRL_CNF5_1 (0x2U << GPIO_CRL_CNF5_Pos) /*!< 0x00800000 */ |
2150 | #define GPIO_CRL_CNF5_1 (0x2UL << GPIO_CRL_CNF5_Pos) /*!< 0x00800000 */ |
| 2204 | 2151 | ||
| 2205 | #define GPIO_CRL_CNF6_Pos (26U) |
2152 | #define GPIO_CRL_CNF6_Pos (26U) |
| 2206 | #define GPIO_CRL_CNF6_Msk (0x3U << GPIO_CRL_CNF6_Pos) /*!< 0x0C000000 */ |
2153 | #define GPIO_CRL_CNF6_Msk (0x3UL << GPIO_CRL_CNF6_Pos) /*!< 0x0C000000 */ |
| 2207 | #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk /*!< CNF6[1:0] bits (Port x configuration bits, pin 6) */ |
2154 | #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk /*!< CNF6[1:0] bits (Port x configuration bits, pin 6) */ |
| 2208 | #define GPIO_CRL_CNF6_0 (0x1U << GPIO_CRL_CNF6_Pos) /*!< 0x04000000 */ |
2155 | #define GPIO_CRL_CNF6_0 (0x1UL << GPIO_CRL_CNF6_Pos) /*!< 0x04000000 */ |
| 2209 | #define GPIO_CRL_CNF6_1 (0x2U << GPIO_CRL_CNF6_Pos) /*!< 0x08000000 */ |
2156 | #define GPIO_CRL_CNF6_1 (0x2UL << GPIO_CRL_CNF6_Pos) /*!< 0x08000000 */ |
| 2210 | 2157 | ||
| 2211 | #define GPIO_CRL_CNF7_Pos (30U) |
2158 | #define GPIO_CRL_CNF7_Pos (30U) |
| 2212 | #define GPIO_CRL_CNF7_Msk (0x3U << GPIO_CRL_CNF7_Pos) /*!< 0xC0000000 */ |
2159 | #define GPIO_CRL_CNF7_Msk (0x3UL << GPIO_CRL_CNF7_Pos) /*!< 0xC0000000 */ |
| 2213 | #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk /*!< CNF7[1:0] bits (Port x configuration bits, pin 7) */ |
2160 | #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk /*!< CNF7[1:0] bits (Port x configuration bits, pin 7) */ |
| 2214 | #define GPIO_CRL_CNF7_0 (0x1U << GPIO_CRL_CNF7_Pos) /*!< 0x40000000 */ |
2161 | #define GPIO_CRL_CNF7_0 (0x1UL << GPIO_CRL_CNF7_Pos) /*!< 0x40000000 */ |
| 2215 | #define GPIO_CRL_CNF7_1 (0x2U << GPIO_CRL_CNF7_Pos) /*!< 0x80000000 */ |
2162 | #define GPIO_CRL_CNF7_1 (0x2UL << GPIO_CRL_CNF7_Pos) /*!< 0x80000000 */ |
| 2216 | 2163 | ||
| 2217 | /******************* Bit definition for GPIO_CRH register *******************/ |
2164 | /******************* Bit definition for GPIO_CRH register *******************/ |
| 2218 | #define GPIO_CRH_MODE_Pos (0U) |
2165 | #define GPIO_CRH_MODE_Pos (0U) |
| 2219 | #define GPIO_CRH_MODE_Msk (0x33333333U << GPIO_CRH_MODE_Pos) /*!< 0x33333333 */ |
2166 | #define GPIO_CRH_MODE_Msk (0x33333333UL << GPIO_CRH_MODE_Pos) /*!< 0x33333333 */ |
| 2220 | #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk /*!< Port x mode bits */ |
2167 | #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk /*!< Port x mode bits */ |
| 2221 | 2168 | ||
| 2222 | #define GPIO_CRH_MODE8_Pos (0U) |
2169 | #define GPIO_CRH_MODE8_Pos (0U) |
| 2223 | #define GPIO_CRH_MODE8_Msk (0x3U << GPIO_CRH_MODE8_Pos) /*!< 0x00000003 */ |
2170 | #define GPIO_CRH_MODE8_Msk (0x3UL << GPIO_CRH_MODE8_Pos) /*!< 0x00000003 */ |
| 2224 | #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk /*!< MODE8[1:0] bits (Port x mode bits, pin 8) */ |
2171 | #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk /*!< MODE8[1:0] bits (Port x mode bits, pin 8) */ |
| 2225 | #define GPIO_CRH_MODE8_0 (0x1U << GPIO_CRH_MODE8_Pos) /*!< 0x00000001 */ |
2172 | #define GPIO_CRH_MODE8_0 (0x1UL << GPIO_CRH_MODE8_Pos) /*!< 0x00000001 */ |
| 2226 | #define GPIO_CRH_MODE8_1 (0x2U << GPIO_CRH_MODE8_Pos) /*!< 0x00000002 */ |
2173 | #define GPIO_CRH_MODE8_1 (0x2UL << GPIO_CRH_MODE8_Pos) /*!< 0x00000002 */ |
| 2227 | 2174 | ||
| 2228 | #define GPIO_CRH_MODE9_Pos (4U) |
2175 | #define GPIO_CRH_MODE9_Pos (4U) |
| 2229 | #define GPIO_CRH_MODE9_Msk (0x3U << GPIO_CRH_MODE9_Pos) /*!< 0x00000030 */ |
2176 | #define GPIO_CRH_MODE9_Msk (0x3UL << GPIO_CRH_MODE9_Pos) /*!< 0x00000030 */ |
| 2230 | #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk /*!< MODE9[1:0] bits (Port x mode bits, pin 9) */ |
2177 | #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk /*!< MODE9[1:0] bits (Port x mode bits, pin 9) */ |
| 2231 | #define GPIO_CRH_MODE9_0 (0x1U << GPIO_CRH_MODE9_Pos) /*!< 0x00000010 */ |
2178 | #define GPIO_CRH_MODE9_0 (0x1UL << GPIO_CRH_MODE9_Pos) /*!< 0x00000010 */ |
| 2232 | #define GPIO_CRH_MODE9_1 (0x2U << GPIO_CRH_MODE9_Pos) /*!< 0x00000020 */ |
2179 | #define GPIO_CRH_MODE9_1 (0x2UL << GPIO_CRH_MODE9_Pos) /*!< 0x00000020 */ |
| 2233 | 2180 | ||
| 2234 | #define GPIO_CRH_MODE10_Pos (8U) |
2181 | #define GPIO_CRH_MODE10_Pos (8U) |
| 2235 | #define GPIO_CRH_MODE10_Msk (0x3U << GPIO_CRH_MODE10_Pos) /*!< 0x00000300 */ |
2182 | #define GPIO_CRH_MODE10_Msk (0x3UL << GPIO_CRH_MODE10_Pos) /*!< 0x00000300 */ |
| 2236 | #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk /*!< MODE10[1:0] bits (Port x mode bits, pin 10) */ |
2183 | #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk /*!< MODE10[1:0] bits (Port x mode bits, pin 10) */ |
| 2237 | #define GPIO_CRH_MODE10_0 (0x1U << GPIO_CRH_MODE10_Pos) /*!< 0x00000100 */ |
2184 | #define GPIO_CRH_MODE10_0 (0x1UL << GPIO_CRH_MODE10_Pos) /*!< 0x00000100 */ |
| 2238 | #define GPIO_CRH_MODE10_1 (0x2U << GPIO_CRH_MODE10_Pos) /*!< 0x00000200 */ |
2185 | #define GPIO_CRH_MODE10_1 (0x2UL << GPIO_CRH_MODE10_Pos) /*!< 0x00000200 */ |
| 2239 | 2186 | ||
| 2240 | #define GPIO_CRH_MODE11_Pos (12U) |
2187 | #define GPIO_CRH_MODE11_Pos (12U) |
| 2241 | #define GPIO_CRH_MODE11_Msk (0x3U << GPIO_CRH_MODE11_Pos) /*!< 0x00003000 */ |
2188 | #define GPIO_CRH_MODE11_Msk (0x3UL << GPIO_CRH_MODE11_Pos) /*!< 0x00003000 */ |
| 2242 | #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk /*!< MODE11[1:0] bits (Port x mode bits, pin 11) */ |
2189 | #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk /*!< MODE11[1:0] bits (Port x mode bits, pin 11) */ |
| 2243 | #define GPIO_CRH_MODE11_0 (0x1U << GPIO_CRH_MODE11_Pos) /*!< 0x00001000 */ |
2190 | #define GPIO_CRH_MODE11_0 (0x1UL << GPIO_CRH_MODE11_Pos) /*!< 0x00001000 */ |
| 2244 | #define GPIO_CRH_MODE11_1 (0x2U << GPIO_CRH_MODE11_Pos) /*!< 0x00002000 */ |
2191 | #define GPIO_CRH_MODE11_1 (0x2UL << GPIO_CRH_MODE11_Pos) /*!< 0x00002000 */ |
| 2245 | 2192 | ||
| 2246 | #define GPIO_CRH_MODE12_Pos (16U) |
2193 | #define GPIO_CRH_MODE12_Pos (16U) |
| 2247 | #define GPIO_CRH_MODE12_Msk (0x3U << GPIO_CRH_MODE12_Pos) /*!< 0x00030000 */ |
2194 | #define GPIO_CRH_MODE12_Msk (0x3UL << GPIO_CRH_MODE12_Pos) /*!< 0x00030000 */ |
| 2248 | #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk /*!< MODE12[1:0] bits (Port x mode bits, pin 12) */ |
2195 | #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk /*!< MODE12[1:0] bits (Port x mode bits, pin 12) */ |
| 2249 | #define GPIO_CRH_MODE12_0 (0x1U << GPIO_CRH_MODE12_Pos) /*!< 0x00010000 */ |
2196 | #define GPIO_CRH_MODE12_0 (0x1UL << GPIO_CRH_MODE12_Pos) /*!< 0x00010000 */ |
| 2250 | #define GPIO_CRH_MODE12_1 (0x2U << GPIO_CRH_MODE12_Pos) /*!< 0x00020000 */ |
2197 | #define GPIO_CRH_MODE12_1 (0x2UL << GPIO_CRH_MODE12_Pos) /*!< 0x00020000 */ |
| 2251 | 2198 | ||
| 2252 | #define GPIO_CRH_MODE13_Pos (20U) |
2199 | #define GPIO_CRH_MODE13_Pos (20U) |
| 2253 | #define GPIO_CRH_MODE13_Msk (0x3U << GPIO_CRH_MODE13_Pos) /*!< 0x00300000 */ |
2200 | #define GPIO_CRH_MODE13_Msk (0x3UL << GPIO_CRH_MODE13_Pos) /*!< 0x00300000 */ |
| 2254 | #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk /*!< MODE13[1:0] bits (Port x mode bits, pin 13) */ |
2201 | #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk /*!< MODE13[1:0] bits (Port x mode bits, pin 13) */ |
| 2255 | #define GPIO_CRH_MODE13_0 (0x1U << GPIO_CRH_MODE13_Pos) /*!< 0x00100000 */ |
2202 | #define GPIO_CRH_MODE13_0 (0x1UL << GPIO_CRH_MODE13_Pos) /*!< 0x00100000 */ |
| 2256 | #define GPIO_CRH_MODE13_1 (0x2U << GPIO_CRH_MODE13_Pos) /*!< 0x00200000 */ |
2203 | #define GPIO_CRH_MODE13_1 (0x2UL << GPIO_CRH_MODE13_Pos) /*!< 0x00200000 */ |
| 2257 | 2204 | ||
| 2258 | #define GPIO_CRH_MODE14_Pos (24U) |
2205 | #define GPIO_CRH_MODE14_Pos (24U) |
| 2259 | #define GPIO_CRH_MODE14_Msk (0x3U << GPIO_CRH_MODE14_Pos) /*!< 0x03000000 */ |
2206 | #define GPIO_CRH_MODE14_Msk (0x3UL << GPIO_CRH_MODE14_Pos) /*!< 0x03000000 */ |
| 2260 | #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk /*!< MODE14[1:0] bits (Port x mode bits, pin 14) */ |
2207 | #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk /*!< MODE14[1:0] bits (Port x mode bits, pin 14) */ |
| 2261 | #define GPIO_CRH_MODE14_0 (0x1U << GPIO_CRH_MODE14_Pos) /*!< 0x01000000 */ |
2208 | #define GPIO_CRH_MODE14_0 (0x1UL << GPIO_CRH_MODE14_Pos) /*!< 0x01000000 */ |
| 2262 | #define GPIO_CRH_MODE14_1 (0x2U << GPIO_CRH_MODE14_Pos) /*!< 0x02000000 */ |
2209 | #define GPIO_CRH_MODE14_1 (0x2UL << GPIO_CRH_MODE14_Pos) /*!< 0x02000000 */ |
| 2263 | 2210 | ||
| 2264 | #define GPIO_CRH_MODE15_Pos (28U) |
2211 | #define GPIO_CRH_MODE15_Pos (28U) |
| 2265 | #define GPIO_CRH_MODE15_Msk (0x3U << GPIO_CRH_MODE15_Pos) /*!< 0x30000000 */ |
2212 | #define GPIO_CRH_MODE15_Msk (0x3UL << GPIO_CRH_MODE15_Pos) /*!< 0x30000000 */ |
| 2266 | #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk /*!< MODE15[1:0] bits (Port x mode bits, pin 15) */ |
2213 | #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk /*!< MODE15[1:0] bits (Port x mode bits, pin 15) */ |
| 2267 | #define GPIO_CRH_MODE15_0 (0x1U << GPIO_CRH_MODE15_Pos) /*!< 0x10000000 */ |
2214 | #define GPIO_CRH_MODE15_0 (0x1UL << GPIO_CRH_MODE15_Pos) /*!< 0x10000000 */ |
| 2268 | #define GPIO_CRH_MODE15_1 (0x2U << GPIO_CRH_MODE15_Pos) /*!< 0x20000000 */ |
2215 | #define GPIO_CRH_MODE15_1 (0x2UL << GPIO_CRH_MODE15_Pos) /*!< 0x20000000 */ |
| 2269 | 2216 | ||
| 2270 | #define GPIO_CRH_CNF_Pos (2U) |
2217 | #define GPIO_CRH_CNF_Pos (2U) |
| 2271 | #define GPIO_CRH_CNF_Msk (0x33333333U << GPIO_CRH_CNF_Pos) /*!< 0xCCCCCCCC */ |
2218 | #define GPIO_CRH_CNF_Msk (0x33333333UL << GPIO_CRH_CNF_Pos) /*!< 0xCCCCCCCC */ |
| 2272 | #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk /*!< Port x configuration bits */ |
2219 | #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk /*!< Port x configuration bits */ |
| 2273 | 2220 | ||
| 2274 | #define GPIO_CRH_CNF8_Pos (2U) |
2221 | #define GPIO_CRH_CNF8_Pos (2U) |
| 2275 | #define GPIO_CRH_CNF8_Msk (0x3U << GPIO_CRH_CNF8_Pos) /*!< 0x0000000C */ |
2222 | #define GPIO_CRH_CNF8_Msk (0x3UL << GPIO_CRH_CNF8_Pos) /*!< 0x0000000C */ |
| 2276 | #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk /*!< CNF8[1:0] bits (Port x configuration bits, pin 8) */ |
2223 | #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk /*!< CNF8[1:0] bits (Port x configuration bits, pin 8) */ |
| 2277 | #define GPIO_CRH_CNF8_0 (0x1U << GPIO_CRH_CNF8_Pos) /*!< 0x00000004 */ |
2224 | #define GPIO_CRH_CNF8_0 (0x1UL << GPIO_CRH_CNF8_Pos) /*!< 0x00000004 */ |
| 2278 | #define GPIO_CRH_CNF8_1 (0x2U << GPIO_CRH_CNF8_Pos) /*!< 0x00000008 */ |
2225 | #define GPIO_CRH_CNF8_1 (0x2UL << GPIO_CRH_CNF8_Pos) /*!< 0x00000008 */ |
| 2279 | 2226 | ||
| 2280 | #define GPIO_CRH_CNF9_Pos (6U) |
2227 | #define GPIO_CRH_CNF9_Pos (6U) |
| 2281 | #define GPIO_CRH_CNF9_Msk (0x3U << GPIO_CRH_CNF9_Pos) /*!< 0x000000C0 */ |
2228 | #define GPIO_CRH_CNF9_Msk (0x3UL << GPIO_CRH_CNF9_Pos) /*!< 0x000000C0 */ |
| 2282 | #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk /*!< CNF9[1:0] bits (Port x configuration bits, pin 9) */ |
2229 | #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk /*!< CNF9[1:0] bits (Port x configuration bits, pin 9) */ |
| 2283 | #define GPIO_CRH_CNF9_0 (0x1U << GPIO_CRH_CNF9_Pos) /*!< 0x00000040 */ |
2230 | #define GPIO_CRH_CNF9_0 (0x1UL << GPIO_CRH_CNF9_Pos) /*!< 0x00000040 */ |
| 2284 | #define GPIO_CRH_CNF9_1 (0x2U << GPIO_CRH_CNF9_Pos) /*!< 0x00000080 */ |
2231 | #define GPIO_CRH_CNF9_1 (0x2UL << GPIO_CRH_CNF9_Pos) /*!< 0x00000080 */ |
| 2285 | 2232 | ||
| 2286 | #define GPIO_CRH_CNF10_Pos (10U) |
2233 | #define GPIO_CRH_CNF10_Pos (10U) |
| 2287 | #define GPIO_CRH_CNF10_Msk (0x3U << GPIO_CRH_CNF10_Pos) /*!< 0x00000C00 */ |
2234 | #define GPIO_CRH_CNF10_Msk (0x3UL << GPIO_CRH_CNF10_Pos) /*!< 0x00000C00 */ |
| 2288 | #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk /*!< CNF10[1:0] bits (Port x configuration bits, pin 10) */ |
2235 | #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk /*!< CNF10[1:0] bits (Port x configuration bits, pin 10) */ |
| 2289 | #define GPIO_CRH_CNF10_0 (0x1U << GPIO_CRH_CNF10_Pos) /*!< 0x00000400 */ |
2236 | #define GPIO_CRH_CNF10_0 (0x1UL << GPIO_CRH_CNF10_Pos) /*!< 0x00000400 */ |
| 2290 | #define GPIO_CRH_CNF10_1 (0x2U << GPIO_CRH_CNF10_Pos) /*!< 0x00000800 */ |
2237 | #define GPIO_CRH_CNF10_1 (0x2UL << GPIO_CRH_CNF10_Pos) /*!< 0x00000800 */ |
| 2291 | 2238 | ||
| 2292 | #define GPIO_CRH_CNF11_Pos (14U) |
2239 | #define GPIO_CRH_CNF11_Pos (14U) |
| 2293 | #define GPIO_CRH_CNF11_Msk (0x3U << GPIO_CRH_CNF11_Pos) /*!< 0x0000C000 */ |
2240 | #define GPIO_CRH_CNF11_Msk (0x3UL << GPIO_CRH_CNF11_Pos) /*!< 0x0000C000 */ |
| 2294 | #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk /*!< CNF11[1:0] bits (Port x configuration bits, pin 11) */ |
2241 | #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk /*!< CNF11[1:0] bits (Port x configuration bits, pin 11) */ |
| 2295 | #define GPIO_CRH_CNF11_0 (0x1U << GPIO_CRH_CNF11_Pos) /*!< 0x00004000 */ |
2242 | #define GPIO_CRH_CNF11_0 (0x1UL << GPIO_CRH_CNF11_Pos) /*!< 0x00004000 */ |
| 2296 | #define GPIO_CRH_CNF11_1 (0x2U << GPIO_CRH_CNF11_Pos) /*!< 0x00008000 */ |
2243 | #define GPIO_CRH_CNF11_1 (0x2UL << GPIO_CRH_CNF11_Pos) /*!< 0x00008000 */ |
| 2297 | 2244 | ||
| 2298 | #define GPIO_CRH_CNF12_Pos (18U) |
2245 | #define GPIO_CRH_CNF12_Pos (18U) |
| 2299 | #define GPIO_CRH_CNF12_Msk (0x3U << GPIO_CRH_CNF12_Pos) /*!< 0x000C0000 */ |
2246 | #define GPIO_CRH_CNF12_Msk (0x3UL << GPIO_CRH_CNF12_Pos) /*!< 0x000C0000 */ |
| 2300 | #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk /*!< CNF12[1:0] bits (Port x configuration bits, pin 12) */ |
2247 | #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk /*!< CNF12[1:0] bits (Port x configuration bits, pin 12) */ |
| 2301 | #define GPIO_CRH_CNF12_0 (0x1U << GPIO_CRH_CNF12_Pos) /*!< 0x00040000 */ |
2248 | #define GPIO_CRH_CNF12_0 (0x1UL << GPIO_CRH_CNF12_Pos) /*!< 0x00040000 */ |
| 2302 | #define GPIO_CRH_CNF12_1 (0x2U << GPIO_CRH_CNF12_Pos) /*!< 0x00080000 */ |
2249 | #define GPIO_CRH_CNF12_1 (0x2UL << GPIO_CRH_CNF12_Pos) /*!< 0x00080000 */ |
| 2303 | 2250 | ||
| 2304 | #define GPIO_CRH_CNF13_Pos (22U) |
2251 | #define GPIO_CRH_CNF13_Pos (22U) |
| 2305 | #define GPIO_CRH_CNF13_Msk (0x3U << GPIO_CRH_CNF13_Pos) /*!< 0x00C00000 */ |
2252 | #define GPIO_CRH_CNF13_Msk (0x3UL << GPIO_CRH_CNF13_Pos) /*!< 0x00C00000 */ |
| 2306 | #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk /*!< CNF13[1:0] bits (Port x configuration bits, pin 13) */ |
2253 | #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk /*!< CNF13[1:0] bits (Port x configuration bits, pin 13) */ |
| 2307 | #define GPIO_CRH_CNF13_0 (0x1U << GPIO_CRH_CNF13_Pos) /*!< 0x00400000 */ |
2254 | #define GPIO_CRH_CNF13_0 (0x1UL << GPIO_CRH_CNF13_Pos) /*!< 0x00400000 */ |
| 2308 | #define GPIO_CRH_CNF13_1 (0x2U << GPIO_CRH_CNF13_Pos) /*!< 0x00800000 */ |
2255 | #define GPIO_CRH_CNF13_1 (0x2UL << GPIO_CRH_CNF13_Pos) /*!< 0x00800000 */ |
| 2309 | 2256 | ||
| 2310 | #define GPIO_CRH_CNF14_Pos (26U) |
2257 | #define GPIO_CRH_CNF14_Pos (26U) |
| 2311 | #define GPIO_CRH_CNF14_Msk (0x3U << GPIO_CRH_CNF14_Pos) /*!< 0x0C000000 */ |
2258 | #define GPIO_CRH_CNF14_Msk (0x3UL << GPIO_CRH_CNF14_Pos) /*!< 0x0C000000 */ |
| 2312 | #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk /*!< CNF14[1:0] bits (Port x configuration bits, pin 14) */ |
2259 | #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk /*!< CNF14[1:0] bits (Port x configuration bits, pin 14) */ |
| 2313 | #define GPIO_CRH_CNF14_0 (0x1U << GPIO_CRH_CNF14_Pos) /*!< 0x04000000 */ |
2260 | #define GPIO_CRH_CNF14_0 (0x1UL << GPIO_CRH_CNF14_Pos) /*!< 0x04000000 */ |
| 2314 | #define GPIO_CRH_CNF14_1 (0x2U << GPIO_CRH_CNF14_Pos) /*!< 0x08000000 */ |
2261 | #define GPIO_CRH_CNF14_1 (0x2UL << GPIO_CRH_CNF14_Pos) /*!< 0x08000000 */ |
| 2315 | 2262 | ||
| 2316 | #define GPIO_CRH_CNF15_Pos (30U) |
2263 | #define GPIO_CRH_CNF15_Pos (30U) |
| 2317 | #define GPIO_CRH_CNF15_Msk (0x3U << GPIO_CRH_CNF15_Pos) /*!< 0xC0000000 */ |
2264 | #define GPIO_CRH_CNF15_Msk (0x3UL << GPIO_CRH_CNF15_Pos) /*!< 0xC0000000 */ |
| 2318 | #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk /*!< CNF15[1:0] bits (Port x configuration bits, pin 15) */ |
2265 | #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk /*!< CNF15[1:0] bits (Port x configuration bits, pin 15) */ |
| 2319 | #define GPIO_CRH_CNF15_0 (0x1U << GPIO_CRH_CNF15_Pos) /*!< 0x40000000 */ |
2266 | #define GPIO_CRH_CNF15_0 (0x1UL << GPIO_CRH_CNF15_Pos) /*!< 0x40000000 */ |
| 2320 | #define GPIO_CRH_CNF15_1 (0x2U << GPIO_CRH_CNF15_Pos) /*!< 0x80000000 */ |
2267 | #define GPIO_CRH_CNF15_1 (0x2UL << GPIO_CRH_CNF15_Pos) /*!< 0x80000000 */ |
| 2321 | 2268 | ||
| 2322 | /*!<****************** Bit definition for GPIO_IDR register *******************/ |
2269 | /*!<****************** Bit definition for GPIO_IDR register *******************/ |
| 2323 | #define GPIO_IDR_IDR0_Pos (0U) |
2270 | #define GPIO_IDR_IDR0_Pos (0U) |
| 2324 | #define GPIO_IDR_IDR0_Msk (0x1U << GPIO_IDR_IDR0_Pos) /*!< 0x00000001 */ |
2271 | #define GPIO_IDR_IDR0_Msk (0x1UL << GPIO_IDR_IDR0_Pos) /*!< 0x00000001 */ |
| 2325 | #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk /*!< Port input data, bit 0 */ |
2272 | #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk /*!< Port input data, bit 0 */ |
| 2326 | #define GPIO_IDR_IDR1_Pos (1U) |
2273 | #define GPIO_IDR_IDR1_Pos (1U) |
| 2327 | #define GPIO_IDR_IDR1_Msk (0x1U << GPIO_IDR_IDR1_Pos) /*!< 0x00000002 */ |
2274 | #define GPIO_IDR_IDR1_Msk (0x1UL << GPIO_IDR_IDR1_Pos) /*!< 0x00000002 */ |
| 2328 | #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk /*!< Port input data, bit 1 */ |
2275 | #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk /*!< Port input data, bit 1 */ |
| 2329 | #define GPIO_IDR_IDR2_Pos (2U) |
2276 | #define GPIO_IDR_IDR2_Pos (2U) |
| 2330 | #define GPIO_IDR_IDR2_Msk (0x1U << GPIO_IDR_IDR2_Pos) /*!< 0x00000004 */ |
2277 | #define GPIO_IDR_IDR2_Msk (0x1UL << GPIO_IDR_IDR2_Pos) /*!< 0x00000004 */ |
| 2331 | #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk /*!< Port input data, bit 2 */ |
2278 | #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk /*!< Port input data, bit 2 */ |
| 2332 | #define GPIO_IDR_IDR3_Pos (3U) |
2279 | #define GPIO_IDR_IDR3_Pos (3U) |
| 2333 | #define GPIO_IDR_IDR3_Msk (0x1U << GPIO_IDR_IDR3_Pos) /*!< 0x00000008 */ |
2280 | #define GPIO_IDR_IDR3_Msk (0x1UL << GPIO_IDR_IDR3_Pos) /*!< 0x00000008 */ |
| 2334 | #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk /*!< Port input data, bit 3 */ |
2281 | #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk /*!< Port input data, bit 3 */ |
| 2335 | #define GPIO_IDR_IDR4_Pos (4U) |
2282 | #define GPIO_IDR_IDR4_Pos (4U) |
| 2336 | #define GPIO_IDR_IDR4_Msk (0x1U << GPIO_IDR_IDR4_Pos) /*!< 0x00000010 */ |
2283 | #define GPIO_IDR_IDR4_Msk (0x1UL << GPIO_IDR_IDR4_Pos) /*!< 0x00000010 */ |
| 2337 | #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk /*!< Port input data, bit 4 */ |
2284 | #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk /*!< Port input data, bit 4 */ |
| 2338 | #define GPIO_IDR_IDR5_Pos (5U) |
2285 | #define GPIO_IDR_IDR5_Pos (5U) |
| 2339 | #define GPIO_IDR_IDR5_Msk (0x1U << GPIO_IDR_IDR5_Pos) /*!< 0x00000020 */ |
2286 | #define GPIO_IDR_IDR5_Msk (0x1UL << GPIO_IDR_IDR5_Pos) /*!< 0x00000020 */ |
| 2340 | #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk /*!< Port input data, bit 5 */ |
2287 | #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk /*!< Port input data, bit 5 */ |
| 2341 | #define GPIO_IDR_IDR6_Pos (6U) |
2288 | #define GPIO_IDR_IDR6_Pos (6U) |
| 2342 | #define GPIO_IDR_IDR6_Msk (0x1U << GPIO_IDR_IDR6_Pos) /*!< 0x00000040 */ |
2289 | #define GPIO_IDR_IDR6_Msk (0x1UL << GPIO_IDR_IDR6_Pos) /*!< 0x00000040 */ |
| 2343 | #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk /*!< Port input data, bit 6 */ |
2290 | #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk /*!< Port input data, bit 6 */ |
| 2344 | #define GPIO_IDR_IDR7_Pos (7U) |
2291 | #define GPIO_IDR_IDR7_Pos (7U) |
| 2345 | #define GPIO_IDR_IDR7_Msk (0x1U << GPIO_IDR_IDR7_Pos) /*!< 0x00000080 */ |
2292 | #define GPIO_IDR_IDR7_Msk (0x1UL << GPIO_IDR_IDR7_Pos) /*!< 0x00000080 */ |
| 2346 | #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk /*!< Port input data, bit 7 */ |
2293 | #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk /*!< Port input data, bit 7 */ |
| 2347 | #define GPIO_IDR_IDR8_Pos (8U) |
2294 | #define GPIO_IDR_IDR8_Pos (8U) |
| 2348 | #define GPIO_IDR_IDR8_Msk (0x1U << GPIO_IDR_IDR8_Pos) /*!< 0x00000100 */ |
2295 | #define GPIO_IDR_IDR8_Msk (0x1UL << GPIO_IDR_IDR8_Pos) /*!< 0x00000100 */ |
| 2349 | #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk /*!< Port input data, bit 8 */ |
2296 | #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk /*!< Port input data, bit 8 */ |
| 2350 | #define GPIO_IDR_IDR9_Pos (9U) |
2297 | #define GPIO_IDR_IDR9_Pos (9U) |
| 2351 | #define GPIO_IDR_IDR9_Msk (0x1U << GPIO_IDR_IDR9_Pos) /*!< 0x00000200 */ |
2298 | #define GPIO_IDR_IDR9_Msk (0x1UL << GPIO_IDR_IDR9_Pos) /*!< 0x00000200 */ |
| 2352 | #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk /*!< Port input data, bit 9 */ |
2299 | #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk /*!< Port input data, bit 9 */ |
| 2353 | #define GPIO_IDR_IDR10_Pos (10U) |
2300 | #define GPIO_IDR_IDR10_Pos (10U) |
| 2354 | #define GPIO_IDR_IDR10_Msk (0x1U << GPIO_IDR_IDR10_Pos) /*!< 0x00000400 */ |
2301 | #define GPIO_IDR_IDR10_Msk (0x1UL << GPIO_IDR_IDR10_Pos) /*!< 0x00000400 */ |
| 2355 | #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk /*!< Port input data, bit 10 */ |
2302 | #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk /*!< Port input data, bit 10 */ |
| 2356 | #define GPIO_IDR_IDR11_Pos (11U) |
2303 | #define GPIO_IDR_IDR11_Pos (11U) |
| 2357 | #define GPIO_IDR_IDR11_Msk (0x1U << GPIO_IDR_IDR11_Pos) /*!< 0x00000800 */ |
2304 | #define GPIO_IDR_IDR11_Msk (0x1UL << GPIO_IDR_IDR11_Pos) /*!< 0x00000800 */ |
| 2358 | #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk /*!< Port input data, bit 11 */ |
2305 | #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk /*!< Port input data, bit 11 */ |
| 2359 | #define GPIO_IDR_IDR12_Pos (12U) |
2306 | #define GPIO_IDR_IDR12_Pos (12U) |
| 2360 | #define GPIO_IDR_IDR12_Msk (0x1U << GPIO_IDR_IDR12_Pos) /*!< 0x00001000 */ |
2307 | #define GPIO_IDR_IDR12_Msk (0x1UL << GPIO_IDR_IDR12_Pos) /*!< 0x00001000 */ |
| 2361 | #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk /*!< Port input data, bit 12 */ |
2308 | #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk /*!< Port input data, bit 12 */ |
| 2362 | #define GPIO_IDR_IDR13_Pos (13U) |
2309 | #define GPIO_IDR_IDR13_Pos (13U) |
| 2363 | #define GPIO_IDR_IDR13_Msk (0x1U << GPIO_IDR_IDR13_Pos) /*!< 0x00002000 */ |
2310 | #define GPIO_IDR_IDR13_Msk (0x1UL << GPIO_IDR_IDR13_Pos) /*!< 0x00002000 */ |
| 2364 | #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk /*!< Port input data, bit 13 */ |
2311 | #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk /*!< Port input data, bit 13 */ |
| 2365 | #define GPIO_IDR_IDR14_Pos (14U) |
2312 | #define GPIO_IDR_IDR14_Pos (14U) |
| 2366 | #define GPIO_IDR_IDR14_Msk (0x1U << GPIO_IDR_IDR14_Pos) /*!< 0x00004000 */ |
2313 | #define GPIO_IDR_IDR14_Msk (0x1UL << GPIO_IDR_IDR14_Pos) /*!< 0x00004000 */ |
| 2367 | #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk /*!< Port input data, bit 14 */ |
2314 | #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk /*!< Port input data, bit 14 */ |
| 2368 | #define GPIO_IDR_IDR15_Pos (15U) |
2315 | #define GPIO_IDR_IDR15_Pos (15U) |
| 2369 | #define GPIO_IDR_IDR15_Msk (0x1U << GPIO_IDR_IDR15_Pos) /*!< 0x00008000 */ |
2316 | #define GPIO_IDR_IDR15_Msk (0x1UL << GPIO_IDR_IDR15_Pos) /*!< 0x00008000 */ |
| 2370 | #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk /*!< Port input data, bit 15 */ |
2317 | #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk /*!< Port input data, bit 15 */ |
| 2371 | 2318 | ||
| 2372 | /******************* Bit definition for GPIO_ODR register *******************/ |
2319 | /******************* Bit definition for GPIO_ODR register *******************/ |
| 2373 | #define GPIO_ODR_ODR0_Pos (0U) |
2320 | #define GPIO_ODR_ODR0_Pos (0U) |
| 2374 | #define GPIO_ODR_ODR0_Msk (0x1U << GPIO_ODR_ODR0_Pos) /*!< 0x00000001 */ |
2321 | #define GPIO_ODR_ODR0_Msk (0x1UL << GPIO_ODR_ODR0_Pos) /*!< 0x00000001 */ |
| 2375 | #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk /*!< Port output data, bit 0 */ |
2322 | #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk /*!< Port output data, bit 0 */ |
| 2376 | #define GPIO_ODR_ODR1_Pos (1U) |
2323 | #define GPIO_ODR_ODR1_Pos (1U) |
| 2377 | #define GPIO_ODR_ODR1_Msk (0x1U << GPIO_ODR_ODR1_Pos) /*!< 0x00000002 */ |
2324 | #define GPIO_ODR_ODR1_Msk (0x1UL << GPIO_ODR_ODR1_Pos) /*!< 0x00000002 */ |
| 2378 | #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk /*!< Port output data, bit 1 */ |
2325 | #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk /*!< Port output data, bit 1 */ |
| 2379 | #define GPIO_ODR_ODR2_Pos (2U) |
2326 | #define GPIO_ODR_ODR2_Pos (2U) |
| 2380 | #define GPIO_ODR_ODR2_Msk (0x1U << GPIO_ODR_ODR2_Pos) /*!< 0x00000004 */ |
2327 | #define GPIO_ODR_ODR2_Msk (0x1UL << GPIO_ODR_ODR2_Pos) /*!< 0x00000004 */ |
| 2381 | #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk /*!< Port output data, bit 2 */ |
2328 | #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk /*!< Port output data, bit 2 */ |
| 2382 | #define GPIO_ODR_ODR3_Pos (3U) |
2329 | #define GPIO_ODR_ODR3_Pos (3U) |
| 2383 | #define GPIO_ODR_ODR3_Msk (0x1U << GPIO_ODR_ODR3_Pos) /*!< 0x00000008 */ |
2330 | #define GPIO_ODR_ODR3_Msk (0x1UL << GPIO_ODR_ODR3_Pos) /*!< 0x00000008 */ |
| 2384 | #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk /*!< Port output data, bit 3 */ |
2331 | #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk /*!< Port output data, bit 3 */ |
| 2385 | #define GPIO_ODR_ODR4_Pos (4U) |
2332 | #define GPIO_ODR_ODR4_Pos (4U) |
| 2386 | #define GPIO_ODR_ODR4_Msk (0x1U << GPIO_ODR_ODR4_Pos) /*!< 0x00000010 */ |
2333 | #define GPIO_ODR_ODR4_Msk (0x1UL << GPIO_ODR_ODR4_Pos) /*!< 0x00000010 */ |
| 2387 | #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk /*!< Port output data, bit 4 */ |
2334 | #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk /*!< Port output data, bit 4 */ |
| 2388 | #define GPIO_ODR_ODR5_Pos (5U) |
2335 | #define GPIO_ODR_ODR5_Pos (5U) |
| 2389 | #define GPIO_ODR_ODR5_Msk (0x1U << GPIO_ODR_ODR5_Pos) /*!< 0x00000020 */ |
2336 | #define GPIO_ODR_ODR5_Msk (0x1UL << GPIO_ODR_ODR5_Pos) /*!< 0x00000020 */ |
| 2390 | #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk /*!< Port output data, bit 5 */ |
2337 | #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk /*!< Port output data, bit 5 */ |
| 2391 | #define GPIO_ODR_ODR6_Pos (6U) |
2338 | #define GPIO_ODR_ODR6_Pos (6U) |
| 2392 | #define GPIO_ODR_ODR6_Msk (0x1U << GPIO_ODR_ODR6_Pos) /*!< 0x00000040 */ |
2339 | #define GPIO_ODR_ODR6_Msk (0x1UL << GPIO_ODR_ODR6_Pos) /*!< 0x00000040 */ |
| 2393 | #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk /*!< Port output data, bit 6 */ |
2340 | #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk /*!< Port output data, bit 6 */ |
| 2394 | #define GPIO_ODR_ODR7_Pos (7U) |
2341 | #define GPIO_ODR_ODR7_Pos (7U) |
| 2395 | #define GPIO_ODR_ODR7_Msk (0x1U << GPIO_ODR_ODR7_Pos) /*!< 0x00000080 */ |
2342 | #define GPIO_ODR_ODR7_Msk (0x1UL << GPIO_ODR_ODR7_Pos) /*!< 0x00000080 */ |
| 2396 | #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk /*!< Port output data, bit 7 */ |
2343 | #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk /*!< Port output data, bit 7 */ |
| 2397 | #define GPIO_ODR_ODR8_Pos (8U) |
2344 | #define GPIO_ODR_ODR8_Pos (8U) |
| 2398 | #define GPIO_ODR_ODR8_Msk (0x1U << GPIO_ODR_ODR8_Pos) /*!< 0x00000100 */ |
2345 | #define GPIO_ODR_ODR8_Msk (0x1UL << GPIO_ODR_ODR8_Pos) /*!< 0x00000100 */ |
| 2399 | #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk /*!< Port output data, bit 8 */ |
2346 | #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk /*!< Port output data, bit 8 */ |
| 2400 | #define GPIO_ODR_ODR9_Pos (9U) |
2347 | #define GPIO_ODR_ODR9_Pos (9U) |
| 2401 | #define GPIO_ODR_ODR9_Msk (0x1U << GPIO_ODR_ODR9_Pos) /*!< 0x00000200 */ |
2348 | #define GPIO_ODR_ODR9_Msk (0x1UL << GPIO_ODR_ODR9_Pos) /*!< 0x00000200 */ |
| 2402 | #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk /*!< Port output data, bit 9 */ |
2349 | #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk /*!< Port output data, bit 9 */ |
| 2403 | #define GPIO_ODR_ODR10_Pos (10U) |
2350 | #define GPIO_ODR_ODR10_Pos (10U) |
| 2404 | #define GPIO_ODR_ODR10_Msk (0x1U << GPIO_ODR_ODR10_Pos) /*!< 0x00000400 */ |
2351 | #define GPIO_ODR_ODR10_Msk (0x1UL << GPIO_ODR_ODR10_Pos) /*!< 0x00000400 */ |
| 2405 | #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk /*!< Port output data, bit 10 */ |
2352 | #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk /*!< Port output data, bit 10 */ |
| 2406 | #define GPIO_ODR_ODR11_Pos (11U) |
2353 | #define GPIO_ODR_ODR11_Pos (11U) |
| 2407 | #define GPIO_ODR_ODR11_Msk (0x1U << GPIO_ODR_ODR11_Pos) /*!< 0x00000800 */ |
2354 | #define GPIO_ODR_ODR11_Msk (0x1UL << GPIO_ODR_ODR11_Pos) /*!< 0x00000800 */ |
| 2408 | #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk /*!< Port output data, bit 11 */ |
2355 | #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk /*!< Port output data, bit 11 */ |
| 2409 | #define GPIO_ODR_ODR12_Pos (12U) |
2356 | #define GPIO_ODR_ODR12_Pos (12U) |
| 2410 | #define GPIO_ODR_ODR12_Msk (0x1U << GPIO_ODR_ODR12_Pos) /*!< 0x00001000 */ |
2357 | #define GPIO_ODR_ODR12_Msk (0x1UL << GPIO_ODR_ODR12_Pos) /*!< 0x00001000 */ |
| 2411 | #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk /*!< Port output data, bit 12 */ |
2358 | #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk /*!< Port output data, bit 12 */ |
| 2412 | #define GPIO_ODR_ODR13_Pos (13U) |
2359 | #define GPIO_ODR_ODR13_Pos (13U) |
| 2413 | #define GPIO_ODR_ODR13_Msk (0x1U << GPIO_ODR_ODR13_Pos) /*!< 0x00002000 */ |
2360 | #define GPIO_ODR_ODR13_Msk (0x1UL << GPIO_ODR_ODR13_Pos) /*!< 0x00002000 */ |
| 2414 | #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk /*!< Port output data, bit 13 */ |
2361 | #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk /*!< Port output data, bit 13 */ |
| 2415 | #define GPIO_ODR_ODR14_Pos (14U) |
2362 | #define GPIO_ODR_ODR14_Pos (14U) |
| 2416 | #define GPIO_ODR_ODR14_Msk (0x1U << GPIO_ODR_ODR14_Pos) /*!< 0x00004000 */ |
2363 | #define GPIO_ODR_ODR14_Msk (0x1UL << GPIO_ODR_ODR14_Pos) /*!< 0x00004000 */ |
| 2417 | #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk /*!< Port output data, bit 14 */ |
2364 | #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk /*!< Port output data, bit 14 */ |
| 2418 | #define GPIO_ODR_ODR15_Pos (15U) |
2365 | #define GPIO_ODR_ODR15_Pos (15U) |
| 2419 | #define GPIO_ODR_ODR15_Msk (0x1U << GPIO_ODR_ODR15_Pos) /*!< 0x00008000 */ |
2366 | #define GPIO_ODR_ODR15_Msk (0x1UL << GPIO_ODR_ODR15_Pos) /*!< 0x00008000 */ |
| 2420 | #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk /*!< Port output data, bit 15 */ |
2367 | #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk /*!< Port output data, bit 15 */ |
| 2421 | 2368 | ||
| 2422 | /****************** Bit definition for GPIO_BSRR register *******************/ |
2369 | /****************** Bit definition for GPIO_BSRR register *******************/ |
| 2423 | #define GPIO_BSRR_BS0_Pos (0U) |
2370 | #define GPIO_BSRR_BS0_Pos (0U) |
| 2424 | #define GPIO_BSRR_BS0_Msk (0x1U << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ |
2371 | #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ |
| 2425 | #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk /*!< Port x Set bit 0 */ |
2372 | #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk /*!< Port x Set bit 0 */ |
| 2426 | #define GPIO_BSRR_BS1_Pos (1U) |
2373 | #define GPIO_BSRR_BS1_Pos (1U) |
| 2427 | #define GPIO_BSRR_BS1_Msk (0x1U << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ |
2374 | #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ |
| 2428 | #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk /*!< Port x Set bit 1 */ |
2375 | #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk /*!< Port x Set bit 1 */ |
| 2429 | #define GPIO_BSRR_BS2_Pos (2U) |
2376 | #define GPIO_BSRR_BS2_Pos (2U) |
| 2430 | #define GPIO_BSRR_BS2_Msk (0x1U << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ |
2377 | #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ |
| 2431 | #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk /*!< Port x Set bit 2 */ |
2378 | #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk /*!< Port x Set bit 2 */ |
| 2432 | #define GPIO_BSRR_BS3_Pos (3U) |
2379 | #define GPIO_BSRR_BS3_Pos (3U) |
| 2433 | #define GPIO_BSRR_BS3_Msk (0x1U << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ |
2380 | #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ |
| 2434 | #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk /*!< Port x Set bit 3 */ |
2381 | #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk /*!< Port x Set bit 3 */ |
| 2435 | #define GPIO_BSRR_BS4_Pos (4U) |
2382 | #define GPIO_BSRR_BS4_Pos (4U) |
| 2436 | #define GPIO_BSRR_BS4_Msk (0x1U << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ |
2383 | #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ |
| 2437 | #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk /*!< Port x Set bit 4 */ |
2384 | #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk /*!< Port x Set bit 4 */ |
| 2438 | #define GPIO_BSRR_BS5_Pos (5U) |
2385 | #define GPIO_BSRR_BS5_Pos (5U) |
| 2439 | #define GPIO_BSRR_BS5_Msk (0x1U << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ |
2386 | #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ |
| 2440 | #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk /*!< Port x Set bit 5 */ |
2387 | #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk /*!< Port x Set bit 5 */ |
| 2441 | #define GPIO_BSRR_BS6_Pos (6U) |
2388 | #define GPIO_BSRR_BS6_Pos (6U) |
| 2442 | #define GPIO_BSRR_BS6_Msk (0x1U << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ |
2389 | #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ |
| 2443 | #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk /*!< Port x Set bit 6 */ |
2390 | #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk /*!< Port x Set bit 6 */ |
| 2444 | #define GPIO_BSRR_BS7_Pos (7U) |
2391 | #define GPIO_BSRR_BS7_Pos (7U) |
| 2445 | #define GPIO_BSRR_BS7_Msk (0x1U << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ |
2392 | #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ |
| 2446 | #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk /*!< Port x Set bit 7 */ |
2393 | #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk /*!< Port x Set bit 7 */ |
| 2447 | #define GPIO_BSRR_BS8_Pos (8U) |
2394 | #define GPIO_BSRR_BS8_Pos (8U) |
| 2448 | #define GPIO_BSRR_BS8_Msk (0x1U << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ |
2395 | #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ |
| 2449 | #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk /*!< Port x Set bit 8 */ |
2396 | #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk /*!< Port x Set bit 8 */ |
| 2450 | #define GPIO_BSRR_BS9_Pos (9U) |
2397 | #define GPIO_BSRR_BS9_Pos (9U) |
| 2451 | #define GPIO_BSRR_BS9_Msk (0x1U << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ |
2398 | #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ |
| 2452 | #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk /*!< Port x Set bit 9 */ |
2399 | #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk /*!< Port x Set bit 9 */ |
| 2453 | #define GPIO_BSRR_BS10_Pos (10U) |
2400 | #define GPIO_BSRR_BS10_Pos (10U) |
| 2454 | #define GPIO_BSRR_BS10_Msk (0x1U << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ |
2401 | #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ |
| 2455 | #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk /*!< Port x Set bit 10 */ |
2402 | #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk /*!< Port x Set bit 10 */ |
| 2456 | #define GPIO_BSRR_BS11_Pos (11U) |
2403 | #define GPIO_BSRR_BS11_Pos (11U) |
| 2457 | #define GPIO_BSRR_BS11_Msk (0x1U << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ |
2404 | #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ |
| 2458 | #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk /*!< Port x Set bit 11 */ |
2405 | #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk /*!< Port x Set bit 11 */ |
| 2459 | #define GPIO_BSRR_BS12_Pos (12U) |
2406 | #define GPIO_BSRR_BS12_Pos (12U) |
| 2460 | #define GPIO_BSRR_BS12_Msk (0x1U << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ |
2407 | #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ |
| 2461 | #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk /*!< Port x Set bit 12 */ |
2408 | #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk /*!< Port x Set bit 12 */ |
| 2462 | #define GPIO_BSRR_BS13_Pos (13U) |
2409 | #define GPIO_BSRR_BS13_Pos (13U) |
| 2463 | #define GPIO_BSRR_BS13_Msk (0x1U << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ |
2410 | #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ |
| 2464 | #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk /*!< Port x Set bit 13 */ |
2411 | #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk /*!< Port x Set bit 13 */ |
| 2465 | #define GPIO_BSRR_BS14_Pos (14U) |
2412 | #define GPIO_BSRR_BS14_Pos (14U) |
| 2466 | #define GPIO_BSRR_BS14_Msk (0x1U << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ |
2413 | #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ |
| 2467 | #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk /*!< Port x Set bit 14 */ |
2414 | #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk /*!< Port x Set bit 14 */ |
| 2468 | #define GPIO_BSRR_BS15_Pos (15U) |
2415 | #define GPIO_BSRR_BS15_Pos (15U) |
| 2469 | #define GPIO_BSRR_BS15_Msk (0x1U << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ |
2416 | #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ |
| 2470 | #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk /*!< Port x Set bit 15 */ |
2417 | #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk /*!< Port x Set bit 15 */ |
| 2471 | 2418 | ||
| 2472 | #define GPIO_BSRR_BR0_Pos (16U) |
2419 | #define GPIO_BSRR_BR0_Pos (16U) |
| 2473 | #define GPIO_BSRR_BR0_Msk (0x1U << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ |
2420 | #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ |
| 2474 | #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk /*!< Port x Reset bit 0 */ |
2421 | #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk /*!< Port x Reset bit 0 */ |
| 2475 | #define GPIO_BSRR_BR1_Pos (17U) |
2422 | #define GPIO_BSRR_BR1_Pos (17U) |
| 2476 | #define GPIO_BSRR_BR1_Msk (0x1U << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ |
2423 | #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ |
| 2477 | #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk /*!< Port x Reset bit 1 */ |
2424 | #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk /*!< Port x Reset bit 1 */ |
| 2478 | #define GPIO_BSRR_BR2_Pos (18U) |
2425 | #define GPIO_BSRR_BR2_Pos (18U) |
| 2479 | #define GPIO_BSRR_BR2_Msk (0x1U << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ |
2426 | #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ |
| 2480 | #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk /*!< Port x Reset bit 2 */ |
2427 | #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk /*!< Port x Reset bit 2 */ |
| 2481 | #define GPIO_BSRR_BR3_Pos (19U) |
2428 | #define GPIO_BSRR_BR3_Pos (19U) |
| 2482 | #define GPIO_BSRR_BR3_Msk (0x1U << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ |
2429 | #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ |
| 2483 | #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk /*!< Port x Reset bit 3 */ |
2430 | #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk /*!< Port x Reset bit 3 */ |
| 2484 | #define GPIO_BSRR_BR4_Pos (20U) |
2431 | #define GPIO_BSRR_BR4_Pos (20U) |
| 2485 | #define GPIO_BSRR_BR4_Msk (0x1U << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ |
2432 | #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ |
| 2486 | #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk /*!< Port x Reset bit 4 */ |
2433 | #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk /*!< Port x Reset bit 4 */ |
| 2487 | #define GPIO_BSRR_BR5_Pos (21U) |
2434 | #define GPIO_BSRR_BR5_Pos (21U) |
| 2488 | #define GPIO_BSRR_BR5_Msk (0x1U << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ |
2435 | #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ |
| 2489 | #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk /*!< Port x Reset bit 5 */ |
2436 | #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk /*!< Port x Reset bit 5 */ |
| 2490 | #define GPIO_BSRR_BR6_Pos (22U) |
2437 | #define GPIO_BSRR_BR6_Pos (22U) |
| 2491 | #define GPIO_BSRR_BR6_Msk (0x1U << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ |
2438 | #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ |
| 2492 | #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk /*!< Port x Reset bit 6 */ |
2439 | #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk /*!< Port x Reset bit 6 */ |
| 2493 | #define GPIO_BSRR_BR7_Pos (23U) |
2440 | #define GPIO_BSRR_BR7_Pos (23U) |
| 2494 | #define GPIO_BSRR_BR7_Msk (0x1U << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ |
2441 | #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ |
| 2495 | #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk /*!< Port x Reset bit 7 */ |
2442 | #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk /*!< Port x Reset bit 7 */ |
| 2496 | #define GPIO_BSRR_BR8_Pos (24U) |
2443 | #define GPIO_BSRR_BR8_Pos (24U) |
| 2497 | #define GPIO_BSRR_BR8_Msk (0x1U << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ |
2444 | #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ |
| 2498 | #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk /*!< Port x Reset bit 8 */ |
2445 | #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk /*!< Port x Reset bit 8 */ |
| 2499 | #define GPIO_BSRR_BR9_Pos (25U) |
2446 | #define GPIO_BSRR_BR9_Pos (25U) |
| 2500 | #define GPIO_BSRR_BR9_Msk (0x1U << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ |
2447 | #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ |
| 2501 | #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk /*!< Port x Reset bit 9 */ |
2448 | #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk /*!< Port x Reset bit 9 */ |
| 2502 | #define GPIO_BSRR_BR10_Pos (26U) |
2449 | #define GPIO_BSRR_BR10_Pos (26U) |
| 2503 | #define GPIO_BSRR_BR10_Msk (0x1U << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ |
2450 | #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ |
| 2504 | #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk /*!< Port x Reset bit 10 */ |
2451 | #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk /*!< Port x Reset bit 10 */ |
| 2505 | #define GPIO_BSRR_BR11_Pos (27U) |
2452 | #define GPIO_BSRR_BR11_Pos (27U) |
| 2506 | #define GPIO_BSRR_BR11_Msk (0x1U << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ |
2453 | #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ |
| 2507 | #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk /*!< Port x Reset bit 11 */ |
2454 | #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk /*!< Port x Reset bit 11 */ |
| 2508 | #define GPIO_BSRR_BR12_Pos (28U) |
2455 | #define GPIO_BSRR_BR12_Pos (28U) |
| 2509 | #define GPIO_BSRR_BR12_Msk (0x1U << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ |
2456 | #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ |
| 2510 | #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk /*!< Port x Reset bit 12 */ |
2457 | #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk /*!< Port x Reset bit 12 */ |
| 2511 | #define GPIO_BSRR_BR13_Pos (29U) |
2458 | #define GPIO_BSRR_BR13_Pos (29U) |
| 2512 | #define GPIO_BSRR_BR13_Msk (0x1U << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ |
2459 | #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ |
| 2513 | #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk /*!< Port x Reset bit 13 */ |
2460 | #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk /*!< Port x Reset bit 13 */ |
| 2514 | #define GPIO_BSRR_BR14_Pos (30U) |
2461 | #define GPIO_BSRR_BR14_Pos (30U) |
| 2515 | #define GPIO_BSRR_BR14_Msk (0x1U << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ |
2462 | #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ |
| 2516 | #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk /*!< Port x Reset bit 14 */ |
2463 | #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk /*!< Port x Reset bit 14 */ |
| 2517 | #define GPIO_BSRR_BR15_Pos (31U) |
2464 | #define GPIO_BSRR_BR15_Pos (31U) |
| 2518 | #define GPIO_BSRR_BR15_Msk (0x1U << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ |
2465 | #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ |
| 2519 | #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk /*!< Port x Reset bit 15 */ |
2466 | #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk /*!< Port x Reset bit 15 */ |
| 2520 | 2467 | ||
| 2521 | /******************* Bit definition for GPIO_BRR register *******************/ |
2468 | /******************* Bit definition for GPIO_BRR register *******************/ |
| 2522 | #define GPIO_BRR_BR0_Pos (0U) |
2469 | #define GPIO_BRR_BR0_Pos (0U) |
| 2523 | #define GPIO_BRR_BR0_Msk (0x1U << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ |
2470 | #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ |
| 2524 | #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk /*!< Port x Reset bit 0 */ |
2471 | #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk /*!< Port x Reset bit 0 */ |
| 2525 | #define GPIO_BRR_BR1_Pos (1U) |
2472 | #define GPIO_BRR_BR1_Pos (1U) |
| 2526 | #define GPIO_BRR_BR1_Msk (0x1U << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ |
2473 | #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ |
| 2527 | #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk /*!< Port x Reset bit 1 */ |
2474 | #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk /*!< Port x Reset bit 1 */ |
| 2528 | #define GPIO_BRR_BR2_Pos (2U) |
2475 | #define GPIO_BRR_BR2_Pos (2U) |
| 2529 | #define GPIO_BRR_BR2_Msk (0x1U << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ |
2476 | #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ |
| 2530 | #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk /*!< Port x Reset bit 2 */ |
2477 | #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk /*!< Port x Reset bit 2 */ |
| 2531 | #define GPIO_BRR_BR3_Pos (3U) |
2478 | #define GPIO_BRR_BR3_Pos (3U) |
| 2532 | #define GPIO_BRR_BR3_Msk (0x1U << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ |
2479 | #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ |
| 2533 | #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk /*!< Port x Reset bit 3 */ |
2480 | #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk /*!< Port x Reset bit 3 */ |
| 2534 | #define GPIO_BRR_BR4_Pos (4U) |
2481 | #define GPIO_BRR_BR4_Pos (4U) |
| 2535 | #define GPIO_BRR_BR4_Msk (0x1U << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ |
2482 | #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ |
| 2536 | #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk /*!< Port x Reset bit 4 */ |
2483 | #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk /*!< Port x Reset bit 4 */ |
| 2537 | #define GPIO_BRR_BR5_Pos (5U) |
2484 | #define GPIO_BRR_BR5_Pos (5U) |
| 2538 | #define GPIO_BRR_BR5_Msk (0x1U << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ |
2485 | #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ |
| 2539 | #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk /*!< Port x Reset bit 5 */ |
2486 | #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk /*!< Port x Reset bit 5 */ |
| 2540 | #define GPIO_BRR_BR6_Pos (6U) |
2487 | #define GPIO_BRR_BR6_Pos (6U) |
| 2541 | #define GPIO_BRR_BR6_Msk (0x1U << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ |
2488 | #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ |
| 2542 | #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk /*!< Port x Reset bit 6 */ |
2489 | #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk /*!< Port x Reset bit 6 */ |
| 2543 | #define GPIO_BRR_BR7_Pos (7U) |
2490 | #define GPIO_BRR_BR7_Pos (7U) |
| 2544 | #define GPIO_BRR_BR7_Msk (0x1U << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ |
2491 | #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ |
| 2545 | #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk /*!< Port x Reset bit 7 */ |
2492 | #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk /*!< Port x Reset bit 7 */ |
| 2546 | #define GPIO_BRR_BR8_Pos (8U) |
2493 | #define GPIO_BRR_BR8_Pos (8U) |
| 2547 | #define GPIO_BRR_BR8_Msk (0x1U << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ |
2494 | #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ |
| 2548 | #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk /*!< Port x Reset bit 8 */ |
2495 | #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk /*!< Port x Reset bit 8 */ |
| 2549 | #define GPIO_BRR_BR9_Pos (9U) |
2496 | #define GPIO_BRR_BR9_Pos (9U) |
| 2550 | #define GPIO_BRR_BR9_Msk (0x1U << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ |
2497 | #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ |
| 2551 | #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk /*!< Port x Reset bit 9 */ |
2498 | #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk /*!< Port x Reset bit 9 */ |
| 2552 | #define GPIO_BRR_BR10_Pos (10U) |
2499 | #define GPIO_BRR_BR10_Pos (10U) |
| 2553 | #define GPIO_BRR_BR10_Msk (0x1U << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ |
2500 | #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ |
| 2554 | #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk /*!< Port x Reset bit 10 */ |
2501 | #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk /*!< Port x Reset bit 10 */ |
| 2555 | #define GPIO_BRR_BR11_Pos (11U) |
2502 | #define GPIO_BRR_BR11_Pos (11U) |
| 2556 | #define GPIO_BRR_BR11_Msk (0x1U << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ |
2503 | #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ |
| 2557 | #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk /*!< Port x Reset bit 11 */ |
2504 | #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk /*!< Port x Reset bit 11 */ |
| 2558 | #define GPIO_BRR_BR12_Pos (12U) |
2505 | #define GPIO_BRR_BR12_Pos (12U) |
| 2559 | #define GPIO_BRR_BR12_Msk (0x1U << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ |
2506 | #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ |
| 2560 | #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk /*!< Port x Reset bit 12 */ |
2507 | #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk /*!< Port x Reset bit 12 */ |
| 2561 | #define GPIO_BRR_BR13_Pos (13U) |
2508 | #define GPIO_BRR_BR13_Pos (13U) |
| 2562 | #define GPIO_BRR_BR13_Msk (0x1U << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ |
2509 | #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ |
| 2563 | #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk /*!< Port x Reset bit 13 */ |
2510 | #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk /*!< Port x Reset bit 13 */ |
| 2564 | #define GPIO_BRR_BR14_Pos (14U) |
2511 | #define GPIO_BRR_BR14_Pos (14U) |
| 2565 | #define GPIO_BRR_BR14_Msk (0x1U << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ |
2512 | #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ |
| 2566 | #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk /*!< Port x Reset bit 14 */ |
2513 | #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk /*!< Port x Reset bit 14 */ |
| 2567 | #define GPIO_BRR_BR15_Pos (15U) |
2514 | #define GPIO_BRR_BR15_Pos (15U) |
| 2568 | #define GPIO_BRR_BR15_Msk (0x1U << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ |
2515 | #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ |
| 2569 | #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk /*!< Port x Reset bit 15 */ |
2516 | #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk /*!< Port x Reset bit 15 */ |
| 2570 | 2517 | ||
| 2571 | /****************** Bit definition for GPIO_LCKR register *******************/ |
2518 | /****************** Bit definition for GPIO_LCKR register *******************/ |
| 2572 | #define GPIO_LCKR_LCK0_Pos (0U) |
2519 | #define GPIO_LCKR_LCK0_Pos (0U) |
| 2573 | #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ |
2520 | #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ |
| 2574 | #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk /*!< Port x Lock bit 0 */ |
2521 | #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk /*!< Port x Lock bit 0 */ |
| 2575 | #define GPIO_LCKR_LCK1_Pos (1U) |
2522 | #define GPIO_LCKR_LCK1_Pos (1U) |
| 2576 | #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ |
2523 | #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ |
| 2577 | #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk /*!< Port x Lock bit 1 */ |
2524 | #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk /*!< Port x Lock bit 1 */ |
| 2578 | #define GPIO_LCKR_LCK2_Pos (2U) |
2525 | #define GPIO_LCKR_LCK2_Pos (2U) |
| 2579 | #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ |
2526 | #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ |
| 2580 | #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk /*!< Port x Lock bit 2 */ |
2527 | #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk /*!< Port x Lock bit 2 */ |
| 2581 | #define GPIO_LCKR_LCK3_Pos (3U) |
2528 | #define GPIO_LCKR_LCK3_Pos (3U) |
| 2582 | #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ |
2529 | #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ |
| 2583 | #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk /*!< Port x Lock bit 3 */ |
2530 | #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk /*!< Port x Lock bit 3 */ |
| 2584 | #define GPIO_LCKR_LCK4_Pos (4U) |
2531 | #define GPIO_LCKR_LCK4_Pos (4U) |
| 2585 | #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ |
2532 | #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ |
| 2586 | #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk /*!< Port x Lock bit 4 */ |
2533 | #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk /*!< Port x Lock bit 4 */ |
| 2587 | #define GPIO_LCKR_LCK5_Pos (5U) |
2534 | #define GPIO_LCKR_LCK5_Pos (5U) |
| 2588 | #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ |
2535 | #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ |
| 2589 | #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk /*!< Port x Lock bit 5 */ |
2536 | #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk /*!< Port x Lock bit 5 */ |
| 2590 | #define GPIO_LCKR_LCK6_Pos (6U) |
2537 | #define GPIO_LCKR_LCK6_Pos (6U) |
| 2591 | #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ |
2538 | #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ |
| 2592 | #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk /*!< Port x Lock bit 6 */ |
2539 | #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk /*!< Port x Lock bit 6 */ |
| 2593 | #define GPIO_LCKR_LCK7_Pos (7U) |
2540 | #define GPIO_LCKR_LCK7_Pos (7U) |
| 2594 | #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ |
2541 | #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ |
| 2595 | #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk /*!< Port x Lock bit 7 */ |
2542 | #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk /*!< Port x Lock bit 7 */ |
| 2596 | #define GPIO_LCKR_LCK8_Pos (8U) |
2543 | #define GPIO_LCKR_LCK8_Pos (8U) |
| 2597 | #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ |
2544 | #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ |
| 2598 | #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk /*!< Port x Lock bit 8 */ |
2545 | #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk /*!< Port x Lock bit 8 */ |
| 2599 | #define GPIO_LCKR_LCK9_Pos (9U) |
2546 | #define GPIO_LCKR_LCK9_Pos (9U) |
| 2600 | #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ |
2547 | #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ |
| 2601 | #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk /*!< Port x Lock bit 9 */ |
2548 | #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk /*!< Port x Lock bit 9 */ |
| 2602 | #define GPIO_LCKR_LCK10_Pos (10U) |
2549 | #define GPIO_LCKR_LCK10_Pos (10U) |
| 2603 | #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ |
2550 | #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ |
| 2604 | #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk /*!< Port x Lock bit 10 */ |
2551 | #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk /*!< Port x Lock bit 10 */ |
| 2605 | #define GPIO_LCKR_LCK11_Pos (11U) |
2552 | #define GPIO_LCKR_LCK11_Pos (11U) |
| 2606 | #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ |
2553 | #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ |
| 2607 | #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk /*!< Port x Lock bit 11 */ |
2554 | #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk /*!< Port x Lock bit 11 */ |
| 2608 | #define GPIO_LCKR_LCK12_Pos (12U) |
2555 | #define GPIO_LCKR_LCK12_Pos (12U) |
| 2609 | #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ |
2556 | #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ |
| 2610 | #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk /*!< Port x Lock bit 12 */ |
2557 | #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk /*!< Port x Lock bit 12 */ |
| 2611 | #define GPIO_LCKR_LCK13_Pos (13U) |
2558 | #define GPIO_LCKR_LCK13_Pos (13U) |
| 2612 | #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ |
2559 | #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ |
| 2613 | #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk /*!< Port x Lock bit 13 */ |
2560 | #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk /*!< Port x Lock bit 13 */ |
| 2614 | #define GPIO_LCKR_LCK14_Pos (14U) |
2561 | #define GPIO_LCKR_LCK14_Pos (14U) |
| 2615 | #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ |
2562 | #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ |
| 2616 | #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk /*!< Port x Lock bit 14 */ |
2563 | #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk /*!< Port x Lock bit 14 */ |
| 2617 | #define GPIO_LCKR_LCK15_Pos (15U) |
2564 | #define GPIO_LCKR_LCK15_Pos (15U) |
| 2618 | #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ |
2565 | #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ |
| 2619 | #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk /*!< Port x Lock bit 15 */ |
2566 | #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk /*!< Port x Lock bit 15 */ |
| 2620 | #define GPIO_LCKR_LCKK_Pos (16U) |
2567 | #define GPIO_LCKR_LCKK_Pos (16U) |
| 2621 | #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ |
2568 | #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ |
| 2622 | #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk /*!< Lock key */ |
2569 | #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk /*!< Lock key */ |
| 2623 | 2570 | ||
| 2624 | /*----------------------------------------------------------------------------*/ |
2571 | /*----------------------------------------------------------------------------*/ |
| 2625 | 2572 | ||
| 2626 | /****************** Bit definition for AFIO_EVCR register *******************/ |
2573 | /****************** Bit definition for AFIO_EVCR register *******************/ |
| 2627 | #define AFIO_EVCR_PIN_Pos (0U) |
2574 | #define AFIO_EVCR_PIN_Pos (0U) |
| 2628 | #define AFIO_EVCR_PIN_Msk (0xFU << AFIO_EVCR_PIN_Pos) /*!< 0x0000000F */ |
2575 | #define AFIO_EVCR_PIN_Msk (0xFUL << AFIO_EVCR_PIN_Pos) /*!< 0x0000000F */ |
| 2629 | #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk /*!< PIN[3:0] bits (Pin selection) */ |
2576 | #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk /*!< PIN[3:0] bits (Pin selection) */ |
| 2630 | #define AFIO_EVCR_PIN_0 (0x1U << AFIO_EVCR_PIN_Pos) /*!< 0x00000001 */ |
2577 | #define AFIO_EVCR_PIN_0 (0x1UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000001 */ |
| 2631 | #define AFIO_EVCR_PIN_1 (0x2U << AFIO_EVCR_PIN_Pos) /*!< 0x00000002 */ |
2578 | #define AFIO_EVCR_PIN_1 (0x2UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000002 */ |
| 2632 | #define AFIO_EVCR_PIN_2 (0x4U << AFIO_EVCR_PIN_Pos) /*!< 0x00000004 */ |
2579 | #define AFIO_EVCR_PIN_2 (0x4UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000004 */ |
| 2633 | #define AFIO_EVCR_PIN_3 (0x8U << AFIO_EVCR_PIN_Pos) /*!< 0x00000008 */ |
2580 | #define AFIO_EVCR_PIN_3 (0x8UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000008 */ |
| 2634 | 2581 | ||
| 2635 | /*!< PIN configuration */ |
2582 | /*!< PIN configuration */ |
| 2636 | #define AFIO_EVCR_PIN_PX0 0x00000000U /*!< Pin 0 selected */ |
2583 | #define AFIO_EVCR_PIN_PX0 0x00000000U /*!< Pin 0 selected */ |
| 2637 | #define AFIO_EVCR_PIN_PX1_Pos (0U) |
2584 | #define AFIO_EVCR_PIN_PX1_Pos (0U) |
| 2638 | #define AFIO_EVCR_PIN_PX1_Msk (0x1U << AFIO_EVCR_PIN_PX1_Pos) /*!< 0x00000001 */ |
2585 | #define AFIO_EVCR_PIN_PX1_Msk (0x1UL << AFIO_EVCR_PIN_PX1_Pos) /*!< 0x00000001 */ |
| 2639 | #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk /*!< Pin 1 selected */ |
2586 | #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk /*!< Pin 1 selected */ |
| 2640 | #define AFIO_EVCR_PIN_PX2_Pos (1U) |
2587 | #define AFIO_EVCR_PIN_PX2_Pos (1U) |
| 2641 | #define AFIO_EVCR_PIN_PX2_Msk (0x1U << AFIO_EVCR_PIN_PX2_Pos) /*!< 0x00000002 */ |
2588 | #define AFIO_EVCR_PIN_PX2_Msk (0x1UL << AFIO_EVCR_PIN_PX2_Pos) /*!< 0x00000002 */ |
| 2642 | #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk /*!< Pin 2 selected */ |
2589 | #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk /*!< Pin 2 selected */ |
| 2643 | #define AFIO_EVCR_PIN_PX3_Pos (0U) |
2590 | #define AFIO_EVCR_PIN_PX3_Pos (0U) |
| 2644 | #define AFIO_EVCR_PIN_PX3_Msk (0x3U << AFIO_EVCR_PIN_PX3_Pos) /*!< 0x00000003 */ |
2591 | #define AFIO_EVCR_PIN_PX3_Msk (0x3UL << AFIO_EVCR_PIN_PX3_Pos) /*!< 0x00000003 */ |
| 2645 | #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk /*!< Pin 3 selected */ |
2592 | #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk /*!< Pin 3 selected */ |
| 2646 | #define AFIO_EVCR_PIN_PX4_Pos (2U) |
2593 | #define AFIO_EVCR_PIN_PX4_Pos (2U) |
| 2647 | #define AFIO_EVCR_PIN_PX4_Msk (0x1U << AFIO_EVCR_PIN_PX4_Pos) /*!< 0x00000004 */ |
2594 | #define AFIO_EVCR_PIN_PX4_Msk (0x1UL << AFIO_EVCR_PIN_PX4_Pos) /*!< 0x00000004 */ |
| 2648 | #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk /*!< Pin 4 selected */ |
2595 | #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk /*!< Pin 4 selected */ |
| 2649 | #define AFIO_EVCR_PIN_PX5_Pos (0U) |
2596 | #define AFIO_EVCR_PIN_PX5_Pos (0U) |
| 2650 | #define AFIO_EVCR_PIN_PX5_Msk (0x5U << AFIO_EVCR_PIN_PX5_Pos) /*!< 0x00000005 */ |
2597 | #define AFIO_EVCR_PIN_PX5_Msk (0x5UL << AFIO_EVCR_PIN_PX5_Pos) /*!< 0x00000005 */ |
| 2651 | #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk /*!< Pin 5 selected */ |
2598 | #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk /*!< Pin 5 selected */ |
| 2652 | #define AFIO_EVCR_PIN_PX6_Pos (1U) |
2599 | #define AFIO_EVCR_PIN_PX6_Pos (1U) |
| 2653 | #define AFIO_EVCR_PIN_PX6_Msk (0x3U << AFIO_EVCR_PIN_PX6_Pos) /*!< 0x00000006 */ |
2600 | #define AFIO_EVCR_PIN_PX6_Msk (0x3UL << AFIO_EVCR_PIN_PX6_Pos) /*!< 0x00000006 */ |
| 2654 | #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk /*!< Pin 6 selected */ |
2601 | #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk /*!< Pin 6 selected */ |
| 2655 | #define AFIO_EVCR_PIN_PX7_Pos (0U) |
2602 | #define AFIO_EVCR_PIN_PX7_Pos (0U) |
| 2656 | #define AFIO_EVCR_PIN_PX7_Msk (0x7U << AFIO_EVCR_PIN_PX7_Pos) /*!< 0x00000007 */ |
2603 | #define AFIO_EVCR_PIN_PX7_Msk (0x7UL << AFIO_EVCR_PIN_PX7_Pos) /*!< 0x00000007 */ |
| 2657 | #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk /*!< Pin 7 selected */ |
2604 | #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk /*!< Pin 7 selected */ |
| 2658 | #define AFIO_EVCR_PIN_PX8_Pos (3U) |
2605 | #define AFIO_EVCR_PIN_PX8_Pos (3U) |
| 2659 | #define AFIO_EVCR_PIN_PX8_Msk (0x1U << AFIO_EVCR_PIN_PX8_Pos) /*!< 0x00000008 */ |
2606 | #define AFIO_EVCR_PIN_PX8_Msk (0x1UL << AFIO_EVCR_PIN_PX8_Pos) /*!< 0x00000008 */ |
| 2660 | #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk /*!< Pin 8 selected */ |
2607 | #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk /*!< Pin 8 selected */ |
| 2661 | #define AFIO_EVCR_PIN_PX9_Pos (0U) |
2608 | #define AFIO_EVCR_PIN_PX9_Pos (0U) |
| 2662 | #define AFIO_EVCR_PIN_PX9_Msk (0x9U << AFIO_EVCR_PIN_PX9_Pos) /*!< 0x00000009 */ |
2609 | #define AFIO_EVCR_PIN_PX9_Msk (0x9UL << AFIO_EVCR_PIN_PX9_Pos) /*!< 0x00000009 */ |
| 2663 | #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk /*!< Pin 9 selected */ |
2610 | #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk /*!< Pin 9 selected */ |
| 2664 | #define AFIO_EVCR_PIN_PX10_Pos (1U) |
2611 | #define AFIO_EVCR_PIN_PX10_Pos (1U) |
| 2665 | #define AFIO_EVCR_PIN_PX10_Msk (0x5U << AFIO_EVCR_PIN_PX10_Pos) /*!< 0x0000000A */ |
2612 | #define AFIO_EVCR_PIN_PX10_Msk (0x5UL << AFIO_EVCR_PIN_PX10_Pos) /*!< 0x0000000A */ |
| 2666 | #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk /*!< Pin 10 selected */ |
2613 | #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk /*!< Pin 10 selected */ |
| 2667 | #define AFIO_EVCR_PIN_PX11_Pos (0U) |
2614 | #define AFIO_EVCR_PIN_PX11_Pos (0U) |
| 2668 | #define AFIO_EVCR_PIN_PX11_Msk (0xBU << AFIO_EVCR_PIN_PX11_Pos) /*!< 0x0000000B */ |
2615 | #define AFIO_EVCR_PIN_PX11_Msk (0xBUL << AFIO_EVCR_PIN_PX11_Pos) /*!< 0x0000000B */ |
| 2669 | #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk /*!< Pin 11 selected */ |
2616 | #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk /*!< Pin 11 selected */ |
| 2670 | #define AFIO_EVCR_PIN_PX12_Pos (2U) |
2617 | #define AFIO_EVCR_PIN_PX12_Pos (2U) |
| 2671 | #define AFIO_EVCR_PIN_PX12_Msk (0x3U << AFIO_EVCR_PIN_PX12_Pos) /*!< 0x0000000C */ |
2618 | #define AFIO_EVCR_PIN_PX12_Msk (0x3UL << AFIO_EVCR_PIN_PX12_Pos) /*!< 0x0000000C */ |
| 2672 | #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk /*!< Pin 12 selected */ |
2619 | #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk /*!< Pin 12 selected */ |
| 2673 | #define AFIO_EVCR_PIN_PX13_Pos (0U) |
2620 | #define AFIO_EVCR_PIN_PX13_Pos (0U) |
| 2674 | #define AFIO_EVCR_PIN_PX13_Msk (0xDU << AFIO_EVCR_PIN_PX13_Pos) /*!< 0x0000000D */ |
2621 | #define AFIO_EVCR_PIN_PX13_Msk (0xDUL << AFIO_EVCR_PIN_PX13_Pos) /*!< 0x0000000D */ |
| 2675 | #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk /*!< Pin 13 selected */ |
2622 | #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk /*!< Pin 13 selected */ |
| 2676 | #define AFIO_EVCR_PIN_PX14_Pos (1U) |
2623 | #define AFIO_EVCR_PIN_PX14_Pos (1U) |
| 2677 | #define AFIO_EVCR_PIN_PX14_Msk (0x7U << AFIO_EVCR_PIN_PX14_Pos) /*!< 0x0000000E */ |
2624 | #define AFIO_EVCR_PIN_PX14_Msk (0x7UL << AFIO_EVCR_PIN_PX14_Pos) /*!< 0x0000000E */ |
| 2678 | #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk /*!< Pin 14 selected */ |
2625 | #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk /*!< Pin 14 selected */ |
| 2679 | #define AFIO_EVCR_PIN_PX15_Pos (0U) |
2626 | #define AFIO_EVCR_PIN_PX15_Pos (0U) |
| 2680 | #define AFIO_EVCR_PIN_PX15_Msk (0xFU << AFIO_EVCR_PIN_PX15_Pos) /*!< 0x0000000F */ |
2627 | #define AFIO_EVCR_PIN_PX15_Msk (0xFUL << AFIO_EVCR_PIN_PX15_Pos) /*!< 0x0000000F */ |
| 2681 | #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk /*!< Pin 15 selected */ |
2628 | #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk /*!< Pin 15 selected */ |
| 2682 | 2629 | ||
| 2683 | #define AFIO_EVCR_PORT_Pos (4U) |
2630 | #define AFIO_EVCR_PORT_Pos (4U) |
| 2684 | #define AFIO_EVCR_PORT_Msk (0x7U << AFIO_EVCR_PORT_Pos) /*!< 0x00000070 */ |
2631 | #define AFIO_EVCR_PORT_Msk (0x7UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000070 */ |
| 2685 | #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk /*!< PORT[2:0] bits (Port selection) */ |
2632 | #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk /*!< PORT[2:0] bits (Port selection) */ |
| 2686 | #define AFIO_EVCR_PORT_0 (0x1U << AFIO_EVCR_PORT_Pos) /*!< 0x00000010 */ |
2633 | #define AFIO_EVCR_PORT_0 (0x1UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000010 */ |
| 2687 | #define AFIO_EVCR_PORT_1 (0x2U << AFIO_EVCR_PORT_Pos) /*!< 0x00000020 */ |
2634 | #define AFIO_EVCR_PORT_1 (0x2UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000020 */ |
| 2688 | #define AFIO_EVCR_PORT_2 (0x4U << AFIO_EVCR_PORT_Pos) /*!< 0x00000040 */ |
2635 | #define AFIO_EVCR_PORT_2 (0x4UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000040 */ |
| 2689 | 2636 | ||
| 2690 | /*!< PORT configuration */ |
2637 | /*!< PORT configuration */ |
| 2691 | #define AFIO_EVCR_PORT_PA 0x00000000 /*!< Port A selected */ |
2638 | #define AFIO_EVCR_PORT_PA 0x00000000 /*!< Port A selected */ |
| 2692 | #define AFIO_EVCR_PORT_PB_Pos (4U) |
2639 | #define AFIO_EVCR_PORT_PB_Pos (4U) |
| 2693 | #define AFIO_EVCR_PORT_PB_Msk (0x1U << AFIO_EVCR_PORT_PB_Pos) /*!< 0x00000010 */ |
2640 | #define AFIO_EVCR_PORT_PB_Msk (0x1UL << AFIO_EVCR_PORT_PB_Pos) /*!< 0x00000010 */ |
| 2694 | #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk /*!< Port B selected */ |
2641 | #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk /*!< Port B selected */ |
| 2695 | #define AFIO_EVCR_PORT_PC_Pos (5U) |
2642 | #define AFIO_EVCR_PORT_PC_Pos (5U) |
| 2696 | #define AFIO_EVCR_PORT_PC_Msk (0x1U << AFIO_EVCR_PORT_PC_Pos) /*!< 0x00000020 */ |
2643 | #define AFIO_EVCR_PORT_PC_Msk (0x1UL << AFIO_EVCR_PORT_PC_Pos) /*!< 0x00000020 */ |
| 2697 | #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk /*!< Port C selected */ |
2644 | #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk /*!< Port C selected */ |
| 2698 | #define AFIO_EVCR_PORT_PD_Pos (4U) |
2645 | #define AFIO_EVCR_PORT_PD_Pos (4U) |
| 2699 | #define AFIO_EVCR_PORT_PD_Msk (0x3U << AFIO_EVCR_PORT_PD_Pos) /*!< 0x00000030 */ |
2646 | #define AFIO_EVCR_PORT_PD_Msk (0x3UL << AFIO_EVCR_PORT_PD_Pos) /*!< 0x00000030 */ |
| 2700 | #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk /*!< Port D selected */ |
2647 | #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk /*!< Port D selected */ |
| 2701 | #define AFIO_EVCR_PORT_PE_Pos (6U) |
2648 | #define AFIO_EVCR_PORT_PE_Pos (6U) |
| 2702 | #define AFIO_EVCR_PORT_PE_Msk (0x1U << AFIO_EVCR_PORT_PE_Pos) /*!< 0x00000040 */ |
2649 | #define AFIO_EVCR_PORT_PE_Msk (0x1UL << AFIO_EVCR_PORT_PE_Pos) /*!< 0x00000040 */ |
| 2703 | #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk /*!< Port E selected */ |
2650 | #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk /*!< Port E selected */ |
| 2704 | 2651 | ||
| 2705 | #define AFIO_EVCR_EVOE_Pos (7U) |
2652 | #define AFIO_EVCR_EVOE_Pos (7U) |
| 2706 | #define AFIO_EVCR_EVOE_Msk (0x1U << AFIO_EVCR_EVOE_Pos) /*!< 0x00000080 */ |
2653 | #define AFIO_EVCR_EVOE_Msk (0x1UL << AFIO_EVCR_EVOE_Pos) /*!< 0x00000080 */ |
| 2707 | #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk /*!< Event Output Enable */ |
2654 | #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk /*!< Event Output Enable */ |
| 2708 | 2655 | ||
| 2709 | /****************** Bit definition for AFIO_MAPR register *******************/ |
2656 | /****************** Bit definition for AFIO_MAPR register *******************/ |
| 2710 | #define AFIO_MAPR_SPI1_REMAP_Pos (0U) |
2657 | #define AFIO_MAPR_SPI1_REMAP_Pos (0U) |
| 2711 | #define AFIO_MAPR_SPI1_REMAP_Msk (0x1U << AFIO_MAPR_SPI1_REMAP_Pos) /*!< 0x00000001 */ |
2658 | #define AFIO_MAPR_SPI1_REMAP_Msk (0x1UL << AFIO_MAPR_SPI1_REMAP_Pos) /*!< 0x00000001 */ |
| 2712 | #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk /*!< SPI1 remapping */ |
2659 | #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk /*!< SPI1 remapping */ |
| 2713 | #define AFIO_MAPR_I2C1_REMAP_Pos (1U) |
2660 | #define AFIO_MAPR_I2C1_REMAP_Pos (1U) |
| 2714 | #define AFIO_MAPR_I2C1_REMAP_Msk (0x1U << AFIO_MAPR_I2C1_REMAP_Pos) /*!< 0x00000002 */ |
2661 | #define AFIO_MAPR_I2C1_REMAP_Msk (0x1UL << AFIO_MAPR_I2C1_REMAP_Pos) /*!< 0x00000002 */ |
| 2715 | #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk /*!< I2C1 remapping */ |
2662 | #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk /*!< I2C1 remapping */ |
| 2716 | #define AFIO_MAPR_USART1_REMAP_Pos (2U) |
2663 | #define AFIO_MAPR_USART1_REMAP_Pos (2U) |
| 2717 | #define AFIO_MAPR_USART1_REMAP_Msk (0x1U << AFIO_MAPR_USART1_REMAP_Pos) /*!< 0x00000004 */ |
2664 | #define AFIO_MAPR_USART1_REMAP_Msk (0x1UL << AFIO_MAPR_USART1_REMAP_Pos) /*!< 0x00000004 */ |
| 2718 | #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk /*!< USART1 remapping */ |
2665 | #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk /*!< USART1 remapping */ |
| 2719 | #define AFIO_MAPR_USART2_REMAP_Pos (3U) |
2666 | #define AFIO_MAPR_USART2_REMAP_Pos (3U) |
| 2720 | #define AFIO_MAPR_USART2_REMAP_Msk (0x1U << AFIO_MAPR_USART2_REMAP_Pos) /*!< 0x00000008 */ |
2667 | #define AFIO_MAPR_USART2_REMAP_Msk (0x1UL << AFIO_MAPR_USART2_REMAP_Pos) /*!< 0x00000008 */ |
| 2721 | #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk /*!< USART2 remapping */ |
2668 | #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk /*!< USART2 remapping */ |
| 2722 | 2669 | ||
| 2723 | #define AFIO_MAPR_USART3_REMAP_Pos (4U) |
2670 | #define AFIO_MAPR_USART3_REMAP_Pos (4U) |
| 2724 | #define AFIO_MAPR_USART3_REMAP_Msk (0x3U << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000030 */ |
2671 | #define AFIO_MAPR_USART3_REMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000030 */ |
| 2725 | #define AFIO_MAPR_USART3_REMAP AFIO_MAPR_USART3_REMAP_Msk /*!< USART3_REMAP[1:0] bits (USART3 remapping) */ |
2672 | #define AFIO_MAPR_USART3_REMAP AFIO_MAPR_USART3_REMAP_Msk /*!< USART3_REMAP[1:0] bits (USART3 remapping) */ |
| 2726 | #define AFIO_MAPR_USART3_REMAP_0 (0x1U << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000010 */ |
2673 | #define AFIO_MAPR_USART3_REMAP_0 (0x1UL << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000010 */ |
| 2727 | #define AFIO_MAPR_USART3_REMAP_1 (0x2U << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000020 */ |
2674 | #define AFIO_MAPR_USART3_REMAP_1 (0x2UL << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000020 */ |
| 2728 | 2675 | ||
| 2729 | /* USART3_REMAP configuration */ |
2676 | /* USART3_REMAP configuration */ |
| 2730 | #define AFIO_MAPR_USART3_REMAP_NOREMAP 0x00000000U /*!< No remap (TX/PB10, RX/PB11, CK/PB12, CTS/PB13, RTS/PB14) */ |
2677 | #define AFIO_MAPR_USART3_REMAP_NOREMAP 0x00000000U /*!< No remap (TX/PB10, RX/PB11, CK/PB12, CTS/PB13, RTS/PB14) */ |
| 2731 | #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos (4U) |
2678 | #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos (4U) |
| 2732 | #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000010 */ |
2679 | #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000010 */ |
| 2733 | #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (TX/PC10, RX/PC11, CK/PC12, CTS/PB13, RTS/PB14) */ |
2680 | #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (TX/PC10, RX/PC11, CK/PC12, CTS/PB13, RTS/PB14) */ |
| 2734 | #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos (4U) |
2681 | #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos (4U) |
| 2735 | #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos) /*!< 0x00000030 */ |
2682 | #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos) /*!< 0x00000030 */ |
| 2736 | #define AFIO_MAPR_USART3_REMAP_FULLREMAP AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk /*!< Full remap (TX/PD8, RX/PD9, CK/PD10, CTS/PD11, RTS/PD12) */ |
2683 | #define AFIO_MAPR_USART3_REMAP_FULLREMAP AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk /*!< Full remap (TX/PD8, RX/PD9, CK/PD10, CTS/PD11, RTS/PD12) */ |
| 2737 | 2684 | ||
| 2738 | #define AFIO_MAPR_TIM1_REMAP_Pos (6U) |
2685 | #define AFIO_MAPR_TIM1_REMAP_Pos (6U) |
| 2739 | #define AFIO_MAPR_TIM1_REMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x000000C0 */ |
2686 | #define AFIO_MAPR_TIM1_REMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x000000C0 */ |
| 2740 | #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk /*!< TIM1_REMAP[1:0] bits (TIM1 remapping) */ |
2687 | #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk /*!< TIM1_REMAP[1:0] bits (TIM1 remapping) */ |
| 2741 | #define AFIO_MAPR_TIM1_REMAP_0 (0x1U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000040 */ |
2688 | #define AFIO_MAPR_TIM1_REMAP_0 (0x1UL << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000040 */ |
| 2742 | #define AFIO_MAPR_TIM1_REMAP_1 (0x2U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000080 */ |
2689 | #define AFIO_MAPR_TIM1_REMAP_1 (0x2UL << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000080 */ |
| 2743 | 2690 | ||
| 2744 | /*!< TIM1_REMAP configuration */ |
2691 | /*!< TIM1_REMAP configuration */ |
| 2745 | #define AFIO_MAPR_TIM1_REMAP_NOREMAP 0x00000000U /*!< No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15) */ |
2692 | #define AFIO_MAPR_TIM1_REMAP_NOREMAP 0x00000000U /*!< No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15) */ |
| 2746 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U) |
2693 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U) |
| 2747 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos) /*!< 0x00000040 */ |
2694 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos) /*!< 0x00000040 */ |
| 2748 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk /*!< Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1) */ |
2695 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk /*!< Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1) */ |
| 2749 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U) |
2696 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U) |
| 2750 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos) /*!< 0x000000C0 */ |
2697 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos) /*!< 0x000000C0 */ |
| 2751 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk /*!< Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12) */ |
2698 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk /*!< Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12) */ |
| 2752 | 2699 | ||
| 2753 | #define AFIO_MAPR_TIM2_REMAP_Pos (8U) |
2700 | #define AFIO_MAPR_TIM2_REMAP_Pos (8U) |
| 2754 | #define AFIO_MAPR_TIM2_REMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000300 */ |
2701 | #define AFIO_MAPR_TIM2_REMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000300 */ |
| 2755 | #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk /*!< TIM2_REMAP[1:0] bits (TIM2 remapping) */ |
2702 | #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk /*!< TIM2_REMAP[1:0] bits (TIM2 remapping) */ |
| 2756 | #define AFIO_MAPR_TIM2_REMAP_0 (0x1U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000100 */ |
2703 | #define AFIO_MAPR_TIM2_REMAP_0 (0x1UL << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000100 */ |
| 2757 | #define AFIO_MAPR_TIM2_REMAP_1 (0x2U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000200 */ |
2704 | #define AFIO_MAPR_TIM2_REMAP_1 (0x2UL << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000200 */ |
| 2758 | 2705 | ||
| 2759 | /*!< TIM2_REMAP configuration */ |
2706 | /*!< TIM2_REMAP configuration */ |
| 2760 | #define AFIO_MAPR_TIM2_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3) */ |
2707 | #define AFIO_MAPR_TIM2_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3) */ |
| 2761 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U) |
2708 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U) |
| 2762 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos) /*!< 0x00000100 */ |
2709 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos) /*!< 0x00000100 */ |
| 2763 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk /*!< Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3) */ |
2710 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk /*!< Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3) */ |
| 2764 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U) |
2711 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U) |
| 2765 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos) /*!< 0x00000200 */ |
2712 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos) /*!< 0x00000200 */ |
| 2766 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk /*!< Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11) */ |
2713 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk /*!< Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11) */ |
| 2767 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U) |
2714 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U) |
| 2768 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos) /*!< 0x00000300 */ |
2715 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos) /*!< 0x00000300 */ |
| 2769 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11) */ |
2716 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11) */ |
| 2770 | 2717 | ||
| 2771 | #define AFIO_MAPR_TIM3_REMAP_Pos (10U) |
2718 | #define AFIO_MAPR_TIM3_REMAP_Pos (10U) |
| 2772 | #define AFIO_MAPR_TIM3_REMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000C00 */ |
2719 | #define AFIO_MAPR_TIM3_REMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000C00 */ |
| 2773 | #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk /*!< TIM3_REMAP[1:0] bits (TIM3 remapping) */ |
2720 | #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk /*!< TIM3_REMAP[1:0] bits (TIM3 remapping) */ |
| 2774 | #define AFIO_MAPR_TIM3_REMAP_0 (0x1U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000400 */ |
2721 | #define AFIO_MAPR_TIM3_REMAP_0 (0x1UL << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000400 */ |
| 2775 | #define AFIO_MAPR_TIM3_REMAP_1 (0x2U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000800 */ |
2722 | #define AFIO_MAPR_TIM3_REMAP_1 (0x2UL << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000800 */ |
| 2776 | 2723 | ||
| 2777 | /*!< TIM3_REMAP configuration */ |
2724 | /*!< TIM3_REMAP configuration */ |
| 2778 | #define AFIO_MAPR_TIM3_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1) */ |
2725 | #define AFIO_MAPR_TIM3_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1) */ |
| 2779 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U) |
2726 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U) |
| 2780 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000800 */ |
2727 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000800 */ |
| 2781 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1) */ |
2728 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1) */ |
| 2782 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U) |
2729 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U) |
| 2783 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos) /*!< 0x00000C00 */ |
2730 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos) /*!< 0x00000C00 */ |
| 2784 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9) */ |
2731 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9) */ |
| 2785 | 2732 | ||
| 2786 | #define AFIO_MAPR_TIM4_REMAP_Pos (12U) |
2733 | #define AFIO_MAPR_TIM4_REMAP_Pos (12U) |
| 2787 | #define AFIO_MAPR_TIM4_REMAP_Msk (0x1U << AFIO_MAPR_TIM4_REMAP_Pos) /*!< 0x00001000 */ |
2734 | #define AFIO_MAPR_TIM4_REMAP_Msk (0x1UL << AFIO_MAPR_TIM4_REMAP_Pos) /*!< 0x00001000 */ |
| 2788 | #define AFIO_MAPR_TIM4_REMAP AFIO_MAPR_TIM4_REMAP_Msk /*!< TIM4_REMAP bit (TIM4 remapping) */ |
2735 | #define AFIO_MAPR_TIM4_REMAP AFIO_MAPR_TIM4_REMAP_Msk /*!< TIM4_REMAP bit (TIM4 remapping) */ |
| 2789 | 2736 | ||
| 2790 | #define AFIO_MAPR_CAN_REMAP_Pos (13U) |
2737 | #define AFIO_MAPR_CAN_REMAP_Pos (13U) |
| 2791 | #define AFIO_MAPR_CAN_REMAP_Msk (0x3U << AFIO_MAPR_CAN_REMAP_Pos) /*!< 0x00006000 */ |
2738 | #define AFIO_MAPR_CAN_REMAP_Msk (0x3UL << AFIO_MAPR_CAN_REMAP_Pos) /*!< 0x00006000 */ |
| 2792 | #define AFIO_MAPR_CAN_REMAP AFIO_MAPR_CAN_REMAP_Msk /*!< CAN_REMAP[1:0] bits (CAN Alternate function remapping) */ |
2739 | #define AFIO_MAPR_CAN_REMAP AFIO_MAPR_CAN_REMAP_Msk /*!< CAN_REMAP[1:0] bits (CAN Alternate function remapping) */ |
| 2793 | #define AFIO_MAPR_CAN_REMAP_0 (0x1U << AFIO_MAPR_CAN_REMAP_Pos) /*!< 0x00002000 */ |
2740 | #define AFIO_MAPR_CAN_REMAP_0 (0x1UL << AFIO_MAPR_CAN_REMAP_Pos) /*!< 0x00002000 */ |
| 2794 | #define AFIO_MAPR_CAN_REMAP_1 (0x2U << AFIO_MAPR_CAN_REMAP_Pos) /*!< 0x00004000 */ |
2741 | #define AFIO_MAPR_CAN_REMAP_1 (0x2UL << AFIO_MAPR_CAN_REMAP_Pos) /*!< 0x00004000 */ |
| 2795 | 2742 | ||
| 2796 | /*!< CAN_REMAP configuration */ |
2743 | /*!< CAN_REMAP configuration */ |
| 2797 | #define AFIO_MAPR_CAN_REMAP_REMAP1 0x00000000U /*!< CANRX mapped to PA11, CANTX mapped to PA12 */ |
2744 | #define AFIO_MAPR_CAN_REMAP_REMAP1 0x00000000U /*!< CANRX mapped to PA11, CANTX mapped to PA12 */ |
| 2798 | #define AFIO_MAPR_CAN_REMAP_REMAP2_Pos (14U) |
2745 | #define AFIO_MAPR_CAN_REMAP_REMAP2_Pos (14U) |
| 2799 | #define AFIO_MAPR_CAN_REMAP_REMAP2_Msk (0x1U << AFIO_MAPR_CAN_REMAP_REMAP2_Pos) /*!< 0x00004000 */ |
2746 | #define AFIO_MAPR_CAN_REMAP_REMAP2_Msk (0x1UL << AFIO_MAPR_CAN_REMAP_REMAP2_Pos) /*!< 0x00004000 */ |
| 2800 | #define AFIO_MAPR_CAN_REMAP_REMAP2 AFIO_MAPR_CAN_REMAP_REMAP2_Msk /*!< CANRX mapped to PB8, CANTX mapped to PB9 */ |
2747 | #define AFIO_MAPR_CAN_REMAP_REMAP2 AFIO_MAPR_CAN_REMAP_REMAP2_Msk /*!< CANRX mapped to PB8, CANTX mapped to PB9 */ |
| 2801 | #define AFIO_MAPR_CAN_REMAP_REMAP3_Pos (13U) |
2748 | #define AFIO_MAPR_CAN_REMAP_REMAP3_Pos (13U) |
| 2802 | #define AFIO_MAPR_CAN_REMAP_REMAP3_Msk (0x3U << AFIO_MAPR_CAN_REMAP_REMAP3_Pos) /*!< 0x00006000 */ |
2749 | #define AFIO_MAPR_CAN_REMAP_REMAP3_Msk (0x3UL << AFIO_MAPR_CAN_REMAP_REMAP3_Pos) /*!< 0x00006000 */ |
| 2803 | #define AFIO_MAPR_CAN_REMAP_REMAP3 AFIO_MAPR_CAN_REMAP_REMAP3_Msk /*!< CANRX mapped to PD0, CANTX mapped to PD1 */ |
2750 | #define AFIO_MAPR_CAN_REMAP_REMAP3 AFIO_MAPR_CAN_REMAP_REMAP3_Msk /*!< CANRX mapped to PD0, CANTX mapped to PD1 */ |
| 2804 | 2751 | ||
| 2805 | #define AFIO_MAPR_PD01_REMAP_Pos (15U) |
2752 | #define AFIO_MAPR_PD01_REMAP_Pos (15U) |
| 2806 | #define AFIO_MAPR_PD01_REMAP_Msk (0x1U << AFIO_MAPR_PD01_REMAP_Pos) /*!< 0x00008000 */ |
2753 | #define AFIO_MAPR_PD01_REMAP_Msk (0x1UL << AFIO_MAPR_PD01_REMAP_Pos) /*!< 0x00008000 */ |
| 2807 | #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk /*!< Port D0/Port D1 mapping on OSC_IN/OSC_OUT */ |
2754 | #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk /*!< Port D0/Port D1 mapping on OSC_IN/OSC_OUT */ |
| 2808 | #define AFIO_MAPR_TIM5CH4_IREMAP_Pos (16U) |
2755 | #define AFIO_MAPR_TIM5CH4_IREMAP_Pos (16U) |
| 2809 | #define AFIO_MAPR_TIM5CH4_IREMAP_Msk (0x1U << AFIO_MAPR_TIM5CH4_IREMAP_Pos) /*!< 0x00010000 */ |
2756 | #define AFIO_MAPR_TIM5CH4_IREMAP_Msk (0x1UL << AFIO_MAPR_TIM5CH4_IREMAP_Pos) /*!< 0x00010000 */ |
| 2810 | #define AFIO_MAPR_TIM5CH4_IREMAP AFIO_MAPR_TIM5CH4_IREMAP_Msk /*!< TIM5 Channel4 Internal Remap */ |
2757 | #define AFIO_MAPR_TIM5CH4_IREMAP AFIO_MAPR_TIM5CH4_IREMAP_Msk /*!< TIM5 Channel4 Internal Remap */ |
| 2811 | 2758 | ||
| 2812 | /*!< SWJ_CFG configuration */ |
2759 | /*!< SWJ_CFG configuration */ |
| 2813 | #define AFIO_MAPR_SWJ_CFG_Pos (24U) |
2760 | #define AFIO_MAPR_SWJ_CFG_Pos (24U) |
| 2814 | #define AFIO_MAPR_SWJ_CFG_Msk (0x7U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x07000000 */ |
2761 | #define AFIO_MAPR_SWJ_CFG_Msk (0x7UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x07000000 */ |
| 2815 | #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk /*!< SWJ_CFG[2:0] bits (Serial Wire JTAG configuration) */ |
2762 | #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk /*!< SWJ_CFG[2:0] bits (Serial Wire JTAG configuration) */ |
| 2816 | #define AFIO_MAPR_SWJ_CFG_0 (0x1U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x01000000 */ |
2763 | #define AFIO_MAPR_SWJ_CFG_0 (0x1UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x01000000 */ |
| 2817 | #define AFIO_MAPR_SWJ_CFG_1 (0x2U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x02000000 */ |
2764 | #define AFIO_MAPR_SWJ_CFG_1 (0x2UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x02000000 */ |
| 2818 | #define AFIO_MAPR_SWJ_CFG_2 (0x4U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x04000000 */ |
2765 | #define AFIO_MAPR_SWJ_CFG_2 (0x4UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x04000000 */ |
| 2819 | 2766 | ||
| 2820 | #define AFIO_MAPR_SWJ_CFG_RESET 0x00000000U /*!< Full SWJ (JTAG-DP + SW-DP) : Reset State */ |
2767 | #define AFIO_MAPR_SWJ_CFG_RESET 0x00000000U /*!< Full SWJ (JTAG-DP + SW-DP) : Reset State */ |
| 2821 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U) |
2768 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U) |
| 2822 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1U << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos) /*!< 0x01000000 */ |
2769 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos) /*!< 0x01000000 */ |
| 2823 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk /*!< Full SWJ (JTAG-DP + SW-DP) but without JNTRST */ |
2770 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk /*!< Full SWJ (JTAG-DP + SW-DP) but without JNTRST */ |
| 2824 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U) |
2771 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U) |
| 2825 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos) /*!< 0x02000000 */ |
2772 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos) /*!< 0x02000000 */ |
| 2826 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Enabled */ |
2773 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Enabled */ |
| 2827 | #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U) |
2774 | #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U) |
| 2828 | #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_DISABLE_Pos) /*!< 0x04000000 */ |
2775 | #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_DISABLE_Pos) /*!< 0x04000000 */ |
| 2829 | #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Disabled */ |
2776 | #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Disabled */ |
| 2830 | 2777 | ||
| 2831 | /*!< ETH_REMAP configuration */ |
2778 | /*!< ETH_REMAP configuration */ |
| 2832 | #define AFIO_MAPR_ETH_REMAP_Pos (21U) |
2779 | #define AFIO_MAPR_ETH_REMAP_Pos (21U) |
| 2833 | #define AFIO_MAPR_ETH_REMAP_Msk (0x1U << AFIO_MAPR_ETH_REMAP_Pos) /*!< 0x00200000 */ |
2780 | #define AFIO_MAPR_ETH_REMAP_Msk (0x1UL << AFIO_MAPR_ETH_REMAP_Pos) /*!< 0x00200000 */ |
| 2834 | #define AFIO_MAPR_ETH_REMAP AFIO_MAPR_ETH_REMAP_Msk /*!< SPI3_REMAP bit (Ethernet MAC I/O remapping) */ |
2781 | #define AFIO_MAPR_ETH_REMAP AFIO_MAPR_ETH_REMAP_Msk /*!< SPI3_REMAP bit (Ethernet MAC I/O remapping) */ |
| 2835 | 2782 | ||
| 2836 | /*!< CAN2_REMAP configuration */ |
2783 | /*!< CAN2_REMAP configuration */ |
| 2837 | #define AFIO_MAPR_CAN2_REMAP_Pos (22U) |
2784 | #define AFIO_MAPR_CAN2_REMAP_Pos (22U) |
| 2838 | #define AFIO_MAPR_CAN2_REMAP_Msk (0x1U << AFIO_MAPR_CAN2_REMAP_Pos) /*!< 0x00400000 */ |
2785 | #define AFIO_MAPR_CAN2_REMAP_Msk (0x1UL << AFIO_MAPR_CAN2_REMAP_Pos) /*!< 0x00400000 */ |
| 2839 | #define AFIO_MAPR_CAN2_REMAP AFIO_MAPR_CAN2_REMAP_Msk /*!< CAN2_REMAP bit (CAN2 I/O remapping) */ |
2786 | #define AFIO_MAPR_CAN2_REMAP AFIO_MAPR_CAN2_REMAP_Msk /*!< CAN2_REMAP bit (CAN2 I/O remapping) */ |
| 2840 | 2787 | ||
| 2841 | /*!< MII_RMII_SEL configuration */ |
2788 | /*!< MII_RMII_SEL configuration */ |
| 2842 | #define AFIO_MAPR_MII_RMII_SEL_Pos (23U) |
2789 | #define AFIO_MAPR_MII_RMII_SEL_Pos (23U) |
| 2843 | #define AFIO_MAPR_MII_RMII_SEL_Msk (0x1U << AFIO_MAPR_MII_RMII_SEL_Pos) /*!< 0x00800000 */ |
2790 | #define AFIO_MAPR_MII_RMII_SEL_Msk (0x1UL << AFIO_MAPR_MII_RMII_SEL_Pos) /*!< 0x00800000 */ |
| 2844 | #define AFIO_MAPR_MII_RMII_SEL AFIO_MAPR_MII_RMII_SEL_Msk /*!< MII_RMII_SEL bit (Ethernet MII or RMII selection) */ |
2791 | #define AFIO_MAPR_MII_RMII_SEL AFIO_MAPR_MII_RMII_SEL_Msk /*!< MII_RMII_SEL bit (Ethernet MII or RMII selection) */ |
| 2845 | 2792 | ||
| 2846 | /*!< SPI3_REMAP configuration */ |
2793 | /*!< SPI3_REMAP configuration */ |
| 2847 | #define AFIO_MAPR_SPI3_REMAP_Pos (28U) |
2794 | #define AFIO_MAPR_SPI3_REMAP_Pos (28U) |
| 2848 | #define AFIO_MAPR_SPI3_REMAP_Msk (0x1U << AFIO_MAPR_SPI3_REMAP_Pos) /*!< 0x10000000 */ |
2795 | #define AFIO_MAPR_SPI3_REMAP_Msk (0x1UL << AFIO_MAPR_SPI3_REMAP_Pos) /*!< 0x10000000 */ |
| 2849 | #define AFIO_MAPR_SPI3_REMAP AFIO_MAPR_SPI3_REMAP_Msk /*!< SPI3_REMAP bit (SPI3 remapping) */ |
2796 | #define AFIO_MAPR_SPI3_REMAP AFIO_MAPR_SPI3_REMAP_Msk /*!< SPI3_REMAP bit (SPI3 remapping) */ |
| 2850 | 2797 | ||
| 2851 | /*!< TIM2ITR1_IREMAP configuration */ |
2798 | /*!< TIM2ITR1_IREMAP configuration */ |
| 2852 | #define AFIO_MAPR_TIM2ITR1_IREMAP_Pos (29U) |
2799 | #define AFIO_MAPR_TIM2ITR1_IREMAP_Pos (29U) |
| 2853 | #define AFIO_MAPR_TIM2ITR1_IREMAP_Msk (0x1U << AFIO_MAPR_TIM2ITR1_IREMAP_Pos) /*!< 0x20000000 */ |
2800 | #define AFIO_MAPR_TIM2ITR1_IREMAP_Msk (0x1UL << AFIO_MAPR_TIM2ITR1_IREMAP_Pos) /*!< 0x20000000 */ |
| 2854 | #define AFIO_MAPR_TIM2ITR1_IREMAP AFIO_MAPR_TIM2ITR1_IREMAP_Msk /*!< TIM2ITR1_IREMAP bit (TIM2 internal trigger 1 remapping) */ |
2801 | #define AFIO_MAPR_TIM2ITR1_IREMAP AFIO_MAPR_TIM2ITR1_IREMAP_Msk /*!< TIM2ITR1_IREMAP bit (TIM2 internal trigger 1 remapping) */ |
| 2855 | 2802 | ||
| 2856 | /*!< PTP_PPS_REMAP configuration */ |
2803 | /*!< PTP_PPS_REMAP configuration */ |
| 2857 | #define AFIO_MAPR_PTP_PPS_REMAP_Pos (30U) |
2804 | #define AFIO_MAPR_PTP_PPS_REMAP_Pos (30U) |
| 2858 | #define AFIO_MAPR_PTP_PPS_REMAP_Msk (0x1U << AFIO_MAPR_PTP_PPS_REMAP_Pos) /*!< 0x40000000 */ |
2805 | #define AFIO_MAPR_PTP_PPS_REMAP_Msk (0x1UL << AFIO_MAPR_PTP_PPS_REMAP_Pos) /*!< 0x40000000 */ |
| 2859 | #define AFIO_MAPR_PTP_PPS_REMAP AFIO_MAPR_PTP_PPS_REMAP_Msk /*!< PTP_PPS_REMAP bit (Ethernet PTP PPS remapping) */ |
2806 | #define AFIO_MAPR_PTP_PPS_REMAP AFIO_MAPR_PTP_PPS_REMAP_Msk /*!< PTP_PPS_REMAP bit (Ethernet PTP PPS remapping) */ |
| 2860 | 2807 | ||
| 2861 | /***************** Bit definition for AFIO_EXTICR1 register *****************/ |
2808 | /***************** Bit definition for AFIO_EXTICR1 register *****************/ |
| 2862 | #define AFIO_EXTICR1_EXTI0_Pos (0U) |
2809 | #define AFIO_EXTICR1_EXTI0_Pos (0U) |
| 2863 | #define AFIO_EXTICR1_EXTI0_Msk (0xFU << AFIO_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ |
2810 | #define AFIO_EXTICR1_EXTI0_Msk (0xFUL << AFIO_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ |
| 2864 | #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ |
2811 | #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ |
| 2865 | #define AFIO_EXTICR1_EXTI1_Pos (4U) |
2812 | #define AFIO_EXTICR1_EXTI1_Pos (4U) |
| 2866 | #define AFIO_EXTICR1_EXTI1_Msk (0xFU << AFIO_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ |
2813 | #define AFIO_EXTICR1_EXTI1_Msk (0xFUL << AFIO_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ |
| 2867 | #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ |
2814 | #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ |
| 2868 | #define AFIO_EXTICR1_EXTI2_Pos (8U) |
2815 | #define AFIO_EXTICR1_EXTI2_Pos (8U) |
| 2869 | #define AFIO_EXTICR1_EXTI2_Msk (0xFU << AFIO_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ |
2816 | #define AFIO_EXTICR1_EXTI2_Msk (0xFUL << AFIO_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ |
| 2870 | #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ |
2817 | #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ |
| 2871 | #define AFIO_EXTICR1_EXTI3_Pos (12U) |
2818 | #define AFIO_EXTICR1_EXTI3_Pos (12U) |
| 2872 | #define AFIO_EXTICR1_EXTI3_Msk (0xFU << AFIO_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ |
2819 | #define AFIO_EXTICR1_EXTI3_Msk (0xFUL << AFIO_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ |
| 2873 | #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ |
2820 | #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ |
| 2874 | 2821 | ||
| 2875 | /*!< EXTI0 configuration */ |
2822 | /*!< EXTI0 configuration */ |
| 2876 | #define AFIO_EXTICR1_EXTI0_PA 0x00000000U /*!< PA[0] pin */ |
2823 | #define AFIO_EXTICR1_EXTI0_PA 0x00000000U /*!< PA[0] pin */ |
| 2877 | #define AFIO_EXTICR1_EXTI0_PB_Pos (0U) |
2824 | #define AFIO_EXTICR1_EXTI0_PB_Pos (0U) |
| 2878 | #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1U << AFIO_EXTICR1_EXTI0_PB_Pos) /*!< 0x00000001 */ |
2825 | #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PB_Pos) /*!< 0x00000001 */ |
| 2879 | #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk /*!< PB[0] pin */ |
2826 | #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk /*!< PB[0] pin */ |
| 2880 | #define AFIO_EXTICR1_EXTI0_PC_Pos (1U) |
2827 | #define AFIO_EXTICR1_EXTI0_PC_Pos (1U) |
| 2881 | #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1U << AFIO_EXTICR1_EXTI0_PC_Pos) /*!< 0x00000002 */ |
2828 | #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PC_Pos) /*!< 0x00000002 */ |
| 2882 | #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk /*!< PC[0] pin */ |
2829 | #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk /*!< PC[0] pin */ |
| 2883 | #define AFIO_EXTICR1_EXTI0_PD_Pos (0U) |
2830 | #define AFIO_EXTICR1_EXTI0_PD_Pos (0U) |
| 2884 | #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3U << AFIO_EXTICR1_EXTI0_PD_Pos) /*!< 0x00000003 */ |
2831 | #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PD_Pos) /*!< 0x00000003 */ |
| 2885 | #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk /*!< PD[0] pin */ |
2832 | #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk /*!< PD[0] pin */ |
| 2886 | #define AFIO_EXTICR1_EXTI0_PE_Pos (2U) |
2833 | #define AFIO_EXTICR1_EXTI0_PE_Pos (2U) |
| 2887 | #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1U << AFIO_EXTICR1_EXTI0_PE_Pos) /*!< 0x00000004 */ |
2834 | #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PE_Pos) /*!< 0x00000004 */ |
| 2888 | #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk /*!< PE[0] pin */ |
2835 | #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk /*!< PE[0] pin */ |
| 2889 | #define AFIO_EXTICR1_EXTI0_PF_Pos (0U) |
2836 | #define AFIO_EXTICR1_EXTI0_PF_Pos (0U) |
| 2890 | #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5U << AFIO_EXTICR1_EXTI0_PF_Pos) /*!< 0x00000005 */ |
2837 | #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI0_PF_Pos) /*!< 0x00000005 */ |
| 2891 | #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk /*!< PF[0] pin */ |
2838 | #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk /*!< PF[0] pin */ |
| 2892 | #define AFIO_EXTICR1_EXTI0_PG_Pos (1U) |
2839 | #define AFIO_EXTICR1_EXTI0_PG_Pos (1U) |
| 2893 | #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3U << AFIO_EXTICR1_EXTI0_PG_Pos) /*!< 0x00000006 */ |
2840 | #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PG_Pos) /*!< 0x00000006 */ |
| 2894 | #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk /*!< PG[0] pin */ |
2841 | #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk /*!< PG[0] pin */ |
| 2895 | 2842 | ||
| 2896 | /*!< EXTI1 configuration */ |
2843 | /*!< EXTI1 configuration */ |
| 2897 | #define AFIO_EXTICR1_EXTI1_PA 0x00000000U /*!< PA[1] pin */ |
2844 | #define AFIO_EXTICR1_EXTI1_PA 0x00000000U /*!< PA[1] pin */ |
| 2898 | #define AFIO_EXTICR1_EXTI1_PB_Pos (4U) |
2845 | #define AFIO_EXTICR1_EXTI1_PB_Pos (4U) |
| 2899 | #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1U << AFIO_EXTICR1_EXTI1_PB_Pos) /*!< 0x00000010 */ |
2846 | #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PB_Pos) /*!< 0x00000010 */ |
| 2900 | #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk /*!< PB[1] pin */ |
2847 | #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk /*!< PB[1] pin */ |
| 2901 | #define AFIO_EXTICR1_EXTI1_PC_Pos (5U) |
2848 | #define AFIO_EXTICR1_EXTI1_PC_Pos (5U) |
| 2902 | #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1U << AFIO_EXTICR1_EXTI1_PC_Pos) /*!< 0x00000020 */ |
2849 | #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PC_Pos) /*!< 0x00000020 */ |
| 2903 | #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk /*!< PC[1] pin */ |
2850 | #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk /*!< PC[1] pin */ |
| 2904 | #define AFIO_EXTICR1_EXTI1_PD_Pos (4U) |
2851 | #define AFIO_EXTICR1_EXTI1_PD_Pos (4U) |
| 2905 | #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3U << AFIO_EXTICR1_EXTI1_PD_Pos) /*!< 0x00000030 */ |
2852 | #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PD_Pos) /*!< 0x00000030 */ |
| 2906 | #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk /*!< PD[1] pin */ |
2853 | #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk /*!< PD[1] pin */ |
| 2907 | #define AFIO_EXTICR1_EXTI1_PE_Pos (6U) |
2854 | #define AFIO_EXTICR1_EXTI1_PE_Pos (6U) |
| 2908 | #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1U << AFIO_EXTICR1_EXTI1_PE_Pos) /*!< 0x00000040 */ |
2855 | #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PE_Pos) /*!< 0x00000040 */ |
| 2909 | #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk /*!< PE[1] pin */ |
2856 | #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk /*!< PE[1] pin */ |
| 2910 | #define AFIO_EXTICR1_EXTI1_PF_Pos (4U) |
2857 | #define AFIO_EXTICR1_EXTI1_PF_Pos (4U) |
| 2911 | #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5U << AFIO_EXTICR1_EXTI1_PF_Pos) /*!< 0x00000050 */ |
2858 | #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI1_PF_Pos) /*!< 0x00000050 */ |
| 2912 | #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk /*!< PF[1] pin */ |
2859 | #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk /*!< PF[1] pin */ |
| 2913 | #define AFIO_EXTICR1_EXTI1_PG_Pos (5U) |
2860 | #define AFIO_EXTICR1_EXTI1_PG_Pos (5U) |
| 2914 | #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3U << AFIO_EXTICR1_EXTI1_PG_Pos) /*!< 0x00000060 */ |
2861 | #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PG_Pos) /*!< 0x00000060 */ |
| 2915 | #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk /*!< PG[1] pin */ |
2862 | #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk /*!< PG[1] pin */ |
| 2916 | 2863 | ||
| 2917 | /*!< EXTI2 configuration */ |
2864 | /*!< EXTI2 configuration */ |
| 2918 | #define AFIO_EXTICR1_EXTI2_PA 0x00000000U /*!< PA[2] pin */ |
2865 | #define AFIO_EXTICR1_EXTI2_PA 0x00000000U /*!< PA[2] pin */ |
| 2919 | #define AFIO_EXTICR1_EXTI2_PB_Pos (8U) |
2866 | #define AFIO_EXTICR1_EXTI2_PB_Pos (8U) |
| 2920 | #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1U << AFIO_EXTICR1_EXTI2_PB_Pos) /*!< 0x00000100 */ |
2867 | #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PB_Pos) /*!< 0x00000100 */ |
| 2921 | #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk /*!< PB[2] pin */ |
2868 | #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk /*!< PB[2] pin */ |
| 2922 | #define AFIO_EXTICR1_EXTI2_PC_Pos (9U) |
2869 | #define AFIO_EXTICR1_EXTI2_PC_Pos (9U) |
| 2923 | #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1U << AFIO_EXTICR1_EXTI2_PC_Pos) /*!< 0x00000200 */ |
2870 | #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PC_Pos) /*!< 0x00000200 */ |
| 2924 | #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk /*!< PC[2] pin */ |
2871 | #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk /*!< PC[2] pin */ |
| 2925 | #define AFIO_EXTICR1_EXTI2_PD_Pos (8U) |
2872 | #define AFIO_EXTICR1_EXTI2_PD_Pos (8U) |
| 2926 | #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3U << AFIO_EXTICR1_EXTI2_PD_Pos) /*!< 0x00000300 */ |
2873 | #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PD_Pos) /*!< 0x00000300 */ |
| 2927 | #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk /*!< PD[2] pin */ |
2874 | #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk /*!< PD[2] pin */ |
| 2928 | #define AFIO_EXTICR1_EXTI2_PE_Pos (10U) |
2875 | #define AFIO_EXTICR1_EXTI2_PE_Pos (10U) |
| 2929 | #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1U << AFIO_EXTICR1_EXTI2_PE_Pos) /*!< 0x00000400 */ |
2876 | #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PE_Pos) /*!< 0x00000400 */ |
| 2930 | #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk /*!< PE[2] pin */ |
2877 | #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk /*!< PE[2] pin */ |
| 2931 | #define AFIO_EXTICR1_EXTI2_PF_Pos (8U) |
2878 | #define AFIO_EXTICR1_EXTI2_PF_Pos (8U) |
| 2932 | #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5U << AFIO_EXTICR1_EXTI2_PF_Pos) /*!< 0x00000500 */ |
2879 | #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI2_PF_Pos) /*!< 0x00000500 */ |
| 2933 | #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk /*!< PF[2] pin */ |
2880 | #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk /*!< PF[2] pin */ |
| 2934 | #define AFIO_EXTICR1_EXTI2_PG_Pos (9U) |
2881 | #define AFIO_EXTICR1_EXTI2_PG_Pos (9U) |
| 2935 | #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3U << AFIO_EXTICR1_EXTI2_PG_Pos) /*!< 0x00000600 */ |
2882 | #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PG_Pos) /*!< 0x00000600 */ |
| 2936 | #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk /*!< PG[2] pin */ |
2883 | #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk /*!< PG[2] pin */ |
| 2937 | 2884 | ||
| 2938 | /*!< EXTI3 configuration */ |
2885 | /*!< EXTI3 configuration */ |
| 2939 | #define AFIO_EXTICR1_EXTI3_PA 0x00000000U /*!< PA[3] pin */ |
2886 | #define AFIO_EXTICR1_EXTI3_PA 0x00000000U /*!< PA[3] pin */ |
| 2940 | #define AFIO_EXTICR1_EXTI3_PB_Pos (12U) |
2887 | #define AFIO_EXTICR1_EXTI3_PB_Pos (12U) |
| 2941 | #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1U << AFIO_EXTICR1_EXTI3_PB_Pos) /*!< 0x00001000 */ |
2888 | #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PB_Pos) /*!< 0x00001000 */ |
| 2942 | #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk /*!< PB[3] pin */ |
2889 | #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk /*!< PB[3] pin */ |
| 2943 | #define AFIO_EXTICR1_EXTI3_PC_Pos (13U) |
2890 | #define AFIO_EXTICR1_EXTI3_PC_Pos (13U) |
| 2944 | #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1U << AFIO_EXTICR1_EXTI3_PC_Pos) /*!< 0x00002000 */ |
2891 | #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PC_Pos) /*!< 0x00002000 */ |
| 2945 | #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk /*!< PC[3] pin */ |
2892 | #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk /*!< PC[3] pin */ |
| 2946 | #define AFIO_EXTICR1_EXTI3_PD_Pos (12U) |
2893 | #define AFIO_EXTICR1_EXTI3_PD_Pos (12U) |
| 2947 | #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3U << AFIO_EXTICR1_EXTI3_PD_Pos) /*!< 0x00003000 */ |
2894 | #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PD_Pos) /*!< 0x00003000 */ |
| 2948 | #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk /*!< PD[3] pin */ |
2895 | #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk /*!< PD[3] pin */ |
| 2949 | #define AFIO_EXTICR1_EXTI3_PE_Pos (14U) |
2896 | #define AFIO_EXTICR1_EXTI3_PE_Pos (14U) |
| 2950 | #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1U << AFIO_EXTICR1_EXTI3_PE_Pos) /*!< 0x00004000 */ |
2897 | #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PE_Pos) /*!< 0x00004000 */ |
| 2951 | #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk /*!< PE[3] pin */ |
2898 | #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk /*!< PE[3] pin */ |
| 2952 | #define AFIO_EXTICR1_EXTI3_PF_Pos (12U) |
2899 | #define AFIO_EXTICR1_EXTI3_PF_Pos (12U) |
| 2953 | #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5U << AFIO_EXTICR1_EXTI3_PF_Pos) /*!< 0x00005000 */ |
2900 | #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI3_PF_Pos) /*!< 0x00005000 */ |
| 2954 | #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk /*!< PF[3] pin */ |
2901 | #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk /*!< PF[3] pin */ |
| 2955 | #define AFIO_EXTICR1_EXTI3_PG_Pos (13U) |
2902 | #define AFIO_EXTICR1_EXTI3_PG_Pos (13U) |
| 2956 | #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3U << AFIO_EXTICR1_EXTI3_PG_Pos) /*!< 0x00006000 */ |
2903 | #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PG_Pos) /*!< 0x00006000 */ |
| 2957 | #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk /*!< PG[3] pin */ |
2904 | #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk /*!< PG[3] pin */ |
| 2958 | 2905 | ||
| 2959 | /***************** Bit definition for AFIO_EXTICR2 register *****************/ |
2906 | /***************** Bit definition for AFIO_EXTICR2 register *****************/ |
| 2960 | #define AFIO_EXTICR2_EXTI4_Pos (0U) |
2907 | #define AFIO_EXTICR2_EXTI4_Pos (0U) |
| 2961 | #define AFIO_EXTICR2_EXTI4_Msk (0xFU << AFIO_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ |
2908 | #define AFIO_EXTICR2_EXTI4_Msk (0xFUL << AFIO_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ |
| 2962 | #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ |
2909 | #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ |
| 2963 | #define AFIO_EXTICR2_EXTI5_Pos (4U) |
2910 | #define AFIO_EXTICR2_EXTI5_Pos (4U) |
| 2964 | #define AFIO_EXTICR2_EXTI5_Msk (0xFU << AFIO_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ |
2911 | #define AFIO_EXTICR2_EXTI5_Msk (0xFUL << AFIO_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ |
| 2965 | #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ |
2912 | #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ |
| 2966 | #define AFIO_EXTICR2_EXTI6_Pos (8U) |
2913 | #define AFIO_EXTICR2_EXTI6_Pos (8U) |
| 2967 | #define AFIO_EXTICR2_EXTI6_Msk (0xFU << AFIO_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ |
2914 | #define AFIO_EXTICR2_EXTI6_Msk (0xFUL << AFIO_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ |
| 2968 | #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ |
2915 | #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ |
| 2969 | #define AFIO_EXTICR2_EXTI7_Pos (12U) |
2916 | #define AFIO_EXTICR2_EXTI7_Pos (12U) |
| 2970 | #define AFIO_EXTICR2_EXTI7_Msk (0xFU << AFIO_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ |
2917 | #define AFIO_EXTICR2_EXTI7_Msk (0xFUL << AFIO_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ |
| 2971 | #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ |
2918 | #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ |
| 2972 | 2919 | ||
| 2973 | /*!< EXTI4 configuration */ |
2920 | /*!< EXTI4 configuration */ |
| 2974 | #define AFIO_EXTICR2_EXTI4_PA 0x00000000U /*!< PA[4] pin */ |
2921 | #define AFIO_EXTICR2_EXTI4_PA 0x00000000U /*!< PA[4] pin */ |
| 2975 | #define AFIO_EXTICR2_EXTI4_PB_Pos (0U) |
2922 | #define AFIO_EXTICR2_EXTI4_PB_Pos (0U) |
| 2976 | #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1U << AFIO_EXTICR2_EXTI4_PB_Pos) /*!< 0x00000001 */ |
2923 | #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PB_Pos) /*!< 0x00000001 */ |
| 2977 | #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk /*!< PB[4] pin */ |
2924 | #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk /*!< PB[4] pin */ |
| 2978 | #define AFIO_EXTICR2_EXTI4_PC_Pos (1U) |
2925 | #define AFIO_EXTICR2_EXTI4_PC_Pos (1U) |
| 2979 | #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1U << AFIO_EXTICR2_EXTI4_PC_Pos) /*!< 0x00000002 */ |
2926 | #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PC_Pos) /*!< 0x00000002 */ |
| 2980 | #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk /*!< PC[4] pin */ |
2927 | #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk /*!< PC[4] pin */ |
| 2981 | #define AFIO_EXTICR2_EXTI4_PD_Pos (0U) |
2928 | #define AFIO_EXTICR2_EXTI4_PD_Pos (0U) |
| 2982 | #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3U << AFIO_EXTICR2_EXTI4_PD_Pos) /*!< 0x00000003 */ |
2929 | #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PD_Pos) /*!< 0x00000003 */ |
| 2983 | #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk /*!< PD[4] pin */ |
2930 | #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk /*!< PD[4] pin */ |
| 2984 | #define AFIO_EXTICR2_EXTI4_PE_Pos (2U) |
2931 | #define AFIO_EXTICR2_EXTI4_PE_Pos (2U) |
| 2985 | #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1U << AFIO_EXTICR2_EXTI4_PE_Pos) /*!< 0x00000004 */ |
2932 | #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PE_Pos) /*!< 0x00000004 */ |
| 2986 | #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk /*!< PE[4] pin */ |
2933 | #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk /*!< PE[4] pin */ |
| 2987 | #define AFIO_EXTICR2_EXTI4_PF_Pos (0U) |
2934 | #define AFIO_EXTICR2_EXTI4_PF_Pos (0U) |
| 2988 | #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5U << AFIO_EXTICR2_EXTI4_PF_Pos) /*!< 0x00000005 */ |
2935 | #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI4_PF_Pos) /*!< 0x00000005 */ |
| 2989 | #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk /*!< PF[4] pin */ |
2936 | #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk /*!< PF[4] pin */ |
| 2990 | #define AFIO_EXTICR2_EXTI4_PG_Pos (1U) |
2937 | #define AFIO_EXTICR2_EXTI4_PG_Pos (1U) |
| 2991 | #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3U << AFIO_EXTICR2_EXTI4_PG_Pos) /*!< 0x00000006 */ |
2938 | #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PG_Pos) /*!< 0x00000006 */ |
| 2992 | #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk /*!< PG[4] pin */ |
2939 | #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk /*!< PG[4] pin */ |
| 2993 | 2940 | ||
| 2994 | /* EXTI5 configuration */ |
2941 | /* EXTI5 configuration */ |
| 2995 | #define AFIO_EXTICR2_EXTI5_PA 0x00000000U /*!< PA[5] pin */ |
2942 | #define AFIO_EXTICR2_EXTI5_PA 0x00000000U /*!< PA[5] pin */ |
| 2996 | #define AFIO_EXTICR2_EXTI5_PB_Pos (4U) |
2943 | #define AFIO_EXTICR2_EXTI5_PB_Pos (4U) |
| 2997 | #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1U << AFIO_EXTICR2_EXTI5_PB_Pos) /*!< 0x00000010 */ |
2944 | #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PB_Pos) /*!< 0x00000010 */ |
| 2998 | #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk /*!< PB[5] pin */ |
2945 | #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk /*!< PB[5] pin */ |
| 2999 | #define AFIO_EXTICR2_EXTI5_PC_Pos (5U) |
2946 | #define AFIO_EXTICR2_EXTI5_PC_Pos (5U) |
| 3000 | #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1U << AFIO_EXTICR2_EXTI5_PC_Pos) /*!< 0x00000020 */ |
2947 | #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PC_Pos) /*!< 0x00000020 */ |
| 3001 | #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk /*!< PC[5] pin */ |
2948 | #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk /*!< PC[5] pin */ |
| 3002 | #define AFIO_EXTICR2_EXTI5_PD_Pos (4U) |
2949 | #define AFIO_EXTICR2_EXTI5_PD_Pos (4U) |
| 3003 | #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3U << AFIO_EXTICR2_EXTI5_PD_Pos) /*!< 0x00000030 */ |
2950 | #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PD_Pos) /*!< 0x00000030 */ |
| 3004 | #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk /*!< PD[5] pin */ |
2951 | #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk /*!< PD[5] pin */ |
| 3005 | #define AFIO_EXTICR2_EXTI5_PE_Pos (6U) |
2952 | #define AFIO_EXTICR2_EXTI5_PE_Pos (6U) |
| 3006 | #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1U << AFIO_EXTICR2_EXTI5_PE_Pos) /*!< 0x00000040 */ |
2953 | #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PE_Pos) /*!< 0x00000040 */ |
| 3007 | #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk /*!< PE[5] pin */ |
2954 | #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk /*!< PE[5] pin */ |
| 3008 | #define AFIO_EXTICR2_EXTI5_PF_Pos (4U) |
2955 | #define AFIO_EXTICR2_EXTI5_PF_Pos (4U) |
| 3009 | #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5U << AFIO_EXTICR2_EXTI5_PF_Pos) /*!< 0x00000050 */ |
2956 | #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI5_PF_Pos) /*!< 0x00000050 */ |
| 3010 | #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk /*!< PF[5] pin */ |
2957 | #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk /*!< PF[5] pin */ |
| 3011 | #define AFIO_EXTICR2_EXTI5_PG_Pos (5U) |
2958 | #define AFIO_EXTICR2_EXTI5_PG_Pos (5U) |
| 3012 | #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3U << AFIO_EXTICR2_EXTI5_PG_Pos) /*!< 0x00000060 */ |
2959 | #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PG_Pos) /*!< 0x00000060 */ |
| 3013 | #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk /*!< PG[5] pin */ |
2960 | #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk /*!< PG[5] pin */ |
| 3014 | 2961 | ||
| 3015 | /*!< EXTI6 configuration */ |
2962 | /*!< EXTI6 configuration */ |
| 3016 | #define AFIO_EXTICR2_EXTI6_PA 0x00000000U /*!< PA[6] pin */ |
2963 | #define AFIO_EXTICR2_EXTI6_PA 0x00000000U /*!< PA[6] pin */ |
| 3017 | #define AFIO_EXTICR2_EXTI6_PB_Pos (8U) |
2964 | #define AFIO_EXTICR2_EXTI6_PB_Pos (8U) |
| 3018 | #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1U << AFIO_EXTICR2_EXTI6_PB_Pos) /*!< 0x00000100 */ |
2965 | #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PB_Pos) /*!< 0x00000100 */ |
| 3019 | #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk /*!< PB[6] pin */ |
2966 | #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk /*!< PB[6] pin */ |
| 3020 | #define AFIO_EXTICR2_EXTI6_PC_Pos (9U) |
2967 | #define AFIO_EXTICR2_EXTI6_PC_Pos (9U) |
| 3021 | #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1U << AFIO_EXTICR2_EXTI6_PC_Pos) /*!< 0x00000200 */ |
2968 | #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PC_Pos) /*!< 0x00000200 */ |
| 3022 | #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk /*!< PC[6] pin */ |
2969 | #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk /*!< PC[6] pin */ |
| 3023 | #define AFIO_EXTICR2_EXTI6_PD_Pos (8U) |
2970 | #define AFIO_EXTICR2_EXTI6_PD_Pos (8U) |
| 3024 | #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3U << AFIO_EXTICR2_EXTI6_PD_Pos) /*!< 0x00000300 */ |
2971 | #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PD_Pos) /*!< 0x00000300 */ |
| 3025 | #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk /*!< PD[6] pin */ |
2972 | #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk /*!< PD[6] pin */ |
| 3026 | #define AFIO_EXTICR2_EXTI6_PE_Pos (10U) |
2973 | #define AFIO_EXTICR2_EXTI6_PE_Pos (10U) |
| 3027 | #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1U << AFIO_EXTICR2_EXTI6_PE_Pos) /*!< 0x00000400 */ |
2974 | #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PE_Pos) /*!< 0x00000400 */ |
| 3028 | #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk /*!< PE[6] pin */ |
2975 | #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk /*!< PE[6] pin */ |
| 3029 | #define AFIO_EXTICR2_EXTI6_PF_Pos (8U) |
2976 | #define AFIO_EXTICR2_EXTI6_PF_Pos (8U) |
| 3030 | #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5U << AFIO_EXTICR2_EXTI6_PF_Pos) /*!< 0x00000500 */ |
2977 | #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI6_PF_Pos) /*!< 0x00000500 */ |
| 3031 | #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk /*!< PF[6] pin */ |
2978 | #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk /*!< PF[6] pin */ |
| 3032 | #define AFIO_EXTICR2_EXTI6_PG_Pos (9U) |
2979 | #define AFIO_EXTICR2_EXTI6_PG_Pos (9U) |
| 3033 | #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3U << AFIO_EXTICR2_EXTI6_PG_Pos) /*!< 0x00000600 */ |
2980 | #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PG_Pos) /*!< 0x00000600 */ |
| 3034 | #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk /*!< PG[6] pin */ |
2981 | #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk /*!< PG[6] pin */ |
| 3035 | 2982 | ||
| 3036 | /*!< EXTI7 configuration */ |
2983 | /*!< EXTI7 configuration */ |
| 3037 | #define AFIO_EXTICR2_EXTI7_PA 0x00000000U /*!< PA[7] pin */ |
2984 | #define AFIO_EXTICR2_EXTI7_PA 0x00000000U /*!< PA[7] pin */ |
| 3038 | #define AFIO_EXTICR2_EXTI7_PB_Pos (12U) |
2985 | #define AFIO_EXTICR2_EXTI7_PB_Pos (12U) |
| 3039 | #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1U << AFIO_EXTICR2_EXTI7_PB_Pos) /*!< 0x00001000 */ |
2986 | #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PB_Pos) /*!< 0x00001000 */ |
| 3040 | #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk /*!< PB[7] pin */ |
2987 | #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk /*!< PB[7] pin */ |
| 3041 | #define AFIO_EXTICR2_EXTI7_PC_Pos (13U) |
2988 | #define AFIO_EXTICR2_EXTI7_PC_Pos (13U) |
| 3042 | #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1U << AFIO_EXTICR2_EXTI7_PC_Pos) /*!< 0x00002000 */ |
2989 | #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PC_Pos) /*!< 0x00002000 */ |
| 3043 | #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk /*!< PC[7] pin */ |
2990 | #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk /*!< PC[7] pin */ |
| 3044 | #define AFIO_EXTICR2_EXTI7_PD_Pos (12U) |
2991 | #define AFIO_EXTICR2_EXTI7_PD_Pos (12U) |
| 3045 | #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3U << AFIO_EXTICR2_EXTI7_PD_Pos) /*!< 0x00003000 */ |
2992 | #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PD_Pos) /*!< 0x00003000 */ |
| 3046 | #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk /*!< PD[7] pin */ |
2993 | #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk /*!< PD[7] pin */ |
| 3047 | #define AFIO_EXTICR2_EXTI7_PE_Pos (14U) |
2994 | #define AFIO_EXTICR2_EXTI7_PE_Pos (14U) |
| 3048 | #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1U << AFIO_EXTICR2_EXTI7_PE_Pos) /*!< 0x00004000 */ |
2995 | #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PE_Pos) /*!< 0x00004000 */ |
| 3049 | #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk /*!< PE[7] pin */ |
2996 | #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk /*!< PE[7] pin */ |
| 3050 | #define AFIO_EXTICR2_EXTI7_PF_Pos (12U) |
2997 | #define AFIO_EXTICR2_EXTI7_PF_Pos (12U) |
| 3051 | #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5U << AFIO_EXTICR2_EXTI7_PF_Pos) /*!< 0x00005000 */ |
2998 | #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI7_PF_Pos) /*!< 0x00005000 */ |
| 3052 | #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk /*!< PF[7] pin */ |
2999 | #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk /*!< PF[7] pin */ |
| 3053 | #define AFIO_EXTICR2_EXTI7_PG_Pos (13U) |
3000 | #define AFIO_EXTICR2_EXTI7_PG_Pos (13U) |
| 3054 | #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3U << AFIO_EXTICR2_EXTI7_PG_Pos) /*!< 0x00006000 */ |
3001 | #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PG_Pos) /*!< 0x00006000 */ |
| 3055 | #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk /*!< PG[7] pin */ |
3002 | #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk /*!< PG[7] pin */ |
| 3056 | 3003 | ||
| 3057 | /***************** Bit definition for AFIO_EXTICR3 register *****************/ |
3004 | /***************** Bit definition for AFIO_EXTICR3 register *****************/ |
| 3058 | #define AFIO_EXTICR3_EXTI8_Pos (0U) |
3005 | #define AFIO_EXTICR3_EXTI8_Pos (0U) |
| 3059 | #define AFIO_EXTICR3_EXTI8_Msk (0xFU << AFIO_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ |
3006 | #define AFIO_EXTICR3_EXTI8_Msk (0xFUL << AFIO_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ |
| 3060 | #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ |
3007 | #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ |
| 3061 | #define AFIO_EXTICR3_EXTI9_Pos (4U) |
3008 | #define AFIO_EXTICR3_EXTI9_Pos (4U) |
| 3062 | #define AFIO_EXTICR3_EXTI9_Msk (0xFU << AFIO_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ |
3009 | #define AFIO_EXTICR3_EXTI9_Msk (0xFUL << AFIO_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ |
| 3063 | #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ |
3010 | #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ |
| 3064 | #define AFIO_EXTICR3_EXTI10_Pos (8U) |
3011 | #define AFIO_EXTICR3_EXTI10_Pos (8U) |
| 3065 | #define AFIO_EXTICR3_EXTI10_Msk (0xFU << AFIO_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ |
3012 | #define AFIO_EXTICR3_EXTI10_Msk (0xFUL << AFIO_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ |
| 3066 | #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ |
3013 | #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ |
| 3067 | #define AFIO_EXTICR3_EXTI11_Pos (12U) |
3014 | #define AFIO_EXTICR3_EXTI11_Pos (12U) |
| 3068 | #define AFIO_EXTICR3_EXTI11_Msk (0xFU << AFIO_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ |
3015 | #define AFIO_EXTICR3_EXTI11_Msk (0xFUL << AFIO_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ |
| 3069 | #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ |
3016 | #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ |
| 3070 | 3017 | ||
| 3071 | /*!< EXTI8 configuration */ |
3018 | /*!< EXTI8 configuration */ |
| 3072 | #define AFIO_EXTICR3_EXTI8_PA 0x00000000U /*!< PA[8] pin */ |
3019 | #define AFIO_EXTICR3_EXTI8_PA 0x00000000U /*!< PA[8] pin */ |
| 3073 | #define AFIO_EXTICR3_EXTI8_PB_Pos (0U) |
3020 | #define AFIO_EXTICR3_EXTI8_PB_Pos (0U) |
| 3074 | #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1U << AFIO_EXTICR3_EXTI8_PB_Pos) /*!< 0x00000001 */ |
3021 | #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PB_Pos) /*!< 0x00000001 */ |
| 3075 | #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk /*!< PB[8] pin */ |
3022 | #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk /*!< PB[8] pin */ |
| 3076 | #define AFIO_EXTICR3_EXTI8_PC_Pos (1U) |
3023 | #define AFIO_EXTICR3_EXTI8_PC_Pos (1U) |
| 3077 | #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1U << AFIO_EXTICR3_EXTI8_PC_Pos) /*!< 0x00000002 */ |
3024 | #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PC_Pos) /*!< 0x00000002 */ |
| 3078 | #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk /*!< PC[8] pin */ |
3025 | #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk /*!< PC[8] pin */ |
| 3079 | #define AFIO_EXTICR3_EXTI8_PD_Pos (0U) |
3026 | #define AFIO_EXTICR3_EXTI8_PD_Pos (0U) |
| 3080 | #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3U << AFIO_EXTICR3_EXTI8_PD_Pos) /*!< 0x00000003 */ |
3027 | #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PD_Pos) /*!< 0x00000003 */ |
| 3081 | #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk /*!< PD[8] pin */ |
3028 | #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk /*!< PD[8] pin */ |
| 3082 | #define AFIO_EXTICR3_EXTI8_PE_Pos (2U) |
3029 | #define AFIO_EXTICR3_EXTI8_PE_Pos (2U) |
| 3083 | #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1U << AFIO_EXTICR3_EXTI8_PE_Pos) /*!< 0x00000004 */ |
3030 | #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PE_Pos) /*!< 0x00000004 */ |
| 3084 | #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk /*!< PE[8] pin */ |
3031 | #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk /*!< PE[8] pin */ |
| 3085 | #define AFIO_EXTICR3_EXTI8_PF_Pos (0U) |
3032 | #define AFIO_EXTICR3_EXTI8_PF_Pos (0U) |
| 3086 | #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5U << AFIO_EXTICR3_EXTI8_PF_Pos) /*!< 0x00000005 */ |
3033 | #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI8_PF_Pos) /*!< 0x00000005 */ |
| 3087 | #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk /*!< PF[8] pin */ |
3034 | #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk /*!< PF[8] pin */ |
| 3088 | #define AFIO_EXTICR3_EXTI8_PG_Pos (1U) |
3035 | #define AFIO_EXTICR3_EXTI8_PG_Pos (1U) |
| 3089 | #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3U << AFIO_EXTICR3_EXTI8_PG_Pos) /*!< 0x00000006 */ |
3036 | #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PG_Pos) /*!< 0x00000006 */ |
| 3090 | #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk /*!< PG[8] pin */ |
3037 | #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk /*!< PG[8] pin */ |
| 3091 | 3038 | ||
| 3092 | /*!< EXTI9 configuration */ |
3039 | /*!< EXTI9 configuration */ |
| 3093 | #define AFIO_EXTICR3_EXTI9_PA 0x00000000U /*!< PA[9] pin */ |
3040 | #define AFIO_EXTICR3_EXTI9_PA 0x00000000U /*!< PA[9] pin */ |
| 3094 | #define AFIO_EXTICR3_EXTI9_PB_Pos (4U) |
3041 | #define AFIO_EXTICR3_EXTI9_PB_Pos (4U) |
| 3095 | #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1U << AFIO_EXTICR3_EXTI9_PB_Pos) /*!< 0x00000010 */ |
3042 | #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PB_Pos) /*!< 0x00000010 */ |
| 3096 | #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk /*!< PB[9] pin */ |
3043 | #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk /*!< PB[9] pin */ |
| 3097 | #define AFIO_EXTICR3_EXTI9_PC_Pos (5U) |
3044 | #define AFIO_EXTICR3_EXTI9_PC_Pos (5U) |
| 3098 | #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1U << AFIO_EXTICR3_EXTI9_PC_Pos) /*!< 0x00000020 */ |
3045 | #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PC_Pos) /*!< 0x00000020 */ |
| 3099 | #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk /*!< PC[9] pin */ |
3046 | #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk /*!< PC[9] pin */ |
| 3100 | #define AFIO_EXTICR3_EXTI9_PD_Pos (4U) |
3047 | #define AFIO_EXTICR3_EXTI9_PD_Pos (4U) |
| 3101 | #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3U << AFIO_EXTICR3_EXTI9_PD_Pos) /*!< 0x00000030 */ |
3048 | #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PD_Pos) /*!< 0x00000030 */ |
| 3102 | #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk /*!< PD[9] pin */ |
3049 | #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk /*!< PD[9] pin */ |
| 3103 | #define AFIO_EXTICR3_EXTI9_PE_Pos (6U) |
3050 | #define AFIO_EXTICR3_EXTI9_PE_Pos (6U) |
| 3104 | #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1U << AFIO_EXTICR3_EXTI9_PE_Pos) /*!< 0x00000040 */ |
3051 | #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PE_Pos) /*!< 0x00000040 */ |
| 3105 | #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk /*!< PE[9] pin */ |
3052 | #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk /*!< PE[9] pin */ |
| 3106 | #define AFIO_EXTICR3_EXTI9_PF_Pos (4U) |
3053 | #define AFIO_EXTICR3_EXTI9_PF_Pos (4U) |
| 3107 | #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5U << AFIO_EXTICR3_EXTI9_PF_Pos) /*!< 0x00000050 */ |
3054 | #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI9_PF_Pos) /*!< 0x00000050 */ |
| 3108 | #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk /*!< PF[9] pin */ |
3055 | #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk /*!< PF[9] pin */ |
| 3109 | #define AFIO_EXTICR3_EXTI9_PG_Pos (5U) |
3056 | #define AFIO_EXTICR3_EXTI9_PG_Pos (5U) |
| 3110 | #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3U << AFIO_EXTICR3_EXTI9_PG_Pos) /*!< 0x00000060 */ |
3057 | #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PG_Pos) /*!< 0x00000060 */ |
| 3111 | #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk /*!< PG[9] pin */ |
3058 | #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk /*!< PG[9] pin */ |
| 3112 | 3059 | ||
| 3113 | /*!< EXTI10 configuration */ |
3060 | /*!< EXTI10 configuration */ |
| 3114 | #define AFIO_EXTICR3_EXTI10_PA 0x00000000U /*!< PA[10] pin */ |
3061 | #define AFIO_EXTICR3_EXTI10_PA 0x00000000U /*!< PA[10] pin */ |
| 3115 | #define AFIO_EXTICR3_EXTI10_PB_Pos (8U) |
3062 | #define AFIO_EXTICR3_EXTI10_PB_Pos (8U) |
| 3116 | #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1U << AFIO_EXTICR3_EXTI10_PB_Pos) /*!< 0x00000100 */ |
3063 | #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PB_Pos) /*!< 0x00000100 */ |
| 3117 | #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk /*!< PB[10] pin */ |
3064 | #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk /*!< PB[10] pin */ |
| 3118 | #define AFIO_EXTICR3_EXTI10_PC_Pos (9U) |
3065 | #define AFIO_EXTICR3_EXTI10_PC_Pos (9U) |
| 3119 | #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1U << AFIO_EXTICR3_EXTI10_PC_Pos) /*!< 0x00000200 */ |
3066 | #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PC_Pos) /*!< 0x00000200 */ |
| 3120 | #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk /*!< PC[10] pin */ |
3067 | #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk /*!< PC[10] pin */ |
| 3121 | #define AFIO_EXTICR3_EXTI10_PD_Pos (8U) |
3068 | #define AFIO_EXTICR3_EXTI10_PD_Pos (8U) |
| 3122 | #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3U << AFIO_EXTICR3_EXTI10_PD_Pos) /*!< 0x00000300 */ |
3069 | #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PD_Pos) /*!< 0x00000300 */ |
| 3123 | #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk /*!< PD[10] pin */ |
3070 | #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk /*!< PD[10] pin */ |
| 3124 | #define AFIO_EXTICR3_EXTI10_PE_Pos (10U) |
3071 | #define AFIO_EXTICR3_EXTI10_PE_Pos (10U) |
| 3125 | #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1U << AFIO_EXTICR3_EXTI10_PE_Pos) /*!< 0x00000400 */ |
3072 | #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PE_Pos) /*!< 0x00000400 */ |
| 3126 | #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk /*!< PE[10] pin */ |
3073 | #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk /*!< PE[10] pin */ |
| 3127 | #define AFIO_EXTICR3_EXTI10_PF_Pos (8U) |
3074 | #define AFIO_EXTICR3_EXTI10_PF_Pos (8U) |
| 3128 | #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5U << AFIO_EXTICR3_EXTI10_PF_Pos) /*!< 0x00000500 */ |
3075 | #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI10_PF_Pos) /*!< 0x00000500 */ |
| 3129 | #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk /*!< PF[10] pin */ |
3076 | #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk /*!< PF[10] pin */ |
| 3130 | #define AFIO_EXTICR3_EXTI10_PG_Pos (9U) |
3077 | #define AFIO_EXTICR3_EXTI10_PG_Pos (9U) |
| 3131 | #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3U << AFIO_EXTICR3_EXTI10_PG_Pos) /*!< 0x00000600 */ |
3078 | #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PG_Pos) /*!< 0x00000600 */ |
| 3132 | #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk /*!< PG[10] pin */ |
3079 | #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk /*!< PG[10] pin */ |
| 3133 | 3080 | ||
| 3134 | /*!< EXTI11 configuration */ |
3081 | /*!< EXTI11 configuration */ |
| 3135 | #define AFIO_EXTICR3_EXTI11_PA 0x00000000U /*!< PA[11] pin */ |
3082 | #define AFIO_EXTICR3_EXTI11_PA 0x00000000U /*!< PA[11] pin */ |
| 3136 | #define AFIO_EXTICR3_EXTI11_PB_Pos (12U) |
3083 | #define AFIO_EXTICR3_EXTI11_PB_Pos (12U) |
| 3137 | #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1U << AFIO_EXTICR3_EXTI11_PB_Pos) /*!< 0x00001000 */ |
3084 | #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PB_Pos) /*!< 0x00001000 */ |
| 3138 | #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk /*!< PB[11] pin */ |
3085 | #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk /*!< PB[11] pin */ |
| 3139 | #define AFIO_EXTICR3_EXTI11_PC_Pos (13U) |
3086 | #define AFIO_EXTICR3_EXTI11_PC_Pos (13U) |
| 3140 | #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1U << AFIO_EXTICR3_EXTI11_PC_Pos) /*!< 0x00002000 */ |
3087 | #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PC_Pos) /*!< 0x00002000 */ |
| 3141 | #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk /*!< PC[11] pin */ |
3088 | #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk /*!< PC[11] pin */ |
| 3142 | #define AFIO_EXTICR3_EXTI11_PD_Pos (12U) |
3089 | #define AFIO_EXTICR3_EXTI11_PD_Pos (12U) |
| 3143 | #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3U << AFIO_EXTICR3_EXTI11_PD_Pos) /*!< 0x00003000 */ |
3090 | #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PD_Pos) /*!< 0x00003000 */ |
| 3144 | #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk /*!< PD[11] pin */ |
3091 | #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk /*!< PD[11] pin */ |
| 3145 | #define AFIO_EXTICR3_EXTI11_PE_Pos (14U) |
3092 | #define AFIO_EXTICR3_EXTI11_PE_Pos (14U) |
| 3146 | #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1U << AFIO_EXTICR3_EXTI11_PE_Pos) /*!< 0x00004000 */ |
3093 | #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PE_Pos) /*!< 0x00004000 */ |
| 3147 | #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk /*!< PE[11] pin */ |
3094 | #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk /*!< PE[11] pin */ |
| 3148 | #define AFIO_EXTICR3_EXTI11_PF_Pos (12U) |
3095 | #define AFIO_EXTICR3_EXTI11_PF_Pos (12U) |
| 3149 | #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5U << AFIO_EXTICR3_EXTI11_PF_Pos) /*!< 0x00005000 */ |
3096 | #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI11_PF_Pos) /*!< 0x00005000 */ |
| 3150 | #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk /*!< PF[11] pin */ |
3097 | #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk /*!< PF[11] pin */ |
| 3151 | #define AFIO_EXTICR3_EXTI11_PG_Pos (13U) |
3098 | #define AFIO_EXTICR3_EXTI11_PG_Pos (13U) |
| 3152 | #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3U << AFIO_EXTICR3_EXTI11_PG_Pos) /*!< 0x00006000 */ |
3099 | #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PG_Pos) /*!< 0x00006000 */ |
| 3153 | #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk /*!< PG[11] pin */ |
3100 | #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk /*!< PG[11] pin */ |
| 3154 | 3101 | ||
| 3155 | /***************** Bit definition for AFIO_EXTICR4 register *****************/ |
3102 | /***************** Bit definition for AFIO_EXTICR4 register *****************/ |
| 3156 | #define AFIO_EXTICR4_EXTI12_Pos (0U) |
3103 | #define AFIO_EXTICR4_EXTI12_Pos (0U) |
| 3157 | #define AFIO_EXTICR4_EXTI12_Msk (0xFU << AFIO_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ |
3104 | #define AFIO_EXTICR4_EXTI12_Msk (0xFUL << AFIO_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ |
| 3158 | #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ |
3105 | #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ |
| 3159 | #define AFIO_EXTICR4_EXTI13_Pos (4U) |
3106 | #define AFIO_EXTICR4_EXTI13_Pos (4U) |
| 3160 | #define AFIO_EXTICR4_EXTI13_Msk (0xFU << AFIO_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ |
3107 | #define AFIO_EXTICR4_EXTI13_Msk (0xFUL << AFIO_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ |
| 3161 | #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ |
3108 | #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ |
| 3162 | #define AFIO_EXTICR4_EXTI14_Pos (8U) |
3109 | #define AFIO_EXTICR4_EXTI14_Pos (8U) |
| 3163 | #define AFIO_EXTICR4_EXTI14_Msk (0xFU << AFIO_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ |
3110 | #define AFIO_EXTICR4_EXTI14_Msk (0xFUL << AFIO_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ |
| 3164 | #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ |
3111 | #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ |
| 3165 | #define AFIO_EXTICR4_EXTI15_Pos (12U) |
3112 | #define AFIO_EXTICR4_EXTI15_Pos (12U) |
| 3166 | #define AFIO_EXTICR4_EXTI15_Msk (0xFU << AFIO_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ |
3113 | #define AFIO_EXTICR4_EXTI15_Msk (0xFUL << AFIO_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ |
| 3167 | #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ |
3114 | #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ |
| 3168 | 3115 | ||
| 3169 | /* EXTI12 configuration */ |
3116 | /* EXTI12 configuration */ |
| 3170 | #define AFIO_EXTICR4_EXTI12_PA 0x00000000U /*!< PA[12] pin */ |
3117 | #define AFIO_EXTICR4_EXTI12_PA 0x00000000U /*!< PA[12] pin */ |
| 3171 | #define AFIO_EXTICR4_EXTI12_PB_Pos (0U) |
3118 | #define AFIO_EXTICR4_EXTI12_PB_Pos (0U) |
| 3172 | #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1U << AFIO_EXTICR4_EXTI12_PB_Pos) /*!< 0x00000001 */ |
3119 | #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PB_Pos) /*!< 0x00000001 */ |
| 3173 | #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk /*!< PB[12] pin */ |
3120 | #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk /*!< PB[12] pin */ |
| 3174 | #define AFIO_EXTICR4_EXTI12_PC_Pos (1U) |
3121 | #define AFIO_EXTICR4_EXTI12_PC_Pos (1U) |
| 3175 | #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1U << AFIO_EXTICR4_EXTI12_PC_Pos) /*!< 0x00000002 */ |
3122 | #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PC_Pos) /*!< 0x00000002 */ |
| 3176 | #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk /*!< PC[12] pin */ |
3123 | #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk /*!< PC[12] pin */ |
| 3177 | #define AFIO_EXTICR4_EXTI12_PD_Pos (0U) |
3124 | #define AFIO_EXTICR4_EXTI12_PD_Pos (0U) |
| 3178 | #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3U << AFIO_EXTICR4_EXTI12_PD_Pos) /*!< 0x00000003 */ |
3125 | #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PD_Pos) /*!< 0x00000003 */ |
| 3179 | #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk /*!< PD[12] pin */ |
3126 | #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk /*!< PD[12] pin */ |
| 3180 | #define AFIO_EXTICR4_EXTI12_PE_Pos (2U) |
3127 | #define AFIO_EXTICR4_EXTI12_PE_Pos (2U) |
| 3181 | #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1U << AFIO_EXTICR4_EXTI12_PE_Pos) /*!< 0x00000004 */ |
3128 | #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PE_Pos) /*!< 0x00000004 */ |
| 3182 | #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk /*!< PE[12] pin */ |
3129 | #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk /*!< PE[12] pin */ |
| 3183 | #define AFIO_EXTICR4_EXTI12_PF_Pos (0U) |
3130 | #define AFIO_EXTICR4_EXTI12_PF_Pos (0U) |
| 3184 | #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5U << AFIO_EXTICR4_EXTI12_PF_Pos) /*!< 0x00000005 */ |
3131 | #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI12_PF_Pos) /*!< 0x00000005 */ |
| 3185 | #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk /*!< PF[12] pin */ |
3132 | #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk /*!< PF[12] pin */ |
| 3186 | #define AFIO_EXTICR4_EXTI12_PG_Pos (1U) |
3133 | #define AFIO_EXTICR4_EXTI12_PG_Pos (1U) |
| 3187 | #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3U << AFIO_EXTICR4_EXTI12_PG_Pos) /*!< 0x00000006 */ |
3134 | #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PG_Pos) /*!< 0x00000006 */ |
| 3188 | #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk /*!< PG[12] pin */ |
3135 | #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk /*!< PG[12] pin */ |
| 3189 | 3136 | ||
| 3190 | /* EXTI13 configuration */ |
3137 | /* EXTI13 configuration */ |
| 3191 | #define AFIO_EXTICR4_EXTI13_PA 0x00000000U /*!< PA[13] pin */ |
3138 | #define AFIO_EXTICR4_EXTI13_PA 0x00000000U /*!< PA[13] pin */ |
| 3192 | #define AFIO_EXTICR4_EXTI13_PB_Pos (4U) |
3139 | #define AFIO_EXTICR4_EXTI13_PB_Pos (4U) |
| 3193 | #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1U << AFIO_EXTICR4_EXTI13_PB_Pos) /*!< 0x00000010 */ |
3140 | #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PB_Pos) /*!< 0x00000010 */ |
| 3194 | #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk /*!< PB[13] pin */ |
3141 | #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk /*!< PB[13] pin */ |
| 3195 | #define AFIO_EXTICR4_EXTI13_PC_Pos (5U) |
3142 | #define AFIO_EXTICR4_EXTI13_PC_Pos (5U) |
| 3196 | #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1U << AFIO_EXTICR4_EXTI13_PC_Pos) /*!< 0x00000020 */ |
3143 | #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PC_Pos) /*!< 0x00000020 */ |
| 3197 | #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk /*!< PC[13] pin */ |
3144 | #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk /*!< PC[13] pin */ |
| 3198 | #define AFIO_EXTICR4_EXTI13_PD_Pos (4U) |
3145 | #define AFIO_EXTICR4_EXTI13_PD_Pos (4U) |
| 3199 | #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3U << AFIO_EXTICR4_EXTI13_PD_Pos) /*!< 0x00000030 */ |
3146 | #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PD_Pos) /*!< 0x00000030 */ |
| 3200 | #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk /*!< PD[13] pin */ |
3147 | #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk /*!< PD[13] pin */ |
| 3201 | #define AFIO_EXTICR4_EXTI13_PE_Pos (6U) |
3148 | #define AFIO_EXTICR4_EXTI13_PE_Pos (6U) |
| 3202 | #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1U << AFIO_EXTICR4_EXTI13_PE_Pos) /*!< 0x00000040 */ |
3149 | #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PE_Pos) /*!< 0x00000040 */ |
| 3203 | #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk /*!< PE[13] pin */ |
3150 | #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk /*!< PE[13] pin */ |
| 3204 | #define AFIO_EXTICR4_EXTI13_PF_Pos (4U) |
3151 | #define AFIO_EXTICR4_EXTI13_PF_Pos (4U) |
| 3205 | #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5U << AFIO_EXTICR4_EXTI13_PF_Pos) /*!< 0x00000050 */ |
3152 | #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI13_PF_Pos) /*!< 0x00000050 */ |
| 3206 | #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk /*!< PF[13] pin */ |
3153 | #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk /*!< PF[13] pin */ |
| 3207 | #define AFIO_EXTICR4_EXTI13_PG_Pos (5U) |
3154 | #define AFIO_EXTICR4_EXTI13_PG_Pos (5U) |
| 3208 | #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3U << AFIO_EXTICR4_EXTI13_PG_Pos) /*!< 0x00000060 */ |
3155 | #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PG_Pos) /*!< 0x00000060 */ |
| 3209 | #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk /*!< PG[13] pin */ |
3156 | #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk /*!< PG[13] pin */ |
| 3210 | 3157 | ||
| 3211 | /*!< EXTI14 configuration */ |
3158 | /*!< EXTI14 configuration */ |
| 3212 | #define AFIO_EXTICR4_EXTI14_PA 0x00000000U /*!< PA[14] pin */ |
3159 | #define AFIO_EXTICR4_EXTI14_PA 0x00000000U /*!< PA[14] pin */ |
| 3213 | #define AFIO_EXTICR4_EXTI14_PB_Pos (8U) |
3160 | #define AFIO_EXTICR4_EXTI14_PB_Pos (8U) |
| 3214 | #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1U << AFIO_EXTICR4_EXTI14_PB_Pos) /*!< 0x00000100 */ |
3161 | #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PB_Pos) /*!< 0x00000100 */ |
| 3215 | #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk /*!< PB[14] pin */ |
3162 | #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk /*!< PB[14] pin */ |
| 3216 | #define AFIO_EXTICR4_EXTI14_PC_Pos (9U) |
3163 | #define AFIO_EXTICR4_EXTI14_PC_Pos (9U) |
| 3217 | #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1U << AFIO_EXTICR4_EXTI14_PC_Pos) /*!< 0x00000200 */ |
3164 | #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PC_Pos) /*!< 0x00000200 */ |
| 3218 | #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk /*!< PC[14] pin */ |
3165 | #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk /*!< PC[14] pin */ |
| 3219 | #define AFIO_EXTICR4_EXTI14_PD_Pos (8U) |
3166 | #define AFIO_EXTICR4_EXTI14_PD_Pos (8U) |
| 3220 | #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3U << AFIO_EXTICR4_EXTI14_PD_Pos) /*!< 0x00000300 */ |
3167 | #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PD_Pos) /*!< 0x00000300 */ |
| 3221 | #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk /*!< PD[14] pin */ |
3168 | #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk /*!< PD[14] pin */ |
| 3222 | #define AFIO_EXTICR4_EXTI14_PE_Pos (10U) |
3169 | #define AFIO_EXTICR4_EXTI14_PE_Pos (10U) |
| 3223 | #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1U << AFIO_EXTICR4_EXTI14_PE_Pos) /*!< 0x00000400 */ |
3170 | #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PE_Pos) /*!< 0x00000400 */ |
| 3224 | #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk /*!< PE[14] pin */ |
3171 | #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk /*!< PE[14] pin */ |
| 3225 | #define AFIO_EXTICR4_EXTI14_PF_Pos (8U) |
3172 | #define AFIO_EXTICR4_EXTI14_PF_Pos (8U) |
| 3226 | #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5U << AFIO_EXTICR4_EXTI14_PF_Pos) /*!< 0x00000500 */ |
3173 | #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI14_PF_Pos) /*!< 0x00000500 */ |
| 3227 | #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk /*!< PF[14] pin */ |
3174 | #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk /*!< PF[14] pin */ |
| 3228 | #define AFIO_EXTICR4_EXTI14_PG_Pos (9U) |
3175 | #define AFIO_EXTICR4_EXTI14_PG_Pos (9U) |
| 3229 | #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3U << AFIO_EXTICR4_EXTI14_PG_Pos) /*!< 0x00000600 */ |
3176 | #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PG_Pos) /*!< 0x00000600 */ |
| 3230 | #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk /*!< PG[14] pin */ |
3177 | #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk /*!< PG[14] pin */ |
| 3231 | 3178 | ||
| 3232 | /*!< EXTI15 configuration */ |
3179 | /*!< EXTI15 configuration */ |
| 3233 | #define AFIO_EXTICR4_EXTI15_PA 0x00000000U /*!< PA[15] pin */ |
3180 | #define AFIO_EXTICR4_EXTI15_PA 0x00000000U /*!< PA[15] pin */ |
| 3234 | #define AFIO_EXTICR4_EXTI15_PB_Pos (12U) |
3181 | #define AFIO_EXTICR4_EXTI15_PB_Pos (12U) |
| 3235 | #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1U << AFIO_EXTICR4_EXTI15_PB_Pos) /*!< 0x00001000 */ |
3182 | #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PB_Pos) /*!< 0x00001000 */ |
| 3236 | #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk /*!< PB[15] pin */ |
3183 | #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk /*!< PB[15] pin */ |
| 3237 | #define AFIO_EXTICR4_EXTI15_PC_Pos (13U) |
3184 | #define AFIO_EXTICR4_EXTI15_PC_Pos (13U) |
| 3238 | #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1U << AFIO_EXTICR4_EXTI15_PC_Pos) /*!< 0x00002000 */ |
3185 | #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PC_Pos) /*!< 0x00002000 */ |
| 3239 | #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk /*!< PC[15] pin */ |
3186 | #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk /*!< PC[15] pin */ |
| 3240 | #define AFIO_EXTICR4_EXTI15_PD_Pos (12U) |
3187 | #define AFIO_EXTICR4_EXTI15_PD_Pos (12U) |
| 3241 | #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3U << AFIO_EXTICR4_EXTI15_PD_Pos) /*!< 0x00003000 */ |
3188 | #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PD_Pos) /*!< 0x00003000 */ |
| 3242 | #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk /*!< PD[15] pin */ |
3189 | #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk /*!< PD[15] pin */ |
| 3243 | #define AFIO_EXTICR4_EXTI15_PE_Pos (14U) |
3190 | #define AFIO_EXTICR4_EXTI15_PE_Pos (14U) |
| 3244 | #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1U << AFIO_EXTICR4_EXTI15_PE_Pos) /*!< 0x00004000 */ |
3191 | #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PE_Pos) /*!< 0x00004000 */ |
| 3245 | #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk /*!< PE[15] pin */ |
3192 | #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk /*!< PE[15] pin */ |
| 3246 | #define AFIO_EXTICR4_EXTI15_PF_Pos (12U) |
3193 | #define AFIO_EXTICR4_EXTI15_PF_Pos (12U) |
| 3247 | #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5U << AFIO_EXTICR4_EXTI15_PF_Pos) /*!< 0x00005000 */ |
3194 | #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI15_PF_Pos) /*!< 0x00005000 */ |
| 3248 | #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk /*!< PF[15] pin */ |
3195 | #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk /*!< PF[15] pin */ |
| 3249 | #define AFIO_EXTICR4_EXTI15_PG_Pos (13U) |
3196 | #define AFIO_EXTICR4_EXTI15_PG_Pos (13U) |
| 3250 | #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3U << AFIO_EXTICR4_EXTI15_PG_Pos) /*!< 0x00006000 */ |
3197 | #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PG_Pos) /*!< 0x00006000 */ |
| 3251 | #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk /*!< PG[15] pin */ |
3198 | #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk /*!< PG[15] pin */ |
| 3252 | 3199 | ||
| 3253 | /****************** Bit definition for AFIO_MAPR2 register ******************/ |
3200 | /****************** Bit definition for AFIO_MAPR2 register ******************/ |
| 3254 | 3201 | ||
| 3255 | 3202 | ||
| Line 3260... | Line 3207... | ||
| 3260 | /* */ |
3207 | /* */ |
| 3261 | /******************************************************************************/ |
3208 | /******************************************************************************/ |
| 3262 | 3209 | ||
| 3263 | /******************* Bit definition for EXTI_IMR register *******************/ |
3210 | /******************* Bit definition for EXTI_IMR register *******************/ |
| 3264 | #define EXTI_IMR_MR0_Pos (0U) |
3211 | #define EXTI_IMR_MR0_Pos (0U) |
| 3265 | #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ |
3212 | #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ |
| 3266 | #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ |
3213 | #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ |
| 3267 | #define EXTI_IMR_MR1_Pos (1U) |
3214 | #define EXTI_IMR_MR1_Pos (1U) |
| 3268 | #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ |
3215 | #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ |
| 3269 | #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ |
3216 | #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ |
| 3270 | #define EXTI_IMR_MR2_Pos (2U) |
3217 | #define EXTI_IMR_MR2_Pos (2U) |
| 3271 | #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ |
3218 | #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ |
| 3272 | #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ |
3219 | #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ |
| 3273 | #define EXTI_IMR_MR3_Pos (3U) |
3220 | #define EXTI_IMR_MR3_Pos (3U) |
| 3274 | #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ |
3221 | #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ |
| 3275 | #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ |
3222 | #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ |
| 3276 | #define EXTI_IMR_MR4_Pos (4U) |
3223 | #define EXTI_IMR_MR4_Pos (4U) |
| 3277 | #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ |
3224 | #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ |
| 3278 | #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ |
3225 | #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ |
| 3279 | #define EXTI_IMR_MR5_Pos (5U) |
3226 | #define EXTI_IMR_MR5_Pos (5U) |
| 3280 | #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ |
3227 | #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ |
| 3281 | #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ |
3228 | #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ |
| 3282 | #define EXTI_IMR_MR6_Pos (6U) |
3229 | #define EXTI_IMR_MR6_Pos (6U) |
| 3283 | #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ |
3230 | #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ |
| 3284 | #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ |
3231 | #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ |
| 3285 | #define EXTI_IMR_MR7_Pos (7U) |
3232 | #define EXTI_IMR_MR7_Pos (7U) |
| 3286 | #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ |
3233 | #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ |
| 3287 | #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ |
3234 | #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ |
| 3288 | #define EXTI_IMR_MR8_Pos (8U) |
3235 | #define EXTI_IMR_MR8_Pos (8U) |
| 3289 | #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ |
3236 | #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ |
| 3290 | #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ |
3237 | #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ |
| 3291 | #define EXTI_IMR_MR9_Pos (9U) |
3238 | #define EXTI_IMR_MR9_Pos (9U) |
| 3292 | #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ |
3239 | #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ |
| 3293 | #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ |
3240 | #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ |
| 3294 | #define EXTI_IMR_MR10_Pos (10U) |
3241 | #define EXTI_IMR_MR10_Pos (10U) |
| 3295 | #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ |
3242 | #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ |
| 3296 | #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ |
3243 | #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ |
| 3297 | #define EXTI_IMR_MR11_Pos (11U) |
3244 | #define EXTI_IMR_MR11_Pos (11U) |
| 3298 | #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ |
3245 | #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ |
| 3299 | #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ |
3246 | #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ |
| 3300 | #define EXTI_IMR_MR12_Pos (12U) |
3247 | #define EXTI_IMR_MR12_Pos (12U) |
| 3301 | #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ |
3248 | #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ |
| 3302 | #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ |
3249 | #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ |
| 3303 | #define EXTI_IMR_MR13_Pos (13U) |
3250 | #define EXTI_IMR_MR13_Pos (13U) |
| 3304 | #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ |
3251 | #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ |
| 3305 | #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ |
3252 | #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ |
| 3306 | #define EXTI_IMR_MR14_Pos (14U) |
3253 | #define EXTI_IMR_MR14_Pos (14U) |
| 3307 | #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ |
3254 | #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ |
| 3308 | #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ |
3255 | #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ |
| 3309 | #define EXTI_IMR_MR15_Pos (15U) |
3256 | #define EXTI_IMR_MR15_Pos (15U) |
| 3310 | #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ |
3257 | #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ |
| 3311 | #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ |
3258 | #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ |
| 3312 | #define EXTI_IMR_MR16_Pos (16U) |
3259 | #define EXTI_IMR_MR16_Pos (16U) |
| 3313 | #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ |
3260 | #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ |
| 3314 | #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ |
3261 | #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ |
| 3315 | #define EXTI_IMR_MR17_Pos (17U) |
3262 | #define EXTI_IMR_MR17_Pos (17U) |
| 3316 | #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ |
3263 | #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ |
| 3317 | #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ |
3264 | #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ |
| 3318 | #define EXTI_IMR_MR18_Pos (18U) |
3265 | #define EXTI_IMR_MR18_Pos (18U) |
| 3319 | #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ |
3266 | #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ |
| 3320 | #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ |
3267 | #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ |
| 3321 | #define EXTI_IMR_MR19_Pos (19U) |
3268 | #define EXTI_IMR_MR19_Pos (19U) |
| 3322 | #define EXTI_IMR_MR19_Msk (0x1U << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ |
3269 | #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ |
| 3323 | #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ |
3270 | #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ |
| 3324 | 3271 | ||
| 3325 | /* References Defines */ |
3272 | /* References Defines */ |
| 3326 | #define EXTI_IMR_IM0 EXTI_IMR_MR0 |
3273 | #define EXTI_IMR_IM0 EXTI_IMR_MR0 |
| 3327 | #define EXTI_IMR_IM1 EXTI_IMR_MR1 |
3274 | #define EXTI_IMR_IM1 EXTI_IMR_MR1 |
| Line 3345... | Line 3292... | ||
| 3345 | #define EXTI_IMR_IM19 EXTI_IMR_MR19 |
3292 | #define EXTI_IMR_IM19 EXTI_IMR_MR19 |
| 3346 | #define EXTI_IMR_IM 0x000FFFFFU /*!< Interrupt Mask All */ |
3293 | #define EXTI_IMR_IM 0x000FFFFFU /*!< Interrupt Mask All */ |
| 3347 | 3294 | ||
| 3348 | /******************* Bit definition for EXTI_EMR register *******************/ |
3295 | /******************* Bit definition for EXTI_EMR register *******************/ |
| 3349 | #define EXTI_EMR_MR0_Pos (0U) |
3296 | #define EXTI_EMR_MR0_Pos (0U) |
| 3350 | #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ |
3297 | #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ |
| 3351 | #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ |
3298 | #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ |
| 3352 | #define EXTI_EMR_MR1_Pos (1U) |
3299 | #define EXTI_EMR_MR1_Pos (1U) |
| 3353 | #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ |
3300 | #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ |
| 3354 | #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ |
3301 | #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ |
| 3355 | #define EXTI_EMR_MR2_Pos (2U) |
3302 | #define EXTI_EMR_MR2_Pos (2U) |
| 3356 | #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ |
3303 | #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ |
| 3357 | #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ |
3304 | #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ |
| 3358 | #define EXTI_EMR_MR3_Pos (3U) |
3305 | #define EXTI_EMR_MR3_Pos (3U) |
| 3359 | #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ |
3306 | #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ |
| 3360 | #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ |
3307 | #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ |
| 3361 | #define EXTI_EMR_MR4_Pos (4U) |
3308 | #define EXTI_EMR_MR4_Pos (4U) |
| 3362 | #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ |
3309 | #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ |
| 3363 | #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ |
3310 | #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ |
| 3364 | #define EXTI_EMR_MR5_Pos (5U) |
3311 | #define EXTI_EMR_MR5_Pos (5U) |
| 3365 | #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ |
3312 | #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ |
| 3366 | #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ |
3313 | #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ |
| 3367 | #define EXTI_EMR_MR6_Pos (6U) |
3314 | #define EXTI_EMR_MR6_Pos (6U) |
| 3368 | #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ |
3315 | #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ |
| 3369 | #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ |
3316 | #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ |
| 3370 | #define EXTI_EMR_MR7_Pos (7U) |
3317 | #define EXTI_EMR_MR7_Pos (7U) |
| 3371 | #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ |
3318 | #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ |
| 3372 | #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ |
3319 | #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ |
| 3373 | #define EXTI_EMR_MR8_Pos (8U) |
3320 | #define EXTI_EMR_MR8_Pos (8U) |
| 3374 | #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ |
3321 | #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ |
| 3375 | #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ |
3322 | #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ |
| 3376 | #define EXTI_EMR_MR9_Pos (9U) |
3323 | #define EXTI_EMR_MR9_Pos (9U) |
| 3377 | #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ |
3324 | #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ |
| 3378 | #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ |
3325 | #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ |
| 3379 | #define EXTI_EMR_MR10_Pos (10U) |
3326 | #define EXTI_EMR_MR10_Pos (10U) |
| 3380 | #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ |
3327 | #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ |
| 3381 | #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ |
3328 | #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ |
| 3382 | #define EXTI_EMR_MR11_Pos (11U) |
3329 | #define EXTI_EMR_MR11_Pos (11U) |
| 3383 | #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ |
3330 | #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ |
| 3384 | #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ |
3331 | #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ |
| 3385 | #define EXTI_EMR_MR12_Pos (12U) |
3332 | #define EXTI_EMR_MR12_Pos (12U) |
| 3386 | #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ |
3333 | #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ |
| 3387 | #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ |
3334 | #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ |
| 3388 | #define EXTI_EMR_MR13_Pos (13U) |
3335 | #define EXTI_EMR_MR13_Pos (13U) |
| 3389 | #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ |
3336 | #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ |
| 3390 | #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ |
3337 | #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ |
| 3391 | #define EXTI_EMR_MR14_Pos (14U) |
3338 | #define EXTI_EMR_MR14_Pos (14U) |
| 3392 | #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ |
3339 | #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ |
| 3393 | #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ |
3340 | #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ |
| 3394 | #define EXTI_EMR_MR15_Pos (15U) |
3341 | #define EXTI_EMR_MR15_Pos (15U) |
| 3395 | #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ |
3342 | #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ |
| 3396 | #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ |
3343 | #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ |
| 3397 | #define EXTI_EMR_MR16_Pos (16U) |
3344 | #define EXTI_EMR_MR16_Pos (16U) |
| 3398 | #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ |
3345 | #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ |
| 3399 | #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ |
3346 | #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ |
| 3400 | #define EXTI_EMR_MR17_Pos (17U) |
3347 | #define EXTI_EMR_MR17_Pos (17U) |
| 3401 | #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ |
3348 | #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ |
| 3402 | #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ |
3349 | #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ |
| 3403 | #define EXTI_EMR_MR18_Pos (18U) |
3350 | #define EXTI_EMR_MR18_Pos (18U) |
| 3404 | #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ |
3351 | #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ |
| 3405 | #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ |
3352 | #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ |
| 3406 | #define EXTI_EMR_MR19_Pos (19U) |
3353 | #define EXTI_EMR_MR19_Pos (19U) |
| 3407 | #define EXTI_EMR_MR19_Msk (0x1U << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ |
3354 | #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ |
| 3408 | #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ |
3355 | #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ |
| 3409 | 3356 | ||
| 3410 | /* References Defines */ |
3357 | /* References Defines */ |
| 3411 | #define EXTI_EMR_EM0 EXTI_EMR_MR0 |
3358 | #define EXTI_EMR_EM0 EXTI_EMR_MR0 |
| 3412 | #define EXTI_EMR_EM1 EXTI_EMR_MR1 |
3359 | #define EXTI_EMR_EM1 EXTI_EMR_MR1 |
| Line 3429... | Line 3376... | ||
| 3429 | #define EXTI_EMR_EM18 EXTI_EMR_MR18 |
3376 | #define EXTI_EMR_EM18 EXTI_EMR_MR18 |
| 3430 | #define EXTI_EMR_EM19 EXTI_EMR_MR19 |
3377 | #define EXTI_EMR_EM19 EXTI_EMR_MR19 |
| 3431 | 3378 | ||
| 3432 | /****************** Bit definition for EXTI_RTSR register *******************/ |
3379 | /****************** Bit definition for EXTI_RTSR register *******************/ |
| 3433 | #define EXTI_RTSR_TR0_Pos (0U) |
3380 | #define EXTI_RTSR_TR0_Pos (0U) |
| 3434 | #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ |
3381 | #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ |
| 3435 | #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ |
3382 | #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ |
| 3436 | #define EXTI_RTSR_TR1_Pos (1U) |
3383 | #define EXTI_RTSR_TR1_Pos (1U) |
| 3437 | #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ |
3384 | #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ |
| 3438 | #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ |
3385 | #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ |
| 3439 | #define EXTI_RTSR_TR2_Pos (2U) |
3386 | #define EXTI_RTSR_TR2_Pos (2U) |
| 3440 | #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ |
3387 | #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ |
| 3441 | #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ |
3388 | #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ |
| 3442 | #define EXTI_RTSR_TR3_Pos (3U) |
3389 | #define EXTI_RTSR_TR3_Pos (3U) |
| 3443 | #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ |
3390 | #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ |
| 3444 | #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ |
3391 | #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ |
| 3445 | #define EXTI_RTSR_TR4_Pos (4U) |
3392 | #define EXTI_RTSR_TR4_Pos (4U) |
| 3446 | #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ |
3393 | #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ |
| 3447 | #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ |
3394 | #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ |
| 3448 | #define EXTI_RTSR_TR5_Pos (5U) |
3395 | #define EXTI_RTSR_TR5_Pos (5U) |
| 3449 | #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ |
3396 | #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ |
| 3450 | #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ |
3397 | #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ |
| 3451 | #define EXTI_RTSR_TR6_Pos (6U) |
3398 | #define EXTI_RTSR_TR6_Pos (6U) |
| 3452 | #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ |
3399 | #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ |
| 3453 | #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ |
3400 | #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ |
| 3454 | #define EXTI_RTSR_TR7_Pos (7U) |
3401 | #define EXTI_RTSR_TR7_Pos (7U) |
| 3455 | #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ |
3402 | #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ |
| 3456 | #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ |
3403 | #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ |
| 3457 | #define EXTI_RTSR_TR8_Pos (8U) |
3404 | #define EXTI_RTSR_TR8_Pos (8U) |
| 3458 | #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ |
3405 | #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ |
| 3459 | #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ |
3406 | #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ |
| 3460 | #define EXTI_RTSR_TR9_Pos (9U) |
3407 | #define EXTI_RTSR_TR9_Pos (9U) |
| 3461 | #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ |
3408 | #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ |
| 3462 | #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ |
3409 | #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ |
| 3463 | #define EXTI_RTSR_TR10_Pos (10U) |
3410 | #define EXTI_RTSR_TR10_Pos (10U) |
| 3464 | #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ |
3411 | #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ |
| 3465 | #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ |
3412 | #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ |
| 3466 | #define EXTI_RTSR_TR11_Pos (11U) |
3413 | #define EXTI_RTSR_TR11_Pos (11U) |
| 3467 | #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ |
3414 | #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ |
| 3468 | #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ |
3415 | #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ |
| 3469 | #define EXTI_RTSR_TR12_Pos (12U) |
3416 | #define EXTI_RTSR_TR12_Pos (12U) |
| 3470 | #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ |
3417 | #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ |
| 3471 | #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ |
3418 | #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ |
| 3472 | #define EXTI_RTSR_TR13_Pos (13U) |
3419 | #define EXTI_RTSR_TR13_Pos (13U) |
| 3473 | #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ |
3420 | #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ |
| 3474 | #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ |
3421 | #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ |
| 3475 | #define EXTI_RTSR_TR14_Pos (14U) |
3422 | #define EXTI_RTSR_TR14_Pos (14U) |
| 3476 | #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ |
3423 | #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ |
| 3477 | #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ |
3424 | #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ |
| 3478 | #define EXTI_RTSR_TR15_Pos (15U) |
3425 | #define EXTI_RTSR_TR15_Pos (15U) |
| 3479 | #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ |
3426 | #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ |
| 3480 | #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ |
3427 | #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ |
| 3481 | #define EXTI_RTSR_TR16_Pos (16U) |
3428 | #define EXTI_RTSR_TR16_Pos (16U) |
| 3482 | #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ |
3429 | #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ |
| 3483 | #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ |
3430 | #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ |
| 3484 | #define EXTI_RTSR_TR17_Pos (17U) |
3431 | #define EXTI_RTSR_TR17_Pos (17U) |
| 3485 | #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ |
3432 | #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ |
| 3486 | #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ |
3433 | #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ |
| 3487 | #define EXTI_RTSR_TR18_Pos (18U) |
3434 | #define EXTI_RTSR_TR18_Pos (18U) |
| 3488 | #define EXTI_RTSR_TR18_Msk (0x1U << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ |
3435 | #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ |
| 3489 | #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ |
3436 | #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ |
| 3490 | #define EXTI_RTSR_TR19_Pos (19U) |
3437 | #define EXTI_RTSR_TR19_Pos (19U) |
| 3491 | #define EXTI_RTSR_TR19_Msk (0x1U << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ |
3438 | #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ |
| 3492 | #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ |
3439 | #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ |
| 3493 | 3440 | ||
| 3494 | /* References Defines */ |
3441 | /* References Defines */ |
| 3495 | #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 |
3442 | #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 |
| 3496 | #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 |
3443 | #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 |
| Line 3513... | Line 3460... | ||
| 3513 | #define EXTI_RTSR_RT18 EXTI_RTSR_TR18 |
3460 | #define EXTI_RTSR_RT18 EXTI_RTSR_TR18 |
| 3514 | #define EXTI_RTSR_RT19 EXTI_RTSR_TR19 |
3461 | #define EXTI_RTSR_RT19 EXTI_RTSR_TR19 |
| 3515 | 3462 | ||
| 3516 | /****************** Bit definition for EXTI_FTSR register *******************/ |
3463 | /****************** Bit definition for EXTI_FTSR register *******************/ |
| 3517 | #define EXTI_FTSR_TR0_Pos (0U) |
3464 | #define EXTI_FTSR_TR0_Pos (0U) |
| 3518 | #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ |
3465 | #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ |
| 3519 | #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ |
3466 | #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ |
| 3520 | #define EXTI_FTSR_TR1_Pos (1U) |
3467 | #define EXTI_FTSR_TR1_Pos (1U) |
| 3521 | #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ |
3468 | #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ |
| 3522 | #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ |
3469 | #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ |
| 3523 | #define EXTI_FTSR_TR2_Pos (2U) |
3470 | #define EXTI_FTSR_TR2_Pos (2U) |
| 3524 | #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ |
3471 | #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ |
| 3525 | #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ |
3472 | #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ |
| 3526 | #define EXTI_FTSR_TR3_Pos (3U) |
3473 | #define EXTI_FTSR_TR3_Pos (3U) |
| 3527 | #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ |
3474 | #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ |
| 3528 | #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ |
3475 | #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ |
| 3529 | #define EXTI_FTSR_TR4_Pos (4U) |
3476 | #define EXTI_FTSR_TR4_Pos (4U) |
| 3530 | #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ |
3477 | #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ |
| 3531 | #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ |
3478 | #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ |
| 3532 | #define EXTI_FTSR_TR5_Pos (5U) |
3479 | #define EXTI_FTSR_TR5_Pos (5U) |
| 3533 | #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ |
3480 | #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ |
| 3534 | #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ |
3481 | #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ |
| 3535 | #define EXTI_FTSR_TR6_Pos (6U) |
3482 | #define EXTI_FTSR_TR6_Pos (6U) |
| 3536 | #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ |
3483 | #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ |
| 3537 | #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ |
3484 | #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ |
| 3538 | #define EXTI_FTSR_TR7_Pos (7U) |
3485 | #define EXTI_FTSR_TR7_Pos (7U) |
| 3539 | #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ |
3486 | #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ |
| 3540 | #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ |
3487 | #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ |
| 3541 | #define EXTI_FTSR_TR8_Pos (8U) |
3488 | #define EXTI_FTSR_TR8_Pos (8U) |
| 3542 | #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ |
3489 | #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ |
| 3543 | #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ |
3490 | #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ |
| 3544 | #define EXTI_FTSR_TR9_Pos (9U) |
3491 | #define EXTI_FTSR_TR9_Pos (9U) |
| 3545 | #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ |
3492 | #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ |
| 3546 | #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ |
3493 | #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ |
| 3547 | #define EXTI_FTSR_TR10_Pos (10U) |
3494 | #define EXTI_FTSR_TR10_Pos (10U) |
| 3548 | #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ |
3495 | #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ |
| 3549 | #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ |
3496 | #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ |
| 3550 | #define EXTI_FTSR_TR11_Pos (11U) |
3497 | #define EXTI_FTSR_TR11_Pos (11U) |
| 3551 | #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ |
3498 | #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ |
| 3552 | #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ |
3499 | #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ |
| 3553 | #define EXTI_FTSR_TR12_Pos (12U) |
3500 | #define EXTI_FTSR_TR12_Pos (12U) |
| 3554 | #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ |
3501 | #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ |
| 3555 | #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ |
3502 | #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ |
| 3556 | #define EXTI_FTSR_TR13_Pos (13U) |
3503 | #define EXTI_FTSR_TR13_Pos (13U) |
| 3557 | #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ |
3504 | #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ |
| 3558 | #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ |
3505 | #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ |
| 3559 | #define EXTI_FTSR_TR14_Pos (14U) |
3506 | #define EXTI_FTSR_TR14_Pos (14U) |
| 3560 | #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ |
3507 | #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ |
| 3561 | #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ |
3508 | #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ |
| 3562 | #define EXTI_FTSR_TR15_Pos (15U) |
3509 | #define EXTI_FTSR_TR15_Pos (15U) |
| 3563 | #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ |
3510 | #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ |
| 3564 | #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ |
3511 | #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ |
| 3565 | #define EXTI_FTSR_TR16_Pos (16U) |
3512 | #define EXTI_FTSR_TR16_Pos (16U) |
| 3566 | #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ |
3513 | #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ |
| 3567 | #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ |
3514 | #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ |
| 3568 | #define EXTI_FTSR_TR17_Pos (17U) |
3515 | #define EXTI_FTSR_TR17_Pos (17U) |
| 3569 | #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ |
3516 | #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ |
| 3570 | #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ |
3517 | #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ |
| 3571 | #define EXTI_FTSR_TR18_Pos (18U) |
3518 | #define EXTI_FTSR_TR18_Pos (18U) |
| 3572 | #define EXTI_FTSR_TR18_Msk (0x1U << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ |
3519 | #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ |
| 3573 | #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ |
3520 | #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ |
| 3574 | #define EXTI_FTSR_TR19_Pos (19U) |
3521 | #define EXTI_FTSR_TR19_Pos (19U) |
| 3575 | #define EXTI_FTSR_TR19_Msk (0x1U << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ |
3522 | #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ |
| 3576 | #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ |
3523 | #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ |
| 3577 | 3524 | ||
| 3578 | /* References Defines */ |
3525 | /* References Defines */ |
| 3579 | #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 |
3526 | #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 |
| 3580 | #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 |
3527 | #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 |
| Line 3597... | Line 3544... | ||
| 3597 | #define EXTI_FTSR_FT18 EXTI_FTSR_TR18 |
3544 | #define EXTI_FTSR_FT18 EXTI_FTSR_TR18 |
| 3598 | #define EXTI_FTSR_FT19 EXTI_FTSR_TR19 |
3545 | #define EXTI_FTSR_FT19 EXTI_FTSR_TR19 |
| 3599 | 3546 | ||
| 3600 | /****************** Bit definition for EXTI_SWIER register ******************/ |
3547 | /****************** Bit definition for EXTI_SWIER register ******************/ |
| 3601 | #define EXTI_SWIER_SWIER0_Pos (0U) |
3548 | #define EXTI_SWIER_SWIER0_Pos (0U) |
| 3602 | #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ |
3549 | #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ |
| 3603 | #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ |
3550 | #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ |
| 3604 | #define EXTI_SWIER_SWIER1_Pos (1U) |
3551 | #define EXTI_SWIER_SWIER1_Pos (1U) |
| 3605 | #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ |
3552 | #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ |
| 3606 | #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ |
3553 | #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ |
| 3607 | #define EXTI_SWIER_SWIER2_Pos (2U) |
3554 | #define EXTI_SWIER_SWIER2_Pos (2U) |
| 3608 | #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ |
3555 | #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ |
| 3609 | #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ |
3556 | #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ |
| 3610 | #define EXTI_SWIER_SWIER3_Pos (3U) |
3557 | #define EXTI_SWIER_SWIER3_Pos (3U) |
| 3611 | #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ |
3558 | #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ |
| 3612 | #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ |
3559 | #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ |
| 3613 | #define EXTI_SWIER_SWIER4_Pos (4U) |
3560 | #define EXTI_SWIER_SWIER4_Pos (4U) |
| 3614 | #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ |
3561 | #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ |
| 3615 | #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ |
3562 | #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ |
| 3616 | #define EXTI_SWIER_SWIER5_Pos (5U) |
3563 | #define EXTI_SWIER_SWIER5_Pos (5U) |
| 3617 | #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ |
3564 | #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ |
| 3618 | #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ |
3565 | #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ |
| 3619 | #define EXTI_SWIER_SWIER6_Pos (6U) |
3566 | #define EXTI_SWIER_SWIER6_Pos (6U) |
| 3620 | #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ |
3567 | #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ |
| 3621 | #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ |
3568 | #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ |
| 3622 | #define EXTI_SWIER_SWIER7_Pos (7U) |
3569 | #define EXTI_SWIER_SWIER7_Pos (7U) |
| 3623 | #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ |
3570 | #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ |
| 3624 | #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ |
3571 | #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ |
| 3625 | #define EXTI_SWIER_SWIER8_Pos (8U) |
3572 | #define EXTI_SWIER_SWIER8_Pos (8U) |
| 3626 | #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ |
3573 | #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ |
| 3627 | #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ |
3574 | #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ |
| 3628 | #define EXTI_SWIER_SWIER9_Pos (9U) |
3575 | #define EXTI_SWIER_SWIER9_Pos (9U) |
| 3629 | #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ |
3576 | #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ |
| 3630 | #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ |
3577 | #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ |
| 3631 | #define EXTI_SWIER_SWIER10_Pos (10U) |
3578 | #define EXTI_SWIER_SWIER10_Pos (10U) |
| 3632 | #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ |
3579 | #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ |
| 3633 | #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ |
3580 | #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ |
| 3634 | #define EXTI_SWIER_SWIER11_Pos (11U) |
3581 | #define EXTI_SWIER_SWIER11_Pos (11U) |
| 3635 | #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ |
3582 | #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ |
| 3636 | #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ |
3583 | #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ |
| 3637 | #define EXTI_SWIER_SWIER12_Pos (12U) |
3584 | #define EXTI_SWIER_SWIER12_Pos (12U) |
| 3638 | #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ |
3585 | #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ |
| 3639 | #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ |
3586 | #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ |
| 3640 | #define EXTI_SWIER_SWIER13_Pos (13U) |
3587 | #define EXTI_SWIER_SWIER13_Pos (13U) |
| 3641 | #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ |
3588 | #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ |
| 3642 | #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ |
3589 | #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ |
| 3643 | #define EXTI_SWIER_SWIER14_Pos (14U) |
3590 | #define EXTI_SWIER_SWIER14_Pos (14U) |
| 3644 | #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ |
3591 | #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ |
| 3645 | #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ |
3592 | #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ |
| 3646 | #define EXTI_SWIER_SWIER15_Pos (15U) |
3593 | #define EXTI_SWIER_SWIER15_Pos (15U) |
| 3647 | #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ |
3594 | #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ |
| 3648 | #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ |
3595 | #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ |
| 3649 | #define EXTI_SWIER_SWIER16_Pos (16U) |
3596 | #define EXTI_SWIER_SWIER16_Pos (16U) |
| 3650 | #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ |
3597 | #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ |
| 3651 | #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ |
3598 | #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ |
| 3652 | #define EXTI_SWIER_SWIER17_Pos (17U) |
3599 | #define EXTI_SWIER_SWIER17_Pos (17U) |
| 3653 | #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ |
3600 | #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ |
| 3654 | #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ |
3601 | #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ |
| 3655 | #define EXTI_SWIER_SWIER18_Pos (18U) |
3602 | #define EXTI_SWIER_SWIER18_Pos (18U) |
| 3656 | #define EXTI_SWIER_SWIER18_Msk (0x1U << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ |
3603 | #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ |
| 3657 | #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ |
3604 | #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ |
| 3658 | #define EXTI_SWIER_SWIER19_Pos (19U) |
3605 | #define EXTI_SWIER_SWIER19_Pos (19U) |
| 3659 | #define EXTI_SWIER_SWIER19_Msk (0x1U << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ |
3606 | #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ |
| 3660 | #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ |
3607 | #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ |
| 3661 | 3608 | ||
| 3662 | /* References Defines */ |
3609 | /* References Defines */ |
| 3663 | #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 |
3610 | #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 |
| 3664 | #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 |
3611 | #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 |
| Line 3681... | Line 3628... | ||
| 3681 | #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18 |
3628 | #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18 |
| 3682 | #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19 |
3629 | #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19 |
| 3683 | 3630 | ||
| 3684 | /******************* Bit definition for EXTI_PR register ********************/ |
3631 | /******************* Bit definition for EXTI_PR register ********************/ |
| 3685 | #define EXTI_PR_PR0_Pos (0U) |
3632 | #define EXTI_PR_PR0_Pos (0U) |
| 3686 | #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ |
3633 | #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ |
| 3687 | #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ |
3634 | #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ |
| 3688 | #define EXTI_PR_PR1_Pos (1U) |
3635 | #define EXTI_PR_PR1_Pos (1U) |
| 3689 | #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ |
3636 | #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ |
| 3690 | #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ |
3637 | #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ |
| 3691 | #define EXTI_PR_PR2_Pos (2U) |
3638 | #define EXTI_PR_PR2_Pos (2U) |
| 3692 | #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ |
3639 | #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ |
| 3693 | #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ |
3640 | #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ |
| 3694 | #define EXTI_PR_PR3_Pos (3U) |
3641 | #define EXTI_PR_PR3_Pos (3U) |
| 3695 | #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ |
3642 | #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ |
| 3696 | #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ |
3643 | #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ |
| 3697 | #define EXTI_PR_PR4_Pos (4U) |
3644 | #define EXTI_PR_PR4_Pos (4U) |
| 3698 | #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ |
3645 | #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ |
| 3699 | #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ |
3646 | #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ |
| 3700 | #define EXTI_PR_PR5_Pos (5U) |
3647 | #define EXTI_PR_PR5_Pos (5U) |
| 3701 | #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ |
3648 | #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ |
| 3702 | #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ |
3649 | #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ |
| 3703 | #define EXTI_PR_PR6_Pos (6U) |
3650 | #define EXTI_PR_PR6_Pos (6U) |
| 3704 | #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ |
3651 | #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ |
| 3705 | #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ |
3652 | #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ |
| 3706 | #define EXTI_PR_PR7_Pos (7U) |
3653 | #define EXTI_PR_PR7_Pos (7U) |
| 3707 | #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ |
3654 | #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ |
| 3708 | #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ |
3655 | #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ |
| 3709 | #define EXTI_PR_PR8_Pos (8U) |
3656 | #define EXTI_PR_PR8_Pos (8U) |
| 3710 | #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ |
3657 | #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ |
| 3711 | #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ |
3658 | #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ |
| 3712 | #define EXTI_PR_PR9_Pos (9U) |
3659 | #define EXTI_PR_PR9_Pos (9U) |
| 3713 | #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ |
3660 | #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ |
| 3714 | #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ |
3661 | #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ |
| 3715 | #define EXTI_PR_PR10_Pos (10U) |
3662 | #define EXTI_PR_PR10_Pos (10U) |
| 3716 | #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ |
3663 | #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ |
| 3717 | #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ |
3664 | #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ |
| 3718 | #define EXTI_PR_PR11_Pos (11U) |
3665 | #define EXTI_PR_PR11_Pos (11U) |
| 3719 | #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ |
3666 | #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ |
| 3720 | #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ |
3667 | #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ |
| 3721 | #define EXTI_PR_PR12_Pos (12U) |
3668 | #define EXTI_PR_PR12_Pos (12U) |
| 3722 | #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ |
3669 | #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ |
| 3723 | #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ |
3670 | #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ |
| 3724 | #define EXTI_PR_PR13_Pos (13U) |
3671 | #define EXTI_PR_PR13_Pos (13U) |
| 3725 | #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ |
3672 | #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ |
| 3726 | #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ |
3673 | #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ |
| 3727 | #define EXTI_PR_PR14_Pos (14U) |
3674 | #define EXTI_PR_PR14_Pos (14U) |
| 3728 | #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ |
3675 | #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ |
| 3729 | #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ |
3676 | #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ |
| 3730 | #define EXTI_PR_PR15_Pos (15U) |
3677 | #define EXTI_PR_PR15_Pos (15U) |
| 3731 | #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ |
3678 | #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ |
| 3732 | #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ |
3679 | #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ |
| 3733 | #define EXTI_PR_PR16_Pos (16U) |
3680 | #define EXTI_PR_PR16_Pos (16U) |
| 3734 | #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ |
3681 | #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ |
| 3735 | #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ |
3682 | #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ |
| 3736 | #define EXTI_PR_PR17_Pos (17U) |
3683 | #define EXTI_PR_PR17_Pos (17U) |
| 3737 | #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ |
3684 | #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ |
| 3738 | #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ |
3685 | #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ |
| 3739 | #define EXTI_PR_PR18_Pos (18U) |
3686 | #define EXTI_PR_PR18_Pos (18U) |
| 3740 | #define EXTI_PR_PR18_Msk (0x1U << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ |
3687 | #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ |
| 3741 | #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ |
3688 | #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ |
| 3742 | #define EXTI_PR_PR19_Pos (19U) |
3689 | #define EXTI_PR_PR19_Pos (19U) |
| 3743 | #define EXTI_PR_PR19_Msk (0x1U << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ |
3690 | #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ |
| 3744 | #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */ |
3691 | #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */ |
| 3745 | 3692 | ||
| 3746 | /* References Defines */ |
3693 | /* References Defines */ |
| 3747 | #define EXTI_PR_PIF0 EXTI_PR_PR0 |
3694 | #define EXTI_PR_PIF0 EXTI_PR_PR0 |
| 3748 | #define EXTI_PR_PIF1 EXTI_PR_PR1 |
3695 | #define EXTI_PR_PIF1 EXTI_PR_PR1 |
| Line 3771... | Line 3718... | ||
| 3771 | /* */ |
3718 | /* */ |
| 3772 | /******************************************************************************/ |
3719 | /******************************************************************************/ |
| 3773 | 3720 | ||
| 3774 | /******************* Bit definition for DMA_ISR register ********************/ |
3721 | /******************* Bit definition for DMA_ISR register ********************/ |
| 3775 | #define DMA_ISR_GIF1_Pos (0U) |
3722 | #define DMA_ISR_GIF1_Pos (0U) |
| 3776 | #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ |
3723 | #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ |
| 3777 | #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ |
3724 | #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ |
| 3778 | #define DMA_ISR_TCIF1_Pos (1U) |
3725 | #define DMA_ISR_TCIF1_Pos (1U) |
| 3779 | #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ |
3726 | #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ |
| 3780 | #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ |
3727 | #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ |
| 3781 | #define DMA_ISR_HTIF1_Pos (2U) |
3728 | #define DMA_ISR_HTIF1_Pos (2U) |
| 3782 | #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ |
3729 | #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ |
| 3783 | #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ |
3730 | #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ |
| 3784 | #define DMA_ISR_TEIF1_Pos (3U) |
3731 | #define DMA_ISR_TEIF1_Pos (3U) |
| 3785 | #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ |
3732 | #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ |
| 3786 | #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ |
3733 | #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ |
| 3787 | #define DMA_ISR_GIF2_Pos (4U) |
3734 | #define DMA_ISR_GIF2_Pos (4U) |
| 3788 | #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ |
3735 | #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ |
| 3789 | #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ |
3736 | #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ |
| 3790 | #define DMA_ISR_TCIF2_Pos (5U) |
3737 | #define DMA_ISR_TCIF2_Pos (5U) |
| 3791 | #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ |
3738 | #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ |
| 3792 | #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ |
3739 | #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ |
| 3793 | #define DMA_ISR_HTIF2_Pos (6U) |
3740 | #define DMA_ISR_HTIF2_Pos (6U) |
| 3794 | #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ |
3741 | #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ |
| 3795 | #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ |
3742 | #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ |
| 3796 | #define DMA_ISR_TEIF2_Pos (7U) |
3743 | #define DMA_ISR_TEIF2_Pos (7U) |
| 3797 | #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ |
3744 | #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ |
| 3798 | #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ |
3745 | #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ |
| 3799 | #define DMA_ISR_GIF3_Pos (8U) |
3746 | #define DMA_ISR_GIF3_Pos (8U) |
| 3800 | #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ |
3747 | #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ |
| 3801 | #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ |
3748 | #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ |
| 3802 | #define DMA_ISR_TCIF3_Pos (9U) |
3749 | #define DMA_ISR_TCIF3_Pos (9U) |
| 3803 | #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ |
3750 | #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ |
| 3804 | #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ |
3751 | #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ |
| 3805 | #define DMA_ISR_HTIF3_Pos (10U) |
3752 | #define DMA_ISR_HTIF3_Pos (10U) |
| 3806 | #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ |
3753 | #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ |
| 3807 | #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ |
3754 | #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ |
| 3808 | #define DMA_ISR_TEIF3_Pos (11U) |
3755 | #define DMA_ISR_TEIF3_Pos (11U) |
| 3809 | #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ |
3756 | #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ |
| 3810 | #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ |
3757 | #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ |
| 3811 | #define DMA_ISR_GIF4_Pos (12U) |
3758 | #define DMA_ISR_GIF4_Pos (12U) |
| 3812 | #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ |
3759 | #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ |
| 3813 | #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ |
3760 | #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ |
| 3814 | #define DMA_ISR_TCIF4_Pos (13U) |
3761 | #define DMA_ISR_TCIF4_Pos (13U) |
| 3815 | #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ |
3762 | #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ |
| 3816 | #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ |
3763 | #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ |
| 3817 | #define DMA_ISR_HTIF4_Pos (14U) |
3764 | #define DMA_ISR_HTIF4_Pos (14U) |
| 3818 | #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ |
3765 | #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ |
| 3819 | #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ |
3766 | #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ |
| 3820 | #define DMA_ISR_TEIF4_Pos (15U) |
3767 | #define DMA_ISR_TEIF4_Pos (15U) |
| 3821 | #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ |
3768 | #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ |
| 3822 | #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ |
3769 | #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ |
| 3823 | #define DMA_ISR_GIF5_Pos (16U) |
3770 | #define DMA_ISR_GIF5_Pos (16U) |
| 3824 | #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ |
3771 | #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ |
| 3825 | #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ |
3772 | #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ |
| 3826 | #define DMA_ISR_TCIF5_Pos (17U) |
3773 | #define DMA_ISR_TCIF5_Pos (17U) |
| 3827 | #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ |
3774 | #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ |
| 3828 | #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ |
3775 | #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ |
| 3829 | #define DMA_ISR_HTIF5_Pos (18U) |
3776 | #define DMA_ISR_HTIF5_Pos (18U) |
| 3830 | #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ |
3777 | #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ |
| 3831 | #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ |
3778 | #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ |
| 3832 | #define DMA_ISR_TEIF5_Pos (19U) |
3779 | #define DMA_ISR_TEIF5_Pos (19U) |
| 3833 | #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ |
3780 | #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ |
| 3834 | #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ |
3781 | #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ |
| 3835 | #define DMA_ISR_GIF6_Pos (20U) |
3782 | #define DMA_ISR_GIF6_Pos (20U) |
| 3836 | #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ |
3783 | #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ |
| 3837 | #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ |
3784 | #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ |
| 3838 | #define DMA_ISR_TCIF6_Pos (21U) |
3785 | #define DMA_ISR_TCIF6_Pos (21U) |
| 3839 | #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ |
3786 | #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ |
| 3840 | #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ |
3787 | #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ |
| 3841 | #define DMA_ISR_HTIF6_Pos (22U) |
3788 | #define DMA_ISR_HTIF6_Pos (22U) |
| 3842 | #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ |
3789 | #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ |
| 3843 | #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ |
3790 | #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ |
| 3844 | #define DMA_ISR_TEIF6_Pos (23U) |
3791 | #define DMA_ISR_TEIF6_Pos (23U) |
| 3845 | #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ |
3792 | #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ |
| 3846 | #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ |
3793 | #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ |
| 3847 | #define DMA_ISR_GIF7_Pos (24U) |
3794 | #define DMA_ISR_GIF7_Pos (24U) |
| 3848 | #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ |
3795 | #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ |
| 3849 | #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ |
3796 | #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ |
| 3850 | #define DMA_ISR_TCIF7_Pos (25U) |
3797 | #define DMA_ISR_TCIF7_Pos (25U) |
| 3851 | #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ |
3798 | #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ |
| 3852 | #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ |
3799 | #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ |
| 3853 | #define DMA_ISR_HTIF7_Pos (26U) |
3800 | #define DMA_ISR_HTIF7_Pos (26U) |
| 3854 | #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ |
3801 | #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ |
| 3855 | #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ |
3802 | #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ |
| 3856 | #define DMA_ISR_TEIF7_Pos (27U) |
3803 | #define DMA_ISR_TEIF7_Pos (27U) |
| 3857 | #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ |
3804 | #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ |
| 3858 | #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ |
3805 | #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ |
| 3859 | 3806 | ||
| 3860 | /******************* Bit definition for DMA_IFCR register *******************/ |
3807 | /******************* Bit definition for DMA_IFCR register *******************/ |
| 3861 | #define DMA_IFCR_CGIF1_Pos (0U) |
3808 | #define DMA_IFCR_CGIF1_Pos (0U) |
| 3862 | #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ |
3809 | #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ |
| 3863 | #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ |
3810 | #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ |
| 3864 | #define DMA_IFCR_CTCIF1_Pos (1U) |
3811 | #define DMA_IFCR_CTCIF1_Pos (1U) |
| 3865 | #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ |
3812 | #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ |
| 3866 | #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ |
3813 | #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ |
| 3867 | #define DMA_IFCR_CHTIF1_Pos (2U) |
3814 | #define DMA_IFCR_CHTIF1_Pos (2U) |
| 3868 | #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ |
3815 | #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ |
| 3869 | #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ |
3816 | #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ |
| 3870 | #define DMA_IFCR_CTEIF1_Pos (3U) |
3817 | #define DMA_IFCR_CTEIF1_Pos (3U) |
| 3871 | #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ |
3818 | #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ |
| 3872 | #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ |
3819 | #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ |
| 3873 | #define DMA_IFCR_CGIF2_Pos (4U) |
3820 | #define DMA_IFCR_CGIF2_Pos (4U) |
| 3874 | #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ |
3821 | #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ |
| 3875 | #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ |
3822 | #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ |
| 3876 | #define DMA_IFCR_CTCIF2_Pos (5U) |
3823 | #define DMA_IFCR_CTCIF2_Pos (5U) |
| 3877 | #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ |
3824 | #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ |
| 3878 | #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ |
3825 | #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ |
| 3879 | #define DMA_IFCR_CHTIF2_Pos (6U) |
3826 | #define DMA_IFCR_CHTIF2_Pos (6U) |
| 3880 | #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ |
3827 | #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ |
| 3881 | #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ |
3828 | #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ |
| 3882 | #define DMA_IFCR_CTEIF2_Pos (7U) |
3829 | #define DMA_IFCR_CTEIF2_Pos (7U) |
| 3883 | #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ |
3830 | #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ |
| 3884 | #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ |
3831 | #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ |
| 3885 | #define DMA_IFCR_CGIF3_Pos (8U) |
3832 | #define DMA_IFCR_CGIF3_Pos (8U) |
| 3886 | #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ |
3833 | #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ |
| 3887 | #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ |
3834 | #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ |
| 3888 | #define DMA_IFCR_CTCIF3_Pos (9U) |
3835 | #define DMA_IFCR_CTCIF3_Pos (9U) |
| 3889 | #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ |
3836 | #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ |
| 3890 | #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ |
3837 | #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ |
| 3891 | #define DMA_IFCR_CHTIF3_Pos (10U) |
3838 | #define DMA_IFCR_CHTIF3_Pos (10U) |
| 3892 | #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ |
3839 | #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ |
| 3893 | #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ |
3840 | #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ |
| 3894 | #define DMA_IFCR_CTEIF3_Pos (11U) |
3841 | #define DMA_IFCR_CTEIF3_Pos (11U) |
| 3895 | #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ |
3842 | #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ |
| 3896 | #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ |
3843 | #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ |
| 3897 | #define DMA_IFCR_CGIF4_Pos (12U) |
3844 | #define DMA_IFCR_CGIF4_Pos (12U) |
| 3898 | #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ |
3845 | #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ |
| 3899 | #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ |
3846 | #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ |
| 3900 | #define DMA_IFCR_CTCIF4_Pos (13U) |
3847 | #define DMA_IFCR_CTCIF4_Pos (13U) |
| 3901 | #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ |
3848 | #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ |
| 3902 | #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ |
3849 | #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ |
| 3903 | #define DMA_IFCR_CHTIF4_Pos (14U) |
3850 | #define DMA_IFCR_CHTIF4_Pos (14U) |
| 3904 | #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ |
3851 | #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ |
| 3905 | #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ |
3852 | #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ |
| 3906 | #define DMA_IFCR_CTEIF4_Pos (15U) |
3853 | #define DMA_IFCR_CTEIF4_Pos (15U) |
| 3907 | #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ |
3854 | #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ |
| 3908 | #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ |
3855 | #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ |
| 3909 | #define DMA_IFCR_CGIF5_Pos (16U) |
3856 | #define DMA_IFCR_CGIF5_Pos (16U) |
| 3910 | #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ |
3857 | #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ |
| 3911 | #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ |
3858 | #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ |
| 3912 | #define DMA_IFCR_CTCIF5_Pos (17U) |
3859 | #define DMA_IFCR_CTCIF5_Pos (17U) |
| 3913 | #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ |
3860 | #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ |
| 3914 | #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ |
3861 | #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ |
| 3915 | #define DMA_IFCR_CHTIF5_Pos (18U) |
3862 | #define DMA_IFCR_CHTIF5_Pos (18U) |
| 3916 | #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ |
3863 | #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ |
| 3917 | #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ |
3864 | #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ |
| 3918 | #define DMA_IFCR_CTEIF5_Pos (19U) |
3865 | #define DMA_IFCR_CTEIF5_Pos (19U) |
| 3919 | #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ |
3866 | #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ |
| 3920 | #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ |
3867 | #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ |
| 3921 | #define DMA_IFCR_CGIF6_Pos (20U) |
3868 | #define DMA_IFCR_CGIF6_Pos (20U) |
| 3922 | #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ |
3869 | #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ |
| 3923 | #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ |
3870 | #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ |
| 3924 | #define DMA_IFCR_CTCIF6_Pos (21U) |
3871 | #define DMA_IFCR_CTCIF6_Pos (21U) |
| 3925 | #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ |
3872 | #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ |
| 3926 | #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ |
3873 | #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ |
| 3927 | #define DMA_IFCR_CHTIF6_Pos (22U) |
3874 | #define DMA_IFCR_CHTIF6_Pos (22U) |
| 3928 | #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ |
3875 | #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ |
| 3929 | #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ |
3876 | #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ |
| 3930 | #define DMA_IFCR_CTEIF6_Pos (23U) |
3877 | #define DMA_IFCR_CTEIF6_Pos (23U) |
| 3931 | #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ |
3878 | #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ |
| 3932 | #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ |
3879 | #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ |
| 3933 | #define DMA_IFCR_CGIF7_Pos (24U) |
3880 | #define DMA_IFCR_CGIF7_Pos (24U) |
| 3934 | #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ |
3881 | #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ |
| 3935 | #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ |
3882 | #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ |
| 3936 | #define DMA_IFCR_CTCIF7_Pos (25U) |
3883 | #define DMA_IFCR_CTCIF7_Pos (25U) |
| 3937 | #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ |
3884 | #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ |
| 3938 | #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ |
3885 | #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ |
| 3939 | #define DMA_IFCR_CHTIF7_Pos (26U) |
3886 | #define DMA_IFCR_CHTIF7_Pos (26U) |
| 3940 | #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ |
3887 | #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ |
| 3941 | #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ |
3888 | #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ |
| 3942 | #define DMA_IFCR_CTEIF7_Pos (27U) |
3889 | #define DMA_IFCR_CTEIF7_Pos (27U) |
| 3943 | #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ |
3890 | #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ |
| 3944 | #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ |
3891 | #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ |
| 3945 | 3892 | ||
| 3946 | /******************* Bit definition for DMA_CCR register *******************/ |
3893 | /******************* Bit definition for DMA_CCR register *******************/ |
| 3947 | #define DMA_CCR_EN_Pos (0U) |
3894 | #define DMA_CCR_EN_Pos (0U) |
| 3948 | #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */ |
3895 | #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ |
| 3949 | #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ |
3896 | #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ |
| 3950 | #define DMA_CCR_TCIE_Pos (1U) |
3897 | #define DMA_CCR_TCIE_Pos (1U) |
| 3951 | #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ |
3898 | #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ |
| 3952 | #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ |
3899 | #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ |
| 3953 | #define DMA_CCR_HTIE_Pos (2U) |
3900 | #define DMA_CCR_HTIE_Pos (2U) |
| 3954 | #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ |
3901 | #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ |
| 3955 | #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ |
3902 | #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ |
| 3956 | #define DMA_CCR_TEIE_Pos (3U) |
3903 | #define DMA_CCR_TEIE_Pos (3U) |
| 3957 | #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ |
3904 | #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ |
| 3958 | #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ |
3905 | #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ |
| 3959 | #define DMA_CCR_DIR_Pos (4U) |
3906 | #define DMA_CCR_DIR_Pos (4U) |
| 3960 | #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ |
3907 | #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ |
| 3961 | #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ |
3908 | #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ |
| 3962 | #define DMA_CCR_CIRC_Pos (5U) |
3909 | #define DMA_CCR_CIRC_Pos (5U) |
| 3963 | #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ |
3910 | #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ |
| 3964 | #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ |
3911 | #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ |
| 3965 | #define DMA_CCR_PINC_Pos (6U) |
3912 | #define DMA_CCR_PINC_Pos (6U) |
| 3966 | #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ |
3913 | #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ |
| 3967 | #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ |
3914 | #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ |
| 3968 | #define DMA_CCR_MINC_Pos (7U) |
3915 | #define DMA_CCR_MINC_Pos (7U) |
| 3969 | #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ |
3916 | #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ |
| 3970 | #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ |
3917 | #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ |
| 3971 | 3918 | ||
| 3972 | #define DMA_CCR_PSIZE_Pos (8U) |
3919 | #define DMA_CCR_PSIZE_Pos (8U) |
| 3973 | #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ |
3920 | #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ |
| 3974 | #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ |
3921 | #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ |
| 3975 | #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ |
3922 | #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ |
| 3976 | #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ |
3923 | #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ |
| 3977 | 3924 | ||
| 3978 | #define DMA_CCR_MSIZE_Pos (10U) |
3925 | #define DMA_CCR_MSIZE_Pos (10U) |
| 3979 | #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ |
3926 | #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ |
| 3980 | #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ |
3927 | #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ |
| 3981 | #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ |
3928 | #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ |
| 3982 | #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ |
3929 | #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ |
| 3983 | 3930 | ||
| 3984 | #define DMA_CCR_PL_Pos (12U) |
3931 | #define DMA_CCR_PL_Pos (12U) |
| 3985 | #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */ |
3932 | #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ |
| 3986 | #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */ |
3933 | #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */ |
| 3987 | #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */ |
3934 | #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ |
| 3988 | #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */ |
3935 | #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ |
| 3989 | 3936 | ||
| 3990 | #define DMA_CCR_MEM2MEM_Pos (14U) |
3937 | #define DMA_CCR_MEM2MEM_Pos (14U) |
| 3991 | #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ |
3938 | #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ |
| 3992 | #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ |
3939 | #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ |
| 3993 | 3940 | ||
| 3994 | /****************** Bit definition for DMA_CNDTR register ******************/ |
3941 | /****************** Bit definition for DMA_CNDTR register ******************/ |
| 3995 | #define DMA_CNDTR_NDT_Pos (0U) |
3942 | #define DMA_CNDTR_NDT_Pos (0U) |
| 3996 | #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ |
3943 | #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ |
| 3997 | #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ |
3944 | #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ |
| 3998 | 3945 | ||
| 3999 | /****************** Bit definition for DMA_CPAR register *******************/ |
3946 | /****************** Bit definition for DMA_CPAR register *******************/ |
| 4000 | #define DMA_CPAR_PA_Pos (0U) |
3947 | #define DMA_CPAR_PA_Pos (0U) |
| 4001 | #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ |
3948 | #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ |
| 4002 | #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ |
3949 | #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ |
| 4003 | 3950 | ||
| 4004 | /****************** Bit definition for DMA_CMAR register *******************/ |
3951 | /****************** Bit definition for DMA_CMAR register *******************/ |
| 4005 | #define DMA_CMAR_MA_Pos (0U) |
3952 | #define DMA_CMAR_MA_Pos (0U) |
| 4006 | #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ |
3953 | #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ |
| 4007 | #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ |
3954 | #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ |
| 4008 | 3955 | ||
| 4009 | /******************************************************************************/ |
3956 | /******************************************************************************/ |
| 4010 | /* */ |
3957 | /* */ |
| 4011 | /* Analog to Digital Converter (ADC) */ |
3958 | /* Analog to Digital Converter (ADC) */ |
| Line 4017... | Line 3964... | ||
| 4017 | */ |
3964 | */ |
| 4018 | #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */ |
3965 | #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */ |
| 4019 | 3966 | ||
| 4020 | /******************** Bit definition for ADC_SR register ********************/ |
3967 | /******************** Bit definition for ADC_SR register ********************/ |
| 4021 | #define ADC_SR_AWD_Pos (0U) |
3968 | #define ADC_SR_AWD_Pos (0U) |
| 4022 | #define ADC_SR_AWD_Msk (0x1U << ADC_SR_AWD_Pos) /*!< 0x00000001 */ |
3969 | #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */ |
| 4023 | #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */ |
3970 | #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */ |
| 4024 | #define ADC_SR_EOS_Pos (1U) |
3971 | #define ADC_SR_EOS_Pos (1U) |
| 4025 | #define ADC_SR_EOS_Msk (0x1U << ADC_SR_EOS_Pos) /*!< 0x00000002 */ |
3972 | #define ADC_SR_EOS_Msk (0x1UL << ADC_SR_EOS_Pos) /*!< 0x00000002 */ |
| 4026 | #define ADC_SR_EOS ADC_SR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ |
3973 | #define ADC_SR_EOS ADC_SR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ |
| 4027 | #define ADC_SR_JEOS_Pos (2U) |
3974 | #define ADC_SR_JEOS_Pos (2U) |
| 4028 | #define ADC_SR_JEOS_Msk (0x1U << ADC_SR_JEOS_Pos) /*!< 0x00000004 */ |
3975 | #define ADC_SR_JEOS_Msk (0x1UL << ADC_SR_JEOS_Pos) /*!< 0x00000004 */ |
| 4029 | #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ |
3976 | #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ |
| 4030 | #define ADC_SR_JSTRT_Pos (3U) |
3977 | #define ADC_SR_JSTRT_Pos (3U) |
| 4031 | #define ADC_SR_JSTRT_Msk (0x1U << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ |
3978 | #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ |
| 4032 | #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */ |
3979 | #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */ |
| 4033 | #define ADC_SR_STRT_Pos (4U) |
3980 | #define ADC_SR_STRT_Pos (4U) |
| 4034 | #define ADC_SR_STRT_Msk (0x1U << ADC_SR_STRT_Pos) /*!< 0x00000010 */ |
3981 | #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */ |
| 4035 | #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */ |
3982 | #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */ |
| 4036 | 3983 | ||
| 4037 | /* Legacy defines */ |
3984 | /* Legacy defines */ |
| 4038 | #define ADC_SR_EOC (ADC_SR_EOS) |
3985 | #define ADC_SR_EOC (ADC_SR_EOS) |
| 4039 | #define ADC_SR_JEOC (ADC_SR_JEOS) |
3986 | #define ADC_SR_JEOC (ADC_SR_JEOS) |
| 4040 | 3987 | ||
| 4041 | /******************* Bit definition for ADC_CR1 register ********************/ |
3988 | /******************* Bit definition for ADC_CR1 register ********************/ |
| 4042 | #define ADC_CR1_AWDCH_Pos (0U) |
3989 | #define ADC_CR1_AWDCH_Pos (0U) |
| 4043 | #define ADC_CR1_AWDCH_Msk (0x1FU << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ |
3990 | #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ |
| 4044 | #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ |
3991 | #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ |
| 4045 | #define ADC_CR1_AWDCH_0 (0x01U << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ |
3992 | #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ |
| 4046 | #define ADC_CR1_AWDCH_1 (0x02U << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ |
3993 | #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ |
| 4047 | #define ADC_CR1_AWDCH_2 (0x04U << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ |
3994 | #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ |
| 4048 | #define ADC_CR1_AWDCH_3 (0x08U << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ |
3995 | #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ |
| 4049 | #define ADC_CR1_AWDCH_4 (0x10U << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ |
3996 | #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ |
| 4050 | 3997 | ||
| 4051 | #define ADC_CR1_EOSIE_Pos (5U) |
3998 | #define ADC_CR1_EOSIE_Pos (5U) |
| 4052 | #define ADC_CR1_EOSIE_Msk (0x1U << ADC_CR1_EOSIE_Pos) /*!< 0x00000020 */ |
3999 | #define ADC_CR1_EOSIE_Msk (0x1UL << ADC_CR1_EOSIE_Pos) /*!< 0x00000020 */ |
| 4053 | #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ |
4000 | #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ |
| 4054 | #define ADC_CR1_AWDIE_Pos (6U) |
4001 | #define ADC_CR1_AWDIE_Pos (6U) |
| 4055 | #define ADC_CR1_AWDIE_Msk (0x1U << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ |
4002 | #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ |
| 4056 | #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */ |
4003 | #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */ |
| 4057 | #define ADC_CR1_JEOSIE_Pos (7U) |
4004 | #define ADC_CR1_JEOSIE_Pos (7U) |
| 4058 | #define ADC_CR1_JEOSIE_Msk (0x1U << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */ |
4005 | #define ADC_CR1_JEOSIE_Msk (0x1UL << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */ |
| 4059 | #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ |
4006 | #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ |
| 4060 | #define ADC_CR1_SCAN_Pos (8U) |
4007 | #define ADC_CR1_SCAN_Pos (8U) |
| 4061 | #define ADC_CR1_SCAN_Msk (0x1U << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ |
4008 | #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ |
| 4062 | #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */ |
4009 | #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */ |
| 4063 | #define ADC_CR1_AWDSGL_Pos (9U) |
4010 | #define ADC_CR1_AWDSGL_Pos (9U) |
| 4064 | #define ADC_CR1_AWDSGL_Msk (0x1U << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ |
4011 | #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ |
| 4065 | #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ |
4012 | #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ |
| 4066 | #define ADC_CR1_JAUTO_Pos (10U) |
4013 | #define ADC_CR1_JAUTO_Pos (10U) |
| 4067 | #define ADC_CR1_JAUTO_Msk (0x1U << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ |
4014 | #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ |
| 4068 | #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ |
4015 | #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ |
| 4069 | #define ADC_CR1_DISCEN_Pos (11U) |
4016 | #define ADC_CR1_DISCEN_Pos (11U) |
| 4070 | #define ADC_CR1_DISCEN_Msk (0x1U << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ |
4017 | #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ |
| 4071 | #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ |
4018 | #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ |
| 4072 | #define ADC_CR1_JDISCEN_Pos (12U) |
4019 | #define ADC_CR1_JDISCEN_Pos (12U) |
| 4073 | #define ADC_CR1_JDISCEN_Msk (0x1U << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ |
4020 | #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ |
| 4074 | #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */ |
4021 | #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */ |
| 4075 | 4022 | ||
| 4076 | #define ADC_CR1_DISCNUM_Pos (13U) |
4023 | #define ADC_CR1_DISCNUM_Pos (13U) |
| 4077 | #define ADC_CR1_DISCNUM_Msk (0x7U << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ |
4024 | #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ |
| 4078 | #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */ |
4025 | #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */ |
| 4079 | #define ADC_CR1_DISCNUM_0 (0x1U << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ |
4026 | #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ |
| 4080 | #define ADC_CR1_DISCNUM_1 (0x2U << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ |
4027 | #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ |
| 4081 | #define ADC_CR1_DISCNUM_2 (0x4U << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ |
4028 | #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ |
| 4082 | 4029 | ||
| 4083 | #define ADC_CR1_DUALMOD_Pos (16U) |
4030 | #define ADC_CR1_DUALMOD_Pos (16U) |
| 4084 | #define ADC_CR1_DUALMOD_Msk (0xFU << ADC_CR1_DUALMOD_Pos) /*!< 0x000F0000 */ |
4031 | #define ADC_CR1_DUALMOD_Msk (0xFUL << ADC_CR1_DUALMOD_Pos) /*!< 0x000F0000 */ |
| 4085 | #define ADC_CR1_DUALMOD ADC_CR1_DUALMOD_Msk /*!< ADC multimode mode selection */ |
4032 | #define ADC_CR1_DUALMOD ADC_CR1_DUALMOD_Msk /*!< ADC multimode mode selection */ |
| 4086 | #define ADC_CR1_DUALMOD_0 (0x1U << ADC_CR1_DUALMOD_Pos) /*!< 0x00010000 */ |
4033 | #define ADC_CR1_DUALMOD_0 (0x1UL << ADC_CR1_DUALMOD_Pos) /*!< 0x00010000 */ |
| 4087 | #define ADC_CR1_DUALMOD_1 (0x2U << ADC_CR1_DUALMOD_Pos) /*!< 0x00020000 */ |
4034 | #define ADC_CR1_DUALMOD_1 (0x2UL << ADC_CR1_DUALMOD_Pos) /*!< 0x00020000 */ |
| 4088 | #define ADC_CR1_DUALMOD_2 (0x4U << ADC_CR1_DUALMOD_Pos) /*!< 0x00040000 */ |
4035 | #define ADC_CR1_DUALMOD_2 (0x4UL << ADC_CR1_DUALMOD_Pos) /*!< 0x00040000 */ |
| 4089 | #define ADC_CR1_DUALMOD_3 (0x8U << ADC_CR1_DUALMOD_Pos) /*!< 0x00080000 */ |
4036 | #define ADC_CR1_DUALMOD_3 (0x8UL << ADC_CR1_DUALMOD_Pos) /*!< 0x00080000 */ |
| 4090 | 4037 | ||
| 4091 | #define ADC_CR1_JAWDEN_Pos (22U) |
4038 | #define ADC_CR1_JAWDEN_Pos (22U) |
| 4092 | #define ADC_CR1_JAWDEN_Msk (0x1U << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ |
4039 | #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ |
| 4093 | #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ |
4040 | #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ |
| 4094 | #define ADC_CR1_AWDEN_Pos (23U) |
4041 | #define ADC_CR1_AWDEN_Pos (23U) |
| 4095 | #define ADC_CR1_AWDEN_Msk (0x1U << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ |
4042 | #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ |
| 4096 | #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ |
4043 | #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ |
| 4097 | 4044 | ||
| 4098 | /* Legacy defines */ |
4045 | /* Legacy defines */ |
| 4099 | #define ADC_CR1_EOCIE (ADC_CR1_EOSIE) |
4046 | #define ADC_CR1_EOCIE (ADC_CR1_EOSIE) |
| 4100 | #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE) |
4047 | #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE) |
| 4101 | 4048 | ||
| 4102 | /******************* Bit definition for ADC_CR2 register ********************/ |
4049 | /******************* Bit definition for ADC_CR2 register ********************/ |
| 4103 | #define ADC_CR2_ADON_Pos (0U) |
4050 | #define ADC_CR2_ADON_Pos (0U) |
| 4104 | #define ADC_CR2_ADON_Msk (0x1U << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ |
4051 | #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ |
| 4105 | #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */ |
4052 | #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */ |
| 4106 | #define ADC_CR2_CONT_Pos (1U) |
4053 | #define ADC_CR2_CONT_Pos (1U) |
| 4107 | #define ADC_CR2_CONT_Msk (0x1U << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ |
4054 | #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ |
| 4108 | #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */ |
4055 | #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */ |
| 4109 | #define ADC_CR2_CAL_Pos (2U) |
4056 | #define ADC_CR2_CAL_Pos (2U) |
| 4110 | #define ADC_CR2_CAL_Msk (0x1U << ADC_CR2_CAL_Pos) /*!< 0x00000004 */ |
4057 | #define ADC_CR2_CAL_Msk (0x1UL << ADC_CR2_CAL_Pos) /*!< 0x00000004 */ |
| 4111 | #define ADC_CR2_CAL ADC_CR2_CAL_Msk /*!< ADC calibration start */ |
4058 | #define ADC_CR2_CAL ADC_CR2_CAL_Msk /*!< ADC calibration start */ |
| 4112 | #define ADC_CR2_RSTCAL_Pos (3U) |
4059 | #define ADC_CR2_RSTCAL_Pos (3U) |
| 4113 | #define ADC_CR2_RSTCAL_Msk (0x1U << ADC_CR2_RSTCAL_Pos) /*!< 0x00000008 */ |
4060 | #define ADC_CR2_RSTCAL_Msk (0x1UL << ADC_CR2_RSTCAL_Pos) /*!< 0x00000008 */ |
| 4114 | #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk /*!< ADC calibration reset */ |
4061 | #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk /*!< ADC calibration reset */ |
| 4115 | #define ADC_CR2_DMA_Pos (8U) |
4062 | #define ADC_CR2_DMA_Pos (8U) |
| 4116 | #define ADC_CR2_DMA_Msk (0x1U << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ |
4063 | #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ |
| 4117 | #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */ |
4064 | #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */ |
| 4118 | #define ADC_CR2_ALIGN_Pos (11U) |
4065 | #define ADC_CR2_ALIGN_Pos (11U) |
| 4119 | #define ADC_CR2_ALIGN_Msk (0x1U << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ |
4066 | #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ |
| 4120 | #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignement */ |
4067 | #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignement */ |
| 4121 | 4068 | ||
| 4122 | #define ADC_CR2_JEXTSEL_Pos (12U) |
4069 | #define ADC_CR2_JEXTSEL_Pos (12U) |
| 4123 | #define ADC_CR2_JEXTSEL_Msk (0x7U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00007000 */ |
4070 | #define ADC_CR2_JEXTSEL_Msk (0x7UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00007000 */ |
| 4124 | #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */ |
4071 | #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */ |
| 4125 | #define ADC_CR2_JEXTSEL_0 (0x1U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00001000 */ |
4072 | #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00001000 */ |
| 4126 | #define ADC_CR2_JEXTSEL_1 (0x2U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00002000 */ |
4073 | #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00002000 */ |
| 4127 | #define ADC_CR2_JEXTSEL_2 (0x4U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00004000 */ |
4074 | #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00004000 */ |
| 4128 | 4075 | ||
| 4129 | #define ADC_CR2_JEXTTRIG_Pos (15U) |
4076 | #define ADC_CR2_JEXTTRIG_Pos (15U) |
| 4130 | #define ADC_CR2_JEXTTRIG_Msk (0x1U << ADC_CR2_JEXTTRIG_Pos) /*!< 0x00008000 */ |
4077 | #define ADC_CR2_JEXTTRIG_Msk (0x1UL << ADC_CR2_JEXTTRIG_Pos) /*!< 0x00008000 */ |
| 4131 | #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk /*!< ADC group injected external trigger enable */ |
4078 | #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk /*!< ADC group injected external trigger enable */ |
| 4132 | 4079 | ||
| 4133 | #define ADC_CR2_EXTSEL_Pos (17U) |
4080 | #define ADC_CR2_EXTSEL_Pos (17U) |
| 4134 | #define ADC_CR2_EXTSEL_Msk (0x7U << ADC_CR2_EXTSEL_Pos) /*!< 0x000E0000 */ |
4081 | #define ADC_CR2_EXTSEL_Msk (0x7UL << ADC_CR2_EXTSEL_Pos) /*!< 0x000E0000 */ |
| 4135 | #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */ |
4082 | #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */ |
| 4136 | #define ADC_CR2_EXTSEL_0 (0x1U << ADC_CR2_EXTSEL_Pos) /*!< 0x00020000 */ |
4083 | #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00020000 */ |
| 4137 | #define ADC_CR2_EXTSEL_1 (0x2U << ADC_CR2_EXTSEL_Pos) /*!< 0x00040000 */ |
4084 | #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00040000 */ |
| 4138 | #define ADC_CR2_EXTSEL_2 (0x4U << ADC_CR2_EXTSEL_Pos) /*!< 0x00080000 */ |
4085 | #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00080000 */ |
| 4139 | 4086 | ||
| 4140 | #define ADC_CR2_EXTTRIG_Pos (20U) |
4087 | #define ADC_CR2_EXTTRIG_Pos (20U) |
| 4141 | #define ADC_CR2_EXTTRIG_Msk (0x1U << ADC_CR2_EXTTRIG_Pos) /*!< 0x00100000 */ |
4088 | #define ADC_CR2_EXTTRIG_Msk (0x1UL << ADC_CR2_EXTTRIG_Pos) /*!< 0x00100000 */ |
| 4142 | #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk /*!< ADC group regular external trigger enable */ |
4089 | #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk /*!< ADC group regular external trigger enable */ |
| 4143 | #define ADC_CR2_JSWSTART_Pos (21U) |
4090 | #define ADC_CR2_JSWSTART_Pos (21U) |
| 4144 | #define ADC_CR2_JSWSTART_Msk (0x1U << ADC_CR2_JSWSTART_Pos) /*!< 0x00200000 */ |
4091 | #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00200000 */ |
| 4145 | #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */ |
4092 | #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */ |
| 4146 | #define ADC_CR2_SWSTART_Pos (22U) |
4093 | #define ADC_CR2_SWSTART_Pos (22U) |
| 4147 | #define ADC_CR2_SWSTART_Msk (0x1U << ADC_CR2_SWSTART_Pos) /*!< 0x00400000 */ |
4094 | #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x00400000 */ |
| 4148 | #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */ |
4095 | #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */ |
| 4149 | #define ADC_CR2_TSVREFE_Pos (23U) |
4096 | #define ADC_CR2_TSVREFE_Pos (23U) |
| 4150 | #define ADC_CR2_TSVREFE_Msk (0x1U << ADC_CR2_TSVREFE_Pos) /*!< 0x00800000 */ |
4097 | #define ADC_CR2_TSVREFE_Msk (0x1UL << ADC_CR2_TSVREFE_Pos) /*!< 0x00800000 */ |
| 4151 | #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */ |
4098 | #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */ |
| 4152 | 4099 | ||
| 4153 | /****************** Bit definition for ADC_SMPR1 register *******************/ |
4100 | /****************** Bit definition for ADC_SMPR1 register *******************/ |
| 4154 | #define ADC_SMPR1_SMP10_Pos (0U) |
4101 | #define ADC_SMPR1_SMP10_Pos (0U) |
| 4155 | #define ADC_SMPR1_SMP10_Msk (0x7U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */ |
4102 | #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */ |
| 4156 | #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!< ADC channel 10 sampling time selection */ |
4103 | #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!< ADC channel 10 sampling time selection */ |
| 4157 | #define ADC_SMPR1_SMP10_0 (0x1U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */ |
4104 | #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */ |
| 4158 | #define ADC_SMPR1_SMP10_1 (0x2U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */ |
4105 | #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */ |
| 4159 | #define ADC_SMPR1_SMP10_2 (0x4U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */ |
4106 | #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */ |
| 4160 | 4107 | ||
| 4161 | #define ADC_SMPR1_SMP11_Pos (3U) |
4108 | #define ADC_SMPR1_SMP11_Pos (3U) |
| 4162 | #define ADC_SMPR1_SMP11_Msk (0x7U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */ |
4109 | #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */ |
| 4163 | #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!< ADC channel 11 sampling time selection */ |
4110 | #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!< ADC channel 11 sampling time selection */ |
| 4164 | #define ADC_SMPR1_SMP11_0 (0x1U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */ |
4111 | #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */ |
| 4165 | #define ADC_SMPR1_SMP11_1 (0x2U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */ |
4112 | #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */ |
| 4166 | #define ADC_SMPR1_SMP11_2 (0x4U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */ |
4113 | #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */ |
| 4167 | 4114 | ||
| 4168 | #define ADC_SMPR1_SMP12_Pos (6U) |
4115 | #define ADC_SMPR1_SMP12_Pos (6U) |
| 4169 | #define ADC_SMPR1_SMP12_Msk (0x7U << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */ |
4116 | #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */ |
| 4170 | #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!< ADC channel 12 sampling time selection */ |
4117 | #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!< ADC channel 12 sampling time selection */ |
| 4171 | #define ADC_SMPR1_SMP12_0 (0x1U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */ |
4118 | #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */ |
| 4172 | #define ADC_SMPR1_SMP12_1 (0x2U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */ |
4119 | #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */ |
| 4173 | #define ADC_SMPR1_SMP12_2 (0x4U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */ |
4120 | #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */ |
| 4174 | 4121 | ||
| 4175 | #define ADC_SMPR1_SMP13_Pos (9U) |
4122 | #define ADC_SMPR1_SMP13_Pos (9U) |
| 4176 | #define ADC_SMPR1_SMP13_Msk (0x7U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */ |
4123 | #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */ |
| 4177 | #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!< ADC channel 13 sampling time selection */ |
4124 | #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!< ADC channel 13 sampling time selection */ |
| 4178 | #define ADC_SMPR1_SMP13_0 (0x1U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */ |
4125 | #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */ |
| 4179 | #define ADC_SMPR1_SMP13_1 (0x2U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */ |
4126 | #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */ |
| 4180 | #define ADC_SMPR1_SMP13_2 (0x4U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */ |
4127 | #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */ |
| 4181 | 4128 | ||
| 4182 | #define ADC_SMPR1_SMP14_Pos (12U) |
4129 | #define ADC_SMPR1_SMP14_Pos (12U) |
| 4183 | #define ADC_SMPR1_SMP14_Msk (0x7U << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */ |
4130 | #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */ |
| 4184 | #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!< ADC channel 14 sampling time selection */ |
4131 | #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!< ADC channel 14 sampling time selection */ |
| 4185 | #define ADC_SMPR1_SMP14_0 (0x1U << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */ |
4132 | #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */ |
| 4186 | #define ADC_SMPR1_SMP14_1 (0x2U << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */ |
4133 | #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */ |
| 4187 | #define ADC_SMPR1_SMP14_2 (0x4U << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */ |
4134 | #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */ |
| 4188 | 4135 | ||
| 4189 | #define ADC_SMPR1_SMP15_Pos (15U) |
4136 | #define ADC_SMPR1_SMP15_Pos (15U) |
| 4190 | #define ADC_SMPR1_SMP15_Msk (0x7U << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */ |
4137 | #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */ |
| 4191 | #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!< ADC channel 15 sampling time selection */ |
4138 | #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!< ADC channel 15 sampling time selection */ |
| 4192 | #define ADC_SMPR1_SMP15_0 (0x1U << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */ |
4139 | #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */ |
| 4193 | #define ADC_SMPR1_SMP15_1 (0x2U << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */ |
4140 | #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */ |
| 4194 | #define ADC_SMPR1_SMP15_2 (0x4U << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */ |
4141 | #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */ |
| 4195 | 4142 | ||
| 4196 | #define ADC_SMPR1_SMP16_Pos (18U) |
4143 | #define ADC_SMPR1_SMP16_Pos (18U) |
| 4197 | #define ADC_SMPR1_SMP16_Msk (0x7U << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */ |
4144 | #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */ |
| 4198 | #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!< ADC channel 16 sampling time selection */ |
4145 | #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!< ADC channel 16 sampling time selection */ |
| 4199 | #define ADC_SMPR1_SMP16_0 (0x1U << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */ |
4146 | #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */ |
| 4200 | #define ADC_SMPR1_SMP16_1 (0x2U << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */ |
4147 | #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */ |
| 4201 | #define ADC_SMPR1_SMP16_2 (0x4U << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */ |
4148 | #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */ |
| 4202 | 4149 | ||
| 4203 | #define ADC_SMPR1_SMP17_Pos (21U) |
4150 | #define ADC_SMPR1_SMP17_Pos (21U) |
| 4204 | #define ADC_SMPR1_SMP17_Msk (0x7U << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */ |
4151 | #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */ |
| 4205 | #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!< ADC channel 17 sampling time selection */ |
4152 | #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!< ADC channel 17 sampling time selection */ |
| 4206 | #define ADC_SMPR1_SMP17_0 (0x1U << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */ |
4153 | #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */ |
| 4207 | #define ADC_SMPR1_SMP17_1 (0x2U << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */ |
4154 | #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */ |
| 4208 | #define ADC_SMPR1_SMP17_2 (0x4U << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */ |
4155 | #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */ |
| 4209 | 4156 | ||
| 4210 | /****************** Bit definition for ADC_SMPR2 register *******************/ |
4157 | /****************** Bit definition for ADC_SMPR2 register *******************/ |
| 4211 | #define ADC_SMPR2_SMP0_Pos (0U) |
4158 | #define ADC_SMPR2_SMP0_Pos (0U) |
| 4212 | #define ADC_SMPR2_SMP0_Msk (0x7U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */ |
4159 | #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */ |
| 4213 | #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!< ADC channel 0 sampling time selection */ |
4160 | #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!< ADC channel 0 sampling time selection */ |
| 4214 | #define ADC_SMPR2_SMP0_0 (0x1U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */ |
4161 | #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */ |
| 4215 | #define ADC_SMPR2_SMP0_1 (0x2U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */ |
4162 | #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */ |
| 4216 | #define ADC_SMPR2_SMP0_2 (0x4U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */ |
4163 | #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */ |
| 4217 | 4164 | ||
| 4218 | #define ADC_SMPR2_SMP1_Pos (3U) |
4165 | #define ADC_SMPR2_SMP1_Pos (3U) |
| 4219 | #define ADC_SMPR2_SMP1_Msk (0x7U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */ |
4166 | #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */ |
| 4220 | #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!< ADC channel 1 sampling time selection */ |
4167 | #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!< ADC channel 1 sampling time selection */ |
| 4221 | #define ADC_SMPR2_SMP1_0 (0x1U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */ |
4168 | #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */ |
| 4222 | #define ADC_SMPR2_SMP1_1 (0x2U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */ |
4169 | #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */ |
| 4223 | #define ADC_SMPR2_SMP1_2 (0x4U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */ |
4170 | #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */ |
| 4224 | 4171 | ||
| 4225 | #define ADC_SMPR2_SMP2_Pos (6U) |
4172 | #define ADC_SMPR2_SMP2_Pos (6U) |
| 4226 | #define ADC_SMPR2_SMP2_Msk (0x7U << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */ |
4173 | #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */ |
| 4227 | #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!< ADC channel 2 sampling time selection */ |
4174 | #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!< ADC channel 2 sampling time selection */ |
| 4228 | #define ADC_SMPR2_SMP2_0 (0x1U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */ |
4175 | #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */ |
| 4229 | #define ADC_SMPR2_SMP2_1 (0x2U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */ |
4176 | #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */ |
| 4230 | #define ADC_SMPR2_SMP2_2 (0x4U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */ |
4177 | #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */ |
| 4231 | 4178 | ||
| 4232 | #define ADC_SMPR2_SMP3_Pos (9U) |
4179 | #define ADC_SMPR2_SMP3_Pos (9U) |
| 4233 | #define ADC_SMPR2_SMP3_Msk (0x7U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */ |
4180 | #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */ |
| 4234 | #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!< ADC channel 3 sampling time selection */ |
4181 | #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!< ADC channel 3 sampling time selection */ |
| 4235 | #define ADC_SMPR2_SMP3_0 (0x1U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */ |
4182 | #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */ |
| 4236 | #define ADC_SMPR2_SMP3_1 (0x2U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */ |
4183 | #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */ |
| 4237 | #define ADC_SMPR2_SMP3_2 (0x4U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */ |
4184 | #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */ |
| 4238 | 4185 | ||
| 4239 | #define ADC_SMPR2_SMP4_Pos (12U) |
4186 | #define ADC_SMPR2_SMP4_Pos (12U) |
| 4240 | #define ADC_SMPR2_SMP4_Msk (0x7U << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */ |
4187 | #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */ |
| 4241 | #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!< ADC channel 4 sampling time selection */ |
4188 | #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!< ADC channel 4 sampling time selection */ |
| 4242 | #define ADC_SMPR2_SMP4_0 (0x1U << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */ |
4189 | #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */ |
| 4243 | #define ADC_SMPR2_SMP4_1 (0x2U << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */ |
4190 | #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */ |
| 4244 | #define ADC_SMPR2_SMP4_2 (0x4U << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */ |
4191 | #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */ |
| 4245 | 4192 | ||
| 4246 | #define ADC_SMPR2_SMP5_Pos (15U) |
4193 | #define ADC_SMPR2_SMP5_Pos (15U) |
| 4247 | #define ADC_SMPR2_SMP5_Msk (0x7U << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */ |
4194 | #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */ |
| 4248 | #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!< ADC channel 5 sampling time selection */ |
4195 | #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!< ADC channel 5 sampling time selection */ |
| 4249 | #define ADC_SMPR2_SMP5_0 (0x1U << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */ |
4196 | #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */ |
| 4250 | #define ADC_SMPR2_SMP5_1 (0x2U << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */ |
4197 | #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */ |
| 4251 | #define ADC_SMPR2_SMP5_2 (0x4U << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */ |
4198 | #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */ |
| 4252 | 4199 | ||
| 4253 | #define ADC_SMPR2_SMP6_Pos (18U) |
4200 | #define ADC_SMPR2_SMP6_Pos (18U) |
| 4254 | #define ADC_SMPR2_SMP6_Msk (0x7U << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */ |
4201 | #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */ |
| 4255 | #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!< ADC channel 6 sampling time selection */ |
4202 | #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!< ADC channel 6 sampling time selection */ |
| 4256 | #define ADC_SMPR2_SMP6_0 (0x1U << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */ |
4203 | #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */ |
| 4257 | #define ADC_SMPR2_SMP6_1 (0x2U << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */ |
4204 | #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */ |
| 4258 | #define ADC_SMPR2_SMP6_2 (0x4U << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */ |
4205 | #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */ |
| 4259 | 4206 | ||
| 4260 | #define ADC_SMPR2_SMP7_Pos (21U) |
4207 | #define ADC_SMPR2_SMP7_Pos (21U) |
| 4261 | #define ADC_SMPR2_SMP7_Msk (0x7U << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */ |
4208 | #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */ |
| 4262 | #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!< ADC channel 7 sampling time selection */ |
4209 | #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!< ADC channel 7 sampling time selection */ |
| 4263 | #define ADC_SMPR2_SMP7_0 (0x1U << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */ |
4210 | #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */ |
| 4264 | #define ADC_SMPR2_SMP7_1 (0x2U << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */ |
4211 | #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */ |
| 4265 | #define ADC_SMPR2_SMP7_2 (0x4U << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */ |
4212 | #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */ |
| 4266 | 4213 | ||
| 4267 | #define ADC_SMPR2_SMP8_Pos (24U) |
4214 | #define ADC_SMPR2_SMP8_Pos (24U) |
| 4268 | #define ADC_SMPR2_SMP8_Msk (0x7U << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */ |
4215 | #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */ |
| 4269 | #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!< ADC channel 8 sampling time selection */ |
4216 | #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!< ADC channel 8 sampling time selection */ |
| 4270 | #define ADC_SMPR2_SMP8_0 (0x1U << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */ |
4217 | #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */ |
| 4271 | #define ADC_SMPR2_SMP8_1 (0x2U << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */ |
4218 | #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */ |
| 4272 | #define ADC_SMPR2_SMP8_2 (0x4U << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */ |
4219 | #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */ |
| 4273 | 4220 | ||
| 4274 | #define ADC_SMPR2_SMP9_Pos (27U) |
4221 | #define ADC_SMPR2_SMP9_Pos (27U) |
| 4275 | #define ADC_SMPR2_SMP9_Msk (0x7U << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */ |
4222 | #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */ |
| 4276 | #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!< ADC channel 9 sampling time selection */ |
4223 | #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!< ADC channel 9 sampling time selection */ |
| 4277 | #define ADC_SMPR2_SMP9_0 (0x1U << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */ |
4224 | #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */ |
| 4278 | #define ADC_SMPR2_SMP9_1 (0x2U << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */ |
4225 | #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */ |
| 4279 | #define ADC_SMPR2_SMP9_2 (0x4U << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */ |
4226 | #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */ |
| 4280 | 4227 | ||
| 4281 | /****************** Bit definition for ADC_JOFR1 register *******************/ |
4228 | /****************** Bit definition for ADC_JOFR1 register *******************/ |
| 4282 | #define ADC_JOFR1_JOFFSET1_Pos (0U) |
4229 | #define ADC_JOFR1_JOFFSET1_Pos (0U) |
| 4283 | #define ADC_JOFR1_JOFFSET1_Msk (0xFFFU << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ |
4230 | #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ |
| 4284 | #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */ |
4231 | #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */ |
| 4285 | 4232 | ||
| 4286 | /****************** Bit definition for ADC_JOFR2 register *******************/ |
4233 | /****************** Bit definition for ADC_JOFR2 register *******************/ |
| 4287 | #define ADC_JOFR2_JOFFSET2_Pos (0U) |
4234 | #define ADC_JOFR2_JOFFSET2_Pos (0U) |
| 4288 | #define ADC_JOFR2_JOFFSET2_Msk (0xFFFU << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ |
4235 | #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ |
| 4289 | #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */ |
4236 | #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */ |
| 4290 | 4237 | ||
| 4291 | /****************** Bit definition for ADC_JOFR3 register *******************/ |
4238 | /****************** Bit definition for ADC_JOFR3 register *******************/ |
| 4292 | #define ADC_JOFR3_JOFFSET3_Pos (0U) |
4239 | #define ADC_JOFR3_JOFFSET3_Pos (0U) |
| 4293 | #define ADC_JOFR3_JOFFSET3_Msk (0xFFFU << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ |
4240 | #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ |
| 4294 | #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */ |
4241 | #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */ |
| 4295 | 4242 | ||
| 4296 | /****************** Bit definition for ADC_JOFR4 register *******************/ |
4243 | /****************** Bit definition for ADC_JOFR4 register *******************/ |
| 4297 | #define ADC_JOFR4_JOFFSET4_Pos (0U) |
4244 | #define ADC_JOFR4_JOFFSET4_Pos (0U) |
| 4298 | #define ADC_JOFR4_JOFFSET4_Msk (0xFFFU << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ |
4245 | #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ |
| 4299 | #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */ |
4246 | #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */ |
| 4300 | 4247 | ||
| 4301 | /******************* Bit definition for ADC_HTR register ********************/ |
4248 | /******************* Bit definition for ADC_HTR register ********************/ |
| 4302 | #define ADC_HTR_HT_Pos (0U) |
4249 | #define ADC_HTR_HT_Pos (0U) |
| 4303 | #define ADC_HTR_HT_Msk (0xFFFU << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ |
4250 | #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ |
| 4304 | #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */ |
4251 | #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */ |
| 4305 | 4252 | ||
| 4306 | /******************* Bit definition for ADC_LTR register ********************/ |
4253 | /******************* Bit definition for ADC_LTR register ********************/ |
| 4307 | #define ADC_LTR_LT_Pos (0U) |
4254 | #define ADC_LTR_LT_Pos (0U) |
| 4308 | #define ADC_LTR_LT_Msk (0xFFFU << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ |
4255 | #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ |
| 4309 | #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */ |
4256 | #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */ |
| 4310 | 4257 | ||
| 4311 | /******************* Bit definition for ADC_SQR1 register *******************/ |
4258 | /******************* Bit definition for ADC_SQR1 register *******************/ |
| 4312 | #define ADC_SQR1_SQ13_Pos (0U) |
4259 | #define ADC_SQR1_SQ13_Pos (0U) |
| 4313 | #define ADC_SQR1_SQ13_Msk (0x1FU << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */ |
4260 | #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */ |
| 4314 | #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ |
4261 | #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ |
| 4315 | #define ADC_SQR1_SQ13_0 (0x01U << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */ |
4262 | #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */ |
| 4316 | #define ADC_SQR1_SQ13_1 (0x02U << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */ |
4263 | #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */ |
| 4317 | #define ADC_SQR1_SQ13_2 (0x04U << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */ |
4264 | #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */ |
| 4318 | #define ADC_SQR1_SQ13_3 (0x08U << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */ |
4265 | #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */ |
| 4319 | #define ADC_SQR1_SQ13_4 (0x10U << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */ |
4266 | #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */ |
| 4320 | 4267 | ||
| 4321 | #define ADC_SQR1_SQ14_Pos (5U) |
4268 | #define ADC_SQR1_SQ14_Pos (5U) |
| 4322 | #define ADC_SQR1_SQ14_Msk (0x1FU << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */ |
4269 | #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */ |
| 4323 | #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ |
4270 | #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ |
| 4324 | #define ADC_SQR1_SQ14_0 (0x01U << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */ |
4271 | #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */ |
| 4325 | #define ADC_SQR1_SQ14_1 (0x02U << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */ |
4272 | #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */ |
| 4326 | #define ADC_SQR1_SQ14_2 (0x04U << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */ |
4273 | #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */ |
| 4327 | #define ADC_SQR1_SQ14_3 (0x08U << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */ |
4274 | #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */ |
| 4328 | #define ADC_SQR1_SQ14_4 (0x10U << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */ |
4275 | #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */ |
| 4329 | 4276 | ||
| 4330 | #define ADC_SQR1_SQ15_Pos (10U) |
4277 | #define ADC_SQR1_SQ15_Pos (10U) |
| 4331 | #define ADC_SQR1_SQ15_Msk (0x1FU << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */ |
4278 | #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */ |
| 4332 | #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ |
4279 | #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ |
| 4333 | #define ADC_SQR1_SQ15_0 (0x01U << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */ |
4280 | #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */ |
| 4334 | #define ADC_SQR1_SQ15_1 (0x02U << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */ |
4281 | #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */ |
| 4335 | #define ADC_SQR1_SQ15_2 (0x04U << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */ |
4282 | #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */ |
| 4336 | #define ADC_SQR1_SQ15_3 (0x08U << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */ |
4283 | #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */ |
| 4337 | #define ADC_SQR1_SQ15_4 (0x10U << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */ |
4284 | #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */ |
| 4338 | 4285 | ||
| 4339 | #define ADC_SQR1_SQ16_Pos (15U) |
4286 | #define ADC_SQR1_SQ16_Pos (15U) |
| 4340 | #define ADC_SQR1_SQ16_Msk (0x1FU << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */ |
4287 | #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */ |
| 4341 | #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ |
4288 | #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ |
| 4342 | #define ADC_SQR1_SQ16_0 (0x01U << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */ |
4289 | #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */ |
| 4343 | #define ADC_SQR1_SQ16_1 (0x02U << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */ |
4290 | #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */ |
| 4344 | #define ADC_SQR1_SQ16_2 (0x04U << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */ |
4291 | #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */ |
| 4345 | #define ADC_SQR1_SQ16_3 (0x08U << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */ |
4292 | #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */ |
| 4346 | #define ADC_SQR1_SQ16_4 (0x10U << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */ |
4293 | #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */ |
| 4347 | 4294 | ||
| 4348 | #define ADC_SQR1_L_Pos (20U) |
4295 | #define ADC_SQR1_L_Pos (20U) |
| 4349 | #define ADC_SQR1_L_Msk (0xFU << ADC_SQR1_L_Pos) /*!< 0x00F00000 */ |
4296 | #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x00F00000 */ |
| 4350 | #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ |
4297 | #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ |
| 4351 | #define ADC_SQR1_L_0 (0x1U << ADC_SQR1_L_Pos) /*!< 0x00100000 */ |
4298 | #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */ |
| 4352 | #define ADC_SQR1_L_1 (0x2U << ADC_SQR1_L_Pos) /*!< 0x00200000 */ |
4299 | #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */ |
| 4353 | #define ADC_SQR1_L_2 (0x4U << ADC_SQR1_L_Pos) /*!< 0x00400000 */ |
4300 | #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */ |
| 4354 | #define ADC_SQR1_L_3 (0x8U << ADC_SQR1_L_Pos) /*!< 0x00800000 */ |
4301 | #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */ |
| 4355 | 4302 | ||
| 4356 | /******************* Bit definition for ADC_SQR2 register *******************/ |
4303 | /******************* Bit definition for ADC_SQR2 register *******************/ |
| 4357 | #define ADC_SQR2_SQ7_Pos (0U) |
4304 | #define ADC_SQR2_SQ7_Pos (0U) |
| 4358 | #define ADC_SQR2_SQ7_Msk (0x1FU << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */ |
4305 | #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */ |
| 4359 | #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ |
4306 | #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ |
| 4360 | #define ADC_SQR2_SQ7_0 (0x01U << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */ |
4307 | #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */ |
| 4361 | #define ADC_SQR2_SQ7_1 (0x02U << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */ |
4308 | #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */ |
| 4362 | #define ADC_SQR2_SQ7_2 (0x04U << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */ |
4309 | #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */ |
| 4363 | #define ADC_SQR2_SQ7_3 (0x08U << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */ |
4310 | #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */ |
| 4364 | #define ADC_SQR2_SQ7_4 (0x10U << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */ |
4311 | #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */ |
| 4365 | 4312 | ||
| 4366 | #define ADC_SQR2_SQ8_Pos (5U) |
4313 | #define ADC_SQR2_SQ8_Pos (5U) |
| 4367 | #define ADC_SQR2_SQ8_Msk (0x1FU << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */ |
4314 | #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */ |
| 4368 | #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ |
4315 | #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ |
| 4369 | #define ADC_SQR2_SQ8_0 (0x01U << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */ |
4316 | #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */ |
| 4370 | #define ADC_SQR2_SQ8_1 (0x02U << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */ |
4317 | #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */ |
| 4371 | #define ADC_SQR2_SQ8_2 (0x04U << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */ |
4318 | #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */ |
| 4372 | #define ADC_SQR2_SQ8_3 (0x08U << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */ |
4319 | #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */ |
| 4373 | #define ADC_SQR2_SQ8_4 (0x10U << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */ |
4320 | #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */ |
| 4374 | 4321 | ||
| 4375 | #define ADC_SQR2_SQ9_Pos (10U) |
4322 | #define ADC_SQR2_SQ9_Pos (10U) |
| 4376 | #define ADC_SQR2_SQ9_Msk (0x1FU << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */ |
4323 | #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */ |
| 4377 | #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ |
4324 | #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ |
| 4378 | #define ADC_SQR2_SQ9_0 (0x01U << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */ |
4325 | #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */ |
| 4379 | #define ADC_SQR2_SQ9_1 (0x02U << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */ |
4326 | #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */ |
| 4380 | #define ADC_SQR2_SQ9_2 (0x04U << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */ |
4327 | #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */ |
| 4381 | #define ADC_SQR2_SQ9_3 (0x08U << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */ |
4328 | #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */ |
| 4382 | #define ADC_SQR2_SQ9_4 (0x10U << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */ |
4329 | #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */ |
| 4383 | 4330 | ||
| 4384 | #define ADC_SQR2_SQ10_Pos (15U) |
4331 | #define ADC_SQR2_SQ10_Pos (15U) |
| 4385 | #define ADC_SQR2_SQ10_Msk (0x1FU << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */ |
4332 | #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */ |
| 4386 | #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ |
4333 | #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ |
| 4387 | #define ADC_SQR2_SQ10_0 (0x01U << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */ |
4334 | #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */ |
| 4388 | #define ADC_SQR2_SQ10_1 (0x02U << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */ |
4335 | #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */ |
| 4389 | #define ADC_SQR2_SQ10_2 (0x04U << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */ |
4336 | #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */ |
| 4390 | #define ADC_SQR2_SQ10_3 (0x08U << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */ |
4337 | #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */ |
| 4391 | #define ADC_SQR2_SQ10_4 (0x10U << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */ |
4338 | #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */ |
| 4392 | 4339 | ||
| 4393 | #define ADC_SQR2_SQ11_Pos (20U) |
4340 | #define ADC_SQR2_SQ11_Pos (20U) |
| 4394 | #define ADC_SQR2_SQ11_Msk (0x1FU << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */ |
4341 | #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */ |
| 4395 | #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!< ADC group regular sequencer rank 1 */ |
4342 | #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!< ADC group regular sequencer rank 1 */ |
| 4396 | #define ADC_SQR2_SQ11_0 (0x01U << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */ |
4343 | #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */ |
| 4397 | #define ADC_SQR2_SQ11_1 (0x02U << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */ |
4344 | #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */ |
| 4398 | #define ADC_SQR2_SQ11_2 (0x04U << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */ |
4345 | #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */ |
| 4399 | #define ADC_SQR2_SQ11_3 (0x08U << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */ |
4346 | #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */ |
| 4400 | #define ADC_SQR2_SQ11_4 (0x10U << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */ |
4347 | #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */ |
| 4401 | 4348 | ||
| 4402 | #define ADC_SQR2_SQ12_Pos (25U) |
4349 | #define ADC_SQR2_SQ12_Pos (25U) |
| 4403 | #define ADC_SQR2_SQ12_Msk (0x1FU << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */ |
4350 | #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */ |
| 4404 | #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ |
4351 | #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ |
| 4405 | #define ADC_SQR2_SQ12_0 (0x01U << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */ |
4352 | #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */ |
| 4406 | #define ADC_SQR2_SQ12_1 (0x02U << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */ |
4353 | #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */ |
| 4407 | #define ADC_SQR2_SQ12_2 (0x04U << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */ |
4354 | #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */ |
| 4408 | #define ADC_SQR2_SQ12_3 (0x08U << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */ |
4355 | #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */ |
| 4409 | #define ADC_SQR2_SQ12_4 (0x10U << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */ |
4356 | #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */ |
| 4410 | 4357 | ||
| 4411 | /******************* Bit definition for ADC_SQR3 register *******************/ |
4358 | /******************* Bit definition for ADC_SQR3 register *******************/ |
| 4412 | #define ADC_SQR3_SQ1_Pos (0U) |
4359 | #define ADC_SQR3_SQ1_Pos (0U) |
| 4413 | #define ADC_SQR3_SQ1_Msk (0x1FU << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */ |
4360 | #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */ |
| 4414 | #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ |
4361 | #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ |
| 4415 | #define ADC_SQR3_SQ1_0 (0x01U << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */ |
4362 | #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */ |
| 4416 | #define ADC_SQR3_SQ1_1 (0x02U << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */ |
4363 | #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */ |
| 4417 | #define ADC_SQR3_SQ1_2 (0x04U << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */ |
4364 | #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */ |
| 4418 | #define ADC_SQR3_SQ1_3 (0x08U << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */ |
4365 | #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */ |
| 4419 | #define ADC_SQR3_SQ1_4 (0x10U << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */ |
4366 | #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */ |
| 4420 | 4367 | ||
| 4421 | #define ADC_SQR3_SQ2_Pos (5U) |
4368 | #define ADC_SQR3_SQ2_Pos (5U) |
| 4422 | #define ADC_SQR3_SQ2_Msk (0x1FU << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */ |
4369 | #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */ |
| 4423 | #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ |
4370 | #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ |
| 4424 | #define ADC_SQR3_SQ2_0 (0x01U << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */ |
4371 | #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */ |
| 4425 | #define ADC_SQR3_SQ2_1 (0x02U << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */ |
4372 | #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */ |
| 4426 | #define ADC_SQR3_SQ2_2 (0x04U << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */ |
4373 | #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */ |
| 4427 | #define ADC_SQR3_SQ2_3 (0x08U << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */ |
4374 | #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */ |
| 4428 | #define ADC_SQR3_SQ2_4 (0x10U << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */ |
4375 | #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */ |
| 4429 | 4376 | ||
| 4430 | #define ADC_SQR3_SQ3_Pos (10U) |
4377 | #define ADC_SQR3_SQ3_Pos (10U) |
| 4431 | #define ADC_SQR3_SQ3_Msk (0x1FU << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */ |
4378 | #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */ |
| 4432 | #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ |
4379 | #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ |
| 4433 | #define ADC_SQR3_SQ3_0 (0x01U << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */ |
4380 | #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */ |
| 4434 | #define ADC_SQR3_SQ3_1 (0x02U << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */ |
4381 | #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */ |
| 4435 | #define ADC_SQR3_SQ3_2 (0x04U << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */ |
4382 | #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */ |
| 4436 | #define ADC_SQR3_SQ3_3 (0x08U << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */ |
4383 | #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */ |
| 4437 | #define ADC_SQR3_SQ3_4 (0x10U << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */ |
4384 | #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */ |
| 4438 | 4385 | ||
| 4439 | #define ADC_SQR3_SQ4_Pos (15U) |
4386 | #define ADC_SQR3_SQ4_Pos (15U) |
| 4440 | #define ADC_SQR3_SQ4_Msk (0x1FU << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */ |
4387 | #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */ |
| 4441 | #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ |
4388 | #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ |
| 4442 | #define ADC_SQR3_SQ4_0 (0x01U << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */ |
4389 | #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */ |
| 4443 | #define ADC_SQR3_SQ4_1 (0x02U << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */ |
4390 | #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */ |
| 4444 | #define ADC_SQR3_SQ4_2 (0x04U << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */ |
4391 | #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */ |
| 4445 | #define ADC_SQR3_SQ4_3 (0x08U << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */ |
4392 | #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */ |
| 4446 | #define ADC_SQR3_SQ4_4 (0x10U << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */ |
4393 | #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */ |
| 4447 | 4394 | ||
| 4448 | #define ADC_SQR3_SQ5_Pos (20U) |
4395 | #define ADC_SQR3_SQ5_Pos (20U) |
| 4449 | #define ADC_SQR3_SQ5_Msk (0x1FU << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */ |
4396 | #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */ |
| 4450 | #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ |
4397 | #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ |
| 4451 | #define ADC_SQR3_SQ5_0 (0x01U << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */ |
4398 | #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */ |
| 4452 | #define ADC_SQR3_SQ5_1 (0x02U << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */ |
4399 | #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */ |
| 4453 | #define ADC_SQR3_SQ5_2 (0x04U << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */ |
4400 | #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */ |
| 4454 | #define ADC_SQR3_SQ5_3 (0x08U << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */ |
4401 | #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */ |
| 4455 | #define ADC_SQR3_SQ5_4 (0x10U << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */ |
4402 | #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */ |
| 4456 | 4403 | ||
| 4457 | #define ADC_SQR3_SQ6_Pos (25U) |
4404 | #define ADC_SQR3_SQ6_Pos (25U) |
| 4458 | #define ADC_SQR3_SQ6_Msk (0x1FU << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */ |
4405 | #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */ |
| 4459 | #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ |
4406 | #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ |
| 4460 | #define ADC_SQR3_SQ6_0 (0x01U << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */ |
4407 | #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */ |
| 4461 | #define ADC_SQR3_SQ6_1 (0x02U << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */ |
4408 | #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */ |
| 4462 | #define ADC_SQR3_SQ6_2 (0x04U << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */ |
4409 | #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */ |
| 4463 | #define ADC_SQR3_SQ6_3 (0x08U << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */ |
4410 | #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */ |
| 4464 | #define ADC_SQR3_SQ6_4 (0x10U << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */ |
4411 | #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */ |
| 4465 | 4412 | ||
| 4466 | /******************* Bit definition for ADC_JSQR register *******************/ |
4413 | /******************* Bit definition for ADC_JSQR register *******************/ |
| 4467 | #define ADC_JSQR_JSQ1_Pos (0U) |
4414 | #define ADC_JSQR_JSQ1_Pos (0U) |
| 4468 | #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ |
4415 | #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ |
| 4469 | #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ |
4416 | #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ |
| 4470 | #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ |
4417 | #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ |
| 4471 | #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ |
4418 | #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ |
| 4472 | #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ |
4419 | #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ |
| 4473 | #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ |
4420 | #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ |
| 4474 | #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ |
4421 | #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ |
| 4475 | 4422 | ||
| 4476 | #define ADC_JSQR_JSQ2_Pos (5U) |
4423 | #define ADC_JSQR_JSQ2_Pos (5U) |
| 4477 | #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ |
4424 | #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ |
| 4478 | #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ |
4425 | #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ |
| 4479 | #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ |
4426 | #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ |
| 4480 | #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ |
4427 | #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ |
| 4481 | #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ |
4428 | #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ |
| 4482 | #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ |
4429 | #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ |
| 4483 | #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ |
4430 | #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ |
| 4484 | 4431 | ||
| 4485 | #define ADC_JSQR_JSQ3_Pos (10U) |
4432 | #define ADC_JSQR_JSQ3_Pos (10U) |
| 4486 | #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ |
4433 | #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ |
| 4487 | #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ |
4434 | #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ |
| 4488 | #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ |
4435 | #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ |
| 4489 | #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ |
4436 | #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ |
| 4490 | #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ |
4437 | #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ |
| 4491 | #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ |
4438 | #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ |
| 4492 | #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ |
4439 | #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ |
| 4493 | 4440 | ||
| 4494 | #define ADC_JSQR_JSQ4_Pos (15U) |
4441 | #define ADC_JSQR_JSQ4_Pos (15U) |
| 4495 | #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ |
4442 | #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ |
| 4496 | #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ |
4443 | #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ |
| 4497 | #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ |
4444 | #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ |
| 4498 | #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ |
4445 | #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ |
| 4499 | #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ |
4446 | #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ |
| 4500 | #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ |
4447 | #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ |
| 4501 | #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ |
4448 | #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ |
| 4502 | 4449 | ||
| 4503 | #define ADC_JSQR_JL_Pos (20U) |
4450 | #define ADC_JSQR_JL_Pos (20U) |
| 4504 | #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ |
4451 | #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ |
| 4505 | #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ |
4452 | #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ |
| 4506 | #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ |
4453 | #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ |
| 4507 | #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ |
4454 | #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ |
| 4508 | 4455 | ||
| 4509 | /******************* Bit definition for ADC_JDR1 register *******************/ |
4456 | /******************* Bit definition for ADC_JDR1 register *******************/ |
| 4510 | #define ADC_JDR1_JDATA_Pos (0U) |
4457 | #define ADC_JDR1_JDATA_Pos (0U) |
| 4511 | #define ADC_JDR1_JDATA_Msk (0xFFFFU << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ |
4458 | #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ |
| 4512 | #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ |
4459 | #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ |
| 4513 | 4460 | ||
| 4514 | /******************* Bit definition for ADC_JDR2 register *******************/ |
4461 | /******************* Bit definition for ADC_JDR2 register *******************/ |
| 4515 | #define ADC_JDR2_JDATA_Pos (0U) |
4462 | #define ADC_JDR2_JDATA_Pos (0U) |
| 4516 | #define ADC_JDR2_JDATA_Msk (0xFFFFU << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ |
4463 | #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ |
| 4517 | #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ |
4464 | #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ |
| 4518 | 4465 | ||
| 4519 | /******************* Bit definition for ADC_JDR3 register *******************/ |
4466 | /******************* Bit definition for ADC_JDR3 register *******************/ |
| 4520 | #define ADC_JDR3_JDATA_Pos (0U) |
4467 | #define ADC_JDR3_JDATA_Pos (0U) |
| 4521 | #define ADC_JDR3_JDATA_Msk (0xFFFFU << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ |
4468 | #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ |
| 4522 | #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ |
4469 | #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ |
| 4523 | 4470 | ||
| 4524 | /******************* Bit definition for ADC_JDR4 register *******************/ |
4471 | /******************* Bit definition for ADC_JDR4 register *******************/ |
| 4525 | #define ADC_JDR4_JDATA_Pos (0U) |
4472 | #define ADC_JDR4_JDATA_Pos (0U) |
| 4526 | #define ADC_JDR4_JDATA_Msk (0xFFFFU << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ |
4473 | #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ |
| 4527 | #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ |
4474 | #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ |
| 4528 | 4475 | ||
| 4529 | /******************** Bit definition for ADC_DR register ********************/ |
4476 | /******************** Bit definition for ADC_DR register ********************/ |
| 4530 | #define ADC_DR_DATA_Pos (0U) |
4477 | #define ADC_DR_DATA_Pos (0U) |
| 4531 | #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ |
4478 | #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ |
| 4532 | #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ |
4479 | #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ |
| 4533 | #define ADC_DR_ADC2DATA_Pos (16U) |
4480 | #define ADC_DR_ADC2DATA_Pos (16U) |
| 4534 | #define ADC_DR_ADC2DATA_Msk (0xFFFFU << ADC_DR_ADC2DATA_Pos) /*!< 0xFFFF0000 */ |
4481 | #define ADC_DR_ADC2DATA_Msk (0xFFFFUL << ADC_DR_ADC2DATA_Pos) /*!< 0xFFFF0000 */ |
| 4535 | #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk /*!< ADC group regular conversion data for ADC slave, in multimode */ |
4482 | #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk /*!< ADC group regular conversion data for ADC slave, in multimode */ |
| 4536 | /******************************************************************************/ |
4483 | /******************************************************************************/ |
| 4537 | /* */ |
4484 | /* */ |
| 4538 | /* Digital to Analog Converter */ |
4485 | /* Digital to Analog Converter */ |
| 4539 | /* */ |
4486 | /* */ |
| 4540 | /******************************************************************************/ |
4487 | /******************************************************************************/ |
| 4541 | 4488 | ||
| 4542 | /******************** Bit definition for DAC_CR register ********************/ |
4489 | /******************** Bit definition for DAC_CR register ********************/ |
| 4543 | #define DAC_CR_EN1_Pos (0U) |
4490 | #define DAC_CR_EN1_Pos (0U) |
| 4544 | #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */ |
4491 | #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ |
| 4545 | #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */ |
4492 | #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */ |
| 4546 | #define DAC_CR_BOFF1_Pos (1U) |
4493 | #define DAC_CR_BOFF1_Pos (1U) |
| 4547 | #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ |
4494 | #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ |
| 4548 | #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */ |
4495 | #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */ |
| 4549 | #define DAC_CR_TEN1_Pos (2U) |
4496 | #define DAC_CR_TEN1_Pos (2U) |
| 4550 | #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ |
4497 | #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ |
| 4551 | #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */ |
4498 | #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */ |
| 4552 | 4499 | ||
| 4553 | #define DAC_CR_TSEL1_Pos (3U) |
4500 | #define DAC_CR_TSEL1_Pos (3U) |
| 4554 | #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ |
4501 | #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ |
| 4555 | #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */ |
4502 | #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */ |
| 4556 | #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ |
4503 | #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ |
| 4557 | #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ |
4504 | #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ |
| 4558 | #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ |
4505 | #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ |
| 4559 | 4506 | ||
| 4560 | #define DAC_CR_WAVE1_Pos (6U) |
4507 | #define DAC_CR_WAVE1_Pos (6U) |
| 4561 | #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ |
4508 | #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ |
| 4562 | #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
4509 | #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
| 4563 | #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ |
4510 | #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ |
| 4564 | #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ |
4511 | #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ |
| 4565 | 4512 | ||
| 4566 | #define DAC_CR_MAMP1_Pos (8U) |
4513 | #define DAC_CR_MAMP1_Pos (8U) |
| 4567 | #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ |
4514 | #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ |
| 4568 | #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
4515 | #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
| 4569 | #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ |
4516 | #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ |
| 4570 | #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ |
4517 | #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ |
| 4571 | #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ |
4518 | #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ |
| 4572 | #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ |
4519 | #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ |
| 4573 | 4520 | ||
| 4574 | #define DAC_CR_DMAEN1_Pos (12U) |
4521 | #define DAC_CR_DMAEN1_Pos (12U) |
| 4575 | #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ |
4522 | #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ |
| 4576 | #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */ |
4523 | #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */ |
| 4577 | #define DAC_CR_EN2_Pos (16U) |
4524 | #define DAC_CR_EN2_Pos (16U) |
| 4578 | #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */ |
4525 | #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ |
| 4579 | #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */ |
4526 | #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */ |
| 4580 | #define DAC_CR_BOFF2_Pos (17U) |
4527 | #define DAC_CR_BOFF2_Pos (17U) |
| 4581 | #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ |
4528 | #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ |
| 4582 | #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */ |
4529 | #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */ |
| 4583 | #define DAC_CR_TEN2_Pos (18U) |
4530 | #define DAC_CR_TEN2_Pos (18U) |
| 4584 | #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ |
4531 | #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ |
| 4585 | #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */ |
4532 | #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */ |
| 4586 | 4533 | ||
| 4587 | #define DAC_CR_TSEL2_Pos (19U) |
4534 | #define DAC_CR_TSEL2_Pos (19U) |
| 4588 | #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ |
4535 | #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ |
| 4589 | #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */ |
4536 | #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */ |
| 4590 | #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ |
4537 | #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ |
| 4591 | #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ |
4538 | #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ |
| 4592 | #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ |
4539 | #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ |
| 4593 | 4540 | ||
| 4594 | #define DAC_CR_WAVE2_Pos (22U) |
4541 | #define DAC_CR_WAVE2_Pos (22U) |
| 4595 | #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ |
4542 | #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ |
| 4596 | #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
4543 | #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
| 4597 | #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ |
4544 | #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ |
| 4598 | #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ |
4545 | #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ |
| 4599 | 4546 | ||
| 4600 | #define DAC_CR_MAMP2_Pos (24U) |
4547 | #define DAC_CR_MAMP2_Pos (24U) |
| 4601 | #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ |
4548 | #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ |
| 4602 | #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
4549 | #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
| 4603 | #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ |
4550 | #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ |
| 4604 | #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ |
4551 | #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ |
| 4605 | #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ |
4552 | #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ |
| 4606 | #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ |
4553 | #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ |
| 4607 | 4554 | ||
| 4608 | #define DAC_CR_DMAEN2_Pos (28U) |
4555 | #define DAC_CR_DMAEN2_Pos (28U) |
| 4609 | #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ |
4556 | #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ |
| 4610 | #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */ |
4557 | #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */ |
| 4611 | 4558 | ||
| 4612 | 4559 | ||
| 4613 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
4560 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
| 4614 | #define DAC_SWTRIGR_SWTRIG1_Pos (0U) |
4561 | #define DAC_SWTRIGR_SWTRIG1_Pos (0U) |
| 4615 | #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ |
4562 | #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ |
| 4616 | #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */ |
4563 | #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */ |
| 4617 | #define DAC_SWTRIGR_SWTRIG2_Pos (1U) |
4564 | #define DAC_SWTRIGR_SWTRIG2_Pos (1U) |
| 4618 | #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ |
4565 | #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ |
| 4619 | #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */ |
4566 | #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */ |
| 4620 | 4567 | ||
| 4621 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
4568 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
| 4622 | #define DAC_DHR12R1_DACC1DHR_Pos (0U) |
4569 | #define DAC_DHR12R1_DACC1DHR_Pos (0U) |
| 4623 | #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ |
4570 | #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ |
| 4624 | #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
4571 | #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
| 4625 | 4572 | ||
| 4626 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
4573 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
| 4627 | #define DAC_DHR12L1_DACC1DHR_Pos (4U) |
4574 | #define DAC_DHR12L1_DACC1DHR_Pos (4U) |
| 4628 | #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
4575 | #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
| 4629 | #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
4576 | #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
| 4630 | 4577 | ||
| 4631 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
4578 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
| 4632 | #define DAC_DHR8R1_DACC1DHR_Pos (0U) |
4579 | #define DAC_DHR8R1_DACC1DHR_Pos (0U) |
| 4633 | #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ |
4580 | #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ |
| 4634 | #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
4581 | #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
| 4635 | 4582 | ||
| 4636 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
4583 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
| 4637 | #define DAC_DHR12R2_DACC2DHR_Pos (0U) |
4584 | #define DAC_DHR12R2_DACC2DHR_Pos (0U) |
| 4638 | #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ |
4585 | #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ |
| 4639 | #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
4586 | #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
| 4640 | 4587 | ||
| 4641 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
4588 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
| 4642 | #define DAC_DHR12L2_DACC2DHR_Pos (4U) |
4589 | #define DAC_DHR12L2_DACC2DHR_Pos (4U) |
| 4643 | #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ |
4590 | #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ |
| 4644 | #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
4591 | #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
| 4645 | 4592 | ||
| 4646 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
4593 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
| 4647 | #define DAC_DHR8R2_DACC2DHR_Pos (0U) |
4594 | #define DAC_DHR8R2_DACC2DHR_Pos (0U) |
| 4648 | #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ |
4595 | #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ |
| 4649 | #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
4596 | #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
| 4650 | 4597 | ||
| 4651 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
4598 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
| 4652 | #define DAC_DHR12RD_DACC1DHR_Pos (0U) |
4599 | #define DAC_DHR12RD_DACC1DHR_Pos (0U) |
| 4653 | #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ |
4600 | #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ |
| 4654 | #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
4601 | #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
| 4655 | #define DAC_DHR12RD_DACC2DHR_Pos (16U) |
4602 | #define DAC_DHR12RD_DACC2DHR_Pos (16U) |
| 4656 | #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ |
4603 | #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ |
| 4657 | #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
4604 | #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
| 4658 | 4605 | ||
| 4659 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
4606 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
| 4660 | #define DAC_DHR12LD_DACC1DHR_Pos (4U) |
4607 | #define DAC_DHR12LD_DACC1DHR_Pos (4U) |
| 4661 | #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
4608 | #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
| 4662 | #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
4609 | #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
| 4663 | #define DAC_DHR12LD_DACC2DHR_Pos (20U) |
4610 | #define DAC_DHR12LD_DACC2DHR_Pos (20U) |
| 4664 | #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ |
4611 | #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ |
| 4665 | #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
4612 | #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
| 4666 | 4613 | ||
| 4667 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
4614 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
| 4668 | #define DAC_DHR8RD_DACC1DHR_Pos (0U) |
4615 | #define DAC_DHR8RD_DACC1DHR_Pos (0U) |
| 4669 | #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ |
4616 | #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ |
| 4670 | #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
4617 | #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
| 4671 | #define DAC_DHR8RD_DACC2DHR_Pos (8U) |
4618 | #define DAC_DHR8RD_DACC2DHR_Pos (8U) |
| 4672 | #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ |
4619 | #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ |
| 4673 | #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
4620 | #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
| 4674 | 4621 | ||
| 4675 | /******************* Bit definition for DAC_DOR1 register *******************/ |
4622 | /******************* Bit definition for DAC_DOR1 register *******************/ |
| 4676 | #define DAC_DOR1_DACC1DOR_Pos (0U) |
4623 | #define DAC_DOR1_DACC1DOR_Pos (0U) |
| 4677 | #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ |
4624 | #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ |
| 4678 | #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */ |
4625 | #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */ |
| 4679 | 4626 | ||
| 4680 | /******************* Bit definition for DAC_DOR2 register *******************/ |
4627 | /******************* Bit definition for DAC_DOR2 register *******************/ |
| 4681 | #define DAC_DOR2_DACC2DOR_Pos (0U) |
4628 | #define DAC_DOR2_DACC2DOR_Pos (0U) |
| 4682 | #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ |
4629 | #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ |
| 4683 | #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */ |
4630 | #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */ |
| 4684 | 4631 | ||
| 4685 | 4632 | ||
| 4686 | 4633 | ||
| 4687 | /*****************************************************************************/ |
4634 | /*****************************************************************************/ |
| Line 4689... | Line 4636... | ||
| 4689 | /* Timers (TIM) */ |
4636 | /* Timers (TIM) */ |
| 4690 | /* */ |
4637 | /* */ |
| 4691 | /*****************************************************************************/ |
4638 | /*****************************************************************************/ |
| 4692 | /******************* Bit definition for TIM_CR1 register *******************/ |
4639 | /******************* Bit definition for TIM_CR1 register *******************/ |
| 4693 | #define TIM_CR1_CEN_Pos (0U) |
4640 | #define TIM_CR1_CEN_Pos (0U) |
| 4694 | #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ |
4641 | #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ |
| 4695 | #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ |
4642 | #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ |
| 4696 | #define TIM_CR1_UDIS_Pos (1U) |
4643 | #define TIM_CR1_UDIS_Pos (1U) |
| 4697 | #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ |
4644 | #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ |
| 4698 | #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ |
4645 | #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ |
| 4699 | #define TIM_CR1_URS_Pos (2U) |
4646 | #define TIM_CR1_URS_Pos (2U) |
| 4700 | #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */ |
4647 | #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ |
| 4701 | #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ |
4648 | #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ |
| 4702 | #define TIM_CR1_OPM_Pos (3U) |
4649 | #define TIM_CR1_OPM_Pos (3U) |
| 4703 | #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ |
4650 | #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ |
| 4704 | #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ |
4651 | #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ |
| 4705 | #define TIM_CR1_DIR_Pos (4U) |
4652 | #define TIM_CR1_DIR_Pos (4U) |
| 4706 | #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ |
4653 | #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ |
| 4707 | #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ |
4654 | #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ |
| 4708 | 4655 | ||
| 4709 | #define TIM_CR1_CMS_Pos (5U) |
4656 | #define TIM_CR1_CMS_Pos (5U) |
| 4710 | #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ |
4657 | #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ |
| 4711 | #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
4658 | #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
| 4712 | #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ |
4659 | #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ |
| 4713 | #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ |
4660 | #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ |
| 4714 | 4661 | ||
| 4715 | #define TIM_CR1_ARPE_Pos (7U) |
4662 | #define TIM_CR1_ARPE_Pos (7U) |
| 4716 | #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ |
4663 | #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ |
| 4717 | #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ |
4664 | #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ |
| 4718 | 4665 | ||
| 4719 | #define TIM_CR1_CKD_Pos (8U) |
4666 | #define TIM_CR1_CKD_Pos (8U) |
| 4720 | #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ |
4667 | #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ |
| 4721 | #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ |
4668 | #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ |
| 4722 | #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ |
4669 | #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ |
| 4723 | #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ |
4670 | #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ |
| 4724 | 4671 | ||
| 4725 | /******************* Bit definition for TIM_CR2 register *******************/ |
4672 | /******************* Bit definition for TIM_CR2 register *******************/ |
| 4726 | #define TIM_CR2_CCPC_Pos (0U) |
4673 | #define TIM_CR2_CCPC_Pos (0U) |
| 4727 | #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ |
4674 | #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ |
| 4728 | #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ |
4675 | #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ |
| 4729 | #define TIM_CR2_CCUS_Pos (2U) |
4676 | #define TIM_CR2_CCUS_Pos (2U) |
| 4730 | #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ |
4677 | #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ |
| 4731 | #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ |
4678 | #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ |
| 4732 | #define TIM_CR2_CCDS_Pos (3U) |
4679 | #define TIM_CR2_CCDS_Pos (3U) |
| 4733 | #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ |
4680 | #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ |
| 4734 | #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ |
4681 | #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ |
| 4735 | 4682 | ||
| 4736 | #define TIM_CR2_MMS_Pos (4U) |
4683 | #define TIM_CR2_MMS_Pos (4U) |
| 4737 | #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ |
4684 | #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ |
| 4738 | #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ |
4685 | #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ |
| 4739 | #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ |
4686 | #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ |
| 4740 | #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ |
4687 | #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ |
| 4741 | #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ |
4688 | #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ |
| 4742 | 4689 | ||
| 4743 | #define TIM_CR2_TI1S_Pos (7U) |
4690 | #define TIM_CR2_TI1S_Pos (7U) |
| 4744 | #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ |
4691 | #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ |
| 4745 | #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ |
4692 | #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ |
| 4746 | #define TIM_CR2_OIS1_Pos (8U) |
4693 | #define TIM_CR2_OIS1_Pos (8U) |
| 4747 | #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ |
4694 | #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ |
| 4748 | #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ |
4695 | #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ |
| 4749 | #define TIM_CR2_OIS1N_Pos (9U) |
4696 | #define TIM_CR2_OIS1N_Pos (9U) |
| 4750 | #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ |
4697 | #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ |
| 4751 | #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ |
4698 | #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ |
| 4752 | #define TIM_CR2_OIS2_Pos (10U) |
4699 | #define TIM_CR2_OIS2_Pos (10U) |
| 4753 | #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ |
4700 | #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ |
| 4754 | #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ |
4701 | #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ |
| 4755 | #define TIM_CR2_OIS2N_Pos (11U) |
4702 | #define TIM_CR2_OIS2N_Pos (11U) |
| 4756 | #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ |
4703 | #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ |
| 4757 | #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ |
4704 | #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ |
| 4758 | #define TIM_CR2_OIS3_Pos (12U) |
4705 | #define TIM_CR2_OIS3_Pos (12U) |
| 4759 | #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ |
4706 | #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ |
| 4760 | #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ |
4707 | #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ |
| 4761 | #define TIM_CR2_OIS3N_Pos (13U) |
4708 | #define TIM_CR2_OIS3N_Pos (13U) |
| 4762 | #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ |
4709 | #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ |
| 4763 | #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ |
4710 | #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ |
| 4764 | #define TIM_CR2_OIS4_Pos (14U) |
4711 | #define TIM_CR2_OIS4_Pos (14U) |
| 4765 | #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ |
4712 | #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ |
| 4766 | #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ |
4713 | #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ |
| 4767 | 4714 | ||
| 4768 | /******************* Bit definition for TIM_SMCR register ******************/ |
4715 | /******************* Bit definition for TIM_SMCR register ******************/ |
| 4769 | #define TIM_SMCR_SMS_Pos (0U) |
4716 | #define TIM_SMCR_SMS_Pos (0U) |
| 4770 | #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ |
4717 | #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ |
| 4771 | #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ |
4718 | #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ |
| 4772 | #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ |
4719 | #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ |
| 4773 | #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ |
4720 | #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ |
| 4774 | #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ |
4721 | #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ |
| 4775 | 4722 | ||
| 4776 | #define TIM_SMCR_TS_Pos (4U) |
4723 | #define TIM_SMCR_TS_Pos (4U) |
| 4777 | #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ |
4724 | #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ |
| 4778 | #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ |
4725 | #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ |
| 4779 | #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ |
4726 | #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ |
| 4780 | #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ |
4727 | #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ |
| 4781 | #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ |
4728 | #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ |
| 4782 | 4729 | ||
| 4783 | #define TIM_SMCR_MSM_Pos (7U) |
4730 | #define TIM_SMCR_MSM_Pos (7U) |
| 4784 | #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ |
4731 | #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ |
| 4785 | #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ |
4732 | #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ |
| 4786 | 4733 | ||
| 4787 | #define TIM_SMCR_ETF_Pos (8U) |
4734 | #define TIM_SMCR_ETF_Pos (8U) |
| 4788 | #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ |
4735 | #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ |
| 4789 | #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ |
4736 | #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ |
| 4790 | #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ |
4737 | #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ |
| 4791 | #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ |
4738 | #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ |
| 4792 | #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ |
4739 | #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ |
| 4793 | #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ |
4740 | #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ |
| 4794 | 4741 | ||
| 4795 | #define TIM_SMCR_ETPS_Pos (12U) |
4742 | #define TIM_SMCR_ETPS_Pos (12U) |
| 4796 | #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ |
4743 | #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ |
| 4797 | #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ |
4744 | #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ |
| 4798 | #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ |
4745 | #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ |
| 4799 | #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ |
4746 | #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ |
| 4800 | 4747 | ||
| 4801 | #define TIM_SMCR_ECE_Pos (14U) |
4748 | #define TIM_SMCR_ECE_Pos (14U) |
| 4802 | #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ |
4749 | #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ |
| 4803 | #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ |
4750 | #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ |
| 4804 | #define TIM_SMCR_ETP_Pos (15U) |
4751 | #define TIM_SMCR_ETP_Pos (15U) |
| 4805 | #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ |
4752 | #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ |
| 4806 | #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ |
4753 | #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ |
| 4807 | 4754 | ||
| 4808 | /******************* Bit definition for TIM_DIER register ******************/ |
4755 | /******************* Bit definition for TIM_DIER register ******************/ |
| 4809 | #define TIM_DIER_UIE_Pos (0U) |
4756 | #define TIM_DIER_UIE_Pos (0U) |
| 4810 | #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ |
4757 | #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ |
| 4811 | #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ |
4758 | #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ |
| 4812 | #define TIM_DIER_CC1IE_Pos (1U) |
4759 | #define TIM_DIER_CC1IE_Pos (1U) |
| 4813 | #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ |
4760 | #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ |
| 4814 | #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ |
4761 | #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ |
| 4815 | #define TIM_DIER_CC2IE_Pos (2U) |
4762 | #define TIM_DIER_CC2IE_Pos (2U) |
| 4816 | #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ |
4763 | #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ |
| 4817 | #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ |
4764 | #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ |
| 4818 | #define TIM_DIER_CC3IE_Pos (3U) |
4765 | #define TIM_DIER_CC3IE_Pos (3U) |
| 4819 | #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ |
4766 | #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ |
| 4820 | #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ |
4767 | #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ |
| 4821 | #define TIM_DIER_CC4IE_Pos (4U) |
4768 | #define TIM_DIER_CC4IE_Pos (4U) |
| 4822 | #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ |
4769 | #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ |
| 4823 | #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ |
4770 | #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ |
| 4824 | #define TIM_DIER_COMIE_Pos (5U) |
4771 | #define TIM_DIER_COMIE_Pos (5U) |
| 4825 | #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ |
4772 | #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ |
| 4826 | #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ |
4773 | #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ |
| 4827 | #define TIM_DIER_TIE_Pos (6U) |
4774 | #define TIM_DIER_TIE_Pos (6U) |
| 4828 | #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ |
4775 | #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ |
| 4829 | #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ |
4776 | #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ |
| 4830 | #define TIM_DIER_BIE_Pos (7U) |
4777 | #define TIM_DIER_BIE_Pos (7U) |
| 4831 | #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ |
4778 | #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ |
| 4832 | #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ |
4779 | #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ |
| 4833 | #define TIM_DIER_UDE_Pos (8U) |
4780 | #define TIM_DIER_UDE_Pos (8U) |
| 4834 | #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ |
4781 | #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ |
| 4835 | #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ |
4782 | #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ |
| 4836 | #define TIM_DIER_CC1DE_Pos (9U) |
4783 | #define TIM_DIER_CC1DE_Pos (9U) |
| 4837 | #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ |
4784 | #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ |
| 4838 | #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ |
4785 | #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ |
| 4839 | #define TIM_DIER_CC2DE_Pos (10U) |
4786 | #define TIM_DIER_CC2DE_Pos (10U) |
| 4840 | #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ |
4787 | #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ |
| 4841 | #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ |
4788 | #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ |
| 4842 | #define TIM_DIER_CC3DE_Pos (11U) |
4789 | #define TIM_DIER_CC3DE_Pos (11U) |
| 4843 | #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ |
4790 | #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ |
| 4844 | #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ |
4791 | #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ |
| 4845 | #define TIM_DIER_CC4DE_Pos (12U) |
4792 | #define TIM_DIER_CC4DE_Pos (12U) |
| 4846 | #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ |
4793 | #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ |
| 4847 | #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ |
4794 | #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ |
| 4848 | #define TIM_DIER_COMDE_Pos (13U) |
4795 | #define TIM_DIER_COMDE_Pos (13U) |
| 4849 | #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ |
4796 | #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ |
| 4850 | #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ |
4797 | #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ |
| 4851 | #define TIM_DIER_TDE_Pos (14U) |
4798 | #define TIM_DIER_TDE_Pos (14U) |
| 4852 | #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ |
4799 | #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ |
| 4853 | #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ |
4800 | #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ |
| 4854 | 4801 | ||
| 4855 | /******************** Bit definition for TIM_SR register *******************/ |
4802 | /******************** Bit definition for TIM_SR register *******************/ |
| 4856 | #define TIM_SR_UIF_Pos (0U) |
4803 | #define TIM_SR_UIF_Pos (0U) |
| 4857 | #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */ |
4804 | #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ |
| 4858 | #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ |
4805 | #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ |
| 4859 | #define TIM_SR_CC1IF_Pos (1U) |
4806 | #define TIM_SR_CC1IF_Pos (1U) |
| 4860 | #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ |
4807 | #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ |
| 4861 | #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ |
4808 | #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ |
| 4862 | #define TIM_SR_CC2IF_Pos (2U) |
4809 | #define TIM_SR_CC2IF_Pos (2U) |
| 4863 | #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ |
4810 | #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ |
| 4864 | #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ |
4811 | #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ |
| 4865 | #define TIM_SR_CC3IF_Pos (3U) |
4812 | #define TIM_SR_CC3IF_Pos (3U) |
| 4866 | #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ |
4813 | #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ |
| 4867 | #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ |
4814 | #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ |
| 4868 | #define TIM_SR_CC4IF_Pos (4U) |
4815 | #define TIM_SR_CC4IF_Pos (4U) |
| 4869 | #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ |
4816 | #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ |
| 4870 | #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ |
4817 | #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ |
| 4871 | #define TIM_SR_COMIF_Pos (5U) |
4818 | #define TIM_SR_COMIF_Pos (5U) |
| 4872 | #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ |
4819 | #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ |
| 4873 | #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ |
4820 | #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ |
| 4874 | #define TIM_SR_TIF_Pos (6U) |
4821 | #define TIM_SR_TIF_Pos (6U) |
| 4875 | #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */ |
4822 | #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ |
| 4876 | #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ |
4823 | #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ |
| 4877 | #define TIM_SR_BIF_Pos (7U) |
4824 | #define TIM_SR_BIF_Pos (7U) |
| 4878 | #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */ |
4825 | #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ |
| 4879 | #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ |
4826 | #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ |
| 4880 | #define TIM_SR_CC1OF_Pos (9U) |
4827 | #define TIM_SR_CC1OF_Pos (9U) |
| 4881 | #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ |
4828 | #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ |
| 4882 | #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ |
4829 | #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ |
| 4883 | #define TIM_SR_CC2OF_Pos (10U) |
4830 | #define TIM_SR_CC2OF_Pos (10U) |
| 4884 | #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ |
4831 | #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ |
| 4885 | #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ |
4832 | #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ |
| 4886 | #define TIM_SR_CC3OF_Pos (11U) |
4833 | #define TIM_SR_CC3OF_Pos (11U) |
| 4887 | #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ |
4834 | #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ |
| 4888 | #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ |
4835 | #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ |
| 4889 | #define TIM_SR_CC4OF_Pos (12U) |
4836 | #define TIM_SR_CC4OF_Pos (12U) |
| 4890 | #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ |
4837 | #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ |
| 4891 | #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ |
4838 | #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ |
| 4892 | 4839 | ||
| 4893 | /******************* Bit definition for TIM_EGR register *******************/ |
4840 | /******************* Bit definition for TIM_EGR register *******************/ |
| 4894 | #define TIM_EGR_UG_Pos (0U) |
4841 | #define TIM_EGR_UG_Pos (0U) |
| 4895 | #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */ |
4842 | #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ |
| 4896 | #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ |
4843 | #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ |
| 4897 | #define TIM_EGR_CC1G_Pos (1U) |
4844 | #define TIM_EGR_CC1G_Pos (1U) |
| 4898 | #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ |
4845 | #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ |
| 4899 | #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ |
4846 | #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ |
| 4900 | #define TIM_EGR_CC2G_Pos (2U) |
4847 | #define TIM_EGR_CC2G_Pos (2U) |
| 4901 | #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ |
4848 | #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ |
| 4902 | #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ |
4849 | #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ |
| 4903 | #define TIM_EGR_CC3G_Pos (3U) |
4850 | #define TIM_EGR_CC3G_Pos (3U) |
| 4904 | #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ |
4851 | #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ |
| 4905 | #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ |
4852 | #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ |
| 4906 | #define TIM_EGR_CC4G_Pos (4U) |
4853 | #define TIM_EGR_CC4G_Pos (4U) |
| 4907 | #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ |
4854 | #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ |
| 4908 | #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ |
4855 | #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ |
| 4909 | #define TIM_EGR_COMG_Pos (5U) |
4856 | #define TIM_EGR_COMG_Pos (5U) |
| 4910 | #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ |
4857 | #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ |
| 4911 | #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ |
4858 | #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ |
| 4912 | #define TIM_EGR_TG_Pos (6U) |
4859 | #define TIM_EGR_TG_Pos (6U) |
| 4913 | #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */ |
4860 | #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ |
| 4914 | #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ |
4861 | #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ |
| 4915 | #define TIM_EGR_BG_Pos (7U) |
4862 | #define TIM_EGR_BG_Pos (7U) |
| 4916 | #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */ |
4863 | #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ |
| 4917 | #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ |
4864 | #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ |
| 4918 | 4865 | ||
| 4919 | /****************** Bit definition for TIM_CCMR1 register ******************/ |
4866 | /****************** Bit definition for TIM_CCMR1 register ******************/ |
| 4920 | #define TIM_CCMR1_CC1S_Pos (0U) |
4867 | #define TIM_CCMR1_CC1S_Pos (0U) |
| 4921 | #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ |
4868 | #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ |
| 4922 | #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
4869 | #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
| 4923 | #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ |
4870 | #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ |
| 4924 | #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ |
4871 | #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ |
| 4925 | 4872 | ||
| 4926 | #define TIM_CCMR1_OC1FE_Pos (2U) |
4873 | #define TIM_CCMR1_OC1FE_Pos (2U) |
| 4927 | #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ |
4874 | #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ |
| 4928 | #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ |
4875 | #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ |
| 4929 | #define TIM_CCMR1_OC1PE_Pos (3U) |
4876 | #define TIM_CCMR1_OC1PE_Pos (3U) |
| 4930 | #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ |
4877 | #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ |
| 4931 | #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ |
4878 | #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ |
| 4932 | 4879 | ||
| 4933 | #define TIM_CCMR1_OC1M_Pos (4U) |
4880 | #define TIM_CCMR1_OC1M_Pos (4U) |
| 4934 | #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ |
4881 | #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ |
| 4935 | #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
4882 | #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
| 4936 | #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ |
4883 | #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ |
| 4937 | #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ |
4884 | #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ |
| 4938 | #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ |
4885 | #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ |
| 4939 | 4886 | ||
| 4940 | #define TIM_CCMR1_OC1CE_Pos (7U) |
4887 | #define TIM_CCMR1_OC1CE_Pos (7U) |
| 4941 | #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ |
4888 | #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ |
| 4942 | #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ |
4889 | #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ |
| 4943 | 4890 | ||
| 4944 | #define TIM_CCMR1_CC2S_Pos (8U) |
4891 | #define TIM_CCMR1_CC2S_Pos (8U) |
| 4945 | #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ |
4892 | #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ |
| 4946 | #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
4893 | #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
| 4947 | #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ |
4894 | #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ |
| 4948 | #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ |
4895 | #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ |
| 4949 | 4896 | ||
| 4950 | #define TIM_CCMR1_OC2FE_Pos (10U) |
4897 | #define TIM_CCMR1_OC2FE_Pos (10U) |
| 4951 | #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ |
4898 | #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ |
| 4952 | #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ |
4899 | #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ |
| 4953 | #define TIM_CCMR1_OC2PE_Pos (11U) |
4900 | #define TIM_CCMR1_OC2PE_Pos (11U) |
| 4954 | #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ |
4901 | #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ |
| 4955 | #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ |
4902 | #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ |
| 4956 | 4903 | ||
| 4957 | #define TIM_CCMR1_OC2M_Pos (12U) |
4904 | #define TIM_CCMR1_OC2M_Pos (12U) |
| 4958 | #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ |
4905 | #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ |
| 4959 | #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
4906 | #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
| 4960 | #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ |
4907 | #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ |
| 4961 | #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ |
4908 | #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ |
| 4962 | #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ |
4909 | #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ |
| 4963 | 4910 | ||
| 4964 | #define TIM_CCMR1_OC2CE_Pos (15U) |
4911 | #define TIM_CCMR1_OC2CE_Pos (15U) |
| 4965 | #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ |
4912 | #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ |
| 4966 | #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ |
4913 | #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ |
| 4967 | 4914 | ||
| 4968 | /*---------------------------------------------------------------------------*/ |
4915 | /*---------------------------------------------------------------------------*/ |
| 4969 | 4916 | ||
| 4970 | #define TIM_CCMR1_IC1PSC_Pos (2U) |
4917 | #define TIM_CCMR1_IC1PSC_Pos (2U) |
| 4971 | #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ |
4918 | #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ |
| 4972 | #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
4919 | #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
| 4973 | #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ |
4920 | #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ |
| 4974 | #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ |
4921 | #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ |
| 4975 | 4922 | ||
| 4976 | #define TIM_CCMR1_IC1F_Pos (4U) |
4923 | #define TIM_CCMR1_IC1F_Pos (4U) |
| 4977 | #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ |
4924 | #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ |
| 4978 | #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
4925 | #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
| 4979 | #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ |
4926 | #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ |
| 4980 | #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ |
4927 | #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ |
| 4981 | #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ |
4928 | #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ |
| 4982 | #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ |
4929 | #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ |
| 4983 | 4930 | ||
| 4984 | #define TIM_CCMR1_IC2PSC_Pos (10U) |
4931 | #define TIM_CCMR1_IC2PSC_Pos (10U) |
| 4985 | #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ |
4932 | #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ |
| 4986 | #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
4933 | #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
| 4987 | #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ |
4934 | #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ |
| 4988 | #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ |
4935 | #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ |
| 4989 | 4936 | ||
| 4990 | #define TIM_CCMR1_IC2F_Pos (12U) |
4937 | #define TIM_CCMR1_IC2F_Pos (12U) |
| 4991 | #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ |
4938 | #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ |
| 4992 | #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
4939 | #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
| 4993 | #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ |
4940 | #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ |
| 4994 | #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ |
4941 | #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ |
| 4995 | #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ |
4942 | #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ |
| 4996 | #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ |
4943 | #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ |
| 4997 | 4944 | ||
| 4998 | /****************** Bit definition for TIM_CCMR2 register ******************/ |
4945 | /****************** Bit definition for TIM_CCMR2 register ******************/ |
| 4999 | #define TIM_CCMR2_CC3S_Pos (0U) |
4946 | #define TIM_CCMR2_CC3S_Pos (0U) |
| 5000 | #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ |
4947 | #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ |
| 5001 | #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
4948 | #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
| 5002 | #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ |
4949 | #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ |
| 5003 | #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ |
4950 | #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ |
| 5004 | 4951 | ||
| 5005 | #define TIM_CCMR2_OC3FE_Pos (2U) |
4952 | #define TIM_CCMR2_OC3FE_Pos (2U) |
| 5006 | #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ |
4953 | #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ |
| 5007 | #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ |
4954 | #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ |
| 5008 | #define TIM_CCMR2_OC3PE_Pos (3U) |
4955 | #define TIM_CCMR2_OC3PE_Pos (3U) |
| 5009 | #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ |
4956 | #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ |
| 5010 | #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ |
4957 | #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ |
| 5011 | 4958 | ||
| 5012 | #define TIM_CCMR2_OC3M_Pos (4U) |
4959 | #define TIM_CCMR2_OC3M_Pos (4U) |
| 5013 | #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ |
4960 | #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ |
| 5014 | #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
4961 | #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
| 5015 | #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ |
4962 | #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ |
| 5016 | #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ |
4963 | #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ |
| 5017 | #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ |
4964 | #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ |
| 5018 | 4965 | ||
| 5019 | #define TIM_CCMR2_OC3CE_Pos (7U) |
4966 | #define TIM_CCMR2_OC3CE_Pos (7U) |
| 5020 | #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ |
4967 | #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ |
| 5021 | #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ |
4968 | #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ |
| 5022 | 4969 | ||
| 5023 | #define TIM_CCMR2_CC4S_Pos (8U) |
4970 | #define TIM_CCMR2_CC4S_Pos (8U) |
| 5024 | #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ |
4971 | #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ |
| 5025 | #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
4972 | #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
| 5026 | #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ |
4973 | #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ |
| 5027 | #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ |
4974 | #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ |
| 5028 | 4975 | ||
| 5029 | #define TIM_CCMR2_OC4FE_Pos (10U) |
4976 | #define TIM_CCMR2_OC4FE_Pos (10U) |
| 5030 | #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ |
4977 | #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ |
| 5031 | #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ |
4978 | #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ |
| 5032 | #define TIM_CCMR2_OC4PE_Pos (11U) |
4979 | #define TIM_CCMR2_OC4PE_Pos (11U) |
| 5033 | #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ |
4980 | #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ |
| 5034 | #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ |
4981 | #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ |
| 5035 | 4982 | ||
| 5036 | #define TIM_CCMR2_OC4M_Pos (12U) |
4983 | #define TIM_CCMR2_OC4M_Pos (12U) |
| 5037 | #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ |
4984 | #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ |
| 5038 | #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
4985 | #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
| 5039 | #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ |
4986 | #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ |
| 5040 | #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ |
4987 | #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ |
| 5041 | #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ |
4988 | #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ |
| 5042 | 4989 | ||
| 5043 | #define TIM_CCMR2_OC4CE_Pos (15U) |
4990 | #define TIM_CCMR2_OC4CE_Pos (15U) |
| 5044 | #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ |
4991 | #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ |
| 5045 | #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ |
4992 | #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ |
| 5046 | 4993 | ||
| 5047 | /*---------------------------------------------------------------------------*/ |
4994 | /*---------------------------------------------------------------------------*/ |
| 5048 | 4995 | ||
| 5049 | #define TIM_CCMR2_IC3PSC_Pos (2U) |
4996 | #define TIM_CCMR2_IC3PSC_Pos (2U) |
| 5050 | #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ |
4997 | #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ |
| 5051 | #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
4998 | #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
| 5052 | #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ |
4999 | #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ |
| 5053 | #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ |
5000 | #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ |
| 5054 | 5001 | ||
| 5055 | #define TIM_CCMR2_IC3F_Pos (4U) |
5002 | #define TIM_CCMR2_IC3F_Pos (4U) |
| 5056 | #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ |
5003 | #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ |
| 5057 | #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
5004 | #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
| 5058 | #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ |
5005 | #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ |
| 5059 | #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ |
5006 | #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ |
| 5060 | #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ |
5007 | #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ |
| 5061 | #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ |
5008 | #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ |
| 5062 | 5009 | ||
| 5063 | #define TIM_CCMR2_IC4PSC_Pos (10U) |
5010 | #define TIM_CCMR2_IC4PSC_Pos (10U) |
| 5064 | #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ |
5011 | #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ |
| 5065 | #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
5012 | #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
| 5066 | #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ |
5013 | #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ |
| 5067 | #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ |
5014 | #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ |
| 5068 | 5015 | ||
| 5069 | #define TIM_CCMR2_IC4F_Pos (12U) |
5016 | #define TIM_CCMR2_IC4F_Pos (12U) |
| 5070 | #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ |
5017 | #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ |
| 5071 | #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
5018 | #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
| 5072 | #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ |
5019 | #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ |
| 5073 | #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ |
5020 | #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ |
| 5074 | #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ |
5021 | #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ |
| 5075 | #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ |
5022 | #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ |
| 5076 | 5023 | ||
| 5077 | /******************* Bit definition for TIM_CCER register ******************/ |
5024 | /******************* Bit definition for TIM_CCER register ******************/ |
| 5078 | #define TIM_CCER_CC1E_Pos (0U) |
5025 | #define TIM_CCER_CC1E_Pos (0U) |
| 5079 | #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ |
5026 | #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ |
| 5080 | #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ |
5027 | #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ |
| 5081 | #define TIM_CCER_CC1P_Pos (1U) |
5028 | #define TIM_CCER_CC1P_Pos (1U) |
| 5082 | #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ |
5029 | #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ |
| 5083 | #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ |
5030 | #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ |
| 5084 | #define TIM_CCER_CC1NE_Pos (2U) |
5031 | #define TIM_CCER_CC1NE_Pos (2U) |
| 5085 | #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ |
5032 | #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ |
| 5086 | #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ |
5033 | #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ |
| 5087 | #define TIM_CCER_CC1NP_Pos (3U) |
5034 | #define TIM_CCER_CC1NP_Pos (3U) |
| 5088 | #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ |
5035 | #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ |
| 5089 | #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ |
5036 | #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ |
| 5090 | #define TIM_CCER_CC2E_Pos (4U) |
5037 | #define TIM_CCER_CC2E_Pos (4U) |
| 5091 | #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ |
5038 | #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ |
| 5092 | #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ |
5039 | #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ |
| 5093 | #define TIM_CCER_CC2P_Pos (5U) |
5040 | #define TIM_CCER_CC2P_Pos (5U) |
| 5094 | #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ |
5041 | #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ |
| 5095 | #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ |
5042 | #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ |
| 5096 | #define TIM_CCER_CC2NE_Pos (6U) |
5043 | #define TIM_CCER_CC2NE_Pos (6U) |
| 5097 | #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ |
5044 | #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ |
| 5098 | #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ |
5045 | #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ |
| 5099 | #define TIM_CCER_CC2NP_Pos (7U) |
5046 | #define TIM_CCER_CC2NP_Pos (7U) |
| 5100 | #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ |
5047 | #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ |
| 5101 | #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ |
5048 | #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ |
| 5102 | #define TIM_CCER_CC3E_Pos (8U) |
5049 | #define TIM_CCER_CC3E_Pos (8U) |
| 5103 | #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ |
5050 | #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ |
| 5104 | #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ |
5051 | #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ |
| 5105 | #define TIM_CCER_CC3P_Pos (9U) |
5052 | #define TIM_CCER_CC3P_Pos (9U) |
| 5106 | #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ |
5053 | #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ |
| 5107 | #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ |
5054 | #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ |
| 5108 | #define TIM_CCER_CC3NE_Pos (10U) |
5055 | #define TIM_CCER_CC3NE_Pos (10U) |
| 5109 | #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ |
5056 | #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ |
| 5110 | #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ |
5057 | #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ |
| 5111 | #define TIM_CCER_CC3NP_Pos (11U) |
5058 | #define TIM_CCER_CC3NP_Pos (11U) |
| 5112 | #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ |
5059 | #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ |
| 5113 | #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ |
5060 | #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ |
| 5114 | #define TIM_CCER_CC4E_Pos (12U) |
5061 | #define TIM_CCER_CC4E_Pos (12U) |
| 5115 | #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ |
5062 | #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ |
| 5116 | #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ |
5063 | #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ |
| 5117 | #define TIM_CCER_CC4P_Pos (13U) |
5064 | #define TIM_CCER_CC4P_Pos (13U) |
| 5118 | #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ |
5065 | #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ |
| 5119 | #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ |
5066 | #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ |
| 5120 | 5067 | ||
| 5121 | /******************* Bit definition for TIM_CNT register *******************/ |
5068 | /******************* Bit definition for TIM_CNT register *******************/ |
| 5122 | #define TIM_CNT_CNT_Pos (0U) |
5069 | #define TIM_CNT_CNT_Pos (0U) |
| 5123 | #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ |
5070 | #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ |
| 5124 | #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ |
5071 | #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ |
| 5125 | 5072 | ||
| 5126 | /******************* Bit definition for TIM_PSC register *******************/ |
5073 | /******************* Bit definition for TIM_PSC register *******************/ |
| 5127 | #define TIM_PSC_PSC_Pos (0U) |
5074 | #define TIM_PSC_PSC_Pos (0U) |
| 5128 | #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ |
5075 | #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ |
| 5129 | #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ |
5076 | #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ |
| 5130 | 5077 | ||
| 5131 | /******************* Bit definition for TIM_ARR register *******************/ |
5078 | /******************* Bit definition for TIM_ARR register *******************/ |
| 5132 | #define TIM_ARR_ARR_Pos (0U) |
5079 | #define TIM_ARR_ARR_Pos (0U) |
| 5133 | #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ |
5080 | #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ |
| 5134 | #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ |
5081 | #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ |
| 5135 | 5082 | ||
| 5136 | /******************* Bit definition for TIM_RCR register *******************/ |
5083 | /******************* Bit definition for TIM_RCR register *******************/ |
| 5137 | #define TIM_RCR_REP_Pos (0U) |
5084 | #define TIM_RCR_REP_Pos (0U) |
| 5138 | #define TIM_RCR_REP_Msk (0xFFU << TIM_RCR_REP_Pos) /*!< 0x000000FF */ |
5085 | #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */ |
| 5139 | #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ |
5086 | #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ |
| 5140 | 5087 | ||
| 5141 | /******************* Bit definition for TIM_CCR1 register ******************/ |
5088 | /******************* Bit definition for TIM_CCR1 register ******************/ |
| 5142 | #define TIM_CCR1_CCR1_Pos (0U) |
5089 | #define TIM_CCR1_CCR1_Pos (0U) |
| 5143 | #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ |
5090 | #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ |
| 5144 | #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ |
5091 | #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ |
| 5145 | 5092 | ||
| 5146 | /******************* Bit definition for TIM_CCR2 register ******************/ |
5093 | /******************* Bit definition for TIM_CCR2 register ******************/ |
| 5147 | #define TIM_CCR2_CCR2_Pos (0U) |
5094 | #define TIM_CCR2_CCR2_Pos (0U) |
| 5148 | #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ |
5095 | #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ |
| 5149 | #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ |
5096 | #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ |
| 5150 | 5097 | ||
| 5151 | /******************* Bit definition for TIM_CCR3 register ******************/ |
5098 | /******************* Bit definition for TIM_CCR3 register ******************/ |
| 5152 | #define TIM_CCR3_CCR3_Pos (0U) |
5099 | #define TIM_CCR3_CCR3_Pos (0U) |
| 5153 | #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ |
5100 | #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ |
| 5154 | #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ |
5101 | #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ |
| 5155 | 5102 | ||
| 5156 | /******************* Bit definition for TIM_CCR4 register ******************/ |
5103 | /******************* Bit definition for TIM_CCR4 register ******************/ |
| 5157 | #define TIM_CCR4_CCR4_Pos (0U) |
5104 | #define TIM_CCR4_CCR4_Pos (0U) |
| 5158 | #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ |
5105 | #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ |
| 5159 | #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ |
5106 | #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ |
| 5160 | 5107 | ||
| 5161 | /******************* Bit definition for TIM_BDTR register ******************/ |
5108 | /******************* Bit definition for TIM_BDTR register ******************/ |
| 5162 | #define TIM_BDTR_DTG_Pos (0U) |
5109 | #define TIM_BDTR_DTG_Pos (0U) |
| 5163 | #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ |
5110 | #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ |
| 5164 | #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ |
5111 | #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ |
| 5165 | #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ |
5112 | #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ |
| 5166 | #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ |
5113 | #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ |
| 5167 | #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ |
5114 | #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ |
| 5168 | #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ |
5115 | #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ |
| 5169 | #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ |
5116 | #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ |
| 5170 | #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ |
5117 | #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ |
| 5171 | #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ |
5118 | #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ |
| 5172 | #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ |
5119 | #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ |
| 5173 | 5120 | ||
| 5174 | #define TIM_BDTR_LOCK_Pos (8U) |
5121 | #define TIM_BDTR_LOCK_Pos (8U) |
| 5175 | #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ |
5122 | #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ |
| 5176 | #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ |
5123 | #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ |
| 5177 | #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ |
5124 | #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ |
| 5178 | #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ |
5125 | #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ |
| 5179 | 5126 | ||
| 5180 | #define TIM_BDTR_OSSI_Pos (10U) |
5127 | #define TIM_BDTR_OSSI_Pos (10U) |
| 5181 | #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ |
5128 | #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ |
| 5182 | #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ |
5129 | #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ |
| 5183 | #define TIM_BDTR_OSSR_Pos (11U) |
5130 | #define TIM_BDTR_OSSR_Pos (11U) |
| 5184 | #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ |
5131 | #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ |
| 5185 | #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ |
5132 | #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ |
| 5186 | #define TIM_BDTR_BKE_Pos (12U) |
5133 | #define TIM_BDTR_BKE_Pos (12U) |
| 5187 | #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ |
5134 | #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ |
| 5188 | #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */ |
5135 | #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */ |
| 5189 | #define TIM_BDTR_BKP_Pos (13U) |
5136 | #define TIM_BDTR_BKP_Pos (13U) |
| 5190 | #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ |
5137 | #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ |
| 5191 | #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */ |
5138 | #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */ |
| 5192 | #define TIM_BDTR_AOE_Pos (14U) |
5139 | #define TIM_BDTR_AOE_Pos (14U) |
| 5193 | #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ |
5140 | #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ |
| 5194 | #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ |
5141 | #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ |
| 5195 | #define TIM_BDTR_MOE_Pos (15U) |
5142 | #define TIM_BDTR_MOE_Pos (15U) |
| 5196 | #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ |
5143 | #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ |
| 5197 | #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ |
5144 | #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ |
| 5198 | 5145 | ||
| 5199 | /******************* Bit definition for TIM_DCR register *******************/ |
5146 | /******************* Bit definition for TIM_DCR register *******************/ |
| 5200 | #define TIM_DCR_DBA_Pos (0U) |
5147 | #define TIM_DCR_DBA_Pos (0U) |
| 5201 | #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ |
5148 | #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ |
| 5202 | #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ |
5149 | #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ |
| 5203 | #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ |
5150 | #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ |
| 5204 | #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ |
5151 | #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ |
| 5205 | #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ |
5152 | #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ |
| 5206 | #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ |
5153 | #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ |
| 5207 | #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ |
5154 | #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ |
| 5208 | 5155 | ||
| 5209 | #define TIM_DCR_DBL_Pos (8U) |
5156 | #define TIM_DCR_DBL_Pos (8U) |
| 5210 | #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ |
5157 | #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ |
| 5211 | #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ |
5158 | #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ |
| 5212 | #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ |
5159 | #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ |
| 5213 | #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ |
5160 | #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ |
| 5214 | #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ |
5161 | #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ |
| 5215 | #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ |
5162 | #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ |
| 5216 | #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ |
5163 | #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ |
| 5217 | 5164 | ||
| 5218 | /******************* Bit definition for TIM_DMAR register ******************/ |
5165 | /******************* Bit definition for TIM_DMAR register ******************/ |
| 5219 | #define TIM_DMAR_DMAB_Pos (0U) |
5166 | #define TIM_DMAR_DMAB_Pos (0U) |
| 5220 | #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ |
5167 | #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ |
| 5221 | #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ |
5168 | #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ |
| 5222 | 5169 | ||
| 5223 | /******************************************************************************/ |
5170 | /******************************************************************************/ |
| 5224 | /* */ |
5171 | /* */ |
| 5225 | /* Real-Time Clock */ |
5172 | /* Real-Time Clock */ |
| 5226 | /* */ |
5173 | /* */ |
| 5227 | /******************************************************************************/ |
5174 | /******************************************************************************/ |
| 5228 | 5175 | ||
| 5229 | /******************* Bit definition for RTC_CRH register ********************/ |
5176 | /******************* Bit definition for RTC_CRH register ********************/ |
| 5230 | #define RTC_CRH_SECIE_Pos (0U) |
5177 | #define RTC_CRH_SECIE_Pos (0U) |
| 5231 | #define RTC_CRH_SECIE_Msk (0x1U << RTC_CRH_SECIE_Pos) /*!< 0x00000001 */ |
5178 | #define RTC_CRH_SECIE_Msk (0x1UL << RTC_CRH_SECIE_Pos) /*!< 0x00000001 */ |
| 5232 | #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk /*!< Second Interrupt Enable */ |
5179 | #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk /*!< Second Interrupt Enable */ |
| 5233 | #define RTC_CRH_ALRIE_Pos (1U) |
5180 | #define RTC_CRH_ALRIE_Pos (1U) |
| 5234 | #define RTC_CRH_ALRIE_Msk (0x1U << RTC_CRH_ALRIE_Pos) /*!< 0x00000002 */ |
5181 | #define RTC_CRH_ALRIE_Msk (0x1UL << RTC_CRH_ALRIE_Pos) /*!< 0x00000002 */ |
| 5235 | #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk /*!< Alarm Interrupt Enable */ |
5182 | #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk /*!< Alarm Interrupt Enable */ |
| 5236 | #define RTC_CRH_OWIE_Pos (2U) |
5183 | #define RTC_CRH_OWIE_Pos (2U) |
| 5237 | #define RTC_CRH_OWIE_Msk (0x1U << RTC_CRH_OWIE_Pos) /*!< 0x00000004 */ |
5184 | #define RTC_CRH_OWIE_Msk (0x1UL << RTC_CRH_OWIE_Pos) /*!< 0x00000004 */ |
| 5238 | #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk /*!< OverfloW Interrupt Enable */ |
5185 | #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk /*!< OverfloW Interrupt Enable */ |
| 5239 | 5186 | ||
| 5240 | /******************* Bit definition for RTC_CRL register ********************/ |
5187 | /******************* Bit definition for RTC_CRL register ********************/ |
| 5241 | #define RTC_CRL_SECF_Pos (0U) |
5188 | #define RTC_CRL_SECF_Pos (0U) |
| 5242 | #define RTC_CRL_SECF_Msk (0x1U << RTC_CRL_SECF_Pos) /*!< 0x00000001 */ |
5189 | #define RTC_CRL_SECF_Msk (0x1UL << RTC_CRL_SECF_Pos) /*!< 0x00000001 */ |
| 5243 | #define RTC_CRL_SECF RTC_CRL_SECF_Msk /*!< Second Flag */ |
5190 | #define RTC_CRL_SECF RTC_CRL_SECF_Msk /*!< Second Flag */ |
| 5244 | #define RTC_CRL_ALRF_Pos (1U) |
5191 | #define RTC_CRL_ALRF_Pos (1U) |
| 5245 | #define RTC_CRL_ALRF_Msk (0x1U << RTC_CRL_ALRF_Pos) /*!< 0x00000002 */ |
5192 | #define RTC_CRL_ALRF_Msk (0x1UL << RTC_CRL_ALRF_Pos) /*!< 0x00000002 */ |
| 5246 | #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk /*!< Alarm Flag */ |
5193 | #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk /*!< Alarm Flag */ |
| 5247 | #define RTC_CRL_OWF_Pos (2U) |
5194 | #define RTC_CRL_OWF_Pos (2U) |
| 5248 | #define RTC_CRL_OWF_Msk (0x1U << RTC_CRL_OWF_Pos) /*!< 0x00000004 */ |
5195 | #define RTC_CRL_OWF_Msk (0x1UL << RTC_CRL_OWF_Pos) /*!< 0x00000004 */ |
| 5249 | #define RTC_CRL_OWF RTC_CRL_OWF_Msk /*!< OverfloW Flag */ |
5196 | #define RTC_CRL_OWF RTC_CRL_OWF_Msk /*!< OverfloW Flag */ |
| 5250 | #define RTC_CRL_RSF_Pos (3U) |
5197 | #define RTC_CRL_RSF_Pos (3U) |
| 5251 | #define RTC_CRL_RSF_Msk (0x1U << RTC_CRL_RSF_Pos) /*!< 0x00000008 */ |
5198 | #define RTC_CRL_RSF_Msk (0x1UL << RTC_CRL_RSF_Pos) /*!< 0x00000008 */ |
| 5252 | #define RTC_CRL_RSF RTC_CRL_RSF_Msk /*!< Registers Synchronized Flag */ |
5199 | #define RTC_CRL_RSF RTC_CRL_RSF_Msk /*!< Registers Synchronized Flag */ |
| 5253 | #define RTC_CRL_CNF_Pos (4U) |
5200 | #define RTC_CRL_CNF_Pos (4U) |
| 5254 | #define RTC_CRL_CNF_Msk (0x1U << RTC_CRL_CNF_Pos) /*!< 0x00000010 */ |
5201 | #define RTC_CRL_CNF_Msk (0x1UL << RTC_CRL_CNF_Pos) /*!< 0x00000010 */ |
| 5255 | #define RTC_CRL_CNF RTC_CRL_CNF_Msk /*!< Configuration Flag */ |
5202 | #define RTC_CRL_CNF RTC_CRL_CNF_Msk /*!< Configuration Flag */ |
| 5256 | #define RTC_CRL_RTOFF_Pos (5U) |
5203 | #define RTC_CRL_RTOFF_Pos (5U) |
| 5257 | #define RTC_CRL_RTOFF_Msk (0x1U << RTC_CRL_RTOFF_Pos) /*!< 0x00000020 */ |
5204 | #define RTC_CRL_RTOFF_Msk (0x1UL << RTC_CRL_RTOFF_Pos) /*!< 0x00000020 */ |
| 5258 | #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk /*!< RTC operation OFF */ |
5205 | #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk /*!< RTC operation OFF */ |
| 5259 | 5206 | ||
| 5260 | /******************* Bit definition for RTC_PRLH register *******************/ |
5207 | /******************* Bit definition for RTC_PRLH register *******************/ |
| 5261 | #define RTC_PRLH_PRL_Pos (0U) |
5208 | #define RTC_PRLH_PRL_Pos (0U) |
| 5262 | #define RTC_PRLH_PRL_Msk (0xFU << RTC_PRLH_PRL_Pos) /*!< 0x0000000F */ |
5209 | #define RTC_PRLH_PRL_Msk (0xFUL << RTC_PRLH_PRL_Pos) /*!< 0x0000000F */ |
| 5263 | #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk /*!< RTC Prescaler Reload Value High */ |
5210 | #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk /*!< RTC Prescaler Reload Value High */ |
| 5264 | 5211 | ||
| 5265 | /******************* Bit definition for RTC_PRLL register *******************/ |
5212 | /******************* Bit definition for RTC_PRLL register *******************/ |
| 5266 | #define RTC_PRLL_PRL_Pos (0U) |
5213 | #define RTC_PRLL_PRL_Pos (0U) |
| 5267 | #define RTC_PRLL_PRL_Msk (0xFFFFU << RTC_PRLL_PRL_Pos) /*!< 0x0000FFFF */ |
5214 | #define RTC_PRLL_PRL_Msk (0xFFFFUL << RTC_PRLL_PRL_Pos) /*!< 0x0000FFFF */ |
| 5268 | #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk /*!< RTC Prescaler Reload Value Low */ |
5215 | #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk /*!< RTC Prescaler Reload Value Low */ |
| 5269 | 5216 | ||
| 5270 | /******************* Bit definition for RTC_DIVH register *******************/ |
5217 | /******************* Bit definition for RTC_DIVH register *******************/ |
| 5271 | #define RTC_DIVH_RTC_DIV_Pos (0U) |
5218 | #define RTC_DIVH_RTC_DIV_Pos (0U) |
| 5272 | #define RTC_DIVH_RTC_DIV_Msk (0xFU << RTC_DIVH_RTC_DIV_Pos) /*!< 0x0000000F */ |
5219 | #define RTC_DIVH_RTC_DIV_Msk (0xFUL << RTC_DIVH_RTC_DIV_Pos) /*!< 0x0000000F */ |
| 5273 | #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk /*!< RTC Clock Divider High */ |
5220 | #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk /*!< RTC Clock Divider High */ |
| 5274 | 5221 | ||
| 5275 | /******************* Bit definition for RTC_DIVL register *******************/ |
5222 | /******************* Bit definition for RTC_DIVL register *******************/ |
| 5276 | #define RTC_DIVL_RTC_DIV_Pos (0U) |
5223 | #define RTC_DIVL_RTC_DIV_Pos (0U) |
| 5277 | #define RTC_DIVL_RTC_DIV_Msk (0xFFFFU << RTC_DIVL_RTC_DIV_Pos) /*!< 0x0000FFFF */ |
5224 | #define RTC_DIVL_RTC_DIV_Msk (0xFFFFUL << RTC_DIVL_RTC_DIV_Pos) /*!< 0x0000FFFF */ |
| 5278 | #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk /*!< RTC Clock Divider Low */ |
5225 | #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk /*!< RTC Clock Divider Low */ |
| 5279 | 5226 | ||
| 5280 | /******************* Bit definition for RTC_CNTH register *******************/ |
5227 | /******************* Bit definition for RTC_CNTH register *******************/ |
| 5281 | #define RTC_CNTH_RTC_CNT_Pos (0U) |
5228 | #define RTC_CNTH_RTC_CNT_Pos (0U) |
| 5282 | #define RTC_CNTH_RTC_CNT_Msk (0xFFFFU << RTC_CNTH_RTC_CNT_Pos) /*!< 0x0000FFFF */ |
5229 | #define RTC_CNTH_RTC_CNT_Msk (0xFFFFUL << RTC_CNTH_RTC_CNT_Pos) /*!< 0x0000FFFF */ |
| 5283 | #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk /*!< RTC Counter High */ |
5230 | #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk /*!< RTC Counter High */ |
| 5284 | 5231 | ||
| 5285 | /******************* Bit definition for RTC_CNTL register *******************/ |
5232 | /******************* Bit definition for RTC_CNTL register *******************/ |
| 5286 | #define RTC_CNTL_RTC_CNT_Pos (0U) |
5233 | #define RTC_CNTL_RTC_CNT_Pos (0U) |
| 5287 | #define RTC_CNTL_RTC_CNT_Msk (0xFFFFU << RTC_CNTL_RTC_CNT_Pos) /*!< 0x0000FFFF */ |
5234 | #define RTC_CNTL_RTC_CNT_Msk (0xFFFFUL << RTC_CNTL_RTC_CNT_Pos) /*!< 0x0000FFFF */ |
| 5288 | #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk /*!< RTC Counter Low */ |
5235 | #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk /*!< RTC Counter Low */ |
| 5289 | 5236 | ||
| 5290 | /******************* Bit definition for RTC_ALRH register *******************/ |
5237 | /******************* Bit definition for RTC_ALRH register *******************/ |
| 5291 | #define RTC_ALRH_RTC_ALR_Pos (0U) |
5238 | #define RTC_ALRH_RTC_ALR_Pos (0U) |
| 5292 | #define RTC_ALRH_RTC_ALR_Msk (0xFFFFU << RTC_ALRH_RTC_ALR_Pos) /*!< 0x0000FFFF */ |
5239 | #define RTC_ALRH_RTC_ALR_Msk (0xFFFFUL << RTC_ALRH_RTC_ALR_Pos) /*!< 0x0000FFFF */ |
| 5293 | #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk /*!< RTC Alarm High */ |
5240 | #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk /*!< RTC Alarm High */ |
| 5294 | 5241 | ||
| 5295 | /******************* Bit definition for RTC_ALRL register *******************/ |
5242 | /******************* Bit definition for RTC_ALRL register *******************/ |
| 5296 | #define RTC_ALRL_RTC_ALR_Pos (0U) |
5243 | #define RTC_ALRL_RTC_ALR_Pos (0U) |
| 5297 | #define RTC_ALRL_RTC_ALR_Msk (0xFFFFU << RTC_ALRL_RTC_ALR_Pos) /*!< 0x0000FFFF */ |
5244 | #define RTC_ALRL_RTC_ALR_Msk (0xFFFFUL << RTC_ALRL_RTC_ALR_Pos) /*!< 0x0000FFFF */ |
| 5298 | #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk /*!< RTC Alarm Low */ |
5245 | #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk /*!< RTC Alarm Low */ |
| 5299 | 5246 | ||
| 5300 | /******************************************************************************/ |
5247 | /******************************************************************************/ |
| 5301 | /* */ |
5248 | /* */ |
| 5302 | /* Independent WATCHDOG (IWDG) */ |
5249 | /* Independent WATCHDOG (IWDG) */ |
| 5303 | /* */ |
5250 | /* */ |
| 5304 | /******************************************************************************/ |
5251 | /******************************************************************************/ |
| 5305 | 5252 | ||
| 5306 | /******************* Bit definition for IWDG_KR register ********************/ |
5253 | /******************* Bit definition for IWDG_KR register ********************/ |
| 5307 | #define IWDG_KR_KEY_Pos (0U) |
5254 | #define IWDG_KR_KEY_Pos (0U) |
| 5308 | #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ |
5255 | #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ |
| 5309 | #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ |
5256 | #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ |
| 5310 | 5257 | ||
| 5311 | /******************* Bit definition for IWDG_PR register ********************/ |
5258 | /******************* Bit definition for IWDG_PR register ********************/ |
| 5312 | #define IWDG_PR_PR_Pos (0U) |
5259 | #define IWDG_PR_PR_Pos (0U) |
| 5313 | #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */ |
5260 | #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ |
| 5314 | #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ |
5261 | #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ |
| 5315 | #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */ |
5262 | #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ |
| 5316 | #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */ |
5263 | #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ |
| 5317 | #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */ |
5264 | #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ |
| 5318 | 5265 | ||
| 5319 | /******************* Bit definition for IWDG_RLR register *******************/ |
5266 | /******************* Bit definition for IWDG_RLR register *******************/ |
| 5320 | #define IWDG_RLR_RL_Pos (0U) |
5267 | #define IWDG_RLR_RL_Pos (0U) |
| 5321 | #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ |
5268 | #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ |
| 5322 | #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ |
5269 | #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ |
| 5323 | 5270 | ||
| 5324 | /******************* Bit definition for IWDG_SR register ********************/ |
5271 | /******************* Bit definition for IWDG_SR register ********************/ |
| 5325 | #define IWDG_SR_PVU_Pos (0U) |
5272 | #define IWDG_SR_PVU_Pos (0U) |
| 5326 | #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ |
5273 | #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ |
| 5327 | #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ |
5274 | #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ |
| 5328 | #define IWDG_SR_RVU_Pos (1U) |
5275 | #define IWDG_SR_RVU_Pos (1U) |
| 5329 | #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ |
5276 | #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ |
| 5330 | #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ |
5277 | #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ |
| 5331 | 5278 | ||
| 5332 | /******************************************************************************/ |
5279 | /******************************************************************************/ |
| 5333 | /* */ |
5280 | /* */ |
| 5334 | /* Window WATCHDOG (WWDG) */ |
5281 | /* Window WATCHDOG (WWDG) */ |
| 5335 | /* */ |
5282 | /* */ |
| 5336 | /******************************************************************************/ |
5283 | /******************************************************************************/ |
| 5337 | 5284 | ||
| 5338 | /******************* Bit definition for WWDG_CR register ********************/ |
5285 | /******************* Bit definition for WWDG_CR register ********************/ |
| 5339 | #define WWDG_CR_T_Pos (0U) |
5286 | #define WWDG_CR_T_Pos (0U) |
| 5340 | #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */ |
5287 | #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ |
| 5341 | #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
5288 | #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
| 5342 | #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */ |
5289 | #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ |
| 5343 | #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */ |
5290 | #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ |
| 5344 | #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */ |
5291 | #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ |
| 5345 | #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */ |
5292 | #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ |
| 5346 | #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */ |
5293 | #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ |
| 5347 | #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */ |
5294 | #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ |
| 5348 | #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */ |
5295 | #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ |
| 5349 | 5296 | ||
| 5350 | /* Legacy defines */ |
5297 | /* Legacy defines */ |
| 5351 | #define WWDG_CR_T0 WWDG_CR_T_0 |
5298 | #define WWDG_CR_T0 WWDG_CR_T_0 |
| 5352 | #define WWDG_CR_T1 WWDG_CR_T_1 |
5299 | #define WWDG_CR_T1 WWDG_CR_T_1 |
| 5353 | #define WWDG_CR_T2 WWDG_CR_T_2 |
5300 | #define WWDG_CR_T2 WWDG_CR_T_2 |
| Line 5355... | Line 5302... | ||
| 5355 | #define WWDG_CR_T4 WWDG_CR_T_4 |
5302 | #define WWDG_CR_T4 WWDG_CR_T_4 |
| 5356 | #define WWDG_CR_T5 WWDG_CR_T_5 |
5303 | #define WWDG_CR_T5 WWDG_CR_T_5 |
| 5357 | #define WWDG_CR_T6 WWDG_CR_T_6 |
5304 | #define WWDG_CR_T6 WWDG_CR_T_6 |
| 5358 | 5305 | ||
| 5359 | #define WWDG_CR_WDGA_Pos (7U) |
5306 | #define WWDG_CR_WDGA_Pos (7U) |
| 5360 | #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ |
5307 | #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ |
| 5361 | #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ |
5308 | #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ |
| 5362 | 5309 | ||
| 5363 | /******************* Bit definition for WWDG_CFR register *******************/ |
5310 | /******************* Bit definition for WWDG_CFR register *******************/ |
| 5364 | #define WWDG_CFR_W_Pos (0U) |
5311 | #define WWDG_CFR_W_Pos (0U) |
| 5365 | #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */ |
5312 | #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ |
| 5366 | #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ |
5313 | #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ |
| 5367 | #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */ |
5314 | #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ |
| 5368 | #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */ |
5315 | #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ |
| 5369 | #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */ |
5316 | #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ |
| 5370 | #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */ |
5317 | #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ |
| 5371 | #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */ |
5318 | #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ |
| 5372 | #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */ |
5319 | #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ |
| 5373 | #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */ |
5320 | #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ |
| 5374 | 5321 | ||
| 5375 | /* Legacy defines */ |
5322 | /* Legacy defines */ |
| 5376 | #define WWDG_CFR_W0 WWDG_CFR_W_0 |
5323 | #define WWDG_CFR_W0 WWDG_CFR_W_0 |
| 5377 | #define WWDG_CFR_W1 WWDG_CFR_W_1 |
5324 | #define WWDG_CFR_W1 WWDG_CFR_W_1 |
| 5378 | #define WWDG_CFR_W2 WWDG_CFR_W_2 |
5325 | #define WWDG_CFR_W2 WWDG_CFR_W_2 |
| Line 5380... | Line 5327... | ||
| 5380 | #define WWDG_CFR_W4 WWDG_CFR_W_4 |
5327 | #define WWDG_CFR_W4 WWDG_CFR_W_4 |
| 5381 | #define WWDG_CFR_W5 WWDG_CFR_W_5 |
5328 | #define WWDG_CFR_W5 WWDG_CFR_W_5 |
| 5382 | #define WWDG_CFR_W6 WWDG_CFR_W_6 |
5329 | #define WWDG_CFR_W6 WWDG_CFR_W_6 |
| 5383 | 5330 | ||
| 5384 | #define WWDG_CFR_WDGTB_Pos (7U) |
5331 | #define WWDG_CFR_WDGTB_Pos (7U) |
| 5385 | #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ |
5332 | #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ |
| 5386 | #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ |
5333 | #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ |
| 5387 | #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ |
5334 | #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ |
| 5388 | #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ |
5335 | #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ |
| 5389 | 5336 | ||
| 5390 | /* Legacy defines */ |
5337 | /* Legacy defines */ |
| 5391 | #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 |
5338 | #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 |
| 5392 | #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 |
5339 | #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 |
| 5393 | 5340 | ||
| 5394 | #define WWDG_CFR_EWI_Pos (9U) |
5341 | #define WWDG_CFR_EWI_Pos (9U) |
| 5395 | #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ |
5342 | #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ |
| 5396 | #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ |
5343 | #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ |
| 5397 | 5344 | ||
| 5398 | /******************* Bit definition for WWDG_SR register ********************/ |
5345 | /******************* Bit definition for WWDG_SR register ********************/ |
| 5399 | #define WWDG_SR_EWIF_Pos (0U) |
5346 | #define WWDG_SR_EWIF_Pos (0U) |
| 5400 | #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ |
5347 | #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ |
| 5401 | #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ |
5348 | #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ |
| 5402 | 5349 | ||
| 5403 | 5350 | ||
| 5404 | /******************************************************************************/ |
5351 | /******************************************************************************/ |
| 5405 | /* */ |
5352 | /* */ |
| 5406 | /* SD host Interface */ |
- | |
| 5407 | /* */ |
- | |
| 5408 | /******************************************************************************/ |
- | |
| 5409 | - | ||
| 5410 | /****************** Bit definition for SDIO_POWER register ******************/ |
- | |
| 5411 | #define SDIO_POWER_PWRCTRL_Pos (0U) |
- | |
| 5412 | #define SDIO_POWER_PWRCTRL_Msk (0x3U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x00000003 */ |
- | |
| 5413 | #define SDIO_POWER_PWRCTRL SDIO_POWER_PWRCTRL_Msk /*!< PWRCTRL[1:0] bits (Power supply control bits) */ |
- | |
| 5414 | #define SDIO_POWER_PWRCTRL_0 (0x1U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x01 */ |
- | |
| 5415 | #define SDIO_POWER_PWRCTRL_1 (0x2U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x02 */ |
- | |
| 5416 | - | ||
| 5417 | /****************** Bit definition for SDIO_CLKCR register ******************/ |
- | |
| 5418 | #define SDIO_CLKCR_CLKDIV_Pos (0U) |
- | |
| 5419 | #define SDIO_CLKCR_CLKDIV_Msk (0xFFU << SDIO_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */ |
- | |
| 5420 | #define SDIO_CLKCR_CLKDIV SDIO_CLKCR_CLKDIV_Msk /*!< Clock divide factor */ |
- | |
| 5421 | #define SDIO_CLKCR_CLKEN_Pos (8U) |
- | |
| 5422 | #define SDIO_CLKCR_CLKEN_Msk (0x1U << SDIO_CLKCR_CLKEN_Pos) /*!< 0x00000100 */ |
- | |
| 5423 | #define SDIO_CLKCR_CLKEN SDIO_CLKCR_CLKEN_Msk /*!< Clock enable bit */ |
- | |
| 5424 | #define SDIO_CLKCR_PWRSAV_Pos (9U) |
- | |
| 5425 | #define SDIO_CLKCR_PWRSAV_Msk (0x1U << SDIO_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */ |
- | |
| 5426 | #define SDIO_CLKCR_PWRSAV SDIO_CLKCR_PWRSAV_Msk /*!< Power saving configuration bit */ |
- | |
| 5427 | #define SDIO_CLKCR_BYPASS_Pos (10U) |
- | |
| 5428 | #define SDIO_CLKCR_BYPASS_Msk (0x1U << SDIO_CLKCR_BYPASS_Pos) /*!< 0x00000400 */ |
- | |
| 5429 | #define SDIO_CLKCR_BYPASS SDIO_CLKCR_BYPASS_Msk /*!< Clock divider bypass enable bit */ |
- | |
| 5430 | - | ||
| 5431 | #define SDIO_CLKCR_WIDBUS_Pos (11U) |
- | |
| 5432 | #define SDIO_CLKCR_WIDBUS_Msk (0x3U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */ |
- | |
| 5433 | #define SDIO_CLKCR_WIDBUS SDIO_CLKCR_WIDBUS_Msk /*!< WIDBUS[1:0] bits (Wide bus mode enable bit) */ |
- | |
| 5434 | #define SDIO_CLKCR_WIDBUS_0 (0x1U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x0800 */ |
- | |
| 5435 | #define SDIO_CLKCR_WIDBUS_1 (0x2U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x1000 */ |
- | |
| 5436 | - | ||
| 5437 | #define SDIO_CLKCR_NEGEDGE_Pos (13U) |
- | |
| 5438 | #define SDIO_CLKCR_NEGEDGE_Msk (0x1U << SDIO_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */ |
- | |
| 5439 | #define SDIO_CLKCR_NEGEDGE SDIO_CLKCR_NEGEDGE_Msk /*!< SDIO_CK dephasing selection bit */ |
- | |
| 5440 | #define SDIO_CLKCR_HWFC_EN_Pos (14U) |
- | |
| 5441 | #define SDIO_CLKCR_HWFC_EN_Msk (0x1U << SDIO_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */ |
- | |
| 5442 | #define SDIO_CLKCR_HWFC_EN SDIO_CLKCR_HWFC_EN_Msk /*!< HW Flow Control enable */ |
- | |
| 5443 | - | ||
| 5444 | /******************* Bit definition for SDIO_ARG register *******************/ |
- | |
| 5445 | #define SDIO_ARG_CMDARG_Pos (0U) |
- | |
| 5446 | #define SDIO_ARG_CMDARG_Msk (0xFFFFFFFFU << SDIO_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */ |
- | |
| 5447 | #define SDIO_ARG_CMDARG SDIO_ARG_CMDARG_Msk /*!< Command argument */ |
- | |
| 5448 | - | ||
| 5449 | /******************* Bit definition for SDIO_CMD register *******************/ |
- | |
| 5450 | #define SDIO_CMD_CMDINDEX_Pos (0U) |
- | |
| 5451 | #define SDIO_CMD_CMDINDEX_Msk (0x3FU << SDIO_CMD_CMDINDEX_Pos) /*!< 0x0000003F */ |
- | |
| 5452 | #define SDIO_CMD_CMDINDEX SDIO_CMD_CMDINDEX_Msk /*!< Command Index */ |
- | |
| 5453 | - | ||
| 5454 | #define SDIO_CMD_WAITRESP_Pos (6U) |
- | |
| 5455 | #define SDIO_CMD_WAITRESP_Msk (0x3U << SDIO_CMD_WAITRESP_Pos) /*!< 0x000000C0 */ |
- | |
| 5456 | #define SDIO_CMD_WAITRESP SDIO_CMD_WAITRESP_Msk /*!< WAITRESP[1:0] bits (Wait for response bits) */ |
- | |
| 5457 | #define SDIO_CMD_WAITRESP_0 (0x1U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0040 */ |
- | |
| 5458 | #define SDIO_CMD_WAITRESP_1 (0x2U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0080 */ |
- | |
| 5459 | - | ||
| 5460 | #define SDIO_CMD_WAITINT_Pos (8U) |
- | |
| 5461 | #define SDIO_CMD_WAITINT_Msk (0x1U << SDIO_CMD_WAITINT_Pos) /*!< 0x00000100 */ |
- | |
| 5462 | #define SDIO_CMD_WAITINT SDIO_CMD_WAITINT_Msk /*!< CPSM Waits for Interrupt Request */ |
- | |
| 5463 | #define SDIO_CMD_WAITPEND_Pos (9U) |
- | |
| 5464 | #define SDIO_CMD_WAITPEND_Msk (0x1U << SDIO_CMD_WAITPEND_Pos) /*!< 0x00000200 */ |
- | |
| 5465 | #define SDIO_CMD_WAITPEND SDIO_CMD_WAITPEND_Msk /*!< CPSM Waits for ends of data transfer (CmdPend internal signal) */ |
- | |
| 5466 | #define SDIO_CMD_CPSMEN_Pos (10U) |
- | |
| 5467 | #define SDIO_CMD_CPSMEN_Msk (0x1U << SDIO_CMD_CPSMEN_Pos) /*!< 0x00000400 */ |
- | |
| 5468 | #define SDIO_CMD_CPSMEN SDIO_CMD_CPSMEN_Msk /*!< Command path state machine (CPSM) Enable bit */ |
- | |
| 5469 | #define SDIO_CMD_SDIOSUSPEND_Pos (11U) |
- | |
| 5470 | #define SDIO_CMD_SDIOSUSPEND_Msk (0x1U << SDIO_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */ |
- | |
| 5471 | #define SDIO_CMD_SDIOSUSPEND SDIO_CMD_SDIOSUSPEND_Msk /*!< SD I/O suspend command */ |
- | |
| 5472 | #define SDIO_CMD_ENCMDCOMPL_Pos (12U) |
- | |
| 5473 | #define SDIO_CMD_ENCMDCOMPL_Msk (0x1U << SDIO_CMD_ENCMDCOMPL_Pos) /*!< 0x00001000 */ |
- | |
| 5474 | #define SDIO_CMD_ENCMDCOMPL SDIO_CMD_ENCMDCOMPL_Msk /*!< Enable CMD completion */ |
- | |
| 5475 | #define SDIO_CMD_NIEN_Pos (13U) |
- | |
| 5476 | #define SDIO_CMD_NIEN_Msk (0x1U << SDIO_CMD_NIEN_Pos) /*!< 0x00002000 */ |
- | |
| 5477 | #define SDIO_CMD_NIEN SDIO_CMD_NIEN_Msk /*!< Not Interrupt Enable */ |
- | |
| 5478 | #define SDIO_CMD_CEATACMD_Pos (14U) |
- | |
| 5479 | #define SDIO_CMD_CEATACMD_Msk (0x1U << SDIO_CMD_CEATACMD_Pos) /*!< 0x00004000 */ |
- | |
| 5480 | #define SDIO_CMD_CEATACMD SDIO_CMD_CEATACMD_Msk /*!< CE-ATA command */ |
- | |
| 5481 | - | ||
| 5482 | /***************** Bit definition for SDIO_RESPCMD register *****************/ |
- | |
| 5483 | #define SDIO_RESPCMD_RESPCMD_Pos (0U) |
- | |
| 5484 | #define SDIO_RESPCMD_RESPCMD_Msk (0x3FU << SDIO_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */ |
- | |
| 5485 | #define SDIO_RESPCMD_RESPCMD SDIO_RESPCMD_RESPCMD_Msk /*!< Response command index */ |
- | |
| 5486 | - | ||
| 5487 | /****************** Bit definition for SDIO_RESP0 register ******************/ |
- | |
| 5488 | #define SDIO_RESP0_CARDSTATUS0_Pos (0U) |
- | |
| 5489 | #define SDIO_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFU << SDIO_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */ |
- | |
| 5490 | #define SDIO_RESP0_CARDSTATUS0 SDIO_RESP0_CARDSTATUS0_Msk /*!< Card Status */ |
- | |
| 5491 | - | ||
| 5492 | /****************** Bit definition for SDIO_RESP1 register ******************/ |
- | |
| 5493 | #define SDIO_RESP1_CARDSTATUS1_Pos (0U) |
- | |
| 5494 | #define SDIO_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFU << SDIO_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */ |
- | |
| 5495 | #define SDIO_RESP1_CARDSTATUS1 SDIO_RESP1_CARDSTATUS1_Msk /*!< Card Status */ |
- | |
| 5496 | - | ||
| 5497 | /****************** Bit definition for SDIO_RESP2 register ******************/ |
- | |
| 5498 | #define SDIO_RESP2_CARDSTATUS2_Pos (0U) |
- | |
| 5499 | #define SDIO_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFU << SDIO_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */ |
- | |
| 5500 | #define SDIO_RESP2_CARDSTATUS2 SDIO_RESP2_CARDSTATUS2_Msk /*!< Card Status */ |
- | |
| 5501 | - | ||
| 5502 | /****************** Bit definition for SDIO_RESP3 register ******************/ |
- | |
| 5503 | #define SDIO_RESP3_CARDSTATUS3_Pos (0U) |
- | |
| 5504 | #define SDIO_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFU << SDIO_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */ |
- | |
| 5505 | #define SDIO_RESP3_CARDSTATUS3 SDIO_RESP3_CARDSTATUS3_Msk /*!< Card Status */ |
- | |
| 5506 | - | ||
| 5507 | /****************** Bit definition for SDIO_RESP4 register ******************/ |
- | |
| 5508 | #define SDIO_RESP4_CARDSTATUS4_Pos (0U) |
- | |
| 5509 | #define SDIO_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFU << SDIO_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */ |
- | |
| 5510 | #define SDIO_RESP4_CARDSTATUS4 SDIO_RESP4_CARDSTATUS4_Msk /*!< Card Status */ |
- | |
| 5511 | - | ||
| 5512 | /****************** Bit definition for SDIO_DTIMER register *****************/ |
- | |
| 5513 | #define SDIO_DTIMER_DATATIME_Pos (0U) |
- | |
| 5514 | #define SDIO_DTIMER_DATATIME_Msk (0xFFFFFFFFU << SDIO_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */ |
- | |
| 5515 | #define SDIO_DTIMER_DATATIME SDIO_DTIMER_DATATIME_Msk /*!< Data timeout period. */ |
- | |
| 5516 | - | ||
| 5517 | /****************** Bit definition for SDIO_DLEN register *******************/ |
- | |
| 5518 | #define SDIO_DLEN_DATALENGTH_Pos (0U) |
- | |
| 5519 | #define SDIO_DLEN_DATALENGTH_Msk (0x1FFFFFFU << SDIO_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */ |
- | |
| 5520 | #define SDIO_DLEN_DATALENGTH SDIO_DLEN_DATALENGTH_Msk /*!< Data length value */ |
- | |
| 5521 | - | ||
| 5522 | /****************** Bit definition for SDIO_DCTRL register ******************/ |
- | |
| 5523 | #define SDIO_DCTRL_DTEN_Pos (0U) |
- | |
| 5524 | #define SDIO_DCTRL_DTEN_Msk (0x1U << SDIO_DCTRL_DTEN_Pos) /*!< 0x00000001 */ |
- | |
| 5525 | #define SDIO_DCTRL_DTEN SDIO_DCTRL_DTEN_Msk /*!< Data transfer enabled bit */ |
- | |
| 5526 | #define SDIO_DCTRL_DTDIR_Pos (1U) |
- | |
| 5527 | #define SDIO_DCTRL_DTDIR_Msk (0x1U << SDIO_DCTRL_DTDIR_Pos) /*!< 0x00000002 */ |
- | |
| 5528 | #define SDIO_DCTRL_DTDIR SDIO_DCTRL_DTDIR_Msk /*!< Data transfer direction selection */ |
- | |
| 5529 | #define SDIO_DCTRL_DTMODE_Pos (2U) |
- | |
| 5530 | #define SDIO_DCTRL_DTMODE_Msk (0x1U << SDIO_DCTRL_DTMODE_Pos) /*!< 0x00000004 */ |
- | |
| 5531 | #define SDIO_DCTRL_DTMODE SDIO_DCTRL_DTMODE_Msk /*!< Data transfer mode selection */ |
- | |
| 5532 | #define SDIO_DCTRL_DMAEN_Pos (3U) |
- | |
| 5533 | #define SDIO_DCTRL_DMAEN_Msk (0x1U << SDIO_DCTRL_DMAEN_Pos) /*!< 0x00000008 */ |
- | |
| 5534 | #define SDIO_DCTRL_DMAEN SDIO_DCTRL_DMAEN_Msk /*!< DMA enabled bit */ |
- | |
| 5535 | - | ||
| 5536 | #define SDIO_DCTRL_DBLOCKSIZE_Pos (4U) |
- | |
| 5537 | #define SDIO_DCTRL_DBLOCKSIZE_Msk (0xFU << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */ |
- | |
| 5538 | #define SDIO_DCTRL_DBLOCKSIZE SDIO_DCTRL_DBLOCKSIZE_Msk /*!< DBLOCKSIZE[3:0] bits (Data block size) */ |
- | |
| 5539 | #define SDIO_DCTRL_DBLOCKSIZE_0 (0x1U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */ |
- | |
| 5540 | #define SDIO_DCTRL_DBLOCKSIZE_1 (0x2U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */ |
- | |
| 5541 | #define SDIO_DCTRL_DBLOCKSIZE_2 (0x4U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */ |
- | |
| 5542 | #define SDIO_DCTRL_DBLOCKSIZE_3 (0x8U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */ |
- | |
| 5543 | - | ||
| 5544 | #define SDIO_DCTRL_RWSTART_Pos (8U) |
- | |
| 5545 | #define SDIO_DCTRL_RWSTART_Msk (0x1U << SDIO_DCTRL_RWSTART_Pos) /*!< 0x00000100 */ |
- | |
| 5546 | #define SDIO_DCTRL_RWSTART SDIO_DCTRL_RWSTART_Msk /*!< Read wait start */ |
- | |
| 5547 | #define SDIO_DCTRL_RWSTOP_Pos (9U) |
- | |
| 5548 | #define SDIO_DCTRL_RWSTOP_Msk (0x1U << SDIO_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */ |
- | |
| 5549 | #define SDIO_DCTRL_RWSTOP SDIO_DCTRL_RWSTOP_Msk /*!< Read wait stop */ |
- | |
| 5550 | #define SDIO_DCTRL_RWMOD_Pos (10U) |
- | |
| 5551 | #define SDIO_DCTRL_RWMOD_Msk (0x1U << SDIO_DCTRL_RWMOD_Pos) /*!< 0x00000400 */ |
- | |
| 5552 | #define SDIO_DCTRL_RWMOD SDIO_DCTRL_RWMOD_Msk /*!< Read wait mode */ |
- | |
| 5553 | #define SDIO_DCTRL_SDIOEN_Pos (11U) |
- | |
| 5554 | #define SDIO_DCTRL_SDIOEN_Msk (0x1U << SDIO_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */ |
- | |
| 5555 | #define SDIO_DCTRL_SDIOEN SDIO_DCTRL_SDIOEN_Msk /*!< SD I/O enable functions */ |
- | |
| 5556 | - | ||
| 5557 | /****************** Bit definition for SDIO_DCOUNT register *****************/ |
- | |
| 5558 | #define SDIO_DCOUNT_DATACOUNT_Pos (0U) |
- | |
| 5559 | #define SDIO_DCOUNT_DATACOUNT_Msk (0x1FFFFFFU << SDIO_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */ |
- | |
| 5560 | #define SDIO_DCOUNT_DATACOUNT SDIO_DCOUNT_DATACOUNT_Msk /*!< Data count value */ |
- | |
| 5561 | - | ||
| 5562 | /****************** Bit definition for SDIO_STA register ********************/ |
- | |
| 5563 | #define SDIO_STA_CCRCFAIL_Pos (0U) |
- | |
| 5564 | #define SDIO_STA_CCRCFAIL_Msk (0x1U << SDIO_STA_CCRCFAIL_Pos) /*!< 0x00000001 */ |
- | |
| 5565 | #define SDIO_STA_CCRCFAIL SDIO_STA_CCRCFAIL_Msk /*!< Command response received (CRC check failed) */ |
- | |
| 5566 | #define SDIO_STA_DCRCFAIL_Pos (1U) |
- | |
| 5567 | #define SDIO_STA_DCRCFAIL_Msk (0x1U << SDIO_STA_DCRCFAIL_Pos) /*!< 0x00000002 */ |
- | |
| 5568 | #define SDIO_STA_DCRCFAIL SDIO_STA_DCRCFAIL_Msk /*!< Data block sent/received (CRC check failed) */ |
- | |
| 5569 | #define SDIO_STA_CTIMEOUT_Pos (2U) |
- | |
| 5570 | #define SDIO_STA_CTIMEOUT_Msk (0x1U << SDIO_STA_CTIMEOUT_Pos) /*!< 0x00000004 */ |
- | |
| 5571 | #define SDIO_STA_CTIMEOUT SDIO_STA_CTIMEOUT_Msk /*!< Command response timeout */ |
- | |
| 5572 | #define SDIO_STA_DTIMEOUT_Pos (3U) |
- | |
| 5573 | #define SDIO_STA_DTIMEOUT_Msk (0x1U << SDIO_STA_DTIMEOUT_Pos) /*!< 0x00000008 */ |
- | |
| 5574 | #define SDIO_STA_DTIMEOUT SDIO_STA_DTIMEOUT_Msk /*!< Data timeout */ |
- | |
| 5575 | #define SDIO_STA_TXUNDERR_Pos (4U) |
- | |
| 5576 | #define SDIO_STA_TXUNDERR_Msk (0x1U << SDIO_STA_TXUNDERR_Pos) /*!< 0x00000010 */ |
- | |
| 5577 | #define SDIO_STA_TXUNDERR SDIO_STA_TXUNDERR_Msk /*!< Transmit FIFO underrun error */ |
- | |
| 5578 | #define SDIO_STA_RXOVERR_Pos (5U) |
- | |
| 5579 | #define SDIO_STA_RXOVERR_Msk (0x1U << SDIO_STA_RXOVERR_Pos) /*!< 0x00000020 */ |
- | |
| 5580 | #define SDIO_STA_RXOVERR SDIO_STA_RXOVERR_Msk /*!< Received FIFO overrun error */ |
- | |
| 5581 | #define SDIO_STA_CMDREND_Pos (6U) |
- | |
| 5582 | #define SDIO_STA_CMDREND_Msk (0x1U << SDIO_STA_CMDREND_Pos) /*!< 0x00000040 */ |
- | |
| 5583 | #define SDIO_STA_CMDREND SDIO_STA_CMDREND_Msk /*!< Command response received (CRC check passed) */ |
- | |
| 5584 | #define SDIO_STA_CMDSENT_Pos (7U) |
- | |
| 5585 | #define SDIO_STA_CMDSENT_Msk (0x1U << SDIO_STA_CMDSENT_Pos) /*!< 0x00000080 */ |
- | |
| 5586 | #define SDIO_STA_CMDSENT SDIO_STA_CMDSENT_Msk /*!< Command sent (no response required) */ |
- | |
| 5587 | #define SDIO_STA_DATAEND_Pos (8U) |
- | |
| 5588 | #define SDIO_STA_DATAEND_Msk (0x1U << SDIO_STA_DATAEND_Pos) /*!< 0x00000100 */ |
- | |
| 5589 | #define SDIO_STA_DATAEND SDIO_STA_DATAEND_Msk /*!< Data end (data counter, SDIDCOUNT, is zero) */ |
- | |
| 5590 | #define SDIO_STA_STBITERR_Pos (9U) |
- | |
| 5591 | #define SDIO_STA_STBITERR_Msk (0x1U << SDIO_STA_STBITERR_Pos) /*!< 0x00000200 */ |
- | |
| 5592 | #define SDIO_STA_STBITERR SDIO_STA_STBITERR_Msk /*!< Start bit not detected on all data signals in wide bus mode */ |
- | |
| 5593 | #define SDIO_STA_DBCKEND_Pos (10U) |
- | |
| 5594 | #define SDIO_STA_DBCKEND_Msk (0x1U << SDIO_STA_DBCKEND_Pos) /*!< 0x00000400 */ |
- | |
| 5595 | #define SDIO_STA_DBCKEND SDIO_STA_DBCKEND_Msk /*!< Data block sent/received (CRC check passed) */ |
- | |
| 5596 | #define SDIO_STA_CMDACT_Pos (11U) |
- | |
| 5597 | #define SDIO_STA_CMDACT_Msk (0x1U << SDIO_STA_CMDACT_Pos) /*!< 0x00000800 */ |
- | |
| 5598 | #define SDIO_STA_CMDACT SDIO_STA_CMDACT_Msk /*!< Command transfer in progress */ |
- | |
| 5599 | #define SDIO_STA_TXACT_Pos (12U) |
- | |
| 5600 | #define SDIO_STA_TXACT_Msk (0x1U << SDIO_STA_TXACT_Pos) /*!< 0x00001000 */ |
- | |
| 5601 | #define SDIO_STA_TXACT SDIO_STA_TXACT_Msk /*!< Data transmit in progress */ |
- | |
| 5602 | #define SDIO_STA_RXACT_Pos (13U) |
- | |
| 5603 | #define SDIO_STA_RXACT_Msk (0x1U << SDIO_STA_RXACT_Pos) /*!< 0x00002000 */ |
- | |
| 5604 | #define SDIO_STA_RXACT SDIO_STA_RXACT_Msk /*!< Data receive in progress */ |
- | |
| 5605 | #define SDIO_STA_TXFIFOHE_Pos (14U) |
- | |
| 5606 | #define SDIO_STA_TXFIFOHE_Msk (0x1U << SDIO_STA_TXFIFOHE_Pos) /*!< 0x00004000 */ |
- | |
| 5607 | #define SDIO_STA_TXFIFOHE SDIO_STA_TXFIFOHE_Msk /*!< Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */ |
- | |
| 5608 | #define SDIO_STA_RXFIFOHF_Pos (15U) |
- | |
| 5609 | #define SDIO_STA_RXFIFOHF_Msk (0x1U << SDIO_STA_RXFIFOHF_Pos) /*!< 0x00008000 */ |
- | |
| 5610 | #define SDIO_STA_RXFIFOHF SDIO_STA_RXFIFOHF_Msk /*!< Receive FIFO Half Full: there are at least 8 words in the FIFO */ |
- | |
| 5611 | #define SDIO_STA_TXFIFOF_Pos (16U) |
- | |
| 5612 | #define SDIO_STA_TXFIFOF_Msk (0x1U << SDIO_STA_TXFIFOF_Pos) /*!< 0x00010000 */ |
- | |
| 5613 | #define SDIO_STA_TXFIFOF SDIO_STA_TXFIFOF_Msk /*!< Transmit FIFO full */ |
- | |
| 5614 | #define SDIO_STA_RXFIFOF_Pos (17U) |
- | |
| 5615 | #define SDIO_STA_RXFIFOF_Msk (0x1U << SDIO_STA_RXFIFOF_Pos) /*!< 0x00020000 */ |
- | |
| 5616 | #define SDIO_STA_RXFIFOF SDIO_STA_RXFIFOF_Msk /*!< Receive FIFO full */ |
- | |
| 5617 | #define SDIO_STA_TXFIFOE_Pos (18U) |
- | |
| 5618 | #define SDIO_STA_TXFIFOE_Msk (0x1U << SDIO_STA_TXFIFOE_Pos) /*!< 0x00040000 */ |
- | |
| 5619 | #define SDIO_STA_TXFIFOE SDIO_STA_TXFIFOE_Msk /*!< Transmit FIFO empty */ |
- | |
| 5620 | #define SDIO_STA_RXFIFOE_Pos (19U) |
- | |
| 5621 | #define SDIO_STA_RXFIFOE_Msk (0x1U << SDIO_STA_RXFIFOE_Pos) /*!< 0x00080000 */ |
- | |
| 5622 | #define SDIO_STA_RXFIFOE SDIO_STA_RXFIFOE_Msk /*!< Receive FIFO empty */ |
- | |
| 5623 | #define SDIO_STA_TXDAVL_Pos (20U) |
- | |
| 5624 | #define SDIO_STA_TXDAVL_Msk (0x1U << SDIO_STA_TXDAVL_Pos) /*!< 0x00100000 */ |
- | |
| 5625 | #define SDIO_STA_TXDAVL SDIO_STA_TXDAVL_Msk /*!< Data available in transmit FIFO */ |
- | |
| 5626 | #define SDIO_STA_RXDAVL_Pos (21U) |
- | |
| 5627 | #define SDIO_STA_RXDAVL_Msk (0x1U << SDIO_STA_RXDAVL_Pos) /*!< 0x00200000 */ |
- | |
| 5628 | #define SDIO_STA_RXDAVL SDIO_STA_RXDAVL_Msk /*!< Data available in receive FIFO */ |
- | |
| 5629 | #define SDIO_STA_SDIOIT_Pos (22U) |
- | |
| 5630 | #define SDIO_STA_SDIOIT_Msk (0x1U << SDIO_STA_SDIOIT_Pos) /*!< 0x00400000 */ |
- | |
| 5631 | #define SDIO_STA_SDIOIT SDIO_STA_SDIOIT_Msk /*!< SDIO interrupt received */ |
- | |
| 5632 | #define SDIO_STA_CEATAEND_Pos (23U) |
- | |
| 5633 | #define SDIO_STA_CEATAEND_Msk (0x1U << SDIO_STA_CEATAEND_Pos) /*!< 0x00800000 */ |
- | |
| 5634 | #define SDIO_STA_CEATAEND SDIO_STA_CEATAEND_Msk /*!< CE-ATA command completion signal received for CMD61 */ |
- | |
| 5635 | - | ||
| 5636 | /******************* Bit definition for SDIO_ICR register *******************/ |
- | |
| 5637 | #define SDIO_ICR_CCRCFAILC_Pos (0U) |
- | |
| 5638 | #define SDIO_ICR_CCRCFAILC_Msk (0x1U << SDIO_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */ |
- | |
| 5639 | #define SDIO_ICR_CCRCFAILC SDIO_ICR_CCRCFAILC_Msk /*!< CCRCFAIL flag clear bit */ |
- | |
| 5640 | #define SDIO_ICR_DCRCFAILC_Pos (1U) |
- | |
| 5641 | #define SDIO_ICR_DCRCFAILC_Msk (0x1U << SDIO_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */ |
- | |
| 5642 | #define SDIO_ICR_DCRCFAILC SDIO_ICR_DCRCFAILC_Msk /*!< DCRCFAIL flag clear bit */ |
- | |
| 5643 | #define SDIO_ICR_CTIMEOUTC_Pos (2U) |
- | |
| 5644 | #define SDIO_ICR_CTIMEOUTC_Msk (0x1U << SDIO_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */ |
- | |
| 5645 | #define SDIO_ICR_CTIMEOUTC SDIO_ICR_CTIMEOUTC_Msk /*!< CTIMEOUT flag clear bit */ |
- | |
| 5646 | #define SDIO_ICR_DTIMEOUTC_Pos (3U) |
- | |
| 5647 | #define SDIO_ICR_DTIMEOUTC_Msk (0x1U << SDIO_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */ |
- | |
| 5648 | #define SDIO_ICR_DTIMEOUTC SDIO_ICR_DTIMEOUTC_Msk /*!< DTIMEOUT flag clear bit */ |
- | |
| 5649 | #define SDIO_ICR_TXUNDERRC_Pos (4U) |
- | |
| 5650 | #define SDIO_ICR_TXUNDERRC_Msk (0x1U << SDIO_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */ |
- | |
| 5651 | #define SDIO_ICR_TXUNDERRC SDIO_ICR_TXUNDERRC_Msk /*!< TXUNDERR flag clear bit */ |
- | |
| 5652 | #define SDIO_ICR_RXOVERRC_Pos (5U) |
- | |
| 5653 | #define SDIO_ICR_RXOVERRC_Msk (0x1U << SDIO_ICR_RXOVERRC_Pos) /*!< 0x00000020 */ |
- | |
| 5654 | #define SDIO_ICR_RXOVERRC SDIO_ICR_RXOVERRC_Msk /*!< RXOVERR flag clear bit */ |
- | |
| 5655 | #define SDIO_ICR_CMDRENDC_Pos (6U) |
- | |
| 5656 | #define SDIO_ICR_CMDRENDC_Msk (0x1U << SDIO_ICR_CMDRENDC_Pos) /*!< 0x00000040 */ |
- | |
| 5657 | #define SDIO_ICR_CMDRENDC SDIO_ICR_CMDRENDC_Msk /*!< CMDREND flag clear bit */ |
- | |
| 5658 | #define SDIO_ICR_CMDSENTC_Pos (7U) |
- | |
| 5659 | #define SDIO_ICR_CMDSENTC_Msk (0x1U << SDIO_ICR_CMDSENTC_Pos) /*!< 0x00000080 */ |
- | |
| 5660 | #define SDIO_ICR_CMDSENTC SDIO_ICR_CMDSENTC_Msk /*!< CMDSENT flag clear bit */ |
- | |
| 5661 | #define SDIO_ICR_DATAENDC_Pos (8U) |
- | |
| 5662 | #define SDIO_ICR_DATAENDC_Msk (0x1U << SDIO_ICR_DATAENDC_Pos) /*!< 0x00000100 */ |
- | |
| 5663 | #define SDIO_ICR_DATAENDC SDIO_ICR_DATAENDC_Msk /*!< DATAEND flag clear bit */ |
- | |
| 5664 | #define SDIO_ICR_STBITERRC_Pos (9U) |
- | |
| 5665 | #define SDIO_ICR_STBITERRC_Msk (0x1U << SDIO_ICR_STBITERRC_Pos) /*!< 0x00000200 */ |
- | |
| 5666 | #define SDIO_ICR_STBITERRC SDIO_ICR_STBITERRC_Msk /*!< STBITERR flag clear bit */ |
- | |
| 5667 | #define SDIO_ICR_DBCKENDC_Pos (10U) |
- | |
| 5668 | #define SDIO_ICR_DBCKENDC_Msk (0x1U << SDIO_ICR_DBCKENDC_Pos) /*!< 0x00000400 */ |
- | |
| 5669 | #define SDIO_ICR_DBCKENDC SDIO_ICR_DBCKENDC_Msk /*!< DBCKEND flag clear bit */ |
- | |
| 5670 | #define SDIO_ICR_SDIOITC_Pos (22U) |
- | |
| 5671 | #define SDIO_ICR_SDIOITC_Msk (0x1U << SDIO_ICR_SDIOITC_Pos) /*!< 0x00400000 */ |
- | |
| 5672 | #define SDIO_ICR_SDIOITC SDIO_ICR_SDIOITC_Msk /*!< SDIOIT flag clear bit */ |
- | |
| 5673 | #define SDIO_ICR_CEATAENDC_Pos (23U) |
- | |
| 5674 | #define SDIO_ICR_CEATAENDC_Msk (0x1U << SDIO_ICR_CEATAENDC_Pos) /*!< 0x00800000 */ |
- | |
| 5675 | #define SDIO_ICR_CEATAENDC SDIO_ICR_CEATAENDC_Msk /*!< CEATAEND flag clear bit */ |
- | |
| 5676 | - | ||
| 5677 | /****************** Bit definition for SDIO_MASK register *******************/ |
- | |
| 5678 | #define SDIO_MASK_CCRCFAILIE_Pos (0U) |
- | |
| 5679 | #define SDIO_MASK_CCRCFAILIE_Msk (0x1U << SDIO_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */ |
- | |
| 5680 | #define SDIO_MASK_CCRCFAILIE SDIO_MASK_CCRCFAILIE_Msk /*!< Command CRC Fail Interrupt Enable */ |
- | |
| 5681 | #define SDIO_MASK_DCRCFAILIE_Pos (1U) |
- | |
| 5682 | #define SDIO_MASK_DCRCFAILIE_Msk (0x1U << SDIO_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */ |
- | |
| 5683 | #define SDIO_MASK_DCRCFAILIE SDIO_MASK_DCRCFAILIE_Msk /*!< Data CRC Fail Interrupt Enable */ |
- | |
| 5684 | #define SDIO_MASK_CTIMEOUTIE_Pos (2U) |
- | |
| 5685 | #define SDIO_MASK_CTIMEOUTIE_Msk (0x1U << SDIO_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */ |
- | |
| 5686 | #define SDIO_MASK_CTIMEOUTIE SDIO_MASK_CTIMEOUTIE_Msk /*!< Command TimeOut Interrupt Enable */ |
- | |
| 5687 | #define SDIO_MASK_DTIMEOUTIE_Pos (3U) |
- | |
| 5688 | #define SDIO_MASK_DTIMEOUTIE_Msk (0x1U << SDIO_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */ |
- | |
| 5689 | #define SDIO_MASK_DTIMEOUTIE SDIO_MASK_DTIMEOUTIE_Msk /*!< Data TimeOut Interrupt Enable */ |
- | |
| 5690 | #define SDIO_MASK_TXUNDERRIE_Pos (4U) |
- | |
| 5691 | #define SDIO_MASK_TXUNDERRIE_Msk (0x1U << SDIO_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */ |
- | |
| 5692 | #define SDIO_MASK_TXUNDERRIE SDIO_MASK_TXUNDERRIE_Msk /*!< Tx FIFO UnderRun Error Interrupt Enable */ |
- | |
| 5693 | #define SDIO_MASK_RXOVERRIE_Pos (5U) |
- | |
| 5694 | #define SDIO_MASK_RXOVERRIE_Msk (0x1U << SDIO_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */ |
- | |
| 5695 | #define SDIO_MASK_RXOVERRIE SDIO_MASK_RXOVERRIE_Msk /*!< Rx FIFO OverRun Error Interrupt Enable */ |
- | |
| 5696 | #define SDIO_MASK_CMDRENDIE_Pos (6U) |
- | |
| 5697 | #define SDIO_MASK_CMDRENDIE_Msk (0x1U << SDIO_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */ |
- | |
| 5698 | #define SDIO_MASK_CMDRENDIE SDIO_MASK_CMDRENDIE_Msk /*!< Command Response Received Interrupt Enable */ |
- | |
| 5699 | #define SDIO_MASK_CMDSENTIE_Pos (7U) |
- | |
| 5700 | #define SDIO_MASK_CMDSENTIE_Msk (0x1U << SDIO_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */ |
- | |
| 5701 | #define SDIO_MASK_CMDSENTIE SDIO_MASK_CMDSENTIE_Msk /*!< Command Sent Interrupt Enable */ |
- | |
| 5702 | #define SDIO_MASK_DATAENDIE_Pos (8U) |
- | |
| 5703 | #define SDIO_MASK_DATAENDIE_Msk (0x1U << SDIO_MASK_DATAENDIE_Pos) /*!< 0x00000100 */ |
- | |
| 5704 | #define SDIO_MASK_DATAENDIE SDIO_MASK_DATAENDIE_Msk /*!< Data End Interrupt Enable */ |
- | |
| 5705 | #define SDIO_MASK_STBITERRIE_Pos (9U) |
- | |
| 5706 | #define SDIO_MASK_STBITERRIE_Msk (0x1U << SDIO_MASK_STBITERRIE_Pos) /*!< 0x00000200 */ |
- | |
| 5707 | #define SDIO_MASK_STBITERRIE SDIO_MASK_STBITERRIE_Msk /*!< Start Bit Error Interrupt Enable */ |
- | |
| 5708 | #define SDIO_MASK_DBCKENDIE_Pos (10U) |
- | |
| 5709 | #define SDIO_MASK_DBCKENDIE_Msk (0x1U << SDIO_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */ |
- | |
| 5710 | #define SDIO_MASK_DBCKENDIE SDIO_MASK_DBCKENDIE_Msk /*!< Data Block End Interrupt Enable */ |
- | |
| 5711 | #define SDIO_MASK_CMDACTIE_Pos (11U) |
- | |
| 5712 | #define SDIO_MASK_CMDACTIE_Msk (0x1U << SDIO_MASK_CMDACTIE_Pos) /*!< 0x00000800 */ |
- | |
| 5713 | #define SDIO_MASK_CMDACTIE SDIO_MASK_CMDACTIE_Msk /*!< Command Acting Interrupt Enable */ |
- | |
| 5714 | #define SDIO_MASK_TXACTIE_Pos (12U) |
- | |
| 5715 | #define SDIO_MASK_TXACTIE_Msk (0x1U << SDIO_MASK_TXACTIE_Pos) /*!< 0x00001000 */ |
- | |
| 5716 | #define SDIO_MASK_TXACTIE SDIO_MASK_TXACTIE_Msk /*!< Data Transmit Acting Interrupt Enable */ |
- | |
| 5717 | #define SDIO_MASK_RXACTIE_Pos (13U) |
- | |
| 5718 | #define SDIO_MASK_RXACTIE_Msk (0x1U << SDIO_MASK_RXACTIE_Pos) /*!< 0x00002000 */ |
- | |
| 5719 | #define SDIO_MASK_RXACTIE SDIO_MASK_RXACTIE_Msk /*!< Data receive acting interrupt enabled */ |
- | |
| 5720 | #define SDIO_MASK_TXFIFOHEIE_Pos (14U) |
- | |
| 5721 | #define SDIO_MASK_TXFIFOHEIE_Msk (0x1U << SDIO_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */ |
- | |
| 5722 | #define SDIO_MASK_TXFIFOHEIE SDIO_MASK_TXFIFOHEIE_Msk /*!< Tx FIFO Half Empty interrupt Enable */ |
- | |
| 5723 | #define SDIO_MASK_RXFIFOHFIE_Pos (15U) |
- | |
| 5724 | #define SDIO_MASK_RXFIFOHFIE_Msk (0x1U << SDIO_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */ |
- | |
| 5725 | #define SDIO_MASK_RXFIFOHFIE SDIO_MASK_RXFIFOHFIE_Msk /*!< Rx FIFO Half Full interrupt Enable */ |
- | |
| 5726 | #define SDIO_MASK_TXFIFOFIE_Pos (16U) |
- | |
| 5727 | #define SDIO_MASK_TXFIFOFIE_Msk (0x1U << SDIO_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */ |
- | |
| 5728 | #define SDIO_MASK_TXFIFOFIE SDIO_MASK_TXFIFOFIE_Msk /*!< Tx FIFO Full interrupt Enable */ |
- | |
| 5729 | #define SDIO_MASK_RXFIFOFIE_Pos (17U) |
- | |
| 5730 | #define SDIO_MASK_RXFIFOFIE_Msk (0x1U << SDIO_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */ |
- | |
| 5731 | #define SDIO_MASK_RXFIFOFIE SDIO_MASK_RXFIFOFIE_Msk /*!< Rx FIFO Full interrupt Enable */ |
- | |
| 5732 | #define SDIO_MASK_TXFIFOEIE_Pos (18U) |
- | |
| 5733 | #define SDIO_MASK_TXFIFOEIE_Msk (0x1U << SDIO_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */ |
- | |
| 5734 | #define SDIO_MASK_TXFIFOEIE SDIO_MASK_TXFIFOEIE_Msk /*!< Tx FIFO Empty interrupt Enable */ |
- | |
| 5735 | #define SDIO_MASK_RXFIFOEIE_Pos (19U) |
- | |
| 5736 | #define SDIO_MASK_RXFIFOEIE_Msk (0x1U << SDIO_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */ |
- | |
| 5737 | #define SDIO_MASK_RXFIFOEIE SDIO_MASK_RXFIFOEIE_Msk /*!< Rx FIFO Empty interrupt Enable */ |
- | |
| 5738 | #define SDIO_MASK_TXDAVLIE_Pos (20U) |
- | |
| 5739 | #define SDIO_MASK_TXDAVLIE_Msk (0x1U << SDIO_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */ |
- | |
| 5740 | #define SDIO_MASK_TXDAVLIE SDIO_MASK_TXDAVLIE_Msk /*!< Data available in Tx FIFO interrupt Enable */ |
- | |
| 5741 | #define SDIO_MASK_RXDAVLIE_Pos (21U) |
- | |
| 5742 | #define SDIO_MASK_RXDAVLIE_Msk (0x1U << SDIO_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */ |
- | |
| 5743 | #define SDIO_MASK_RXDAVLIE SDIO_MASK_RXDAVLIE_Msk /*!< Data available in Rx FIFO interrupt Enable */ |
- | |
| 5744 | #define SDIO_MASK_SDIOITIE_Pos (22U) |
- | |
| 5745 | #define SDIO_MASK_SDIOITIE_Msk (0x1U << SDIO_MASK_SDIOITIE_Pos) /*!< 0x00400000 */ |
- | |
| 5746 | #define SDIO_MASK_SDIOITIE SDIO_MASK_SDIOITIE_Msk /*!< SDIO Mode Interrupt Received interrupt Enable */ |
- | |
| 5747 | #define SDIO_MASK_CEATAENDIE_Pos (23U) |
- | |
| 5748 | #define SDIO_MASK_CEATAENDIE_Msk (0x1U << SDIO_MASK_CEATAENDIE_Pos) /*!< 0x00800000 */ |
- | |
| 5749 | #define SDIO_MASK_CEATAENDIE SDIO_MASK_CEATAENDIE_Msk /*!< CE-ATA command completion signal received Interrupt Enable */ |
- | |
| 5750 | - | ||
| 5751 | /***************** Bit definition for SDIO_FIFOCNT register *****************/ |
- | |
| 5752 | #define SDIO_FIFOCNT_FIFOCOUNT_Pos (0U) |
- | |
| 5753 | #define SDIO_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFU << SDIO_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */ |
- | |
| 5754 | #define SDIO_FIFOCNT_FIFOCOUNT SDIO_FIFOCNT_FIFOCOUNT_Msk /*!< Remaining number of words to be written to or read from the FIFO */ |
- | |
| 5755 | - | ||
| 5756 | /****************** Bit definition for SDIO_FIFO register *******************/ |
- | |
| 5757 | #define SDIO_FIFO_FIFODATA_Pos (0U) |
- | |
| 5758 | #define SDIO_FIFO_FIFODATA_Msk (0xFFFFFFFFU << SDIO_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */ |
- | |
| 5759 | #define SDIO_FIFO_FIFODATA SDIO_FIFO_FIFODATA_Msk /*!< Receive and transmit FIFO data */ |
- | |
| 5760 | - | ||
| 5761 | - | ||
| 5762 | /******************************************************************************/ |
- | |
| 5763 | /* */ |
- | |
| 5764 | /* Controller Area Network */ |
5353 | /* Controller Area Network */ |
| 5765 | /* */ |
5354 | /* */ |
| 5766 | /******************************************************************************/ |
5355 | /******************************************************************************/ |
| 5767 | 5356 | ||
| 5768 | /*!< CAN control and status registers */ |
5357 | /*!< CAN control and status registers */ |
| 5769 | /******************* Bit definition for CAN_MCR register ********************/ |
5358 | /******************* Bit definition for CAN_MCR register ********************/ |
| 5770 | #define CAN_MCR_INRQ_Pos (0U) |
5359 | #define CAN_MCR_INRQ_Pos (0U) |
| 5771 | #define CAN_MCR_INRQ_Msk (0x1U << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */ |
5360 | #define CAN_MCR_INRQ_Msk (0x1UL << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */ |
| 5772 | #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!< Initialization Request */ |
5361 | #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!< Initialization Request */ |
| 5773 | #define CAN_MCR_SLEEP_Pos (1U) |
5362 | #define CAN_MCR_SLEEP_Pos (1U) |
| 5774 | #define CAN_MCR_SLEEP_Msk (0x1U << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */ |
5363 | #define CAN_MCR_SLEEP_Msk (0x1UL << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */ |
| 5775 | #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!< Sleep Mode Request */ |
5364 | #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!< Sleep Mode Request */ |
| 5776 | #define CAN_MCR_TXFP_Pos (2U) |
5365 | #define CAN_MCR_TXFP_Pos (2U) |
| 5777 | #define CAN_MCR_TXFP_Msk (0x1U << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */ |
5366 | #define CAN_MCR_TXFP_Msk (0x1UL << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */ |
| 5778 | #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!< Transmit FIFO Priority */ |
5367 | #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!< Transmit FIFO Priority */ |
| 5779 | #define CAN_MCR_RFLM_Pos (3U) |
5368 | #define CAN_MCR_RFLM_Pos (3U) |
| 5780 | #define CAN_MCR_RFLM_Msk (0x1U << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */ |
5369 | #define CAN_MCR_RFLM_Msk (0x1UL << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */ |
| 5781 | #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!< Receive FIFO Locked Mode */ |
5370 | #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!< Receive FIFO Locked Mode */ |
| 5782 | #define CAN_MCR_NART_Pos (4U) |
5371 | #define CAN_MCR_NART_Pos (4U) |
| 5783 | #define CAN_MCR_NART_Msk (0x1U << CAN_MCR_NART_Pos) /*!< 0x00000010 */ |
5372 | #define CAN_MCR_NART_Msk (0x1UL << CAN_MCR_NART_Pos) /*!< 0x00000010 */ |
| 5784 | #define CAN_MCR_NART CAN_MCR_NART_Msk /*!< No Automatic Retransmission */ |
5373 | #define CAN_MCR_NART CAN_MCR_NART_Msk /*!< No Automatic Retransmission */ |
| 5785 | #define CAN_MCR_AWUM_Pos (5U) |
5374 | #define CAN_MCR_AWUM_Pos (5U) |
| 5786 | #define CAN_MCR_AWUM_Msk (0x1U << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */ |
5375 | #define CAN_MCR_AWUM_Msk (0x1UL << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */ |
| 5787 | #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!< Automatic Wakeup Mode */ |
5376 | #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!< Automatic Wakeup Mode */ |
| 5788 | #define CAN_MCR_ABOM_Pos (6U) |
5377 | #define CAN_MCR_ABOM_Pos (6U) |
| 5789 | #define CAN_MCR_ABOM_Msk (0x1U << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */ |
5378 | #define CAN_MCR_ABOM_Msk (0x1UL << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */ |
| 5790 | #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!< Automatic Bus-Off Management */ |
5379 | #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!< Automatic Bus-Off Management */ |
| 5791 | #define CAN_MCR_TTCM_Pos (7U) |
5380 | #define CAN_MCR_TTCM_Pos (7U) |
| 5792 | #define CAN_MCR_TTCM_Msk (0x1U << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */ |
5381 | #define CAN_MCR_TTCM_Msk (0x1UL << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */ |
| 5793 | #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!< Time Triggered Communication Mode */ |
5382 | #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!< Time Triggered Communication Mode */ |
| 5794 | #define CAN_MCR_RESET_Pos (15U) |
5383 | #define CAN_MCR_RESET_Pos (15U) |
| 5795 | #define CAN_MCR_RESET_Msk (0x1U << CAN_MCR_RESET_Pos) /*!< 0x00008000 */ |
5384 | #define CAN_MCR_RESET_Msk (0x1UL << CAN_MCR_RESET_Pos) /*!< 0x00008000 */ |
| 5796 | #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!< CAN software master reset */ |
5385 | #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!< CAN software master reset */ |
| 5797 | #define CAN_MCR_DBF_Pos (16U) |
5386 | #define CAN_MCR_DBF_Pos (16U) |
| 5798 | #define CAN_MCR_DBF_Msk (0x1U << CAN_MCR_DBF_Pos) /*!< 0x00010000 */ |
5387 | #define CAN_MCR_DBF_Msk (0x1UL << CAN_MCR_DBF_Pos) /*!< 0x00010000 */ |
| 5799 | #define CAN_MCR_DBF CAN_MCR_DBF_Msk /*!< CAN Debug freeze */ |
5388 | #define CAN_MCR_DBF CAN_MCR_DBF_Msk /*!< CAN Debug freeze */ |
| 5800 | 5389 | ||
| 5801 | /******************* Bit definition for CAN_MSR register ********************/ |
5390 | /******************* Bit definition for CAN_MSR register ********************/ |
| 5802 | #define CAN_MSR_INAK_Pos (0U) |
5391 | #define CAN_MSR_INAK_Pos (0U) |
| 5803 | #define CAN_MSR_INAK_Msk (0x1U << CAN_MSR_INAK_Pos) /*!< 0x00000001 */ |
5392 | #define CAN_MSR_INAK_Msk (0x1UL << CAN_MSR_INAK_Pos) /*!< 0x00000001 */ |
| 5804 | #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!< Initialization Acknowledge */ |
5393 | #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!< Initialization Acknowledge */ |
| 5805 | #define CAN_MSR_SLAK_Pos (1U) |
5394 | #define CAN_MSR_SLAK_Pos (1U) |
| 5806 | #define CAN_MSR_SLAK_Msk (0x1U << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */ |
5395 | #define CAN_MSR_SLAK_Msk (0x1UL << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */ |
| 5807 | #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!< Sleep Acknowledge */ |
5396 | #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!< Sleep Acknowledge */ |
| 5808 | #define CAN_MSR_ERRI_Pos (2U) |
5397 | #define CAN_MSR_ERRI_Pos (2U) |
| 5809 | #define CAN_MSR_ERRI_Msk (0x1U << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */ |
5398 | #define CAN_MSR_ERRI_Msk (0x1UL << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */ |
| 5810 | #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!< Error Interrupt */ |
5399 | #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!< Error Interrupt */ |
| 5811 | #define CAN_MSR_WKUI_Pos (3U) |
5400 | #define CAN_MSR_WKUI_Pos (3U) |
| 5812 | #define CAN_MSR_WKUI_Msk (0x1U << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */ |
5401 | #define CAN_MSR_WKUI_Msk (0x1UL << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */ |
| 5813 | #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!< Wakeup Interrupt */ |
5402 | #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!< Wakeup Interrupt */ |
| 5814 | #define CAN_MSR_SLAKI_Pos (4U) |
5403 | #define CAN_MSR_SLAKI_Pos (4U) |
| 5815 | #define CAN_MSR_SLAKI_Msk (0x1U << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */ |
5404 | #define CAN_MSR_SLAKI_Msk (0x1UL << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */ |
| 5816 | #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!< Sleep Acknowledge Interrupt */ |
5405 | #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!< Sleep Acknowledge Interrupt */ |
| 5817 | #define CAN_MSR_TXM_Pos (8U) |
5406 | #define CAN_MSR_TXM_Pos (8U) |
| 5818 | #define CAN_MSR_TXM_Msk (0x1U << CAN_MSR_TXM_Pos) /*!< 0x00000100 */ |
5407 | #define CAN_MSR_TXM_Msk (0x1UL << CAN_MSR_TXM_Pos) /*!< 0x00000100 */ |
| 5819 | #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!< Transmit Mode */ |
5408 | #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!< Transmit Mode */ |
| 5820 | #define CAN_MSR_RXM_Pos (9U) |
5409 | #define CAN_MSR_RXM_Pos (9U) |
| 5821 | #define CAN_MSR_RXM_Msk (0x1U << CAN_MSR_RXM_Pos) /*!< 0x00000200 */ |
5410 | #define CAN_MSR_RXM_Msk (0x1UL << CAN_MSR_RXM_Pos) /*!< 0x00000200 */ |
| 5822 | #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!< Receive Mode */ |
5411 | #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!< Receive Mode */ |
| 5823 | #define CAN_MSR_SAMP_Pos (10U) |
5412 | #define CAN_MSR_SAMP_Pos (10U) |
| 5824 | #define CAN_MSR_SAMP_Msk (0x1U << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */ |
5413 | #define CAN_MSR_SAMP_Msk (0x1UL << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */ |
| 5825 | #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!< Last Sample Point */ |
5414 | #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!< Last Sample Point */ |
| 5826 | #define CAN_MSR_RX_Pos (11U) |
5415 | #define CAN_MSR_RX_Pos (11U) |
| 5827 | #define CAN_MSR_RX_Msk (0x1U << CAN_MSR_RX_Pos) /*!< 0x00000800 */ |
5416 | #define CAN_MSR_RX_Msk (0x1UL << CAN_MSR_RX_Pos) /*!< 0x00000800 */ |
| 5828 | #define CAN_MSR_RX CAN_MSR_RX_Msk /*!< CAN Rx Signal */ |
5417 | #define CAN_MSR_RX CAN_MSR_RX_Msk /*!< CAN Rx Signal */ |
| 5829 | 5418 | ||
| 5830 | /******************* Bit definition for CAN_TSR register ********************/ |
5419 | /******************* Bit definition for CAN_TSR register ********************/ |
| 5831 | #define CAN_TSR_RQCP0_Pos (0U) |
5420 | #define CAN_TSR_RQCP0_Pos (0U) |
| 5832 | #define CAN_TSR_RQCP0_Msk (0x1U << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */ |
5421 | #define CAN_TSR_RQCP0_Msk (0x1UL << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */ |
| 5833 | #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!< Request Completed Mailbox0 */ |
5422 | #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!< Request Completed Mailbox0 */ |
| 5834 | #define CAN_TSR_TXOK0_Pos (1U) |
5423 | #define CAN_TSR_TXOK0_Pos (1U) |
| 5835 | #define CAN_TSR_TXOK0_Msk (0x1U << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */ |
5424 | #define CAN_TSR_TXOK0_Msk (0x1UL << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */ |
| 5836 | #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!< Transmission OK of Mailbox0 */ |
5425 | #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!< Transmission OK of Mailbox0 */ |
| 5837 | #define CAN_TSR_ALST0_Pos (2U) |
5426 | #define CAN_TSR_ALST0_Pos (2U) |
| 5838 | #define CAN_TSR_ALST0_Msk (0x1U << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */ |
5427 | #define CAN_TSR_ALST0_Msk (0x1UL << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */ |
| 5839 | #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!< Arbitration Lost for Mailbox0 */ |
5428 | #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!< Arbitration Lost for Mailbox0 */ |
| 5840 | #define CAN_TSR_TERR0_Pos (3U) |
5429 | #define CAN_TSR_TERR0_Pos (3U) |
| 5841 | #define CAN_TSR_TERR0_Msk (0x1U << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */ |
5430 | #define CAN_TSR_TERR0_Msk (0x1UL << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */ |
| 5842 | #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!< Transmission Error of Mailbox0 */ |
5431 | #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!< Transmission Error of Mailbox0 */ |
| 5843 | #define CAN_TSR_ABRQ0_Pos (7U) |
5432 | #define CAN_TSR_ABRQ0_Pos (7U) |
| 5844 | #define CAN_TSR_ABRQ0_Msk (0x1U << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */ |
5433 | #define CAN_TSR_ABRQ0_Msk (0x1UL << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */ |
| 5845 | #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!< Abort Request for Mailbox0 */ |
5434 | #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!< Abort Request for Mailbox0 */ |
| 5846 | #define CAN_TSR_RQCP1_Pos (8U) |
5435 | #define CAN_TSR_RQCP1_Pos (8U) |
| 5847 | #define CAN_TSR_RQCP1_Msk (0x1U << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */ |
5436 | #define CAN_TSR_RQCP1_Msk (0x1UL << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */ |
| 5848 | #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!< Request Completed Mailbox1 */ |
5437 | #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!< Request Completed Mailbox1 */ |
| 5849 | #define CAN_TSR_TXOK1_Pos (9U) |
5438 | #define CAN_TSR_TXOK1_Pos (9U) |
| 5850 | #define CAN_TSR_TXOK1_Msk (0x1U << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */ |
5439 | #define CAN_TSR_TXOK1_Msk (0x1UL << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */ |
| 5851 | #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!< Transmission OK of Mailbox1 */ |
5440 | #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!< Transmission OK of Mailbox1 */ |
| 5852 | #define CAN_TSR_ALST1_Pos (10U) |
5441 | #define CAN_TSR_ALST1_Pos (10U) |
| 5853 | #define CAN_TSR_ALST1_Msk (0x1U << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */ |
5442 | #define CAN_TSR_ALST1_Msk (0x1UL << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */ |
| 5854 | #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!< Arbitration Lost for Mailbox1 */ |
5443 | #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!< Arbitration Lost for Mailbox1 */ |
| 5855 | #define CAN_TSR_TERR1_Pos (11U) |
5444 | #define CAN_TSR_TERR1_Pos (11U) |
| 5856 | #define CAN_TSR_TERR1_Msk (0x1U << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */ |
5445 | #define CAN_TSR_TERR1_Msk (0x1UL << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */ |
| 5857 | #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!< Transmission Error of Mailbox1 */ |
5446 | #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!< Transmission Error of Mailbox1 */ |
| 5858 | #define CAN_TSR_ABRQ1_Pos (15U) |
5447 | #define CAN_TSR_ABRQ1_Pos (15U) |
| 5859 | #define CAN_TSR_ABRQ1_Msk (0x1U << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */ |
5448 | #define CAN_TSR_ABRQ1_Msk (0x1UL << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */ |
| 5860 | #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!< Abort Request for Mailbox 1 */ |
5449 | #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!< Abort Request for Mailbox 1 */ |
| 5861 | #define CAN_TSR_RQCP2_Pos (16U) |
5450 | #define CAN_TSR_RQCP2_Pos (16U) |
| 5862 | #define CAN_TSR_RQCP2_Msk (0x1U << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */ |
5451 | #define CAN_TSR_RQCP2_Msk (0x1UL << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */ |
| 5863 | #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!< Request Completed Mailbox2 */ |
5452 | #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!< Request Completed Mailbox2 */ |
| 5864 | #define CAN_TSR_TXOK2_Pos (17U) |
5453 | #define CAN_TSR_TXOK2_Pos (17U) |
| 5865 | #define CAN_TSR_TXOK2_Msk (0x1U << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */ |
5454 | #define CAN_TSR_TXOK2_Msk (0x1UL << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */ |
| 5866 | #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!< Transmission OK of Mailbox 2 */ |
5455 | #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!< Transmission OK of Mailbox 2 */ |
| 5867 | #define CAN_TSR_ALST2_Pos (18U) |
5456 | #define CAN_TSR_ALST2_Pos (18U) |
| 5868 | #define CAN_TSR_ALST2_Msk (0x1U << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */ |
5457 | #define CAN_TSR_ALST2_Msk (0x1UL << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */ |
| 5869 | #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!< Arbitration Lost for mailbox 2 */ |
5458 | #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!< Arbitration Lost for mailbox 2 */ |
| 5870 | #define CAN_TSR_TERR2_Pos (19U) |
5459 | #define CAN_TSR_TERR2_Pos (19U) |
| 5871 | #define CAN_TSR_TERR2_Msk (0x1U << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */ |
5460 | #define CAN_TSR_TERR2_Msk (0x1UL << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */ |
| 5872 | #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!< Transmission Error of Mailbox 2 */ |
5461 | #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!< Transmission Error of Mailbox 2 */ |
| 5873 | #define CAN_TSR_ABRQ2_Pos (23U) |
5462 | #define CAN_TSR_ABRQ2_Pos (23U) |
| 5874 | #define CAN_TSR_ABRQ2_Msk (0x1U << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */ |
5463 | #define CAN_TSR_ABRQ2_Msk (0x1UL << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */ |
| 5875 | #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!< Abort Request for Mailbox 2 */ |
5464 | #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!< Abort Request for Mailbox 2 */ |
| 5876 | #define CAN_TSR_CODE_Pos (24U) |
5465 | #define CAN_TSR_CODE_Pos (24U) |
| 5877 | #define CAN_TSR_CODE_Msk (0x3U << CAN_TSR_CODE_Pos) /*!< 0x03000000 */ |
5466 | #define CAN_TSR_CODE_Msk (0x3UL << CAN_TSR_CODE_Pos) /*!< 0x03000000 */ |
| 5878 | #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!< Mailbox Code */ |
5467 | #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!< Mailbox Code */ |
| 5879 | 5468 | ||
| 5880 | #define CAN_TSR_TME_Pos (26U) |
5469 | #define CAN_TSR_TME_Pos (26U) |
| 5881 | #define CAN_TSR_TME_Msk (0x7U << CAN_TSR_TME_Pos) /*!< 0x1C000000 */ |
5470 | #define CAN_TSR_TME_Msk (0x7UL << CAN_TSR_TME_Pos) /*!< 0x1C000000 */ |
| 5882 | #define CAN_TSR_TME CAN_TSR_TME_Msk /*!< TME[2:0] bits */ |
5471 | #define CAN_TSR_TME CAN_TSR_TME_Msk /*!< TME[2:0] bits */ |
| 5883 | #define CAN_TSR_TME0_Pos (26U) |
5472 | #define CAN_TSR_TME0_Pos (26U) |
| 5884 | #define CAN_TSR_TME0_Msk (0x1U << CAN_TSR_TME0_Pos) /*!< 0x04000000 */ |
5473 | #define CAN_TSR_TME0_Msk (0x1UL << CAN_TSR_TME0_Pos) /*!< 0x04000000 */ |
| 5885 | #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!< Transmit Mailbox 0 Empty */ |
5474 | #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!< Transmit Mailbox 0 Empty */ |
| 5886 | #define CAN_TSR_TME1_Pos (27U) |
5475 | #define CAN_TSR_TME1_Pos (27U) |
| 5887 | #define CAN_TSR_TME1_Msk (0x1U << CAN_TSR_TME1_Pos) /*!< 0x08000000 */ |
5476 | #define CAN_TSR_TME1_Msk (0x1UL << CAN_TSR_TME1_Pos) /*!< 0x08000000 */ |
| 5888 | #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!< Transmit Mailbox 1 Empty */ |
5477 | #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!< Transmit Mailbox 1 Empty */ |
| 5889 | #define CAN_TSR_TME2_Pos (28U) |
5478 | #define CAN_TSR_TME2_Pos (28U) |
| 5890 | #define CAN_TSR_TME2_Msk (0x1U << CAN_TSR_TME2_Pos) /*!< 0x10000000 */ |
5479 | #define CAN_TSR_TME2_Msk (0x1UL << CAN_TSR_TME2_Pos) /*!< 0x10000000 */ |
| 5891 | #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!< Transmit Mailbox 2 Empty */ |
5480 | #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!< Transmit Mailbox 2 Empty */ |
| 5892 | 5481 | ||
| 5893 | #define CAN_TSR_LOW_Pos (29U) |
5482 | #define CAN_TSR_LOW_Pos (29U) |
| 5894 | #define CAN_TSR_LOW_Msk (0x7U << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */ |
5483 | #define CAN_TSR_LOW_Msk (0x7UL << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */ |
| 5895 | #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!< LOW[2:0] bits */ |
5484 | #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!< LOW[2:0] bits */ |
| 5896 | #define CAN_TSR_LOW0_Pos (29U) |
5485 | #define CAN_TSR_LOW0_Pos (29U) |
| 5897 | #define CAN_TSR_LOW0_Msk (0x1U << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */ |
5486 | #define CAN_TSR_LOW0_Msk (0x1UL << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */ |
| 5898 | #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!< Lowest Priority Flag for Mailbox 0 */ |
5487 | #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!< Lowest Priority Flag for Mailbox 0 */ |
| 5899 | #define CAN_TSR_LOW1_Pos (30U) |
5488 | #define CAN_TSR_LOW1_Pos (30U) |
| 5900 | #define CAN_TSR_LOW1_Msk (0x1U << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */ |
5489 | #define CAN_TSR_LOW1_Msk (0x1UL << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */ |
| 5901 | #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!< Lowest Priority Flag for Mailbox 1 */ |
5490 | #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!< Lowest Priority Flag for Mailbox 1 */ |
| 5902 | #define CAN_TSR_LOW2_Pos (31U) |
5491 | #define CAN_TSR_LOW2_Pos (31U) |
| 5903 | #define CAN_TSR_LOW2_Msk (0x1U << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */ |
5492 | #define CAN_TSR_LOW2_Msk (0x1UL << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */ |
| 5904 | #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!< Lowest Priority Flag for Mailbox 2 */ |
5493 | #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!< Lowest Priority Flag for Mailbox 2 */ |
| 5905 | 5494 | ||
| 5906 | /******************* Bit definition for CAN_RF0R register *******************/ |
5495 | /******************* Bit definition for CAN_RF0R register *******************/ |
| 5907 | #define CAN_RF0R_FMP0_Pos (0U) |
5496 | #define CAN_RF0R_FMP0_Pos (0U) |
| 5908 | #define CAN_RF0R_FMP0_Msk (0x3U << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */ |
5497 | #define CAN_RF0R_FMP0_Msk (0x3UL << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */ |
| 5909 | #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!< FIFO 0 Message Pending */ |
5498 | #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!< FIFO 0 Message Pending */ |
| 5910 | #define CAN_RF0R_FULL0_Pos (3U) |
5499 | #define CAN_RF0R_FULL0_Pos (3U) |
| 5911 | #define CAN_RF0R_FULL0_Msk (0x1U << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */ |
5500 | #define CAN_RF0R_FULL0_Msk (0x1UL << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */ |
| 5912 | #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!< FIFO 0 Full */ |
5501 | #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!< FIFO 0 Full */ |
| 5913 | #define CAN_RF0R_FOVR0_Pos (4U) |
5502 | #define CAN_RF0R_FOVR0_Pos (4U) |
| 5914 | #define CAN_RF0R_FOVR0_Msk (0x1U << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */ |
5503 | #define CAN_RF0R_FOVR0_Msk (0x1UL << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */ |
| 5915 | #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!< FIFO 0 Overrun */ |
5504 | #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!< FIFO 0 Overrun */ |
| 5916 | #define CAN_RF0R_RFOM0_Pos (5U) |
5505 | #define CAN_RF0R_RFOM0_Pos (5U) |
| 5917 | #define CAN_RF0R_RFOM0_Msk (0x1U << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */ |
5506 | #define CAN_RF0R_RFOM0_Msk (0x1UL << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */ |
| 5918 | #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!< Release FIFO 0 Output Mailbox */ |
5507 | #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!< Release FIFO 0 Output Mailbox */ |
| 5919 | 5508 | ||
| 5920 | /******************* Bit definition for CAN_RF1R register *******************/ |
5509 | /******************* Bit definition for CAN_RF1R register *******************/ |
| 5921 | #define CAN_RF1R_FMP1_Pos (0U) |
5510 | #define CAN_RF1R_FMP1_Pos (0U) |
| 5922 | #define CAN_RF1R_FMP1_Msk (0x3U << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */ |
5511 | #define CAN_RF1R_FMP1_Msk (0x3UL << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */ |
| 5923 | #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!< FIFO 1 Message Pending */ |
5512 | #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!< FIFO 1 Message Pending */ |
| 5924 | #define CAN_RF1R_FULL1_Pos (3U) |
5513 | #define CAN_RF1R_FULL1_Pos (3U) |
| 5925 | #define CAN_RF1R_FULL1_Msk (0x1U << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */ |
5514 | #define CAN_RF1R_FULL1_Msk (0x1UL << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */ |
| 5926 | #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!< FIFO 1 Full */ |
5515 | #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!< FIFO 1 Full */ |
| 5927 | #define CAN_RF1R_FOVR1_Pos (4U) |
5516 | #define CAN_RF1R_FOVR1_Pos (4U) |
| 5928 | #define CAN_RF1R_FOVR1_Msk (0x1U << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */ |
5517 | #define CAN_RF1R_FOVR1_Msk (0x1UL << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */ |
| 5929 | #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!< FIFO 1 Overrun */ |
5518 | #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!< FIFO 1 Overrun */ |
| 5930 | #define CAN_RF1R_RFOM1_Pos (5U) |
5519 | #define CAN_RF1R_RFOM1_Pos (5U) |
| 5931 | #define CAN_RF1R_RFOM1_Msk (0x1U << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */ |
5520 | #define CAN_RF1R_RFOM1_Msk (0x1UL << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */ |
| 5932 | #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!< Release FIFO 1 Output Mailbox */ |
5521 | #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!< Release FIFO 1 Output Mailbox */ |
| 5933 | 5522 | ||
| 5934 | /******************** Bit definition for CAN_IER register *******************/ |
5523 | /******************** Bit definition for CAN_IER register *******************/ |
| 5935 | #define CAN_IER_TMEIE_Pos (0U) |
5524 | #define CAN_IER_TMEIE_Pos (0U) |
| 5936 | #define CAN_IER_TMEIE_Msk (0x1U << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */ |
5525 | #define CAN_IER_TMEIE_Msk (0x1UL << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */ |
| 5937 | #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!< Transmit Mailbox Empty Interrupt Enable */ |
5526 | #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!< Transmit Mailbox Empty Interrupt Enable */ |
| 5938 | #define CAN_IER_FMPIE0_Pos (1U) |
5527 | #define CAN_IER_FMPIE0_Pos (1U) |
| 5939 | #define CAN_IER_FMPIE0_Msk (0x1U << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */ |
5528 | #define CAN_IER_FMPIE0_Msk (0x1UL << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */ |
| 5940 | #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!< FIFO Message Pending Interrupt Enable */ |
5529 | #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!< FIFO Message Pending Interrupt Enable */ |
| 5941 | #define CAN_IER_FFIE0_Pos (2U) |
5530 | #define CAN_IER_FFIE0_Pos (2U) |
| 5942 | #define CAN_IER_FFIE0_Msk (0x1U << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */ |
5531 | #define CAN_IER_FFIE0_Msk (0x1UL << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */ |
| 5943 | #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!< FIFO Full Interrupt Enable */ |
5532 | #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!< FIFO Full Interrupt Enable */ |
| 5944 | #define CAN_IER_FOVIE0_Pos (3U) |
5533 | #define CAN_IER_FOVIE0_Pos (3U) |
| 5945 | #define CAN_IER_FOVIE0_Msk (0x1U << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */ |
5534 | #define CAN_IER_FOVIE0_Msk (0x1UL << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */ |
| 5946 | #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!< FIFO Overrun Interrupt Enable */ |
5535 | #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!< FIFO Overrun Interrupt Enable */ |
| 5947 | #define CAN_IER_FMPIE1_Pos (4U) |
5536 | #define CAN_IER_FMPIE1_Pos (4U) |
| 5948 | #define CAN_IER_FMPIE1_Msk (0x1U << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */ |
5537 | #define CAN_IER_FMPIE1_Msk (0x1UL << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */ |
| 5949 | #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!< FIFO Message Pending Interrupt Enable */ |
5538 | #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!< FIFO Message Pending Interrupt Enable */ |
| 5950 | #define CAN_IER_FFIE1_Pos (5U) |
5539 | #define CAN_IER_FFIE1_Pos (5U) |
| 5951 | #define CAN_IER_FFIE1_Msk (0x1U << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */ |
5540 | #define CAN_IER_FFIE1_Msk (0x1UL << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */ |
| 5952 | #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!< FIFO Full Interrupt Enable */ |
5541 | #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!< FIFO Full Interrupt Enable */ |
| 5953 | #define CAN_IER_FOVIE1_Pos (6U) |
5542 | #define CAN_IER_FOVIE1_Pos (6U) |
| 5954 | #define CAN_IER_FOVIE1_Msk (0x1U << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */ |
5543 | #define CAN_IER_FOVIE1_Msk (0x1UL << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */ |
| 5955 | #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!< FIFO Overrun Interrupt Enable */ |
5544 | #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!< FIFO Overrun Interrupt Enable */ |
| 5956 | #define CAN_IER_EWGIE_Pos (8U) |
5545 | #define CAN_IER_EWGIE_Pos (8U) |
| 5957 | #define CAN_IER_EWGIE_Msk (0x1U << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */ |
5546 | #define CAN_IER_EWGIE_Msk (0x1UL << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */ |
| 5958 | #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!< Error Warning Interrupt Enable */ |
5547 | #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!< Error Warning Interrupt Enable */ |
| 5959 | #define CAN_IER_EPVIE_Pos (9U) |
5548 | #define CAN_IER_EPVIE_Pos (9U) |
| 5960 | #define CAN_IER_EPVIE_Msk (0x1U << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */ |
5549 | #define CAN_IER_EPVIE_Msk (0x1UL << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */ |
| 5961 | #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!< Error Passive Interrupt Enable */ |
5550 | #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!< Error Passive Interrupt Enable */ |
| 5962 | #define CAN_IER_BOFIE_Pos (10U) |
5551 | #define CAN_IER_BOFIE_Pos (10U) |
| 5963 | #define CAN_IER_BOFIE_Msk (0x1U << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */ |
5552 | #define CAN_IER_BOFIE_Msk (0x1UL << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */ |
| 5964 | #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!< Bus-Off Interrupt Enable */ |
5553 | #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!< Bus-Off Interrupt Enable */ |
| 5965 | #define CAN_IER_LECIE_Pos (11U) |
5554 | #define CAN_IER_LECIE_Pos (11U) |
| 5966 | #define CAN_IER_LECIE_Msk (0x1U << CAN_IER_LECIE_Pos) /*!< 0x00000800 */ |
5555 | #define CAN_IER_LECIE_Msk (0x1UL << CAN_IER_LECIE_Pos) /*!< 0x00000800 */ |
| 5967 | #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!< Last Error Code Interrupt Enable */ |
5556 | #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!< Last Error Code Interrupt Enable */ |
| 5968 | #define CAN_IER_ERRIE_Pos (15U) |
5557 | #define CAN_IER_ERRIE_Pos (15U) |
| 5969 | #define CAN_IER_ERRIE_Msk (0x1U << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */ |
5558 | #define CAN_IER_ERRIE_Msk (0x1UL << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */ |
| 5970 | #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!< Error Interrupt Enable */ |
5559 | #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!< Error Interrupt Enable */ |
| 5971 | #define CAN_IER_WKUIE_Pos (16U) |
5560 | #define CAN_IER_WKUIE_Pos (16U) |
| 5972 | #define CAN_IER_WKUIE_Msk (0x1U << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */ |
5561 | #define CAN_IER_WKUIE_Msk (0x1UL << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */ |
| 5973 | #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!< Wakeup Interrupt Enable */ |
5562 | #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!< Wakeup Interrupt Enable */ |
| 5974 | #define CAN_IER_SLKIE_Pos (17U) |
5563 | #define CAN_IER_SLKIE_Pos (17U) |
| 5975 | #define CAN_IER_SLKIE_Msk (0x1U << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */ |
5564 | #define CAN_IER_SLKIE_Msk (0x1UL << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */ |
| 5976 | #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!< Sleep Interrupt Enable */ |
5565 | #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!< Sleep Interrupt Enable */ |
| 5977 | 5566 | ||
| 5978 | /******************** Bit definition for CAN_ESR register *******************/ |
5567 | /******************** Bit definition for CAN_ESR register *******************/ |
| 5979 | #define CAN_ESR_EWGF_Pos (0U) |
5568 | #define CAN_ESR_EWGF_Pos (0U) |
| 5980 | #define CAN_ESR_EWGF_Msk (0x1U << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */ |
5569 | #define CAN_ESR_EWGF_Msk (0x1UL << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */ |
| 5981 | #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!< Error Warning Flag */ |
5570 | #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!< Error Warning Flag */ |
| 5982 | #define CAN_ESR_EPVF_Pos (1U) |
5571 | #define CAN_ESR_EPVF_Pos (1U) |
| 5983 | #define CAN_ESR_EPVF_Msk (0x1U << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */ |
5572 | #define CAN_ESR_EPVF_Msk (0x1UL << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */ |
| 5984 | #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!< Error Passive Flag */ |
5573 | #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!< Error Passive Flag */ |
| 5985 | #define CAN_ESR_BOFF_Pos (2U) |
5574 | #define CAN_ESR_BOFF_Pos (2U) |
| 5986 | #define CAN_ESR_BOFF_Msk (0x1U << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */ |
5575 | #define CAN_ESR_BOFF_Msk (0x1UL << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */ |
| 5987 | #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!< Bus-Off Flag */ |
5576 | #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!< Bus-Off Flag */ |
| 5988 | 5577 | ||
| 5989 | #define CAN_ESR_LEC_Pos (4U) |
5578 | #define CAN_ESR_LEC_Pos (4U) |
| 5990 | #define CAN_ESR_LEC_Msk (0x7U << CAN_ESR_LEC_Pos) /*!< 0x00000070 */ |
5579 | #define CAN_ESR_LEC_Msk (0x7UL << CAN_ESR_LEC_Pos) /*!< 0x00000070 */ |
| 5991 | #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!< LEC[2:0] bits (Last Error Code) */ |
5580 | #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!< LEC[2:0] bits (Last Error Code) */ |
| 5992 | #define CAN_ESR_LEC_0 (0x1U << CAN_ESR_LEC_Pos) /*!< 0x00000010 */ |
5581 | #define CAN_ESR_LEC_0 (0x1UL << CAN_ESR_LEC_Pos) /*!< 0x00000010 */ |
| 5993 | #define CAN_ESR_LEC_1 (0x2U << CAN_ESR_LEC_Pos) /*!< 0x00000020 */ |
5582 | #define CAN_ESR_LEC_1 (0x2UL << CAN_ESR_LEC_Pos) /*!< 0x00000020 */ |
| 5994 | #define CAN_ESR_LEC_2 (0x4U << CAN_ESR_LEC_Pos) /*!< 0x00000040 */ |
5583 | #define CAN_ESR_LEC_2 (0x4UL << CAN_ESR_LEC_Pos) /*!< 0x00000040 */ |
| 5995 | 5584 | ||
| 5996 | #define CAN_ESR_TEC_Pos (16U) |
5585 | #define CAN_ESR_TEC_Pos (16U) |
| 5997 | #define CAN_ESR_TEC_Msk (0xFFU << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */ |
5586 | #define CAN_ESR_TEC_Msk (0xFFUL << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */ |
| 5998 | #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!< Least significant byte of the 9-bit Transmit Error Counter */ |
5587 | #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!< Least significant byte of the 9-bit Transmit Error Counter */ |
| 5999 | #define CAN_ESR_REC_Pos (24U) |
5588 | #define CAN_ESR_REC_Pos (24U) |
| 6000 | #define CAN_ESR_REC_Msk (0xFFU << CAN_ESR_REC_Pos) /*!< 0xFF000000 */ |
5589 | #define CAN_ESR_REC_Msk (0xFFUL << CAN_ESR_REC_Pos) /*!< 0xFF000000 */ |
| 6001 | #define CAN_ESR_REC CAN_ESR_REC_Msk /*!< Receive Error Counter */ |
5590 | #define CAN_ESR_REC CAN_ESR_REC_Msk /*!< Receive Error Counter */ |
| 6002 | 5591 | ||
| 6003 | /******************* Bit definition for CAN_BTR register ********************/ |
5592 | /******************* Bit definition for CAN_BTR register ********************/ |
| 6004 | #define CAN_BTR_BRP_Pos (0U) |
5593 | #define CAN_BTR_BRP_Pos (0U) |
| 6005 | #define CAN_BTR_BRP_Msk (0x3FFU << CAN_BTR_BRP_Pos) /*!< 0x000003FF */ |
5594 | #define CAN_BTR_BRP_Msk (0x3FFUL << CAN_BTR_BRP_Pos) /*!< 0x000003FF */ |
| 6006 | #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */ |
5595 | #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */ |
| 6007 | #define CAN_BTR_TS1_Pos (16U) |
5596 | #define CAN_BTR_TS1_Pos (16U) |
| 6008 | #define CAN_BTR_TS1_Msk (0xFU << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */ |
5597 | #define CAN_BTR_TS1_Msk (0xFUL << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */ |
| 6009 | #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */ |
5598 | #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */ |
| 6010 | #define CAN_BTR_TS1_0 (0x1U << CAN_BTR_TS1_Pos) /*!< 0x00010000 */ |
5599 | #define CAN_BTR_TS1_0 (0x1UL << CAN_BTR_TS1_Pos) /*!< 0x00010000 */ |
| 6011 | #define CAN_BTR_TS1_1 (0x2U << CAN_BTR_TS1_Pos) /*!< 0x00020000 */ |
5600 | #define CAN_BTR_TS1_1 (0x2UL << CAN_BTR_TS1_Pos) /*!< 0x00020000 */ |
| 6012 | #define CAN_BTR_TS1_2 (0x4U << CAN_BTR_TS1_Pos) /*!< 0x00040000 */ |
5601 | #define CAN_BTR_TS1_2 (0x4UL << CAN_BTR_TS1_Pos) /*!< 0x00040000 */ |
| 6013 | #define CAN_BTR_TS1_3 (0x8U << CAN_BTR_TS1_Pos) /*!< 0x00080000 */ |
5602 | #define CAN_BTR_TS1_3 (0x8UL << CAN_BTR_TS1_Pos) /*!< 0x00080000 */ |
| 6014 | #define CAN_BTR_TS2_Pos (20U) |
5603 | #define CAN_BTR_TS2_Pos (20U) |
| 6015 | #define CAN_BTR_TS2_Msk (0x7U << CAN_BTR_TS2_Pos) /*!< 0x00700000 */ |
5604 | #define CAN_BTR_TS2_Msk (0x7UL << CAN_BTR_TS2_Pos) /*!< 0x00700000 */ |
| 6016 | #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */ |
5605 | #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */ |
| 6017 | #define CAN_BTR_TS2_0 (0x1U << CAN_BTR_TS2_Pos) /*!< 0x00100000 */ |
5606 | #define CAN_BTR_TS2_0 (0x1UL << CAN_BTR_TS2_Pos) /*!< 0x00100000 */ |
| 6018 | #define CAN_BTR_TS2_1 (0x2U << CAN_BTR_TS2_Pos) /*!< 0x00200000 */ |
5607 | #define CAN_BTR_TS2_1 (0x2UL << CAN_BTR_TS2_Pos) /*!< 0x00200000 */ |
| 6019 | #define CAN_BTR_TS2_2 (0x4U << CAN_BTR_TS2_Pos) /*!< 0x00400000 */ |
5608 | #define CAN_BTR_TS2_2 (0x4UL << CAN_BTR_TS2_Pos) /*!< 0x00400000 */ |
| 6020 | #define CAN_BTR_SJW_Pos (24U) |
5609 | #define CAN_BTR_SJW_Pos (24U) |
| 6021 | #define CAN_BTR_SJW_Msk (0x3U << CAN_BTR_SJW_Pos) /*!< 0x03000000 */ |
5610 | #define CAN_BTR_SJW_Msk (0x3UL << CAN_BTR_SJW_Pos) /*!< 0x03000000 */ |
| 6022 | #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */ |
5611 | #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */ |
| 6023 | #define CAN_BTR_SJW_0 (0x1U << CAN_BTR_SJW_Pos) /*!< 0x01000000 */ |
5612 | #define CAN_BTR_SJW_0 (0x1UL << CAN_BTR_SJW_Pos) /*!< 0x01000000 */ |
| 6024 | #define CAN_BTR_SJW_1 (0x2U << CAN_BTR_SJW_Pos) /*!< 0x02000000 */ |
5613 | #define CAN_BTR_SJW_1 (0x2UL << CAN_BTR_SJW_Pos) /*!< 0x02000000 */ |
| 6025 | #define CAN_BTR_LBKM_Pos (30U) |
5614 | #define CAN_BTR_LBKM_Pos (30U) |
| 6026 | #define CAN_BTR_LBKM_Msk (0x1U << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */ |
5615 | #define CAN_BTR_LBKM_Msk (0x1UL << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */ |
| 6027 | #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */ |
5616 | #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */ |
| 6028 | #define CAN_BTR_SILM_Pos (31U) |
5617 | #define CAN_BTR_SILM_Pos (31U) |
| 6029 | #define CAN_BTR_SILM_Msk (0x1U << CAN_BTR_SILM_Pos) /*!< 0x80000000 */ |
5618 | #define CAN_BTR_SILM_Msk (0x1UL << CAN_BTR_SILM_Pos) /*!< 0x80000000 */ |
| 6030 | #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */ |
5619 | #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */ |
| 6031 | 5620 | ||
| 6032 | /*!< Mailbox registers */ |
5621 | /*!< Mailbox registers */ |
| 6033 | /****************** Bit definition for CAN_TI0R register ********************/ |
5622 | /****************** Bit definition for CAN_TI0R register ********************/ |
| 6034 | #define CAN_TI0R_TXRQ_Pos (0U) |
5623 | #define CAN_TI0R_TXRQ_Pos (0U) |
| 6035 | #define CAN_TI0R_TXRQ_Msk (0x1U << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */ |
5624 | #define CAN_TI0R_TXRQ_Msk (0x1UL << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */ |
| 6036 | #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!< Transmit Mailbox Request */ |
5625 | #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!< Transmit Mailbox Request */ |
| 6037 | #define CAN_TI0R_RTR_Pos (1U) |
5626 | #define CAN_TI0R_RTR_Pos (1U) |
| 6038 | #define CAN_TI0R_RTR_Msk (0x1U << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */ |
5627 | #define CAN_TI0R_RTR_Msk (0x1UL << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */ |
| 6039 | #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!< Remote Transmission Request */ |
5628 | #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!< Remote Transmission Request */ |
| 6040 | #define CAN_TI0R_IDE_Pos (2U) |
5629 | #define CAN_TI0R_IDE_Pos (2U) |
| 6041 | #define CAN_TI0R_IDE_Msk (0x1U << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */ |
5630 | #define CAN_TI0R_IDE_Msk (0x1UL << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */ |
| 6042 | #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!< Identifier Extension */ |
5631 | #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!< Identifier Extension */ |
| 6043 | #define CAN_TI0R_EXID_Pos (3U) |
5632 | #define CAN_TI0R_EXID_Pos (3U) |
| 6044 | #define CAN_TI0R_EXID_Msk (0x3FFFFU << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */ |
5633 | #define CAN_TI0R_EXID_Msk (0x3FFFFUL << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */ |
| 6045 | #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!< Extended Identifier */ |
5634 | #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!< Extended Identifier */ |
| 6046 | #define CAN_TI0R_STID_Pos (21U) |
5635 | #define CAN_TI0R_STID_Pos (21U) |
| 6047 | #define CAN_TI0R_STID_Msk (0x7FFU << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */ |
5636 | #define CAN_TI0R_STID_Msk (0x7FFUL << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */ |
| 6048 | #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
5637 | #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
| 6049 | 5638 | ||
| 6050 | /****************** Bit definition for CAN_TDT0R register *******************/ |
5639 | /****************** Bit definition for CAN_TDT0R register *******************/ |
| 6051 | #define CAN_TDT0R_DLC_Pos (0U) |
5640 | #define CAN_TDT0R_DLC_Pos (0U) |
| 6052 | #define CAN_TDT0R_DLC_Msk (0xFU << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */ |
5641 | #define CAN_TDT0R_DLC_Msk (0xFUL << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */ |
| 6053 | #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!< Data Length Code */ |
5642 | #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!< Data Length Code */ |
| 6054 | #define CAN_TDT0R_TGT_Pos (8U) |
5643 | #define CAN_TDT0R_TGT_Pos (8U) |
| 6055 | #define CAN_TDT0R_TGT_Msk (0x1U << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */ |
5644 | #define CAN_TDT0R_TGT_Msk (0x1UL << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */ |
| 6056 | #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!< Transmit Global Time */ |
5645 | #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!< Transmit Global Time */ |
| 6057 | #define CAN_TDT0R_TIME_Pos (16U) |
5646 | #define CAN_TDT0R_TIME_Pos (16U) |
| 6058 | #define CAN_TDT0R_TIME_Msk (0xFFFFU << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */ |
5647 | #define CAN_TDT0R_TIME_Msk (0xFFFFUL << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */ |
| 6059 | #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!< Message Time Stamp */ |
5648 | #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!< Message Time Stamp */ |
| 6060 | 5649 | ||
| 6061 | /****************** Bit definition for CAN_TDL0R register *******************/ |
5650 | /****************** Bit definition for CAN_TDL0R register *******************/ |
| 6062 | #define CAN_TDL0R_DATA0_Pos (0U) |
5651 | #define CAN_TDL0R_DATA0_Pos (0U) |
| 6063 | #define CAN_TDL0R_DATA0_Msk (0xFFU << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */ |
5652 | #define CAN_TDL0R_DATA0_Msk (0xFFUL << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */ |
| 6064 | #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!< Data byte 0 */ |
5653 | #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!< Data byte 0 */ |
| 6065 | #define CAN_TDL0R_DATA1_Pos (8U) |
5654 | #define CAN_TDL0R_DATA1_Pos (8U) |
| 6066 | #define CAN_TDL0R_DATA1_Msk (0xFFU << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */ |
5655 | #define CAN_TDL0R_DATA1_Msk (0xFFUL << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */ |
| 6067 | #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!< Data byte 1 */ |
5656 | #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!< Data byte 1 */ |
| 6068 | #define CAN_TDL0R_DATA2_Pos (16U) |
5657 | #define CAN_TDL0R_DATA2_Pos (16U) |
| 6069 | #define CAN_TDL0R_DATA2_Msk (0xFFU << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */ |
5658 | #define CAN_TDL0R_DATA2_Msk (0xFFUL << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */ |
| 6070 | #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!< Data byte 2 */ |
5659 | #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!< Data byte 2 */ |
| 6071 | #define CAN_TDL0R_DATA3_Pos (24U) |
5660 | #define CAN_TDL0R_DATA3_Pos (24U) |
| 6072 | #define CAN_TDL0R_DATA3_Msk (0xFFU << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */ |
5661 | #define CAN_TDL0R_DATA3_Msk (0xFFUL << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */ |
| 6073 | #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!< Data byte 3 */ |
5662 | #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!< Data byte 3 */ |
| 6074 | 5663 | ||
| 6075 | /****************** Bit definition for CAN_TDH0R register *******************/ |
5664 | /****************** Bit definition for CAN_TDH0R register *******************/ |
| 6076 | #define CAN_TDH0R_DATA4_Pos (0U) |
5665 | #define CAN_TDH0R_DATA4_Pos (0U) |
| 6077 | #define CAN_TDH0R_DATA4_Msk (0xFFU << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */ |
5666 | #define CAN_TDH0R_DATA4_Msk (0xFFUL << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */ |
| 6078 | #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!< Data byte 4 */ |
5667 | #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!< Data byte 4 */ |
| 6079 | #define CAN_TDH0R_DATA5_Pos (8U) |
5668 | #define CAN_TDH0R_DATA5_Pos (8U) |
| 6080 | #define CAN_TDH0R_DATA5_Msk (0xFFU << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */ |
5669 | #define CAN_TDH0R_DATA5_Msk (0xFFUL << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */ |
| 6081 | #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!< Data byte 5 */ |
5670 | #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!< Data byte 5 */ |
| 6082 | #define CAN_TDH0R_DATA6_Pos (16U) |
5671 | #define CAN_TDH0R_DATA6_Pos (16U) |
| 6083 | #define CAN_TDH0R_DATA6_Msk (0xFFU << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */ |
5672 | #define CAN_TDH0R_DATA6_Msk (0xFFUL << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */ |
| 6084 | #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!< Data byte 6 */ |
5673 | #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!< Data byte 6 */ |
| 6085 | #define CAN_TDH0R_DATA7_Pos (24U) |
5674 | #define CAN_TDH0R_DATA7_Pos (24U) |
| 6086 | #define CAN_TDH0R_DATA7_Msk (0xFFU << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */ |
5675 | #define CAN_TDH0R_DATA7_Msk (0xFFUL << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */ |
| 6087 | #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!< Data byte 7 */ |
5676 | #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!< Data byte 7 */ |
| 6088 | 5677 | ||
| 6089 | /******************* Bit definition for CAN_TI1R register *******************/ |
5678 | /******************* Bit definition for CAN_TI1R register *******************/ |
| 6090 | #define CAN_TI1R_TXRQ_Pos (0U) |
5679 | #define CAN_TI1R_TXRQ_Pos (0U) |
| 6091 | #define CAN_TI1R_TXRQ_Msk (0x1U << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */ |
5680 | #define CAN_TI1R_TXRQ_Msk (0x1UL << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */ |
| 6092 | #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!< Transmit Mailbox Request */ |
5681 | #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!< Transmit Mailbox Request */ |
| 6093 | #define CAN_TI1R_RTR_Pos (1U) |
5682 | #define CAN_TI1R_RTR_Pos (1U) |
| 6094 | #define CAN_TI1R_RTR_Msk (0x1U << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */ |
5683 | #define CAN_TI1R_RTR_Msk (0x1UL << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */ |
| 6095 | #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!< Remote Transmission Request */ |
5684 | #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!< Remote Transmission Request */ |
| 6096 | #define CAN_TI1R_IDE_Pos (2U) |
5685 | #define CAN_TI1R_IDE_Pos (2U) |
| 6097 | #define CAN_TI1R_IDE_Msk (0x1U << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */ |
5686 | #define CAN_TI1R_IDE_Msk (0x1UL << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */ |
| 6098 | #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!< Identifier Extension */ |
5687 | #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!< Identifier Extension */ |
| 6099 | #define CAN_TI1R_EXID_Pos (3U) |
5688 | #define CAN_TI1R_EXID_Pos (3U) |
| 6100 | #define CAN_TI1R_EXID_Msk (0x3FFFFU << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */ |
5689 | #define CAN_TI1R_EXID_Msk (0x3FFFFUL << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */ |
| 6101 | #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!< Extended Identifier */ |
5690 | #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!< Extended Identifier */ |
| 6102 | #define CAN_TI1R_STID_Pos (21U) |
5691 | #define CAN_TI1R_STID_Pos (21U) |
| 6103 | #define CAN_TI1R_STID_Msk (0x7FFU << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */ |
5692 | #define CAN_TI1R_STID_Msk (0x7FFUL << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */ |
| 6104 | #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
5693 | #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
| 6105 | 5694 | ||
| 6106 | /******************* Bit definition for CAN_TDT1R register ******************/ |
5695 | /******************* Bit definition for CAN_TDT1R register ******************/ |
| 6107 | #define CAN_TDT1R_DLC_Pos (0U) |
5696 | #define CAN_TDT1R_DLC_Pos (0U) |
| 6108 | #define CAN_TDT1R_DLC_Msk (0xFU << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */ |
5697 | #define CAN_TDT1R_DLC_Msk (0xFUL << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */ |
| 6109 | #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!< Data Length Code */ |
5698 | #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!< Data Length Code */ |
| 6110 | #define CAN_TDT1R_TGT_Pos (8U) |
5699 | #define CAN_TDT1R_TGT_Pos (8U) |
| 6111 | #define CAN_TDT1R_TGT_Msk (0x1U << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */ |
5700 | #define CAN_TDT1R_TGT_Msk (0x1UL << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */ |
| 6112 | #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!< Transmit Global Time */ |
5701 | #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!< Transmit Global Time */ |
| 6113 | #define CAN_TDT1R_TIME_Pos (16U) |
5702 | #define CAN_TDT1R_TIME_Pos (16U) |
| 6114 | #define CAN_TDT1R_TIME_Msk (0xFFFFU << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */ |
5703 | #define CAN_TDT1R_TIME_Msk (0xFFFFUL << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */ |
| 6115 | #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!< Message Time Stamp */ |
5704 | #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!< Message Time Stamp */ |
| 6116 | 5705 | ||
| 6117 | /******************* Bit definition for CAN_TDL1R register ******************/ |
5706 | /******************* Bit definition for CAN_TDL1R register ******************/ |
| 6118 | #define CAN_TDL1R_DATA0_Pos (0U) |
5707 | #define CAN_TDL1R_DATA0_Pos (0U) |
| 6119 | #define CAN_TDL1R_DATA0_Msk (0xFFU << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */ |
5708 | #define CAN_TDL1R_DATA0_Msk (0xFFUL << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */ |
| 6120 | #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!< Data byte 0 */ |
5709 | #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!< Data byte 0 */ |
| 6121 | #define CAN_TDL1R_DATA1_Pos (8U) |
5710 | #define CAN_TDL1R_DATA1_Pos (8U) |
| 6122 | #define CAN_TDL1R_DATA1_Msk (0xFFU << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */ |
5711 | #define CAN_TDL1R_DATA1_Msk (0xFFUL << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */ |
| 6123 | #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!< Data byte 1 */ |
5712 | #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!< Data byte 1 */ |
| 6124 | #define CAN_TDL1R_DATA2_Pos (16U) |
5713 | #define CAN_TDL1R_DATA2_Pos (16U) |
| 6125 | #define CAN_TDL1R_DATA2_Msk (0xFFU << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */ |
5714 | #define CAN_TDL1R_DATA2_Msk (0xFFUL << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */ |
| 6126 | #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!< Data byte 2 */ |
5715 | #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!< Data byte 2 */ |
| 6127 | #define CAN_TDL1R_DATA3_Pos (24U) |
5716 | #define CAN_TDL1R_DATA3_Pos (24U) |
| 6128 | #define CAN_TDL1R_DATA3_Msk (0xFFU << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */ |
5717 | #define CAN_TDL1R_DATA3_Msk (0xFFUL << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */ |
| 6129 | #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!< Data byte 3 */ |
5718 | #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!< Data byte 3 */ |
| 6130 | 5719 | ||
| 6131 | /******************* Bit definition for CAN_TDH1R register ******************/ |
5720 | /******************* Bit definition for CAN_TDH1R register ******************/ |
| 6132 | #define CAN_TDH1R_DATA4_Pos (0U) |
5721 | #define CAN_TDH1R_DATA4_Pos (0U) |
| 6133 | #define CAN_TDH1R_DATA4_Msk (0xFFU << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */ |
5722 | #define CAN_TDH1R_DATA4_Msk (0xFFUL << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */ |
| 6134 | #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!< Data byte 4 */ |
5723 | #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!< Data byte 4 */ |
| 6135 | #define CAN_TDH1R_DATA5_Pos (8U) |
5724 | #define CAN_TDH1R_DATA5_Pos (8U) |
| 6136 | #define CAN_TDH1R_DATA5_Msk (0xFFU << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */ |
5725 | #define CAN_TDH1R_DATA5_Msk (0xFFUL << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */ |
| 6137 | #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!< Data byte 5 */ |
5726 | #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!< Data byte 5 */ |
| 6138 | #define CAN_TDH1R_DATA6_Pos (16U) |
5727 | #define CAN_TDH1R_DATA6_Pos (16U) |
| 6139 | #define CAN_TDH1R_DATA6_Msk (0xFFU << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */ |
5728 | #define CAN_TDH1R_DATA6_Msk (0xFFUL << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */ |
| 6140 | #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!< Data byte 6 */ |
5729 | #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!< Data byte 6 */ |
| 6141 | #define CAN_TDH1R_DATA7_Pos (24U) |
5730 | #define CAN_TDH1R_DATA7_Pos (24U) |
| 6142 | #define CAN_TDH1R_DATA7_Msk (0xFFU << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */ |
5731 | #define CAN_TDH1R_DATA7_Msk (0xFFUL << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */ |
| 6143 | #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!< Data byte 7 */ |
5732 | #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!< Data byte 7 */ |
| 6144 | 5733 | ||
| 6145 | /******************* Bit definition for CAN_TI2R register *******************/ |
5734 | /******************* Bit definition for CAN_TI2R register *******************/ |
| 6146 | #define CAN_TI2R_TXRQ_Pos (0U) |
5735 | #define CAN_TI2R_TXRQ_Pos (0U) |
| 6147 | #define CAN_TI2R_TXRQ_Msk (0x1U << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */ |
5736 | #define CAN_TI2R_TXRQ_Msk (0x1UL << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */ |
| 6148 | #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!< Transmit Mailbox Request */ |
5737 | #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!< Transmit Mailbox Request */ |
| 6149 | #define CAN_TI2R_RTR_Pos (1U) |
5738 | #define CAN_TI2R_RTR_Pos (1U) |
| 6150 | #define CAN_TI2R_RTR_Msk (0x1U << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */ |
5739 | #define CAN_TI2R_RTR_Msk (0x1UL << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */ |
| 6151 | #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!< Remote Transmission Request */ |
5740 | #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!< Remote Transmission Request */ |
| 6152 | #define CAN_TI2R_IDE_Pos (2U) |
5741 | #define CAN_TI2R_IDE_Pos (2U) |
| 6153 | #define CAN_TI2R_IDE_Msk (0x1U << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */ |
5742 | #define CAN_TI2R_IDE_Msk (0x1UL << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */ |
| 6154 | #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!< Identifier Extension */ |
5743 | #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!< Identifier Extension */ |
| 6155 | #define CAN_TI2R_EXID_Pos (3U) |
5744 | #define CAN_TI2R_EXID_Pos (3U) |
| 6156 | #define CAN_TI2R_EXID_Msk (0x3FFFFU << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */ |
5745 | #define CAN_TI2R_EXID_Msk (0x3FFFFUL << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */ |
| 6157 | #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!< Extended identifier */ |
5746 | #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!< Extended identifier */ |
| 6158 | #define CAN_TI2R_STID_Pos (21U) |
5747 | #define CAN_TI2R_STID_Pos (21U) |
| 6159 | #define CAN_TI2R_STID_Msk (0x7FFU << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */ |
5748 | #define CAN_TI2R_STID_Msk (0x7FFUL << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */ |
| 6160 | #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
5749 | #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
| 6161 | 5750 | ||
| 6162 | /******************* Bit definition for CAN_TDT2R register ******************/ |
5751 | /******************* Bit definition for CAN_TDT2R register ******************/ |
| 6163 | #define CAN_TDT2R_DLC_Pos (0U) |
5752 | #define CAN_TDT2R_DLC_Pos (0U) |
| 6164 | #define CAN_TDT2R_DLC_Msk (0xFU << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */ |
5753 | #define CAN_TDT2R_DLC_Msk (0xFUL << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */ |
| 6165 | #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!< Data Length Code */ |
5754 | #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!< Data Length Code */ |
| 6166 | #define CAN_TDT2R_TGT_Pos (8U) |
5755 | #define CAN_TDT2R_TGT_Pos (8U) |
| 6167 | #define CAN_TDT2R_TGT_Msk (0x1U << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */ |
5756 | #define CAN_TDT2R_TGT_Msk (0x1UL << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */ |
| 6168 | #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!< Transmit Global Time */ |
5757 | #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!< Transmit Global Time */ |
| 6169 | #define CAN_TDT2R_TIME_Pos (16U) |
5758 | #define CAN_TDT2R_TIME_Pos (16U) |
| 6170 | #define CAN_TDT2R_TIME_Msk (0xFFFFU << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */ |
5759 | #define CAN_TDT2R_TIME_Msk (0xFFFFUL << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */ |
| 6171 | #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!< Message Time Stamp */ |
5760 | #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!< Message Time Stamp */ |
| 6172 | 5761 | ||
| 6173 | /******************* Bit definition for CAN_TDL2R register ******************/ |
5762 | /******************* Bit definition for CAN_TDL2R register ******************/ |
| 6174 | #define CAN_TDL2R_DATA0_Pos (0U) |
5763 | #define CAN_TDL2R_DATA0_Pos (0U) |
| 6175 | #define CAN_TDL2R_DATA0_Msk (0xFFU << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */ |
5764 | #define CAN_TDL2R_DATA0_Msk (0xFFUL << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */ |
| 6176 | #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!< Data byte 0 */ |
5765 | #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!< Data byte 0 */ |
| 6177 | #define CAN_TDL2R_DATA1_Pos (8U) |
5766 | #define CAN_TDL2R_DATA1_Pos (8U) |
| 6178 | #define CAN_TDL2R_DATA1_Msk (0xFFU << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */ |
5767 | #define CAN_TDL2R_DATA1_Msk (0xFFUL << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */ |
| 6179 | #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!< Data byte 1 */ |
5768 | #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!< Data byte 1 */ |
| 6180 | #define CAN_TDL2R_DATA2_Pos (16U) |
5769 | #define CAN_TDL2R_DATA2_Pos (16U) |
| 6181 | #define CAN_TDL2R_DATA2_Msk (0xFFU << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */ |
5770 | #define CAN_TDL2R_DATA2_Msk (0xFFUL << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */ |
| 6182 | #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!< Data byte 2 */ |
5771 | #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!< Data byte 2 */ |
| 6183 | #define CAN_TDL2R_DATA3_Pos (24U) |
5772 | #define CAN_TDL2R_DATA3_Pos (24U) |
| 6184 | #define CAN_TDL2R_DATA3_Msk (0xFFU << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */ |
5773 | #define CAN_TDL2R_DATA3_Msk (0xFFUL << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */ |
| 6185 | #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!< Data byte 3 */ |
5774 | #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!< Data byte 3 */ |
| 6186 | 5775 | ||
| 6187 | /******************* Bit definition for CAN_TDH2R register ******************/ |
5776 | /******************* Bit definition for CAN_TDH2R register ******************/ |
| 6188 | #define CAN_TDH2R_DATA4_Pos (0U) |
5777 | #define CAN_TDH2R_DATA4_Pos (0U) |
| 6189 | #define CAN_TDH2R_DATA4_Msk (0xFFU << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */ |
5778 | #define CAN_TDH2R_DATA4_Msk (0xFFUL << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */ |
| 6190 | #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!< Data byte 4 */ |
5779 | #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!< Data byte 4 */ |
| 6191 | #define CAN_TDH2R_DATA5_Pos (8U) |
5780 | #define CAN_TDH2R_DATA5_Pos (8U) |
| 6192 | #define CAN_TDH2R_DATA5_Msk (0xFFU << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */ |
5781 | #define CAN_TDH2R_DATA5_Msk (0xFFUL << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */ |
| 6193 | #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!< Data byte 5 */ |
5782 | #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!< Data byte 5 */ |
| 6194 | #define CAN_TDH2R_DATA6_Pos (16U) |
5783 | #define CAN_TDH2R_DATA6_Pos (16U) |
| 6195 | #define CAN_TDH2R_DATA6_Msk (0xFFU << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */ |
5784 | #define CAN_TDH2R_DATA6_Msk (0xFFUL << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */ |
| 6196 | #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!< Data byte 6 */ |
5785 | #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!< Data byte 6 */ |
| 6197 | #define CAN_TDH2R_DATA7_Pos (24U) |
5786 | #define CAN_TDH2R_DATA7_Pos (24U) |
| 6198 | #define CAN_TDH2R_DATA7_Msk (0xFFU << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */ |
5787 | #define CAN_TDH2R_DATA7_Msk (0xFFUL << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */ |
| 6199 | #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!< Data byte 7 */ |
5788 | #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!< Data byte 7 */ |
| 6200 | 5789 | ||
| 6201 | /******************* Bit definition for CAN_RI0R register *******************/ |
5790 | /******************* Bit definition for CAN_RI0R register *******************/ |
| 6202 | #define CAN_RI0R_RTR_Pos (1U) |
5791 | #define CAN_RI0R_RTR_Pos (1U) |
| 6203 | #define CAN_RI0R_RTR_Msk (0x1U << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */ |
5792 | #define CAN_RI0R_RTR_Msk (0x1UL << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */ |
| 6204 | #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!< Remote Transmission Request */ |
5793 | #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!< Remote Transmission Request */ |
| 6205 | #define CAN_RI0R_IDE_Pos (2U) |
5794 | #define CAN_RI0R_IDE_Pos (2U) |
| 6206 | #define CAN_RI0R_IDE_Msk (0x1U << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */ |
5795 | #define CAN_RI0R_IDE_Msk (0x1UL << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */ |
| 6207 | #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!< Identifier Extension */ |
5796 | #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!< Identifier Extension */ |
| 6208 | #define CAN_RI0R_EXID_Pos (3U) |
5797 | #define CAN_RI0R_EXID_Pos (3U) |
| 6209 | #define CAN_RI0R_EXID_Msk (0x3FFFFU << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */ |
5798 | #define CAN_RI0R_EXID_Msk (0x3FFFFUL << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */ |
| 6210 | #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!< Extended Identifier */ |
5799 | #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!< Extended Identifier */ |
| 6211 | #define CAN_RI0R_STID_Pos (21U) |
5800 | #define CAN_RI0R_STID_Pos (21U) |
| 6212 | #define CAN_RI0R_STID_Msk (0x7FFU << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */ |
5801 | #define CAN_RI0R_STID_Msk (0x7FFUL << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */ |
| 6213 | #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
5802 | #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
| 6214 | 5803 | ||
| 6215 | /******************* Bit definition for CAN_RDT0R register ******************/ |
5804 | /******************* Bit definition for CAN_RDT0R register ******************/ |
| 6216 | #define CAN_RDT0R_DLC_Pos (0U) |
5805 | #define CAN_RDT0R_DLC_Pos (0U) |
| 6217 | #define CAN_RDT0R_DLC_Msk (0xFU << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */ |
5806 | #define CAN_RDT0R_DLC_Msk (0xFUL << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */ |
| 6218 | #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!< Data Length Code */ |
5807 | #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!< Data Length Code */ |
| 6219 | #define CAN_RDT0R_FMI_Pos (8U) |
5808 | #define CAN_RDT0R_FMI_Pos (8U) |
| 6220 | #define CAN_RDT0R_FMI_Msk (0xFFU << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */ |
5809 | #define CAN_RDT0R_FMI_Msk (0xFFUL << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */ |
| 6221 | #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!< Filter Match Index */ |
5810 | #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!< Filter Match Index */ |
| 6222 | #define CAN_RDT0R_TIME_Pos (16U) |
5811 | #define CAN_RDT0R_TIME_Pos (16U) |
| 6223 | #define CAN_RDT0R_TIME_Msk (0xFFFFU << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */ |
5812 | #define CAN_RDT0R_TIME_Msk (0xFFFFUL << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */ |
| 6224 | #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!< Message Time Stamp */ |
5813 | #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!< Message Time Stamp */ |
| 6225 | 5814 | ||
| 6226 | /******************* Bit definition for CAN_RDL0R register ******************/ |
5815 | /******************* Bit definition for CAN_RDL0R register ******************/ |
| 6227 | #define CAN_RDL0R_DATA0_Pos (0U) |
5816 | #define CAN_RDL0R_DATA0_Pos (0U) |
| 6228 | #define CAN_RDL0R_DATA0_Msk (0xFFU << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */ |
5817 | #define CAN_RDL0R_DATA0_Msk (0xFFUL << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */ |
| 6229 | #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!< Data byte 0 */ |
5818 | #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!< Data byte 0 */ |
| 6230 | #define CAN_RDL0R_DATA1_Pos (8U) |
5819 | #define CAN_RDL0R_DATA1_Pos (8U) |
| 6231 | #define CAN_RDL0R_DATA1_Msk (0xFFU << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */ |
5820 | #define CAN_RDL0R_DATA1_Msk (0xFFUL << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */ |
| 6232 | #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!< Data byte 1 */ |
5821 | #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!< Data byte 1 */ |
| 6233 | #define CAN_RDL0R_DATA2_Pos (16U) |
5822 | #define CAN_RDL0R_DATA2_Pos (16U) |
| 6234 | #define CAN_RDL0R_DATA2_Msk (0xFFU << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */ |
5823 | #define CAN_RDL0R_DATA2_Msk (0xFFUL << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */ |
| 6235 | #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!< Data byte 2 */ |
5824 | #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!< Data byte 2 */ |
| 6236 | #define CAN_RDL0R_DATA3_Pos (24U) |
5825 | #define CAN_RDL0R_DATA3_Pos (24U) |
| 6237 | #define CAN_RDL0R_DATA3_Msk (0xFFU << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */ |
5826 | #define CAN_RDL0R_DATA3_Msk (0xFFUL << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */ |
| 6238 | #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!< Data byte 3 */ |
5827 | #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!< Data byte 3 */ |
| 6239 | 5828 | ||
| 6240 | /******************* Bit definition for CAN_RDH0R register ******************/ |
5829 | /******************* Bit definition for CAN_RDH0R register ******************/ |
| 6241 | #define CAN_RDH0R_DATA4_Pos (0U) |
5830 | #define CAN_RDH0R_DATA4_Pos (0U) |
| 6242 | #define CAN_RDH0R_DATA4_Msk (0xFFU << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */ |
5831 | #define CAN_RDH0R_DATA4_Msk (0xFFUL << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */ |
| 6243 | #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!< Data byte 4 */ |
5832 | #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!< Data byte 4 */ |
| 6244 | #define CAN_RDH0R_DATA5_Pos (8U) |
5833 | #define CAN_RDH0R_DATA5_Pos (8U) |
| 6245 | #define CAN_RDH0R_DATA5_Msk (0xFFU << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */ |
5834 | #define CAN_RDH0R_DATA5_Msk (0xFFUL << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */ |
| 6246 | #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!< Data byte 5 */ |
5835 | #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!< Data byte 5 */ |
| 6247 | #define CAN_RDH0R_DATA6_Pos (16U) |
5836 | #define CAN_RDH0R_DATA6_Pos (16U) |
| 6248 | #define CAN_RDH0R_DATA6_Msk (0xFFU << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */ |
5837 | #define CAN_RDH0R_DATA6_Msk (0xFFUL << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */ |
| 6249 | #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!< Data byte 6 */ |
5838 | #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!< Data byte 6 */ |
| 6250 | #define CAN_RDH0R_DATA7_Pos (24U) |
5839 | #define CAN_RDH0R_DATA7_Pos (24U) |
| 6251 | #define CAN_RDH0R_DATA7_Msk (0xFFU << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */ |
5840 | #define CAN_RDH0R_DATA7_Msk (0xFFUL << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */ |
| 6252 | #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!< Data byte 7 */ |
5841 | #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!< Data byte 7 */ |
| 6253 | 5842 | ||
| 6254 | /******************* Bit definition for CAN_RI1R register *******************/ |
5843 | /******************* Bit definition for CAN_RI1R register *******************/ |
| 6255 | #define CAN_RI1R_RTR_Pos (1U) |
5844 | #define CAN_RI1R_RTR_Pos (1U) |
| 6256 | #define CAN_RI1R_RTR_Msk (0x1U << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */ |
5845 | #define CAN_RI1R_RTR_Msk (0x1UL << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */ |
| 6257 | #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!< Remote Transmission Request */ |
5846 | #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!< Remote Transmission Request */ |
| 6258 | #define CAN_RI1R_IDE_Pos (2U) |
5847 | #define CAN_RI1R_IDE_Pos (2U) |
| 6259 | #define CAN_RI1R_IDE_Msk (0x1U << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */ |
5848 | #define CAN_RI1R_IDE_Msk (0x1UL << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */ |
| 6260 | #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!< Identifier Extension */ |
5849 | #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!< Identifier Extension */ |
| 6261 | #define CAN_RI1R_EXID_Pos (3U) |
5850 | #define CAN_RI1R_EXID_Pos (3U) |
| 6262 | #define CAN_RI1R_EXID_Msk (0x3FFFFU << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */ |
5851 | #define CAN_RI1R_EXID_Msk (0x3FFFFUL << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */ |
| 6263 | #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!< Extended identifier */ |
5852 | #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!< Extended identifier */ |
| 6264 | #define CAN_RI1R_STID_Pos (21U) |
5853 | #define CAN_RI1R_STID_Pos (21U) |
| 6265 | #define CAN_RI1R_STID_Msk (0x7FFU << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */ |
5854 | #define CAN_RI1R_STID_Msk (0x7FFUL << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */ |
| 6266 | #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
5855 | #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!< Standard Identifier or Extended Identifier */ |
| 6267 | 5856 | ||
| 6268 | /******************* Bit definition for CAN_RDT1R register ******************/ |
5857 | /******************* Bit definition for CAN_RDT1R register ******************/ |
| 6269 | #define CAN_RDT1R_DLC_Pos (0U) |
5858 | #define CAN_RDT1R_DLC_Pos (0U) |
| 6270 | #define CAN_RDT1R_DLC_Msk (0xFU << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */ |
5859 | #define CAN_RDT1R_DLC_Msk (0xFUL << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */ |
| 6271 | #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!< Data Length Code */ |
5860 | #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!< Data Length Code */ |
| 6272 | #define CAN_RDT1R_FMI_Pos (8U) |
5861 | #define CAN_RDT1R_FMI_Pos (8U) |
| 6273 | #define CAN_RDT1R_FMI_Msk (0xFFU << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */ |
5862 | #define CAN_RDT1R_FMI_Msk (0xFFUL << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */ |
| 6274 | #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!< Filter Match Index */ |
5863 | #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!< Filter Match Index */ |
| 6275 | #define CAN_RDT1R_TIME_Pos (16U) |
5864 | #define CAN_RDT1R_TIME_Pos (16U) |
| 6276 | #define CAN_RDT1R_TIME_Msk (0xFFFFU << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */ |
5865 | #define CAN_RDT1R_TIME_Msk (0xFFFFUL << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */ |
| 6277 | #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!< Message Time Stamp */ |
5866 | #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!< Message Time Stamp */ |
| 6278 | 5867 | ||
| 6279 | /******************* Bit definition for CAN_RDL1R register ******************/ |
5868 | /******************* Bit definition for CAN_RDL1R register ******************/ |
| 6280 | #define CAN_RDL1R_DATA0_Pos (0U) |
5869 | #define CAN_RDL1R_DATA0_Pos (0U) |
| 6281 | #define CAN_RDL1R_DATA0_Msk (0xFFU << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */ |
5870 | #define CAN_RDL1R_DATA0_Msk (0xFFUL << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */ |
| 6282 | #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!< Data byte 0 */ |
5871 | #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!< Data byte 0 */ |
| 6283 | #define CAN_RDL1R_DATA1_Pos (8U) |
5872 | #define CAN_RDL1R_DATA1_Pos (8U) |
| 6284 | #define CAN_RDL1R_DATA1_Msk (0xFFU << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */ |
5873 | #define CAN_RDL1R_DATA1_Msk (0xFFUL << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */ |
| 6285 | #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!< Data byte 1 */ |
5874 | #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!< Data byte 1 */ |
| 6286 | #define CAN_RDL1R_DATA2_Pos (16U) |
5875 | #define CAN_RDL1R_DATA2_Pos (16U) |
| 6287 | #define CAN_RDL1R_DATA2_Msk (0xFFU << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */ |
5876 | #define CAN_RDL1R_DATA2_Msk (0xFFUL << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */ |
| 6288 | #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!< Data byte 2 */ |
5877 | #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!< Data byte 2 */ |
| 6289 | #define CAN_RDL1R_DATA3_Pos (24U) |
5878 | #define CAN_RDL1R_DATA3_Pos (24U) |
| 6290 | #define CAN_RDL1R_DATA3_Msk (0xFFU << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */ |
5879 | #define CAN_RDL1R_DATA3_Msk (0xFFUL << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */ |
| 6291 | #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!< Data byte 3 */ |
5880 | #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!< Data byte 3 */ |
| 6292 | 5881 | ||
| 6293 | /******************* Bit definition for CAN_RDH1R register ******************/ |
5882 | /******************* Bit definition for CAN_RDH1R register ******************/ |
| 6294 | #define CAN_RDH1R_DATA4_Pos (0U) |
5883 | #define CAN_RDH1R_DATA4_Pos (0U) |
| 6295 | #define CAN_RDH1R_DATA4_Msk (0xFFU << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */ |
5884 | #define CAN_RDH1R_DATA4_Msk (0xFFUL << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */ |
| 6296 | #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!< Data byte 4 */ |
5885 | #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!< Data byte 4 */ |
| 6297 | #define CAN_RDH1R_DATA5_Pos (8U) |
5886 | #define CAN_RDH1R_DATA5_Pos (8U) |
| 6298 | #define CAN_RDH1R_DATA5_Msk (0xFFU << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */ |
5887 | #define CAN_RDH1R_DATA5_Msk (0xFFUL << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */ |
| 6299 | #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!< Data byte 5 */ |
5888 | #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!< Data byte 5 */ |
| 6300 | #define CAN_RDH1R_DATA6_Pos (16U) |
5889 | #define CAN_RDH1R_DATA6_Pos (16U) |
| 6301 | #define CAN_RDH1R_DATA6_Msk (0xFFU << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */ |
5890 | #define CAN_RDH1R_DATA6_Msk (0xFFUL << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */ |
| 6302 | #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!< Data byte 6 */ |
5891 | #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!< Data byte 6 */ |
| 6303 | #define CAN_RDH1R_DATA7_Pos (24U) |
5892 | #define CAN_RDH1R_DATA7_Pos (24U) |
| 6304 | #define CAN_RDH1R_DATA7_Msk (0xFFU << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */ |
5893 | #define CAN_RDH1R_DATA7_Msk (0xFFUL << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */ |
| 6305 | #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!< Data byte 7 */ |
5894 | #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!< Data byte 7 */ |
| 6306 | 5895 | ||
| 6307 | /*!< CAN filter registers */ |
5896 | /*!< CAN filter registers */ |
| 6308 | /******************* Bit definition for CAN_FMR register ********************/ |
5897 | /******************* Bit definition for CAN_FMR register ********************/ |
| 6309 | #define CAN_FMR_FINIT_Pos (0U) |
5898 | #define CAN_FMR_FINIT_Pos (0U) |
| 6310 | #define CAN_FMR_FINIT_Msk (0x1U << CAN_FMR_FINIT_Pos) /*!< 0x00000001 */ |
5899 | #define CAN_FMR_FINIT_Msk (0x1UL << CAN_FMR_FINIT_Pos) /*!< 0x00000001 */ |
| 6311 | #define CAN_FMR_FINIT CAN_FMR_FINIT_Msk /*!< Filter Init Mode */ |
5900 | #define CAN_FMR_FINIT CAN_FMR_FINIT_Msk /*!< Filter Init Mode */ |
| 6312 | #define CAN_FMR_CAN2SB_Pos (8U) |
5901 | #define CAN_FMR_CAN2SB_Pos (8U) |
| 6313 | #define CAN_FMR_CAN2SB_Msk (0x3FU << CAN_FMR_CAN2SB_Pos) /*!< 0x00003F00 */ |
5902 | #define CAN_FMR_CAN2SB_Msk (0x3FUL << CAN_FMR_CAN2SB_Pos) /*!< 0x00003F00 */ |
| 6314 | #define CAN_FMR_CAN2SB CAN_FMR_CAN2SB_Msk /*!< CAN2 start bank */ |
5903 | #define CAN_FMR_CAN2SB CAN_FMR_CAN2SB_Msk /*!< CAN2 start bank */ |
| 6315 | 5904 | ||
| 6316 | /******************* Bit definition for CAN_FM1R register *******************/ |
5905 | /******************* Bit definition for CAN_FM1R register *******************/ |
| 6317 | #define CAN_FM1R_FBM_Pos (0U) |
5906 | #define CAN_FM1R_FBM_Pos (0U) |
| 6318 | #define CAN_FM1R_FBM_Msk (0x3FFFU << CAN_FM1R_FBM_Pos) /*!< 0x00003FFF */ |
5907 | #define CAN_FM1R_FBM_Msk (0x3FFFUL << CAN_FM1R_FBM_Pos) /*!< 0x00003FFF */ |
| 6319 | #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!< Filter Mode */ |
5908 | #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!< Filter Mode */ |
| 6320 | #define CAN_FM1R_FBM0_Pos (0U) |
5909 | #define CAN_FM1R_FBM0_Pos (0U) |
| 6321 | #define CAN_FM1R_FBM0_Msk (0x1U << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */ |
5910 | #define CAN_FM1R_FBM0_Msk (0x1UL << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */ |
| 6322 | #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!< Filter Init Mode for filter 0 */ |
5911 | #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!< Filter Init Mode for filter 0 */ |
| 6323 | #define CAN_FM1R_FBM1_Pos (1U) |
5912 | #define CAN_FM1R_FBM1_Pos (1U) |
| 6324 | #define CAN_FM1R_FBM1_Msk (0x1U << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */ |
5913 | #define CAN_FM1R_FBM1_Msk (0x1UL << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */ |
| 6325 | #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!< Filter Init Mode for filter 1 */ |
5914 | #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!< Filter Init Mode for filter 1 */ |
| 6326 | #define CAN_FM1R_FBM2_Pos (2U) |
5915 | #define CAN_FM1R_FBM2_Pos (2U) |
| 6327 | #define CAN_FM1R_FBM2_Msk (0x1U << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */ |
5916 | #define CAN_FM1R_FBM2_Msk (0x1UL << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */ |
| 6328 | #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!< Filter Init Mode for filter 2 */ |
5917 | #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!< Filter Init Mode for filter 2 */ |
| 6329 | #define CAN_FM1R_FBM3_Pos (3U) |
5918 | #define CAN_FM1R_FBM3_Pos (3U) |
| 6330 | #define CAN_FM1R_FBM3_Msk (0x1U << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */ |
5919 | #define CAN_FM1R_FBM3_Msk (0x1UL << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */ |
| 6331 | #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!< Filter Init Mode for filter 3 */ |
5920 | #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!< Filter Init Mode for filter 3 */ |
| 6332 | #define CAN_FM1R_FBM4_Pos (4U) |
5921 | #define CAN_FM1R_FBM4_Pos (4U) |
| 6333 | #define CAN_FM1R_FBM4_Msk (0x1U << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */ |
5922 | #define CAN_FM1R_FBM4_Msk (0x1UL << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */ |
| 6334 | #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!< Filter Init Mode for filter 4 */ |
5923 | #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!< Filter Init Mode for filter 4 */ |
| 6335 | #define CAN_FM1R_FBM5_Pos (5U) |
5924 | #define CAN_FM1R_FBM5_Pos (5U) |
| 6336 | #define CAN_FM1R_FBM5_Msk (0x1U << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */ |
5925 | #define CAN_FM1R_FBM5_Msk (0x1UL << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */ |
| 6337 | #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!< Filter Init Mode for filter 5 */ |
5926 | #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!< Filter Init Mode for filter 5 */ |
| 6338 | #define CAN_FM1R_FBM6_Pos (6U) |
5927 | #define CAN_FM1R_FBM6_Pos (6U) |
| 6339 | #define CAN_FM1R_FBM6_Msk (0x1U << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */ |
5928 | #define CAN_FM1R_FBM6_Msk (0x1UL << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */ |
| 6340 | #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!< Filter Init Mode for filter 6 */ |
5929 | #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!< Filter Init Mode for filter 6 */ |
| 6341 | #define CAN_FM1R_FBM7_Pos (7U) |
5930 | #define CAN_FM1R_FBM7_Pos (7U) |
| 6342 | #define CAN_FM1R_FBM7_Msk (0x1U << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */ |
5931 | #define CAN_FM1R_FBM7_Msk (0x1UL << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */ |
| 6343 | #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!< Filter Init Mode for filter 7 */ |
5932 | #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!< Filter Init Mode for filter 7 */ |
| 6344 | #define CAN_FM1R_FBM8_Pos (8U) |
5933 | #define CAN_FM1R_FBM8_Pos (8U) |
| 6345 | #define CAN_FM1R_FBM8_Msk (0x1U << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */ |
5934 | #define CAN_FM1R_FBM8_Msk (0x1UL << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */ |
| 6346 | #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!< Filter Init Mode for filter 8 */ |
5935 | #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!< Filter Init Mode for filter 8 */ |
| 6347 | #define CAN_FM1R_FBM9_Pos (9U) |
5936 | #define CAN_FM1R_FBM9_Pos (9U) |
| 6348 | #define CAN_FM1R_FBM9_Msk (0x1U << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */ |
5937 | #define CAN_FM1R_FBM9_Msk (0x1UL << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */ |
| 6349 | #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!< Filter Init Mode for filter 9 */ |
5938 | #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!< Filter Init Mode for filter 9 */ |
| 6350 | #define CAN_FM1R_FBM10_Pos (10U) |
5939 | #define CAN_FM1R_FBM10_Pos (10U) |
| 6351 | #define CAN_FM1R_FBM10_Msk (0x1U << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */ |
5940 | #define CAN_FM1R_FBM10_Msk (0x1UL << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */ |
| 6352 | #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!< Filter Init Mode for filter 10 */ |
5941 | #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!< Filter Init Mode for filter 10 */ |
| 6353 | #define CAN_FM1R_FBM11_Pos (11U) |
5942 | #define CAN_FM1R_FBM11_Pos (11U) |
| 6354 | #define CAN_FM1R_FBM11_Msk (0x1U << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */ |
5943 | #define CAN_FM1R_FBM11_Msk (0x1UL << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */ |
| 6355 | #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!< Filter Init Mode for filter 11 */ |
5944 | #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!< Filter Init Mode for filter 11 */ |
| 6356 | #define CAN_FM1R_FBM12_Pos (12U) |
5945 | #define CAN_FM1R_FBM12_Pos (12U) |
| 6357 | #define CAN_FM1R_FBM12_Msk (0x1U << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ |
5946 | #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ |
| 6358 | #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!< Filter Init Mode for filter 12 */ |
5947 | #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!< Filter Init Mode for filter 12 */ |
| 6359 | #define CAN_FM1R_FBM13_Pos (13U) |
5948 | #define CAN_FM1R_FBM13_Pos (13U) |
| 6360 | #define CAN_FM1R_FBM13_Msk (0x1U << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ |
5949 | #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ |
| 6361 | #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!< Filter Init Mode for filter 13 */ |
5950 | #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!< Filter Init Mode for filter 13 */ |
| 6362 | #define CAN_FM1R_FBM14_Pos (14U) |
5951 | #define CAN_FM1R_FBM14_Pos (14U) |
| 6363 | #define CAN_FM1R_FBM14_Msk (0x1U << CAN_FM1R_FBM14_Pos) /*!< 0x00004000 */ |
5952 | #define CAN_FM1R_FBM14_Msk (0x1UL << CAN_FM1R_FBM14_Pos) /*!< 0x00004000 */ |
| 6364 | #define CAN_FM1R_FBM14 CAN_FM1R_FBM14_Msk /*!< Filter Init Mode for filter 14 */ |
5953 | #define CAN_FM1R_FBM14 CAN_FM1R_FBM14_Msk /*!< Filter Init Mode for filter 14 */ |
| 6365 | #define CAN_FM1R_FBM15_Pos (15U) |
5954 | #define CAN_FM1R_FBM15_Pos (15U) |
| 6366 | #define CAN_FM1R_FBM15_Msk (0x1U << CAN_FM1R_FBM15_Pos) /*!< 0x00008000 */ |
5955 | #define CAN_FM1R_FBM15_Msk (0x1UL << CAN_FM1R_FBM15_Pos) /*!< 0x00008000 */ |
| 6367 | #define CAN_FM1R_FBM15 CAN_FM1R_FBM15_Msk /*!< Filter Init Mode for filter 15 */ |
5956 | #define CAN_FM1R_FBM15 CAN_FM1R_FBM15_Msk /*!< Filter Init Mode for filter 15 */ |
| 6368 | #define CAN_FM1R_FBM16_Pos (16U) |
5957 | #define CAN_FM1R_FBM16_Pos (16U) |
| 6369 | #define CAN_FM1R_FBM16_Msk (0x1U << CAN_FM1R_FBM16_Pos) /*!< 0x00010000 */ |
5958 | #define CAN_FM1R_FBM16_Msk (0x1UL << CAN_FM1R_FBM16_Pos) /*!< 0x00010000 */ |
| 6370 | #define CAN_FM1R_FBM16 CAN_FM1R_FBM16_Msk /*!< Filter Init Mode for filter 16 */ |
5959 | #define CAN_FM1R_FBM16 CAN_FM1R_FBM16_Msk /*!< Filter Init Mode for filter 16 */ |
| 6371 | #define CAN_FM1R_FBM17_Pos (17U) |
5960 | #define CAN_FM1R_FBM17_Pos (17U) |
| 6372 | #define CAN_FM1R_FBM17_Msk (0x1U << CAN_FM1R_FBM17_Pos) /*!< 0x00020000 */ |
5961 | #define CAN_FM1R_FBM17_Msk (0x1UL << CAN_FM1R_FBM17_Pos) /*!< 0x00020000 */ |
| 6373 | #define CAN_FM1R_FBM17 CAN_FM1R_FBM17_Msk /*!< Filter Init Mode for filter 17 */ |
5962 | #define CAN_FM1R_FBM17 CAN_FM1R_FBM17_Msk /*!< Filter Init Mode for filter 17 */ |
| 6374 | #define CAN_FM1R_FBM18_Pos (18U) |
5963 | #define CAN_FM1R_FBM18_Pos (18U) |
| 6375 | #define CAN_FM1R_FBM18_Msk (0x1U << CAN_FM1R_FBM18_Pos) /*!< 0x00040000 */ |
5964 | #define CAN_FM1R_FBM18_Msk (0x1UL << CAN_FM1R_FBM18_Pos) /*!< 0x00040000 */ |
| 6376 | #define CAN_FM1R_FBM18 CAN_FM1R_FBM18_Msk /*!< Filter Init Mode for filter 18 */ |
5965 | #define CAN_FM1R_FBM18 CAN_FM1R_FBM18_Msk /*!< Filter Init Mode for filter 18 */ |
| 6377 | #define CAN_FM1R_FBM19_Pos (19U) |
5966 | #define CAN_FM1R_FBM19_Pos (19U) |
| 6378 | #define CAN_FM1R_FBM19_Msk (0x1U << CAN_FM1R_FBM19_Pos) /*!< 0x00080000 */ |
5967 | #define CAN_FM1R_FBM19_Msk (0x1UL << CAN_FM1R_FBM19_Pos) /*!< 0x00080000 */ |
| 6379 | #define CAN_FM1R_FBM19 CAN_FM1R_FBM19_Msk /*!< Filter Init Mode for filter 19 */ |
5968 | #define CAN_FM1R_FBM19 CAN_FM1R_FBM19_Msk /*!< Filter Init Mode for filter 19 */ |
| 6380 | #define CAN_FM1R_FBM20_Pos (20U) |
5969 | #define CAN_FM1R_FBM20_Pos (20U) |
| 6381 | #define CAN_FM1R_FBM20_Msk (0x1U << CAN_FM1R_FBM20_Pos) /*!< 0x00100000 */ |
5970 | #define CAN_FM1R_FBM20_Msk (0x1UL << CAN_FM1R_FBM20_Pos) /*!< 0x00100000 */ |
| 6382 | #define CAN_FM1R_FBM20 CAN_FM1R_FBM20_Msk /*!< Filter Init Mode for filter 20 */ |
5971 | #define CAN_FM1R_FBM20 CAN_FM1R_FBM20_Msk /*!< Filter Init Mode for filter 20 */ |
| 6383 | #define CAN_FM1R_FBM21_Pos (21U) |
5972 | #define CAN_FM1R_FBM21_Pos (21U) |
| 6384 | #define CAN_FM1R_FBM21_Msk (0x1U << CAN_FM1R_FBM21_Pos) /*!< 0x00200000 */ |
5973 | #define CAN_FM1R_FBM21_Msk (0x1UL << CAN_FM1R_FBM21_Pos) /*!< 0x00200000 */ |
| 6385 | #define CAN_FM1R_FBM21 CAN_FM1R_FBM21_Msk /*!< Filter Init Mode for filter 21 */ |
5974 | #define CAN_FM1R_FBM21 CAN_FM1R_FBM21_Msk /*!< Filter Init Mode for filter 21 */ |
| 6386 | #define CAN_FM1R_FBM22_Pos (22U) |
5975 | #define CAN_FM1R_FBM22_Pos (22U) |
| 6387 | #define CAN_FM1R_FBM22_Msk (0x1U << CAN_FM1R_FBM22_Pos) /*!< 0x00400000 */ |
5976 | #define CAN_FM1R_FBM22_Msk (0x1UL << CAN_FM1R_FBM22_Pos) /*!< 0x00400000 */ |
| 6388 | #define CAN_FM1R_FBM22 CAN_FM1R_FBM22_Msk /*!< Filter Init Mode for filter 22 */ |
5977 | #define CAN_FM1R_FBM22 CAN_FM1R_FBM22_Msk /*!< Filter Init Mode for filter 22 */ |
| 6389 | #define CAN_FM1R_FBM23_Pos (23U) |
5978 | #define CAN_FM1R_FBM23_Pos (23U) |
| 6390 | #define CAN_FM1R_FBM23_Msk (0x1U << CAN_FM1R_FBM23_Pos) /*!< 0x00800000 */ |
5979 | #define CAN_FM1R_FBM23_Msk (0x1UL << CAN_FM1R_FBM23_Pos) /*!< 0x00800000 */ |
| 6391 | #define CAN_FM1R_FBM23 CAN_FM1R_FBM23_Msk /*!< Filter Init Mode for filter 23 */ |
5980 | #define CAN_FM1R_FBM23 CAN_FM1R_FBM23_Msk /*!< Filter Init Mode for filter 23 */ |
| 6392 | #define CAN_FM1R_FBM24_Pos (24U) |
5981 | #define CAN_FM1R_FBM24_Pos (24U) |
| 6393 | #define CAN_FM1R_FBM24_Msk (0x1U << CAN_FM1R_FBM24_Pos) /*!< 0x01000000 */ |
5982 | #define CAN_FM1R_FBM24_Msk (0x1UL << CAN_FM1R_FBM24_Pos) /*!< 0x01000000 */ |
| 6394 | #define CAN_FM1R_FBM24 CAN_FM1R_FBM24_Msk /*!< Filter Init Mode for filter 24 */ |
5983 | #define CAN_FM1R_FBM24 CAN_FM1R_FBM24_Msk /*!< Filter Init Mode for filter 24 */ |
| 6395 | #define CAN_FM1R_FBM25_Pos (25U) |
5984 | #define CAN_FM1R_FBM25_Pos (25U) |
| 6396 | #define CAN_FM1R_FBM25_Msk (0x1U << CAN_FM1R_FBM25_Pos) /*!< 0x02000000 */ |
5985 | #define CAN_FM1R_FBM25_Msk (0x1UL << CAN_FM1R_FBM25_Pos) /*!< 0x02000000 */ |
| 6397 | #define CAN_FM1R_FBM25 CAN_FM1R_FBM25_Msk /*!< Filter Init Mode for filter 25 */ |
5986 | #define CAN_FM1R_FBM25 CAN_FM1R_FBM25_Msk /*!< Filter Init Mode for filter 25 */ |
| 6398 | #define CAN_FM1R_FBM26_Pos (26U) |
5987 | #define CAN_FM1R_FBM26_Pos (26U) |
| 6399 | #define CAN_FM1R_FBM26_Msk (0x1U << CAN_FM1R_FBM26_Pos) /*!< 0x04000000 */ |
5988 | #define CAN_FM1R_FBM26_Msk (0x1UL << CAN_FM1R_FBM26_Pos) /*!< 0x04000000 */ |
| 6400 | #define CAN_FM1R_FBM26 CAN_FM1R_FBM26_Msk /*!< Filter Init Mode for filter 26 */ |
5989 | #define CAN_FM1R_FBM26 CAN_FM1R_FBM26_Msk /*!< Filter Init Mode for filter 26 */ |
| 6401 | #define CAN_FM1R_FBM27_Pos (27U) |
5990 | #define CAN_FM1R_FBM27_Pos (27U) |
| 6402 | #define CAN_FM1R_FBM27_Msk (0x1U << CAN_FM1R_FBM27_Pos) /*!< 0x08000000 */ |
5991 | #define CAN_FM1R_FBM27_Msk (0x1UL << CAN_FM1R_FBM27_Pos) /*!< 0x08000000 */ |
| 6403 | #define CAN_FM1R_FBM27 CAN_FM1R_FBM27_Msk /*!< Filter Init Mode for filter 27 */ |
5992 | #define CAN_FM1R_FBM27 CAN_FM1R_FBM27_Msk /*!< Filter Init Mode for filter 27 */ |
| 6404 | 5993 | ||
| 6405 | /******************* Bit definition for CAN_FS1R register *******************/ |
5994 | /******************* Bit definition for CAN_FS1R register *******************/ |
| 6406 | #define CAN_FS1R_FSC_Pos (0U) |
5995 | #define CAN_FS1R_FSC_Pos (0U) |
| 6407 | #define CAN_FS1R_FSC_Msk (0x3FFFU << CAN_FS1R_FSC_Pos) /*!< 0x00003FFF */ |
5996 | #define CAN_FS1R_FSC_Msk (0x3FFFUL << CAN_FS1R_FSC_Pos) /*!< 0x00003FFF */ |
| 6408 | #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!< Filter Scale Configuration */ |
5997 | #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!< Filter Scale Configuration */ |
| 6409 | #define CAN_FS1R_FSC0_Pos (0U) |
5998 | #define CAN_FS1R_FSC0_Pos (0U) |
| 6410 | #define CAN_FS1R_FSC0_Msk (0x1U << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */ |
5999 | #define CAN_FS1R_FSC0_Msk (0x1UL << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */ |
| 6411 | #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!< Filter Scale Configuration for filter 0 */ |
6000 | #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!< Filter Scale Configuration for filter 0 */ |
| 6412 | #define CAN_FS1R_FSC1_Pos (1U) |
6001 | #define CAN_FS1R_FSC1_Pos (1U) |
| 6413 | #define CAN_FS1R_FSC1_Msk (0x1U << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */ |
6002 | #define CAN_FS1R_FSC1_Msk (0x1UL << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */ |
| 6414 | #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!< Filter Scale Configuration for filter 1 */ |
6003 | #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!< Filter Scale Configuration for filter 1 */ |
| 6415 | #define CAN_FS1R_FSC2_Pos (2U) |
6004 | #define CAN_FS1R_FSC2_Pos (2U) |
| 6416 | #define CAN_FS1R_FSC2_Msk (0x1U << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */ |
6005 | #define CAN_FS1R_FSC2_Msk (0x1UL << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */ |
| 6417 | #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!< Filter Scale Configuration for filter 2 */ |
6006 | #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!< Filter Scale Configuration for filter 2 */ |
| 6418 | #define CAN_FS1R_FSC3_Pos (3U) |
6007 | #define CAN_FS1R_FSC3_Pos (3U) |
| 6419 | #define CAN_FS1R_FSC3_Msk (0x1U << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */ |
6008 | #define CAN_FS1R_FSC3_Msk (0x1UL << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */ |
| 6420 | #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!< Filter Scale Configuration for filter 3 */ |
6009 | #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!< Filter Scale Configuration for filter 3 */ |
| 6421 | #define CAN_FS1R_FSC4_Pos (4U) |
6010 | #define CAN_FS1R_FSC4_Pos (4U) |
| 6422 | #define CAN_FS1R_FSC4_Msk (0x1U << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */ |
6011 | #define CAN_FS1R_FSC4_Msk (0x1UL << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */ |
| 6423 | #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!< Filter Scale Configuration for filter 4 */ |
6012 | #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!< Filter Scale Configuration for filter 4 */ |
| 6424 | #define CAN_FS1R_FSC5_Pos (5U) |
6013 | #define CAN_FS1R_FSC5_Pos (5U) |
| 6425 | #define CAN_FS1R_FSC5_Msk (0x1U << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */ |
6014 | #define CAN_FS1R_FSC5_Msk (0x1UL << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */ |
| 6426 | #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!< Filter Scale Configuration for filter 5 */ |
6015 | #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!< Filter Scale Configuration for filter 5 */ |
| 6427 | #define CAN_FS1R_FSC6_Pos (6U) |
6016 | #define CAN_FS1R_FSC6_Pos (6U) |
| 6428 | #define CAN_FS1R_FSC6_Msk (0x1U << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */ |
6017 | #define CAN_FS1R_FSC6_Msk (0x1UL << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */ |
| 6429 | #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!< Filter Scale Configuration for filter 6 */ |
6018 | #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!< Filter Scale Configuration for filter 6 */ |
| 6430 | #define CAN_FS1R_FSC7_Pos (7U) |
6019 | #define CAN_FS1R_FSC7_Pos (7U) |
| 6431 | #define CAN_FS1R_FSC7_Msk (0x1U << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */ |
6020 | #define CAN_FS1R_FSC7_Msk (0x1UL << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */ |
| 6432 | #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!< Filter Scale Configuration for filter 7 */ |
6021 | #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!< Filter Scale Configuration for filter 7 */ |
| 6433 | #define CAN_FS1R_FSC8_Pos (8U) |
6022 | #define CAN_FS1R_FSC8_Pos (8U) |
| 6434 | #define CAN_FS1R_FSC8_Msk (0x1U << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */ |
6023 | #define CAN_FS1R_FSC8_Msk (0x1UL << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */ |
| 6435 | #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!< Filter Scale Configuration for filter 8 */ |
6024 | #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!< Filter Scale Configuration for filter 8 */ |
| 6436 | #define CAN_FS1R_FSC9_Pos (9U) |
6025 | #define CAN_FS1R_FSC9_Pos (9U) |
| 6437 | #define CAN_FS1R_FSC9_Msk (0x1U << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */ |
6026 | #define CAN_FS1R_FSC9_Msk (0x1UL << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */ |
| 6438 | #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!< Filter Scale Configuration for filter 9 */ |
6027 | #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!< Filter Scale Configuration for filter 9 */ |
| 6439 | #define CAN_FS1R_FSC10_Pos (10U) |
6028 | #define CAN_FS1R_FSC10_Pos (10U) |
| 6440 | #define CAN_FS1R_FSC10_Msk (0x1U << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */ |
6029 | #define CAN_FS1R_FSC10_Msk (0x1UL << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */ |
| 6441 | #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!< Filter Scale Configuration for filter 10 */ |
6030 | #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!< Filter Scale Configuration for filter 10 */ |
| 6442 | #define CAN_FS1R_FSC11_Pos (11U) |
6031 | #define CAN_FS1R_FSC11_Pos (11U) |
| 6443 | #define CAN_FS1R_FSC11_Msk (0x1U << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */ |
6032 | #define CAN_FS1R_FSC11_Msk (0x1UL << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */ |
| 6444 | #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!< Filter Scale Configuration for filter 11 */ |
6033 | #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!< Filter Scale Configuration for filter 11 */ |
| 6445 | #define CAN_FS1R_FSC12_Pos (12U) |
6034 | #define CAN_FS1R_FSC12_Pos (12U) |
| 6446 | #define CAN_FS1R_FSC12_Msk (0x1U << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ |
6035 | #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ |
| 6447 | #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!< Filter Scale Configuration for filter 12 */ |
6036 | #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!< Filter Scale Configuration for filter 12 */ |
| 6448 | #define CAN_FS1R_FSC13_Pos (13U) |
6037 | #define CAN_FS1R_FSC13_Pos (13U) |
| 6449 | #define CAN_FS1R_FSC13_Msk (0x1U << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ |
6038 | #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ |
| 6450 | #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!< Filter Scale Configuration for filter 13 */ |
6039 | #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!< Filter Scale Configuration for filter 13 */ |
| 6451 | #define CAN_FS1R_FSC14_Pos (14U) |
6040 | #define CAN_FS1R_FSC14_Pos (14U) |
| 6452 | #define CAN_FS1R_FSC14_Msk (0x1U << CAN_FS1R_FSC14_Pos) /*!< 0x00004000 */ |
6041 | #define CAN_FS1R_FSC14_Msk (0x1UL << CAN_FS1R_FSC14_Pos) /*!< 0x00004000 */ |
| 6453 | #define CAN_FS1R_FSC14 CAN_FS1R_FSC14_Msk /*!< Filter Scale Configuration for filter 14 */ |
6042 | #define CAN_FS1R_FSC14 CAN_FS1R_FSC14_Msk /*!< Filter Scale Configuration for filter 14 */ |
| 6454 | #define CAN_FS1R_FSC15_Pos (15U) |
6043 | #define CAN_FS1R_FSC15_Pos (15U) |
| 6455 | #define CAN_FS1R_FSC15_Msk (0x1U << CAN_FS1R_FSC15_Pos) /*!< 0x00008000 */ |
6044 | #define CAN_FS1R_FSC15_Msk (0x1UL << CAN_FS1R_FSC15_Pos) /*!< 0x00008000 */ |
| 6456 | #define CAN_FS1R_FSC15 CAN_FS1R_FSC15_Msk /*!< Filter Scale Configuration for filter 15 */ |
6045 | #define CAN_FS1R_FSC15 CAN_FS1R_FSC15_Msk /*!< Filter Scale Configuration for filter 15 */ |
| 6457 | #define CAN_FS1R_FSC16_Pos (16U) |
6046 | #define CAN_FS1R_FSC16_Pos (16U) |
| 6458 | #define CAN_FS1R_FSC16_Msk (0x1U << CAN_FS1R_FSC16_Pos) /*!< 0x00010000 */ |
6047 | #define CAN_FS1R_FSC16_Msk (0x1UL << CAN_FS1R_FSC16_Pos) /*!< 0x00010000 */ |
| 6459 | #define CAN_FS1R_FSC16 CAN_FS1R_FSC16_Msk /*!< Filter Scale Configuration for filter 16 */ |
6048 | #define CAN_FS1R_FSC16 CAN_FS1R_FSC16_Msk /*!< Filter Scale Configuration for filter 16 */ |
| 6460 | #define CAN_FS1R_FSC17_Pos (17U) |
6049 | #define CAN_FS1R_FSC17_Pos (17U) |
| 6461 | #define CAN_FS1R_FSC17_Msk (0x1U << CAN_FS1R_FSC17_Pos) /*!< 0x00020000 */ |
6050 | #define CAN_FS1R_FSC17_Msk (0x1UL << CAN_FS1R_FSC17_Pos) /*!< 0x00020000 */ |
| 6462 | #define CAN_FS1R_FSC17 CAN_FS1R_FSC17_Msk /*!< Filter Scale Configuration for filter 17 */ |
6051 | #define CAN_FS1R_FSC17 CAN_FS1R_FSC17_Msk /*!< Filter Scale Configuration for filter 17 */ |
| 6463 | #define CAN_FS1R_FSC18_Pos (18U) |
6052 | #define CAN_FS1R_FSC18_Pos (18U) |
| 6464 | #define CAN_FS1R_FSC18_Msk (0x1U << CAN_FS1R_FSC18_Pos) /*!< 0x00040000 */ |
6053 | #define CAN_FS1R_FSC18_Msk (0x1UL << CAN_FS1R_FSC18_Pos) /*!< 0x00040000 */ |
| 6465 | #define CAN_FS1R_FSC18 CAN_FS1R_FSC18_Msk /*!< Filter Scale Configuration for filter 18 */ |
6054 | #define CAN_FS1R_FSC18 CAN_FS1R_FSC18_Msk /*!< Filter Scale Configuration for filter 18 */ |
| 6466 | #define CAN_FS1R_FSC19_Pos (19U) |
6055 | #define CAN_FS1R_FSC19_Pos (19U) |
| 6467 | #define CAN_FS1R_FSC19_Msk (0x1U << CAN_FS1R_FSC19_Pos) /*!< 0x00080000 */ |
6056 | #define CAN_FS1R_FSC19_Msk (0x1UL << CAN_FS1R_FSC19_Pos) /*!< 0x00080000 */ |
| 6468 | #define CAN_FS1R_FSC19 CAN_FS1R_FSC19_Msk /*!< Filter Scale Configuration for filter 19 */ |
6057 | #define CAN_FS1R_FSC19 CAN_FS1R_FSC19_Msk /*!< Filter Scale Configuration for filter 19 */ |
| 6469 | #define CAN_FS1R_FSC20_Pos (20U) |
6058 | #define CAN_FS1R_FSC20_Pos (20U) |
| 6470 | #define CAN_FS1R_FSC20_Msk (0x1U << CAN_FS1R_FSC20_Pos) /*!< 0x00100000 */ |
6059 | #define CAN_FS1R_FSC20_Msk (0x1UL << CAN_FS1R_FSC20_Pos) /*!< 0x00100000 */ |
| 6471 | #define CAN_FS1R_FSC20 CAN_FS1R_FSC20_Msk /*!< Filter Scale Configuration for filter 20 */ |
6060 | #define CAN_FS1R_FSC20 CAN_FS1R_FSC20_Msk /*!< Filter Scale Configuration for filter 20 */ |
| 6472 | #define CAN_FS1R_FSC21_Pos (21U) |
6061 | #define CAN_FS1R_FSC21_Pos (21U) |
| 6473 | #define CAN_FS1R_FSC21_Msk (0x1U << CAN_FS1R_FSC21_Pos) /*!< 0x00200000 */ |
6062 | #define CAN_FS1R_FSC21_Msk (0x1UL << CAN_FS1R_FSC21_Pos) /*!< 0x00200000 */ |
| 6474 | #define CAN_FS1R_FSC21 CAN_FS1R_FSC21_Msk /*!< Filter Scale Configuration for filter 21 */ |
6063 | #define CAN_FS1R_FSC21 CAN_FS1R_FSC21_Msk /*!< Filter Scale Configuration for filter 21 */ |
| 6475 | #define CAN_FS1R_FSC22_Pos (22U) |
6064 | #define CAN_FS1R_FSC22_Pos (22U) |
| 6476 | #define CAN_FS1R_FSC22_Msk (0x1U << CAN_FS1R_FSC22_Pos) /*!< 0x00400000 */ |
6065 | #define CAN_FS1R_FSC22_Msk (0x1UL << CAN_FS1R_FSC22_Pos) /*!< 0x00400000 */ |
| 6477 | #define CAN_FS1R_FSC22 CAN_FS1R_FSC22_Msk /*!< Filter Scale Configuration for filter 22 */ |
6066 | #define CAN_FS1R_FSC22 CAN_FS1R_FSC22_Msk /*!< Filter Scale Configuration for filter 22 */ |
| 6478 | #define CAN_FS1R_FSC23_Pos (23U) |
6067 | #define CAN_FS1R_FSC23_Pos (23U) |
| 6479 | #define CAN_FS1R_FSC23_Msk (0x1U << CAN_FS1R_FSC23_Pos) /*!< 0x00800000 */ |
6068 | #define CAN_FS1R_FSC23_Msk (0x1UL << CAN_FS1R_FSC23_Pos) /*!< 0x00800000 */ |
| 6480 | #define CAN_FS1R_FSC23 CAN_FS1R_FSC23_Msk /*!< Filter Scale Configuration for filter 23 */ |
6069 | #define CAN_FS1R_FSC23 CAN_FS1R_FSC23_Msk /*!< Filter Scale Configuration for filter 23 */ |
| 6481 | #define CAN_FS1R_FSC24_Pos (24U) |
6070 | #define CAN_FS1R_FSC24_Pos (24U) |
| 6482 | #define CAN_FS1R_FSC24_Msk (0x1U << CAN_FS1R_FSC24_Pos) /*!< 0x01000000 */ |
6071 | #define CAN_FS1R_FSC24_Msk (0x1UL << CAN_FS1R_FSC24_Pos) /*!< 0x01000000 */ |
| 6483 | #define CAN_FS1R_FSC24 CAN_FS1R_FSC24_Msk /*!< Filter Scale Configuration for filter 24 */ |
6072 | #define CAN_FS1R_FSC24 CAN_FS1R_FSC24_Msk /*!< Filter Scale Configuration for filter 24 */ |
| 6484 | #define CAN_FS1R_FSC25_Pos (25U) |
6073 | #define CAN_FS1R_FSC25_Pos (25U) |
| 6485 | #define CAN_FS1R_FSC25_Msk (0x1U << CAN_FS1R_FSC25_Pos) /*!< 0x02000000 */ |
6074 | #define CAN_FS1R_FSC25_Msk (0x1UL << CAN_FS1R_FSC25_Pos) /*!< 0x02000000 */ |
| 6486 | #define CAN_FS1R_FSC25 CAN_FS1R_FSC25_Msk /*!< Filter Scale Configuration for filter 25 */ |
6075 | #define CAN_FS1R_FSC25 CAN_FS1R_FSC25_Msk /*!< Filter Scale Configuration for filter 25 */ |
| 6487 | #define CAN_FS1R_FSC26_Pos (26U) |
6076 | #define CAN_FS1R_FSC26_Pos (26U) |
| 6488 | #define CAN_FS1R_FSC26_Msk (0x1U << CAN_FS1R_FSC26_Pos) /*!< 0x04000000 */ |
6077 | #define CAN_FS1R_FSC26_Msk (0x1UL << CAN_FS1R_FSC26_Pos) /*!< 0x04000000 */ |
| 6489 | #define CAN_FS1R_FSC26 CAN_FS1R_FSC26_Msk /*!< Filter Scale Configuration for filter 26 */ |
6078 | #define CAN_FS1R_FSC26 CAN_FS1R_FSC26_Msk /*!< Filter Scale Configuration for filter 26 */ |
| 6490 | #define CAN_FS1R_FSC27_Pos (27U) |
6079 | #define CAN_FS1R_FSC27_Pos (27U) |
| 6491 | #define CAN_FS1R_FSC27_Msk (0x1U << CAN_FS1R_FSC27_Pos) /*!< 0x08000000 */ |
6080 | #define CAN_FS1R_FSC27_Msk (0x1UL << CAN_FS1R_FSC27_Pos) /*!< 0x08000000 */ |
| 6492 | #define CAN_FS1R_FSC27 CAN_FS1R_FSC27_Msk /*!< Filter Scale Configuration for filter 27 */ |
6081 | #define CAN_FS1R_FSC27 CAN_FS1R_FSC27_Msk /*!< Filter Scale Configuration for filter 27 */ |
| 6493 | 6082 | ||
| 6494 | /****************** Bit definition for CAN_FFA1R register *******************/ |
6083 | /****************** Bit definition for CAN_FFA1R register *******************/ |
| 6495 | #define CAN_FFA1R_FFA_Pos (0U) |
6084 | #define CAN_FFA1R_FFA_Pos (0U) |
| 6496 | #define CAN_FFA1R_FFA_Msk (0x3FFFU << CAN_FFA1R_FFA_Pos) /*!< 0x00003FFF */ |
6085 | #define CAN_FFA1R_FFA_Msk (0x3FFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x00003FFF */ |
| 6497 | #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!< Filter FIFO Assignment */ |
6086 | #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!< Filter FIFO Assignment */ |
| 6498 | #define CAN_FFA1R_FFA0_Pos (0U) |
6087 | #define CAN_FFA1R_FFA0_Pos (0U) |
| 6499 | #define CAN_FFA1R_FFA0_Msk (0x1U << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */ |
6088 | #define CAN_FFA1R_FFA0_Msk (0x1UL << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */ |
| 6500 | #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!< Filter FIFO Assignment for filter 0 */ |
6089 | #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!< Filter FIFO Assignment for filter 0 */ |
| 6501 | #define CAN_FFA1R_FFA1_Pos (1U) |
6090 | #define CAN_FFA1R_FFA1_Pos (1U) |
| 6502 | #define CAN_FFA1R_FFA1_Msk (0x1U << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */ |
6091 | #define CAN_FFA1R_FFA1_Msk (0x1UL << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */ |
| 6503 | #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!< Filter FIFO Assignment for filter 1 */ |
6092 | #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!< Filter FIFO Assignment for filter 1 */ |
| 6504 | #define CAN_FFA1R_FFA2_Pos (2U) |
6093 | #define CAN_FFA1R_FFA2_Pos (2U) |
| 6505 | #define CAN_FFA1R_FFA2_Msk (0x1U << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */ |
6094 | #define CAN_FFA1R_FFA2_Msk (0x1UL << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */ |
| 6506 | #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!< Filter FIFO Assignment for filter 2 */ |
6095 | #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!< Filter FIFO Assignment for filter 2 */ |
| 6507 | #define CAN_FFA1R_FFA3_Pos (3U) |
6096 | #define CAN_FFA1R_FFA3_Pos (3U) |
| 6508 | #define CAN_FFA1R_FFA3_Msk (0x1U << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */ |
6097 | #define CAN_FFA1R_FFA3_Msk (0x1UL << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */ |
| 6509 | #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!< Filter FIFO Assignment for filter 3 */ |
6098 | #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!< Filter FIFO Assignment for filter 3 */ |
| 6510 | #define CAN_FFA1R_FFA4_Pos (4U) |
6099 | #define CAN_FFA1R_FFA4_Pos (4U) |
| 6511 | #define CAN_FFA1R_FFA4_Msk (0x1U << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */ |
6100 | #define CAN_FFA1R_FFA4_Msk (0x1UL << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */ |
| 6512 | #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!< Filter FIFO Assignment for filter 4 */ |
6101 | #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!< Filter FIFO Assignment for filter 4 */ |
| 6513 | #define CAN_FFA1R_FFA5_Pos (5U) |
6102 | #define CAN_FFA1R_FFA5_Pos (5U) |
| 6514 | #define CAN_FFA1R_FFA5_Msk (0x1U << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */ |
6103 | #define CAN_FFA1R_FFA5_Msk (0x1UL << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */ |
| 6515 | #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!< Filter FIFO Assignment for filter 5 */ |
6104 | #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!< Filter FIFO Assignment for filter 5 */ |
| 6516 | #define CAN_FFA1R_FFA6_Pos (6U) |
6105 | #define CAN_FFA1R_FFA6_Pos (6U) |
| 6517 | #define CAN_FFA1R_FFA6_Msk (0x1U << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */ |
6106 | #define CAN_FFA1R_FFA6_Msk (0x1UL << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */ |
| 6518 | #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!< Filter FIFO Assignment for filter 6 */ |
6107 | #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!< Filter FIFO Assignment for filter 6 */ |
| 6519 | #define CAN_FFA1R_FFA7_Pos (7U) |
6108 | #define CAN_FFA1R_FFA7_Pos (7U) |
| 6520 | #define CAN_FFA1R_FFA7_Msk (0x1U << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */ |
6109 | #define CAN_FFA1R_FFA7_Msk (0x1UL << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */ |
| 6521 | #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!< Filter FIFO Assignment for filter 7 */ |
6110 | #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!< Filter FIFO Assignment for filter 7 */ |
| 6522 | #define CAN_FFA1R_FFA8_Pos (8U) |
6111 | #define CAN_FFA1R_FFA8_Pos (8U) |
| 6523 | #define CAN_FFA1R_FFA8_Msk (0x1U << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */ |
6112 | #define CAN_FFA1R_FFA8_Msk (0x1UL << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */ |
| 6524 | #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!< Filter FIFO Assignment for filter 8 */ |
6113 | #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!< Filter FIFO Assignment for filter 8 */ |
| 6525 | #define CAN_FFA1R_FFA9_Pos (9U) |
6114 | #define CAN_FFA1R_FFA9_Pos (9U) |
| 6526 | #define CAN_FFA1R_FFA9_Msk (0x1U << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */ |
6115 | #define CAN_FFA1R_FFA9_Msk (0x1UL << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */ |
| 6527 | #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!< Filter FIFO Assignment for filter 9 */ |
6116 | #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!< Filter FIFO Assignment for filter 9 */ |
| 6528 | #define CAN_FFA1R_FFA10_Pos (10U) |
6117 | #define CAN_FFA1R_FFA10_Pos (10U) |
| 6529 | #define CAN_FFA1R_FFA10_Msk (0x1U << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */ |
6118 | #define CAN_FFA1R_FFA10_Msk (0x1UL << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */ |
| 6530 | #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!< Filter FIFO Assignment for filter 10 */ |
6119 | #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!< Filter FIFO Assignment for filter 10 */ |
| 6531 | #define CAN_FFA1R_FFA11_Pos (11U) |
6120 | #define CAN_FFA1R_FFA11_Pos (11U) |
| 6532 | #define CAN_FFA1R_FFA11_Msk (0x1U << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */ |
6121 | #define CAN_FFA1R_FFA11_Msk (0x1UL << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */ |
| 6533 | #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!< Filter FIFO Assignment for filter 11 */ |
6122 | #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!< Filter FIFO Assignment for filter 11 */ |
| 6534 | #define CAN_FFA1R_FFA12_Pos (12U) |
6123 | #define CAN_FFA1R_FFA12_Pos (12U) |
| 6535 | #define CAN_FFA1R_FFA12_Msk (0x1U << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ |
6124 | #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ |
| 6536 | #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!< Filter FIFO Assignment for filter 12 */ |
6125 | #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!< Filter FIFO Assignment for filter 12 */ |
| 6537 | #define CAN_FFA1R_FFA13_Pos (13U) |
6126 | #define CAN_FFA1R_FFA13_Pos (13U) |
| 6538 | #define CAN_FFA1R_FFA13_Msk (0x1U << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ |
6127 | #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ |
| 6539 | #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!< Filter FIFO Assignment for filter 13 */ |
6128 | #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!< Filter FIFO Assignment for filter 13 */ |
| 6540 | #define CAN_FFA1_FFA14_Pos (14U) |
6129 | #define CAN_FFA1_FFA14_Pos (14U) |
| 6541 | #define CAN_FFA1_FFA14_Msk (0x1U << CAN_FFA1_FFA14_Pos) /*!< 0x00004000 */ |
6130 | #define CAN_FFA1_FFA14_Msk (0x1UL << CAN_FFA1_FFA14_Pos) /*!< 0x00004000 */ |
| 6542 | #define CAN_FFA1_FFA14 CAN_FFA1_FFA14_Msk /*!< Filter FIFO Assignment for filter 14 */ |
6131 | #define CAN_FFA1_FFA14 CAN_FFA1_FFA14_Msk /*!< Filter FIFO Assignment for filter 14 */ |
| 6543 | #define CAN_FFA1_FFA15_Pos (15U) |
6132 | #define CAN_FFA1_FFA15_Pos (15U) |
| 6544 | #define CAN_FFA1_FFA15_Msk (0x1U << CAN_FFA1_FFA15_Pos) /*!< 0x00008000 */ |
6133 | #define CAN_FFA1_FFA15_Msk (0x1UL << CAN_FFA1_FFA15_Pos) /*!< 0x00008000 */ |
| 6545 | #define CAN_FFA1_FFA15 CAN_FFA1_FFA15_Msk /*!< Filter FIFO Assignment for filter 15 */ |
6134 | #define CAN_FFA1_FFA15 CAN_FFA1_FFA15_Msk /*!< Filter FIFO Assignment for filter 15 */ |
| 6546 | #define CAN_FFA1_FFA16_Pos (16U) |
6135 | #define CAN_FFA1_FFA16_Pos (16U) |
| 6547 | #define CAN_FFA1_FFA16_Msk (0x1U << CAN_FFA1_FFA16_Pos) /*!< 0x00010000 */ |
6136 | #define CAN_FFA1_FFA16_Msk (0x1UL << CAN_FFA1_FFA16_Pos) /*!< 0x00010000 */ |
| 6548 | #define CAN_FFA1_FFA16 CAN_FFA1_FFA16_Msk /*!< Filter FIFO Assignment for filter 16 */ |
6137 | #define CAN_FFA1_FFA16 CAN_FFA1_FFA16_Msk /*!< Filter FIFO Assignment for filter 16 */ |
| 6549 | #define CAN_FFA1_FFA17_Pos (17U) |
6138 | #define CAN_FFA1_FFA17_Pos (17U) |
| 6550 | #define CAN_FFA1_FFA17_Msk (0x1U << CAN_FFA1_FFA17_Pos) /*!< 0x00020000 */ |
6139 | #define CAN_FFA1_FFA17_Msk (0x1UL << CAN_FFA1_FFA17_Pos) /*!< 0x00020000 */ |
| 6551 | #define CAN_FFA1_FFA17 CAN_FFA1_FFA17_Msk /*!< Filter FIFO Assignment for filter 17 */ |
6140 | #define CAN_FFA1_FFA17 CAN_FFA1_FFA17_Msk /*!< Filter FIFO Assignment for filter 17 */ |
| 6552 | #define CAN_FFA1_FFA18_Pos (18U) |
6141 | #define CAN_FFA1_FFA18_Pos (18U) |
| 6553 | #define CAN_FFA1_FFA18_Msk (0x1U << CAN_FFA1_FFA18_Pos) /*!< 0x00040000 */ |
6142 | #define CAN_FFA1_FFA18_Msk (0x1UL << CAN_FFA1_FFA18_Pos) /*!< 0x00040000 */ |
| 6554 | #define CAN_FFA1_FFA18 CAN_FFA1_FFA18_Msk /*!< Filter FIFO Assignment for filter 18 */ |
6143 | #define CAN_FFA1_FFA18 CAN_FFA1_FFA18_Msk /*!< Filter FIFO Assignment for filter 18 */ |
| 6555 | #define CAN_FFA1_FFA19_Pos (19U) |
6144 | #define CAN_FFA1_FFA19_Pos (19U) |
| 6556 | #define CAN_FFA1_FFA19_Msk (0x1U << CAN_FFA1_FFA19_Pos) /*!< 0x00080000 */ |
6145 | #define CAN_FFA1_FFA19_Msk (0x1UL << CAN_FFA1_FFA19_Pos) /*!< 0x00080000 */ |
| 6557 | #define CAN_FFA1_FFA19 CAN_FFA1_FFA19_Msk /*!< Filter FIFO Assignment for filter 19 */ |
6146 | #define CAN_FFA1_FFA19 CAN_FFA1_FFA19_Msk /*!< Filter FIFO Assignment for filter 19 */ |
| 6558 | #define CAN_FFA1_FFA20_Pos (20U) |
6147 | #define CAN_FFA1_FFA20_Pos (20U) |
| 6559 | #define CAN_FFA1_FFA20_Msk (0x1U << CAN_FFA1_FFA20_Pos) /*!< 0x00100000 */ |
6148 | #define CAN_FFA1_FFA20_Msk (0x1UL << CAN_FFA1_FFA20_Pos) /*!< 0x00100000 */ |
| 6560 | #define CAN_FFA1_FFA20 CAN_FFA1_FFA20_Msk /*!< Filter FIFO Assignment for filter 20 */ |
6149 | #define CAN_FFA1_FFA20 CAN_FFA1_FFA20_Msk /*!< Filter FIFO Assignment for filter 20 */ |
| 6561 | #define CAN_FFA1_FFA21_Pos (21U) |
6150 | #define CAN_FFA1_FFA21_Pos (21U) |
| 6562 | #define CAN_FFA1_FFA21_Msk (0x1U << CAN_FFA1_FFA21_Pos) /*!< 0x00200000 */ |
6151 | #define CAN_FFA1_FFA21_Msk (0x1UL << CAN_FFA1_FFA21_Pos) /*!< 0x00200000 */ |
| 6563 | #define CAN_FFA1_FFA21 CAN_FFA1_FFA21_Msk /*!< Filter FIFO Assignment for filter 21 */ |
6152 | #define CAN_FFA1_FFA21 CAN_FFA1_FFA21_Msk /*!< Filter FIFO Assignment for filter 21 */ |
| 6564 | #define CAN_FFA1_FFA22_Pos (22U) |
6153 | #define CAN_FFA1_FFA22_Pos (22U) |
| 6565 | #define CAN_FFA1_FFA22_Msk (0x1U << CAN_FFA1_FFA22_Pos) /*!< 0x00400000 */ |
6154 | #define CAN_FFA1_FFA22_Msk (0x1UL << CAN_FFA1_FFA22_Pos) /*!< 0x00400000 */ |
| 6566 | #define CAN_FFA1_FFA22 CAN_FFA1_FFA22_Msk /*!< Filter FIFO Assignment for filter 22 */ |
6155 | #define CAN_FFA1_FFA22 CAN_FFA1_FFA22_Msk /*!< Filter FIFO Assignment for filter 22 */ |
| 6567 | #define CAN_FFA1_FFA23_Pos (23U) |
6156 | #define CAN_FFA1_FFA23_Pos (23U) |
| 6568 | #define CAN_FFA1_FFA23_Msk (0x1U << CAN_FFA1_FFA23_Pos) /*!< 0x00800000 */ |
6157 | #define CAN_FFA1_FFA23_Msk (0x1UL << CAN_FFA1_FFA23_Pos) /*!< 0x00800000 */ |
| 6569 | #define CAN_FFA1_FFA23 CAN_FFA1_FFA23_Msk /*!< Filter FIFO Assignment for filter 23 */ |
6158 | #define CAN_FFA1_FFA23 CAN_FFA1_FFA23_Msk /*!< Filter FIFO Assignment for filter 23 */ |
| 6570 | #define CAN_FFA1_FFA24_Pos (24U) |
6159 | #define CAN_FFA1_FFA24_Pos (24U) |
| 6571 | #define CAN_FFA1_FFA24_Msk (0x1U << CAN_FFA1_FFA24_Pos) /*!< 0x01000000 */ |
6160 | #define CAN_FFA1_FFA24_Msk (0x1UL << CAN_FFA1_FFA24_Pos) /*!< 0x01000000 */ |
| 6572 | #define CAN_FFA1_FFA24 CAN_FFA1_FFA24_Msk /*!< Filter FIFO Assignment for filter 24 */ |
6161 | #define CAN_FFA1_FFA24 CAN_FFA1_FFA24_Msk /*!< Filter FIFO Assignment for filter 24 */ |
| 6573 | #define CAN_FFA1_FFA25_Pos (25U) |
6162 | #define CAN_FFA1_FFA25_Pos (25U) |
| 6574 | #define CAN_FFA1_FFA25_Msk (0x1U << CAN_FFA1_FFA25_Pos) /*!< 0x02000000 */ |
6163 | #define CAN_FFA1_FFA25_Msk (0x1UL << CAN_FFA1_FFA25_Pos) /*!< 0x02000000 */ |
| 6575 | #define CAN_FFA1_FFA25 CAN_FFA1_FFA25_Msk /*!< Filter FIFO Assignment for filter 25 */ |
6164 | #define CAN_FFA1_FFA25 CAN_FFA1_FFA25_Msk /*!< Filter FIFO Assignment for filter 25 */ |
| 6576 | #define CAN_FFA1_FFA26_Pos (26U) |
6165 | #define CAN_FFA1_FFA26_Pos (26U) |
| 6577 | #define CAN_FFA1_FFA26_Msk (0x1U << CAN_FFA1_FFA26_Pos) /*!< 0x04000000 */ |
6166 | #define CAN_FFA1_FFA26_Msk (0x1UL << CAN_FFA1_FFA26_Pos) /*!< 0x04000000 */ |
| 6578 | #define CAN_FFA1_FFA26 CAN_FFA1_FFA26_Msk /*!< Filter FIFO Assignment for filter 26 */ |
6167 | #define CAN_FFA1_FFA26 CAN_FFA1_FFA26_Msk /*!< Filter FIFO Assignment for filter 26 */ |
| 6579 | #define CAN_FFA1_FFA27_Pos (27U) |
6168 | #define CAN_FFA1_FFA27_Pos (27U) |
| 6580 | #define CAN_FFA1_FFA27_Msk (0x1U << CAN_FFA1_FFA27_Pos) /*!< 0x08000000 */ |
6169 | #define CAN_FFA1_FFA27_Msk (0x1UL << CAN_FFA1_FFA27_Pos) /*!< 0x08000000 */ |
| 6581 | #define CAN_FFA1_FFA27 CAN_FFA1_FFA27_Msk /*!< Filter FIFO Assignment for filter 27 */ |
6170 | #define CAN_FFA1_FFA27 CAN_FFA1_FFA27_Msk /*!< Filter FIFO Assignment for filter 27 */ |
| 6582 | 6171 | ||
| 6583 | /******************* Bit definition for CAN_FA1R register *******************/ |
6172 | /******************* Bit definition for CAN_FA1R register *******************/ |
| 6584 | #define CAN_FA1R_FACT_Pos (0U) |
6173 | #define CAN_FA1R_FACT_Pos (0U) |
| 6585 | #define CAN_FA1R_FACT_Msk (0x3FFFU << CAN_FA1R_FACT_Pos) /*!< 0x00003FFF */ |
6174 | #define CAN_FA1R_FACT_Msk (0x3FFFUL << CAN_FA1R_FACT_Pos) /*!< 0x00003FFF */ |
| 6586 | #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!< Filter Active */ |
6175 | #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!< Filter Active */ |
| 6587 | #define CAN_FA1R_FACT0_Pos (0U) |
6176 | #define CAN_FA1R_FACT0_Pos (0U) |
| 6588 | #define CAN_FA1R_FACT0_Msk (0x1U << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */ |
6177 | #define CAN_FA1R_FACT0_Msk (0x1UL << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */ |
| 6589 | #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!< Filter 0 Active */ |
6178 | #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!< Filter 0 Active */ |
| 6590 | #define CAN_FA1R_FACT1_Pos (1U) |
6179 | #define CAN_FA1R_FACT1_Pos (1U) |
| 6591 | #define CAN_FA1R_FACT1_Msk (0x1U << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */ |
6180 | #define CAN_FA1R_FACT1_Msk (0x1UL << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */ |
| 6592 | #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!< Filter 1 Active */ |
6181 | #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!< Filter 1 Active */ |
| 6593 | #define CAN_FA1R_FACT2_Pos (2U) |
6182 | #define CAN_FA1R_FACT2_Pos (2U) |
| 6594 | #define CAN_FA1R_FACT2_Msk (0x1U << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */ |
6183 | #define CAN_FA1R_FACT2_Msk (0x1UL << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */ |
| 6595 | #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!< Filter 2 Active */ |
6184 | #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!< Filter 2 Active */ |
| 6596 | #define CAN_FA1R_FACT3_Pos (3U) |
6185 | #define CAN_FA1R_FACT3_Pos (3U) |
| 6597 | #define CAN_FA1R_FACT3_Msk (0x1U << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */ |
6186 | #define CAN_FA1R_FACT3_Msk (0x1UL << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */ |
| 6598 | #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!< Filter 3 Active */ |
6187 | #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!< Filter 3 Active */ |
| 6599 | #define CAN_FA1R_FACT4_Pos (4U) |
6188 | #define CAN_FA1R_FACT4_Pos (4U) |
| 6600 | #define CAN_FA1R_FACT4_Msk (0x1U << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */ |
6189 | #define CAN_FA1R_FACT4_Msk (0x1UL << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */ |
| 6601 | #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!< Filter 4 Active */ |
6190 | #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!< Filter 4 Active */ |
| 6602 | #define CAN_FA1R_FACT5_Pos (5U) |
6191 | #define CAN_FA1R_FACT5_Pos (5U) |
| 6603 | #define CAN_FA1R_FACT5_Msk (0x1U << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */ |
6192 | #define CAN_FA1R_FACT5_Msk (0x1UL << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */ |
| 6604 | #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!< Filter 5 Active */ |
6193 | #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!< Filter 5 Active */ |
| 6605 | #define CAN_FA1R_FACT6_Pos (6U) |
6194 | #define CAN_FA1R_FACT6_Pos (6U) |
| 6606 | #define CAN_FA1R_FACT6_Msk (0x1U << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */ |
6195 | #define CAN_FA1R_FACT6_Msk (0x1UL << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */ |
| 6607 | #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!< Filter 6 Active */ |
6196 | #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!< Filter 6 Active */ |
| 6608 | #define CAN_FA1R_FACT7_Pos (7U) |
6197 | #define CAN_FA1R_FACT7_Pos (7U) |
| 6609 | #define CAN_FA1R_FACT7_Msk (0x1U << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */ |
6198 | #define CAN_FA1R_FACT7_Msk (0x1UL << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */ |
| 6610 | #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!< Filter 7 Active */ |
6199 | #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!< Filter 7 Active */ |
| 6611 | #define CAN_FA1R_FACT8_Pos (8U) |
6200 | #define CAN_FA1R_FACT8_Pos (8U) |
| 6612 | #define CAN_FA1R_FACT8_Msk (0x1U << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */ |
6201 | #define CAN_FA1R_FACT8_Msk (0x1UL << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */ |
| 6613 | #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!< Filter 8 Active */ |
6202 | #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!< Filter 8 Active */ |
| 6614 | #define CAN_FA1R_FACT9_Pos (9U) |
6203 | #define CAN_FA1R_FACT9_Pos (9U) |
| 6615 | #define CAN_FA1R_FACT9_Msk (0x1U << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */ |
6204 | #define CAN_FA1R_FACT9_Msk (0x1UL << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */ |
| 6616 | #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!< Filter 9 Active */ |
6205 | #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!< Filter 9 Active */ |
| 6617 | #define CAN_FA1R_FACT10_Pos (10U) |
6206 | #define CAN_FA1R_FACT10_Pos (10U) |
| 6618 | #define CAN_FA1R_FACT10_Msk (0x1U << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */ |
6207 | #define CAN_FA1R_FACT10_Msk (0x1UL << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */ |
| 6619 | #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!< Filter 10 Active */ |
6208 | #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!< Filter 10 Active */ |
| 6620 | #define CAN_FA1R_FACT11_Pos (11U) |
6209 | #define CAN_FA1R_FACT11_Pos (11U) |
| 6621 | #define CAN_FA1R_FACT11_Msk (0x1U << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */ |
6210 | #define CAN_FA1R_FACT11_Msk (0x1UL << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */ |
| 6622 | #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!< Filter 11 Active */ |
6211 | #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!< Filter 11 Active */ |
| 6623 | #define CAN_FA1R_FACT12_Pos (12U) |
6212 | #define CAN_FA1R_FACT12_Pos (12U) |
| 6624 | #define CAN_FA1R_FACT12_Msk (0x1U << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ |
6213 | #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ |
| 6625 | #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!< Filter 12 Active */ |
6214 | #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!< Filter 12 Active */ |
| 6626 | #define CAN_FA1R_FACT13_Pos (13U) |
6215 | #define CAN_FA1R_FACT13_Pos (13U) |
| 6627 | #define CAN_FA1R_FACT13_Msk (0x1U << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ |
6216 | #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ |
| 6628 | #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!< Filter 13 Active */ |
6217 | #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!< Filter 13 Active */ |
| 6629 | #define CAN_FA1R_FACT14_Pos (14U) |
6218 | #define CAN_FA1R_FACT14_Pos (14U) |
| 6630 | #define CAN_FA1R_FACT14_Msk (0x1U << CAN_FA1R_FACT14_Pos) /*!< 0x00004000 */ |
6219 | #define CAN_FA1R_FACT14_Msk (0x1UL << CAN_FA1R_FACT14_Pos) /*!< 0x00004000 */ |
| 6631 | #define CAN_FA1R_FACT14 CAN_FA1R_FACT14_Msk /*!< Filter 14 Active */ |
6220 | #define CAN_FA1R_FACT14 CAN_FA1R_FACT14_Msk /*!< Filter 14 Active */ |
| 6632 | #define CAN_FA1R_FACT15_Pos (15U) |
6221 | #define CAN_FA1R_FACT15_Pos (15U) |
| 6633 | #define CAN_FA1R_FACT15_Msk (0x1U << CAN_FA1R_FACT15_Pos) /*!< 0x00008000 */ |
6222 | #define CAN_FA1R_FACT15_Msk (0x1UL << CAN_FA1R_FACT15_Pos) /*!< 0x00008000 */ |
| 6634 | #define CAN_FA1R_FACT15 CAN_FA1R_FACT15_Msk /*!< Filter 15 Active */ |
6223 | #define CAN_FA1R_FACT15 CAN_FA1R_FACT15_Msk /*!< Filter 15 Active */ |
| 6635 | #define CAN_FA1R_FACT16_Pos (16U) |
6224 | #define CAN_FA1R_FACT16_Pos (16U) |
| 6636 | #define CAN_FA1R_FACT16_Msk (0x1U << CAN_FA1R_FACT16_Pos) /*!< 0x00010000 */ |
6225 | #define CAN_FA1R_FACT16_Msk (0x1UL << CAN_FA1R_FACT16_Pos) /*!< 0x00010000 */ |
| 6637 | #define CAN_FA1R_FACT16 CAN_FA1R_FACT16_Msk /*!< Filter 16 Active */ |
6226 | #define CAN_FA1R_FACT16 CAN_FA1R_FACT16_Msk /*!< Filter 16 Active */ |
| 6638 | #define CAN_FA1R_FACT17_Pos (17U) |
6227 | #define CAN_FA1R_FACT17_Pos (17U) |
| 6639 | #define CAN_FA1R_FACT17_Msk (0x1U << CAN_FA1R_FACT17_Pos) /*!< 0x00020000 */ |
6228 | #define CAN_FA1R_FACT17_Msk (0x1UL << CAN_FA1R_FACT17_Pos) /*!< 0x00020000 */ |
| 6640 | #define CAN_FA1R_FACT17 CAN_FA1R_FACT17_Msk /*!< Filter 17 Active */ |
6229 | #define CAN_FA1R_FACT17 CAN_FA1R_FACT17_Msk /*!< Filter 17 Active */ |
| 6641 | #define CAN_FA1R_FACT18_Pos (18U) |
6230 | #define CAN_FA1R_FACT18_Pos (18U) |
| 6642 | #define CAN_FA1R_FACT18_Msk (0x1U << CAN_FA1R_FACT18_Pos) /*!< 0x00040000 */ |
6231 | #define CAN_FA1R_FACT18_Msk (0x1UL << CAN_FA1R_FACT18_Pos) /*!< 0x00040000 */ |
| 6643 | #define CAN_FA1R_FACT18 CAN_FA1R_FACT18_Msk /*!< Filter 18 Active */ |
6232 | #define CAN_FA1R_FACT18 CAN_FA1R_FACT18_Msk /*!< Filter 18 Active */ |
| 6644 | #define CAN_FA1R_FACT19_Pos (19U) |
6233 | #define CAN_FA1R_FACT19_Pos (19U) |
| 6645 | #define CAN_FA1R_FACT19_Msk (0x1U << CAN_FA1R_FACT19_Pos) /*!< 0x00080000 */ |
6234 | #define CAN_FA1R_FACT19_Msk (0x1UL << CAN_FA1R_FACT19_Pos) /*!< 0x00080000 */ |
| 6646 | #define CAN_FA1R_FACT19 CAN_FA1R_FACT19_Msk /*!< Filter 19 Active */ |
6235 | #define CAN_FA1R_FACT19 CAN_FA1R_FACT19_Msk /*!< Filter 19 Active */ |
| 6647 | #define CAN_FA1R_FACT20_Pos (20U) |
6236 | #define CAN_FA1R_FACT20_Pos (20U) |
| 6648 | #define CAN_FA1R_FACT20_Msk (0x1U << CAN_FA1R_FACT20_Pos) /*!< 0x00100000 */ |
6237 | #define CAN_FA1R_FACT20_Msk (0x1UL << CAN_FA1R_FACT20_Pos) /*!< 0x00100000 */ |
| 6649 | #define CAN_FA1R_FACT20 CAN_FA1R_FACT20_Msk /*!< Filter 20 Active */ |
6238 | #define CAN_FA1R_FACT20 CAN_FA1R_FACT20_Msk /*!< Filter 20 Active */ |
| 6650 | #define CAN_FA1R_FACT21_Pos (21U) |
6239 | #define CAN_FA1R_FACT21_Pos (21U) |
| 6651 | #define CAN_FA1R_FACT21_Msk (0x1U << CAN_FA1R_FACT21_Pos) /*!< 0x00200000 */ |
6240 | #define CAN_FA1R_FACT21_Msk (0x1UL << CAN_FA1R_FACT21_Pos) /*!< 0x00200000 */ |
| 6652 | #define CAN_FA1R_FACT21 CAN_FA1R_FACT21_Msk /*!< Filter 21 Active */ |
6241 | #define CAN_FA1R_FACT21 CAN_FA1R_FACT21_Msk /*!< Filter 21 Active */ |
| 6653 | #define CAN_FA1R_FACT22_Pos (22U) |
6242 | #define CAN_FA1R_FACT22_Pos (22U) |
| 6654 | #define CAN_FA1R_FACT22_Msk (0x1U << CAN_FA1R_FACT22_Pos) /*!< 0x00400000 */ |
6243 | #define CAN_FA1R_FACT22_Msk (0x1UL << CAN_FA1R_FACT22_Pos) /*!< 0x00400000 */ |
| 6655 | #define CAN_FA1R_FACT22 CAN_FA1R_FACT22_Msk /*!< Filter 22 Active */ |
6244 | #define CAN_FA1R_FACT22 CAN_FA1R_FACT22_Msk /*!< Filter 22 Active */ |
| 6656 | #define CAN_FA1R_FACT23_Pos (23U) |
6245 | #define CAN_FA1R_FACT23_Pos (23U) |
| 6657 | #define CAN_FA1R_FACT23_Msk (0x1U << CAN_FA1R_FACT23_Pos) /*!< 0x00800000 */ |
6246 | #define CAN_FA1R_FACT23_Msk (0x1UL << CAN_FA1R_FACT23_Pos) /*!< 0x00800000 */ |
| 6658 | #define CAN_FA1R_FACT23 CAN_FA1R_FACT23_Msk /*!< Filter 23 Active */ |
6247 | #define CAN_FA1R_FACT23 CAN_FA1R_FACT23_Msk /*!< Filter 23 Active */ |
| 6659 | #define CAN_FA1R_FACT24_Pos (24U) |
6248 | #define CAN_FA1R_FACT24_Pos (24U) |
| 6660 | #define CAN_FA1R_FACT24_Msk (0x1U << CAN_FA1R_FACT24_Pos) /*!< 0x01000000 */ |
6249 | #define CAN_FA1R_FACT24_Msk (0x1UL << CAN_FA1R_FACT24_Pos) /*!< 0x01000000 */ |
| 6661 | #define CAN_FA1R_FACT24 CAN_FA1R_FACT24_Msk /*!< Filter 24 Active */ |
6250 | #define CAN_FA1R_FACT24 CAN_FA1R_FACT24_Msk /*!< Filter 24 Active */ |
| 6662 | #define CAN_FA1R_FACT25_Pos (25U) |
6251 | #define CAN_FA1R_FACT25_Pos (25U) |
| 6663 | #define CAN_FA1R_FACT25_Msk (0x1U << CAN_FA1R_FACT25_Pos) /*!< 0x02000000 */ |
6252 | #define CAN_FA1R_FACT25_Msk (0x1UL << CAN_FA1R_FACT25_Pos) /*!< 0x02000000 */ |
| 6664 | #define CAN_FA1R_FACT25 CAN_FA1R_FACT25_Msk /*!< Filter 25 Active */ |
6253 | #define CAN_FA1R_FACT25 CAN_FA1R_FACT25_Msk /*!< Filter 25 Active */ |
| 6665 | #define CAN_FA1R_FACT26_Pos (26U) |
6254 | #define CAN_FA1R_FACT26_Pos (26U) |
| 6666 | #define CAN_FA1R_FACT26_Msk (0x1U << CAN_FA1R_FACT26_Pos) /*!< 0x04000000 */ |
6255 | #define CAN_FA1R_FACT26_Msk (0x1UL << CAN_FA1R_FACT26_Pos) /*!< 0x04000000 */ |
| 6667 | #define CAN_FA1R_FACT26 CAN_FA1R_FACT26_Msk /*!< Filter 26 Active */ |
6256 | #define CAN_FA1R_FACT26 CAN_FA1R_FACT26_Msk /*!< Filter 26 Active */ |
| 6668 | #define CAN_FA1R_FACT27_Pos (27U) |
6257 | #define CAN_FA1R_FACT27_Pos (27U) |
| 6669 | #define CAN_FA1R_FACT27_Msk (0x1U << CAN_FA1R_FACT27_Pos) /*!< 0x08000000 */ |
6258 | #define CAN_FA1R_FACT27_Msk (0x1UL << CAN_FA1R_FACT27_Pos) /*!< 0x08000000 */ |
| 6670 | #define CAN_FA1R_FACT27 CAN_FA1R_FACT27_Msk /*!< Filter 27 Active */ |
6259 | #define CAN_FA1R_FACT27 CAN_FA1R_FACT27_Msk /*!< Filter 27 Active */ |
| 6671 | 6260 | ||
| 6672 | /******************* Bit definition for CAN_F0R1 register *******************/ |
6261 | /******************* Bit definition for CAN_F0R1 register *******************/ |
| 6673 | #define CAN_F0R1_FB0_Pos (0U) |
6262 | #define CAN_F0R1_FB0_Pos (0U) |
| 6674 | #define CAN_F0R1_FB0_Msk (0x1U << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ |
6263 | #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ |
| 6675 | #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!< Filter bit 0 */ |
6264 | #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!< Filter bit 0 */ |
| 6676 | #define CAN_F0R1_FB1_Pos (1U) |
6265 | #define CAN_F0R1_FB1_Pos (1U) |
| 6677 | #define CAN_F0R1_FB1_Msk (0x1U << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */ |
6266 | #define CAN_F0R1_FB1_Msk (0x1UL << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */ |
| 6678 | #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!< Filter bit 1 */ |
6267 | #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!< Filter bit 1 */ |
| 6679 | #define CAN_F0R1_FB2_Pos (2U) |
6268 | #define CAN_F0R1_FB2_Pos (2U) |
| 6680 | #define CAN_F0R1_FB2_Msk (0x1U << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */ |
6269 | #define CAN_F0R1_FB2_Msk (0x1UL << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */ |
| 6681 | #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!< Filter bit 2 */ |
6270 | #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!< Filter bit 2 */ |
| 6682 | #define CAN_F0R1_FB3_Pos (3U) |
6271 | #define CAN_F0R1_FB3_Pos (3U) |
| 6683 | #define CAN_F0R1_FB3_Msk (0x1U << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */ |
6272 | #define CAN_F0R1_FB3_Msk (0x1UL << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */ |
| 6684 | #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!< Filter bit 3 */ |
6273 | #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!< Filter bit 3 */ |
| 6685 | #define CAN_F0R1_FB4_Pos (4U) |
6274 | #define CAN_F0R1_FB4_Pos (4U) |
| 6686 | #define CAN_F0R1_FB4_Msk (0x1U << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */ |
6275 | #define CAN_F0R1_FB4_Msk (0x1UL << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */ |
| 6687 | #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!< Filter bit 4 */ |
6276 | #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!< Filter bit 4 */ |
| 6688 | #define CAN_F0R1_FB5_Pos (5U) |
6277 | #define CAN_F0R1_FB5_Pos (5U) |
| 6689 | #define CAN_F0R1_FB5_Msk (0x1U << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */ |
6278 | #define CAN_F0R1_FB5_Msk (0x1UL << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */ |
| 6690 | #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!< Filter bit 5 */ |
6279 | #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!< Filter bit 5 */ |
| 6691 | #define CAN_F0R1_FB6_Pos (6U) |
6280 | #define CAN_F0R1_FB6_Pos (6U) |
| 6692 | #define CAN_F0R1_FB6_Msk (0x1U << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */ |
6281 | #define CAN_F0R1_FB6_Msk (0x1UL << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */ |
| 6693 | #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!< Filter bit 6 */ |
6282 | #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!< Filter bit 6 */ |
| 6694 | #define CAN_F0R1_FB7_Pos (7U) |
6283 | #define CAN_F0R1_FB7_Pos (7U) |
| 6695 | #define CAN_F0R1_FB7_Msk (0x1U << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */ |
6284 | #define CAN_F0R1_FB7_Msk (0x1UL << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */ |
| 6696 | #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!< Filter bit 7 */ |
6285 | #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!< Filter bit 7 */ |
| 6697 | #define CAN_F0R1_FB8_Pos (8U) |
6286 | #define CAN_F0R1_FB8_Pos (8U) |
| 6698 | #define CAN_F0R1_FB8_Msk (0x1U << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */ |
6287 | #define CAN_F0R1_FB8_Msk (0x1UL << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */ |
| 6699 | #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!< Filter bit 8 */ |
6288 | #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!< Filter bit 8 */ |
| 6700 | #define CAN_F0R1_FB9_Pos (9U) |
6289 | #define CAN_F0R1_FB9_Pos (9U) |
| 6701 | #define CAN_F0R1_FB9_Msk (0x1U << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */ |
6290 | #define CAN_F0R1_FB9_Msk (0x1UL << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */ |
| 6702 | #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!< Filter bit 9 */ |
6291 | #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!< Filter bit 9 */ |
| 6703 | #define CAN_F0R1_FB10_Pos (10U) |
6292 | #define CAN_F0R1_FB10_Pos (10U) |
| 6704 | #define CAN_F0R1_FB10_Msk (0x1U << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */ |
6293 | #define CAN_F0R1_FB10_Msk (0x1UL << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */ |
| 6705 | #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!< Filter bit 10 */ |
6294 | #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!< Filter bit 10 */ |
| 6706 | #define CAN_F0R1_FB11_Pos (11U) |
6295 | #define CAN_F0R1_FB11_Pos (11U) |
| 6707 | #define CAN_F0R1_FB11_Msk (0x1U << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */ |
6296 | #define CAN_F0R1_FB11_Msk (0x1UL << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */ |
| 6708 | #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!< Filter bit 11 */ |
6297 | #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!< Filter bit 11 */ |
| 6709 | #define CAN_F0R1_FB12_Pos (12U) |
6298 | #define CAN_F0R1_FB12_Pos (12U) |
| 6710 | #define CAN_F0R1_FB12_Msk (0x1U << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */ |
6299 | #define CAN_F0R1_FB12_Msk (0x1UL << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */ |
| 6711 | #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!< Filter bit 12 */ |
6300 | #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!< Filter bit 12 */ |
| 6712 | #define CAN_F0R1_FB13_Pos (13U) |
6301 | #define CAN_F0R1_FB13_Pos (13U) |
| 6713 | #define CAN_F0R1_FB13_Msk (0x1U << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */ |
6302 | #define CAN_F0R1_FB13_Msk (0x1UL << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */ |
| 6714 | #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!< Filter bit 13 */ |
6303 | #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!< Filter bit 13 */ |
| 6715 | #define CAN_F0R1_FB14_Pos (14U) |
6304 | #define CAN_F0R1_FB14_Pos (14U) |
| 6716 | #define CAN_F0R1_FB14_Msk (0x1U << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */ |
6305 | #define CAN_F0R1_FB14_Msk (0x1UL << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */ |
| 6717 | #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!< Filter bit 14 */ |
6306 | #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!< Filter bit 14 */ |
| 6718 | #define CAN_F0R1_FB15_Pos (15U) |
6307 | #define CAN_F0R1_FB15_Pos (15U) |
| 6719 | #define CAN_F0R1_FB15_Msk (0x1U << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */ |
6308 | #define CAN_F0R1_FB15_Msk (0x1UL << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */ |
| 6720 | #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!< Filter bit 15 */ |
6309 | #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!< Filter bit 15 */ |
| 6721 | #define CAN_F0R1_FB16_Pos (16U) |
6310 | #define CAN_F0R1_FB16_Pos (16U) |
| 6722 | #define CAN_F0R1_FB16_Msk (0x1U << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */ |
6311 | #define CAN_F0R1_FB16_Msk (0x1UL << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */ |
| 6723 | #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!< Filter bit 16 */ |
6312 | #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!< Filter bit 16 */ |
| 6724 | #define CAN_F0R1_FB17_Pos (17U) |
6313 | #define CAN_F0R1_FB17_Pos (17U) |
| 6725 | #define CAN_F0R1_FB17_Msk (0x1U << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */ |
6314 | #define CAN_F0R1_FB17_Msk (0x1UL << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */ |
| 6726 | #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!< Filter bit 17 */ |
6315 | #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!< Filter bit 17 */ |
| 6727 | #define CAN_F0R1_FB18_Pos (18U) |
6316 | #define CAN_F0R1_FB18_Pos (18U) |
| 6728 | #define CAN_F0R1_FB18_Msk (0x1U << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */ |
6317 | #define CAN_F0R1_FB18_Msk (0x1UL << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */ |
| 6729 | #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!< Filter bit 18 */ |
6318 | #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!< Filter bit 18 */ |
| 6730 | #define CAN_F0R1_FB19_Pos (19U) |
6319 | #define CAN_F0R1_FB19_Pos (19U) |
| 6731 | #define CAN_F0R1_FB19_Msk (0x1U << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */ |
6320 | #define CAN_F0R1_FB19_Msk (0x1UL << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */ |
| 6732 | #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!< Filter bit 19 */ |
6321 | #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!< Filter bit 19 */ |
| 6733 | #define CAN_F0R1_FB20_Pos (20U) |
6322 | #define CAN_F0R1_FB20_Pos (20U) |
| 6734 | #define CAN_F0R1_FB20_Msk (0x1U << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */ |
6323 | #define CAN_F0R1_FB20_Msk (0x1UL << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */ |
| 6735 | #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!< Filter bit 20 */ |
6324 | #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!< Filter bit 20 */ |
| 6736 | #define CAN_F0R1_FB21_Pos (21U) |
6325 | #define CAN_F0R1_FB21_Pos (21U) |
| 6737 | #define CAN_F0R1_FB21_Msk (0x1U << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */ |
6326 | #define CAN_F0R1_FB21_Msk (0x1UL << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */ |
| 6738 | #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!< Filter bit 21 */ |
6327 | #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!< Filter bit 21 */ |
| 6739 | #define CAN_F0R1_FB22_Pos (22U) |
6328 | #define CAN_F0R1_FB22_Pos (22U) |
| 6740 | #define CAN_F0R1_FB22_Msk (0x1U << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */ |
6329 | #define CAN_F0R1_FB22_Msk (0x1UL << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */ |
| 6741 | #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!< Filter bit 22 */ |
6330 | #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!< Filter bit 22 */ |
| 6742 | #define CAN_F0R1_FB23_Pos (23U) |
6331 | #define CAN_F0R1_FB23_Pos (23U) |
| 6743 | #define CAN_F0R1_FB23_Msk (0x1U << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */ |
6332 | #define CAN_F0R1_FB23_Msk (0x1UL << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */ |
| 6744 | #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!< Filter bit 23 */ |
6333 | #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!< Filter bit 23 */ |
| 6745 | #define CAN_F0R1_FB24_Pos (24U) |
6334 | #define CAN_F0R1_FB24_Pos (24U) |
| 6746 | #define CAN_F0R1_FB24_Msk (0x1U << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */ |
6335 | #define CAN_F0R1_FB24_Msk (0x1UL << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */ |
| 6747 | #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!< Filter bit 24 */ |
6336 | #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!< Filter bit 24 */ |
| 6748 | #define CAN_F0R1_FB25_Pos (25U) |
6337 | #define CAN_F0R1_FB25_Pos (25U) |
| 6749 | #define CAN_F0R1_FB25_Msk (0x1U << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */ |
6338 | #define CAN_F0R1_FB25_Msk (0x1UL << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */ |
| 6750 | #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!< Filter bit 25 */ |
6339 | #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!< Filter bit 25 */ |
| 6751 | #define CAN_F0R1_FB26_Pos (26U) |
6340 | #define CAN_F0R1_FB26_Pos (26U) |
| 6752 | #define CAN_F0R1_FB26_Msk (0x1U << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */ |
6341 | #define CAN_F0R1_FB26_Msk (0x1UL << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */ |
| 6753 | #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!< Filter bit 26 */ |
6342 | #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!< Filter bit 26 */ |
| 6754 | #define CAN_F0R1_FB27_Pos (27U) |
6343 | #define CAN_F0R1_FB27_Pos (27U) |
| 6755 | #define CAN_F0R1_FB27_Msk (0x1U << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */ |
6344 | #define CAN_F0R1_FB27_Msk (0x1UL << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */ |
| 6756 | #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!< Filter bit 27 */ |
6345 | #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!< Filter bit 27 */ |
| 6757 | #define CAN_F0R1_FB28_Pos (28U) |
6346 | #define CAN_F0R1_FB28_Pos (28U) |
| 6758 | #define CAN_F0R1_FB28_Msk (0x1U << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */ |
6347 | #define CAN_F0R1_FB28_Msk (0x1UL << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */ |
| 6759 | #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!< Filter bit 28 */ |
6348 | #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!< Filter bit 28 */ |
| 6760 | #define CAN_F0R1_FB29_Pos (29U) |
6349 | #define CAN_F0R1_FB29_Pos (29U) |
| 6761 | #define CAN_F0R1_FB29_Msk (0x1U << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */ |
6350 | #define CAN_F0R1_FB29_Msk (0x1UL << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */ |
| 6762 | #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!< Filter bit 29 */ |
6351 | #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!< Filter bit 29 */ |
| 6763 | #define CAN_F0R1_FB30_Pos (30U) |
6352 | #define CAN_F0R1_FB30_Pos (30U) |
| 6764 | #define CAN_F0R1_FB30_Msk (0x1U << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */ |
6353 | #define CAN_F0R1_FB30_Msk (0x1UL << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */ |
| 6765 | #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!< Filter bit 30 */ |
6354 | #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!< Filter bit 30 */ |
| 6766 | #define CAN_F0R1_FB31_Pos (31U) |
6355 | #define CAN_F0R1_FB31_Pos (31U) |
| 6767 | #define CAN_F0R1_FB31_Msk (0x1U << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */ |
6356 | #define CAN_F0R1_FB31_Msk (0x1UL << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */ |
| 6768 | #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!< Filter bit 31 */ |
6357 | #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!< Filter bit 31 */ |
| 6769 | 6358 | ||
| 6770 | /******************* Bit definition for CAN_F1R1 register *******************/ |
6359 | /******************* Bit definition for CAN_F1R1 register *******************/ |
| 6771 | #define CAN_F1R1_FB0_Pos (0U) |
6360 | #define CAN_F1R1_FB0_Pos (0U) |
| 6772 | #define CAN_F1R1_FB0_Msk (0x1U << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */ |
6361 | #define CAN_F1R1_FB0_Msk (0x1UL << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */ |
| 6773 | #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!< Filter bit 0 */ |
6362 | #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!< Filter bit 0 */ |
| 6774 | #define CAN_F1R1_FB1_Pos (1U) |
6363 | #define CAN_F1R1_FB1_Pos (1U) |
| 6775 | #define CAN_F1R1_FB1_Msk (0x1U << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */ |
6364 | #define CAN_F1R1_FB1_Msk (0x1UL << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */ |
| 6776 | #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!< Filter bit 1 */ |
6365 | #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!< Filter bit 1 */ |
| 6777 | #define CAN_F1R1_FB2_Pos (2U) |
6366 | #define CAN_F1R1_FB2_Pos (2U) |
| 6778 | #define CAN_F1R1_FB2_Msk (0x1U << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */ |
6367 | #define CAN_F1R1_FB2_Msk (0x1UL << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */ |
| 6779 | #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!< Filter bit 2 */ |
6368 | #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!< Filter bit 2 */ |
| 6780 | #define CAN_F1R1_FB3_Pos (3U) |
6369 | #define CAN_F1R1_FB3_Pos (3U) |
| 6781 | #define CAN_F1R1_FB3_Msk (0x1U << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */ |
6370 | #define CAN_F1R1_FB3_Msk (0x1UL << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */ |
| 6782 | #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!< Filter bit 3 */ |
6371 | #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!< Filter bit 3 */ |
| 6783 | #define CAN_F1R1_FB4_Pos (4U) |
6372 | #define CAN_F1R1_FB4_Pos (4U) |
| 6784 | #define CAN_F1R1_FB4_Msk (0x1U << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */ |
6373 | #define CAN_F1R1_FB4_Msk (0x1UL << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */ |
| 6785 | #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!< Filter bit 4 */ |
6374 | #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!< Filter bit 4 */ |
| 6786 | #define CAN_F1R1_FB5_Pos (5U) |
6375 | #define CAN_F1R1_FB5_Pos (5U) |
| 6787 | #define CAN_F1R1_FB5_Msk (0x1U << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */ |
6376 | #define CAN_F1R1_FB5_Msk (0x1UL << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */ |
| 6788 | #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!< Filter bit 5 */ |
6377 | #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!< Filter bit 5 */ |
| 6789 | #define CAN_F1R1_FB6_Pos (6U) |
6378 | #define CAN_F1R1_FB6_Pos (6U) |
| 6790 | #define CAN_F1R1_FB6_Msk (0x1U << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */ |
6379 | #define CAN_F1R1_FB6_Msk (0x1UL << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */ |
| 6791 | #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!< Filter bit 6 */ |
6380 | #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!< Filter bit 6 */ |
| 6792 | #define CAN_F1R1_FB7_Pos (7U) |
6381 | #define CAN_F1R1_FB7_Pos (7U) |
| 6793 | #define CAN_F1R1_FB7_Msk (0x1U << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */ |
6382 | #define CAN_F1R1_FB7_Msk (0x1UL << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */ |
| 6794 | #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!< Filter bit 7 */ |
6383 | #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!< Filter bit 7 */ |
| 6795 | #define CAN_F1R1_FB8_Pos (8U) |
6384 | #define CAN_F1R1_FB8_Pos (8U) |
| 6796 | #define CAN_F1R1_FB8_Msk (0x1U << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */ |
6385 | #define CAN_F1R1_FB8_Msk (0x1UL << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */ |
| 6797 | #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!< Filter bit 8 */ |
6386 | #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!< Filter bit 8 */ |
| 6798 | #define CAN_F1R1_FB9_Pos (9U) |
6387 | #define CAN_F1R1_FB9_Pos (9U) |
| 6799 | #define CAN_F1R1_FB9_Msk (0x1U << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */ |
6388 | #define CAN_F1R1_FB9_Msk (0x1UL << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */ |
| 6800 | #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!< Filter bit 9 */ |
6389 | #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!< Filter bit 9 */ |
| 6801 | #define CAN_F1R1_FB10_Pos (10U) |
6390 | #define CAN_F1R1_FB10_Pos (10U) |
| 6802 | #define CAN_F1R1_FB10_Msk (0x1U << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */ |
6391 | #define CAN_F1R1_FB10_Msk (0x1UL << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */ |
| 6803 | #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!< Filter bit 10 */ |
6392 | #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!< Filter bit 10 */ |
| 6804 | #define CAN_F1R1_FB11_Pos (11U) |
6393 | #define CAN_F1R1_FB11_Pos (11U) |
| 6805 | #define CAN_F1R1_FB11_Msk (0x1U << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */ |
6394 | #define CAN_F1R1_FB11_Msk (0x1UL << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */ |
| 6806 | #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!< Filter bit 11 */ |
6395 | #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!< Filter bit 11 */ |
| 6807 | #define CAN_F1R1_FB12_Pos (12U) |
6396 | #define CAN_F1R1_FB12_Pos (12U) |
| 6808 | #define CAN_F1R1_FB12_Msk (0x1U << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */ |
6397 | #define CAN_F1R1_FB12_Msk (0x1UL << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */ |
| 6809 | #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!< Filter bit 12 */ |
6398 | #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!< Filter bit 12 */ |
| 6810 | #define CAN_F1R1_FB13_Pos (13U) |
6399 | #define CAN_F1R1_FB13_Pos (13U) |
| 6811 | #define CAN_F1R1_FB13_Msk (0x1U << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */ |
6400 | #define CAN_F1R1_FB13_Msk (0x1UL << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */ |
| 6812 | #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!< Filter bit 13 */ |
6401 | #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!< Filter bit 13 */ |
| 6813 | #define CAN_F1R1_FB14_Pos (14U) |
6402 | #define CAN_F1R1_FB14_Pos (14U) |
| 6814 | #define CAN_F1R1_FB14_Msk (0x1U << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */ |
6403 | #define CAN_F1R1_FB14_Msk (0x1UL << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */ |
| 6815 | #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!< Filter bit 14 */ |
6404 | #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!< Filter bit 14 */ |
| 6816 | #define CAN_F1R1_FB15_Pos (15U) |
6405 | #define CAN_F1R1_FB15_Pos (15U) |
| 6817 | #define CAN_F1R1_FB15_Msk (0x1U << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */ |
6406 | #define CAN_F1R1_FB15_Msk (0x1UL << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */ |
| 6818 | #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!< Filter bit 15 */ |
6407 | #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!< Filter bit 15 */ |
| 6819 | #define CAN_F1R1_FB16_Pos (16U) |
6408 | #define CAN_F1R1_FB16_Pos (16U) |
| 6820 | #define CAN_F1R1_FB16_Msk (0x1U << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */ |
6409 | #define CAN_F1R1_FB16_Msk (0x1UL << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */ |
| 6821 | #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!< Filter bit 16 */ |
6410 | #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!< Filter bit 16 */ |
| 6822 | #define CAN_F1R1_FB17_Pos (17U) |
6411 | #define CAN_F1R1_FB17_Pos (17U) |
| 6823 | #define CAN_F1R1_FB17_Msk (0x1U << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */ |
6412 | #define CAN_F1R1_FB17_Msk (0x1UL << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */ |
| 6824 | #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!< Filter bit 17 */ |
6413 | #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!< Filter bit 17 */ |
| 6825 | #define CAN_F1R1_FB18_Pos (18U) |
6414 | #define CAN_F1R1_FB18_Pos (18U) |
| 6826 | #define CAN_F1R1_FB18_Msk (0x1U << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */ |
6415 | #define CAN_F1R1_FB18_Msk (0x1UL << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */ |
| 6827 | #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!< Filter bit 18 */ |
6416 | #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!< Filter bit 18 */ |
| 6828 | #define CAN_F1R1_FB19_Pos (19U) |
6417 | #define CAN_F1R1_FB19_Pos (19U) |
| 6829 | #define CAN_F1R1_FB19_Msk (0x1U << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */ |
6418 | #define CAN_F1R1_FB19_Msk (0x1UL << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */ |
| 6830 | #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!< Filter bit 19 */ |
6419 | #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!< Filter bit 19 */ |
| 6831 | #define CAN_F1R1_FB20_Pos (20U) |
6420 | #define CAN_F1R1_FB20_Pos (20U) |
| 6832 | #define CAN_F1R1_FB20_Msk (0x1U << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */ |
6421 | #define CAN_F1R1_FB20_Msk (0x1UL << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */ |
| 6833 | #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!< Filter bit 20 */ |
6422 | #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!< Filter bit 20 */ |
| 6834 | #define CAN_F1R1_FB21_Pos (21U) |
6423 | #define CAN_F1R1_FB21_Pos (21U) |
| 6835 | #define CAN_F1R1_FB21_Msk (0x1U << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */ |
6424 | #define CAN_F1R1_FB21_Msk (0x1UL << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */ |
| 6836 | #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!< Filter bit 21 */ |
6425 | #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!< Filter bit 21 */ |
| 6837 | #define CAN_F1R1_FB22_Pos (22U) |
6426 | #define CAN_F1R1_FB22_Pos (22U) |
| 6838 | #define CAN_F1R1_FB22_Msk (0x1U << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */ |
6427 | #define CAN_F1R1_FB22_Msk (0x1UL << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */ |
| 6839 | #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!< Filter bit 22 */ |
6428 | #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!< Filter bit 22 */ |
| 6840 | #define CAN_F1R1_FB23_Pos (23U) |
6429 | #define CAN_F1R1_FB23_Pos (23U) |
| 6841 | #define CAN_F1R1_FB23_Msk (0x1U << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */ |
6430 | #define CAN_F1R1_FB23_Msk (0x1UL << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */ |
| 6842 | #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!< Filter bit 23 */ |
6431 | #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!< Filter bit 23 */ |
| 6843 | #define CAN_F1R1_FB24_Pos (24U) |
6432 | #define CAN_F1R1_FB24_Pos (24U) |
| 6844 | #define CAN_F1R1_FB24_Msk (0x1U << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */ |
6433 | #define CAN_F1R1_FB24_Msk (0x1UL << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */ |
| 6845 | #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!< Filter bit 24 */ |
6434 | #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!< Filter bit 24 */ |
| 6846 | #define CAN_F1R1_FB25_Pos (25U) |
6435 | #define CAN_F1R1_FB25_Pos (25U) |
| 6847 | #define CAN_F1R1_FB25_Msk (0x1U << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */ |
6436 | #define CAN_F1R1_FB25_Msk (0x1UL << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */ |
| 6848 | #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!< Filter bit 25 */ |
6437 | #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!< Filter bit 25 */ |
| 6849 | #define CAN_F1R1_FB26_Pos (26U) |
6438 | #define CAN_F1R1_FB26_Pos (26U) |
| 6850 | #define CAN_F1R1_FB26_Msk (0x1U << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */ |
6439 | #define CAN_F1R1_FB26_Msk (0x1UL << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */ |
| 6851 | #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!< Filter bit 26 */ |
6440 | #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!< Filter bit 26 */ |
| 6852 | #define CAN_F1R1_FB27_Pos (27U) |
6441 | #define CAN_F1R1_FB27_Pos (27U) |
| 6853 | #define CAN_F1R1_FB27_Msk (0x1U << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */ |
6442 | #define CAN_F1R1_FB27_Msk (0x1UL << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */ |
| 6854 | #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!< Filter bit 27 */ |
6443 | #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!< Filter bit 27 */ |
| 6855 | #define CAN_F1R1_FB28_Pos (28U) |
6444 | #define CAN_F1R1_FB28_Pos (28U) |
| 6856 | #define CAN_F1R1_FB28_Msk (0x1U << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */ |
6445 | #define CAN_F1R1_FB28_Msk (0x1UL << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */ |
| 6857 | #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!< Filter bit 28 */ |
6446 | #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!< Filter bit 28 */ |
| 6858 | #define CAN_F1R1_FB29_Pos (29U) |
6447 | #define CAN_F1R1_FB29_Pos (29U) |
| 6859 | #define CAN_F1R1_FB29_Msk (0x1U << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */ |
6448 | #define CAN_F1R1_FB29_Msk (0x1UL << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */ |
| 6860 | #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!< Filter bit 29 */ |
6449 | #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!< Filter bit 29 */ |
| 6861 | #define CAN_F1R1_FB30_Pos (30U) |
6450 | #define CAN_F1R1_FB30_Pos (30U) |
| 6862 | #define CAN_F1R1_FB30_Msk (0x1U << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */ |
6451 | #define CAN_F1R1_FB30_Msk (0x1UL << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */ |
| 6863 | #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!< Filter bit 30 */ |
6452 | #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!< Filter bit 30 */ |
| 6864 | #define CAN_F1R1_FB31_Pos (31U) |
6453 | #define CAN_F1R1_FB31_Pos (31U) |
| 6865 | #define CAN_F1R1_FB31_Msk (0x1U << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */ |
6454 | #define CAN_F1R1_FB31_Msk (0x1UL << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */ |
| 6866 | #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!< Filter bit 31 */ |
6455 | #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!< Filter bit 31 */ |
| 6867 | 6456 | ||
| 6868 | /******************* Bit definition for CAN_F2R1 register *******************/ |
6457 | /******************* Bit definition for CAN_F2R1 register *******************/ |
| 6869 | #define CAN_F2R1_FB0_Pos (0U) |
6458 | #define CAN_F2R1_FB0_Pos (0U) |
| 6870 | #define CAN_F2R1_FB0_Msk (0x1U << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */ |
6459 | #define CAN_F2R1_FB0_Msk (0x1UL << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */ |
| 6871 | #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!< Filter bit 0 */ |
6460 | #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!< Filter bit 0 */ |
| 6872 | #define CAN_F2R1_FB1_Pos (1U) |
6461 | #define CAN_F2R1_FB1_Pos (1U) |
| 6873 | #define CAN_F2R1_FB1_Msk (0x1U << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */ |
6462 | #define CAN_F2R1_FB1_Msk (0x1UL << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */ |
| 6874 | #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!< Filter bit 1 */ |
6463 | #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!< Filter bit 1 */ |
| 6875 | #define CAN_F2R1_FB2_Pos (2U) |
6464 | #define CAN_F2R1_FB2_Pos (2U) |
| 6876 | #define CAN_F2R1_FB2_Msk (0x1U << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */ |
6465 | #define CAN_F2R1_FB2_Msk (0x1UL << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */ |
| 6877 | #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!< Filter bit 2 */ |
6466 | #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!< Filter bit 2 */ |
| 6878 | #define CAN_F2R1_FB3_Pos (3U) |
6467 | #define CAN_F2R1_FB3_Pos (3U) |
| 6879 | #define CAN_F2R1_FB3_Msk (0x1U << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */ |
6468 | #define CAN_F2R1_FB3_Msk (0x1UL << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */ |
| 6880 | #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!< Filter bit 3 */ |
6469 | #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!< Filter bit 3 */ |
| 6881 | #define CAN_F2R1_FB4_Pos (4U) |
6470 | #define CAN_F2R1_FB4_Pos (4U) |
| 6882 | #define CAN_F2R1_FB4_Msk (0x1U << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */ |
6471 | #define CAN_F2R1_FB4_Msk (0x1UL << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */ |
| 6883 | #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!< Filter bit 4 */ |
6472 | #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!< Filter bit 4 */ |
| 6884 | #define CAN_F2R1_FB5_Pos (5U) |
6473 | #define CAN_F2R1_FB5_Pos (5U) |
| 6885 | #define CAN_F2R1_FB5_Msk (0x1U << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */ |
6474 | #define CAN_F2R1_FB5_Msk (0x1UL << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */ |
| 6886 | #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!< Filter bit 5 */ |
6475 | #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!< Filter bit 5 */ |
| 6887 | #define CAN_F2R1_FB6_Pos (6U) |
6476 | #define CAN_F2R1_FB6_Pos (6U) |
| 6888 | #define CAN_F2R1_FB6_Msk (0x1U << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */ |
6477 | #define CAN_F2R1_FB6_Msk (0x1UL << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */ |
| 6889 | #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!< Filter bit 6 */ |
6478 | #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!< Filter bit 6 */ |
| 6890 | #define CAN_F2R1_FB7_Pos (7U) |
6479 | #define CAN_F2R1_FB7_Pos (7U) |
| 6891 | #define CAN_F2R1_FB7_Msk (0x1U << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */ |
6480 | #define CAN_F2R1_FB7_Msk (0x1UL << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */ |
| 6892 | #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!< Filter bit 7 */ |
6481 | #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!< Filter bit 7 */ |
| 6893 | #define CAN_F2R1_FB8_Pos (8U) |
6482 | #define CAN_F2R1_FB8_Pos (8U) |
| 6894 | #define CAN_F2R1_FB8_Msk (0x1U << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */ |
6483 | #define CAN_F2R1_FB8_Msk (0x1UL << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */ |
| 6895 | #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!< Filter bit 8 */ |
6484 | #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!< Filter bit 8 */ |
| 6896 | #define CAN_F2R1_FB9_Pos (9U) |
6485 | #define CAN_F2R1_FB9_Pos (9U) |
| 6897 | #define CAN_F2R1_FB9_Msk (0x1U << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */ |
6486 | #define CAN_F2R1_FB9_Msk (0x1UL << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */ |
| 6898 | #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!< Filter bit 9 */ |
6487 | #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!< Filter bit 9 */ |
| 6899 | #define CAN_F2R1_FB10_Pos (10U) |
6488 | #define CAN_F2R1_FB10_Pos (10U) |
| 6900 | #define CAN_F2R1_FB10_Msk (0x1U << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */ |
6489 | #define CAN_F2R1_FB10_Msk (0x1UL << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */ |
| 6901 | #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!< Filter bit 10 */ |
6490 | #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!< Filter bit 10 */ |
| 6902 | #define CAN_F2R1_FB11_Pos (11U) |
6491 | #define CAN_F2R1_FB11_Pos (11U) |
| 6903 | #define CAN_F2R1_FB11_Msk (0x1U << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */ |
6492 | #define CAN_F2R1_FB11_Msk (0x1UL << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */ |
| 6904 | #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!< Filter bit 11 */ |
6493 | #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!< Filter bit 11 */ |
| 6905 | #define CAN_F2R1_FB12_Pos (12U) |
6494 | #define CAN_F2R1_FB12_Pos (12U) |
| 6906 | #define CAN_F2R1_FB12_Msk (0x1U << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */ |
6495 | #define CAN_F2R1_FB12_Msk (0x1UL << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */ |
| 6907 | #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!< Filter bit 12 */ |
6496 | #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!< Filter bit 12 */ |
| 6908 | #define CAN_F2R1_FB13_Pos (13U) |
6497 | #define CAN_F2R1_FB13_Pos (13U) |
| 6909 | #define CAN_F2R1_FB13_Msk (0x1U << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */ |
6498 | #define CAN_F2R1_FB13_Msk (0x1UL << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */ |
| 6910 | #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!< Filter bit 13 */ |
6499 | #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!< Filter bit 13 */ |
| 6911 | #define CAN_F2R1_FB14_Pos (14U) |
6500 | #define CAN_F2R1_FB14_Pos (14U) |
| 6912 | #define CAN_F2R1_FB14_Msk (0x1U << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */ |
6501 | #define CAN_F2R1_FB14_Msk (0x1UL << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */ |
| 6913 | #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!< Filter bit 14 */ |
6502 | #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!< Filter bit 14 */ |
| 6914 | #define CAN_F2R1_FB15_Pos (15U) |
6503 | #define CAN_F2R1_FB15_Pos (15U) |
| 6915 | #define CAN_F2R1_FB15_Msk (0x1U << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */ |
6504 | #define CAN_F2R1_FB15_Msk (0x1UL << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */ |
| 6916 | #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!< Filter bit 15 */ |
6505 | #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!< Filter bit 15 */ |
| 6917 | #define CAN_F2R1_FB16_Pos (16U) |
6506 | #define CAN_F2R1_FB16_Pos (16U) |
| 6918 | #define CAN_F2R1_FB16_Msk (0x1U << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */ |
6507 | #define CAN_F2R1_FB16_Msk (0x1UL << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */ |
| 6919 | #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!< Filter bit 16 */ |
6508 | #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!< Filter bit 16 */ |
| 6920 | #define CAN_F2R1_FB17_Pos (17U) |
6509 | #define CAN_F2R1_FB17_Pos (17U) |
| 6921 | #define CAN_F2R1_FB17_Msk (0x1U << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */ |
6510 | #define CAN_F2R1_FB17_Msk (0x1UL << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */ |
| 6922 | #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!< Filter bit 17 */ |
6511 | #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!< Filter bit 17 */ |
| 6923 | #define CAN_F2R1_FB18_Pos (18U) |
6512 | #define CAN_F2R1_FB18_Pos (18U) |
| 6924 | #define CAN_F2R1_FB18_Msk (0x1U << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */ |
6513 | #define CAN_F2R1_FB18_Msk (0x1UL << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */ |
| 6925 | #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!< Filter bit 18 */ |
6514 | #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!< Filter bit 18 */ |
| 6926 | #define CAN_F2R1_FB19_Pos (19U) |
6515 | #define CAN_F2R1_FB19_Pos (19U) |
| 6927 | #define CAN_F2R1_FB19_Msk (0x1U << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */ |
6516 | #define CAN_F2R1_FB19_Msk (0x1UL << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */ |
| 6928 | #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!< Filter bit 19 */ |
6517 | #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!< Filter bit 19 */ |
| 6929 | #define CAN_F2R1_FB20_Pos (20U) |
6518 | #define CAN_F2R1_FB20_Pos (20U) |
| 6930 | #define CAN_F2R1_FB20_Msk (0x1U << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */ |
6519 | #define CAN_F2R1_FB20_Msk (0x1UL << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */ |
| 6931 | #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!< Filter bit 20 */ |
6520 | #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!< Filter bit 20 */ |
| 6932 | #define CAN_F2R1_FB21_Pos (21U) |
6521 | #define CAN_F2R1_FB21_Pos (21U) |
| 6933 | #define CAN_F2R1_FB21_Msk (0x1U << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */ |
6522 | #define CAN_F2R1_FB21_Msk (0x1UL << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */ |
| 6934 | #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!< Filter bit 21 */ |
6523 | #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!< Filter bit 21 */ |
| 6935 | #define CAN_F2R1_FB22_Pos (22U) |
6524 | #define CAN_F2R1_FB22_Pos (22U) |
| 6936 | #define CAN_F2R1_FB22_Msk (0x1U << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */ |
6525 | #define CAN_F2R1_FB22_Msk (0x1UL << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */ |
| 6937 | #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!< Filter bit 22 */ |
6526 | #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!< Filter bit 22 */ |
| 6938 | #define CAN_F2R1_FB23_Pos (23U) |
6527 | #define CAN_F2R1_FB23_Pos (23U) |
| 6939 | #define CAN_F2R1_FB23_Msk (0x1U << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */ |
6528 | #define CAN_F2R1_FB23_Msk (0x1UL << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */ |
| 6940 | #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!< Filter bit 23 */ |
6529 | #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!< Filter bit 23 */ |
| 6941 | #define CAN_F2R1_FB24_Pos (24U) |
6530 | #define CAN_F2R1_FB24_Pos (24U) |
| 6942 | #define CAN_F2R1_FB24_Msk (0x1U << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */ |
6531 | #define CAN_F2R1_FB24_Msk (0x1UL << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */ |
| 6943 | #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!< Filter bit 24 */ |
6532 | #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!< Filter bit 24 */ |
| 6944 | #define CAN_F2R1_FB25_Pos (25U) |
6533 | #define CAN_F2R1_FB25_Pos (25U) |
| 6945 | #define CAN_F2R1_FB25_Msk (0x1U << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */ |
6534 | #define CAN_F2R1_FB25_Msk (0x1UL << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */ |
| 6946 | #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!< Filter bit 25 */ |
6535 | #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!< Filter bit 25 */ |
| 6947 | #define CAN_F2R1_FB26_Pos (26U) |
6536 | #define CAN_F2R1_FB26_Pos (26U) |
| 6948 | #define CAN_F2R1_FB26_Msk (0x1U << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */ |
6537 | #define CAN_F2R1_FB26_Msk (0x1UL << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */ |
| 6949 | #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!< Filter bit 26 */ |
6538 | #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!< Filter bit 26 */ |
| 6950 | #define CAN_F2R1_FB27_Pos (27U) |
6539 | #define CAN_F2R1_FB27_Pos (27U) |
| 6951 | #define CAN_F2R1_FB27_Msk (0x1U << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */ |
6540 | #define CAN_F2R1_FB27_Msk (0x1UL << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */ |
| 6952 | #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!< Filter bit 27 */ |
6541 | #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!< Filter bit 27 */ |
| 6953 | #define CAN_F2R1_FB28_Pos (28U) |
6542 | #define CAN_F2R1_FB28_Pos (28U) |
| 6954 | #define CAN_F2R1_FB28_Msk (0x1U << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */ |
6543 | #define CAN_F2R1_FB28_Msk (0x1UL << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */ |
| 6955 | #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!< Filter bit 28 */ |
6544 | #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!< Filter bit 28 */ |
| 6956 | #define CAN_F2R1_FB29_Pos (29U) |
6545 | #define CAN_F2R1_FB29_Pos (29U) |
| 6957 | #define CAN_F2R1_FB29_Msk (0x1U << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */ |
6546 | #define CAN_F2R1_FB29_Msk (0x1UL << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */ |
| 6958 | #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!< Filter bit 29 */ |
6547 | #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!< Filter bit 29 */ |
| 6959 | #define CAN_F2R1_FB30_Pos (30U) |
6548 | #define CAN_F2R1_FB30_Pos (30U) |
| 6960 | #define CAN_F2R1_FB30_Msk (0x1U << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */ |
6549 | #define CAN_F2R1_FB30_Msk (0x1UL << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */ |
| 6961 | #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!< Filter bit 30 */ |
6550 | #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!< Filter bit 30 */ |
| 6962 | #define CAN_F2R1_FB31_Pos (31U) |
6551 | #define CAN_F2R1_FB31_Pos (31U) |
| 6963 | #define CAN_F2R1_FB31_Msk (0x1U << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */ |
6552 | #define CAN_F2R1_FB31_Msk (0x1UL << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */ |
| 6964 | #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!< Filter bit 31 */ |
6553 | #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!< Filter bit 31 */ |
| 6965 | 6554 | ||
| 6966 | /******************* Bit definition for CAN_F3R1 register *******************/ |
6555 | /******************* Bit definition for CAN_F3R1 register *******************/ |
| 6967 | #define CAN_F3R1_FB0_Pos (0U) |
6556 | #define CAN_F3R1_FB0_Pos (0U) |
| 6968 | #define CAN_F3R1_FB0_Msk (0x1U << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */ |
6557 | #define CAN_F3R1_FB0_Msk (0x1UL << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */ |
| 6969 | #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!< Filter bit 0 */ |
6558 | #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!< Filter bit 0 */ |
| 6970 | #define CAN_F3R1_FB1_Pos (1U) |
6559 | #define CAN_F3R1_FB1_Pos (1U) |
| 6971 | #define CAN_F3R1_FB1_Msk (0x1U << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */ |
6560 | #define CAN_F3R1_FB1_Msk (0x1UL << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */ |
| 6972 | #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!< Filter bit 1 */ |
6561 | #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!< Filter bit 1 */ |
| 6973 | #define CAN_F3R1_FB2_Pos (2U) |
6562 | #define CAN_F3R1_FB2_Pos (2U) |
| 6974 | #define CAN_F3R1_FB2_Msk (0x1U << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */ |
6563 | #define CAN_F3R1_FB2_Msk (0x1UL << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */ |
| 6975 | #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!< Filter bit 2 */ |
6564 | #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!< Filter bit 2 */ |
| 6976 | #define CAN_F3R1_FB3_Pos (3U) |
6565 | #define CAN_F3R1_FB3_Pos (3U) |
| 6977 | #define CAN_F3R1_FB3_Msk (0x1U << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */ |
6566 | #define CAN_F3R1_FB3_Msk (0x1UL << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */ |
| 6978 | #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!< Filter bit 3 */ |
6567 | #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!< Filter bit 3 */ |
| 6979 | #define CAN_F3R1_FB4_Pos (4U) |
6568 | #define CAN_F3R1_FB4_Pos (4U) |
| 6980 | #define CAN_F3R1_FB4_Msk (0x1U << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */ |
6569 | #define CAN_F3R1_FB4_Msk (0x1UL << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */ |
| 6981 | #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!< Filter bit 4 */ |
6570 | #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!< Filter bit 4 */ |
| 6982 | #define CAN_F3R1_FB5_Pos (5U) |
6571 | #define CAN_F3R1_FB5_Pos (5U) |
| 6983 | #define CAN_F3R1_FB5_Msk (0x1U << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */ |
6572 | #define CAN_F3R1_FB5_Msk (0x1UL << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */ |
| 6984 | #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!< Filter bit 5 */ |
6573 | #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!< Filter bit 5 */ |
| 6985 | #define CAN_F3R1_FB6_Pos (6U) |
6574 | #define CAN_F3R1_FB6_Pos (6U) |
| 6986 | #define CAN_F3R1_FB6_Msk (0x1U << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */ |
6575 | #define CAN_F3R1_FB6_Msk (0x1UL << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */ |
| 6987 | #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!< Filter bit 6 */ |
6576 | #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!< Filter bit 6 */ |
| 6988 | #define CAN_F3R1_FB7_Pos (7U) |
6577 | #define CAN_F3R1_FB7_Pos (7U) |
| 6989 | #define CAN_F3R1_FB7_Msk (0x1U << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */ |
6578 | #define CAN_F3R1_FB7_Msk (0x1UL << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */ |
| 6990 | #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!< Filter bit 7 */ |
6579 | #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!< Filter bit 7 */ |
| 6991 | #define CAN_F3R1_FB8_Pos (8U) |
6580 | #define CAN_F3R1_FB8_Pos (8U) |
| 6992 | #define CAN_F3R1_FB8_Msk (0x1U << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */ |
6581 | #define CAN_F3R1_FB8_Msk (0x1UL << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */ |
| 6993 | #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!< Filter bit 8 */ |
6582 | #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!< Filter bit 8 */ |
| 6994 | #define CAN_F3R1_FB9_Pos (9U) |
6583 | #define CAN_F3R1_FB9_Pos (9U) |
| 6995 | #define CAN_F3R1_FB9_Msk (0x1U << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */ |
6584 | #define CAN_F3R1_FB9_Msk (0x1UL << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */ |
| 6996 | #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!< Filter bit 9 */ |
6585 | #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!< Filter bit 9 */ |
| 6997 | #define CAN_F3R1_FB10_Pos (10U) |
6586 | #define CAN_F3R1_FB10_Pos (10U) |
| 6998 | #define CAN_F3R1_FB10_Msk (0x1U << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */ |
6587 | #define CAN_F3R1_FB10_Msk (0x1UL << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */ |
| 6999 | #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!< Filter bit 10 */ |
6588 | #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!< Filter bit 10 */ |
| 7000 | #define CAN_F3R1_FB11_Pos (11U) |
6589 | #define CAN_F3R1_FB11_Pos (11U) |
| 7001 | #define CAN_F3R1_FB11_Msk (0x1U << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */ |
6590 | #define CAN_F3R1_FB11_Msk (0x1UL << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */ |
| 7002 | #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!< Filter bit 11 */ |
6591 | #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!< Filter bit 11 */ |
| 7003 | #define CAN_F3R1_FB12_Pos (12U) |
6592 | #define CAN_F3R1_FB12_Pos (12U) |
| 7004 | #define CAN_F3R1_FB12_Msk (0x1U << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */ |
6593 | #define CAN_F3R1_FB12_Msk (0x1UL << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */ |
| 7005 | #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!< Filter bit 12 */ |
6594 | #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!< Filter bit 12 */ |
| 7006 | #define CAN_F3R1_FB13_Pos (13U) |
6595 | #define CAN_F3R1_FB13_Pos (13U) |
| 7007 | #define CAN_F3R1_FB13_Msk (0x1U << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */ |
6596 | #define CAN_F3R1_FB13_Msk (0x1UL << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */ |
| 7008 | #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!< Filter bit 13 */ |
6597 | #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!< Filter bit 13 */ |
| 7009 | #define CAN_F3R1_FB14_Pos (14U) |
6598 | #define CAN_F3R1_FB14_Pos (14U) |
| 7010 | #define CAN_F3R1_FB14_Msk (0x1U << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */ |
6599 | #define CAN_F3R1_FB14_Msk (0x1UL << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */ |
| 7011 | #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!< Filter bit 14 */ |
6600 | #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!< Filter bit 14 */ |
| 7012 | #define CAN_F3R1_FB15_Pos (15U) |
6601 | #define CAN_F3R1_FB15_Pos (15U) |
| 7013 | #define CAN_F3R1_FB15_Msk (0x1U << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */ |
6602 | #define CAN_F3R1_FB15_Msk (0x1UL << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */ |
| 7014 | #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!< Filter bit 15 */ |
6603 | #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!< Filter bit 15 */ |
| 7015 | #define CAN_F3R1_FB16_Pos (16U) |
6604 | #define CAN_F3R1_FB16_Pos (16U) |
| 7016 | #define CAN_F3R1_FB16_Msk (0x1U << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */ |
6605 | #define CAN_F3R1_FB16_Msk (0x1UL << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */ |
| 7017 | #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!< Filter bit 16 */ |
6606 | #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!< Filter bit 16 */ |
| 7018 | #define CAN_F3R1_FB17_Pos (17U) |
6607 | #define CAN_F3R1_FB17_Pos (17U) |
| 7019 | #define CAN_F3R1_FB17_Msk (0x1U << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */ |
6608 | #define CAN_F3R1_FB17_Msk (0x1UL << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */ |
| 7020 | #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!< Filter bit 17 */ |
6609 | #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!< Filter bit 17 */ |
| 7021 | #define CAN_F3R1_FB18_Pos (18U) |
6610 | #define CAN_F3R1_FB18_Pos (18U) |
| 7022 | #define CAN_F3R1_FB18_Msk (0x1U << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */ |
6611 | #define CAN_F3R1_FB18_Msk (0x1UL << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */ |
| 7023 | #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!< Filter bit 18 */ |
6612 | #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!< Filter bit 18 */ |
| 7024 | #define CAN_F3R1_FB19_Pos (19U) |
6613 | #define CAN_F3R1_FB19_Pos (19U) |
| 7025 | #define CAN_F3R1_FB19_Msk (0x1U << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */ |
6614 | #define CAN_F3R1_FB19_Msk (0x1UL << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */ |
| 7026 | #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!< Filter bit 19 */ |
6615 | #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!< Filter bit 19 */ |
| 7027 | #define CAN_F3R1_FB20_Pos (20U) |
6616 | #define CAN_F3R1_FB20_Pos (20U) |
| 7028 | #define CAN_F3R1_FB20_Msk (0x1U << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */ |
6617 | #define CAN_F3R1_FB20_Msk (0x1UL << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */ |
| 7029 | #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!< Filter bit 20 */ |
6618 | #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!< Filter bit 20 */ |
| 7030 | #define CAN_F3R1_FB21_Pos (21U) |
6619 | #define CAN_F3R1_FB21_Pos (21U) |
| 7031 | #define CAN_F3R1_FB21_Msk (0x1U << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */ |
6620 | #define CAN_F3R1_FB21_Msk (0x1UL << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */ |
| 7032 | #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!< Filter bit 21 */ |
6621 | #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!< Filter bit 21 */ |
| 7033 | #define CAN_F3R1_FB22_Pos (22U) |
6622 | #define CAN_F3R1_FB22_Pos (22U) |
| 7034 | #define CAN_F3R1_FB22_Msk (0x1U << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */ |
6623 | #define CAN_F3R1_FB22_Msk (0x1UL << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */ |
| 7035 | #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!< Filter bit 22 */ |
6624 | #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!< Filter bit 22 */ |
| 7036 | #define CAN_F3R1_FB23_Pos (23U) |
6625 | #define CAN_F3R1_FB23_Pos (23U) |
| 7037 | #define CAN_F3R1_FB23_Msk (0x1U << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */ |
6626 | #define CAN_F3R1_FB23_Msk (0x1UL << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */ |
| 7038 | #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!< Filter bit 23 */ |
6627 | #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!< Filter bit 23 */ |
| 7039 | #define CAN_F3R1_FB24_Pos (24U) |
6628 | #define CAN_F3R1_FB24_Pos (24U) |
| 7040 | #define CAN_F3R1_FB24_Msk (0x1U << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */ |
6629 | #define CAN_F3R1_FB24_Msk (0x1UL << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */ |
| 7041 | #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!< Filter bit 24 */ |
6630 | #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!< Filter bit 24 */ |
| 7042 | #define CAN_F3R1_FB25_Pos (25U) |
6631 | #define CAN_F3R1_FB25_Pos (25U) |
| 7043 | #define CAN_F3R1_FB25_Msk (0x1U << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */ |
6632 | #define CAN_F3R1_FB25_Msk (0x1UL << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */ |
| 7044 | #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!< Filter bit 25 */ |
6633 | #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!< Filter bit 25 */ |
| 7045 | #define CAN_F3R1_FB26_Pos (26U) |
6634 | #define CAN_F3R1_FB26_Pos (26U) |
| 7046 | #define CAN_F3R1_FB26_Msk (0x1U << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */ |
6635 | #define CAN_F3R1_FB26_Msk (0x1UL << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */ |
| 7047 | #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!< Filter bit 26 */ |
6636 | #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!< Filter bit 26 */ |
| 7048 | #define CAN_F3R1_FB27_Pos (27U) |
6637 | #define CAN_F3R1_FB27_Pos (27U) |
| 7049 | #define CAN_F3R1_FB27_Msk (0x1U << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */ |
6638 | #define CAN_F3R1_FB27_Msk (0x1UL << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */ |
| 7050 | #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!< Filter bit 27 */ |
6639 | #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!< Filter bit 27 */ |
| 7051 | #define CAN_F3R1_FB28_Pos (28U) |
6640 | #define CAN_F3R1_FB28_Pos (28U) |
| 7052 | #define CAN_F3R1_FB28_Msk (0x1U << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */ |
6641 | #define CAN_F3R1_FB28_Msk (0x1UL << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */ |
| 7053 | #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!< Filter bit 28 */ |
6642 | #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!< Filter bit 28 */ |
| 7054 | #define CAN_F3R1_FB29_Pos (29U) |
6643 | #define CAN_F3R1_FB29_Pos (29U) |
| 7055 | #define CAN_F3R1_FB29_Msk (0x1U << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */ |
6644 | #define CAN_F3R1_FB29_Msk (0x1UL << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */ |
| 7056 | #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!< Filter bit 29 */ |
6645 | #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!< Filter bit 29 */ |
| 7057 | #define CAN_F3R1_FB30_Pos (30U) |
6646 | #define CAN_F3R1_FB30_Pos (30U) |
| 7058 | #define CAN_F3R1_FB30_Msk (0x1U << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */ |
6647 | #define CAN_F3R1_FB30_Msk (0x1UL << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */ |
| 7059 | #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!< Filter bit 30 */ |
6648 | #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!< Filter bit 30 */ |
| 7060 | #define CAN_F3R1_FB31_Pos (31U) |
6649 | #define CAN_F3R1_FB31_Pos (31U) |
| 7061 | #define CAN_F3R1_FB31_Msk (0x1U << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */ |
6650 | #define CAN_F3R1_FB31_Msk (0x1UL << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */ |
| 7062 | #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!< Filter bit 31 */ |
6651 | #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!< Filter bit 31 */ |
| 7063 | 6652 | ||
| 7064 | /******************* Bit definition for CAN_F4R1 register *******************/ |
6653 | /******************* Bit definition for CAN_F4R1 register *******************/ |
| 7065 | #define CAN_F4R1_FB0_Pos (0U) |
6654 | #define CAN_F4R1_FB0_Pos (0U) |
| 7066 | #define CAN_F4R1_FB0_Msk (0x1U << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */ |
6655 | #define CAN_F4R1_FB0_Msk (0x1UL << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */ |
| 7067 | #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!< Filter bit 0 */ |
6656 | #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!< Filter bit 0 */ |
| 7068 | #define CAN_F4R1_FB1_Pos (1U) |
6657 | #define CAN_F4R1_FB1_Pos (1U) |
| 7069 | #define CAN_F4R1_FB1_Msk (0x1U << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */ |
6658 | #define CAN_F4R1_FB1_Msk (0x1UL << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */ |
| 7070 | #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!< Filter bit 1 */ |
6659 | #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!< Filter bit 1 */ |
| 7071 | #define CAN_F4R1_FB2_Pos (2U) |
6660 | #define CAN_F4R1_FB2_Pos (2U) |
| 7072 | #define CAN_F4R1_FB2_Msk (0x1U << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */ |
6661 | #define CAN_F4R1_FB2_Msk (0x1UL << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */ |
| 7073 | #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!< Filter bit 2 */ |
6662 | #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!< Filter bit 2 */ |
| 7074 | #define CAN_F4R1_FB3_Pos (3U) |
6663 | #define CAN_F4R1_FB3_Pos (3U) |
| 7075 | #define CAN_F4R1_FB3_Msk (0x1U << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */ |
6664 | #define CAN_F4R1_FB3_Msk (0x1UL << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */ |
| 7076 | #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!< Filter bit 3 */ |
6665 | #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!< Filter bit 3 */ |
| 7077 | #define CAN_F4R1_FB4_Pos (4U) |
6666 | #define CAN_F4R1_FB4_Pos (4U) |
| 7078 | #define CAN_F4R1_FB4_Msk (0x1U << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */ |
6667 | #define CAN_F4R1_FB4_Msk (0x1UL << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */ |
| 7079 | #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!< Filter bit 4 */ |
6668 | #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!< Filter bit 4 */ |
| 7080 | #define CAN_F4R1_FB5_Pos (5U) |
6669 | #define CAN_F4R1_FB5_Pos (5U) |
| 7081 | #define CAN_F4R1_FB5_Msk (0x1U << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */ |
6670 | #define CAN_F4R1_FB5_Msk (0x1UL << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */ |
| 7082 | #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!< Filter bit 5 */ |
6671 | #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!< Filter bit 5 */ |
| 7083 | #define CAN_F4R1_FB6_Pos (6U) |
6672 | #define CAN_F4R1_FB6_Pos (6U) |
| 7084 | #define CAN_F4R1_FB6_Msk (0x1U << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */ |
6673 | #define CAN_F4R1_FB6_Msk (0x1UL << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */ |
| 7085 | #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!< Filter bit 6 */ |
6674 | #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!< Filter bit 6 */ |
| 7086 | #define CAN_F4R1_FB7_Pos (7U) |
6675 | #define CAN_F4R1_FB7_Pos (7U) |
| 7087 | #define CAN_F4R1_FB7_Msk (0x1U << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */ |
6676 | #define CAN_F4R1_FB7_Msk (0x1UL << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */ |
| 7088 | #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!< Filter bit 7 */ |
6677 | #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!< Filter bit 7 */ |
| 7089 | #define CAN_F4R1_FB8_Pos (8U) |
6678 | #define CAN_F4R1_FB8_Pos (8U) |
| 7090 | #define CAN_F4R1_FB8_Msk (0x1U << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */ |
6679 | #define CAN_F4R1_FB8_Msk (0x1UL << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */ |
| 7091 | #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!< Filter bit 8 */ |
6680 | #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!< Filter bit 8 */ |
| 7092 | #define CAN_F4R1_FB9_Pos (9U) |
6681 | #define CAN_F4R1_FB9_Pos (9U) |
| 7093 | #define CAN_F4R1_FB9_Msk (0x1U << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */ |
6682 | #define CAN_F4R1_FB9_Msk (0x1UL << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */ |
| 7094 | #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!< Filter bit 9 */ |
6683 | #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!< Filter bit 9 */ |
| 7095 | #define CAN_F4R1_FB10_Pos (10U) |
6684 | #define CAN_F4R1_FB10_Pos (10U) |
| 7096 | #define CAN_F4R1_FB10_Msk (0x1U << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */ |
6685 | #define CAN_F4R1_FB10_Msk (0x1UL << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */ |
| 7097 | #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!< Filter bit 10 */ |
6686 | #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!< Filter bit 10 */ |
| 7098 | #define CAN_F4R1_FB11_Pos (11U) |
6687 | #define CAN_F4R1_FB11_Pos (11U) |
| 7099 | #define CAN_F4R1_FB11_Msk (0x1U << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */ |
6688 | #define CAN_F4R1_FB11_Msk (0x1UL << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */ |
| 7100 | #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!< Filter bit 11 */ |
6689 | #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!< Filter bit 11 */ |
| 7101 | #define CAN_F4R1_FB12_Pos (12U) |
6690 | #define CAN_F4R1_FB12_Pos (12U) |
| 7102 | #define CAN_F4R1_FB12_Msk (0x1U << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */ |
6691 | #define CAN_F4R1_FB12_Msk (0x1UL << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */ |
| 7103 | #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!< Filter bit 12 */ |
6692 | #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!< Filter bit 12 */ |
| 7104 | #define CAN_F4R1_FB13_Pos (13U) |
6693 | #define CAN_F4R1_FB13_Pos (13U) |
| 7105 | #define CAN_F4R1_FB13_Msk (0x1U << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */ |
6694 | #define CAN_F4R1_FB13_Msk (0x1UL << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */ |
| 7106 | #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!< Filter bit 13 */ |
6695 | #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!< Filter bit 13 */ |
| 7107 | #define CAN_F4R1_FB14_Pos (14U) |
6696 | #define CAN_F4R1_FB14_Pos (14U) |
| 7108 | #define CAN_F4R1_FB14_Msk (0x1U << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */ |
6697 | #define CAN_F4R1_FB14_Msk (0x1UL << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */ |
| 7109 | #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!< Filter bit 14 */ |
6698 | #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!< Filter bit 14 */ |
| 7110 | #define CAN_F4R1_FB15_Pos (15U) |
6699 | #define CAN_F4R1_FB15_Pos (15U) |
| 7111 | #define CAN_F4R1_FB15_Msk (0x1U << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */ |
6700 | #define CAN_F4R1_FB15_Msk (0x1UL << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */ |
| 7112 | #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!< Filter bit 15 */ |
6701 | #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!< Filter bit 15 */ |
| 7113 | #define CAN_F4R1_FB16_Pos (16U) |
6702 | #define CAN_F4R1_FB16_Pos (16U) |
| 7114 | #define CAN_F4R1_FB16_Msk (0x1U << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */ |
6703 | #define CAN_F4R1_FB16_Msk (0x1UL << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */ |
| 7115 | #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!< Filter bit 16 */ |
6704 | #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!< Filter bit 16 */ |
| 7116 | #define CAN_F4R1_FB17_Pos (17U) |
6705 | #define CAN_F4R1_FB17_Pos (17U) |
| 7117 | #define CAN_F4R1_FB17_Msk (0x1U << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */ |
6706 | #define CAN_F4R1_FB17_Msk (0x1UL << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */ |
| 7118 | #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!< Filter bit 17 */ |
6707 | #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!< Filter bit 17 */ |
| 7119 | #define CAN_F4R1_FB18_Pos (18U) |
6708 | #define CAN_F4R1_FB18_Pos (18U) |
| 7120 | #define CAN_F4R1_FB18_Msk (0x1U << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */ |
6709 | #define CAN_F4R1_FB18_Msk (0x1UL << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */ |
| 7121 | #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!< Filter bit 18 */ |
6710 | #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!< Filter bit 18 */ |
| 7122 | #define CAN_F4R1_FB19_Pos (19U) |
6711 | #define CAN_F4R1_FB19_Pos (19U) |
| 7123 | #define CAN_F4R1_FB19_Msk (0x1U << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */ |
6712 | #define CAN_F4R1_FB19_Msk (0x1UL << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */ |
| 7124 | #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!< Filter bit 19 */ |
6713 | #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!< Filter bit 19 */ |
| 7125 | #define CAN_F4R1_FB20_Pos (20U) |
6714 | #define CAN_F4R1_FB20_Pos (20U) |
| 7126 | #define CAN_F4R1_FB20_Msk (0x1U << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */ |
6715 | #define CAN_F4R1_FB20_Msk (0x1UL << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */ |
| 7127 | #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!< Filter bit 20 */ |
6716 | #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!< Filter bit 20 */ |
| 7128 | #define CAN_F4R1_FB21_Pos (21U) |
6717 | #define CAN_F4R1_FB21_Pos (21U) |
| 7129 | #define CAN_F4R1_FB21_Msk (0x1U << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */ |
6718 | #define CAN_F4R1_FB21_Msk (0x1UL << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */ |
| 7130 | #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!< Filter bit 21 */ |
6719 | #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!< Filter bit 21 */ |
| 7131 | #define CAN_F4R1_FB22_Pos (22U) |
6720 | #define CAN_F4R1_FB22_Pos (22U) |
| 7132 | #define CAN_F4R1_FB22_Msk (0x1U << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */ |
6721 | #define CAN_F4R1_FB22_Msk (0x1UL << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */ |
| 7133 | #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!< Filter bit 22 */ |
6722 | #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!< Filter bit 22 */ |
| 7134 | #define CAN_F4R1_FB23_Pos (23U) |
6723 | #define CAN_F4R1_FB23_Pos (23U) |
| 7135 | #define CAN_F4R1_FB23_Msk (0x1U << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */ |
6724 | #define CAN_F4R1_FB23_Msk (0x1UL << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */ |
| 7136 | #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!< Filter bit 23 */ |
6725 | #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!< Filter bit 23 */ |
| 7137 | #define CAN_F4R1_FB24_Pos (24U) |
6726 | #define CAN_F4R1_FB24_Pos (24U) |
| 7138 | #define CAN_F4R1_FB24_Msk (0x1U << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */ |
6727 | #define CAN_F4R1_FB24_Msk (0x1UL << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */ |
| 7139 | #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!< Filter bit 24 */ |
6728 | #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!< Filter bit 24 */ |
| 7140 | #define CAN_F4R1_FB25_Pos (25U) |
6729 | #define CAN_F4R1_FB25_Pos (25U) |
| 7141 | #define CAN_F4R1_FB25_Msk (0x1U << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */ |
6730 | #define CAN_F4R1_FB25_Msk (0x1UL << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */ |
| 7142 | #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!< Filter bit 25 */ |
6731 | #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!< Filter bit 25 */ |
| 7143 | #define CAN_F4R1_FB26_Pos (26U) |
6732 | #define CAN_F4R1_FB26_Pos (26U) |
| 7144 | #define CAN_F4R1_FB26_Msk (0x1U << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */ |
6733 | #define CAN_F4R1_FB26_Msk (0x1UL << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */ |
| 7145 | #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!< Filter bit 26 */ |
6734 | #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!< Filter bit 26 */ |
| 7146 | #define CAN_F4R1_FB27_Pos (27U) |
6735 | #define CAN_F4R1_FB27_Pos (27U) |
| 7147 | #define CAN_F4R1_FB27_Msk (0x1U << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */ |
6736 | #define CAN_F4R1_FB27_Msk (0x1UL << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */ |
| 7148 | #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!< Filter bit 27 */ |
6737 | #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!< Filter bit 27 */ |
| 7149 | #define CAN_F4R1_FB28_Pos (28U) |
6738 | #define CAN_F4R1_FB28_Pos (28U) |
| 7150 | #define CAN_F4R1_FB28_Msk (0x1U << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */ |
6739 | #define CAN_F4R1_FB28_Msk (0x1UL << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */ |
| 7151 | #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!< Filter bit 28 */ |
6740 | #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!< Filter bit 28 */ |
| 7152 | #define CAN_F4R1_FB29_Pos (29U) |
6741 | #define CAN_F4R1_FB29_Pos (29U) |
| 7153 | #define CAN_F4R1_FB29_Msk (0x1U << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */ |
6742 | #define CAN_F4R1_FB29_Msk (0x1UL << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */ |
| 7154 | #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!< Filter bit 29 */ |
6743 | #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!< Filter bit 29 */ |
| 7155 | #define CAN_F4R1_FB30_Pos (30U) |
6744 | #define CAN_F4R1_FB30_Pos (30U) |
| 7156 | #define CAN_F4R1_FB30_Msk (0x1U << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */ |
6745 | #define CAN_F4R1_FB30_Msk (0x1UL << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */ |
| 7157 | #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!< Filter bit 30 */ |
6746 | #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!< Filter bit 30 */ |
| 7158 | #define CAN_F4R1_FB31_Pos (31U) |
6747 | #define CAN_F4R1_FB31_Pos (31U) |
| 7159 | #define CAN_F4R1_FB31_Msk (0x1U << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */ |
6748 | #define CAN_F4R1_FB31_Msk (0x1UL << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */ |
| 7160 | #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!< Filter bit 31 */ |
6749 | #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!< Filter bit 31 */ |
| 7161 | 6750 | ||
| 7162 | /******************* Bit definition for CAN_F5R1 register *******************/ |
6751 | /******************* Bit definition for CAN_F5R1 register *******************/ |
| 7163 | #define CAN_F5R1_FB0_Pos (0U) |
6752 | #define CAN_F5R1_FB0_Pos (0U) |
| 7164 | #define CAN_F5R1_FB0_Msk (0x1U << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */ |
6753 | #define CAN_F5R1_FB0_Msk (0x1UL << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */ |
| 7165 | #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!< Filter bit 0 */ |
6754 | #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!< Filter bit 0 */ |
| 7166 | #define CAN_F5R1_FB1_Pos (1U) |
6755 | #define CAN_F5R1_FB1_Pos (1U) |
| 7167 | #define CAN_F5R1_FB1_Msk (0x1U << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */ |
6756 | #define CAN_F5R1_FB1_Msk (0x1UL << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */ |
| 7168 | #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!< Filter bit 1 */ |
6757 | #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!< Filter bit 1 */ |
| 7169 | #define CAN_F5R1_FB2_Pos (2U) |
6758 | #define CAN_F5R1_FB2_Pos (2U) |
| 7170 | #define CAN_F5R1_FB2_Msk (0x1U << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */ |
6759 | #define CAN_F5R1_FB2_Msk (0x1UL << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */ |
| 7171 | #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!< Filter bit 2 */ |
6760 | #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!< Filter bit 2 */ |
| 7172 | #define CAN_F5R1_FB3_Pos (3U) |
6761 | #define CAN_F5R1_FB3_Pos (3U) |
| 7173 | #define CAN_F5R1_FB3_Msk (0x1U << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */ |
6762 | #define CAN_F5R1_FB3_Msk (0x1UL << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */ |
| 7174 | #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!< Filter bit 3 */ |
6763 | #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!< Filter bit 3 */ |
| 7175 | #define CAN_F5R1_FB4_Pos (4U) |
6764 | #define CAN_F5R1_FB4_Pos (4U) |
| 7176 | #define CAN_F5R1_FB4_Msk (0x1U << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */ |
6765 | #define CAN_F5R1_FB4_Msk (0x1UL << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */ |
| 7177 | #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!< Filter bit 4 */ |
6766 | #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!< Filter bit 4 */ |
| 7178 | #define CAN_F5R1_FB5_Pos (5U) |
6767 | #define CAN_F5R1_FB5_Pos (5U) |
| 7179 | #define CAN_F5R1_FB5_Msk (0x1U << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */ |
6768 | #define CAN_F5R1_FB5_Msk (0x1UL << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */ |
| 7180 | #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!< Filter bit 5 */ |
6769 | #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!< Filter bit 5 */ |
| 7181 | #define CAN_F5R1_FB6_Pos (6U) |
6770 | #define CAN_F5R1_FB6_Pos (6U) |
| 7182 | #define CAN_F5R1_FB6_Msk (0x1U << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */ |
6771 | #define CAN_F5R1_FB6_Msk (0x1UL << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */ |
| 7183 | #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!< Filter bit 6 */ |
6772 | #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!< Filter bit 6 */ |
| 7184 | #define CAN_F5R1_FB7_Pos (7U) |
6773 | #define CAN_F5R1_FB7_Pos (7U) |
| 7185 | #define CAN_F5R1_FB7_Msk (0x1U << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */ |
6774 | #define CAN_F5R1_FB7_Msk (0x1UL << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */ |
| 7186 | #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!< Filter bit 7 */ |
6775 | #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!< Filter bit 7 */ |
| 7187 | #define CAN_F5R1_FB8_Pos (8U) |
6776 | #define CAN_F5R1_FB8_Pos (8U) |
| 7188 | #define CAN_F5R1_FB8_Msk (0x1U << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */ |
6777 | #define CAN_F5R1_FB8_Msk (0x1UL << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */ |
| 7189 | #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!< Filter bit 8 */ |
6778 | #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!< Filter bit 8 */ |
| 7190 | #define CAN_F5R1_FB9_Pos (9U) |
6779 | #define CAN_F5R1_FB9_Pos (9U) |
| 7191 | #define CAN_F5R1_FB9_Msk (0x1U << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */ |
6780 | #define CAN_F5R1_FB9_Msk (0x1UL << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */ |
| 7192 | #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!< Filter bit 9 */ |
6781 | #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!< Filter bit 9 */ |
| 7193 | #define CAN_F5R1_FB10_Pos (10U) |
6782 | #define CAN_F5R1_FB10_Pos (10U) |
| 7194 | #define CAN_F5R1_FB10_Msk (0x1U << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */ |
6783 | #define CAN_F5R1_FB10_Msk (0x1UL << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */ |
| 7195 | #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!< Filter bit 10 */ |
6784 | #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!< Filter bit 10 */ |
| 7196 | #define CAN_F5R1_FB11_Pos (11U) |
6785 | #define CAN_F5R1_FB11_Pos (11U) |
| 7197 | #define CAN_F5R1_FB11_Msk (0x1U << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */ |
6786 | #define CAN_F5R1_FB11_Msk (0x1UL << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */ |
| 7198 | #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!< Filter bit 11 */ |
6787 | #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!< Filter bit 11 */ |
| 7199 | #define CAN_F5R1_FB12_Pos (12U) |
6788 | #define CAN_F5R1_FB12_Pos (12U) |
| 7200 | #define CAN_F5R1_FB12_Msk (0x1U << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */ |
6789 | #define CAN_F5R1_FB12_Msk (0x1UL << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */ |
| 7201 | #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!< Filter bit 12 */ |
6790 | #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!< Filter bit 12 */ |
| 7202 | #define CAN_F5R1_FB13_Pos (13U) |
6791 | #define CAN_F5R1_FB13_Pos (13U) |
| 7203 | #define CAN_F5R1_FB13_Msk (0x1U << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */ |
6792 | #define CAN_F5R1_FB13_Msk (0x1UL << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */ |
| 7204 | #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!< Filter bit 13 */ |
6793 | #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!< Filter bit 13 */ |
| 7205 | #define CAN_F5R1_FB14_Pos (14U) |
6794 | #define CAN_F5R1_FB14_Pos (14U) |
| 7206 | #define CAN_F5R1_FB14_Msk (0x1U << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */ |
6795 | #define CAN_F5R1_FB14_Msk (0x1UL << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */ |
| 7207 | #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!< Filter bit 14 */ |
6796 | #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!< Filter bit 14 */ |
| 7208 | #define CAN_F5R1_FB15_Pos (15U) |
6797 | #define CAN_F5R1_FB15_Pos (15U) |
| 7209 | #define CAN_F5R1_FB15_Msk (0x1U << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */ |
6798 | #define CAN_F5R1_FB15_Msk (0x1UL << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */ |
| 7210 | #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!< Filter bit 15 */ |
6799 | #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!< Filter bit 15 */ |
| 7211 | #define CAN_F5R1_FB16_Pos (16U) |
6800 | #define CAN_F5R1_FB16_Pos (16U) |
| 7212 | #define CAN_F5R1_FB16_Msk (0x1U << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */ |
6801 | #define CAN_F5R1_FB16_Msk (0x1UL << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */ |
| 7213 | #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!< Filter bit 16 */ |
6802 | #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!< Filter bit 16 */ |
| 7214 | #define CAN_F5R1_FB17_Pos (17U) |
6803 | #define CAN_F5R1_FB17_Pos (17U) |
| 7215 | #define CAN_F5R1_FB17_Msk (0x1U << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */ |
6804 | #define CAN_F5R1_FB17_Msk (0x1UL << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */ |
| 7216 | #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!< Filter bit 17 */ |
6805 | #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!< Filter bit 17 */ |
| 7217 | #define CAN_F5R1_FB18_Pos (18U) |
6806 | #define CAN_F5R1_FB18_Pos (18U) |
| 7218 | #define CAN_F5R1_FB18_Msk (0x1U << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */ |
6807 | #define CAN_F5R1_FB18_Msk (0x1UL << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */ |
| 7219 | #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!< Filter bit 18 */ |
6808 | #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!< Filter bit 18 */ |
| 7220 | #define CAN_F5R1_FB19_Pos (19U) |
6809 | #define CAN_F5R1_FB19_Pos (19U) |
| 7221 | #define CAN_F5R1_FB19_Msk (0x1U << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */ |
6810 | #define CAN_F5R1_FB19_Msk (0x1UL << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */ |
| 7222 | #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!< Filter bit 19 */ |
6811 | #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!< Filter bit 19 */ |
| 7223 | #define CAN_F5R1_FB20_Pos (20U) |
6812 | #define CAN_F5R1_FB20_Pos (20U) |
| 7224 | #define CAN_F5R1_FB20_Msk (0x1U << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */ |
6813 | #define CAN_F5R1_FB20_Msk (0x1UL << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */ |
| 7225 | #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!< Filter bit 20 */ |
6814 | #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!< Filter bit 20 */ |
| 7226 | #define CAN_F5R1_FB21_Pos (21U) |
6815 | #define CAN_F5R1_FB21_Pos (21U) |
| 7227 | #define CAN_F5R1_FB21_Msk (0x1U << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */ |
6816 | #define CAN_F5R1_FB21_Msk (0x1UL << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */ |
| 7228 | #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!< Filter bit 21 */ |
6817 | #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!< Filter bit 21 */ |
| 7229 | #define CAN_F5R1_FB22_Pos (22U) |
6818 | #define CAN_F5R1_FB22_Pos (22U) |
| 7230 | #define CAN_F5R1_FB22_Msk (0x1U << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */ |
6819 | #define CAN_F5R1_FB22_Msk (0x1UL << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */ |
| 7231 | #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!< Filter bit 22 */ |
6820 | #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!< Filter bit 22 */ |
| 7232 | #define CAN_F5R1_FB23_Pos (23U) |
6821 | #define CAN_F5R1_FB23_Pos (23U) |
| 7233 | #define CAN_F5R1_FB23_Msk (0x1U << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */ |
6822 | #define CAN_F5R1_FB23_Msk (0x1UL << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */ |
| 7234 | #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!< Filter bit 23 */ |
6823 | #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!< Filter bit 23 */ |
| 7235 | #define CAN_F5R1_FB24_Pos (24U) |
6824 | #define CAN_F5R1_FB24_Pos (24U) |
| 7236 | #define CAN_F5R1_FB24_Msk (0x1U << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */ |
6825 | #define CAN_F5R1_FB24_Msk (0x1UL << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */ |
| 7237 | #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!< Filter bit 24 */ |
6826 | #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!< Filter bit 24 */ |
| 7238 | #define CAN_F5R1_FB25_Pos (25U) |
6827 | #define CAN_F5R1_FB25_Pos (25U) |
| 7239 | #define CAN_F5R1_FB25_Msk (0x1U << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */ |
6828 | #define CAN_F5R1_FB25_Msk (0x1UL << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */ |
| 7240 | #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!< Filter bit 25 */ |
6829 | #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!< Filter bit 25 */ |
| 7241 | #define CAN_F5R1_FB26_Pos (26U) |
6830 | #define CAN_F5R1_FB26_Pos (26U) |
| 7242 | #define CAN_F5R1_FB26_Msk (0x1U << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */ |
6831 | #define CAN_F5R1_FB26_Msk (0x1UL << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */ |
| 7243 | #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!< Filter bit 26 */ |
6832 | #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!< Filter bit 26 */ |
| 7244 | #define CAN_F5R1_FB27_Pos (27U) |
6833 | #define CAN_F5R1_FB27_Pos (27U) |
| 7245 | #define CAN_F5R1_FB27_Msk (0x1U << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */ |
6834 | #define CAN_F5R1_FB27_Msk (0x1UL << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */ |
| 7246 | #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!< Filter bit 27 */ |
6835 | #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!< Filter bit 27 */ |
| 7247 | #define CAN_F5R1_FB28_Pos (28U) |
6836 | #define CAN_F5R1_FB28_Pos (28U) |
| 7248 | #define CAN_F5R1_FB28_Msk (0x1U << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */ |
6837 | #define CAN_F5R1_FB28_Msk (0x1UL << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */ |
| 7249 | #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!< Filter bit 28 */ |
6838 | #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!< Filter bit 28 */ |
| 7250 | #define CAN_F5R1_FB29_Pos (29U) |
6839 | #define CAN_F5R1_FB29_Pos (29U) |
| 7251 | #define CAN_F5R1_FB29_Msk (0x1U << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */ |
6840 | #define CAN_F5R1_FB29_Msk (0x1UL << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */ |
| 7252 | #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!< Filter bit 29 */ |
6841 | #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!< Filter bit 29 */ |
| 7253 | #define CAN_F5R1_FB30_Pos (30U) |
6842 | #define CAN_F5R1_FB30_Pos (30U) |
| 7254 | #define CAN_F5R1_FB30_Msk (0x1U << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */ |
6843 | #define CAN_F5R1_FB30_Msk (0x1UL << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */ |
| 7255 | #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!< Filter bit 30 */ |
6844 | #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!< Filter bit 30 */ |
| 7256 | #define CAN_F5R1_FB31_Pos (31U) |
6845 | #define CAN_F5R1_FB31_Pos (31U) |
| 7257 | #define CAN_F5R1_FB31_Msk (0x1U << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */ |
6846 | #define CAN_F5R1_FB31_Msk (0x1UL << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */ |
| 7258 | #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!< Filter bit 31 */ |
6847 | #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!< Filter bit 31 */ |
| 7259 | 6848 | ||
| 7260 | /******************* Bit definition for CAN_F6R1 register *******************/ |
6849 | /******************* Bit definition for CAN_F6R1 register *******************/ |
| 7261 | #define CAN_F6R1_FB0_Pos (0U) |
6850 | #define CAN_F6R1_FB0_Pos (0U) |
| 7262 | #define CAN_F6R1_FB0_Msk (0x1U << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */ |
6851 | #define CAN_F6R1_FB0_Msk (0x1UL << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */ |
| 7263 | #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!< Filter bit 0 */ |
6852 | #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!< Filter bit 0 */ |
| 7264 | #define CAN_F6R1_FB1_Pos (1U) |
6853 | #define CAN_F6R1_FB1_Pos (1U) |
| 7265 | #define CAN_F6R1_FB1_Msk (0x1U << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */ |
6854 | #define CAN_F6R1_FB1_Msk (0x1UL << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */ |
| 7266 | #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!< Filter bit 1 */ |
6855 | #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!< Filter bit 1 */ |
| 7267 | #define CAN_F6R1_FB2_Pos (2U) |
6856 | #define CAN_F6R1_FB2_Pos (2U) |
| 7268 | #define CAN_F6R1_FB2_Msk (0x1U << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */ |
6857 | #define CAN_F6R1_FB2_Msk (0x1UL << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */ |
| 7269 | #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!< Filter bit 2 */ |
6858 | #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!< Filter bit 2 */ |
| 7270 | #define CAN_F6R1_FB3_Pos (3U) |
6859 | #define CAN_F6R1_FB3_Pos (3U) |
| 7271 | #define CAN_F6R1_FB3_Msk (0x1U << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */ |
6860 | #define CAN_F6R1_FB3_Msk (0x1UL << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */ |
| 7272 | #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!< Filter bit 3 */ |
6861 | #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!< Filter bit 3 */ |
| 7273 | #define CAN_F6R1_FB4_Pos (4U) |
6862 | #define CAN_F6R1_FB4_Pos (4U) |
| 7274 | #define CAN_F6R1_FB4_Msk (0x1U << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */ |
6863 | #define CAN_F6R1_FB4_Msk (0x1UL << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */ |
| 7275 | #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!< Filter bit 4 */ |
6864 | #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!< Filter bit 4 */ |
| 7276 | #define CAN_F6R1_FB5_Pos (5U) |
6865 | #define CAN_F6R1_FB5_Pos (5U) |
| 7277 | #define CAN_F6R1_FB5_Msk (0x1U << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */ |
6866 | #define CAN_F6R1_FB5_Msk (0x1UL << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */ |
| 7278 | #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!< Filter bit 5 */ |
6867 | #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!< Filter bit 5 */ |
| 7279 | #define CAN_F6R1_FB6_Pos (6U) |
6868 | #define CAN_F6R1_FB6_Pos (6U) |
| 7280 | #define CAN_F6R1_FB6_Msk (0x1U << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */ |
6869 | #define CAN_F6R1_FB6_Msk (0x1UL << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */ |
| 7281 | #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!< Filter bit 6 */ |
6870 | #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!< Filter bit 6 */ |
| 7282 | #define CAN_F6R1_FB7_Pos (7U) |
6871 | #define CAN_F6R1_FB7_Pos (7U) |
| 7283 | #define CAN_F6R1_FB7_Msk (0x1U << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */ |
6872 | #define CAN_F6R1_FB7_Msk (0x1UL << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */ |
| 7284 | #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!< Filter bit 7 */ |
6873 | #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!< Filter bit 7 */ |
| 7285 | #define CAN_F6R1_FB8_Pos (8U) |
6874 | #define CAN_F6R1_FB8_Pos (8U) |
| 7286 | #define CAN_F6R1_FB8_Msk (0x1U << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */ |
6875 | #define CAN_F6R1_FB8_Msk (0x1UL << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */ |
| 7287 | #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!< Filter bit 8 */ |
6876 | #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!< Filter bit 8 */ |
| 7288 | #define CAN_F6R1_FB9_Pos (9U) |
6877 | #define CAN_F6R1_FB9_Pos (9U) |
| 7289 | #define CAN_F6R1_FB9_Msk (0x1U << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */ |
6878 | #define CAN_F6R1_FB9_Msk (0x1UL << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */ |
| 7290 | #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!< Filter bit 9 */ |
6879 | #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!< Filter bit 9 */ |
| 7291 | #define CAN_F6R1_FB10_Pos (10U) |
6880 | #define CAN_F6R1_FB10_Pos (10U) |
| 7292 | #define CAN_F6R1_FB10_Msk (0x1U << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */ |
6881 | #define CAN_F6R1_FB10_Msk (0x1UL << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */ |
| 7293 | #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!< Filter bit 10 */ |
6882 | #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!< Filter bit 10 */ |
| 7294 | #define CAN_F6R1_FB11_Pos (11U) |
6883 | #define CAN_F6R1_FB11_Pos (11U) |
| 7295 | #define CAN_F6R1_FB11_Msk (0x1U << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */ |
6884 | #define CAN_F6R1_FB11_Msk (0x1UL << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */ |
| 7296 | #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!< Filter bit 11 */ |
6885 | #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!< Filter bit 11 */ |
| 7297 | #define CAN_F6R1_FB12_Pos (12U) |
6886 | #define CAN_F6R1_FB12_Pos (12U) |
| 7298 | #define CAN_F6R1_FB12_Msk (0x1U << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */ |
6887 | #define CAN_F6R1_FB12_Msk (0x1UL << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */ |
| 7299 | #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!< Filter bit 12 */ |
6888 | #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!< Filter bit 12 */ |
| 7300 | #define CAN_F6R1_FB13_Pos (13U) |
6889 | #define CAN_F6R1_FB13_Pos (13U) |
| 7301 | #define CAN_F6R1_FB13_Msk (0x1U << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */ |
6890 | #define CAN_F6R1_FB13_Msk (0x1UL << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */ |
| 7302 | #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!< Filter bit 13 */ |
6891 | #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!< Filter bit 13 */ |
| 7303 | #define CAN_F6R1_FB14_Pos (14U) |
6892 | #define CAN_F6R1_FB14_Pos (14U) |
| 7304 | #define CAN_F6R1_FB14_Msk (0x1U << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */ |
6893 | #define CAN_F6R1_FB14_Msk (0x1UL << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */ |
| 7305 | #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!< Filter bit 14 */ |
6894 | #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!< Filter bit 14 */ |
| 7306 | #define CAN_F6R1_FB15_Pos (15U) |
6895 | #define CAN_F6R1_FB15_Pos (15U) |
| 7307 | #define CAN_F6R1_FB15_Msk (0x1U << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */ |
6896 | #define CAN_F6R1_FB15_Msk (0x1UL << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */ |
| 7308 | #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!< Filter bit 15 */ |
6897 | #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!< Filter bit 15 */ |
| 7309 | #define CAN_F6R1_FB16_Pos (16U) |
6898 | #define CAN_F6R1_FB16_Pos (16U) |
| 7310 | #define CAN_F6R1_FB16_Msk (0x1U << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */ |
6899 | #define CAN_F6R1_FB16_Msk (0x1UL << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */ |
| 7311 | #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!< Filter bit 16 */ |
6900 | #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!< Filter bit 16 */ |
| 7312 | #define CAN_F6R1_FB17_Pos (17U) |
6901 | #define CAN_F6R1_FB17_Pos (17U) |
| 7313 | #define CAN_F6R1_FB17_Msk (0x1U << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */ |
6902 | #define CAN_F6R1_FB17_Msk (0x1UL << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */ |
| 7314 | #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!< Filter bit 17 */ |
6903 | #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!< Filter bit 17 */ |
| 7315 | #define CAN_F6R1_FB18_Pos (18U) |
6904 | #define CAN_F6R1_FB18_Pos (18U) |
| 7316 | #define CAN_F6R1_FB18_Msk (0x1U << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */ |
6905 | #define CAN_F6R1_FB18_Msk (0x1UL << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */ |
| 7317 | #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!< Filter bit 18 */ |
6906 | #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!< Filter bit 18 */ |
| 7318 | #define CAN_F6R1_FB19_Pos (19U) |
6907 | #define CAN_F6R1_FB19_Pos (19U) |
| 7319 | #define CAN_F6R1_FB19_Msk (0x1U << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */ |
6908 | #define CAN_F6R1_FB19_Msk (0x1UL << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */ |
| 7320 | #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!< Filter bit 19 */ |
6909 | #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!< Filter bit 19 */ |
| 7321 | #define CAN_F6R1_FB20_Pos (20U) |
6910 | #define CAN_F6R1_FB20_Pos (20U) |
| 7322 | #define CAN_F6R1_FB20_Msk (0x1U << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */ |
6911 | #define CAN_F6R1_FB20_Msk (0x1UL << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */ |
| 7323 | #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!< Filter bit 20 */ |
6912 | #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!< Filter bit 20 */ |
| 7324 | #define CAN_F6R1_FB21_Pos (21U) |
6913 | #define CAN_F6R1_FB21_Pos (21U) |
| 7325 | #define CAN_F6R1_FB21_Msk (0x1U << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */ |
6914 | #define CAN_F6R1_FB21_Msk (0x1UL << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */ |
| 7326 | #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!< Filter bit 21 */ |
6915 | #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!< Filter bit 21 */ |
| 7327 | #define CAN_F6R1_FB22_Pos (22U) |
6916 | #define CAN_F6R1_FB22_Pos (22U) |
| 7328 | #define CAN_F6R1_FB22_Msk (0x1U << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */ |
6917 | #define CAN_F6R1_FB22_Msk (0x1UL << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */ |
| 7329 | #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!< Filter bit 22 */ |
6918 | #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!< Filter bit 22 */ |
| 7330 | #define CAN_F6R1_FB23_Pos (23U) |
6919 | #define CAN_F6R1_FB23_Pos (23U) |
| 7331 | #define CAN_F6R1_FB23_Msk (0x1U << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */ |
6920 | #define CAN_F6R1_FB23_Msk (0x1UL << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */ |
| 7332 | #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!< Filter bit 23 */ |
6921 | #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!< Filter bit 23 */ |
| 7333 | #define CAN_F6R1_FB24_Pos (24U) |
6922 | #define CAN_F6R1_FB24_Pos (24U) |
| 7334 | #define CAN_F6R1_FB24_Msk (0x1U << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */ |
6923 | #define CAN_F6R1_FB24_Msk (0x1UL << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */ |
| 7335 | #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!< Filter bit 24 */ |
6924 | #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!< Filter bit 24 */ |
| 7336 | #define CAN_F6R1_FB25_Pos (25U) |
6925 | #define CAN_F6R1_FB25_Pos (25U) |
| 7337 | #define CAN_F6R1_FB25_Msk (0x1U << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */ |
6926 | #define CAN_F6R1_FB25_Msk (0x1UL << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */ |
| 7338 | #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!< Filter bit 25 */ |
6927 | #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!< Filter bit 25 */ |
| 7339 | #define CAN_F6R1_FB26_Pos (26U) |
6928 | #define CAN_F6R1_FB26_Pos (26U) |
| 7340 | #define CAN_F6R1_FB26_Msk (0x1U << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */ |
6929 | #define CAN_F6R1_FB26_Msk (0x1UL << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */ |
| 7341 | #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!< Filter bit 26 */ |
6930 | #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!< Filter bit 26 */ |
| 7342 | #define CAN_F6R1_FB27_Pos (27U) |
6931 | #define CAN_F6R1_FB27_Pos (27U) |
| 7343 | #define CAN_F6R1_FB27_Msk (0x1U << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */ |
6932 | #define CAN_F6R1_FB27_Msk (0x1UL << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */ |
| 7344 | #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!< Filter bit 27 */ |
6933 | #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!< Filter bit 27 */ |
| 7345 | #define CAN_F6R1_FB28_Pos (28U) |
6934 | #define CAN_F6R1_FB28_Pos (28U) |
| 7346 | #define CAN_F6R1_FB28_Msk (0x1U << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */ |
6935 | #define CAN_F6R1_FB28_Msk (0x1UL << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */ |
| 7347 | #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!< Filter bit 28 */ |
6936 | #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!< Filter bit 28 */ |
| 7348 | #define CAN_F6R1_FB29_Pos (29U) |
6937 | #define CAN_F6R1_FB29_Pos (29U) |
| 7349 | #define CAN_F6R1_FB29_Msk (0x1U << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */ |
6938 | #define CAN_F6R1_FB29_Msk (0x1UL << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */ |
| 7350 | #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!< Filter bit 29 */ |
6939 | #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!< Filter bit 29 */ |
| 7351 | #define CAN_F6R1_FB30_Pos (30U) |
6940 | #define CAN_F6R1_FB30_Pos (30U) |
| 7352 | #define CAN_F6R1_FB30_Msk (0x1U << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */ |
6941 | #define CAN_F6R1_FB30_Msk (0x1UL << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */ |
| 7353 | #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!< Filter bit 30 */ |
6942 | #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!< Filter bit 30 */ |
| 7354 | #define CAN_F6R1_FB31_Pos (31U) |
6943 | #define CAN_F6R1_FB31_Pos (31U) |
| 7355 | #define CAN_F6R1_FB31_Msk (0x1U << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */ |
6944 | #define CAN_F6R1_FB31_Msk (0x1UL << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */ |
| 7356 | #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!< Filter bit 31 */ |
6945 | #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!< Filter bit 31 */ |
| 7357 | 6946 | ||
| 7358 | /******************* Bit definition for CAN_F7R1 register *******************/ |
6947 | /******************* Bit definition for CAN_F7R1 register *******************/ |
| 7359 | #define CAN_F7R1_FB0_Pos (0U) |
6948 | #define CAN_F7R1_FB0_Pos (0U) |
| 7360 | #define CAN_F7R1_FB0_Msk (0x1U << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */ |
6949 | #define CAN_F7R1_FB0_Msk (0x1UL << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */ |
| 7361 | #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!< Filter bit 0 */ |
6950 | #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!< Filter bit 0 */ |
| 7362 | #define CAN_F7R1_FB1_Pos (1U) |
6951 | #define CAN_F7R1_FB1_Pos (1U) |
| 7363 | #define CAN_F7R1_FB1_Msk (0x1U << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */ |
6952 | #define CAN_F7R1_FB1_Msk (0x1UL << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */ |
| 7364 | #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!< Filter bit 1 */ |
6953 | #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!< Filter bit 1 */ |
| 7365 | #define CAN_F7R1_FB2_Pos (2U) |
6954 | #define CAN_F7R1_FB2_Pos (2U) |
| 7366 | #define CAN_F7R1_FB2_Msk (0x1U << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */ |
6955 | #define CAN_F7R1_FB2_Msk (0x1UL << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */ |
| 7367 | #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!< Filter bit 2 */ |
6956 | #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!< Filter bit 2 */ |
| 7368 | #define CAN_F7R1_FB3_Pos (3U) |
6957 | #define CAN_F7R1_FB3_Pos (3U) |
| 7369 | #define CAN_F7R1_FB3_Msk (0x1U << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */ |
6958 | #define CAN_F7R1_FB3_Msk (0x1UL << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */ |
| 7370 | #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!< Filter bit 3 */ |
6959 | #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!< Filter bit 3 */ |
| 7371 | #define CAN_F7R1_FB4_Pos (4U) |
6960 | #define CAN_F7R1_FB4_Pos (4U) |
| 7372 | #define CAN_F7R1_FB4_Msk (0x1U << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */ |
6961 | #define CAN_F7R1_FB4_Msk (0x1UL << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */ |
| 7373 | #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!< Filter bit 4 */ |
6962 | #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!< Filter bit 4 */ |
| 7374 | #define CAN_F7R1_FB5_Pos (5U) |
6963 | #define CAN_F7R1_FB5_Pos (5U) |
| 7375 | #define CAN_F7R1_FB5_Msk (0x1U << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */ |
6964 | #define CAN_F7R1_FB5_Msk (0x1UL << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */ |
| 7376 | #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!< Filter bit 5 */ |
6965 | #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!< Filter bit 5 */ |
| 7377 | #define CAN_F7R1_FB6_Pos (6U) |
6966 | #define CAN_F7R1_FB6_Pos (6U) |
| 7378 | #define CAN_F7R1_FB6_Msk (0x1U << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */ |
6967 | #define CAN_F7R1_FB6_Msk (0x1UL << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */ |
| 7379 | #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!< Filter bit 6 */ |
6968 | #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!< Filter bit 6 */ |
| 7380 | #define CAN_F7R1_FB7_Pos (7U) |
6969 | #define CAN_F7R1_FB7_Pos (7U) |
| 7381 | #define CAN_F7R1_FB7_Msk (0x1U << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */ |
6970 | #define CAN_F7R1_FB7_Msk (0x1UL << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */ |
| 7382 | #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!< Filter bit 7 */ |
6971 | #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!< Filter bit 7 */ |
| 7383 | #define CAN_F7R1_FB8_Pos (8U) |
6972 | #define CAN_F7R1_FB8_Pos (8U) |
| 7384 | #define CAN_F7R1_FB8_Msk (0x1U << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */ |
6973 | #define CAN_F7R1_FB8_Msk (0x1UL << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */ |
| 7385 | #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!< Filter bit 8 */ |
6974 | #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!< Filter bit 8 */ |
| 7386 | #define CAN_F7R1_FB9_Pos (9U) |
6975 | #define CAN_F7R1_FB9_Pos (9U) |
| 7387 | #define CAN_F7R1_FB9_Msk (0x1U << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */ |
6976 | #define CAN_F7R1_FB9_Msk (0x1UL << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */ |
| 7388 | #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!< Filter bit 9 */ |
6977 | #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!< Filter bit 9 */ |
| 7389 | #define CAN_F7R1_FB10_Pos (10U) |
6978 | #define CAN_F7R1_FB10_Pos (10U) |
| 7390 | #define CAN_F7R1_FB10_Msk (0x1U << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */ |
6979 | #define CAN_F7R1_FB10_Msk (0x1UL << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */ |
| 7391 | #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!< Filter bit 10 */ |
6980 | #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!< Filter bit 10 */ |
| 7392 | #define CAN_F7R1_FB11_Pos (11U) |
6981 | #define CAN_F7R1_FB11_Pos (11U) |
| 7393 | #define CAN_F7R1_FB11_Msk (0x1U << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */ |
6982 | #define CAN_F7R1_FB11_Msk (0x1UL << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */ |
| 7394 | #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!< Filter bit 11 */ |
6983 | #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!< Filter bit 11 */ |
| 7395 | #define CAN_F7R1_FB12_Pos (12U) |
6984 | #define CAN_F7R1_FB12_Pos (12U) |
| 7396 | #define CAN_F7R1_FB12_Msk (0x1U << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */ |
6985 | #define CAN_F7R1_FB12_Msk (0x1UL << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */ |
| 7397 | #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!< Filter bit 12 */ |
6986 | #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!< Filter bit 12 */ |
| 7398 | #define CAN_F7R1_FB13_Pos (13U) |
6987 | #define CAN_F7R1_FB13_Pos (13U) |
| 7399 | #define CAN_F7R1_FB13_Msk (0x1U << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */ |
6988 | #define CAN_F7R1_FB13_Msk (0x1UL << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */ |
| 7400 | #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!< Filter bit 13 */ |
6989 | #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!< Filter bit 13 */ |
| 7401 | #define CAN_F7R1_FB14_Pos (14U) |
6990 | #define CAN_F7R1_FB14_Pos (14U) |
| 7402 | #define CAN_F7R1_FB14_Msk (0x1U << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */ |
6991 | #define CAN_F7R1_FB14_Msk (0x1UL << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */ |
| 7403 | #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!< Filter bit 14 */ |
6992 | #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!< Filter bit 14 */ |
| 7404 | #define CAN_F7R1_FB15_Pos (15U) |
6993 | #define CAN_F7R1_FB15_Pos (15U) |
| 7405 | #define CAN_F7R1_FB15_Msk (0x1U << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */ |
6994 | #define CAN_F7R1_FB15_Msk (0x1UL << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */ |
| 7406 | #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!< Filter bit 15 */ |
6995 | #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!< Filter bit 15 */ |
| 7407 | #define CAN_F7R1_FB16_Pos (16U) |
6996 | #define CAN_F7R1_FB16_Pos (16U) |
| 7408 | #define CAN_F7R1_FB16_Msk (0x1U << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */ |
6997 | #define CAN_F7R1_FB16_Msk (0x1UL << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */ |
| 7409 | #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!< Filter bit 16 */ |
6998 | #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!< Filter bit 16 */ |
| 7410 | #define CAN_F7R1_FB17_Pos (17U) |
6999 | #define CAN_F7R1_FB17_Pos (17U) |
| 7411 | #define CAN_F7R1_FB17_Msk (0x1U << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */ |
7000 | #define CAN_F7R1_FB17_Msk (0x1UL << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */ |
| 7412 | #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!< Filter bit 17 */ |
7001 | #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!< Filter bit 17 */ |
| 7413 | #define CAN_F7R1_FB18_Pos (18U) |
7002 | #define CAN_F7R1_FB18_Pos (18U) |
| 7414 | #define CAN_F7R1_FB18_Msk (0x1U << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */ |
7003 | #define CAN_F7R1_FB18_Msk (0x1UL << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */ |
| 7415 | #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!< Filter bit 18 */ |
7004 | #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!< Filter bit 18 */ |
| 7416 | #define CAN_F7R1_FB19_Pos (19U) |
7005 | #define CAN_F7R1_FB19_Pos (19U) |
| 7417 | #define CAN_F7R1_FB19_Msk (0x1U << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */ |
7006 | #define CAN_F7R1_FB19_Msk (0x1UL << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */ |
| 7418 | #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!< Filter bit 19 */ |
7007 | #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!< Filter bit 19 */ |
| 7419 | #define CAN_F7R1_FB20_Pos (20U) |
7008 | #define CAN_F7R1_FB20_Pos (20U) |
| 7420 | #define CAN_F7R1_FB20_Msk (0x1U << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */ |
7009 | #define CAN_F7R1_FB20_Msk (0x1UL << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */ |
| 7421 | #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!< Filter bit 20 */ |
7010 | #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!< Filter bit 20 */ |
| 7422 | #define CAN_F7R1_FB21_Pos (21U) |
7011 | #define CAN_F7R1_FB21_Pos (21U) |
| 7423 | #define CAN_F7R1_FB21_Msk (0x1U << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */ |
7012 | #define CAN_F7R1_FB21_Msk (0x1UL << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */ |
| 7424 | #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!< Filter bit 21 */ |
7013 | #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!< Filter bit 21 */ |
| 7425 | #define CAN_F7R1_FB22_Pos (22U) |
7014 | #define CAN_F7R1_FB22_Pos (22U) |
| 7426 | #define CAN_F7R1_FB22_Msk (0x1U << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */ |
7015 | #define CAN_F7R1_FB22_Msk (0x1UL << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */ |
| 7427 | #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!< Filter bit 22 */ |
7016 | #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!< Filter bit 22 */ |
| 7428 | #define CAN_F7R1_FB23_Pos (23U) |
7017 | #define CAN_F7R1_FB23_Pos (23U) |
| 7429 | #define CAN_F7R1_FB23_Msk (0x1U << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */ |
7018 | #define CAN_F7R1_FB23_Msk (0x1UL << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */ |
| 7430 | #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!< Filter bit 23 */ |
7019 | #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!< Filter bit 23 */ |
| 7431 | #define CAN_F7R1_FB24_Pos (24U) |
7020 | #define CAN_F7R1_FB24_Pos (24U) |
| 7432 | #define CAN_F7R1_FB24_Msk (0x1U << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */ |
7021 | #define CAN_F7R1_FB24_Msk (0x1UL << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */ |
| 7433 | #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!< Filter bit 24 */ |
7022 | #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!< Filter bit 24 */ |
| 7434 | #define CAN_F7R1_FB25_Pos (25U) |
7023 | #define CAN_F7R1_FB25_Pos (25U) |
| 7435 | #define CAN_F7R1_FB25_Msk (0x1U << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */ |
7024 | #define CAN_F7R1_FB25_Msk (0x1UL << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */ |
| 7436 | #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!< Filter bit 25 */ |
7025 | #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!< Filter bit 25 */ |
| 7437 | #define CAN_F7R1_FB26_Pos (26U) |
7026 | #define CAN_F7R1_FB26_Pos (26U) |
| 7438 | #define CAN_F7R1_FB26_Msk (0x1U << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */ |
7027 | #define CAN_F7R1_FB26_Msk (0x1UL << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */ |
| 7439 | #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!< Filter bit 26 */ |
7028 | #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!< Filter bit 26 */ |
| 7440 | #define CAN_F7R1_FB27_Pos (27U) |
7029 | #define CAN_F7R1_FB27_Pos (27U) |
| 7441 | #define CAN_F7R1_FB27_Msk (0x1U << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */ |
7030 | #define CAN_F7R1_FB27_Msk (0x1UL << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */ |
| 7442 | #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!< Filter bit 27 */ |
7031 | #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!< Filter bit 27 */ |
| 7443 | #define CAN_F7R1_FB28_Pos (28U) |
7032 | #define CAN_F7R1_FB28_Pos (28U) |
| 7444 | #define CAN_F7R1_FB28_Msk (0x1U << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */ |
7033 | #define CAN_F7R1_FB28_Msk (0x1UL << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */ |
| 7445 | #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!< Filter bit 28 */ |
7034 | #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!< Filter bit 28 */ |
| 7446 | #define CAN_F7R1_FB29_Pos (29U) |
7035 | #define CAN_F7R1_FB29_Pos (29U) |
| 7447 | #define CAN_F7R1_FB29_Msk (0x1U << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */ |
7036 | #define CAN_F7R1_FB29_Msk (0x1UL << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */ |
| 7448 | #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!< Filter bit 29 */ |
7037 | #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!< Filter bit 29 */ |
| 7449 | #define CAN_F7R1_FB30_Pos (30U) |
7038 | #define CAN_F7R1_FB30_Pos (30U) |
| 7450 | #define CAN_F7R1_FB30_Msk (0x1U << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */ |
7039 | #define CAN_F7R1_FB30_Msk (0x1UL << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */ |
| 7451 | #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!< Filter bit 30 */ |
7040 | #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!< Filter bit 30 */ |
| 7452 | #define CAN_F7R1_FB31_Pos (31U) |
7041 | #define CAN_F7R1_FB31_Pos (31U) |
| 7453 | #define CAN_F7R1_FB31_Msk (0x1U << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */ |
7042 | #define CAN_F7R1_FB31_Msk (0x1UL << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */ |
| 7454 | #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!< Filter bit 31 */ |
7043 | #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!< Filter bit 31 */ |
| 7455 | 7044 | ||
| 7456 | /******************* Bit definition for CAN_F8R1 register *******************/ |
7045 | /******************* Bit definition for CAN_F8R1 register *******************/ |
| 7457 | #define CAN_F8R1_FB0_Pos (0U) |
7046 | #define CAN_F8R1_FB0_Pos (0U) |
| 7458 | #define CAN_F8R1_FB0_Msk (0x1U << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */ |
7047 | #define CAN_F8R1_FB0_Msk (0x1UL << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */ |
| 7459 | #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!< Filter bit 0 */ |
7048 | #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!< Filter bit 0 */ |
| 7460 | #define CAN_F8R1_FB1_Pos (1U) |
7049 | #define CAN_F8R1_FB1_Pos (1U) |
| 7461 | #define CAN_F8R1_FB1_Msk (0x1U << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */ |
7050 | #define CAN_F8R1_FB1_Msk (0x1UL << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */ |
| 7462 | #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!< Filter bit 1 */ |
7051 | #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!< Filter bit 1 */ |
| 7463 | #define CAN_F8R1_FB2_Pos (2U) |
7052 | #define CAN_F8R1_FB2_Pos (2U) |
| 7464 | #define CAN_F8R1_FB2_Msk (0x1U << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */ |
7053 | #define CAN_F8R1_FB2_Msk (0x1UL << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */ |
| 7465 | #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!< Filter bit 2 */ |
7054 | #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!< Filter bit 2 */ |
| 7466 | #define CAN_F8R1_FB3_Pos (3U) |
7055 | #define CAN_F8R1_FB3_Pos (3U) |
| 7467 | #define CAN_F8R1_FB3_Msk (0x1U << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */ |
7056 | #define CAN_F8R1_FB3_Msk (0x1UL << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */ |
| 7468 | #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!< Filter bit 3 */ |
7057 | #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!< Filter bit 3 */ |
| 7469 | #define CAN_F8R1_FB4_Pos (4U) |
7058 | #define CAN_F8R1_FB4_Pos (4U) |
| 7470 | #define CAN_F8R1_FB4_Msk (0x1U << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */ |
7059 | #define CAN_F8R1_FB4_Msk (0x1UL << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */ |
| 7471 | #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!< Filter bit 4 */ |
7060 | #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!< Filter bit 4 */ |
| 7472 | #define CAN_F8R1_FB5_Pos (5U) |
7061 | #define CAN_F8R1_FB5_Pos (5U) |
| 7473 | #define CAN_F8R1_FB5_Msk (0x1U << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */ |
7062 | #define CAN_F8R1_FB5_Msk (0x1UL << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */ |
| 7474 | #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!< Filter bit 5 */ |
7063 | #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!< Filter bit 5 */ |
| 7475 | #define CAN_F8R1_FB6_Pos (6U) |
7064 | #define CAN_F8R1_FB6_Pos (6U) |
| 7476 | #define CAN_F8R1_FB6_Msk (0x1U << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */ |
7065 | #define CAN_F8R1_FB6_Msk (0x1UL << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */ |
| 7477 | #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!< Filter bit 6 */ |
7066 | #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!< Filter bit 6 */ |
| 7478 | #define CAN_F8R1_FB7_Pos (7U) |
7067 | #define CAN_F8R1_FB7_Pos (7U) |
| 7479 | #define CAN_F8R1_FB7_Msk (0x1U << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */ |
7068 | #define CAN_F8R1_FB7_Msk (0x1UL << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */ |
| 7480 | #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!< Filter bit 7 */ |
7069 | #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!< Filter bit 7 */ |
| 7481 | #define CAN_F8R1_FB8_Pos (8U) |
7070 | #define CAN_F8R1_FB8_Pos (8U) |
| 7482 | #define CAN_F8R1_FB8_Msk (0x1U << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */ |
7071 | #define CAN_F8R1_FB8_Msk (0x1UL << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */ |
| 7483 | #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!< Filter bit 8 */ |
7072 | #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!< Filter bit 8 */ |
| 7484 | #define CAN_F8R1_FB9_Pos (9U) |
7073 | #define CAN_F8R1_FB9_Pos (9U) |
| 7485 | #define CAN_F8R1_FB9_Msk (0x1U << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */ |
7074 | #define CAN_F8R1_FB9_Msk (0x1UL << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */ |
| 7486 | #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!< Filter bit 9 */ |
7075 | #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!< Filter bit 9 */ |
| 7487 | #define CAN_F8R1_FB10_Pos (10U) |
7076 | #define CAN_F8R1_FB10_Pos (10U) |
| 7488 | #define CAN_F8R1_FB10_Msk (0x1U << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */ |
7077 | #define CAN_F8R1_FB10_Msk (0x1UL << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */ |
| 7489 | #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!< Filter bit 10 */ |
7078 | #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!< Filter bit 10 */ |
| 7490 | #define CAN_F8R1_FB11_Pos (11U) |
7079 | #define CAN_F8R1_FB11_Pos (11U) |
| 7491 | #define CAN_F8R1_FB11_Msk (0x1U << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */ |
7080 | #define CAN_F8R1_FB11_Msk (0x1UL << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */ |
| 7492 | #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!< Filter bit 11 */ |
7081 | #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!< Filter bit 11 */ |
| 7493 | #define CAN_F8R1_FB12_Pos (12U) |
7082 | #define CAN_F8R1_FB12_Pos (12U) |
| 7494 | #define CAN_F8R1_FB12_Msk (0x1U << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */ |
7083 | #define CAN_F8R1_FB12_Msk (0x1UL << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */ |
| 7495 | #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!< Filter bit 12 */ |
7084 | #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!< Filter bit 12 */ |
| 7496 | #define CAN_F8R1_FB13_Pos (13U) |
7085 | #define CAN_F8R1_FB13_Pos (13U) |
| 7497 | #define CAN_F8R1_FB13_Msk (0x1U << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */ |
7086 | #define CAN_F8R1_FB13_Msk (0x1UL << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */ |
| 7498 | #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!< Filter bit 13 */ |
7087 | #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!< Filter bit 13 */ |
| 7499 | #define CAN_F8R1_FB14_Pos (14U) |
7088 | #define CAN_F8R1_FB14_Pos (14U) |
| 7500 | #define CAN_F8R1_FB14_Msk (0x1U << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */ |
7089 | #define CAN_F8R1_FB14_Msk (0x1UL << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */ |
| 7501 | #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!< Filter bit 14 */ |
7090 | #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!< Filter bit 14 */ |
| 7502 | #define CAN_F8R1_FB15_Pos (15U) |
7091 | #define CAN_F8R1_FB15_Pos (15U) |
| 7503 | #define CAN_F8R1_FB15_Msk (0x1U << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */ |
7092 | #define CAN_F8R1_FB15_Msk (0x1UL << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */ |
| 7504 | #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!< Filter bit 15 */ |
7093 | #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!< Filter bit 15 */ |
| 7505 | #define CAN_F8R1_FB16_Pos (16U) |
7094 | #define CAN_F8R1_FB16_Pos (16U) |
| 7506 | #define CAN_F8R1_FB16_Msk (0x1U << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */ |
7095 | #define CAN_F8R1_FB16_Msk (0x1UL << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */ |
| 7507 | #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!< Filter bit 16 */ |
7096 | #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!< Filter bit 16 */ |
| 7508 | #define CAN_F8R1_FB17_Pos (17U) |
7097 | #define CAN_F8R1_FB17_Pos (17U) |
| 7509 | #define CAN_F8R1_FB17_Msk (0x1U << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */ |
7098 | #define CAN_F8R1_FB17_Msk (0x1UL << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */ |
| 7510 | #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!< Filter bit 17 */ |
7099 | #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!< Filter bit 17 */ |
| 7511 | #define CAN_F8R1_FB18_Pos (18U) |
7100 | #define CAN_F8R1_FB18_Pos (18U) |
| 7512 | #define CAN_F8R1_FB18_Msk (0x1U << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */ |
7101 | #define CAN_F8R1_FB18_Msk (0x1UL << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */ |
| 7513 | #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!< Filter bit 18 */ |
7102 | #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!< Filter bit 18 */ |
| 7514 | #define CAN_F8R1_FB19_Pos (19U) |
7103 | #define CAN_F8R1_FB19_Pos (19U) |
| 7515 | #define CAN_F8R1_FB19_Msk (0x1U << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */ |
7104 | #define CAN_F8R1_FB19_Msk (0x1UL << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */ |
| 7516 | #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!< Filter bit 19 */ |
7105 | #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!< Filter bit 19 */ |
| 7517 | #define CAN_F8R1_FB20_Pos (20U) |
7106 | #define CAN_F8R1_FB20_Pos (20U) |
| 7518 | #define CAN_F8R1_FB20_Msk (0x1U << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */ |
7107 | #define CAN_F8R1_FB20_Msk (0x1UL << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */ |
| 7519 | #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!< Filter bit 20 */ |
7108 | #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!< Filter bit 20 */ |
| 7520 | #define CAN_F8R1_FB21_Pos (21U) |
7109 | #define CAN_F8R1_FB21_Pos (21U) |
| 7521 | #define CAN_F8R1_FB21_Msk (0x1U << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */ |
7110 | #define CAN_F8R1_FB21_Msk (0x1UL << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */ |
| 7522 | #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!< Filter bit 21 */ |
7111 | #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!< Filter bit 21 */ |
| 7523 | #define CAN_F8R1_FB22_Pos (22U) |
7112 | #define CAN_F8R1_FB22_Pos (22U) |
| 7524 | #define CAN_F8R1_FB22_Msk (0x1U << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */ |
7113 | #define CAN_F8R1_FB22_Msk (0x1UL << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */ |
| 7525 | #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!< Filter bit 22 */ |
7114 | #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!< Filter bit 22 */ |
| 7526 | #define CAN_F8R1_FB23_Pos (23U) |
7115 | #define CAN_F8R1_FB23_Pos (23U) |
| 7527 | #define CAN_F8R1_FB23_Msk (0x1U << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */ |
7116 | #define CAN_F8R1_FB23_Msk (0x1UL << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */ |
| 7528 | #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!< Filter bit 23 */ |
7117 | #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!< Filter bit 23 */ |
| 7529 | #define CAN_F8R1_FB24_Pos (24U) |
7118 | #define CAN_F8R1_FB24_Pos (24U) |
| 7530 | #define CAN_F8R1_FB24_Msk (0x1U << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */ |
7119 | #define CAN_F8R1_FB24_Msk (0x1UL << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */ |
| 7531 | #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!< Filter bit 24 */ |
7120 | #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!< Filter bit 24 */ |
| 7532 | #define CAN_F8R1_FB25_Pos (25U) |
7121 | #define CAN_F8R1_FB25_Pos (25U) |
| 7533 | #define CAN_F8R1_FB25_Msk (0x1U << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */ |
7122 | #define CAN_F8R1_FB25_Msk (0x1UL << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */ |
| 7534 | #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!< Filter bit 25 */ |
7123 | #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!< Filter bit 25 */ |
| 7535 | #define CAN_F8R1_FB26_Pos (26U) |
7124 | #define CAN_F8R1_FB26_Pos (26U) |
| 7536 | #define CAN_F8R1_FB26_Msk (0x1U << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */ |
7125 | #define CAN_F8R1_FB26_Msk (0x1UL << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */ |
| 7537 | #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!< Filter bit 26 */ |
7126 | #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!< Filter bit 26 */ |
| 7538 | #define CAN_F8R1_FB27_Pos (27U) |
7127 | #define CAN_F8R1_FB27_Pos (27U) |
| 7539 | #define CAN_F8R1_FB27_Msk (0x1U << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */ |
7128 | #define CAN_F8R1_FB27_Msk (0x1UL << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */ |
| 7540 | #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!< Filter bit 27 */ |
7129 | #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!< Filter bit 27 */ |
| 7541 | #define CAN_F8R1_FB28_Pos (28U) |
7130 | #define CAN_F8R1_FB28_Pos (28U) |
| 7542 | #define CAN_F8R1_FB28_Msk (0x1U << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */ |
7131 | #define CAN_F8R1_FB28_Msk (0x1UL << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */ |
| 7543 | #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!< Filter bit 28 */ |
7132 | #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!< Filter bit 28 */ |
| 7544 | #define CAN_F8R1_FB29_Pos (29U) |
7133 | #define CAN_F8R1_FB29_Pos (29U) |
| 7545 | #define CAN_F8R1_FB29_Msk (0x1U << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */ |
7134 | #define CAN_F8R1_FB29_Msk (0x1UL << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */ |
| 7546 | #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!< Filter bit 29 */ |
7135 | #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!< Filter bit 29 */ |
| 7547 | #define CAN_F8R1_FB30_Pos (30U) |
7136 | #define CAN_F8R1_FB30_Pos (30U) |
| 7548 | #define CAN_F8R1_FB30_Msk (0x1U << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */ |
7137 | #define CAN_F8R1_FB30_Msk (0x1UL << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */ |
| 7549 | #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!< Filter bit 30 */ |
7138 | #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!< Filter bit 30 */ |
| 7550 | #define CAN_F8R1_FB31_Pos (31U) |
7139 | #define CAN_F8R1_FB31_Pos (31U) |
| 7551 | #define CAN_F8R1_FB31_Msk (0x1U << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */ |
7140 | #define CAN_F8R1_FB31_Msk (0x1UL << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */ |
| 7552 | #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!< Filter bit 31 */ |
7141 | #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!< Filter bit 31 */ |
| 7553 | 7142 | ||
| 7554 | /******************* Bit definition for CAN_F9R1 register *******************/ |
7143 | /******************* Bit definition for CAN_F9R1 register *******************/ |
| 7555 | #define CAN_F9R1_FB0_Pos (0U) |
7144 | #define CAN_F9R1_FB0_Pos (0U) |
| 7556 | #define CAN_F9R1_FB0_Msk (0x1U << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */ |
7145 | #define CAN_F9R1_FB0_Msk (0x1UL << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */ |
| 7557 | #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!< Filter bit 0 */ |
7146 | #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!< Filter bit 0 */ |
| 7558 | #define CAN_F9R1_FB1_Pos (1U) |
7147 | #define CAN_F9R1_FB1_Pos (1U) |
| 7559 | #define CAN_F9R1_FB1_Msk (0x1U << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */ |
7148 | #define CAN_F9R1_FB1_Msk (0x1UL << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */ |
| 7560 | #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!< Filter bit 1 */ |
7149 | #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!< Filter bit 1 */ |
| 7561 | #define CAN_F9R1_FB2_Pos (2U) |
7150 | #define CAN_F9R1_FB2_Pos (2U) |
| 7562 | #define CAN_F9R1_FB2_Msk (0x1U << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */ |
7151 | #define CAN_F9R1_FB2_Msk (0x1UL << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */ |
| 7563 | #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!< Filter bit 2 */ |
7152 | #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!< Filter bit 2 */ |
| 7564 | #define CAN_F9R1_FB3_Pos (3U) |
7153 | #define CAN_F9R1_FB3_Pos (3U) |
| 7565 | #define CAN_F9R1_FB3_Msk (0x1U << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */ |
7154 | #define CAN_F9R1_FB3_Msk (0x1UL << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */ |
| 7566 | #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!< Filter bit 3 */ |
7155 | #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!< Filter bit 3 */ |
| 7567 | #define CAN_F9R1_FB4_Pos (4U) |
7156 | #define CAN_F9R1_FB4_Pos (4U) |
| 7568 | #define CAN_F9R1_FB4_Msk (0x1U << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */ |
7157 | #define CAN_F9R1_FB4_Msk (0x1UL << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */ |
| 7569 | #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!< Filter bit 4 */ |
7158 | #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!< Filter bit 4 */ |
| 7570 | #define CAN_F9R1_FB5_Pos (5U) |
7159 | #define CAN_F9R1_FB5_Pos (5U) |
| 7571 | #define CAN_F9R1_FB5_Msk (0x1U << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */ |
7160 | #define CAN_F9R1_FB5_Msk (0x1UL << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */ |
| 7572 | #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!< Filter bit 5 */ |
7161 | #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!< Filter bit 5 */ |
| 7573 | #define CAN_F9R1_FB6_Pos (6U) |
7162 | #define CAN_F9R1_FB6_Pos (6U) |
| 7574 | #define CAN_F9R1_FB6_Msk (0x1U << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */ |
7163 | #define CAN_F9R1_FB6_Msk (0x1UL << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */ |
| 7575 | #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!< Filter bit 6 */ |
7164 | #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!< Filter bit 6 */ |
| 7576 | #define CAN_F9R1_FB7_Pos (7U) |
7165 | #define CAN_F9R1_FB7_Pos (7U) |
| 7577 | #define CAN_F9R1_FB7_Msk (0x1U << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */ |
7166 | #define CAN_F9R1_FB7_Msk (0x1UL << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */ |
| 7578 | #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!< Filter bit 7 */ |
7167 | #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!< Filter bit 7 */ |
| 7579 | #define CAN_F9R1_FB8_Pos (8U) |
7168 | #define CAN_F9R1_FB8_Pos (8U) |
| 7580 | #define CAN_F9R1_FB8_Msk (0x1U << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */ |
7169 | #define CAN_F9R1_FB8_Msk (0x1UL << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */ |
| 7581 | #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!< Filter bit 8 */ |
7170 | #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!< Filter bit 8 */ |
| 7582 | #define CAN_F9R1_FB9_Pos (9U) |
7171 | #define CAN_F9R1_FB9_Pos (9U) |
| 7583 | #define CAN_F9R1_FB9_Msk (0x1U << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */ |
7172 | #define CAN_F9R1_FB9_Msk (0x1UL << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */ |
| 7584 | #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!< Filter bit 9 */ |
7173 | #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!< Filter bit 9 */ |
| 7585 | #define CAN_F9R1_FB10_Pos (10U) |
7174 | #define CAN_F9R1_FB10_Pos (10U) |
| 7586 | #define CAN_F9R1_FB10_Msk (0x1U << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */ |
7175 | #define CAN_F9R1_FB10_Msk (0x1UL << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */ |
| 7587 | #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!< Filter bit 10 */ |
7176 | #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!< Filter bit 10 */ |
| 7588 | #define CAN_F9R1_FB11_Pos (11U) |
7177 | #define CAN_F9R1_FB11_Pos (11U) |
| 7589 | #define CAN_F9R1_FB11_Msk (0x1U << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */ |
7178 | #define CAN_F9R1_FB11_Msk (0x1UL << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */ |
| 7590 | #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!< Filter bit 11 */ |
7179 | #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!< Filter bit 11 */ |
| 7591 | #define CAN_F9R1_FB12_Pos (12U) |
7180 | #define CAN_F9R1_FB12_Pos (12U) |
| 7592 | #define CAN_F9R1_FB12_Msk (0x1U << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */ |
7181 | #define CAN_F9R1_FB12_Msk (0x1UL << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */ |
| 7593 | #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!< Filter bit 12 */ |
7182 | #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!< Filter bit 12 */ |
| 7594 | #define CAN_F9R1_FB13_Pos (13U) |
7183 | #define CAN_F9R1_FB13_Pos (13U) |
| 7595 | #define CAN_F9R1_FB13_Msk (0x1U << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */ |
7184 | #define CAN_F9R1_FB13_Msk (0x1UL << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */ |
| 7596 | #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!< Filter bit 13 */ |
7185 | #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!< Filter bit 13 */ |
| 7597 | #define CAN_F9R1_FB14_Pos (14U) |
7186 | #define CAN_F9R1_FB14_Pos (14U) |
| 7598 | #define CAN_F9R1_FB14_Msk (0x1U << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */ |
7187 | #define CAN_F9R1_FB14_Msk (0x1UL << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */ |
| 7599 | #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!< Filter bit 14 */ |
7188 | #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!< Filter bit 14 */ |
| 7600 | #define CAN_F9R1_FB15_Pos (15U) |
7189 | #define CAN_F9R1_FB15_Pos (15U) |
| 7601 | #define CAN_F9R1_FB15_Msk (0x1U << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */ |
7190 | #define CAN_F9R1_FB15_Msk (0x1UL << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */ |
| 7602 | #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!< Filter bit 15 */ |
7191 | #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!< Filter bit 15 */ |
| 7603 | #define CAN_F9R1_FB16_Pos (16U) |
7192 | #define CAN_F9R1_FB16_Pos (16U) |
| 7604 | #define CAN_F9R1_FB16_Msk (0x1U << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */ |
7193 | #define CAN_F9R1_FB16_Msk (0x1UL << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */ |
| 7605 | #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!< Filter bit 16 */ |
7194 | #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!< Filter bit 16 */ |
| 7606 | #define CAN_F9R1_FB17_Pos (17U) |
7195 | #define CAN_F9R1_FB17_Pos (17U) |
| 7607 | #define CAN_F9R1_FB17_Msk (0x1U << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */ |
7196 | #define CAN_F9R1_FB17_Msk (0x1UL << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */ |
| 7608 | #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!< Filter bit 17 */ |
7197 | #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!< Filter bit 17 */ |
| 7609 | #define CAN_F9R1_FB18_Pos (18U) |
7198 | #define CAN_F9R1_FB18_Pos (18U) |
| 7610 | #define CAN_F9R1_FB18_Msk (0x1U << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */ |
7199 | #define CAN_F9R1_FB18_Msk (0x1UL << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */ |
| 7611 | #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!< Filter bit 18 */ |
7200 | #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!< Filter bit 18 */ |
| 7612 | #define CAN_F9R1_FB19_Pos (19U) |
7201 | #define CAN_F9R1_FB19_Pos (19U) |
| 7613 | #define CAN_F9R1_FB19_Msk (0x1U << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */ |
7202 | #define CAN_F9R1_FB19_Msk (0x1UL << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */ |
| 7614 | #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!< Filter bit 19 */ |
7203 | #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!< Filter bit 19 */ |
| 7615 | #define CAN_F9R1_FB20_Pos (20U) |
7204 | #define CAN_F9R1_FB20_Pos (20U) |
| 7616 | #define CAN_F9R1_FB20_Msk (0x1U << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */ |
7205 | #define CAN_F9R1_FB20_Msk (0x1UL << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */ |
| 7617 | #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!< Filter bit 20 */ |
7206 | #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!< Filter bit 20 */ |
| 7618 | #define CAN_F9R1_FB21_Pos (21U) |
7207 | #define CAN_F9R1_FB21_Pos (21U) |
| 7619 | #define CAN_F9R1_FB21_Msk (0x1U << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */ |
7208 | #define CAN_F9R1_FB21_Msk (0x1UL << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */ |
| 7620 | #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!< Filter bit 21 */ |
7209 | #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!< Filter bit 21 */ |
| 7621 | #define CAN_F9R1_FB22_Pos (22U) |
7210 | #define CAN_F9R1_FB22_Pos (22U) |
| 7622 | #define CAN_F9R1_FB22_Msk (0x1U << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */ |
7211 | #define CAN_F9R1_FB22_Msk (0x1UL << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */ |
| 7623 | #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!< Filter bit 22 */ |
7212 | #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!< Filter bit 22 */ |
| 7624 | #define CAN_F9R1_FB23_Pos (23U) |
7213 | #define CAN_F9R1_FB23_Pos (23U) |
| 7625 | #define CAN_F9R1_FB23_Msk (0x1U << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */ |
7214 | #define CAN_F9R1_FB23_Msk (0x1UL << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */ |
| 7626 | #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!< Filter bit 23 */ |
7215 | #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!< Filter bit 23 */ |
| 7627 | #define CAN_F9R1_FB24_Pos (24U) |
7216 | #define CAN_F9R1_FB24_Pos (24U) |
| 7628 | #define CAN_F9R1_FB24_Msk (0x1U << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */ |
7217 | #define CAN_F9R1_FB24_Msk (0x1UL << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */ |
| 7629 | #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!< Filter bit 24 */ |
7218 | #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!< Filter bit 24 */ |
| 7630 | #define CAN_F9R1_FB25_Pos (25U) |
7219 | #define CAN_F9R1_FB25_Pos (25U) |
| 7631 | #define CAN_F9R1_FB25_Msk (0x1U << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */ |
7220 | #define CAN_F9R1_FB25_Msk (0x1UL << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */ |
| 7632 | #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!< Filter bit 25 */ |
7221 | #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!< Filter bit 25 */ |
| 7633 | #define CAN_F9R1_FB26_Pos (26U) |
7222 | #define CAN_F9R1_FB26_Pos (26U) |
| 7634 | #define CAN_F9R1_FB26_Msk (0x1U << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */ |
7223 | #define CAN_F9R1_FB26_Msk (0x1UL << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */ |
| 7635 | #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!< Filter bit 26 */ |
7224 | #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!< Filter bit 26 */ |
| 7636 | #define CAN_F9R1_FB27_Pos (27U) |
7225 | #define CAN_F9R1_FB27_Pos (27U) |
| 7637 | #define CAN_F9R1_FB27_Msk (0x1U << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */ |
7226 | #define CAN_F9R1_FB27_Msk (0x1UL << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */ |
| 7638 | #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!< Filter bit 27 */ |
7227 | #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!< Filter bit 27 */ |
| 7639 | #define CAN_F9R1_FB28_Pos (28U) |
7228 | #define CAN_F9R1_FB28_Pos (28U) |
| 7640 | #define CAN_F9R1_FB28_Msk (0x1U << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */ |
7229 | #define CAN_F9R1_FB28_Msk (0x1UL << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */ |
| 7641 | #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!< Filter bit 28 */ |
7230 | #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!< Filter bit 28 */ |
| 7642 | #define CAN_F9R1_FB29_Pos (29U) |
7231 | #define CAN_F9R1_FB29_Pos (29U) |
| 7643 | #define CAN_F9R1_FB29_Msk (0x1U << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */ |
7232 | #define CAN_F9R1_FB29_Msk (0x1UL << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */ |
| 7644 | #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!< Filter bit 29 */ |
7233 | #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!< Filter bit 29 */ |
| 7645 | #define CAN_F9R1_FB30_Pos (30U) |
7234 | #define CAN_F9R1_FB30_Pos (30U) |
| 7646 | #define CAN_F9R1_FB30_Msk (0x1U << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */ |
7235 | #define CAN_F9R1_FB30_Msk (0x1UL << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */ |
| 7647 | #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!< Filter bit 30 */ |
7236 | #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!< Filter bit 30 */ |
| 7648 | #define CAN_F9R1_FB31_Pos (31U) |
7237 | #define CAN_F9R1_FB31_Pos (31U) |
| 7649 | #define CAN_F9R1_FB31_Msk (0x1U << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */ |
7238 | #define CAN_F9R1_FB31_Msk (0x1UL << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */ |
| 7650 | #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!< Filter bit 31 */ |
7239 | #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!< Filter bit 31 */ |
| 7651 | 7240 | ||
| 7652 | /******************* Bit definition for CAN_F10R1 register ******************/ |
7241 | /******************* Bit definition for CAN_F10R1 register ******************/ |
| 7653 | #define CAN_F10R1_FB0_Pos (0U) |
7242 | #define CAN_F10R1_FB0_Pos (0U) |
| 7654 | #define CAN_F10R1_FB0_Msk (0x1U << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */ |
7243 | #define CAN_F10R1_FB0_Msk (0x1UL << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */ |
| 7655 | #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!< Filter bit 0 */ |
7244 | #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!< Filter bit 0 */ |
| 7656 | #define CAN_F10R1_FB1_Pos (1U) |
7245 | #define CAN_F10R1_FB1_Pos (1U) |
| 7657 | #define CAN_F10R1_FB1_Msk (0x1U << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */ |
7246 | #define CAN_F10R1_FB1_Msk (0x1UL << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */ |
| 7658 | #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!< Filter bit 1 */ |
7247 | #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!< Filter bit 1 */ |
| 7659 | #define CAN_F10R1_FB2_Pos (2U) |
7248 | #define CAN_F10R1_FB2_Pos (2U) |
| 7660 | #define CAN_F10R1_FB2_Msk (0x1U << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */ |
7249 | #define CAN_F10R1_FB2_Msk (0x1UL << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */ |
| 7661 | #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!< Filter bit 2 */ |
7250 | #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!< Filter bit 2 */ |
| 7662 | #define CAN_F10R1_FB3_Pos (3U) |
7251 | #define CAN_F10R1_FB3_Pos (3U) |
| 7663 | #define CAN_F10R1_FB3_Msk (0x1U << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */ |
7252 | #define CAN_F10R1_FB3_Msk (0x1UL << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */ |
| 7664 | #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!< Filter bit 3 */ |
7253 | #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!< Filter bit 3 */ |
| 7665 | #define CAN_F10R1_FB4_Pos (4U) |
7254 | #define CAN_F10R1_FB4_Pos (4U) |
| 7666 | #define CAN_F10R1_FB4_Msk (0x1U << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */ |
7255 | #define CAN_F10R1_FB4_Msk (0x1UL << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */ |
| 7667 | #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!< Filter bit 4 */ |
7256 | #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!< Filter bit 4 */ |
| 7668 | #define CAN_F10R1_FB5_Pos (5U) |
7257 | #define CAN_F10R1_FB5_Pos (5U) |
| 7669 | #define CAN_F10R1_FB5_Msk (0x1U << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */ |
7258 | #define CAN_F10R1_FB5_Msk (0x1UL << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */ |
| 7670 | #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!< Filter bit 5 */ |
7259 | #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!< Filter bit 5 */ |
| 7671 | #define CAN_F10R1_FB6_Pos (6U) |
7260 | #define CAN_F10R1_FB6_Pos (6U) |
| 7672 | #define CAN_F10R1_FB6_Msk (0x1U << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */ |
7261 | #define CAN_F10R1_FB6_Msk (0x1UL << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */ |
| 7673 | #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!< Filter bit 6 */ |
7262 | #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!< Filter bit 6 */ |
| 7674 | #define CAN_F10R1_FB7_Pos (7U) |
7263 | #define CAN_F10R1_FB7_Pos (7U) |
| 7675 | #define CAN_F10R1_FB7_Msk (0x1U << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */ |
7264 | #define CAN_F10R1_FB7_Msk (0x1UL << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */ |
| 7676 | #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!< Filter bit 7 */ |
7265 | #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!< Filter bit 7 */ |
| 7677 | #define CAN_F10R1_FB8_Pos (8U) |
7266 | #define CAN_F10R1_FB8_Pos (8U) |
| 7678 | #define CAN_F10R1_FB8_Msk (0x1U << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */ |
7267 | #define CAN_F10R1_FB8_Msk (0x1UL << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */ |
| 7679 | #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!< Filter bit 8 */ |
7268 | #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!< Filter bit 8 */ |
| 7680 | #define CAN_F10R1_FB9_Pos (9U) |
7269 | #define CAN_F10R1_FB9_Pos (9U) |
| 7681 | #define CAN_F10R1_FB9_Msk (0x1U << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */ |
7270 | #define CAN_F10R1_FB9_Msk (0x1UL << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */ |
| 7682 | #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!< Filter bit 9 */ |
7271 | #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!< Filter bit 9 */ |
| 7683 | #define CAN_F10R1_FB10_Pos (10U) |
7272 | #define CAN_F10R1_FB10_Pos (10U) |
| 7684 | #define CAN_F10R1_FB10_Msk (0x1U << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */ |
7273 | #define CAN_F10R1_FB10_Msk (0x1UL << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */ |
| 7685 | #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!< Filter bit 10 */ |
7274 | #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!< Filter bit 10 */ |
| 7686 | #define CAN_F10R1_FB11_Pos (11U) |
7275 | #define CAN_F10R1_FB11_Pos (11U) |
| 7687 | #define CAN_F10R1_FB11_Msk (0x1U << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */ |
7276 | #define CAN_F10R1_FB11_Msk (0x1UL << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */ |
| 7688 | #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!< Filter bit 11 */ |
7277 | #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!< Filter bit 11 */ |
| 7689 | #define CAN_F10R1_FB12_Pos (12U) |
7278 | #define CAN_F10R1_FB12_Pos (12U) |
| 7690 | #define CAN_F10R1_FB12_Msk (0x1U << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */ |
7279 | #define CAN_F10R1_FB12_Msk (0x1UL << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */ |
| 7691 | #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!< Filter bit 12 */ |
7280 | #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!< Filter bit 12 */ |
| 7692 | #define CAN_F10R1_FB13_Pos (13U) |
7281 | #define CAN_F10R1_FB13_Pos (13U) |
| 7693 | #define CAN_F10R1_FB13_Msk (0x1U << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */ |
7282 | #define CAN_F10R1_FB13_Msk (0x1UL << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */ |
| 7694 | #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!< Filter bit 13 */ |
7283 | #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!< Filter bit 13 */ |
| 7695 | #define CAN_F10R1_FB14_Pos (14U) |
7284 | #define CAN_F10R1_FB14_Pos (14U) |
| 7696 | #define CAN_F10R1_FB14_Msk (0x1U << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */ |
7285 | #define CAN_F10R1_FB14_Msk (0x1UL << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */ |
| 7697 | #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!< Filter bit 14 */ |
7286 | #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!< Filter bit 14 */ |
| 7698 | #define CAN_F10R1_FB15_Pos (15U) |
7287 | #define CAN_F10R1_FB15_Pos (15U) |
| 7699 | #define CAN_F10R1_FB15_Msk (0x1U << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */ |
7288 | #define CAN_F10R1_FB15_Msk (0x1UL << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */ |
| 7700 | #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!< Filter bit 15 */ |
7289 | #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!< Filter bit 15 */ |
| 7701 | #define CAN_F10R1_FB16_Pos (16U) |
7290 | #define CAN_F10R1_FB16_Pos (16U) |
| 7702 | #define CAN_F10R1_FB16_Msk (0x1U << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */ |
7291 | #define CAN_F10R1_FB16_Msk (0x1UL << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */ |
| 7703 | #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!< Filter bit 16 */ |
7292 | #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!< Filter bit 16 */ |
| 7704 | #define CAN_F10R1_FB17_Pos (17U) |
7293 | #define CAN_F10R1_FB17_Pos (17U) |
| 7705 | #define CAN_F10R1_FB17_Msk (0x1U << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */ |
7294 | #define CAN_F10R1_FB17_Msk (0x1UL << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */ |
| 7706 | #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!< Filter bit 17 */ |
7295 | #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!< Filter bit 17 */ |
| 7707 | #define CAN_F10R1_FB18_Pos (18U) |
7296 | #define CAN_F10R1_FB18_Pos (18U) |
| 7708 | #define CAN_F10R1_FB18_Msk (0x1U << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */ |
7297 | #define CAN_F10R1_FB18_Msk (0x1UL << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */ |
| 7709 | #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!< Filter bit 18 */ |
7298 | #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!< Filter bit 18 */ |
| 7710 | #define CAN_F10R1_FB19_Pos (19U) |
7299 | #define CAN_F10R1_FB19_Pos (19U) |
| 7711 | #define CAN_F10R1_FB19_Msk (0x1U << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */ |
7300 | #define CAN_F10R1_FB19_Msk (0x1UL << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */ |
| 7712 | #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!< Filter bit 19 */ |
7301 | #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!< Filter bit 19 */ |
| 7713 | #define CAN_F10R1_FB20_Pos (20U) |
7302 | #define CAN_F10R1_FB20_Pos (20U) |
| 7714 | #define CAN_F10R1_FB20_Msk (0x1U << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */ |
7303 | #define CAN_F10R1_FB20_Msk (0x1UL << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */ |
| 7715 | #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!< Filter bit 20 */ |
7304 | #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!< Filter bit 20 */ |
| 7716 | #define CAN_F10R1_FB21_Pos (21U) |
7305 | #define CAN_F10R1_FB21_Pos (21U) |
| 7717 | #define CAN_F10R1_FB21_Msk (0x1U << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */ |
7306 | #define CAN_F10R1_FB21_Msk (0x1UL << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */ |
| 7718 | #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!< Filter bit 21 */ |
7307 | #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!< Filter bit 21 */ |
| 7719 | #define CAN_F10R1_FB22_Pos (22U) |
7308 | #define CAN_F10R1_FB22_Pos (22U) |
| 7720 | #define CAN_F10R1_FB22_Msk (0x1U << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */ |
7309 | #define CAN_F10R1_FB22_Msk (0x1UL << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */ |
| 7721 | #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!< Filter bit 22 */ |
7310 | #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!< Filter bit 22 */ |
| 7722 | #define CAN_F10R1_FB23_Pos (23U) |
7311 | #define CAN_F10R1_FB23_Pos (23U) |
| 7723 | #define CAN_F10R1_FB23_Msk (0x1U << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */ |
7312 | #define CAN_F10R1_FB23_Msk (0x1UL << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */ |
| 7724 | #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!< Filter bit 23 */ |
7313 | #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!< Filter bit 23 */ |
| 7725 | #define CAN_F10R1_FB24_Pos (24U) |
7314 | #define CAN_F10R1_FB24_Pos (24U) |
| 7726 | #define CAN_F10R1_FB24_Msk (0x1U << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */ |
7315 | #define CAN_F10R1_FB24_Msk (0x1UL << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */ |
| 7727 | #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!< Filter bit 24 */ |
7316 | #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!< Filter bit 24 */ |
| 7728 | #define CAN_F10R1_FB25_Pos (25U) |
7317 | #define CAN_F10R1_FB25_Pos (25U) |
| 7729 | #define CAN_F10R1_FB25_Msk (0x1U << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */ |
7318 | #define CAN_F10R1_FB25_Msk (0x1UL << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */ |
| 7730 | #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!< Filter bit 25 */ |
7319 | #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!< Filter bit 25 */ |
| 7731 | #define CAN_F10R1_FB26_Pos (26U) |
7320 | #define CAN_F10R1_FB26_Pos (26U) |
| 7732 | #define CAN_F10R1_FB26_Msk (0x1U << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */ |
7321 | #define CAN_F10R1_FB26_Msk (0x1UL << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */ |
| 7733 | #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!< Filter bit 26 */ |
7322 | #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!< Filter bit 26 */ |
| 7734 | #define CAN_F10R1_FB27_Pos (27U) |
7323 | #define CAN_F10R1_FB27_Pos (27U) |
| 7735 | #define CAN_F10R1_FB27_Msk (0x1U << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */ |
7324 | #define CAN_F10R1_FB27_Msk (0x1UL << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */ |
| 7736 | #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!< Filter bit 27 */ |
7325 | #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!< Filter bit 27 */ |
| 7737 | #define CAN_F10R1_FB28_Pos (28U) |
7326 | #define CAN_F10R1_FB28_Pos (28U) |
| 7738 | #define CAN_F10R1_FB28_Msk (0x1U << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */ |
7327 | #define CAN_F10R1_FB28_Msk (0x1UL << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */ |
| 7739 | #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!< Filter bit 28 */ |
7328 | #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!< Filter bit 28 */ |
| 7740 | #define CAN_F10R1_FB29_Pos (29U) |
7329 | #define CAN_F10R1_FB29_Pos (29U) |
| 7741 | #define CAN_F10R1_FB29_Msk (0x1U << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */ |
7330 | #define CAN_F10R1_FB29_Msk (0x1UL << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */ |
| 7742 | #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!< Filter bit 29 */ |
7331 | #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!< Filter bit 29 */ |
| 7743 | #define CAN_F10R1_FB30_Pos (30U) |
7332 | #define CAN_F10R1_FB30_Pos (30U) |
| 7744 | #define CAN_F10R1_FB30_Msk (0x1U << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */ |
7333 | #define CAN_F10R1_FB30_Msk (0x1UL << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */ |
| 7745 | #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!< Filter bit 30 */ |
7334 | #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!< Filter bit 30 */ |
| 7746 | #define CAN_F10R1_FB31_Pos (31U) |
7335 | #define CAN_F10R1_FB31_Pos (31U) |
| 7747 | #define CAN_F10R1_FB31_Msk (0x1U << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */ |
7336 | #define CAN_F10R1_FB31_Msk (0x1UL << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */ |
| 7748 | #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!< Filter bit 31 */ |
7337 | #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!< Filter bit 31 */ |
| 7749 | 7338 | ||
| 7750 | /******************* Bit definition for CAN_F11R1 register ******************/ |
7339 | /******************* Bit definition for CAN_F11R1 register ******************/ |
| 7751 | #define CAN_F11R1_FB0_Pos (0U) |
7340 | #define CAN_F11R1_FB0_Pos (0U) |
| 7752 | #define CAN_F11R1_FB0_Msk (0x1U << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */ |
7341 | #define CAN_F11R1_FB0_Msk (0x1UL << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */ |
| 7753 | #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!< Filter bit 0 */ |
7342 | #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!< Filter bit 0 */ |
| 7754 | #define CAN_F11R1_FB1_Pos (1U) |
7343 | #define CAN_F11R1_FB1_Pos (1U) |
| 7755 | #define CAN_F11R1_FB1_Msk (0x1U << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */ |
7344 | #define CAN_F11R1_FB1_Msk (0x1UL << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */ |
| 7756 | #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!< Filter bit 1 */ |
7345 | #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!< Filter bit 1 */ |
| 7757 | #define CAN_F11R1_FB2_Pos (2U) |
7346 | #define CAN_F11R1_FB2_Pos (2U) |
| 7758 | #define CAN_F11R1_FB2_Msk (0x1U << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */ |
7347 | #define CAN_F11R1_FB2_Msk (0x1UL << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */ |
| 7759 | #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!< Filter bit 2 */ |
7348 | #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!< Filter bit 2 */ |
| 7760 | #define CAN_F11R1_FB3_Pos (3U) |
7349 | #define CAN_F11R1_FB3_Pos (3U) |
| 7761 | #define CAN_F11R1_FB3_Msk (0x1U << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */ |
7350 | #define CAN_F11R1_FB3_Msk (0x1UL << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */ |
| 7762 | #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!< Filter bit 3 */ |
7351 | #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!< Filter bit 3 */ |
| 7763 | #define CAN_F11R1_FB4_Pos (4U) |
7352 | #define CAN_F11R1_FB4_Pos (4U) |
| 7764 | #define CAN_F11R1_FB4_Msk (0x1U << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */ |
7353 | #define CAN_F11R1_FB4_Msk (0x1UL << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */ |
| 7765 | #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!< Filter bit 4 */ |
7354 | #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!< Filter bit 4 */ |
| 7766 | #define CAN_F11R1_FB5_Pos (5U) |
7355 | #define CAN_F11R1_FB5_Pos (5U) |
| 7767 | #define CAN_F11R1_FB5_Msk (0x1U << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */ |
7356 | #define CAN_F11R1_FB5_Msk (0x1UL << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */ |
| 7768 | #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!< Filter bit 5 */ |
7357 | #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!< Filter bit 5 */ |
| 7769 | #define CAN_F11R1_FB6_Pos (6U) |
7358 | #define CAN_F11R1_FB6_Pos (6U) |
| 7770 | #define CAN_F11R1_FB6_Msk (0x1U << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */ |
7359 | #define CAN_F11R1_FB6_Msk (0x1UL << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */ |
| 7771 | #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!< Filter bit 6 */ |
7360 | #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!< Filter bit 6 */ |
| 7772 | #define CAN_F11R1_FB7_Pos (7U) |
7361 | #define CAN_F11R1_FB7_Pos (7U) |
| 7773 | #define CAN_F11R1_FB7_Msk (0x1U << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */ |
7362 | #define CAN_F11R1_FB7_Msk (0x1UL << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */ |
| 7774 | #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!< Filter bit 7 */ |
7363 | #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!< Filter bit 7 */ |
| 7775 | #define CAN_F11R1_FB8_Pos (8U) |
7364 | #define CAN_F11R1_FB8_Pos (8U) |
| 7776 | #define CAN_F11R1_FB8_Msk (0x1U << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */ |
7365 | #define CAN_F11R1_FB8_Msk (0x1UL << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */ |
| 7777 | #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!< Filter bit 8 */ |
7366 | #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!< Filter bit 8 */ |
| 7778 | #define CAN_F11R1_FB9_Pos (9U) |
7367 | #define CAN_F11R1_FB9_Pos (9U) |
| 7779 | #define CAN_F11R1_FB9_Msk (0x1U << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */ |
7368 | #define CAN_F11R1_FB9_Msk (0x1UL << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */ |
| 7780 | #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!< Filter bit 9 */ |
7369 | #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!< Filter bit 9 */ |
| 7781 | #define CAN_F11R1_FB10_Pos (10U) |
7370 | #define CAN_F11R1_FB10_Pos (10U) |
| 7782 | #define CAN_F11R1_FB10_Msk (0x1U << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */ |
7371 | #define CAN_F11R1_FB10_Msk (0x1UL << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */ |
| 7783 | #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!< Filter bit 10 */ |
7372 | #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!< Filter bit 10 */ |
| 7784 | #define CAN_F11R1_FB11_Pos (11U) |
7373 | #define CAN_F11R1_FB11_Pos (11U) |
| 7785 | #define CAN_F11R1_FB11_Msk (0x1U << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */ |
7374 | #define CAN_F11R1_FB11_Msk (0x1UL << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */ |
| 7786 | #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!< Filter bit 11 */ |
7375 | #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!< Filter bit 11 */ |
| 7787 | #define CAN_F11R1_FB12_Pos (12U) |
7376 | #define CAN_F11R1_FB12_Pos (12U) |
| 7788 | #define CAN_F11R1_FB12_Msk (0x1U << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */ |
7377 | #define CAN_F11R1_FB12_Msk (0x1UL << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */ |
| 7789 | #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!< Filter bit 12 */ |
7378 | #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!< Filter bit 12 */ |
| 7790 | #define CAN_F11R1_FB13_Pos (13U) |
7379 | #define CAN_F11R1_FB13_Pos (13U) |
| 7791 | #define CAN_F11R1_FB13_Msk (0x1U << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */ |
7380 | #define CAN_F11R1_FB13_Msk (0x1UL << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */ |
| 7792 | #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!< Filter bit 13 */ |
7381 | #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!< Filter bit 13 */ |
| 7793 | #define CAN_F11R1_FB14_Pos (14U) |
7382 | #define CAN_F11R1_FB14_Pos (14U) |
| 7794 | #define CAN_F11R1_FB14_Msk (0x1U << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */ |
7383 | #define CAN_F11R1_FB14_Msk (0x1UL << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */ |
| 7795 | #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!< Filter bit 14 */ |
7384 | #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!< Filter bit 14 */ |
| 7796 | #define CAN_F11R1_FB15_Pos (15U) |
7385 | #define CAN_F11R1_FB15_Pos (15U) |
| 7797 | #define CAN_F11R1_FB15_Msk (0x1U << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */ |
7386 | #define CAN_F11R1_FB15_Msk (0x1UL << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */ |
| 7798 | #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!< Filter bit 15 */ |
7387 | #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!< Filter bit 15 */ |
| 7799 | #define CAN_F11R1_FB16_Pos (16U) |
7388 | #define CAN_F11R1_FB16_Pos (16U) |
| 7800 | #define CAN_F11R1_FB16_Msk (0x1U << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */ |
7389 | #define CAN_F11R1_FB16_Msk (0x1UL << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */ |
| 7801 | #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!< Filter bit 16 */ |
7390 | #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!< Filter bit 16 */ |
| 7802 | #define CAN_F11R1_FB17_Pos (17U) |
7391 | #define CAN_F11R1_FB17_Pos (17U) |
| 7803 | #define CAN_F11R1_FB17_Msk (0x1U << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */ |
7392 | #define CAN_F11R1_FB17_Msk (0x1UL << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */ |
| 7804 | #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!< Filter bit 17 */ |
7393 | #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!< Filter bit 17 */ |
| 7805 | #define CAN_F11R1_FB18_Pos (18U) |
7394 | #define CAN_F11R1_FB18_Pos (18U) |
| 7806 | #define CAN_F11R1_FB18_Msk (0x1U << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */ |
7395 | #define CAN_F11R1_FB18_Msk (0x1UL << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */ |
| 7807 | #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!< Filter bit 18 */ |
7396 | #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!< Filter bit 18 */ |
| 7808 | #define CAN_F11R1_FB19_Pos (19U) |
7397 | #define CAN_F11R1_FB19_Pos (19U) |
| 7809 | #define CAN_F11R1_FB19_Msk (0x1U << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */ |
7398 | #define CAN_F11R1_FB19_Msk (0x1UL << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */ |
| 7810 | #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!< Filter bit 19 */ |
7399 | #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!< Filter bit 19 */ |
| 7811 | #define CAN_F11R1_FB20_Pos (20U) |
7400 | #define CAN_F11R1_FB20_Pos (20U) |
| 7812 | #define CAN_F11R1_FB20_Msk (0x1U << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */ |
7401 | #define CAN_F11R1_FB20_Msk (0x1UL << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */ |
| 7813 | #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!< Filter bit 20 */ |
7402 | #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!< Filter bit 20 */ |
| 7814 | #define CAN_F11R1_FB21_Pos (21U) |
7403 | #define CAN_F11R1_FB21_Pos (21U) |
| 7815 | #define CAN_F11R1_FB21_Msk (0x1U << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */ |
7404 | #define CAN_F11R1_FB21_Msk (0x1UL << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */ |
| 7816 | #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!< Filter bit 21 */ |
7405 | #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!< Filter bit 21 */ |
| 7817 | #define CAN_F11R1_FB22_Pos (22U) |
7406 | #define CAN_F11R1_FB22_Pos (22U) |
| 7818 | #define CAN_F11R1_FB22_Msk (0x1U << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */ |
7407 | #define CAN_F11R1_FB22_Msk (0x1UL << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */ |
| 7819 | #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!< Filter bit 22 */ |
7408 | #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!< Filter bit 22 */ |
| 7820 | #define CAN_F11R1_FB23_Pos (23U) |
7409 | #define CAN_F11R1_FB23_Pos (23U) |
| 7821 | #define CAN_F11R1_FB23_Msk (0x1U << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */ |
7410 | #define CAN_F11R1_FB23_Msk (0x1UL << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */ |
| 7822 | #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!< Filter bit 23 */ |
7411 | #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!< Filter bit 23 */ |
| 7823 | #define CAN_F11R1_FB24_Pos (24U) |
7412 | #define CAN_F11R1_FB24_Pos (24U) |
| 7824 | #define CAN_F11R1_FB24_Msk (0x1U << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */ |
7413 | #define CAN_F11R1_FB24_Msk (0x1UL << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */ |
| 7825 | #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!< Filter bit 24 */ |
7414 | #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!< Filter bit 24 */ |
| 7826 | #define CAN_F11R1_FB25_Pos (25U) |
7415 | #define CAN_F11R1_FB25_Pos (25U) |
| 7827 | #define CAN_F11R1_FB25_Msk (0x1U << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */ |
7416 | #define CAN_F11R1_FB25_Msk (0x1UL << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */ |
| 7828 | #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!< Filter bit 25 */ |
7417 | #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!< Filter bit 25 */ |
| 7829 | #define CAN_F11R1_FB26_Pos (26U) |
7418 | #define CAN_F11R1_FB26_Pos (26U) |
| 7830 | #define CAN_F11R1_FB26_Msk (0x1U << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */ |
7419 | #define CAN_F11R1_FB26_Msk (0x1UL << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */ |
| 7831 | #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!< Filter bit 26 */ |
7420 | #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!< Filter bit 26 */ |
| 7832 | #define CAN_F11R1_FB27_Pos (27U) |
7421 | #define CAN_F11R1_FB27_Pos (27U) |
| 7833 | #define CAN_F11R1_FB27_Msk (0x1U << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */ |
7422 | #define CAN_F11R1_FB27_Msk (0x1UL << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */ |
| 7834 | #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!< Filter bit 27 */ |
7423 | #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!< Filter bit 27 */ |
| 7835 | #define CAN_F11R1_FB28_Pos (28U) |
7424 | #define CAN_F11R1_FB28_Pos (28U) |
| 7836 | #define CAN_F11R1_FB28_Msk (0x1U << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */ |
7425 | #define CAN_F11R1_FB28_Msk (0x1UL << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */ |
| 7837 | #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!< Filter bit 28 */ |
7426 | #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!< Filter bit 28 */ |
| 7838 | #define CAN_F11R1_FB29_Pos (29U) |
7427 | #define CAN_F11R1_FB29_Pos (29U) |
| 7839 | #define CAN_F11R1_FB29_Msk (0x1U << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */ |
7428 | #define CAN_F11R1_FB29_Msk (0x1UL << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */ |
| 7840 | #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!< Filter bit 29 */ |
7429 | #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!< Filter bit 29 */ |
| 7841 | #define CAN_F11R1_FB30_Pos (30U) |
7430 | #define CAN_F11R1_FB30_Pos (30U) |
| 7842 | #define CAN_F11R1_FB30_Msk (0x1U << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */ |
7431 | #define CAN_F11R1_FB30_Msk (0x1UL << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */ |
| 7843 | #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!< Filter bit 30 */ |
7432 | #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!< Filter bit 30 */ |
| 7844 | #define CAN_F11R1_FB31_Pos (31U) |
7433 | #define CAN_F11R1_FB31_Pos (31U) |
| 7845 | #define CAN_F11R1_FB31_Msk (0x1U << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */ |
7434 | #define CAN_F11R1_FB31_Msk (0x1UL << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */ |
| 7846 | #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!< Filter bit 31 */ |
7435 | #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!< Filter bit 31 */ |
| 7847 | 7436 | ||
| 7848 | /******************* Bit definition for CAN_F12R1 register ******************/ |
7437 | /******************* Bit definition for CAN_F12R1 register ******************/ |
| 7849 | #define CAN_F12R1_FB0_Pos (0U) |
7438 | #define CAN_F12R1_FB0_Pos (0U) |
| 7850 | #define CAN_F12R1_FB0_Msk (0x1U << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */ |
7439 | #define CAN_F12R1_FB0_Msk (0x1UL << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */ |
| 7851 | #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!< Filter bit 0 */ |
7440 | #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!< Filter bit 0 */ |
| 7852 | #define CAN_F12R1_FB1_Pos (1U) |
7441 | #define CAN_F12R1_FB1_Pos (1U) |
| 7853 | #define CAN_F12R1_FB1_Msk (0x1U << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */ |
7442 | #define CAN_F12R1_FB1_Msk (0x1UL << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */ |
| 7854 | #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!< Filter bit 1 */ |
7443 | #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!< Filter bit 1 */ |
| 7855 | #define CAN_F12R1_FB2_Pos (2U) |
7444 | #define CAN_F12R1_FB2_Pos (2U) |
| 7856 | #define CAN_F12R1_FB2_Msk (0x1U << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */ |
7445 | #define CAN_F12R1_FB2_Msk (0x1UL << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */ |
| 7857 | #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!< Filter bit 2 */ |
7446 | #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!< Filter bit 2 */ |
| 7858 | #define CAN_F12R1_FB3_Pos (3U) |
7447 | #define CAN_F12R1_FB3_Pos (3U) |
| 7859 | #define CAN_F12R1_FB3_Msk (0x1U << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */ |
7448 | #define CAN_F12R1_FB3_Msk (0x1UL << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */ |
| 7860 | #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!< Filter bit 3 */ |
7449 | #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!< Filter bit 3 */ |
| 7861 | #define CAN_F12R1_FB4_Pos (4U) |
7450 | #define CAN_F12R1_FB4_Pos (4U) |
| 7862 | #define CAN_F12R1_FB4_Msk (0x1U << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */ |
7451 | #define CAN_F12R1_FB4_Msk (0x1UL << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */ |
| 7863 | #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!< Filter bit 4 */ |
7452 | #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!< Filter bit 4 */ |
| 7864 | #define CAN_F12R1_FB5_Pos (5U) |
7453 | #define CAN_F12R1_FB5_Pos (5U) |
| 7865 | #define CAN_F12R1_FB5_Msk (0x1U << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */ |
7454 | #define CAN_F12R1_FB5_Msk (0x1UL << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */ |
| 7866 | #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!< Filter bit 5 */ |
7455 | #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!< Filter bit 5 */ |
| 7867 | #define CAN_F12R1_FB6_Pos (6U) |
7456 | #define CAN_F12R1_FB6_Pos (6U) |
| 7868 | #define CAN_F12R1_FB6_Msk (0x1U << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */ |
7457 | #define CAN_F12R1_FB6_Msk (0x1UL << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */ |
| 7869 | #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!< Filter bit 6 */ |
7458 | #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!< Filter bit 6 */ |
| 7870 | #define CAN_F12R1_FB7_Pos (7U) |
7459 | #define CAN_F12R1_FB7_Pos (7U) |
| 7871 | #define CAN_F12R1_FB7_Msk (0x1U << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */ |
7460 | #define CAN_F12R1_FB7_Msk (0x1UL << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */ |
| 7872 | #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!< Filter bit 7 */ |
7461 | #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!< Filter bit 7 */ |
| 7873 | #define CAN_F12R1_FB8_Pos (8U) |
7462 | #define CAN_F12R1_FB8_Pos (8U) |
| 7874 | #define CAN_F12R1_FB8_Msk (0x1U << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */ |
7463 | #define CAN_F12R1_FB8_Msk (0x1UL << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */ |
| 7875 | #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!< Filter bit 8 */ |
7464 | #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!< Filter bit 8 */ |
| 7876 | #define CAN_F12R1_FB9_Pos (9U) |
7465 | #define CAN_F12R1_FB9_Pos (9U) |
| 7877 | #define CAN_F12R1_FB9_Msk (0x1U << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */ |
7466 | #define CAN_F12R1_FB9_Msk (0x1UL << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */ |
| 7878 | #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!< Filter bit 9 */ |
7467 | #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!< Filter bit 9 */ |
| 7879 | #define CAN_F12R1_FB10_Pos (10U) |
7468 | #define CAN_F12R1_FB10_Pos (10U) |
| 7880 | #define CAN_F12R1_FB10_Msk (0x1U << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */ |
7469 | #define CAN_F12R1_FB10_Msk (0x1UL << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */ |
| 7881 | #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!< Filter bit 10 */ |
7470 | #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!< Filter bit 10 */ |
| 7882 | #define CAN_F12R1_FB11_Pos (11U) |
7471 | #define CAN_F12R1_FB11_Pos (11U) |
| 7883 | #define CAN_F12R1_FB11_Msk (0x1U << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */ |
7472 | #define CAN_F12R1_FB11_Msk (0x1UL << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */ |
| 7884 | #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!< Filter bit 11 */ |
7473 | #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!< Filter bit 11 */ |
| 7885 | #define CAN_F12R1_FB12_Pos (12U) |
7474 | #define CAN_F12R1_FB12_Pos (12U) |
| 7886 | #define CAN_F12R1_FB12_Msk (0x1U << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */ |
7475 | #define CAN_F12R1_FB12_Msk (0x1UL << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */ |
| 7887 | #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!< Filter bit 12 */ |
7476 | #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!< Filter bit 12 */ |
| 7888 | #define CAN_F12R1_FB13_Pos (13U) |
7477 | #define CAN_F12R1_FB13_Pos (13U) |
| 7889 | #define CAN_F12R1_FB13_Msk (0x1U << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */ |
7478 | #define CAN_F12R1_FB13_Msk (0x1UL << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */ |
| 7890 | #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!< Filter bit 13 */ |
7479 | #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!< Filter bit 13 */ |
| 7891 | #define CAN_F12R1_FB14_Pos (14U) |
7480 | #define CAN_F12R1_FB14_Pos (14U) |
| 7892 | #define CAN_F12R1_FB14_Msk (0x1U << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */ |
7481 | #define CAN_F12R1_FB14_Msk (0x1UL << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */ |
| 7893 | #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!< Filter bit 14 */ |
7482 | #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!< Filter bit 14 */ |
| 7894 | #define CAN_F12R1_FB15_Pos (15U) |
7483 | #define CAN_F12R1_FB15_Pos (15U) |
| 7895 | #define CAN_F12R1_FB15_Msk (0x1U << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */ |
7484 | #define CAN_F12R1_FB15_Msk (0x1UL << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */ |
| 7896 | #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!< Filter bit 15 */ |
7485 | #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!< Filter bit 15 */ |
| 7897 | #define CAN_F12R1_FB16_Pos (16U) |
7486 | #define CAN_F12R1_FB16_Pos (16U) |
| 7898 | #define CAN_F12R1_FB16_Msk (0x1U << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */ |
7487 | #define CAN_F12R1_FB16_Msk (0x1UL << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */ |
| 7899 | #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!< Filter bit 16 */ |
7488 | #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!< Filter bit 16 */ |
| 7900 | #define CAN_F12R1_FB17_Pos (17U) |
7489 | #define CAN_F12R1_FB17_Pos (17U) |
| 7901 | #define CAN_F12R1_FB17_Msk (0x1U << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */ |
7490 | #define CAN_F12R1_FB17_Msk (0x1UL << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */ |
| 7902 | #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!< Filter bit 17 */ |
7491 | #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!< Filter bit 17 */ |
| 7903 | #define CAN_F12R1_FB18_Pos (18U) |
7492 | #define CAN_F12R1_FB18_Pos (18U) |
| 7904 | #define CAN_F12R1_FB18_Msk (0x1U << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */ |
7493 | #define CAN_F12R1_FB18_Msk (0x1UL << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */ |
| 7905 | #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!< Filter bit 18 */ |
7494 | #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!< Filter bit 18 */ |
| 7906 | #define CAN_F12R1_FB19_Pos (19U) |
7495 | #define CAN_F12R1_FB19_Pos (19U) |
| 7907 | #define CAN_F12R1_FB19_Msk (0x1U << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */ |
7496 | #define CAN_F12R1_FB19_Msk (0x1UL << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */ |
| 7908 | #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!< Filter bit 19 */ |
7497 | #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!< Filter bit 19 */ |
| 7909 | #define CAN_F12R1_FB20_Pos (20U) |
7498 | #define CAN_F12R1_FB20_Pos (20U) |
| 7910 | #define CAN_F12R1_FB20_Msk (0x1U << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */ |
7499 | #define CAN_F12R1_FB20_Msk (0x1UL << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */ |
| 7911 | #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!< Filter bit 20 */ |
7500 | #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!< Filter bit 20 */ |
| 7912 | #define CAN_F12R1_FB21_Pos (21U) |
7501 | #define CAN_F12R1_FB21_Pos (21U) |
| 7913 | #define CAN_F12R1_FB21_Msk (0x1U << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */ |
7502 | #define CAN_F12R1_FB21_Msk (0x1UL << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */ |
| 7914 | #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!< Filter bit 21 */ |
7503 | #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!< Filter bit 21 */ |
| 7915 | #define CAN_F12R1_FB22_Pos (22U) |
7504 | #define CAN_F12R1_FB22_Pos (22U) |
| 7916 | #define CAN_F12R1_FB22_Msk (0x1U << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */ |
7505 | #define CAN_F12R1_FB22_Msk (0x1UL << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */ |
| 7917 | #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!< Filter bit 22 */ |
7506 | #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!< Filter bit 22 */ |
| 7918 | #define CAN_F12R1_FB23_Pos (23U) |
7507 | #define CAN_F12R1_FB23_Pos (23U) |
| 7919 | #define CAN_F12R1_FB23_Msk (0x1U << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */ |
7508 | #define CAN_F12R1_FB23_Msk (0x1UL << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */ |
| 7920 | #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!< Filter bit 23 */ |
7509 | #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!< Filter bit 23 */ |
| 7921 | #define CAN_F12R1_FB24_Pos (24U) |
7510 | #define CAN_F12R1_FB24_Pos (24U) |
| 7922 | #define CAN_F12R1_FB24_Msk (0x1U << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */ |
7511 | #define CAN_F12R1_FB24_Msk (0x1UL << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */ |
| 7923 | #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!< Filter bit 24 */ |
7512 | #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!< Filter bit 24 */ |
| 7924 | #define CAN_F12R1_FB25_Pos (25U) |
7513 | #define CAN_F12R1_FB25_Pos (25U) |
| 7925 | #define CAN_F12R1_FB25_Msk (0x1U << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */ |
7514 | #define CAN_F12R1_FB25_Msk (0x1UL << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */ |
| 7926 | #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!< Filter bit 25 */ |
7515 | #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!< Filter bit 25 */ |
| 7927 | #define CAN_F12R1_FB26_Pos (26U) |
7516 | #define CAN_F12R1_FB26_Pos (26U) |
| 7928 | #define CAN_F12R1_FB26_Msk (0x1U << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */ |
7517 | #define CAN_F12R1_FB26_Msk (0x1UL << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */ |
| 7929 | #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!< Filter bit 26 */ |
7518 | #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!< Filter bit 26 */ |
| 7930 | #define CAN_F12R1_FB27_Pos (27U) |
7519 | #define CAN_F12R1_FB27_Pos (27U) |
| 7931 | #define CAN_F12R1_FB27_Msk (0x1U << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */ |
7520 | #define CAN_F12R1_FB27_Msk (0x1UL << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */ |
| 7932 | #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!< Filter bit 27 */ |
7521 | #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!< Filter bit 27 */ |
| 7933 | #define CAN_F12R1_FB28_Pos (28U) |
7522 | #define CAN_F12R1_FB28_Pos (28U) |
| 7934 | #define CAN_F12R1_FB28_Msk (0x1U << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */ |
7523 | #define CAN_F12R1_FB28_Msk (0x1UL << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */ |
| 7935 | #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!< Filter bit 28 */ |
7524 | #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!< Filter bit 28 */ |
| 7936 | #define CAN_F12R1_FB29_Pos (29U) |
7525 | #define CAN_F12R1_FB29_Pos (29U) |
| 7937 | #define CAN_F12R1_FB29_Msk (0x1U << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */ |
7526 | #define CAN_F12R1_FB29_Msk (0x1UL << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */ |
| 7938 | #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!< Filter bit 29 */ |
7527 | #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!< Filter bit 29 */ |
| 7939 | #define CAN_F12R1_FB30_Pos (30U) |
7528 | #define CAN_F12R1_FB30_Pos (30U) |
| 7940 | #define CAN_F12R1_FB30_Msk (0x1U << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */ |
7529 | #define CAN_F12R1_FB30_Msk (0x1UL << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */ |
| 7941 | #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!< Filter bit 30 */ |
7530 | #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!< Filter bit 30 */ |
| 7942 | #define CAN_F12R1_FB31_Pos (31U) |
7531 | #define CAN_F12R1_FB31_Pos (31U) |
| 7943 | #define CAN_F12R1_FB31_Msk (0x1U << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */ |
7532 | #define CAN_F12R1_FB31_Msk (0x1UL << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */ |
| 7944 | #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!< Filter bit 31 */ |
7533 | #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!< Filter bit 31 */ |
| 7945 | 7534 | ||
| 7946 | /******************* Bit definition for CAN_F13R1 register ******************/ |
7535 | /******************* Bit definition for CAN_F13R1 register ******************/ |
| 7947 | #define CAN_F13R1_FB0_Pos (0U) |
7536 | #define CAN_F13R1_FB0_Pos (0U) |
| 7948 | #define CAN_F13R1_FB0_Msk (0x1U << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */ |
7537 | #define CAN_F13R1_FB0_Msk (0x1UL << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */ |
| 7949 | #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!< Filter bit 0 */ |
7538 | #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!< Filter bit 0 */ |
| 7950 | #define CAN_F13R1_FB1_Pos (1U) |
7539 | #define CAN_F13R1_FB1_Pos (1U) |
| 7951 | #define CAN_F13R1_FB1_Msk (0x1U << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */ |
7540 | #define CAN_F13R1_FB1_Msk (0x1UL << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */ |
| 7952 | #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!< Filter bit 1 */ |
7541 | #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!< Filter bit 1 */ |
| 7953 | #define CAN_F13R1_FB2_Pos (2U) |
7542 | #define CAN_F13R1_FB2_Pos (2U) |
| 7954 | #define CAN_F13R1_FB2_Msk (0x1U << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */ |
7543 | #define CAN_F13R1_FB2_Msk (0x1UL << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */ |
| 7955 | #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!< Filter bit 2 */ |
7544 | #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!< Filter bit 2 */ |
| 7956 | #define CAN_F13R1_FB3_Pos (3U) |
7545 | #define CAN_F13R1_FB3_Pos (3U) |
| 7957 | #define CAN_F13R1_FB3_Msk (0x1U << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */ |
7546 | #define CAN_F13R1_FB3_Msk (0x1UL << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */ |
| 7958 | #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!< Filter bit 3 */ |
7547 | #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!< Filter bit 3 */ |
| 7959 | #define CAN_F13R1_FB4_Pos (4U) |
7548 | #define CAN_F13R1_FB4_Pos (4U) |
| 7960 | #define CAN_F13R1_FB4_Msk (0x1U << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */ |
7549 | #define CAN_F13R1_FB4_Msk (0x1UL << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */ |
| 7961 | #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!< Filter bit 4 */ |
7550 | #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!< Filter bit 4 */ |
| 7962 | #define CAN_F13R1_FB5_Pos (5U) |
7551 | #define CAN_F13R1_FB5_Pos (5U) |
| 7963 | #define CAN_F13R1_FB5_Msk (0x1U << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */ |
7552 | #define CAN_F13R1_FB5_Msk (0x1UL << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */ |
| 7964 | #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!< Filter bit 5 */ |
7553 | #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!< Filter bit 5 */ |
| 7965 | #define CAN_F13R1_FB6_Pos (6U) |
7554 | #define CAN_F13R1_FB6_Pos (6U) |
| 7966 | #define CAN_F13R1_FB6_Msk (0x1U << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */ |
7555 | #define CAN_F13R1_FB6_Msk (0x1UL << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */ |
| 7967 | #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!< Filter bit 6 */ |
7556 | #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!< Filter bit 6 */ |
| 7968 | #define CAN_F13R1_FB7_Pos (7U) |
7557 | #define CAN_F13R1_FB7_Pos (7U) |
| 7969 | #define CAN_F13R1_FB7_Msk (0x1U << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */ |
7558 | #define CAN_F13R1_FB7_Msk (0x1UL << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */ |
| 7970 | #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!< Filter bit 7 */ |
7559 | #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!< Filter bit 7 */ |
| 7971 | #define CAN_F13R1_FB8_Pos (8U) |
7560 | #define CAN_F13R1_FB8_Pos (8U) |
| 7972 | #define CAN_F13R1_FB8_Msk (0x1U << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */ |
7561 | #define CAN_F13R1_FB8_Msk (0x1UL << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */ |
| 7973 | #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!< Filter bit 8 */ |
7562 | #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!< Filter bit 8 */ |
| 7974 | #define CAN_F13R1_FB9_Pos (9U) |
7563 | #define CAN_F13R1_FB9_Pos (9U) |
| 7975 | #define CAN_F13R1_FB9_Msk (0x1U << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */ |
7564 | #define CAN_F13R1_FB9_Msk (0x1UL << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */ |
| 7976 | #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!< Filter bit 9 */ |
7565 | #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!< Filter bit 9 */ |
| 7977 | #define CAN_F13R1_FB10_Pos (10U) |
7566 | #define CAN_F13R1_FB10_Pos (10U) |
| 7978 | #define CAN_F13R1_FB10_Msk (0x1U << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */ |
7567 | #define CAN_F13R1_FB10_Msk (0x1UL << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */ |
| 7979 | #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!< Filter bit 10 */ |
7568 | #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!< Filter bit 10 */ |
| 7980 | #define CAN_F13R1_FB11_Pos (11U) |
7569 | #define CAN_F13R1_FB11_Pos (11U) |
| 7981 | #define CAN_F13R1_FB11_Msk (0x1U << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */ |
7570 | #define CAN_F13R1_FB11_Msk (0x1UL << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */ |
| 7982 | #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!< Filter bit 11 */ |
7571 | #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!< Filter bit 11 */ |
| 7983 | #define CAN_F13R1_FB12_Pos (12U) |
7572 | #define CAN_F13R1_FB12_Pos (12U) |
| 7984 | #define CAN_F13R1_FB12_Msk (0x1U << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */ |
7573 | #define CAN_F13R1_FB12_Msk (0x1UL << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */ |
| 7985 | #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!< Filter bit 12 */ |
7574 | #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!< Filter bit 12 */ |
| 7986 | #define CAN_F13R1_FB13_Pos (13U) |
7575 | #define CAN_F13R1_FB13_Pos (13U) |
| 7987 | #define CAN_F13R1_FB13_Msk (0x1U << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */ |
7576 | #define CAN_F13R1_FB13_Msk (0x1UL << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */ |
| 7988 | #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!< Filter bit 13 */ |
7577 | #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!< Filter bit 13 */ |
| 7989 | #define CAN_F13R1_FB14_Pos (14U) |
7578 | #define CAN_F13R1_FB14_Pos (14U) |
| 7990 | #define CAN_F13R1_FB14_Msk (0x1U << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */ |
7579 | #define CAN_F13R1_FB14_Msk (0x1UL << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */ |
| 7991 | #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!< Filter bit 14 */ |
7580 | #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!< Filter bit 14 */ |
| 7992 | #define CAN_F13R1_FB15_Pos (15U) |
7581 | #define CAN_F13R1_FB15_Pos (15U) |
| 7993 | #define CAN_F13R1_FB15_Msk (0x1U << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */ |
7582 | #define CAN_F13R1_FB15_Msk (0x1UL << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */ |
| 7994 | #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!< Filter bit 15 */ |
7583 | #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!< Filter bit 15 */ |
| 7995 | #define CAN_F13R1_FB16_Pos (16U) |
7584 | #define CAN_F13R1_FB16_Pos (16U) |
| 7996 | #define CAN_F13R1_FB16_Msk (0x1U << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */ |
7585 | #define CAN_F13R1_FB16_Msk (0x1UL << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */ |
| 7997 | #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!< Filter bit 16 */ |
7586 | #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!< Filter bit 16 */ |
| 7998 | #define CAN_F13R1_FB17_Pos (17U) |
7587 | #define CAN_F13R1_FB17_Pos (17U) |
| 7999 | #define CAN_F13R1_FB17_Msk (0x1U << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */ |
7588 | #define CAN_F13R1_FB17_Msk (0x1UL << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */ |
| 8000 | #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!< Filter bit 17 */ |
7589 | #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!< Filter bit 17 */ |
| 8001 | #define CAN_F13R1_FB18_Pos (18U) |
7590 | #define CAN_F13R1_FB18_Pos (18U) |
| 8002 | #define CAN_F13R1_FB18_Msk (0x1U << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */ |
7591 | #define CAN_F13R1_FB18_Msk (0x1UL << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */ |
| 8003 | #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!< Filter bit 18 */ |
7592 | #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!< Filter bit 18 */ |
| 8004 | #define CAN_F13R1_FB19_Pos (19U) |
7593 | #define CAN_F13R1_FB19_Pos (19U) |
| 8005 | #define CAN_F13R1_FB19_Msk (0x1U << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */ |
7594 | #define CAN_F13R1_FB19_Msk (0x1UL << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */ |
| 8006 | #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!< Filter bit 19 */ |
7595 | #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!< Filter bit 19 */ |
| 8007 | #define CAN_F13R1_FB20_Pos (20U) |
7596 | #define CAN_F13R1_FB20_Pos (20U) |
| 8008 | #define CAN_F13R1_FB20_Msk (0x1U << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */ |
7597 | #define CAN_F13R1_FB20_Msk (0x1UL << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */ |
| 8009 | #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!< Filter bit 20 */ |
7598 | #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!< Filter bit 20 */ |
| 8010 | #define CAN_F13R1_FB21_Pos (21U) |
7599 | #define CAN_F13R1_FB21_Pos (21U) |
| 8011 | #define CAN_F13R1_FB21_Msk (0x1U << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */ |
7600 | #define CAN_F13R1_FB21_Msk (0x1UL << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */ |
| 8012 | #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!< Filter bit 21 */ |
7601 | #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!< Filter bit 21 */ |
| 8013 | #define CAN_F13R1_FB22_Pos (22U) |
7602 | #define CAN_F13R1_FB22_Pos (22U) |
| 8014 | #define CAN_F13R1_FB22_Msk (0x1U << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */ |
7603 | #define CAN_F13R1_FB22_Msk (0x1UL << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */ |
| 8015 | #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!< Filter bit 22 */ |
7604 | #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!< Filter bit 22 */ |
| 8016 | #define CAN_F13R1_FB23_Pos (23U) |
7605 | #define CAN_F13R1_FB23_Pos (23U) |
| 8017 | #define CAN_F13R1_FB23_Msk (0x1U << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */ |
7606 | #define CAN_F13R1_FB23_Msk (0x1UL << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */ |
| 8018 | #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!< Filter bit 23 */ |
7607 | #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!< Filter bit 23 */ |
| 8019 | #define CAN_F13R1_FB24_Pos (24U) |
7608 | #define CAN_F13R1_FB24_Pos (24U) |
| 8020 | #define CAN_F13R1_FB24_Msk (0x1U << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */ |
7609 | #define CAN_F13R1_FB24_Msk (0x1UL << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */ |
| 8021 | #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!< Filter bit 24 */ |
7610 | #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!< Filter bit 24 */ |
| 8022 | #define CAN_F13R1_FB25_Pos (25U) |
7611 | #define CAN_F13R1_FB25_Pos (25U) |
| 8023 | #define CAN_F13R1_FB25_Msk (0x1U << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */ |
7612 | #define CAN_F13R1_FB25_Msk (0x1UL << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */ |
| 8024 | #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!< Filter bit 25 */ |
7613 | #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!< Filter bit 25 */ |
| 8025 | #define CAN_F13R1_FB26_Pos (26U) |
7614 | #define CAN_F13R1_FB26_Pos (26U) |
| 8026 | #define CAN_F13R1_FB26_Msk (0x1U << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */ |
7615 | #define CAN_F13R1_FB26_Msk (0x1UL << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */ |
| 8027 | #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!< Filter bit 26 */ |
7616 | #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!< Filter bit 26 */ |
| 8028 | #define CAN_F13R1_FB27_Pos (27U) |
7617 | #define CAN_F13R1_FB27_Pos (27U) |
| 8029 | #define CAN_F13R1_FB27_Msk (0x1U << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */ |
7618 | #define CAN_F13R1_FB27_Msk (0x1UL << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */ |
| 8030 | #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!< Filter bit 27 */ |
7619 | #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!< Filter bit 27 */ |
| 8031 | #define CAN_F13R1_FB28_Pos (28U) |
7620 | #define CAN_F13R1_FB28_Pos (28U) |
| 8032 | #define CAN_F13R1_FB28_Msk (0x1U << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */ |
7621 | #define CAN_F13R1_FB28_Msk (0x1UL << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */ |
| 8033 | #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!< Filter bit 28 */ |
7622 | #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!< Filter bit 28 */ |
| 8034 | #define CAN_F13R1_FB29_Pos (29U) |
7623 | #define CAN_F13R1_FB29_Pos (29U) |
| 8035 | #define CAN_F13R1_FB29_Msk (0x1U << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */ |
7624 | #define CAN_F13R1_FB29_Msk (0x1UL << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */ |
| 8036 | #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!< Filter bit 29 */ |
7625 | #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!< Filter bit 29 */ |
| 8037 | #define CAN_F13R1_FB30_Pos (30U) |
7626 | #define CAN_F13R1_FB30_Pos (30U) |
| 8038 | #define CAN_F13R1_FB30_Msk (0x1U << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */ |
7627 | #define CAN_F13R1_FB30_Msk (0x1UL << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */ |
| 8039 | #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!< Filter bit 30 */ |
7628 | #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!< Filter bit 30 */ |
| 8040 | #define CAN_F13R1_FB31_Pos (31U) |
7629 | #define CAN_F13R1_FB31_Pos (31U) |
| 8041 | #define CAN_F13R1_FB31_Msk (0x1U << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */ |
7630 | #define CAN_F13R1_FB31_Msk (0x1UL << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */ |
| 8042 | #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!< Filter bit 31 */ |
7631 | #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!< Filter bit 31 */ |
| 8043 | 7632 | ||
| 8044 | /******************* Bit definition for CAN_F14R1 register ******************/ |
7633 | /******************* Bit definition for CAN_F14R1 register ******************/ |
| 8045 | #define CAN_F14R1_FB0_Pos (0U) |
7634 | #define CAN_F14R1_FB0_Pos (0U) |
| 8046 | #define CAN_F14R1_FB0_Msk (0x1U << CAN_F14R1_FB0_Pos) /*!< 0x00000001 */ |
7635 | #define CAN_F14R1_FB0_Msk (0x1UL << CAN_F14R1_FB0_Pos) /*!< 0x00000001 */ |
| 8047 | #define CAN_F14R1_FB0 CAN_F14R1_FB0_Msk /*!< Filter bit 0 */ |
7636 | #define CAN_F14R1_FB0 CAN_F14R1_FB0_Msk /*!< Filter bit 0 */ |
| 8048 | #define CAN_F14R1_FB1_Pos (1U) |
7637 | #define CAN_F14R1_FB1_Pos (1U) |
| 8049 | #define CAN_F14R1_FB1_Msk (0x1U << CAN_F14R1_FB1_Pos) /*!< 0x00000002 */ |
7638 | #define CAN_F14R1_FB1_Msk (0x1UL << CAN_F14R1_FB1_Pos) /*!< 0x00000002 */ |
| 8050 | #define CAN_F14R1_FB1 CAN_F14R1_FB1_Msk /*!< Filter bit 1 */ |
7639 | #define CAN_F14R1_FB1 CAN_F14R1_FB1_Msk /*!< Filter bit 1 */ |
| 8051 | #define CAN_F14R1_FB2_Pos (2U) |
7640 | #define CAN_F14R1_FB2_Pos (2U) |
| 8052 | #define CAN_F14R1_FB2_Msk (0x1U << CAN_F14R1_FB2_Pos) /*!< 0x00000004 */ |
7641 | #define CAN_F14R1_FB2_Msk (0x1UL << CAN_F14R1_FB2_Pos) /*!< 0x00000004 */ |
| 8053 | #define CAN_F14R1_FB2 CAN_F14R1_FB2_Msk /*!< Filter bit 2 */ |
7642 | #define CAN_F14R1_FB2 CAN_F14R1_FB2_Msk /*!< Filter bit 2 */ |
| 8054 | #define CAN_F14R1_FB3_Pos (3U) |
7643 | #define CAN_F14R1_FB3_Pos (3U) |
| 8055 | #define CAN_F14R1_FB3_Msk (0x1U << CAN_F14R1_FB3_Pos) /*!< 0x00000008 */ |
7644 | #define CAN_F14R1_FB3_Msk (0x1UL << CAN_F14R1_FB3_Pos) /*!< 0x00000008 */ |
| 8056 | #define CAN_F14R1_FB3 CAN_F14R1_FB3_Msk /*!< Filter bit 3 */ |
7645 | #define CAN_F14R1_FB3 CAN_F14R1_FB3_Msk /*!< Filter bit 3 */ |
| 8057 | #define CAN_F14R1_FB4_Pos (4U) |
7646 | #define CAN_F14R1_FB4_Pos (4U) |
| 8058 | #define CAN_F14R1_FB4_Msk (0x1U << CAN_F14R1_FB4_Pos) /*!< 0x00000010 */ |
7647 | #define CAN_F14R1_FB4_Msk (0x1UL << CAN_F14R1_FB4_Pos) /*!< 0x00000010 */ |
| 8059 | #define CAN_F14R1_FB4 CAN_F14R1_FB4_Msk /*!< Filter bit 4 */ |
7648 | #define CAN_F14R1_FB4 CAN_F14R1_FB4_Msk /*!< Filter bit 4 */ |
| 8060 | #define CAN_F14R1_FB5_Pos (5U) |
7649 | #define CAN_F14R1_FB5_Pos (5U) |
| 8061 | #define CAN_F14R1_FB5_Msk (0x1U << CAN_F14R1_FB5_Pos) /*!< 0x00000020 */ |
7650 | #define CAN_F14R1_FB5_Msk (0x1UL << CAN_F14R1_FB5_Pos) /*!< 0x00000020 */ |
| 8062 | #define CAN_F14R1_FB5 CAN_F14R1_FB5_Msk /*!< Filter bit 5 */ |
7651 | #define CAN_F14R1_FB5 CAN_F14R1_FB5_Msk /*!< Filter bit 5 */ |
| 8063 | #define CAN_F14R1_FB6_Pos (6U) |
7652 | #define CAN_F14R1_FB6_Pos (6U) |
| 8064 | #define CAN_F14R1_FB6_Msk (0x1U << CAN_F14R1_FB6_Pos) /*!< 0x00000040 */ |
7653 | #define CAN_F14R1_FB6_Msk (0x1UL << CAN_F14R1_FB6_Pos) /*!< 0x00000040 */ |
| 8065 | #define CAN_F14R1_FB6 CAN_F14R1_FB6_Msk /*!< Filter bit 6 */ |
7654 | #define CAN_F14R1_FB6 CAN_F14R1_FB6_Msk /*!< Filter bit 6 */ |
| 8066 | #define CAN_F14R1_FB7_Pos (7U) |
7655 | #define CAN_F14R1_FB7_Pos (7U) |
| 8067 | #define CAN_F14R1_FB7_Msk (0x1U << CAN_F14R1_FB7_Pos) /*!< 0x00000080 */ |
7656 | #define CAN_F14R1_FB7_Msk (0x1UL << CAN_F14R1_FB7_Pos) /*!< 0x00000080 */ |
| 8068 | #define CAN_F14R1_FB7 CAN_F14R1_FB7_Msk /*!< Filter bit 7 */ |
7657 | #define CAN_F14R1_FB7 CAN_F14R1_FB7_Msk /*!< Filter bit 7 */ |
| 8069 | #define CAN_F14R1_FB8_Pos (8U) |
7658 | #define CAN_F14R1_FB8_Pos (8U) |
| 8070 | #define CAN_F14R1_FB8_Msk (0x1U << CAN_F14R1_FB8_Pos) /*!< 0x00000100 */ |
7659 | #define CAN_F14R1_FB8_Msk (0x1UL << CAN_F14R1_FB8_Pos) /*!< 0x00000100 */ |
| 8071 | #define CAN_F14R1_FB8 CAN_F14R1_FB8_Msk /*!< Filter bit 8 */ |
7660 | #define CAN_F14R1_FB8 CAN_F14R1_FB8_Msk /*!< Filter bit 8 */ |
| 8072 | #define CAN_F14R1_FB9_Pos (9U) |
7661 | #define CAN_F14R1_FB9_Pos (9U) |
| 8073 | #define CAN_F14R1_FB9_Msk (0x1U << CAN_F14R1_FB9_Pos) /*!< 0x00000200 */ |
7662 | #define CAN_F14R1_FB9_Msk (0x1UL << CAN_F14R1_FB9_Pos) /*!< 0x00000200 */ |
| 8074 | #define CAN_F14R1_FB9 CAN_F14R1_FB9_Msk /*!< Filter bit 9 */ |
7663 | #define CAN_F14R1_FB9 CAN_F14R1_FB9_Msk /*!< Filter bit 9 */ |
| 8075 | #define CAN_F14R1_FB10_Pos (10U) |
7664 | #define CAN_F14R1_FB10_Pos (10U) |
| 8076 | #define CAN_F14R1_FB10_Msk (0x1U << CAN_F14R1_FB10_Pos) /*!< 0x00000400 */ |
7665 | #define CAN_F14R1_FB10_Msk (0x1UL << CAN_F14R1_FB10_Pos) /*!< 0x00000400 */ |
| 8077 | #define CAN_F14R1_FB10 CAN_F14R1_FB10_Msk /*!< Filter bit 10 */ |
7666 | #define CAN_F14R1_FB10 CAN_F14R1_FB10_Msk /*!< Filter bit 10 */ |
| 8078 | #define CAN_F14R1_FB11_Pos (11U) |
7667 | #define CAN_F14R1_FB11_Pos (11U) |
| 8079 | #define CAN_F14R1_FB11_Msk (0x1U << CAN_F14R1_FB11_Pos) /*!< 0x00000800 */ |
7668 | #define CAN_F14R1_FB11_Msk (0x1UL << CAN_F14R1_FB11_Pos) /*!< 0x00000800 */ |
| 8080 | #define CAN_F14R1_FB11 CAN_F14R1_FB11_Msk /*!< Filter bit 11 */ |
7669 | #define CAN_F14R1_FB11 CAN_F14R1_FB11_Msk /*!< Filter bit 11 */ |
| 8081 | #define CAN_F14R1_FB12_Pos (12U) |
7670 | #define CAN_F14R1_FB12_Pos (12U) |
| 8082 | #define CAN_F14R1_FB12_Msk (0x1U << CAN_F14R1_FB12_Pos) /*!< 0x00001000 */ |
7671 | #define CAN_F14R1_FB12_Msk (0x1UL << CAN_F14R1_FB12_Pos) /*!< 0x00001000 */ |
| 8083 | #define CAN_F14R1_FB12 CAN_F14R1_FB12_Msk /*!< Filter bit 12 */ |
7672 | #define CAN_F14R1_FB12 CAN_F14R1_FB12_Msk /*!< Filter bit 12 */ |
| 8084 | #define CAN_F14R1_FB13_Pos (13U) |
7673 | #define CAN_F14R1_FB13_Pos (13U) |
| 8085 | #define CAN_F14R1_FB13_Msk (0x1U << CAN_F14R1_FB13_Pos) /*!< 0x00002000 */ |
7674 | #define CAN_F14R1_FB13_Msk (0x1UL << CAN_F14R1_FB13_Pos) /*!< 0x00002000 */ |
| 8086 | #define CAN_F14R1_FB13 CAN_F14R1_FB13_Msk /*!< Filter bit 13 */ |
7675 | #define CAN_F14R1_FB13 CAN_F14R1_FB13_Msk /*!< Filter bit 13 */ |
| 8087 | #define CAN_F14R1_FB14_Pos (14U) |
7676 | #define CAN_F14R1_FB14_Pos (14U) |
| 8088 | #define CAN_F14R1_FB14_Msk (0x1U << CAN_F14R1_FB14_Pos) /*!< 0x00004000 */ |
7677 | #define CAN_F14R1_FB14_Msk (0x1UL << CAN_F14R1_FB14_Pos) /*!< 0x00004000 */ |
| 8089 | #define CAN_F14R1_FB14 CAN_F14R1_FB14_Msk /*!< Filter bit 14 */ |
7678 | #define CAN_F14R1_FB14 CAN_F14R1_FB14_Msk /*!< Filter bit 14 */ |
| 8090 | #define CAN_F14R1_FB15_Pos (15U) |
7679 | #define CAN_F14R1_FB15_Pos (15U) |
| 8091 | #define CAN_F14R1_FB15_Msk (0x1U << CAN_F14R1_FB15_Pos) /*!< 0x00008000 */ |
7680 | #define CAN_F14R1_FB15_Msk (0x1UL << CAN_F14R1_FB15_Pos) /*!< 0x00008000 */ |
| 8092 | #define CAN_F14R1_FB15 CAN_F14R1_FB15_Msk /*!< Filter bit 15 */ |
7681 | #define CAN_F14R1_FB15 CAN_F14R1_FB15_Msk /*!< Filter bit 15 */ |
| 8093 | #define CAN_F14R1_FB16_Pos (16U) |
7682 | #define CAN_F14R1_FB16_Pos (16U) |
| 8094 | #define CAN_F14R1_FB16_Msk (0x1U << CAN_F14R1_FB16_Pos) /*!< 0x00010000 */ |
7683 | #define CAN_F14R1_FB16_Msk (0x1UL << CAN_F14R1_FB16_Pos) /*!< 0x00010000 */ |
| 8095 | #define CAN_F14R1_FB16 CAN_F14R1_FB16_Msk /*!< Filter bit 16 */ |
7684 | #define CAN_F14R1_FB16 CAN_F14R1_FB16_Msk /*!< Filter bit 16 */ |
| 8096 | #define CAN_F14R1_FB17_Pos (17U) |
7685 | #define CAN_F14R1_FB17_Pos (17U) |
| 8097 | #define CAN_F14R1_FB17_Msk (0x1U << CAN_F14R1_FB17_Pos) /*!< 0x00020000 */ |
7686 | #define CAN_F14R1_FB17_Msk (0x1UL << CAN_F14R1_FB17_Pos) /*!< 0x00020000 */ |
| 8098 | #define CAN_F14R1_FB17 CAN_F14R1_FB17_Msk /*!< Filter bit 17 */ |
7687 | #define CAN_F14R1_FB17 CAN_F14R1_FB17_Msk /*!< Filter bit 17 */ |
| 8099 | #define CAN_F14R1_FB18_Pos (18U) |
7688 | #define CAN_F14R1_FB18_Pos (18U) |
| 8100 | #define CAN_F14R1_FB18_Msk (0x1U << CAN_F14R1_FB18_Pos) /*!< 0x00040000 */ |
7689 | #define CAN_F14R1_FB18_Msk (0x1UL << CAN_F14R1_FB18_Pos) /*!< 0x00040000 */ |
| 8101 | #define CAN_F14R1_FB18 CAN_F14R1_FB18_Msk /*!< Filter bit 18 */ |
7690 | #define CAN_F14R1_FB18 CAN_F14R1_FB18_Msk /*!< Filter bit 18 */ |
| 8102 | #define CAN_F14R1_FB19_Pos (19U) |
7691 | #define CAN_F14R1_FB19_Pos (19U) |
| 8103 | #define CAN_F14R1_FB19_Msk (0x1U << CAN_F14R1_FB19_Pos) /*!< 0x00080000 */ |
7692 | #define CAN_F14R1_FB19_Msk (0x1UL << CAN_F14R1_FB19_Pos) /*!< 0x00080000 */ |
| 8104 | #define CAN_F14R1_FB19 CAN_F14R1_FB19_Msk /*!< Filter bit 19 */ |
7693 | #define CAN_F14R1_FB19 CAN_F14R1_FB19_Msk /*!< Filter bit 19 */ |
| 8105 | #define CAN_F14R1_FB20_Pos (20U) |
7694 | #define CAN_F14R1_FB20_Pos (20U) |
| 8106 | #define CAN_F14R1_FB20_Msk (0x1U << CAN_F14R1_FB20_Pos) /*!< 0x00100000 */ |
7695 | #define CAN_F14R1_FB20_Msk (0x1UL << CAN_F14R1_FB20_Pos) /*!< 0x00100000 */ |
| 8107 | #define CAN_F14R1_FB20 CAN_F14R1_FB20_Msk /*!< Filter bit 20 */ |
7696 | #define CAN_F14R1_FB20 CAN_F14R1_FB20_Msk /*!< Filter bit 20 */ |
| 8108 | #define CAN_F14R1_FB21_Pos (21U) |
7697 | #define CAN_F14R1_FB21_Pos (21U) |
| 8109 | #define CAN_F14R1_FB21_Msk (0x1U << CAN_F14R1_FB21_Pos) /*!< 0x00200000 */ |
7698 | #define CAN_F14R1_FB21_Msk (0x1UL << CAN_F14R1_FB21_Pos) /*!< 0x00200000 */ |
| 8110 | #define CAN_F14R1_FB21 CAN_F14R1_FB21_Msk /*!< Filter bit 21 */ |
7699 | #define CAN_F14R1_FB21 CAN_F14R1_FB21_Msk /*!< Filter bit 21 */ |
| 8111 | #define CAN_F14R1_FB22_Pos (22U) |
7700 | #define CAN_F14R1_FB22_Pos (22U) |
| 8112 | #define CAN_F14R1_FB22_Msk (0x1U << CAN_F14R1_FB22_Pos) /*!< 0x00400000 */ |
7701 | #define CAN_F14R1_FB22_Msk (0x1UL << CAN_F14R1_FB22_Pos) /*!< 0x00400000 */ |
| 8113 | #define CAN_F14R1_FB22 CAN_F14R1_FB22_Msk /*!< Filter bit 22 */ |
7702 | #define CAN_F14R1_FB22 CAN_F14R1_FB22_Msk /*!< Filter bit 22 */ |
| 8114 | #define CAN_F14R1_FB23_Pos (23U) |
7703 | #define CAN_F14R1_FB23_Pos (23U) |
| 8115 | #define CAN_F14R1_FB23_Msk (0x1U << CAN_F14R1_FB23_Pos) /*!< 0x00800000 */ |
7704 | #define CAN_F14R1_FB23_Msk (0x1UL << CAN_F14R1_FB23_Pos) /*!< 0x00800000 */ |
| 8116 | #define CAN_F14R1_FB23 CAN_F14R1_FB23_Msk /*!< Filter bit 23 */ |
7705 | #define CAN_F14R1_FB23 CAN_F14R1_FB23_Msk /*!< Filter bit 23 */ |
| 8117 | #define CAN_F14R1_FB24_Pos (24U) |
7706 | #define CAN_F14R1_FB24_Pos (24U) |
| 8118 | #define CAN_F14R1_FB24_Msk (0x1U << CAN_F14R1_FB24_Pos) /*!< 0x01000000 */ |
7707 | #define CAN_F14R1_FB24_Msk (0x1UL << CAN_F14R1_FB24_Pos) /*!< 0x01000000 */ |
| 8119 | #define CAN_F14R1_FB24 CAN_F14R1_FB24_Msk /*!< Filter bit 24 */ |
7708 | #define CAN_F14R1_FB24 CAN_F14R1_FB24_Msk /*!< Filter bit 24 */ |
| 8120 | #define CAN_F14R1_FB25_Pos (25U) |
7709 | #define CAN_F14R1_FB25_Pos (25U) |
| 8121 | #define CAN_F14R1_FB25_Msk (0x1U << CAN_F14R1_FB25_Pos) /*!< 0x02000000 */ |
7710 | #define CAN_F14R1_FB25_Msk (0x1UL << CAN_F14R1_FB25_Pos) /*!< 0x02000000 */ |
| 8122 | #define CAN_F14R1_FB25 CAN_F14R1_FB25_Msk /*!< Filter bit 25 */ |
7711 | #define CAN_F14R1_FB25 CAN_F14R1_FB25_Msk /*!< Filter bit 25 */ |
| 8123 | #define CAN_F14R1_FB26_Pos (26U) |
7712 | #define CAN_F14R1_FB26_Pos (26U) |
| 8124 | #define CAN_F14R1_FB26_Msk (0x1U << CAN_F14R1_FB26_Pos) /*!< 0x04000000 */ |
7713 | #define CAN_F14R1_FB26_Msk (0x1UL << CAN_F14R1_FB26_Pos) /*!< 0x04000000 */ |
| 8125 | #define CAN_F14R1_FB26 CAN_F14R1_FB26_Msk /*!< Filter bit 26 */ |
7714 | #define CAN_F14R1_FB26 CAN_F14R1_FB26_Msk /*!< Filter bit 26 */ |
| 8126 | #define CAN_F14R1_FB27_Pos (27U) |
7715 | #define CAN_F14R1_FB27_Pos (27U) |
| 8127 | #define CAN_F14R1_FB27_Msk (0x1U << CAN_F14R1_FB27_Pos) /*!< 0x08000000 */ |
7716 | #define CAN_F14R1_FB27_Msk (0x1UL << CAN_F14R1_FB27_Pos) /*!< 0x08000000 */ |
| 8128 | #define CAN_F14R1_FB27 CAN_F14R1_FB27_Msk /*!< Filter bit 27 */ |
7717 | #define CAN_F14R1_FB27 CAN_F14R1_FB27_Msk /*!< Filter bit 27 */ |
| 8129 | #define CAN_F14R1_FB28_Pos (28U) |
7718 | #define CAN_F14R1_FB28_Pos (28U) |
| 8130 | #define CAN_F14R1_FB28_Msk (0x1U << CAN_F14R1_FB28_Pos) /*!< 0x10000000 */ |
7719 | #define CAN_F14R1_FB28_Msk (0x1UL << CAN_F14R1_FB28_Pos) /*!< 0x10000000 */ |
| 8131 | #define CAN_F14R1_FB28 CAN_F14R1_FB28_Msk /*!< Filter bit 28 */ |
7720 | #define CAN_F14R1_FB28 CAN_F14R1_FB28_Msk /*!< Filter bit 28 */ |
| 8132 | #define CAN_F14R1_FB29_Pos (29U) |
7721 | #define CAN_F14R1_FB29_Pos (29U) |
| 8133 | #define CAN_F14R1_FB29_Msk (0x1U << CAN_F14R1_FB29_Pos) /*!< 0x20000000 */ |
7722 | #define CAN_F14R1_FB29_Msk (0x1UL << CAN_F14R1_FB29_Pos) /*!< 0x20000000 */ |
| 8134 | #define CAN_F14R1_FB29 CAN_F14R1_FB29_Msk /*!< Filter bit 29 */ |
7723 | #define CAN_F14R1_FB29 CAN_F14R1_FB29_Msk /*!< Filter bit 29 */ |
| 8135 | #define CAN_F14R1_FB30_Pos (30U) |
7724 | #define CAN_F14R1_FB30_Pos (30U) |
| 8136 | #define CAN_F14R1_FB30_Msk (0x1U << CAN_F14R1_FB30_Pos) /*!< 0x40000000 */ |
7725 | #define CAN_F14R1_FB30_Msk (0x1UL << CAN_F14R1_FB30_Pos) /*!< 0x40000000 */ |
| 8137 | #define CAN_F14R1_FB30 CAN_F14R1_FB30_Msk /*!< Filter bit 30 */ |
7726 | #define CAN_F14R1_FB30 CAN_F14R1_FB30_Msk /*!< Filter bit 30 */ |
| 8138 | #define CAN_F14R1_FB31_Pos (31U) |
7727 | #define CAN_F14R1_FB31_Pos (31U) |
| 8139 | #define CAN_F14R1_FB31_Msk (0x1U << CAN_F14R1_FB31_Pos) /*!< 0x80000000 */ |
7728 | #define CAN_F14R1_FB31_Msk (0x1UL << CAN_F14R1_FB31_Pos) /*!< 0x80000000 */ |
| 8140 | #define CAN_F14R1_FB31 CAN_F14R1_FB31_Msk /*!< Filter bit 31 */ |
7729 | #define CAN_F14R1_FB31 CAN_F14R1_FB31_Msk /*!< Filter bit 31 */ |
| 8141 | 7730 | ||
| 8142 | /******************* Bit definition for CAN_F15R1 register ******************/ |
7731 | /******************* Bit definition for CAN_F15R1 register ******************/ |
| 8143 | #define CAN_F15R1_FB0_Pos (0U) |
7732 | #define CAN_F15R1_FB0_Pos (0U) |
| 8144 | #define CAN_F15R1_FB0_Msk (0x1U << CAN_F15R1_FB0_Pos) /*!< 0x00000001 */ |
7733 | #define CAN_F15R1_FB0_Msk (0x1UL << CAN_F15R1_FB0_Pos) /*!< 0x00000001 */ |
| 8145 | #define CAN_F15R1_FB0 CAN_F15R1_FB0_Msk /*!< Filter bit 0 */ |
7734 | #define CAN_F15R1_FB0 CAN_F15R1_FB0_Msk /*!< Filter bit 0 */ |
| 8146 | #define CAN_F15R1_FB1_Pos (1U) |
7735 | #define CAN_F15R1_FB1_Pos (1U) |
| 8147 | #define CAN_F15R1_FB1_Msk (0x1U << CAN_F15R1_FB1_Pos) /*!< 0x00000002 */ |
7736 | #define CAN_F15R1_FB1_Msk (0x1UL << CAN_F15R1_FB1_Pos) /*!< 0x00000002 */ |
| 8148 | #define CAN_F15R1_FB1 CAN_F15R1_FB1_Msk /*!< Filter bit 1 */ |
7737 | #define CAN_F15R1_FB1 CAN_F15R1_FB1_Msk /*!< Filter bit 1 */ |
| 8149 | #define CAN_F15R1_FB2_Pos (2U) |
7738 | #define CAN_F15R1_FB2_Pos (2U) |
| 8150 | #define CAN_F15R1_FB2_Msk (0x1U << CAN_F15R1_FB2_Pos) /*!< 0x00000004 */ |
7739 | #define CAN_F15R1_FB2_Msk (0x1UL << CAN_F15R1_FB2_Pos) /*!< 0x00000004 */ |
| 8151 | #define CAN_F15R1_FB2 CAN_F15R1_FB2_Msk /*!< Filter bit 2 */ |
7740 | #define CAN_F15R1_FB2 CAN_F15R1_FB2_Msk /*!< Filter bit 2 */ |
| 8152 | #define CAN_F15R1_FB3_Pos (3U) |
7741 | #define CAN_F15R1_FB3_Pos (3U) |
| 8153 | #define CAN_F15R1_FB3_Msk (0x1U << CAN_F15R1_FB3_Pos) /*!< 0x00000008 */ |
7742 | #define CAN_F15R1_FB3_Msk (0x1UL << CAN_F15R1_FB3_Pos) /*!< 0x00000008 */ |
| 8154 | #define CAN_F15R1_FB3 CAN_F15R1_FB3_Msk /*!< Filter bit 3 */ |
7743 | #define CAN_F15R1_FB3 CAN_F15R1_FB3_Msk /*!< Filter bit 3 */ |
| 8155 | #define CAN_F15R1_FB4_Pos (4U) |
7744 | #define CAN_F15R1_FB4_Pos (4U) |
| 8156 | #define CAN_F15R1_FB4_Msk (0x1U << CAN_F15R1_FB4_Pos) /*!< 0x00000010 */ |
7745 | #define CAN_F15R1_FB4_Msk (0x1UL << CAN_F15R1_FB4_Pos) /*!< 0x00000010 */ |
| 8157 | #define CAN_F15R1_FB4 CAN_F15R1_FB4_Msk /*!< Filter bit 4 */ |
7746 | #define CAN_F15R1_FB4 CAN_F15R1_FB4_Msk /*!< Filter bit 4 */ |
| 8158 | #define CAN_F15R1_FB5_Pos (5U) |
7747 | #define CAN_F15R1_FB5_Pos (5U) |
| 8159 | #define CAN_F15R1_FB5_Msk (0x1U << CAN_F15R1_FB5_Pos) /*!< 0x00000020 */ |
7748 | #define CAN_F15R1_FB5_Msk (0x1UL << CAN_F15R1_FB5_Pos) /*!< 0x00000020 */ |
| 8160 | #define CAN_F15R1_FB5 CAN_F15R1_FB5_Msk /*!< Filter bit 5 */ |
7749 | #define CAN_F15R1_FB5 CAN_F15R1_FB5_Msk /*!< Filter bit 5 */ |
| 8161 | #define CAN_F15R1_FB6_Pos (6U) |
7750 | #define CAN_F15R1_FB6_Pos (6U) |
| 8162 | #define CAN_F15R1_FB6_Msk (0x1U << CAN_F15R1_FB6_Pos) /*!< 0x00000040 */ |
7751 | #define CAN_F15R1_FB6_Msk (0x1UL << CAN_F15R1_FB6_Pos) /*!< 0x00000040 */ |
| 8163 | #define CAN_F15R1_FB6 CAN_F15R1_FB6_Msk /*!< Filter bit 6 */ |
7752 | #define CAN_F15R1_FB6 CAN_F15R1_FB6_Msk /*!< Filter bit 6 */ |
| 8164 | #define CAN_F15R1_FB7_Pos (7U) |
7753 | #define CAN_F15R1_FB7_Pos (7U) |
| 8165 | #define CAN_F15R1_FB7_Msk (0x1U << CAN_F15R1_FB7_Pos) /*!< 0x00000080 */ |
7754 | #define CAN_F15R1_FB7_Msk (0x1UL << CAN_F15R1_FB7_Pos) /*!< 0x00000080 */ |
| 8166 | #define CAN_F15R1_FB7 CAN_F15R1_FB7_Msk /*!< Filter bit 7 */ |
7755 | #define CAN_F15R1_FB7 CAN_F15R1_FB7_Msk /*!< Filter bit 7 */ |
| 8167 | #define CAN_F15R1_FB8_Pos (8U) |
7756 | #define CAN_F15R1_FB8_Pos (8U) |
| 8168 | #define CAN_F15R1_FB8_Msk (0x1U << CAN_F15R1_FB8_Pos) /*!< 0x00000100 */ |
7757 | #define CAN_F15R1_FB8_Msk (0x1UL << CAN_F15R1_FB8_Pos) /*!< 0x00000100 */ |
| 8169 | #define CAN_F15R1_FB8 CAN_F15R1_FB8_Msk /*!< Filter bit 8 */ |
7758 | #define CAN_F15R1_FB8 CAN_F15R1_FB8_Msk /*!< Filter bit 8 */ |
| 8170 | #define CAN_F15R1_FB9_Pos (9U) |
7759 | #define CAN_F15R1_FB9_Pos (9U) |
| 8171 | #define CAN_F15R1_FB9_Msk (0x1U << CAN_F15R1_FB9_Pos) /*!< 0x00000200 */ |
7760 | #define CAN_F15R1_FB9_Msk (0x1UL << CAN_F15R1_FB9_Pos) /*!< 0x00000200 */ |
| 8172 | #define CAN_F15R1_FB9 CAN_F15R1_FB9_Msk /*!< Filter bit 9 */ |
7761 | #define CAN_F15R1_FB9 CAN_F15R1_FB9_Msk /*!< Filter bit 9 */ |
| 8173 | #define CAN_F15R1_FB10_Pos (10U) |
7762 | #define CAN_F15R1_FB10_Pos (10U) |
| 8174 | #define CAN_F15R1_FB10_Msk (0x1U << CAN_F15R1_FB10_Pos) /*!< 0x00000400 */ |
7763 | #define CAN_F15R1_FB10_Msk (0x1UL << CAN_F15R1_FB10_Pos) /*!< 0x00000400 */ |
| 8175 | #define CAN_F15R1_FB10 CAN_F15R1_FB10_Msk /*!< Filter bit 10 */ |
7764 | #define CAN_F15R1_FB10 CAN_F15R1_FB10_Msk /*!< Filter bit 10 */ |
| 8176 | #define CAN_F15R1_FB11_Pos (11U) |
7765 | #define CAN_F15R1_FB11_Pos (11U) |
| 8177 | #define CAN_F15R1_FB11_Msk (0x1U << CAN_F15R1_FB11_Pos) /*!< 0x00000800 */ |
7766 | #define CAN_F15R1_FB11_Msk (0x1UL << CAN_F15R1_FB11_Pos) /*!< 0x00000800 */ |
| 8178 | #define CAN_F15R1_FB11 CAN_F15R1_FB11_Msk /*!< Filter bit 11 */ |
7767 | #define CAN_F15R1_FB11 CAN_F15R1_FB11_Msk /*!< Filter bit 11 */ |
| 8179 | #define CAN_F15R1_FB12_Pos (12U) |
7768 | #define CAN_F15R1_FB12_Pos (12U) |
| 8180 | #define CAN_F15R1_FB12_Msk (0x1U << CAN_F15R1_FB12_Pos) /*!< 0x00001000 */ |
7769 | #define CAN_F15R1_FB12_Msk (0x1UL << CAN_F15R1_FB12_Pos) /*!< 0x00001000 */ |
| 8181 | #define CAN_F15R1_FB12 CAN_F15R1_FB12_Msk /*!< Filter bit 12 */ |
7770 | #define CAN_F15R1_FB12 CAN_F15R1_FB12_Msk /*!< Filter bit 12 */ |
| 8182 | #define CAN_F15R1_FB13_Pos (13U) |
7771 | #define CAN_F15R1_FB13_Pos (13U) |
| 8183 | #define CAN_F15R1_FB13_Msk (0x1U << CAN_F15R1_FB13_Pos) /*!< 0x00002000 */ |
7772 | #define CAN_F15R1_FB13_Msk (0x1UL << CAN_F15R1_FB13_Pos) /*!< 0x00002000 */ |
| 8184 | #define CAN_F15R1_FB13 CAN_F15R1_FB13_Msk /*!< Filter bit 13 */ |
7773 | #define CAN_F15R1_FB13 CAN_F15R1_FB13_Msk /*!< Filter bit 13 */ |
| 8185 | #define CAN_F15R1_FB14_Pos (14U) |
7774 | #define CAN_F15R1_FB14_Pos (14U) |
| 8186 | #define CAN_F15R1_FB14_Msk (0x1U << CAN_F15R1_FB14_Pos) /*!< 0x00004000 */ |
7775 | #define CAN_F15R1_FB14_Msk (0x1UL << CAN_F15R1_FB14_Pos) /*!< 0x00004000 */ |
| 8187 | #define CAN_F15R1_FB14 CAN_F15R1_FB14_Msk /*!< Filter bit 14 */ |
7776 | #define CAN_F15R1_FB14 CAN_F15R1_FB14_Msk /*!< Filter bit 14 */ |
| 8188 | #define CAN_F15R1_FB15_Pos (15U) |
7777 | #define CAN_F15R1_FB15_Pos (15U) |
| 8189 | #define CAN_F15R1_FB15_Msk (0x1U << CAN_F15R1_FB15_Pos) /*!< 0x00008000 */ |
7778 | #define CAN_F15R1_FB15_Msk (0x1UL << CAN_F15R1_FB15_Pos) /*!< 0x00008000 */ |
| 8190 | #define CAN_F15R1_FB15 CAN_F15R1_FB15_Msk /*!< Filter bit 15 */ |
7779 | #define CAN_F15R1_FB15 CAN_F15R1_FB15_Msk /*!< Filter bit 15 */ |
| 8191 | #define CAN_F15R1_FB16_Pos (16U) |
7780 | #define CAN_F15R1_FB16_Pos (16U) |
| 8192 | #define CAN_F15R1_FB16_Msk (0x1U << CAN_F15R1_FB16_Pos) /*!< 0x00010000 */ |
7781 | #define CAN_F15R1_FB16_Msk (0x1UL << CAN_F15R1_FB16_Pos) /*!< 0x00010000 */ |
| 8193 | #define CAN_F15R1_FB16 CAN_F15R1_FB16_Msk /*!< Filter bit 16 */ |
7782 | #define CAN_F15R1_FB16 CAN_F15R1_FB16_Msk /*!< Filter bit 16 */ |
| 8194 | #define CAN_F15R1_FB17_Pos (17U) |
7783 | #define CAN_F15R1_FB17_Pos (17U) |
| 8195 | #define CAN_F15R1_FB17_Msk (0x1U << CAN_F15R1_FB17_Pos) /*!< 0x00020000 */ |
7784 | #define CAN_F15R1_FB17_Msk (0x1UL << CAN_F15R1_FB17_Pos) /*!< 0x00020000 */ |
| 8196 | #define CAN_F15R1_FB17 CAN_F15R1_FB17_Msk /*!< Filter bit 17 */ |
7785 | #define CAN_F15R1_FB17 CAN_F15R1_FB17_Msk /*!< Filter bit 17 */ |
| 8197 | #define CAN_F15R1_FB18_Pos (18U) |
7786 | #define CAN_F15R1_FB18_Pos (18U) |
| 8198 | #define CAN_F15R1_FB18_Msk (0x1U << CAN_F15R1_FB18_Pos) /*!< 0x00040000 */ |
7787 | #define CAN_F15R1_FB18_Msk (0x1UL << CAN_F15R1_FB18_Pos) /*!< 0x00040000 */ |
| 8199 | #define CAN_F15R1_FB18 CAN_F15R1_FB18_Msk /*!< Filter bit 18 */ |
7788 | #define CAN_F15R1_FB18 CAN_F15R1_FB18_Msk /*!< Filter bit 18 */ |
| 8200 | #define CAN_F15R1_FB19_Pos (19U) |
7789 | #define CAN_F15R1_FB19_Pos (19U) |
| 8201 | #define CAN_F15R1_FB19_Msk (0x1U << CAN_F15R1_FB19_Pos) /*!< 0x00080000 */ |
7790 | #define CAN_F15R1_FB19_Msk (0x1UL << CAN_F15R1_FB19_Pos) /*!< 0x00080000 */ |
| 8202 | #define CAN_F15R1_FB19 CAN_F15R1_FB19_Msk /*!< Filter bit 19 */ |
7791 | #define CAN_F15R1_FB19 CAN_F15R1_FB19_Msk /*!< Filter bit 19 */ |
| 8203 | #define CAN_F15R1_FB20_Pos (20U) |
7792 | #define CAN_F15R1_FB20_Pos (20U) |
| 8204 | #define CAN_F15R1_FB20_Msk (0x1U << CAN_F15R1_FB20_Pos) /*!< 0x00100000 */ |
7793 | #define CAN_F15R1_FB20_Msk (0x1UL << CAN_F15R1_FB20_Pos) /*!< 0x00100000 */ |
| 8205 | #define CAN_F15R1_FB20 CAN_F15R1_FB20_Msk /*!< Filter bit 20 */ |
7794 | #define CAN_F15R1_FB20 CAN_F15R1_FB20_Msk /*!< Filter bit 20 */ |
| 8206 | #define CAN_F15R1_FB21_Pos (21U) |
7795 | #define CAN_F15R1_FB21_Pos (21U) |
| 8207 | #define CAN_F15R1_FB21_Msk (0x1U << CAN_F15R1_FB21_Pos) /*!< 0x00200000 */ |
7796 | #define CAN_F15R1_FB21_Msk (0x1UL << CAN_F15R1_FB21_Pos) /*!< 0x00200000 */ |
| 8208 | #define CAN_F15R1_FB21 CAN_F15R1_FB21_Msk /*!< Filter bit 21 */ |
7797 | #define CAN_F15R1_FB21 CAN_F15R1_FB21_Msk /*!< Filter bit 21 */ |
| 8209 | #define CAN_F15R1_FB22_Pos (22U) |
7798 | #define CAN_F15R1_FB22_Pos (22U) |
| 8210 | #define CAN_F15R1_FB22_Msk (0x1U << CAN_F15R1_FB22_Pos) /*!< 0x00400000 */ |
7799 | #define CAN_F15R1_FB22_Msk (0x1UL << CAN_F15R1_FB22_Pos) /*!< 0x00400000 */ |
| 8211 | #define CAN_F15R1_FB22 CAN_F15R1_FB22_Msk /*!< Filter bit 22 */ |
7800 | #define CAN_F15R1_FB22 CAN_F15R1_FB22_Msk /*!< Filter bit 22 */ |
| 8212 | #define CAN_F15R1_FB23_Pos (23U) |
7801 | #define CAN_F15R1_FB23_Pos (23U) |
| 8213 | #define CAN_F15R1_FB23_Msk (0x1U << CAN_F15R1_FB23_Pos) /*!< 0x00800000 */ |
7802 | #define CAN_F15R1_FB23_Msk (0x1UL << CAN_F15R1_FB23_Pos) /*!< 0x00800000 */ |
| 8214 | #define CAN_F15R1_FB23 CAN_F15R1_FB23_Msk /*!< Filter bit 23 */ |
7803 | #define CAN_F15R1_FB23 CAN_F15R1_FB23_Msk /*!< Filter bit 23 */ |
| 8215 | #define CAN_F15R1_FB24_Pos (24U) |
7804 | #define CAN_F15R1_FB24_Pos (24U) |
| 8216 | #define CAN_F15R1_FB24_Msk (0x1U << CAN_F15R1_FB24_Pos) /*!< 0x01000000 */ |
7805 | #define CAN_F15R1_FB24_Msk (0x1UL << CAN_F15R1_FB24_Pos) /*!< 0x01000000 */ |
| 8217 | #define CAN_F15R1_FB24 CAN_F15R1_FB24_Msk /*!< Filter bit 24 */ |
7806 | #define CAN_F15R1_FB24 CAN_F15R1_FB24_Msk /*!< Filter bit 24 */ |
| 8218 | #define CAN_F15R1_FB25_Pos (25U) |
7807 | #define CAN_F15R1_FB25_Pos (25U) |
| 8219 | #define CAN_F15R1_FB25_Msk (0x1U << CAN_F15R1_FB25_Pos) /*!< 0x02000000 */ |
7808 | #define CAN_F15R1_FB25_Msk (0x1UL << CAN_F15R1_FB25_Pos) /*!< 0x02000000 */ |
| 8220 | #define CAN_F15R1_FB25 CAN_F15R1_FB25_Msk /*!< Filter bit 25 */ |
7809 | #define CAN_F15R1_FB25 CAN_F15R1_FB25_Msk /*!< Filter bit 25 */ |
| 8221 | #define CAN_F15R1_FB26_Pos (26U) |
7810 | #define CAN_F15R1_FB26_Pos (26U) |
| 8222 | #define CAN_F15R1_FB26_Msk (0x1U << CAN_F15R1_FB26_Pos) /*!< 0x04000000 */ |
7811 | #define CAN_F15R1_FB26_Msk (0x1UL << CAN_F15R1_FB26_Pos) /*!< 0x04000000 */ |
| 8223 | #define CAN_F15R1_FB26 CAN_F15R1_FB26_Msk /*!< Filter bit 26 */ |
7812 | #define CAN_F15R1_FB26 CAN_F15R1_FB26_Msk /*!< Filter bit 26 */ |
| 8224 | #define CAN_F15R1_FB27_Pos (27U) |
7813 | #define CAN_F15R1_FB27_Pos (27U) |
| 8225 | #define CAN_F15R1_FB27_Msk (0x1U << CAN_F15R1_FB27_Pos) /*!< 0x08000000 */ |
7814 | #define CAN_F15R1_FB27_Msk (0x1UL << CAN_F15R1_FB27_Pos) /*!< 0x08000000 */ |
| 8226 | #define CAN_F15R1_FB27 CAN_F15R1_FB27_Msk /*!< Filter bit 27 */ |
7815 | #define CAN_F15R1_FB27 CAN_F15R1_FB27_Msk /*!< Filter bit 27 */ |
| 8227 | #define CAN_F15R1_FB28_Pos (28U) |
7816 | #define CAN_F15R1_FB28_Pos (28U) |
| 8228 | #define CAN_F15R1_FB28_Msk (0x1U << CAN_F15R1_FB28_Pos) /*!< 0x10000000 */ |
7817 | #define CAN_F15R1_FB28_Msk (0x1UL << CAN_F15R1_FB28_Pos) /*!< 0x10000000 */ |
| 8229 | #define CAN_F15R1_FB28 CAN_F15R1_FB28_Msk /*!< Filter bit 28 */ |
7818 | #define CAN_F15R1_FB28 CAN_F15R1_FB28_Msk /*!< Filter bit 28 */ |
| 8230 | #define CAN_F15R1_FB29_Pos (29U) |
7819 | #define CAN_F15R1_FB29_Pos (29U) |
| 8231 | #define CAN_F15R1_FB29_Msk (0x1U << CAN_F15R1_FB29_Pos) /*!< 0x20000000 */ |
7820 | #define CAN_F15R1_FB29_Msk (0x1UL << CAN_F15R1_FB29_Pos) /*!< 0x20000000 */ |
| 8232 | #define CAN_F15R1_FB29 CAN_F15R1_FB29_Msk /*!< Filter bit 29 */ |
7821 | #define CAN_F15R1_FB29 CAN_F15R1_FB29_Msk /*!< Filter bit 29 */ |
| 8233 | #define CAN_F15R1_FB30_Pos (30U) |
7822 | #define CAN_F15R1_FB30_Pos (30U) |
| 8234 | #define CAN_F15R1_FB30_Msk (0x1U << CAN_F15R1_FB30_Pos) /*!< 0x40000000 */ |
7823 | #define CAN_F15R1_FB30_Msk (0x1UL << CAN_F15R1_FB30_Pos) /*!< 0x40000000 */ |
| 8235 | #define CAN_F15R1_FB30 CAN_F15R1_FB30_Msk /*!< Filter bit 30 */ |
7824 | #define CAN_F15R1_FB30 CAN_F15R1_FB30_Msk /*!< Filter bit 30 */ |
| 8236 | #define CAN_F15R1_FB31_Pos (31U) |
7825 | #define CAN_F15R1_FB31_Pos (31U) |
| 8237 | #define CAN_F15R1_FB31_Msk (0x1U << CAN_F15R1_FB31_Pos) /*!< 0x80000000 */ |
7826 | #define CAN_F15R1_FB31_Msk (0x1UL << CAN_F15R1_FB31_Pos) /*!< 0x80000000 */ |
| 8238 | #define CAN_F15R1_FB31 CAN_F15R1_FB31_Msk /*!< Filter bit 31 */ |
7827 | #define CAN_F15R1_FB31 CAN_F15R1_FB31_Msk /*!< Filter bit 31 */ |
| 8239 | 7828 | ||
| 8240 | /******************* Bit definition for CAN_F16R1 register ******************/ |
7829 | /******************* Bit definition for CAN_F16R1 register ******************/ |
| 8241 | #define CAN_F16R1_FB0_Pos (0U) |
7830 | #define CAN_F16R1_FB0_Pos (0U) |
| 8242 | #define CAN_F16R1_FB0_Msk (0x1U << CAN_F16R1_FB0_Pos) /*!< 0x00000001 */ |
7831 | #define CAN_F16R1_FB0_Msk (0x1UL << CAN_F16R1_FB0_Pos) /*!< 0x00000001 */ |
| 8243 | #define CAN_F16R1_FB0 CAN_F16R1_FB0_Msk /*!< Filter bit 0 */ |
7832 | #define CAN_F16R1_FB0 CAN_F16R1_FB0_Msk /*!< Filter bit 0 */ |
| 8244 | #define CAN_F16R1_FB1_Pos (1U) |
7833 | #define CAN_F16R1_FB1_Pos (1U) |
| 8245 | #define CAN_F16R1_FB1_Msk (0x1U << CAN_F16R1_FB1_Pos) /*!< 0x00000002 */ |
7834 | #define CAN_F16R1_FB1_Msk (0x1UL << CAN_F16R1_FB1_Pos) /*!< 0x00000002 */ |
| 8246 | #define CAN_F16R1_FB1 CAN_F16R1_FB1_Msk /*!< Filter bit 1 */ |
7835 | #define CAN_F16R1_FB1 CAN_F16R1_FB1_Msk /*!< Filter bit 1 */ |
| 8247 | #define CAN_F16R1_FB2_Pos (2U) |
7836 | #define CAN_F16R1_FB2_Pos (2U) |
| 8248 | #define CAN_F16R1_FB2_Msk (0x1U << CAN_F16R1_FB2_Pos) /*!< 0x00000004 */ |
7837 | #define CAN_F16R1_FB2_Msk (0x1UL << CAN_F16R1_FB2_Pos) /*!< 0x00000004 */ |
| 8249 | #define CAN_F16R1_FB2 CAN_F16R1_FB2_Msk /*!< Filter bit 2 */ |
7838 | #define CAN_F16R1_FB2 CAN_F16R1_FB2_Msk /*!< Filter bit 2 */ |
| 8250 | #define CAN_F16R1_FB3_Pos (3U) |
7839 | #define CAN_F16R1_FB3_Pos (3U) |
| 8251 | #define CAN_F16R1_FB3_Msk (0x1U << CAN_F16R1_FB3_Pos) /*!< 0x00000008 */ |
7840 | #define CAN_F16R1_FB3_Msk (0x1UL << CAN_F16R1_FB3_Pos) /*!< 0x00000008 */ |
| 8252 | #define CAN_F16R1_FB3 CAN_F16R1_FB3_Msk /*!< Filter bit 3 */ |
7841 | #define CAN_F16R1_FB3 CAN_F16R1_FB3_Msk /*!< Filter bit 3 */ |
| 8253 | #define CAN_F16R1_FB4_Pos (4U) |
7842 | #define CAN_F16R1_FB4_Pos (4U) |
| 8254 | #define CAN_F16R1_FB4_Msk (0x1U << CAN_F16R1_FB4_Pos) /*!< 0x00000010 */ |
7843 | #define CAN_F16R1_FB4_Msk (0x1UL << CAN_F16R1_FB4_Pos) /*!< 0x00000010 */ |
| 8255 | #define CAN_F16R1_FB4 CAN_F16R1_FB4_Msk /*!< Filter bit 4 */ |
7844 | #define CAN_F16R1_FB4 CAN_F16R1_FB4_Msk /*!< Filter bit 4 */ |
| 8256 | #define CAN_F16R1_FB5_Pos (5U) |
7845 | #define CAN_F16R1_FB5_Pos (5U) |
| 8257 | #define CAN_F16R1_FB5_Msk (0x1U << CAN_F16R1_FB5_Pos) /*!< 0x00000020 */ |
7846 | #define CAN_F16R1_FB5_Msk (0x1UL << CAN_F16R1_FB5_Pos) /*!< 0x00000020 */ |
| 8258 | #define CAN_F16R1_FB5 CAN_F16R1_FB5_Msk /*!< Filter bit 5 */ |
7847 | #define CAN_F16R1_FB5 CAN_F16R1_FB5_Msk /*!< Filter bit 5 */ |
| 8259 | #define CAN_F16R1_FB6_Pos (6U) |
7848 | #define CAN_F16R1_FB6_Pos (6U) |
| 8260 | #define CAN_F16R1_FB6_Msk (0x1U << CAN_F16R1_FB6_Pos) /*!< 0x00000040 */ |
7849 | #define CAN_F16R1_FB6_Msk (0x1UL << CAN_F16R1_FB6_Pos) /*!< 0x00000040 */ |
| 8261 | #define CAN_F16R1_FB6 CAN_F16R1_FB6_Msk /*!< Filter bit 6 */ |
7850 | #define CAN_F16R1_FB6 CAN_F16R1_FB6_Msk /*!< Filter bit 6 */ |
| 8262 | #define CAN_F16R1_FB7_Pos (7U) |
7851 | #define CAN_F16R1_FB7_Pos (7U) |
| 8263 | #define CAN_F16R1_FB7_Msk (0x1U << CAN_F16R1_FB7_Pos) /*!< 0x00000080 */ |
7852 | #define CAN_F16R1_FB7_Msk (0x1UL << CAN_F16R1_FB7_Pos) /*!< 0x00000080 */ |
| 8264 | #define CAN_F16R1_FB7 CAN_F16R1_FB7_Msk /*!< Filter bit 7 */ |
7853 | #define CAN_F16R1_FB7 CAN_F16R1_FB7_Msk /*!< Filter bit 7 */ |
| 8265 | #define CAN_F16R1_FB8_Pos (8U) |
7854 | #define CAN_F16R1_FB8_Pos (8U) |
| 8266 | #define CAN_F16R1_FB8_Msk (0x1U << CAN_F16R1_FB8_Pos) /*!< 0x00000100 */ |
7855 | #define CAN_F16R1_FB8_Msk (0x1UL << CAN_F16R1_FB8_Pos) /*!< 0x00000100 */ |
| 8267 | #define CAN_F16R1_FB8 CAN_F16R1_FB8_Msk /*!< Filter bit 8 */ |
7856 | #define CAN_F16R1_FB8 CAN_F16R1_FB8_Msk /*!< Filter bit 8 */ |
| 8268 | #define CAN_F16R1_FB9_Pos (9U) |
7857 | #define CAN_F16R1_FB9_Pos (9U) |
| 8269 | #define CAN_F16R1_FB9_Msk (0x1U << CAN_F16R1_FB9_Pos) /*!< 0x00000200 */ |
7858 | #define CAN_F16R1_FB9_Msk (0x1UL << CAN_F16R1_FB9_Pos) /*!< 0x00000200 */ |
| 8270 | #define CAN_F16R1_FB9 CAN_F16R1_FB9_Msk /*!< Filter bit 9 */ |
7859 | #define CAN_F16R1_FB9 CAN_F16R1_FB9_Msk /*!< Filter bit 9 */ |
| 8271 | #define CAN_F16R1_FB10_Pos (10U) |
7860 | #define CAN_F16R1_FB10_Pos (10U) |
| 8272 | #define CAN_F16R1_FB10_Msk (0x1U << CAN_F16R1_FB10_Pos) /*!< 0x00000400 */ |
7861 | #define CAN_F16R1_FB10_Msk (0x1UL << CAN_F16R1_FB10_Pos) /*!< 0x00000400 */ |
| 8273 | #define CAN_F16R1_FB10 CAN_F16R1_FB10_Msk /*!< Filter bit 10 */ |
7862 | #define CAN_F16R1_FB10 CAN_F16R1_FB10_Msk /*!< Filter bit 10 */ |
| 8274 | #define CAN_F16R1_FB11_Pos (11U) |
7863 | #define CAN_F16R1_FB11_Pos (11U) |
| 8275 | #define CAN_F16R1_FB11_Msk (0x1U << CAN_F16R1_FB11_Pos) /*!< 0x00000800 */ |
7864 | #define CAN_F16R1_FB11_Msk (0x1UL << CAN_F16R1_FB11_Pos) /*!< 0x00000800 */ |
| 8276 | #define CAN_F16R1_FB11 CAN_F16R1_FB11_Msk /*!< Filter bit 11 */ |
7865 | #define CAN_F16R1_FB11 CAN_F16R1_FB11_Msk /*!< Filter bit 11 */ |
| 8277 | #define CAN_F16R1_FB12_Pos (12U) |
7866 | #define CAN_F16R1_FB12_Pos (12U) |
| 8278 | #define CAN_F16R1_FB12_Msk (0x1U << CAN_F16R1_FB12_Pos) /*!< 0x00001000 */ |
7867 | #define CAN_F16R1_FB12_Msk (0x1UL << CAN_F16R1_FB12_Pos) /*!< 0x00001000 */ |
| 8279 | #define CAN_F16R1_FB12 CAN_F16R1_FB12_Msk /*!< Filter bit 12 */ |
7868 | #define CAN_F16R1_FB12 CAN_F16R1_FB12_Msk /*!< Filter bit 12 */ |
| 8280 | #define CAN_F16R1_FB13_Pos (13U) |
7869 | #define CAN_F16R1_FB13_Pos (13U) |
| 8281 | #define CAN_F16R1_FB13_Msk (0x1U << CAN_F16R1_FB13_Pos) /*!< 0x00002000 */ |
7870 | #define CAN_F16R1_FB13_Msk (0x1UL << CAN_F16R1_FB13_Pos) /*!< 0x00002000 */ |
| 8282 | #define CAN_F16R1_FB13 CAN_F16R1_FB13_Msk /*!< Filter bit 13 */ |
7871 | #define CAN_F16R1_FB13 CAN_F16R1_FB13_Msk /*!< Filter bit 13 */ |
| 8283 | #define CAN_F16R1_FB14_Pos (14U) |
7872 | #define CAN_F16R1_FB14_Pos (14U) |
| 8284 | #define CAN_F16R1_FB14_Msk (0x1U << CAN_F16R1_FB14_Pos) /*!< 0x00004000 */ |
7873 | #define CAN_F16R1_FB14_Msk (0x1UL << CAN_F16R1_FB14_Pos) /*!< 0x00004000 */ |
| 8285 | #define CAN_F16R1_FB14 CAN_F16R1_FB14_Msk /*!< Filter bit 14 */ |
7874 | #define CAN_F16R1_FB14 CAN_F16R1_FB14_Msk /*!< Filter bit 14 */ |
| 8286 | #define CAN_F16R1_FB15_Pos (15U) |
7875 | #define CAN_F16R1_FB15_Pos (15U) |
| 8287 | #define CAN_F16R1_FB15_Msk (0x1U << CAN_F16R1_FB15_Pos) /*!< 0x00008000 */ |
7876 | #define CAN_F16R1_FB15_Msk (0x1UL << CAN_F16R1_FB15_Pos) /*!< 0x00008000 */ |
| 8288 | #define CAN_F16R1_FB15 CAN_F16R1_FB15_Msk /*!< Filter bit 15 */ |
7877 | #define CAN_F16R1_FB15 CAN_F16R1_FB15_Msk /*!< Filter bit 15 */ |
| 8289 | #define CAN_F16R1_FB16_Pos (16U) |
7878 | #define CAN_F16R1_FB16_Pos (16U) |
| 8290 | #define CAN_F16R1_FB16_Msk (0x1U << CAN_F16R1_FB16_Pos) /*!< 0x00010000 */ |
7879 | #define CAN_F16R1_FB16_Msk (0x1UL << CAN_F16R1_FB16_Pos) /*!< 0x00010000 */ |
| 8291 | #define CAN_F16R1_FB16 CAN_F16R1_FB16_Msk /*!< Filter bit 16 */ |
7880 | #define CAN_F16R1_FB16 CAN_F16R1_FB16_Msk /*!< Filter bit 16 */ |
| 8292 | #define CAN_F16R1_FB17_Pos (17U) |
7881 | #define CAN_F16R1_FB17_Pos (17U) |
| 8293 | #define CAN_F16R1_FB17_Msk (0x1U << CAN_F16R1_FB17_Pos) /*!< 0x00020000 */ |
7882 | #define CAN_F16R1_FB17_Msk (0x1UL << CAN_F16R1_FB17_Pos) /*!< 0x00020000 */ |
| 8294 | #define CAN_F16R1_FB17 CAN_F16R1_FB17_Msk /*!< Filter bit 17 */ |
7883 | #define CAN_F16R1_FB17 CAN_F16R1_FB17_Msk /*!< Filter bit 17 */ |
| 8295 | #define CAN_F16R1_FB18_Pos (18U) |
7884 | #define CAN_F16R1_FB18_Pos (18U) |
| 8296 | #define CAN_F16R1_FB18_Msk (0x1U << CAN_F16R1_FB18_Pos) /*!< 0x00040000 */ |
7885 | #define CAN_F16R1_FB18_Msk (0x1UL << CAN_F16R1_FB18_Pos) /*!< 0x00040000 */ |
| 8297 | #define CAN_F16R1_FB18 CAN_F16R1_FB18_Msk /*!< Filter bit 18 */ |
7886 | #define CAN_F16R1_FB18 CAN_F16R1_FB18_Msk /*!< Filter bit 18 */ |
| 8298 | #define CAN_F16R1_FB19_Pos (19U) |
7887 | #define CAN_F16R1_FB19_Pos (19U) |
| 8299 | #define CAN_F16R1_FB19_Msk (0x1U << CAN_F16R1_FB19_Pos) /*!< 0x00080000 */ |
7888 | #define CAN_F16R1_FB19_Msk (0x1UL << CAN_F16R1_FB19_Pos) /*!< 0x00080000 */ |
| 8300 | #define CAN_F16R1_FB19 CAN_F16R1_FB19_Msk /*!< Filter bit 19 */ |
7889 | #define CAN_F16R1_FB19 CAN_F16R1_FB19_Msk /*!< Filter bit 19 */ |
| 8301 | #define CAN_F16R1_FB20_Pos (20U) |
7890 | #define CAN_F16R1_FB20_Pos (20U) |
| 8302 | #define CAN_F16R1_FB20_Msk (0x1U << CAN_F16R1_FB20_Pos) /*!< 0x00100000 */ |
7891 | #define CAN_F16R1_FB20_Msk (0x1UL << CAN_F16R1_FB20_Pos) /*!< 0x00100000 */ |
| 8303 | #define CAN_F16R1_FB20 CAN_F16R1_FB20_Msk /*!< Filter bit 20 */ |
7892 | #define CAN_F16R1_FB20 CAN_F16R1_FB20_Msk /*!< Filter bit 20 */ |
| 8304 | #define CAN_F16R1_FB21_Pos (21U) |
7893 | #define CAN_F16R1_FB21_Pos (21U) |
| 8305 | #define CAN_F16R1_FB21_Msk (0x1U << CAN_F16R1_FB21_Pos) /*!< 0x00200000 */ |
7894 | #define CAN_F16R1_FB21_Msk (0x1UL << CAN_F16R1_FB21_Pos) /*!< 0x00200000 */ |
| 8306 | #define CAN_F16R1_FB21 CAN_F16R1_FB21_Msk /*!< Filter bit 21 */ |
7895 | #define CAN_F16R1_FB21 CAN_F16R1_FB21_Msk /*!< Filter bit 21 */ |
| 8307 | #define CAN_F16R1_FB22_Pos (22U) |
7896 | #define CAN_F16R1_FB22_Pos (22U) |
| 8308 | #define CAN_F16R1_FB22_Msk (0x1U << CAN_F16R1_FB22_Pos) /*!< 0x00400000 */ |
7897 | #define CAN_F16R1_FB22_Msk (0x1UL << CAN_F16R1_FB22_Pos) /*!< 0x00400000 */ |
| 8309 | #define CAN_F16R1_FB22 CAN_F16R1_FB22_Msk /*!< Filter bit 22 */ |
7898 | #define CAN_F16R1_FB22 CAN_F16R1_FB22_Msk /*!< Filter bit 22 */ |
| 8310 | #define CAN_F16R1_FB23_Pos (23U) |
7899 | #define CAN_F16R1_FB23_Pos (23U) |
| 8311 | #define CAN_F16R1_FB23_Msk (0x1U << CAN_F16R1_FB23_Pos) /*!< 0x00800000 */ |
7900 | #define CAN_F16R1_FB23_Msk (0x1UL << CAN_F16R1_FB23_Pos) /*!< 0x00800000 */ |
| 8312 | #define CAN_F16R1_FB23 CAN_F16R1_FB23_Msk /*!< Filter bit 23 */ |
7901 | #define CAN_F16R1_FB23 CAN_F16R1_FB23_Msk /*!< Filter bit 23 */ |
| 8313 | #define CAN_F16R1_FB24_Pos (24U) |
7902 | #define CAN_F16R1_FB24_Pos (24U) |
| 8314 | #define CAN_F16R1_FB24_Msk (0x1U << CAN_F16R1_FB24_Pos) /*!< 0x01000000 */ |
7903 | #define CAN_F16R1_FB24_Msk (0x1UL << CAN_F16R1_FB24_Pos) /*!< 0x01000000 */ |
| 8315 | #define CAN_F16R1_FB24 CAN_F16R1_FB24_Msk /*!< Filter bit 24 */ |
7904 | #define CAN_F16R1_FB24 CAN_F16R1_FB24_Msk /*!< Filter bit 24 */ |
| 8316 | #define CAN_F16R1_FB25_Pos (25U) |
7905 | #define CAN_F16R1_FB25_Pos (25U) |
| 8317 | #define CAN_F16R1_FB25_Msk (0x1U << CAN_F16R1_FB25_Pos) /*!< 0x02000000 */ |
7906 | #define CAN_F16R1_FB25_Msk (0x1UL << CAN_F16R1_FB25_Pos) /*!< 0x02000000 */ |
| 8318 | #define CAN_F16R1_FB25 CAN_F16R1_FB25_Msk /*!< Filter bit 25 */ |
7907 | #define CAN_F16R1_FB25 CAN_F16R1_FB25_Msk /*!< Filter bit 25 */ |
| 8319 | #define CAN_F16R1_FB26_Pos (26U) |
7908 | #define CAN_F16R1_FB26_Pos (26U) |
| 8320 | #define CAN_F16R1_FB26_Msk (0x1U << CAN_F16R1_FB26_Pos) /*!< 0x04000000 */ |
7909 | #define CAN_F16R1_FB26_Msk (0x1UL << CAN_F16R1_FB26_Pos) /*!< 0x04000000 */ |
| 8321 | #define CAN_F16R1_FB26 CAN_F16R1_FB26_Msk /*!< Filter bit 26 */ |
7910 | #define CAN_F16R1_FB26 CAN_F16R1_FB26_Msk /*!< Filter bit 26 */ |
| 8322 | #define CAN_F16R1_FB27_Pos (27U) |
7911 | #define CAN_F16R1_FB27_Pos (27U) |
| 8323 | #define CAN_F16R1_FB27_Msk (0x1U << CAN_F16R1_FB27_Pos) /*!< 0x08000000 */ |
7912 | #define CAN_F16R1_FB27_Msk (0x1UL << CAN_F16R1_FB27_Pos) /*!< 0x08000000 */ |
| 8324 | #define CAN_F16R1_FB27 CAN_F16R1_FB27_Msk /*!< Filter bit 27 */ |
7913 | #define CAN_F16R1_FB27 CAN_F16R1_FB27_Msk /*!< Filter bit 27 */ |
| 8325 | #define CAN_F16R1_FB28_Pos (28U) |
7914 | #define CAN_F16R1_FB28_Pos (28U) |
| 8326 | #define CAN_F16R1_FB28_Msk (0x1U << CAN_F16R1_FB28_Pos) /*!< 0x10000000 */ |
7915 | #define CAN_F16R1_FB28_Msk (0x1UL << CAN_F16R1_FB28_Pos) /*!< 0x10000000 */ |
| 8327 | #define CAN_F16R1_FB28 CAN_F16R1_FB28_Msk /*!< Filter bit 28 */ |
7916 | #define CAN_F16R1_FB28 CAN_F16R1_FB28_Msk /*!< Filter bit 28 */ |
| 8328 | #define CAN_F16R1_FB29_Pos (29U) |
7917 | #define CAN_F16R1_FB29_Pos (29U) |
| 8329 | #define CAN_F16R1_FB29_Msk (0x1U << CAN_F16R1_FB29_Pos) /*!< 0x20000000 */ |
7918 | #define CAN_F16R1_FB29_Msk (0x1UL << CAN_F16R1_FB29_Pos) /*!< 0x20000000 */ |
| 8330 | #define CAN_F16R1_FB29 CAN_F16R1_FB29_Msk /*!< Filter bit 29 */ |
7919 | #define CAN_F16R1_FB29 CAN_F16R1_FB29_Msk /*!< Filter bit 29 */ |
| 8331 | #define CAN_F16R1_FB30_Pos (30U) |
7920 | #define CAN_F16R1_FB30_Pos (30U) |
| 8332 | #define CAN_F16R1_FB30_Msk (0x1U << CAN_F16R1_FB30_Pos) /*!< 0x40000000 */ |
7921 | #define CAN_F16R1_FB30_Msk (0x1UL << CAN_F16R1_FB30_Pos) /*!< 0x40000000 */ |
| 8333 | #define CAN_F16R1_FB30 CAN_F16R1_FB30_Msk /*!< Filter bit 30 */ |
7922 | #define CAN_F16R1_FB30 CAN_F16R1_FB30_Msk /*!< Filter bit 30 */ |
| 8334 | #define CAN_F16R1_FB31_Pos (31U) |
7923 | #define CAN_F16R1_FB31_Pos (31U) |
| 8335 | #define CAN_F16R1_FB31_Msk (0x1U << CAN_F16R1_FB31_Pos) /*!< 0x80000000 */ |
7924 | #define CAN_F16R1_FB31_Msk (0x1UL << CAN_F16R1_FB31_Pos) /*!< 0x80000000 */ |
| 8336 | #define CAN_F16R1_FB31 CAN_F16R1_FB31_Msk /*!< Filter bit 31 */ |
7925 | #define CAN_F16R1_FB31 CAN_F16R1_FB31_Msk /*!< Filter bit 31 */ |
| 8337 | 7926 | ||
| 8338 | /******************* Bit definition for CAN_F17R1 register ******************/ |
7927 | /******************* Bit definition for CAN_F17R1 register ******************/ |
| 8339 | #define CAN_F17R1_FB0_Pos (0U) |
7928 | #define CAN_F17R1_FB0_Pos (0U) |
| 8340 | #define CAN_F17R1_FB0_Msk (0x1U << CAN_F17R1_FB0_Pos) /*!< 0x00000001 */ |
7929 | #define CAN_F17R1_FB0_Msk (0x1UL << CAN_F17R1_FB0_Pos) /*!< 0x00000001 */ |
| 8341 | #define CAN_F17R1_FB0 CAN_F17R1_FB0_Msk /*!< Filter bit 0 */ |
7930 | #define CAN_F17R1_FB0 CAN_F17R1_FB0_Msk /*!< Filter bit 0 */ |
| 8342 | #define CAN_F17R1_FB1_Pos (1U) |
7931 | #define CAN_F17R1_FB1_Pos (1U) |
| 8343 | #define CAN_F17R1_FB1_Msk (0x1U << CAN_F17R1_FB1_Pos) /*!< 0x00000002 */ |
7932 | #define CAN_F17R1_FB1_Msk (0x1UL << CAN_F17R1_FB1_Pos) /*!< 0x00000002 */ |
| 8344 | #define CAN_F17R1_FB1 CAN_F17R1_FB1_Msk /*!< Filter bit 1 */ |
7933 | #define CAN_F17R1_FB1 CAN_F17R1_FB1_Msk /*!< Filter bit 1 */ |
| 8345 | #define CAN_F17R1_FB2_Pos (2U) |
7934 | #define CAN_F17R1_FB2_Pos (2U) |
| 8346 | #define CAN_F17R1_FB2_Msk (0x1U << CAN_F17R1_FB2_Pos) /*!< 0x00000004 */ |
7935 | #define CAN_F17R1_FB2_Msk (0x1UL << CAN_F17R1_FB2_Pos) /*!< 0x00000004 */ |
| 8347 | #define CAN_F17R1_FB2 CAN_F17R1_FB2_Msk /*!< Filter bit 2 */ |
7936 | #define CAN_F17R1_FB2 CAN_F17R1_FB2_Msk /*!< Filter bit 2 */ |
| 8348 | #define CAN_F17R1_FB3_Pos (3U) |
7937 | #define CAN_F17R1_FB3_Pos (3U) |
| 8349 | #define CAN_F17R1_FB3_Msk (0x1U << CAN_F17R1_FB3_Pos) /*!< 0x00000008 */ |
7938 | #define CAN_F17R1_FB3_Msk (0x1UL << CAN_F17R1_FB3_Pos) /*!< 0x00000008 */ |
| 8350 | #define CAN_F17R1_FB3 CAN_F17R1_FB3_Msk /*!< Filter bit 3 */ |
7939 | #define CAN_F17R1_FB3 CAN_F17R1_FB3_Msk /*!< Filter bit 3 */ |
| 8351 | #define CAN_F17R1_FB4_Pos (4U) |
7940 | #define CAN_F17R1_FB4_Pos (4U) |
| 8352 | #define CAN_F17R1_FB4_Msk (0x1U << CAN_F17R1_FB4_Pos) /*!< 0x00000010 */ |
7941 | #define CAN_F17R1_FB4_Msk (0x1UL << CAN_F17R1_FB4_Pos) /*!< 0x00000010 */ |
| 8353 | #define CAN_F17R1_FB4 CAN_F17R1_FB4_Msk /*!< Filter bit 4 */ |
7942 | #define CAN_F17R1_FB4 CAN_F17R1_FB4_Msk /*!< Filter bit 4 */ |
| 8354 | #define CAN_F17R1_FB5_Pos (5U) |
7943 | #define CAN_F17R1_FB5_Pos (5U) |
| 8355 | #define CAN_F17R1_FB5_Msk (0x1U << CAN_F17R1_FB5_Pos) /*!< 0x00000020 */ |
7944 | #define CAN_F17R1_FB5_Msk (0x1UL << CAN_F17R1_FB5_Pos) /*!< 0x00000020 */ |
| 8356 | #define CAN_F17R1_FB5 CAN_F17R1_FB5_Msk /*!< Filter bit 5 */ |
7945 | #define CAN_F17R1_FB5 CAN_F17R1_FB5_Msk /*!< Filter bit 5 */ |
| 8357 | #define CAN_F17R1_FB6_Pos (6U) |
7946 | #define CAN_F17R1_FB6_Pos (6U) |
| 8358 | #define CAN_F17R1_FB6_Msk (0x1U << CAN_F17R1_FB6_Pos) /*!< 0x00000040 */ |
7947 | #define CAN_F17R1_FB6_Msk (0x1UL << CAN_F17R1_FB6_Pos) /*!< 0x00000040 */ |
| 8359 | #define CAN_F17R1_FB6 CAN_F17R1_FB6_Msk /*!< Filter bit 6 */ |
7948 | #define CAN_F17R1_FB6 CAN_F17R1_FB6_Msk /*!< Filter bit 6 */ |
| 8360 | #define CAN_F17R1_FB7_Pos (7U) |
7949 | #define CAN_F17R1_FB7_Pos (7U) |
| 8361 | #define CAN_F17R1_FB7_Msk (0x1U << CAN_F17R1_FB7_Pos) /*!< 0x00000080 */ |
7950 | #define CAN_F17R1_FB7_Msk (0x1UL << CAN_F17R1_FB7_Pos) /*!< 0x00000080 */ |
| 8362 | #define CAN_F17R1_FB7 CAN_F17R1_FB7_Msk /*!< Filter bit 7 */ |
7951 | #define CAN_F17R1_FB7 CAN_F17R1_FB7_Msk /*!< Filter bit 7 */ |
| 8363 | #define CAN_F17R1_FB8_Pos (8U) |
7952 | #define CAN_F17R1_FB8_Pos (8U) |
| 8364 | #define CAN_F17R1_FB8_Msk (0x1U << CAN_F17R1_FB8_Pos) /*!< 0x00000100 */ |
7953 | #define CAN_F17R1_FB8_Msk (0x1UL << CAN_F17R1_FB8_Pos) /*!< 0x00000100 */ |
| 8365 | #define CAN_F17R1_FB8 CAN_F17R1_FB8_Msk /*!< Filter bit 8 */ |
7954 | #define CAN_F17R1_FB8 CAN_F17R1_FB8_Msk /*!< Filter bit 8 */ |
| 8366 | #define CAN_F17R1_FB9_Pos (9U) |
7955 | #define CAN_F17R1_FB9_Pos (9U) |
| 8367 | #define CAN_F17R1_FB9_Msk (0x1U << CAN_F17R1_FB9_Pos) /*!< 0x00000200 */ |
7956 | #define CAN_F17R1_FB9_Msk (0x1UL << CAN_F17R1_FB9_Pos) /*!< 0x00000200 */ |
| 8368 | #define CAN_F17R1_FB9 CAN_F17R1_FB9_Msk /*!< Filter bit 9 */ |
7957 | #define CAN_F17R1_FB9 CAN_F17R1_FB9_Msk /*!< Filter bit 9 */ |
| 8369 | #define CAN_F17R1_FB10_Pos (10U) |
7958 | #define CAN_F17R1_FB10_Pos (10U) |
| 8370 | #define CAN_F17R1_FB10_Msk (0x1U << CAN_F17R1_FB10_Pos) /*!< 0x00000400 */ |
7959 | #define CAN_F17R1_FB10_Msk (0x1UL << CAN_F17R1_FB10_Pos) /*!< 0x00000400 */ |
| 8371 | #define CAN_F17R1_FB10 CAN_F17R1_FB10_Msk /*!< Filter bit 10 */ |
7960 | #define CAN_F17R1_FB10 CAN_F17R1_FB10_Msk /*!< Filter bit 10 */ |
| 8372 | #define CAN_F17R1_FB11_Pos (11U) |
7961 | #define CAN_F17R1_FB11_Pos (11U) |
| 8373 | #define CAN_F17R1_FB11_Msk (0x1U << CAN_F17R1_FB11_Pos) /*!< 0x00000800 */ |
7962 | #define CAN_F17R1_FB11_Msk (0x1UL << CAN_F17R1_FB11_Pos) /*!< 0x00000800 */ |
| 8374 | #define CAN_F17R1_FB11 CAN_F17R1_FB11_Msk /*!< Filter bit 11 */ |
7963 | #define CAN_F17R1_FB11 CAN_F17R1_FB11_Msk /*!< Filter bit 11 */ |
| 8375 | #define CAN_F17R1_FB12_Pos (12U) |
7964 | #define CAN_F17R1_FB12_Pos (12U) |
| 8376 | #define CAN_F17R1_FB12_Msk (0x1U << CAN_F17R1_FB12_Pos) /*!< 0x00001000 */ |
7965 | #define CAN_F17R1_FB12_Msk (0x1UL << CAN_F17R1_FB12_Pos) /*!< 0x00001000 */ |
| 8377 | #define CAN_F17R1_FB12 CAN_F17R1_FB12_Msk /*!< Filter bit 12 */ |
7966 | #define CAN_F17R1_FB12 CAN_F17R1_FB12_Msk /*!< Filter bit 12 */ |
| 8378 | #define CAN_F17R1_FB13_Pos (13U) |
7967 | #define CAN_F17R1_FB13_Pos (13U) |
| 8379 | #define CAN_F17R1_FB13_Msk (0x1U << CAN_F17R1_FB13_Pos) /*!< 0x00002000 */ |
7968 | #define CAN_F17R1_FB13_Msk (0x1UL << CAN_F17R1_FB13_Pos) /*!< 0x00002000 */ |
| 8380 | #define CAN_F17R1_FB13 CAN_F17R1_FB13_Msk /*!< Filter bit 13 */ |
7969 | #define CAN_F17R1_FB13 CAN_F17R1_FB13_Msk /*!< Filter bit 13 */ |
| 8381 | #define CAN_F17R1_FB14_Pos (14U) |
7970 | #define CAN_F17R1_FB14_Pos (14U) |
| 8382 | #define CAN_F17R1_FB14_Msk (0x1U << CAN_F17R1_FB14_Pos) /*!< 0x00004000 */ |
7971 | #define CAN_F17R1_FB14_Msk (0x1UL << CAN_F17R1_FB14_Pos) /*!< 0x00004000 */ |
| 8383 | #define CAN_F17R1_FB14 CAN_F17R1_FB14_Msk /*!< Filter bit 14 */ |
7972 | #define CAN_F17R1_FB14 CAN_F17R1_FB14_Msk /*!< Filter bit 14 */ |
| 8384 | #define CAN_F17R1_FB15_Pos (15U) |
7973 | #define CAN_F17R1_FB15_Pos (15U) |
| 8385 | #define CAN_F17R1_FB15_Msk (0x1U << CAN_F17R1_FB15_Pos) /*!< 0x00008000 */ |
7974 | #define CAN_F17R1_FB15_Msk (0x1UL << CAN_F17R1_FB15_Pos) /*!< 0x00008000 */ |
| 8386 | #define CAN_F17R1_FB15 CAN_F17R1_FB15_Msk /*!< Filter bit 15 */ |
7975 | #define CAN_F17R1_FB15 CAN_F17R1_FB15_Msk /*!< Filter bit 15 */ |
| 8387 | #define CAN_F17R1_FB16_Pos (16U) |
7976 | #define CAN_F17R1_FB16_Pos (16U) |
| 8388 | #define CAN_F17R1_FB16_Msk (0x1U << CAN_F17R1_FB16_Pos) /*!< 0x00010000 */ |
7977 | #define CAN_F17R1_FB16_Msk (0x1UL << CAN_F17R1_FB16_Pos) /*!< 0x00010000 */ |
| 8389 | #define CAN_F17R1_FB16 CAN_F17R1_FB16_Msk /*!< Filter bit 16 */ |
7978 | #define CAN_F17R1_FB16 CAN_F17R1_FB16_Msk /*!< Filter bit 16 */ |
| 8390 | #define CAN_F17R1_FB17_Pos (17U) |
7979 | #define CAN_F17R1_FB17_Pos (17U) |
| 8391 | #define CAN_F17R1_FB17_Msk (0x1U << CAN_F17R1_FB17_Pos) /*!< 0x00020000 */ |
7980 | #define CAN_F17R1_FB17_Msk (0x1UL << CAN_F17R1_FB17_Pos) /*!< 0x00020000 */ |
| 8392 | #define CAN_F17R1_FB17 CAN_F17R1_FB17_Msk /*!< Filter bit 17 */ |
7981 | #define CAN_F17R1_FB17 CAN_F17R1_FB17_Msk /*!< Filter bit 17 */ |
| 8393 | #define CAN_F17R1_FB18_Pos (18U) |
7982 | #define CAN_F17R1_FB18_Pos (18U) |
| 8394 | #define CAN_F17R1_FB18_Msk (0x1U << CAN_F17R1_FB18_Pos) /*!< 0x00040000 */ |
7983 | #define CAN_F17R1_FB18_Msk (0x1UL << CAN_F17R1_FB18_Pos) /*!< 0x00040000 */ |
| 8395 | #define CAN_F17R1_FB18 CAN_F17R1_FB18_Msk /*!< Filter bit 18 */ |
7984 | #define CAN_F17R1_FB18 CAN_F17R1_FB18_Msk /*!< Filter bit 18 */ |
| 8396 | #define CAN_F17R1_FB19_Pos (19U) |
7985 | #define CAN_F17R1_FB19_Pos (19U) |
| 8397 | #define CAN_F17R1_FB19_Msk (0x1U << CAN_F17R1_FB19_Pos) /*!< 0x00080000 */ |
7986 | #define CAN_F17R1_FB19_Msk (0x1UL << CAN_F17R1_FB19_Pos) /*!< 0x00080000 */ |
| 8398 | #define CAN_F17R1_FB19 CAN_F17R1_FB19_Msk /*!< Filter bit 19 */ |
7987 | #define CAN_F17R1_FB19 CAN_F17R1_FB19_Msk /*!< Filter bit 19 */ |
| 8399 | #define CAN_F17R1_FB20_Pos (20U) |
7988 | #define CAN_F17R1_FB20_Pos (20U) |
| 8400 | #define CAN_F17R1_FB20_Msk (0x1U << CAN_F17R1_FB20_Pos) /*!< 0x00100000 */ |
7989 | #define CAN_F17R1_FB20_Msk (0x1UL << CAN_F17R1_FB20_Pos) /*!< 0x00100000 */ |
| 8401 | #define CAN_F17R1_FB20 CAN_F17R1_FB20_Msk /*!< Filter bit 20 */ |
7990 | #define CAN_F17R1_FB20 CAN_F17R1_FB20_Msk /*!< Filter bit 20 */ |
| 8402 | #define CAN_F17R1_FB21_Pos (21U) |
7991 | #define CAN_F17R1_FB21_Pos (21U) |
| 8403 | #define CAN_F17R1_FB21_Msk (0x1U << CAN_F17R1_FB21_Pos) /*!< 0x00200000 */ |
7992 | #define CAN_F17R1_FB21_Msk (0x1UL << CAN_F17R1_FB21_Pos) /*!< 0x00200000 */ |
| 8404 | #define CAN_F17R1_FB21 CAN_F17R1_FB21_Msk /*!< Filter bit 21 */ |
7993 | #define CAN_F17R1_FB21 CAN_F17R1_FB21_Msk /*!< Filter bit 21 */ |
| 8405 | #define CAN_F17R1_FB22_Pos (22U) |
7994 | #define CAN_F17R1_FB22_Pos (22U) |
| 8406 | #define CAN_F17R1_FB22_Msk (0x1U << CAN_F17R1_FB22_Pos) /*!< 0x00400000 */ |
7995 | #define CAN_F17R1_FB22_Msk (0x1UL << CAN_F17R1_FB22_Pos) /*!< 0x00400000 */ |
| 8407 | #define CAN_F17R1_FB22 CAN_F17R1_FB22_Msk /*!< Filter bit 22 */ |
7996 | #define CAN_F17R1_FB22 CAN_F17R1_FB22_Msk /*!< Filter bit 22 */ |
| 8408 | #define CAN_F17R1_FB23_Pos (23U) |
7997 | #define CAN_F17R1_FB23_Pos (23U) |
| 8409 | #define CAN_F17R1_FB23_Msk (0x1U << CAN_F17R1_FB23_Pos) /*!< 0x00800000 */ |
7998 | #define CAN_F17R1_FB23_Msk (0x1UL << CAN_F17R1_FB23_Pos) /*!< 0x00800000 */ |
| 8410 | #define CAN_F17R1_FB23 CAN_F17R1_FB23_Msk /*!< Filter bit 23 */ |
7999 | #define CAN_F17R1_FB23 CAN_F17R1_FB23_Msk /*!< Filter bit 23 */ |
| 8411 | #define CAN_F17R1_FB24_Pos (24U) |
8000 | #define CAN_F17R1_FB24_Pos (24U) |
| 8412 | #define CAN_F17R1_FB24_Msk (0x1U << CAN_F17R1_FB24_Pos) /*!< 0x01000000 */ |
8001 | #define CAN_F17R1_FB24_Msk (0x1UL << CAN_F17R1_FB24_Pos) /*!< 0x01000000 */ |
| 8413 | #define CAN_F17R1_FB24 CAN_F17R1_FB24_Msk /*!< Filter bit 24 */ |
8002 | #define CAN_F17R1_FB24 CAN_F17R1_FB24_Msk /*!< Filter bit 24 */ |
| 8414 | #define CAN_F17R1_FB25_Pos (25U) |
8003 | #define CAN_F17R1_FB25_Pos (25U) |
| 8415 | #define CAN_F17R1_FB25_Msk (0x1U << CAN_F17R1_FB25_Pos) /*!< 0x02000000 */ |
8004 | #define CAN_F17R1_FB25_Msk (0x1UL << CAN_F17R1_FB25_Pos) /*!< 0x02000000 */ |
| 8416 | #define CAN_F17R1_FB25 CAN_F17R1_FB25_Msk /*!< Filter bit 25 */ |
8005 | #define CAN_F17R1_FB25 CAN_F17R1_FB25_Msk /*!< Filter bit 25 */ |
| 8417 | #define CAN_F17R1_FB26_Pos (26U) |
8006 | #define CAN_F17R1_FB26_Pos (26U) |
| 8418 | #define CAN_F17R1_FB26_Msk (0x1U << CAN_F17R1_FB26_Pos) /*!< 0x04000000 */ |
8007 | #define CAN_F17R1_FB26_Msk (0x1UL << CAN_F17R1_FB26_Pos) /*!< 0x04000000 */ |
| 8419 | #define CAN_F17R1_FB26 CAN_F17R1_FB26_Msk /*!< Filter bit 26 */ |
8008 | #define CAN_F17R1_FB26 CAN_F17R1_FB26_Msk /*!< Filter bit 26 */ |
| 8420 | #define CAN_F17R1_FB27_Pos (27U) |
8009 | #define CAN_F17R1_FB27_Pos (27U) |
| 8421 | #define CAN_F17R1_FB27_Msk (0x1U << CAN_F17R1_FB27_Pos) /*!< 0x08000000 */ |
8010 | #define CAN_F17R1_FB27_Msk (0x1UL << CAN_F17R1_FB27_Pos) /*!< 0x08000000 */ |
| 8422 | #define CAN_F17R1_FB27 CAN_F17R1_FB27_Msk /*!< Filter bit 27 */ |
8011 | #define CAN_F17R1_FB27 CAN_F17R1_FB27_Msk /*!< Filter bit 27 */ |
| 8423 | #define CAN_F17R1_FB28_Pos (28U) |
8012 | #define CAN_F17R1_FB28_Pos (28U) |
| 8424 | #define CAN_F17R1_FB28_Msk (0x1U << CAN_F17R1_FB28_Pos) /*!< 0x10000000 */ |
8013 | #define CAN_F17R1_FB28_Msk (0x1UL << CAN_F17R1_FB28_Pos) /*!< 0x10000000 */ |
| 8425 | #define CAN_F17R1_FB28 CAN_F17R1_FB28_Msk /*!< Filter bit 28 */ |
8014 | #define CAN_F17R1_FB28 CAN_F17R1_FB28_Msk /*!< Filter bit 28 */ |
| 8426 | #define CAN_F17R1_FB29_Pos (29U) |
8015 | #define CAN_F17R1_FB29_Pos (29U) |
| 8427 | #define CAN_F17R1_FB29_Msk (0x1U << CAN_F17R1_FB29_Pos) /*!< 0x20000000 */ |
8016 | #define CAN_F17R1_FB29_Msk (0x1UL << CAN_F17R1_FB29_Pos) /*!< 0x20000000 */ |
| 8428 | #define CAN_F17R1_FB29 CAN_F17R1_FB29_Msk /*!< Filter bit 29 */ |
8017 | #define CAN_F17R1_FB29 CAN_F17R1_FB29_Msk /*!< Filter bit 29 */ |
| 8429 | #define CAN_F17R1_FB30_Pos (30U) |
8018 | #define CAN_F17R1_FB30_Pos (30U) |
| 8430 | #define CAN_F17R1_FB30_Msk (0x1U << CAN_F17R1_FB30_Pos) /*!< 0x40000000 */ |
8019 | #define CAN_F17R1_FB30_Msk (0x1UL << CAN_F17R1_FB30_Pos) /*!< 0x40000000 */ |
| 8431 | #define CAN_F17R1_FB30 CAN_F17R1_FB30_Msk /*!< Filter bit 30 */ |
8020 | #define CAN_F17R1_FB30 CAN_F17R1_FB30_Msk /*!< Filter bit 30 */ |
| 8432 | #define CAN_F17R1_FB31_Pos (31U) |
8021 | #define CAN_F17R1_FB31_Pos (31U) |
| 8433 | #define CAN_F17R1_FB31_Msk (0x1U << CAN_F17R1_FB31_Pos) /*!< 0x80000000 */ |
8022 | #define CAN_F17R1_FB31_Msk (0x1UL << CAN_F17R1_FB31_Pos) /*!< 0x80000000 */ |
| 8434 | #define CAN_F17R1_FB31 CAN_F17R1_FB31_Msk /*!< Filter bit 31 */ |
8023 | #define CAN_F17R1_FB31 CAN_F17R1_FB31_Msk /*!< Filter bit 31 */ |
| 8435 | 8024 | ||
| 8436 | /******************* Bit definition for CAN_F18R1 register ******************/ |
8025 | /******************* Bit definition for CAN_F18R1 register ******************/ |
| 8437 | #define CAN_F18R1_FB0_Pos (0U) |
8026 | #define CAN_F18R1_FB0_Pos (0U) |
| 8438 | #define CAN_F18R1_FB0_Msk (0x1U << CAN_F18R1_FB0_Pos) /*!< 0x00000001 */ |
8027 | #define CAN_F18R1_FB0_Msk (0x1UL << CAN_F18R1_FB0_Pos) /*!< 0x00000001 */ |
| 8439 | #define CAN_F18R1_FB0 CAN_F18R1_FB0_Msk /*!< Filter bit 0 */ |
8028 | #define CAN_F18R1_FB0 CAN_F18R1_FB0_Msk /*!< Filter bit 0 */ |
| 8440 | #define CAN_F18R1_FB1_Pos (1U) |
8029 | #define CAN_F18R1_FB1_Pos (1U) |
| 8441 | #define CAN_F18R1_FB1_Msk (0x1U << CAN_F18R1_FB1_Pos) /*!< 0x00000002 */ |
8030 | #define CAN_F18R1_FB1_Msk (0x1UL << CAN_F18R1_FB1_Pos) /*!< 0x00000002 */ |
| 8442 | #define CAN_F18R1_FB1 CAN_F18R1_FB1_Msk /*!< Filter bit 1 */ |
8031 | #define CAN_F18R1_FB1 CAN_F18R1_FB1_Msk /*!< Filter bit 1 */ |
| 8443 | #define CAN_F18R1_FB2_Pos (2U) |
8032 | #define CAN_F18R1_FB2_Pos (2U) |
| 8444 | #define CAN_F18R1_FB2_Msk (0x1U << CAN_F18R1_FB2_Pos) /*!< 0x00000004 */ |
8033 | #define CAN_F18R1_FB2_Msk (0x1UL << CAN_F18R1_FB2_Pos) /*!< 0x00000004 */ |
| 8445 | #define CAN_F18R1_FB2 CAN_F18R1_FB2_Msk /*!< Filter bit 2 */ |
8034 | #define CAN_F18R1_FB2 CAN_F18R1_FB2_Msk /*!< Filter bit 2 */ |
| 8446 | #define CAN_F18R1_FB3_Pos (3U) |
8035 | #define CAN_F18R1_FB3_Pos (3U) |
| 8447 | #define CAN_F18R1_FB3_Msk (0x1U << CAN_F18R1_FB3_Pos) /*!< 0x00000008 */ |
8036 | #define CAN_F18R1_FB3_Msk (0x1UL << CAN_F18R1_FB3_Pos) /*!< 0x00000008 */ |
| 8448 | #define CAN_F18R1_FB3 CAN_F18R1_FB3_Msk /*!< Filter bit 3 */ |
8037 | #define CAN_F18R1_FB3 CAN_F18R1_FB3_Msk /*!< Filter bit 3 */ |
| 8449 | #define CAN_F18R1_FB4_Pos (4U) |
8038 | #define CAN_F18R1_FB4_Pos (4U) |
| 8450 | #define CAN_F18R1_FB4_Msk (0x1U << CAN_F18R1_FB4_Pos) /*!< 0x00000010 */ |
8039 | #define CAN_F18R1_FB4_Msk (0x1UL << CAN_F18R1_FB4_Pos) /*!< 0x00000010 */ |
| 8451 | #define CAN_F18R1_FB4 CAN_F18R1_FB4_Msk /*!< Filter bit 4 */ |
8040 | #define CAN_F18R1_FB4 CAN_F18R1_FB4_Msk /*!< Filter bit 4 */ |
| 8452 | #define CAN_F18R1_FB5_Pos (5U) |
8041 | #define CAN_F18R1_FB5_Pos (5U) |
| 8453 | #define CAN_F18R1_FB5_Msk (0x1U << CAN_F18R1_FB5_Pos) /*!< 0x00000020 */ |
8042 | #define CAN_F18R1_FB5_Msk (0x1UL << CAN_F18R1_FB5_Pos) /*!< 0x00000020 */ |
| 8454 | #define CAN_F18R1_FB5 CAN_F18R1_FB5_Msk /*!< Filter bit 5 */ |
8043 | #define CAN_F18R1_FB5 CAN_F18R1_FB5_Msk /*!< Filter bit 5 */ |
| 8455 | #define CAN_F18R1_FB6_Pos (6U) |
8044 | #define CAN_F18R1_FB6_Pos (6U) |
| 8456 | #define CAN_F18R1_FB6_Msk (0x1U << CAN_F18R1_FB6_Pos) /*!< 0x00000040 */ |
8045 | #define CAN_F18R1_FB6_Msk (0x1UL << CAN_F18R1_FB6_Pos) /*!< 0x00000040 */ |
| 8457 | #define CAN_F18R1_FB6 CAN_F18R1_FB6_Msk /*!< Filter bit 6 */ |
8046 | #define CAN_F18R1_FB6 CAN_F18R1_FB6_Msk /*!< Filter bit 6 */ |
| 8458 | #define CAN_F18R1_FB7_Pos (7U) |
8047 | #define CAN_F18R1_FB7_Pos (7U) |
| 8459 | #define CAN_F18R1_FB7_Msk (0x1U << CAN_F18R1_FB7_Pos) /*!< 0x00000080 */ |
8048 | #define CAN_F18R1_FB7_Msk (0x1UL << CAN_F18R1_FB7_Pos) /*!< 0x00000080 */ |
| 8460 | #define CAN_F18R1_FB7 CAN_F18R1_FB7_Msk /*!< Filter bit 7 */ |
8049 | #define CAN_F18R1_FB7 CAN_F18R1_FB7_Msk /*!< Filter bit 7 */ |
| 8461 | #define CAN_F18R1_FB8_Pos (8U) |
8050 | #define CAN_F18R1_FB8_Pos (8U) |
| 8462 | #define CAN_F18R1_FB8_Msk (0x1U << CAN_F18R1_FB8_Pos) /*!< 0x00000100 */ |
8051 | #define CAN_F18R1_FB8_Msk (0x1UL << CAN_F18R1_FB8_Pos) /*!< 0x00000100 */ |
| 8463 | #define CAN_F18R1_FB8 CAN_F18R1_FB8_Msk /*!< Filter bit 8 */ |
8052 | #define CAN_F18R1_FB8 CAN_F18R1_FB8_Msk /*!< Filter bit 8 */ |
| 8464 | #define CAN_F18R1_FB9_Pos (9U) |
8053 | #define CAN_F18R1_FB9_Pos (9U) |
| 8465 | #define CAN_F18R1_FB9_Msk (0x1U << CAN_F18R1_FB9_Pos) /*!< 0x00000200 */ |
8054 | #define CAN_F18R1_FB9_Msk (0x1UL << CAN_F18R1_FB9_Pos) /*!< 0x00000200 */ |
| 8466 | #define CAN_F18R1_FB9 CAN_F18R1_FB9_Msk /*!< Filter bit 9 */ |
8055 | #define CAN_F18R1_FB9 CAN_F18R1_FB9_Msk /*!< Filter bit 9 */ |
| 8467 | #define CAN_F18R1_FB10_Pos (10U) |
8056 | #define CAN_F18R1_FB10_Pos (10U) |
| 8468 | #define CAN_F18R1_FB10_Msk (0x1U << CAN_F18R1_FB10_Pos) /*!< 0x00000400 */ |
8057 | #define CAN_F18R1_FB10_Msk (0x1UL << CAN_F18R1_FB10_Pos) /*!< 0x00000400 */ |
| 8469 | #define CAN_F18R1_FB10 CAN_F18R1_FB10_Msk /*!< Filter bit 10 */ |
8058 | #define CAN_F18R1_FB10 CAN_F18R1_FB10_Msk /*!< Filter bit 10 */ |
| 8470 | #define CAN_F18R1_FB11_Pos (11U) |
8059 | #define CAN_F18R1_FB11_Pos (11U) |
| 8471 | #define CAN_F18R1_FB11_Msk (0x1U << CAN_F18R1_FB11_Pos) /*!< 0x00000800 */ |
8060 | #define CAN_F18R1_FB11_Msk (0x1UL << CAN_F18R1_FB11_Pos) /*!< 0x00000800 */ |
| 8472 | #define CAN_F18R1_FB11 CAN_F18R1_FB11_Msk /*!< Filter bit 11 */ |
8061 | #define CAN_F18R1_FB11 CAN_F18R1_FB11_Msk /*!< Filter bit 11 */ |
| 8473 | #define CAN_F18R1_FB12_Pos (12U) |
8062 | #define CAN_F18R1_FB12_Pos (12U) |
| 8474 | #define CAN_F18R1_FB12_Msk (0x1U << CAN_F18R1_FB12_Pos) /*!< 0x00001000 */ |
8063 | #define CAN_F18R1_FB12_Msk (0x1UL << CAN_F18R1_FB12_Pos) /*!< 0x00001000 */ |
| 8475 | #define CAN_F18R1_FB12 CAN_F18R1_FB12_Msk /*!< Filter bit 12 */ |
8064 | #define CAN_F18R1_FB12 CAN_F18R1_FB12_Msk /*!< Filter bit 12 */ |
| 8476 | #define CAN_F18R1_FB13_Pos (13U) |
8065 | #define CAN_F18R1_FB13_Pos (13U) |
| 8477 | #define CAN_F18R1_FB13_Msk (0x1U << CAN_F18R1_FB13_Pos) /*!< 0x00002000 */ |
8066 | #define CAN_F18R1_FB13_Msk (0x1UL << CAN_F18R1_FB13_Pos) /*!< 0x00002000 */ |
| 8478 | #define CAN_F18R1_FB13 CAN_F18R1_FB13_Msk /*!< Filter bit 13 */ |
8067 | #define CAN_F18R1_FB13 CAN_F18R1_FB13_Msk /*!< Filter bit 13 */ |
| 8479 | #define CAN_F18R1_FB14_Pos (14U) |
8068 | #define CAN_F18R1_FB14_Pos (14U) |
| 8480 | #define CAN_F18R1_FB14_Msk (0x1U << CAN_F18R1_FB14_Pos) /*!< 0x00004000 */ |
8069 | #define CAN_F18R1_FB14_Msk (0x1UL << CAN_F18R1_FB14_Pos) /*!< 0x00004000 */ |
| 8481 | #define CAN_F18R1_FB14 CAN_F18R1_FB14_Msk /*!< Filter bit 14 */ |
8070 | #define CAN_F18R1_FB14 CAN_F18R1_FB14_Msk /*!< Filter bit 14 */ |
| 8482 | #define CAN_F18R1_FB15_Pos (15U) |
8071 | #define CAN_F18R1_FB15_Pos (15U) |
| 8483 | #define CAN_F18R1_FB15_Msk (0x1U << CAN_F18R1_FB15_Pos) /*!< 0x00008000 */ |
8072 | #define CAN_F18R1_FB15_Msk (0x1UL << CAN_F18R1_FB15_Pos) /*!< 0x00008000 */ |
| 8484 | #define CAN_F18R1_FB15 CAN_F18R1_FB15_Msk /*!< Filter bit 15 */ |
8073 | #define CAN_F18R1_FB15 CAN_F18R1_FB15_Msk /*!< Filter bit 15 */ |
| 8485 | #define CAN_F18R1_FB16_Pos (16U) |
8074 | #define CAN_F18R1_FB16_Pos (16U) |
| 8486 | #define CAN_F18R1_FB16_Msk (0x1U << CAN_F18R1_FB16_Pos) /*!< 0x00010000 */ |
8075 | #define CAN_F18R1_FB16_Msk (0x1UL << CAN_F18R1_FB16_Pos) /*!< 0x00010000 */ |
| 8487 | #define CAN_F18R1_FB16 CAN_F18R1_FB16_Msk /*!< Filter bit 16 */ |
8076 | #define CAN_F18R1_FB16 CAN_F18R1_FB16_Msk /*!< Filter bit 16 */ |
| 8488 | #define CAN_F18R1_FB17_Pos (17U) |
8077 | #define CAN_F18R1_FB17_Pos (17U) |
| 8489 | #define CAN_F18R1_FB17_Msk (0x1U << CAN_F18R1_FB17_Pos) /*!< 0x00020000 */ |
8078 | #define CAN_F18R1_FB17_Msk (0x1UL << CAN_F18R1_FB17_Pos) /*!< 0x00020000 */ |
| 8490 | #define CAN_F18R1_FB17 CAN_F18R1_FB17_Msk /*!< Filter bit 17 */ |
8079 | #define CAN_F18R1_FB17 CAN_F18R1_FB17_Msk /*!< Filter bit 17 */ |
| 8491 | #define CAN_F18R1_FB18_Pos (18U) |
8080 | #define CAN_F18R1_FB18_Pos (18U) |
| 8492 | #define CAN_F18R1_FB18_Msk (0x1U << CAN_F18R1_FB18_Pos) /*!< 0x00040000 */ |
8081 | #define CAN_F18R1_FB18_Msk (0x1UL << CAN_F18R1_FB18_Pos) /*!< 0x00040000 */ |
| 8493 | #define CAN_F18R1_FB18 CAN_F18R1_FB18_Msk /*!< Filter bit 18 */ |
8082 | #define CAN_F18R1_FB18 CAN_F18R1_FB18_Msk /*!< Filter bit 18 */ |
| 8494 | #define CAN_F18R1_FB19_Pos (19U) |
8083 | #define CAN_F18R1_FB19_Pos (19U) |
| 8495 | #define CAN_F18R1_FB19_Msk (0x1U << CAN_F18R1_FB19_Pos) /*!< 0x00080000 */ |
8084 | #define CAN_F18R1_FB19_Msk (0x1UL << CAN_F18R1_FB19_Pos) /*!< 0x00080000 */ |
| 8496 | #define CAN_F18R1_FB19 CAN_F18R1_FB19_Msk /*!< Filter bit 19 */ |
8085 | #define CAN_F18R1_FB19 CAN_F18R1_FB19_Msk /*!< Filter bit 19 */ |
| 8497 | #define CAN_F18R1_FB20_Pos (20U) |
8086 | #define CAN_F18R1_FB20_Pos (20U) |
| 8498 | #define CAN_F18R1_FB20_Msk (0x1U << CAN_F18R1_FB20_Pos) /*!< 0x00100000 */ |
8087 | #define CAN_F18R1_FB20_Msk (0x1UL << CAN_F18R1_FB20_Pos) /*!< 0x00100000 */ |
| 8499 | #define CAN_F18R1_FB20 CAN_F18R1_FB20_Msk /*!< Filter bit 20 */ |
8088 | #define CAN_F18R1_FB20 CAN_F18R1_FB20_Msk /*!< Filter bit 20 */ |
| 8500 | #define CAN_F18R1_FB21_Pos (21U) |
8089 | #define CAN_F18R1_FB21_Pos (21U) |
| 8501 | #define CAN_F18R1_FB21_Msk (0x1U << CAN_F18R1_FB21_Pos) /*!< 0x00200000 */ |
8090 | #define CAN_F18R1_FB21_Msk (0x1UL << CAN_F18R1_FB21_Pos) /*!< 0x00200000 */ |
| 8502 | #define CAN_F18R1_FB21 CAN_F18R1_FB21_Msk /*!< Filter bit 21 */ |
8091 | #define CAN_F18R1_FB21 CAN_F18R1_FB21_Msk /*!< Filter bit 21 */ |
| 8503 | #define CAN_F18R1_FB22_Pos (22U) |
8092 | #define CAN_F18R1_FB22_Pos (22U) |
| 8504 | #define CAN_F18R1_FB22_Msk (0x1U << CAN_F18R1_FB22_Pos) /*!< 0x00400000 */ |
8093 | #define CAN_F18R1_FB22_Msk (0x1UL << CAN_F18R1_FB22_Pos) /*!< 0x00400000 */ |
| 8505 | #define CAN_F18R1_FB22 CAN_F18R1_FB22_Msk /*!< Filter bit 22 */ |
8094 | #define CAN_F18R1_FB22 CAN_F18R1_FB22_Msk /*!< Filter bit 22 */ |
| 8506 | #define CAN_F18R1_FB23_Pos (23U) |
8095 | #define CAN_F18R1_FB23_Pos (23U) |
| 8507 | #define CAN_F18R1_FB23_Msk (0x1U << CAN_F18R1_FB23_Pos) /*!< 0x00800000 */ |
8096 | #define CAN_F18R1_FB23_Msk (0x1UL << CAN_F18R1_FB23_Pos) /*!< 0x00800000 */ |
| 8508 | #define CAN_F18R1_FB23 CAN_F18R1_FB23_Msk /*!< Filter bit 23 */ |
8097 | #define CAN_F18R1_FB23 CAN_F18R1_FB23_Msk /*!< Filter bit 23 */ |
| 8509 | #define CAN_F18R1_FB24_Pos (24U) |
8098 | #define CAN_F18R1_FB24_Pos (24U) |
| 8510 | #define CAN_F18R1_FB24_Msk (0x1U << CAN_F18R1_FB24_Pos) /*!< 0x01000000 */ |
8099 | #define CAN_F18R1_FB24_Msk (0x1UL << CAN_F18R1_FB24_Pos) /*!< 0x01000000 */ |
| 8511 | #define CAN_F18R1_FB24 CAN_F18R1_FB24_Msk /*!< Filter bit 24 */ |
8100 | #define CAN_F18R1_FB24 CAN_F18R1_FB24_Msk /*!< Filter bit 24 */ |
| 8512 | #define CAN_F18R1_FB25_Pos (25U) |
8101 | #define CAN_F18R1_FB25_Pos (25U) |
| 8513 | #define CAN_F18R1_FB25_Msk (0x1U << CAN_F18R1_FB25_Pos) /*!< 0x02000000 */ |
8102 | #define CAN_F18R1_FB25_Msk (0x1UL << CAN_F18R1_FB25_Pos) /*!< 0x02000000 */ |
| 8514 | #define CAN_F18R1_FB25 CAN_F18R1_FB25_Msk /*!< Filter bit 25 */ |
8103 | #define CAN_F18R1_FB25 CAN_F18R1_FB25_Msk /*!< Filter bit 25 */ |
| 8515 | #define CAN_F18R1_FB26_Pos (26U) |
8104 | #define CAN_F18R1_FB26_Pos (26U) |
| 8516 | #define CAN_F18R1_FB26_Msk (0x1U << CAN_F18R1_FB26_Pos) /*!< 0x04000000 */ |
8105 | #define CAN_F18R1_FB26_Msk (0x1UL << CAN_F18R1_FB26_Pos) /*!< 0x04000000 */ |
| 8517 | #define CAN_F18R1_FB26 CAN_F18R1_FB26_Msk /*!< Filter bit 26 */ |
8106 | #define CAN_F18R1_FB26 CAN_F18R1_FB26_Msk /*!< Filter bit 26 */ |
| 8518 | #define CAN_F18R1_FB27_Pos (27U) |
8107 | #define CAN_F18R1_FB27_Pos (27U) |
| 8519 | #define CAN_F18R1_FB27_Msk (0x1U << CAN_F18R1_FB27_Pos) /*!< 0x08000000 */ |
8108 | #define CAN_F18R1_FB27_Msk (0x1UL << CAN_F18R1_FB27_Pos) /*!< 0x08000000 */ |
| 8520 | #define CAN_F18R1_FB27 CAN_F18R1_FB27_Msk /*!< Filter bit 27 */ |
8109 | #define CAN_F18R1_FB27 CAN_F18R1_FB27_Msk /*!< Filter bit 27 */ |
| 8521 | #define CAN_F18R1_FB28_Pos (28U) |
8110 | #define CAN_F18R1_FB28_Pos (28U) |
| 8522 | #define CAN_F18R1_FB28_Msk (0x1U << CAN_F18R1_FB28_Pos) /*!< 0x10000000 */ |
8111 | #define CAN_F18R1_FB28_Msk (0x1UL << CAN_F18R1_FB28_Pos) /*!< 0x10000000 */ |
| 8523 | #define CAN_F18R1_FB28 CAN_F18R1_FB28_Msk /*!< Filter bit 28 */ |
8112 | #define CAN_F18R1_FB28 CAN_F18R1_FB28_Msk /*!< Filter bit 28 */ |
| 8524 | #define CAN_F18R1_FB29_Pos (29U) |
8113 | #define CAN_F18R1_FB29_Pos (29U) |
| 8525 | #define CAN_F18R1_FB29_Msk (0x1U << CAN_F18R1_FB29_Pos) /*!< 0x20000000 */ |
8114 | #define CAN_F18R1_FB29_Msk (0x1UL << CAN_F18R1_FB29_Pos) /*!< 0x20000000 */ |
| 8526 | #define CAN_F18R1_FB29 CAN_F18R1_FB29_Msk /*!< Filter bit 29 */ |
8115 | #define CAN_F18R1_FB29 CAN_F18R1_FB29_Msk /*!< Filter bit 29 */ |
| 8527 | #define CAN_F18R1_FB30_Pos (30U) |
8116 | #define CAN_F18R1_FB30_Pos (30U) |
| 8528 | #define CAN_F18R1_FB30_Msk (0x1U << CAN_F18R1_FB30_Pos) /*!< 0x40000000 */ |
8117 | #define CAN_F18R1_FB30_Msk (0x1UL << CAN_F18R1_FB30_Pos) /*!< 0x40000000 */ |
| 8529 | #define CAN_F18R1_FB30 CAN_F18R1_FB30_Msk /*!< Filter bit 30 */ |
8118 | #define CAN_F18R1_FB30 CAN_F18R1_FB30_Msk /*!< Filter bit 30 */ |
| 8530 | #define CAN_F18R1_FB31_Pos (31U) |
8119 | #define CAN_F18R1_FB31_Pos (31U) |
| 8531 | #define CAN_F18R1_FB31_Msk (0x1U << CAN_F18R1_FB31_Pos) /*!< 0x80000000 */ |
8120 | #define CAN_F18R1_FB31_Msk (0x1UL << CAN_F18R1_FB31_Pos) /*!< 0x80000000 */ |
| 8532 | #define CAN_F18R1_FB31 CAN_F18R1_FB31_Msk /*!< Filter bit 31 */ |
8121 | #define CAN_F18R1_FB31 CAN_F18R1_FB31_Msk /*!< Filter bit 31 */ |
| 8533 | 8122 | ||
| 8534 | /******************* Bit definition for CAN_F19R1 register ******************/ |
8123 | /******************* Bit definition for CAN_F19R1 register ******************/ |
| 8535 | #define CAN_F19R1_FB0_Pos (0U) |
8124 | #define CAN_F19R1_FB0_Pos (0U) |
| 8536 | #define CAN_F19R1_FB0_Msk (0x1U << CAN_F19R1_FB0_Pos) /*!< 0x00000001 */ |
8125 | #define CAN_F19R1_FB0_Msk (0x1UL << CAN_F19R1_FB0_Pos) /*!< 0x00000001 */ |
| 8537 | #define CAN_F19R1_FB0 CAN_F19R1_FB0_Msk /*!< Filter bit 0 */ |
8126 | #define CAN_F19R1_FB0 CAN_F19R1_FB0_Msk /*!< Filter bit 0 */ |
| 8538 | #define CAN_F19R1_FB1_Pos (1U) |
8127 | #define CAN_F19R1_FB1_Pos (1U) |
| 8539 | #define CAN_F19R1_FB1_Msk (0x1U << CAN_F19R1_FB1_Pos) /*!< 0x00000002 */ |
8128 | #define CAN_F19R1_FB1_Msk (0x1UL << CAN_F19R1_FB1_Pos) /*!< 0x00000002 */ |
| 8540 | #define CAN_F19R1_FB1 CAN_F19R1_FB1_Msk /*!< Filter bit 1 */ |
8129 | #define CAN_F19R1_FB1 CAN_F19R1_FB1_Msk /*!< Filter bit 1 */ |
| 8541 | #define CAN_F19R1_FB2_Pos (2U) |
8130 | #define CAN_F19R1_FB2_Pos (2U) |
| 8542 | #define CAN_F19R1_FB2_Msk (0x1U << CAN_F19R1_FB2_Pos) /*!< 0x00000004 */ |
8131 | #define CAN_F19R1_FB2_Msk (0x1UL << CAN_F19R1_FB2_Pos) /*!< 0x00000004 */ |
| 8543 | #define CAN_F19R1_FB2 CAN_F19R1_FB2_Msk /*!< Filter bit 2 */ |
8132 | #define CAN_F19R1_FB2 CAN_F19R1_FB2_Msk /*!< Filter bit 2 */ |
| 8544 | #define CAN_F19R1_FB3_Pos (3U) |
8133 | #define CAN_F19R1_FB3_Pos (3U) |
| 8545 | #define CAN_F19R1_FB3_Msk (0x1U << CAN_F19R1_FB3_Pos) /*!< 0x00000008 */ |
8134 | #define CAN_F19R1_FB3_Msk (0x1UL << CAN_F19R1_FB3_Pos) /*!< 0x00000008 */ |
| 8546 | #define CAN_F19R1_FB3 CAN_F19R1_FB3_Msk /*!< Filter bit 3 */ |
8135 | #define CAN_F19R1_FB3 CAN_F19R1_FB3_Msk /*!< Filter bit 3 */ |
| 8547 | #define CAN_F19R1_FB4_Pos (4U) |
8136 | #define CAN_F19R1_FB4_Pos (4U) |
| 8548 | #define CAN_F19R1_FB4_Msk (0x1U << CAN_F19R1_FB4_Pos) /*!< 0x00000010 */ |
8137 | #define CAN_F19R1_FB4_Msk (0x1UL << CAN_F19R1_FB4_Pos) /*!< 0x00000010 */ |
| 8549 | #define CAN_F19R1_FB4 CAN_F19R1_FB4_Msk /*!< Filter bit 4 */ |
8138 | #define CAN_F19R1_FB4 CAN_F19R1_FB4_Msk /*!< Filter bit 4 */ |
| 8550 | #define CAN_F19R1_FB5_Pos (5U) |
8139 | #define CAN_F19R1_FB5_Pos (5U) |
| 8551 | #define CAN_F19R1_FB5_Msk (0x1U << CAN_F19R1_FB5_Pos) /*!< 0x00000020 */ |
8140 | #define CAN_F19R1_FB5_Msk (0x1UL << CAN_F19R1_FB5_Pos) /*!< 0x00000020 */ |
| 8552 | #define CAN_F19R1_FB5 CAN_F19R1_FB5_Msk /*!< Filter bit 5 */ |
8141 | #define CAN_F19R1_FB5 CAN_F19R1_FB5_Msk /*!< Filter bit 5 */ |
| 8553 | #define CAN_F19R1_FB6_Pos (6U) |
8142 | #define CAN_F19R1_FB6_Pos (6U) |
| 8554 | #define CAN_F19R1_FB6_Msk (0x1U << CAN_F19R1_FB6_Pos) /*!< 0x00000040 */ |
8143 | #define CAN_F19R1_FB6_Msk (0x1UL << CAN_F19R1_FB6_Pos) /*!< 0x00000040 */ |
| 8555 | #define CAN_F19R1_FB6 CAN_F19R1_FB6_Msk /*!< Filter bit 6 */ |
8144 | #define CAN_F19R1_FB6 CAN_F19R1_FB6_Msk /*!< Filter bit 6 */ |
| 8556 | #define CAN_F19R1_FB7_Pos (7U) |
8145 | #define CAN_F19R1_FB7_Pos (7U) |
| 8557 | #define CAN_F19R1_FB7_Msk (0x1U << CAN_F19R1_FB7_Pos) /*!< 0x00000080 */ |
8146 | #define CAN_F19R1_FB7_Msk (0x1UL << CAN_F19R1_FB7_Pos) /*!< 0x00000080 */ |
| 8558 | #define CAN_F19R1_FB7 CAN_F19R1_FB7_Msk /*!< Filter bit 7 */ |
8147 | #define CAN_F19R1_FB7 CAN_F19R1_FB7_Msk /*!< Filter bit 7 */ |
| 8559 | #define CAN_F19R1_FB8_Pos (8U) |
8148 | #define CAN_F19R1_FB8_Pos (8U) |
| 8560 | #define CAN_F19R1_FB8_Msk (0x1U << CAN_F19R1_FB8_Pos) /*!< 0x00000100 */ |
8149 | #define CAN_F19R1_FB8_Msk (0x1UL << CAN_F19R1_FB8_Pos) /*!< 0x00000100 */ |
| 8561 | #define CAN_F19R1_FB8 CAN_F19R1_FB8_Msk /*!< Filter bit 8 */ |
8150 | #define CAN_F19R1_FB8 CAN_F19R1_FB8_Msk /*!< Filter bit 8 */ |
| 8562 | #define CAN_F19R1_FB9_Pos (9U) |
8151 | #define CAN_F19R1_FB9_Pos (9U) |
| 8563 | #define CAN_F19R1_FB9_Msk (0x1U << CAN_F19R1_FB9_Pos) /*!< 0x00000200 */ |
8152 | #define CAN_F19R1_FB9_Msk (0x1UL << CAN_F19R1_FB9_Pos) /*!< 0x00000200 */ |
| 8564 | #define CAN_F19R1_FB9 CAN_F19R1_FB9_Msk /*!< Filter bit 9 */ |
8153 | #define CAN_F19R1_FB9 CAN_F19R1_FB9_Msk /*!< Filter bit 9 */ |
| 8565 | #define CAN_F19R1_FB10_Pos (10U) |
8154 | #define CAN_F19R1_FB10_Pos (10U) |
| 8566 | #define CAN_F19R1_FB10_Msk (0x1U << CAN_F19R1_FB10_Pos) /*!< 0x00000400 */ |
8155 | #define CAN_F19R1_FB10_Msk (0x1UL << CAN_F19R1_FB10_Pos) /*!< 0x00000400 */ |
| 8567 | #define CAN_F19R1_FB10 CAN_F19R1_FB10_Msk /*!< Filter bit 10 */ |
8156 | #define CAN_F19R1_FB10 CAN_F19R1_FB10_Msk /*!< Filter bit 10 */ |
| 8568 | #define CAN_F19R1_FB11_Pos (11U) |
8157 | #define CAN_F19R1_FB11_Pos (11U) |
| 8569 | #define CAN_F19R1_FB11_Msk (0x1U << CAN_F19R1_FB11_Pos) /*!< 0x00000800 */ |
8158 | #define CAN_F19R1_FB11_Msk (0x1UL << CAN_F19R1_FB11_Pos) /*!< 0x00000800 */ |
| 8570 | #define CAN_F19R1_FB11 CAN_F19R1_FB11_Msk /*!< Filter bit 11 */ |
8159 | #define CAN_F19R1_FB11 CAN_F19R1_FB11_Msk /*!< Filter bit 11 */ |
| 8571 | #define CAN_F19R1_FB12_Pos (12U) |
8160 | #define CAN_F19R1_FB12_Pos (12U) |
| 8572 | #define CAN_F19R1_FB12_Msk (0x1U << CAN_F19R1_FB12_Pos) /*!< 0x00001000 */ |
8161 | #define CAN_F19R1_FB12_Msk (0x1UL << CAN_F19R1_FB12_Pos) /*!< 0x00001000 */ |
| 8573 | #define CAN_F19R1_FB12 CAN_F19R1_FB12_Msk /*!< Filter bit 12 */ |
8162 | #define CAN_F19R1_FB12 CAN_F19R1_FB12_Msk /*!< Filter bit 12 */ |
| 8574 | #define CAN_F19R1_FB13_Pos (13U) |
8163 | #define CAN_F19R1_FB13_Pos (13U) |
| 8575 | #define CAN_F19R1_FB13_Msk (0x1U << CAN_F19R1_FB13_Pos) /*!< 0x00002000 */ |
8164 | #define CAN_F19R1_FB13_Msk (0x1UL << CAN_F19R1_FB13_Pos) /*!< 0x00002000 */ |
| 8576 | #define CAN_F19R1_FB13 CAN_F19R1_FB13_Msk /*!< Filter bit 13 */ |
8165 | #define CAN_F19R1_FB13 CAN_F19R1_FB13_Msk /*!< Filter bit 13 */ |
| 8577 | #define CAN_F19R1_FB14_Pos (14U) |
8166 | #define CAN_F19R1_FB14_Pos (14U) |
| 8578 | #define CAN_F19R1_FB14_Msk (0x1U << CAN_F19R1_FB14_Pos) /*!< 0x00004000 */ |
8167 | #define CAN_F19R1_FB14_Msk (0x1UL << CAN_F19R1_FB14_Pos) /*!< 0x00004000 */ |
| 8579 | #define CAN_F19R1_FB14 CAN_F19R1_FB14_Msk /*!< Filter bit 14 */ |
8168 | #define CAN_F19R1_FB14 CAN_F19R1_FB14_Msk /*!< Filter bit 14 */ |
| 8580 | #define CAN_F19R1_FB15_Pos (15U) |
8169 | #define CAN_F19R1_FB15_Pos (15U) |
| 8581 | #define CAN_F19R1_FB15_Msk (0x1U << CAN_F19R1_FB15_Pos) /*!< 0x00008000 */ |
8170 | #define CAN_F19R1_FB15_Msk (0x1UL << CAN_F19R1_FB15_Pos) /*!< 0x00008000 */ |
| 8582 | #define CAN_F19R1_FB15 CAN_F19R1_FB15_Msk /*!< Filter bit 15 */ |
8171 | #define CAN_F19R1_FB15 CAN_F19R1_FB15_Msk /*!< Filter bit 15 */ |
| 8583 | #define CAN_F19R1_FB16_Pos (16U) |
8172 | #define CAN_F19R1_FB16_Pos (16U) |
| 8584 | #define CAN_F19R1_FB16_Msk (0x1U << CAN_F19R1_FB16_Pos) /*!< 0x00010000 */ |
8173 | #define CAN_F19R1_FB16_Msk (0x1UL << CAN_F19R1_FB16_Pos) /*!< 0x00010000 */ |
| 8585 | #define CAN_F19R1_FB16 CAN_F19R1_FB16_Msk /*!< Filter bit 16 */ |
8174 | #define CAN_F19R1_FB16 CAN_F19R1_FB16_Msk /*!< Filter bit 16 */ |
| 8586 | #define CAN_F19R1_FB17_Pos (17U) |
8175 | #define CAN_F19R1_FB17_Pos (17U) |
| 8587 | #define CAN_F19R1_FB17_Msk (0x1U << CAN_F19R1_FB17_Pos) /*!< 0x00020000 */ |
8176 | #define CAN_F19R1_FB17_Msk (0x1UL << CAN_F19R1_FB17_Pos) /*!< 0x00020000 */ |
| 8588 | #define CAN_F19R1_FB17 CAN_F19R1_FB17_Msk /*!< Filter bit 17 */ |
8177 | #define CAN_F19R1_FB17 CAN_F19R1_FB17_Msk /*!< Filter bit 17 */ |
| 8589 | #define CAN_F19R1_FB18_Pos (18U) |
8178 | #define CAN_F19R1_FB18_Pos (18U) |
| 8590 | #define CAN_F19R1_FB18_Msk (0x1U << CAN_F19R1_FB18_Pos) /*!< 0x00040000 */ |
8179 | #define CAN_F19R1_FB18_Msk (0x1UL << CAN_F19R1_FB18_Pos) /*!< 0x00040000 */ |
| 8591 | #define CAN_F19R1_FB18 CAN_F19R1_FB18_Msk /*!< Filter bit 18 */ |
8180 | #define CAN_F19R1_FB18 CAN_F19R1_FB18_Msk /*!< Filter bit 18 */ |
| 8592 | #define CAN_F19R1_FB19_Pos (19U) |
8181 | #define CAN_F19R1_FB19_Pos (19U) |
| 8593 | #define CAN_F19R1_FB19_Msk (0x1U << CAN_F19R1_FB19_Pos) /*!< 0x00080000 */ |
8182 | #define CAN_F19R1_FB19_Msk (0x1UL << CAN_F19R1_FB19_Pos) /*!< 0x00080000 */ |
| 8594 | #define CAN_F19R1_FB19 CAN_F19R1_FB19_Msk /*!< Filter bit 19 */ |
8183 | #define CAN_F19R1_FB19 CAN_F19R1_FB19_Msk /*!< Filter bit 19 */ |
| 8595 | #define CAN_F19R1_FB20_Pos (20U) |
8184 | #define CAN_F19R1_FB20_Pos (20U) |
| 8596 | #define CAN_F19R1_FB20_Msk (0x1U << CAN_F19R1_FB20_Pos) /*!< 0x00100000 */ |
8185 | #define CAN_F19R1_FB20_Msk (0x1UL << CAN_F19R1_FB20_Pos) /*!< 0x00100000 */ |
| 8597 | #define CAN_F19R1_FB20 CAN_F19R1_FB20_Msk /*!< Filter bit 20 */ |
8186 | #define CAN_F19R1_FB20 CAN_F19R1_FB20_Msk /*!< Filter bit 20 */ |
| 8598 | #define CAN_F19R1_FB21_Pos (21U) |
8187 | #define CAN_F19R1_FB21_Pos (21U) |
| 8599 | #define CAN_F19R1_FB21_Msk (0x1U << CAN_F19R1_FB21_Pos) /*!< 0x00200000 */ |
8188 | #define CAN_F19R1_FB21_Msk (0x1UL << CAN_F19R1_FB21_Pos) /*!< 0x00200000 */ |
| 8600 | #define CAN_F19R1_FB21 CAN_F19R1_FB21_Msk /*!< Filter bit 21 */ |
8189 | #define CAN_F19R1_FB21 CAN_F19R1_FB21_Msk /*!< Filter bit 21 */ |
| 8601 | #define CAN_F19R1_FB22_Pos (22U) |
8190 | #define CAN_F19R1_FB22_Pos (22U) |
| 8602 | #define CAN_F19R1_FB22_Msk (0x1U << CAN_F19R1_FB22_Pos) /*!< 0x00400000 */ |
8191 | #define CAN_F19R1_FB22_Msk (0x1UL << CAN_F19R1_FB22_Pos) /*!< 0x00400000 */ |
| 8603 | #define CAN_F19R1_FB22 CAN_F19R1_FB22_Msk /*!< Filter bit 22 */ |
8192 | #define CAN_F19R1_FB22 CAN_F19R1_FB22_Msk /*!< Filter bit 22 */ |
| 8604 | #define CAN_F19R1_FB23_Pos (23U) |
8193 | #define CAN_F19R1_FB23_Pos (23U) |
| 8605 | #define CAN_F19R1_FB23_Msk (0x1U << CAN_F19R1_FB23_Pos) /*!< 0x00800000 */ |
8194 | #define CAN_F19R1_FB23_Msk (0x1UL << CAN_F19R1_FB23_Pos) /*!< 0x00800000 */ |
| 8606 | #define CAN_F19R1_FB23 CAN_F19R1_FB23_Msk /*!< Filter bit 23 */ |
8195 | #define CAN_F19R1_FB23 CAN_F19R1_FB23_Msk /*!< Filter bit 23 */ |
| 8607 | #define CAN_F19R1_FB24_Pos (24U) |
8196 | #define CAN_F19R1_FB24_Pos (24U) |
| 8608 | #define CAN_F19R1_FB24_Msk (0x1U << CAN_F19R1_FB24_Pos) /*!< 0x01000000 */ |
8197 | #define CAN_F19R1_FB24_Msk (0x1UL << CAN_F19R1_FB24_Pos) /*!< 0x01000000 */ |
| 8609 | #define CAN_F19R1_FB24 CAN_F19R1_FB24_Msk /*!< Filter bit 24 */ |
8198 | #define CAN_F19R1_FB24 CAN_F19R1_FB24_Msk /*!< Filter bit 24 */ |
| 8610 | #define CAN_F19R1_FB25_Pos (25U) |
8199 | #define CAN_F19R1_FB25_Pos (25U) |
| 8611 | #define CAN_F19R1_FB25_Msk (0x1U << CAN_F19R1_FB25_Pos) /*!< 0x02000000 */ |
8200 | #define CAN_F19R1_FB25_Msk (0x1UL << CAN_F19R1_FB25_Pos) /*!< 0x02000000 */ |
| 8612 | #define CAN_F19R1_FB25 CAN_F19R1_FB25_Msk /*!< Filter bit 25 */ |
8201 | #define CAN_F19R1_FB25 CAN_F19R1_FB25_Msk /*!< Filter bit 25 */ |
| 8613 | #define CAN_F19R1_FB26_Pos (26U) |
8202 | #define CAN_F19R1_FB26_Pos (26U) |
| 8614 | #define CAN_F19R1_FB26_Msk (0x1U << CAN_F19R1_FB26_Pos) /*!< 0x04000000 */ |
8203 | #define CAN_F19R1_FB26_Msk (0x1UL << CAN_F19R1_FB26_Pos) /*!< 0x04000000 */ |
| 8615 | #define CAN_F19R1_FB26 CAN_F19R1_FB26_Msk /*!< Filter bit 26 */ |
8204 | #define CAN_F19R1_FB26 CAN_F19R1_FB26_Msk /*!< Filter bit 26 */ |
| 8616 | #define CAN_F19R1_FB27_Pos (27U) |
8205 | #define CAN_F19R1_FB27_Pos (27U) |
| 8617 | #define CAN_F19R1_FB27_Msk (0x1U << CAN_F19R1_FB27_Pos) /*!< 0x08000000 */ |
8206 | #define CAN_F19R1_FB27_Msk (0x1UL << CAN_F19R1_FB27_Pos) /*!< 0x08000000 */ |
| 8618 | #define CAN_F19R1_FB27 CAN_F19R1_FB27_Msk /*!< Filter bit 27 */ |
8207 | #define CAN_F19R1_FB27 CAN_F19R1_FB27_Msk /*!< Filter bit 27 */ |
| 8619 | #define CAN_F19R1_FB28_Pos (28U) |
8208 | #define CAN_F19R1_FB28_Pos (28U) |
| 8620 | #define CAN_F19R1_FB28_Msk (0x1U << CAN_F19R1_FB28_Pos) /*!< 0x10000000 */ |
8209 | #define CAN_F19R1_FB28_Msk (0x1UL << CAN_F19R1_FB28_Pos) /*!< 0x10000000 */ |
| 8621 | #define CAN_F19R1_FB28 CAN_F19R1_FB28_Msk /*!< Filter bit 28 */ |
8210 | #define CAN_F19R1_FB28 CAN_F19R1_FB28_Msk /*!< Filter bit 28 */ |
| 8622 | #define CAN_F19R1_FB29_Pos (29U) |
8211 | #define CAN_F19R1_FB29_Pos (29U) |
| 8623 | #define CAN_F19R1_FB29_Msk (0x1U << CAN_F19R1_FB29_Pos) /*!< 0x20000000 */ |
8212 | #define CAN_F19R1_FB29_Msk (0x1UL << CAN_F19R1_FB29_Pos) /*!< 0x20000000 */ |
| 8624 | #define CAN_F19R1_FB29 CAN_F19R1_FB29_Msk /*!< Filter bit 29 */ |
8213 | #define CAN_F19R1_FB29 CAN_F19R1_FB29_Msk /*!< Filter bit 29 */ |
| 8625 | #define CAN_F19R1_FB30_Pos (30U) |
8214 | #define CAN_F19R1_FB30_Pos (30U) |
| 8626 | #define CAN_F19R1_FB30_Msk (0x1U << CAN_F19R1_FB30_Pos) /*!< 0x40000000 */ |
8215 | #define CAN_F19R1_FB30_Msk (0x1UL << CAN_F19R1_FB30_Pos) /*!< 0x40000000 */ |
| 8627 | #define CAN_F19R1_FB30 CAN_F19R1_FB30_Msk /*!< Filter bit 30 */ |
8216 | #define CAN_F19R1_FB30 CAN_F19R1_FB30_Msk /*!< Filter bit 30 */ |
| 8628 | #define CAN_F19R1_FB31_Pos (31U) |
8217 | #define CAN_F19R1_FB31_Pos (31U) |
| 8629 | #define CAN_F19R1_FB31_Msk (0x1U << CAN_F19R1_FB31_Pos) /*!< 0x80000000 */ |
8218 | #define CAN_F19R1_FB31_Msk (0x1UL << CAN_F19R1_FB31_Pos) /*!< 0x80000000 */ |
| 8630 | #define CAN_F19R1_FB31 CAN_F19R1_FB31_Msk /*!< Filter bit 31 */ |
8219 | #define CAN_F19R1_FB31 CAN_F19R1_FB31_Msk /*!< Filter bit 31 */ |
| 8631 | 8220 | ||
| 8632 | /******************* Bit definition for CAN_F20R1 register ******************/ |
8221 | /******************* Bit definition for CAN_F20R1 register ******************/ |
| 8633 | #define CAN_F20R1_FB0_Pos (0U) |
8222 | #define CAN_F20R1_FB0_Pos (0U) |
| 8634 | #define CAN_F20R1_FB0_Msk (0x1U << CAN_F20R1_FB0_Pos) /*!< 0x00000001 */ |
8223 | #define CAN_F20R1_FB0_Msk (0x1UL << CAN_F20R1_FB0_Pos) /*!< 0x00000001 */ |
| 8635 | #define CAN_F20R1_FB0 CAN_F20R1_FB0_Msk /*!< Filter bit 0 */ |
8224 | #define CAN_F20R1_FB0 CAN_F20R1_FB0_Msk /*!< Filter bit 0 */ |
| 8636 | #define CAN_F20R1_FB1_Pos (1U) |
8225 | #define CAN_F20R1_FB1_Pos (1U) |
| 8637 | #define CAN_F20R1_FB1_Msk (0x1U << CAN_F20R1_FB1_Pos) /*!< 0x00000002 */ |
8226 | #define CAN_F20R1_FB1_Msk (0x1UL << CAN_F20R1_FB1_Pos) /*!< 0x00000002 */ |
| 8638 | #define CAN_F20R1_FB1 CAN_F20R1_FB1_Msk /*!< Filter bit 1 */ |
8227 | #define CAN_F20R1_FB1 CAN_F20R1_FB1_Msk /*!< Filter bit 1 */ |
| 8639 | #define CAN_F20R1_FB2_Pos (2U) |
8228 | #define CAN_F20R1_FB2_Pos (2U) |
| 8640 | #define CAN_F20R1_FB2_Msk (0x1U << CAN_F20R1_FB2_Pos) /*!< 0x00000004 */ |
8229 | #define CAN_F20R1_FB2_Msk (0x1UL << CAN_F20R1_FB2_Pos) /*!< 0x00000004 */ |
| 8641 | #define CAN_F20R1_FB2 CAN_F20R1_FB2_Msk /*!< Filter bit 2 */ |
8230 | #define CAN_F20R1_FB2 CAN_F20R1_FB2_Msk /*!< Filter bit 2 */ |
| 8642 | #define CAN_F20R1_FB3_Pos (3U) |
8231 | #define CAN_F20R1_FB3_Pos (3U) |
| 8643 | #define CAN_F20R1_FB3_Msk (0x1U << CAN_F20R1_FB3_Pos) /*!< 0x00000008 */ |
8232 | #define CAN_F20R1_FB3_Msk (0x1UL << CAN_F20R1_FB3_Pos) /*!< 0x00000008 */ |
| 8644 | #define CAN_F20R1_FB3 CAN_F20R1_FB3_Msk /*!< Filter bit 3 */ |
8233 | #define CAN_F20R1_FB3 CAN_F20R1_FB3_Msk /*!< Filter bit 3 */ |
| 8645 | #define CAN_F20R1_FB4_Pos (4U) |
8234 | #define CAN_F20R1_FB4_Pos (4U) |
| 8646 | #define CAN_F20R1_FB4_Msk (0x1U << CAN_F20R1_FB4_Pos) /*!< 0x00000010 */ |
8235 | #define CAN_F20R1_FB4_Msk (0x1UL << CAN_F20R1_FB4_Pos) /*!< 0x00000010 */ |
| 8647 | #define CAN_F20R1_FB4 CAN_F20R1_FB4_Msk /*!< Filter bit 4 */ |
8236 | #define CAN_F20R1_FB4 CAN_F20R1_FB4_Msk /*!< Filter bit 4 */ |
| 8648 | #define CAN_F20R1_FB5_Pos (5U) |
8237 | #define CAN_F20R1_FB5_Pos (5U) |
| 8649 | #define CAN_F20R1_FB5_Msk (0x1U << CAN_F20R1_FB5_Pos) /*!< 0x00000020 */ |
8238 | #define CAN_F20R1_FB5_Msk (0x1UL << CAN_F20R1_FB5_Pos) /*!< 0x00000020 */ |
| 8650 | #define CAN_F20R1_FB5 CAN_F20R1_FB5_Msk /*!< Filter bit 5 */ |
8239 | #define CAN_F20R1_FB5 CAN_F20R1_FB5_Msk /*!< Filter bit 5 */ |
| 8651 | #define CAN_F20R1_FB6_Pos (6U) |
8240 | #define CAN_F20R1_FB6_Pos (6U) |
| 8652 | #define CAN_F20R1_FB6_Msk (0x1U << CAN_F20R1_FB6_Pos) /*!< 0x00000040 */ |
8241 | #define CAN_F20R1_FB6_Msk (0x1UL << CAN_F20R1_FB6_Pos) /*!< 0x00000040 */ |
| 8653 | #define CAN_F20R1_FB6 CAN_F20R1_FB6_Msk /*!< Filter bit 6 */ |
8242 | #define CAN_F20R1_FB6 CAN_F20R1_FB6_Msk /*!< Filter bit 6 */ |
| 8654 | #define CAN_F20R1_FB7_Pos (7U) |
8243 | #define CAN_F20R1_FB7_Pos (7U) |
| 8655 | #define CAN_F20R1_FB7_Msk (0x1U << CAN_F20R1_FB7_Pos) /*!< 0x00000080 */ |
8244 | #define CAN_F20R1_FB7_Msk (0x1UL << CAN_F20R1_FB7_Pos) /*!< 0x00000080 */ |
| 8656 | #define CAN_F20R1_FB7 CAN_F20R1_FB7_Msk /*!< Filter bit 7 */ |
8245 | #define CAN_F20R1_FB7 CAN_F20R1_FB7_Msk /*!< Filter bit 7 */ |
| 8657 | #define CAN_F20R1_FB8_Pos (8U) |
8246 | #define CAN_F20R1_FB8_Pos (8U) |
| 8658 | #define CAN_F20R1_FB8_Msk (0x1U << CAN_F20R1_FB8_Pos) /*!< 0x00000100 */ |
8247 | #define CAN_F20R1_FB8_Msk (0x1UL << CAN_F20R1_FB8_Pos) /*!< 0x00000100 */ |
| 8659 | #define CAN_F20R1_FB8 CAN_F20R1_FB8_Msk /*!< Filter bit 8 */ |
8248 | #define CAN_F20R1_FB8 CAN_F20R1_FB8_Msk /*!< Filter bit 8 */ |
| 8660 | #define CAN_F20R1_FB9_Pos (9U) |
8249 | #define CAN_F20R1_FB9_Pos (9U) |
| 8661 | #define CAN_F20R1_FB9_Msk (0x1U << CAN_F20R1_FB9_Pos) /*!< 0x00000200 */ |
8250 | #define CAN_F20R1_FB9_Msk (0x1UL << CAN_F20R1_FB9_Pos) /*!< 0x00000200 */ |
| 8662 | #define CAN_F20R1_FB9 CAN_F20R1_FB9_Msk /*!< Filter bit 9 */ |
8251 | #define CAN_F20R1_FB9 CAN_F20R1_FB9_Msk /*!< Filter bit 9 */ |
| 8663 | #define CAN_F20R1_FB10_Pos (10U) |
8252 | #define CAN_F20R1_FB10_Pos (10U) |
| 8664 | #define CAN_F20R1_FB10_Msk (0x1U << CAN_F20R1_FB10_Pos) /*!< 0x00000400 */ |
8253 | #define CAN_F20R1_FB10_Msk (0x1UL << CAN_F20R1_FB10_Pos) /*!< 0x00000400 */ |
| 8665 | #define CAN_F20R1_FB10 CAN_F20R1_FB10_Msk /*!< Filter bit 10 */ |
8254 | #define CAN_F20R1_FB10 CAN_F20R1_FB10_Msk /*!< Filter bit 10 */ |
| 8666 | #define CAN_F20R1_FB11_Pos (11U) |
8255 | #define CAN_F20R1_FB11_Pos (11U) |
| 8667 | #define CAN_F20R1_FB11_Msk (0x1U << CAN_F20R1_FB11_Pos) /*!< 0x00000800 */ |
8256 | #define CAN_F20R1_FB11_Msk (0x1UL << CAN_F20R1_FB11_Pos) /*!< 0x00000800 */ |
| 8668 | #define CAN_F20R1_FB11 CAN_F20R1_FB11_Msk /*!< Filter bit 11 */ |
8257 | #define CAN_F20R1_FB11 CAN_F20R1_FB11_Msk /*!< Filter bit 11 */ |
| 8669 | #define CAN_F20R1_FB12_Pos (12U) |
8258 | #define CAN_F20R1_FB12_Pos (12U) |
| 8670 | #define CAN_F20R1_FB12_Msk (0x1U << CAN_F20R1_FB12_Pos) /*!< 0x00001000 */ |
8259 | #define CAN_F20R1_FB12_Msk (0x1UL << CAN_F20R1_FB12_Pos) /*!< 0x00001000 */ |
| 8671 | #define CAN_F20R1_FB12 CAN_F20R1_FB12_Msk /*!< Filter bit 12 */ |
8260 | #define CAN_F20R1_FB12 CAN_F20R1_FB12_Msk /*!< Filter bit 12 */ |
| 8672 | #define CAN_F20R1_FB13_Pos (13U) |
8261 | #define CAN_F20R1_FB13_Pos (13U) |
| 8673 | #define CAN_F20R1_FB13_Msk (0x1U << CAN_F20R1_FB13_Pos) /*!< 0x00002000 */ |
8262 | #define CAN_F20R1_FB13_Msk (0x1UL << CAN_F20R1_FB13_Pos) /*!< 0x00002000 */ |
| 8674 | #define CAN_F20R1_FB13 CAN_F20R1_FB13_Msk /*!< Filter bit 13 */ |
8263 | #define CAN_F20R1_FB13 CAN_F20R1_FB13_Msk /*!< Filter bit 13 */ |
| 8675 | #define CAN_F20R1_FB14_Pos (14U) |
8264 | #define CAN_F20R1_FB14_Pos (14U) |
| 8676 | #define CAN_F20R1_FB14_Msk (0x1U << CAN_F20R1_FB14_Pos) /*!< 0x00004000 */ |
8265 | #define CAN_F20R1_FB14_Msk (0x1UL << CAN_F20R1_FB14_Pos) /*!< 0x00004000 */ |
| 8677 | #define CAN_F20R1_FB14 CAN_F20R1_FB14_Msk /*!< Filter bit 14 */ |
8266 | #define CAN_F20R1_FB14 CAN_F20R1_FB14_Msk /*!< Filter bit 14 */ |
| 8678 | #define CAN_F20R1_FB15_Pos (15U) |
8267 | #define CAN_F20R1_FB15_Pos (15U) |
| 8679 | #define CAN_F20R1_FB15_Msk (0x1U << CAN_F20R1_FB15_Pos) /*!< 0x00008000 */ |
8268 | #define CAN_F20R1_FB15_Msk (0x1UL << CAN_F20R1_FB15_Pos) /*!< 0x00008000 */ |
| 8680 | #define CAN_F20R1_FB15 CAN_F20R1_FB15_Msk /*!< Filter bit 15 */ |
8269 | #define CAN_F20R1_FB15 CAN_F20R1_FB15_Msk /*!< Filter bit 15 */ |
| 8681 | #define CAN_F20R1_FB16_Pos (16U) |
8270 | #define CAN_F20R1_FB16_Pos (16U) |
| 8682 | #define CAN_F20R1_FB16_Msk (0x1U << CAN_F20R1_FB16_Pos) /*!< 0x00010000 */ |
8271 | #define CAN_F20R1_FB16_Msk (0x1UL << CAN_F20R1_FB16_Pos) /*!< 0x00010000 */ |
| 8683 | #define CAN_F20R1_FB16 CAN_F20R1_FB16_Msk /*!< Filter bit 16 */ |
8272 | #define CAN_F20R1_FB16 CAN_F20R1_FB16_Msk /*!< Filter bit 16 */ |
| 8684 | #define CAN_F20R1_FB17_Pos (17U) |
8273 | #define CAN_F20R1_FB17_Pos (17U) |
| 8685 | #define CAN_F20R1_FB17_Msk (0x1U << CAN_F20R1_FB17_Pos) /*!< 0x00020000 */ |
8274 | #define CAN_F20R1_FB17_Msk (0x1UL << CAN_F20R1_FB17_Pos) /*!< 0x00020000 */ |
| 8686 | #define CAN_F20R1_FB17 CAN_F20R1_FB17_Msk /*!< Filter bit 17 */ |
8275 | #define CAN_F20R1_FB17 CAN_F20R1_FB17_Msk /*!< Filter bit 17 */ |
| 8687 | #define CAN_F20R1_FB18_Pos (18U) |
8276 | #define CAN_F20R1_FB18_Pos (18U) |
| 8688 | #define CAN_F20R1_FB18_Msk (0x1U << CAN_F20R1_FB18_Pos) /*!< 0x00040000 */ |
8277 | #define CAN_F20R1_FB18_Msk (0x1UL << CAN_F20R1_FB18_Pos) /*!< 0x00040000 */ |
| 8689 | #define CAN_F20R1_FB18 CAN_F20R1_FB18_Msk /*!< Filter bit 18 */ |
8278 | #define CAN_F20R1_FB18 CAN_F20R1_FB18_Msk /*!< Filter bit 18 */ |
| 8690 | #define CAN_F20R1_FB19_Pos (19U) |
8279 | #define CAN_F20R1_FB19_Pos (19U) |
| 8691 | #define CAN_F20R1_FB19_Msk (0x1U << CAN_F20R1_FB19_Pos) /*!< 0x00080000 */ |
8280 | #define CAN_F20R1_FB19_Msk (0x1UL << CAN_F20R1_FB19_Pos) /*!< 0x00080000 */ |
| 8692 | #define CAN_F20R1_FB19 CAN_F20R1_FB19_Msk /*!< Filter bit 19 */ |
8281 | #define CAN_F20R1_FB19 CAN_F20R1_FB19_Msk /*!< Filter bit 19 */ |
| 8693 | #define CAN_F20R1_FB20_Pos (20U) |
8282 | #define CAN_F20R1_FB20_Pos (20U) |
| 8694 | #define CAN_F20R1_FB20_Msk (0x1U << CAN_F20R1_FB20_Pos) /*!< 0x00100000 */ |
8283 | #define CAN_F20R1_FB20_Msk (0x1UL << CAN_F20R1_FB20_Pos) /*!< 0x00100000 */ |
| 8695 | #define CAN_F20R1_FB20 CAN_F20R1_FB20_Msk /*!< Filter bit 20 */ |
8284 | #define CAN_F20R1_FB20 CAN_F20R1_FB20_Msk /*!< Filter bit 20 */ |
| 8696 | #define CAN_F20R1_FB21_Pos (21U) |
8285 | #define CAN_F20R1_FB21_Pos (21U) |
| 8697 | #define CAN_F20R1_FB21_Msk (0x1U << CAN_F20R1_FB21_Pos) /*!< 0x00200000 */ |
8286 | #define CAN_F20R1_FB21_Msk (0x1UL << CAN_F20R1_FB21_Pos) /*!< 0x00200000 */ |
| 8698 | #define CAN_F20R1_FB21 CAN_F20R1_FB21_Msk /*!< Filter bit 21 */ |
8287 | #define CAN_F20R1_FB21 CAN_F20R1_FB21_Msk /*!< Filter bit 21 */ |
| 8699 | #define CAN_F20R1_FB22_Pos (22U) |
8288 | #define CAN_F20R1_FB22_Pos (22U) |
| 8700 | #define CAN_F20R1_FB22_Msk (0x1U << CAN_F20R1_FB22_Pos) /*!< 0x00400000 */ |
8289 | #define CAN_F20R1_FB22_Msk (0x1UL << CAN_F20R1_FB22_Pos) /*!< 0x00400000 */ |
| 8701 | #define CAN_F20R1_FB22 CAN_F20R1_FB22_Msk /*!< Filter bit 22 */ |
8290 | #define CAN_F20R1_FB22 CAN_F20R1_FB22_Msk /*!< Filter bit 22 */ |
| 8702 | #define CAN_F20R1_FB23_Pos (23U) |
8291 | #define CAN_F20R1_FB23_Pos (23U) |
| 8703 | #define CAN_F20R1_FB23_Msk (0x1U << CAN_F20R1_FB23_Pos) /*!< 0x00800000 */ |
8292 | #define CAN_F20R1_FB23_Msk (0x1UL << CAN_F20R1_FB23_Pos) /*!< 0x00800000 */ |
| 8704 | #define CAN_F20R1_FB23 CAN_F20R1_FB23_Msk /*!< Filter bit 23 */ |
8293 | #define CAN_F20R1_FB23 CAN_F20R1_FB23_Msk /*!< Filter bit 23 */ |
| 8705 | #define CAN_F20R1_FB24_Pos (24U) |
8294 | #define CAN_F20R1_FB24_Pos (24U) |
| 8706 | #define CAN_F20R1_FB24_Msk (0x1U << CAN_F20R1_FB24_Pos) /*!< 0x01000000 */ |
8295 | #define CAN_F20R1_FB24_Msk (0x1UL << CAN_F20R1_FB24_Pos) /*!< 0x01000000 */ |
| 8707 | #define CAN_F20R1_FB24 CAN_F20R1_FB24_Msk /*!< Filter bit 24 */ |
8296 | #define CAN_F20R1_FB24 CAN_F20R1_FB24_Msk /*!< Filter bit 24 */ |
| 8708 | #define CAN_F20R1_FB25_Pos (25U) |
8297 | #define CAN_F20R1_FB25_Pos (25U) |
| 8709 | #define CAN_F20R1_FB25_Msk (0x1U << CAN_F20R1_FB25_Pos) /*!< 0x02000000 */ |
8298 | #define CAN_F20R1_FB25_Msk (0x1UL << CAN_F20R1_FB25_Pos) /*!< 0x02000000 */ |
| 8710 | #define CAN_F20R1_FB25 CAN_F20R1_FB25_Msk /*!< Filter bit 25 */ |
8299 | #define CAN_F20R1_FB25 CAN_F20R1_FB25_Msk /*!< Filter bit 25 */ |
| 8711 | #define CAN_F20R1_FB26_Pos (26U) |
8300 | #define CAN_F20R1_FB26_Pos (26U) |
| 8712 | #define CAN_F20R1_FB26_Msk (0x1U << CAN_F20R1_FB26_Pos) /*!< 0x04000000 */ |
8301 | #define CAN_F20R1_FB26_Msk (0x1UL << CAN_F20R1_FB26_Pos) /*!< 0x04000000 */ |
| 8713 | #define CAN_F20R1_FB26 CAN_F20R1_FB26_Msk /*!< Filter bit 26 */ |
8302 | #define CAN_F20R1_FB26 CAN_F20R1_FB26_Msk /*!< Filter bit 26 */ |
| 8714 | #define CAN_F20R1_FB27_Pos (27U) |
8303 | #define CAN_F20R1_FB27_Pos (27U) |
| 8715 | #define CAN_F20R1_FB27_Msk (0x1U << CAN_F20R1_FB27_Pos) /*!< 0x08000000 */ |
8304 | #define CAN_F20R1_FB27_Msk (0x1UL << CAN_F20R1_FB27_Pos) /*!< 0x08000000 */ |
| 8716 | #define CAN_F20R1_FB27 CAN_F20R1_FB27_Msk /*!< Filter bit 27 */ |
8305 | #define CAN_F20R1_FB27 CAN_F20R1_FB27_Msk /*!< Filter bit 27 */ |
| 8717 | #define CAN_F20R1_FB28_Pos (28U) |
8306 | #define CAN_F20R1_FB28_Pos (28U) |
| 8718 | #define CAN_F20R1_FB28_Msk (0x1U << CAN_F20R1_FB28_Pos) /*!< 0x10000000 */ |
8307 | #define CAN_F20R1_FB28_Msk (0x1UL << CAN_F20R1_FB28_Pos) /*!< 0x10000000 */ |
| 8719 | #define CAN_F20R1_FB28 CAN_F20R1_FB28_Msk /*!< Filter bit 28 */ |
8308 | #define CAN_F20R1_FB28 CAN_F20R1_FB28_Msk /*!< Filter bit 28 */ |
| 8720 | #define CAN_F20R1_FB29_Pos (29U) |
8309 | #define CAN_F20R1_FB29_Pos (29U) |
| 8721 | #define CAN_F20R1_FB29_Msk (0x1U << CAN_F20R1_FB29_Pos) /*!< 0x20000000 */ |
8310 | #define CAN_F20R1_FB29_Msk (0x1UL << CAN_F20R1_FB29_Pos) /*!< 0x20000000 */ |
| 8722 | #define CAN_F20R1_FB29 CAN_F20R1_FB29_Msk /*!< Filter bit 29 */ |
8311 | #define CAN_F20R1_FB29 CAN_F20R1_FB29_Msk /*!< Filter bit 29 */ |
| 8723 | #define CAN_F20R1_FB30_Pos (30U) |
8312 | #define CAN_F20R1_FB30_Pos (30U) |
| 8724 | #define CAN_F20R1_FB30_Msk (0x1U << CAN_F20R1_FB30_Pos) /*!< 0x40000000 */ |
8313 | #define CAN_F20R1_FB30_Msk (0x1UL << CAN_F20R1_FB30_Pos) /*!< 0x40000000 */ |
| 8725 | #define CAN_F20R1_FB30 CAN_F20R1_FB30_Msk /*!< Filter bit 30 */ |
8314 | #define CAN_F20R1_FB30 CAN_F20R1_FB30_Msk /*!< Filter bit 30 */ |
| 8726 | #define CAN_F20R1_FB31_Pos (31U) |
8315 | #define CAN_F20R1_FB31_Pos (31U) |
| 8727 | #define CAN_F20R1_FB31_Msk (0x1U << CAN_F20R1_FB31_Pos) /*!< 0x80000000 */ |
8316 | #define CAN_F20R1_FB31_Msk (0x1UL << CAN_F20R1_FB31_Pos) /*!< 0x80000000 */ |
| 8728 | #define CAN_F20R1_FB31 CAN_F20R1_FB31_Msk /*!< Filter bit 31 */ |
8317 | #define CAN_F20R1_FB31 CAN_F20R1_FB31_Msk /*!< Filter bit 31 */ |
| 8729 | 8318 | ||
| 8730 | /******************* Bit definition for CAN_F21R1 register ******************/ |
8319 | /******************* Bit definition for CAN_F21R1 register ******************/ |
| 8731 | #define CAN_F21R1_FB0_Pos (0U) |
8320 | #define CAN_F21R1_FB0_Pos (0U) |
| 8732 | #define CAN_F21R1_FB0_Msk (0x1U << CAN_F21R1_FB0_Pos) /*!< 0x00000001 */ |
8321 | #define CAN_F21R1_FB0_Msk (0x1UL << CAN_F21R1_FB0_Pos) /*!< 0x00000001 */ |
| 8733 | #define CAN_F21R1_FB0 CAN_F21R1_FB0_Msk /*!< Filter bit 0 */ |
8322 | #define CAN_F21R1_FB0 CAN_F21R1_FB0_Msk /*!< Filter bit 0 */ |
| 8734 | #define CAN_F21R1_FB1_Pos (1U) |
8323 | #define CAN_F21R1_FB1_Pos (1U) |
| 8735 | #define CAN_F21R1_FB1_Msk (0x1U << CAN_F21R1_FB1_Pos) /*!< 0x00000002 */ |
8324 | #define CAN_F21R1_FB1_Msk (0x1UL << CAN_F21R1_FB1_Pos) /*!< 0x00000002 */ |
| 8736 | #define CAN_F21R1_FB1 CAN_F21R1_FB1_Msk /*!< Filter bit 1 */ |
8325 | #define CAN_F21R1_FB1 CAN_F21R1_FB1_Msk /*!< Filter bit 1 */ |
| 8737 | #define CAN_F21R1_FB2_Pos (2U) |
8326 | #define CAN_F21R1_FB2_Pos (2U) |
| 8738 | #define CAN_F21R1_FB2_Msk (0x1U << CAN_F21R1_FB2_Pos) /*!< 0x00000004 */ |
8327 | #define CAN_F21R1_FB2_Msk (0x1UL << CAN_F21R1_FB2_Pos) /*!< 0x00000004 */ |
| 8739 | #define CAN_F21R1_FB2 CAN_F21R1_FB2_Msk /*!< Filter bit 2 */ |
8328 | #define CAN_F21R1_FB2 CAN_F21R1_FB2_Msk /*!< Filter bit 2 */ |
| 8740 | #define CAN_F21R1_FB3_Pos (3U) |
8329 | #define CAN_F21R1_FB3_Pos (3U) |
| 8741 | #define CAN_F21R1_FB3_Msk (0x1U << CAN_F21R1_FB3_Pos) /*!< 0x00000008 */ |
8330 | #define CAN_F21R1_FB3_Msk (0x1UL << CAN_F21R1_FB3_Pos) /*!< 0x00000008 */ |
| 8742 | #define CAN_F21R1_FB3 CAN_F21R1_FB3_Msk /*!< Filter bit 3 */ |
8331 | #define CAN_F21R1_FB3 CAN_F21R1_FB3_Msk /*!< Filter bit 3 */ |
| 8743 | #define CAN_F21R1_FB4_Pos (4U) |
8332 | #define CAN_F21R1_FB4_Pos (4U) |
| 8744 | #define CAN_F21R1_FB4_Msk (0x1U << CAN_F21R1_FB4_Pos) /*!< 0x00000010 */ |
8333 | #define CAN_F21R1_FB4_Msk (0x1UL << CAN_F21R1_FB4_Pos) /*!< 0x00000010 */ |
| 8745 | #define CAN_F21R1_FB4 CAN_F21R1_FB4_Msk /*!< Filter bit 4 */ |
8334 | #define CAN_F21R1_FB4 CAN_F21R1_FB4_Msk /*!< Filter bit 4 */ |
| 8746 | #define CAN_F21R1_FB5_Pos (5U) |
8335 | #define CAN_F21R1_FB5_Pos (5U) |
| 8747 | #define CAN_F21R1_FB5_Msk (0x1U << CAN_F21R1_FB5_Pos) /*!< 0x00000020 */ |
8336 | #define CAN_F21R1_FB5_Msk (0x1UL << CAN_F21R1_FB5_Pos) /*!< 0x00000020 */ |
| 8748 | #define CAN_F21R1_FB5 CAN_F21R1_FB5_Msk /*!< Filter bit 5 */ |
8337 | #define CAN_F21R1_FB5 CAN_F21R1_FB5_Msk /*!< Filter bit 5 */ |
| 8749 | #define CAN_F21R1_FB6_Pos (6U) |
8338 | #define CAN_F21R1_FB6_Pos (6U) |
| 8750 | #define CAN_F21R1_FB6_Msk (0x1U << CAN_F21R1_FB6_Pos) /*!< 0x00000040 */ |
8339 | #define CAN_F21R1_FB6_Msk (0x1UL << CAN_F21R1_FB6_Pos) /*!< 0x00000040 */ |
| 8751 | #define CAN_F21R1_FB6 CAN_F21R1_FB6_Msk /*!< Filter bit 6 */ |
8340 | #define CAN_F21R1_FB6 CAN_F21R1_FB6_Msk /*!< Filter bit 6 */ |
| 8752 | #define CAN_F21R1_FB7_Pos (7U) |
8341 | #define CAN_F21R1_FB7_Pos (7U) |
| 8753 | #define CAN_F21R1_FB7_Msk (0x1U << CAN_F21R1_FB7_Pos) /*!< 0x00000080 */ |
8342 | #define CAN_F21R1_FB7_Msk (0x1UL << CAN_F21R1_FB7_Pos) /*!< 0x00000080 */ |
| 8754 | #define CAN_F21R1_FB7 CAN_F21R1_FB7_Msk /*!< Filter bit 7 */ |
8343 | #define CAN_F21R1_FB7 CAN_F21R1_FB7_Msk /*!< Filter bit 7 */ |
| 8755 | #define CAN_F21R1_FB8_Pos (8U) |
8344 | #define CAN_F21R1_FB8_Pos (8U) |
| 8756 | #define CAN_F21R1_FB8_Msk (0x1U << CAN_F21R1_FB8_Pos) /*!< 0x00000100 */ |
8345 | #define CAN_F21R1_FB8_Msk (0x1UL << CAN_F21R1_FB8_Pos) /*!< 0x00000100 */ |
| 8757 | #define CAN_F21R1_FB8 CAN_F21R1_FB8_Msk /*!< Filter bit 8 */ |
8346 | #define CAN_F21R1_FB8 CAN_F21R1_FB8_Msk /*!< Filter bit 8 */ |
| 8758 | #define CAN_F21R1_FB9_Pos (9U) |
8347 | #define CAN_F21R1_FB9_Pos (9U) |
| 8759 | #define CAN_F21R1_FB9_Msk (0x1U << CAN_F21R1_FB9_Pos) /*!< 0x00000200 */ |
8348 | #define CAN_F21R1_FB9_Msk (0x1UL << CAN_F21R1_FB9_Pos) /*!< 0x00000200 */ |
| 8760 | #define CAN_F21R1_FB9 CAN_F21R1_FB9_Msk /*!< Filter bit 9 */ |
8349 | #define CAN_F21R1_FB9 CAN_F21R1_FB9_Msk /*!< Filter bit 9 */ |
| 8761 | #define CAN_F21R1_FB10_Pos (10U) |
8350 | #define CAN_F21R1_FB10_Pos (10U) |
| 8762 | #define CAN_F21R1_FB10_Msk (0x1U << CAN_F21R1_FB10_Pos) /*!< 0x00000400 */ |
8351 | #define CAN_F21R1_FB10_Msk (0x1UL << CAN_F21R1_FB10_Pos) /*!< 0x00000400 */ |
| 8763 | #define CAN_F21R1_FB10 CAN_F21R1_FB10_Msk /*!< Filter bit 10 */ |
8352 | #define CAN_F21R1_FB10 CAN_F21R1_FB10_Msk /*!< Filter bit 10 */ |
| 8764 | #define CAN_F21R1_FB11_Pos (11U) |
8353 | #define CAN_F21R1_FB11_Pos (11U) |
| 8765 | #define CAN_F21R1_FB11_Msk (0x1U << CAN_F21R1_FB11_Pos) /*!< 0x00000800 */ |
8354 | #define CAN_F21R1_FB11_Msk (0x1UL << CAN_F21R1_FB11_Pos) /*!< 0x00000800 */ |
| 8766 | #define CAN_F21R1_FB11 CAN_F21R1_FB11_Msk /*!< Filter bit 11 */ |
8355 | #define CAN_F21R1_FB11 CAN_F21R1_FB11_Msk /*!< Filter bit 11 */ |
| 8767 | #define CAN_F21R1_FB12_Pos (12U) |
8356 | #define CAN_F21R1_FB12_Pos (12U) |
| 8768 | #define CAN_F21R1_FB12_Msk (0x1U << CAN_F21R1_FB12_Pos) /*!< 0x00001000 */ |
8357 | #define CAN_F21R1_FB12_Msk (0x1UL << CAN_F21R1_FB12_Pos) /*!< 0x00001000 */ |
| 8769 | #define CAN_F21R1_FB12 CAN_F21R1_FB12_Msk /*!< Filter bit 12 */ |
8358 | #define CAN_F21R1_FB12 CAN_F21R1_FB12_Msk /*!< Filter bit 12 */ |
| 8770 | #define CAN_F21R1_FB13_Pos (13U) |
8359 | #define CAN_F21R1_FB13_Pos (13U) |
| 8771 | #define CAN_F21R1_FB13_Msk (0x1U << CAN_F21R1_FB13_Pos) /*!< 0x00002000 */ |
8360 | #define CAN_F21R1_FB13_Msk (0x1UL << CAN_F21R1_FB13_Pos) /*!< 0x00002000 */ |
| 8772 | #define CAN_F21R1_FB13 CAN_F21R1_FB13_Msk /*!< Filter bit 13 */ |
8361 | #define CAN_F21R1_FB13 CAN_F21R1_FB13_Msk /*!< Filter bit 13 */ |
| 8773 | #define CAN_F21R1_FB14_Pos (14U) |
8362 | #define CAN_F21R1_FB14_Pos (14U) |
| 8774 | #define CAN_F21R1_FB14_Msk (0x1U << CAN_F21R1_FB14_Pos) /*!< 0x00004000 */ |
8363 | #define CAN_F21R1_FB14_Msk (0x1UL << CAN_F21R1_FB14_Pos) /*!< 0x00004000 */ |
| 8775 | #define CAN_F21R1_FB14 CAN_F21R1_FB14_Msk /*!< Filter bit 14 */ |
8364 | #define CAN_F21R1_FB14 CAN_F21R1_FB14_Msk /*!< Filter bit 14 */ |
| 8776 | #define CAN_F21R1_FB15_Pos (15U) |
8365 | #define CAN_F21R1_FB15_Pos (15U) |
| 8777 | #define CAN_F21R1_FB15_Msk (0x1U << CAN_F21R1_FB15_Pos) /*!< 0x00008000 */ |
8366 | #define CAN_F21R1_FB15_Msk (0x1UL << CAN_F21R1_FB15_Pos) /*!< 0x00008000 */ |
| 8778 | #define CAN_F21R1_FB15 CAN_F21R1_FB15_Msk /*!< Filter bit 15 */ |
8367 | #define CAN_F21R1_FB15 CAN_F21R1_FB15_Msk /*!< Filter bit 15 */ |
| 8779 | #define CAN_F21R1_FB16_Pos (16U) |
8368 | #define CAN_F21R1_FB16_Pos (16U) |
| 8780 | #define CAN_F21R1_FB16_Msk (0x1U << CAN_F21R1_FB16_Pos) /*!< 0x00010000 */ |
8369 | #define CAN_F21R1_FB16_Msk (0x1UL << CAN_F21R1_FB16_Pos) /*!< 0x00010000 */ |
| 8781 | #define CAN_F21R1_FB16 CAN_F21R1_FB16_Msk /*!< Filter bit 16 */ |
8370 | #define CAN_F21R1_FB16 CAN_F21R1_FB16_Msk /*!< Filter bit 16 */ |
| 8782 | #define CAN_F21R1_FB17_Pos (17U) |
8371 | #define CAN_F21R1_FB17_Pos (17U) |
| 8783 | #define CAN_F21R1_FB17_Msk (0x1U << CAN_F21R1_FB17_Pos) /*!< 0x00020000 */ |
8372 | #define CAN_F21R1_FB17_Msk (0x1UL << CAN_F21R1_FB17_Pos) /*!< 0x00020000 */ |
| 8784 | #define CAN_F21R1_FB17 CAN_F21R1_FB17_Msk /*!< Filter bit 17 */ |
8373 | #define CAN_F21R1_FB17 CAN_F21R1_FB17_Msk /*!< Filter bit 17 */ |
| 8785 | #define CAN_F21R1_FB18_Pos (18U) |
8374 | #define CAN_F21R1_FB18_Pos (18U) |
| 8786 | #define CAN_F21R1_FB18_Msk (0x1U << CAN_F21R1_FB18_Pos) /*!< 0x00040000 */ |
8375 | #define CAN_F21R1_FB18_Msk (0x1UL << CAN_F21R1_FB18_Pos) /*!< 0x00040000 */ |
| 8787 | #define CAN_F21R1_FB18 CAN_F21R1_FB18_Msk /*!< Filter bit 18 */ |
8376 | #define CAN_F21R1_FB18 CAN_F21R1_FB18_Msk /*!< Filter bit 18 */ |
| 8788 | #define CAN_F21R1_FB19_Pos (19U) |
8377 | #define CAN_F21R1_FB19_Pos (19U) |
| 8789 | #define CAN_F21R1_FB19_Msk (0x1U << CAN_F21R1_FB19_Pos) /*!< 0x00080000 */ |
8378 | #define CAN_F21R1_FB19_Msk (0x1UL << CAN_F21R1_FB19_Pos) /*!< 0x00080000 */ |
| 8790 | #define CAN_F21R1_FB19 CAN_F21R1_FB19_Msk /*!< Filter bit 19 */ |
8379 | #define CAN_F21R1_FB19 CAN_F21R1_FB19_Msk /*!< Filter bit 19 */ |
| 8791 | #define CAN_F21R1_FB20_Pos (20U) |
8380 | #define CAN_F21R1_FB20_Pos (20U) |
| 8792 | #define CAN_F21R1_FB20_Msk (0x1U << CAN_F21R1_FB20_Pos) /*!< 0x00100000 */ |
8381 | #define CAN_F21R1_FB20_Msk (0x1UL << CAN_F21R1_FB20_Pos) /*!< 0x00100000 */ |
| 8793 | #define CAN_F21R1_FB20 CAN_F21R1_FB20_Msk /*!< Filter bit 20 */ |
8382 | #define CAN_F21R1_FB20 CAN_F21R1_FB20_Msk /*!< Filter bit 20 */ |
| 8794 | #define CAN_F21R1_FB21_Pos (21U) |
8383 | #define CAN_F21R1_FB21_Pos (21U) |
| 8795 | #define CAN_F21R1_FB21_Msk (0x1U << CAN_F21R1_FB21_Pos) /*!< 0x00200000 */ |
8384 | #define CAN_F21R1_FB21_Msk (0x1UL << CAN_F21R1_FB21_Pos) /*!< 0x00200000 */ |
| 8796 | #define CAN_F21R1_FB21 CAN_F21R1_FB21_Msk /*!< Filter bit 21 */ |
8385 | #define CAN_F21R1_FB21 CAN_F21R1_FB21_Msk /*!< Filter bit 21 */ |
| 8797 | #define CAN_F21R1_FB22_Pos (22U) |
8386 | #define CAN_F21R1_FB22_Pos (22U) |
| 8798 | #define CAN_F21R1_FB22_Msk (0x1U << CAN_F21R1_FB22_Pos) /*!< 0x00400000 */ |
8387 | #define CAN_F21R1_FB22_Msk (0x1UL << CAN_F21R1_FB22_Pos) /*!< 0x00400000 */ |
| 8799 | #define CAN_F21R1_FB22 CAN_F21R1_FB22_Msk /*!< Filter bit 22 */ |
8388 | #define CAN_F21R1_FB22 CAN_F21R1_FB22_Msk /*!< Filter bit 22 */ |
| 8800 | #define CAN_F21R1_FB23_Pos (23U) |
8389 | #define CAN_F21R1_FB23_Pos (23U) |
| 8801 | #define CAN_F21R1_FB23_Msk (0x1U << CAN_F21R1_FB23_Pos) /*!< 0x00800000 */ |
8390 | #define CAN_F21R1_FB23_Msk (0x1UL << CAN_F21R1_FB23_Pos) /*!< 0x00800000 */ |
| 8802 | #define CAN_F21R1_FB23 CAN_F21R1_FB23_Msk /*!< Filter bit 23 */ |
8391 | #define CAN_F21R1_FB23 CAN_F21R1_FB23_Msk /*!< Filter bit 23 */ |
| 8803 | #define CAN_F21R1_FB24_Pos (24U) |
8392 | #define CAN_F21R1_FB24_Pos (24U) |
| 8804 | #define CAN_F21R1_FB24_Msk (0x1U << CAN_F21R1_FB24_Pos) /*!< 0x01000000 */ |
8393 | #define CAN_F21R1_FB24_Msk (0x1UL << CAN_F21R1_FB24_Pos) /*!< 0x01000000 */ |
| 8805 | #define CAN_F21R1_FB24 CAN_F21R1_FB24_Msk /*!< Filter bit 24 */ |
8394 | #define CAN_F21R1_FB24 CAN_F21R1_FB24_Msk /*!< Filter bit 24 */ |
| 8806 | #define CAN_F21R1_FB25_Pos (25U) |
8395 | #define CAN_F21R1_FB25_Pos (25U) |
| 8807 | #define CAN_F21R1_FB25_Msk (0x1U << CAN_F21R1_FB25_Pos) /*!< 0x02000000 */ |
8396 | #define CAN_F21R1_FB25_Msk (0x1UL << CAN_F21R1_FB25_Pos) /*!< 0x02000000 */ |
| 8808 | #define CAN_F21R1_FB25 CAN_F21R1_FB25_Msk /*!< Filter bit 25 */ |
8397 | #define CAN_F21R1_FB25 CAN_F21R1_FB25_Msk /*!< Filter bit 25 */ |
| 8809 | #define CAN_F21R1_FB26_Pos (26U) |
8398 | #define CAN_F21R1_FB26_Pos (26U) |
| 8810 | #define CAN_F21R1_FB26_Msk (0x1U << CAN_F21R1_FB26_Pos) /*!< 0x04000000 */ |
8399 | #define CAN_F21R1_FB26_Msk (0x1UL << CAN_F21R1_FB26_Pos) /*!< 0x04000000 */ |
| 8811 | #define CAN_F21R1_FB26 CAN_F21R1_FB26_Msk /*!< Filter bit 26 */ |
8400 | #define CAN_F21R1_FB26 CAN_F21R1_FB26_Msk /*!< Filter bit 26 */ |
| 8812 | #define CAN_F21R1_FB27_Pos (27U) |
8401 | #define CAN_F21R1_FB27_Pos (27U) |
| 8813 | #define CAN_F21R1_FB27_Msk (0x1U << CAN_F21R1_FB27_Pos) /*!< 0x08000000 */ |
8402 | #define CAN_F21R1_FB27_Msk (0x1UL << CAN_F21R1_FB27_Pos) /*!< 0x08000000 */ |
| 8814 | #define CAN_F21R1_FB27 CAN_F21R1_FB27_Msk /*!< Filter bit 27 */ |
8403 | #define CAN_F21R1_FB27 CAN_F21R1_FB27_Msk /*!< Filter bit 27 */ |
| 8815 | #define CAN_F21R1_FB28_Pos (28U) |
8404 | #define CAN_F21R1_FB28_Pos (28U) |
| 8816 | #define CAN_F21R1_FB28_Msk (0x1U << CAN_F21R1_FB28_Pos) /*!< 0x10000000 */ |
8405 | #define CAN_F21R1_FB28_Msk (0x1UL << CAN_F21R1_FB28_Pos) /*!< 0x10000000 */ |
| 8817 | #define CAN_F21R1_FB28 CAN_F21R1_FB28_Msk /*!< Filter bit 28 */ |
8406 | #define CAN_F21R1_FB28 CAN_F21R1_FB28_Msk /*!< Filter bit 28 */ |
| 8818 | #define CAN_F21R1_FB29_Pos (29U) |
8407 | #define CAN_F21R1_FB29_Pos (29U) |
| 8819 | #define CAN_F21R1_FB29_Msk (0x1U << CAN_F21R1_FB29_Pos) /*!< 0x20000000 */ |
8408 | #define CAN_F21R1_FB29_Msk (0x1UL << CAN_F21R1_FB29_Pos) /*!< 0x20000000 */ |
| 8820 | #define CAN_F21R1_FB29 CAN_F21R1_FB29_Msk /*!< Filter bit 29 */ |
8409 | #define CAN_F21R1_FB29 CAN_F21R1_FB29_Msk /*!< Filter bit 29 */ |
| 8821 | #define CAN_F21R1_FB30_Pos (30U) |
8410 | #define CAN_F21R1_FB30_Pos (30U) |
| 8822 | #define CAN_F21R1_FB30_Msk (0x1U << CAN_F21R1_FB30_Pos) /*!< 0x40000000 */ |
8411 | #define CAN_F21R1_FB30_Msk (0x1UL << CAN_F21R1_FB30_Pos) /*!< 0x40000000 */ |
| 8823 | #define CAN_F21R1_FB30 CAN_F21R1_FB30_Msk /*!< Filter bit 30 */ |
8412 | #define CAN_F21R1_FB30 CAN_F21R1_FB30_Msk /*!< Filter bit 30 */ |
| 8824 | #define CAN_F21R1_FB31_Pos (31U) |
8413 | #define CAN_F21R1_FB31_Pos (31U) |
| 8825 | #define CAN_F21R1_FB31_Msk (0x1U << CAN_F21R1_FB31_Pos) /*!< 0x80000000 */ |
8414 | #define CAN_F21R1_FB31_Msk (0x1UL << CAN_F21R1_FB31_Pos) /*!< 0x80000000 */ |
| 8826 | #define CAN_F21R1_FB31 CAN_F21R1_FB31_Msk /*!< Filter bit 31 */ |
8415 | #define CAN_F21R1_FB31 CAN_F21R1_FB31_Msk /*!< Filter bit 31 */ |
| 8827 | 8416 | ||
| 8828 | /******************* Bit definition for CAN_F22R1 register ******************/ |
8417 | /******************* Bit definition for CAN_F22R1 register ******************/ |
| 8829 | #define CAN_F22R1_FB0_Pos (0U) |
8418 | #define CAN_F22R1_FB0_Pos (0U) |
| 8830 | #define CAN_F22R1_FB0_Msk (0x1U << CAN_F22R1_FB0_Pos) /*!< 0x00000001 */ |
8419 | #define CAN_F22R1_FB0_Msk (0x1UL << CAN_F22R1_FB0_Pos) /*!< 0x00000001 */ |
| 8831 | #define CAN_F22R1_FB0 CAN_F22R1_FB0_Msk /*!< Filter bit 0 */ |
8420 | #define CAN_F22R1_FB0 CAN_F22R1_FB0_Msk /*!< Filter bit 0 */ |
| 8832 | #define CAN_F22R1_FB1_Pos (1U) |
8421 | #define CAN_F22R1_FB1_Pos (1U) |
| 8833 | #define CAN_F22R1_FB1_Msk (0x1U << CAN_F22R1_FB1_Pos) /*!< 0x00000002 */ |
8422 | #define CAN_F22R1_FB1_Msk (0x1UL << CAN_F22R1_FB1_Pos) /*!< 0x00000002 */ |
| 8834 | #define CAN_F22R1_FB1 CAN_F22R1_FB1_Msk /*!< Filter bit 1 */ |
8423 | #define CAN_F22R1_FB1 CAN_F22R1_FB1_Msk /*!< Filter bit 1 */ |
| 8835 | #define CAN_F22R1_FB2_Pos (2U) |
8424 | #define CAN_F22R1_FB2_Pos (2U) |
| 8836 | #define CAN_F22R1_FB2_Msk (0x1U << CAN_F22R1_FB2_Pos) /*!< 0x00000004 */ |
8425 | #define CAN_F22R1_FB2_Msk (0x1UL << CAN_F22R1_FB2_Pos) /*!< 0x00000004 */ |
| 8837 | #define CAN_F22R1_FB2 CAN_F22R1_FB2_Msk /*!< Filter bit 2 */ |
8426 | #define CAN_F22R1_FB2 CAN_F22R1_FB2_Msk /*!< Filter bit 2 */ |
| 8838 | #define CAN_F22R1_FB3_Pos (3U) |
8427 | #define CAN_F22R1_FB3_Pos (3U) |
| 8839 | #define CAN_F22R1_FB3_Msk (0x1U << CAN_F22R1_FB3_Pos) /*!< 0x00000008 */ |
8428 | #define CAN_F22R1_FB3_Msk (0x1UL << CAN_F22R1_FB3_Pos) /*!< 0x00000008 */ |
| 8840 | #define CAN_F22R1_FB3 CAN_F22R1_FB3_Msk /*!< Filter bit 3 */ |
8429 | #define CAN_F22R1_FB3 CAN_F22R1_FB3_Msk /*!< Filter bit 3 */ |
| 8841 | #define CAN_F22R1_FB4_Pos (4U) |
8430 | #define CAN_F22R1_FB4_Pos (4U) |
| 8842 | #define CAN_F22R1_FB4_Msk (0x1U << CAN_F22R1_FB4_Pos) /*!< 0x00000010 */ |
8431 | #define CAN_F22R1_FB4_Msk (0x1UL << CAN_F22R1_FB4_Pos) /*!< 0x00000010 */ |
| 8843 | #define CAN_F22R1_FB4 CAN_F22R1_FB4_Msk /*!< Filter bit 4 */ |
8432 | #define CAN_F22R1_FB4 CAN_F22R1_FB4_Msk /*!< Filter bit 4 */ |
| 8844 | #define CAN_F22R1_FB5_Pos (5U) |
8433 | #define CAN_F22R1_FB5_Pos (5U) |
| 8845 | #define CAN_F22R1_FB5_Msk (0x1U << CAN_F22R1_FB5_Pos) /*!< 0x00000020 */ |
8434 | #define CAN_F22R1_FB5_Msk (0x1UL << CAN_F22R1_FB5_Pos) /*!< 0x00000020 */ |
| 8846 | #define CAN_F22R1_FB5 CAN_F22R1_FB5_Msk /*!< Filter bit 5 */ |
8435 | #define CAN_F22R1_FB5 CAN_F22R1_FB5_Msk /*!< Filter bit 5 */ |
| 8847 | #define CAN_F22R1_FB6_Pos (6U) |
8436 | #define CAN_F22R1_FB6_Pos (6U) |
| 8848 | #define CAN_F22R1_FB6_Msk (0x1U << CAN_F22R1_FB6_Pos) /*!< 0x00000040 */ |
8437 | #define CAN_F22R1_FB6_Msk (0x1UL << CAN_F22R1_FB6_Pos) /*!< 0x00000040 */ |
| 8849 | #define CAN_F22R1_FB6 CAN_F22R1_FB6_Msk /*!< Filter bit 6 */ |
8438 | #define CAN_F22R1_FB6 CAN_F22R1_FB6_Msk /*!< Filter bit 6 */ |
| 8850 | #define CAN_F22R1_FB7_Pos (7U) |
8439 | #define CAN_F22R1_FB7_Pos (7U) |
| 8851 | #define CAN_F22R1_FB7_Msk (0x1U << CAN_F22R1_FB7_Pos) /*!< 0x00000080 */ |
8440 | #define CAN_F22R1_FB7_Msk (0x1UL << CAN_F22R1_FB7_Pos) /*!< 0x00000080 */ |
| 8852 | #define CAN_F22R1_FB7 CAN_F22R1_FB7_Msk /*!< Filter bit 7 */ |
8441 | #define CAN_F22R1_FB7 CAN_F22R1_FB7_Msk /*!< Filter bit 7 */ |
| 8853 | #define CAN_F22R1_FB8_Pos (8U) |
8442 | #define CAN_F22R1_FB8_Pos (8U) |
| 8854 | #define CAN_F22R1_FB8_Msk (0x1U << CAN_F22R1_FB8_Pos) /*!< 0x00000100 */ |
8443 | #define CAN_F22R1_FB8_Msk (0x1UL << CAN_F22R1_FB8_Pos) /*!< 0x00000100 */ |
| 8855 | #define CAN_F22R1_FB8 CAN_F22R1_FB8_Msk /*!< Filter bit 8 */ |
8444 | #define CAN_F22R1_FB8 CAN_F22R1_FB8_Msk /*!< Filter bit 8 */ |
| 8856 | #define CAN_F22R1_FB9_Pos (9U) |
8445 | #define CAN_F22R1_FB9_Pos (9U) |
| 8857 | #define CAN_F22R1_FB9_Msk (0x1U << CAN_F22R1_FB9_Pos) /*!< 0x00000200 */ |
8446 | #define CAN_F22R1_FB9_Msk (0x1UL << CAN_F22R1_FB9_Pos) /*!< 0x00000200 */ |
| 8858 | #define CAN_F22R1_FB9 CAN_F22R1_FB9_Msk /*!< Filter bit 9 */ |
8447 | #define CAN_F22R1_FB9 CAN_F22R1_FB9_Msk /*!< Filter bit 9 */ |
| 8859 | #define CAN_F22R1_FB10_Pos (10U) |
8448 | #define CAN_F22R1_FB10_Pos (10U) |
| 8860 | #define CAN_F22R1_FB10_Msk (0x1U << CAN_F22R1_FB10_Pos) /*!< 0x00000400 */ |
8449 | #define CAN_F22R1_FB10_Msk (0x1UL << CAN_F22R1_FB10_Pos) /*!< 0x00000400 */ |
| 8861 | #define CAN_F22R1_FB10 CAN_F22R1_FB10_Msk /*!< Filter bit 10 */ |
8450 | #define CAN_F22R1_FB10 CAN_F22R1_FB10_Msk /*!< Filter bit 10 */ |
| 8862 | #define CAN_F22R1_FB11_Pos (11U) |
8451 | #define CAN_F22R1_FB11_Pos (11U) |
| 8863 | #define CAN_F22R1_FB11_Msk (0x1U << CAN_F22R1_FB11_Pos) /*!< 0x00000800 */ |
8452 | #define CAN_F22R1_FB11_Msk (0x1UL << CAN_F22R1_FB11_Pos) /*!< 0x00000800 */ |
| 8864 | #define CAN_F22R1_FB11 CAN_F22R1_FB11_Msk /*!< Filter bit 11 */ |
8453 | #define CAN_F22R1_FB11 CAN_F22R1_FB11_Msk /*!< Filter bit 11 */ |
| 8865 | #define CAN_F22R1_FB12_Pos (12U) |
8454 | #define CAN_F22R1_FB12_Pos (12U) |
| 8866 | #define CAN_F22R1_FB12_Msk (0x1U << CAN_F22R1_FB12_Pos) /*!< 0x00001000 */ |
8455 | #define CAN_F22R1_FB12_Msk (0x1UL << CAN_F22R1_FB12_Pos) /*!< 0x00001000 */ |
| 8867 | #define CAN_F22R1_FB12 CAN_F22R1_FB12_Msk /*!< Filter bit 12 */ |
8456 | #define CAN_F22R1_FB12 CAN_F22R1_FB12_Msk /*!< Filter bit 12 */ |
| 8868 | #define CAN_F22R1_FB13_Pos (13U) |
8457 | #define CAN_F22R1_FB13_Pos (13U) |
| 8869 | #define CAN_F22R1_FB13_Msk (0x1U << CAN_F22R1_FB13_Pos) /*!< 0x00002000 */ |
8458 | #define CAN_F22R1_FB13_Msk (0x1UL << CAN_F22R1_FB13_Pos) /*!< 0x00002000 */ |
| 8870 | #define CAN_F22R1_FB13 CAN_F22R1_FB13_Msk /*!< Filter bit 13 */ |
8459 | #define CAN_F22R1_FB13 CAN_F22R1_FB13_Msk /*!< Filter bit 13 */ |
| 8871 | #define CAN_F22R1_FB14_Pos (14U) |
8460 | #define CAN_F22R1_FB14_Pos (14U) |
| 8872 | #define CAN_F22R1_FB14_Msk (0x1U << CAN_F22R1_FB14_Pos) /*!< 0x00004000 */ |
8461 | #define CAN_F22R1_FB14_Msk (0x1UL << CAN_F22R1_FB14_Pos) /*!< 0x00004000 */ |
| 8873 | #define CAN_F22R1_FB14 CAN_F22R1_FB14_Msk /*!< Filter bit 14 */ |
8462 | #define CAN_F22R1_FB14 CAN_F22R1_FB14_Msk /*!< Filter bit 14 */ |
| 8874 | #define CAN_F22R1_FB15_Pos (15U) |
8463 | #define CAN_F22R1_FB15_Pos (15U) |
| 8875 | #define CAN_F22R1_FB15_Msk (0x1U << CAN_F22R1_FB15_Pos) /*!< 0x00008000 */ |
8464 | #define CAN_F22R1_FB15_Msk (0x1UL << CAN_F22R1_FB15_Pos) /*!< 0x00008000 */ |
| 8876 | #define CAN_F22R1_FB15 CAN_F22R1_FB15_Msk /*!< Filter bit 15 */ |
8465 | #define CAN_F22R1_FB15 CAN_F22R1_FB15_Msk /*!< Filter bit 15 */ |
| 8877 | #define CAN_F22R1_FB16_Pos (16U) |
8466 | #define CAN_F22R1_FB16_Pos (16U) |
| 8878 | #define CAN_F22R1_FB16_Msk (0x1U << CAN_F22R1_FB16_Pos) /*!< 0x00010000 */ |
8467 | #define CAN_F22R1_FB16_Msk (0x1UL << CAN_F22R1_FB16_Pos) /*!< 0x00010000 */ |
| 8879 | #define CAN_F22R1_FB16 CAN_F22R1_FB16_Msk /*!< Filter bit 16 */ |
8468 | #define CAN_F22R1_FB16 CAN_F22R1_FB16_Msk /*!< Filter bit 16 */ |
| 8880 | #define CAN_F22R1_FB17_Pos (17U) |
8469 | #define CAN_F22R1_FB17_Pos (17U) |
| 8881 | #define CAN_F22R1_FB17_Msk (0x1U << CAN_F22R1_FB17_Pos) /*!< 0x00020000 */ |
8470 | #define CAN_F22R1_FB17_Msk (0x1UL << CAN_F22R1_FB17_Pos) /*!< 0x00020000 */ |
| 8882 | #define CAN_F22R1_FB17 CAN_F22R1_FB17_Msk /*!< Filter bit 17 */ |
8471 | #define CAN_F22R1_FB17 CAN_F22R1_FB17_Msk /*!< Filter bit 17 */ |
| 8883 | #define CAN_F22R1_FB18_Pos (18U) |
8472 | #define CAN_F22R1_FB18_Pos (18U) |
| 8884 | #define CAN_F22R1_FB18_Msk (0x1U << CAN_F22R1_FB18_Pos) /*!< 0x00040000 */ |
8473 | #define CAN_F22R1_FB18_Msk (0x1UL << CAN_F22R1_FB18_Pos) /*!< 0x00040000 */ |
| 8885 | #define CAN_F22R1_FB18 CAN_F22R1_FB18_Msk /*!< Filter bit 18 */ |
8474 | #define CAN_F22R1_FB18 CAN_F22R1_FB18_Msk /*!< Filter bit 18 */ |
| 8886 | #define CAN_F22R1_FB19_Pos (19U) |
8475 | #define CAN_F22R1_FB19_Pos (19U) |
| 8887 | #define CAN_F22R1_FB19_Msk (0x1U << CAN_F22R1_FB19_Pos) /*!< 0x00080000 */ |
8476 | #define CAN_F22R1_FB19_Msk (0x1UL << CAN_F22R1_FB19_Pos) /*!< 0x00080000 */ |
| 8888 | #define CAN_F22R1_FB19 CAN_F22R1_FB19_Msk /*!< Filter bit 19 */ |
8477 | #define CAN_F22R1_FB19 CAN_F22R1_FB19_Msk /*!< Filter bit 19 */ |
| 8889 | #define CAN_F22R1_FB20_Pos (20U) |
8478 | #define CAN_F22R1_FB20_Pos (20U) |
| 8890 | #define CAN_F22R1_FB20_Msk (0x1U << CAN_F22R1_FB20_Pos) /*!< 0x00100000 */ |
8479 | #define CAN_F22R1_FB20_Msk (0x1UL << CAN_F22R1_FB20_Pos) /*!< 0x00100000 */ |
| 8891 | #define CAN_F22R1_FB20 CAN_F22R1_FB20_Msk /*!< Filter bit 20 */ |
8480 | #define CAN_F22R1_FB20 CAN_F22R1_FB20_Msk /*!< Filter bit 20 */ |
| 8892 | #define CAN_F22R1_FB21_Pos (21U) |
8481 | #define CAN_F22R1_FB21_Pos (21U) |
| 8893 | #define CAN_F22R1_FB21_Msk (0x1U << CAN_F22R1_FB21_Pos) /*!< 0x00200000 */ |
8482 | #define CAN_F22R1_FB21_Msk (0x1UL << CAN_F22R1_FB21_Pos) /*!< 0x00200000 */ |
| 8894 | #define CAN_F22R1_FB21 CAN_F22R1_FB21_Msk /*!< Filter bit 21 */ |
8483 | #define CAN_F22R1_FB21 CAN_F22R1_FB21_Msk /*!< Filter bit 21 */ |
| 8895 | #define CAN_F22R1_FB22_Pos (22U) |
8484 | #define CAN_F22R1_FB22_Pos (22U) |
| 8896 | #define CAN_F22R1_FB22_Msk (0x1U << CAN_F22R1_FB22_Pos) /*!< 0x00400000 */ |
8485 | #define CAN_F22R1_FB22_Msk (0x1UL << CAN_F22R1_FB22_Pos) /*!< 0x00400000 */ |
| 8897 | #define CAN_F22R1_FB22 CAN_F22R1_FB22_Msk /*!< Filter bit 22 */ |
8486 | #define CAN_F22R1_FB22 CAN_F22R1_FB22_Msk /*!< Filter bit 22 */ |
| 8898 | #define CAN_F22R1_FB23_Pos (23U) |
8487 | #define CAN_F22R1_FB23_Pos (23U) |
| 8899 | #define CAN_F22R1_FB23_Msk (0x1U << CAN_F22R1_FB23_Pos) /*!< 0x00800000 */ |
8488 | #define CAN_F22R1_FB23_Msk (0x1UL << CAN_F22R1_FB23_Pos) /*!< 0x00800000 */ |
| 8900 | #define CAN_F22R1_FB23 CAN_F22R1_FB23_Msk /*!< Filter bit 23 */ |
8489 | #define CAN_F22R1_FB23 CAN_F22R1_FB23_Msk /*!< Filter bit 23 */ |
| 8901 | #define CAN_F22R1_FB24_Pos (24U) |
8490 | #define CAN_F22R1_FB24_Pos (24U) |
| 8902 | #define CAN_F22R1_FB24_Msk (0x1U << CAN_F22R1_FB24_Pos) /*!< 0x01000000 */ |
8491 | #define CAN_F22R1_FB24_Msk (0x1UL << CAN_F22R1_FB24_Pos) /*!< 0x01000000 */ |
| 8903 | #define CAN_F22R1_FB24 CAN_F22R1_FB24_Msk /*!< Filter bit 24 */ |
8492 | #define CAN_F22R1_FB24 CAN_F22R1_FB24_Msk /*!< Filter bit 24 */ |
| 8904 | #define CAN_F22R1_FB25_Pos (25U) |
8493 | #define CAN_F22R1_FB25_Pos (25U) |
| 8905 | #define CAN_F22R1_FB25_Msk (0x1U << CAN_F22R1_FB25_Pos) /*!< 0x02000000 */ |
8494 | #define CAN_F22R1_FB25_Msk (0x1UL << CAN_F22R1_FB25_Pos) /*!< 0x02000000 */ |
| 8906 | #define CAN_F22R1_FB25 CAN_F22R1_FB25_Msk /*!< Filter bit 25 */ |
8495 | #define CAN_F22R1_FB25 CAN_F22R1_FB25_Msk /*!< Filter bit 25 */ |
| 8907 | #define CAN_F22R1_FB26_Pos (26U) |
8496 | #define CAN_F22R1_FB26_Pos (26U) |
| 8908 | #define CAN_F22R1_FB26_Msk (0x1U << CAN_F22R1_FB26_Pos) /*!< 0x04000000 */ |
8497 | #define CAN_F22R1_FB26_Msk (0x1UL << CAN_F22R1_FB26_Pos) /*!< 0x04000000 */ |
| 8909 | #define CAN_F22R1_FB26 CAN_F22R1_FB26_Msk /*!< Filter bit 26 */ |
8498 | #define CAN_F22R1_FB26 CAN_F22R1_FB26_Msk /*!< Filter bit 26 */ |
| 8910 | #define CAN_F22R1_FB27_Pos (27U) |
8499 | #define CAN_F22R1_FB27_Pos (27U) |
| 8911 | #define CAN_F22R1_FB27_Msk (0x1U << CAN_F22R1_FB27_Pos) /*!< 0x08000000 */ |
8500 | #define CAN_F22R1_FB27_Msk (0x1UL << CAN_F22R1_FB27_Pos) /*!< 0x08000000 */ |
| 8912 | #define CAN_F22R1_FB27 CAN_F22R1_FB27_Msk /*!< Filter bit 27 */ |
8501 | #define CAN_F22R1_FB27 CAN_F22R1_FB27_Msk /*!< Filter bit 27 */ |
| 8913 | #define CAN_F22R1_FB28_Pos (28U) |
8502 | #define CAN_F22R1_FB28_Pos (28U) |
| 8914 | #define CAN_F22R1_FB28_Msk (0x1U << CAN_F22R1_FB28_Pos) /*!< 0x10000000 */ |
8503 | #define CAN_F22R1_FB28_Msk (0x1UL << CAN_F22R1_FB28_Pos) /*!< 0x10000000 */ |
| 8915 | #define CAN_F22R1_FB28 CAN_F22R1_FB28_Msk /*!< Filter bit 28 */ |
8504 | #define CAN_F22R1_FB28 CAN_F22R1_FB28_Msk /*!< Filter bit 28 */ |
| 8916 | #define CAN_F22R1_FB29_Pos (29U) |
8505 | #define CAN_F22R1_FB29_Pos (29U) |
| 8917 | #define CAN_F22R1_FB29_Msk (0x1U << CAN_F22R1_FB29_Pos) /*!< 0x20000000 */ |
8506 | #define CAN_F22R1_FB29_Msk (0x1UL << CAN_F22R1_FB29_Pos) /*!< 0x20000000 */ |
| 8918 | #define CAN_F22R1_FB29 CAN_F22R1_FB29_Msk /*!< Filter bit 29 */ |
8507 | #define CAN_F22R1_FB29 CAN_F22R1_FB29_Msk /*!< Filter bit 29 */ |
| 8919 | #define CAN_F22R1_FB30_Pos (30U) |
8508 | #define CAN_F22R1_FB30_Pos (30U) |
| 8920 | #define CAN_F22R1_FB30_Msk (0x1U << CAN_F22R1_FB30_Pos) /*!< 0x40000000 */ |
8509 | #define CAN_F22R1_FB30_Msk (0x1UL << CAN_F22R1_FB30_Pos) /*!< 0x40000000 */ |
| 8921 | #define CAN_F22R1_FB30 CAN_F22R1_FB30_Msk /*!< Filter bit 30 */ |
8510 | #define CAN_F22R1_FB30 CAN_F22R1_FB30_Msk /*!< Filter bit 30 */ |
| 8922 | #define CAN_F22R1_FB31_Pos (31U) |
8511 | #define CAN_F22R1_FB31_Pos (31U) |
| 8923 | #define CAN_F22R1_FB31_Msk (0x1U << CAN_F22R1_FB31_Pos) /*!< 0x80000000 */ |
8512 | #define CAN_F22R1_FB31_Msk (0x1UL << CAN_F22R1_FB31_Pos) /*!< 0x80000000 */ |
| 8924 | #define CAN_F22R1_FB31 CAN_F22R1_FB31_Msk /*!< Filter bit 31 */ |
8513 | #define CAN_F22R1_FB31 CAN_F22R1_FB31_Msk /*!< Filter bit 31 */ |
| 8925 | 8514 | ||
| 8926 | /******************* Bit definition for CAN_F23R1 register ******************/ |
8515 | /******************* Bit definition for CAN_F23R1 register ******************/ |
| 8927 | #define CAN_F23R1_FB0_Pos (0U) |
8516 | #define CAN_F23R1_FB0_Pos (0U) |
| 8928 | #define CAN_F23R1_FB0_Msk (0x1U << CAN_F23R1_FB0_Pos) /*!< 0x00000001 */ |
8517 | #define CAN_F23R1_FB0_Msk (0x1UL << CAN_F23R1_FB0_Pos) /*!< 0x00000001 */ |
| 8929 | #define CAN_F23R1_FB0 CAN_F23R1_FB0_Msk /*!< Filter bit 0 */ |
8518 | #define CAN_F23R1_FB0 CAN_F23R1_FB0_Msk /*!< Filter bit 0 */ |
| 8930 | #define CAN_F23R1_FB1_Pos (1U) |
8519 | #define CAN_F23R1_FB1_Pos (1U) |
| 8931 | #define CAN_F23R1_FB1_Msk (0x1U << CAN_F23R1_FB1_Pos) /*!< 0x00000002 */ |
8520 | #define CAN_F23R1_FB1_Msk (0x1UL << CAN_F23R1_FB1_Pos) /*!< 0x00000002 */ |
| 8932 | #define CAN_F23R1_FB1 CAN_F23R1_FB1_Msk /*!< Filter bit 1 */ |
8521 | #define CAN_F23R1_FB1 CAN_F23R1_FB1_Msk /*!< Filter bit 1 */ |
| 8933 | #define CAN_F23R1_FB2_Pos (2U) |
8522 | #define CAN_F23R1_FB2_Pos (2U) |
| 8934 | #define CAN_F23R1_FB2_Msk (0x1U << CAN_F23R1_FB2_Pos) /*!< 0x00000004 */ |
8523 | #define CAN_F23R1_FB2_Msk (0x1UL << CAN_F23R1_FB2_Pos) /*!< 0x00000004 */ |
| 8935 | #define CAN_F23R1_FB2 CAN_F23R1_FB2_Msk /*!< Filter bit 2 */ |
8524 | #define CAN_F23R1_FB2 CAN_F23R1_FB2_Msk /*!< Filter bit 2 */ |
| 8936 | #define CAN_F23R1_FB3_Pos (3U) |
8525 | #define CAN_F23R1_FB3_Pos (3U) |
| 8937 | #define CAN_F23R1_FB3_Msk (0x1U << CAN_F23R1_FB3_Pos) /*!< 0x00000008 */ |
8526 | #define CAN_F23R1_FB3_Msk (0x1UL << CAN_F23R1_FB3_Pos) /*!< 0x00000008 */ |
| 8938 | #define CAN_F23R1_FB3 CAN_F23R1_FB3_Msk /*!< Filter bit 3 */ |
8527 | #define CAN_F23R1_FB3 CAN_F23R1_FB3_Msk /*!< Filter bit 3 */ |
| 8939 | #define CAN_F23R1_FB4_Pos (4U) |
8528 | #define CAN_F23R1_FB4_Pos (4U) |
| 8940 | #define CAN_F23R1_FB4_Msk (0x1U << CAN_F23R1_FB4_Pos) /*!< 0x00000010 */ |
8529 | #define CAN_F23R1_FB4_Msk (0x1UL << CAN_F23R1_FB4_Pos) /*!< 0x00000010 */ |
| 8941 | #define CAN_F23R1_FB4 CAN_F23R1_FB4_Msk /*!< Filter bit 4 */ |
8530 | #define CAN_F23R1_FB4 CAN_F23R1_FB4_Msk /*!< Filter bit 4 */ |
| 8942 | #define CAN_F23R1_FB5_Pos (5U) |
8531 | #define CAN_F23R1_FB5_Pos (5U) |
| 8943 | #define CAN_F23R1_FB5_Msk (0x1U << CAN_F23R1_FB5_Pos) /*!< 0x00000020 */ |
8532 | #define CAN_F23R1_FB5_Msk (0x1UL << CAN_F23R1_FB5_Pos) /*!< 0x00000020 */ |
| 8944 | #define CAN_F23R1_FB5 CAN_F23R1_FB5_Msk /*!< Filter bit 5 */ |
8533 | #define CAN_F23R1_FB5 CAN_F23R1_FB5_Msk /*!< Filter bit 5 */ |
| 8945 | #define CAN_F23R1_FB6_Pos (6U) |
8534 | #define CAN_F23R1_FB6_Pos (6U) |
| 8946 | #define CAN_F23R1_FB6_Msk (0x1U << CAN_F23R1_FB6_Pos) /*!< 0x00000040 */ |
8535 | #define CAN_F23R1_FB6_Msk (0x1UL << CAN_F23R1_FB6_Pos) /*!< 0x00000040 */ |
| 8947 | #define CAN_F23R1_FB6 CAN_F23R1_FB6_Msk /*!< Filter bit 6 */ |
8536 | #define CAN_F23R1_FB6 CAN_F23R1_FB6_Msk /*!< Filter bit 6 */ |
| 8948 | #define CAN_F23R1_FB7_Pos (7U) |
8537 | #define CAN_F23R1_FB7_Pos (7U) |
| 8949 | #define CAN_F23R1_FB7_Msk (0x1U << CAN_F23R1_FB7_Pos) /*!< 0x00000080 */ |
8538 | #define CAN_F23R1_FB7_Msk (0x1UL << CAN_F23R1_FB7_Pos) /*!< 0x00000080 */ |
| 8950 | #define CAN_F23R1_FB7 CAN_F23R1_FB7_Msk /*!< Filter bit 7 */ |
8539 | #define CAN_F23R1_FB7 CAN_F23R1_FB7_Msk /*!< Filter bit 7 */ |
| 8951 | #define CAN_F23R1_FB8_Pos (8U) |
8540 | #define CAN_F23R1_FB8_Pos (8U) |
| 8952 | #define CAN_F23R1_FB8_Msk (0x1U << CAN_F23R1_FB8_Pos) /*!< 0x00000100 */ |
8541 | #define CAN_F23R1_FB8_Msk (0x1UL << CAN_F23R1_FB8_Pos) /*!< 0x00000100 */ |
| 8953 | #define CAN_F23R1_FB8 CAN_F23R1_FB8_Msk /*!< Filter bit 8 */ |
8542 | #define CAN_F23R1_FB8 CAN_F23R1_FB8_Msk /*!< Filter bit 8 */ |
| 8954 | #define CAN_F23R1_FB9_Pos (9U) |
8543 | #define CAN_F23R1_FB9_Pos (9U) |
| 8955 | #define CAN_F23R1_FB9_Msk (0x1U << CAN_F23R1_FB9_Pos) /*!< 0x00000200 */ |
8544 | #define CAN_F23R1_FB9_Msk (0x1UL << CAN_F23R1_FB9_Pos) /*!< 0x00000200 */ |
| 8956 | #define CAN_F23R1_FB9 CAN_F23R1_FB9_Msk /*!< Filter bit 9 */ |
8545 | #define CAN_F23R1_FB9 CAN_F23R1_FB9_Msk /*!< Filter bit 9 */ |
| 8957 | #define CAN_F23R1_FB10_Pos (10U) |
8546 | #define CAN_F23R1_FB10_Pos (10U) |
| 8958 | #define CAN_F23R1_FB10_Msk (0x1U << CAN_F23R1_FB10_Pos) /*!< 0x00000400 */ |
8547 | #define CAN_F23R1_FB10_Msk (0x1UL << CAN_F23R1_FB10_Pos) /*!< 0x00000400 */ |
| 8959 | #define CAN_F23R1_FB10 CAN_F23R1_FB10_Msk /*!< Filter bit 10 */ |
8548 | #define CAN_F23R1_FB10 CAN_F23R1_FB10_Msk /*!< Filter bit 10 */ |
| 8960 | #define CAN_F23R1_FB11_Pos (11U) |
8549 | #define CAN_F23R1_FB11_Pos (11U) |
| 8961 | #define CAN_F23R1_FB11_Msk (0x1U << CAN_F23R1_FB11_Pos) /*!< 0x00000800 */ |
8550 | #define CAN_F23R1_FB11_Msk (0x1UL << CAN_F23R1_FB11_Pos) /*!< 0x00000800 */ |
| 8962 | #define CAN_F23R1_FB11 CAN_F23R1_FB11_Msk /*!< Filter bit 11 */ |
8551 | #define CAN_F23R1_FB11 CAN_F23R1_FB11_Msk /*!< Filter bit 11 */ |
| 8963 | #define CAN_F23R1_FB12_Pos (12U) |
8552 | #define CAN_F23R1_FB12_Pos (12U) |
| 8964 | #define CAN_F23R1_FB12_Msk (0x1U << CAN_F23R1_FB12_Pos) /*!< 0x00001000 */ |
8553 | #define CAN_F23R1_FB12_Msk (0x1UL << CAN_F23R1_FB12_Pos) /*!< 0x00001000 */ |
| 8965 | #define CAN_F23R1_FB12 CAN_F23R1_FB12_Msk /*!< Filter bit 12 */ |
8554 | #define CAN_F23R1_FB12 CAN_F23R1_FB12_Msk /*!< Filter bit 12 */ |
| 8966 | #define CAN_F23R1_FB13_Pos (13U) |
8555 | #define CAN_F23R1_FB13_Pos (13U) |
| 8967 | #define CAN_F23R1_FB13_Msk (0x1U << CAN_F23R1_FB13_Pos) /*!< 0x00002000 */ |
8556 | #define CAN_F23R1_FB13_Msk (0x1UL << CAN_F23R1_FB13_Pos) /*!< 0x00002000 */ |
| 8968 | #define CAN_F23R1_FB13 CAN_F23R1_FB13_Msk /*!< Filter bit 13 */ |
8557 | #define CAN_F23R1_FB13 CAN_F23R1_FB13_Msk /*!< Filter bit 13 */ |
| 8969 | #define CAN_F23R1_FB14_Pos (14U) |
8558 | #define CAN_F23R1_FB14_Pos (14U) |
| 8970 | #define CAN_F23R1_FB14_Msk (0x1U << CAN_F23R1_FB14_Pos) /*!< 0x00004000 */ |
8559 | #define CAN_F23R1_FB14_Msk (0x1UL << CAN_F23R1_FB14_Pos) /*!< 0x00004000 */ |
| 8971 | #define CAN_F23R1_FB14 CAN_F23R1_FB14_Msk /*!< Filter bit 14 */ |
8560 | #define CAN_F23R1_FB14 CAN_F23R1_FB14_Msk /*!< Filter bit 14 */ |
| 8972 | #define CAN_F23R1_FB15_Pos (15U) |
8561 | #define CAN_F23R1_FB15_Pos (15U) |
| 8973 | #define CAN_F23R1_FB15_Msk (0x1U << CAN_F23R1_FB15_Pos) /*!< 0x00008000 */ |
8562 | #define CAN_F23R1_FB15_Msk (0x1UL << CAN_F23R1_FB15_Pos) /*!< 0x00008000 */ |
| 8974 | #define CAN_F23R1_FB15 CAN_F23R1_FB15_Msk /*!< Filter bit 15 */ |
8563 | #define CAN_F23R1_FB15 CAN_F23R1_FB15_Msk /*!< Filter bit 15 */ |
| 8975 | #define CAN_F23R1_FB16_Pos (16U) |
8564 | #define CAN_F23R1_FB16_Pos (16U) |
| 8976 | #define CAN_F23R1_FB16_Msk (0x1U << CAN_F23R1_FB16_Pos) /*!< 0x00010000 */ |
8565 | #define CAN_F23R1_FB16_Msk (0x1UL << CAN_F23R1_FB16_Pos) /*!< 0x00010000 */ |
| 8977 | #define CAN_F23R1_FB16 CAN_F23R1_FB16_Msk /*!< Filter bit 16 */ |
8566 | #define CAN_F23R1_FB16 CAN_F23R1_FB16_Msk /*!< Filter bit 16 */ |
| 8978 | #define CAN_F23R1_FB17_Pos (17U) |
8567 | #define CAN_F23R1_FB17_Pos (17U) |
| 8979 | #define CAN_F23R1_FB17_Msk (0x1U << CAN_F23R1_FB17_Pos) /*!< 0x00020000 */ |
8568 | #define CAN_F23R1_FB17_Msk (0x1UL << CAN_F23R1_FB17_Pos) /*!< 0x00020000 */ |
| 8980 | #define CAN_F23R1_FB17 CAN_F23R1_FB17_Msk /*!< Filter bit 17 */ |
8569 | #define CAN_F23R1_FB17 CAN_F23R1_FB17_Msk /*!< Filter bit 17 */ |
| 8981 | #define CAN_F23R1_FB18_Pos (18U) |
8570 | #define CAN_F23R1_FB18_Pos (18U) |
| 8982 | #define CAN_F23R1_FB18_Msk (0x1U << CAN_F23R1_FB18_Pos) /*!< 0x00040000 */ |
8571 | #define CAN_F23R1_FB18_Msk (0x1UL << CAN_F23R1_FB18_Pos) /*!< 0x00040000 */ |
| 8983 | #define CAN_F23R1_FB18 CAN_F23R1_FB18_Msk /*!< Filter bit 18 */ |
8572 | #define CAN_F23R1_FB18 CAN_F23R1_FB18_Msk /*!< Filter bit 18 */ |
| 8984 | #define CAN_F23R1_FB19_Pos (19U) |
8573 | #define CAN_F23R1_FB19_Pos (19U) |
| 8985 | #define CAN_F23R1_FB19_Msk (0x1U << CAN_F23R1_FB19_Pos) /*!< 0x00080000 */ |
8574 | #define CAN_F23R1_FB19_Msk (0x1UL << CAN_F23R1_FB19_Pos) /*!< 0x00080000 */ |
| 8986 | #define CAN_F23R1_FB19 CAN_F23R1_FB19_Msk /*!< Filter bit 19 */ |
8575 | #define CAN_F23R1_FB19 CAN_F23R1_FB19_Msk /*!< Filter bit 19 */ |
| 8987 | #define CAN_F23R1_FB20_Pos (20U) |
8576 | #define CAN_F23R1_FB20_Pos (20U) |
| 8988 | #define CAN_F23R1_FB20_Msk (0x1U << CAN_F23R1_FB20_Pos) /*!< 0x00100000 */ |
8577 | #define CAN_F23R1_FB20_Msk (0x1UL << CAN_F23R1_FB20_Pos) /*!< 0x00100000 */ |
| 8989 | #define CAN_F23R1_FB20 CAN_F23R1_FB20_Msk /*!< Filter bit 20 */ |
8578 | #define CAN_F23R1_FB20 CAN_F23R1_FB20_Msk /*!< Filter bit 20 */ |
| 8990 | #define CAN_F23R1_FB21_Pos (21U) |
8579 | #define CAN_F23R1_FB21_Pos (21U) |
| 8991 | #define CAN_F23R1_FB21_Msk (0x1U << CAN_F23R1_FB21_Pos) /*!< 0x00200000 */ |
8580 | #define CAN_F23R1_FB21_Msk (0x1UL << CAN_F23R1_FB21_Pos) /*!< 0x00200000 */ |
| 8992 | #define CAN_F23R1_FB21 CAN_F23R1_FB21_Msk /*!< Filter bit 21 */ |
8581 | #define CAN_F23R1_FB21 CAN_F23R1_FB21_Msk /*!< Filter bit 21 */ |
| 8993 | #define CAN_F23R1_FB22_Pos (22U) |
8582 | #define CAN_F23R1_FB22_Pos (22U) |
| 8994 | #define CAN_F23R1_FB22_Msk (0x1U << CAN_F23R1_FB22_Pos) /*!< 0x00400000 */ |
8583 | #define CAN_F23R1_FB22_Msk (0x1UL << CAN_F23R1_FB22_Pos) /*!< 0x00400000 */ |
| 8995 | #define CAN_F23R1_FB22 CAN_F23R1_FB22_Msk /*!< Filter bit 22 */ |
8584 | #define CAN_F23R1_FB22 CAN_F23R1_FB22_Msk /*!< Filter bit 22 */ |
| 8996 | #define CAN_F23R1_FB23_Pos (23U) |
8585 | #define CAN_F23R1_FB23_Pos (23U) |
| 8997 | #define CAN_F23R1_FB23_Msk (0x1U << CAN_F23R1_FB23_Pos) /*!< 0x00800000 */ |
8586 | #define CAN_F23R1_FB23_Msk (0x1UL << CAN_F23R1_FB23_Pos) /*!< 0x00800000 */ |
| 8998 | #define CAN_F23R1_FB23 CAN_F23R1_FB23_Msk /*!< Filter bit 23 */ |
8587 | #define CAN_F23R1_FB23 CAN_F23R1_FB23_Msk /*!< Filter bit 23 */ |
| 8999 | #define CAN_F23R1_FB24_Pos (24U) |
8588 | #define CAN_F23R1_FB24_Pos (24U) |
| 9000 | #define CAN_F23R1_FB24_Msk (0x1U << CAN_F23R1_FB24_Pos) /*!< 0x01000000 */ |
8589 | #define CAN_F23R1_FB24_Msk (0x1UL << CAN_F23R1_FB24_Pos) /*!< 0x01000000 */ |
| 9001 | #define CAN_F23R1_FB24 CAN_F23R1_FB24_Msk /*!< Filter bit 24 */ |
8590 | #define CAN_F23R1_FB24 CAN_F23R1_FB24_Msk /*!< Filter bit 24 */ |
| 9002 | #define CAN_F23R1_FB25_Pos (25U) |
8591 | #define CAN_F23R1_FB25_Pos (25U) |
| 9003 | #define CAN_F23R1_FB25_Msk (0x1U << CAN_F23R1_FB25_Pos) /*!< 0x02000000 */ |
8592 | #define CAN_F23R1_FB25_Msk (0x1UL << CAN_F23R1_FB25_Pos) /*!< 0x02000000 */ |
| 9004 | #define CAN_F23R1_FB25 CAN_F23R1_FB25_Msk /*!< Filter bit 25 */ |
8593 | #define CAN_F23R1_FB25 CAN_F23R1_FB25_Msk /*!< Filter bit 25 */ |
| 9005 | #define CAN_F23R1_FB26_Pos (26U) |
8594 | #define CAN_F23R1_FB26_Pos (26U) |
| 9006 | #define CAN_F23R1_FB26_Msk (0x1U << CAN_F23R1_FB26_Pos) /*!< 0x04000000 */ |
8595 | #define CAN_F23R1_FB26_Msk (0x1UL << CAN_F23R1_FB26_Pos) /*!< 0x04000000 */ |
| 9007 | #define CAN_F23R1_FB26 CAN_F23R1_FB26_Msk /*!< Filter bit 26 */ |
8596 | #define CAN_F23R1_FB26 CAN_F23R1_FB26_Msk /*!< Filter bit 26 */ |
| 9008 | #define CAN_F23R1_FB27_Pos (27U) |
8597 | #define CAN_F23R1_FB27_Pos (27U) |
| 9009 | #define CAN_F23R1_FB27_Msk (0x1U << CAN_F23R1_FB27_Pos) /*!< 0x08000000 */ |
8598 | #define CAN_F23R1_FB27_Msk (0x1UL << CAN_F23R1_FB27_Pos) /*!< 0x08000000 */ |
| 9010 | #define CAN_F23R1_FB27 CAN_F23R1_FB27_Msk /*!< Filter bit 27 */ |
8599 | #define CAN_F23R1_FB27 CAN_F23R1_FB27_Msk /*!< Filter bit 27 */ |
| 9011 | #define CAN_F23R1_FB28_Pos (28U) |
8600 | #define CAN_F23R1_FB28_Pos (28U) |
| 9012 | #define CAN_F23R1_FB28_Msk (0x1U << CAN_F23R1_FB28_Pos) /*!< 0x10000000 */ |
8601 | #define CAN_F23R1_FB28_Msk (0x1UL << CAN_F23R1_FB28_Pos) /*!< 0x10000000 */ |
| 9013 | #define CAN_F23R1_FB28 CAN_F23R1_FB28_Msk /*!< Filter bit 28 */ |
8602 | #define CAN_F23R1_FB28 CAN_F23R1_FB28_Msk /*!< Filter bit 28 */ |
| 9014 | #define CAN_F23R1_FB29_Pos (29U) |
8603 | #define CAN_F23R1_FB29_Pos (29U) |
| 9015 | #define CAN_F23R1_FB29_Msk (0x1U << CAN_F23R1_FB29_Pos) /*!< 0x20000000 */ |
8604 | #define CAN_F23R1_FB29_Msk (0x1UL << CAN_F23R1_FB29_Pos) /*!< 0x20000000 */ |
| 9016 | #define CAN_F23R1_FB29 CAN_F23R1_FB29_Msk /*!< Filter bit 29 */ |
8605 | #define CAN_F23R1_FB29 CAN_F23R1_FB29_Msk /*!< Filter bit 29 */ |
| 9017 | #define CAN_F23R1_FB30_Pos (30U) |
8606 | #define CAN_F23R1_FB30_Pos (30U) |
| 9018 | #define CAN_F23R1_FB30_Msk (0x1U << CAN_F23R1_FB30_Pos) /*!< 0x40000000 */ |
8607 | #define CAN_F23R1_FB30_Msk (0x1UL << CAN_F23R1_FB30_Pos) /*!< 0x40000000 */ |
| 9019 | #define CAN_F23R1_FB30 CAN_F23R1_FB30_Msk /*!< Filter bit 30 */ |
8608 | #define CAN_F23R1_FB30 CAN_F23R1_FB30_Msk /*!< Filter bit 30 */ |
| 9020 | #define CAN_F23R1_FB31_Pos (31U) |
8609 | #define CAN_F23R1_FB31_Pos (31U) |
| 9021 | #define CAN_F23R1_FB31_Msk (0x1U << CAN_F23R1_FB31_Pos) /*!< 0x80000000 */ |
8610 | #define CAN_F23R1_FB31_Msk (0x1UL << CAN_F23R1_FB31_Pos) /*!< 0x80000000 */ |
| 9022 | #define CAN_F23R1_FB31 CAN_F23R1_FB31_Msk /*!< Filter bit 31 */ |
8611 | #define CAN_F23R1_FB31 CAN_F23R1_FB31_Msk /*!< Filter bit 31 */ |
| 9023 | 8612 | ||
| 9024 | /******************* Bit definition for CAN_F24R1 register ******************/ |
8613 | /******************* Bit definition for CAN_F24R1 register ******************/ |
| 9025 | #define CAN_F24R1_FB0_Pos (0U) |
8614 | #define CAN_F24R1_FB0_Pos (0U) |
| 9026 | #define CAN_F24R1_FB0_Msk (0x1U << CAN_F24R1_FB0_Pos) /*!< 0x00000001 */ |
8615 | #define CAN_F24R1_FB0_Msk (0x1UL << CAN_F24R1_FB0_Pos) /*!< 0x00000001 */ |
| 9027 | #define CAN_F24R1_FB0 CAN_F24R1_FB0_Msk /*!< Filter bit 0 */ |
8616 | #define CAN_F24R1_FB0 CAN_F24R1_FB0_Msk /*!< Filter bit 0 */ |
| 9028 | #define CAN_F24R1_FB1_Pos (1U) |
8617 | #define CAN_F24R1_FB1_Pos (1U) |
| 9029 | #define CAN_F24R1_FB1_Msk (0x1U << CAN_F24R1_FB1_Pos) /*!< 0x00000002 */ |
8618 | #define CAN_F24R1_FB1_Msk (0x1UL << CAN_F24R1_FB1_Pos) /*!< 0x00000002 */ |
| 9030 | #define CAN_F24R1_FB1 CAN_F24R1_FB1_Msk /*!< Filter bit 1 */ |
8619 | #define CAN_F24R1_FB1 CAN_F24R1_FB1_Msk /*!< Filter bit 1 */ |
| 9031 | #define CAN_F24R1_FB2_Pos (2U) |
8620 | #define CAN_F24R1_FB2_Pos (2U) |
| 9032 | #define CAN_F24R1_FB2_Msk (0x1U << CAN_F24R1_FB2_Pos) /*!< 0x00000004 */ |
8621 | #define CAN_F24R1_FB2_Msk (0x1UL << CAN_F24R1_FB2_Pos) /*!< 0x00000004 */ |
| 9033 | #define CAN_F24R1_FB2 CAN_F24R1_FB2_Msk /*!< Filter bit 2 */ |
8622 | #define CAN_F24R1_FB2 CAN_F24R1_FB2_Msk /*!< Filter bit 2 */ |
| 9034 | #define CAN_F24R1_FB3_Pos (3U) |
8623 | #define CAN_F24R1_FB3_Pos (3U) |
| 9035 | #define CAN_F24R1_FB3_Msk (0x1U << CAN_F24R1_FB3_Pos) /*!< 0x00000008 */ |
8624 | #define CAN_F24R1_FB3_Msk (0x1UL << CAN_F24R1_FB3_Pos) /*!< 0x00000008 */ |
| 9036 | #define CAN_F24R1_FB3 CAN_F24R1_FB3_Msk /*!< Filter bit 3 */ |
8625 | #define CAN_F24R1_FB3 CAN_F24R1_FB3_Msk /*!< Filter bit 3 */ |
| 9037 | #define CAN_F24R1_FB4_Pos (4U) |
8626 | #define CAN_F24R1_FB4_Pos (4U) |
| 9038 | #define CAN_F24R1_FB4_Msk (0x1U << CAN_F24R1_FB4_Pos) /*!< 0x00000010 */ |
8627 | #define CAN_F24R1_FB4_Msk (0x1UL << CAN_F24R1_FB4_Pos) /*!< 0x00000010 */ |
| 9039 | #define CAN_F24R1_FB4 CAN_F24R1_FB4_Msk /*!< Filter bit 4 */ |
8628 | #define CAN_F24R1_FB4 CAN_F24R1_FB4_Msk /*!< Filter bit 4 */ |
| 9040 | #define CAN_F24R1_FB5_Pos (5U) |
8629 | #define CAN_F24R1_FB5_Pos (5U) |
| 9041 | #define CAN_F24R1_FB5_Msk (0x1U << CAN_F24R1_FB5_Pos) /*!< 0x00000020 */ |
8630 | #define CAN_F24R1_FB5_Msk (0x1UL << CAN_F24R1_FB5_Pos) /*!< 0x00000020 */ |
| 9042 | #define CAN_F24R1_FB5 CAN_F24R1_FB5_Msk /*!< Filter bit 5 */ |
8631 | #define CAN_F24R1_FB5 CAN_F24R1_FB5_Msk /*!< Filter bit 5 */ |
| 9043 | #define CAN_F24R1_FB6_Pos (6U) |
8632 | #define CAN_F24R1_FB6_Pos (6U) |
| 9044 | #define CAN_F24R1_FB6_Msk (0x1U << CAN_F24R1_FB6_Pos) /*!< 0x00000040 */ |
8633 | #define CAN_F24R1_FB6_Msk (0x1UL << CAN_F24R1_FB6_Pos) /*!< 0x00000040 */ |
| 9045 | #define CAN_F24R1_FB6 CAN_F24R1_FB6_Msk /*!< Filter bit 6 */ |
8634 | #define CAN_F24R1_FB6 CAN_F24R1_FB6_Msk /*!< Filter bit 6 */ |
| 9046 | #define CAN_F24R1_FB7_Pos (7U) |
8635 | #define CAN_F24R1_FB7_Pos (7U) |
| 9047 | #define CAN_F24R1_FB7_Msk (0x1U << CAN_F24R1_FB7_Pos) /*!< 0x00000080 */ |
8636 | #define CAN_F24R1_FB7_Msk (0x1UL << CAN_F24R1_FB7_Pos) /*!< 0x00000080 */ |
| 9048 | #define CAN_F24R1_FB7 CAN_F24R1_FB7_Msk /*!< Filter bit 7 */ |
8637 | #define CAN_F24R1_FB7 CAN_F24R1_FB7_Msk /*!< Filter bit 7 */ |
| 9049 | #define CAN_F24R1_FB8_Pos (8U) |
8638 | #define CAN_F24R1_FB8_Pos (8U) |
| 9050 | #define CAN_F24R1_FB8_Msk (0x1U << CAN_F24R1_FB8_Pos) /*!< 0x00000100 */ |
8639 | #define CAN_F24R1_FB8_Msk (0x1UL << CAN_F24R1_FB8_Pos) /*!< 0x00000100 */ |
| 9051 | #define CAN_F24R1_FB8 CAN_F24R1_FB8_Msk /*!< Filter bit 8 */ |
8640 | #define CAN_F24R1_FB8 CAN_F24R1_FB8_Msk /*!< Filter bit 8 */ |
| 9052 | #define CAN_F24R1_FB9_Pos (9U) |
8641 | #define CAN_F24R1_FB9_Pos (9U) |
| 9053 | #define CAN_F24R1_FB9_Msk (0x1U << CAN_F24R1_FB9_Pos) /*!< 0x00000200 */ |
8642 | #define CAN_F24R1_FB9_Msk (0x1UL << CAN_F24R1_FB9_Pos) /*!< 0x00000200 */ |
| 9054 | #define CAN_F24R1_FB9 CAN_F24R1_FB9_Msk /*!< Filter bit 9 */ |
8643 | #define CAN_F24R1_FB9 CAN_F24R1_FB9_Msk /*!< Filter bit 9 */ |
| 9055 | #define CAN_F24R1_FB10_Pos (10U) |
8644 | #define CAN_F24R1_FB10_Pos (10U) |
| 9056 | #define CAN_F24R1_FB10_Msk (0x1U << CAN_F24R1_FB10_Pos) /*!< 0x00000400 */ |
8645 | #define CAN_F24R1_FB10_Msk (0x1UL << CAN_F24R1_FB10_Pos) /*!< 0x00000400 */ |
| 9057 | #define CAN_F24R1_FB10 CAN_F24R1_FB10_Msk /*!< Filter bit 10 */ |
8646 | #define CAN_F24R1_FB10 CAN_F24R1_FB10_Msk /*!< Filter bit 10 */ |
| 9058 | #define CAN_F24R1_FB11_Pos (11U) |
8647 | #define CAN_F24R1_FB11_Pos (11U) |
| 9059 | #define CAN_F24R1_FB11_Msk (0x1U << CAN_F24R1_FB11_Pos) /*!< 0x00000800 */ |
8648 | #define CAN_F24R1_FB11_Msk (0x1UL << CAN_F24R1_FB11_Pos) /*!< 0x00000800 */ |
| 9060 | #define CAN_F24R1_FB11 CAN_F24R1_FB11_Msk /*!< Filter bit 11 */ |
8649 | #define CAN_F24R1_FB11 CAN_F24R1_FB11_Msk /*!< Filter bit 11 */ |
| 9061 | #define CAN_F24R1_FB12_Pos (12U) |
8650 | #define CAN_F24R1_FB12_Pos (12U) |
| 9062 | #define CAN_F24R1_FB12_Msk (0x1U << CAN_F24R1_FB12_Pos) /*!< 0x00001000 */ |
8651 | #define CAN_F24R1_FB12_Msk (0x1UL << CAN_F24R1_FB12_Pos) /*!< 0x00001000 */ |
| 9063 | #define CAN_F24R1_FB12 CAN_F24R1_FB12_Msk /*!< Filter bit 12 */ |
8652 | #define CAN_F24R1_FB12 CAN_F24R1_FB12_Msk /*!< Filter bit 12 */ |
| 9064 | #define CAN_F24R1_FB13_Pos (13U) |
8653 | #define CAN_F24R1_FB13_Pos (13U) |
| 9065 | #define CAN_F24R1_FB13_Msk (0x1U << CAN_F24R1_FB13_Pos) /*!< 0x00002000 */ |
8654 | #define CAN_F24R1_FB13_Msk (0x1UL << CAN_F24R1_FB13_Pos) /*!< 0x00002000 */ |
| 9066 | #define CAN_F24R1_FB13 CAN_F24R1_FB13_Msk /*!< Filter bit 13 */ |
8655 | #define CAN_F24R1_FB13 CAN_F24R1_FB13_Msk /*!< Filter bit 13 */ |
| 9067 | #define CAN_F24R1_FB14_Pos (14U) |
8656 | #define CAN_F24R1_FB14_Pos (14U) |
| 9068 | #define CAN_F24R1_FB14_Msk (0x1U << CAN_F24R1_FB14_Pos) /*!< 0x00004000 */ |
8657 | #define CAN_F24R1_FB14_Msk (0x1UL << CAN_F24R1_FB14_Pos) /*!< 0x00004000 */ |
| 9069 | #define CAN_F24R1_FB14 CAN_F24R1_FB14_Msk /*!< Filter bit 14 */ |
8658 | #define CAN_F24R1_FB14 CAN_F24R1_FB14_Msk /*!< Filter bit 14 */ |
| 9070 | #define CAN_F24R1_FB15_Pos (15U) |
8659 | #define CAN_F24R1_FB15_Pos (15U) |
| 9071 | #define CAN_F24R1_FB15_Msk (0x1U << CAN_F24R1_FB15_Pos) /*!< 0x00008000 */ |
8660 | #define CAN_F24R1_FB15_Msk (0x1UL << CAN_F24R1_FB15_Pos) /*!< 0x00008000 */ |
| 9072 | #define CAN_F24R1_FB15 CAN_F24R1_FB15_Msk /*!< Filter bit 15 */ |
8661 | #define CAN_F24R1_FB15 CAN_F24R1_FB15_Msk /*!< Filter bit 15 */ |
| 9073 | #define CAN_F24R1_FB16_Pos (16U) |
8662 | #define CAN_F24R1_FB16_Pos (16U) |
| 9074 | #define CAN_F24R1_FB16_Msk (0x1U << CAN_F24R1_FB16_Pos) /*!< 0x00010000 */ |
8663 | #define CAN_F24R1_FB16_Msk (0x1UL << CAN_F24R1_FB16_Pos) /*!< 0x00010000 */ |
| 9075 | #define CAN_F24R1_FB16 CAN_F24R1_FB16_Msk /*!< Filter bit 16 */ |
8664 | #define CAN_F24R1_FB16 CAN_F24R1_FB16_Msk /*!< Filter bit 16 */ |
| 9076 | #define CAN_F24R1_FB17_Pos (17U) |
8665 | #define CAN_F24R1_FB17_Pos (17U) |
| 9077 | #define CAN_F24R1_FB17_Msk (0x1U << CAN_F24R1_FB17_Pos) /*!< 0x00020000 */ |
8666 | #define CAN_F24R1_FB17_Msk (0x1UL << CAN_F24R1_FB17_Pos) /*!< 0x00020000 */ |
| 9078 | #define CAN_F24R1_FB17 CAN_F24R1_FB17_Msk /*!< Filter bit 17 */ |
8667 | #define CAN_F24R1_FB17 CAN_F24R1_FB17_Msk /*!< Filter bit 17 */ |
| 9079 | #define CAN_F24R1_FB18_Pos (18U) |
8668 | #define CAN_F24R1_FB18_Pos (18U) |
| 9080 | #define CAN_F24R1_FB18_Msk (0x1U << CAN_F24R1_FB18_Pos) /*!< 0x00040000 */ |
8669 | #define CAN_F24R1_FB18_Msk (0x1UL << CAN_F24R1_FB18_Pos) /*!< 0x00040000 */ |
| 9081 | #define CAN_F24R1_FB18 CAN_F24R1_FB18_Msk /*!< Filter bit 18 */ |
8670 | #define CAN_F24R1_FB18 CAN_F24R1_FB18_Msk /*!< Filter bit 18 */ |
| 9082 | #define CAN_F24R1_FB19_Pos (19U) |
8671 | #define CAN_F24R1_FB19_Pos (19U) |
| 9083 | #define CAN_F24R1_FB19_Msk (0x1U << CAN_F24R1_FB19_Pos) /*!< 0x00080000 */ |
8672 | #define CAN_F24R1_FB19_Msk (0x1UL << CAN_F24R1_FB19_Pos) /*!< 0x00080000 */ |
| 9084 | #define CAN_F24R1_FB19 CAN_F24R1_FB19_Msk /*!< Filter bit 19 */ |
8673 | #define CAN_F24R1_FB19 CAN_F24R1_FB19_Msk /*!< Filter bit 19 */ |
| 9085 | #define CAN_F24R1_FB20_Pos (20U) |
8674 | #define CAN_F24R1_FB20_Pos (20U) |
| 9086 | #define CAN_F24R1_FB20_Msk (0x1U << CAN_F24R1_FB20_Pos) /*!< 0x00100000 */ |
8675 | #define CAN_F24R1_FB20_Msk (0x1UL << CAN_F24R1_FB20_Pos) /*!< 0x00100000 */ |
| 9087 | #define CAN_F24R1_FB20 CAN_F24R1_FB20_Msk /*!< Filter bit 20 */ |
8676 | #define CAN_F24R1_FB20 CAN_F24R1_FB20_Msk /*!< Filter bit 20 */ |
| 9088 | #define CAN_F24R1_FB21_Pos (21U) |
8677 | #define CAN_F24R1_FB21_Pos (21U) |
| 9089 | #define CAN_F24R1_FB21_Msk (0x1U << CAN_F24R1_FB21_Pos) /*!< 0x00200000 */ |
8678 | #define CAN_F24R1_FB21_Msk (0x1UL << CAN_F24R1_FB21_Pos) /*!< 0x00200000 */ |
| 9090 | #define CAN_F24R1_FB21 CAN_F24R1_FB21_Msk /*!< Filter bit 21 */ |
8679 | #define CAN_F24R1_FB21 CAN_F24R1_FB21_Msk /*!< Filter bit 21 */ |
| 9091 | #define CAN_F24R1_FB22_Pos (22U) |
8680 | #define CAN_F24R1_FB22_Pos (22U) |
| 9092 | #define CAN_F24R1_FB22_Msk (0x1U << CAN_F24R1_FB22_Pos) /*!< 0x00400000 */ |
8681 | #define CAN_F24R1_FB22_Msk (0x1UL << CAN_F24R1_FB22_Pos) /*!< 0x00400000 */ |
| 9093 | #define CAN_F24R1_FB22 CAN_F24R1_FB22_Msk /*!< Filter bit 22 */ |
8682 | #define CAN_F24R1_FB22 CAN_F24R1_FB22_Msk /*!< Filter bit 22 */ |
| 9094 | #define CAN_F24R1_FB23_Pos (23U) |
8683 | #define CAN_F24R1_FB23_Pos (23U) |
| 9095 | #define CAN_F24R1_FB23_Msk (0x1U << CAN_F24R1_FB23_Pos) /*!< 0x00800000 */ |
8684 | #define CAN_F24R1_FB23_Msk (0x1UL << CAN_F24R1_FB23_Pos) /*!< 0x00800000 */ |
| 9096 | #define CAN_F24R1_FB23 CAN_F24R1_FB23_Msk /*!< Filter bit 23 */ |
8685 | #define CAN_F24R1_FB23 CAN_F24R1_FB23_Msk /*!< Filter bit 23 */ |
| 9097 | #define CAN_F24R1_FB24_Pos (24U) |
8686 | #define CAN_F24R1_FB24_Pos (24U) |
| 9098 | #define CAN_F24R1_FB24_Msk (0x1U << CAN_F24R1_FB24_Pos) /*!< 0x01000000 */ |
8687 | #define CAN_F24R1_FB24_Msk (0x1UL << CAN_F24R1_FB24_Pos) /*!< 0x01000000 */ |
| 9099 | #define CAN_F24R1_FB24 CAN_F24R1_FB24_Msk /*!< Filter bit 24 */ |
8688 | #define CAN_F24R1_FB24 CAN_F24R1_FB24_Msk /*!< Filter bit 24 */ |
| 9100 | #define CAN_F24R1_FB25_Pos (25U) |
8689 | #define CAN_F24R1_FB25_Pos (25U) |
| 9101 | #define CAN_F24R1_FB25_Msk (0x1U << CAN_F24R1_FB25_Pos) /*!< 0x02000000 */ |
8690 | #define CAN_F24R1_FB25_Msk (0x1UL << CAN_F24R1_FB25_Pos) /*!< 0x02000000 */ |
| 9102 | #define CAN_F24R1_FB25 CAN_F24R1_FB25_Msk /*!< Filter bit 25 */ |
8691 | #define CAN_F24R1_FB25 CAN_F24R1_FB25_Msk /*!< Filter bit 25 */ |
| 9103 | #define CAN_F24R1_FB26_Pos (26U) |
8692 | #define CAN_F24R1_FB26_Pos (26U) |
| 9104 | #define CAN_F24R1_FB26_Msk (0x1U << CAN_F24R1_FB26_Pos) /*!< 0x04000000 */ |
8693 | #define CAN_F24R1_FB26_Msk (0x1UL << CAN_F24R1_FB26_Pos) /*!< 0x04000000 */ |
| 9105 | #define CAN_F24R1_FB26 CAN_F24R1_FB26_Msk /*!< Filter bit 26 */ |
8694 | #define CAN_F24R1_FB26 CAN_F24R1_FB26_Msk /*!< Filter bit 26 */ |
| 9106 | #define CAN_F24R1_FB27_Pos (27U) |
8695 | #define CAN_F24R1_FB27_Pos (27U) |
| 9107 | #define CAN_F24R1_FB27_Msk (0x1U << CAN_F24R1_FB27_Pos) /*!< 0x08000000 */ |
8696 | #define CAN_F24R1_FB27_Msk (0x1UL << CAN_F24R1_FB27_Pos) /*!< 0x08000000 */ |
| 9108 | #define CAN_F24R1_FB27 CAN_F24R1_FB27_Msk /*!< Filter bit 27 */ |
8697 | #define CAN_F24R1_FB27 CAN_F24R1_FB27_Msk /*!< Filter bit 27 */ |
| 9109 | #define CAN_F24R1_FB28_Pos (28U) |
8698 | #define CAN_F24R1_FB28_Pos (28U) |
| 9110 | #define CAN_F24R1_FB28_Msk (0x1U << CAN_F24R1_FB28_Pos) /*!< 0x10000000 */ |
8699 | #define CAN_F24R1_FB28_Msk (0x1UL << CAN_F24R1_FB28_Pos) /*!< 0x10000000 */ |
| 9111 | #define CAN_F24R1_FB28 CAN_F24R1_FB28_Msk /*!< Filter bit 28 */ |
8700 | #define CAN_F24R1_FB28 CAN_F24R1_FB28_Msk /*!< Filter bit 28 */ |
| 9112 | #define CAN_F24R1_FB29_Pos (29U) |
8701 | #define CAN_F24R1_FB29_Pos (29U) |
| 9113 | #define CAN_F24R1_FB29_Msk (0x1U << CAN_F24R1_FB29_Pos) /*!< 0x20000000 */ |
8702 | #define CAN_F24R1_FB29_Msk (0x1UL << CAN_F24R1_FB29_Pos) /*!< 0x20000000 */ |
| 9114 | #define CAN_F24R1_FB29 CAN_F24R1_FB29_Msk /*!< Filter bit 29 */ |
8703 | #define CAN_F24R1_FB29 CAN_F24R1_FB29_Msk /*!< Filter bit 29 */ |
| 9115 | #define CAN_F24R1_FB30_Pos (30U) |
8704 | #define CAN_F24R1_FB30_Pos (30U) |
| 9116 | #define CAN_F24R1_FB30_Msk (0x1U << CAN_F24R1_FB30_Pos) /*!< 0x40000000 */ |
8705 | #define CAN_F24R1_FB30_Msk (0x1UL << CAN_F24R1_FB30_Pos) /*!< 0x40000000 */ |
| 9117 | #define CAN_F24R1_FB30 CAN_F24R1_FB30_Msk /*!< Filter bit 30 */ |
8706 | #define CAN_F24R1_FB30 CAN_F24R1_FB30_Msk /*!< Filter bit 30 */ |
| 9118 | #define CAN_F24R1_FB31_Pos (31U) |
8707 | #define CAN_F24R1_FB31_Pos (31U) |
| 9119 | #define CAN_F24R1_FB31_Msk (0x1U << CAN_F24R1_FB31_Pos) /*!< 0x80000000 */ |
8708 | #define CAN_F24R1_FB31_Msk (0x1UL << CAN_F24R1_FB31_Pos) /*!< 0x80000000 */ |
| 9120 | #define CAN_F24R1_FB31 CAN_F24R1_FB31_Msk /*!< Filter bit 31 */ |
8709 | #define CAN_F24R1_FB31 CAN_F24R1_FB31_Msk /*!< Filter bit 31 */ |
| 9121 | 8710 | ||
| 9122 | /******************* Bit definition for CAN_F25R1 register ******************/ |
8711 | /******************* Bit definition for CAN_F25R1 register ******************/ |
| 9123 | #define CAN_F25R1_FB0_Pos (0U) |
8712 | #define CAN_F25R1_FB0_Pos (0U) |
| 9124 | #define CAN_F25R1_FB0_Msk (0x1U << CAN_F25R1_FB0_Pos) /*!< 0x00000001 */ |
8713 | #define CAN_F25R1_FB0_Msk (0x1UL << CAN_F25R1_FB0_Pos) /*!< 0x00000001 */ |
| 9125 | #define CAN_F25R1_FB0 CAN_F25R1_FB0_Msk /*!< Filter bit 0 */ |
8714 | #define CAN_F25R1_FB0 CAN_F25R1_FB0_Msk /*!< Filter bit 0 */ |
| 9126 | #define CAN_F25R1_FB1_Pos (1U) |
8715 | #define CAN_F25R1_FB1_Pos (1U) |
| 9127 | #define CAN_F25R1_FB1_Msk (0x1U << CAN_F25R1_FB1_Pos) /*!< 0x00000002 */ |
8716 | #define CAN_F25R1_FB1_Msk (0x1UL << CAN_F25R1_FB1_Pos) /*!< 0x00000002 */ |
| 9128 | #define CAN_F25R1_FB1 CAN_F25R1_FB1_Msk /*!< Filter bit 1 */ |
8717 | #define CAN_F25R1_FB1 CAN_F25R1_FB1_Msk /*!< Filter bit 1 */ |
| 9129 | #define CAN_F25R1_FB2_Pos (2U) |
8718 | #define CAN_F25R1_FB2_Pos (2U) |
| 9130 | #define CAN_F25R1_FB2_Msk (0x1U << CAN_F25R1_FB2_Pos) /*!< 0x00000004 */ |
8719 | #define CAN_F25R1_FB2_Msk (0x1UL << CAN_F25R1_FB2_Pos) /*!< 0x00000004 */ |
| 9131 | #define CAN_F25R1_FB2 CAN_F25R1_FB2_Msk /*!< Filter bit 2 */ |
8720 | #define CAN_F25R1_FB2 CAN_F25R1_FB2_Msk /*!< Filter bit 2 */ |
| 9132 | #define CAN_F25R1_FB3_Pos (3U) |
8721 | #define CAN_F25R1_FB3_Pos (3U) |
| 9133 | #define CAN_F25R1_FB3_Msk (0x1U << CAN_F25R1_FB3_Pos) /*!< 0x00000008 */ |
8722 | #define CAN_F25R1_FB3_Msk (0x1UL << CAN_F25R1_FB3_Pos) /*!< 0x00000008 */ |
| 9134 | #define CAN_F25R1_FB3 CAN_F25R1_FB3_Msk /*!< Filter bit 3 */ |
8723 | #define CAN_F25R1_FB3 CAN_F25R1_FB3_Msk /*!< Filter bit 3 */ |
| 9135 | #define CAN_F25R1_FB4_Pos (4U) |
8724 | #define CAN_F25R1_FB4_Pos (4U) |
| 9136 | #define CAN_F25R1_FB4_Msk (0x1U << CAN_F25R1_FB4_Pos) /*!< 0x00000010 */ |
8725 | #define CAN_F25R1_FB4_Msk (0x1UL << CAN_F25R1_FB4_Pos) /*!< 0x00000010 */ |
| 9137 | #define CAN_F25R1_FB4 CAN_F25R1_FB4_Msk /*!< Filter bit 4 */ |
8726 | #define CAN_F25R1_FB4 CAN_F25R1_FB4_Msk /*!< Filter bit 4 */ |
| 9138 | #define CAN_F25R1_FB5_Pos (5U) |
8727 | #define CAN_F25R1_FB5_Pos (5U) |
| 9139 | #define CAN_F25R1_FB5_Msk (0x1U << CAN_F25R1_FB5_Pos) /*!< 0x00000020 */ |
8728 | #define CAN_F25R1_FB5_Msk (0x1UL << CAN_F25R1_FB5_Pos) /*!< 0x00000020 */ |
| 9140 | #define CAN_F25R1_FB5 CAN_F25R1_FB5_Msk /*!< Filter bit 5 */ |
8729 | #define CAN_F25R1_FB5 CAN_F25R1_FB5_Msk /*!< Filter bit 5 */ |
| 9141 | #define CAN_F25R1_FB6_Pos (6U) |
8730 | #define CAN_F25R1_FB6_Pos (6U) |
| 9142 | #define CAN_F25R1_FB6_Msk (0x1U << CAN_F25R1_FB6_Pos) /*!< 0x00000040 */ |
8731 | #define CAN_F25R1_FB6_Msk (0x1UL << CAN_F25R1_FB6_Pos) /*!< 0x00000040 */ |
| 9143 | #define CAN_F25R1_FB6 CAN_F25R1_FB6_Msk /*!< Filter bit 6 */ |
8732 | #define CAN_F25R1_FB6 CAN_F25R1_FB6_Msk /*!< Filter bit 6 */ |
| 9144 | #define CAN_F25R1_FB7_Pos (7U) |
8733 | #define CAN_F25R1_FB7_Pos (7U) |
| 9145 | #define CAN_F25R1_FB7_Msk (0x1U << CAN_F25R1_FB7_Pos) /*!< 0x00000080 */ |
8734 | #define CAN_F25R1_FB7_Msk (0x1UL << CAN_F25R1_FB7_Pos) /*!< 0x00000080 */ |
| 9146 | #define CAN_F25R1_FB7 CAN_F25R1_FB7_Msk /*!< Filter bit 7 */ |
8735 | #define CAN_F25R1_FB7 CAN_F25R1_FB7_Msk /*!< Filter bit 7 */ |
| 9147 | #define CAN_F25R1_FB8_Pos (8U) |
8736 | #define CAN_F25R1_FB8_Pos (8U) |
| 9148 | #define CAN_F25R1_FB8_Msk (0x1U << CAN_F25R1_FB8_Pos) /*!< 0x00000100 */ |
8737 | #define CAN_F25R1_FB8_Msk (0x1UL << CAN_F25R1_FB8_Pos) /*!< 0x00000100 */ |
| 9149 | #define CAN_F25R1_FB8 CAN_F25R1_FB8_Msk /*!< Filter bit 8 */ |
8738 | #define CAN_F25R1_FB8 CAN_F25R1_FB8_Msk /*!< Filter bit 8 */ |
| 9150 | #define CAN_F25R1_FB9_Pos (9U) |
8739 | #define CAN_F25R1_FB9_Pos (9U) |
| 9151 | #define CAN_F25R1_FB9_Msk (0x1U << CAN_F25R1_FB9_Pos) /*!< 0x00000200 */ |
8740 | #define CAN_F25R1_FB9_Msk (0x1UL << CAN_F25R1_FB9_Pos) /*!< 0x00000200 */ |
| 9152 | #define CAN_F25R1_FB9 CAN_F25R1_FB9_Msk /*!< Filter bit 9 */ |
8741 | #define CAN_F25R1_FB9 CAN_F25R1_FB9_Msk /*!< Filter bit 9 */ |
| 9153 | #define CAN_F25R1_FB10_Pos (10U) |
8742 | #define CAN_F25R1_FB10_Pos (10U) |
| 9154 | #define CAN_F25R1_FB10_Msk (0x1U << CAN_F25R1_FB10_Pos) /*!< 0x00000400 */ |
8743 | #define CAN_F25R1_FB10_Msk (0x1UL << CAN_F25R1_FB10_Pos) /*!< 0x00000400 */ |
| 9155 | #define CAN_F25R1_FB10 CAN_F25R1_FB10_Msk /*!< Filter bit 10 */ |
8744 | #define CAN_F25R1_FB10 CAN_F25R1_FB10_Msk /*!< Filter bit 10 */ |
| 9156 | #define CAN_F25R1_FB11_Pos (11U) |
8745 | #define CAN_F25R1_FB11_Pos (11U) |
| 9157 | #define CAN_F25R1_FB11_Msk (0x1U << CAN_F25R1_FB11_Pos) /*!< 0x00000800 */ |
8746 | #define CAN_F25R1_FB11_Msk (0x1UL << CAN_F25R1_FB11_Pos) /*!< 0x00000800 */ |
| 9158 | #define CAN_F25R1_FB11 CAN_F25R1_FB11_Msk /*!< Filter bit 11 */ |
8747 | #define CAN_F25R1_FB11 CAN_F25R1_FB11_Msk /*!< Filter bit 11 */ |
| 9159 | #define CAN_F25R1_FB12_Pos (12U) |
8748 | #define CAN_F25R1_FB12_Pos (12U) |
| 9160 | #define CAN_F25R1_FB12_Msk (0x1U << CAN_F25R1_FB12_Pos) /*!< 0x00001000 */ |
8749 | #define CAN_F25R1_FB12_Msk (0x1UL << CAN_F25R1_FB12_Pos) /*!< 0x00001000 */ |
| 9161 | #define CAN_F25R1_FB12 CAN_F25R1_FB12_Msk /*!< Filter bit 12 */ |
8750 | #define CAN_F25R1_FB12 CAN_F25R1_FB12_Msk /*!< Filter bit 12 */ |
| 9162 | #define CAN_F25R1_FB13_Pos (13U) |
8751 | #define CAN_F25R1_FB13_Pos (13U) |
| 9163 | #define CAN_F25R1_FB13_Msk (0x1U << CAN_F25R1_FB13_Pos) /*!< 0x00002000 */ |
8752 | #define CAN_F25R1_FB13_Msk (0x1UL << CAN_F25R1_FB13_Pos) /*!< 0x00002000 */ |
| 9164 | #define CAN_F25R1_FB13 CAN_F25R1_FB13_Msk /*!< Filter bit 13 */ |
8753 | #define CAN_F25R1_FB13 CAN_F25R1_FB13_Msk /*!< Filter bit 13 */ |
| 9165 | #define CAN_F25R1_FB14_Pos (14U) |
8754 | #define CAN_F25R1_FB14_Pos (14U) |
| 9166 | #define CAN_F25R1_FB14_Msk (0x1U << CAN_F25R1_FB14_Pos) /*!< 0x00004000 */ |
8755 | #define CAN_F25R1_FB14_Msk (0x1UL << CAN_F25R1_FB14_Pos) /*!< 0x00004000 */ |
| 9167 | #define CAN_F25R1_FB14 CAN_F25R1_FB14_Msk /*!< Filter bit 14 */ |
8756 | #define CAN_F25R1_FB14 CAN_F25R1_FB14_Msk /*!< Filter bit 14 */ |
| 9168 | #define CAN_F25R1_FB15_Pos (15U) |
8757 | #define CAN_F25R1_FB15_Pos (15U) |
| 9169 | #define CAN_F25R1_FB15_Msk (0x1U << CAN_F25R1_FB15_Pos) /*!< 0x00008000 */ |
8758 | #define CAN_F25R1_FB15_Msk (0x1UL << CAN_F25R1_FB15_Pos) /*!< 0x00008000 */ |
| 9170 | #define CAN_F25R1_FB15 CAN_F25R1_FB15_Msk /*!< Filter bit 15 */ |
8759 | #define CAN_F25R1_FB15 CAN_F25R1_FB15_Msk /*!< Filter bit 15 */ |
| 9171 | #define CAN_F25R1_FB16_Pos (16U) |
8760 | #define CAN_F25R1_FB16_Pos (16U) |
| 9172 | #define CAN_F25R1_FB16_Msk (0x1U << CAN_F25R1_FB16_Pos) /*!< 0x00010000 */ |
8761 | #define CAN_F25R1_FB16_Msk (0x1UL << CAN_F25R1_FB16_Pos) /*!< 0x00010000 */ |
| 9173 | #define CAN_F25R1_FB16 CAN_F25R1_FB16_Msk /*!< Filter bit 16 */ |
8762 | #define CAN_F25R1_FB16 CAN_F25R1_FB16_Msk /*!< Filter bit 16 */ |
| 9174 | #define CAN_F25R1_FB17_Pos (17U) |
8763 | #define CAN_F25R1_FB17_Pos (17U) |
| 9175 | #define CAN_F25R1_FB17_Msk (0x1U << CAN_F25R1_FB17_Pos) /*!< 0x00020000 */ |
8764 | #define CAN_F25R1_FB17_Msk (0x1UL << CAN_F25R1_FB17_Pos) /*!< 0x00020000 */ |
| 9176 | #define CAN_F25R1_FB17 CAN_F25R1_FB17_Msk /*!< Filter bit 17 */ |
8765 | #define CAN_F25R1_FB17 CAN_F25R1_FB17_Msk /*!< Filter bit 17 */ |
| 9177 | #define CAN_F25R1_FB18_Pos (18U) |
8766 | #define CAN_F25R1_FB18_Pos (18U) |
| 9178 | #define CAN_F25R1_FB18_Msk (0x1U << CAN_F25R1_FB18_Pos) /*!< 0x00040000 */ |
8767 | #define CAN_F25R1_FB18_Msk (0x1UL << CAN_F25R1_FB18_Pos) /*!< 0x00040000 */ |
| 9179 | #define CAN_F25R1_FB18 CAN_F25R1_FB18_Msk /*!< Filter bit 18 */ |
8768 | #define CAN_F25R1_FB18 CAN_F25R1_FB18_Msk /*!< Filter bit 18 */ |
| 9180 | #define CAN_F25R1_FB19_Pos (19U) |
8769 | #define CAN_F25R1_FB19_Pos (19U) |
| 9181 | #define CAN_F25R1_FB19_Msk (0x1U << CAN_F25R1_FB19_Pos) /*!< 0x00080000 */ |
8770 | #define CAN_F25R1_FB19_Msk (0x1UL << CAN_F25R1_FB19_Pos) /*!< 0x00080000 */ |
| 9182 | #define CAN_F25R1_FB19 CAN_F25R1_FB19_Msk /*!< Filter bit 19 */ |
8771 | #define CAN_F25R1_FB19 CAN_F25R1_FB19_Msk /*!< Filter bit 19 */ |
| 9183 | #define CAN_F25R1_FB20_Pos (20U) |
8772 | #define CAN_F25R1_FB20_Pos (20U) |
| 9184 | #define CAN_F25R1_FB20_Msk (0x1U << CAN_F25R1_FB20_Pos) /*!< 0x00100000 */ |
8773 | #define CAN_F25R1_FB20_Msk (0x1UL << CAN_F25R1_FB20_Pos) /*!< 0x00100000 */ |
| 9185 | #define CAN_F25R1_FB20 CAN_F25R1_FB20_Msk /*!< Filter bit 20 */ |
8774 | #define CAN_F25R1_FB20 CAN_F25R1_FB20_Msk /*!< Filter bit 20 */ |
| 9186 | #define CAN_F25R1_FB21_Pos (21U) |
8775 | #define CAN_F25R1_FB21_Pos (21U) |
| 9187 | #define CAN_F25R1_FB21_Msk (0x1U << CAN_F25R1_FB21_Pos) /*!< 0x00200000 */ |
8776 | #define CAN_F25R1_FB21_Msk (0x1UL << CAN_F25R1_FB21_Pos) /*!< 0x00200000 */ |
| 9188 | #define CAN_F25R1_FB21 CAN_F25R1_FB21_Msk /*!< Filter bit 21 */ |
8777 | #define CAN_F25R1_FB21 CAN_F25R1_FB21_Msk /*!< Filter bit 21 */ |
| 9189 | #define CAN_F25R1_FB22_Pos (22U) |
8778 | #define CAN_F25R1_FB22_Pos (22U) |
| 9190 | #define CAN_F25R1_FB22_Msk (0x1U << CAN_F25R1_FB22_Pos) /*!< 0x00400000 */ |
8779 | #define CAN_F25R1_FB22_Msk (0x1UL << CAN_F25R1_FB22_Pos) /*!< 0x00400000 */ |
| 9191 | #define CAN_F25R1_FB22 CAN_F25R1_FB22_Msk /*!< Filter bit 22 */ |
8780 | #define CAN_F25R1_FB22 CAN_F25R1_FB22_Msk /*!< Filter bit 22 */ |
| 9192 | #define CAN_F25R1_FB23_Pos (23U) |
8781 | #define CAN_F25R1_FB23_Pos (23U) |
| 9193 | #define CAN_F25R1_FB23_Msk (0x1U << CAN_F25R1_FB23_Pos) /*!< 0x00800000 */ |
8782 | #define CAN_F25R1_FB23_Msk (0x1UL << CAN_F25R1_FB23_Pos) /*!< 0x00800000 */ |
| 9194 | #define CAN_F25R1_FB23 CAN_F25R1_FB23_Msk /*!< Filter bit 23 */ |
8783 | #define CAN_F25R1_FB23 CAN_F25R1_FB23_Msk /*!< Filter bit 23 */ |
| 9195 | #define CAN_F25R1_FB24_Pos (24U) |
8784 | #define CAN_F25R1_FB24_Pos (24U) |
| 9196 | #define CAN_F25R1_FB24_Msk (0x1U << CAN_F25R1_FB24_Pos) /*!< 0x01000000 */ |
8785 | #define CAN_F25R1_FB24_Msk (0x1UL << CAN_F25R1_FB24_Pos) /*!< 0x01000000 */ |
| 9197 | #define CAN_F25R1_FB24 CAN_F25R1_FB24_Msk /*!< Filter bit 24 */ |
8786 | #define CAN_F25R1_FB24 CAN_F25R1_FB24_Msk /*!< Filter bit 24 */ |
| 9198 | #define CAN_F25R1_FB25_Pos (25U) |
8787 | #define CAN_F25R1_FB25_Pos (25U) |
| 9199 | #define CAN_F25R1_FB25_Msk (0x1U << CAN_F25R1_FB25_Pos) /*!< 0x02000000 */ |
8788 | #define CAN_F25R1_FB25_Msk (0x1UL << CAN_F25R1_FB25_Pos) /*!< 0x02000000 */ |
| 9200 | #define CAN_F25R1_FB25 CAN_F25R1_FB25_Msk /*!< Filter bit 25 */ |
8789 | #define CAN_F25R1_FB25 CAN_F25R1_FB25_Msk /*!< Filter bit 25 */ |
| 9201 | #define CAN_F25R1_FB26_Pos (26U) |
8790 | #define CAN_F25R1_FB26_Pos (26U) |
| 9202 | #define CAN_F25R1_FB26_Msk (0x1U << CAN_F25R1_FB26_Pos) /*!< 0x04000000 */ |
8791 | #define CAN_F25R1_FB26_Msk (0x1UL << CAN_F25R1_FB26_Pos) /*!< 0x04000000 */ |
| 9203 | #define CAN_F25R1_FB26 CAN_F25R1_FB26_Msk /*!< Filter bit 26 */ |
8792 | #define CAN_F25R1_FB26 CAN_F25R1_FB26_Msk /*!< Filter bit 26 */ |
| 9204 | #define CAN_F25R1_FB27_Pos (27U) |
8793 | #define CAN_F25R1_FB27_Pos (27U) |
| 9205 | #define CAN_F25R1_FB27_Msk (0x1U << CAN_F25R1_FB27_Pos) /*!< 0x08000000 */ |
8794 | #define CAN_F25R1_FB27_Msk (0x1UL << CAN_F25R1_FB27_Pos) /*!< 0x08000000 */ |
| 9206 | #define CAN_F25R1_FB27 CAN_F25R1_FB27_Msk /*!< Filter bit 27 */ |
8795 | #define CAN_F25R1_FB27 CAN_F25R1_FB27_Msk /*!< Filter bit 27 */ |
| 9207 | #define CAN_F25R1_FB28_Pos (28U) |
8796 | #define CAN_F25R1_FB28_Pos (28U) |
| 9208 | #define CAN_F25R1_FB28_Msk (0x1U << CAN_F25R1_FB28_Pos) /*!< 0x10000000 */ |
8797 | #define CAN_F25R1_FB28_Msk (0x1UL << CAN_F25R1_FB28_Pos) /*!< 0x10000000 */ |
| 9209 | #define CAN_F25R1_FB28 CAN_F25R1_FB28_Msk /*!< Filter bit 28 */ |
8798 | #define CAN_F25R1_FB28 CAN_F25R1_FB28_Msk /*!< Filter bit 28 */ |
| 9210 | #define CAN_F25R1_FB29_Pos (29U) |
8799 | #define CAN_F25R1_FB29_Pos (29U) |
| 9211 | #define CAN_F25R1_FB29_Msk (0x1U << CAN_F25R1_FB29_Pos) /*!< 0x20000000 */ |
8800 | #define CAN_F25R1_FB29_Msk (0x1UL << CAN_F25R1_FB29_Pos) /*!< 0x20000000 */ |
| 9212 | #define CAN_F25R1_FB29 CAN_F25R1_FB29_Msk /*!< Filter bit 29 */ |
8801 | #define CAN_F25R1_FB29 CAN_F25R1_FB29_Msk /*!< Filter bit 29 */ |
| 9213 | #define CAN_F25R1_FB30_Pos (30U) |
8802 | #define CAN_F25R1_FB30_Pos (30U) |
| 9214 | #define CAN_F25R1_FB30_Msk (0x1U << CAN_F25R1_FB30_Pos) /*!< 0x40000000 */ |
8803 | #define CAN_F25R1_FB30_Msk (0x1UL << CAN_F25R1_FB30_Pos) /*!< 0x40000000 */ |
| 9215 | #define CAN_F25R1_FB30 CAN_F25R1_FB30_Msk /*!< Filter bit 30 */ |
8804 | #define CAN_F25R1_FB30 CAN_F25R1_FB30_Msk /*!< Filter bit 30 */ |
| 9216 | #define CAN_F25R1_FB31_Pos (31U) |
8805 | #define CAN_F25R1_FB31_Pos (31U) |
| 9217 | #define CAN_F25R1_FB31_Msk (0x1U << CAN_F25R1_FB31_Pos) /*!< 0x80000000 */ |
8806 | #define CAN_F25R1_FB31_Msk (0x1UL << CAN_F25R1_FB31_Pos) /*!< 0x80000000 */ |
| 9218 | #define CAN_F25R1_FB31 CAN_F25R1_FB31_Msk /*!< Filter bit 31 */ |
8807 | #define CAN_F25R1_FB31 CAN_F25R1_FB31_Msk /*!< Filter bit 31 */ |
| 9219 | 8808 | ||
| 9220 | /******************* Bit definition for CAN_F26R1 register ******************/ |
8809 | /******************* Bit definition for CAN_F26R1 register ******************/ |
| 9221 | #define CAN_F26R1_FB0_Pos (0U) |
8810 | #define CAN_F26R1_FB0_Pos (0U) |
| 9222 | #define CAN_F26R1_FB0_Msk (0x1U << CAN_F26R1_FB0_Pos) /*!< 0x00000001 */ |
8811 | #define CAN_F26R1_FB0_Msk (0x1UL << CAN_F26R1_FB0_Pos) /*!< 0x00000001 */ |
| 9223 | #define CAN_F26R1_FB0 CAN_F26R1_FB0_Msk /*!< Filter bit 0 */ |
8812 | #define CAN_F26R1_FB0 CAN_F26R1_FB0_Msk /*!< Filter bit 0 */ |
| 9224 | #define CAN_F26R1_FB1_Pos (1U) |
8813 | #define CAN_F26R1_FB1_Pos (1U) |
| 9225 | #define CAN_F26R1_FB1_Msk (0x1U << CAN_F26R1_FB1_Pos) /*!< 0x00000002 */ |
8814 | #define CAN_F26R1_FB1_Msk (0x1UL << CAN_F26R1_FB1_Pos) /*!< 0x00000002 */ |
| 9226 | #define CAN_F26R1_FB1 CAN_F26R1_FB1_Msk /*!< Filter bit 1 */ |
8815 | #define CAN_F26R1_FB1 CAN_F26R1_FB1_Msk /*!< Filter bit 1 */ |
| 9227 | #define CAN_F26R1_FB2_Pos (2U) |
8816 | #define CAN_F26R1_FB2_Pos (2U) |
| 9228 | #define CAN_F26R1_FB2_Msk (0x1U << CAN_F26R1_FB2_Pos) /*!< 0x00000004 */ |
8817 | #define CAN_F26R1_FB2_Msk (0x1UL << CAN_F26R1_FB2_Pos) /*!< 0x00000004 */ |
| 9229 | #define CAN_F26R1_FB2 CAN_F26R1_FB2_Msk /*!< Filter bit 2 */ |
8818 | #define CAN_F26R1_FB2 CAN_F26R1_FB2_Msk /*!< Filter bit 2 */ |
| 9230 | #define CAN_F26R1_FB3_Pos (3U) |
8819 | #define CAN_F26R1_FB3_Pos (3U) |
| 9231 | #define CAN_F26R1_FB3_Msk (0x1U << CAN_F26R1_FB3_Pos) /*!< 0x00000008 */ |
8820 | #define CAN_F26R1_FB3_Msk (0x1UL << CAN_F26R1_FB3_Pos) /*!< 0x00000008 */ |
| 9232 | #define CAN_F26R1_FB3 CAN_F26R1_FB3_Msk /*!< Filter bit 3 */ |
8821 | #define CAN_F26R1_FB3 CAN_F26R1_FB3_Msk /*!< Filter bit 3 */ |
| 9233 | #define CAN_F26R1_FB4_Pos (4U) |
8822 | #define CAN_F26R1_FB4_Pos (4U) |
| 9234 | #define CAN_F26R1_FB4_Msk (0x1U << CAN_F26R1_FB4_Pos) /*!< 0x00000010 */ |
8823 | #define CAN_F26R1_FB4_Msk (0x1UL << CAN_F26R1_FB4_Pos) /*!< 0x00000010 */ |
| 9235 | #define CAN_F26R1_FB4 CAN_F26R1_FB4_Msk /*!< Filter bit 4 */ |
8824 | #define CAN_F26R1_FB4 CAN_F26R1_FB4_Msk /*!< Filter bit 4 */ |
| 9236 | #define CAN_F26R1_FB5_Pos (5U) |
8825 | #define CAN_F26R1_FB5_Pos (5U) |
| 9237 | #define CAN_F26R1_FB5_Msk (0x1U << CAN_F26R1_FB5_Pos) /*!< 0x00000020 */ |
8826 | #define CAN_F26R1_FB5_Msk (0x1UL << CAN_F26R1_FB5_Pos) /*!< 0x00000020 */ |
| 9238 | #define CAN_F26R1_FB5 CAN_F26R1_FB5_Msk /*!< Filter bit 5 */ |
8827 | #define CAN_F26R1_FB5 CAN_F26R1_FB5_Msk /*!< Filter bit 5 */ |
| 9239 | #define CAN_F26R1_FB6_Pos (6U) |
8828 | #define CAN_F26R1_FB6_Pos (6U) |
| 9240 | #define CAN_F26R1_FB6_Msk (0x1U << CAN_F26R1_FB6_Pos) /*!< 0x00000040 */ |
8829 | #define CAN_F26R1_FB6_Msk (0x1UL << CAN_F26R1_FB6_Pos) /*!< 0x00000040 */ |
| 9241 | #define CAN_F26R1_FB6 CAN_F26R1_FB6_Msk /*!< Filter bit 6 */ |
8830 | #define CAN_F26R1_FB6 CAN_F26R1_FB6_Msk /*!< Filter bit 6 */ |
| 9242 | #define CAN_F26R1_FB7_Pos (7U) |
8831 | #define CAN_F26R1_FB7_Pos (7U) |
| 9243 | #define CAN_F26R1_FB7_Msk (0x1U << CAN_F26R1_FB7_Pos) /*!< 0x00000080 */ |
8832 | #define CAN_F26R1_FB7_Msk (0x1UL << CAN_F26R1_FB7_Pos) /*!< 0x00000080 */ |
| 9244 | #define CAN_F26R1_FB7 CAN_F26R1_FB7_Msk /*!< Filter bit 7 */ |
8833 | #define CAN_F26R1_FB7 CAN_F26R1_FB7_Msk /*!< Filter bit 7 */ |
| 9245 | #define CAN_F26R1_FB8_Pos (8U) |
8834 | #define CAN_F26R1_FB8_Pos (8U) |
| 9246 | #define CAN_F26R1_FB8_Msk (0x1U << CAN_F26R1_FB8_Pos) /*!< 0x00000100 */ |
8835 | #define CAN_F26R1_FB8_Msk (0x1UL << CAN_F26R1_FB8_Pos) /*!< 0x00000100 */ |
| 9247 | #define CAN_F26R1_FB8 CAN_F26R1_FB8_Msk /*!< Filter bit 8 */ |
8836 | #define CAN_F26R1_FB8 CAN_F26R1_FB8_Msk /*!< Filter bit 8 */ |
| 9248 | #define CAN_F26R1_FB9_Pos (9U) |
8837 | #define CAN_F26R1_FB9_Pos (9U) |
| 9249 | #define CAN_F26R1_FB9_Msk (0x1U << CAN_F26R1_FB9_Pos) /*!< 0x00000200 */ |
8838 | #define CAN_F26R1_FB9_Msk (0x1UL << CAN_F26R1_FB9_Pos) /*!< 0x00000200 */ |
| 9250 | #define CAN_F26R1_FB9 CAN_F26R1_FB9_Msk /*!< Filter bit 9 */ |
8839 | #define CAN_F26R1_FB9 CAN_F26R1_FB9_Msk /*!< Filter bit 9 */ |
| 9251 | #define CAN_F26R1_FB10_Pos (10U) |
8840 | #define CAN_F26R1_FB10_Pos (10U) |
| 9252 | #define CAN_F26R1_FB10_Msk (0x1U << CAN_F26R1_FB10_Pos) /*!< 0x00000400 */ |
8841 | #define CAN_F26R1_FB10_Msk (0x1UL << CAN_F26R1_FB10_Pos) /*!< 0x00000400 */ |
| 9253 | #define CAN_F26R1_FB10 CAN_F26R1_FB10_Msk /*!< Filter bit 10 */ |
8842 | #define CAN_F26R1_FB10 CAN_F26R1_FB10_Msk /*!< Filter bit 10 */ |
| 9254 | #define CAN_F26R1_FB11_Pos (11U) |
8843 | #define CAN_F26R1_FB11_Pos (11U) |
| 9255 | #define CAN_F26R1_FB11_Msk (0x1U << CAN_F26R1_FB11_Pos) /*!< 0x00000800 */ |
8844 | #define CAN_F26R1_FB11_Msk (0x1UL << CAN_F26R1_FB11_Pos) /*!< 0x00000800 */ |
| 9256 | #define CAN_F26R1_FB11 CAN_F26R1_FB11_Msk /*!< Filter bit 11 */ |
8845 | #define CAN_F26R1_FB11 CAN_F26R1_FB11_Msk /*!< Filter bit 11 */ |
| 9257 | #define CAN_F26R1_FB12_Pos (12U) |
8846 | #define CAN_F26R1_FB12_Pos (12U) |
| 9258 | #define CAN_F26R1_FB12_Msk (0x1U << CAN_F26R1_FB12_Pos) /*!< 0x00001000 */ |
8847 | #define CAN_F26R1_FB12_Msk (0x1UL << CAN_F26R1_FB12_Pos) /*!< 0x00001000 */ |
| 9259 | #define CAN_F26R1_FB12 CAN_F26R1_FB12_Msk /*!< Filter bit 12 */ |
8848 | #define CAN_F26R1_FB12 CAN_F26R1_FB12_Msk /*!< Filter bit 12 */ |
| 9260 | #define CAN_F26R1_FB13_Pos (13U) |
8849 | #define CAN_F26R1_FB13_Pos (13U) |
| 9261 | #define CAN_F26R1_FB13_Msk (0x1U << CAN_F26R1_FB13_Pos) /*!< 0x00002000 */ |
8850 | #define CAN_F26R1_FB13_Msk (0x1UL << CAN_F26R1_FB13_Pos) /*!< 0x00002000 */ |
| 9262 | #define CAN_F26R1_FB13 CAN_F26R1_FB13_Msk /*!< Filter bit 13 */ |
8851 | #define CAN_F26R1_FB13 CAN_F26R1_FB13_Msk /*!< Filter bit 13 */ |
| 9263 | #define CAN_F26R1_FB14_Pos (14U) |
8852 | #define CAN_F26R1_FB14_Pos (14U) |
| 9264 | #define CAN_F26R1_FB14_Msk (0x1U << CAN_F26R1_FB14_Pos) /*!< 0x00004000 */ |
8853 | #define CAN_F26R1_FB14_Msk (0x1UL << CAN_F26R1_FB14_Pos) /*!< 0x00004000 */ |
| 9265 | #define CAN_F26R1_FB14 CAN_F26R1_FB14_Msk /*!< Filter bit 14 */ |
8854 | #define CAN_F26R1_FB14 CAN_F26R1_FB14_Msk /*!< Filter bit 14 */ |
| 9266 | #define CAN_F26R1_FB15_Pos (15U) |
8855 | #define CAN_F26R1_FB15_Pos (15U) |
| 9267 | #define CAN_F26R1_FB15_Msk (0x1U << CAN_F26R1_FB15_Pos) /*!< 0x00008000 */ |
8856 | #define CAN_F26R1_FB15_Msk (0x1UL << CAN_F26R1_FB15_Pos) /*!< 0x00008000 */ |
| 9268 | #define CAN_F26R1_FB15 CAN_F26R1_FB15_Msk /*!< Filter bit 15 */ |
8857 | #define CAN_F26R1_FB15 CAN_F26R1_FB15_Msk /*!< Filter bit 15 */ |
| 9269 | #define CAN_F26R1_FB16_Pos (16U) |
8858 | #define CAN_F26R1_FB16_Pos (16U) |
| 9270 | #define CAN_F26R1_FB16_Msk (0x1U << CAN_F26R1_FB16_Pos) /*!< 0x00010000 */ |
8859 | #define CAN_F26R1_FB16_Msk (0x1UL << CAN_F26R1_FB16_Pos) /*!< 0x00010000 */ |
| 9271 | #define CAN_F26R1_FB16 CAN_F26R1_FB16_Msk /*!< Filter bit 16 */ |
8860 | #define CAN_F26R1_FB16 CAN_F26R1_FB16_Msk /*!< Filter bit 16 */ |
| 9272 | #define CAN_F26R1_FB17_Pos (17U) |
8861 | #define CAN_F26R1_FB17_Pos (17U) |
| 9273 | #define CAN_F26R1_FB17_Msk (0x1U << CAN_F26R1_FB17_Pos) /*!< 0x00020000 */ |
8862 | #define CAN_F26R1_FB17_Msk (0x1UL << CAN_F26R1_FB17_Pos) /*!< 0x00020000 */ |
| 9274 | #define CAN_F26R1_FB17 CAN_F26R1_FB17_Msk /*!< Filter bit 17 */ |
8863 | #define CAN_F26R1_FB17 CAN_F26R1_FB17_Msk /*!< Filter bit 17 */ |
| 9275 | #define CAN_F26R1_FB18_Pos (18U) |
8864 | #define CAN_F26R1_FB18_Pos (18U) |
| 9276 | #define CAN_F26R1_FB18_Msk (0x1U << CAN_F26R1_FB18_Pos) /*!< 0x00040000 */ |
8865 | #define CAN_F26R1_FB18_Msk (0x1UL << CAN_F26R1_FB18_Pos) /*!< 0x00040000 */ |
| 9277 | #define CAN_F26R1_FB18 CAN_F26R1_FB18_Msk /*!< Filter bit 18 */ |
8866 | #define CAN_F26R1_FB18 CAN_F26R1_FB18_Msk /*!< Filter bit 18 */ |
| 9278 | #define CAN_F26R1_FB19_Pos (19U) |
8867 | #define CAN_F26R1_FB19_Pos (19U) |
| 9279 | #define CAN_F26R1_FB19_Msk (0x1U << CAN_F26R1_FB19_Pos) /*!< 0x00080000 */ |
8868 | #define CAN_F26R1_FB19_Msk (0x1UL << CAN_F26R1_FB19_Pos) /*!< 0x00080000 */ |
| 9280 | #define CAN_F26R1_FB19 CAN_F26R1_FB19_Msk /*!< Filter bit 19 */ |
8869 | #define CAN_F26R1_FB19 CAN_F26R1_FB19_Msk /*!< Filter bit 19 */ |
| 9281 | #define CAN_F26R1_FB20_Pos (20U) |
8870 | #define CAN_F26R1_FB20_Pos (20U) |
| 9282 | #define CAN_F26R1_FB20_Msk (0x1U << CAN_F26R1_FB20_Pos) /*!< 0x00100000 */ |
8871 | #define CAN_F26R1_FB20_Msk (0x1UL << CAN_F26R1_FB20_Pos) /*!< 0x00100000 */ |
| 9283 | #define CAN_F26R1_FB20 CAN_F26R1_FB20_Msk /*!< Filter bit 20 */ |
8872 | #define CAN_F26R1_FB20 CAN_F26R1_FB20_Msk /*!< Filter bit 20 */ |
| 9284 | #define CAN_F26R1_FB21_Pos (21U) |
8873 | #define CAN_F26R1_FB21_Pos (21U) |
| 9285 | #define CAN_F26R1_FB21_Msk (0x1U << CAN_F26R1_FB21_Pos) /*!< 0x00200000 */ |
8874 | #define CAN_F26R1_FB21_Msk (0x1UL << CAN_F26R1_FB21_Pos) /*!< 0x00200000 */ |
| 9286 | #define CAN_F26R1_FB21 CAN_F26R1_FB21_Msk /*!< Filter bit 21 */ |
8875 | #define CAN_F26R1_FB21 CAN_F26R1_FB21_Msk /*!< Filter bit 21 */ |
| 9287 | #define CAN_F26R1_FB22_Pos (22U) |
8876 | #define CAN_F26R1_FB22_Pos (22U) |
| 9288 | #define CAN_F26R1_FB22_Msk (0x1U << CAN_F26R1_FB22_Pos) /*!< 0x00400000 */ |
8877 | #define CAN_F26R1_FB22_Msk (0x1UL << CAN_F26R1_FB22_Pos) /*!< 0x00400000 */ |
| 9289 | #define CAN_F26R1_FB22 CAN_F26R1_FB22_Msk /*!< Filter bit 22 */ |
8878 | #define CAN_F26R1_FB22 CAN_F26R1_FB22_Msk /*!< Filter bit 22 */ |
| 9290 | #define CAN_F26R1_FB23_Pos (23U) |
8879 | #define CAN_F26R1_FB23_Pos (23U) |
| 9291 | #define CAN_F26R1_FB23_Msk (0x1U << CAN_F26R1_FB23_Pos) /*!< 0x00800000 */ |
8880 | #define CAN_F26R1_FB23_Msk (0x1UL << CAN_F26R1_FB23_Pos) /*!< 0x00800000 */ |
| 9292 | #define CAN_F26R1_FB23 CAN_F26R1_FB23_Msk /*!< Filter bit 23 */ |
8881 | #define CAN_F26R1_FB23 CAN_F26R1_FB23_Msk /*!< Filter bit 23 */ |
| 9293 | #define CAN_F26R1_FB24_Pos (24U) |
8882 | #define CAN_F26R1_FB24_Pos (24U) |
| 9294 | #define CAN_F26R1_FB24_Msk (0x1U << CAN_F26R1_FB24_Pos) /*!< 0x01000000 */ |
8883 | #define CAN_F26R1_FB24_Msk (0x1UL << CAN_F26R1_FB24_Pos) /*!< 0x01000000 */ |
| 9295 | #define CAN_F26R1_FB24 CAN_F26R1_FB24_Msk /*!< Filter bit 24 */ |
8884 | #define CAN_F26R1_FB24 CAN_F26R1_FB24_Msk /*!< Filter bit 24 */ |
| 9296 | #define CAN_F26R1_FB25_Pos (25U) |
8885 | #define CAN_F26R1_FB25_Pos (25U) |
| 9297 | #define CAN_F26R1_FB25_Msk (0x1U << CAN_F26R1_FB25_Pos) /*!< 0x02000000 */ |
8886 | #define CAN_F26R1_FB25_Msk (0x1UL << CAN_F26R1_FB25_Pos) /*!< 0x02000000 */ |
| 9298 | #define CAN_F26R1_FB25 CAN_F26R1_FB25_Msk /*!< Filter bit 25 */ |
8887 | #define CAN_F26R1_FB25 CAN_F26R1_FB25_Msk /*!< Filter bit 25 */ |
| 9299 | #define CAN_F26R1_FB26_Pos (26U) |
8888 | #define CAN_F26R1_FB26_Pos (26U) |
| 9300 | #define CAN_F26R1_FB26_Msk (0x1U << CAN_F26R1_FB26_Pos) /*!< 0x04000000 */ |
8889 | #define CAN_F26R1_FB26_Msk (0x1UL << CAN_F26R1_FB26_Pos) /*!< 0x04000000 */ |
| 9301 | #define CAN_F26R1_FB26 CAN_F26R1_FB26_Msk /*!< Filter bit 26 */ |
8890 | #define CAN_F26R1_FB26 CAN_F26R1_FB26_Msk /*!< Filter bit 26 */ |
| 9302 | #define CAN_F26R1_FB27_Pos (27U) |
8891 | #define CAN_F26R1_FB27_Pos (27U) |
| 9303 | #define CAN_F26R1_FB27_Msk (0x1U << CAN_F26R1_FB27_Pos) /*!< 0x08000000 */ |
8892 | #define CAN_F26R1_FB27_Msk (0x1UL << CAN_F26R1_FB27_Pos) /*!< 0x08000000 */ |
| 9304 | #define CAN_F26R1_FB27 CAN_F26R1_FB27_Msk /*!< Filter bit 27 */ |
8893 | #define CAN_F26R1_FB27 CAN_F26R1_FB27_Msk /*!< Filter bit 27 */ |
| 9305 | #define CAN_F26R1_FB28_Pos (28U) |
8894 | #define CAN_F26R1_FB28_Pos (28U) |
| 9306 | #define CAN_F26R1_FB28_Msk (0x1U << CAN_F26R1_FB28_Pos) /*!< 0x10000000 */ |
8895 | #define CAN_F26R1_FB28_Msk (0x1UL << CAN_F26R1_FB28_Pos) /*!< 0x10000000 */ |
| 9307 | #define CAN_F26R1_FB28 CAN_F26R1_FB28_Msk /*!< Filter bit 28 */ |
8896 | #define CAN_F26R1_FB28 CAN_F26R1_FB28_Msk /*!< Filter bit 28 */ |
| 9308 | #define CAN_F26R1_FB29_Pos (29U) |
8897 | #define CAN_F26R1_FB29_Pos (29U) |
| 9309 | #define CAN_F26R1_FB29_Msk (0x1U << CAN_F26R1_FB29_Pos) /*!< 0x20000000 */ |
8898 | #define CAN_F26R1_FB29_Msk (0x1UL << CAN_F26R1_FB29_Pos) /*!< 0x20000000 */ |
| 9310 | #define CAN_F26R1_FB29 CAN_F26R1_FB29_Msk /*!< Filter bit 29 */ |
8899 | #define CAN_F26R1_FB29 CAN_F26R1_FB29_Msk /*!< Filter bit 29 */ |
| 9311 | #define CAN_F26R1_FB30_Pos (30U) |
8900 | #define CAN_F26R1_FB30_Pos (30U) |
| 9312 | #define CAN_F26R1_FB30_Msk (0x1U << CAN_F26R1_FB30_Pos) /*!< 0x40000000 */ |
8901 | #define CAN_F26R1_FB30_Msk (0x1UL << CAN_F26R1_FB30_Pos) /*!< 0x40000000 */ |
| 9313 | #define CAN_F26R1_FB30 CAN_F26R1_FB30_Msk /*!< Filter bit 30 */ |
8902 | #define CAN_F26R1_FB30 CAN_F26R1_FB30_Msk /*!< Filter bit 30 */ |
| 9314 | #define CAN_F26R1_FB31_Pos (31U) |
8903 | #define CAN_F26R1_FB31_Pos (31U) |
| 9315 | #define CAN_F26R1_FB31_Msk (0x1U << CAN_F26R1_FB31_Pos) /*!< 0x80000000 */ |
8904 | #define CAN_F26R1_FB31_Msk (0x1UL << CAN_F26R1_FB31_Pos) /*!< 0x80000000 */ |
| 9316 | #define CAN_F26R1_FB31 CAN_F26R1_FB31_Msk /*!< Filter bit 31 */ |
8905 | #define CAN_F26R1_FB31 CAN_F26R1_FB31_Msk /*!< Filter bit 31 */ |
| 9317 | 8906 | ||
| 9318 | /******************* Bit definition for CAN_F27R1 register ******************/ |
8907 | /******************* Bit definition for CAN_F27R1 register ******************/ |
| 9319 | #define CAN_F27R1_FB0_Pos (0U) |
8908 | #define CAN_F27R1_FB0_Pos (0U) |
| 9320 | #define CAN_F27R1_FB0_Msk (0x1U << CAN_F27R1_FB0_Pos) /*!< 0x00000001 */ |
8909 | #define CAN_F27R1_FB0_Msk (0x1UL << CAN_F27R1_FB0_Pos) /*!< 0x00000001 */ |
| 9321 | #define CAN_F27R1_FB0 CAN_F27R1_FB0_Msk /*!< Filter bit 0 */ |
8910 | #define CAN_F27R1_FB0 CAN_F27R1_FB0_Msk /*!< Filter bit 0 */ |
| 9322 | #define CAN_F27R1_FB1_Pos (1U) |
8911 | #define CAN_F27R1_FB1_Pos (1U) |
| 9323 | #define CAN_F27R1_FB1_Msk (0x1U << CAN_F27R1_FB1_Pos) /*!< 0x00000002 */ |
8912 | #define CAN_F27R1_FB1_Msk (0x1UL << CAN_F27R1_FB1_Pos) /*!< 0x00000002 */ |
| 9324 | #define CAN_F27R1_FB1 CAN_F27R1_FB1_Msk /*!< Filter bit 1 */ |
8913 | #define CAN_F27R1_FB1 CAN_F27R1_FB1_Msk /*!< Filter bit 1 */ |
| 9325 | #define CAN_F27R1_FB2_Pos (2U) |
8914 | #define CAN_F27R1_FB2_Pos (2U) |
| 9326 | #define CAN_F27R1_FB2_Msk (0x1U << CAN_F27R1_FB2_Pos) /*!< 0x00000004 */ |
8915 | #define CAN_F27R1_FB2_Msk (0x1UL << CAN_F27R1_FB2_Pos) /*!< 0x00000004 */ |
| 9327 | #define CAN_F27R1_FB2 CAN_F27R1_FB2_Msk /*!< Filter bit 2 */ |
8916 | #define CAN_F27R1_FB2 CAN_F27R1_FB2_Msk /*!< Filter bit 2 */ |
| 9328 | #define CAN_F27R1_FB3_Pos (3U) |
8917 | #define CAN_F27R1_FB3_Pos (3U) |
| 9329 | #define CAN_F27R1_FB3_Msk (0x1U << CAN_F27R1_FB3_Pos) /*!< 0x00000008 */ |
8918 | #define CAN_F27R1_FB3_Msk (0x1UL << CAN_F27R1_FB3_Pos) /*!< 0x00000008 */ |
| 9330 | #define CAN_F27R1_FB3 CAN_F27R1_FB3_Msk /*!< Filter bit 3 */ |
8919 | #define CAN_F27R1_FB3 CAN_F27R1_FB3_Msk /*!< Filter bit 3 */ |
| 9331 | #define CAN_F27R1_FB4_Pos (4U) |
8920 | #define CAN_F27R1_FB4_Pos (4U) |
| 9332 | #define CAN_F27R1_FB4_Msk (0x1U << CAN_F27R1_FB4_Pos) /*!< 0x00000010 */ |
8921 | #define CAN_F27R1_FB4_Msk (0x1UL << CAN_F27R1_FB4_Pos) /*!< 0x00000010 */ |
| 9333 | #define CAN_F27R1_FB4 CAN_F27R1_FB4_Msk /*!< Filter bit 4 */ |
8922 | #define CAN_F27R1_FB4 CAN_F27R1_FB4_Msk /*!< Filter bit 4 */ |
| 9334 | #define CAN_F27R1_FB5_Pos (5U) |
8923 | #define CAN_F27R1_FB5_Pos (5U) |
| 9335 | #define CAN_F27R1_FB5_Msk (0x1U << CAN_F27R1_FB5_Pos) /*!< 0x00000020 */ |
8924 | #define CAN_F27R1_FB5_Msk (0x1UL << CAN_F27R1_FB5_Pos) /*!< 0x00000020 */ |
| 9336 | #define CAN_F27R1_FB5 CAN_F27R1_FB5_Msk /*!< Filter bit 5 */ |
8925 | #define CAN_F27R1_FB5 CAN_F27R1_FB5_Msk /*!< Filter bit 5 */ |
| 9337 | #define CAN_F27R1_FB6_Pos (6U) |
8926 | #define CAN_F27R1_FB6_Pos (6U) |
| 9338 | #define CAN_F27R1_FB6_Msk (0x1U << CAN_F27R1_FB6_Pos) /*!< 0x00000040 */ |
8927 | #define CAN_F27R1_FB6_Msk (0x1UL << CAN_F27R1_FB6_Pos) /*!< 0x00000040 */ |
| 9339 | #define CAN_F27R1_FB6 CAN_F27R1_FB6_Msk /*!< Filter bit 6 */ |
8928 | #define CAN_F27R1_FB6 CAN_F27R1_FB6_Msk /*!< Filter bit 6 */ |
| 9340 | #define CAN_F27R1_FB7_Pos (7U) |
8929 | #define CAN_F27R1_FB7_Pos (7U) |
| 9341 | #define CAN_F27R1_FB7_Msk (0x1U << CAN_F27R1_FB7_Pos) /*!< 0x00000080 */ |
8930 | #define CAN_F27R1_FB7_Msk (0x1UL << CAN_F27R1_FB7_Pos) /*!< 0x00000080 */ |
| 9342 | #define CAN_F27R1_FB7 CAN_F27R1_FB7_Msk /*!< Filter bit 7 */ |
8931 | #define CAN_F27R1_FB7 CAN_F27R1_FB7_Msk /*!< Filter bit 7 */ |
| 9343 | #define CAN_F27R1_FB8_Pos (8U) |
8932 | #define CAN_F27R1_FB8_Pos (8U) |
| 9344 | #define CAN_F27R1_FB8_Msk (0x1U << CAN_F27R1_FB8_Pos) /*!< 0x00000100 */ |
8933 | #define CAN_F27R1_FB8_Msk (0x1UL << CAN_F27R1_FB8_Pos) /*!< 0x00000100 */ |
| 9345 | #define CAN_F27R1_FB8 CAN_F27R1_FB8_Msk /*!< Filter bit 8 */ |
8934 | #define CAN_F27R1_FB8 CAN_F27R1_FB8_Msk /*!< Filter bit 8 */ |
| 9346 | #define CAN_F27R1_FB9_Pos (9U) |
8935 | #define CAN_F27R1_FB9_Pos (9U) |
| 9347 | #define CAN_F27R1_FB9_Msk (0x1U << CAN_F27R1_FB9_Pos) /*!< 0x00000200 */ |
8936 | #define CAN_F27R1_FB9_Msk (0x1UL << CAN_F27R1_FB9_Pos) /*!< 0x00000200 */ |
| 9348 | #define CAN_F27R1_FB9 CAN_F27R1_FB9_Msk /*!< Filter bit 9 */ |
8937 | #define CAN_F27R1_FB9 CAN_F27R1_FB9_Msk /*!< Filter bit 9 */ |
| 9349 | #define CAN_F27R1_FB10_Pos (10U) |
8938 | #define CAN_F27R1_FB10_Pos (10U) |
| 9350 | #define CAN_F27R1_FB10_Msk (0x1U << CAN_F27R1_FB10_Pos) /*!< 0x00000400 */ |
8939 | #define CAN_F27R1_FB10_Msk (0x1UL << CAN_F27R1_FB10_Pos) /*!< 0x00000400 */ |
| 9351 | #define CAN_F27R1_FB10 CAN_F27R1_FB10_Msk /*!< Filter bit 10 */ |
8940 | #define CAN_F27R1_FB10 CAN_F27R1_FB10_Msk /*!< Filter bit 10 */ |
| 9352 | #define CAN_F27R1_FB11_Pos (11U) |
8941 | #define CAN_F27R1_FB11_Pos (11U) |
| 9353 | #define CAN_F27R1_FB11_Msk (0x1U << CAN_F27R1_FB11_Pos) /*!< 0x00000800 */ |
8942 | #define CAN_F27R1_FB11_Msk (0x1UL << CAN_F27R1_FB11_Pos) /*!< 0x00000800 */ |
| 9354 | #define CAN_F27R1_FB11 CAN_F27R1_FB11_Msk /*!< Filter bit 11 */ |
8943 | #define CAN_F27R1_FB11 CAN_F27R1_FB11_Msk /*!< Filter bit 11 */ |
| 9355 | #define CAN_F27R1_FB12_Pos (12U) |
8944 | #define CAN_F27R1_FB12_Pos (12U) |
| 9356 | #define CAN_F27R1_FB12_Msk (0x1U << CAN_F27R1_FB12_Pos) /*!< 0x00001000 */ |
8945 | #define CAN_F27R1_FB12_Msk (0x1UL << CAN_F27R1_FB12_Pos) /*!< 0x00001000 */ |
| 9357 | #define CAN_F27R1_FB12 CAN_F27R1_FB12_Msk /*!< Filter bit 12 */ |
8946 | #define CAN_F27R1_FB12 CAN_F27R1_FB12_Msk /*!< Filter bit 12 */ |
| 9358 | #define CAN_F27R1_FB13_Pos (13U) |
8947 | #define CAN_F27R1_FB13_Pos (13U) |
| 9359 | #define CAN_F27R1_FB13_Msk (0x1U << CAN_F27R1_FB13_Pos) /*!< 0x00002000 */ |
8948 | #define CAN_F27R1_FB13_Msk (0x1UL << CAN_F27R1_FB13_Pos) /*!< 0x00002000 */ |
| 9360 | #define CAN_F27R1_FB13 CAN_F27R1_FB13_Msk /*!< Filter bit 13 */ |
8949 | #define CAN_F27R1_FB13 CAN_F27R1_FB13_Msk /*!< Filter bit 13 */ |
| 9361 | #define CAN_F27R1_FB14_Pos (14U) |
8950 | #define CAN_F27R1_FB14_Pos (14U) |
| 9362 | #define CAN_F27R1_FB14_Msk (0x1U << CAN_F27R1_FB14_Pos) /*!< 0x00004000 */ |
8951 | #define CAN_F27R1_FB14_Msk (0x1UL << CAN_F27R1_FB14_Pos) /*!< 0x00004000 */ |
| 9363 | #define CAN_F27R1_FB14 CAN_F27R1_FB14_Msk /*!< Filter bit 14 */ |
8952 | #define CAN_F27R1_FB14 CAN_F27R1_FB14_Msk /*!< Filter bit 14 */ |
| 9364 | #define CAN_F27R1_FB15_Pos (15U) |
8953 | #define CAN_F27R1_FB15_Pos (15U) |
| 9365 | #define CAN_F27R1_FB15_Msk (0x1U << CAN_F27R1_FB15_Pos) /*!< 0x00008000 */ |
8954 | #define CAN_F27R1_FB15_Msk (0x1UL << CAN_F27R1_FB15_Pos) /*!< 0x00008000 */ |
| 9366 | #define CAN_F27R1_FB15 CAN_F27R1_FB15_Msk /*!< Filter bit 15 */ |
8955 | #define CAN_F27R1_FB15 CAN_F27R1_FB15_Msk /*!< Filter bit 15 */ |
| 9367 | #define CAN_F27R1_FB16_Pos (16U) |
8956 | #define CAN_F27R1_FB16_Pos (16U) |
| 9368 | #define CAN_F27R1_FB16_Msk (0x1U << CAN_F27R1_FB16_Pos) /*!< 0x00010000 */ |
8957 | #define CAN_F27R1_FB16_Msk (0x1UL << CAN_F27R1_FB16_Pos) /*!< 0x00010000 */ |
| 9369 | #define CAN_F27R1_FB16 CAN_F27R1_FB16_Msk /*!< Filter bit 16 */ |
8958 | #define CAN_F27R1_FB16 CAN_F27R1_FB16_Msk /*!< Filter bit 16 */ |
| 9370 | #define CAN_F27R1_FB17_Pos (17U) |
8959 | #define CAN_F27R1_FB17_Pos (17U) |
| 9371 | #define CAN_F27R1_FB17_Msk (0x1U << CAN_F27R1_FB17_Pos) /*!< 0x00020000 */ |
8960 | #define CAN_F27R1_FB17_Msk (0x1UL << CAN_F27R1_FB17_Pos) /*!< 0x00020000 */ |
| 9372 | #define CAN_F27R1_FB17 CAN_F27R1_FB17_Msk /*!< Filter bit 17 */ |
8961 | #define CAN_F27R1_FB17 CAN_F27R1_FB17_Msk /*!< Filter bit 17 */ |
| 9373 | #define CAN_F27R1_FB18_Pos (18U) |
8962 | #define CAN_F27R1_FB18_Pos (18U) |
| 9374 | #define CAN_F27R1_FB18_Msk (0x1U << CAN_F27R1_FB18_Pos) /*!< 0x00040000 */ |
8963 | #define CAN_F27R1_FB18_Msk (0x1UL << CAN_F27R1_FB18_Pos) /*!< 0x00040000 */ |
| 9375 | #define CAN_F27R1_FB18 CAN_F27R1_FB18_Msk /*!< Filter bit 18 */ |
8964 | #define CAN_F27R1_FB18 CAN_F27R1_FB18_Msk /*!< Filter bit 18 */ |
| 9376 | #define CAN_F27R1_FB19_Pos (19U) |
8965 | #define CAN_F27R1_FB19_Pos (19U) |
| 9377 | #define CAN_F27R1_FB19_Msk (0x1U << CAN_F27R1_FB19_Pos) /*!< 0x00080000 */ |
8966 | #define CAN_F27R1_FB19_Msk (0x1UL << CAN_F27R1_FB19_Pos) /*!< 0x00080000 */ |
| 9378 | #define CAN_F27R1_FB19 CAN_F27R1_FB19_Msk /*!< Filter bit 19 */ |
8967 | #define CAN_F27R1_FB19 CAN_F27R1_FB19_Msk /*!< Filter bit 19 */ |
| 9379 | #define CAN_F27R1_FB20_Pos (20U) |
8968 | #define CAN_F27R1_FB20_Pos (20U) |
| 9380 | #define CAN_F27R1_FB20_Msk (0x1U << CAN_F27R1_FB20_Pos) /*!< 0x00100000 */ |
8969 | #define CAN_F27R1_FB20_Msk (0x1UL << CAN_F27R1_FB20_Pos) /*!< 0x00100000 */ |
| 9381 | #define CAN_F27R1_FB20 CAN_F27R1_FB20_Msk /*!< Filter bit 20 */ |
8970 | #define CAN_F27R1_FB20 CAN_F27R1_FB20_Msk /*!< Filter bit 20 */ |
| 9382 | #define CAN_F27R1_FB21_Pos (21U) |
8971 | #define CAN_F27R1_FB21_Pos (21U) |
| 9383 | #define CAN_F27R1_FB21_Msk (0x1U << CAN_F27R1_FB21_Pos) /*!< 0x00200000 */ |
8972 | #define CAN_F27R1_FB21_Msk (0x1UL << CAN_F27R1_FB21_Pos) /*!< 0x00200000 */ |
| 9384 | #define CAN_F27R1_FB21 CAN_F27R1_FB21_Msk /*!< Filter bit 21 */ |
8973 | #define CAN_F27R1_FB21 CAN_F27R1_FB21_Msk /*!< Filter bit 21 */ |
| 9385 | #define CAN_F27R1_FB22_Pos (22U) |
8974 | #define CAN_F27R1_FB22_Pos (22U) |
| 9386 | #define CAN_F27R1_FB22_Msk (0x1U << CAN_F27R1_FB22_Pos) /*!< 0x00400000 */ |
8975 | #define CAN_F27R1_FB22_Msk (0x1UL << CAN_F27R1_FB22_Pos) /*!< 0x00400000 */ |
| 9387 | #define CAN_F27R1_FB22 CAN_F27R1_FB22_Msk /*!< Filter bit 22 */ |
8976 | #define CAN_F27R1_FB22 CAN_F27R1_FB22_Msk /*!< Filter bit 22 */ |
| 9388 | #define CAN_F27R1_FB23_Pos (23U) |
8977 | #define CAN_F27R1_FB23_Pos (23U) |
| 9389 | #define CAN_F27R1_FB23_Msk (0x1U << CAN_F27R1_FB23_Pos) /*!< 0x00800000 */ |
8978 | #define CAN_F27R1_FB23_Msk (0x1UL << CAN_F27R1_FB23_Pos) /*!< 0x00800000 */ |
| 9390 | #define CAN_F27R1_FB23 CAN_F27R1_FB23_Msk /*!< Filter bit 23 */ |
8979 | #define CAN_F27R1_FB23 CAN_F27R1_FB23_Msk /*!< Filter bit 23 */ |
| 9391 | #define CAN_F27R1_FB24_Pos (24U) |
8980 | #define CAN_F27R1_FB24_Pos (24U) |
| 9392 | #define CAN_F27R1_FB24_Msk (0x1U << CAN_F27R1_FB24_Pos) /*!< 0x01000000 */ |
8981 | #define CAN_F27R1_FB24_Msk (0x1UL << CAN_F27R1_FB24_Pos) /*!< 0x01000000 */ |
| 9393 | #define CAN_F27R1_FB24 CAN_F27R1_FB24_Msk /*!< Filter bit 24 */ |
8982 | #define CAN_F27R1_FB24 CAN_F27R1_FB24_Msk /*!< Filter bit 24 */ |
| 9394 | #define CAN_F27R1_FB25_Pos (25U) |
8983 | #define CAN_F27R1_FB25_Pos (25U) |
| 9395 | #define CAN_F27R1_FB25_Msk (0x1U << CAN_F27R1_FB25_Pos) /*!< 0x02000000 */ |
8984 | #define CAN_F27R1_FB25_Msk (0x1UL << CAN_F27R1_FB25_Pos) /*!< 0x02000000 */ |
| 9396 | #define CAN_F27R1_FB25 CAN_F27R1_FB25_Msk /*!< Filter bit 25 */ |
8985 | #define CAN_F27R1_FB25 CAN_F27R1_FB25_Msk /*!< Filter bit 25 */ |
| 9397 | #define CAN_F27R1_FB26_Pos (26U) |
8986 | #define CAN_F27R1_FB26_Pos (26U) |
| 9398 | #define CAN_F27R1_FB26_Msk (0x1U << CAN_F27R1_FB26_Pos) /*!< 0x04000000 */ |
8987 | #define CAN_F27R1_FB26_Msk (0x1UL << CAN_F27R1_FB26_Pos) /*!< 0x04000000 */ |
| 9399 | #define CAN_F27R1_FB26 CAN_F27R1_FB26_Msk /*!< Filter bit 26 */ |
8988 | #define CAN_F27R1_FB26 CAN_F27R1_FB26_Msk /*!< Filter bit 26 */ |
| 9400 | #define CAN_F27R1_FB27_Pos (27U) |
8989 | #define CAN_F27R1_FB27_Pos (27U) |
| 9401 | #define CAN_F27R1_FB27_Msk (0x1U << CAN_F27R1_FB27_Pos) /*!< 0x08000000 */ |
8990 | #define CAN_F27R1_FB27_Msk (0x1UL << CAN_F27R1_FB27_Pos) /*!< 0x08000000 */ |
| 9402 | #define CAN_F27R1_FB27 CAN_F27R1_FB27_Msk /*!< Filter bit 27 */ |
8991 | #define CAN_F27R1_FB27 CAN_F27R1_FB27_Msk /*!< Filter bit 27 */ |
| 9403 | #define CAN_F27R1_FB28_Pos (28U) |
8992 | #define CAN_F27R1_FB28_Pos (28U) |
| 9404 | #define CAN_F27R1_FB28_Msk (0x1U << CAN_F27R1_FB28_Pos) /*!< 0x10000000 */ |
8993 | #define CAN_F27R1_FB28_Msk (0x1UL << CAN_F27R1_FB28_Pos) /*!< 0x10000000 */ |
| 9405 | #define CAN_F27R1_FB28 CAN_F27R1_FB28_Msk /*!< Filter bit 28 */ |
8994 | #define CAN_F27R1_FB28 CAN_F27R1_FB28_Msk /*!< Filter bit 28 */ |
| 9406 | #define CAN_F27R1_FB29_Pos (29U) |
8995 | #define CAN_F27R1_FB29_Pos (29U) |
| 9407 | #define CAN_F27R1_FB29_Msk (0x1U << CAN_F27R1_FB29_Pos) /*!< 0x20000000 */ |
8996 | #define CAN_F27R1_FB29_Msk (0x1UL << CAN_F27R1_FB29_Pos) /*!< 0x20000000 */ |
| 9408 | #define CAN_F27R1_FB29 CAN_F27R1_FB29_Msk /*!< Filter bit 29 */ |
8997 | #define CAN_F27R1_FB29 CAN_F27R1_FB29_Msk /*!< Filter bit 29 */ |
| 9409 | #define CAN_F27R1_FB30_Pos (30U) |
8998 | #define CAN_F27R1_FB30_Pos (30U) |
| 9410 | #define CAN_F27R1_FB30_Msk (0x1U << CAN_F27R1_FB30_Pos) /*!< 0x40000000 */ |
8999 | #define CAN_F27R1_FB30_Msk (0x1UL << CAN_F27R1_FB30_Pos) /*!< 0x40000000 */ |
| 9411 | #define CAN_F27R1_FB30 CAN_F27R1_FB30_Msk /*!< Filter bit 30 */ |
9000 | #define CAN_F27R1_FB30 CAN_F27R1_FB30_Msk /*!< Filter bit 30 */ |
| 9412 | #define CAN_F27R1_FB31_Pos (31U) |
9001 | #define CAN_F27R1_FB31_Pos (31U) |
| 9413 | #define CAN_F27R1_FB31_Msk (0x1U << CAN_F27R1_FB31_Pos) /*!< 0x80000000 */ |
9002 | #define CAN_F27R1_FB31_Msk (0x1UL << CAN_F27R1_FB31_Pos) /*!< 0x80000000 */ |
| 9414 | #define CAN_F27R1_FB31 CAN_F27R1_FB31_Msk /*!< Filter bit 31 */ |
9003 | #define CAN_F27R1_FB31 CAN_F27R1_FB31_Msk /*!< Filter bit 31 */ |
| 9415 | 9004 | ||
| 9416 | /******************* Bit definition for CAN_F0R2 register *******************/ |
9005 | /******************* Bit definition for CAN_F0R2 register *******************/ |
| 9417 | #define CAN_F0R2_FB0_Pos (0U) |
9006 | #define CAN_F0R2_FB0_Pos (0U) |
| 9418 | #define CAN_F0R2_FB0_Msk (0x1U << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */ |
9007 | #define CAN_F0R2_FB0_Msk (0x1UL << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */ |
| 9419 | #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!< Filter bit 0 */ |
9008 | #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!< Filter bit 0 */ |
| 9420 | #define CAN_F0R2_FB1_Pos (1U) |
9009 | #define CAN_F0R2_FB1_Pos (1U) |
| 9421 | #define CAN_F0R2_FB1_Msk (0x1U << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */ |
9010 | #define CAN_F0R2_FB1_Msk (0x1UL << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */ |
| 9422 | #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!< Filter bit 1 */ |
9011 | #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!< Filter bit 1 */ |
| 9423 | #define CAN_F0R2_FB2_Pos (2U) |
9012 | #define CAN_F0R2_FB2_Pos (2U) |
| 9424 | #define CAN_F0R2_FB2_Msk (0x1U << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */ |
9013 | #define CAN_F0R2_FB2_Msk (0x1UL << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */ |
| 9425 | #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!< Filter bit 2 */ |
9014 | #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!< Filter bit 2 */ |
| 9426 | #define CAN_F0R2_FB3_Pos (3U) |
9015 | #define CAN_F0R2_FB3_Pos (3U) |
| 9427 | #define CAN_F0R2_FB3_Msk (0x1U << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */ |
9016 | #define CAN_F0R2_FB3_Msk (0x1UL << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */ |
| 9428 | #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!< Filter bit 3 */ |
9017 | #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!< Filter bit 3 */ |
| 9429 | #define CAN_F0R2_FB4_Pos (4U) |
9018 | #define CAN_F0R2_FB4_Pos (4U) |
| 9430 | #define CAN_F0R2_FB4_Msk (0x1U << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */ |
9019 | #define CAN_F0R2_FB4_Msk (0x1UL << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */ |
| 9431 | #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!< Filter bit 4 */ |
9020 | #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!< Filter bit 4 */ |
| 9432 | #define CAN_F0R2_FB5_Pos (5U) |
9021 | #define CAN_F0R2_FB5_Pos (5U) |
| 9433 | #define CAN_F0R2_FB5_Msk (0x1U << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */ |
9022 | #define CAN_F0R2_FB5_Msk (0x1UL << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */ |
| 9434 | #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!< Filter bit 5 */ |
9023 | #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!< Filter bit 5 */ |
| 9435 | #define CAN_F0R2_FB6_Pos (6U) |
9024 | #define CAN_F0R2_FB6_Pos (6U) |
| 9436 | #define CAN_F0R2_FB6_Msk (0x1U << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */ |
9025 | #define CAN_F0R2_FB6_Msk (0x1UL << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */ |
| 9437 | #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!< Filter bit 6 */ |
9026 | #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!< Filter bit 6 */ |
| 9438 | #define CAN_F0R2_FB7_Pos (7U) |
9027 | #define CAN_F0R2_FB7_Pos (7U) |
| 9439 | #define CAN_F0R2_FB7_Msk (0x1U << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */ |
9028 | #define CAN_F0R2_FB7_Msk (0x1UL << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */ |
| 9440 | #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!< Filter bit 7 */ |
9029 | #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!< Filter bit 7 */ |
| 9441 | #define CAN_F0R2_FB8_Pos (8U) |
9030 | #define CAN_F0R2_FB8_Pos (8U) |
| 9442 | #define CAN_F0R2_FB8_Msk (0x1U << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */ |
9031 | #define CAN_F0R2_FB8_Msk (0x1UL << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */ |
| 9443 | #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!< Filter bit 8 */ |
9032 | #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!< Filter bit 8 */ |
| 9444 | #define CAN_F0R2_FB9_Pos (9U) |
9033 | #define CAN_F0R2_FB9_Pos (9U) |
| 9445 | #define CAN_F0R2_FB9_Msk (0x1U << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */ |
9034 | #define CAN_F0R2_FB9_Msk (0x1UL << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */ |
| 9446 | #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!< Filter bit 9 */ |
9035 | #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!< Filter bit 9 */ |
| 9447 | #define CAN_F0R2_FB10_Pos (10U) |
9036 | #define CAN_F0R2_FB10_Pos (10U) |
| 9448 | #define CAN_F0R2_FB10_Msk (0x1U << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */ |
9037 | #define CAN_F0R2_FB10_Msk (0x1UL << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */ |
| 9449 | #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!< Filter bit 10 */ |
9038 | #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!< Filter bit 10 */ |
| 9450 | #define CAN_F0R2_FB11_Pos (11U) |
9039 | #define CAN_F0R2_FB11_Pos (11U) |
| 9451 | #define CAN_F0R2_FB11_Msk (0x1U << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */ |
9040 | #define CAN_F0R2_FB11_Msk (0x1UL << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */ |
| 9452 | #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!< Filter bit 11 */ |
9041 | #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!< Filter bit 11 */ |
| 9453 | #define CAN_F0R2_FB12_Pos (12U) |
9042 | #define CAN_F0R2_FB12_Pos (12U) |
| 9454 | #define CAN_F0R2_FB12_Msk (0x1U << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */ |
9043 | #define CAN_F0R2_FB12_Msk (0x1UL << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */ |
| 9455 | #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!< Filter bit 12 */ |
9044 | #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!< Filter bit 12 */ |
| 9456 | #define CAN_F0R2_FB13_Pos (13U) |
9045 | #define CAN_F0R2_FB13_Pos (13U) |
| 9457 | #define CAN_F0R2_FB13_Msk (0x1U << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */ |
9046 | #define CAN_F0R2_FB13_Msk (0x1UL << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */ |
| 9458 | #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!< Filter bit 13 */ |
9047 | #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!< Filter bit 13 */ |
| 9459 | #define CAN_F0R2_FB14_Pos (14U) |
9048 | #define CAN_F0R2_FB14_Pos (14U) |
| 9460 | #define CAN_F0R2_FB14_Msk (0x1U << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */ |
9049 | #define CAN_F0R2_FB14_Msk (0x1UL << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */ |
| 9461 | #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!< Filter bit 14 */ |
9050 | #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!< Filter bit 14 */ |
| 9462 | #define CAN_F0R2_FB15_Pos (15U) |
9051 | #define CAN_F0R2_FB15_Pos (15U) |
| 9463 | #define CAN_F0R2_FB15_Msk (0x1U << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */ |
9052 | #define CAN_F0R2_FB15_Msk (0x1UL << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */ |
| 9464 | #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!< Filter bit 15 */ |
9053 | #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!< Filter bit 15 */ |
| 9465 | #define CAN_F0R2_FB16_Pos (16U) |
9054 | #define CAN_F0R2_FB16_Pos (16U) |
| 9466 | #define CAN_F0R2_FB16_Msk (0x1U << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */ |
9055 | #define CAN_F0R2_FB16_Msk (0x1UL << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */ |
| 9467 | #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!< Filter bit 16 */ |
9056 | #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!< Filter bit 16 */ |
| 9468 | #define CAN_F0R2_FB17_Pos (17U) |
9057 | #define CAN_F0R2_FB17_Pos (17U) |
| 9469 | #define CAN_F0R2_FB17_Msk (0x1U << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */ |
9058 | #define CAN_F0R2_FB17_Msk (0x1UL << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */ |
| 9470 | #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!< Filter bit 17 */ |
9059 | #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!< Filter bit 17 */ |
| 9471 | #define CAN_F0R2_FB18_Pos (18U) |
9060 | #define CAN_F0R2_FB18_Pos (18U) |
| 9472 | #define CAN_F0R2_FB18_Msk (0x1U << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */ |
9061 | #define CAN_F0R2_FB18_Msk (0x1UL << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */ |
| 9473 | #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!< Filter bit 18 */ |
9062 | #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!< Filter bit 18 */ |
| 9474 | #define CAN_F0R2_FB19_Pos (19U) |
9063 | #define CAN_F0R2_FB19_Pos (19U) |
| 9475 | #define CAN_F0R2_FB19_Msk (0x1U << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */ |
9064 | #define CAN_F0R2_FB19_Msk (0x1UL << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */ |
| 9476 | #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!< Filter bit 19 */ |
9065 | #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!< Filter bit 19 */ |
| 9477 | #define CAN_F0R2_FB20_Pos (20U) |
9066 | #define CAN_F0R2_FB20_Pos (20U) |
| 9478 | #define CAN_F0R2_FB20_Msk (0x1U << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */ |
9067 | #define CAN_F0R2_FB20_Msk (0x1UL << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */ |
| 9479 | #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!< Filter bit 20 */ |
9068 | #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!< Filter bit 20 */ |
| 9480 | #define CAN_F0R2_FB21_Pos (21U) |
9069 | #define CAN_F0R2_FB21_Pos (21U) |
| 9481 | #define CAN_F0R2_FB21_Msk (0x1U << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */ |
9070 | #define CAN_F0R2_FB21_Msk (0x1UL << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */ |
| 9482 | #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!< Filter bit 21 */ |
9071 | #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!< Filter bit 21 */ |
| 9483 | #define CAN_F0R2_FB22_Pos (22U) |
9072 | #define CAN_F0R2_FB22_Pos (22U) |
| 9484 | #define CAN_F0R2_FB22_Msk (0x1U << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */ |
9073 | #define CAN_F0R2_FB22_Msk (0x1UL << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */ |
| 9485 | #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!< Filter bit 22 */ |
9074 | #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!< Filter bit 22 */ |
| 9486 | #define CAN_F0R2_FB23_Pos (23U) |
9075 | #define CAN_F0R2_FB23_Pos (23U) |
| 9487 | #define CAN_F0R2_FB23_Msk (0x1U << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */ |
9076 | #define CAN_F0R2_FB23_Msk (0x1UL << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */ |
| 9488 | #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!< Filter bit 23 */ |
9077 | #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!< Filter bit 23 */ |
| 9489 | #define CAN_F0R2_FB24_Pos (24U) |
9078 | #define CAN_F0R2_FB24_Pos (24U) |
| 9490 | #define CAN_F0R2_FB24_Msk (0x1U << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */ |
9079 | #define CAN_F0R2_FB24_Msk (0x1UL << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */ |
| 9491 | #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!< Filter bit 24 */ |
9080 | #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!< Filter bit 24 */ |
| 9492 | #define CAN_F0R2_FB25_Pos (25U) |
9081 | #define CAN_F0R2_FB25_Pos (25U) |
| 9493 | #define CAN_F0R2_FB25_Msk (0x1U << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */ |
9082 | #define CAN_F0R2_FB25_Msk (0x1UL << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */ |
| 9494 | #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!< Filter bit 25 */ |
9083 | #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!< Filter bit 25 */ |
| 9495 | #define CAN_F0R2_FB26_Pos (26U) |
9084 | #define CAN_F0R2_FB26_Pos (26U) |
| 9496 | #define CAN_F0R2_FB26_Msk (0x1U << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */ |
9085 | #define CAN_F0R2_FB26_Msk (0x1UL << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */ |
| 9497 | #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!< Filter bit 26 */ |
9086 | #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!< Filter bit 26 */ |
| 9498 | #define CAN_F0R2_FB27_Pos (27U) |
9087 | #define CAN_F0R2_FB27_Pos (27U) |
| 9499 | #define CAN_F0R2_FB27_Msk (0x1U << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */ |
9088 | #define CAN_F0R2_FB27_Msk (0x1UL << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */ |
| 9500 | #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!< Filter bit 27 */ |
9089 | #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!< Filter bit 27 */ |
| 9501 | #define CAN_F0R2_FB28_Pos (28U) |
9090 | #define CAN_F0R2_FB28_Pos (28U) |
| 9502 | #define CAN_F0R2_FB28_Msk (0x1U << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */ |
9091 | #define CAN_F0R2_FB28_Msk (0x1UL << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */ |
| 9503 | #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!< Filter bit 28 */ |
9092 | #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!< Filter bit 28 */ |
| 9504 | #define CAN_F0R2_FB29_Pos (29U) |
9093 | #define CAN_F0R2_FB29_Pos (29U) |
| 9505 | #define CAN_F0R2_FB29_Msk (0x1U << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */ |
9094 | #define CAN_F0R2_FB29_Msk (0x1UL << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */ |
| 9506 | #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!< Filter bit 29 */ |
9095 | #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!< Filter bit 29 */ |
| 9507 | #define CAN_F0R2_FB30_Pos (30U) |
9096 | #define CAN_F0R2_FB30_Pos (30U) |
| 9508 | #define CAN_F0R2_FB30_Msk (0x1U << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */ |
9097 | #define CAN_F0R2_FB30_Msk (0x1UL << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */ |
| 9509 | #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!< Filter bit 30 */ |
9098 | #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!< Filter bit 30 */ |
| 9510 | #define CAN_F0R2_FB31_Pos (31U) |
9099 | #define CAN_F0R2_FB31_Pos (31U) |
| 9511 | #define CAN_F0R2_FB31_Msk (0x1U << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */ |
9100 | #define CAN_F0R2_FB31_Msk (0x1UL << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */ |
| 9512 | #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!< Filter bit 31 */ |
9101 | #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!< Filter bit 31 */ |
| 9513 | 9102 | ||
| 9514 | /******************* Bit definition for CAN_F1R2 register *******************/ |
9103 | /******************* Bit definition for CAN_F1R2 register *******************/ |
| 9515 | #define CAN_F1R2_FB0_Pos (0U) |
9104 | #define CAN_F1R2_FB0_Pos (0U) |
| 9516 | #define CAN_F1R2_FB0_Msk (0x1U << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */ |
9105 | #define CAN_F1R2_FB0_Msk (0x1UL << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */ |
| 9517 | #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!< Filter bit 0 */ |
9106 | #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!< Filter bit 0 */ |
| 9518 | #define CAN_F1R2_FB1_Pos (1U) |
9107 | #define CAN_F1R2_FB1_Pos (1U) |
| 9519 | #define CAN_F1R2_FB1_Msk (0x1U << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */ |
9108 | #define CAN_F1R2_FB1_Msk (0x1UL << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */ |
| 9520 | #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!< Filter bit 1 */ |
9109 | #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!< Filter bit 1 */ |
| 9521 | #define CAN_F1R2_FB2_Pos (2U) |
9110 | #define CAN_F1R2_FB2_Pos (2U) |
| 9522 | #define CAN_F1R2_FB2_Msk (0x1U << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */ |
9111 | #define CAN_F1R2_FB2_Msk (0x1UL << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */ |
| 9523 | #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!< Filter bit 2 */ |
9112 | #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!< Filter bit 2 */ |
| 9524 | #define CAN_F1R2_FB3_Pos (3U) |
9113 | #define CAN_F1R2_FB3_Pos (3U) |
| 9525 | #define CAN_F1R2_FB3_Msk (0x1U << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */ |
9114 | #define CAN_F1R2_FB3_Msk (0x1UL << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */ |
| 9526 | #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!< Filter bit 3 */ |
9115 | #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!< Filter bit 3 */ |
| 9527 | #define CAN_F1R2_FB4_Pos (4U) |
9116 | #define CAN_F1R2_FB4_Pos (4U) |
| 9528 | #define CAN_F1R2_FB4_Msk (0x1U << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */ |
9117 | #define CAN_F1R2_FB4_Msk (0x1UL << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */ |
| 9529 | #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!< Filter bit 4 */ |
9118 | #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!< Filter bit 4 */ |
| 9530 | #define CAN_F1R2_FB5_Pos (5U) |
9119 | #define CAN_F1R2_FB5_Pos (5U) |
| 9531 | #define CAN_F1R2_FB5_Msk (0x1U << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */ |
9120 | #define CAN_F1R2_FB5_Msk (0x1UL << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */ |
| 9532 | #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!< Filter bit 5 */ |
9121 | #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!< Filter bit 5 */ |
| 9533 | #define CAN_F1R2_FB6_Pos (6U) |
9122 | #define CAN_F1R2_FB6_Pos (6U) |
| 9534 | #define CAN_F1R2_FB6_Msk (0x1U << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */ |
9123 | #define CAN_F1R2_FB6_Msk (0x1UL << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */ |
| 9535 | #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!< Filter bit 6 */ |
9124 | #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!< Filter bit 6 */ |
| 9536 | #define CAN_F1R2_FB7_Pos (7U) |
9125 | #define CAN_F1R2_FB7_Pos (7U) |
| 9537 | #define CAN_F1R2_FB7_Msk (0x1U << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */ |
9126 | #define CAN_F1R2_FB7_Msk (0x1UL << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */ |
| 9538 | #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!< Filter bit 7 */ |
9127 | #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!< Filter bit 7 */ |
| 9539 | #define CAN_F1R2_FB8_Pos (8U) |
9128 | #define CAN_F1R2_FB8_Pos (8U) |
| 9540 | #define CAN_F1R2_FB8_Msk (0x1U << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */ |
9129 | #define CAN_F1R2_FB8_Msk (0x1UL << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */ |
| 9541 | #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!< Filter bit 8 */ |
9130 | #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!< Filter bit 8 */ |
| 9542 | #define CAN_F1R2_FB9_Pos (9U) |
9131 | #define CAN_F1R2_FB9_Pos (9U) |
| 9543 | #define CAN_F1R2_FB9_Msk (0x1U << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */ |
9132 | #define CAN_F1R2_FB9_Msk (0x1UL << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */ |
| 9544 | #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!< Filter bit 9 */ |
9133 | #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!< Filter bit 9 */ |
| 9545 | #define CAN_F1R2_FB10_Pos (10U) |
9134 | #define CAN_F1R2_FB10_Pos (10U) |
| 9546 | #define CAN_F1R2_FB10_Msk (0x1U << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */ |
9135 | #define CAN_F1R2_FB10_Msk (0x1UL << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */ |
| 9547 | #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!< Filter bit 10 */ |
9136 | #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!< Filter bit 10 */ |
| 9548 | #define CAN_F1R2_FB11_Pos (11U) |
9137 | #define CAN_F1R2_FB11_Pos (11U) |
| 9549 | #define CAN_F1R2_FB11_Msk (0x1U << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */ |
9138 | #define CAN_F1R2_FB11_Msk (0x1UL << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */ |
| 9550 | #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!< Filter bit 11 */ |
9139 | #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!< Filter bit 11 */ |
| 9551 | #define CAN_F1R2_FB12_Pos (12U) |
9140 | #define CAN_F1R2_FB12_Pos (12U) |
| 9552 | #define CAN_F1R2_FB12_Msk (0x1U << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */ |
9141 | #define CAN_F1R2_FB12_Msk (0x1UL << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */ |
| 9553 | #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!< Filter bit 12 */ |
9142 | #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!< Filter bit 12 */ |
| 9554 | #define CAN_F1R2_FB13_Pos (13U) |
9143 | #define CAN_F1R2_FB13_Pos (13U) |
| 9555 | #define CAN_F1R2_FB13_Msk (0x1U << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */ |
9144 | #define CAN_F1R2_FB13_Msk (0x1UL << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */ |
| 9556 | #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!< Filter bit 13 */ |
9145 | #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!< Filter bit 13 */ |
| 9557 | #define CAN_F1R2_FB14_Pos (14U) |
9146 | #define CAN_F1R2_FB14_Pos (14U) |
| 9558 | #define CAN_F1R2_FB14_Msk (0x1U << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */ |
9147 | #define CAN_F1R2_FB14_Msk (0x1UL << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */ |
| 9559 | #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!< Filter bit 14 */ |
9148 | #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!< Filter bit 14 */ |
| 9560 | #define CAN_F1R2_FB15_Pos (15U) |
9149 | #define CAN_F1R2_FB15_Pos (15U) |
| 9561 | #define CAN_F1R2_FB15_Msk (0x1U << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */ |
9150 | #define CAN_F1R2_FB15_Msk (0x1UL << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */ |
| 9562 | #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!< Filter bit 15 */ |
9151 | #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!< Filter bit 15 */ |
| 9563 | #define CAN_F1R2_FB16_Pos (16U) |
9152 | #define CAN_F1R2_FB16_Pos (16U) |
| 9564 | #define CAN_F1R2_FB16_Msk (0x1U << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */ |
9153 | #define CAN_F1R2_FB16_Msk (0x1UL << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */ |
| 9565 | #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!< Filter bit 16 */ |
9154 | #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!< Filter bit 16 */ |
| 9566 | #define CAN_F1R2_FB17_Pos (17U) |
9155 | #define CAN_F1R2_FB17_Pos (17U) |
| 9567 | #define CAN_F1R2_FB17_Msk (0x1U << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */ |
9156 | #define CAN_F1R2_FB17_Msk (0x1UL << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */ |
| 9568 | #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!< Filter bit 17 */ |
9157 | #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!< Filter bit 17 */ |
| 9569 | #define CAN_F1R2_FB18_Pos (18U) |
9158 | #define CAN_F1R2_FB18_Pos (18U) |
| 9570 | #define CAN_F1R2_FB18_Msk (0x1U << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */ |
9159 | #define CAN_F1R2_FB18_Msk (0x1UL << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */ |
| 9571 | #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!< Filter bit 18 */ |
9160 | #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!< Filter bit 18 */ |
| 9572 | #define CAN_F1R2_FB19_Pos (19U) |
9161 | #define CAN_F1R2_FB19_Pos (19U) |
| 9573 | #define CAN_F1R2_FB19_Msk (0x1U << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */ |
9162 | #define CAN_F1R2_FB19_Msk (0x1UL << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */ |
| 9574 | #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!< Filter bit 19 */ |
9163 | #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!< Filter bit 19 */ |
| 9575 | #define CAN_F1R2_FB20_Pos (20U) |
9164 | #define CAN_F1R2_FB20_Pos (20U) |
| 9576 | #define CAN_F1R2_FB20_Msk (0x1U << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */ |
9165 | #define CAN_F1R2_FB20_Msk (0x1UL << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */ |
| 9577 | #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!< Filter bit 20 */ |
9166 | #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!< Filter bit 20 */ |
| 9578 | #define CAN_F1R2_FB21_Pos (21U) |
9167 | #define CAN_F1R2_FB21_Pos (21U) |
| 9579 | #define CAN_F1R2_FB21_Msk (0x1U << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */ |
9168 | #define CAN_F1R2_FB21_Msk (0x1UL << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */ |
| 9580 | #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!< Filter bit 21 */ |
9169 | #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!< Filter bit 21 */ |
| 9581 | #define CAN_F1R2_FB22_Pos (22U) |
9170 | #define CAN_F1R2_FB22_Pos (22U) |
| 9582 | #define CAN_F1R2_FB22_Msk (0x1U << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */ |
9171 | #define CAN_F1R2_FB22_Msk (0x1UL << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */ |
| 9583 | #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!< Filter bit 22 */ |
9172 | #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!< Filter bit 22 */ |
| 9584 | #define CAN_F1R2_FB23_Pos (23U) |
9173 | #define CAN_F1R2_FB23_Pos (23U) |
| 9585 | #define CAN_F1R2_FB23_Msk (0x1U << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */ |
9174 | #define CAN_F1R2_FB23_Msk (0x1UL << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */ |
| 9586 | #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!< Filter bit 23 */ |
9175 | #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!< Filter bit 23 */ |
| 9587 | #define CAN_F1R2_FB24_Pos (24U) |
9176 | #define CAN_F1R2_FB24_Pos (24U) |
| 9588 | #define CAN_F1R2_FB24_Msk (0x1U << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */ |
9177 | #define CAN_F1R2_FB24_Msk (0x1UL << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */ |
| 9589 | #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!< Filter bit 24 */ |
9178 | #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!< Filter bit 24 */ |
| 9590 | #define CAN_F1R2_FB25_Pos (25U) |
9179 | #define CAN_F1R2_FB25_Pos (25U) |
| 9591 | #define CAN_F1R2_FB25_Msk (0x1U << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */ |
9180 | #define CAN_F1R2_FB25_Msk (0x1UL << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */ |
| 9592 | #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!< Filter bit 25 */ |
9181 | #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!< Filter bit 25 */ |
| 9593 | #define CAN_F1R2_FB26_Pos (26U) |
9182 | #define CAN_F1R2_FB26_Pos (26U) |
| 9594 | #define CAN_F1R2_FB26_Msk (0x1U << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */ |
9183 | #define CAN_F1R2_FB26_Msk (0x1UL << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */ |
| 9595 | #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!< Filter bit 26 */ |
9184 | #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!< Filter bit 26 */ |
| 9596 | #define CAN_F1R2_FB27_Pos (27U) |
9185 | #define CAN_F1R2_FB27_Pos (27U) |
| 9597 | #define CAN_F1R2_FB27_Msk (0x1U << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */ |
9186 | #define CAN_F1R2_FB27_Msk (0x1UL << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */ |
| 9598 | #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!< Filter bit 27 */ |
9187 | #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!< Filter bit 27 */ |
| 9599 | #define CAN_F1R2_FB28_Pos (28U) |
9188 | #define CAN_F1R2_FB28_Pos (28U) |
| 9600 | #define CAN_F1R2_FB28_Msk (0x1U << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */ |
9189 | #define CAN_F1R2_FB28_Msk (0x1UL << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */ |
| 9601 | #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!< Filter bit 28 */ |
9190 | #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!< Filter bit 28 */ |
| 9602 | #define CAN_F1R2_FB29_Pos (29U) |
9191 | #define CAN_F1R2_FB29_Pos (29U) |
| 9603 | #define CAN_F1R2_FB29_Msk (0x1U << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */ |
9192 | #define CAN_F1R2_FB29_Msk (0x1UL << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */ |
| 9604 | #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!< Filter bit 29 */ |
9193 | #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!< Filter bit 29 */ |
| 9605 | #define CAN_F1R2_FB30_Pos (30U) |
9194 | #define CAN_F1R2_FB30_Pos (30U) |
| 9606 | #define CAN_F1R2_FB30_Msk (0x1U << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */ |
9195 | #define CAN_F1R2_FB30_Msk (0x1UL << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */ |
| 9607 | #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!< Filter bit 30 */ |
9196 | #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!< Filter bit 30 */ |
| 9608 | #define CAN_F1R2_FB31_Pos (31U) |
9197 | #define CAN_F1R2_FB31_Pos (31U) |
| 9609 | #define CAN_F1R2_FB31_Msk (0x1U << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */ |
9198 | #define CAN_F1R2_FB31_Msk (0x1UL << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */ |
| 9610 | #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!< Filter bit 31 */ |
9199 | #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!< Filter bit 31 */ |
| 9611 | 9200 | ||
| 9612 | /******************* Bit definition for CAN_F2R2 register *******************/ |
9201 | /******************* Bit definition for CAN_F2R2 register *******************/ |
| 9613 | #define CAN_F2R2_FB0_Pos (0U) |
9202 | #define CAN_F2R2_FB0_Pos (0U) |
| 9614 | #define CAN_F2R2_FB0_Msk (0x1U << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */ |
9203 | #define CAN_F2R2_FB0_Msk (0x1UL << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */ |
| 9615 | #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!< Filter bit 0 */ |
9204 | #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!< Filter bit 0 */ |
| 9616 | #define CAN_F2R2_FB1_Pos (1U) |
9205 | #define CAN_F2R2_FB1_Pos (1U) |
| 9617 | #define CAN_F2R2_FB1_Msk (0x1U << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */ |
9206 | #define CAN_F2R2_FB1_Msk (0x1UL << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */ |
| 9618 | #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!< Filter bit 1 */ |
9207 | #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!< Filter bit 1 */ |
| 9619 | #define CAN_F2R2_FB2_Pos (2U) |
9208 | #define CAN_F2R2_FB2_Pos (2U) |
| 9620 | #define CAN_F2R2_FB2_Msk (0x1U << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */ |
9209 | #define CAN_F2R2_FB2_Msk (0x1UL << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */ |
| 9621 | #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!< Filter bit 2 */ |
9210 | #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!< Filter bit 2 */ |
| 9622 | #define CAN_F2R2_FB3_Pos (3U) |
9211 | #define CAN_F2R2_FB3_Pos (3U) |
| 9623 | #define CAN_F2R2_FB3_Msk (0x1U << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */ |
9212 | #define CAN_F2R2_FB3_Msk (0x1UL << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */ |
| 9624 | #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!< Filter bit 3 */ |
9213 | #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!< Filter bit 3 */ |
| 9625 | #define CAN_F2R2_FB4_Pos (4U) |
9214 | #define CAN_F2R2_FB4_Pos (4U) |
| 9626 | #define CAN_F2R2_FB4_Msk (0x1U << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */ |
9215 | #define CAN_F2R2_FB4_Msk (0x1UL << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */ |
| 9627 | #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!< Filter bit 4 */ |
9216 | #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!< Filter bit 4 */ |
| 9628 | #define CAN_F2R2_FB5_Pos (5U) |
9217 | #define CAN_F2R2_FB5_Pos (5U) |
| 9629 | #define CAN_F2R2_FB5_Msk (0x1U << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */ |
9218 | #define CAN_F2R2_FB5_Msk (0x1UL << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */ |
| 9630 | #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!< Filter bit 5 */ |
9219 | #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!< Filter bit 5 */ |
| 9631 | #define CAN_F2R2_FB6_Pos (6U) |
9220 | #define CAN_F2R2_FB6_Pos (6U) |
| 9632 | #define CAN_F2R2_FB6_Msk (0x1U << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */ |
9221 | #define CAN_F2R2_FB6_Msk (0x1UL << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */ |
| 9633 | #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!< Filter bit 6 */ |
9222 | #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!< Filter bit 6 */ |
| 9634 | #define CAN_F2R2_FB7_Pos (7U) |
9223 | #define CAN_F2R2_FB7_Pos (7U) |
| 9635 | #define CAN_F2R2_FB7_Msk (0x1U << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */ |
9224 | #define CAN_F2R2_FB7_Msk (0x1UL << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */ |
| 9636 | #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!< Filter bit 7 */ |
9225 | #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!< Filter bit 7 */ |
| 9637 | #define CAN_F2R2_FB8_Pos (8U) |
9226 | #define CAN_F2R2_FB8_Pos (8U) |
| 9638 | #define CAN_F2R2_FB8_Msk (0x1U << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */ |
9227 | #define CAN_F2R2_FB8_Msk (0x1UL << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */ |
| 9639 | #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!< Filter bit 8 */ |
9228 | #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!< Filter bit 8 */ |
| 9640 | #define CAN_F2R2_FB9_Pos (9U) |
9229 | #define CAN_F2R2_FB9_Pos (9U) |
| 9641 | #define CAN_F2R2_FB9_Msk (0x1U << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */ |
9230 | #define CAN_F2R2_FB9_Msk (0x1UL << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */ |
| 9642 | #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!< Filter bit 9 */ |
9231 | #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!< Filter bit 9 */ |
| 9643 | #define CAN_F2R2_FB10_Pos (10U) |
9232 | #define CAN_F2R2_FB10_Pos (10U) |
| 9644 | #define CAN_F2R2_FB10_Msk (0x1U << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */ |
9233 | #define CAN_F2R2_FB10_Msk (0x1UL << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */ |
| 9645 | #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!< Filter bit 10 */ |
9234 | #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!< Filter bit 10 */ |
| 9646 | #define CAN_F2R2_FB11_Pos (11U) |
9235 | #define CAN_F2R2_FB11_Pos (11U) |
| 9647 | #define CAN_F2R2_FB11_Msk (0x1U << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */ |
9236 | #define CAN_F2R2_FB11_Msk (0x1UL << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */ |
| 9648 | #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!< Filter bit 11 */ |
9237 | #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!< Filter bit 11 */ |
| 9649 | #define CAN_F2R2_FB12_Pos (12U) |
9238 | #define CAN_F2R2_FB12_Pos (12U) |
| 9650 | #define CAN_F2R2_FB12_Msk (0x1U << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */ |
9239 | #define CAN_F2R2_FB12_Msk (0x1UL << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */ |
| 9651 | #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!< Filter bit 12 */ |
9240 | #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!< Filter bit 12 */ |
| 9652 | #define CAN_F2R2_FB13_Pos (13U) |
9241 | #define CAN_F2R2_FB13_Pos (13U) |
| 9653 | #define CAN_F2R2_FB13_Msk (0x1U << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */ |
9242 | #define CAN_F2R2_FB13_Msk (0x1UL << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */ |
| 9654 | #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!< Filter bit 13 */ |
9243 | #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!< Filter bit 13 */ |
| 9655 | #define CAN_F2R2_FB14_Pos (14U) |
9244 | #define CAN_F2R2_FB14_Pos (14U) |
| 9656 | #define CAN_F2R2_FB14_Msk (0x1U << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */ |
9245 | #define CAN_F2R2_FB14_Msk (0x1UL << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */ |
| 9657 | #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!< Filter bit 14 */ |
9246 | #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!< Filter bit 14 */ |
| 9658 | #define CAN_F2R2_FB15_Pos (15U) |
9247 | #define CAN_F2R2_FB15_Pos (15U) |
| 9659 | #define CAN_F2R2_FB15_Msk (0x1U << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */ |
9248 | #define CAN_F2R2_FB15_Msk (0x1UL << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */ |
| 9660 | #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!< Filter bit 15 */ |
9249 | #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!< Filter bit 15 */ |
| 9661 | #define CAN_F2R2_FB16_Pos (16U) |
9250 | #define CAN_F2R2_FB16_Pos (16U) |
| 9662 | #define CAN_F2R2_FB16_Msk (0x1U << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */ |
9251 | #define CAN_F2R2_FB16_Msk (0x1UL << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */ |
| 9663 | #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!< Filter bit 16 */ |
9252 | #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!< Filter bit 16 */ |
| 9664 | #define CAN_F2R2_FB17_Pos (17U) |
9253 | #define CAN_F2R2_FB17_Pos (17U) |
| 9665 | #define CAN_F2R2_FB17_Msk (0x1U << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */ |
9254 | #define CAN_F2R2_FB17_Msk (0x1UL << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */ |
| 9666 | #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!< Filter bit 17 */ |
9255 | #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!< Filter bit 17 */ |
| 9667 | #define CAN_F2R2_FB18_Pos (18U) |
9256 | #define CAN_F2R2_FB18_Pos (18U) |
| 9668 | #define CAN_F2R2_FB18_Msk (0x1U << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */ |
9257 | #define CAN_F2R2_FB18_Msk (0x1UL << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */ |
| 9669 | #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!< Filter bit 18 */ |
9258 | #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!< Filter bit 18 */ |
| 9670 | #define CAN_F2R2_FB19_Pos (19U) |
9259 | #define CAN_F2R2_FB19_Pos (19U) |
| 9671 | #define CAN_F2R2_FB19_Msk (0x1U << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */ |
9260 | #define CAN_F2R2_FB19_Msk (0x1UL << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */ |
| 9672 | #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!< Filter bit 19 */ |
9261 | #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!< Filter bit 19 */ |
| 9673 | #define CAN_F2R2_FB20_Pos (20U) |
9262 | #define CAN_F2R2_FB20_Pos (20U) |
| 9674 | #define CAN_F2R2_FB20_Msk (0x1U << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */ |
9263 | #define CAN_F2R2_FB20_Msk (0x1UL << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */ |
| 9675 | #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!< Filter bit 20 */ |
9264 | #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!< Filter bit 20 */ |
| 9676 | #define CAN_F2R2_FB21_Pos (21U) |
9265 | #define CAN_F2R2_FB21_Pos (21U) |
| 9677 | #define CAN_F2R2_FB21_Msk (0x1U << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */ |
9266 | #define CAN_F2R2_FB21_Msk (0x1UL << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */ |
| 9678 | #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!< Filter bit 21 */ |
9267 | #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!< Filter bit 21 */ |
| 9679 | #define CAN_F2R2_FB22_Pos (22U) |
9268 | #define CAN_F2R2_FB22_Pos (22U) |
| 9680 | #define CAN_F2R2_FB22_Msk (0x1U << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */ |
9269 | #define CAN_F2R2_FB22_Msk (0x1UL << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */ |
| 9681 | #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!< Filter bit 22 */ |
9270 | #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!< Filter bit 22 */ |
| 9682 | #define CAN_F2R2_FB23_Pos (23U) |
9271 | #define CAN_F2R2_FB23_Pos (23U) |
| 9683 | #define CAN_F2R2_FB23_Msk (0x1U << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */ |
9272 | #define CAN_F2R2_FB23_Msk (0x1UL << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */ |
| 9684 | #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!< Filter bit 23 */ |
9273 | #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!< Filter bit 23 */ |
| 9685 | #define CAN_F2R2_FB24_Pos (24U) |
9274 | #define CAN_F2R2_FB24_Pos (24U) |
| 9686 | #define CAN_F2R2_FB24_Msk (0x1U << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */ |
9275 | #define CAN_F2R2_FB24_Msk (0x1UL << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */ |
| 9687 | #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!< Filter bit 24 */ |
9276 | #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!< Filter bit 24 */ |
| 9688 | #define CAN_F2R2_FB25_Pos (25U) |
9277 | #define CAN_F2R2_FB25_Pos (25U) |
| 9689 | #define CAN_F2R2_FB25_Msk (0x1U << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */ |
9278 | #define CAN_F2R2_FB25_Msk (0x1UL << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */ |
| 9690 | #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!< Filter bit 25 */ |
9279 | #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!< Filter bit 25 */ |
| 9691 | #define CAN_F2R2_FB26_Pos (26U) |
9280 | #define CAN_F2R2_FB26_Pos (26U) |
| 9692 | #define CAN_F2R2_FB26_Msk (0x1U << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */ |
9281 | #define CAN_F2R2_FB26_Msk (0x1UL << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */ |
| 9693 | #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!< Filter bit 26 */ |
9282 | #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!< Filter bit 26 */ |
| 9694 | #define CAN_F2R2_FB27_Pos (27U) |
9283 | #define CAN_F2R2_FB27_Pos (27U) |
| 9695 | #define CAN_F2R2_FB27_Msk (0x1U << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */ |
9284 | #define CAN_F2R2_FB27_Msk (0x1UL << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */ |
| 9696 | #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!< Filter bit 27 */ |
9285 | #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!< Filter bit 27 */ |
| 9697 | #define CAN_F2R2_FB28_Pos (28U) |
9286 | #define CAN_F2R2_FB28_Pos (28U) |
| 9698 | #define CAN_F2R2_FB28_Msk (0x1U << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */ |
9287 | #define CAN_F2R2_FB28_Msk (0x1UL << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */ |
| 9699 | #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!< Filter bit 28 */ |
9288 | #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!< Filter bit 28 */ |
| 9700 | #define CAN_F2R2_FB29_Pos (29U) |
9289 | #define CAN_F2R2_FB29_Pos (29U) |
| 9701 | #define CAN_F2R2_FB29_Msk (0x1U << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */ |
9290 | #define CAN_F2R2_FB29_Msk (0x1UL << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */ |
| 9702 | #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!< Filter bit 29 */ |
9291 | #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!< Filter bit 29 */ |
| 9703 | #define CAN_F2R2_FB30_Pos (30U) |
9292 | #define CAN_F2R2_FB30_Pos (30U) |
| 9704 | #define CAN_F2R2_FB30_Msk (0x1U << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */ |
9293 | #define CAN_F2R2_FB30_Msk (0x1UL << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */ |
| 9705 | #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!< Filter bit 30 */ |
9294 | #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!< Filter bit 30 */ |
| 9706 | #define CAN_F2R2_FB31_Pos (31U) |
9295 | #define CAN_F2R2_FB31_Pos (31U) |
| 9707 | #define CAN_F2R2_FB31_Msk (0x1U << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */ |
9296 | #define CAN_F2R2_FB31_Msk (0x1UL << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */ |
| 9708 | #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!< Filter bit 31 */ |
9297 | #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!< Filter bit 31 */ |
| 9709 | 9298 | ||
| 9710 | /******************* Bit definition for CAN_F3R2 register *******************/ |
9299 | /******************* Bit definition for CAN_F3R2 register *******************/ |
| 9711 | #define CAN_F3R2_FB0_Pos (0U) |
9300 | #define CAN_F3R2_FB0_Pos (0U) |
| 9712 | #define CAN_F3R2_FB0_Msk (0x1U << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */ |
9301 | #define CAN_F3R2_FB0_Msk (0x1UL << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */ |
| 9713 | #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!< Filter bit 0 */ |
9302 | #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!< Filter bit 0 */ |
| 9714 | #define CAN_F3R2_FB1_Pos (1U) |
9303 | #define CAN_F3R2_FB1_Pos (1U) |
| 9715 | #define CAN_F3R2_FB1_Msk (0x1U << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */ |
9304 | #define CAN_F3R2_FB1_Msk (0x1UL << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */ |
| 9716 | #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!< Filter bit 1 */ |
9305 | #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!< Filter bit 1 */ |
| 9717 | #define CAN_F3R2_FB2_Pos (2U) |
9306 | #define CAN_F3R2_FB2_Pos (2U) |
| 9718 | #define CAN_F3R2_FB2_Msk (0x1U << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */ |
9307 | #define CAN_F3R2_FB2_Msk (0x1UL << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */ |
| 9719 | #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!< Filter bit 2 */ |
9308 | #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!< Filter bit 2 */ |
| 9720 | #define CAN_F3R2_FB3_Pos (3U) |
9309 | #define CAN_F3R2_FB3_Pos (3U) |
| 9721 | #define CAN_F3R2_FB3_Msk (0x1U << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */ |
9310 | #define CAN_F3R2_FB3_Msk (0x1UL << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */ |
| 9722 | #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!< Filter bit 3 */ |
9311 | #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!< Filter bit 3 */ |
| 9723 | #define CAN_F3R2_FB4_Pos (4U) |
9312 | #define CAN_F3R2_FB4_Pos (4U) |
| 9724 | #define CAN_F3R2_FB4_Msk (0x1U << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */ |
9313 | #define CAN_F3R2_FB4_Msk (0x1UL << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */ |
| 9725 | #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!< Filter bit 4 */ |
9314 | #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!< Filter bit 4 */ |
| 9726 | #define CAN_F3R2_FB5_Pos (5U) |
9315 | #define CAN_F3R2_FB5_Pos (5U) |
| 9727 | #define CAN_F3R2_FB5_Msk (0x1U << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */ |
9316 | #define CAN_F3R2_FB5_Msk (0x1UL << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */ |
| 9728 | #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!< Filter bit 5 */ |
9317 | #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!< Filter bit 5 */ |
| 9729 | #define CAN_F3R2_FB6_Pos (6U) |
9318 | #define CAN_F3R2_FB6_Pos (6U) |
| 9730 | #define CAN_F3R2_FB6_Msk (0x1U << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */ |
9319 | #define CAN_F3R2_FB6_Msk (0x1UL << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */ |
| 9731 | #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!< Filter bit 6 */ |
9320 | #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!< Filter bit 6 */ |
| 9732 | #define CAN_F3R2_FB7_Pos (7U) |
9321 | #define CAN_F3R2_FB7_Pos (7U) |
| 9733 | #define CAN_F3R2_FB7_Msk (0x1U << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */ |
9322 | #define CAN_F3R2_FB7_Msk (0x1UL << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */ |
| 9734 | #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!< Filter bit 7 */ |
9323 | #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!< Filter bit 7 */ |
| 9735 | #define CAN_F3R2_FB8_Pos (8U) |
9324 | #define CAN_F3R2_FB8_Pos (8U) |
| 9736 | #define CAN_F3R2_FB8_Msk (0x1U << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */ |
9325 | #define CAN_F3R2_FB8_Msk (0x1UL << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */ |
| 9737 | #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!< Filter bit 8 */ |
9326 | #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!< Filter bit 8 */ |
| 9738 | #define CAN_F3R2_FB9_Pos (9U) |
9327 | #define CAN_F3R2_FB9_Pos (9U) |
| 9739 | #define CAN_F3R2_FB9_Msk (0x1U << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */ |
9328 | #define CAN_F3R2_FB9_Msk (0x1UL << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */ |
| 9740 | #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!< Filter bit 9 */ |
9329 | #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!< Filter bit 9 */ |
| 9741 | #define CAN_F3R2_FB10_Pos (10U) |
9330 | #define CAN_F3R2_FB10_Pos (10U) |
| 9742 | #define CAN_F3R2_FB10_Msk (0x1U << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */ |
9331 | #define CAN_F3R2_FB10_Msk (0x1UL << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */ |
| 9743 | #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!< Filter bit 10 */ |
9332 | #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!< Filter bit 10 */ |
| 9744 | #define CAN_F3R2_FB11_Pos (11U) |
9333 | #define CAN_F3R2_FB11_Pos (11U) |
| 9745 | #define CAN_F3R2_FB11_Msk (0x1U << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */ |
9334 | #define CAN_F3R2_FB11_Msk (0x1UL << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */ |
| 9746 | #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!< Filter bit 11 */ |
9335 | #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!< Filter bit 11 */ |
| 9747 | #define CAN_F3R2_FB12_Pos (12U) |
9336 | #define CAN_F3R2_FB12_Pos (12U) |
| 9748 | #define CAN_F3R2_FB12_Msk (0x1U << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */ |
9337 | #define CAN_F3R2_FB12_Msk (0x1UL << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */ |
| 9749 | #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!< Filter bit 12 */ |
9338 | #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!< Filter bit 12 */ |
| 9750 | #define CAN_F3R2_FB13_Pos (13U) |
9339 | #define CAN_F3R2_FB13_Pos (13U) |
| 9751 | #define CAN_F3R2_FB13_Msk (0x1U << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */ |
9340 | #define CAN_F3R2_FB13_Msk (0x1UL << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */ |
| 9752 | #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!< Filter bit 13 */ |
9341 | #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!< Filter bit 13 */ |
| 9753 | #define CAN_F3R2_FB14_Pos (14U) |
9342 | #define CAN_F3R2_FB14_Pos (14U) |
| 9754 | #define CAN_F3R2_FB14_Msk (0x1U << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */ |
9343 | #define CAN_F3R2_FB14_Msk (0x1UL << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */ |
| 9755 | #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!< Filter bit 14 */ |
9344 | #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!< Filter bit 14 */ |
| 9756 | #define CAN_F3R2_FB15_Pos (15U) |
9345 | #define CAN_F3R2_FB15_Pos (15U) |
| 9757 | #define CAN_F3R2_FB15_Msk (0x1U << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */ |
9346 | #define CAN_F3R2_FB15_Msk (0x1UL << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */ |
| 9758 | #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!< Filter bit 15 */ |
9347 | #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!< Filter bit 15 */ |
| 9759 | #define CAN_F3R2_FB16_Pos (16U) |
9348 | #define CAN_F3R2_FB16_Pos (16U) |
| 9760 | #define CAN_F3R2_FB16_Msk (0x1U << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */ |
9349 | #define CAN_F3R2_FB16_Msk (0x1UL << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */ |
| 9761 | #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!< Filter bit 16 */ |
9350 | #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!< Filter bit 16 */ |
| 9762 | #define CAN_F3R2_FB17_Pos (17U) |
9351 | #define CAN_F3R2_FB17_Pos (17U) |
| 9763 | #define CAN_F3R2_FB17_Msk (0x1U << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */ |
9352 | #define CAN_F3R2_FB17_Msk (0x1UL << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */ |
| 9764 | #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!< Filter bit 17 */ |
9353 | #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!< Filter bit 17 */ |
| 9765 | #define CAN_F3R2_FB18_Pos (18U) |
9354 | #define CAN_F3R2_FB18_Pos (18U) |
| 9766 | #define CAN_F3R2_FB18_Msk (0x1U << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */ |
9355 | #define CAN_F3R2_FB18_Msk (0x1UL << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */ |
| 9767 | #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!< Filter bit 18 */ |
9356 | #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!< Filter bit 18 */ |
| 9768 | #define CAN_F3R2_FB19_Pos (19U) |
9357 | #define CAN_F3R2_FB19_Pos (19U) |
| 9769 | #define CAN_F3R2_FB19_Msk (0x1U << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */ |
9358 | #define CAN_F3R2_FB19_Msk (0x1UL << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */ |
| 9770 | #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!< Filter bit 19 */ |
9359 | #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!< Filter bit 19 */ |
| 9771 | #define CAN_F3R2_FB20_Pos (20U) |
9360 | #define CAN_F3R2_FB20_Pos (20U) |
| 9772 | #define CAN_F3R2_FB20_Msk (0x1U << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */ |
9361 | #define CAN_F3R2_FB20_Msk (0x1UL << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */ |
| 9773 | #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!< Filter bit 20 */ |
9362 | #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!< Filter bit 20 */ |
| 9774 | #define CAN_F3R2_FB21_Pos (21U) |
9363 | #define CAN_F3R2_FB21_Pos (21U) |
| 9775 | #define CAN_F3R2_FB21_Msk (0x1U << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */ |
9364 | #define CAN_F3R2_FB21_Msk (0x1UL << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */ |
| 9776 | #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!< Filter bit 21 */ |
9365 | #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!< Filter bit 21 */ |
| 9777 | #define CAN_F3R2_FB22_Pos (22U) |
9366 | #define CAN_F3R2_FB22_Pos (22U) |
| 9778 | #define CAN_F3R2_FB22_Msk (0x1U << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */ |
9367 | #define CAN_F3R2_FB22_Msk (0x1UL << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */ |
| 9779 | #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!< Filter bit 22 */ |
9368 | #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!< Filter bit 22 */ |
| 9780 | #define CAN_F3R2_FB23_Pos (23U) |
9369 | #define CAN_F3R2_FB23_Pos (23U) |
| 9781 | #define CAN_F3R2_FB23_Msk (0x1U << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */ |
9370 | #define CAN_F3R2_FB23_Msk (0x1UL << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */ |
| 9782 | #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!< Filter bit 23 */ |
9371 | #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!< Filter bit 23 */ |
| 9783 | #define CAN_F3R2_FB24_Pos (24U) |
9372 | #define CAN_F3R2_FB24_Pos (24U) |
| 9784 | #define CAN_F3R2_FB24_Msk (0x1U << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */ |
9373 | #define CAN_F3R2_FB24_Msk (0x1UL << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */ |
| 9785 | #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!< Filter bit 24 */ |
9374 | #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!< Filter bit 24 */ |
| 9786 | #define CAN_F3R2_FB25_Pos (25U) |
9375 | #define CAN_F3R2_FB25_Pos (25U) |
| 9787 | #define CAN_F3R2_FB25_Msk (0x1U << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */ |
9376 | #define CAN_F3R2_FB25_Msk (0x1UL << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */ |
| 9788 | #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!< Filter bit 25 */ |
9377 | #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!< Filter bit 25 */ |
| 9789 | #define CAN_F3R2_FB26_Pos (26U) |
9378 | #define CAN_F3R2_FB26_Pos (26U) |
| 9790 | #define CAN_F3R2_FB26_Msk (0x1U << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */ |
9379 | #define CAN_F3R2_FB26_Msk (0x1UL << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */ |
| 9791 | #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!< Filter bit 26 */ |
9380 | #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!< Filter bit 26 */ |
| 9792 | #define CAN_F3R2_FB27_Pos (27U) |
9381 | #define CAN_F3R2_FB27_Pos (27U) |
| 9793 | #define CAN_F3R2_FB27_Msk (0x1U << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */ |
9382 | #define CAN_F3R2_FB27_Msk (0x1UL << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */ |
| 9794 | #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!< Filter bit 27 */ |
9383 | #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!< Filter bit 27 */ |
| 9795 | #define CAN_F3R2_FB28_Pos (28U) |
9384 | #define CAN_F3R2_FB28_Pos (28U) |
| 9796 | #define CAN_F3R2_FB28_Msk (0x1U << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */ |
9385 | #define CAN_F3R2_FB28_Msk (0x1UL << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */ |
| 9797 | #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!< Filter bit 28 */ |
9386 | #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!< Filter bit 28 */ |
| 9798 | #define CAN_F3R2_FB29_Pos (29U) |
9387 | #define CAN_F3R2_FB29_Pos (29U) |
| 9799 | #define CAN_F3R2_FB29_Msk (0x1U << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */ |
9388 | #define CAN_F3R2_FB29_Msk (0x1UL << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */ |
| 9800 | #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!< Filter bit 29 */ |
9389 | #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!< Filter bit 29 */ |
| 9801 | #define CAN_F3R2_FB30_Pos (30U) |
9390 | #define CAN_F3R2_FB30_Pos (30U) |
| 9802 | #define CAN_F3R2_FB30_Msk (0x1U << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */ |
9391 | #define CAN_F3R2_FB30_Msk (0x1UL << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */ |
| 9803 | #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!< Filter bit 30 */ |
9392 | #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!< Filter bit 30 */ |
| 9804 | #define CAN_F3R2_FB31_Pos (31U) |
9393 | #define CAN_F3R2_FB31_Pos (31U) |
| 9805 | #define CAN_F3R2_FB31_Msk (0x1U << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */ |
9394 | #define CAN_F3R2_FB31_Msk (0x1UL << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */ |
| 9806 | #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!< Filter bit 31 */ |
9395 | #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!< Filter bit 31 */ |
| 9807 | 9396 | ||
| 9808 | /******************* Bit definition for CAN_F4R2 register *******************/ |
9397 | /******************* Bit definition for CAN_F4R2 register *******************/ |
| 9809 | #define CAN_F4R2_FB0_Pos (0U) |
9398 | #define CAN_F4R2_FB0_Pos (0U) |
| 9810 | #define CAN_F4R2_FB0_Msk (0x1U << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */ |
9399 | #define CAN_F4R2_FB0_Msk (0x1UL << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */ |
| 9811 | #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!< Filter bit 0 */ |
9400 | #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!< Filter bit 0 */ |
| 9812 | #define CAN_F4R2_FB1_Pos (1U) |
9401 | #define CAN_F4R2_FB1_Pos (1U) |
| 9813 | #define CAN_F4R2_FB1_Msk (0x1U << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */ |
9402 | #define CAN_F4R2_FB1_Msk (0x1UL << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */ |
| 9814 | #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!< Filter bit 1 */ |
9403 | #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!< Filter bit 1 */ |
| 9815 | #define CAN_F4R2_FB2_Pos (2U) |
9404 | #define CAN_F4R2_FB2_Pos (2U) |
| 9816 | #define CAN_F4R2_FB2_Msk (0x1U << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */ |
9405 | #define CAN_F4R2_FB2_Msk (0x1UL << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */ |
| 9817 | #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!< Filter bit 2 */ |
9406 | #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!< Filter bit 2 */ |
| 9818 | #define CAN_F4R2_FB3_Pos (3U) |
9407 | #define CAN_F4R2_FB3_Pos (3U) |
| 9819 | #define CAN_F4R2_FB3_Msk (0x1U << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */ |
9408 | #define CAN_F4R2_FB3_Msk (0x1UL << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */ |
| 9820 | #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!< Filter bit 3 */ |
9409 | #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!< Filter bit 3 */ |
| 9821 | #define CAN_F4R2_FB4_Pos (4U) |
9410 | #define CAN_F4R2_FB4_Pos (4U) |
| 9822 | #define CAN_F4R2_FB4_Msk (0x1U << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */ |
9411 | #define CAN_F4R2_FB4_Msk (0x1UL << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */ |
| 9823 | #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!< Filter bit 4 */ |
9412 | #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!< Filter bit 4 */ |
| 9824 | #define CAN_F4R2_FB5_Pos (5U) |
9413 | #define CAN_F4R2_FB5_Pos (5U) |
| 9825 | #define CAN_F4R2_FB5_Msk (0x1U << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */ |
9414 | #define CAN_F4R2_FB5_Msk (0x1UL << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */ |
| 9826 | #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!< Filter bit 5 */ |
9415 | #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!< Filter bit 5 */ |
| 9827 | #define CAN_F4R2_FB6_Pos (6U) |
9416 | #define CAN_F4R2_FB6_Pos (6U) |
| 9828 | #define CAN_F4R2_FB6_Msk (0x1U << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */ |
9417 | #define CAN_F4R2_FB6_Msk (0x1UL << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */ |
| 9829 | #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!< Filter bit 6 */ |
9418 | #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!< Filter bit 6 */ |
| 9830 | #define CAN_F4R2_FB7_Pos (7U) |
9419 | #define CAN_F4R2_FB7_Pos (7U) |
| 9831 | #define CAN_F4R2_FB7_Msk (0x1U << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */ |
9420 | #define CAN_F4R2_FB7_Msk (0x1UL << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */ |
| 9832 | #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!< Filter bit 7 */ |
9421 | #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!< Filter bit 7 */ |
| 9833 | #define CAN_F4R2_FB8_Pos (8U) |
9422 | #define CAN_F4R2_FB8_Pos (8U) |
| 9834 | #define CAN_F4R2_FB8_Msk (0x1U << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */ |
9423 | #define CAN_F4R2_FB8_Msk (0x1UL << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */ |
| 9835 | #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!< Filter bit 8 */ |
9424 | #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!< Filter bit 8 */ |
| 9836 | #define CAN_F4R2_FB9_Pos (9U) |
9425 | #define CAN_F4R2_FB9_Pos (9U) |
| 9837 | #define CAN_F4R2_FB9_Msk (0x1U << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */ |
9426 | #define CAN_F4R2_FB9_Msk (0x1UL << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */ |
| 9838 | #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!< Filter bit 9 */ |
9427 | #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!< Filter bit 9 */ |
| 9839 | #define CAN_F4R2_FB10_Pos (10U) |
9428 | #define CAN_F4R2_FB10_Pos (10U) |
| 9840 | #define CAN_F4R2_FB10_Msk (0x1U << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */ |
9429 | #define CAN_F4R2_FB10_Msk (0x1UL << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */ |
| 9841 | #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!< Filter bit 10 */ |
9430 | #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!< Filter bit 10 */ |
| 9842 | #define CAN_F4R2_FB11_Pos (11U) |
9431 | #define CAN_F4R2_FB11_Pos (11U) |
| 9843 | #define CAN_F4R2_FB11_Msk (0x1U << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */ |
9432 | #define CAN_F4R2_FB11_Msk (0x1UL << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */ |
| 9844 | #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!< Filter bit 11 */ |
9433 | #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!< Filter bit 11 */ |
| 9845 | #define CAN_F4R2_FB12_Pos (12U) |
9434 | #define CAN_F4R2_FB12_Pos (12U) |
| 9846 | #define CAN_F4R2_FB12_Msk (0x1U << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */ |
9435 | #define CAN_F4R2_FB12_Msk (0x1UL << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */ |
| 9847 | #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!< Filter bit 12 */ |
9436 | #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!< Filter bit 12 */ |
| 9848 | #define CAN_F4R2_FB13_Pos (13U) |
9437 | #define CAN_F4R2_FB13_Pos (13U) |
| 9849 | #define CAN_F4R2_FB13_Msk (0x1U << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */ |
9438 | #define CAN_F4R2_FB13_Msk (0x1UL << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */ |
| 9850 | #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!< Filter bit 13 */ |
9439 | #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!< Filter bit 13 */ |
| 9851 | #define CAN_F4R2_FB14_Pos (14U) |
9440 | #define CAN_F4R2_FB14_Pos (14U) |
| 9852 | #define CAN_F4R2_FB14_Msk (0x1U << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */ |
9441 | #define CAN_F4R2_FB14_Msk (0x1UL << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */ |
| 9853 | #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!< Filter bit 14 */ |
9442 | #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!< Filter bit 14 */ |
| 9854 | #define CAN_F4R2_FB15_Pos (15U) |
9443 | #define CAN_F4R2_FB15_Pos (15U) |
| 9855 | #define CAN_F4R2_FB15_Msk (0x1U << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */ |
9444 | #define CAN_F4R2_FB15_Msk (0x1UL << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */ |
| 9856 | #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!< Filter bit 15 */ |
9445 | #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!< Filter bit 15 */ |
| 9857 | #define CAN_F4R2_FB16_Pos (16U) |
9446 | #define CAN_F4R2_FB16_Pos (16U) |
| 9858 | #define CAN_F4R2_FB16_Msk (0x1U << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */ |
9447 | #define CAN_F4R2_FB16_Msk (0x1UL << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */ |
| 9859 | #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!< Filter bit 16 */ |
9448 | #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!< Filter bit 16 */ |
| 9860 | #define CAN_F4R2_FB17_Pos (17U) |
9449 | #define CAN_F4R2_FB17_Pos (17U) |
| 9861 | #define CAN_F4R2_FB17_Msk (0x1U << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */ |
9450 | #define CAN_F4R2_FB17_Msk (0x1UL << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */ |
| 9862 | #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!< Filter bit 17 */ |
9451 | #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!< Filter bit 17 */ |
| 9863 | #define CAN_F4R2_FB18_Pos (18U) |
9452 | #define CAN_F4R2_FB18_Pos (18U) |
| 9864 | #define CAN_F4R2_FB18_Msk (0x1U << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */ |
9453 | #define CAN_F4R2_FB18_Msk (0x1UL << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */ |
| 9865 | #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!< Filter bit 18 */ |
9454 | #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!< Filter bit 18 */ |
| 9866 | #define CAN_F4R2_FB19_Pos (19U) |
9455 | #define CAN_F4R2_FB19_Pos (19U) |
| 9867 | #define CAN_F4R2_FB19_Msk (0x1U << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */ |
9456 | #define CAN_F4R2_FB19_Msk (0x1UL << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */ |
| 9868 | #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!< Filter bit 19 */ |
9457 | #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!< Filter bit 19 */ |
| 9869 | #define CAN_F4R2_FB20_Pos (20U) |
9458 | #define CAN_F4R2_FB20_Pos (20U) |
| 9870 | #define CAN_F4R2_FB20_Msk (0x1U << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */ |
9459 | #define CAN_F4R2_FB20_Msk (0x1UL << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */ |
| 9871 | #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!< Filter bit 20 */ |
9460 | #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!< Filter bit 20 */ |
| 9872 | #define CAN_F4R2_FB21_Pos (21U) |
9461 | #define CAN_F4R2_FB21_Pos (21U) |
| 9873 | #define CAN_F4R2_FB21_Msk (0x1U << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */ |
9462 | #define CAN_F4R2_FB21_Msk (0x1UL << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */ |
| 9874 | #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!< Filter bit 21 */ |
9463 | #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!< Filter bit 21 */ |
| 9875 | #define CAN_F4R2_FB22_Pos (22U) |
9464 | #define CAN_F4R2_FB22_Pos (22U) |
| 9876 | #define CAN_F4R2_FB22_Msk (0x1U << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */ |
9465 | #define CAN_F4R2_FB22_Msk (0x1UL << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */ |
| 9877 | #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!< Filter bit 22 */ |
9466 | #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!< Filter bit 22 */ |
| 9878 | #define CAN_F4R2_FB23_Pos (23U) |
9467 | #define CAN_F4R2_FB23_Pos (23U) |
| 9879 | #define CAN_F4R2_FB23_Msk (0x1U << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */ |
9468 | #define CAN_F4R2_FB23_Msk (0x1UL << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */ |
| 9880 | #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!< Filter bit 23 */ |
9469 | #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!< Filter bit 23 */ |
| 9881 | #define CAN_F4R2_FB24_Pos (24U) |
9470 | #define CAN_F4R2_FB24_Pos (24U) |
| 9882 | #define CAN_F4R2_FB24_Msk (0x1U << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */ |
9471 | #define CAN_F4R2_FB24_Msk (0x1UL << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */ |
| 9883 | #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!< Filter bit 24 */ |
9472 | #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!< Filter bit 24 */ |
| 9884 | #define CAN_F4R2_FB25_Pos (25U) |
9473 | #define CAN_F4R2_FB25_Pos (25U) |
| 9885 | #define CAN_F4R2_FB25_Msk (0x1U << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */ |
9474 | #define CAN_F4R2_FB25_Msk (0x1UL << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */ |
| 9886 | #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!< Filter bit 25 */ |
9475 | #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!< Filter bit 25 */ |
| 9887 | #define CAN_F4R2_FB26_Pos (26U) |
9476 | #define CAN_F4R2_FB26_Pos (26U) |
| 9888 | #define CAN_F4R2_FB26_Msk (0x1U << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */ |
9477 | #define CAN_F4R2_FB26_Msk (0x1UL << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */ |
| 9889 | #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!< Filter bit 26 */ |
9478 | #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!< Filter bit 26 */ |
| 9890 | #define CAN_F4R2_FB27_Pos (27U) |
9479 | #define CAN_F4R2_FB27_Pos (27U) |
| 9891 | #define CAN_F4R2_FB27_Msk (0x1U << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */ |
9480 | #define CAN_F4R2_FB27_Msk (0x1UL << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */ |
| 9892 | #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!< Filter bit 27 */ |
9481 | #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!< Filter bit 27 */ |
| 9893 | #define CAN_F4R2_FB28_Pos (28U) |
9482 | #define CAN_F4R2_FB28_Pos (28U) |
| 9894 | #define CAN_F4R2_FB28_Msk (0x1U << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */ |
9483 | #define CAN_F4R2_FB28_Msk (0x1UL << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */ |
| 9895 | #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!< Filter bit 28 */ |
9484 | #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!< Filter bit 28 */ |
| 9896 | #define CAN_F4R2_FB29_Pos (29U) |
9485 | #define CAN_F4R2_FB29_Pos (29U) |
| 9897 | #define CAN_F4R2_FB29_Msk (0x1U << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */ |
9486 | #define CAN_F4R2_FB29_Msk (0x1UL << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */ |
| 9898 | #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!< Filter bit 29 */ |
9487 | #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!< Filter bit 29 */ |
| 9899 | #define CAN_F4R2_FB30_Pos (30U) |
9488 | #define CAN_F4R2_FB30_Pos (30U) |
| 9900 | #define CAN_F4R2_FB30_Msk (0x1U << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */ |
9489 | #define CAN_F4R2_FB30_Msk (0x1UL << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */ |
| 9901 | #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!< Filter bit 30 */ |
9490 | #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!< Filter bit 30 */ |
| 9902 | #define CAN_F4R2_FB31_Pos (31U) |
9491 | #define CAN_F4R2_FB31_Pos (31U) |
| 9903 | #define CAN_F4R2_FB31_Msk (0x1U << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */ |
9492 | #define CAN_F4R2_FB31_Msk (0x1UL << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */ |
| 9904 | #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!< Filter bit 31 */ |
9493 | #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!< Filter bit 31 */ |
| 9905 | 9494 | ||
| 9906 | /******************* Bit definition for CAN_F5R2 register *******************/ |
9495 | /******************* Bit definition for CAN_F5R2 register *******************/ |
| 9907 | #define CAN_F5R2_FB0_Pos (0U) |
9496 | #define CAN_F5R2_FB0_Pos (0U) |
| 9908 | #define CAN_F5R2_FB0_Msk (0x1U << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */ |
9497 | #define CAN_F5R2_FB0_Msk (0x1UL << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */ |
| 9909 | #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!< Filter bit 0 */ |
9498 | #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!< Filter bit 0 */ |
| 9910 | #define CAN_F5R2_FB1_Pos (1U) |
9499 | #define CAN_F5R2_FB1_Pos (1U) |
| 9911 | #define CAN_F5R2_FB1_Msk (0x1U << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */ |
9500 | #define CAN_F5R2_FB1_Msk (0x1UL << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */ |
| 9912 | #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!< Filter bit 1 */ |
9501 | #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!< Filter bit 1 */ |
| 9913 | #define CAN_F5R2_FB2_Pos (2U) |
9502 | #define CAN_F5R2_FB2_Pos (2U) |
| 9914 | #define CAN_F5R2_FB2_Msk (0x1U << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */ |
9503 | #define CAN_F5R2_FB2_Msk (0x1UL << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */ |
| 9915 | #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!< Filter bit 2 */ |
9504 | #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!< Filter bit 2 */ |
| 9916 | #define CAN_F5R2_FB3_Pos (3U) |
9505 | #define CAN_F5R2_FB3_Pos (3U) |
| 9917 | #define CAN_F5R2_FB3_Msk (0x1U << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */ |
9506 | #define CAN_F5R2_FB3_Msk (0x1UL << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */ |
| 9918 | #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!< Filter bit 3 */ |
9507 | #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!< Filter bit 3 */ |
| 9919 | #define CAN_F5R2_FB4_Pos (4U) |
9508 | #define CAN_F5R2_FB4_Pos (4U) |
| 9920 | #define CAN_F5R2_FB4_Msk (0x1U << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */ |
9509 | #define CAN_F5R2_FB4_Msk (0x1UL << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */ |
| 9921 | #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!< Filter bit 4 */ |
9510 | #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!< Filter bit 4 */ |
| 9922 | #define CAN_F5R2_FB5_Pos (5U) |
9511 | #define CAN_F5R2_FB5_Pos (5U) |
| 9923 | #define CAN_F5R2_FB5_Msk (0x1U << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */ |
9512 | #define CAN_F5R2_FB5_Msk (0x1UL << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */ |
| 9924 | #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!< Filter bit 5 */ |
9513 | #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!< Filter bit 5 */ |
| 9925 | #define CAN_F5R2_FB6_Pos (6U) |
9514 | #define CAN_F5R2_FB6_Pos (6U) |
| 9926 | #define CAN_F5R2_FB6_Msk (0x1U << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */ |
9515 | #define CAN_F5R2_FB6_Msk (0x1UL << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */ |
| 9927 | #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!< Filter bit 6 */ |
9516 | #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!< Filter bit 6 */ |
| 9928 | #define CAN_F5R2_FB7_Pos (7U) |
9517 | #define CAN_F5R2_FB7_Pos (7U) |
| 9929 | #define CAN_F5R2_FB7_Msk (0x1U << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */ |
9518 | #define CAN_F5R2_FB7_Msk (0x1UL << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */ |
| 9930 | #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!< Filter bit 7 */ |
9519 | #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!< Filter bit 7 */ |
| 9931 | #define CAN_F5R2_FB8_Pos (8U) |
9520 | #define CAN_F5R2_FB8_Pos (8U) |
| 9932 | #define CAN_F5R2_FB8_Msk (0x1U << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */ |
9521 | #define CAN_F5R2_FB8_Msk (0x1UL << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */ |
| 9933 | #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!< Filter bit 8 */ |
9522 | #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!< Filter bit 8 */ |
| 9934 | #define CAN_F5R2_FB9_Pos (9U) |
9523 | #define CAN_F5R2_FB9_Pos (9U) |
| 9935 | #define CAN_F5R2_FB9_Msk (0x1U << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */ |
9524 | #define CAN_F5R2_FB9_Msk (0x1UL << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */ |
| 9936 | #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!< Filter bit 9 */ |
9525 | #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!< Filter bit 9 */ |
| 9937 | #define CAN_F5R2_FB10_Pos (10U) |
9526 | #define CAN_F5R2_FB10_Pos (10U) |
| 9938 | #define CAN_F5R2_FB10_Msk (0x1U << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */ |
9527 | #define CAN_F5R2_FB10_Msk (0x1UL << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */ |
| 9939 | #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!< Filter bit 10 */ |
9528 | #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!< Filter bit 10 */ |
| 9940 | #define CAN_F5R2_FB11_Pos (11U) |
9529 | #define CAN_F5R2_FB11_Pos (11U) |
| 9941 | #define CAN_F5R2_FB11_Msk (0x1U << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */ |
9530 | #define CAN_F5R2_FB11_Msk (0x1UL << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */ |
| 9942 | #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!< Filter bit 11 */ |
9531 | #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!< Filter bit 11 */ |
| 9943 | #define CAN_F5R2_FB12_Pos (12U) |
9532 | #define CAN_F5R2_FB12_Pos (12U) |
| 9944 | #define CAN_F5R2_FB12_Msk (0x1U << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */ |
9533 | #define CAN_F5R2_FB12_Msk (0x1UL << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */ |
| 9945 | #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!< Filter bit 12 */ |
9534 | #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!< Filter bit 12 */ |
| 9946 | #define CAN_F5R2_FB13_Pos (13U) |
9535 | #define CAN_F5R2_FB13_Pos (13U) |
| 9947 | #define CAN_F5R2_FB13_Msk (0x1U << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */ |
9536 | #define CAN_F5R2_FB13_Msk (0x1UL << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */ |
| 9948 | #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!< Filter bit 13 */ |
9537 | #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!< Filter bit 13 */ |
| 9949 | #define CAN_F5R2_FB14_Pos (14U) |
9538 | #define CAN_F5R2_FB14_Pos (14U) |
| 9950 | #define CAN_F5R2_FB14_Msk (0x1U << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */ |
9539 | #define CAN_F5R2_FB14_Msk (0x1UL << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */ |
| 9951 | #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!< Filter bit 14 */ |
9540 | #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!< Filter bit 14 */ |
| 9952 | #define CAN_F5R2_FB15_Pos (15U) |
9541 | #define CAN_F5R2_FB15_Pos (15U) |
| 9953 | #define CAN_F5R2_FB15_Msk (0x1U << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */ |
9542 | #define CAN_F5R2_FB15_Msk (0x1UL << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */ |
| 9954 | #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!< Filter bit 15 */ |
9543 | #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!< Filter bit 15 */ |
| 9955 | #define CAN_F5R2_FB16_Pos (16U) |
9544 | #define CAN_F5R2_FB16_Pos (16U) |
| 9956 | #define CAN_F5R2_FB16_Msk (0x1U << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */ |
9545 | #define CAN_F5R2_FB16_Msk (0x1UL << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */ |
| 9957 | #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!< Filter bit 16 */ |
9546 | #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!< Filter bit 16 */ |
| 9958 | #define CAN_F5R2_FB17_Pos (17U) |
9547 | #define CAN_F5R2_FB17_Pos (17U) |
| 9959 | #define CAN_F5R2_FB17_Msk (0x1U << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */ |
9548 | #define CAN_F5R2_FB17_Msk (0x1UL << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */ |
| 9960 | #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!< Filter bit 17 */ |
9549 | #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!< Filter bit 17 */ |
| 9961 | #define CAN_F5R2_FB18_Pos (18U) |
9550 | #define CAN_F5R2_FB18_Pos (18U) |
| 9962 | #define CAN_F5R2_FB18_Msk (0x1U << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */ |
9551 | #define CAN_F5R2_FB18_Msk (0x1UL << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */ |
| 9963 | #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!< Filter bit 18 */ |
9552 | #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!< Filter bit 18 */ |
| 9964 | #define CAN_F5R2_FB19_Pos (19U) |
9553 | #define CAN_F5R2_FB19_Pos (19U) |
| 9965 | #define CAN_F5R2_FB19_Msk (0x1U << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */ |
9554 | #define CAN_F5R2_FB19_Msk (0x1UL << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */ |
| 9966 | #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!< Filter bit 19 */ |
9555 | #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!< Filter bit 19 */ |
| 9967 | #define CAN_F5R2_FB20_Pos (20U) |
9556 | #define CAN_F5R2_FB20_Pos (20U) |
| 9968 | #define CAN_F5R2_FB20_Msk (0x1U << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */ |
9557 | #define CAN_F5R2_FB20_Msk (0x1UL << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */ |
| 9969 | #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!< Filter bit 20 */ |
9558 | #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!< Filter bit 20 */ |
| 9970 | #define CAN_F5R2_FB21_Pos (21U) |
9559 | #define CAN_F5R2_FB21_Pos (21U) |
| 9971 | #define CAN_F5R2_FB21_Msk (0x1U << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */ |
9560 | #define CAN_F5R2_FB21_Msk (0x1UL << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */ |
| 9972 | #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!< Filter bit 21 */ |
9561 | #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!< Filter bit 21 */ |
| 9973 | #define CAN_F5R2_FB22_Pos (22U) |
9562 | #define CAN_F5R2_FB22_Pos (22U) |
| 9974 | #define CAN_F5R2_FB22_Msk (0x1U << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */ |
9563 | #define CAN_F5R2_FB22_Msk (0x1UL << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */ |
| 9975 | #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!< Filter bit 22 */ |
9564 | #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!< Filter bit 22 */ |
| 9976 | #define CAN_F5R2_FB23_Pos (23U) |
9565 | #define CAN_F5R2_FB23_Pos (23U) |
| 9977 | #define CAN_F5R2_FB23_Msk (0x1U << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */ |
9566 | #define CAN_F5R2_FB23_Msk (0x1UL << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */ |
| 9978 | #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!< Filter bit 23 */ |
9567 | #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!< Filter bit 23 */ |
| 9979 | #define CAN_F5R2_FB24_Pos (24U) |
9568 | #define CAN_F5R2_FB24_Pos (24U) |
| 9980 | #define CAN_F5R2_FB24_Msk (0x1U << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */ |
9569 | #define CAN_F5R2_FB24_Msk (0x1UL << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */ |
| 9981 | #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!< Filter bit 24 */ |
9570 | #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!< Filter bit 24 */ |
| 9982 | #define CAN_F5R2_FB25_Pos (25U) |
9571 | #define CAN_F5R2_FB25_Pos (25U) |
| 9983 | #define CAN_F5R2_FB25_Msk (0x1U << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */ |
9572 | #define CAN_F5R2_FB25_Msk (0x1UL << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */ |
| 9984 | #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!< Filter bit 25 */ |
9573 | #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!< Filter bit 25 */ |
| 9985 | #define CAN_F5R2_FB26_Pos (26U) |
9574 | #define CAN_F5R2_FB26_Pos (26U) |
| 9986 | #define CAN_F5R2_FB26_Msk (0x1U << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */ |
9575 | #define CAN_F5R2_FB26_Msk (0x1UL << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */ |
| 9987 | #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!< Filter bit 26 */ |
9576 | #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!< Filter bit 26 */ |
| 9988 | #define CAN_F5R2_FB27_Pos (27U) |
9577 | #define CAN_F5R2_FB27_Pos (27U) |
| 9989 | #define CAN_F5R2_FB27_Msk (0x1U << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */ |
9578 | #define CAN_F5R2_FB27_Msk (0x1UL << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */ |
| 9990 | #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!< Filter bit 27 */ |
9579 | #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!< Filter bit 27 */ |
| 9991 | #define CAN_F5R2_FB28_Pos (28U) |
9580 | #define CAN_F5R2_FB28_Pos (28U) |
| 9992 | #define CAN_F5R2_FB28_Msk (0x1U << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */ |
9581 | #define CAN_F5R2_FB28_Msk (0x1UL << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */ |
| 9993 | #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!< Filter bit 28 */ |
9582 | #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!< Filter bit 28 */ |
| 9994 | #define CAN_F5R2_FB29_Pos (29U) |
9583 | #define CAN_F5R2_FB29_Pos (29U) |
| 9995 | #define CAN_F5R2_FB29_Msk (0x1U << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */ |
9584 | #define CAN_F5R2_FB29_Msk (0x1UL << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */ |
| 9996 | #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!< Filter bit 29 */ |
9585 | #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!< Filter bit 29 */ |
| 9997 | #define CAN_F5R2_FB30_Pos (30U) |
9586 | #define CAN_F5R2_FB30_Pos (30U) |
| 9998 | #define CAN_F5R2_FB30_Msk (0x1U << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */ |
9587 | #define CAN_F5R2_FB30_Msk (0x1UL << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */ |
| 9999 | #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!< Filter bit 30 */ |
9588 | #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!< Filter bit 30 */ |
| 10000 | #define CAN_F5R2_FB31_Pos (31U) |
9589 | #define CAN_F5R2_FB31_Pos (31U) |
| 10001 | #define CAN_F5R2_FB31_Msk (0x1U << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */ |
9590 | #define CAN_F5R2_FB31_Msk (0x1UL << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */ |
| 10002 | #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!< Filter bit 31 */ |
9591 | #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!< Filter bit 31 */ |
| 10003 | 9592 | ||
| 10004 | /******************* Bit definition for CAN_F6R2 register *******************/ |
9593 | /******************* Bit definition for CAN_F6R2 register *******************/ |
| 10005 | #define CAN_F6R2_FB0_Pos (0U) |
9594 | #define CAN_F6R2_FB0_Pos (0U) |
| 10006 | #define CAN_F6R2_FB0_Msk (0x1U << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */ |
9595 | #define CAN_F6R2_FB0_Msk (0x1UL << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */ |
| 10007 | #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!< Filter bit 0 */ |
9596 | #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!< Filter bit 0 */ |
| 10008 | #define CAN_F6R2_FB1_Pos (1U) |
9597 | #define CAN_F6R2_FB1_Pos (1U) |
| 10009 | #define CAN_F6R2_FB1_Msk (0x1U << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */ |
9598 | #define CAN_F6R2_FB1_Msk (0x1UL << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */ |
| 10010 | #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!< Filter bit 1 */ |
9599 | #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!< Filter bit 1 */ |
| 10011 | #define CAN_F6R2_FB2_Pos (2U) |
9600 | #define CAN_F6R2_FB2_Pos (2U) |
| 10012 | #define CAN_F6R2_FB2_Msk (0x1U << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */ |
9601 | #define CAN_F6R2_FB2_Msk (0x1UL << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */ |
| 10013 | #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!< Filter bit 2 */ |
9602 | #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!< Filter bit 2 */ |
| 10014 | #define CAN_F6R2_FB3_Pos (3U) |
9603 | #define CAN_F6R2_FB3_Pos (3U) |
| 10015 | #define CAN_F6R2_FB3_Msk (0x1U << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */ |
9604 | #define CAN_F6R2_FB3_Msk (0x1UL << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */ |
| 10016 | #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!< Filter bit 3 */ |
9605 | #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!< Filter bit 3 */ |
| 10017 | #define CAN_F6R2_FB4_Pos (4U) |
9606 | #define CAN_F6R2_FB4_Pos (4U) |
| 10018 | #define CAN_F6R2_FB4_Msk (0x1U << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */ |
9607 | #define CAN_F6R2_FB4_Msk (0x1UL << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */ |
| 10019 | #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!< Filter bit 4 */ |
9608 | #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!< Filter bit 4 */ |
| 10020 | #define CAN_F6R2_FB5_Pos (5U) |
9609 | #define CAN_F6R2_FB5_Pos (5U) |
| 10021 | #define CAN_F6R2_FB5_Msk (0x1U << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */ |
9610 | #define CAN_F6R2_FB5_Msk (0x1UL << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */ |
| 10022 | #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!< Filter bit 5 */ |
9611 | #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!< Filter bit 5 */ |
| 10023 | #define CAN_F6R2_FB6_Pos (6U) |
9612 | #define CAN_F6R2_FB6_Pos (6U) |
| 10024 | #define CAN_F6R2_FB6_Msk (0x1U << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */ |
9613 | #define CAN_F6R2_FB6_Msk (0x1UL << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */ |
| 10025 | #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!< Filter bit 6 */ |
9614 | #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!< Filter bit 6 */ |
| 10026 | #define CAN_F6R2_FB7_Pos (7U) |
9615 | #define CAN_F6R2_FB7_Pos (7U) |
| 10027 | #define CAN_F6R2_FB7_Msk (0x1U << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */ |
9616 | #define CAN_F6R2_FB7_Msk (0x1UL << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */ |
| 10028 | #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!< Filter bit 7 */ |
9617 | #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!< Filter bit 7 */ |
| 10029 | #define CAN_F6R2_FB8_Pos (8U) |
9618 | #define CAN_F6R2_FB8_Pos (8U) |
| 10030 | #define CAN_F6R2_FB8_Msk (0x1U << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */ |
9619 | #define CAN_F6R2_FB8_Msk (0x1UL << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */ |
| 10031 | #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!< Filter bit 8 */ |
9620 | #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!< Filter bit 8 */ |
| 10032 | #define CAN_F6R2_FB9_Pos (9U) |
9621 | #define CAN_F6R2_FB9_Pos (9U) |
| 10033 | #define CAN_F6R2_FB9_Msk (0x1U << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */ |
9622 | #define CAN_F6R2_FB9_Msk (0x1UL << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */ |
| 10034 | #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!< Filter bit 9 */ |
9623 | #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!< Filter bit 9 */ |
| 10035 | #define CAN_F6R2_FB10_Pos (10U) |
9624 | #define CAN_F6R2_FB10_Pos (10U) |
| 10036 | #define CAN_F6R2_FB10_Msk (0x1U << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */ |
9625 | #define CAN_F6R2_FB10_Msk (0x1UL << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */ |
| 10037 | #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!< Filter bit 10 */ |
9626 | #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!< Filter bit 10 */ |
| 10038 | #define CAN_F6R2_FB11_Pos (11U) |
9627 | #define CAN_F6R2_FB11_Pos (11U) |
| 10039 | #define CAN_F6R2_FB11_Msk (0x1U << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */ |
9628 | #define CAN_F6R2_FB11_Msk (0x1UL << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */ |
| 10040 | #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!< Filter bit 11 */ |
9629 | #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!< Filter bit 11 */ |
| 10041 | #define CAN_F6R2_FB12_Pos (12U) |
9630 | #define CAN_F6R2_FB12_Pos (12U) |
| 10042 | #define CAN_F6R2_FB12_Msk (0x1U << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */ |
9631 | #define CAN_F6R2_FB12_Msk (0x1UL << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */ |
| 10043 | #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!< Filter bit 12 */ |
9632 | #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!< Filter bit 12 */ |
| 10044 | #define CAN_F6R2_FB13_Pos (13U) |
9633 | #define CAN_F6R2_FB13_Pos (13U) |
| 10045 | #define CAN_F6R2_FB13_Msk (0x1U << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */ |
9634 | #define CAN_F6R2_FB13_Msk (0x1UL << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */ |
| 10046 | #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!< Filter bit 13 */ |
9635 | #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!< Filter bit 13 */ |
| 10047 | #define CAN_F6R2_FB14_Pos (14U) |
9636 | #define CAN_F6R2_FB14_Pos (14U) |
| 10048 | #define CAN_F6R2_FB14_Msk (0x1U << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */ |
9637 | #define CAN_F6R2_FB14_Msk (0x1UL << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */ |
| 10049 | #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!< Filter bit 14 */ |
9638 | #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!< Filter bit 14 */ |
| 10050 | #define CAN_F6R2_FB15_Pos (15U) |
9639 | #define CAN_F6R2_FB15_Pos (15U) |
| 10051 | #define CAN_F6R2_FB15_Msk (0x1U << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */ |
9640 | #define CAN_F6R2_FB15_Msk (0x1UL << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */ |
| 10052 | #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!< Filter bit 15 */ |
9641 | #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!< Filter bit 15 */ |
| 10053 | #define CAN_F6R2_FB16_Pos (16U) |
9642 | #define CAN_F6R2_FB16_Pos (16U) |
| 10054 | #define CAN_F6R2_FB16_Msk (0x1U << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */ |
9643 | #define CAN_F6R2_FB16_Msk (0x1UL << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */ |
| 10055 | #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!< Filter bit 16 */ |
9644 | #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!< Filter bit 16 */ |
| 10056 | #define CAN_F6R2_FB17_Pos (17U) |
9645 | #define CAN_F6R2_FB17_Pos (17U) |
| 10057 | #define CAN_F6R2_FB17_Msk (0x1U << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */ |
9646 | #define CAN_F6R2_FB17_Msk (0x1UL << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */ |
| 10058 | #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!< Filter bit 17 */ |
9647 | #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!< Filter bit 17 */ |
| 10059 | #define CAN_F6R2_FB18_Pos (18U) |
9648 | #define CAN_F6R2_FB18_Pos (18U) |
| 10060 | #define CAN_F6R2_FB18_Msk (0x1U << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */ |
9649 | #define CAN_F6R2_FB18_Msk (0x1UL << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */ |
| 10061 | #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!< Filter bit 18 */ |
9650 | #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!< Filter bit 18 */ |
| 10062 | #define CAN_F6R2_FB19_Pos (19U) |
9651 | #define CAN_F6R2_FB19_Pos (19U) |
| 10063 | #define CAN_F6R2_FB19_Msk (0x1U << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */ |
9652 | #define CAN_F6R2_FB19_Msk (0x1UL << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */ |
| 10064 | #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!< Filter bit 19 */ |
9653 | #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!< Filter bit 19 */ |
| 10065 | #define CAN_F6R2_FB20_Pos (20U) |
9654 | #define CAN_F6R2_FB20_Pos (20U) |
| 10066 | #define CAN_F6R2_FB20_Msk (0x1U << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */ |
9655 | #define CAN_F6R2_FB20_Msk (0x1UL << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */ |
| 10067 | #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!< Filter bit 20 */ |
9656 | #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!< Filter bit 20 */ |
| 10068 | #define CAN_F6R2_FB21_Pos (21U) |
9657 | #define CAN_F6R2_FB21_Pos (21U) |
| 10069 | #define CAN_F6R2_FB21_Msk (0x1U << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */ |
9658 | #define CAN_F6R2_FB21_Msk (0x1UL << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */ |
| 10070 | #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!< Filter bit 21 */ |
9659 | #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!< Filter bit 21 */ |
| 10071 | #define CAN_F6R2_FB22_Pos (22U) |
9660 | #define CAN_F6R2_FB22_Pos (22U) |
| 10072 | #define CAN_F6R2_FB22_Msk (0x1U << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */ |
9661 | #define CAN_F6R2_FB22_Msk (0x1UL << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */ |
| 10073 | #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!< Filter bit 22 */ |
9662 | #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!< Filter bit 22 */ |
| 10074 | #define CAN_F6R2_FB23_Pos (23U) |
9663 | #define CAN_F6R2_FB23_Pos (23U) |
| 10075 | #define CAN_F6R2_FB23_Msk (0x1U << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */ |
9664 | #define CAN_F6R2_FB23_Msk (0x1UL << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */ |
| 10076 | #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!< Filter bit 23 */ |
9665 | #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!< Filter bit 23 */ |
| 10077 | #define CAN_F6R2_FB24_Pos (24U) |
9666 | #define CAN_F6R2_FB24_Pos (24U) |
| 10078 | #define CAN_F6R2_FB24_Msk (0x1U << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */ |
9667 | #define CAN_F6R2_FB24_Msk (0x1UL << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */ |
| 10079 | #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!< Filter bit 24 */ |
9668 | #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!< Filter bit 24 */ |
| 10080 | #define CAN_F6R2_FB25_Pos (25U) |
9669 | #define CAN_F6R2_FB25_Pos (25U) |
| 10081 | #define CAN_F6R2_FB25_Msk (0x1U << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */ |
9670 | #define CAN_F6R2_FB25_Msk (0x1UL << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */ |
| 10082 | #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!< Filter bit 25 */ |
9671 | #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!< Filter bit 25 */ |
| 10083 | #define CAN_F6R2_FB26_Pos (26U) |
9672 | #define CAN_F6R2_FB26_Pos (26U) |
| 10084 | #define CAN_F6R2_FB26_Msk (0x1U << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */ |
9673 | #define CAN_F6R2_FB26_Msk (0x1UL << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */ |
| 10085 | #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!< Filter bit 26 */ |
9674 | #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!< Filter bit 26 */ |
| 10086 | #define CAN_F6R2_FB27_Pos (27U) |
9675 | #define CAN_F6R2_FB27_Pos (27U) |
| 10087 | #define CAN_F6R2_FB27_Msk (0x1U << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */ |
9676 | #define CAN_F6R2_FB27_Msk (0x1UL << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */ |
| 10088 | #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!< Filter bit 27 */ |
9677 | #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!< Filter bit 27 */ |
| 10089 | #define CAN_F6R2_FB28_Pos (28U) |
9678 | #define CAN_F6R2_FB28_Pos (28U) |
| 10090 | #define CAN_F6R2_FB28_Msk (0x1U << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */ |
9679 | #define CAN_F6R2_FB28_Msk (0x1UL << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */ |
| 10091 | #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!< Filter bit 28 */ |
9680 | #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!< Filter bit 28 */ |
| 10092 | #define CAN_F6R2_FB29_Pos (29U) |
9681 | #define CAN_F6R2_FB29_Pos (29U) |
| 10093 | #define CAN_F6R2_FB29_Msk (0x1U << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */ |
9682 | #define CAN_F6R2_FB29_Msk (0x1UL << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */ |
| 10094 | #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!< Filter bit 29 */ |
9683 | #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!< Filter bit 29 */ |
| 10095 | #define CAN_F6R2_FB30_Pos (30U) |
9684 | #define CAN_F6R2_FB30_Pos (30U) |
| 10096 | #define CAN_F6R2_FB30_Msk (0x1U << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */ |
9685 | #define CAN_F6R2_FB30_Msk (0x1UL << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */ |
| 10097 | #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!< Filter bit 30 */ |
9686 | #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!< Filter bit 30 */ |
| 10098 | #define CAN_F6R2_FB31_Pos (31U) |
9687 | #define CAN_F6R2_FB31_Pos (31U) |
| 10099 | #define CAN_F6R2_FB31_Msk (0x1U << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */ |
9688 | #define CAN_F6R2_FB31_Msk (0x1UL << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */ |
| 10100 | #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!< Filter bit 31 */ |
9689 | #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!< Filter bit 31 */ |
| 10101 | 9690 | ||
| 10102 | /******************* Bit definition for CAN_F7R2 register *******************/ |
9691 | /******************* Bit definition for CAN_F7R2 register *******************/ |
| 10103 | #define CAN_F7R2_FB0_Pos (0U) |
9692 | #define CAN_F7R2_FB0_Pos (0U) |
| 10104 | #define CAN_F7R2_FB0_Msk (0x1U << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */ |
9693 | #define CAN_F7R2_FB0_Msk (0x1UL << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */ |
| 10105 | #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!< Filter bit 0 */ |
9694 | #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!< Filter bit 0 */ |
| 10106 | #define CAN_F7R2_FB1_Pos (1U) |
9695 | #define CAN_F7R2_FB1_Pos (1U) |
| 10107 | #define CAN_F7R2_FB1_Msk (0x1U << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */ |
9696 | #define CAN_F7R2_FB1_Msk (0x1UL << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */ |
| 10108 | #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!< Filter bit 1 */ |
9697 | #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!< Filter bit 1 */ |
| 10109 | #define CAN_F7R2_FB2_Pos (2U) |
9698 | #define CAN_F7R2_FB2_Pos (2U) |
| 10110 | #define CAN_F7R2_FB2_Msk (0x1U << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */ |
9699 | #define CAN_F7R2_FB2_Msk (0x1UL << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */ |
| 10111 | #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!< Filter bit 2 */ |
9700 | #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!< Filter bit 2 */ |
| 10112 | #define CAN_F7R2_FB3_Pos (3U) |
9701 | #define CAN_F7R2_FB3_Pos (3U) |
| 10113 | #define CAN_F7R2_FB3_Msk (0x1U << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */ |
9702 | #define CAN_F7R2_FB3_Msk (0x1UL << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */ |
| 10114 | #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!< Filter bit 3 */ |
9703 | #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!< Filter bit 3 */ |
| 10115 | #define CAN_F7R2_FB4_Pos (4U) |
9704 | #define CAN_F7R2_FB4_Pos (4U) |
| 10116 | #define CAN_F7R2_FB4_Msk (0x1U << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */ |
9705 | #define CAN_F7R2_FB4_Msk (0x1UL << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */ |
| 10117 | #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!< Filter bit 4 */ |
9706 | #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!< Filter bit 4 */ |
| 10118 | #define CAN_F7R2_FB5_Pos (5U) |
9707 | #define CAN_F7R2_FB5_Pos (5U) |
| 10119 | #define CAN_F7R2_FB5_Msk (0x1U << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */ |
9708 | #define CAN_F7R2_FB5_Msk (0x1UL << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */ |
| 10120 | #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!< Filter bit 5 */ |
9709 | #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!< Filter bit 5 */ |
| 10121 | #define CAN_F7R2_FB6_Pos (6U) |
9710 | #define CAN_F7R2_FB6_Pos (6U) |
| 10122 | #define CAN_F7R2_FB6_Msk (0x1U << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */ |
9711 | #define CAN_F7R2_FB6_Msk (0x1UL << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */ |
| 10123 | #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!< Filter bit 6 */ |
9712 | #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!< Filter bit 6 */ |
| 10124 | #define CAN_F7R2_FB7_Pos (7U) |
9713 | #define CAN_F7R2_FB7_Pos (7U) |
| 10125 | #define CAN_F7R2_FB7_Msk (0x1U << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */ |
9714 | #define CAN_F7R2_FB7_Msk (0x1UL << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */ |
| 10126 | #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!< Filter bit 7 */ |
9715 | #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!< Filter bit 7 */ |
| 10127 | #define CAN_F7R2_FB8_Pos (8U) |
9716 | #define CAN_F7R2_FB8_Pos (8U) |
| 10128 | #define CAN_F7R2_FB8_Msk (0x1U << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */ |
9717 | #define CAN_F7R2_FB8_Msk (0x1UL << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */ |
| 10129 | #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!< Filter bit 8 */ |
9718 | #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!< Filter bit 8 */ |
| 10130 | #define CAN_F7R2_FB9_Pos (9U) |
9719 | #define CAN_F7R2_FB9_Pos (9U) |
| 10131 | #define CAN_F7R2_FB9_Msk (0x1U << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */ |
9720 | #define CAN_F7R2_FB9_Msk (0x1UL << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */ |
| 10132 | #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!< Filter bit 9 */ |
9721 | #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!< Filter bit 9 */ |
| 10133 | #define CAN_F7R2_FB10_Pos (10U) |
9722 | #define CAN_F7R2_FB10_Pos (10U) |
| 10134 | #define CAN_F7R2_FB10_Msk (0x1U << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */ |
9723 | #define CAN_F7R2_FB10_Msk (0x1UL << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */ |
| 10135 | #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!< Filter bit 10 */ |
9724 | #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!< Filter bit 10 */ |
| 10136 | #define CAN_F7R2_FB11_Pos (11U) |
9725 | #define CAN_F7R2_FB11_Pos (11U) |
| 10137 | #define CAN_F7R2_FB11_Msk (0x1U << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */ |
9726 | #define CAN_F7R2_FB11_Msk (0x1UL << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */ |
| 10138 | #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!< Filter bit 11 */ |
9727 | #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!< Filter bit 11 */ |
| 10139 | #define CAN_F7R2_FB12_Pos (12U) |
9728 | #define CAN_F7R2_FB12_Pos (12U) |
| 10140 | #define CAN_F7R2_FB12_Msk (0x1U << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */ |
9729 | #define CAN_F7R2_FB12_Msk (0x1UL << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */ |
| 10141 | #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!< Filter bit 12 */ |
9730 | #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!< Filter bit 12 */ |
| 10142 | #define CAN_F7R2_FB13_Pos (13U) |
9731 | #define CAN_F7R2_FB13_Pos (13U) |
| 10143 | #define CAN_F7R2_FB13_Msk (0x1U << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */ |
9732 | #define CAN_F7R2_FB13_Msk (0x1UL << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */ |
| 10144 | #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!< Filter bit 13 */ |
9733 | #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!< Filter bit 13 */ |
| 10145 | #define CAN_F7R2_FB14_Pos (14U) |
9734 | #define CAN_F7R2_FB14_Pos (14U) |
| 10146 | #define CAN_F7R2_FB14_Msk (0x1U << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */ |
9735 | #define CAN_F7R2_FB14_Msk (0x1UL << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */ |
| 10147 | #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!< Filter bit 14 */ |
9736 | #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!< Filter bit 14 */ |
| 10148 | #define CAN_F7R2_FB15_Pos (15U) |
9737 | #define CAN_F7R2_FB15_Pos (15U) |
| 10149 | #define CAN_F7R2_FB15_Msk (0x1U << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */ |
9738 | #define CAN_F7R2_FB15_Msk (0x1UL << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */ |
| 10150 | #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!< Filter bit 15 */ |
9739 | #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!< Filter bit 15 */ |
| 10151 | #define CAN_F7R2_FB16_Pos (16U) |
9740 | #define CAN_F7R2_FB16_Pos (16U) |
| 10152 | #define CAN_F7R2_FB16_Msk (0x1U << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */ |
9741 | #define CAN_F7R2_FB16_Msk (0x1UL << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */ |
| 10153 | #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!< Filter bit 16 */ |
9742 | #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!< Filter bit 16 */ |
| 10154 | #define CAN_F7R2_FB17_Pos (17U) |
9743 | #define CAN_F7R2_FB17_Pos (17U) |
| 10155 | #define CAN_F7R2_FB17_Msk (0x1U << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */ |
9744 | #define CAN_F7R2_FB17_Msk (0x1UL << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */ |
| 10156 | #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!< Filter bit 17 */ |
9745 | #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!< Filter bit 17 */ |
| 10157 | #define CAN_F7R2_FB18_Pos (18U) |
9746 | #define CAN_F7R2_FB18_Pos (18U) |
| 10158 | #define CAN_F7R2_FB18_Msk (0x1U << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */ |
9747 | #define CAN_F7R2_FB18_Msk (0x1UL << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */ |
| 10159 | #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!< Filter bit 18 */ |
9748 | #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!< Filter bit 18 */ |
| 10160 | #define CAN_F7R2_FB19_Pos (19U) |
9749 | #define CAN_F7R2_FB19_Pos (19U) |
| 10161 | #define CAN_F7R2_FB19_Msk (0x1U << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */ |
9750 | #define CAN_F7R2_FB19_Msk (0x1UL << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */ |
| 10162 | #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!< Filter bit 19 */ |
9751 | #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!< Filter bit 19 */ |
| 10163 | #define CAN_F7R2_FB20_Pos (20U) |
9752 | #define CAN_F7R2_FB20_Pos (20U) |
| 10164 | #define CAN_F7R2_FB20_Msk (0x1U << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */ |
9753 | #define CAN_F7R2_FB20_Msk (0x1UL << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */ |
| 10165 | #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!< Filter bit 20 */ |
9754 | #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!< Filter bit 20 */ |
| 10166 | #define CAN_F7R2_FB21_Pos (21U) |
9755 | #define CAN_F7R2_FB21_Pos (21U) |
| 10167 | #define CAN_F7R2_FB21_Msk (0x1U << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */ |
9756 | #define CAN_F7R2_FB21_Msk (0x1UL << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */ |
| 10168 | #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!< Filter bit 21 */ |
9757 | #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!< Filter bit 21 */ |
| 10169 | #define CAN_F7R2_FB22_Pos (22U) |
9758 | #define CAN_F7R2_FB22_Pos (22U) |
| 10170 | #define CAN_F7R2_FB22_Msk (0x1U << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */ |
9759 | #define CAN_F7R2_FB22_Msk (0x1UL << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */ |
| 10171 | #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!< Filter bit 22 */ |
9760 | #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!< Filter bit 22 */ |
| 10172 | #define CAN_F7R2_FB23_Pos (23U) |
9761 | #define CAN_F7R2_FB23_Pos (23U) |
| 10173 | #define CAN_F7R2_FB23_Msk (0x1U << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */ |
9762 | #define CAN_F7R2_FB23_Msk (0x1UL << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */ |
| 10174 | #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!< Filter bit 23 */ |
9763 | #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!< Filter bit 23 */ |
| 10175 | #define CAN_F7R2_FB24_Pos (24U) |
9764 | #define CAN_F7R2_FB24_Pos (24U) |
| 10176 | #define CAN_F7R2_FB24_Msk (0x1U << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */ |
9765 | #define CAN_F7R2_FB24_Msk (0x1UL << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */ |
| 10177 | #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!< Filter bit 24 */ |
9766 | #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!< Filter bit 24 */ |
| 10178 | #define CAN_F7R2_FB25_Pos (25U) |
9767 | #define CAN_F7R2_FB25_Pos (25U) |
| 10179 | #define CAN_F7R2_FB25_Msk (0x1U << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */ |
9768 | #define CAN_F7R2_FB25_Msk (0x1UL << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */ |
| 10180 | #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!< Filter bit 25 */ |
9769 | #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!< Filter bit 25 */ |
| 10181 | #define CAN_F7R2_FB26_Pos (26U) |
9770 | #define CAN_F7R2_FB26_Pos (26U) |
| 10182 | #define CAN_F7R2_FB26_Msk (0x1U << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */ |
9771 | #define CAN_F7R2_FB26_Msk (0x1UL << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */ |
| 10183 | #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!< Filter bit 26 */ |
9772 | #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!< Filter bit 26 */ |
| 10184 | #define CAN_F7R2_FB27_Pos (27U) |
9773 | #define CAN_F7R2_FB27_Pos (27U) |
| 10185 | #define CAN_F7R2_FB27_Msk (0x1U << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */ |
9774 | #define CAN_F7R2_FB27_Msk (0x1UL << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */ |
| 10186 | #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!< Filter bit 27 */ |
9775 | #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!< Filter bit 27 */ |
| 10187 | #define CAN_F7R2_FB28_Pos (28U) |
9776 | #define CAN_F7R2_FB28_Pos (28U) |
| 10188 | #define CAN_F7R2_FB28_Msk (0x1U << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */ |
9777 | #define CAN_F7R2_FB28_Msk (0x1UL << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */ |
| 10189 | #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!< Filter bit 28 */ |
9778 | #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!< Filter bit 28 */ |
| 10190 | #define CAN_F7R2_FB29_Pos (29U) |
9779 | #define CAN_F7R2_FB29_Pos (29U) |
| 10191 | #define CAN_F7R2_FB29_Msk (0x1U << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */ |
9780 | #define CAN_F7R2_FB29_Msk (0x1UL << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */ |
| 10192 | #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!< Filter bit 29 */ |
9781 | #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!< Filter bit 29 */ |
| 10193 | #define CAN_F7R2_FB30_Pos (30U) |
9782 | #define CAN_F7R2_FB30_Pos (30U) |
| 10194 | #define CAN_F7R2_FB30_Msk (0x1U << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */ |
9783 | #define CAN_F7R2_FB30_Msk (0x1UL << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */ |
| 10195 | #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!< Filter bit 30 */ |
9784 | #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!< Filter bit 30 */ |
| 10196 | #define CAN_F7R2_FB31_Pos (31U) |
9785 | #define CAN_F7R2_FB31_Pos (31U) |
| 10197 | #define CAN_F7R2_FB31_Msk (0x1U << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */ |
9786 | #define CAN_F7R2_FB31_Msk (0x1UL << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */ |
| 10198 | #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!< Filter bit 31 */ |
9787 | #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!< Filter bit 31 */ |
| 10199 | 9788 | ||
| 10200 | /******************* Bit definition for CAN_F8R2 register *******************/ |
9789 | /******************* Bit definition for CAN_F8R2 register *******************/ |
| 10201 | #define CAN_F8R2_FB0_Pos (0U) |
9790 | #define CAN_F8R2_FB0_Pos (0U) |
| 10202 | #define CAN_F8R2_FB0_Msk (0x1U << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */ |
9791 | #define CAN_F8R2_FB0_Msk (0x1UL << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */ |
| 10203 | #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!< Filter bit 0 */ |
9792 | #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!< Filter bit 0 */ |
| 10204 | #define CAN_F8R2_FB1_Pos (1U) |
9793 | #define CAN_F8R2_FB1_Pos (1U) |
| 10205 | #define CAN_F8R2_FB1_Msk (0x1U << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */ |
9794 | #define CAN_F8R2_FB1_Msk (0x1UL << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */ |
| 10206 | #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!< Filter bit 1 */ |
9795 | #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!< Filter bit 1 */ |
| 10207 | #define CAN_F8R2_FB2_Pos (2U) |
9796 | #define CAN_F8R2_FB2_Pos (2U) |
| 10208 | #define CAN_F8R2_FB2_Msk (0x1U << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */ |
9797 | #define CAN_F8R2_FB2_Msk (0x1UL << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */ |
| 10209 | #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!< Filter bit 2 */ |
9798 | #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!< Filter bit 2 */ |
| 10210 | #define CAN_F8R2_FB3_Pos (3U) |
9799 | #define CAN_F8R2_FB3_Pos (3U) |
| 10211 | #define CAN_F8R2_FB3_Msk (0x1U << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */ |
9800 | #define CAN_F8R2_FB3_Msk (0x1UL << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */ |
| 10212 | #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!< Filter bit 3 */ |
9801 | #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!< Filter bit 3 */ |
| 10213 | #define CAN_F8R2_FB4_Pos (4U) |
9802 | #define CAN_F8R2_FB4_Pos (4U) |
| 10214 | #define CAN_F8R2_FB4_Msk (0x1U << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */ |
9803 | #define CAN_F8R2_FB4_Msk (0x1UL << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */ |
| 10215 | #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!< Filter bit 4 */ |
9804 | #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!< Filter bit 4 */ |
| 10216 | #define CAN_F8R2_FB5_Pos (5U) |
9805 | #define CAN_F8R2_FB5_Pos (5U) |
| 10217 | #define CAN_F8R2_FB5_Msk (0x1U << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */ |
9806 | #define CAN_F8R2_FB5_Msk (0x1UL << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */ |
| 10218 | #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!< Filter bit 5 */ |
9807 | #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!< Filter bit 5 */ |
| 10219 | #define CAN_F8R2_FB6_Pos (6U) |
9808 | #define CAN_F8R2_FB6_Pos (6U) |
| 10220 | #define CAN_F8R2_FB6_Msk (0x1U << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */ |
9809 | #define CAN_F8R2_FB6_Msk (0x1UL << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */ |
| 10221 | #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!< Filter bit 6 */ |
9810 | #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!< Filter bit 6 */ |
| 10222 | #define CAN_F8R2_FB7_Pos (7U) |
9811 | #define CAN_F8R2_FB7_Pos (7U) |
| 10223 | #define CAN_F8R2_FB7_Msk (0x1U << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */ |
9812 | #define CAN_F8R2_FB7_Msk (0x1UL << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */ |
| 10224 | #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!< Filter bit 7 */ |
9813 | #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!< Filter bit 7 */ |
| 10225 | #define CAN_F8R2_FB8_Pos (8U) |
9814 | #define CAN_F8R2_FB8_Pos (8U) |
| 10226 | #define CAN_F8R2_FB8_Msk (0x1U << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */ |
9815 | #define CAN_F8R2_FB8_Msk (0x1UL << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */ |
| 10227 | #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!< Filter bit 8 */ |
9816 | #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!< Filter bit 8 */ |
| 10228 | #define CAN_F8R2_FB9_Pos (9U) |
9817 | #define CAN_F8R2_FB9_Pos (9U) |
| 10229 | #define CAN_F8R2_FB9_Msk (0x1U << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */ |
9818 | #define CAN_F8R2_FB9_Msk (0x1UL << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */ |
| 10230 | #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!< Filter bit 9 */ |
9819 | #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!< Filter bit 9 */ |
| 10231 | #define CAN_F8R2_FB10_Pos (10U) |
9820 | #define CAN_F8R2_FB10_Pos (10U) |
| 10232 | #define CAN_F8R2_FB10_Msk (0x1U << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */ |
9821 | #define CAN_F8R2_FB10_Msk (0x1UL << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */ |
| 10233 | #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!< Filter bit 10 */ |
9822 | #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!< Filter bit 10 */ |
| 10234 | #define CAN_F8R2_FB11_Pos (11U) |
9823 | #define CAN_F8R2_FB11_Pos (11U) |
| 10235 | #define CAN_F8R2_FB11_Msk (0x1U << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */ |
9824 | #define CAN_F8R2_FB11_Msk (0x1UL << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */ |
| 10236 | #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!< Filter bit 11 */ |
9825 | #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!< Filter bit 11 */ |
| 10237 | #define CAN_F8R2_FB12_Pos (12U) |
9826 | #define CAN_F8R2_FB12_Pos (12U) |
| 10238 | #define CAN_F8R2_FB12_Msk (0x1U << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */ |
9827 | #define CAN_F8R2_FB12_Msk (0x1UL << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */ |
| 10239 | #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!< Filter bit 12 */ |
9828 | #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!< Filter bit 12 */ |
| 10240 | #define CAN_F8R2_FB13_Pos (13U) |
9829 | #define CAN_F8R2_FB13_Pos (13U) |
| 10241 | #define CAN_F8R2_FB13_Msk (0x1U << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */ |
9830 | #define CAN_F8R2_FB13_Msk (0x1UL << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */ |
| 10242 | #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!< Filter bit 13 */ |
9831 | #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!< Filter bit 13 */ |
| 10243 | #define CAN_F8R2_FB14_Pos (14U) |
9832 | #define CAN_F8R2_FB14_Pos (14U) |
| 10244 | #define CAN_F8R2_FB14_Msk (0x1U << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */ |
9833 | #define CAN_F8R2_FB14_Msk (0x1UL << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */ |
| 10245 | #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!< Filter bit 14 */ |
9834 | #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!< Filter bit 14 */ |
| 10246 | #define CAN_F8R2_FB15_Pos (15U) |
9835 | #define CAN_F8R2_FB15_Pos (15U) |
| 10247 | #define CAN_F8R2_FB15_Msk (0x1U << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */ |
9836 | #define CAN_F8R2_FB15_Msk (0x1UL << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */ |
| 10248 | #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!< Filter bit 15 */ |
9837 | #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!< Filter bit 15 */ |
| 10249 | #define CAN_F8R2_FB16_Pos (16U) |
9838 | #define CAN_F8R2_FB16_Pos (16U) |
| 10250 | #define CAN_F8R2_FB16_Msk (0x1U << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */ |
9839 | #define CAN_F8R2_FB16_Msk (0x1UL << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */ |
| 10251 | #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!< Filter bit 16 */ |
9840 | #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!< Filter bit 16 */ |
| 10252 | #define CAN_F8R2_FB17_Pos (17U) |
9841 | #define CAN_F8R2_FB17_Pos (17U) |
| 10253 | #define CAN_F8R2_FB17_Msk (0x1U << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */ |
9842 | #define CAN_F8R2_FB17_Msk (0x1UL << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */ |
| 10254 | #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!< Filter bit 17 */ |
9843 | #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!< Filter bit 17 */ |
| 10255 | #define CAN_F8R2_FB18_Pos (18U) |
9844 | #define CAN_F8R2_FB18_Pos (18U) |
| 10256 | #define CAN_F8R2_FB18_Msk (0x1U << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */ |
9845 | #define CAN_F8R2_FB18_Msk (0x1UL << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */ |
| 10257 | #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!< Filter bit 18 */ |
9846 | #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!< Filter bit 18 */ |
| 10258 | #define CAN_F8R2_FB19_Pos (19U) |
9847 | #define CAN_F8R2_FB19_Pos (19U) |
| 10259 | #define CAN_F8R2_FB19_Msk (0x1U << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */ |
9848 | #define CAN_F8R2_FB19_Msk (0x1UL << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */ |
| 10260 | #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!< Filter bit 19 */ |
9849 | #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!< Filter bit 19 */ |
| 10261 | #define CAN_F8R2_FB20_Pos (20U) |
9850 | #define CAN_F8R2_FB20_Pos (20U) |
| 10262 | #define CAN_F8R2_FB20_Msk (0x1U << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */ |
9851 | #define CAN_F8R2_FB20_Msk (0x1UL << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */ |
| 10263 | #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!< Filter bit 20 */ |
9852 | #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!< Filter bit 20 */ |
| 10264 | #define CAN_F8R2_FB21_Pos (21U) |
9853 | #define CAN_F8R2_FB21_Pos (21U) |
| 10265 | #define CAN_F8R2_FB21_Msk (0x1U << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */ |
9854 | #define CAN_F8R2_FB21_Msk (0x1UL << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */ |
| 10266 | #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!< Filter bit 21 */ |
9855 | #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!< Filter bit 21 */ |
| 10267 | #define CAN_F8R2_FB22_Pos (22U) |
9856 | #define CAN_F8R2_FB22_Pos (22U) |
| 10268 | #define CAN_F8R2_FB22_Msk (0x1U << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */ |
9857 | #define CAN_F8R2_FB22_Msk (0x1UL << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */ |
| 10269 | #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!< Filter bit 22 */ |
9858 | #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!< Filter bit 22 */ |
| 10270 | #define CAN_F8R2_FB23_Pos (23U) |
9859 | #define CAN_F8R2_FB23_Pos (23U) |
| 10271 | #define CAN_F8R2_FB23_Msk (0x1U << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */ |
9860 | #define CAN_F8R2_FB23_Msk (0x1UL << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */ |
| 10272 | #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!< Filter bit 23 */ |
9861 | #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!< Filter bit 23 */ |
| 10273 | #define CAN_F8R2_FB24_Pos (24U) |
9862 | #define CAN_F8R2_FB24_Pos (24U) |
| 10274 | #define CAN_F8R2_FB24_Msk (0x1U << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */ |
9863 | #define CAN_F8R2_FB24_Msk (0x1UL << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */ |
| 10275 | #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!< Filter bit 24 */ |
9864 | #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!< Filter bit 24 */ |
| 10276 | #define CAN_F8R2_FB25_Pos (25U) |
9865 | #define CAN_F8R2_FB25_Pos (25U) |
| 10277 | #define CAN_F8R2_FB25_Msk (0x1U << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */ |
9866 | #define CAN_F8R2_FB25_Msk (0x1UL << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */ |
| 10278 | #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!< Filter bit 25 */ |
9867 | #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!< Filter bit 25 */ |
| 10279 | #define CAN_F8R2_FB26_Pos (26U) |
9868 | #define CAN_F8R2_FB26_Pos (26U) |
| 10280 | #define CAN_F8R2_FB26_Msk (0x1U << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */ |
9869 | #define CAN_F8R2_FB26_Msk (0x1UL << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */ |
| 10281 | #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!< Filter bit 26 */ |
9870 | #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!< Filter bit 26 */ |
| 10282 | #define CAN_F8R2_FB27_Pos (27U) |
9871 | #define CAN_F8R2_FB27_Pos (27U) |
| 10283 | #define CAN_F8R2_FB27_Msk (0x1U << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */ |
9872 | #define CAN_F8R2_FB27_Msk (0x1UL << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */ |
| 10284 | #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!< Filter bit 27 */ |
9873 | #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!< Filter bit 27 */ |
| 10285 | #define CAN_F8R2_FB28_Pos (28U) |
9874 | #define CAN_F8R2_FB28_Pos (28U) |
| 10286 | #define CAN_F8R2_FB28_Msk (0x1U << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */ |
9875 | #define CAN_F8R2_FB28_Msk (0x1UL << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */ |
| 10287 | #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!< Filter bit 28 */ |
9876 | #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!< Filter bit 28 */ |
| 10288 | #define CAN_F8R2_FB29_Pos (29U) |
9877 | #define CAN_F8R2_FB29_Pos (29U) |
| 10289 | #define CAN_F8R2_FB29_Msk (0x1U << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */ |
9878 | #define CAN_F8R2_FB29_Msk (0x1UL << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */ |
| 10290 | #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!< Filter bit 29 */ |
9879 | #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!< Filter bit 29 */ |
| 10291 | #define CAN_F8R2_FB30_Pos (30U) |
9880 | #define CAN_F8R2_FB30_Pos (30U) |
| 10292 | #define CAN_F8R2_FB30_Msk (0x1U << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */ |
9881 | #define CAN_F8R2_FB30_Msk (0x1UL << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */ |
| 10293 | #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!< Filter bit 30 */ |
9882 | #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!< Filter bit 30 */ |
| 10294 | #define CAN_F8R2_FB31_Pos (31U) |
9883 | #define CAN_F8R2_FB31_Pos (31U) |
| 10295 | #define CAN_F8R2_FB31_Msk (0x1U << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */ |
9884 | #define CAN_F8R2_FB31_Msk (0x1UL << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */ |
| 10296 | #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!< Filter bit 31 */ |
9885 | #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!< Filter bit 31 */ |
| 10297 | 9886 | ||
| 10298 | /******************* Bit definition for CAN_F9R2 register *******************/ |
9887 | /******************* Bit definition for CAN_F9R2 register *******************/ |
| 10299 | #define CAN_F9R2_FB0_Pos (0U) |
9888 | #define CAN_F9R2_FB0_Pos (0U) |
| 10300 | #define CAN_F9R2_FB0_Msk (0x1U << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */ |
9889 | #define CAN_F9R2_FB0_Msk (0x1UL << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */ |
| 10301 | #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!< Filter bit 0 */ |
9890 | #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!< Filter bit 0 */ |
| 10302 | #define CAN_F9R2_FB1_Pos (1U) |
9891 | #define CAN_F9R2_FB1_Pos (1U) |
| 10303 | #define CAN_F9R2_FB1_Msk (0x1U << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */ |
9892 | #define CAN_F9R2_FB1_Msk (0x1UL << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */ |
| 10304 | #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!< Filter bit 1 */ |
9893 | #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!< Filter bit 1 */ |
| 10305 | #define CAN_F9R2_FB2_Pos (2U) |
9894 | #define CAN_F9R2_FB2_Pos (2U) |
| 10306 | #define CAN_F9R2_FB2_Msk (0x1U << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */ |
9895 | #define CAN_F9R2_FB2_Msk (0x1UL << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */ |
| 10307 | #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!< Filter bit 2 */ |
9896 | #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!< Filter bit 2 */ |
| 10308 | #define CAN_F9R2_FB3_Pos (3U) |
9897 | #define CAN_F9R2_FB3_Pos (3U) |
| 10309 | #define CAN_F9R2_FB3_Msk (0x1U << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */ |
9898 | #define CAN_F9R2_FB3_Msk (0x1UL << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */ |
| 10310 | #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!< Filter bit 3 */ |
9899 | #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!< Filter bit 3 */ |
| 10311 | #define CAN_F9R2_FB4_Pos (4U) |
9900 | #define CAN_F9R2_FB4_Pos (4U) |
| 10312 | #define CAN_F9R2_FB4_Msk (0x1U << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */ |
9901 | #define CAN_F9R2_FB4_Msk (0x1UL << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */ |
| 10313 | #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!< Filter bit 4 */ |
9902 | #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!< Filter bit 4 */ |
| 10314 | #define CAN_F9R2_FB5_Pos (5U) |
9903 | #define CAN_F9R2_FB5_Pos (5U) |
| 10315 | #define CAN_F9R2_FB5_Msk (0x1U << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */ |
9904 | #define CAN_F9R2_FB5_Msk (0x1UL << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */ |
| 10316 | #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!< Filter bit 5 */ |
9905 | #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!< Filter bit 5 */ |
| 10317 | #define CAN_F9R2_FB6_Pos (6U) |
9906 | #define CAN_F9R2_FB6_Pos (6U) |
| 10318 | #define CAN_F9R2_FB6_Msk (0x1U << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */ |
9907 | #define CAN_F9R2_FB6_Msk (0x1UL << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */ |
| 10319 | #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!< Filter bit 6 */ |
9908 | #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!< Filter bit 6 */ |
| 10320 | #define CAN_F9R2_FB7_Pos (7U) |
9909 | #define CAN_F9R2_FB7_Pos (7U) |
| 10321 | #define CAN_F9R2_FB7_Msk (0x1U << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */ |
9910 | #define CAN_F9R2_FB7_Msk (0x1UL << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */ |
| 10322 | #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!< Filter bit 7 */ |
9911 | #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!< Filter bit 7 */ |
| 10323 | #define CAN_F9R2_FB8_Pos (8U) |
9912 | #define CAN_F9R2_FB8_Pos (8U) |
| 10324 | #define CAN_F9R2_FB8_Msk (0x1U << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */ |
9913 | #define CAN_F9R2_FB8_Msk (0x1UL << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */ |
| 10325 | #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!< Filter bit 8 */ |
9914 | #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!< Filter bit 8 */ |
| 10326 | #define CAN_F9R2_FB9_Pos (9U) |
9915 | #define CAN_F9R2_FB9_Pos (9U) |
| 10327 | #define CAN_F9R2_FB9_Msk (0x1U << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */ |
9916 | #define CAN_F9R2_FB9_Msk (0x1UL << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */ |
| 10328 | #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!< Filter bit 9 */ |
9917 | #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!< Filter bit 9 */ |
| 10329 | #define CAN_F9R2_FB10_Pos (10U) |
9918 | #define CAN_F9R2_FB10_Pos (10U) |
| 10330 | #define CAN_F9R2_FB10_Msk (0x1U << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */ |
9919 | #define CAN_F9R2_FB10_Msk (0x1UL << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */ |
| 10331 | #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!< Filter bit 10 */ |
9920 | #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!< Filter bit 10 */ |
| 10332 | #define CAN_F9R2_FB11_Pos (11U) |
9921 | #define CAN_F9R2_FB11_Pos (11U) |
| 10333 | #define CAN_F9R2_FB11_Msk (0x1U << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */ |
9922 | #define CAN_F9R2_FB11_Msk (0x1UL << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */ |
| 10334 | #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!< Filter bit 11 */ |
9923 | #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!< Filter bit 11 */ |
| 10335 | #define CAN_F9R2_FB12_Pos (12U) |
9924 | #define CAN_F9R2_FB12_Pos (12U) |
| 10336 | #define CAN_F9R2_FB12_Msk (0x1U << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */ |
9925 | #define CAN_F9R2_FB12_Msk (0x1UL << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */ |
| 10337 | #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!< Filter bit 12 */ |
9926 | #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!< Filter bit 12 */ |
| 10338 | #define CAN_F9R2_FB13_Pos (13U) |
9927 | #define CAN_F9R2_FB13_Pos (13U) |
| 10339 | #define CAN_F9R2_FB13_Msk (0x1U << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */ |
9928 | #define CAN_F9R2_FB13_Msk (0x1UL << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */ |
| 10340 | #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!< Filter bit 13 */ |
9929 | #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!< Filter bit 13 */ |
| 10341 | #define CAN_F9R2_FB14_Pos (14U) |
9930 | #define CAN_F9R2_FB14_Pos (14U) |
| 10342 | #define CAN_F9R2_FB14_Msk (0x1U << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */ |
9931 | #define CAN_F9R2_FB14_Msk (0x1UL << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */ |
| 10343 | #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!< Filter bit 14 */ |
9932 | #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!< Filter bit 14 */ |
| 10344 | #define CAN_F9R2_FB15_Pos (15U) |
9933 | #define CAN_F9R2_FB15_Pos (15U) |
| 10345 | #define CAN_F9R2_FB15_Msk (0x1U << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */ |
9934 | #define CAN_F9R2_FB15_Msk (0x1UL << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */ |
| 10346 | #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!< Filter bit 15 */ |
9935 | #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!< Filter bit 15 */ |
| 10347 | #define CAN_F9R2_FB16_Pos (16U) |
9936 | #define CAN_F9R2_FB16_Pos (16U) |
| 10348 | #define CAN_F9R2_FB16_Msk (0x1U << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */ |
9937 | #define CAN_F9R2_FB16_Msk (0x1UL << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */ |
| 10349 | #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!< Filter bit 16 */ |
9938 | #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!< Filter bit 16 */ |
| 10350 | #define CAN_F9R2_FB17_Pos (17U) |
9939 | #define CAN_F9R2_FB17_Pos (17U) |
| 10351 | #define CAN_F9R2_FB17_Msk (0x1U << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */ |
9940 | #define CAN_F9R2_FB17_Msk (0x1UL << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */ |
| 10352 | #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!< Filter bit 17 */ |
9941 | #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!< Filter bit 17 */ |
| 10353 | #define CAN_F9R2_FB18_Pos (18U) |
9942 | #define CAN_F9R2_FB18_Pos (18U) |
| 10354 | #define CAN_F9R2_FB18_Msk (0x1U << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */ |
9943 | #define CAN_F9R2_FB18_Msk (0x1UL << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */ |
| 10355 | #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!< Filter bit 18 */ |
9944 | #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!< Filter bit 18 */ |
| 10356 | #define CAN_F9R2_FB19_Pos (19U) |
9945 | #define CAN_F9R2_FB19_Pos (19U) |
| 10357 | #define CAN_F9R2_FB19_Msk (0x1U << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */ |
9946 | #define CAN_F9R2_FB19_Msk (0x1UL << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */ |
| 10358 | #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!< Filter bit 19 */ |
9947 | #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!< Filter bit 19 */ |
| 10359 | #define CAN_F9R2_FB20_Pos (20U) |
9948 | #define CAN_F9R2_FB20_Pos (20U) |
| 10360 | #define CAN_F9R2_FB20_Msk (0x1U << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */ |
9949 | #define CAN_F9R2_FB20_Msk (0x1UL << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */ |
| 10361 | #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!< Filter bit 20 */ |
9950 | #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!< Filter bit 20 */ |
| 10362 | #define CAN_F9R2_FB21_Pos (21U) |
9951 | #define CAN_F9R2_FB21_Pos (21U) |
| 10363 | #define CAN_F9R2_FB21_Msk (0x1U << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */ |
9952 | #define CAN_F9R2_FB21_Msk (0x1UL << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */ |
| 10364 | #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!< Filter bit 21 */ |
9953 | #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!< Filter bit 21 */ |
| 10365 | #define CAN_F9R2_FB22_Pos (22U) |
9954 | #define CAN_F9R2_FB22_Pos (22U) |
| 10366 | #define CAN_F9R2_FB22_Msk (0x1U << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */ |
9955 | #define CAN_F9R2_FB22_Msk (0x1UL << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */ |
| 10367 | #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!< Filter bit 22 */ |
9956 | #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!< Filter bit 22 */ |
| 10368 | #define CAN_F9R2_FB23_Pos (23U) |
9957 | #define CAN_F9R2_FB23_Pos (23U) |
| 10369 | #define CAN_F9R2_FB23_Msk (0x1U << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */ |
9958 | #define CAN_F9R2_FB23_Msk (0x1UL << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */ |
| 10370 | #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!< Filter bit 23 */ |
9959 | #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!< Filter bit 23 */ |
| 10371 | #define CAN_F9R2_FB24_Pos (24U) |
9960 | #define CAN_F9R2_FB24_Pos (24U) |
| 10372 | #define CAN_F9R2_FB24_Msk (0x1U << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */ |
9961 | #define CAN_F9R2_FB24_Msk (0x1UL << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */ |
| 10373 | #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!< Filter bit 24 */ |
9962 | #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!< Filter bit 24 */ |
| 10374 | #define CAN_F9R2_FB25_Pos (25U) |
9963 | #define CAN_F9R2_FB25_Pos (25U) |
| 10375 | #define CAN_F9R2_FB25_Msk (0x1U << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */ |
9964 | #define CAN_F9R2_FB25_Msk (0x1UL << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */ |
| 10376 | #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!< Filter bit 25 */ |
9965 | #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!< Filter bit 25 */ |
| 10377 | #define CAN_F9R2_FB26_Pos (26U) |
9966 | #define CAN_F9R2_FB26_Pos (26U) |
| 10378 | #define CAN_F9R2_FB26_Msk (0x1U << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */ |
9967 | #define CAN_F9R2_FB26_Msk (0x1UL << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */ |
| 10379 | #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!< Filter bit 26 */ |
9968 | #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!< Filter bit 26 */ |
| 10380 | #define CAN_F9R2_FB27_Pos (27U) |
9969 | #define CAN_F9R2_FB27_Pos (27U) |
| 10381 | #define CAN_F9R2_FB27_Msk (0x1U << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */ |
9970 | #define CAN_F9R2_FB27_Msk (0x1UL << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */ |
| 10382 | #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!< Filter bit 27 */ |
9971 | #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!< Filter bit 27 */ |
| 10383 | #define CAN_F9R2_FB28_Pos (28U) |
9972 | #define CAN_F9R2_FB28_Pos (28U) |
| 10384 | #define CAN_F9R2_FB28_Msk (0x1U << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */ |
9973 | #define CAN_F9R2_FB28_Msk (0x1UL << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */ |
| 10385 | #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!< Filter bit 28 */ |
9974 | #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!< Filter bit 28 */ |
| 10386 | #define CAN_F9R2_FB29_Pos (29U) |
9975 | #define CAN_F9R2_FB29_Pos (29U) |
| 10387 | #define CAN_F9R2_FB29_Msk (0x1U << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */ |
9976 | #define CAN_F9R2_FB29_Msk (0x1UL << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */ |
| 10388 | #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!< Filter bit 29 */ |
9977 | #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!< Filter bit 29 */ |
| 10389 | #define CAN_F9R2_FB30_Pos (30U) |
9978 | #define CAN_F9R2_FB30_Pos (30U) |
| 10390 | #define CAN_F9R2_FB30_Msk (0x1U << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */ |
9979 | #define CAN_F9R2_FB30_Msk (0x1UL << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */ |
| 10391 | #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!< Filter bit 30 */ |
9980 | #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!< Filter bit 30 */ |
| 10392 | #define CAN_F9R2_FB31_Pos (31U) |
9981 | #define CAN_F9R2_FB31_Pos (31U) |
| 10393 | #define CAN_F9R2_FB31_Msk (0x1U << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */ |
9982 | #define CAN_F9R2_FB31_Msk (0x1UL << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */ |
| 10394 | #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!< Filter bit 31 */ |
9983 | #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!< Filter bit 31 */ |
| 10395 | 9984 | ||
| 10396 | /******************* Bit definition for CAN_F10R2 register ******************/ |
9985 | /******************* Bit definition for CAN_F10R2 register ******************/ |
| 10397 | #define CAN_F10R2_FB0_Pos (0U) |
9986 | #define CAN_F10R2_FB0_Pos (0U) |
| 10398 | #define CAN_F10R2_FB0_Msk (0x1U << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */ |
9987 | #define CAN_F10R2_FB0_Msk (0x1UL << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */ |
| 10399 | #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!< Filter bit 0 */ |
9988 | #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!< Filter bit 0 */ |
| 10400 | #define CAN_F10R2_FB1_Pos (1U) |
9989 | #define CAN_F10R2_FB1_Pos (1U) |
| 10401 | #define CAN_F10R2_FB1_Msk (0x1U << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */ |
9990 | #define CAN_F10R2_FB1_Msk (0x1UL << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */ |
| 10402 | #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!< Filter bit 1 */ |
9991 | #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!< Filter bit 1 */ |
| 10403 | #define CAN_F10R2_FB2_Pos (2U) |
9992 | #define CAN_F10R2_FB2_Pos (2U) |
| 10404 | #define CAN_F10R2_FB2_Msk (0x1U << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */ |
9993 | #define CAN_F10R2_FB2_Msk (0x1UL << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */ |
| 10405 | #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!< Filter bit 2 */ |
9994 | #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!< Filter bit 2 */ |
| 10406 | #define CAN_F10R2_FB3_Pos (3U) |
9995 | #define CAN_F10R2_FB3_Pos (3U) |
| 10407 | #define CAN_F10R2_FB3_Msk (0x1U << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */ |
9996 | #define CAN_F10R2_FB3_Msk (0x1UL << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */ |
| 10408 | #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!< Filter bit 3 */ |
9997 | #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!< Filter bit 3 */ |
| 10409 | #define CAN_F10R2_FB4_Pos (4U) |
9998 | #define CAN_F10R2_FB4_Pos (4U) |
| 10410 | #define CAN_F10R2_FB4_Msk (0x1U << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */ |
9999 | #define CAN_F10R2_FB4_Msk (0x1UL << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */ |
| 10411 | #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!< Filter bit 4 */ |
10000 | #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!< Filter bit 4 */ |
| 10412 | #define CAN_F10R2_FB5_Pos (5U) |
10001 | #define CAN_F10R2_FB5_Pos (5U) |
| 10413 | #define CAN_F10R2_FB5_Msk (0x1U << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */ |
10002 | #define CAN_F10R2_FB5_Msk (0x1UL << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */ |
| 10414 | #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!< Filter bit 5 */ |
10003 | #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!< Filter bit 5 */ |
| 10415 | #define CAN_F10R2_FB6_Pos (6U) |
10004 | #define CAN_F10R2_FB6_Pos (6U) |
| 10416 | #define CAN_F10R2_FB6_Msk (0x1U << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */ |
10005 | #define CAN_F10R2_FB6_Msk (0x1UL << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */ |
| 10417 | #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!< Filter bit 6 */ |
10006 | #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!< Filter bit 6 */ |
| 10418 | #define CAN_F10R2_FB7_Pos (7U) |
10007 | #define CAN_F10R2_FB7_Pos (7U) |
| 10419 | #define CAN_F10R2_FB7_Msk (0x1U << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */ |
10008 | #define CAN_F10R2_FB7_Msk (0x1UL << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */ |
| 10420 | #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!< Filter bit 7 */ |
10009 | #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!< Filter bit 7 */ |
| 10421 | #define CAN_F10R2_FB8_Pos (8U) |
10010 | #define CAN_F10R2_FB8_Pos (8U) |
| 10422 | #define CAN_F10R2_FB8_Msk (0x1U << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */ |
10011 | #define CAN_F10R2_FB8_Msk (0x1UL << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */ |
| 10423 | #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!< Filter bit 8 */ |
10012 | #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!< Filter bit 8 */ |
| 10424 | #define CAN_F10R2_FB9_Pos (9U) |
10013 | #define CAN_F10R2_FB9_Pos (9U) |
| 10425 | #define CAN_F10R2_FB9_Msk (0x1U << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */ |
10014 | #define CAN_F10R2_FB9_Msk (0x1UL << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */ |
| 10426 | #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!< Filter bit 9 */ |
10015 | #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!< Filter bit 9 */ |
| 10427 | #define CAN_F10R2_FB10_Pos (10U) |
10016 | #define CAN_F10R2_FB10_Pos (10U) |
| 10428 | #define CAN_F10R2_FB10_Msk (0x1U << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */ |
10017 | #define CAN_F10R2_FB10_Msk (0x1UL << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */ |
| 10429 | #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!< Filter bit 10 */ |
10018 | #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!< Filter bit 10 */ |
| 10430 | #define CAN_F10R2_FB11_Pos (11U) |
10019 | #define CAN_F10R2_FB11_Pos (11U) |
| 10431 | #define CAN_F10R2_FB11_Msk (0x1U << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */ |
10020 | #define CAN_F10R2_FB11_Msk (0x1UL << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */ |
| 10432 | #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!< Filter bit 11 */ |
10021 | #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!< Filter bit 11 */ |
| 10433 | #define CAN_F10R2_FB12_Pos (12U) |
10022 | #define CAN_F10R2_FB12_Pos (12U) |
| 10434 | #define CAN_F10R2_FB12_Msk (0x1U << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */ |
10023 | #define CAN_F10R2_FB12_Msk (0x1UL << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */ |
| 10435 | #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!< Filter bit 12 */ |
10024 | #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!< Filter bit 12 */ |
| 10436 | #define CAN_F10R2_FB13_Pos (13U) |
10025 | #define CAN_F10R2_FB13_Pos (13U) |
| 10437 | #define CAN_F10R2_FB13_Msk (0x1U << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */ |
10026 | #define CAN_F10R2_FB13_Msk (0x1UL << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */ |
| 10438 | #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!< Filter bit 13 */ |
10027 | #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!< Filter bit 13 */ |
| 10439 | #define CAN_F10R2_FB14_Pos (14U) |
10028 | #define CAN_F10R2_FB14_Pos (14U) |
| 10440 | #define CAN_F10R2_FB14_Msk (0x1U << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */ |
10029 | #define CAN_F10R2_FB14_Msk (0x1UL << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */ |
| 10441 | #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!< Filter bit 14 */ |
10030 | #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!< Filter bit 14 */ |
| 10442 | #define CAN_F10R2_FB15_Pos (15U) |
10031 | #define CAN_F10R2_FB15_Pos (15U) |
| 10443 | #define CAN_F10R2_FB15_Msk (0x1U << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */ |
10032 | #define CAN_F10R2_FB15_Msk (0x1UL << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */ |
| 10444 | #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!< Filter bit 15 */ |
10033 | #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!< Filter bit 15 */ |
| 10445 | #define CAN_F10R2_FB16_Pos (16U) |
10034 | #define CAN_F10R2_FB16_Pos (16U) |
| 10446 | #define CAN_F10R2_FB16_Msk (0x1U << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */ |
10035 | #define CAN_F10R2_FB16_Msk (0x1UL << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */ |
| 10447 | #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!< Filter bit 16 */ |
10036 | #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!< Filter bit 16 */ |
| 10448 | #define CAN_F10R2_FB17_Pos (17U) |
10037 | #define CAN_F10R2_FB17_Pos (17U) |
| 10449 | #define CAN_F10R2_FB17_Msk (0x1U << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */ |
10038 | #define CAN_F10R2_FB17_Msk (0x1UL << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */ |
| 10450 | #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!< Filter bit 17 */ |
10039 | #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!< Filter bit 17 */ |
| 10451 | #define CAN_F10R2_FB18_Pos (18U) |
10040 | #define CAN_F10R2_FB18_Pos (18U) |
| 10452 | #define CAN_F10R2_FB18_Msk (0x1U << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */ |
10041 | #define CAN_F10R2_FB18_Msk (0x1UL << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */ |
| 10453 | #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!< Filter bit 18 */ |
10042 | #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!< Filter bit 18 */ |
| 10454 | #define CAN_F10R2_FB19_Pos (19U) |
10043 | #define CAN_F10R2_FB19_Pos (19U) |
| 10455 | #define CAN_F10R2_FB19_Msk (0x1U << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */ |
10044 | #define CAN_F10R2_FB19_Msk (0x1UL << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */ |
| 10456 | #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!< Filter bit 19 */ |
10045 | #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!< Filter bit 19 */ |
| 10457 | #define CAN_F10R2_FB20_Pos (20U) |
10046 | #define CAN_F10R2_FB20_Pos (20U) |
| 10458 | #define CAN_F10R2_FB20_Msk (0x1U << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */ |
10047 | #define CAN_F10R2_FB20_Msk (0x1UL << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */ |
| 10459 | #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!< Filter bit 20 */ |
10048 | #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!< Filter bit 20 */ |
| 10460 | #define CAN_F10R2_FB21_Pos (21U) |
10049 | #define CAN_F10R2_FB21_Pos (21U) |
| 10461 | #define CAN_F10R2_FB21_Msk (0x1U << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */ |
10050 | #define CAN_F10R2_FB21_Msk (0x1UL << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */ |
| 10462 | #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!< Filter bit 21 */ |
10051 | #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!< Filter bit 21 */ |
| 10463 | #define CAN_F10R2_FB22_Pos (22U) |
10052 | #define CAN_F10R2_FB22_Pos (22U) |
| 10464 | #define CAN_F10R2_FB22_Msk (0x1U << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */ |
10053 | #define CAN_F10R2_FB22_Msk (0x1UL << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */ |
| 10465 | #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!< Filter bit 22 */ |
10054 | #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!< Filter bit 22 */ |
| 10466 | #define CAN_F10R2_FB23_Pos (23U) |
10055 | #define CAN_F10R2_FB23_Pos (23U) |
| 10467 | #define CAN_F10R2_FB23_Msk (0x1U << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */ |
10056 | #define CAN_F10R2_FB23_Msk (0x1UL << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */ |
| 10468 | #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!< Filter bit 23 */ |
10057 | #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!< Filter bit 23 */ |
| 10469 | #define CAN_F10R2_FB24_Pos (24U) |
10058 | #define CAN_F10R2_FB24_Pos (24U) |
| 10470 | #define CAN_F10R2_FB24_Msk (0x1U << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */ |
10059 | #define CAN_F10R2_FB24_Msk (0x1UL << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */ |
| 10471 | #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!< Filter bit 24 */ |
10060 | #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!< Filter bit 24 */ |
| 10472 | #define CAN_F10R2_FB25_Pos (25U) |
10061 | #define CAN_F10R2_FB25_Pos (25U) |
| 10473 | #define CAN_F10R2_FB25_Msk (0x1U << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */ |
10062 | #define CAN_F10R2_FB25_Msk (0x1UL << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */ |
| 10474 | #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!< Filter bit 25 */ |
10063 | #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!< Filter bit 25 */ |
| 10475 | #define CAN_F10R2_FB26_Pos (26U) |
10064 | #define CAN_F10R2_FB26_Pos (26U) |
| 10476 | #define CAN_F10R2_FB26_Msk (0x1U << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */ |
10065 | #define CAN_F10R2_FB26_Msk (0x1UL << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */ |
| 10477 | #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!< Filter bit 26 */ |
10066 | #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!< Filter bit 26 */ |
| 10478 | #define CAN_F10R2_FB27_Pos (27U) |
10067 | #define CAN_F10R2_FB27_Pos (27U) |
| 10479 | #define CAN_F10R2_FB27_Msk (0x1U << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */ |
10068 | #define CAN_F10R2_FB27_Msk (0x1UL << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */ |
| 10480 | #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!< Filter bit 27 */ |
10069 | #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!< Filter bit 27 */ |
| 10481 | #define CAN_F10R2_FB28_Pos (28U) |
10070 | #define CAN_F10R2_FB28_Pos (28U) |
| 10482 | #define CAN_F10R2_FB28_Msk (0x1U << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */ |
10071 | #define CAN_F10R2_FB28_Msk (0x1UL << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */ |
| 10483 | #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!< Filter bit 28 */ |
10072 | #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!< Filter bit 28 */ |
| 10484 | #define CAN_F10R2_FB29_Pos (29U) |
10073 | #define CAN_F10R2_FB29_Pos (29U) |
| 10485 | #define CAN_F10R2_FB29_Msk (0x1U << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */ |
10074 | #define CAN_F10R2_FB29_Msk (0x1UL << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */ |
| 10486 | #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!< Filter bit 29 */ |
10075 | #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!< Filter bit 29 */ |
| 10487 | #define CAN_F10R2_FB30_Pos (30U) |
10076 | #define CAN_F10R2_FB30_Pos (30U) |
| 10488 | #define CAN_F10R2_FB30_Msk (0x1U << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */ |
10077 | #define CAN_F10R2_FB30_Msk (0x1UL << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */ |
| 10489 | #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!< Filter bit 30 */ |
10078 | #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!< Filter bit 30 */ |
| 10490 | #define CAN_F10R2_FB31_Pos (31U) |
10079 | #define CAN_F10R2_FB31_Pos (31U) |
| 10491 | #define CAN_F10R2_FB31_Msk (0x1U << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */ |
10080 | #define CAN_F10R2_FB31_Msk (0x1UL << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */ |
| 10492 | #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!< Filter bit 31 */ |
10081 | #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!< Filter bit 31 */ |
| 10493 | 10082 | ||
| 10494 | /******************* Bit definition for CAN_F11R2 register ******************/ |
10083 | /******************* Bit definition for CAN_F11R2 register ******************/ |
| 10495 | #define CAN_F11R2_FB0_Pos (0U) |
10084 | #define CAN_F11R2_FB0_Pos (0U) |
| 10496 | #define CAN_F11R2_FB0_Msk (0x1U << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */ |
10085 | #define CAN_F11R2_FB0_Msk (0x1UL << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */ |
| 10497 | #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!< Filter bit 0 */ |
10086 | #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!< Filter bit 0 */ |
| 10498 | #define CAN_F11R2_FB1_Pos (1U) |
10087 | #define CAN_F11R2_FB1_Pos (1U) |
| 10499 | #define CAN_F11R2_FB1_Msk (0x1U << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */ |
10088 | #define CAN_F11R2_FB1_Msk (0x1UL << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */ |
| 10500 | #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!< Filter bit 1 */ |
10089 | #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!< Filter bit 1 */ |
| 10501 | #define CAN_F11R2_FB2_Pos (2U) |
10090 | #define CAN_F11R2_FB2_Pos (2U) |
| 10502 | #define CAN_F11R2_FB2_Msk (0x1U << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */ |
10091 | #define CAN_F11R2_FB2_Msk (0x1UL << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */ |
| 10503 | #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!< Filter bit 2 */ |
10092 | #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!< Filter bit 2 */ |
| 10504 | #define CAN_F11R2_FB3_Pos (3U) |
10093 | #define CAN_F11R2_FB3_Pos (3U) |
| 10505 | #define CAN_F11R2_FB3_Msk (0x1U << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */ |
10094 | #define CAN_F11R2_FB3_Msk (0x1UL << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */ |
| 10506 | #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!< Filter bit 3 */ |
10095 | #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!< Filter bit 3 */ |
| 10507 | #define CAN_F11R2_FB4_Pos (4U) |
10096 | #define CAN_F11R2_FB4_Pos (4U) |
| 10508 | #define CAN_F11R2_FB4_Msk (0x1U << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */ |
10097 | #define CAN_F11R2_FB4_Msk (0x1UL << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */ |
| 10509 | #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!< Filter bit 4 */ |
10098 | #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!< Filter bit 4 */ |
| 10510 | #define CAN_F11R2_FB5_Pos (5U) |
10099 | #define CAN_F11R2_FB5_Pos (5U) |
| 10511 | #define CAN_F11R2_FB5_Msk (0x1U << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */ |
10100 | #define CAN_F11R2_FB5_Msk (0x1UL << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */ |
| 10512 | #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!< Filter bit 5 */ |
10101 | #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!< Filter bit 5 */ |
| 10513 | #define CAN_F11R2_FB6_Pos (6U) |
10102 | #define CAN_F11R2_FB6_Pos (6U) |
| 10514 | #define CAN_F11R2_FB6_Msk (0x1U << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */ |
10103 | #define CAN_F11R2_FB6_Msk (0x1UL << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */ |
| 10515 | #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!< Filter bit 6 */ |
10104 | #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!< Filter bit 6 */ |
| 10516 | #define CAN_F11R2_FB7_Pos (7U) |
10105 | #define CAN_F11R2_FB7_Pos (7U) |
| 10517 | #define CAN_F11R2_FB7_Msk (0x1U << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */ |
10106 | #define CAN_F11R2_FB7_Msk (0x1UL << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */ |
| 10518 | #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!< Filter bit 7 */ |
10107 | #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!< Filter bit 7 */ |
| 10519 | #define CAN_F11R2_FB8_Pos (8U) |
10108 | #define CAN_F11R2_FB8_Pos (8U) |
| 10520 | #define CAN_F11R2_FB8_Msk (0x1U << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */ |
10109 | #define CAN_F11R2_FB8_Msk (0x1UL << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */ |
| 10521 | #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!< Filter bit 8 */ |
10110 | #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!< Filter bit 8 */ |
| 10522 | #define CAN_F11R2_FB9_Pos (9U) |
10111 | #define CAN_F11R2_FB9_Pos (9U) |
| 10523 | #define CAN_F11R2_FB9_Msk (0x1U << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */ |
10112 | #define CAN_F11R2_FB9_Msk (0x1UL << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */ |
| 10524 | #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!< Filter bit 9 */ |
10113 | #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!< Filter bit 9 */ |
| 10525 | #define CAN_F11R2_FB10_Pos (10U) |
10114 | #define CAN_F11R2_FB10_Pos (10U) |
| 10526 | #define CAN_F11R2_FB10_Msk (0x1U << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */ |
10115 | #define CAN_F11R2_FB10_Msk (0x1UL << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */ |
| 10527 | #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!< Filter bit 10 */ |
10116 | #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!< Filter bit 10 */ |
| 10528 | #define CAN_F11R2_FB11_Pos (11U) |
10117 | #define CAN_F11R2_FB11_Pos (11U) |
| 10529 | #define CAN_F11R2_FB11_Msk (0x1U << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */ |
10118 | #define CAN_F11R2_FB11_Msk (0x1UL << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */ |
| 10530 | #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!< Filter bit 11 */ |
10119 | #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!< Filter bit 11 */ |
| 10531 | #define CAN_F11R2_FB12_Pos (12U) |
10120 | #define CAN_F11R2_FB12_Pos (12U) |
| 10532 | #define CAN_F11R2_FB12_Msk (0x1U << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */ |
10121 | #define CAN_F11R2_FB12_Msk (0x1UL << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */ |
| 10533 | #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!< Filter bit 12 */ |
10122 | #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!< Filter bit 12 */ |
| 10534 | #define CAN_F11R2_FB13_Pos (13U) |
10123 | #define CAN_F11R2_FB13_Pos (13U) |
| 10535 | #define CAN_F11R2_FB13_Msk (0x1U << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */ |
10124 | #define CAN_F11R2_FB13_Msk (0x1UL << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */ |
| 10536 | #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!< Filter bit 13 */ |
10125 | #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!< Filter bit 13 */ |
| 10537 | #define CAN_F11R2_FB14_Pos (14U) |
10126 | #define CAN_F11R2_FB14_Pos (14U) |
| 10538 | #define CAN_F11R2_FB14_Msk (0x1U << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */ |
10127 | #define CAN_F11R2_FB14_Msk (0x1UL << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */ |
| 10539 | #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!< Filter bit 14 */ |
10128 | #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!< Filter bit 14 */ |
| 10540 | #define CAN_F11R2_FB15_Pos (15U) |
10129 | #define CAN_F11R2_FB15_Pos (15U) |
| 10541 | #define CAN_F11R2_FB15_Msk (0x1U << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */ |
10130 | #define CAN_F11R2_FB15_Msk (0x1UL << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */ |
| 10542 | #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!< Filter bit 15 */ |
10131 | #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!< Filter bit 15 */ |
| 10543 | #define CAN_F11R2_FB16_Pos (16U) |
10132 | #define CAN_F11R2_FB16_Pos (16U) |
| 10544 | #define CAN_F11R2_FB16_Msk (0x1U << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */ |
10133 | #define CAN_F11R2_FB16_Msk (0x1UL << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */ |
| 10545 | #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!< Filter bit 16 */ |
10134 | #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!< Filter bit 16 */ |
| 10546 | #define CAN_F11R2_FB17_Pos (17U) |
10135 | #define CAN_F11R2_FB17_Pos (17U) |
| 10547 | #define CAN_F11R2_FB17_Msk (0x1U << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */ |
10136 | #define CAN_F11R2_FB17_Msk (0x1UL << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */ |
| 10548 | #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!< Filter bit 17 */ |
10137 | #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!< Filter bit 17 */ |
| 10549 | #define CAN_F11R2_FB18_Pos (18U) |
10138 | #define CAN_F11R2_FB18_Pos (18U) |
| 10550 | #define CAN_F11R2_FB18_Msk (0x1U << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */ |
10139 | #define CAN_F11R2_FB18_Msk (0x1UL << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */ |
| 10551 | #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!< Filter bit 18 */ |
10140 | #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!< Filter bit 18 */ |
| 10552 | #define CAN_F11R2_FB19_Pos (19U) |
10141 | #define CAN_F11R2_FB19_Pos (19U) |
| 10553 | #define CAN_F11R2_FB19_Msk (0x1U << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */ |
10142 | #define CAN_F11R2_FB19_Msk (0x1UL << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */ |
| 10554 | #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!< Filter bit 19 */ |
10143 | #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!< Filter bit 19 */ |
| 10555 | #define CAN_F11R2_FB20_Pos (20U) |
10144 | #define CAN_F11R2_FB20_Pos (20U) |
| 10556 | #define CAN_F11R2_FB20_Msk (0x1U << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */ |
10145 | #define CAN_F11R2_FB20_Msk (0x1UL << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */ |
| 10557 | #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!< Filter bit 20 */ |
10146 | #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!< Filter bit 20 */ |
| 10558 | #define CAN_F11R2_FB21_Pos (21U) |
10147 | #define CAN_F11R2_FB21_Pos (21U) |
| 10559 | #define CAN_F11R2_FB21_Msk (0x1U << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */ |
10148 | #define CAN_F11R2_FB21_Msk (0x1UL << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */ |
| 10560 | #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!< Filter bit 21 */ |
10149 | #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!< Filter bit 21 */ |
| 10561 | #define CAN_F11R2_FB22_Pos (22U) |
10150 | #define CAN_F11R2_FB22_Pos (22U) |
| 10562 | #define CAN_F11R2_FB22_Msk (0x1U << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */ |
10151 | #define CAN_F11R2_FB22_Msk (0x1UL << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */ |
| 10563 | #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!< Filter bit 22 */ |
10152 | #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!< Filter bit 22 */ |
| 10564 | #define CAN_F11R2_FB23_Pos (23U) |
10153 | #define CAN_F11R2_FB23_Pos (23U) |
| 10565 | #define CAN_F11R2_FB23_Msk (0x1U << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */ |
10154 | #define CAN_F11R2_FB23_Msk (0x1UL << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */ |
| 10566 | #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!< Filter bit 23 */ |
10155 | #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!< Filter bit 23 */ |
| 10567 | #define CAN_F11R2_FB24_Pos (24U) |
10156 | #define CAN_F11R2_FB24_Pos (24U) |
| 10568 | #define CAN_F11R2_FB24_Msk (0x1U << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */ |
10157 | #define CAN_F11R2_FB24_Msk (0x1UL << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */ |
| 10569 | #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!< Filter bit 24 */ |
10158 | #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!< Filter bit 24 */ |
| 10570 | #define CAN_F11R2_FB25_Pos (25U) |
10159 | #define CAN_F11R2_FB25_Pos (25U) |
| 10571 | #define CAN_F11R2_FB25_Msk (0x1U << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */ |
10160 | #define CAN_F11R2_FB25_Msk (0x1UL << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */ |
| 10572 | #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!< Filter bit 25 */ |
10161 | #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!< Filter bit 25 */ |
| 10573 | #define CAN_F11R2_FB26_Pos (26U) |
10162 | #define CAN_F11R2_FB26_Pos (26U) |
| 10574 | #define CAN_F11R2_FB26_Msk (0x1U << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */ |
10163 | #define CAN_F11R2_FB26_Msk (0x1UL << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */ |
| 10575 | #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!< Filter bit 26 */ |
10164 | #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!< Filter bit 26 */ |
| 10576 | #define CAN_F11R2_FB27_Pos (27U) |
10165 | #define CAN_F11R2_FB27_Pos (27U) |
| 10577 | #define CAN_F11R2_FB27_Msk (0x1U << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */ |
10166 | #define CAN_F11R2_FB27_Msk (0x1UL << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */ |
| 10578 | #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!< Filter bit 27 */ |
10167 | #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!< Filter bit 27 */ |
| 10579 | #define CAN_F11R2_FB28_Pos (28U) |
10168 | #define CAN_F11R2_FB28_Pos (28U) |
| 10580 | #define CAN_F11R2_FB28_Msk (0x1U << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */ |
10169 | #define CAN_F11R2_FB28_Msk (0x1UL << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */ |
| 10581 | #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!< Filter bit 28 */ |
10170 | #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!< Filter bit 28 */ |
| 10582 | #define CAN_F11R2_FB29_Pos (29U) |
10171 | #define CAN_F11R2_FB29_Pos (29U) |
| 10583 | #define CAN_F11R2_FB29_Msk (0x1U << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */ |
10172 | #define CAN_F11R2_FB29_Msk (0x1UL << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */ |
| 10584 | #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!< Filter bit 29 */ |
10173 | #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!< Filter bit 29 */ |
| 10585 | #define CAN_F11R2_FB30_Pos (30U) |
10174 | #define CAN_F11R2_FB30_Pos (30U) |
| 10586 | #define CAN_F11R2_FB30_Msk (0x1U << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */ |
10175 | #define CAN_F11R2_FB30_Msk (0x1UL << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */ |
| 10587 | #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!< Filter bit 30 */ |
10176 | #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!< Filter bit 30 */ |
| 10588 | #define CAN_F11R2_FB31_Pos (31U) |
10177 | #define CAN_F11R2_FB31_Pos (31U) |
| 10589 | #define CAN_F11R2_FB31_Msk (0x1U << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */ |
10178 | #define CAN_F11R2_FB31_Msk (0x1UL << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */ |
| 10590 | #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!< Filter bit 31 */ |
10179 | #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!< Filter bit 31 */ |
| 10591 | 10180 | ||
| 10592 | /******************* Bit definition for CAN_F12R2 register ******************/ |
10181 | /******************* Bit definition for CAN_F12R2 register ******************/ |
| 10593 | #define CAN_F12R2_FB0_Pos (0U) |
10182 | #define CAN_F12R2_FB0_Pos (0U) |
| 10594 | #define CAN_F12R2_FB0_Msk (0x1U << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */ |
10183 | #define CAN_F12R2_FB0_Msk (0x1UL << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */ |
| 10595 | #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!< Filter bit 0 */ |
10184 | #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!< Filter bit 0 */ |
| 10596 | #define CAN_F12R2_FB1_Pos (1U) |
10185 | #define CAN_F12R2_FB1_Pos (1U) |
| 10597 | #define CAN_F12R2_FB1_Msk (0x1U << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */ |
10186 | #define CAN_F12R2_FB1_Msk (0x1UL << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */ |
| 10598 | #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!< Filter bit 1 */ |
10187 | #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!< Filter bit 1 */ |
| 10599 | #define CAN_F12R2_FB2_Pos (2U) |
10188 | #define CAN_F12R2_FB2_Pos (2U) |
| 10600 | #define CAN_F12R2_FB2_Msk (0x1U << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */ |
10189 | #define CAN_F12R2_FB2_Msk (0x1UL << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */ |
| 10601 | #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!< Filter bit 2 */ |
10190 | #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!< Filter bit 2 */ |
| 10602 | #define CAN_F12R2_FB3_Pos (3U) |
10191 | #define CAN_F12R2_FB3_Pos (3U) |
| 10603 | #define CAN_F12R2_FB3_Msk (0x1U << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */ |
10192 | #define CAN_F12R2_FB3_Msk (0x1UL << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */ |
| 10604 | #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!< Filter bit 3 */ |
10193 | #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!< Filter bit 3 */ |
| 10605 | #define CAN_F12R2_FB4_Pos (4U) |
10194 | #define CAN_F12R2_FB4_Pos (4U) |
| 10606 | #define CAN_F12R2_FB4_Msk (0x1U << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */ |
10195 | #define CAN_F12R2_FB4_Msk (0x1UL << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */ |
| 10607 | #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!< Filter bit 4 */ |
10196 | #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!< Filter bit 4 */ |
| 10608 | #define CAN_F12R2_FB5_Pos (5U) |
10197 | #define CAN_F12R2_FB5_Pos (5U) |
| 10609 | #define CAN_F12R2_FB5_Msk (0x1U << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */ |
10198 | #define CAN_F12R2_FB5_Msk (0x1UL << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */ |
| 10610 | #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!< Filter bit 5 */ |
10199 | #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!< Filter bit 5 */ |
| 10611 | #define CAN_F12R2_FB6_Pos (6U) |
10200 | #define CAN_F12R2_FB6_Pos (6U) |
| 10612 | #define CAN_F12R2_FB6_Msk (0x1U << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */ |
10201 | #define CAN_F12R2_FB6_Msk (0x1UL << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */ |
| 10613 | #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!< Filter bit 6 */ |
10202 | #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!< Filter bit 6 */ |
| 10614 | #define CAN_F12R2_FB7_Pos (7U) |
10203 | #define CAN_F12R2_FB7_Pos (7U) |
| 10615 | #define CAN_F12R2_FB7_Msk (0x1U << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */ |
10204 | #define CAN_F12R2_FB7_Msk (0x1UL << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */ |
| 10616 | #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!< Filter bit 7 */ |
10205 | #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!< Filter bit 7 */ |
| 10617 | #define CAN_F12R2_FB8_Pos (8U) |
10206 | #define CAN_F12R2_FB8_Pos (8U) |
| 10618 | #define CAN_F12R2_FB8_Msk (0x1U << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */ |
10207 | #define CAN_F12R2_FB8_Msk (0x1UL << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */ |
| 10619 | #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!< Filter bit 8 */ |
10208 | #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!< Filter bit 8 */ |
| 10620 | #define CAN_F12R2_FB9_Pos (9U) |
10209 | #define CAN_F12R2_FB9_Pos (9U) |
| 10621 | #define CAN_F12R2_FB9_Msk (0x1U << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */ |
10210 | #define CAN_F12R2_FB9_Msk (0x1UL << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */ |
| 10622 | #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!< Filter bit 9 */ |
10211 | #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!< Filter bit 9 */ |
| 10623 | #define CAN_F12R2_FB10_Pos (10U) |
10212 | #define CAN_F12R2_FB10_Pos (10U) |
| 10624 | #define CAN_F12R2_FB10_Msk (0x1U << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */ |
10213 | #define CAN_F12R2_FB10_Msk (0x1UL << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */ |
| 10625 | #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!< Filter bit 10 */ |
10214 | #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!< Filter bit 10 */ |
| 10626 | #define CAN_F12R2_FB11_Pos (11U) |
10215 | #define CAN_F12R2_FB11_Pos (11U) |
| 10627 | #define CAN_F12R2_FB11_Msk (0x1U << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */ |
10216 | #define CAN_F12R2_FB11_Msk (0x1UL << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */ |
| 10628 | #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!< Filter bit 11 */ |
10217 | #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!< Filter bit 11 */ |
| 10629 | #define CAN_F12R2_FB12_Pos (12U) |
10218 | #define CAN_F12R2_FB12_Pos (12U) |
| 10630 | #define CAN_F12R2_FB12_Msk (0x1U << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */ |
10219 | #define CAN_F12R2_FB12_Msk (0x1UL << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */ |
| 10631 | #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!< Filter bit 12 */ |
10220 | #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!< Filter bit 12 */ |
| 10632 | #define CAN_F12R2_FB13_Pos (13U) |
10221 | #define CAN_F12R2_FB13_Pos (13U) |
| 10633 | #define CAN_F12R2_FB13_Msk (0x1U << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */ |
10222 | #define CAN_F12R2_FB13_Msk (0x1UL << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */ |
| 10634 | #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!< Filter bit 13 */ |
10223 | #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!< Filter bit 13 */ |
| 10635 | #define CAN_F12R2_FB14_Pos (14U) |
10224 | #define CAN_F12R2_FB14_Pos (14U) |
| 10636 | #define CAN_F12R2_FB14_Msk (0x1U << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */ |
10225 | #define CAN_F12R2_FB14_Msk (0x1UL << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */ |
| 10637 | #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!< Filter bit 14 */ |
10226 | #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!< Filter bit 14 */ |
| 10638 | #define CAN_F12R2_FB15_Pos (15U) |
10227 | #define CAN_F12R2_FB15_Pos (15U) |
| 10639 | #define CAN_F12R2_FB15_Msk (0x1U << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */ |
10228 | #define CAN_F12R2_FB15_Msk (0x1UL << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */ |
| 10640 | #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!< Filter bit 15 */ |
10229 | #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!< Filter bit 15 */ |
| 10641 | #define CAN_F12R2_FB16_Pos (16U) |
10230 | #define CAN_F12R2_FB16_Pos (16U) |
| 10642 | #define CAN_F12R2_FB16_Msk (0x1U << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */ |
10231 | #define CAN_F12R2_FB16_Msk (0x1UL << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */ |
| 10643 | #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!< Filter bit 16 */ |
10232 | #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!< Filter bit 16 */ |
| 10644 | #define CAN_F12R2_FB17_Pos (17U) |
10233 | #define CAN_F12R2_FB17_Pos (17U) |
| 10645 | #define CAN_F12R2_FB17_Msk (0x1U << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */ |
10234 | #define CAN_F12R2_FB17_Msk (0x1UL << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */ |
| 10646 | #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!< Filter bit 17 */ |
10235 | #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!< Filter bit 17 */ |
| 10647 | #define CAN_F12R2_FB18_Pos (18U) |
10236 | #define CAN_F12R2_FB18_Pos (18U) |
| 10648 | #define CAN_F12R2_FB18_Msk (0x1U << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */ |
10237 | #define CAN_F12R2_FB18_Msk (0x1UL << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */ |
| 10649 | #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!< Filter bit 18 */ |
10238 | #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!< Filter bit 18 */ |
| 10650 | #define CAN_F12R2_FB19_Pos (19U) |
10239 | #define CAN_F12R2_FB19_Pos (19U) |
| 10651 | #define CAN_F12R2_FB19_Msk (0x1U << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */ |
10240 | #define CAN_F12R2_FB19_Msk (0x1UL << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */ |
| 10652 | #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!< Filter bit 19 */ |
10241 | #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!< Filter bit 19 */ |
| 10653 | #define CAN_F12R2_FB20_Pos (20U) |
10242 | #define CAN_F12R2_FB20_Pos (20U) |
| 10654 | #define CAN_F12R2_FB20_Msk (0x1U << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */ |
10243 | #define CAN_F12R2_FB20_Msk (0x1UL << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */ |
| 10655 | #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!< Filter bit 20 */ |
10244 | #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!< Filter bit 20 */ |
| 10656 | #define CAN_F12R2_FB21_Pos (21U) |
10245 | #define CAN_F12R2_FB21_Pos (21U) |
| 10657 | #define CAN_F12R2_FB21_Msk (0x1U << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */ |
10246 | #define CAN_F12R2_FB21_Msk (0x1UL << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */ |
| 10658 | #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!< Filter bit 21 */ |
10247 | #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!< Filter bit 21 */ |
| 10659 | #define CAN_F12R2_FB22_Pos (22U) |
10248 | #define CAN_F12R2_FB22_Pos (22U) |
| 10660 | #define CAN_F12R2_FB22_Msk (0x1U << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */ |
10249 | #define CAN_F12R2_FB22_Msk (0x1UL << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */ |
| 10661 | #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!< Filter bit 22 */ |
10250 | #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!< Filter bit 22 */ |
| 10662 | #define CAN_F12R2_FB23_Pos (23U) |
10251 | #define CAN_F12R2_FB23_Pos (23U) |
| 10663 | #define CAN_F12R2_FB23_Msk (0x1U << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */ |
10252 | #define CAN_F12R2_FB23_Msk (0x1UL << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */ |
| 10664 | #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!< Filter bit 23 */ |
10253 | #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!< Filter bit 23 */ |
| 10665 | #define CAN_F12R2_FB24_Pos (24U) |
10254 | #define CAN_F12R2_FB24_Pos (24U) |
| 10666 | #define CAN_F12R2_FB24_Msk (0x1U << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */ |
10255 | #define CAN_F12R2_FB24_Msk (0x1UL << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */ |
| 10667 | #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!< Filter bit 24 */ |
10256 | #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!< Filter bit 24 */ |
| 10668 | #define CAN_F12R2_FB25_Pos (25U) |
10257 | #define CAN_F12R2_FB25_Pos (25U) |
| 10669 | #define CAN_F12R2_FB25_Msk (0x1U << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */ |
10258 | #define CAN_F12R2_FB25_Msk (0x1UL << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */ |
| 10670 | #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!< Filter bit 25 */ |
10259 | #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!< Filter bit 25 */ |
| 10671 | #define CAN_F12R2_FB26_Pos (26U) |
10260 | #define CAN_F12R2_FB26_Pos (26U) |
| 10672 | #define CAN_F12R2_FB26_Msk (0x1U << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */ |
10261 | #define CAN_F12R2_FB26_Msk (0x1UL << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */ |
| 10673 | #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!< Filter bit 26 */ |
10262 | #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!< Filter bit 26 */ |
| 10674 | #define CAN_F12R2_FB27_Pos (27U) |
10263 | #define CAN_F12R2_FB27_Pos (27U) |
| 10675 | #define CAN_F12R2_FB27_Msk (0x1U << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */ |
10264 | #define CAN_F12R2_FB27_Msk (0x1UL << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */ |
| 10676 | #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!< Filter bit 27 */ |
10265 | #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!< Filter bit 27 */ |
| 10677 | #define CAN_F12R2_FB28_Pos (28U) |
10266 | #define CAN_F12R2_FB28_Pos (28U) |
| 10678 | #define CAN_F12R2_FB28_Msk (0x1U << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */ |
10267 | #define CAN_F12R2_FB28_Msk (0x1UL << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */ |
| 10679 | #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!< Filter bit 28 */ |
10268 | #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!< Filter bit 28 */ |
| 10680 | #define CAN_F12R2_FB29_Pos (29U) |
10269 | #define CAN_F12R2_FB29_Pos (29U) |
| 10681 | #define CAN_F12R2_FB29_Msk (0x1U << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */ |
10270 | #define CAN_F12R2_FB29_Msk (0x1UL << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */ |
| 10682 | #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!< Filter bit 29 */ |
10271 | #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!< Filter bit 29 */ |
| 10683 | #define CAN_F12R2_FB30_Pos (30U) |
10272 | #define CAN_F12R2_FB30_Pos (30U) |
| 10684 | #define CAN_F12R2_FB30_Msk (0x1U << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */ |
10273 | #define CAN_F12R2_FB30_Msk (0x1UL << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */ |
| 10685 | #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!< Filter bit 30 */ |
10274 | #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!< Filter bit 30 */ |
| 10686 | #define CAN_F12R2_FB31_Pos (31U) |
10275 | #define CAN_F12R2_FB31_Pos (31U) |
| 10687 | #define CAN_F12R2_FB31_Msk (0x1U << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */ |
10276 | #define CAN_F12R2_FB31_Msk (0x1UL << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */ |
| 10688 | #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!< Filter bit 31 */ |
10277 | #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!< Filter bit 31 */ |
| 10689 | 10278 | ||
| 10690 | /******************* Bit definition for CAN_F13R2 register ******************/ |
10279 | /******************* Bit definition for CAN_F13R2 register ******************/ |
| 10691 | #define CAN_F13R2_FB0_Pos (0U) |
10280 | #define CAN_F13R2_FB0_Pos (0U) |
| 10692 | #define CAN_F13R2_FB0_Msk (0x1U << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */ |
10281 | #define CAN_F13R2_FB0_Msk (0x1UL << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */ |
| 10693 | #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!< Filter bit 0 */ |
10282 | #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!< Filter bit 0 */ |
| 10694 | #define CAN_F13R2_FB1_Pos (1U) |
10283 | #define CAN_F13R2_FB1_Pos (1U) |
| 10695 | #define CAN_F13R2_FB1_Msk (0x1U << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */ |
10284 | #define CAN_F13R2_FB1_Msk (0x1UL << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */ |
| 10696 | #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!< Filter bit 1 */ |
10285 | #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!< Filter bit 1 */ |
| 10697 | #define CAN_F13R2_FB2_Pos (2U) |
10286 | #define CAN_F13R2_FB2_Pos (2U) |
| 10698 | #define CAN_F13R2_FB2_Msk (0x1U << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */ |
10287 | #define CAN_F13R2_FB2_Msk (0x1UL << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */ |
| 10699 | #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!< Filter bit 2 */ |
10288 | #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!< Filter bit 2 */ |
| 10700 | #define CAN_F13R2_FB3_Pos (3U) |
10289 | #define CAN_F13R2_FB3_Pos (3U) |
| 10701 | #define CAN_F13R2_FB3_Msk (0x1U << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */ |
10290 | #define CAN_F13R2_FB3_Msk (0x1UL << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */ |
| 10702 | #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!< Filter bit 3 */ |
10291 | #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!< Filter bit 3 */ |
| 10703 | #define CAN_F13R2_FB4_Pos (4U) |
10292 | #define CAN_F13R2_FB4_Pos (4U) |
| 10704 | #define CAN_F13R2_FB4_Msk (0x1U << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */ |
10293 | #define CAN_F13R2_FB4_Msk (0x1UL << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */ |
| 10705 | #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!< Filter bit 4 */ |
10294 | #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!< Filter bit 4 */ |
| 10706 | #define CAN_F13R2_FB5_Pos (5U) |
10295 | #define CAN_F13R2_FB5_Pos (5U) |
| 10707 | #define CAN_F13R2_FB5_Msk (0x1U << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */ |
10296 | #define CAN_F13R2_FB5_Msk (0x1UL << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */ |
| 10708 | #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!< Filter bit 5 */ |
10297 | #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!< Filter bit 5 */ |
| 10709 | #define CAN_F13R2_FB6_Pos (6U) |
10298 | #define CAN_F13R2_FB6_Pos (6U) |
| 10710 | #define CAN_F13R2_FB6_Msk (0x1U << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */ |
10299 | #define CAN_F13R2_FB6_Msk (0x1UL << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */ |
| 10711 | #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!< Filter bit 6 */ |
10300 | #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!< Filter bit 6 */ |
| 10712 | #define CAN_F13R2_FB7_Pos (7U) |
10301 | #define CAN_F13R2_FB7_Pos (7U) |
| 10713 | #define CAN_F13R2_FB7_Msk (0x1U << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */ |
10302 | #define CAN_F13R2_FB7_Msk (0x1UL << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */ |
| 10714 | #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!< Filter bit 7 */ |
10303 | #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!< Filter bit 7 */ |
| 10715 | #define CAN_F13R2_FB8_Pos (8U) |
10304 | #define CAN_F13R2_FB8_Pos (8U) |
| 10716 | #define CAN_F13R2_FB8_Msk (0x1U << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */ |
10305 | #define CAN_F13R2_FB8_Msk (0x1UL << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */ |
| 10717 | #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!< Filter bit 8 */ |
10306 | #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!< Filter bit 8 */ |
| 10718 | #define CAN_F13R2_FB9_Pos (9U) |
10307 | #define CAN_F13R2_FB9_Pos (9U) |
| 10719 | #define CAN_F13R2_FB9_Msk (0x1U << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */ |
10308 | #define CAN_F13R2_FB9_Msk (0x1UL << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */ |
| 10720 | #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!< Filter bit 9 */ |
10309 | #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!< Filter bit 9 */ |
| 10721 | #define CAN_F13R2_FB10_Pos (10U) |
10310 | #define CAN_F13R2_FB10_Pos (10U) |
| 10722 | #define CAN_F13R2_FB10_Msk (0x1U << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */ |
10311 | #define CAN_F13R2_FB10_Msk (0x1UL << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */ |
| 10723 | #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!< Filter bit 10 */ |
10312 | #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!< Filter bit 10 */ |
| 10724 | #define CAN_F13R2_FB11_Pos (11U) |
10313 | #define CAN_F13R2_FB11_Pos (11U) |
| 10725 | #define CAN_F13R2_FB11_Msk (0x1U << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */ |
10314 | #define CAN_F13R2_FB11_Msk (0x1UL << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */ |
| 10726 | #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!< Filter bit 11 */ |
10315 | #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!< Filter bit 11 */ |
| 10727 | #define CAN_F13R2_FB12_Pos (12U) |
10316 | #define CAN_F13R2_FB12_Pos (12U) |
| 10728 | #define CAN_F13R2_FB12_Msk (0x1U << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */ |
10317 | #define CAN_F13R2_FB12_Msk (0x1UL << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */ |
| 10729 | #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!< Filter bit 12 */ |
10318 | #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!< Filter bit 12 */ |
| 10730 | #define CAN_F13R2_FB13_Pos (13U) |
10319 | #define CAN_F13R2_FB13_Pos (13U) |
| 10731 | #define CAN_F13R2_FB13_Msk (0x1U << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */ |
10320 | #define CAN_F13R2_FB13_Msk (0x1UL << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */ |
| 10732 | #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!< Filter bit 13 */ |
10321 | #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!< Filter bit 13 */ |
| 10733 | #define CAN_F13R2_FB14_Pos (14U) |
10322 | #define CAN_F13R2_FB14_Pos (14U) |
| 10734 | #define CAN_F13R2_FB14_Msk (0x1U << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */ |
10323 | #define CAN_F13R2_FB14_Msk (0x1UL << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */ |
| 10735 | #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!< Filter bit 14 */ |
10324 | #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!< Filter bit 14 */ |
| 10736 | #define CAN_F13R2_FB15_Pos (15U) |
10325 | #define CAN_F13R2_FB15_Pos (15U) |
| 10737 | #define CAN_F13R2_FB15_Msk (0x1U << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */ |
10326 | #define CAN_F13R2_FB15_Msk (0x1UL << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */ |
| 10738 | #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!< Filter bit 15 */ |
10327 | #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!< Filter bit 15 */ |
| 10739 | #define CAN_F13R2_FB16_Pos (16U) |
10328 | #define CAN_F13R2_FB16_Pos (16U) |
| 10740 | #define CAN_F13R2_FB16_Msk (0x1U << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */ |
10329 | #define CAN_F13R2_FB16_Msk (0x1UL << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */ |
| 10741 | #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!< Filter bit 16 */ |
10330 | #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!< Filter bit 16 */ |
| 10742 | #define CAN_F13R2_FB17_Pos (17U) |
10331 | #define CAN_F13R2_FB17_Pos (17U) |
| 10743 | #define CAN_F13R2_FB17_Msk (0x1U << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */ |
10332 | #define CAN_F13R2_FB17_Msk (0x1UL << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */ |
| 10744 | #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!< Filter bit 17 */ |
10333 | #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!< Filter bit 17 */ |
| 10745 | #define CAN_F13R2_FB18_Pos (18U) |
10334 | #define CAN_F13R2_FB18_Pos (18U) |
| 10746 | #define CAN_F13R2_FB18_Msk (0x1U << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */ |
10335 | #define CAN_F13R2_FB18_Msk (0x1UL << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */ |
| 10747 | #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!< Filter bit 18 */ |
10336 | #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!< Filter bit 18 */ |
| 10748 | #define CAN_F13R2_FB19_Pos (19U) |
10337 | #define CAN_F13R2_FB19_Pos (19U) |
| 10749 | #define CAN_F13R2_FB19_Msk (0x1U << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */ |
10338 | #define CAN_F13R2_FB19_Msk (0x1UL << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */ |
| 10750 | #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!< Filter bit 19 */ |
10339 | #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!< Filter bit 19 */ |
| 10751 | #define CAN_F13R2_FB20_Pos (20U) |
10340 | #define CAN_F13R2_FB20_Pos (20U) |
| 10752 | #define CAN_F13R2_FB20_Msk (0x1U << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */ |
10341 | #define CAN_F13R2_FB20_Msk (0x1UL << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */ |
| 10753 | #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!< Filter bit 20 */ |
10342 | #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!< Filter bit 20 */ |
| 10754 | #define CAN_F13R2_FB21_Pos (21U) |
10343 | #define CAN_F13R2_FB21_Pos (21U) |
| 10755 | #define CAN_F13R2_FB21_Msk (0x1U << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */ |
10344 | #define CAN_F13R2_FB21_Msk (0x1UL << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */ |
| 10756 | #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!< Filter bit 21 */ |
10345 | #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!< Filter bit 21 */ |
| 10757 | #define CAN_F13R2_FB22_Pos (22U) |
10346 | #define CAN_F13R2_FB22_Pos (22U) |
| 10758 | #define CAN_F13R2_FB22_Msk (0x1U << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */ |
10347 | #define CAN_F13R2_FB22_Msk (0x1UL << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */ |
| 10759 | #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!< Filter bit 22 */ |
10348 | #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!< Filter bit 22 */ |
| 10760 | #define CAN_F13R2_FB23_Pos (23U) |
10349 | #define CAN_F13R2_FB23_Pos (23U) |
| 10761 | #define CAN_F13R2_FB23_Msk (0x1U << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */ |
10350 | #define CAN_F13R2_FB23_Msk (0x1UL << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */ |
| 10762 | #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!< Filter bit 23 */ |
10351 | #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!< Filter bit 23 */ |
| 10763 | #define CAN_F13R2_FB24_Pos (24U) |
10352 | #define CAN_F13R2_FB24_Pos (24U) |
| 10764 | #define CAN_F13R2_FB24_Msk (0x1U << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */ |
10353 | #define CAN_F13R2_FB24_Msk (0x1UL << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */ |
| 10765 | #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!< Filter bit 24 */ |
10354 | #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!< Filter bit 24 */ |
| 10766 | #define CAN_F13R2_FB25_Pos (25U) |
10355 | #define CAN_F13R2_FB25_Pos (25U) |
| 10767 | #define CAN_F13R2_FB25_Msk (0x1U << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */ |
10356 | #define CAN_F13R2_FB25_Msk (0x1UL << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */ |
| 10768 | #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!< Filter bit 25 */ |
10357 | #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!< Filter bit 25 */ |
| 10769 | #define CAN_F13R2_FB26_Pos (26U) |
10358 | #define CAN_F13R2_FB26_Pos (26U) |
| 10770 | #define CAN_F13R2_FB26_Msk (0x1U << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */ |
10359 | #define CAN_F13R2_FB26_Msk (0x1UL << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */ |
| 10771 | #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!< Filter bit 26 */ |
10360 | #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!< Filter bit 26 */ |
| 10772 | #define CAN_F13R2_FB27_Pos (27U) |
10361 | #define CAN_F13R2_FB27_Pos (27U) |
| 10773 | #define CAN_F13R2_FB27_Msk (0x1U << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */ |
10362 | #define CAN_F13R2_FB27_Msk (0x1UL << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */ |
| 10774 | #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!< Filter bit 27 */ |
10363 | #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!< Filter bit 27 */ |
| 10775 | #define CAN_F13R2_FB28_Pos (28U) |
10364 | #define CAN_F13R2_FB28_Pos (28U) |
| 10776 | #define CAN_F13R2_FB28_Msk (0x1U << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */ |
10365 | #define CAN_F13R2_FB28_Msk (0x1UL << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */ |
| 10777 | #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!< Filter bit 28 */ |
10366 | #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!< Filter bit 28 */ |
| 10778 | #define CAN_F13R2_FB29_Pos (29U) |
10367 | #define CAN_F13R2_FB29_Pos (29U) |
| 10779 | #define CAN_F13R2_FB29_Msk (0x1U << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */ |
10368 | #define CAN_F13R2_FB29_Msk (0x1UL << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */ |
| 10780 | #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!< Filter bit 29 */ |
10369 | #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!< Filter bit 29 */ |
| 10781 | #define CAN_F13R2_FB30_Pos (30U) |
10370 | #define CAN_F13R2_FB30_Pos (30U) |
| 10782 | #define CAN_F13R2_FB30_Msk (0x1U << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */ |
10371 | #define CAN_F13R2_FB30_Msk (0x1UL << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */ |
| 10783 | #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!< Filter bit 30 */ |
10372 | #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!< Filter bit 30 */ |
| 10784 | #define CAN_F13R2_FB31_Pos (31U) |
10373 | #define CAN_F13R2_FB31_Pos (31U) |
| 10785 | #define CAN_F13R2_FB31_Msk (0x1U << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ |
10374 | #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ |
| 10786 | #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!< Filter bit 31 */ |
10375 | #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!< Filter bit 31 */ |
| 10787 | 10376 | ||
| 10788 | /******************* Bit definition for CAN_F14R2 register ******************/ |
10377 | /******************* Bit definition for CAN_F14R2 register ******************/ |
| 10789 | #define CAN_F14R2_FB0_Pos (0U) |
10378 | #define CAN_F14R2_FB0_Pos (0U) |
| 10790 | #define CAN_F14R2_FB0_Msk (0x1U << CAN_F14R2_FB0_Pos) /*!< 0x00000001 */ |
10379 | #define CAN_F14R2_FB0_Msk (0x1UL << CAN_F14R2_FB0_Pos) /*!< 0x00000001 */ |
| 10791 | #define CAN_F14R2_FB0 CAN_F14R2_FB0_Msk /*!< Filter bit 0 */ |
10380 | #define CAN_F14R2_FB0 CAN_F14R2_FB0_Msk /*!< Filter bit 0 */ |
| 10792 | #define CAN_F14R2_FB1_Pos (1U) |
10381 | #define CAN_F14R2_FB1_Pos (1U) |
| 10793 | #define CAN_F14R2_FB1_Msk (0x1U << CAN_F14R2_FB1_Pos) /*!< 0x00000002 */ |
10382 | #define CAN_F14R2_FB1_Msk (0x1UL << CAN_F14R2_FB1_Pos) /*!< 0x00000002 */ |
| 10794 | #define CAN_F14R2_FB1 CAN_F14R2_FB1_Msk /*!< Filter bit 1 */ |
10383 | #define CAN_F14R2_FB1 CAN_F14R2_FB1_Msk /*!< Filter bit 1 */ |
| 10795 | #define CAN_F14R2_FB2_Pos (2U) |
10384 | #define CAN_F14R2_FB2_Pos (2U) |
| 10796 | #define CAN_F14R2_FB2_Msk (0x1U << CAN_F14R2_FB2_Pos) /*!< 0x00000004 */ |
10385 | #define CAN_F14R2_FB2_Msk (0x1UL << CAN_F14R2_FB2_Pos) /*!< 0x00000004 */ |
| 10797 | #define CAN_F14R2_FB2 CAN_F14R2_FB2_Msk /*!< Filter bit 2 */ |
10386 | #define CAN_F14R2_FB2 CAN_F14R2_FB2_Msk /*!< Filter bit 2 */ |
| 10798 | #define CAN_F14R2_FB3_Pos (3U) |
10387 | #define CAN_F14R2_FB3_Pos (3U) |
| 10799 | #define CAN_F14R2_FB3_Msk (0x1U << CAN_F14R2_FB3_Pos) /*!< 0x00000008 */ |
10388 | #define CAN_F14R2_FB3_Msk (0x1UL << CAN_F14R2_FB3_Pos) /*!< 0x00000008 */ |
| 10800 | #define CAN_F14R2_FB3 CAN_F14R2_FB3_Msk /*!< Filter bit 3 */ |
10389 | #define CAN_F14R2_FB3 CAN_F14R2_FB3_Msk /*!< Filter bit 3 */ |
| 10801 | #define CAN_F14R2_FB4_Pos (4U) |
10390 | #define CAN_F14R2_FB4_Pos (4U) |
| 10802 | #define CAN_F14R2_FB4_Msk (0x1U << CAN_F14R2_FB4_Pos) /*!< 0x00000010 */ |
10391 | #define CAN_F14R2_FB4_Msk (0x1UL << CAN_F14R2_FB4_Pos) /*!< 0x00000010 */ |
| 10803 | #define CAN_F14R2_FB4 CAN_F14R2_FB4_Msk /*!< Filter bit 4 */ |
10392 | #define CAN_F14R2_FB4 CAN_F14R2_FB4_Msk /*!< Filter bit 4 */ |
| 10804 | #define CAN_F14R2_FB5_Pos (5U) |
10393 | #define CAN_F14R2_FB5_Pos (5U) |
| 10805 | #define CAN_F14R2_FB5_Msk (0x1U << CAN_F14R2_FB5_Pos) /*!< 0x00000020 */ |
10394 | #define CAN_F14R2_FB5_Msk (0x1UL << CAN_F14R2_FB5_Pos) /*!< 0x00000020 */ |
| 10806 | #define CAN_F14R2_FB5 CAN_F14R2_FB5_Msk /*!< Filter bit 5 */ |
10395 | #define CAN_F14R2_FB5 CAN_F14R2_FB5_Msk /*!< Filter bit 5 */ |
| 10807 | #define CAN_F14R2_FB6_Pos (6U) |
10396 | #define CAN_F14R2_FB6_Pos (6U) |
| 10808 | #define CAN_F14R2_FB6_Msk (0x1U << CAN_F14R2_FB6_Pos) /*!< 0x00000040 */ |
10397 | #define CAN_F14R2_FB6_Msk (0x1UL << CAN_F14R2_FB6_Pos) /*!< 0x00000040 */ |
| 10809 | #define CAN_F14R2_FB6 CAN_F14R2_FB6_Msk /*!< Filter bit 6 */ |
10398 | #define CAN_F14R2_FB6 CAN_F14R2_FB6_Msk /*!< Filter bit 6 */ |
| 10810 | #define CAN_F14R2_FB7_Pos (7U) |
10399 | #define CAN_F14R2_FB7_Pos (7U) |
| 10811 | #define CAN_F14R2_FB7_Msk (0x1U << CAN_F14R2_FB7_Pos) /*!< 0x00000080 */ |
10400 | #define CAN_F14R2_FB7_Msk (0x1UL << CAN_F14R2_FB7_Pos) /*!< 0x00000080 */ |
| 10812 | #define CAN_F14R2_FB7 CAN_F14R2_FB7_Msk /*!< Filter bit 7 */ |
10401 | #define CAN_F14R2_FB7 CAN_F14R2_FB7_Msk /*!< Filter bit 7 */ |
| 10813 | #define CAN_F14R2_FB8_Pos (8U) |
10402 | #define CAN_F14R2_FB8_Pos (8U) |
| 10814 | #define CAN_F14R2_FB8_Msk (0x1U << CAN_F14R2_FB8_Pos) /*!< 0x00000100 */ |
10403 | #define CAN_F14R2_FB8_Msk (0x1UL << CAN_F14R2_FB8_Pos) /*!< 0x00000100 */ |
| 10815 | #define CAN_F14R2_FB8 CAN_F14R2_FB8_Msk /*!< Filter bit 8 */ |
10404 | #define CAN_F14R2_FB8 CAN_F14R2_FB8_Msk /*!< Filter bit 8 */ |
| 10816 | #define CAN_F14R2_FB9_Pos (9U) |
10405 | #define CAN_F14R2_FB9_Pos (9U) |
| 10817 | #define CAN_F14R2_FB9_Msk (0x1U << CAN_F14R2_FB9_Pos) /*!< 0x00000200 */ |
10406 | #define CAN_F14R2_FB9_Msk (0x1UL << CAN_F14R2_FB9_Pos) /*!< 0x00000200 */ |
| 10818 | #define CAN_F14R2_FB9 CAN_F14R2_FB9_Msk /*!< Filter bit 9 */ |
10407 | #define CAN_F14R2_FB9 CAN_F14R2_FB9_Msk /*!< Filter bit 9 */ |
| 10819 | #define CAN_F14R2_FB10_Pos (10U) |
10408 | #define CAN_F14R2_FB10_Pos (10U) |
| 10820 | #define CAN_F14R2_FB10_Msk (0x1U << CAN_F14R2_FB10_Pos) /*!< 0x00000400 */ |
10409 | #define CAN_F14R2_FB10_Msk (0x1UL << CAN_F14R2_FB10_Pos) /*!< 0x00000400 */ |
| 10821 | #define CAN_F14R2_FB10 CAN_F14R2_FB10_Msk /*!< Filter bit 10 */ |
10410 | #define CAN_F14R2_FB10 CAN_F14R2_FB10_Msk /*!< Filter bit 10 */ |
| 10822 | #define CAN_F14R2_FB11_Pos (11U) |
10411 | #define CAN_F14R2_FB11_Pos (11U) |
| 10823 | #define CAN_F14R2_FB11_Msk (0x1U << CAN_F14R2_FB11_Pos) /*!< 0x00000800 */ |
10412 | #define CAN_F14R2_FB11_Msk (0x1UL << CAN_F14R2_FB11_Pos) /*!< 0x00000800 */ |
| 10824 | #define CAN_F14R2_FB11 CAN_F14R2_FB11_Msk /*!< Filter bit 11 */ |
10413 | #define CAN_F14R2_FB11 CAN_F14R2_FB11_Msk /*!< Filter bit 11 */ |
| 10825 | #define CAN_F14R2_FB12_Pos (12U) |
10414 | #define CAN_F14R2_FB12_Pos (12U) |
| 10826 | #define CAN_F14R2_FB12_Msk (0x1U << CAN_F14R2_FB12_Pos) /*!< 0x00001000 */ |
10415 | #define CAN_F14R2_FB12_Msk (0x1UL << CAN_F14R2_FB12_Pos) /*!< 0x00001000 */ |
| 10827 | #define CAN_F14R2_FB12 CAN_F14R2_FB12_Msk /*!< Filter bit 12 */ |
10416 | #define CAN_F14R2_FB12 CAN_F14R2_FB12_Msk /*!< Filter bit 12 */ |
| 10828 | #define CAN_F14R2_FB13_Pos (13U) |
10417 | #define CAN_F14R2_FB13_Pos (13U) |
| 10829 | #define CAN_F14R2_FB13_Msk (0x1U << CAN_F14R2_FB13_Pos) /*!< 0x00002000 */ |
10418 | #define CAN_F14R2_FB13_Msk (0x1UL << CAN_F14R2_FB13_Pos) /*!< 0x00002000 */ |
| 10830 | #define CAN_F14R2_FB13 CAN_F14R2_FB13_Msk /*!< Filter bit 13 */ |
10419 | #define CAN_F14R2_FB13 CAN_F14R2_FB13_Msk /*!< Filter bit 13 */ |
| 10831 | #define CAN_F14R2_FB14_Pos (14U) |
10420 | #define CAN_F14R2_FB14_Pos (14U) |
| 10832 | #define CAN_F14R2_FB14_Msk (0x1U << CAN_F14R2_FB14_Pos) /*!< 0x00004000 */ |
10421 | #define CAN_F14R2_FB14_Msk (0x1UL << CAN_F14R2_FB14_Pos) /*!< 0x00004000 */ |
| 10833 | #define CAN_F14R2_FB14 CAN_F14R2_FB14_Msk /*!< Filter bit 14 */ |
10422 | #define CAN_F14R2_FB14 CAN_F14R2_FB14_Msk /*!< Filter bit 14 */ |
| 10834 | #define CAN_F14R2_FB15_Pos (15U) |
10423 | #define CAN_F14R2_FB15_Pos (15U) |
| 10835 | #define CAN_F14R2_FB15_Msk (0x1U << CAN_F14R2_FB15_Pos) /*!< 0x00008000 */ |
10424 | #define CAN_F14R2_FB15_Msk (0x1UL << CAN_F14R2_FB15_Pos) /*!< 0x00008000 */ |
| 10836 | #define CAN_F14R2_FB15 CAN_F14R2_FB15_Msk /*!< Filter bit 15 */ |
10425 | #define CAN_F14R2_FB15 CAN_F14R2_FB15_Msk /*!< Filter bit 15 */ |
| 10837 | #define CAN_F14R2_FB16_Pos (16U) |
10426 | #define CAN_F14R2_FB16_Pos (16U) |
| 10838 | #define CAN_F14R2_FB16_Msk (0x1U << CAN_F14R2_FB16_Pos) /*!< 0x00010000 */ |
10427 | #define CAN_F14R2_FB16_Msk (0x1UL << CAN_F14R2_FB16_Pos) /*!< 0x00010000 */ |
| 10839 | #define CAN_F14R2_FB16 CAN_F14R2_FB16_Msk /*!< Filter bit 16 */ |
10428 | #define CAN_F14R2_FB16 CAN_F14R2_FB16_Msk /*!< Filter bit 16 */ |
| 10840 | #define CAN_F14R2_FB17_Pos (17U) |
10429 | #define CAN_F14R2_FB17_Pos (17U) |
| 10841 | #define CAN_F14R2_FB17_Msk (0x1U << CAN_F14R2_FB17_Pos) /*!< 0x00020000 */ |
10430 | #define CAN_F14R2_FB17_Msk (0x1UL << CAN_F14R2_FB17_Pos) /*!< 0x00020000 */ |
| 10842 | #define CAN_F14R2_FB17 CAN_F14R2_FB17_Msk /*!< Filter bit 17 */ |
10431 | #define CAN_F14R2_FB17 CAN_F14R2_FB17_Msk /*!< Filter bit 17 */ |
| 10843 | #define CAN_F14R2_FB18_Pos (18U) |
10432 | #define CAN_F14R2_FB18_Pos (18U) |
| 10844 | #define CAN_F14R2_FB18_Msk (0x1U << CAN_F14R2_FB18_Pos) /*!< 0x00040000 */ |
10433 | #define CAN_F14R2_FB18_Msk (0x1UL << CAN_F14R2_FB18_Pos) /*!< 0x00040000 */ |
| 10845 | #define CAN_F14R2_FB18 CAN_F14R2_FB18_Msk /*!< Filter bit 18 */ |
10434 | #define CAN_F14R2_FB18 CAN_F14R2_FB18_Msk /*!< Filter bit 18 */ |
| 10846 | #define CAN_F14R2_FB19_Pos (19U) |
10435 | #define CAN_F14R2_FB19_Pos (19U) |
| 10847 | #define CAN_F14R2_FB19_Msk (0x1U << CAN_F14R2_FB19_Pos) /*!< 0x00080000 */ |
10436 | #define CAN_F14R2_FB19_Msk (0x1UL << CAN_F14R2_FB19_Pos) /*!< 0x00080000 */ |
| 10848 | #define CAN_F14R2_FB19 CAN_F14R2_FB19_Msk /*!< Filter bit 19 */ |
10437 | #define CAN_F14R2_FB19 CAN_F14R2_FB19_Msk /*!< Filter bit 19 */ |
| 10849 | #define CAN_F14R2_FB20_Pos (20U) |
10438 | #define CAN_F14R2_FB20_Pos (20U) |
| 10850 | #define CAN_F14R2_FB20_Msk (0x1U << CAN_F14R2_FB20_Pos) /*!< 0x00100000 */ |
10439 | #define CAN_F14R2_FB20_Msk (0x1UL << CAN_F14R2_FB20_Pos) /*!< 0x00100000 */ |
| 10851 | #define CAN_F14R2_FB20 CAN_F14R2_FB20_Msk /*!< Filter bit 20 */ |
10440 | #define CAN_F14R2_FB20 CAN_F14R2_FB20_Msk /*!< Filter bit 20 */ |
| 10852 | #define CAN_F14R2_FB21_Pos (21U) |
10441 | #define CAN_F14R2_FB21_Pos (21U) |
| 10853 | #define CAN_F14R2_FB21_Msk (0x1U << CAN_F14R2_FB21_Pos) /*!< 0x00200000 */ |
10442 | #define CAN_F14R2_FB21_Msk (0x1UL << CAN_F14R2_FB21_Pos) /*!< 0x00200000 */ |
| 10854 | #define CAN_F14R2_FB21 CAN_F14R2_FB21_Msk /*!< Filter bit 21 */ |
10443 | #define CAN_F14R2_FB21 CAN_F14R2_FB21_Msk /*!< Filter bit 21 */ |
| 10855 | #define CAN_F14R2_FB22_Pos (22U) |
10444 | #define CAN_F14R2_FB22_Pos (22U) |
| 10856 | #define CAN_F14R2_FB22_Msk (0x1U << CAN_F14R2_FB22_Pos) /*!< 0x00400000 */ |
10445 | #define CAN_F14R2_FB22_Msk (0x1UL << CAN_F14R2_FB22_Pos) /*!< 0x00400000 */ |
| 10857 | #define CAN_F14R2_FB22 CAN_F14R2_FB22_Msk /*!< Filter bit 22 */ |
10446 | #define CAN_F14R2_FB22 CAN_F14R2_FB22_Msk /*!< Filter bit 22 */ |
| 10858 | #define CAN_F14R2_FB23_Pos (23U) |
10447 | #define CAN_F14R2_FB23_Pos (23U) |
| 10859 | #define CAN_F14R2_FB23_Msk (0x1U << CAN_F14R2_FB23_Pos) /*!< 0x00800000 */ |
10448 | #define CAN_F14R2_FB23_Msk (0x1UL << CAN_F14R2_FB23_Pos) /*!< 0x00800000 */ |
| 10860 | #define CAN_F14R2_FB23 CAN_F14R2_FB23_Msk /*!< Filter bit 23 */ |
10449 | #define CAN_F14R2_FB23 CAN_F14R2_FB23_Msk /*!< Filter bit 23 */ |
| 10861 | #define CAN_F14R2_FB24_Pos (24U) |
10450 | #define CAN_F14R2_FB24_Pos (24U) |
| 10862 | #define CAN_F14R2_FB24_Msk (0x1U << CAN_F14R2_FB24_Pos) /*!< 0x01000000 */ |
10451 | #define CAN_F14R2_FB24_Msk (0x1UL << CAN_F14R2_FB24_Pos) /*!< 0x01000000 */ |
| 10863 | #define CAN_F14R2_FB24 CAN_F14R2_FB24_Msk /*!< Filter bit 24 */ |
10452 | #define CAN_F14R2_FB24 CAN_F14R2_FB24_Msk /*!< Filter bit 24 */ |
| 10864 | #define CAN_F14R2_FB25_Pos (25U) |
10453 | #define CAN_F14R2_FB25_Pos (25U) |
| 10865 | #define CAN_F14R2_FB25_Msk (0x1U << CAN_F14R2_FB25_Pos) /*!< 0x02000000 */ |
10454 | #define CAN_F14R2_FB25_Msk (0x1UL << CAN_F14R2_FB25_Pos) /*!< 0x02000000 */ |
| 10866 | #define CAN_F14R2_FB25 CAN_F14R2_FB25_Msk /*!< Filter bit 25 */ |
10455 | #define CAN_F14R2_FB25 CAN_F14R2_FB25_Msk /*!< Filter bit 25 */ |
| 10867 | #define CAN_F14R2_FB26_Pos (26U) |
10456 | #define CAN_F14R2_FB26_Pos (26U) |
| 10868 | #define CAN_F14R2_FB26_Msk (0x1U << CAN_F14R2_FB26_Pos) /*!< 0x04000000 */ |
10457 | #define CAN_F14R2_FB26_Msk (0x1UL << CAN_F14R2_FB26_Pos) /*!< 0x04000000 */ |
| 10869 | #define CAN_F14R2_FB26 CAN_F14R2_FB26_Msk /*!< Filter bit 26 */ |
10458 | #define CAN_F14R2_FB26 CAN_F14R2_FB26_Msk /*!< Filter bit 26 */ |
| 10870 | #define CAN_F14R2_FB27_Pos (27U) |
10459 | #define CAN_F14R2_FB27_Pos (27U) |
| 10871 | #define CAN_F14R2_FB27_Msk (0x1U << CAN_F14R2_FB27_Pos) /*!< 0x08000000 */ |
10460 | #define CAN_F14R2_FB27_Msk (0x1UL << CAN_F14R2_FB27_Pos) /*!< 0x08000000 */ |
| 10872 | #define CAN_F14R2_FB27 CAN_F14R2_FB27_Msk /*!< Filter bit 27 */ |
10461 | #define CAN_F14R2_FB27 CAN_F14R2_FB27_Msk /*!< Filter bit 27 */ |
| 10873 | #define CAN_F14R2_FB28_Pos (28U) |
10462 | #define CAN_F14R2_FB28_Pos (28U) |
| 10874 | #define CAN_F14R2_FB28_Msk (0x1U << CAN_F14R2_FB28_Pos) /*!< 0x10000000 */ |
10463 | #define CAN_F14R2_FB28_Msk (0x1UL << CAN_F14R2_FB28_Pos) /*!< 0x10000000 */ |
| 10875 | #define CAN_F14R2_FB28 CAN_F14R2_FB28_Msk /*!< Filter bit 28 */ |
10464 | #define CAN_F14R2_FB28 CAN_F14R2_FB28_Msk /*!< Filter bit 28 */ |
| 10876 | #define CAN_F14R2_FB29_Pos (29U) |
10465 | #define CAN_F14R2_FB29_Pos (29U) |
| 10877 | #define CAN_F14R2_FB29_Msk (0x1U << CAN_F14R2_FB29_Pos) /*!< 0x20000000 */ |
10466 | #define CAN_F14R2_FB29_Msk (0x1UL << CAN_F14R2_FB29_Pos) /*!< 0x20000000 */ |
| 10878 | #define CAN_F14R2_FB29 CAN_F14R2_FB29_Msk /*!< Filter bit 29 */ |
10467 | #define CAN_F14R2_FB29 CAN_F14R2_FB29_Msk /*!< Filter bit 29 */ |
| 10879 | #define CAN_F14R2_FB30_Pos (30U) |
10468 | #define CAN_F14R2_FB30_Pos (30U) |
| 10880 | #define CAN_F14R2_FB30_Msk (0x1U << CAN_F14R2_FB30_Pos) /*!< 0x40000000 */ |
10469 | #define CAN_F14R2_FB30_Msk (0x1UL << CAN_F14R2_FB30_Pos) /*!< 0x40000000 */ |
| 10881 | #define CAN_F14R2_FB30 CAN_F14R2_FB30_Msk /*!< Filter bit 30 */ |
10470 | #define CAN_F14R2_FB30 CAN_F14R2_FB30_Msk /*!< Filter bit 30 */ |
| 10882 | #define CAN_F14R2_FB31_Pos (31U) |
10471 | #define CAN_F14R2_FB31_Pos (31U) |
| 10883 | #define CAN_F14R2_FB31_Msk (0x1U << CAN_F14R2_FB31_Pos) /*!< 0x80000000 */ |
10472 | #define CAN_F14R2_FB31_Msk (0x1UL << CAN_F14R2_FB31_Pos) /*!< 0x80000000 */ |
| 10884 | #define CAN_F14R2_FB31 CAN_F14R2_FB31_Msk /*!< Filter bit 31 */ |
10473 | #define CAN_F14R2_FB31 CAN_F14R2_FB31_Msk /*!< Filter bit 31 */ |
| 10885 | 10474 | ||
| 10886 | /******************* Bit definition for CAN_F15R2 register ******************/ |
10475 | /******************* Bit definition for CAN_F15R2 register ******************/ |
| 10887 | #define CAN_F15R2_FB0_Pos (0U) |
10476 | #define CAN_F15R2_FB0_Pos (0U) |
| 10888 | #define CAN_F15R2_FB0_Msk (0x1U << CAN_F15R2_FB0_Pos) /*!< 0x00000001 */ |
10477 | #define CAN_F15R2_FB0_Msk (0x1UL << CAN_F15R2_FB0_Pos) /*!< 0x00000001 */ |
| 10889 | #define CAN_F15R2_FB0 CAN_F15R2_FB0_Msk /*!< Filter bit 0 */ |
10478 | #define CAN_F15R2_FB0 CAN_F15R2_FB0_Msk /*!< Filter bit 0 */ |
| 10890 | #define CAN_F15R2_FB1_Pos (1U) |
10479 | #define CAN_F15R2_FB1_Pos (1U) |
| 10891 | #define CAN_F15R2_FB1_Msk (0x1U << CAN_F15R2_FB1_Pos) /*!< 0x00000002 */ |
10480 | #define CAN_F15R2_FB1_Msk (0x1UL << CAN_F15R2_FB1_Pos) /*!< 0x00000002 */ |
| 10892 | #define CAN_F15R2_FB1 CAN_F15R2_FB1_Msk /*!< Filter bit 1 */ |
10481 | #define CAN_F15R2_FB1 CAN_F15R2_FB1_Msk /*!< Filter bit 1 */ |
| 10893 | #define CAN_F15R2_FB2_Pos (2U) |
10482 | #define CAN_F15R2_FB2_Pos (2U) |
| 10894 | #define CAN_F15R2_FB2_Msk (0x1U << CAN_F15R2_FB2_Pos) /*!< 0x00000004 */ |
10483 | #define CAN_F15R2_FB2_Msk (0x1UL << CAN_F15R2_FB2_Pos) /*!< 0x00000004 */ |
| 10895 | #define CAN_F15R2_FB2 CAN_F15R2_FB2_Msk /*!< Filter bit 2 */ |
10484 | #define CAN_F15R2_FB2 CAN_F15R2_FB2_Msk /*!< Filter bit 2 */ |
| 10896 | #define CAN_F15R2_FB3_Pos (3U) |
10485 | #define CAN_F15R2_FB3_Pos (3U) |
| 10897 | #define CAN_F15R2_FB3_Msk (0x1U << CAN_F15R2_FB3_Pos) /*!< 0x00000008 */ |
10486 | #define CAN_F15R2_FB3_Msk (0x1UL << CAN_F15R2_FB3_Pos) /*!< 0x00000008 */ |
| 10898 | #define CAN_F15R2_FB3 CAN_F15R2_FB3_Msk /*!< Filter bit 3 */ |
10487 | #define CAN_F15R2_FB3 CAN_F15R2_FB3_Msk /*!< Filter bit 3 */ |
| 10899 | #define CAN_F15R2_FB4_Pos (4U) |
10488 | #define CAN_F15R2_FB4_Pos (4U) |
| 10900 | #define CAN_F15R2_FB4_Msk (0x1U << CAN_F15R2_FB4_Pos) /*!< 0x00000010 */ |
10489 | #define CAN_F15R2_FB4_Msk (0x1UL << CAN_F15R2_FB4_Pos) /*!< 0x00000010 */ |
| 10901 | #define CAN_F15R2_FB4 CAN_F15R2_FB4_Msk /*!< Filter bit 4 */ |
10490 | #define CAN_F15R2_FB4 CAN_F15R2_FB4_Msk /*!< Filter bit 4 */ |
| 10902 | #define CAN_F15R2_FB5_Pos (5U) |
10491 | #define CAN_F15R2_FB5_Pos (5U) |
| 10903 | #define CAN_F15R2_FB5_Msk (0x1U << CAN_F15R2_FB5_Pos) /*!< 0x00000020 */ |
10492 | #define CAN_F15R2_FB5_Msk (0x1UL << CAN_F15R2_FB5_Pos) /*!< 0x00000020 */ |
| 10904 | #define CAN_F15R2_FB5 CAN_F15R2_FB5_Msk /*!< Filter bit 5 */ |
10493 | #define CAN_F15R2_FB5 CAN_F15R2_FB5_Msk /*!< Filter bit 5 */ |
| 10905 | #define CAN_F15R2_FB6_Pos (6U) |
10494 | #define CAN_F15R2_FB6_Pos (6U) |
| 10906 | #define CAN_F15R2_FB6_Msk (0x1U << CAN_F15R2_FB6_Pos) /*!< 0x00000040 */ |
10495 | #define CAN_F15R2_FB6_Msk (0x1UL << CAN_F15R2_FB6_Pos) /*!< 0x00000040 */ |
| 10907 | #define CAN_F15R2_FB6 CAN_F15R2_FB6_Msk /*!< Filter bit 6 */ |
10496 | #define CAN_F15R2_FB6 CAN_F15R2_FB6_Msk /*!< Filter bit 6 */ |
| 10908 | #define CAN_F15R2_FB7_Pos (7U) |
10497 | #define CAN_F15R2_FB7_Pos (7U) |
| 10909 | #define CAN_F15R2_FB7_Msk (0x1U << CAN_F15R2_FB7_Pos) /*!< 0x00000080 */ |
10498 | #define CAN_F15R2_FB7_Msk (0x1UL << CAN_F15R2_FB7_Pos) /*!< 0x00000080 */ |
| 10910 | #define CAN_F15R2_FB7 CAN_F15R2_FB7_Msk /*!< Filter bit 7 */ |
10499 | #define CAN_F15R2_FB7 CAN_F15R2_FB7_Msk /*!< Filter bit 7 */ |
| 10911 | #define CAN_F15R2_FB8_Pos (8U) |
10500 | #define CAN_F15R2_FB8_Pos (8U) |
| 10912 | #define CAN_F15R2_FB8_Msk (0x1U << CAN_F15R2_FB8_Pos) /*!< 0x00000100 */ |
10501 | #define CAN_F15R2_FB8_Msk (0x1UL << CAN_F15R2_FB8_Pos) /*!< 0x00000100 */ |
| 10913 | #define CAN_F15R2_FB8 CAN_F15R2_FB8_Msk /*!< Filter bit 8 */ |
10502 | #define CAN_F15R2_FB8 CAN_F15R2_FB8_Msk /*!< Filter bit 8 */ |
| 10914 | #define CAN_F15R2_FB9_Pos (9U) |
10503 | #define CAN_F15R2_FB9_Pos (9U) |
| 10915 | #define CAN_F15R2_FB9_Msk (0x1U << CAN_F15R2_FB9_Pos) /*!< 0x00000200 */ |
10504 | #define CAN_F15R2_FB9_Msk (0x1UL << CAN_F15R2_FB9_Pos) /*!< 0x00000200 */ |
| 10916 | #define CAN_F15R2_FB9 CAN_F15R2_FB9_Msk /*!< Filter bit 9 */ |
10505 | #define CAN_F15R2_FB9 CAN_F15R2_FB9_Msk /*!< Filter bit 9 */ |
| 10917 | #define CAN_F15R2_FB10_Pos (10U) |
10506 | #define CAN_F15R2_FB10_Pos (10U) |
| 10918 | #define CAN_F15R2_FB10_Msk (0x1U << CAN_F15R2_FB10_Pos) /*!< 0x00000400 */ |
10507 | #define CAN_F15R2_FB10_Msk (0x1UL << CAN_F15R2_FB10_Pos) /*!< 0x00000400 */ |
| 10919 | #define CAN_F15R2_FB10 CAN_F15R2_FB10_Msk /*!< Filter bit 10 */ |
10508 | #define CAN_F15R2_FB10 CAN_F15R2_FB10_Msk /*!< Filter bit 10 */ |
| 10920 | #define CAN_F15R2_FB11_Pos (11U) |
10509 | #define CAN_F15R2_FB11_Pos (11U) |
| 10921 | #define CAN_F15R2_FB11_Msk (0x1U << CAN_F15R2_FB11_Pos) /*!< 0x00000800 */ |
10510 | #define CAN_F15R2_FB11_Msk (0x1UL << CAN_F15R2_FB11_Pos) /*!< 0x00000800 */ |
| 10922 | #define CAN_F15R2_FB11 CAN_F15R2_FB11_Msk /*!< Filter bit 11 */ |
10511 | #define CAN_F15R2_FB11 CAN_F15R2_FB11_Msk /*!< Filter bit 11 */ |
| 10923 | #define CAN_F15R2_FB12_Pos (12U) |
10512 | #define CAN_F15R2_FB12_Pos (12U) |
| 10924 | #define CAN_F15R2_FB12_Msk (0x1U << CAN_F15R2_FB12_Pos) /*!< 0x00001000 */ |
10513 | #define CAN_F15R2_FB12_Msk (0x1UL << CAN_F15R2_FB12_Pos) /*!< 0x00001000 */ |
| 10925 | #define CAN_F15R2_FB12 CAN_F15R2_FB12_Msk /*!< Filter bit 12 */ |
10514 | #define CAN_F15R2_FB12 CAN_F15R2_FB12_Msk /*!< Filter bit 12 */ |
| 10926 | #define CAN_F15R2_FB13_Pos (13U) |
10515 | #define CAN_F15R2_FB13_Pos (13U) |
| 10927 | #define CAN_F15R2_FB13_Msk (0x1U << CAN_F15R2_FB13_Pos) /*!< 0x00002000 */ |
10516 | #define CAN_F15R2_FB13_Msk (0x1UL << CAN_F15R2_FB13_Pos) /*!< 0x00002000 */ |
| 10928 | #define CAN_F15R2_FB13 CAN_F15R2_FB13_Msk /*!< Filter bit 13 */ |
10517 | #define CAN_F15R2_FB13 CAN_F15R2_FB13_Msk /*!< Filter bit 13 */ |
| 10929 | #define CAN_F15R2_FB14_Pos (14U) |
10518 | #define CAN_F15R2_FB14_Pos (14U) |
| 10930 | #define CAN_F15R2_FB14_Msk (0x1U << CAN_F15R2_FB14_Pos) /*!< 0x00004000 */ |
10519 | #define CAN_F15R2_FB14_Msk (0x1UL << CAN_F15R2_FB14_Pos) /*!< 0x00004000 */ |
| 10931 | #define CAN_F15R2_FB14 CAN_F15R2_FB14_Msk /*!< Filter bit 14 */ |
10520 | #define CAN_F15R2_FB14 CAN_F15R2_FB14_Msk /*!< Filter bit 14 */ |
| 10932 | #define CAN_F15R2_FB15_Pos (15U) |
10521 | #define CAN_F15R2_FB15_Pos (15U) |
| 10933 | #define CAN_F15R2_FB15_Msk (0x1U << CAN_F15R2_FB15_Pos) /*!< 0x00008000 */ |
10522 | #define CAN_F15R2_FB15_Msk (0x1UL << CAN_F15R2_FB15_Pos) /*!< 0x00008000 */ |
| 10934 | #define CAN_F15R2_FB15 CAN_F15R2_FB15_Msk /*!< Filter bit 15 */ |
10523 | #define CAN_F15R2_FB15 CAN_F15R2_FB15_Msk /*!< Filter bit 15 */ |
| 10935 | #define CAN_F15R2_FB16_Pos (16U) |
10524 | #define CAN_F15R2_FB16_Pos (16U) |
| 10936 | #define CAN_F15R2_FB16_Msk (0x1U << CAN_F15R2_FB16_Pos) /*!< 0x00010000 */ |
10525 | #define CAN_F15R2_FB16_Msk (0x1UL << CAN_F15R2_FB16_Pos) /*!< 0x00010000 */ |
| 10937 | #define CAN_F15R2_FB16 CAN_F15R2_FB16_Msk /*!< Filter bit 16 */ |
10526 | #define CAN_F15R2_FB16 CAN_F15R2_FB16_Msk /*!< Filter bit 16 */ |
| 10938 | #define CAN_F15R2_FB17_Pos (17U) |
10527 | #define CAN_F15R2_FB17_Pos (17U) |
| 10939 | #define CAN_F15R2_FB17_Msk (0x1U << CAN_F15R2_FB17_Pos) /*!< 0x00020000 */ |
10528 | #define CAN_F15R2_FB17_Msk (0x1UL << CAN_F15R2_FB17_Pos) /*!< 0x00020000 */ |
| 10940 | #define CAN_F15R2_FB17 CAN_F15R2_FB17_Msk /*!< Filter bit 17 */ |
10529 | #define CAN_F15R2_FB17 CAN_F15R2_FB17_Msk /*!< Filter bit 17 */ |
| 10941 | #define CAN_F15R2_FB18_Pos (18U) |
10530 | #define CAN_F15R2_FB18_Pos (18U) |
| 10942 | #define CAN_F15R2_FB18_Msk (0x1U << CAN_F15R2_FB18_Pos) /*!< 0x00040000 */ |
10531 | #define CAN_F15R2_FB18_Msk (0x1UL << CAN_F15R2_FB18_Pos) /*!< 0x00040000 */ |
| 10943 | #define CAN_F15R2_FB18 CAN_F15R2_FB18_Msk /*!< Filter bit 18 */ |
10532 | #define CAN_F15R2_FB18 CAN_F15R2_FB18_Msk /*!< Filter bit 18 */ |
| 10944 | #define CAN_F15R2_FB19_Pos (19U) |
10533 | #define CAN_F15R2_FB19_Pos (19U) |
| 10945 | #define CAN_F15R2_FB19_Msk (0x1U << CAN_F15R2_FB19_Pos) /*!< 0x00080000 */ |
10534 | #define CAN_F15R2_FB19_Msk (0x1UL << CAN_F15R2_FB19_Pos) /*!< 0x00080000 */ |
| 10946 | #define CAN_F15R2_FB19 CAN_F15R2_FB19_Msk /*!< Filter bit 19 */ |
10535 | #define CAN_F15R2_FB19 CAN_F15R2_FB19_Msk /*!< Filter bit 19 */ |
| 10947 | #define CAN_F15R2_FB20_Pos (20U) |
10536 | #define CAN_F15R2_FB20_Pos (20U) |
| 10948 | #define CAN_F15R2_FB20_Msk (0x1U << CAN_F15R2_FB20_Pos) /*!< 0x00100000 */ |
10537 | #define CAN_F15R2_FB20_Msk (0x1UL << CAN_F15R2_FB20_Pos) /*!< 0x00100000 */ |
| 10949 | #define CAN_F15R2_FB20 CAN_F15R2_FB20_Msk /*!< Filter bit 20 */ |
10538 | #define CAN_F15R2_FB20 CAN_F15R2_FB20_Msk /*!< Filter bit 20 */ |
| 10950 | #define CAN_F15R2_FB21_Pos (21U) |
10539 | #define CAN_F15R2_FB21_Pos (21U) |
| 10951 | #define CAN_F15R2_FB21_Msk (0x1U << CAN_F15R2_FB21_Pos) /*!< 0x00200000 */ |
10540 | #define CAN_F15R2_FB21_Msk (0x1UL << CAN_F15R2_FB21_Pos) /*!< 0x00200000 */ |
| 10952 | #define CAN_F15R2_FB21 CAN_F15R2_FB21_Msk /*!< Filter bit 21 */ |
10541 | #define CAN_F15R2_FB21 CAN_F15R2_FB21_Msk /*!< Filter bit 21 */ |
| 10953 | #define CAN_F15R2_FB22_Pos (22U) |
10542 | #define CAN_F15R2_FB22_Pos (22U) |
| 10954 | #define CAN_F15R2_FB22_Msk (0x1U << CAN_F15R2_FB22_Pos) /*!< 0x00400000 */ |
10543 | #define CAN_F15R2_FB22_Msk (0x1UL << CAN_F15R2_FB22_Pos) /*!< 0x00400000 */ |
| 10955 | #define CAN_F15R2_FB22 CAN_F15R2_FB22_Msk /*!< Filter bit 22 */ |
10544 | #define CAN_F15R2_FB22 CAN_F15R2_FB22_Msk /*!< Filter bit 22 */ |
| 10956 | #define CAN_F15R2_FB23_Pos (23U) |
10545 | #define CAN_F15R2_FB23_Pos (23U) |
| 10957 | #define CAN_F15R2_FB23_Msk (0x1U << CAN_F15R2_FB23_Pos) /*!< 0x00800000 */ |
10546 | #define CAN_F15R2_FB23_Msk (0x1UL << CAN_F15R2_FB23_Pos) /*!< 0x00800000 */ |
| 10958 | #define CAN_F15R2_FB23 CAN_F15R2_FB23_Msk /*!< Filter bit 23 */ |
10547 | #define CAN_F15R2_FB23 CAN_F15R2_FB23_Msk /*!< Filter bit 23 */ |
| 10959 | #define CAN_F15R2_FB24_Pos (24U) |
10548 | #define CAN_F15R2_FB24_Pos (24U) |
| 10960 | #define CAN_F15R2_FB24_Msk (0x1U << CAN_F15R2_FB24_Pos) /*!< 0x01000000 */ |
10549 | #define CAN_F15R2_FB24_Msk (0x1UL << CAN_F15R2_FB24_Pos) /*!< 0x01000000 */ |
| 10961 | #define CAN_F15R2_FB24 CAN_F15R2_FB24_Msk /*!< Filter bit 24 */ |
10550 | #define CAN_F15R2_FB24 CAN_F15R2_FB24_Msk /*!< Filter bit 24 */ |
| 10962 | #define CAN_F15R2_FB25_Pos (25U) |
10551 | #define CAN_F15R2_FB25_Pos (25U) |
| 10963 | #define CAN_F15R2_FB25_Msk (0x1U << CAN_F15R2_FB25_Pos) /*!< 0x02000000 */ |
10552 | #define CAN_F15R2_FB25_Msk (0x1UL << CAN_F15R2_FB25_Pos) /*!< 0x02000000 */ |
| 10964 | #define CAN_F15R2_FB25 CAN_F15R2_FB25_Msk /*!< Filter bit 25 */ |
10553 | #define CAN_F15R2_FB25 CAN_F15R2_FB25_Msk /*!< Filter bit 25 */ |
| 10965 | #define CAN_F15R2_FB26_Pos (26U) |
10554 | #define CAN_F15R2_FB26_Pos (26U) |
| 10966 | #define CAN_F15R2_FB26_Msk (0x1U << CAN_F15R2_FB26_Pos) /*!< 0x04000000 */ |
10555 | #define CAN_F15R2_FB26_Msk (0x1UL << CAN_F15R2_FB26_Pos) /*!< 0x04000000 */ |
| 10967 | #define CAN_F15R2_FB26 CAN_F15R2_FB26_Msk /*!< Filter bit 26 */ |
10556 | #define CAN_F15R2_FB26 CAN_F15R2_FB26_Msk /*!< Filter bit 26 */ |
| 10968 | #define CAN_F15R2_FB27_Pos (27U) |
10557 | #define CAN_F15R2_FB27_Pos (27U) |
| 10969 | #define CAN_F15R2_FB27_Msk (0x1U << CAN_F15R2_FB27_Pos) /*!< 0x08000000 */ |
10558 | #define CAN_F15R2_FB27_Msk (0x1UL << CAN_F15R2_FB27_Pos) /*!< 0x08000000 */ |
| 10970 | #define CAN_F15R2_FB27 CAN_F15R2_FB27_Msk /*!< Filter bit 27 */ |
10559 | #define CAN_F15R2_FB27 CAN_F15R2_FB27_Msk /*!< Filter bit 27 */ |
| 10971 | #define CAN_F15R2_FB28_Pos (28U) |
10560 | #define CAN_F15R2_FB28_Pos (28U) |
| 10972 | #define CAN_F15R2_FB28_Msk (0x1U << CAN_F15R2_FB28_Pos) /*!< 0x10000000 */ |
10561 | #define CAN_F15R2_FB28_Msk (0x1UL << CAN_F15R2_FB28_Pos) /*!< 0x10000000 */ |
| 10973 | #define CAN_F15R2_FB28 CAN_F15R2_FB28_Msk /*!< Filter bit 28 */ |
10562 | #define CAN_F15R2_FB28 CAN_F15R2_FB28_Msk /*!< Filter bit 28 */ |
| 10974 | #define CAN_F15R2_FB29_Pos (29U) |
10563 | #define CAN_F15R2_FB29_Pos (29U) |
| 10975 | #define CAN_F15R2_FB29_Msk (0x1U << CAN_F15R2_FB29_Pos) /*!< 0x20000000 */ |
10564 | #define CAN_F15R2_FB29_Msk (0x1UL << CAN_F15R2_FB29_Pos) /*!< 0x20000000 */ |
| 10976 | #define CAN_F15R2_FB29 CAN_F15R2_FB29_Msk /*!< Filter bit 29 */ |
10565 | #define CAN_F15R2_FB29 CAN_F15R2_FB29_Msk /*!< Filter bit 29 */ |
| 10977 | #define CAN_F15R2_FB30_Pos (30U) |
10566 | #define CAN_F15R2_FB30_Pos (30U) |
| 10978 | #define CAN_F15R2_FB30_Msk (0x1U << CAN_F15R2_FB30_Pos) /*!< 0x40000000 */ |
10567 | #define CAN_F15R2_FB30_Msk (0x1UL << CAN_F15R2_FB30_Pos) /*!< 0x40000000 */ |
| 10979 | #define CAN_F15R2_FB30 CAN_F15R2_FB30_Msk /*!< Filter bit 30 */ |
10568 | #define CAN_F15R2_FB30 CAN_F15R2_FB30_Msk /*!< Filter bit 30 */ |
| 10980 | #define CAN_F15R2_FB31_Pos (31U) |
10569 | #define CAN_F15R2_FB31_Pos (31U) |
| 10981 | #define CAN_F15R2_FB31_Msk (0x1U << CAN_F15R2_FB31_Pos) /*!< 0x80000000 */ |
10570 | #define CAN_F15R2_FB31_Msk (0x1UL << CAN_F15R2_FB31_Pos) /*!< 0x80000000 */ |
| 10982 | #define CAN_F15R2_FB31 CAN_F15R2_FB31_Msk /*!< Filter bit 31 */ |
10571 | #define CAN_F15R2_FB31 CAN_F15R2_FB31_Msk /*!< Filter bit 31 */ |
| 10983 | 10572 | ||
| 10984 | /******************* Bit definition for CAN_F16R2 register ******************/ |
10573 | /******************* Bit definition for CAN_F16R2 register ******************/ |
| 10985 | #define CAN_F16R2_FB0_Pos (0U) |
10574 | #define CAN_F16R2_FB0_Pos (0U) |
| 10986 | #define CAN_F16R2_FB0_Msk (0x1U << CAN_F16R2_FB0_Pos) /*!< 0x00000001 */ |
10575 | #define CAN_F16R2_FB0_Msk (0x1UL << CAN_F16R2_FB0_Pos) /*!< 0x00000001 */ |
| 10987 | #define CAN_F16R2_FB0 CAN_F16R2_FB0_Msk /*!< Filter bit 0 */ |
10576 | #define CAN_F16R2_FB0 CAN_F16R2_FB0_Msk /*!< Filter bit 0 */ |
| 10988 | #define CAN_F16R2_FB1_Pos (1U) |
10577 | #define CAN_F16R2_FB1_Pos (1U) |
| 10989 | #define CAN_F16R2_FB1_Msk (0x1U << CAN_F16R2_FB1_Pos) /*!< 0x00000002 */ |
10578 | #define CAN_F16R2_FB1_Msk (0x1UL << CAN_F16R2_FB1_Pos) /*!< 0x00000002 */ |
| 10990 | #define CAN_F16R2_FB1 CAN_F16R2_FB1_Msk /*!< Filter bit 1 */ |
10579 | #define CAN_F16R2_FB1 CAN_F16R2_FB1_Msk /*!< Filter bit 1 */ |
| 10991 | #define CAN_F16R2_FB2_Pos (2U) |
10580 | #define CAN_F16R2_FB2_Pos (2U) |
| 10992 | #define CAN_F16R2_FB2_Msk (0x1U << CAN_F16R2_FB2_Pos) /*!< 0x00000004 */ |
10581 | #define CAN_F16R2_FB2_Msk (0x1UL << CAN_F16R2_FB2_Pos) /*!< 0x00000004 */ |
| 10993 | #define CAN_F16R2_FB2 CAN_F16R2_FB2_Msk /*!< Filter bit 2 */ |
10582 | #define CAN_F16R2_FB2 CAN_F16R2_FB2_Msk /*!< Filter bit 2 */ |
| 10994 | #define CAN_F16R2_FB3_Pos (3U) |
10583 | #define CAN_F16R2_FB3_Pos (3U) |
| 10995 | #define CAN_F16R2_FB3_Msk (0x1U << CAN_F16R2_FB3_Pos) /*!< 0x00000008 */ |
10584 | #define CAN_F16R2_FB3_Msk (0x1UL << CAN_F16R2_FB3_Pos) /*!< 0x00000008 */ |
| 10996 | #define CAN_F16R2_FB3 CAN_F16R2_FB3_Msk /*!< Filter bit 3 */ |
10585 | #define CAN_F16R2_FB3 CAN_F16R2_FB3_Msk /*!< Filter bit 3 */ |
| 10997 | #define CAN_F16R2_FB4_Pos (4U) |
10586 | #define CAN_F16R2_FB4_Pos (4U) |
| 10998 | #define CAN_F16R2_FB4_Msk (0x1U << CAN_F16R2_FB4_Pos) /*!< 0x00000010 */ |
10587 | #define CAN_F16R2_FB4_Msk (0x1UL << CAN_F16R2_FB4_Pos) /*!< 0x00000010 */ |
| 10999 | #define CAN_F16R2_FB4 CAN_F16R2_FB4_Msk /*!< Filter bit 4 */ |
10588 | #define CAN_F16R2_FB4 CAN_F16R2_FB4_Msk /*!< Filter bit 4 */ |
| 11000 | #define CAN_F16R2_FB5_Pos (5U) |
10589 | #define CAN_F16R2_FB5_Pos (5U) |
| 11001 | #define CAN_F16R2_FB5_Msk (0x1U << CAN_F16R2_FB5_Pos) /*!< 0x00000020 */ |
10590 | #define CAN_F16R2_FB5_Msk (0x1UL << CAN_F16R2_FB5_Pos) /*!< 0x00000020 */ |
| 11002 | #define CAN_F16R2_FB5 CAN_F16R2_FB5_Msk /*!< Filter bit 5 */ |
10591 | #define CAN_F16R2_FB5 CAN_F16R2_FB5_Msk /*!< Filter bit 5 */ |
| 11003 | #define CAN_F16R2_FB6_Pos (6U) |
10592 | #define CAN_F16R2_FB6_Pos (6U) |
| 11004 | #define CAN_F16R2_FB6_Msk (0x1U << CAN_F16R2_FB6_Pos) /*!< 0x00000040 */ |
10593 | #define CAN_F16R2_FB6_Msk (0x1UL << CAN_F16R2_FB6_Pos) /*!< 0x00000040 */ |
| 11005 | #define CAN_F16R2_FB6 CAN_F16R2_FB6_Msk /*!< Filter bit 6 */ |
10594 | #define CAN_F16R2_FB6 CAN_F16R2_FB6_Msk /*!< Filter bit 6 */ |
| 11006 | #define CAN_F16R2_FB7_Pos (7U) |
10595 | #define CAN_F16R2_FB7_Pos (7U) |
| 11007 | #define CAN_F16R2_FB7_Msk (0x1U << CAN_F16R2_FB7_Pos) /*!< 0x00000080 */ |
10596 | #define CAN_F16R2_FB7_Msk (0x1UL << CAN_F16R2_FB7_Pos) /*!< 0x00000080 */ |
| 11008 | #define CAN_F16R2_FB7 CAN_F16R2_FB7_Msk /*!< Filter bit 7 */ |
10597 | #define CAN_F16R2_FB7 CAN_F16R2_FB7_Msk /*!< Filter bit 7 */ |
| 11009 | #define CAN_F16R2_FB8_Pos (8U) |
10598 | #define CAN_F16R2_FB8_Pos (8U) |
| 11010 | #define CAN_F16R2_FB8_Msk (0x1U << CAN_F16R2_FB8_Pos) /*!< 0x00000100 */ |
10599 | #define CAN_F16R2_FB8_Msk (0x1UL << CAN_F16R2_FB8_Pos) /*!< 0x00000100 */ |
| 11011 | #define CAN_F16R2_FB8 CAN_F16R2_FB8_Msk /*!< Filter bit 8 */ |
10600 | #define CAN_F16R2_FB8 CAN_F16R2_FB8_Msk /*!< Filter bit 8 */ |
| 11012 | #define CAN_F16R2_FB9_Pos (9U) |
10601 | #define CAN_F16R2_FB9_Pos (9U) |
| 11013 | #define CAN_F16R2_FB9_Msk (0x1U << CAN_F16R2_FB9_Pos) /*!< 0x00000200 */ |
10602 | #define CAN_F16R2_FB9_Msk (0x1UL << CAN_F16R2_FB9_Pos) /*!< 0x00000200 */ |
| 11014 | #define CAN_F16R2_FB9 CAN_F16R2_FB9_Msk /*!< Filter bit 9 */ |
10603 | #define CAN_F16R2_FB9 CAN_F16R2_FB9_Msk /*!< Filter bit 9 */ |
| 11015 | #define CAN_F16R2_FB10_Pos (10U) |
10604 | #define CAN_F16R2_FB10_Pos (10U) |
| 11016 | #define CAN_F16R2_FB10_Msk (0x1U << CAN_F16R2_FB10_Pos) /*!< 0x00000400 */ |
10605 | #define CAN_F16R2_FB10_Msk (0x1UL << CAN_F16R2_FB10_Pos) /*!< 0x00000400 */ |
| 11017 | #define CAN_F16R2_FB10 CAN_F16R2_FB10_Msk /*!< Filter bit 10 */ |
10606 | #define CAN_F16R2_FB10 CAN_F16R2_FB10_Msk /*!< Filter bit 10 */ |
| 11018 | #define CAN_F16R2_FB11_Pos (11U) |
10607 | #define CAN_F16R2_FB11_Pos (11U) |
| 11019 | #define CAN_F16R2_FB11_Msk (0x1U << CAN_F16R2_FB11_Pos) /*!< 0x00000800 */ |
10608 | #define CAN_F16R2_FB11_Msk (0x1UL << CAN_F16R2_FB11_Pos) /*!< 0x00000800 */ |
| 11020 | #define CAN_F16R2_FB11 CAN_F16R2_FB11_Msk /*!< Filter bit 11 */ |
10609 | #define CAN_F16R2_FB11 CAN_F16R2_FB11_Msk /*!< Filter bit 11 */ |
| 11021 | #define CAN_F16R2_FB12_Pos (12U) |
10610 | #define CAN_F16R2_FB12_Pos (12U) |
| 11022 | #define CAN_F16R2_FB12_Msk (0x1U << CAN_F16R2_FB12_Pos) /*!< 0x00001000 */ |
10611 | #define CAN_F16R2_FB12_Msk (0x1UL << CAN_F16R2_FB12_Pos) /*!< 0x00001000 */ |
| 11023 | #define CAN_F16R2_FB12 CAN_F16R2_FB12_Msk /*!< Filter bit 12 */ |
10612 | #define CAN_F16R2_FB12 CAN_F16R2_FB12_Msk /*!< Filter bit 12 */ |
| 11024 | #define CAN_F16R2_FB13_Pos (13U) |
10613 | #define CAN_F16R2_FB13_Pos (13U) |
| 11025 | #define CAN_F16R2_FB13_Msk (0x1U << CAN_F16R2_FB13_Pos) /*!< 0x00002000 */ |
10614 | #define CAN_F16R2_FB13_Msk (0x1UL << CAN_F16R2_FB13_Pos) /*!< 0x00002000 */ |
| 11026 | #define CAN_F16R2_FB13 CAN_F16R2_FB13_Msk /*!< Filter bit 13 */ |
10615 | #define CAN_F16R2_FB13 CAN_F16R2_FB13_Msk /*!< Filter bit 13 */ |
| 11027 | #define CAN_F16R2_FB14_Pos (14U) |
10616 | #define CAN_F16R2_FB14_Pos (14U) |
| 11028 | #define CAN_F16R2_FB14_Msk (0x1U << CAN_F16R2_FB14_Pos) /*!< 0x00004000 */ |
10617 | #define CAN_F16R2_FB14_Msk (0x1UL << CAN_F16R2_FB14_Pos) /*!< 0x00004000 */ |
| 11029 | #define CAN_F16R2_FB14 CAN_F16R2_FB14_Msk /*!< Filter bit 14 */ |
10618 | #define CAN_F16R2_FB14 CAN_F16R2_FB14_Msk /*!< Filter bit 14 */ |
| 11030 | #define CAN_F16R2_FB15_Pos (15U) |
10619 | #define CAN_F16R2_FB15_Pos (15U) |
| 11031 | #define CAN_F16R2_FB15_Msk (0x1U << CAN_F16R2_FB15_Pos) /*!< 0x00008000 */ |
10620 | #define CAN_F16R2_FB15_Msk (0x1UL << CAN_F16R2_FB15_Pos) /*!< 0x00008000 */ |
| 11032 | #define CAN_F16R2_FB15 CAN_F16R2_FB15_Msk /*!< Filter bit 15 */ |
10621 | #define CAN_F16R2_FB15 CAN_F16R2_FB15_Msk /*!< Filter bit 15 */ |
| 11033 | #define CAN_F16R2_FB16_Pos (16U) |
10622 | #define CAN_F16R2_FB16_Pos (16U) |
| 11034 | #define CAN_F16R2_FB16_Msk (0x1U << CAN_F16R2_FB16_Pos) /*!< 0x00010000 */ |
10623 | #define CAN_F16R2_FB16_Msk (0x1UL << CAN_F16R2_FB16_Pos) /*!< 0x00010000 */ |
| 11035 | #define CAN_F16R2_FB16 CAN_F16R2_FB16_Msk /*!< Filter bit 16 */ |
10624 | #define CAN_F16R2_FB16 CAN_F16R2_FB16_Msk /*!< Filter bit 16 */ |
| 11036 | #define CAN_F16R2_FB17_Pos (17U) |
10625 | #define CAN_F16R2_FB17_Pos (17U) |
| 11037 | #define CAN_F16R2_FB17_Msk (0x1U << CAN_F16R2_FB17_Pos) /*!< 0x00020000 */ |
10626 | #define CAN_F16R2_FB17_Msk (0x1UL << CAN_F16R2_FB17_Pos) /*!< 0x00020000 */ |
| 11038 | #define CAN_F16R2_FB17 CAN_F16R2_FB17_Msk /*!< Filter bit 17 */ |
10627 | #define CAN_F16R2_FB17 CAN_F16R2_FB17_Msk /*!< Filter bit 17 */ |
| 11039 | #define CAN_F16R2_FB18_Pos (18U) |
10628 | #define CAN_F16R2_FB18_Pos (18U) |
| 11040 | #define CAN_F16R2_FB18_Msk (0x1U << CAN_F16R2_FB18_Pos) /*!< 0x00040000 */ |
10629 | #define CAN_F16R2_FB18_Msk (0x1UL << CAN_F16R2_FB18_Pos) /*!< 0x00040000 */ |
| 11041 | #define CAN_F16R2_FB18 CAN_F16R2_FB18_Msk /*!< Filter bit 18 */ |
10630 | #define CAN_F16R2_FB18 CAN_F16R2_FB18_Msk /*!< Filter bit 18 */ |
| 11042 | #define CAN_F16R2_FB19_Pos (19U) |
10631 | #define CAN_F16R2_FB19_Pos (19U) |
| 11043 | #define CAN_F16R2_FB19_Msk (0x1U << CAN_F16R2_FB19_Pos) /*!< 0x00080000 */ |
10632 | #define CAN_F16R2_FB19_Msk (0x1UL << CAN_F16R2_FB19_Pos) /*!< 0x00080000 */ |
| 11044 | #define CAN_F16R2_FB19 CAN_F16R2_FB19_Msk /*!< Filter bit 19 */ |
10633 | #define CAN_F16R2_FB19 CAN_F16R2_FB19_Msk /*!< Filter bit 19 */ |
| 11045 | #define CAN_F16R2_FB20_Pos (20U) |
10634 | #define CAN_F16R2_FB20_Pos (20U) |
| 11046 | #define CAN_F16R2_FB20_Msk (0x1U << CAN_F16R2_FB20_Pos) /*!< 0x00100000 */ |
10635 | #define CAN_F16R2_FB20_Msk (0x1UL << CAN_F16R2_FB20_Pos) /*!< 0x00100000 */ |
| 11047 | #define CAN_F16R2_FB20 CAN_F16R2_FB20_Msk /*!< Filter bit 20 */ |
10636 | #define CAN_F16R2_FB20 CAN_F16R2_FB20_Msk /*!< Filter bit 20 */ |
| 11048 | #define CAN_F16R2_FB21_Pos (21U) |
10637 | #define CAN_F16R2_FB21_Pos (21U) |
| 11049 | #define CAN_F16R2_FB21_Msk (0x1U << CAN_F16R2_FB21_Pos) /*!< 0x00200000 */ |
10638 | #define CAN_F16R2_FB21_Msk (0x1UL << CAN_F16R2_FB21_Pos) /*!< 0x00200000 */ |
| 11050 | #define CAN_F16R2_FB21 CAN_F16R2_FB21_Msk /*!< Filter bit 21 */ |
10639 | #define CAN_F16R2_FB21 CAN_F16R2_FB21_Msk /*!< Filter bit 21 */ |
| 11051 | #define CAN_F16R2_FB22_Pos (22U) |
10640 | #define CAN_F16R2_FB22_Pos (22U) |
| 11052 | #define CAN_F16R2_FB22_Msk (0x1U << CAN_F16R2_FB22_Pos) /*!< 0x00400000 */ |
10641 | #define CAN_F16R2_FB22_Msk (0x1UL << CAN_F16R2_FB22_Pos) /*!< 0x00400000 */ |
| 11053 | #define CAN_F16R2_FB22 CAN_F16R2_FB22_Msk /*!< Filter bit 22 */ |
10642 | #define CAN_F16R2_FB22 CAN_F16R2_FB22_Msk /*!< Filter bit 22 */ |
| 11054 | #define CAN_F16R2_FB23_Pos (23U) |
10643 | #define CAN_F16R2_FB23_Pos (23U) |
| 11055 | #define CAN_F16R2_FB23_Msk (0x1U << CAN_F16R2_FB23_Pos) /*!< 0x00800000 */ |
10644 | #define CAN_F16R2_FB23_Msk (0x1UL << CAN_F16R2_FB23_Pos) /*!< 0x00800000 */ |
| 11056 | #define CAN_F16R2_FB23 CAN_F16R2_FB23_Msk /*!< Filter bit 23 */ |
10645 | #define CAN_F16R2_FB23 CAN_F16R2_FB23_Msk /*!< Filter bit 23 */ |
| 11057 | #define CAN_F16R2_FB24_Pos (24U) |
10646 | #define CAN_F16R2_FB24_Pos (24U) |
| 11058 | #define CAN_F16R2_FB24_Msk (0x1U << CAN_F16R2_FB24_Pos) /*!< 0x01000000 */ |
10647 | #define CAN_F16R2_FB24_Msk (0x1UL << CAN_F16R2_FB24_Pos) /*!< 0x01000000 */ |
| 11059 | #define CAN_F16R2_FB24 CAN_F16R2_FB24_Msk /*!< Filter bit 24 */ |
10648 | #define CAN_F16R2_FB24 CAN_F16R2_FB24_Msk /*!< Filter bit 24 */ |
| 11060 | #define CAN_F16R2_FB25_Pos (25U) |
10649 | #define CAN_F16R2_FB25_Pos (25U) |
| 11061 | #define CAN_F16R2_FB25_Msk (0x1U << CAN_F16R2_FB25_Pos) /*!< 0x02000000 */ |
10650 | #define CAN_F16R2_FB25_Msk (0x1UL << CAN_F16R2_FB25_Pos) /*!< 0x02000000 */ |
| 11062 | #define CAN_F16R2_FB25 CAN_F16R2_FB25_Msk /*!< Filter bit 25 */ |
10651 | #define CAN_F16R2_FB25 CAN_F16R2_FB25_Msk /*!< Filter bit 25 */ |
| 11063 | #define CAN_F16R2_FB26_Pos (26U) |
10652 | #define CAN_F16R2_FB26_Pos (26U) |
| 11064 | #define CAN_F16R2_FB26_Msk (0x1U << CAN_F16R2_FB26_Pos) /*!< 0x04000000 */ |
10653 | #define CAN_F16R2_FB26_Msk (0x1UL << CAN_F16R2_FB26_Pos) /*!< 0x04000000 */ |
| 11065 | #define CAN_F16R2_FB26 CAN_F16R2_FB26_Msk /*!< Filter bit 26 */ |
10654 | #define CAN_F16R2_FB26 CAN_F16R2_FB26_Msk /*!< Filter bit 26 */ |
| 11066 | #define CAN_F16R2_FB27_Pos (27U) |
10655 | #define CAN_F16R2_FB27_Pos (27U) |
| 11067 | #define CAN_F16R2_FB27_Msk (0x1U << CAN_F16R2_FB27_Pos) /*!< 0x08000000 */ |
10656 | #define CAN_F16R2_FB27_Msk (0x1UL << CAN_F16R2_FB27_Pos) /*!< 0x08000000 */ |
| 11068 | #define CAN_F16R2_FB27 CAN_F16R2_FB27_Msk /*!< Filter bit 27 */ |
10657 | #define CAN_F16R2_FB27 CAN_F16R2_FB27_Msk /*!< Filter bit 27 */ |
| 11069 | #define CAN_F16R2_FB28_Pos (28U) |
10658 | #define CAN_F16R2_FB28_Pos (28U) |
| 11070 | #define CAN_F16R2_FB28_Msk (0x1U << CAN_F16R2_FB28_Pos) /*!< 0x10000000 */ |
10659 | #define CAN_F16R2_FB28_Msk (0x1UL << CAN_F16R2_FB28_Pos) /*!< 0x10000000 */ |
| 11071 | #define CAN_F16R2_FB28 CAN_F16R2_FB28_Msk /*!< Filter bit 28 */ |
10660 | #define CAN_F16R2_FB28 CAN_F16R2_FB28_Msk /*!< Filter bit 28 */ |
| 11072 | #define CAN_F16R2_FB29_Pos (29U) |
10661 | #define CAN_F16R2_FB29_Pos (29U) |
| 11073 | #define CAN_F16R2_FB29_Msk (0x1U << CAN_F16R2_FB29_Pos) /*!< 0x20000000 */ |
10662 | #define CAN_F16R2_FB29_Msk (0x1UL << CAN_F16R2_FB29_Pos) /*!< 0x20000000 */ |
| 11074 | #define CAN_F16R2_FB29 CAN_F16R2_FB29_Msk /*!< Filter bit 29 */ |
10663 | #define CAN_F16R2_FB29 CAN_F16R2_FB29_Msk /*!< Filter bit 29 */ |
| 11075 | #define CAN_F16R2_FB30_Pos (30U) |
10664 | #define CAN_F16R2_FB30_Pos (30U) |
| 11076 | #define CAN_F16R2_FB30_Msk (0x1U << CAN_F16R2_FB30_Pos) /*!< 0x40000000 */ |
10665 | #define CAN_F16R2_FB30_Msk (0x1UL << CAN_F16R2_FB30_Pos) /*!< 0x40000000 */ |
| 11077 | #define CAN_F16R2_FB30 CAN_F16R2_FB30_Msk /*!< Filter bit 30 */ |
10666 | #define CAN_F16R2_FB30 CAN_F16R2_FB30_Msk /*!< Filter bit 30 */ |
| 11078 | #define CAN_F16R2_FB31_Pos (31U) |
10667 | #define CAN_F16R2_FB31_Pos (31U) |
| 11079 | #define CAN_F16R2_FB31_Msk (0x1U << CAN_F16R2_FB31_Pos) /*!< 0x80000000 */ |
10668 | #define CAN_F16R2_FB31_Msk (0x1UL << CAN_F16R2_FB31_Pos) /*!< 0x80000000 */ |
| 11080 | #define CAN_F16R2_FB31 CAN_F16R2_FB31_Msk /*!< Filter bit 31 */ |
10669 | #define CAN_F16R2_FB31 CAN_F16R2_FB31_Msk /*!< Filter bit 31 */ |
| 11081 | 10670 | ||
| 11082 | /******************* Bit definition for CAN_F17R2 register ******************/ |
10671 | /******************* Bit definition for CAN_F17R2 register ******************/ |
| 11083 | #define CAN_F17R2_FB0_Pos (0U) |
10672 | #define CAN_F17R2_FB0_Pos (0U) |
| 11084 | #define CAN_F17R2_FB0_Msk (0x1U << CAN_F17R2_FB0_Pos) /*!< 0x00000001 */ |
10673 | #define CAN_F17R2_FB0_Msk (0x1UL << CAN_F17R2_FB0_Pos) /*!< 0x00000001 */ |
| 11085 | #define CAN_F17R2_FB0 CAN_F17R2_FB0_Msk /*!< Filter bit 0 */ |
10674 | #define CAN_F17R2_FB0 CAN_F17R2_FB0_Msk /*!< Filter bit 0 */ |
| 11086 | #define CAN_F17R2_FB1_Pos (1U) |
10675 | #define CAN_F17R2_FB1_Pos (1U) |
| 11087 | #define CAN_F17R2_FB1_Msk (0x1U << CAN_F17R2_FB1_Pos) /*!< 0x00000002 */ |
10676 | #define CAN_F17R2_FB1_Msk (0x1UL << CAN_F17R2_FB1_Pos) /*!< 0x00000002 */ |
| 11088 | #define CAN_F17R2_FB1 CAN_F17R2_FB1_Msk /*!< Filter bit 1 */ |
10677 | #define CAN_F17R2_FB1 CAN_F17R2_FB1_Msk /*!< Filter bit 1 */ |
| 11089 | #define CAN_F17R2_FB2_Pos (2U) |
10678 | #define CAN_F17R2_FB2_Pos (2U) |
| 11090 | #define CAN_F17R2_FB2_Msk (0x1U << CAN_F17R2_FB2_Pos) /*!< 0x00000004 */ |
10679 | #define CAN_F17R2_FB2_Msk (0x1UL << CAN_F17R2_FB2_Pos) /*!< 0x00000004 */ |
| 11091 | #define CAN_F17R2_FB2 CAN_F17R2_FB2_Msk /*!< Filter bit 2 */ |
10680 | #define CAN_F17R2_FB2 CAN_F17R2_FB2_Msk /*!< Filter bit 2 */ |
| 11092 | #define CAN_F17R2_FB3_Pos (3U) |
10681 | #define CAN_F17R2_FB3_Pos (3U) |
| 11093 | #define CAN_F17R2_FB3_Msk (0x1U << CAN_F17R2_FB3_Pos) /*!< 0x00000008 */ |
10682 | #define CAN_F17R2_FB3_Msk (0x1UL << CAN_F17R2_FB3_Pos) /*!< 0x00000008 */ |
| 11094 | #define CAN_F17R2_FB3 CAN_F17R2_FB3_Msk /*!< Filter bit 3 */ |
10683 | #define CAN_F17R2_FB3 CAN_F17R2_FB3_Msk /*!< Filter bit 3 */ |
| 11095 | #define CAN_F17R2_FB4_Pos (4U) |
10684 | #define CAN_F17R2_FB4_Pos (4U) |
| 11096 | #define CAN_F17R2_FB4_Msk (0x1U << CAN_F17R2_FB4_Pos) /*!< 0x00000010 */ |
10685 | #define CAN_F17R2_FB4_Msk (0x1UL << CAN_F17R2_FB4_Pos) /*!< 0x00000010 */ |
| 11097 | #define CAN_F17R2_FB4 CAN_F17R2_FB4_Msk /*!< Filter bit 4 */ |
10686 | #define CAN_F17R2_FB4 CAN_F17R2_FB4_Msk /*!< Filter bit 4 */ |
| 11098 | #define CAN_F17R2_FB5_Pos (5U) |
10687 | #define CAN_F17R2_FB5_Pos (5U) |
| 11099 | #define CAN_F17R2_FB5_Msk (0x1U << CAN_F17R2_FB5_Pos) /*!< 0x00000020 */ |
10688 | #define CAN_F17R2_FB5_Msk (0x1UL << CAN_F17R2_FB5_Pos) /*!< 0x00000020 */ |
| 11100 | #define CAN_F17R2_FB5 CAN_F17R2_FB5_Msk /*!< Filter bit 5 */ |
10689 | #define CAN_F17R2_FB5 CAN_F17R2_FB5_Msk /*!< Filter bit 5 */ |
| 11101 | #define CAN_F17R2_FB6_Pos (6U) |
10690 | #define CAN_F17R2_FB6_Pos (6U) |
| 11102 | #define CAN_F17R2_FB6_Msk (0x1U << CAN_F17R2_FB6_Pos) /*!< 0x00000040 */ |
10691 | #define CAN_F17R2_FB6_Msk (0x1UL << CAN_F17R2_FB6_Pos) /*!< 0x00000040 */ |
| 11103 | #define CAN_F17R2_FB6 CAN_F17R2_FB6_Msk /*!< Filter bit 6 */ |
10692 | #define CAN_F17R2_FB6 CAN_F17R2_FB6_Msk /*!< Filter bit 6 */ |
| 11104 | #define CAN_F17R2_FB7_Pos (7U) |
10693 | #define CAN_F17R2_FB7_Pos (7U) |
| 11105 | #define CAN_F17R2_FB7_Msk (0x1U << CAN_F17R2_FB7_Pos) /*!< 0x00000080 */ |
10694 | #define CAN_F17R2_FB7_Msk (0x1UL << CAN_F17R2_FB7_Pos) /*!< 0x00000080 */ |
| 11106 | #define CAN_F17R2_FB7 CAN_F17R2_FB7_Msk /*!< Filter bit 7 */ |
10695 | #define CAN_F17R2_FB7 CAN_F17R2_FB7_Msk /*!< Filter bit 7 */ |
| 11107 | #define CAN_F17R2_FB8_Pos (8U) |
10696 | #define CAN_F17R2_FB8_Pos (8U) |
| 11108 | #define CAN_F17R2_FB8_Msk (0x1U << CAN_F17R2_FB8_Pos) /*!< 0x00000100 */ |
10697 | #define CAN_F17R2_FB8_Msk (0x1UL << CAN_F17R2_FB8_Pos) /*!< 0x00000100 */ |
| 11109 | #define CAN_F17R2_FB8 CAN_F17R2_FB8_Msk /*!< Filter bit 8 */ |
10698 | #define CAN_F17R2_FB8 CAN_F17R2_FB8_Msk /*!< Filter bit 8 */ |
| 11110 | #define CAN_F17R2_FB9_Pos (9U) |
10699 | #define CAN_F17R2_FB9_Pos (9U) |
| 11111 | #define CAN_F17R2_FB9_Msk (0x1U << CAN_F17R2_FB9_Pos) /*!< 0x00000200 */ |
10700 | #define CAN_F17R2_FB9_Msk (0x1UL << CAN_F17R2_FB9_Pos) /*!< 0x00000200 */ |
| 11112 | #define CAN_F17R2_FB9 CAN_F17R2_FB9_Msk /*!< Filter bit 9 */ |
10701 | #define CAN_F17R2_FB9 CAN_F17R2_FB9_Msk /*!< Filter bit 9 */ |
| 11113 | #define CAN_F17R2_FB10_Pos (10U) |
10702 | #define CAN_F17R2_FB10_Pos (10U) |
| 11114 | #define CAN_F17R2_FB10_Msk (0x1U << CAN_F17R2_FB10_Pos) /*!< 0x00000400 */ |
10703 | #define CAN_F17R2_FB10_Msk (0x1UL << CAN_F17R2_FB10_Pos) /*!< 0x00000400 */ |
| 11115 | #define CAN_F17R2_FB10 CAN_F17R2_FB10_Msk /*!< Filter bit 10 */ |
10704 | #define CAN_F17R2_FB10 CAN_F17R2_FB10_Msk /*!< Filter bit 10 */ |
| 11116 | #define CAN_F17R2_FB11_Pos (11U) |
10705 | #define CAN_F17R2_FB11_Pos (11U) |
| 11117 | #define CAN_F17R2_FB11_Msk (0x1U << CAN_F17R2_FB11_Pos) /*!< 0x00000800 */ |
10706 | #define CAN_F17R2_FB11_Msk (0x1UL << CAN_F17R2_FB11_Pos) /*!< 0x00000800 */ |
| 11118 | #define CAN_F17R2_FB11 CAN_F17R2_FB11_Msk /*!< Filter bit 11 */ |
10707 | #define CAN_F17R2_FB11 CAN_F17R2_FB11_Msk /*!< Filter bit 11 */ |
| 11119 | #define CAN_F17R2_FB12_Pos (12U) |
10708 | #define CAN_F17R2_FB12_Pos (12U) |
| 11120 | #define CAN_F17R2_FB12_Msk (0x1U << CAN_F17R2_FB12_Pos) /*!< 0x00001000 */ |
10709 | #define CAN_F17R2_FB12_Msk (0x1UL << CAN_F17R2_FB12_Pos) /*!< 0x00001000 */ |
| 11121 | #define CAN_F17R2_FB12 CAN_F17R2_FB12_Msk /*!< Filter bit 12 */ |
10710 | #define CAN_F17R2_FB12 CAN_F17R2_FB12_Msk /*!< Filter bit 12 */ |
| 11122 | #define CAN_F17R2_FB13_Pos (13U) |
10711 | #define CAN_F17R2_FB13_Pos (13U) |
| 11123 | #define CAN_F17R2_FB13_Msk (0x1U << CAN_F17R2_FB13_Pos) /*!< 0x00002000 */ |
10712 | #define CAN_F17R2_FB13_Msk (0x1UL << CAN_F17R2_FB13_Pos) /*!< 0x00002000 */ |
| 11124 | #define CAN_F17R2_FB13 CAN_F17R2_FB13_Msk /*!< Filter bit 13 */ |
10713 | #define CAN_F17R2_FB13 CAN_F17R2_FB13_Msk /*!< Filter bit 13 */ |
| 11125 | #define CAN_F17R2_FB14_Pos (14U) |
10714 | #define CAN_F17R2_FB14_Pos (14U) |
| 11126 | #define CAN_F17R2_FB14_Msk (0x1U << CAN_F17R2_FB14_Pos) /*!< 0x00004000 */ |
10715 | #define CAN_F17R2_FB14_Msk (0x1UL << CAN_F17R2_FB14_Pos) /*!< 0x00004000 */ |
| 11127 | #define CAN_F17R2_FB14 CAN_F17R2_FB14_Msk /*!< Filter bit 14 */ |
10716 | #define CAN_F17R2_FB14 CAN_F17R2_FB14_Msk /*!< Filter bit 14 */ |
| 11128 | #define CAN_F17R2_FB15_Pos (15U) |
10717 | #define CAN_F17R2_FB15_Pos (15U) |
| 11129 | #define CAN_F17R2_FB15_Msk (0x1U << CAN_F17R2_FB15_Pos) /*!< 0x00008000 */ |
10718 | #define CAN_F17R2_FB15_Msk (0x1UL << CAN_F17R2_FB15_Pos) /*!< 0x00008000 */ |
| 11130 | #define CAN_F17R2_FB15 CAN_F17R2_FB15_Msk /*!< Filter bit 15 */ |
10719 | #define CAN_F17R2_FB15 CAN_F17R2_FB15_Msk /*!< Filter bit 15 */ |
| 11131 | #define CAN_F17R2_FB16_Pos (16U) |
10720 | #define CAN_F17R2_FB16_Pos (16U) |
| 11132 | #define CAN_F17R2_FB16_Msk (0x1U << CAN_F17R2_FB16_Pos) /*!< 0x00010000 */ |
10721 | #define CAN_F17R2_FB16_Msk (0x1UL << CAN_F17R2_FB16_Pos) /*!< 0x00010000 */ |
| 11133 | #define CAN_F17R2_FB16 CAN_F17R2_FB16_Msk /*!< Filter bit 16 */ |
10722 | #define CAN_F17R2_FB16 CAN_F17R2_FB16_Msk /*!< Filter bit 16 */ |
| 11134 | #define CAN_F17R2_FB17_Pos (17U) |
10723 | #define CAN_F17R2_FB17_Pos (17U) |
| 11135 | #define CAN_F17R2_FB17_Msk (0x1U << CAN_F17R2_FB17_Pos) /*!< 0x00020000 */ |
10724 | #define CAN_F17R2_FB17_Msk (0x1UL << CAN_F17R2_FB17_Pos) /*!< 0x00020000 */ |
| 11136 | #define CAN_F17R2_FB17 CAN_F17R2_FB17_Msk /*!< Filter bit 17 */ |
10725 | #define CAN_F17R2_FB17 CAN_F17R2_FB17_Msk /*!< Filter bit 17 */ |
| 11137 | #define CAN_F17R2_FB18_Pos (18U) |
10726 | #define CAN_F17R2_FB18_Pos (18U) |
| 11138 | #define CAN_F17R2_FB18_Msk (0x1U << CAN_F17R2_FB18_Pos) /*!< 0x00040000 */ |
10727 | #define CAN_F17R2_FB18_Msk (0x1UL << CAN_F17R2_FB18_Pos) /*!< 0x00040000 */ |
| 11139 | #define CAN_F17R2_FB18 CAN_F17R2_FB18_Msk /*!< Filter bit 18 */ |
10728 | #define CAN_F17R2_FB18 CAN_F17R2_FB18_Msk /*!< Filter bit 18 */ |
| 11140 | #define CAN_F17R2_FB19_Pos (19U) |
10729 | #define CAN_F17R2_FB19_Pos (19U) |
| 11141 | #define CAN_F17R2_FB19_Msk (0x1U << CAN_F17R2_FB19_Pos) /*!< 0x00080000 */ |
10730 | #define CAN_F17R2_FB19_Msk (0x1UL << CAN_F17R2_FB19_Pos) /*!< 0x00080000 */ |
| 11142 | #define CAN_F17R2_FB19 CAN_F17R2_FB19_Msk /*!< Filter bit 19 */ |
10731 | #define CAN_F17R2_FB19 CAN_F17R2_FB19_Msk /*!< Filter bit 19 */ |
| 11143 | #define CAN_F17R2_FB20_Pos (20U) |
10732 | #define CAN_F17R2_FB20_Pos (20U) |
| 11144 | #define CAN_F17R2_FB20_Msk (0x1U << CAN_F17R2_FB20_Pos) /*!< 0x00100000 */ |
10733 | #define CAN_F17R2_FB20_Msk (0x1UL << CAN_F17R2_FB20_Pos) /*!< 0x00100000 */ |
| 11145 | #define CAN_F17R2_FB20 CAN_F17R2_FB20_Msk /*!< Filter bit 20 */ |
10734 | #define CAN_F17R2_FB20 CAN_F17R2_FB20_Msk /*!< Filter bit 20 */ |
| 11146 | #define CAN_F17R2_FB21_Pos (21U) |
10735 | #define CAN_F17R2_FB21_Pos (21U) |
| 11147 | #define CAN_F17R2_FB21_Msk (0x1U << CAN_F17R2_FB21_Pos) /*!< 0x00200000 */ |
10736 | #define CAN_F17R2_FB21_Msk (0x1UL << CAN_F17R2_FB21_Pos) /*!< 0x00200000 */ |
| 11148 | #define CAN_F17R2_FB21 CAN_F17R2_FB21_Msk /*!< Filter bit 21 */ |
10737 | #define CAN_F17R2_FB21 CAN_F17R2_FB21_Msk /*!< Filter bit 21 */ |
| 11149 | #define CAN_F17R2_FB22_Pos (22U) |
10738 | #define CAN_F17R2_FB22_Pos (22U) |
| 11150 | #define CAN_F17R2_FB22_Msk (0x1U << CAN_F17R2_FB22_Pos) /*!< 0x00400000 */ |
10739 | #define CAN_F17R2_FB22_Msk (0x1UL << CAN_F17R2_FB22_Pos) /*!< 0x00400000 */ |
| 11151 | #define CAN_F17R2_FB22 CAN_F17R2_FB22_Msk /*!< Filter bit 22 */ |
10740 | #define CAN_F17R2_FB22 CAN_F17R2_FB22_Msk /*!< Filter bit 22 */ |
| 11152 | #define CAN_F17R2_FB23_Pos (23U) |
10741 | #define CAN_F17R2_FB23_Pos (23U) |
| 11153 | #define CAN_F17R2_FB23_Msk (0x1U << CAN_F17R2_FB23_Pos) /*!< 0x00800000 */ |
10742 | #define CAN_F17R2_FB23_Msk (0x1UL << CAN_F17R2_FB23_Pos) /*!< 0x00800000 */ |
| 11154 | #define CAN_F17R2_FB23 CAN_F17R2_FB23_Msk /*!< Filter bit 23 */ |
10743 | #define CAN_F17R2_FB23 CAN_F17R2_FB23_Msk /*!< Filter bit 23 */ |
| 11155 | #define CAN_F17R2_FB24_Pos (24U) |
10744 | #define CAN_F17R2_FB24_Pos (24U) |
| 11156 | #define CAN_F17R2_FB24_Msk (0x1U << CAN_F17R2_FB24_Pos) /*!< 0x01000000 */ |
10745 | #define CAN_F17R2_FB24_Msk (0x1UL << CAN_F17R2_FB24_Pos) /*!< 0x01000000 */ |
| 11157 | #define CAN_F17R2_FB24 CAN_F17R2_FB24_Msk /*!< Filter bit 24 */ |
10746 | #define CAN_F17R2_FB24 CAN_F17R2_FB24_Msk /*!< Filter bit 24 */ |
| 11158 | #define CAN_F17R2_FB25_Pos (25U) |
10747 | #define CAN_F17R2_FB25_Pos (25U) |
| 11159 | #define CAN_F17R2_FB25_Msk (0x1U << CAN_F17R2_FB25_Pos) /*!< 0x02000000 */ |
10748 | #define CAN_F17R2_FB25_Msk (0x1UL << CAN_F17R2_FB25_Pos) /*!< 0x02000000 */ |
| 11160 | #define CAN_F17R2_FB25 CAN_F17R2_FB25_Msk /*!< Filter bit 25 */ |
10749 | #define CAN_F17R2_FB25 CAN_F17R2_FB25_Msk /*!< Filter bit 25 */ |
| 11161 | #define CAN_F17R2_FB26_Pos (26U) |
10750 | #define CAN_F17R2_FB26_Pos (26U) |
| 11162 | #define CAN_F17R2_FB26_Msk (0x1U << CAN_F17R2_FB26_Pos) /*!< 0x04000000 */ |
10751 | #define CAN_F17R2_FB26_Msk (0x1UL << CAN_F17R2_FB26_Pos) /*!< 0x04000000 */ |
| 11163 | #define CAN_F17R2_FB26 CAN_F17R2_FB26_Msk /*!< Filter bit 26 */ |
10752 | #define CAN_F17R2_FB26 CAN_F17R2_FB26_Msk /*!< Filter bit 26 */ |
| 11164 | #define CAN_F17R2_FB27_Pos (27U) |
10753 | #define CAN_F17R2_FB27_Pos (27U) |
| 11165 | #define CAN_F17R2_FB27_Msk (0x1U << CAN_F17R2_FB27_Pos) /*!< 0x08000000 */ |
10754 | #define CAN_F17R2_FB27_Msk (0x1UL << CAN_F17R2_FB27_Pos) /*!< 0x08000000 */ |
| 11166 | #define CAN_F17R2_FB27 CAN_F17R2_FB27_Msk /*!< Filter bit 27 */ |
10755 | #define CAN_F17R2_FB27 CAN_F17R2_FB27_Msk /*!< Filter bit 27 */ |
| 11167 | #define CAN_F17R2_FB28_Pos (28U) |
10756 | #define CAN_F17R2_FB28_Pos (28U) |
| 11168 | #define CAN_F17R2_FB28_Msk (0x1U << CAN_F17R2_FB28_Pos) /*!< 0x10000000 */ |
10757 | #define CAN_F17R2_FB28_Msk (0x1UL << CAN_F17R2_FB28_Pos) /*!< 0x10000000 */ |
| 11169 | #define CAN_F17R2_FB28 CAN_F17R2_FB28_Msk /*!< Filter bit 28 */ |
10758 | #define CAN_F17R2_FB28 CAN_F17R2_FB28_Msk /*!< Filter bit 28 */ |
| 11170 | #define CAN_F17R2_FB29_Pos (29U) |
10759 | #define CAN_F17R2_FB29_Pos (29U) |
| 11171 | #define CAN_F17R2_FB29_Msk (0x1U << CAN_F17R2_FB29_Pos) /*!< 0x20000000 */ |
10760 | #define CAN_F17R2_FB29_Msk (0x1UL << CAN_F17R2_FB29_Pos) /*!< 0x20000000 */ |
| 11172 | #define CAN_F17R2_FB29 CAN_F17R2_FB29_Msk /*!< Filter bit 29 */ |
10761 | #define CAN_F17R2_FB29 CAN_F17R2_FB29_Msk /*!< Filter bit 29 */ |
| 11173 | #define CAN_F17R2_FB30_Pos (30U) |
10762 | #define CAN_F17R2_FB30_Pos (30U) |
| 11174 | #define CAN_F17R2_FB30_Msk (0x1U << CAN_F17R2_FB30_Pos) /*!< 0x40000000 */ |
10763 | #define CAN_F17R2_FB30_Msk (0x1UL << CAN_F17R2_FB30_Pos) /*!< 0x40000000 */ |
| 11175 | #define CAN_F17R2_FB30 CAN_F17R2_FB30_Msk /*!< Filter bit 30 */ |
10764 | #define CAN_F17R2_FB30 CAN_F17R2_FB30_Msk /*!< Filter bit 30 */ |
| 11176 | #define CAN_F17R2_FB31_Pos (31U) |
10765 | #define CAN_F17R2_FB31_Pos (31U) |
| 11177 | #define CAN_F17R2_FB31_Msk (0x1U << CAN_F17R2_FB31_Pos) /*!< 0x80000000 */ |
10766 | #define CAN_F17R2_FB31_Msk (0x1UL << CAN_F17R2_FB31_Pos) /*!< 0x80000000 */ |
| 11178 | #define CAN_F17R2_FB31 CAN_F17R2_FB31_Msk /*!< Filter bit 31 */ |
10767 | #define CAN_F17R2_FB31 CAN_F17R2_FB31_Msk /*!< Filter bit 31 */ |
| 11179 | 10768 | ||
| 11180 | /******************* Bit definition for CAN_F18R2 register ******************/ |
10769 | /******************* Bit definition for CAN_F18R2 register ******************/ |
| 11181 | #define CAN_F18R2_FB0_Pos (0U) |
10770 | #define CAN_F18R2_FB0_Pos (0U) |
| 11182 | #define CAN_F18R2_FB0_Msk (0x1U << CAN_F18R2_FB0_Pos) /*!< 0x00000001 */ |
10771 | #define CAN_F18R2_FB0_Msk (0x1UL << CAN_F18R2_FB0_Pos) /*!< 0x00000001 */ |
| 11183 | #define CAN_F18R2_FB0 CAN_F18R2_FB0_Msk /*!< Filter bit 0 */ |
10772 | #define CAN_F18R2_FB0 CAN_F18R2_FB0_Msk /*!< Filter bit 0 */ |
| 11184 | #define CAN_F18R2_FB1_Pos (1U) |
10773 | #define CAN_F18R2_FB1_Pos (1U) |
| 11185 | #define CAN_F18R2_FB1_Msk (0x1U << CAN_F18R2_FB1_Pos) /*!< 0x00000002 */ |
10774 | #define CAN_F18R2_FB1_Msk (0x1UL << CAN_F18R2_FB1_Pos) /*!< 0x00000002 */ |
| 11186 | #define CAN_F18R2_FB1 CAN_F18R2_FB1_Msk /*!< Filter bit 1 */ |
10775 | #define CAN_F18R2_FB1 CAN_F18R2_FB1_Msk /*!< Filter bit 1 */ |
| 11187 | #define CAN_F18R2_FB2_Pos (2U) |
10776 | #define CAN_F18R2_FB2_Pos (2U) |
| 11188 | #define CAN_F18R2_FB2_Msk (0x1U << CAN_F18R2_FB2_Pos) /*!< 0x00000004 */ |
10777 | #define CAN_F18R2_FB2_Msk (0x1UL << CAN_F18R2_FB2_Pos) /*!< 0x00000004 */ |
| 11189 | #define CAN_F18R2_FB2 CAN_F18R2_FB2_Msk /*!< Filter bit 2 */ |
10778 | #define CAN_F18R2_FB2 CAN_F18R2_FB2_Msk /*!< Filter bit 2 */ |
| 11190 | #define CAN_F18R2_FB3_Pos (3U) |
10779 | #define CAN_F18R2_FB3_Pos (3U) |
| 11191 | #define CAN_F18R2_FB3_Msk (0x1U << CAN_F18R2_FB3_Pos) /*!< 0x00000008 */ |
10780 | #define CAN_F18R2_FB3_Msk (0x1UL << CAN_F18R2_FB3_Pos) /*!< 0x00000008 */ |
| 11192 | #define CAN_F18R2_FB3 CAN_F18R2_FB3_Msk /*!< Filter bit 3 */ |
10781 | #define CAN_F18R2_FB3 CAN_F18R2_FB3_Msk /*!< Filter bit 3 */ |
| 11193 | #define CAN_F18R2_FB4_Pos (4U) |
10782 | #define CAN_F18R2_FB4_Pos (4U) |
| 11194 | #define CAN_F18R2_FB4_Msk (0x1U << CAN_F18R2_FB4_Pos) /*!< 0x00000010 */ |
10783 | #define CAN_F18R2_FB4_Msk (0x1UL << CAN_F18R2_FB4_Pos) /*!< 0x00000010 */ |
| 11195 | #define CAN_F18R2_FB4 CAN_F18R2_FB4_Msk /*!< Filter bit 4 */ |
10784 | #define CAN_F18R2_FB4 CAN_F18R2_FB4_Msk /*!< Filter bit 4 */ |
| 11196 | #define CAN_F18R2_FB5_Pos (5U) |
10785 | #define CAN_F18R2_FB5_Pos (5U) |
| 11197 | #define CAN_F18R2_FB5_Msk (0x1U << CAN_F18R2_FB5_Pos) /*!< 0x00000020 */ |
10786 | #define CAN_F18R2_FB5_Msk (0x1UL << CAN_F18R2_FB5_Pos) /*!< 0x00000020 */ |
| 11198 | #define CAN_F18R2_FB5 CAN_F18R2_FB5_Msk /*!< Filter bit 5 */ |
10787 | #define CAN_F18R2_FB5 CAN_F18R2_FB5_Msk /*!< Filter bit 5 */ |
| 11199 | #define CAN_F18R2_FB6_Pos (6U) |
10788 | #define CAN_F18R2_FB6_Pos (6U) |
| 11200 | #define CAN_F18R2_FB6_Msk (0x1U << CAN_F18R2_FB6_Pos) /*!< 0x00000040 */ |
10789 | #define CAN_F18R2_FB6_Msk (0x1UL << CAN_F18R2_FB6_Pos) /*!< 0x00000040 */ |
| 11201 | #define CAN_F18R2_FB6 CAN_F18R2_FB6_Msk /*!< Filter bit 6 */ |
10790 | #define CAN_F18R2_FB6 CAN_F18R2_FB6_Msk /*!< Filter bit 6 */ |
| 11202 | #define CAN_F18R2_FB7_Pos (7U) |
10791 | #define CAN_F18R2_FB7_Pos (7U) |
| 11203 | #define CAN_F18R2_FB7_Msk (0x1U << CAN_F18R2_FB7_Pos) /*!< 0x00000080 */ |
10792 | #define CAN_F18R2_FB7_Msk (0x1UL << CAN_F18R2_FB7_Pos) /*!< 0x00000080 */ |
| 11204 | #define CAN_F18R2_FB7 CAN_F18R2_FB7_Msk /*!< Filter bit 7 */ |
10793 | #define CAN_F18R2_FB7 CAN_F18R2_FB7_Msk /*!< Filter bit 7 */ |
| 11205 | #define CAN_F18R2_FB8_Pos (8U) |
10794 | #define CAN_F18R2_FB8_Pos (8U) |
| 11206 | #define CAN_F18R2_FB8_Msk (0x1U << CAN_F18R2_FB8_Pos) /*!< 0x00000100 */ |
10795 | #define CAN_F18R2_FB8_Msk (0x1UL << CAN_F18R2_FB8_Pos) /*!< 0x00000100 */ |
| 11207 | #define CAN_F18R2_FB8 CAN_F18R2_FB8_Msk /*!< Filter bit 8 */ |
10796 | #define CAN_F18R2_FB8 CAN_F18R2_FB8_Msk /*!< Filter bit 8 */ |
| 11208 | #define CAN_F18R2_FB9_Pos (9U) |
10797 | #define CAN_F18R2_FB9_Pos (9U) |
| 11209 | #define CAN_F18R2_FB9_Msk (0x1U << CAN_F18R2_FB9_Pos) /*!< 0x00000200 */ |
10798 | #define CAN_F18R2_FB9_Msk (0x1UL << CAN_F18R2_FB9_Pos) /*!< 0x00000200 */ |
| 11210 | #define CAN_F18R2_FB9 CAN_F18R2_FB9_Msk /*!< Filter bit 9 */ |
10799 | #define CAN_F18R2_FB9 CAN_F18R2_FB9_Msk /*!< Filter bit 9 */ |
| 11211 | #define CAN_F18R2_FB10_Pos (10U) |
10800 | #define CAN_F18R2_FB10_Pos (10U) |
| 11212 | #define CAN_F18R2_FB10_Msk (0x1U << CAN_F18R2_FB10_Pos) /*!< 0x00000400 */ |
10801 | #define CAN_F18R2_FB10_Msk (0x1UL << CAN_F18R2_FB10_Pos) /*!< 0x00000400 */ |
| 11213 | #define CAN_F18R2_FB10 CAN_F18R2_FB10_Msk /*!< Filter bit 10 */ |
10802 | #define CAN_F18R2_FB10 CAN_F18R2_FB10_Msk /*!< Filter bit 10 */ |
| 11214 | #define CAN_F18R2_FB11_Pos (11U) |
10803 | #define CAN_F18R2_FB11_Pos (11U) |
| 11215 | #define CAN_F18R2_FB11_Msk (0x1U << CAN_F18R2_FB11_Pos) /*!< 0x00000800 */ |
10804 | #define CAN_F18R2_FB11_Msk (0x1UL << CAN_F18R2_FB11_Pos) /*!< 0x00000800 */ |
| 11216 | #define CAN_F18R2_FB11 CAN_F18R2_FB11_Msk /*!< Filter bit 11 */ |
10805 | #define CAN_F18R2_FB11 CAN_F18R2_FB11_Msk /*!< Filter bit 11 */ |
| 11217 | #define CAN_F18R2_FB12_Pos (12U) |
10806 | #define CAN_F18R2_FB12_Pos (12U) |
| 11218 | #define CAN_F18R2_FB12_Msk (0x1U << CAN_F18R2_FB12_Pos) /*!< 0x00001000 */ |
10807 | #define CAN_F18R2_FB12_Msk (0x1UL << CAN_F18R2_FB12_Pos) /*!< 0x00001000 */ |
| 11219 | #define CAN_F18R2_FB12 CAN_F18R2_FB12_Msk /*!< Filter bit 12 */ |
10808 | #define CAN_F18R2_FB12 CAN_F18R2_FB12_Msk /*!< Filter bit 12 */ |
| 11220 | #define CAN_F18R2_FB13_Pos (13U) |
10809 | #define CAN_F18R2_FB13_Pos (13U) |
| 11221 | #define CAN_F18R2_FB13_Msk (0x1U << CAN_F18R2_FB13_Pos) /*!< 0x00002000 */ |
10810 | #define CAN_F18R2_FB13_Msk (0x1UL << CAN_F18R2_FB13_Pos) /*!< 0x00002000 */ |
| 11222 | #define CAN_F18R2_FB13 CAN_F18R2_FB13_Msk /*!< Filter bit 13 */ |
10811 | #define CAN_F18R2_FB13 CAN_F18R2_FB13_Msk /*!< Filter bit 13 */ |
| 11223 | #define CAN_F18R2_FB14_Pos (14U) |
10812 | #define CAN_F18R2_FB14_Pos (14U) |
| 11224 | #define CAN_F18R2_FB14_Msk (0x1U << CAN_F18R2_FB14_Pos) /*!< 0x00004000 */ |
10813 | #define CAN_F18R2_FB14_Msk (0x1UL << CAN_F18R2_FB14_Pos) /*!< 0x00004000 */ |
| 11225 | #define CAN_F18R2_FB14 CAN_F18R2_FB14_Msk /*!< Filter bit 14 */ |
10814 | #define CAN_F18R2_FB14 CAN_F18R2_FB14_Msk /*!< Filter bit 14 */ |
| 11226 | #define CAN_F18R2_FB15_Pos (15U) |
10815 | #define CAN_F18R2_FB15_Pos (15U) |
| 11227 | #define CAN_F18R2_FB15_Msk (0x1U << CAN_F18R2_FB15_Pos) /*!< 0x00008000 */ |
10816 | #define CAN_F18R2_FB15_Msk (0x1UL << CAN_F18R2_FB15_Pos) /*!< 0x00008000 */ |
| 11228 | #define CAN_F18R2_FB15 CAN_F18R2_FB15_Msk /*!< Filter bit 15 */ |
10817 | #define CAN_F18R2_FB15 CAN_F18R2_FB15_Msk /*!< Filter bit 15 */ |
| 11229 | #define CAN_F18R2_FB16_Pos (16U) |
10818 | #define CAN_F18R2_FB16_Pos (16U) |
| 11230 | #define CAN_F18R2_FB16_Msk (0x1U << CAN_F18R2_FB16_Pos) /*!< 0x00010000 */ |
10819 | #define CAN_F18R2_FB16_Msk (0x1UL << CAN_F18R2_FB16_Pos) /*!< 0x00010000 */ |
| 11231 | #define CAN_F18R2_FB16 CAN_F18R2_FB16_Msk /*!< Filter bit 16 */ |
10820 | #define CAN_F18R2_FB16 CAN_F18R2_FB16_Msk /*!< Filter bit 16 */ |
| 11232 | #define CAN_F18R2_FB17_Pos (17U) |
10821 | #define CAN_F18R2_FB17_Pos (17U) |
| 11233 | #define CAN_F18R2_FB17_Msk (0x1U << CAN_F18R2_FB17_Pos) /*!< 0x00020000 */ |
10822 | #define CAN_F18R2_FB17_Msk (0x1UL << CAN_F18R2_FB17_Pos) /*!< 0x00020000 */ |
| 11234 | #define CAN_F18R2_FB17 CAN_F18R2_FB17_Msk /*!< Filter bit 17 */ |
10823 | #define CAN_F18R2_FB17 CAN_F18R2_FB17_Msk /*!< Filter bit 17 */ |
| 11235 | #define CAN_F18R2_FB18_Pos (18U) |
10824 | #define CAN_F18R2_FB18_Pos (18U) |
| 11236 | #define CAN_F18R2_FB18_Msk (0x1U << CAN_F18R2_FB18_Pos) /*!< 0x00040000 */ |
10825 | #define CAN_F18R2_FB18_Msk (0x1UL << CAN_F18R2_FB18_Pos) /*!< 0x00040000 */ |
| 11237 | #define CAN_F18R2_FB18 CAN_F18R2_FB18_Msk /*!< Filter bit 18 */ |
10826 | #define CAN_F18R2_FB18 CAN_F18R2_FB18_Msk /*!< Filter bit 18 */ |
| 11238 | #define CAN_F18R2_FB19_Pos (19U) |
10827 | #define CAN_F18R2_FB19_Pos (19U) |
| 11239 | #define CAN_F18R2_FB19_Msk (0x1U << CAN_F18R2_FB19_Pos) /*!< 0x00080000 */ |
10828 | #define CAN_F18R2_FB19_Msk (0x1UL << CAN_F18R2_FB19_Pos) /*!< 0x00080000 */ |
| 11240 | #define CAN_F18R2_FB19 CAN_F18R2_FB19_Msk /*!< Filter bit 19 */ |
10829 | #define CAN_F18R2_FB19 CAN_F18R2_FB19_Msk /*!< Filter bit 19 */ |
| 11241 | #define CAN_F18R2_FB20_Pos (20U) |
10830 | #define CAN_F18R2_FB20_Pos (20U) |
| 11242 | #define CAN_F18R2_FB20_Msk (0x1U << CAN_F18R2_FB20_Pos) /*!< 0x00100000 */ |
10831 | #define CAN_F18R2_FB20_Msk (0x1UL << CAN_F18R2_FB20_Pos) /*!< 0x00100000 */ |
| 11243 | #define CAN_F18R2_FB20 CAN_F18R2_FB20_Msk /*!< Filter bit 20 */ |
10832 | #define CAN_F18R2_FB20 CAN_F18R2_FB20_Msk /*!< Filter bit 20 */ |
| 11244 | #define CAN_F18R2_FB21_Pos (21U) |
10833 | #define CAN_F18R2_FB21_Pos (21U) |
| 11245 | #define CAN_F18R2_FB21_Msk (0x1U << CAN_F18R2_FB21_Pos) /*!< 0x00200000 */ |
10834 | #define CAN_F18R2_FB21_Msk (0x1UL << CAN_F18R2_FB21_Pos) /*!< 0x00200000 */ |
| 11246 | #define CAN_F18R2_FB21 CAN_F18R2_FB21_Msk /*!< Filter bit 21 */ |
10835 | #define CAN_F18R2_FB21 CAN_F18R2_FB21_Msk /*!< Filter bit 21 */ |
| 11247 | #define CAN_F18R2_FB22_Pos (22U) |
10836 | #define CAN_F18R2_FB22_Pos (22U) |
| 11248 | #define CAN_F18R2_FB22_Msk (0x1U << CAN_F18R2_FB22_Pos) /*!< 0x00400000 */ |
10837 | #define CAN_F18R2_FB22_Msk (0x1UL << CAN_F18R2_FB22_Pos) /*!< 0x00400000 */ |
| 11249 | #define CAN_F18R2_FB22 CAN_F18R2_FB22_Msk /*!< Filter bit 22 */ |
10838 | #define CAN_F18R2_FB22 CAN_F18R2_FB22_Msk /*!< Filter bit 22 */ |
| 11250 | #define CAN_F18R2_FB23_Pos (23U) |
10839 | #define CAN_F18R2_FB23_Pos (23U) |
| 11251 | #define CAN_F18R2_FB23_Msk (0x1U << CAN_F18R2_FB23_Pos) /*!< 0x00800000 */ |
10840 | #define CAN_F18R2_FB23_Msk (0x1UL << CAN_F18R2_FB23_Pos) /*!< 0x00800000 */ |
| 11252 | #define CAN_F18R2_FB23 CAN_F18R2_FB23_Msk /*!< Filter bit 23 */ |
10841 | #define CAN_F18R2_FB23 CAN_F18R2_FB23_Msk /*!< Filter bit 23 */ |
| 11253 | #define CAN_F18R2_FB24_Pos (24U) |
10842 | #define CAN_F18R2_FB24_Pos (24U) |
| 11254 | #define CAN_F18R2_FB24_Msk (0x1U << CAN_F18R2_FB24_Pos) /*!< 0x01000000 */ |
10843 | #define CAN_F18R2_FB24_Msk (0x1UL << CAN_F18R2_FB24_Pos) /*!< 0x01000000 */ |
| 11255 | #define CAN_F18R2_FB24 CAN_F18R2_FB24_Msk /*!< Filter bit 24 */ |
10844 | #define CAN_F18R2_FB24 CAN_F18R2_FB24_Msk /*!< Filter bit 24 */ |
| 11256 | #define CAN_F18R2_FB25_Pos (25U) |
10845 | #define CAN_F18R2_FB25_Pos (25U) |
| 11257 | #define CAN_F18R2_FB25_Msk (0x1U << CAN_F18R2_FB25_Pos) /*!< 0x02000000 */ |
10846 | #define CAN_F18R2_FB25_Msk (0x1UL << CAN_F18R2_FB25_Pos) /*!< 0x02000000 */ |
| 11258 | #define CAN_F18R2_FB25 CAN_F18R2_FB25_Msk /*!< Filter bit 25 */ |
10847 | #define CAN_F18R2_FB25 CAN_F18R2_FB25_Msk /*!< Filter bit 25 */ |
| 11259 | #define CAN_F18R2_FB26_Pos (26U) |
10848 | #define CAN_F18R2_FB26_Pos (26U) |
| 11260 | #define CAN_F18R2_FB26_Msk (0x1U << CAN_F18R2_FB26_Pos) /*!< 0x04000000 */ |
10849 | #define CAN_F18R2_FB26_Msk (0x1UL << CAN_F18R2_FB26_Pos) /*!< 0x04000000 */ |
| 11261 | #define CAN_F18R2_FB26 CAN_F18R2_FB26_Msk /*!< Filter bit 26 */ |
10850 | #define CAN_F18R2_FB26 CAN_F18R2_FB26_Msk /*!< Filter bit 26 */ |
| 11262 | #define CAN_F18R2_FB27_Pos (27U) |
10851 | #define CAN_F18R2_FB27_Pos (27U) |
| 11263 | #define CAN_F18R2_FB27_Msk (0x1U << CAN_F18R2_FB27_Pos) /*!< 0x08000000 */ |
10852 | #define CAN_F18R2_FB27_Msk (0x1UL << CAN_F18R2_FB27_Pos) /*!< 0x08000000 */ |
| 11264 | #define CAN_F18R2_FB27 CAN_F18R2_FB27_Msk /*!< Filter bit 27 */ |
10853 | #define CAN_F18R2_FB27 CAN_F18R2_FB27_Msk /*!< Filter bit 27 */ |
| 11265 | #define CAN_F18R2_FB28_Pos (28U) |
10854 | #define CAN_F18R2_FB28_Pos (28U) |
| 11266 | #define CAN_F18R2_FB28_Msk (0x1U << CAN_F18R2_FB28_Pos) /*!< 0x10000000 */ |
10855 | #define CAN_F18R2_FB28_Msk (0x1UL << CAN_F18R2_FB28_Pos) /*!< 0x10000000 */ |
| 11267 | #define CAN_F18R2_FB28 CAN_F18R2_FB28_Msk /*!< Filter bit 28 */ |
10856 | #define CAN_F18R2_FB28 CAN_F18R2_FB28_Msk /*!< Filter bit 28 */ |
| 11268 | #define CAN_F18R2_FB29_Pos (29U) |
10857 | #define CAN_F18R2_FB29_Pos (29U) |
| 11269 | #define CAN_F18R2_FB29_Msk (0x1U << CAN_F18R2_FB29_Pos) /*!< 0x20000000 */ |
10858 | #define CAN_F18R2_FB29_Msk (0x1UL << CAN_F18R2_FB29_Pos) /*!< 0x20000000 */ |
| 11270 | #define CAN_F18R2_FB29 CAN_F18R2_FB29_Msk /*!< Filter bit 29 */ |
10859 | #define CAN_F18R2_FB29 CAN_F18R2_FB29_Msk /*!< Filter bit 29 */ |
| 11271 | #define CAN_F18R2_FB30_Pos (30U) |
10860 | #define CAN_F18R2_FB30_Pos (30U) |
| 11272 | #define CAN_F18R2_FB30_Msk (0x1U << CAN_F18R2_FB30_Pos) /*!< 0x40000000 */ |
10861 | #define CAN_F18R2_FB30_Msk (0x1UL << CAN_F18R2_FB30_Pos) /*!< 0x40000000 */ |
| 11273 | #define CAN_F18R2_FB30 CAN_F18R2_FB30_Msk /*!< Filter bit 30 */ |
10862 | #define CAN_F18R2_FB30 CAN_F18R2_FB30_Msk /*!< Filter bit 30 */ |
| 11274 | #define CAN_F18R2_FB31_Pos (31U) |
10863 | #define CAN_F18R2_FB31_Pos (31U) |
| 11275 | #define CAN_F18R2_FB31_Msk (0x1U << CAN_F18R2_FB31_Pos) /*!< 0x80000000 */ |
10864 | #define CAN_F18R2_FB31_Msk (0x1UL << CAN_F18R2_FB31_Pos) /*!< 0x80000000 */ |
| 11276 | #define CAN_F18R2_FB31 CAN_F18R2_FB31_Msk /*!< Filter bit 31 */ |
10865 | #define CAN_F18R2_FB31 CAN_F18R2_FB31_Msk /*!< Filter bit 31 */ |
| 11277 | 10866 | ||
| 11278 | /******************* Bit definition for CAN_F19R2 register ******************/ |
10867 | /******************* Bit definition for CAN_F19R2 register ******************/ |
| 11279 | #define CAN_F19R2_FB0_Pos (0U) |
10868 | #define CAN_F19R2_FB0_Pos (0U) |
| 11280 | #define CAN_F19R2_FB0_Msk (0x1U << CAN_F19R2_FB0_Pos) /*!< 0x00000001 */ |
10869 | #define CAN_F19R2_FB0_Msk (0x1UL << CAN_F19R2_FB0_Pos) /*!< 0x00000001 */ |
| 11281 | #define CAN_F19R2_FB0 CAN_F19R2_FB0_Msk /*!< Filter bit 0 */ |
10870 | #define CAN_F19R2_FB0 CAN_F19R2_FB0_Msk /*!< Filter bit 0 */ |
| 11282 | #define CAN_F19R2_FB1_Pos (1U) |
10871 | #define CAN_F19R2_FB1_Pos (1U) |
| 11283 | #define CAN_F19R2_FB1_Msk (0x1U << CAN_F19R2_FB1_Pos) /*!< 0x00000002 */ |
10872 | #define CAN_F19R2_FB1_Msk (0x1UL << CAN_F19R2_FB1_Pos) /*!< 0x00000002 */ |
| 11284 | #define CAN_F19R2_FB1 CAN_F19R2_FB1_Msk /*!< Filter bit 1 */ |
10873 | #define CAN_F19R2_FB1 CAN_F19R2_FB1_Msk /*!< Filter bit 1 */ |
| 11285 | #define CAN_F19R2_FB2_Pos (2U) |
10874 | #define CAN_F19R2_FB2_Pos (2U) |
| 11286 | #define CAN_F19R2_FB2_Msk (0x1U << CAN_F19R2_FB2_Pos) /*!< 0x00000004 */ |
10875 | #define CAN_F19R2_FB2_Msk (0x1UL << CAN_F19R2_FB2_Pos) /*!< 0x00000004 */ |
| 11287 | #define CAN_F19R2_FB2 CAN_F19R2_FB2_Msk /*!< Filter bit 2 */ |
10876 | #define CAN_F19R2_FB2 CAN_F19R2_FB2_Msk /*!< Filter bit 2 */ |
| 11288 | #define CAN_F19R2_FB3_Pos (3U) |
10877 | #define CAN_F19R2_FB3_Pos (3U) |
| 11289 | #define CAN_F19R2_FB3_Msk (0x1U << CAN_F19R2_FB3_Pos) /*!< 0x00000008 */ |
10878 | #define CAN_F19R2_FB3_Msk (0x1UL << CAN_F19R2_FB3_Pos) /*!< 0x00000008 */ |
| 11290 | #define CAN_F19R2_FB3 CAN_F19R2_FB3_Msk /*!< Filter bit 3 */ |
10879 | #define CAN_F19R2_FB3 CAN_F19R2_FB3_Msk /*!< Filter bit 3 */ |
| 11291 | #define CAN_F19R2_FB4_Pos (4U) |
10880 | #define CAN_F19R2_FB4_Pos (4U) |
| 11292 | #define CAN_F19R2_FB4_Msk (0x1U << CAN_F19R2_FB4_Pos) /*!< 0x00000010 */ |
10881 | #define CAN_F19R2_FB4_Msk (0x1UL << CAN_F19R2_FB4_Pos) /*!< 0x00000010 */ |
| 11293 | #define CAN_F19R2_FB4 CAN_F19R2_FB4_Msk /*!< Filter bit 4 */ |
10882 | #define CAN_F19R2_FB4 CAN_F19R2_FB4_Msk /*!< Filter bit 4 */ |
| 11294 | #define CAN_F19R2_FB5_Pos (5U) |
10883 | #define CAN_F19R2_FB5_Pos (5U) |
| 11295 | #define CAN_F19R2_FB5_Msk (0x1U << CAN_F19R2_FB5_Pos) /*!< 0x00000020 */ |
10884 | #define CAN_F19R2_FB5_Msk (0x1UL << CAN_F19R2_FB5_Pos) /*!< 0x00000020 */ |
| 11296 | #define CAN_F19R2_FB5 CAN_F19R2_FB5_Msk /*!< Filter bit 5 */ |
10885 | #define CAN_F19R2_FB5 CAN_F19R2_FB5_Msk /*!< Filter bit 5 */ |
| 11297 | #define CAN_F19R2_FB6_Pos (6U) |
10886 | #define CAN_F19R2_FB6_Pos (6U) |
| 11298 | #define CAN_F19R2_FB6_Msk (0x1U << CAN_F19R2_FB6_Pos) /*!< 0x00000040 */ |
10887 | #define CAN_F19R2_FB6_Msk (0x1UL << CAN_F19R2_FB6_Pos) /*!< 0x00000040 */ |
| 11299 | #define CAN_F19R2_FB6 CAN_F19R2_FB6_Msk /*!< Filter bit 6 */ |
10888 | #define CAN_F19R2_FB6 CAN_F19R2_FB6_Msk /*!< Filter bit 6 */ |
| 11300 | #define CAN_F19R2_FB7_Pos (7U) |
10889 | #define CAN_F19R2_FB7_Pos (7U) |
| 11301 | #define CAN_F19R2_FB7_Msk (0x1U << CAN_F19R2_FB7_Pos) /*!< 0x00000080 */ |
10890 | #define CAN_F19R2_FB7_Msk (0x1UL << CAN_F19R2_FB7_Pos) /*!< 0x00000080 */ |
| 11302 | #define CAN_F19R2_FB7 CAN_F19R2_FB7_Msk /*!< Filter bit 7 */ |
10891 | #define CAN_F19R2_FB7 CAN_F19R2_FB7_Msk /*!< Filter bit 7 */ |
| 11303 | #define CAN_F19R2_FB8_Pos (8U) |
10892 | #define CAN_F19R2_FB8_Pos (8U) |
| 11304 | #define CAN_F19R2_FB8_Msk (0x1U << CAN_F19R2_FB8_Pos) /*!< 0x00000100 */ |
10893 | #define CAN_F19R2_FB8_Msk (0x1UL << CAN_F19R2_FB8_Pos) /*!< 0x00000100 */ |
| 11305 | #define CAN_F19R2_FB8 CAN_F19R2_FB8_Msk /*!< Filter bit 8 */ |
10894 | #define CAN_F19R2_FB8 CAN_F19R2_FB8_Msk /*!< Filter bit 8 */ |
| 11306 | #define CAN_F19R2_FB9_Pos (9U) |
10895 | #define CAN_F19R2_FB9_Pos (9U) |
| 11307 | #define CAN_F19R2_FB9_Msk (0x1U << CAN_F19R2_FB9_Pos) /*!< 0x00000200 */ |
10896 | #define CAN_F19R2_FB9_Msk (0x1UL << CAN_F19R2_FB9_Pos) /*!< 0x00000200 */ |
| 11308 | #define CAN_F19R2_FB9 CAN_F19R2_FB9_Msk /*!< Filter bit 9 */ |
10897 | #define CAN_F19R2_FB9 CAN_F19R2_FB9_Msk /*!< Filter bit 9 */ |
| 11309 | #define CAN_F19R2_FB10_Pos (10U) |
10898 | #define CAN_F19R2_FB10_Pos (10U) |
| 11310 | #define CAN_F19R2_FB10_Msk (0x1U << CAN_F19R2_FB10_Pos) /*!< 0x00000400 */ |
10899 | #define CAN_F19R2_FB10_Msk (0x1UL << CAN_F19R2_FB10_Pos) /*!< 0x00000400 */ |
| 11311 | #define CAN_F19R2_FB10 CAN_F19R2_FB10_Msk /*!< Filter bit 10 */ |
10900 | #define CAN_F19R2_FB10 CAN_F19R2_FB10_Msk /*!< Filter bit 10 */ |
| 11312 | #define CAN_F19R2_FB11_Pos (11U) |
10901 | #define CAN_F19R2_FB11_Pos (11U) |
| 11313 | #define CAN_F19R2_FB11_Msk (0x1U << CAN_F19R2_FB11_Pos) /*!< 0x00000800 */ |
10902 | #define CAN_F19R2_FB11_Msk (0x1UL << CAN_F19R2_FB11_Pos) /*!< 0x00000800 */ |
| 11314 | #define CAN_F19R2_FB11 CAN_F19R2_FB11_Msk /*!< Filter bit 11 */ |
10903 | #define CAN_F19R2_FB11 CAN_F19R2_FB11_Msk /*!< Filter bit 11 */ |
| 11315 | #define CAN_F19R2_FB12_Pos (12U) |
10904 | #define CAN_F19R2_FB12_Pos (12U) |
| 11316 | #define CAN_F19R2_FB12_Msk (0x1U << CAN_F19R2_FB12_Pos) /*!< 0x00001000 */ |
10905 | #define CAN_F19R2_FB12_Msk (0x1UL << CAN_F19R2_FB12_Pos) /*!< 0x00001000 */ |
| 11317 | #define CAN_F19R2_FB12 CAN_F19R2_FB12_Msk /*!< Filter bit 12 */ |
10906 | #define CAN_F19R2_FB12 CAN_F19R2_FB12_Msk /*!< Filter bit 12 */ |
| 11318 | #define CAN_F19R2_FB13_Pos (13U) |
10907 | #define CAN_F19R2_FB13_Pos (13U) |
| 11319 | #define CAN_F19R2_FB13_Msk (0x1U << CAN_F19R2_FB13_Pos) /*!< 0x00002000 */ |
10908 | #define CAN_F19R2_FB13_Msk (0x1UL << CAN_F19R2_FB13_Pos) /*!< 0x00002000 */ |
| 11320 | #define CAN_F19R2_FB13 CAN_F19R2_FB13_Msk /*!< Filter bit 13 */ |
10909 | #define CAN_F19R2_FB13 CAN_F19R2_FB13_Msk /*!< Filter bit 13 */ |
| 11321 | #define CAN_F19R2_FB14_Pos (14U) |
10910 | #define CAN_F19R2_FB14_Pos (14U) |
| 11322 | #define CAN_F19R2_FB14_Msk (0x1U << CAN_F19R2_FB14_Pos) /*!< 0x00004000 */ |
10911 | #define CAN_F19R2_FB14_Msk (0x1UL << CAN_F19R2_FB14_Pos) /*!< 0x00004000 */ |
| 11323 | #define CAN_F19R2_FB14 CAN_F19R2_FB14_Msk /*!< Filter bit 14 */ |
10912 | #define CAN_F19R2_FB14 CAN_F19R2_FB14_Msk /*!< Filter bit 14 */ |
| 11324 | #define CAN_F19R2_FB15_Pos (15U) |
10913 | #define CAN_F19R2_FB15_Pos (15U) |
| 11325 | #define CAN_F19R2_FB15_Msk (0x1U << CAN_F19R2_FB15_Pos) /*!< 0x00008000 */ |
10914 | #define CAN_F19R2_FB15_Msk (0x1UL << CAN_F19R2_FB15_Pos) /*!< 0x00008000 */ |
| 11326 | #define CAN_F19R2_FB15 CAN_F19R2_FB15_Msk /*!< Filter bit 15 */ |
10915 | #define CAN_F19R2_FB15 CAN_F19R2_FB15_Msk /*!< Filter bit 15 */ |
| 11327 | #define CAN_F19R2_FB16_Pos (16U) |
10916 | #define CAN_F19R2_FB16_Pos (16U) |
| 11328 | #define CAN_F19R2_FB16_Msk (0x1U << CAN_F19R2_FB16_Pos) /*!< 0x00010000 */ |
10917 | #define CAN_F19R2_FB16_Msk (0x1UL << CAN_F19R2_FB16_Pos) /*!< 0x00010000 */ |
| 11329 | #define CAN_F19R2_FB16 CAN_F19R2_FB16_Msk /*!< Filter bit 16 */ |
10918 | #define CAN_F19R2_FB16 CAN_F19R2_FB16_Msk /*!< Filter bit 16 */ |
| 11330 | #define CAN_F19R2_FB17_Pos (17U) |
10919 | #define CAN_F19R2_FB17_Pos (17U) |
| 11331 | #define CAN_F19R2_FB17_Msk (0x1U << CAN_F19R2_FB17_Pos) /*!< 0x00020000 */ |
10920 | #define CAN_F19R2_FB17_Msk (0x1UL << CAN_F19R2_FB17_Pos) /*!< 0x00020000 */ |
| 11332 | #define CAN_F19R2_FB17 CAN_F19R2_FB17_Msk /*!< Filter bit 17 */ |
10921 | #define CAN_F19R2_FB17 CAN_F19R2_FB17_Msk /*!< Filter bit 17 */ |
| 11333 | #define CAN_F19R2_FB18_Pos (18U) |
10922 | #define CAN_F19R2_FB18_Pos (18U) |
| 11334 | #define CAN_F19R2_FB18_Msk (0x1U << CAN_F19R2_FB18_Pos) /*!< 0x00040000 */ |
10923 | #define CAN_F19R2_FB18_Msk (0x1UL << CAN_F19R2_FB18_Pos) /*!< 0x00040000 */ |
| 11335 | #define CAN_F19R2_FB18 CAN_F19R2_FB18_Msk /*!< Filter bit 18 */ |
10924 | #define CAN_F19R2_FB18 CAN_F19R2_FB18_Msk /*!< Filter bit 18 */ |
| 11336 | #define CAN_F19R2_FB19_Pos (19U) |
10925 | #define CAN_F19R2_FB19_Pos (19U) |
| 11337 | #define CAN_F19R2_FB19_Msk (0x1U << CAN_F19R2_FB19_Pos) /*!< 0x00080000 */ |
10926 | #define CAN_F19R2_FB19_Msk (0x1UL << CAN_F19R2_FB19_Pos) /*!< 0x00080000 */ |
| 11338 | #define CAN_F19R2_FB19 CAN_F19R2_FB19_Msk /*!< Filter bit 19 */ |
10927 | #define CAN_F19R2_FB19 CAN_F19R2_FB19_Msk /*!< Filter bit 19 */ |
| 11339 | #define CAN_F19R2_FB20_Pos (20U) |
10928 | #define CAN_F19R2_FB20_Pos (20U) |
| 11340 | #define CAN_F19R2_FB20_Msk (0x1U << CAN_F19R2_FB20_Pos) /*!< 0x00100000 */ |
10929 | #define CAN_F19R2_FB20_Msk (0x1UL << CAN_F19R2_FB20_Pos) /*!< 0x00100000 */ |
| 11341 | #define CAN_F19R2_FB20 CAN_F19R2_FB20_Msk /*!< Filter bit 20 */ |
10930 | #define CAN_F19R2_FB20 CAN_F19R2_FB20_Msk /*!< Filter bit 20 */ |
| 11342 | #define CAN_F19R2_FB21_Pos (21U) |
10931 | #define CAN_F19R2_FB21_Pos (21U) |
| 11343 | #define CAN_F19R2_FB21_Msk (0x1U << CAN_F19R2_FB21_Pos) /*!< 0x00200000 */ |
10932 | #define CAN_F19R2_FB21_Msk (0x1UL << CAN_F19R2_FB21_Pos) /*!< 0x00200000 */ |
| 11344 | #define CAN_F19R2_FB21 CAN_F19R2_FB21_Msk /*!< Filter bit 21 */ |
10933 | #define CAN_F19R2_FB21 CAN_F19R2_FB21_Msk /*!< Filter bit 21 */ |
| 11345 | #define CAN_F19R2_FB22_Pos (22U) |
10934 | #define CAN_F19R2_FB22_Pos (22U) |
| 11346 | #define CAN_F19R2_FB22_Msk (0x1U << CAN_F19R2_FB22_Pos) /*!< 0x00400000 */ |
10935 | #define CAN_F19R2_FB22_Msk (0x1UL << CAN_F19R2_FB22_Pos) /*!< 0x00400000 */ |
| 11347 | #define CAN_F19R2_FB22 CAN_F19R2_FB22_Msk /*!< Filter bit 22 */ |
10936 | #define CAN_F19R2_FB22 CAN_F19R2_FB22_Msk /*!< Filter bit 22 */ |
| 11348 | #define CAN_F19R2_FB23_Pos (23U) |
10937 | #define CAN_F19R2_FB23_Pos (23U) |
| 11349 | #define CAN_F19R2_FB23_Msk (0x1U << CAN_F19R2_FB23_Pos) /*!< 0x00800000 */ |
10938 | #define CAN_F19R2_FB23_Msk (0x1UL << CAN_F19R2_FB23_Pos) /*!< 0x00800000 */ |
| 11350 | #define CAN_F19R2_FB23 CAN_F19R2_FB23_Msk /*!< Filter bit 23 */ |
10939 | #define CAN_F19R2_FB23 CAN_F19R2_FB23_Msk /*!< Filter bit 23 */ |
| 11351 | #define CAN_F19R2_FB24_Pos (24U) |
10940 | #define CAN_F19R2_FB24_Pos (24U) |
| 11352 | #define CAN_F19R2_FB24_Msk (0x1U << CAN_F19R2_FB24_Pos) /*!< 0x01000000 */ |
10941 | #define CAN_F19R2_FB24_Msk (0x1UL << CAN_F19R2_FB24_Pos) /*!< 0x01000000 */ |
| 11353 | #define CAN_F19R2_FB24 CAN_F19R2_FB24_Msk /*!< Filter bit 24 */ |
10942 | #define CAN_F19R2_FB24 CAN_F19R2_FB24_Msk /*!< Filter bit 24 */ |
| 11354 | #define CAN_F19R2_FB25_Pos (25U) |
10943 | #define CAN_F19R2_FB25_Pos (25U) |
| 11355 | #define CAN_F19R2_FB25_Msk (0x1U << CAN_F19R2_FB25_Pos) /*!< 0x02000000 */ |
10944 | #define CAN_F19R2_FB25_Msk (0x1UL << CAN_F19R2_FB25_Pos) /*!< 0x02000000 */ |
| 11356 | #define CAN_F19R2_FB25 CAN_F19R2_FB25_Msk /*!< Filter bit 25 */ |
10945 | #define CAN_F19R2_FB25 CAN_F19R2_FB25_Msk /*!< Filter bit 25 */ |
| 11357 | #define CAN_F19R2_FB26_Pos (26U) |
10946 | #define CAN_F19R2_FB26_Pos (26U) |
| 11358 | #define CAN_F19R2_FB26_Msk (0x1U << CAN_F19R2_FB26_Pos) /*!< 0x04000000 */ |
10947 | #define CAN_F19R2_FB26_Msk (0x1UL << CAN_F19R2_FB26_Pos) /*!< 0x04000000 */ |
| 11359 | #define CAN_F19R2_FB26 CAN_F19R2_FB26_Msk /*!< Filter bit 26 */ |
10948 | #define CAN_F19R2_FB26 CAN_F19R2_FB26_Msk /*!< Filter bit 26 */ |
| 11360 | #define CAN_F19R2_FB27_Pos (27U) |
10949 | #define CAN_F19R2_FB27_Pos (27U) |
| 11361 | #define CAN_F19R2_FB27_Msk (0x1U << CAN_F19R2_FB27_Pos) /*!< 0x08000000 */ |
10950 | #define CAN_F19R2_FB27_Msk (0x1UL << CAN_F19R2_FB27_Pos) /*!< 0x08000000 */ |
| 11362 | #define CAN_F19R2_FB27 CAN_F19R2_FB27_Msk /*!< Filter bit 27 */ |
10951 | #define CAN_F19R2_FB27 CAN_F19R2_FB27_Msk /*!< Filter bit 27 */ |
| 11363 | #define CAN_F19R2_FB28_Pos (28U) |
10952 | #define CAN_F19R2_FB28_Pos (28U) |
| 11364 | #define CAN_F19R2_FB28_Msk (0x1U << CAN_F19R2_FB28_Pos) /*!< 0x10000000 */ |
10953 | #define CAN_F19R2_FB28_Msk (0x1UL << CAN_F19R2_FB28_Pos) /*!< 0x10000000 */ |
| 11365 | #define CAN_F19R2_FB28 CAN_F19R2_FB28_Msk /*!< Filter bit 28 */ |
10954 | #define CAN_F19R2_FB28 CAN_F19R2_FB28_Msk /*!< Filter bit 28 */ |
| 11366 | #define CAN_F19R2_FB29_Pos (29U) |
10955 | #define CAN_F19R2_FB29_Pos (29U) |
| 11367 | #define CAN_F19R2_FB29_Msk (0x1U << CAN_F19R2_FB29_Pos) /*!< 0x20000000 */ |
10956 | #define CAN_F19R2_FB29_Msk (0x1UL << CAN_F19R2_FB29_Pos) /*!< 0x20000000 */ |
| 11368 | #define CAN_F19R2_FB29 CAN_F19R2_FB29_Msk /*!< Filter bit 29 */ |
10957 | #define CAN_F19R2_FB29 CAN_F19R2_FB29_Msk /*!< Filter bit 29 */ |
| 11369 | #define CAN_F19R2_FB30_Pos (30U) |
10958 | #define CAN_F19R2_FB30_Pos (30U) |
| 11370 | #define CAN_F19R2_FB30_Msk (0x1U << CAN_F19R2_FB30_Pos) /*!< 0x40000000 */ |
10959 | #define CAN_F19R2_FB30_Msk (0x1UL << CAN_F19R2_FB30_Pos) /*!< 0x40000000 */ |
| 11371 | #define CAN_F19R2_FB30 CAN_F19R2_FB30_Msk /*!< Filter bit 30 */ |
10960 | #define CAN_F19R2_FB30 CAN_F19R2_FB30_Msk /*!< Filter bit 30 */ |
| 11372 | #define CAN_F19R2_FB31_Pos (31U) |
10961 | #define CAN_F19R2_FB31_Pos (31U) |
| 11373 | #define CAN_F19R2_FB31_Msk (0x1U << CAN_F19R2_FB31_Pos) /*!< 0x80000000 */ |
10962 | #define CAN_F19R2_FB31_Msk (0x1UL << CAN_F19R2_FB31_Pos) /*!< 0x80000000 */ |
| 11374 | #define CAN_F19R2_FB31 CAN_F19R2_FB31_Msk /*!< Filter bit 31 */ |
10963 | #define CAN_F19R2_FB31 CAN_F19R2_FB31_Msk /*!< Filter bit 31 */ |
| 11375 | 10964 | ||
| 11376 | /******************* Bit definition for CAN_F20R2 register ******************/ |
10965 | /******************* Bit definition for CAN_F20R2 register ******************/ |
| 11377 | #define CAN_F20R2_FB0_Pos (0U) |
10966 | #define CAN_F20R2_FB0_Pos (0U) |
| 11378 | #define CAN_F20R2_FB0_Msk (0x1U << CAN_F20R2_FB0_Pos) /*!< 0x00000001 */ |
10967 | #define CAN_F20R2_FB0_Msk (0x1UL << CAN_F20R2_FB0_Pos) /*!< 0x00000001 */ |
| 11379 | #define CAN_F20R2_FB0 CAN_F20R2_FB0_Msk /*!< Filter bit 0 */ |
10968 | #define CAN_F20R2_FB0 CAN_F20R2_FB0_Msk /*!< Filter bit 0 */ |
| 11380 | #define CAN_F20R2_FB1_Pos (1U) |
10969 | #define CAN_F20R2_FB1_Pos (1U) |
| 11381 | #define CAN_F20R2_FB1_Msk (0x1U << CAN_F20R2_FB1_Pos) /*!< 0x00000002 */ |
10970 | #define CAN_F20R2_FB1_Msk (0x1UL << CAN_F20R2_FB1_Pos) /*!< 0x00000002 */ |
| 11382 | #define CAN_F20R2_FB1 CAN_F20R2_FB1_Msk /*!< Filter bit 1 */ |
10971 | #define CAN_F20R2_FB1 CAN_F20R2_FB1_Msk /*!< Filter bit 1 */ |
| 11383 | #define CAN_F20R2_FB2_Pos (2U) |
10972 | #define CAN_F20R2_FB2_Pos (2U) |
| 11384 | #define CAN_F20R2_FB2_Msk (0x1U << CAN_F20R2_FB2_Pos) /*!< 0x00000004 */ |
10973 | #define CAN_F20R2_FB2_Msk (0x1UL << CAN_F20R2_FB2_Pos) /*!< 0x00000004 */ |
| 11385 | #define CAN_F20R2_FB2 CAN_F20R2_FB2_Msk /*!< Filter bit 2 */ |
10974 | #define CAN_F20R2_FB2 CAN_F20R2_FB2_Msk /*!< Filter bit 2 */ |
| 11386 | #define CAN_F20R2_FB3_Pos (3U) |
10975 | #define CAN_F20R2_FB3_Pos (3U) |
| 11387 | #define CAN_F20R2_FB3_Msk (0x1U << CAN_F20R2_FB3_Pos) /*!< 0x00000008 */ |
10976 | #define CAN_F20R2_FB3_Msk (0x1UL << CAN_F20R2_FB3_Pos) /*!< 0x00000008 */ |
| 11388 | #define CAN_F20R2_FB3 CAN_F20R2_FB3_Msk /*!< Filter bit 3 */ |
10977 | #define CAN_F20R2_FB3 CAN_F20R2_FB3_Msk /*!< Filter bit 3 */ |
| 11389 | #define CAN_F20R2_FB4_Pos (4U) |
10978 | #define CAN_F20R2_FB4_Pos (4U) |
| 11390 | #define CAN_F20R2_FB4_Msk (0x1U << CAN_F20R2_FB4_Pos) /*!< 0x00000010 */ |
10979 | #define CAN_F20R2_FB4_Msk (0x1UL << CAN_F20R2_FB4_Pos) /*!< 0x00000010 */ |
| 11391 | #define CAN_F20R2_FB4 CAN_F20R2_FB4_Msk /*!< Filter bit 4 */ |
10980 | #define CAN_F20R2_FB4 CAN_F20R2_FB4_Msk /*!< Filter bit 4 */ |
| 11392 | #define CAN_F20R2_FB5_Pos (5U) |
10981 | #define CAN_F20R2_FB5_Pos (5U) |
| 11393 | #define CAN_F20R2_FB5_Msk (0x1U << CAN_F20R2_FB5_Pos) /*!< 0x00000020 */ |
10982 | #define CAN_F20R2_FB5_Msk (0x1UL << CAN_F20R2_FB5_Pos) /*!< 0x00000020 */ |
| 11394 | #define CAN_F20R2_FB5 CAN_F20R2_FB5_Msk /*!< Filter bit 5 */ |
10983 | #define CAN_F20R2_FB5 CAN_F20R2_FB5_Msk /*!< Filter bit 5 */ |
| 11395 | #define CAN_F20R2_FB6_Pos (6U) |
10984 | #define CAN_F20R2_FB6_Pos (6U) |
| 11396 | #define CAN_F20R2_FB6_Msk (0x1U << CAN_F20R2_FB6_Pos) /*!< 0x00000040 */ |
10985 | #define CAN_F20R2_FB6_Msk (0x1UL << CAN_F20R2_FB6_Pos) /*!< 0x00000040 */ |
| 11397 | #define CAN_F20R2_FB6 CAN_F20R2_FB6_Msk /*!< Filter bit 6 */ |
10986 | #define CAN_F20R2_FB6 CAN_F20R2_FB6_Msk /*!< Filter bit 6 */ |
| 11398 | #define CAN_F20R2_FB7_Pos (7U) |
10987 | #define CAN_F20R2_FB7_Pos (7U) |
| 11399 | #define CAN_F20R2_FB7_Msk (0x1U << CAN_F20R2_FB7_Pos) /*!< 0x00000080 */ |
10988 | #define CAN_F20R2_FB7_Msk (0x1UL << CAN_F20R2_FB7_Pos) /*!< 0x00000080 */ |
| 11400 | #define CAN_F20R2_FB7 CAN_F20R2_FB7_Msk /*!< Filter bit 7 */ |
10989 | #define CAN_F20R2_FB7 CAN_F20R2_FB7_Msk /*!< Filter bit 7 */ |
| 11401 | #define CAN_F20R2_FB8_Pos (8U) |
10990 | #define CAN_F20R2_FB8_Pos (8U) |
| 11402 | #define CAN_F20R2_FB8_Msk (0x1U << CAN_F20R2_FB8_Pos) /*!< 0x00000100 */ |
10991 | #define CAN_F20R2_FB8_Msk (0x1UL << CAN_F20R2_FB8_Pos) /*!< 0x00000100 */ |
| 11403 | #define CAN_F20R2_FB8 CAN_F20R2_FB8_Msk /*!< Filter bit 8 */ |
10992 | #define CAN_F20R2_FB8 CAN_F20R2_FB8_Msk /*!< Filter bit 8 */ |
| 11404 | #define CAN_F20R2_FB9_Pos (9U) |
10993 | #define CAN_F20R2_FB9_Pos (9U) |
| 11405 | #define CAN_F20R2_FB9_Msk (0x1U << CAN_F20R2_FB9_Pos) /*!< 0x00000200 */ |
10994 | #define CAN_F20R2_FB9_Msk (0x1UL << CAN_F20R2_FB9_Pos) /*!< 0x00000200 */ |
| 11406 | #define CAN_F20R2_FB9 CAN_F20R2_FB9_Msk /*!< Filter bit 9 */ |
10995 | #define CAN_F20R2_FB9 CAN_F20R2_FB9_Msk /*!< Filter bit 9 */ |
| 11407 | #define CAN_F20R2_FB10_Pos (10U) |
10996 | #define CAN_F20R2_FB10_Pos (10U) |
| 11408 | #define CAN_F20R2_FB10_Msk (0x1U << CAN_F20R2_FB10_Pos) /*!< 0x00000400 */ |
10997 | #define CAN_F20R2_FB10_Msk (0x1UL << CAN_F20R2_FB10_Pos) /*!< 0x00000400 */ |
| 11409 | #define CAN_F20R2_FB10 CAN_F20R2_FB10_Msk /*!< Filter bit 10 */ |
10998 | #define CAN_F20R2_FB10 CAN_F20R2_FB10_Msk /*!< Filter bit 10 */ |
| 11410 | #define CAN_F20R2_FB11_Pos (11U) |
10999 | #define CAN_F20R2_FB11_Pos (11U) |
| 11411 | #define CAN_F20R2_FB11_Msk (0x1U << CAN_F20R2_FB11_Pos) /*!< 0x00000800 */ |
11000 | #define CAN_F20R2_FB11_Msk (0x1UL << CAN_F20R2_FB11_Pos) /*!< 0x00000800 */ |
| 11412 | #define CAN_F20R2_FB11 CAN_F20R2_FB11_Msk /*!< Filter bit 11 */ |
11001 | #define CAN_F20R2_FB11 CAN_F20R2_FB11_Msk /*!< Filter bit 11 */ |
| 11413 | #define CAN_F20R2_FB12_Pos (12U) |
11002 | #define CAN_F20R2_FB12_Pos (12U) |
| 11414 | #define CAN_F20R2_FB12_Msk (0x1U << CAN_F20R2_FB12_Pos) /*!< 0x00001000 */ |
11003 | #define CAN_F20R2_FB12_Msk (0x1UL << CAN_F20R2_FB12_Pos) /*!< 0x00001000 */ |
| 11415 | #define CAN_F20R2_FB12 CAN_F20R2_FB12_Msk /*!< Filter bit 12 */ |
11004 | #define CAN_F20R2_FB12 CAN_F20R2_FB12_Msk /*!< Filter bit 12 */ |
| 11416 | #define CAN_F20R2_FB13_Pos (13U) |
11005 | #define CAN_F20R2_FB13_Pos (13U) |
| 11417 | #define CAN_F20R2_FB13_Msk (0x1U << CAN_F20R2_FB13_Pos) /*!< 0x00002000 */ |
11006 | #define CAN_F20R2_FB13_Msk (0x1UL << CAN_F20R2_FB13_Pos) /*!< 0x00002000 */ |
| 11418 | #define CAN_F20R2_FB13 CAN_F20R2_FB13_Msk /*!< Filter bit 13 */ |
11007 | #define CAN_F20R2_FB13 CAN_F20R2_FB13_Msk /*!< Filter bit 13 */ |
| 11419 | #define CAN_F20R2_FB14_Pos (14U) |
11008 | #define CAN_F20R2_FB14_Pos (14U) |
| 11420 | #define CAN_F20R2_FB14_Msk (0x1U << CAN_F20R2_FB14_Pos) /*!< 0x00004000 */ |
11009 | #define CAN_F20R2_FB14_Msk (0x1UL << CAN_F20R2_FB14_Pos) /*!< 0x00004000 */ |
| 11421 | #define CAN_F20R2_FB14 CAN_F20R2_FB14_Msk /*!< Filter bit 14 */ |
11010 | #define CAN_F20R2_FB14 CAN_F20R2_FB14_Msk /*!< Filter bit 14 */ |
| 11422 | #define CAN_F20R2_FB15_Pos (15U) |
11011 | #define CAN_F20R2_FB15_Pos (15U) |
| 11423 | #define CAN_F20R2_FB15_Msk (0x1U << CAN_F20R2_FB15_Pos) /*!< 0x00008000 */ |
11012 | #define CAN_F20R2_FB15_Msk (0x1UL << CAN_F20R2_FB15_Pos) /*!< 0x00008000 */ |
| 11424 | #define CAN_F20R2_FB15 CAN_F20R2_FB15_Msk /*!< Filter bit 15 */ |
11013 | #define CAN_F20R2_FB15 CAN_F20R2_FB15_Msk /*!< Filter bit 15 */ |
| 11425 | #define CAN_F20R2_FB16_Pos (16U) |
11014 | #define CAN_F20R2_FB16_Pos (16U) |
| 11426 | #define CAN_F20R2_FB16_Msk (0x1U << CAN_F20R2_FB16_Pos) /*!< 0x00010000 */ |
11015 | #define CAN_F20R2_FB16_Msk (0x1UL << CAN_F20R2_FB16_Pos) /*!< 0x00010000 */ |
| 11427 | #define CAN_F20R2_FB16 CAN_F20R2_FB16_Msk /*!< Filter bit 16 */ |
11016 | #define CAN_F20R2_FB16 CAN_F20R2_FB16_Msk /*!< Filter bit 16 */ |
| 11428 | #define CAN_F20R2_FB17_Pos (17U) |
11017 | #define CAN_F20R2_FB17_Pos (17U) |
| 11429 | #define CAN_F20R2_FB17_Msk (0x1U << CAN_F20R2_FB17_Pos) /*!< 0x00020000 */ |
11018 | #define CAN_F20R2_FB17_Msk (0x1UL << CAN_F20R2_FB17_Pos) /*!< 0x00020000 */ |
| 11430 | #define CAN_F20R2_FB17 CAN_F20R2_FB17_Msk /*!< Filter bit 17 */ |
11019 | #define CAN_F20R2_FB17 CAN_F20R2_FB17_Msk /*!< Filter bit 17 */ |
| 11431 | #define CAN_F20R2_FB18_Pos (18U) |
11020 | #define CAN_F20R2_FB18_Pos (18U) |
| 11432 | #define CAN_F20R2_FB18_Msk (0x1U << CAN_F20R2_FB18_Pos) /*!< 0x00040000 */ |
11021 | #define CAN_F20R2_FB18_Msk (0x1UL << CAN_F20R2_FB18_Pos) /*!< 0x00040000 */ |
| 11433 | #define CAN_F20R2_FB18 CAN_F20R2_FB18_Msk /*!< Filter bit 18 */ |
11022 | #define CAN_F20R2_FB18 CAN_F20R2_FB18_Msk /*!< Filter bit 18 */ |
| 11434 | #define CAN_F20R2_FB19_Pos (19U) |
11023 | #define CAN_F20R2_FB19_Pos (19U) |
| 11435 | #define CAN_F20R2_FB19_Msk (0x1U << CAN_F20R2_FB19_Pos) /*!< 0x00080000 */ |
11024 | #define CAN_F20R2_FB19_Msk (0x1UL << CAN_F20R2_FB19_Pos) /*!< 0x00080000 */ |
| 11436 | #define CAN_F20R2_FB19 CAN_F20R2_FB19_Msk /*!< Filter bit 19 */ |
11025 | #define CAN_F20R2_FB19 CAN_F20R2_FB19_Msk /*!< Filter bit 19 */ |
| 11437 | #define CAN_F20R2_FB20_Pos (20U) |
11026 | #define CAN_F20R2_FB20_Pos (20U) |
| 11438 | #define CAN_F20R2_FB20_Msk (0x1U << CAN_F20R2_FB20_Pos) /*!< 0x00100000 */ |
11027 | #define CAN_F20R2_FB20_Msk (0x1UL << CAN_F20R2_FB20_Pos) /*!< 0x00100000 */ |
| 11439 | #define CAN_F20R2_FB20 CAN_F20R2_FB20_Msk /*!< Filter bit 20 */ |
11028 | #define CAN_F20R2_FB20 CAN_F20R2_FB20_Msk /*!< Filter bit 20 */ |
| 11440 | #define CAN_F20R2_FB21_Pos (21U) |
11029 | #define CAN_F20R2_FB21_Pos (21U) |
| 11441 | #define CAN_F20R2_FB21_Msk (0x1U << CAN_F20R2_FB21_Pos) /*!< 0x00200000 */ |
11030 | #define CAN_F20R2_FB21_Msk (0x1UL << CAN_F20R2_FB21_Pos) /*!< 0x00200000 */ |
| 11442 | #define CAN_F20R2_FB21 CAN_F20R2_FB21_Msk /*!< Filter bit 21 */ |
11031 | #define CAN_F20R2_FB21 CAN_F20R2_FB21_Msk /*!< Filter bit 21 */ |
| 11443 | #define CAN_F20R2_FB22_Pos (22U) |
11032 | #define CAN_F20R2_FB22_Pos (22U) |
| 11444 | #define CAN_F20R2_FB22_Msk (0x1U << CAN_F20R2_FB22_Pos) /*!< 0x00400000 */ |
11033 | #define CAN_F20R2_FB22_Msk (0x1UL << CAN_F20R2_FB22_Pos) /*!< 0x00400000 */ |
| 11445 | #define CAN_F20R2_FB22 CAN_F20R2_FB22_Msk /*!< Filter bit 22 */ |
11034 | #define CAN_F20R2_FB22 CAN_F20R2_FB22_Msk /*!< Filter bit 22 */ |
| 11446 | #define CAN_F20R2_FB23_Pos (23U) |
11035 | #define CAN_F20R2_FB23_Pos (23U) |
| 11447 | #define CAN_F20R2_FB23_Msk (0x1U << CAN_F20R2_FB23_Pos) /*!< 0x00800000 */ |
11036 | #define CAN_F20R2_FB23_Msk (0x1UL << CAN_F20R2_FB23_Pos) /*!< 0x00800000 */ |
| 11448 | #define CAN_F20R2_FB23 CAN_F20R2_FB23_Msk /*!< Filter bit 23 */ |
11037 | #define CAN_F20R2_FB23 CAN_F20R2_FB23_Msk /*!< Filter bit 23 */ |
| 11449 | #define CAN_F20R2_FB24_Pos (24U) |
11038 | #define CAN_F20R2_FB24_Pos (24U) |
| 11450 | #define CAN_F20R2_FB24_Msk (0x1U << CAN_F20R2_FB24_Pos) /*!< 0x01000000 */ |
11039 | #define CAN_F20R2_FB24_Msk (0x1UL << CAN_F20R2_FB24_Pos) /*!< 0x01000000 */ |
| 11451 | #define CAN_F20R2_FB24 CAN_F20R2_FB24_Msk /*!< Filter bit 24 */ |
11040 | #define CAN_F20R2_FB24 CAN_F20R2_FB24_Msk /*!< Filter bit 24 */ |
| 11452 | #define CAN_F20R2_FB25_Pos (25U) |
11041 | #define CAN_F20R2_FB25_Pos (25U) |
| 11453 | #define CAN_F20R2_FB25_Msk (0x1U << CAN_F20R2_FB25_Pos) /*!< 0x02000000 */ |
11042 | #define CAN_F20R2_FB25_Msk (0x1UL << CAN_F20R2_FB25_Pos) /*!< 0x02000000 */ |
| 11454 | #define CAN_F20R2_FB25 CAN_F20R2_FB25_Msk /*!< Filter bit 25 */ |
11043 | #define CAN_F20R2_FB25 CAN_F20R2_FB25_Msk /*!< Filter bit 25 */ |
| 11455 | #define CAN_F20R2_FB26_Pos (26U) |
11044 | #define CAN_F20R2_FB26_Pos (26U) |
| 11456 | #define CAN_F20R2_FB26_Msk (0x1U << CAN_F20R2_FB26_Pos) /*!< 0x04000000 */ |
11045 | #define CAN_F20R2_FB26_Msk (0x1UL << CAN_F20R2_FB26_Pos) /*!< 0x04000000 */ |
| 11457 | #define CAN_F20R2_FB26 CAN_F20R2_FB26_Msk /*!< Filter bit 26 */ |
11046 | #define CAN_F20R2_FB26 CAN_F20R2_FB26_Msk /*!< Filter bit 26 */ |
| 11458 | #define CAN_F20R2_FB27_Pos (27U) |
11047 | #define CAN_F20R2_FB27_Pos (27U) |
| 11459 | #define CAN_F20R2_FB27_Msk (0x1U << CAN_F20R2_FB27_Pos) /*!< 0x08000000 */ |
11048 | #define CAN_F20R2_FB27_Msk (0x1UL << CAN_F20R2_FB27_Pos) /*!< 0x08000000 */ |
| 11460 | #define CAN_F20R2_FB27 CAN_F20R2_FB27_Msk /*!< Filter bit 27 */ |
11049 | #define CAN_F20R2_FB27 CAN_F20R2_FB27_Msk /*!< Filter bit 27 */ |
| 11461 | #define CAN_F20R2_FB28_Pos (28U) |
11050 | #define CAN_F20R2_FB28_Pos (28U) |
| 11462 | #define CAN_F20R2_FB28_Msk (0x1U << CAN_F20R2_FB28_Pos) /*!< 0x10000000 */ |
11051 | #define CAN_F20R2_FB28_Msk (0x1UL << CAN_F20R2_FB28_Pos) /*!< 0x10000000 */ |
| 11463 | #define CAN_F20R2_FB28 CAN_F20R2_FB28_Msk /*!< Filter bit 28 */ |
11052 | #define CAN_F20R2_FB28 CAN_F20R2_FB28_Msk /*!< Filter bit 28 */ |
| 11464 | #define CAN_F20R2_FB29_Pos (29U) |
11053 | #define CAN_F20R2_FB29_Pos (29U) |
| 11465 | #define CAN_F20R2_FB29_Msk (0x1U << CAN_F20R2_FB29_Pos) /*!< 0x20000000 */ |
11054 | #define CAN_F20R2_FB29_Msk (0x1UL << CAN_F20R2_FB29_Pos) /*!< 0x20000000 */ |
| 11466 | #define CAN_F20R2_FB29 CAN_F20R2_FB29_Msk /*!< Filter bit 29 */ |
11055 | #define CAN_F20R2_FB29 CAN_F20R2_FB29_Msk /*!< Filter bit 29 */ |
| 11467 | #define CAN_F20R2_FB30_Pos (30U) |
11056 | #define CAN_F20R2_FB30_Pos (30U) |
| 11468 | #define CAN_F20R2_FB30_Msk (0x1U << CAN_F20R2_FB30_Pos) /*!< 0x40000000 */ |
11057 | #define CAN_F20R2_FB30_Msk (0x1UL << CAN_F20R2_FB30_Pos) /*!< 0x40000000 */ |
| 11469 | #define CAN_F20R2_FB30 CAN_F20R2_FB30_Msk /*!< Filter bit 30 */ |
11058 | #define CAN_F20R2_FB30 CAN_F20R2_FB30_Msk /*!< Filter bit 30 */ |
| 11470 | #define CAN_F20R2_FB31_Pos (31U) |
11059 | #define CAN_F20R2_FB31_Pos (31U) |
| 11471 | #define CAN_F20R2_FB31_Msk (0x1U << CAN_F20R2_FB31_Pos) /*!< 0x80000000 */ |
11060 | #define CAN_F20R2_FB31_Msk (0x1UL << CAN_F20R2_FB31_Pos) /*!< 0x80000000 */ |
| 11472 | #define CAN_F20R2_FB31 CAN_F20R2_FB31_Msk /*!< Filter bit 31 */ |
11061 | #define CAN_F20R2_FB31 CAN_F20R2_FB31_Msk /*!< Filter bit 31 */ |
| 11473 | 11062 | ||
| 11474 | /******************* Bit definition for CAN_F21R2 register ******************/ |
11063 | /******************* Bit definition for CAN_F21R2 register ******************/ |
| 11475 | #define CAN_F21R2_FB0_Pos (0U) |
11064 | #define CAN_F21R2_FB0_Pos (0U) |
| 11476 | #define CAN_F21R2_FB0_Msk (0x1U << CAN_F21R2_FB0_Pos) /*!< 0x00000001 */ |
11065 | #define CAN_F21R2_FB0_Msk (0x1UL << CAN_F21R2_FB0_Pos) /*!< 0x00000001 */ |
| 11477 | #define CAN_F21R2_FB0 CAN_F21R2_FB0_Msk /*!< Filter bit 0 */ |
11066 | #define CAN_F21R2_FB0 CAN_F21R2_FB0_Msk /*!< Filter bit 0 */ |
| 11478 | #define CAN_F21R2_FB1_Pos (1U) |
11067 | #define CAN_F21R2_FB1_Pos (1U) |
| 11479 | #define CAN_F21R2_FB1_Msk (0x1U << CAN_F21R2_FB1_Pos) /*!< 0x00000002 */ |
11068 | #define CAN_F21R2_FB1_Msk (0x1UL << CAN_F21R2_FB1_Pos) /*!< 0x00000002 */ |
| 11480 | #define CAN_F21R2_FB1 CAN_F21R2_FB1_Msk /*!< Filter bit 1 */ |
11069 | #define CAN_F21R2_FB1 CAN_F21R2_FB1_Msk /*!< Filter bit 1 */ |
| 11481 | #define CAN_F21R2_FB2_Pos (2U) |
11070 | #define CAN_F21R2_FB2_Pos (2U) |
| 11482 | #define CAN_F21R2_FB2_Msk (0x1U << CAN_F21R2_FB2_Pos) /*!< 0x00000004 */ |
11071 | #define CAN_F21R2_FB2_Msk (0x1UL << CAN_F21R2_FB2_Pos) /*!< 0x00000004 */ |
| 11483 | #define CAN_F21R2_FB2 CAN_F21R2_FB2_Msk /*!< Filter bit 2 */ |
11072 | #define CAN_F21R2_FB2 CAN_F21R2_FB2_Msk /*!< Filter bit 2 */ |
| 11484 | #define CAN_F21R2_FB3_Pos (3U) |
11073 | #define CAN_F21R2_FB3_Pos (3U) |
| 11485 | #define CAN_F21R2_FB3_Msk (0x1U << CAN_F21R2_FB3_Pos) /*!< 0x00000008 */ |
11074 | #define CAN_F21R2_FB3_Msk (0x1UL << CAN_F21R2_FB3_Pos) /*!< 0x00000008 */ |
| 11486 | #define CAN_F21R2_FB3 CAN_F21R2_FB3_Msk /*!< Filter bit 3 */ |
11075 | #define CAN_F21R2_FB3 CAN_F21R2_FB3_Msk /*!< Filter bit 3 */ |
| 11487 | #define CAN_F21R2_FB4_Pos (4U) |
11076 | #define CAN_F21R2_FB4_Pos (4U) |
| 11488 | #define CAN_F21R2_FB4_Msk (0x1U << CAN_F21R2_FB4_Pos) /*!< 0x00000010 */ |
11077 | #define CAN_F21R2_FB4_Msk (0x1UL << CAN_F21R2_FB4_Pos) /*!< 0x00000010 */ |
| 11489 | #define CAN_F21R2_FB4 CAN_F21R2_FB4_Msk /*!< Filter bit 4 */ |
11078 | #define CAN_F21R2_FB4 CAN_F21R2_FB4_Msk /*!< Filter bit 4 */ |
| 11490 | #define CAN_F21R2_FB5_Pos (5U) |
11079 | #define CAN_F21R2_FB5_Pos (5U) |
| 11491 | #define CAN_F21R2_FB5_Msk (0x1U << CAN_F21R2_FB5_Pos) /*!< 0x00000020 */ |
11080 | #define CAN_F21R2_FB5_Msk (0x1UL << CAN_F21R2_FB5_Pos) /*!< 0x00000020 */ |
| 11492 | #define CAN_F21R2_FB5 CAN_F21R2_FB5_Msk /*!< Filter bit 5 */ |
11081 | #define CAN_F21R2_FB5 CAN_F21R2_FB5_Msk /*!< Filter bit 5 */ |
| 11493 | #define CAN_F21R2_FB6_Pos (6U) |
11082 | #define CAN_F21R2_FB6_Pos (6U) |
| 11494 | #define CAN_F21R2_FB6_Msk (0x1U << CAN_F21R2_FB6_Pos) /*!< 0x00000040 */ |
11083 | #define CAN_F21R2_FB6_Msk (0x1UL << CAN_F21R2_FB6_Pos) /*!< 0x00000040 */ |
| 11495 | #define CAN_F21R2_FB6 CAN_F21R2_FB6_Msk /*!< Filter bit 6 */ |
11084 | #define CAN_F21R2_FB6 CAN_F21R2_FB6_Msk /*!< Filter bit 6 */ |
| 11496 | #define CAN_F21R2_FB7_Pos (7U) |
11085 | #define CAN_F21R2_FB7_Pos (7U) |
| 11497 | #define CAN_F21R2_FB7_Msk (0x1U << CAN_F21R2_FB7_Pos) /*!< 0x00000080 */ |
11086 | #define CAN_F21R2_FB7_Msk (0x1UL << CAN_F21R2_FB7_Pos) /*!< 0x00000080 */ |
| 11498 | #define CAN_F21R2_FB7 CAN_F21R2_FB7_Msk /*!< Filter bit 7 */ |
11087 | #define CAN_F21R2_FB7 CAN_F21R2_FB7_Msk /*!< Filter bit 7 */ |
| 11499 | #define CAN_F21R2_FB8_Pos (8U) |
11088 | #define CAN_F21R2_FB8_Pos (8U) |
| 11500 | #define CAN_F21R2_FB8_Msk (0x1U << CAN_F21R2_FB8_Pos) /*!< 0x00000100 */ |
11089 | #define CAN_F21R2_FB8_Msk (0x1UL << CAN_F21R2_FB8_Pos) /*!< 0x00000100 */ |
| 11501 | #define CAN_F21R2_FB8 CAN_F21R2_FB8_Msk /*!< Filter bit 8 */ |
11090 | #define CAN_F21R2_FB8 CAN_F21R2_FB8_Msk /*!< Filter bit 8 */ |
| 11502 | #define CAN_F21R2_FB9_Pos (9U) |
11091 | #define CAN_F21R2_FB9_Pos (9U) |
| 11503 | #define CAN_F21R2_FB9_Msk (0x1U << CAN_F21R2_FB9_Pos) /*!< 0x00000200 */ |
11092 | #define CAN_F21R2_FB9_Msk (0x1UL << CAN_F21R2_FB9_Pos) /*!< 0x00000200 */ |
| 11504 | #define CAN_F21R2_FB9 CAN_F21R2_FB9_Msk /*!< Filter bit 9 */ |
11093 | #define CAN_F21R2_FB9 CAN_F21R2_FB9_Msk /*!< Filter bit 9 */ |
| 11505 | #define CAN_F21R2_FB10_Pos (10U) |
11094 | #define CAN_F21R2_FB10_Pos (10U) |
| 11506 | #define CAN_F21R2_FB10_Msk (0x1U << CAN_F21R2_FB10_Pos) /*!< 0x00000400 */ |
11095 | #define CAN_F21R2_FB10_Msk (0x1UL << CAN_F21R2_FB10_Pos) /*!< 0x00000400 */ |
| 11507 | #define CAN_F21R2_FB10 CAN_F21R2_FB10_Msk /*!< Filter bit 10 */ |
11096 | #define CAN_F21R2_FB10 CAN_F21R2_FB10_Msk /*!< Filter bit 10 */ |
| 11508 | #define CAN_F21R2_FB11_Pos (11U) |
11097 | #define CAN_F21R2_FB11_Pos (11U) |
| 11509 | #define CAN_F21R2_FB11_Msk (0x1U << CAN_F21R2_FB11_Pos) /*!< 0x00000800 */ |
11098 | #define CAN_F21R2_FB11_Msk (0x1UL << CAN_F21R2_FB11_Pos) /*!< 0x00000800 */ |
| 11510 | #define CAN_F21R2_FB11 CAN_F21R2_FB11_Msk /*!< Filter bit 11 */ |
11099 | #define CAN_F21R2_FB11 CAN_F21R2_FB11_Msk /*!< Filter bit 11 */ |
| 11511 | #define CAN_F21R2_FB12_Pos (12U) |
11100 | #define CAN_F21R2_FB12_Pos (12U) |
| 11512 | #define CAN_F21R2_FB12_Msk (0x1U << CAN_F21R2_FB12_Pos) /*!< 0x00001000 */ |
11101 | #define CAN_F21R2_FB12_Msk (0x1UL << CAN_F21R2_FB12_Pos) /*!< 0x00001000 */ |
| 11513 | #define CAN_F21R2_FB12 CAN_F21R2_FB12_Msk /*!< Filter bit 12 */ |
11102 | #define CAN_F21R2_FB12 CAN_F21R2_FB12_Msk /*!< Filter bit 12 */ |
| 11514 | #define CAN_F21R2_FB13_Pos (13U) |
11103 | #define CAN_F21R2_FB13_Pos (13U) |
| 11515 | #define CAN_F21R2_FB13_Msk (0x1U << CAN_F21R2_FB13_Pos) /*!< 0x00002000 */ |
11104 | #define CAN_F21R2_FB13_Msk (0x1UL << CAN_F21R2_FB13_Pos) /*!< 0x00002000 */ |
| 11516 | #define CAN_F21R2_FB13 CAN_F21R2_FB13_Msk /*!< Filter bit 13 */ |
11105 | #define CAN_F21R2_FB13 CAN_F21R2_FB13_Msk /*!< Filter bit 13 */ |
| 11517 | #define CAN_F21R2_FB14_Pos (14U) |
11106 | #define CAN_F21R2_FB14_Pos (14U) |
| 11518 | #define CAN_F21R2_FB14_Msk (0x1U << CAN_F21R2_FB14_Pos) /*!< 0x00004000 */ |
11107 | #define CAN_F21R2_FB14_Msk (0x1UL << CAN_F21R2_FB14_Pos) /*!< 0x00004000 */ |
| 11519 | #define CAN_F21R2_FB14 CAN_F21R2_FB14_Msk /*!< Filter bit 14 */ |
11108 | #define CAN_F21R2_FB14 CAN_F21R2_FB14_Msk /*!< Filter bit 14 */ |
| 11520 | #define CAN_F21R2_FB15_Pos (15U) |
11109 | #define CAN_F21R2_FB15_Pos (15U) |
| 11521 | #define CAN_F21R2_FB15_Msk (0x1U << CAN_F21R2_FB15_Pos) /*!< 0x00008000 */ |
11110 | #define CAN_F21R2_FB15_Msk (0x1UL << CAN_F21R2_FB15_Pos) /*!< 0x00008000 */ |
| 11522 | #define CAN_F21R2_FB15 CAN_F21R2_FB15_Msk /*!< Filter bit 15 */ |
11111 | #define CAN_F21R2_FB15 CAN_F21R2_FB15_Msk /*!< Filter bit 15 */ |
| 11523 | #define CAN_F21R2_FB16_Pos (16U) |
11112 | #define CAN_F21R2_FB16_Pos (16U) |
| 11524 | #define CAN_F21R2_FB16_Msk (0x1U << CAN_F21R2_FB16_Pos) /*!< 0x00010000 */ |
11113 | #define CAN_F21R2_FB16_Msk (0x1UL << CAN_F21R2_FB16_Pos) /*!< 0x00010000 */ |
| 11525 | #define CAN_F21R2_FB16 CAN_F21R2_FB16_Msk /*!< Filter bit 16 */ |
11114 | #define CAN_F21R2_FB16 CAN_F21R2_FB16_Msk /*!< Filter bit 16 */ |
| 11526 | #define CAN_F21R2_FB17_Pos (17U) |
11115 | #define CAN_F21R2_FB17_Pos (17U) |
| 11527 | #define CAN_F21R2_FB17_Msk (0x1U << CAN_F21R2_FB17_Pos) /*!< 0x00020000 */ |
11116 | #define CAN_F21R2_FB17_Msk (0x1UL << CAN_F21R2_FB17_Pos) /*!< 0x00020000 */ |
| 11528 | #define CAN_F21R2_FB17 CAN_F21R2_FB17_Msk /*!< Filter bit 17 */ |
11117 | #define CAN_F21R2_FB17 CAN_F21R2_FB17_Msk /*!< Filter bit 17 */ |
| 11529 | #define CAN_F21R2_FB18_Pos (18U) |
11118 | #define CAN_F21R2_FB18_Pos (18U) |
| 11530 | #define CAN_F21R2_FB18_Msk (0x1U << CAN_F21R2_FB18_Pos) /*!< 0x00040000 */ |
11119 | #define CAN_F21R2_FB18_Msk (0x1UL << CAN_F21R2_FB18_Pos) /*!< 0x00040000 */ |
| 11531 | #define CAN_F21R2_FB18 CAN_F21R2_FB18_Msk /*!< Filter bit 18 */ |
11120 | #define CAN_F21R2_FB18 CAN_F21R2_FB18_Msk /*!< Filter bit 18 */ |
| 11532 | #define CAN_F21R2_FB19_Pos (19U) |
11121 | #define CAN_F21R2_FB19_Pos (19U) |
| 11533 | #define CAN_F21R2_FB19_Msk (0x1U << CAN_F21R2_FB19_Pos) /*!< 0x00080000 */ |
11122 | #define CAN_F21R2_FB19_Msk (0x1UL << CAN_F21R2_FB19_Pos) /*!< 0x00080000 */ |
| 11534 | #define CAN_F21R2_FB19 CAN_F21R2_FB19_Msk /*!< Filter bit 19 */ |
11123 | #define CAN_F21R2_FB19 CAN_F21R2_FB19_Msk /*!< Filter bit 19 */ |
| 11535 | #define CAN_F21R2_FB20_Pos (20U) |
11124 | #define CAN_F21R2_FB20_Pos (20U) |
| 11536 | #define CAN_F21R2_FB20_Msk (0x1U << CAN_F21R2_FB20_Pos) /*!< 0x00100000 */ |
11125 | #define CAN_F21R2_FB20_Msk (0x1UL << CAN_F21R2_FB20_Pos) /*!< 0x00100000 */ |
| 11537 | #define CAN_F21R2_FB20 CAN_F21R2_FB20_Msk /*!< Filter bit 20 */ |
11126 | #define CAN_F21R2_FB20 CAN_F21R2_FB20_Msk /*!< Filter bit 20 */ |
| 11538 | #define CAN_F21R2_FB21_Pos (21U) |
11127 | #define CAN_F21R2_FB21_Pos (21U) |
| 11539 | #define CAN_F21R2_FB21_Msk (0x1U << CAN_F21R2_FB21_Pos) /*!< 0x00200000 */ |
11128 | #define CAN_F21R2_FB21_Msk (0x1UL << CAN_F21R2_FB21_Pos) /*!< 0x00200000 */ |
| 11540 | #define CAN_F21R2_FB21 CAN_F21R2_FB21_Msk /*!< Filter bit 21 */ |
11129 | #define CAN_F21R2_FB21 CAN_F21R2_FB21_Msk /*!< Filter bit 21 */ |
| 11541 | #define CAN_F21R2_FB22_Pos (22U) |
11130 | #define CAN_F21R2_FB22_Pos (22U) |
| 11542 | #define CAN_F21R2_FB22_Msk (0x1U << CAN_F21R2_FB22_Pos) /*!< 0x00400000 */ |
11131 | #define CAN_F21R2_FB22_Msk (0x1UL << CAN_F21R2_FB22_Pos) /*!< 0x00400000 */ |
| 11543 | #define CAN_F21R2_FB22 CAN_F21R2_FB22_Msk /*!< Filter bit 22 */ |
11132 | #define CAN_F21R2_FB22 CAN_F21R2_FB22_Msk /*!< Filter bit 22 */ |
| 11544 | #define CAN_F21R2_FB23_Pos (23U) |
11133 | #define CAN_F21R2_FB23_Pos (23U) |
| 11545 | #define CAN_F21R2_FB23_Msk (0x1U << CAN_F21R2_FB23_Pos) /*!< 0x00800000 */ |
11134 | #define CAN_F21R2_FB23_Msk (0x1UL << CAN_F21R2_FB23_Pos) /*!< 0x00800000 */ |
| 11546 | #define CAN_F21R2_FB23 CAN_F21R2_FB23_Msk /*!< Filter bit 23 */ |
11135 | #define CAN_F21R2_FB23 CAN_F21R2_FB23_Msk /*!< Filter bit 23 */ |
| 11547 | #define CAN_F21R2_FB24_Pos (24U) |
11136 | #define CAN_F21R2_FB24_Pos (24U) |
| 11548 | #define CAN_F21R2_FB24_Msk (0x1U << CAN_F21R2_FB24_Pos) /*!< 0x01000000 */ |
11137 | #define CAN_F21R2_FB24_Msk (0x1UL << CAN_F21R2_FB24_Pos) /*!< 0x01000000 */ |
| 11549 | #define CAN_F21R2_FB24 CAN_F21R2_FB24_Msk /*!< Filter bit 24 */ |
11138 | #define CAN_F21R2_FB24 CAN_F21R2_FB24_Msk /*!< Filter bit 24 */ |
| 11550 | #define CAN_F21R2_FB25_Pos (25U) |
11139 | #define CAN_F21R2_FB25_Pos (25U) |
| 11551 | #define CAN_F21R2_FB25_Msk (0x1U << CAN_F21R2_FB25_Pos) /*!< 0x02000000 */ |
11140 | #define CAN_F21R2_FB25_Msk (0x1UL << CAN_F21R2_FB25_Pos) /*!< 0x02000000 */ |
| 11552 | #define CAN_F21R2_FB25 CAN_F21R2_FB25_Msk /*!< Filter bit 25 */ |
11141 | #define CAN_F21R2_FB25 CAN_F21R2_FB25_Msk /*!< Filter bit 25 */ |
| 11553 | #define CAN_F21R2_FB26_Pos (26U) |
11142 | #define CAN_F21R2_FB26_Pos (26U) |
| 11554 | #define CAN_F21R2_FB26_Msk (0x1U << CAN_F21R2_FB26_Pos) /*!< 0x04000000 */ |
11143 | #define CAN_F21R2_FB26_Msk (0x1UL << CAN_F21R2_FB26_Pos) /*!< 0x04000000 */ |
| 11555 | #define CAN_F21R2_FB26 CAN_F21R2_FB26_Msk /*!< Filter bit 26 */ |
11144 | #define CAN_F21R2_FB26 CAN_F21R2_FB26_Msk /*!< Filter bit 26 */ |
| 11556 | #define CAN_F21R2_FB27_Pos (27U) |
11145 | #define CAN_F21R2_FB27_Pos (27U) |
| 11557 | #define CAN_F21R2_FB27_Msk (0x1U << CAN_F21R2_FB27_Pos) /*!< 0x08000000 */ |
11146 | #define CAN_F21R2_FB27_Msk (0x1UL << CAN_F21R2_FB27_Pos) /*!< 0x08000000 */ |
| 11558 | #define CAN_F21R2_FB27 CAN_F21R2_FB27_Msk /*!< Filter bit 27 */ |
11147 | #define CAN_F21R2_FB27 CAN_F21R2_FB27_Msk /*!< Filter bit 27 */ |
| 11559 | #define CAN_F21R2_FB28_Pos (28U) |
11148 | #define CAN_F21R2_FB28_Pos (28U) |
| 11560 | #define CAN_F21R2_FB28_Msk (0x1U << CAN_F21R2_FB28_Pos) /*!< 0x10000000 */ |
11149 | #define CAN_F21R2_FB28_Msk (0x1UL << CAN_F21R2_FB28_Pos) /*!< 0x10000000 */ |
| 11561 | #define CAN_F21R2_FB28 CAN_F21R2_FB28_Msk /*!< Filter bit 28 */ |
11150 | #define CAN_F21R2_FB28 CAN_F21R2_FB28_Msk /*!< Filter bit 28 */ |
| 11562 | #define CAN_F21R2_FB29_Pos (29U) |
11151 | #define CAN_F21R2_FB29_Pos (29U) |
| 11563 | #define CAN_F21R2_FB29_Msk (0x1U << CAN_F21R2_FB29_Pos) /*!< 0x20000000 */ |
11152 | #define CAN_F21R2_FB29_Msk (0x1UL << CAN_F21R2_FB29_Pos) /*!< 0x20000000 */ |
| 11564 | #define CAN_F21R2_FB29 CAN_F21R2_FB29_Msk /*!< Filter bit 29 */ |
11153 | #define CAN_F21R2_FB29 CAN_F21R2_FB29_Msk /*!< Filter bit 29 */ |
| 11565 | #define CAN_F21R2_FB30_Pos (30U) |
11154 | #define CAN_F21R2_FB30_Pos (30U) |
| 11566 | #define CAN_F21R2_FB30_Msk (0x1U << CAN_F21R2_FB30_Pos) /*!< 0x40000000 */ |
11155 | #define CAN_F21R2_FB30_Msk (0x1UL << CAN_F21R2_FB30_Pos) /*!< 0x40000000 */ |
| 11567 | #define CAN_F21R2_FB30 CAN_F21R2_FB30_Msk /*!< Filter bit 30 */ |
11156 | #define CAN_F21R2_FB30 CAN_F21R2_FB30_Msk /*!< Filter bit 30 */ |
| 11568 | #define CAN_F21R2_FB31_Pos (31U) |
11157 | #define CAN_F21R2_FB31_Pos (31U) |
| 11569 | #define CAN_F21R2_FB31_Msk (0x1U << CAN_F21R2_FB31_Pos) /*!< 0x80000000 */ |
11158 | #define CAN_F21R2_FB31_Msk (0x1UL << CAN_F21R2_FB31_Pos) /*!< 0x80000000 */ |
| 11570 | #define CAN_F21R2_FB31 CAN_F21R2_FB31_Msk /*!< Filter bit 31 */ |
11159 | #define CAN_F21R2_FB31 CAN_F21R2_FB31_Msk /*!< Filter bit 31 */ |
| 11571 | 11160 | ||
| 11572 | /******************* Bit definition for CAN_F22R2 register ******************/ |
11161 | /******************* Bit definition for CAN_F22R2 register ******************/ |
| 11573 | #define CAN_F22R2_FB0_Pos (0U) |
11162 | #define CAN_F22R2_FB0_Pos (0U) |
| 11574 | #define CAN_F22R2_FB0_Msk (0x1U << CAN_F22R2_FB0_Pos) /*!< 0x00000001 */ |
11163 | #define CAN_F22R2_FB0_Msk (0x1UL << CAN_F22R2_FB0_Pos) /*!< 0x00000001 */ |
| 11575 | #define CAN_F22R2_FB0 CAN_F22R2_FB0_Msk /*!< Filter bit 0 */ |
11164 | #define CAN_F22R2_FB0 CAN_F22R2_FB0_Msk /*!< Filter bit 0 */ |
| 11576 | #define CAN_F22R2_FB1_Pos (1U) |
11165 | #define CAN_F22R2_FB1_Pos (1U) |
| 11577 | #define CAN_F22R2_FB1_Msk (0x1U << CAN_F22R2_FB1_Pos) /*!< 0x00000002 */ |
11166 | #define CAN_F22R2_FB1_Msk (0x1UL << CAN_F22R2_FB1_Pos) /*!< 0x00000002 */ |
| 11578 | #define CAN_F22R2_FB1 CAN_F22R2_FB1_Msk /*!< Filter bit 1 */ |
11167 | #define CAN_F22R2_FB1 CAN_F22R2_FB1_Msk /*!< Filter bit 1 */ |
| 11579 | #define CAN_F22R2_FB2_Pos (2U) |
11168 | #define CAN_F22R2_FB2_Pos (2U) |
| 11580 | #define CAN_F22R2_FB2_Msk (0x1U << CAN_F22R2_FB2_Pos) /*!< 0x00000004 */ |
11169 | #define CAN_F22R2_FB2_Msk (0x1UL << CAN_F22R2_FB2_Pos) /*!< 0x00000004 */ |
| 11581 | #define CAN_F22R2_FB2 CAN_F22R2_FB2_Msk /*!< Filter bit 2 */ |
11170 | #define CAN_F22R2_FB2 CAN_F22R2_FB2_Msk /*!< Filter bit 2 */ |
| 11582 | #define CAN_F22R2_FB3_Pos (3U) |
11171 | #define CAN_F22R2_FB3_Pos (3U) |
| 11583 | #define CAN_F22R2_FB3_Msk (0x1U << CAN_F22R2_FB3_Pos) /*!< 0x00000008 */ |
11172 | #define CAN_F22R2_FB3_Msk (0x1UL << CAN_F22R2_FB3_Pos) /*!< 0x00000008 */ |
| 11584 | #define CAN_F22R2_FB3 CAN_F22R2_FB3_Msk /*!< Filter bit 3 */ |
11173 | #define CAN_F22R2_FB3 CAN_F22R2_FB3_Msk /*!< Filter bit 3 */ |
| 11585 | #define CAN_F22R2_FB4_Pos (4U) |
11174 | #define CAN_F22R2_FB4_Pos (4U) |
| 11586 | #define CAN_F22R2_FB4_Msk (0x1U << CAN_F22R2_FB4_Pos) /*!< 0x00000010 */ |
11175 | #define CAN_F22R2_FB4_Msk (0x1UL << CAN_F22R2_FB4_Pos) /*!< 0x00000010 */ |
| 11587 | #define CAN_F22R2_FB4 CAN_F22R2_FB4_Msk /*!< Filter bit 4 */ |
11176 | #define CAN_F22R2_FB4 CAN_F22R2_FB4_Msk /*!< Filter bit 4 */ |
| 11588 | #define CAN_F22R2_FB5_Pos (5U) |
11177 | #define CAN_F22R2_FB5_Pos (5U) |
| 11589 | #define CAN_F22R2_FB5_Msk (0x1U << CAN_F22R2_FB5_Pos) /*!< 0x00000020 */ |
11178 | #define CAN_F22R2_FB5_Msk (0x1UL << CAN_F22R2_FB5_Pos) /*!< 0x00000020 */ |
| 11590 | #define CAN_F22R2_FB5 CAN_F22R2_FB5_Msk /*!< Filter bit 5 */ |
11179 | #define CAN_F22R2_FB5 CAN_F22R2_FB5_Msk /*!< Filter bit 5 */ |
| 11591 | #define CAN_F22R2_FB6_Pos (6U) |
11180 | #define CAN_F22R2_FB6_Pos (6U) |
| 11592 | #define CAN_F22R2_FB6_Msk (0x1U << CAN_F22R2_FB6_Pos) /*!< 0x00000040 */ |
11181 | #define CAN_F22R2_FB6_Msk (0x1UL << CAN_F22R2_FB6_Pos) /*!< 0x00000040 */ |
| 11593 | #define CAN_F22R2_FB6 CAN_F22R2_FB6_Msk /*!< Filter bit 6 */ |
11182 | #define CAN_F22R2_FB6 CAN_F22R2_FB6_Msk /*!< Filter bit 6 */ |
| 11594 | #define CAN_F22R2_FB7_Pos (7U) |
11183 | #define CAN_F22R2_FB7_Pos (7U) |
| 11595 | #define CAN_F22R2_FB7_Msk (0x1U << CAN_F22R2_FB7_Pos) /*!< 0x00000080 */ |
11184 | #define CAN_F22R2_FB7_Msk (0x1UL << CAN_F22R2_FB7_Pos) /*!< 0x00000080 */ |
| 11596 | #define CAN_F22R2_FB7 CAN_F22R2_FB7_Msk /*!< Filter bit 7 */ |
11185 | #define CAN_F22R2_FB7 CAN_F22R2_FB7_Msk /*!< Filter bit 7 */ |
| 11597 | #define CAN_F22R2_FB8_Pos (8U) |
11186 | #define CAN_F22R2_FB8_Pos (8U) |
| 11598 | #define CAN_F22R2_FB8_Msk (0x1U << CAN_F22R2_FB8_Pos) /*!< 0x00000100 */ |
11187 | #define CAN_F22R2_FB8_Msk (0x1UL << CAN_F22R2_FB8_Pos) /*!< 0x00000100 */ |
| 11599 | #define CAN_F22R2_FB8 CAN_F22R2_FB8_Msk /*!< Filter bit 8 */ |
11188 | #define CAN_F22R2_FB8 CAN_F22R2_FB8_Msk /*!< Filter bit 8 */ |
| 11600 | #define CAN_F22R2_FB9_Pos (9U) |
11189 | #define CAN_F22R2_FB9_Pos (9U) |
| 11601 | #define CAN_F22R2_FB9_Msk (0x1U << CAN_F22R2_FB9_Pos) /*!< 0x00000200 */ |
11190 | #define CAN_F22R2_FB9_Msk (0x1UL << CAN_F22R2_FB9_Pos) /*!< 0x00000200 */ |
| 11602 | #define CAN_F22R2_FB9 CAN_F22R2_FB9_Msk /*!< Filter bit 9 */ |
11191 | #define CAN_F22R2_FB9 CAN_F22R2_FB9_Msk /*!< Filter bit 9 */ |
| 11603 | #define CAN_F22R2_FB10_Pos (10U) |
11192 | #define CAN_F22R2_FB10_Pos (10U) |
| 11604 | #define CAN_F22R2_FB10_Msk (0x1U << CAN_F22R2_FB10_Pos) /*!< 0x00000400 */ |
11193 | #define CAN_F22R2_FB10_Msk (0x1UL << CAN_F22R2_FB10_Pos) /*!< 0x00000400 */ |
| 11605 | #define CAN_F22R2_FB10 CAN_F22R2_FB10_Msk /*!< Filter bit 10 */ |
11194 | #define CAN_F22R2_FB10 CAN_F22R2_FB10_Msk /*!< Filter bit 10 */ |
| 11606 | #define CAN_F22R2_FB11_Pos (11U) |
11195 | #define CAN_F22R2_FB11_Pos (11U) |
| 11607 | #define CAN_F22R2_FB11_Msk (0x1U << CAN_F22R2_FB11_Pos) /*!< 0x00000800 */ |
11196 | #define CAN_F22R2_FB11_Msk (0x1UL << CAN_F22R2_FB11_Pos) /*!< 0x00000800 */ |
| 11608 | #define CAN_F22R2_FB11 CAN_F22R2_FB11_Msk /*!< Filter bit 11 */ |
11197 | #define CAN_F22R2_FB11 CAN_F22R2_FB11_Msk /*!< Filter bit 11 */ |
| 11609 | #define CAN_F22R2_FB12_Pos (12U) |
11198 | #define CAN_F22R2_FB12_Pos (12U) |
| 11610 | #define CAN_F22R2_FB12_Msk (0x1U << CAN_F22R2_FB12_Pos) /*!< 0x00001000 */ |
11199 | #define CAN_F22R2_FB12_Msk (0x1UL << CAN_F22R2_FB12_Pos) /*!< 0x00001000 */ |
| 11611 | #define CAN_F22R2_FB12 CAN_F22R2_FB12_Msk /*!< Filter bit 12 */ |
11200 | #define CAN_F22R2_FB12 CAN_F22R2_FB12_Msk /*!< Filter bit 12 */ |
| 11612 | #define CAN_F22R2_FB13_Pos (13U) |
11201 | #define CAN_F22R2_FB13_Pos (13U) |
| 11613 | #define CAN_F22R2_FB13_Msk (0x1U << CAN_F22R2_FB13_Pos) /*!< 0x00002000 */ |
11202 | #define CAN_F22R2_FB13_Msk (0x1UL << CAN_F22R2_FB13_Pos) /*!< 0x00002000 */ |
| 11614 | #define CAN_F22R2_FB13 CAN_F22R2_FB13_Msk /*!< Filter bit 13 */ |
11203 | #define CAN_F22R2_FB13 CAN_F22R2_FB13_Msk /*!< Filter bit 13 */ |
| 11615 | #define CAN_F22R2_FB14_Pos (14U) |
11204 | #define CAN_F22R2_FB14_Pos (14U) |
| 11616 | #define CAN_F22R2_FB14_Msk (0x1U << CAN_F22R2_FB14_Pos) /*!< 0x00004000 */ |
11205 | #define CAN_F22R2_FB14_Msk (0x1UL << CAN_F22R2_FB14_Pos) /*!< 0x00004000 */ |
| 11617 | #define CAN_F22R2_FB14 CAN_F22R2_FB14_Msk /*!< Filter bit 14 */ |
11206 | #define CAN_F22R2_FB14 CAN_F22R2_FB14_Msk /*!< Filter bit 14 */ |
| 11618 | #define CAN_F22R2_FB15_Pos (15U) |
11207 | #define CAN_F22R2_FB15_Pos (15U) |
| 11619 | #define CAN_F22R2_FB15_Msk (0x1U << CAN_F22R2_FB15_Pos) /*!< 0x00008000 */ |
11208 | #define CAN_F22R2_FB15_Msk (0x1UL << CAN_F22R2_FB15_Pos) /*!< 0x00008000 */ |
| 11620 | #define CAN_F22R2_FB15 CAN_F22R2_FB15_Msk /*!< Filter bit 15 */ |
11209 | #define CAN_F22R2_FB15 CAN_F22R2_FB15_Msk /*!< Filter bit 15 */ |
| 11621 | #define CAN_F22R2_FB16_Pos (16U) |
11210 | #define CAN_F22R2_FB16_Pos (16U) |
| 11622 | #define CAN_F22R2_FB16_Msk (0x1U << CAN_F22R2_FB16_Pos) /*!< 0x00010000 */ |
11211 | #define CAN_F22R2_FB16_Msk (0x1UL << CAN_F22R2_FB16_Pos) /*!< 0x00010000 */ |
| 11623 | #define CAN_F22R2_FB16 CAN_F22R2_FB16_Msk /*!< Filter bit 16 */ |
11212 | #define CAN_F22R2_FB16 CAN_F22R2_FB16_Msk /*!< Filter bit 16 */ |
| 11624 | #define CAN_F22R2_FB17_Pos (17U) |
11213 | #define CAN_F22R2_FB17_Pos (17U) |
| 11625 | #define CAN_F22R2_FB17_Msk (0x1U << CAN_F22R2_FB17_Pos) /*!< 0x00020000 */ |
11214 | #define CAN_F22R2_FB17_Msk (0x1UL << CAN_F22R2_FB17_Pos) /*!< 0x00020000 */ |
| 11626 | #define CAN_F22R2_FB17 CAN_F22R2_FB17_Msk /*!< Filter bit 17 */ |
11215 | #define CAN_F22R2_FB17 CAN_F22R2_FB17_Msk /*!< Filter bit 17 */ |
| 11627 | #define CAN_F22R2_FB18_Pos (18U) |
11216 | #define CAN_F22R2_FB18_Pos (18U) |
| 11628 | #define CAN_F22R2_FB18_Msk (0x1U << CAN_F22R2_FB18_Pos) /*!< 0x00040000 */ |
11217 | #define CAN_F22R2_FB18_Msk (0x1UL << CAN_F22R2_FB18_Pos) /*!< 0x00040000 */ |
| 11629 | #define CAN_F22R2_FB18 CAN_F22R2_FB18_Msk /*!< Filter bit 18 */ |
11218 | #define CAN_F22R2_FB18 CAN_F22R2_FB18_Msk /*!< Filter bit 18 */ |
| 11630 | #define CAN_F22R2_FB19_Pos (19U) |
11219 | #define CAN_F22R2_FB19_Pos (19U) |
| 11631 | #define CAN_F22R2_FB19_Msk (0x1U << CAN_F22R2_FB19_Pos) /*!< 0x00080000 */ |
11220 | #define CAN_F22R2_FB19_Msk (0x1UL << CAN_F22R2_FB19_Pos) /*!< 0x00080000 */ |
| 11632 | #define CAN_F22R2_FB19 CAN_F22R2_FB19_Msk /*!< Filter bit 19 */ |
11221 | #define CAN_F22R2_FB19 CAN_F22R2_FB19_Msk /*!< Filter bit 19 */ |
| 11633 | #define CAN_F22R2_FB20_Pos (20U) |
11222 | #define CAN_F22R2_FB20_Pos (20U) |
| 11634 | #define CAN_F22R2_FB20_Msk (0x1U << CAN_F22R2_FB20_Pos) /*!< 0x00100000 */ |
11223 | #define CAN_F22R2_FB20_Msk (0x1UL << CAN_F22R2_FB20_Pos) /*!< 0x00100000 */ |
| 11635 | #define CAN_F22R2_FB20 CAN_F22R2_FB20_Msk /*!< Filter bit 20 */ |
11224 | #define CAN_F22R2_FB20 CAN_F22R2_FB20_Msk /*!< Filter bit 20 */ |
| 11636 | #define CAN_F22R2_FB21_Pos (21U) |
11225 | #define CAN_F22R2_FB21_Pos (21U) |
| 11637 | #define CAN_F22R2_FB21_Msk (0x1U << CAN_F22R2_FB21_Pos) /*!< 0x00200000 */ |
11226 | #define CAN_F22R2_FB21_Msk (0x1UL << CAN_F22R2_FB21_Pos) /*!< 0x00200000 */ |
| 11638 | #define CAN_F22R2_FB21 CAN_F22R2_FB21_Msk /*!< Filter bit 21 */ |
11227 | #define CAN_F22R2_FB21 CAN_F22R2_FB21_Msk /*!< Filter bit 21 */ |
| 11639 | #define CAN_F22R2_FB22_Pos (22U) |
11228 | #define CAN_F22R2_FB22_Pos (22U) |
| 11640 | #define CAN_F22R2_FB22_Msk (0x1U << CAN_F22R2_FB22_Pos) /*!< 0x00400000 */ |
11229 | #define CAN_F22R2_FB22_Msk (0x1UL << CAN_F22R2_FB22_Pos) /*!< 0x00400000 */ |
| 11641 | #define CAN_F22R2_FB22 CAN_F22R2_FB22_Msk /*!< Filter bit 22 */ |
11230 | #define CAN_F22R2_FB22 CAN_F22R2_FB22_Msk /*!< Filter bit 22 */ |
| 11642 | #define CAN_F22R2_FB23_Pos (23U) |
11231 | #define CAN_F22R2_FB23_Pos (23U) |
| 11643 | #define CAN_F22R2_FB23_Msk (0x1U << CAN_F22R2_FB23_Pos) /*!< 0x00800000 */ |
11232 | #define CAN_F22R2_FB23_Msk (0x1UL << CAN_F22R2_FB23_Pos) /*!< 0x00800000 */ |
| 11644 | #define CAN_F22R2_FB23 CAN_F22R2_FB23_Msk /*!< Filter bit 23 */ |
11233 | #define CAN_F22R2_FB23 CAN_F22R2_FB23_Msk /*!< Filter bit 23 */ |
| 11645 | #define CAN_F22R2_FB24_Pos (24U) |
11234 | #define CAN_F22R2_FB24_Pos (24U) |
| 11646 | #define CAN_F22R2_FB24_Msk (0x1U << CAN_F22R2_FB24_Pos) /*!< 0x01000000 */ |
11235 | #define CAN_F22R2_FB24_Msk (0x1UL << CAN_F22R2_FB24_Pos) /*!< 0x01000000 */ |
| 11647 | #define CAN_F22R2_FB24 CAN_F22R2_FB24_Msk /*!< Filter bit 24 */ |
11236 | #define CAN_F22R2_FB24 CAN_F22R2_FB24_Msk /*!< Filter bit 24 */ |
| 11648 | #define CAN_F22R2_FB25_Pos (25U) |
11237 | #define CAN_F22R2_FB25_Pos (25U) |
| 11649 | #define CAN_F22R2_FB25_Msk (0x1U << CAN_F22R2_FB25_Pos) /*!< 0x02000000 */ |
11238 | #define CAN_F22R2_FB25_Msk (0x1UL << CAN_F22R2_FB25_Pos) /*!< 0x02000000 */ |
| 11650 | #define CAN_F22R2_FB25 CAN_F22R2_FB25_Msk /*!< Filter bit 25 */ |
11239 | #define CAN_F22R2_FB25 CAN_F22R2_FB25_Msk /*!< Filter bit 25 */ |
| 11651 | #define CAN_F22R2_FB26_Pos (26U) |
11240 | #define CAN_F22R2_FB26_Pos (26U) |
| 11652 | #define CAN_F22R2_FB26_Msk (0x1U << CAN_F22R2_FB26_Pos) /*!< 0x04000000 */ |
11241 | #define CAN_F22R2_FB26_Msk (0x1UL << CAN_F22R2_FB26_Pos) /*!< 0x04000000 */ |
| 11653 | #define CAN_F22R2_FB26 CAN_F22R2_FB26_Msk /*!< Filter bit 26 */ |
11242 | #define CAN_F22R2_FB26 CAN_F22R2_FB26_Msk /*!< Filter bit 26 */ |
| 11654 | #define CAN_F22R2_FB27_Pos (27U) |
11243 | #define CAN_F22R2_FB27_Pos (27U) |
| 11655 | #define CAN_F22R2_FB27_Msk (0x1U << CAN_F22R2_FB27_Pos) /*!< 0x08000000 */ |
11244 | #define CAN_F22R2_FB27_Msk (0x1UL << CAN_F22R2_FB27_Pos) /*!< 0x08000000 */ |
| 11656 | #define CAN_F22R2_FB27 CAN_F22R2_FB27_Msk /*!< Filter bit 27 */ |
11245 | #define CAN_F22R2_FB27 CAN_F22R2_FB27_Msk /*!< Filter bit 27 */ |
| 11657 | #define CAN_F22R2_FB28_Pos (28U) |
11246 | #define CAN_F22R2_FB28_Pos (28U) |
| 11658 | #define CAN_F22R2_FB28_Msk (0x1U << CAN_F22R2_FB28_Pos) /*!< 0x10000000 */ |
11247 | #define CAN_F22R2_FB28_Msk (0x1UL << CAN_F22R2_FB28_Pos) /*!< 0x10000000 */ |
| 11659 | #define CAN_F22R2_FB28 CAN_F22R2_FB28_Msk /*!< Filter bit 28 */ |
11248 | #define CAN_F22R2_FB28 CAN_F22R2_FB28_Msk /*!< Filter bit 28 */ |
| 11660 | #define CAN_F22R2_FB29_Pos (29U) |
11249 | #define CAN_F22R2_FB29_Pos (29U) |
| 11661 | #define CAN_F22R2_FB29_Msk (0x1U << CAN_F22R2_FB29_Pos) /*!< 0x20000000 */ |
11250 | #define CAN_F22R2_FB29_Msk (0x1UL << CAN_F22R2_FB29_Pos) /*!< 0x20000000 */ |
| 11662 | #define CAN_F22R2_FB29 CAN_F22R2_FB29_Msk /*!< Filter bit 29 */ |
11251 | #define CAN_F22R2_FB29 CAN_F22R2_FB29_Msk /*!< Filter bit 29 */ |
| 11663 | #define CAN_F22R2_FB30_Pos (30U) |
11252 | #define CAN_F22R2_FB30_Pos (30U) |
| 11664 | #define CAN_F22R2_FB30_Msk (0x1U << CAN_F22R2_FB30_Pos) /*!< 0x40000000 */ |
11253 | #define CAN_F22R2_FB30_Msk (0x1UL << CAN_F22R2_FB30_Pos) /*!< 0x40000000 */ |
| 11665 | #define CAN_F22R2_FB30 CAN_F22R2_FB30_Msk /*!< Filter bit 30 */ |
11254 | #define CAN_F22R2_FB30 CAN_F22R2_FB30_Msk /*!< Filter bit 30 */ |
| 11666 | #define CAN_F22R2_FB31_Pos (31U) |
11255 | #define CAN_F22R2_FB31_Pos (31U) |
| 11667 | #define CAN_F22R2_FB31_Msk (0x1U << CAN_F22R2_FB31_Pos) /*!< 0x80000000 */ |
11256 | #define CAN_F22R2_FB31_Msk (0x1UL << CAN_F22R2_FB31_Pos) /*!< 0x80000000 */ |
| 11668 | #define CAN_F22R2_FB31 CAN_F22R2_FB31_Msk /*!< Filter bit 31 */ |
11257 | #define CAN_F22R2_FB31 CAN_F22R2_FB31_Msk /*!< Filter bit 31 */ |
| 11669 | 11258 | ||
| 11670 | /******************* Bit definition for CAN_F23R2 register ******************/ |
11259 | /******************* Bit definition for CAN_F23R2 register ******************/ |
| 11671 | #define CAN_F23R2_FB0_Pos (0U) |
11260 | #define CAN_F23R2_FB0_Pos (0U) |
| 11672 | #define CAN_F23R2_FB0_Msk (0x1U << CAN_F23R2_FB0_Pos) /*!< 0x00000001 */ |
11261 | #define CAN_F23R2_FB0_Msk (0x1UL << CAN_F23R2_FB0_Pos) /*!< 0x00000001 */ |
| 11673 | #define CAN_F23R2_FB0 CAN_F23R2_FB0_Msk /*!< Filter bit 0 */ |
11262 | #define CAN_F23R2_FB0 CAN_F23R2_FB0_Msk /*!< Filter bit 0 */ |
| 11674 | #define CAN_F23R2_FB1_Pos (1U) |
11263 | #define CAN_F23R2_FB1_Pos (1U) |
| 11675 | #define CAN_F23R2_FB1_Msk (0x1U << CAN_F23R2_FB1_Pos) /*!< 0x00000002 */ |
11264 | #define CAN_F23R2_FB1_Msk (0x1UL << CAN_F23R2_FB1_Pos) /*!< 0x00000002 */ |
| 11676 | #define CAN_F23R2_FB1 CAN_F23R2_FB1_Msk /*!< Filter bit 1 */ |
11265 | #define CAN_F23R2_FB1 CAN_F23R2_FB1_Msk /*!< Filter bit 1 */ |
| 11677 | #define CAN_F23R2_FB2_Pos (2U) |
11266 | #define CAN_F23R2_FB2_Pos (2U) |
| 11678 | #define CAN_F23R2_FB2_Msk (0x1U << CAN_F23R2_FB2_Pos) /*!< 0x00000004 */ |
11267 | #define CAN_F23R2_FB2_Msk (0x1UL << CAN_F23R2_FB2_Pos) /*!< 0x00000004 */ |
| 11679 | #define CAN_F23R2_FB2 CAN_F23R2_FB2_Msk /*!< Filter bit 2 */ |
11268 | #define CAN_F23R2_FB2 CAN_F23R2_FB2_Msk /*!< Filter bit 2 */ |
| 11680 | #define CAN_F23R2_FB3_Pos (3U) |
11269 | #define CAN_F23R2_FB3_Pos (3U) |
| 11681 | #define CAN_F23R2_FB3_Msk (0x1U << CAN_F23R2_FB3_Pos) /*!< 0x00000008 */ |
11270 | #define CAN_F23R2_FB3_Msk (0x1UL << CAN_F23R2_FB3_Pos) /*!< 0x00000008 */ |
| 11682 | #define CAN_F23R2_FB3 CAN_F23R2_FB3_Msk /*!< Filter bit 3 */ |
11271 | #define CAN_F23R2_FB3 CAN_F23R2_FB3_Msk /*!< Filter bit 3 */ |
| 11683 | #define CAN_F23R2_FB4_Pos (4U) |
11272 | #define CAN_F23R2_FB4_Pos (4U) |
| 11684 | #define CAN_F23R2_FB4_Msk (0x1U << CAN_F23R2_FB4_Pos) /*!< 0x00000010 */ |
11273 | #define CAN_F23R2_FB4_Msk (0x1UL << CAN_F23R2_FB4_Pos) /*!< 0x00000010 */ |
| 11685 | #define CAN_F23R2_FB4 CAN_F23R2_FB4_Msk /*!< Filter bit 4 */ |
11274 | #define CAN_F23R2_FB4 CAN_F23R2_FB4_Msk /*!< Filter bit 4 */ |
| 11686 | #define CAN_F23R2_FB5_Pos (5U) |
11275 | #define CAN_F23R2_FB5_Pos (5U) |
| 11687 | #define CAN_F23R2_FB5_Msk (0x1U << CAN_F23R2_FB5_Pos) /*!< 0x00000020 */ |
11276 | #define CAN_F23R2_FB5_Msk (0x1UL << CAN_F23R2_FB5_Pos) /*!< 0x00000020 */ |
| 11688 | #define CAN_F23R2_FB5 CAN_F23R2_FB5_Msk /*!< Filter bit 5 */ |
11277 | #define CAN_F23R2_FB5 CAN_F23R2_FB5_Msk /*!< Filter bit 5 */ |
| 11689 | #define CAN_F23R2_FB6_Pos (6U) |
11278 | #define CAN_F23R2_FB6_Pos (6U) |
| 11690 | #define CAN_F23R2_FB6_Msk (0x1U << CAN_F23R2_FB6_Pos) /*!< 0x00000040 */ |
11279 | #define CAN_F23R2_FB6_Msk (0x1UL << CAN_F23R2_FB6_Pos) /*!< 0x00000040 */ |
| 11691 | #define CAN_F23R2_FB6 CAN_F23R2_FB6_Msk /*!< Filter bit 6 */ |
11280 | #define CAN_F23R2_FB6 CAN_F23R2_FB6_Msk /*!< Filter bit 6 */ |
| 11692 | #define CAN_F23R2_FB7_Pos (7U) |
11281 | #define CAN_F23R2_FB7_Pos (7U) |
| 11693 | #define CAN_F23R2_FB7_Msk (0x1U << CAN_F23R2_FB7_Pos) /*!< 0x00000080 */ |
11282 | #define CAN_F23R2_FB7_Msk (0x1UL << CAN_F23R2_FB7_Pos) /*!< 0x00000080 */ |
| 11694 | #define CAN_F23R2_FB7 CAN_F23R2_FB7_Msk /*!< Filter bit 7 */ |
11283 | #define CAN_F23R2_FB7 CAN_F23R2_FB7_Msk /*!< Filter bit 7 */ |
| 11695 | #define CAN_F23R2_FB8_Pos (8U) |
11284 | #define CAN_F23R2_FB8_Pos (8U) |
| 11696 | #define CAN_F23R2_FB8_Msk (0x1U << CAN_F23R2_FB8_Pos) /*!< 0x00000100 */ |
11285 | #define CAN_F23R2_FB8_Msk (0x1UL << CAN_F23R2_FB8_Pos) /*!< 0x00000100 */ |
| 11697 | #define CAN_F23R2_FB8 CAN_F23R2_FB8_Msk /*!< Filter bit 8 */ |
11286 | #define CAN_F23R2_FB8 CAN_F23R2_FB8_Msk /*!< Filter bit 8 */ |
| 11698 | #define CAN_F23R2_FB9_Pos (9U) |
11287 | #define CAN_F23R2_FB9_Pos (9U) |
| 11699 | #define CAN_F23R2_FB9_Msk (0x1U << CAN_F23R2_FB9_Pos) /*!< 0x00000200 */ |
11288 | #define CAN_F23R2_FB9_Msk (0x1UL << CAN_F23R2_FB9_Pos) /*!< 0x00000200 */ |
| 11700 | #define CAN_F23R2_FB9 CAN_F23R2_FB9_Msk /*!< Filter bit 9 */ |
11289 | #define CAN_F23R2_FB9 CAN_F23R2_FB9_Msk /*!< Filter bit 9 */ |
| 11701 | #define CAN_F23R2_FB10_Pos (10U) |
11290 | #define CAN_F23R2_FB10_Pos (10U) |
| 11702 | #define CAN_F23R2_FB10_Msk (0x1U << CAN_F23R2_FB10_Pos) /*!< 0x00000400 */ |
11291 | #define CAN_F23R2_FB10_Msk (0x1UL << CAN_F23R2_FB10_Pos) /*!< 0x00000400 */ |
| 11703 | #define CAN_F23R2_FB10 CAN_F23R2_FB10_Msk /*!< Filter bit 10 */ |
11292 | #define CAN_F23R2_FB10 CAN_F23R2_FB10_Msk /*!< Filter bit 10 */ |
| 11704 | #define CAN_F23R2_FB11_Pos (11U) |
11293 | #define CAN_F23R2_FB11_Pos (11U) |
| 11705 | #define CAN_F23R2_FB11_Msk (0x1U << CAN_F23R2_FB11_Pos) /*!< 0x00000800 */ |
11294 | #define CAN_F23R2_FB11_Msk (0x1UL << CAN_F23R2_FB11_Pos) /*!< 0x00000800 */ |
| 11706 | #define CAN_F23R2_FB11 CAN_F23R2_FB11_Msk /*!< Filter bit 11 */ |
11295 | #define CAN_F23R2_FB11 CAN_F23R2_FB11_Msk /*!< Filter bit 11 */ |
| 11707 | #define CAN_F23R2_FB12_Pos (12U) |
11296 | #define CAN_F23R2_FB12_Pos (12U) |
| 11708 | #define CAN_F23R2_FB12_Msk (0x1U << CAN_F23R2_FB12_Pos) /*!< 0x00001000 */ |
11297 | #define CAN_F23R2_FB12_Msk (0x1UL << CAN_F23R2_FB12_Pos) /*!< 0x00001000 */ |
| 11709 | #define CAN_F23R2_FB12 CAN_F23R2_FB12_Msk /*!< Filter bit 12 */ |
11298 | #define CAN_F23R2_FB12 CAN_F23R2_FB12_Msk /*!< Filter bit 12 */ |
| 11710 | #define CAN_F23R2_FB13_Pos (13U) |
11299 | #define CAN_F23R2_FB13_Pos (13U) |
| 11711 | #define CAN_F23R2_FB13_Msk (0x1U << CAN_F23R2_FB13_Pos) /*!< 0x00002000 */ |
11300 | #define CAN_F23R2_FB13_Msk (0x1UL << CAN_F23R2_FB13_Pos) /*!< 0x00002000 */ |
| 11712 | #define CAN_F23R2_FB13 CAN_F23R2_FB13_Msk /*!< Filter bit 13 */ |
11301 | #define CAN_F23R2_FB13 CAN_F23R2_FB13_Msk /*!< Filter bit 13 */ |
| 11713 | #define CAN_F23R2_FB14_Pos (14U) |
11302 | #define CAN_F23R2_FB14_Pos (14U) |
| 11714 | #define CAN_F23R2_FB14_Msk (0x1U << CAN_F23R2_FB14_Pos) /*!< 0x00004000 */ |
11303 | #define CAN_F23R2_FB14_Msk (0x1UL << CAN_F23R2_FB14_Pos) /*!< 0x00004000 */ |
| 11715 | #define CAN_F23R2_FB14 CAN_F23R2_FB14_Msk /*!< Filter bit 14 */ |
11304 | #define CAN_F23R2_FB14 CAN_F23R2_FB14_Msk /*!< Filter bit 14 */ |
| 11716 | #define CAN_F23R2_FB15_Pos (15U) |
11305 | #define CAN_F23R2_FB15_Pos (15U) |
| 11717 | #define CAN_F23R2_FB15_Msk (0x1U << CAN_F23R2_FB15_Pos) /*!< 0x00008000 */ |
11306 | #define CAN_F23R2_FB15_Msk (0x1UL << CAN_F23R2_FB15_Pos) /*!< 0x00008000 */ |
| 11718 | #define CAN_F23R2_FB15 CAN_F23R2_FB15_Msk /*!< Filter bit 15 */ |
11307 | #define CAN_F23R2_FB15 CAN_F23R2_FB15_Msk /*!< Filter bit 15 */ |
| 11719 | #define CAN_F23R2_FB16_Pos (16U) |
11308 | #define CAN_F23R2_FB16_Pos (16U) |
| 11720 | #define CAN_F23R2_FB16_Msk (0x1U << CAN_F23R2_FB16_Pos) /*!< 0x00010000 */ |
11309 | #define CAN_F23R2_FB16_Msk (0x1UL << CAN_F23R2_FB16_Pos) /*!< 0x00010000 */ |
| 11721 | #define CAN_F23R2_FB16 CAN_F23R2_FB16_Msk /*!< Filter bit 16 */ |
11310 | #define CAN_F23R2_FB16 CAN_F23R2_FB16_Msk /*!< Filter bit 16 */ |
| 11722 | #define CAN_F23R2_FB17_Pos (17U) |
11311 | #define CAN_F23R2_FB17_Pos (17U) |
| 11723 | #define CAN_F23R2_FB17_Msk (0x1U << CAN_F23R2_FB17_Pos) /*!< 0x00020000 */ |
11312 | #define CAN_F23R2_FB17_Msk (0x1UL << CAN_F23R2_FB17_Pos) /*!< 0x00020000 */ |
| 11724 | #define CAN_F23R2_FB17 CAN_F23R2_FB17_Msk /*!< Filter bit 17 */ |
11313 | #define CAN_F23R2_FB17 CAN_F23R2_FB17_Msk /*!< Filter bit 17 */ |
| 11725 | #define CAN_F23R2_FB18_Pos (18U) |
11314 | #define CAN_F23R2_FB18_Pos (18U) |
| 11726 | #define CAN_F23R2_FB18_Msk (0x1U << CAN_F23R2_FB18_Pos) /*!< 0x00040000 */ |
11315 | #define CAN_F23R2_FB18_Msk (0x1UL << CAN_F23R2_FB18_Pos) /*!< 0x00040000 */ |
| 11727 | #define CAN_F23R2_FB18 CAN_F23R2_FB18_Msk /*!< Filter bit 18 */ |
11316 | #define CAN_F23R2_FB18 CAN_F23R2_FB18_Msk /*!< Filter bit 18 */ |
| 11728 | #define CAN_F23R2_FB19_Pos (19U) |
11317 | #define CAN_F23R2_FB19_Pos (19U) |
| 11729 | #define CAN_F23R2_FB19_Msk (0x1U << CAN_F23R2_FB19_Pos) /*!< 0x00080000 */ |
11318 | #define CAN_F23R2_FB19_Msk (0x1UL << CAN_F23R2_FB19_Pos) /*!< 0x00080000 */ |
| 11730 | #define CAN_F23R2_FB19 CAN_F23R2_FB19_Msk /*!< Filter bit 19 */ |
11319 | #define CAN_F23R2_FB19 CAN_F23R2_FB19_Msk /*!< Filter bit 19 */ |
| 11731 | #define CAN_F23R2_FB20_Pos (20U) |
11320 | #define CAN_F23R2_FB20_Pos (20U) |
| 11732 | #define CAN_F23R2_FB20_Msk (0x1U << CAN_F23R2_FB20_Pos) /*!< 0x00100000 */ |
11321 | #define CAN_F23R2_FB20_Msk (0x1UL << CAN_F23R2_FB20_Pos) /*!< 0x00100000 */ |
| 11733 | #define CAN_F23R2_FB20 CAN_F23R2_FB20_Msk /*!< Filter bit 20 */ |
11322 | #define CAN_F23R2_FB20 CAN_F23R2_FB20_Msk /*!< Filter bit 20 */ |
| 11734 | #define CAN_F23R2_FB21_Pos (21U) |
11323 | #define CAN_F23R2_FB21_Pos (21U) |
| 11735 | #define CAN_F23R2_FB21_Msk (0x1U << CAN_F23R2_FB21_Pos) /*!< 0x00200000 */ |
11324 | #define CAN_F23R2_FB21_Msk (0x1UL << CAN_F23R2_FB21_Pos) /*!< 0x00200000 */ |
| 11736 | #define CAN_F23R2_FB21 CAN_F23R2_FB21_Msk /*!< Filter bit 21 */ |
11325 | #define CAN_F23R2_FB21 CAN_F23R2_FB21_Msk /*!< Filter bit 21 */ |
| 11737 | #define CAN_F23R2_FB22_Pos (22U) |
11326 | #define CAN_F23R2_FB22_Pos (22U) |
| 11738 | #define CAN_F23R2_FB22_Msk (0x1U << CAN_F23R2_FB22_Pos) /*!< 0x00400000 */ |
11327 | #define CAN_F23R2_FB22_Msk (0x1UL << CAN_F23R2_FB22_Pos) /*!< 0x00400000 */ |
| 11739 | #define CAN_F23R2_FB22 CAN_F23R2_FB22_Msk /*!< Filter bit 22 */ |
11328 | #define CAN_F23R2_FB22 CAN_F23R2_FB22_Msk /*!< Filter bit 22 */ |
| 11740 | #define CAN_F23R2_FB23_Pos (23U) |
11329 | #define CAN_F23R2_FB23_Pos (23U) |
| 11741 | #define CAN_F23R2_FB23_Msk (0x1U << CAN_F23R2_FB23_Pos) /*!< 0x00800000 */ |
11330 | #define CAN_F23R2_FB23_Msk (0x1UL << CAN_F23R2_FB23_Pos) /*!< 0x00800000 */ |
| 11742 | #define CAN_F23R2_FB23 CAN_F23R2_FB23_Msk /*!< Filter bit 23 */ |
11331 | #define CAN_F23R2_FB23 CAN_F23R2_FB23_Msk /*!< Filter bit 23 */ |
| 11743 | #define CAN_F23R2_FB24_Pos (24U) |
11332 | #define CAN_F23R2_FB24_Pos (24U) |
| 11744 | #define CAN_F23R2_FB24_Msk (0x1U << CAN_F23R2_FB24_Pos) /*!< 0x01000000 */ |
11333 | #define CAN_F23R2_FB24_Msk (0x1UL << CAN_F23R2_FB24_Pos) /*!< 0x01000000 */ |
| 11745 | #define CAN_F23R2_FB24 CAN_F23R2_FB24_Msk /*!< Filter bit 24 */ |
11334 | #define CAN_F23R2_FB24 CAN_F23R2_FB24_Msk /*!< Filter bit 24 */ |
| 11746 | #define CAN_F23R2_FB25_Pos (25U) |
11335 | #define CAN_F23R2_FB25_Pos (25U) |
| 11747 | #define CAN_F23R2_FB25_Msk (0x1U << CAN_F23R2_FB25_Pos) /*!< 0x02000000 */ |
11336 | #define CAN_F23R2_FB25_Msk (0x1UL << CAN_F23R2_FB25_Pos) /*!< 0x02000000 */ |
| 11748 | #define CAN_F23R2_FB25 CAN_F23R2_FB25_Msk /*!< Filter bit 25 */ |
11337 | #define CAN_F23R2_FB25 CAN_F23R2_FB25_Msk /*!< Filter bit 25 */ |
| 11749 | #define CAN_F23R2_FB26_Pos (26U) |
11338 | #define CAN_F23R2_FB26_Pos (26U) |
| 11750 | #define CAN_F23R2_FB26_Msk (0x1U << CAN_F23R2_FB26_Pos) /*!< 0x04000000 */ |
11339 | #define CAN_F23R2_FB26_Msk (0x1UL << CAN_F23R2_FB26_Pos) /*!< 0x04000000 */ |
| 11751 | #define CAN_F23R2_FB26 CAN_F23R2_FB26_Msk /*!< Filter bit 26 */ |
11340 | #define CAN_F23R2_FB26 CAN_F23R2_FB26_Msk /*!< Filter bit 26 */ |
| 11752 | #define CAN_F23R2_FB27_Pos (27U) |
11341 | #define CAN_F23R2_FB27_Pos (27U) |
| 11753 | #define CAN_F23R2_FB27_Msk (0x1U << CAN_F23R2_FB27_Pos) /*!< 0x08000000 */ |
11342 | #define CAN_F23R2_FB27_Msk (0x1UL << CAN_F23R2_FB27_Pos) /*!< 0x08000000 */ |
| 11754 | #define CAN_F23R2_FB27 CAN_F23R2_FB27_Msk /*!< Filter bit 27 */ |
11343 | #define CAN_F23R2_FB27 CAN_F23R2_FB27_Msk /*!< Filter bit 27 */ |
| 11755 | #define CAN_F23R2_FB28_Pos (28U) |
11344 | #define CAN_F23R2_FB28_Pos (28U) |
| 11756 | #define CAN_F23R2_FB28_Msk (0x1U << CAN_F23R2_FB28_Pos) /*!< 0x10000000 */ |
11345 | #define CAN_F23R2_FB28_Msk (0x1UL << CAN_F23R2_FB28_Pos) /*!< 0x10000000 */ |
| 11757 | #define CAN_F23R2_FB28 CAN_F23R2_FB28_Msk /*!< Filter bit 28 */ |
11346 | #define CAN_F23R2_FB28 CAN_F23R2_FB28_Msk /*!< Filter bit 28 */ |
| 11758 | #define CAN_F23R2_FB29_Pos (29U) |
11347 | #define CAN_F23R2_FB29_Pos (29U) |
| 11759 | #define CAN_F23R2_FB29_Msk (0x1U << CAN_F23R2_FB29_Pos) /*!< 0x20000000 */ |
11348 | #define CAN_F23R2_FB29_Msk (0x1UL << CAN_F23R2_FB29_Pos) /*!< 0x20000000 */ |
| 11760 | #define CAN_F23R2_FB29 CAN_F23R2_FB29_Msk /*!< Filter bit 29 */ |
11349 | #define CAN_F23R2_FB29 CAN_F23R2_FB29_Msk /*!< Filter bit 29 */ |
| 11761 | #define CAN_F23R2_FB30_Pos (30U) |
11350 | #define CAN_F23R2_FB30_Pos (30U) |
| 11762 | #define CAN_F23R2_FB30_Msk (0x1U << CAN_F23R2_FB30_Pos) /*!< 0x40000000 */ |
11351 | #define CAN_F23R2_FB30_Msk (0x1UL << CAN_F23R2_FB30_Pos) /*!< 0x40000000 */ |
| 11763 | #define CAN_F23R2_FB30 CAN_F23R2_FB30_Msk /*!< Filter bit 30 */ |
11352 | #define CAN_F23R2_FB30 CAN_F23R2_FB30_Msk /*!< Filter bit 30 */ |
| 11764 | #define CAN_F23R2_FB31_Pos (31U) |
11353 | #define CAN_F23R2_FB31_Pos (31U) |
| 11765 | #define CAN_F23R2_FB31_Msk (0x1U << CAN_F23R2_FB31_Pos) /*!< 0x80000000 */ |
11354 | #define CAN_F23R2_FB31_Msk (0x1UL << CAN_F23R2_FB31_Pos) /*!< 0x80000000 */ |
| 11766 | #define CAN_F23R2_FB31 CAN_F23R2_FB31_Msk /*!< Filter bit 31 */ |
11355 | #define CAN_F23R2_FB31 CAN_F23R2_FB31_Msk /*!< Filter bit 31 */ |
| 11767 | 11356 | ||
| 11768 | /******************* Bit definition for CAN_F24R2 register ******************/ |
11357 | /******************* Bit definition for CAN_F24R2 register ******************/ |
| 11769 | #define CAN_F24R2_FB0_Pos (0U) |
11358 | #define CAN_F24R2_FB0_Pos (0U) |
| 11770 | #define CAN_F24R2_FB0_Msk (0x1U << CAN_F24R2_FB0_Pos) /*!< 0x00000001 */ |
11359 | #define CAN_F24R2_FB0_Msk (0x1UL << CAN_F24R2_FB0_Pos) /*!< 0x00000001 */ |
| 11771 | #define CAN_F24R2_FB0 CAN_F24R2_FB0_Msk /*!< Filter bit 0 */ |
11360 | #define CAN_F24R2_FB0 CAN_F24R2_FB0_Msk /*!< Filter bit 0 */ |
| 11772 | #define CAN_F24R2_FB1_Pos (1U) |
11361 | #define CAN_F24R2_FB1_Pos (1U) |
| 11773 | #define CAN_F24R2_FB1_Msk (0x1U << CAN_F24R2_FB1_Pos) /*!< 0x00000002 */ |
11362 | #define CAN_F24R2_FB1_Msk (0x1UL << CAN_F24R2_FB1_Pos) /*!< 0x00000002 */ |
| 11774 | #define CAN_F24R2_FB1 CAN_F24R2_FB1_Msk /*!< Filter bit 1 */ |
11363 | #define CAN_F24R2_FB1 CAN_F24R2_FB1_Msk /*!< Filter bit 1 */ |
| 11775 | #define CAN_F24R2_FB2_Pos (2U) |
11364 | #define CAN_F24R2_FB2_Pos (2U) |
| 11776 | #define CAN_F24R2_FB2_Msk (0x1U << CAN_F24R2_FB2_Pos) /*!< 0x00000004 */ |
11365 | #define CAN_F24R2_FB2_Msk (0x1UL << CAN_F24R2_FB2_Pos) /*!< 0x00000004 */ |
| 11777 | #define CAN_F24R2_FB2 CAN_F24R2_FB2_Msk /*!< Filter bit 2 */ |
11366 | #define CAN_F24R2_FB2 CAN_F24R2_FB2_Msk /*!< Filter bit 2 */ |
| 11778 | #define CAN_F24R2_FB3_Pos (3U) |
11367 | #define CAN_F24R2_FB3_Pos (3U) |
| 11779 | #define CAN_F24R2_FB3_Msk (0x1U << CAN_F24R2_FB3_Pos) /*!< 0x00000008 */ |
11368 | #define CAN_F24R2_FB3_Msk (0x1UL << CAN_F24R2_FB3_Pos) /*!< 0x00000008 */ |
| 11780 | #define CAN_F24R2_FB3 CAN_F24R2_FB3_Msk /*!< Filter bit 3 */ |
11369 | #define CAN_F24R2_FB3 CAN_F24R2_FB3_Msk /*!< Filter bit 3 */ |
| 11781 | #define CAN_F24R2_FB4_Pos (4U) |
11370 | #define CAN_F24R2_FB4_Pos (4U) |
| 11782 | #define CAN_F24R2_FB4_Msk (0x1U << CAN_F24R2_FB4_Pos) /*!< 0x00000010 */ |
11371 | #define CAN_F24R2_FB4_Msk (0x1UL << CAN_F24R2_FB4_Pos) /*!< 0x00000010 */ |
| 11783 | #define CAN_F24R2_FB4 CAN_F24R2_FB4_Msk /*!< Filter bit 4 */ |
11372 | #define CAN_F24R2_FB4 CAN_F24R2_FB4_Msk /*!< Filter bit 4 */ |
| 11784 | #define CAN_F24R2_FB5_Pos (5U) |
11373 | #define CAN_F24R2_FB5_Pos (5U) |
| 11785 | #define CAN_F24R2_FB5_Msk (0x1U << CAN_F24R2_FB5_Pos) /*!< 0x00000020 */ |
11374 | #define CAN_F24R2_FB5_Msk (0x1UL << CAN_F24R2_FB5_Pos) /*!< 0x00000020 */ |
| 11786 | #define CAN_F24R2_FB5 CAN_F24R2_FB5_Msk /*!< Filter bit 5 */ |
11375 | #define CAN_F24R2_FB5 CAN_F24R2_FB5_Msk /*!< Filter bit 5 */ |
| 11787 | #define CAN_F24R2_FB6_Pos (6U) |
11376 | #define CAN_F24R2_FB6_Pos (6U) |
| 11788 | #define CAN_F24R2_FB6_Msk (0x1U << CAN_F24R2_FB6_Pos) /*!< 0x00000040 */ |
11377 | #define CAN_F24R2_FB6_Msk (0x1UL << CAN_F24R2_FB6_Pos) /*!< 0x00000040 */ |
| 11789 | #define CAN_F24R2_FB6 CAN_F24R2_FB6_Msk /*!< Filter bit 6 */ |
11378 | #define CAN_F24R2_FB6 CAN_F24R2_FB6_Msk /*!< Filter bit 6 */ |
| 11790 | #define CAN_F24R2_FB7_Pos (7U) |
11379 | #define CAN_F24R2_FB7_Pos (7U) |
| 11791 | #define CAN_F24R2_FB7_Msk (0x1U << CAN_F24R2_FB7_Pos) /*!< 0x00000080 */ |
11380 | #define CAN_F24R2_FB7_Msk (0x1UL << CAN_F24R2_FB7_Pos) /*!< 0x00000080 */ |
| 11792 | #define CAN_F24R2_FB7 CAN_F24R2_FB7_Msk /*!< Filter bit 7 */ |
11381 | #define CAN_F24R2_FB7 CAN_F24R2_FB7_Msk /*!< Filter bit 7 */ |
| 11793 | #define CAN_F24R2_FB8_Pos (8U) |
11382 | #define CAN_F24R2_FB8_Pos (8U) |
| 11794 | #define CAN_F24R2_FB8_Msk (0x1U << CAN_F24R2_FB8_Pos) /*!< 0x00000100 */ |
11383 | #define CAN_F24R2_FB8_Msk (0x1UL << CAN_F24R2_FB8_Pos) /*!< 0x00000100 */ |
| 11795 | #define CAN_F24R2_FB8 CAN_F24R2_FB8_Msk /*!< Filter bit 8 */ |
11384 | #define CAN_F24R2_FB8 CAN_F24R2_FB8_Msk /*!< Filter bit 8 */ |
| 11796 | #define CAN_F24R2_FB9_Pos (9U) |
11385 | #define CAN_F24R2_FB9_Pos (9U) |
| 11797 | #define CAN_F24R2_FB9_Msk (0x1U << CAN_F24R2_FB9_Pos) /*!< 0x00000200 */ |
11386 | #define CAN_F24R2_FB9_Msk (0x1UL << CAN_F24R2_FB9_Pos) /*!< 0x00000200 */ |
| 11798 | #define CAN_F24R2_FB9 CAN_F24R2_FB9_Msk /*!< Filter bit 9 */ |
11387 | #define CAN_F24R2_FB9 CAN_F24R2_FB9_Msk /*!< Filter bit 9 */ |
| 11799 | #define CAN_F24R2_FB10_Pos (10U) |
11388 | #define CAN_F24R2_FB10_Pos (10U) |
| 11800 | #define CAN_F24R2_FB10_Msk (0x1U << CAN_F24R2_FB10_Pos) /*!< 0x00000400 */ |
11389 | #define CAN_F24R2_FB10_Msk (0x1UL << CAN_F24R2_FB10_Pos) /*!< 0x00000400 */ |
| 11801 | #define CAN_F24R2_FB10 CAN_F24R2_FB10_Msk /*!< Filter bit 10 */ |
11390 | #define CAN_F24R2_FB10 CAN_F24R2_FB10_Msk /*!< Filter bit 10 */ |
| 11802 | #define CAN_F24R2_FB11_Pos (11U) |
11391 | #define CAN_F24R2_FB11_Pos (11U) |
| 11803 | #define CAN_F24R2_FB11_Msk (0x1U << CAN_F24R2_FB11_Pos) /*!< 0x00000800 */ |
11392 | #define CAN_F24R2_FB11_Msk (0x1UL << CAN_F24R2_FB11_Pos) /*!< 0x00000800 */ |
| 11804 | #define CAN_F24R2_FB11 CAN_F24R2_FB11_Msk /*!< Filter bit 11 */ |
11393 | #define CAN_F24R2_FB11 CAN_F24R2_FB11_Msk /*!< Filter bit 11 */ |
| 11805 | #define CAN_F24R2_FB12_Pos (12U) |
11394 | #define CAN_F24R2_FB12_Pos (12U) |
| 11806 | #define CAN_F24R2_FB12_Msk (0x1U << CAN_F24R2_FB12_Pos) /*!< 0x00001000 */ |
11395 | #define CAN_F24R2_FB12_Msk (0x1UL << CAN_F24R2_FB12_Pos) /*!< 0x00001000 */ |
| 11807 | #define CAN_F24R2_FB12 CAN_F24R2_FB12_Msk /*!< Filter bit 12 */ |
11396 | #define CAN_F24R2_FB12 CAN_F24R2_FB12_Msk /*!< Filter bit 12 */ |
| 11808 | #define CAN_F24R2_FB13_Pos (13U) |
11397 | #define CAN_F24R2_FB13_Pos (13U) |
| 11809 | #define CAN_F24R2_FB13_Msk (0x1U << CAN_F24R2_FB13_Pos) /*!< 0x00002000 */ |
11398 | #define CAN_F24R2_FB13_Msk (0x1UL << CAN_F24R2_FB13_Pos) /*!< 0x00002000 */ |
| 11810 | #define CAN_F24R2_FB13 CAN_F24R2_FB13_Msk /*!< Filter bit 13 */ |
11399 | #define CAN_F24R2_FB13 CAN_F24R2_FB13_Msk /*!< Filter bit 13 */ |
| 11811 | #define CAN_F24R2_FB14_Pos (14U) |
11400 | #define CAN_F24R2_FB14_Pos (14U) |
| 11812 | #define CAN_F24R2_FB14_Msk (0x1U << CAN_F24R2_FB14_Pos) /*!< 0x00004000 */ |
11401 | #define CAN_F24R2_FB14_Msk (0x1UL << CAN_F24R2_FB14_Pos) /*!< 0x00004000 */ |
| 11813 | #define CAN_F24R2_FB14 CAN_F24R2_FB14_Msk /*!< Filter bit 14 */ |
11402 | #define CAN_F24R2_FB14 CAN_F24R2_FB14_Msk /*!< Filter bit 14 */ |
| 11814 | #define CAN_F24R2_FB15_Pos (15U) |
11403 | #define CAN_F24R2_FB15_Pos (15U) |
| 11815 | #define CAN_F24R2_FB15_Msk (0x1U << CAN_F24R2_FB15_Pos) /*!< 0x00008000 */ |
11404 | #define CAN_F24R2_FB15_Msk (0x1UL << CAN_F24R2_FB15_Pos) /*!< 0x00008000 */ |
| 11816 | #define CAN_F24R2_FB15 CAN_F24R2_FB15_Msk /*!< Filter bit 15 */ |
11405 | #define CAN_F24R2_FB15 CAN_F24R2_FB15_Msk /*!< Filter bit 15 */ |
| 11817 | #define CAN_F24R2_FB16_Pos (16U) |
11406 | #define CAN_F24R2_FB16_Pos (16U) |
| 11818 | #define CAN_F24R2_FB16_Msk (0x1U << CAN_F24R2_FB16_Pos) /*!< 0x00010000 */ |
11407 | #define CAN_F24R2_FB16_Msk (0x1UL << CAN_F24R2_FB16_Pos) /*!< 0x00010000 */ |
| 11819 | #define CAN_F24R2_FB16 CAN_F24R2_FB16_Msk /*!< Filter bit 16 */ |
11408 | #define CAN_F24R2_FB16 CAN_F24R2_FB16_Msk /*!< Filter bit 16 */ |
| 11820 | #define CAN_F24R2_FB17_Pos (17U) |
11409 | #define CAN_F24R2_FB17_Pos (17U) |
| 11821 | #define CAN_F24R2_FB17_Msk (0x1U << CAN_F24R2_FB17_Pos) /*!< 0x00020000 */ |
11410 | #define CAN_F24R2_FB17_Msk (0x1UL << CAN_F24R2_FB17_Pos) /*!< 0x00020000 */ |
| 11822 | #define CAN_F24R2_FB17 CAN_F24R2_FB17_Msk /*!< Filter bit 17 */ |
11411 | #define CAN_F24R2_FB17 CAN_F24R2_FB17_Msk /*!< Filter bit 17 */ |
| 11823 | #define CAN_F24R2_FB18_Pos (18U) |
11412 | #define CAN_F24R2_FB18_Pos (18U) |
| 11824 | #define CAN_F24R2_FB18_Msk (0x1U << CAN_F24R2_FB18_Pos) /*!< 0x00040000 */ |
11413 | #define CAN_F24R2_FB18_Msk (0x1UL << CAN_F24R2_FB18_Pos) /*!< 0x00040000 */ |
| 11825 | #define CAN_F24R2_FB18 CAN_F24R2_FB18_Msk /*!< Filter bit 18 */ |
11414 | #define CAN_F24R2_FB18 CAN_F24R2_FB18_Msk /*!< Filter bit 18 */ |
| 11826 | #define CAN_F24R2_FB19_Pos (19U) |
11415 | #define CAN_F24R2_FB19_Pos (19U) |
| 11827 | #define CAN_F24R2_FB19_Msk (0x1U << CAN_F24R2_FB19_Pos) /*!< 0x00080000 */ |
11416 | #define CAN_F24R2_FB19_Msk (0x1UL << CAN_F24R2_FB19_Pos) /*!< 0x00080000 */ |
| 11828 | #define CAN_F24R2_FB19 CAN_F24R2_FB19_Msk /*!< Filter bit 19 */ |
11417 | #define CAN_F24R2_FB19 CAN_F24R2_FB19_Msk /*!< Filter bit 19 */ |
| 11829 | #define CAN_F24R2_FB20_Pos (20U) |
11418 | #define CAN_F24R2_FB20_Pos (20U) |
| 11830 | #define CAN_F24R2_FB20_Msk (0x1U << CAN_F24R2_FB20_Pos) /*!< 0x00100000 */ |
11419 | #define CAN_F24R2_FB20_Msk (0x1UL << CAN_F24R2_FB20_Pos) /*!< 0x00100000 */ |
| 11831 | #define CAN_F24R2_FB20 CAN_F24R2_FB20_Msk /*!< Filter bit 20 */ |
11420 | #define CAN_F24R2_FB20 CAN_F24R2_FB20_Msk /*!< Filter bit 20 */ |
| 11832 | #define CAN_F24R2_FB21_Pos (21U) |
11421 | #define CAN_F24R2_FB21_Pos (21U) |
| 11833 | #define CAN_F24R2_FB21_Msk (0x1U << CAN_F24R2_FB21_Pos) /*!< 0x00200000 */ |
11422 | #define CAN_F24R2_FB21_Msk (0x1UL << CAN_F24R2_FB21_Pos) /*!< 0x00200000 */ |
| 11834 | #define CAN_F24R2_FB21 CAN_F24R2_FB21_Msk /*!< Filter bit 21 */ |
11423 | #define CAN_F24R2_FB21 CAN_F24R2_FB21_Msk /*!< Filter bit 21 */ |
| 11835 | #define CAN_F24R2_FB22_Pos (22U) |
11424 | #define CAN_F24R2_FB22_Pos (22U) |
| 11836 | #define CAN_F24R2_FB22_Msk (0x1U << CAN_F24R2_FB22_Pos) /*!< 0x00400000 */ |
11425 | #define CAN_F24R2_FB22_Msk (0x1UL << CAN_F24R2_FB22_Pos) /*!< 0x00400000 */ |
| 11837 | #define CAN_F24R2_FB22 CAN_F24R2_FB22_Msk /*!< Filter bit 22 */ |
11426 | #define CAN_F24R2_FB22 CAN_F24R2_FB22_Msk /*!< Filter bit 22 */ |
| 11838 | #define CAN_F24R2_FB23_Pos (23U) |
11427 | #define CAN_F24R2_FB23_Pos (23U) |
| 11839 | #define CAN_F24R2_FB23_Msk (0x1U << CAN_F24R2_FB23_Pos) /*!< 0x00800000 */ |
11428 | #define CAN_F24R2_FB23_Msk (0x1UL << CAN_F24R2_FB23_Pos) /*!< 0x00800000 */ |
| 11840 | #define CAN_F24R2_FB23 CAN_F24R2_FB23_Msk /*!< Filter bit 23 */ |
11429 | #define CAN_F24R2_FB23 CAN_F24R2_FB23_Msk /*!< Filter bit 23 */ |
| 11841 | #define CAN_F24R2_FB24_Pos (24U) |
11430 | #define CAN_F24R2_FB24_Pos (24U) |
| 11842 | #define CAN_F24R2_FB24_Msk (0x1U << CAN_F24R2_FB24_Pos) /*!< 0x01000000 */ |
11431 | #define CAN_F24R2_FB24_Msk (0x1UL << CAN_F24R2_FB24_Pos) /*!< 0x01000000 */ |
| 11843 | #define CAN_F24R2_FB24 CAN_F24R2_FB24_Msk /*!< Filter bit 24 */ |
11432 | #define CAN_F24R2_FB24 CAN_F24R2_FB24_Msk /*!< Filter bit 24 */ |
| 11844 | #define CAN_F24R2_FB25_Pos (25U) |
11433 | #define CAN_F24R2_FB25_Pos (25U) |
| 11845 | #define CAN_F24R2_FB25_Msk (0x1U << CAN_F24R2_FB25_Pos) /*!< 0x02000000 */ |
11434 | #define CAN_F24R2_FB25_Msk (0x1UL << CAN_F24R2_FB25_Pos) /*!< 0x02000000 */ |
| 11846 | #define CAN_F24R2_FB25 CAN_F24R2_FB25_Msk /*!< Filter bit 25 */ |
11435 | #define CAN_F24R2_FB25 CAN_F24R2_FB25_Msk /*!< Filter bit 25 */ |
| 11847 | #define CAN_F24R2_FB26_Pos (26U) |
11436 | #define CAN_F24R2_FB26_Pos (26U) |
| 11848 | #define CAN_F24R2_FB26_Msk (0x1U << CAN_F24R2_FB26_Pos) /*!< 0x04000000 */ |
11437 | #define CAN_F24R2_FB26_Msk (0x1UL << CAN_F24R2_FB26_Pos) /*!< 0x04000000 */ |
| 11849 | #define CAN_F24R2_FB26 CAN_F24R2_FB26_Msk /*!< Filter bit 26 */ |
11438 | #define CAN_F24R2_FB26 CAN_F24R2_FB26_Msk /*!< Filter bit 26 */ |
| 11850 | #define CAN_F24R2_FB27_Pos (27U) |
11439 | #define CAN_F24R2_FB27_Pos (27U) |
| 11851 | #define CAN_F24R2_FB27_Msk (0x1U << CAN_F24R2_FB27_Pos) /*!< 0x08000000 */ |
11440 | #define CAN_F24R2_FB27_Msk (0x1UL << CAN_F24R2_FB27_Pos) /*!< 0x08000000 */ |
| 11852 | #define CAN_F24R2_FB27 CAN_F24R2_FB27_Msk /*!< Filter bit 27 */ |
11441 | #define CAN_F24R2_FB27 CAN_F24R2_FB27_Msk /*!< Filter bit 27 */ |
| 11853 | #define CAN_F24R2_FB28_Pos (28U) |
11442 | #define CAN_F24R2_FB28_Pos (28U) |
| 11854 | #define CAN_F24R2_FB28_Msk (0x1U << CAN_F24R2_FB28_Pos) /*!< 0x10000000 */ |
11443 | #define CAN_F24R2_FB28_Msk (0x1UL << CAN_F24R2_FB28_Pos) /*!< 0x10000000 */ |
| 11855 | #define CAN_F24R2_FB28 CAN_F24R2_FB28_Msk /*!< Filter bit 28 */ |
11444 | #define CAN_F24R2_FB28 CAN_F24R2_FB28_Msk /*!< Filter bit 28 */ |
| 11856 | #define CAN_F24R2_FB29_Pos (29U) |
11445 | #define CAN_F24R2_FB29_Pos (29U) |
| 11857 | #define CAN_F24R2_FB29_Msk (0x1U << CAN_F24R2_FB29_Pos) /*!< 0x20000000 */ |
11446 | #define CAN_F24R2_FB29_Msk (0x1UL << CAN_F24R2_FB29_Pos) /*!< 0x20000000 */ |
| 11858 | #define CAN_F24R2_FB29 CAN_F24R2_FB29_Msk /*!< Filter bit 29 */ |
11447 | #define CAN_F24R2_FB29 CAN_F24R2_FB29_Msk /*!< Filter bit 29 */ |
| 11859 | #define CAN_F24R2_FB30_Pos (30U) |
11448 | #define CAN_F24R2_FB30_Pos (30U) |
| 11860 | #define CAN_F24R2_FB30_Msk (0x1U << CAN_F24R2_FB30_Pos) /*!< 0x40000000 */ |
11449 | #define CAN_F24R2_FB30_Msk (0x1UL << CAN_F24R2_FB30_Pos) /*!< 0x40000000 */ |
| 11861 | #define CAN_F24R2_FB30 CAN_F24R2_FB30_Msk /*!< Filter bit 30 */ |
11450 | #define CAN_F24R2_FB30 CAN_F24R2_FB30_Msk /*!< Filter bit 30 */ |
| 11862 | #define CAN_F24R2_FB31_Pos (31U) |
11451 | #define CAN_F24R2_FB31_Pos (31U) |
| 11863 | #define CAN_F24R2_FB31_Msk (0x1U << CAN_F24R2_FB31_Pos) /*!< 0x80000000 */ |
11452 | #define CAN_F24R2_FB31_Msk (0x1UL << CAN_F24R2_FB31_Pos) /*!< 0x80000000 */ |
| 11864 | #define CAN_F24R2_FB31 CAN_F24R2_FB31_Msk /*!< Filter bit 31 */ |
11453 | #define CAN_F24R2_FB31 CAN_F24R2_FB31_Msk /*!< Filter bit 31 */ |
| 11865 | 11454 | ||
| 11866 | /******************* Bit definition for CAN_F25R2 register ******************/ |
11455 | /******************* Bit definition for CAN_F25R2 register ******************/ |
| 11867 | #define CAN_F25R2_FB0_Pos (0U) |
11456 | #define CAN_F25R2_FB0_Pos (0U) |
| 11868 | #define CAN_F25R2_FB0_Msk (0x1U << CAN_F25R2_FB0_Pos) /*!< 0x00000001 */ |
11457 | #define CAN_F25R2_FB0_Msk (0x1UL << CAN_F25R2_FB0_Pos) /*!< 0x00000001 */ |
| 11869 | #define CAN_F25R2_FB0 CAN_F25R2_FB0_Msk /*!< Filter bit 0 */ |
11458 | #define CAN_F25R2_FB0 CAN_F25R2_FB0_Msk /*!< Filter bit 0 */ |
| 11870 | #define CAN_F25R2_FB1_Pos (1U) |
11459 | #define CAN_F25R2_FB1_Pos (1U) |
| 11871 | #define CAN_F25R2_FB1_Msk (0x1U << CAN_F25R2_FB1_Pos) /*!< 0x00000002 */ |
11460 | #define CAN_F25R2_FB1_Msk (0x1UL << CAN_F25R2_FB1_Pos) /*!< 0x00000002 */ |
| 11872 | #define CAN_F25R2_FB1 CAN_F25R2_FB1_Msk /*!< Filter bit 1 */ |
11461 | #define CAN_F25R2_FB1 CAN_F25R2_FB1_Msk /*!< Filter bit 1 */ |
| 11873 | #define CAN_F25R2_FB2_Pos (2U) |
11462 | #define CAN_F25R2_FB2_Pos (2U) |
| 11874 | #define CAN_F25R2_FB2_Msk (0x1U << CAN_F25R2_FB2_Pos) /*!< 0x00000004 */ |
11463 | #define CAN_F25R2_FB2_Msk (0x1UL << CAN_F25R2_FB2_Pos) /*!< 0x00000004 */ |
| 11875 | #define CAN_F25R2_FB2 CAN_F25R2_FB2_Msk /*!< Filter bit 2 */ |
11464 | #define CAN_F25R2_FB2 CAN_F25R2_FB2_Msk /*!< Filter bit 2 */ |
| 11876 | #define CAN_F25R2_FB3_Pos (3U) |
11465 | #define CAN_F25R2_FB3_Pos (3U) |
| 11877 | #define CAN_F25R2_FB3_Msk (0x1U << CAN_F25R2_FB3_Pos) /*!< 0x00000008 */ |
11466 | #define CAN_F25R2_FB3_Msk (0x1UL << CAN_F25R2_FB3_Pos) /*!< 0x00000008 */ |
| 11878 | #define CAN_F25R2_FB3 CAN_F25R2_FB3_Msk /*!< Filter bit 3 */ |
11467 | #define CAN_F25R2_FB3 CAN_F25R2_FB3_Msk /*!< Filter bit 3 */ |
| 11879 | #define CAN_F25R2_FB4_Pos (4U) |
11468 | #define CAN_F25R2_FB4_Pos (4U) |
| 11880 | #define CAN_F25R2_FB4_Msk (0x1U << CAN_F25R2_FB4_Pos) /*!< 0x00000010 */ |
11469 | #define CAN_F25R2_FB4_Msk (0x1UL << CAN_F25R2_FB4_Pos) /*!< 0x00000010 */ |
| 11881 | #define CAN_F25R2_FB4 CAN_F25R2_FB4_Msk /*!< Filter bit 4 */ |
11470 | #define CAN_F25R2_FB4 CAN_F25R2_FB4_Msk /*!< Filter bit 4 */ |
| 11882 | #define CAN_F25R2_FB5_Pos (5U) |
11471 | #define CAN_F25R2_FB5_Pos (5U) |
| 11883 | #define CAN_F25R2_FB5_Msk (0x1U << CAN_F25R2_FB5_Pos) /*!< 0x00000020 */ |
11472 | #define CAN_F25R2_FB5_Msk (0x1UL << CAN_F25R2_FB5_Pos) /*!< 0x00000020 */ |
| 11884 | #define CAN_F25R2_FB5 CAN_F25R2_FB5_Msk /*!< Filter bit 5 */ |
11473 | #define CAN_F25R2_FB5 CAN_F25R2_FB5_Msk /*!< Filter bit 5 */ |
| 11885 | #define CAN_F25R2_FB6_Pos (6U) |
11474 | #define CAN_F25R2_FB6_Pos (6U) |
| 11886 | #define CAN_F25R2_FB6_Msk (0x1U << CAN_F25R2_FB6_Pos) /*!< 0x00000040 */ |
11475 | #define CAN_F25R2_FB6_Msk (0x1UL << CAN_F25R2_FB6_Pos) /*!< 0x00000040 */ |
| 11887 | #define CAN_F25R2_FB6 CAN_F25R2_FB6_Msk /*!< Filter bit 6 */ |
11476 | #define CAN_F25R2_FB6 CAN_F25R2_FB6_Msk /*!< Filter bit 6 */ |
| 11888 | #define CAN_F25R2_FB7_Pos (7U) |
11477 | #define CAN_F25R2_FB7_Pos (7U) |
| 11889 | #define CAN_F25R2_FB7_Msk (0x1U << CAN_F25R2_FB7_Pos) /*!< 0x00000080 */ |
11478 | #define CAN_F25R2_FB7_Msk (0x1UL << CAN_F25R2_FB7_Pos) /*!< 0x00000080 */ |
| 11890 | #define CAN_F25R2_FB7 CAN_F25R2_FB7_Msk /*!< Filter bit 7 */ |
11479 | #define CAN_F25R2_FB7 CAN_F25R2_FB7_Msk /*!< Filter bit 7 */ |
| 11891 | #define CAN_F25R2_FB8_Pos (8U) |
11480 | #define CAN_F25R2_FB8_Pos (8U) |
| 11892 | #define CAN_F25R2_FB8_Msk (0x1U << CAN_F25R2_FB8_Pos) /*!< 0x00000100 */ |
11481 | #define CAN_F25R2_FB8_Msk (0x1UL << CAN_F25R2_FB8_Pos) /*!< 0x00000100 */ |
| 11893 | #define CAN_F25R2_FB8 CAN_F25R2_FB8_Msk /*!< Filter bit 8 */ |
11482 | #define CAN_F25R2_FB8 CAN_F25R2_FB8_Msk /*!< Filter bit 8 */ |
| 11894 | #define CAN_F25R2_FB9_Pos (9U) |
11483 | #define CAN_F25R2_FB9_Pos (9U) |
| 11895 | #define CAN_F25R2_FB9_Msk (0x1U << CAN_F25R2_FB9_Pos) /*!< 0x00000200 */ |
11484 | #define CAN_F25R2_FB9_Msk (0x1UL << CAN_F25R2_FB9_Pos) /*!< 0x00000200 */ |
| 11896 | #define CAN_F25R2_FB9 CAN_F25R2_FB9_Msk /*!< Filter bit 9 */ |
11485 | #define CAN_F25R2_FB9 CAN_F25R2_FB9_Msk /*!< Filter bit 9 */ |
| 11897 | #define CAN_F25R2_FB10_Pos (10U) |
11486 | #define CAN_F25R2_FB10_Pos (10U) |
| 11898 | #define CAN_F25R2_FB10_Msk (0x1U << CAN_F25R2_FB10_Pos) /*!< 0x00000400 */ |
11487 | #define CAN_F25R2_FB10_Msk (0x1UL << CAN_F25R2_FB10_Pos) /*!< 0x00000400 */ |
| 11899 | #define CAN_F25R2_FB10 CAN_F25R2_FB10_Msk /*!< Filter bit 10 */ |
11488 | #define CAN_F25R2_FB10 CAN_F25R2_FB10_Msk /*!< Filter bit 10 */ |
| 11900 | #define CAN_F25R2_FB11_Pos (11U) |
11489 | #define CAN_F25R2_FB11_Pos (11U) |
| 11901 | #define CAN_F25R2_FB11_Msk (0x1U << CAN_F25R2_FB11_Pos) /*!< 0x00000800 */ |
11490 | #define CAN_F25R2_FB11_Msk (0x1UL << CAN_F25R2_FB11_Pos) /*!< 0x00000800 */ |
| 11902 | #define CAN_F25R2_FB11 CAN_F25R2_FB11_Msk /*!< Filter bit 11 */ |
11491 | #define CAN_F25R2_FB11 CAN_F25R2_FB11_Msk /*!< Filter bit 11 */ |
| 11903 | #define CAN_F25R2_FB12_Pos (12U) |
11492 | #define CAN_F25R2_FB12_Pos (12U) |
| 11904 | #define CAN_F25R2_FB12_Msk (0x1U << CAN_F25R2_FB12_Pos) /*!< 0x00001000 */ |
11493 | #define CAN_F25R2_FB12_Msk (0x1UL << CAN_F25R2_FB12_Pos) /*!< 0x00001000 */ |
| 11905 | #define CAN_F25R2_FB12 CAN_F25R2_FB12_Msk /*!< Filter bit 12 */ |
11494 | #define CAN_F25R2_FB12 CAN_F25R2_FB12_Msk /*!< Filter bit 12 */ |
| 11906 | #define CAN_F25R2_FB13_Pos (13U) |
11495 | #define CAN_F25R2_FB13_Pos (13U) |
| 11907 | #define CAN_F25R2_FB13_Msk (0x1U << CAN_F25R2_FB13_Pos) /*!< 0x00002000 */ |
11496 | #define CAN_F25R2_FB13_Msk (0x1UL << CAN_F25R2_FB13_Pos) /*!< 0x00002000 */ |
| 11908 | #define CAN_F25R2_FB13 CAN_F25R2_FB13_Msk /*!< Filter bit 13 */ |
11497 | #define CAN_F25R2_FB13 CAN_F25R2_FB13_Msk /*!< Filter bit 13 */ |
| 11909 | #define CAN_F25R2_FB14_Pos (14U) |
11498 | #define CAN_F25R2_FB14_Pos (14U) |
| 11910 | #define CAN_F25R2_FB14_Msk (0x1U << CAN_F25R2_FB14_Pos) /*!< 0x00004000 */ |
11499 | #define CAN_F25R2_FB14_Msk (0x1UL << CAN_F25R2_FB14_Pos) /*!< 0x00004000 */ |
| 11911 | #define CAN_F25R2_FB14 CAN_F25R2_FB14_Msk /*!< Filter bit 14 */ |
11500 | #define CAN_F25R2_FB14 CAN_F25R2_FB14_Msk /*!< Filter bit 14 */ |
| 11912 | #define CAN_F25R2_FB15_Pos (15U) |
11501 | #define CAN_F25R2_FB15_Pos (15U) |
| 11913 | #define CAN_F25R2_FB15_Msk (0x1U << CAN_F25R2_FB15_Pos) /*!< 0x00008000 */ |
11502 | #define CAN_F25R2_FB15_Msk (0x1UL << CAN_F25R2_FB15_Pos) /*!< 0x00008000 */ |
| 11914 | #define CAN_F25R2_FB15 CAN_F25R2_FB15_Msk /*!< Filter bit 15 */ |
11503 | #define CAN_F25R2_FB15 CAN_F25R2_FB15_Msk /*!< Filter bit 15 */ |
| 11915 | #define CAN_F25R2_FB16_Pos (16U) |
11504 | #define CAN_F25R2_FB16_Pos (16U) |
| 11916 | #define CAN_F25R2_FB16_Msk (0x1U << CAN_F25R2_FB16_Pos) /*!< 0x00010000 */ |
11505 | #define CAN_F25R2_FB16_Msk (0x1UL << CAN_F25R2_FB16_Pos) /*!< 0x00010000 */ |
| 11917 | #define CAN_F25R2_FB16 CAN_F25R2_FB16_Msk /*!< Filter bit 16 */ |
11506 | #define CAN_F25R2_FB16 CAN_F25R2_FB16_Msk /*!< Filter bit 16 */ |
| 11918 | #define CAN_F25R2_FB17_Pos (17U) |
11507 | #define CAN_F25R2_FB17_Pos (17U) |
| 11919 | #define CAN_F25R2_FB17_Msk (0x1U << CAN_F25R2_FB17_Pos) /*!< 0x00020000 */ |
11508 | #define CAN_F25R2_FB17_Msk (0x1UL << CAN_F25R2_FB17_Pos) /*!< 0x00020000 */ |
| 11920 | #define CAN_F25R2_FB17 CAN_F25R2_FB17_Msk /*!< Filter bit 17 */ |
11509 | #define CAN_F25R2_FB17 CAN_F25R2_FB17_Msk /*!< Filter bit 17 */ |
| 11921 | #define CAN_F25R2_FB18_Pos (18U) |
11510 | #define CAN_F25R2_FB18_Pos (18U) |
| 11922 | #define CAN_F25R2_FB18_Msk (0x1U << CAN_F25R2_FB18_Pos) /*!< 0x00040000 */ |
11511 | #define CAN_F25R2_FB18_Msk (0x1UL << CAN_F25R2_FB18_Pos) /*!< 0x00040000 */ |
| 11923 | #define CAN_F25R2_FB18 CAN_F25R2_FB18_Msk /*!< Filter bit 18 */ |
11512 | #define CAN_F25R2_FB18 CAN_F25R2_FB18_Msk /*!< Filter bit 18 */ |
| 11924 | #define CAN_F25R2_FB19_Pos (19U) |
11513 | #define CAN_F25R2_FB19_Pos (19U) |
| 11925 | #define CAN_F25R2_FB19_Msk (0x1U << CAN_F25R2_FB19_Pos) /*!< 0x00080000 */ |
11514 | #define CAN_F25R2_FB19_Msk (0x1UL << CAN_F25R2_FB19_Pos) /*!< 0x00080000 */ |
| 11926 | #define CAN_F25R2_FB19 CAN_F25R2_FB19_Msk /*!< Filter bit 19 */ |
11515 | #define CAN_F25R2_FB19 CAN_F25R2_FB19_Msk /*!< Filter bit 19 */ |
| 11927 | #define CAN_F25R2_FB20_Pos (20U) |
11516 | #define CAN_F25R2_FB20_Pos (20U) |
| 11928 | #define CAN_F25R2_FB20_Msk (0x1U << CAN_F25R2_FB20_Pos) /*!< 0x00100000 */ |
11517 | #define CAN_F25R2_FB20_Msk (0x1UL << CAN_F25R2_FB20_Pos) /*!< 0x00100000 */ |
| 11929 | #define CAN_F25R2_FB20 CAN_F25R2_FB20_Msk /*!< Filter bit 20 */ |
11518 | #define CAN_F25R2_FB20 CAN_F25R2_FB20_Msk /*!< Filter bit 20 */ |
| 11930 | #define CAN_F25R2_FB21_Pos (21U) |
11519 | #define CAN_F25R2_FB21_Pos (21U) |
| 11931 | #define CAN_F25R2_FB21_Msk (0x1U << CAN_F25R2_FB21_Pos) /*!< 0x00200000 */ |
11520 | #define CAN_F25R2_FB21_Msk (0x1UL << CAN_F25R2_FB21_Pos) /*!< 0x00200000 */ |
| 11932 | #define CAN_F25R2_FB21 CAN_F25R2_FB21_Msk /*!< Filter bit 21 */ |
11521 | #define CAN_F25R2_FB21 CAN_F25R2_FB21_Msk /*!< Filter bit 21 */ |
| 11933 | #define CAN_F25R2_FB22_Pos (22U) |
11522 | #define CAN_F25R2_FB22_Pos (22U) |
| 11934 | #define CAN_F25R2_FB22_Msk (0x1U << CAN_F25R2_FB22_Pos) /*!< 0x00400000 */ |
11523 | #define CAN_F25R2_FB22_Msk (0x1UL << CAN_F25R2_FB22_Pos) /*!< 0x00400000 */ |
| 11935 | #define CAN_F25R2_FB22 CAN_F25R2_FB22_Msk /*!< Filter bit 22 */ |
11524 | #define CAN_F25R2_FB22 CAN_F25R2_FB22_Msk /*!< Filter bit 22 */ |
| 11936 | #define CAN_F25R2_FB23_Pos (23U) |
11525 | #define CAN_F25R2_FB23_Pos (23U) |
| 11937 | #define CAN_F25R2_FB23_Msk (0x1U << CAN_F25R2_FB23_Pos) /*!< 0x00800000 */ |
11526 | #define CAN_F25R2_FB23_Msk (0x1UL << CAN_F25R2_FB23_Pos) /*!< 0x00800000 */ |
| 11938 | #define CAN_F25R2_FB23 CAN_F25R2_FB23_Msk /*!< Filter bit 23 */ |
11527 | #define CAN_F25R2_FB23 CAN_F25R2_FB23_Msk /*!< Filter bit 23 */ |
| 11939 | #define CAN_F25R2_FB24_Pos (24U) |
11528 | #define CAN_F25R2_FB24_Pos (24U) |
| 11940 | #define CAN_F25R2_FB24_Msk (0x1U << CAN_F25R2_FB24_Pos) /*!< 0x01000000 */ |
11529 | #define CAN_F25R2_FB24_Msk (0x1UL << CAN_F25R2_FB24_Pos) /*!< 0x01000000 */ |
| 11941 | #define CAN_F25R2_FB24 CAN_F25R2_FB24_Msk /*!< Filter bit 24 */ |
11530 | #define CAN_F25R2_FB24 CAN_F25R2_FB24_Msk /*!< Filter bit 24 */ |
| 11942 | #define CAN_F25R2_FB25_Pos (25U) |
11531 | #define CAN_F25R2_FB25_Pos (25U) |
| 11943 | #define CAN_F25R2_FB25_Msk (0x1U << CAN_F25R2_FB25_Pos) /*!< 0x02000000 */ |
11532 | #define CAN_F25R2_FB25_Msk (0x1UL << CAN_F25R2_FB25_Pos) /*!< 0x02000000 */ |
| 11944 | #define CAN_F25R2_FB25 CAN_F25R2_FB25_Msk /*!< Filter bit 25 */ |
11533 | #define CAN_F25R2_FB25 CAN_F25R2_FB25_Msk /*!< Filter bit 25 */ |
| 11945 | #define CAN_F25R2_FB26_Pos (26U) |
11534 | #define CAN_F25R2_FB26_Pos (26U) |
| 11946 | #define CAN_F25R2_FB26_Msk (0x1U << CAN_F25R2_FB26_Pos) /*!< 0x04000000 */ |
11535 | #define CAN_F25R2_FB26_Msk (0x1UL << CAN_F25R2_FB26_Pos) /*!< 0x04000000 */ |
| 11947 | #define CAN_F25R2_FB26 CAN_F25R2_FB26_Msk /*!< Filter bit 26 */ |
11536 | #define CAN_F25R2_FB26 CAN_F25R2_FB26_Msk /*!< Filter bit 26 */ |
| 11948 | #define CAN_F25R2_FB27_Pos (27U) |
11537 | #define CAN_F25R2_FB27_Pos (27U) |
| 11949 | #define CAN_F25R2_FB27_Msk (0x1U << CAN_F25R2_FB27_Pos) /*!< 0x08000000 */ |
11538 | #define CAN_F25R2_FB27_Msk (0x1UL << CAN_F25R2_FB27_Pos) /*!< 0x08000000 */ |
| 11950 | #define CAN_F25R2_FB27 CAN_F25R2_FB27_Msk /*!< Filter bit 27 */ |
11539 | #define CAN_F25R2_FB27 CAN_F25R2_FB27_Msk /*!< Filter bit 27 */ |
| 11951 | #define CAN_F25R2_FB28_Pos (28U) |
11540 | #define CAN_F25R2_FB28_Pos (28U) |
| 11952 | #define CAN_F25R2_FB28_Msk (0x1U << CAN_F25R2_FB28_Pos) /*!< 0x10000000 */ |
11541 | #define CAN_F25R2_FB28_Msk (0x1UL << CAN_F25R2_FB28_Pos) /*!< 0x10000000 */ |
| 11953 | #define CAN_F25R2_FB28 CAN_F25R2_FB28_Msk /*!< Filter bit 28 */ |
11542 | #define CAN_F25R2_FB28 CAN_F25R2_FB28_Msk /*!< Filter bit 28 */ |
| 11954 | #define CAN_F25R2_FB29_Pos (29U) |
11543 | #define CAN_F25R2_FB29_Pos (29U) |
| 11955 | #define CAN_F25R2_FB29_Msk (0x1U << CAN_F25R2_FB29_Pos) /*!< 0x20000000 */ |
11544 | #define CAN_F25R2_FB29_Msk (0x1UL << CAN_F25R2_FB29_Pos) /*!< 0x20000000 */ |
| 11956 | #define CAN_F25R2_FB29 CAN_F25R2_FB29_Msk /*!< Filter bit 29 */ |
11545 | #define CAN_F25R2_FB29 CAN_F25R2_FB29_Msk /*!< Filter bit 29 */ |
| 11957 | #define CAN_F25R2_FB30_Pos (30U) |
11546 | #define CAN_F25R2_FB30_Pos (30U) |
| 11958 | #define CAN_F25R2_FB30_Msk (0x1U << CAN_F25R2_FB30_Pos) /*!< 0x40000000 */ |
11547 | #define CAN_F25R2_FB30_Msk (0x1UL << CAN_F25R2_FB30_Pos) /*!< 0x40000000 */ |
| 11959 | #define CAN_F25R2_FB30 CAN_F25R2_FB30_Msk /*!< Filter bit 30 */ |
11548 | #define CAN_F25R2_FB30 CAN_F25R2_FB30_Msk /*!< Filter bit 30 */ |
| 11960 | #define CAN_F25R2_FB31_Pos (31U) |
11549 | #define CAN_F25R2_FB31_Pos (31U) |
| 11961 | #define CAN_F25R2_FB31_Msk (0x1U << CAN_F25R2_FB31_Pos) /*!< 0x80000000 */ |
11550 | #define CAN_F25R2_FB31_Msk (0x1UL << CAN_F25R2_FB31_Pos) /*!< 0x80000000 */ |
| 11962 | #define CAN_F25R2_FB31 CAN_F25R2_FB31_Msk /*!< Filter bit 31 */ |
11551 | #define CAN_F25R2_FB31 CAN_F25R2_FB31_Msk /*!< Filter bit 31 */ |
| 11963 | 11552 | ||
| 11964 | /******************* Bit definition for CAN_F26R2 register ******************/ |
11553 | /******************* Bit definition for CAN_F26R2 register ******************/ |
| 11965 | #define CAN_F26R2_FB0_Pos (0U) |
11554 | #define CAN_F26R2_FB0_Pos (0U) |
| 11966 | #define CAN_F26R2_FB0_Msk (0x1U << CAN_F26R2_FB0_Pos) /*!< 0x00000001 */ |
11555 | #define CAN_F26R2_FB0_Msk (0x1UL << CAN_F26R2_FB0_Pos) /*!< 0x00000001 */ |
| 11967 | #define CAN_F26R2_FB0 CAN_F26R2_FB0_Msk /*!< Filter bit 0 */ |
11556 | #define CAN_F26R2_FB0 CAN_F26R2_FB0_Msk /*!< Filter bit 0 */ |
| 11968 | #define CAN_F26R2_FB1_Pos (1U) |
11557 | #define CAN_F26R2_FB1_Pos (1U) |
| 11969 | #define CAN_F26R2_FB1_Msk (0x1U << CAN_F26R2_FB1_Pos) /*!< 0x00000002 */ |
11558 | #define CAN_F26R2_FB1_Msk (0x1UL << CAN_F26R2_FB1_Pos) /*!< 0x00000002 */ |
| 11970 | #define CAN_F26R2_FB1 CAN_F26R2_FB1_Msk /*!< Filter bit 1 */ |
11559 | #define CAN_F26R2_FB1 CAN_F26R2_FB1_Msk /*!< Filter bit 1 */ |
| 11971 | #define CAN_F26R2_FB2_Pos (2U) |
11560 | #define CAN_F26R2_FB2_Pos (2U) |
| 11972 | #define CAN_F26R2_FB2_Msk (0x1U << CAN_F26R2_FB2_Pos) /*!< 0x00000004 */ |
11561 | #define CAN_F26R2_FB2_Msk (0x1UL << CAN_F26R2_FB2_Pos) /*!< 0x00000004 */ |
| 11973 | #define CAN_F26R2_FB2 CAN_F26R2_FB2_Msk /*!< Filter bit 2 */ |
11562 | #define CAN_F26R2_FB2 CAN_F26R2_FB2_Msk /*!< Filter bit 2 */ |
| 11974 | #define CAN_F26R2_FB3_Pos (3U) |
11563 | #define CAN_F26R2_FB3_Pos (3U) |
| 11975 | #define CAN_F26R2_FB3_Msk (0x1U << CAN_F26R2_FB3_Pos) /*!< 0x00000008 */ |
11564 | #define CAN_F26R2_FB3_Msk (0x1UL << CAN_F26R2_FB3_Pos) /*!< 0x00000008 */ |
| 11976 | #define CAN_F26R2_FB3 CAN_F26R2_FB3_Msk /*!< Filter bit 3 */ |
11565 | #define CAN_F26R2_FB3 CAN_F26R2_FB3_Msk /*!< Filter bit 3 */ |
| 11977 | #define CAN_F26R2_FB4_Pos (4U) |
11566 | #define CAN_F26R2_FB4_Pos (4U) |
| 11978 | #define CAN_F26R2_FB4_Msk (0x1U << CAN_F26R2_FB4_Pos) /*!< 0x00000010 */ |
11567 | #define CAN_F26R2_FB4_Msk (0x1UL << CAN_F26R2_FB4_Pos) /*!< 0x00000010 */ |
| 11979 | #define CAN_F26R2_FB4 CAN_F26R2_FB4_Msk /*!< Filter bit 4 */ |
11568 | #define CAN_F26R2_FB4 CAN_F26R2_FB4_Msk /*!< Filter bit 4 */ |
| 11980 | #define CAN_F26R2_FB5_Pos (5U) |
11569 | #define CAN_F26R2_FB5_Pos (5U) |
| 11981 | #define CAN_F26R2_FB5_Msk (0x1U << CAN_F26R2_FB5_Pos) /*!< 0x00000020 */ |
11570 | #define CAN_F26R2_FB5_Msk (0x1UL << CAN_F26R2_FB5_Pos) /*!< 0x00000020 */ |
| 11982 | #define CAN_F26R2_FB5 CAN_F26R2_FB5_Msk /*!< Filter bit 5 */ |
11571 | #define CAN_F26R2_FB5 CAN_F26R2_FB5_Msk /*!< Filter bit 5 */ |
| 11983 | #define CAN_F26R2_FB6_Pos (6U) |
11572 | #define CAN_F26R2_FB6_Pos (6U) |
| 11984 | #define CAN_F26R2_FB6_Msk (0x1U << CAN_F26R2_FB6_Pos) /*!< 0x00000040 */ |
11573 | #define CAN_F26R2_FB6_Msk (0x1UL << CAN_F26R2_FB6_Pos) /*!< 0x00000040 */ |
| 11985 | #define CAN_F26R2_FB6 CAN_F26R2_FB6_Msk /*!< Filter bit 6 */ |
11574 | #define CAN_F26R2_FB6 CAN_F26R2_FB6_Msk /*!< Filter bit 6 */ |
| 11986 | #define CAN_F26R2_FB7_Pos (7U) |
11575 | #define CAN_F26R2_FB7_Pos (7U) |
| 11987 | #define CAN_F26R2_FB7_Msk (0x1U << CAN_F26R2_FB7_Pos) /*!< 0x00000080 */ |
11576 | #define CAN_F26R2_FB7_Msk (0x1UL << CAN_F26R2_FB7_Pos) /*!< 0x00000080 */ |
| 11988 | #define CAN_F26R2_FB7 CAN_F26R2_FB7_Msk /*!< Filter bit 7 */ |
11577 | #define CAN_F26R2_FB7 CAN_F26R2_FB7_Msk /*!< Filter bit 7 */ |
| 11989 | #define CAN_F26R2_FB8_Pos (8U) |
11578 | #define CAN_F26R2_FB8_Pos (8U) |
| 11990 | #define CAN_F26R2_FB8_Msk (0x1U << CAN_F26R2_FB8_Pos) /*!< 0x00000100 */ |
11579 | #define CAN_F26R2_FB8_Msk (0x1UL << CAN_F26R2_FB8_Pos) /*!< 0x00000100 */ |
| 11991 | #define CAN_F26R2_FB8 CAN_F26R2_FB8_Msk /*!< Filter bit 8 */ |
11580 | #define CAN_F26R2_FB8 CAN_F26R2_FB8_Msk /*!< Filter bit 8 */ |
| 11992 | #define CAN_F26R2_FB9_Pos (9U) |
11581 | #define CAN_F26R2_FB9_Pos (9U) |
| 11993 | #define CAN_F26R2_FB9_Msk (0x1U << CAN_F26R2_FB9_Pos) /*!< 0x00000200 */ |
11582 | #define CAN_F26R2_FB9_Msk (0x1UL << CAN_F26R2_FB9_Pos) /*!< 0x00000200 */ |
| 11994 | #define CAN_F26R2_FB9 CAN_F26R2_FB9_Msk /*!< Filter bit 9 */ |
11583 | #define CAN_F26R2_FB9 CAN_F26R2_FB9_Msk /*!< Filter bit 9 */ |
| 11995 | #define CAN_F26R2_FB10_Pos (10U) |
11584 | #define CAN_F26R2_FB10_Pos (10U) |
| 11996 | #define CAN_F26R2_FB10_Msk (0x1U << CAN_F26R2_FB10_Pos) /*!< 0x00000400 */ |
11585 | #define CAN_F26R2_FB10_Msk (0x1UL << CAN_F26R2_FB10_Pos) /*!< 0x00000400 */ |
| 11997 | #define CAN_F26R2_FB10 CAN_F26R2_FB10_Msk /*!< Filter bit 10 */ |
11586 | #define CAN_F26R2_FB10 CAN_F26R2_FB10_Msk /*!< Filter bit 10 */ |
| 11998 | #define CAN_F26R2_FB11_Pos (11U) |
11587 | #define CAN_F26R2_FB11_Pos (11U) |
| 11999 | #define CAN_F26R2_FB11_Msk (0x1U << CAN_F26R2_FB11_Pos) /*!< 0x00000800 */ |
11588 | #define CAN_F26R2_FB11_Msk (0x1UL << CAN_F26R2_FB11_Pos) /*!< 0x00000800 */ |
| 12000 | #define CAN_F26R2_FB11 CAN_F26R2_FB11_Msk /*!< Filter bit 11 */ |
11589 | #define CAN_F26R2_FB11 CAN_F26R2_FB11_Msk /*!< Filter bit 11 */ |
| 12001 | #define CAN_F26R2_FB12_Pos (12U) |
11590 | #define CAN_F26R2_FB12_Pos (12U) |
| 12002 | #define CAN_F26R2_FB12_Msk (0x1U << CAN_F26R2_FB12_Pos) /*!< 0x00001000 */ |
11591 | #define CAN_F26R2_FB12_Msk (0x1UL << CAN_F26R2_FB12_Pos) /*!< 0x00001000 */ |
| 12003 | #define CAN_F26R2_FB12 CAN_F26R2_FB12_Msk /*!< Filter bit 12 */ |
11592 | #define CAN_F26R2_FB12 CAN_F26R2_FB12_Msk /*!< Filter bit 12 */ |
| 12004 | #define CAN_F26R2_FB13_Pos (13U) |
11593 | #define CAN_F26R2_FB13_Pos (13U) |
| 12005 | #define CAN_F26R2_FB13_Msk (0x1U << CAN_F26R2_FB13_Pos) /*!< 0x00002000 */ |
11594 | #define CAN_F26R2_FB13_Msk (0x1UL << CAN_F26R2_FB13_Pos) /*!< 0x00002000 */ |
| 12006 | #define CAN_F26R2_FB13 CAN_F26R2_FB13_Msk /*!< Filter bit 13 */ |
11595 | #define CAN_F26R2_FB13 CAN_F26R2_FB13_Msk /*!< Filter bit 13 */ |
| 12007 | #define CAN_F26R2_FB14_Pos (14U) |
11596 | #define CAN_F26R2_FB14_Pos (14U) |
| 12008 | #define CAN_F26R2_FB14_Msk (0x1U << CAN_F26R2_FB14_Pos) /*!< 0x00004000 */ |
11597 | #define CAN_F26R2_FB14_Msk (0x1UL << CAN_F26R2_FB14_Pos) /*!< 0x00004000 */ |
| 12009 | #define CAN_F26R2_FB14 CAN_F26R2_FB14_Msk /*!< Filter bit 14 */ |
11598 | #define CAN_F26R2_FB14 CAN_F26R2_FB14_Msk /*!< Filter bit 14 */ |
| 12010 | #define CAN_F26R2_FB15_Pos (15U) |
11599 | #define CAN_F26R2_FB15_Pos (15U) |
| 12011 | #define CAN_F26R2_FB15_Msk (0x1U << CAN_F26R2_FB15_Pos) /*!< 0x00008000 */ |
11600 | #define CAN_F26R2_FB15_Msk (0x1UL << CAN_F26R2_FB15_Pos) /*!< 0x00008000 */ |
| 12012 | #define CAN_F26R2_FB15 CAN_F26R2_FB15_Msk /*!< Filter bit 15 */ |
11601 | #define CAN_F26R2_FB15 CAN_F26R2_FB15_Msk /*!< Filter bit 15 */ |
| 12013 | #define CAN_F26R2_FB16_Pos (16U) |
11602 | #define CAN_F26R2_FB16_Pos (16U) |
| 12014 | #define CAN_F26R2_FB16_Msk (0x1U << CAN_F26R2_FB16_Pos) /*!< 0x00010000 */ |
11603 | #define CAN_F26R2_FB16_Msk (0x1UL << CAN_F26R2_FB16_Pos) /*!< 0x00010000 */ |
| 12015 | #define CAN_F26R2_FB16 CAN_F26R2_FB16_Msk /*!< Filter bit 16 */ |
11604 | #define CAN_F26R2_FB16 CAN_F26R2_FB16_Msk /*!< Filter bit 16 */ |
| 12016 | #define CAN_F26R2_FB17_Pos (17U) |
11605 | #define CAN_F26R2_FB17_Pos (17U) |
| 12017 | #define CAN_F26R2_FB17_Msk (0x1U << CAN_F26R2_FB17_Pos) /*!< 0x00020000 */ |
11606 | #define CAN_F26R2_FB17_Msk (0x1UL << CAN_F26R2_FB17_Pos) /*!< 0x00020000 */ |
| 12018 | #define CAN_F26R2_FB17 CAN_F26R2_FB17_Msk /*!< Filter bit 17 */ |
11607 | #define CAN_F26R2_FB17 CAN_F26R2_FB17_Msk /*!< Filter bit 17 */ |
| 12019 | #define CAN_F26R2_FB18_Pos (18U) |
11608 | #define CAN_F26R2_FB18_Pos (18U) |
| 12020 | #define CAN_F26R2_FB18_Msk (0x1U << CAN_F26R2_FB18_Pos) /*!< 0x00040000 */ |
11609 | #define CAN_F26R2_FB18_Msk (0x1UL << CAN_F26R2_FB18_Pos) /*!< 0x00040000 */ |
| 12021 | #define CAN_F26R2_FB18 CAN_F26R2_FB18_Msk /*!< Filter bit 18 */ |
11610 | #define CAN_F26R2_FB18 CAN_F26R2_FB18_Msk /*!< Filter bit 18 */ |
| 12022 | #define CAN_F26R2_FB19_Pos (19U) |
11611 | #define CAN_F26R2_FB19_Pos (19U) |
| 12023 | #define CAN_F26R2_FB19_Msk (0x1U << CAN_F26R2_FB19_Pos) /*!< 0x00080000 */ |
11612 | #define CAN_F26R2_FB19_Msk (0x1UL << CAN_F26R2_FB19_Pos) /*!< 0x00080000 */ |
| 12024 | #define CAN_F26R2_FB19 CAN_F26R2_FB19_Msk /*!< Filter bit 19 */ |
11613 | #define CAN_F26R2_FB19 CAN_F26R2_FB19_Msk /*!< Filter bit 19 */ |
| 12025 | #define CAN_F26R2_FB20_Pos (20U) |
11614 | #define CAN_F26R2_FB20_Pos (20U) |
| 12026 | #define CAN_F26R2_FB20_Msk (0x1U << CAN_F26R2_FB20_Pos) /*!< 0x00100000 */ |
11615 | #define CAN_F26R2_FB20_Msk (0x1UL << CAN_F26R2_FB20_Pos) /*!< 0x00100000 */ |
| 12027 | #define CAN_F26R2_FB20 CAN_F26R2_FB20_Msk /*!< Filter bit 20 */ |
11616 | #define CAN_F26R2_FB20 CAN_F26R2_FB20_Msk /*!< Filter bit 20 */ |
| 12028 | #define CAN_F26R2_FB21_Pos (21U) |
11617 | #define CAN_F26R2_FB21_Pos (21U) |
| 12029 | #define CAN_F26R2_FB21_Msk (0x1U << CAN_F26R2_FB21_Pos) /*!< 0x00200000 */ |
11618 | #define CAN_F26R2_FB21_Msk (0x1UL << CAN_F26R2_FB21_Pos) /*!< 0x00200000 */ |
| 12030 | #define CAN_F26R2_FB21 CAN_F26R2_FB21_Msk /*!< Filter bit 21 */ |
11619 | #define CAN_F26R2_FB21 CAN_F26R2_FB21_Msk /*!< Filter bit 21 */ |
| 12031 | #define CAN_F26R2_FB22_Pos (22U) |
11620 | #define CAN_F26R2_FB22_Pos (22U) |
| 12032 | #define CAN_F26R2_FB22_Msk (0x1U << CAN_F26R2_FB22_Pos) /*!< 0x00400000 */ |
11621 | #define CAN_F26R2_FB22_Msk (0x1UL << CAN_F26R2_FB22_Pos) /*!< 0x00400000 */ |
| 12033 | #define CAN_F26R2_FB22 CAN_F26R2_FB22_Msk /*!< Filter bit 22 */ |
11622 | #define CAN_F26R2_FB22 CAN_F26R2_FB22_Msk /*!< Filter bit 22 */ |
| 12034 | #define CAN_F26R2_FB23_Pos (23U) |
11623 | #define CAN_F26R2_FB23_Pos (23U) |
| 12035 | #define CAN_F26R2_FB23_Msk (0x1U << CAN_F26R2_FB23_Pos) /*!< 0x00800000 */ |
11624 | #define CAN_F26R2_FB23_Msk (0x1UL << CAN_F26R2_FB23_Pos) /*!< 0x00800000 */ |
| 12036 | #define CAN_F26R2_FB23 CAN_F26R2_FB23_Msk /*!< Filter bit 23 */ |
11625 | #define CAN_F26R2_FB23 CAN_F26R2_FB23_Msk /*!< Filter bit 23 */ |
| 12037 | #define CAN_F26R2_FB24_Pos (24U) |
11626 | #define CAN_F26R2_FB24_Pos (24U) |
| 12038 | #define CAN_F26R2_FB24_Msk (0x1U << CAN_F26R2_FB24_Pos) /*!< 0x01000000 */ |
11627 | #define CAN_F26R2_FB24_Msk (0x1UL << CAN_F26R2_FB24_Pos) /*!< 0x01000000 */ |
| 12039 | #define CAN_F26R2_FB24 CAN_F26R2_FB24_Msk /*!< Filter bit 24 */ |
11628 | #define CAN_F26R2_FB24 CAN_F26R2_FB24_Msk /*!< Filter bit 24 */ |
| 12040 | #define CAN_F26R2_FB25_Pos (25U) |
11629 | #define CAN_F26R2_FB25_Pos (25U) |
| 12041 | #define CAN_F26R2_FB25_Msk (0x1U << CAN_F26R2_FB25_Pos) /*!< 0x02000000 */ |
11630 | #define CAN_F26R2_FB25_Msk (0x1UL << CAN_F26R2_FB25_Pos) /*!< 0x02000000 */ |
| 12042 | #define CAN_F26R2_FB25 CAN_F26R2_FB25_Msk /*!< Filter bit 25 */ |
11631 | #define CAN_F26R2_FB25 CAN_F26R2_FB25_Msk /*!< Filter bit 25 */ |
| 12043 | #define CAN_F26R2_FB26_Pos (26U) |
11632 | #define CAN_F26R2_FB26_Pos (26U) |
| 12044 | #define CAN_F26R2_FB26_Msk (0x1U << CAN_F26R2_FB26_Pos) /*!< 0x04000000 */ |
11633 | #define CAN_F26R2_FB26_Msk (0x1UL << CAN_F26R2_FB26_Pos) /*!< 0x04000000 */ |
| 12045 | #define CAN_F26R2_FB26 CAN_F26R2_FB26_Msk /*!< Filter bit 26 */ |
11634 | #define CAN_F26R2_FB26 CAN_F26R2_FB26_Msk /*!< Filter bit 26 */ |
| 12046 | #define CAN_F26R2_FB27_Pos (27U) |
11635 | #define CAN_F26R2_FB27_Pos (27U) |
| 12047 | #define CAN_F26R2_FB27_Msk (0x1U << CAN_F26R2_FB27_Pos) /*!< 0x08000000 */ |
11636 | #define CAN_F26R2_FB27_Msk (0x1UL << CAN_F26R2_FB27_Pos) /*!< 0x08000000 */ |
| 12048 | #define CAN_F26R2_FB27 CAN_F26R2_FB27_Msk /*!< Filter bit 27 */ |
11637 | #define CAN_F26R2_FB27 CAN_F26R2_FB27_Msk /*!< Filter bit 27 */ |
| 12049 | #define CAN_F26R2_FB28_Pos (28U) |
11638 | #define CAN_F26R2_FB28_Pos (28U) |
| 12050 | #define CAN_F26R2_FB28_Msk (0x1U << CAN_F26R2_FB28_Pos) /*!< 0x10000000 */ |
11639 | #define CAN_F26R2_FB28_Msk (0x1UL << CAN_F26R2_FB28_Pos) /*!< 0x10000000 */ |
| 12051 | #define CAN_F26R2_FB28 CAN_F26R2_FB28_Msk /*!< Filter bit 28 */ |
11640 | #define CAN_F26R2_FB28 CAN_F26R2_FB28_Msk /*!< Filter bit 28 */ |
| 12052 | #define CAN_F26R2_FB29_Pos (29U) |
11641 | #define CAN_F26R2_FB29_Pos (29U) |
| 12053 | #define CAN_F26R2_FB29_Msk (0x1U << CAN_F26R2_FB29_Pos) /*!< 0x20000000 */ |
11642 | #define CAN_F26R2_FB29_Msk (0x1UL << CAN_F26R2_FB29_Pos) /*!< 0x20000000 */ |
| 12054 | #define CAN_F26R2_FB29 CAN_F26R2_FB29_Msk /*!< Filter bit 29 */ |
11643 | #define CAN_F26R2_FB29 CAN_F26R2_FB29_Msk /*!< Filter bit 29 */ |
| 12055 | #define CAN_F26R2_FB30_Pos (30U) |
11644 | #define CAN_F26R2_FB30_Pos (30U) |
| 12056 | #define CAN_F26R2_FB30_Msk (0x1U << CAN_F26R2_FB30_Pos) /*!< 0x40000000 */ |
11645 | #define CAN_F26R2_FB30_Msk (0x1UL << CAN_F26R2_FB30_Pos) /*!< 0x40000000 */ |
| 12057 | #define CAN_F26R2_FB30 CAN_F26R2_FB30_Msk /*!< Filter bit 30 */ |
11646 | #define CAN_F26R2_FB30 CAN_F26R2_FB30_Msk /*!< Filter bit 30 */ |
| 12058 | #define CAN_F26R2_FB31_Pos (31U) |
11647 | #define CAN_F26R2_FB31_Pos (31U) |
| 12059 | #define CAN_F26R2_FB31_Msk (0x1U << CAN_F26R2_FB31_Pos) /*!< 0x80000000 */ |
11648 | #define CAN_F26R2_FB31_Msk (0x1UL << CAN_F26R2_FB31_Pos) /*!< 0x80000000 */ |
| 12060 | #define CAN_F26R2_FB31 CAN_F26R2_FB31_Msk /*!< Filter bit 31 */ |
11649 | #define CAN_F26R2_FB31 CAN_F26R2_FB31_Msk /*!< Filter bit 31 */ |
| 12061 | 11650 | ||
| 12062 | /******************* Bit definition for CAN_F27R2 register ******************/ |
11651 | /******************* Bit definition for CAN_F27R2 register ******************/ |
| 12063 | #define CAN_F27R2_FB0_Pos (0U) |
11652 | #define CAN_F27R2_FB0_Pos (0U) |
| 12064 | #define CAN_F27R2_FB0_Msk (0x1U << CAN_F27R2_FB0_Pos) /*!< 0x00000001 */ |
11653 | #define CAN_F27R2_FB0_Msk (0x1UL << CAN_F27R2_FB0_Pos) /*!< 0x00000001 */ |
| 12065 | #define CAN_F27R2_FB0 CAN_F27R2_FB0_Msk /*!< Filter bit 0 */ |
11654 | #define CAN_F27R2_FB0 CAN_F27R2_FB0_Msk /*!< Filter bit 0 */ |
| 12066 | #define CAN_F27R2_FB1_Pos (1U) |
11655 | #define CAN_F27R2_FB1_Pos (1U) |
| 12067 | #define CAN_F27R2_FB1_Msk (0x1U << CAN_F27R2_FB1_Pos) /*!< 0x00000002 */ |
11656 | #define CAN_F27R2_FB1_Msk (0x1UL << CAN_F27R2_FB1_Pos) /*!< 0x00000002 */ |
| 12068 | #define CAN_F27R2_FB1 CAN_F27R2_FB1_Msk /*!< Filter bit 1 */ |
11657 | #define CAN_F27R2_FB1 CAN_F27R2_FB1_Msk /*!< Filter bit 1 */ |
| 12069 | #define CAN_F27R2_FB2_Pos (2U) |
11658 | #define CAN_F27R2_FB2_Pos (2U) |
| 12070 | #define CAN_F27R2_FB2_Msk (0x1U << CAN_F27R2_FB2_Pos) /*!< 0x00000004 */ |
11659 | #define CAN_F27R2_FB2_Msk (0x1UL << CAN_F27R2_FB2_Pos) /*!< 0x00000004 */ |
| 12071 | #define CAN_F27R2_FB2 CAN_F27R2_FB2_Msk /*!< Filter bit 2 */ |
11660 | #define CAN_F27R2_FB2 CAN_F27R2_FB2_Msk /*!< Filter bit 2 */ |
| 12072 | #define CAN_F27R2_FB3_Pos (3U) |
11661 | #define CAN_F27R2_FB3_Pos (3U) |
| 12073 | #define CAN_F27R2_FB3_Msk (0x1U << CAN_F27R2_FB3_Pos) /*!< 0x00000008 */ |
11662 | #define CAN_F27R2_FB3_Msk (0x1UL << CAN_F27R2_FB3_Pos) /*!< 0x00000008 */ |
| 12074 | #define CAN_F27R2_FB3 CAN_F27R2_FB3_Msk /*!< Filter bit 3 */ |
11663 | #define CAN_F27R2_FB3 CAN_F27R2_FB3_Msk /*!< Filter bit 3 */ |
| 12075 | #define CAN_F27R2_FB4_Pos (4U) |
11664 | #define CAN_F27R2_FB4_Pos (4U) |
| 12076 | #define CAN_F27R2_FB4_Msk (0x1U << CAN_F27R2_FB4_Pos) /*!< 0x00000010 */ |
11665 | #define CAN_F27R2_FB4_Msk (0x1UL << CAN_F27R2_FB4_Pos) /*!< 0x00000010 */ |
| 12077 | #define CAN_F27R2_FB4 CAN_F27R2_FB4_Msk /*!< Filter bit 4 */ |
11666 | #define CAN_F27R2_FB4 CAN_F27R2_FB4_Msk /*!< Filter bit 4 */ |
| 12078 | #define CAN_F27R2_FB5_Pos (5U) |
11667 | #define CAN_F27R2_FB5_Pos (5U) |
| 12079 | #define CAN_F27R2_FB5_Msk (0x1U << CAN_F27R2_FB5_Pos) /*!< 0x00000020 */ |
11668 | #define CAN_F27R2_FB5_Msk (0x1UL << CAN_F27R2_FB5_Pos) /*!< 0x00000020 */ |
| 12080 | #define CAN_F27R2_FB5 CAN_F27R2_FB5_Msk /*!< Filter bit 5 */ |
11669 | #define CAN_F27R2_FB5 CAN_F27R2_FB5_Msk /*!< Filter bit 5 */ |
| 12081 | #define CAN_F27R2_FB6_Pos (6U) |
11670 | #define CAN_F27R2_FB6_Pos (6U) |
| 12082 | #define CAN_F27R2_FB6_Msk (0x1U << CAN_F27R2_FB6_Pos) /*!< 0x00000040 */ |
11671 | #define CAN_F27R2_FB6_Msk (0x1UL << CAN_F27R2_FB6_Pos) /*!< 0x00000040 */ |
| 12083 | #define CAN_F27R2_FB6 CAN_F27R2_FB6_Msk /*!< Filter bit 6 */ |
11672 | #define CAN_F27R2_FB6 CAN_F27R2_FB6_Msk /*!< Filter bit 6 */ |
| 12084 | #define CAN_F27R2_FB7_Pos (7U) |
11673 | #define CAN_F27R2_FB7_Pos (7U) |
| 12085 | #define CAN_F27R2_FB7_Msk (0x1U << CAN_F27R2_FB7_Pos) /*!< 0x00000080 */ |
11674 | #define CAN_F27R2_FB7_Msk (0x1UL << CAN_F27R2_FB7_Pos) /*!< 0x00000080 */ |
| 12086 | #define CAN_F27R2_FB7 CAN_F27R2_FB7_Msk /*!< Filter bit 7 */ |
11675 | #define CAN_F27R2_FB7 CAN_F27R2_FB7_Msk /*!< Filter bit 7 */ |
| 12087 | #define CAN_F27R2_FB8_Pos (8U) |
11676 | #define CAN_F27R2_FB8_Pos (8U) |
| 12088 | #define CAN_F27R2_FB8_Msk (0x1U << CAN_F27R2_FB8_Pos) /*!< 0x00000100 */ |
11677 | #define CAN_F27R2_FB8_Msk (0x1UL << CAN_F27R2_FB8_Pos) /*!< 0x00000100 */ |
| 12089 | #define CAN_F27R2_FB8 CAN_F27R2_FB8_Msk /*!< Filter bit 8 */ |
11678 | #define CAN_F27R2_FB8 CAN_F27R2_FB8_Msk /*!< Filter bit 8 */ |
| 12090 | #define CAN_F27R2_FB9_Pos (9U) |
11679 | #define CAN_F27R2_FB9_Pos (9U) |
| 12091 | #define CAN_F27R2_FB9_Msk (0x1U << CAN_F27R2_FB9_Pos) /*!< 0x00000200 */ |
11680 | #define CAN_F27R2_FB9_Msk (0x1UL << CAN_F27R2_FB9_Pos) /*!< 0x00000200 */ |
| 12092 | #define CAN_F27R2_FB9 CAN_F27R2_FB9_Msk /*!< Filter bit 9 */ |
11681 | #define CAN_F27R2_FB9 CAN_F27R2_FB9_Msk /*!< Filter bit 9 */ |
| 12093 | #define CAN_F27R2_FB10_Pos (10U) |
11682 | #define CAN_F27R2_FB10_Pos (10U) |
| 12094 | #define CAN_F27R2_FB10_Msk (0x1U << CAN_F27R2_FB10_Pos) /*!< 0x00000400 */ |
11683 | #define CAN_F27R2_FB10_Msk (0x1UL << CAN_F27R2_FB10_Pos) /*!< 0x00000400 */ |
| 12095 | #define CAN_F27R2_FB10 CAN_F27R2_FB10_Msk /*!< Filter bit 10 */ |
11684 | #define CAN_F27R2_FB10 CAN_F27R2_FB10_Msk /*!< Filter bit 10 */ |
| 12096 | #define CAN_F27R2_FB11_Pos (11U) |
11685 | #define CAN_F27R2_FB11_Pos (11U) |
| 12097 | #define CAN_F27R2_FB11_Msk (0x1U << CAN_F27R2_FB11_Pos) /*!< 0x00000800 */ |
11686 | #define CAN_F27R2_FB11_Msk (0x1UL << CAN_F27R2_FB11_Pos) /*!< 0x00000800 */ |
| 12098 | #define CAN_F27R2_FB11 CAN_F27R2_FB11_Msk /*!< Filter bit 11 */ |
11687 | #define CAN_F27R2_FB11 CAN_F27R2_FB11_Msk /*!< Filter bit 11 */ |
| 12099 | #define CAN_F27R2_FB12_Pos (12U) |
11688 | #define CAN_F27R2_FB12_Pos (12U) |
| 12100 | #define CAN_F27R2_FB12_Msk (0x1U << CAN_F27R2_FB12_Pos) /*!< 0x00001000 */ |
11689 | #define CAN_F27R2_FB12_Msk (0x1UL << CAN_F27R2_FB12_Pos) /*!< 0x00001000 */ |
| 12101 | #define CAN_F27R2_FB12 CAN_F27R2_FB12_Msk /*!< Filter bit 12 */ |
11690 | #define CAN_F27R2_FB12 CAN_F27R2_FB12_Msk /*!< Filter bit 12 */ |
| 12102 | #define CAN_F27R2_FB13_Pos (13U) |
11691 | #define CAN_F27R2_FB13_Pos (13U) |
| 12103 | #define CAN_F27R2_FB13_Msk (0x1U << CAN_F27R2_FB13_Pos) /*!< 0x00002000 */ |
11692 | #define CAN_F27R2_FB13_Msk (0x1UL << CAN_F27R2_FB13_Pos) /*!< 0x00002000 */ |
| 12104 | #define CAN_F27R2_FB13 CAN_F27R2_FB13_Msk /*!< Filter bit 13 */ |
11693 | #define CAN_F27R2_FB13 CAN_F27R2_FB13_Msk /*!< Filter bit 13 */ |
| 12105 | #define CAN_F27R2_FB14_Pos (14U) |
11694 | #define CAN_F27R2_FB14_Pos (14U) |
| 12106 | #define CAN_F27R2_FB14_Msk (0x1U << CAN_F27R2_FB14_Pos) /*!< 0x00004000 */ |
11695 | #define CAN_F27R2_FB14_Msk (0x1UL << CAN_F27R2_FB14_Pos) /*!< 0x00004000 */ |
| 12107 | #define CAN_F27R2_FB14 CAN_F27R2_FB14_Msk /*!< Filter bit 14 */ |
11696 | #define CAN_F27R2_FB14 CAN_F27R2_FB14_Msk /*!< Filter bit 14 */ |
| 12108 | #define CAN_F27R2_FB15_Pos (15U) |
11697 | #define CAN_F27R2_FB15_Pos (15U) |
| 12109 | #define CAN_F27R2_FB15_Msk (0x1U << CAN_F27R2_FB15_Pos) /*!< 0x00008000 */ |
11698 | #define CAN_F27R2_FB15_Msk (0x1UL << CAN_F27R2_FB15_Pos) /*!< 0x00008000 */ |
| 12110 | #define CAN_F27R2_FB15 CAN_F27R2_FB15_Msk /*!< Filter bit 15 */ |
11699 | #define CAN_F27R2_FB15 CAN_F27R2_FB15_Msk /*!< Filter bit 15 */ |
| 12111 | #define CAN_F27R2_FB16_Pos (16U) |
11700 | #define CAN_F27R2_FB16_Pos (16U) |
| 12112 | #define CAN_F27R2_FB16_Msk (0x1U << CAN_F27R2_FB16_Pos) /*!< 0x00010000 */ |
11701 | #define CAN_F27R2_FB16_Msk (0x1UL << CAN_F27R2_FB16_Pos) /*!< 0x00010000 */ |
| 12113 | #define CAN_F27R2_FB16 CAN_F27R2_FB16_Msk /*!< Filter bit 16 */ |
11702 | #define CAN_F27R2_FB16 CAN_F27R2_FB16_Msk /*!< Filter bit 16 */ |
| 12114 | #define CAN_F27R2_FB17_Pos (17U) |
11703 | #define CAN_F27R2_FB17_Pos (17U) |
| 12115 | #define CAN_F27R2_FB17_Msk (0x1U << CAN_F27R2_FB17_Pos) /*!< 0x00020000 */ |
11704 | #define CAN_F27R2_FB17_Msk (0x1UL << CAN_F27R2_FB17_Pos) /*!< 0x00020000 */ |
| 12116 | #define CAN_F27R2_FB17 CAN_F27R2_FB17_Msk /*!< Filter bit 17 */ |
11705 | #define CAN_F27R2_FB17 CAN_F27R2_FB17_Msk /*!< Filter bit 17 */ |
| 12117 | #define CAN_F27R2_FB18_Pos (18U) |
11706 | #define CAN_F27R2_FB18_Pos (18U) |
| 12118 | #define CAN_F27R2_FB18_Msk (0x1U << CAN_F27R2_FB18_Pos) /*!< 0x00040000 */ |
11707 | #define CAN_F27R2_FB18_Msk (0x1UL << CAN_F27R2_FB18_Pos) /*!< 0x00040000 */ |
| 12119 | #define CAN_F27R2_FB18 CAN_F27R2_FB18_Msk /*!< Filter bit 18 */ |
11708 | #define CAN_F27R2_FB18 CAN_F27R2_FB18_Msk /*!< Filter bit 18 */ |
| 12120 | #define CAN_F27R2_FB19_Pos (19U) |
11709 | #define CAN_F27R2_FB19_Pos (19U) |
| 12121 | #define CAN_F27R2_FB19_Msk (0x1U << CAN_F27R2_FB19_Pos) /*!< 0x00080000 */ |
11710 | #define CAN_F27R2_FB19_Msk (0x1UL << CAN_F27R2_FB19_Pos) /*!< 0x00080000 */ |
| 12122 | #define CAN_F27R2_FB19 CAN_F27R2_FB19_Msk /*!< Filter bit 19 */ |
11711 | #define CAN_F27R2_FB19 CAN_F27R2_FB19_Msk /*!< Filter bit 19 */ |
| 12123 | #define CAN_F27R2_FB20_Pos (20U) |
11712 | #define CAN_F27R2_FB20_Pos (20U) |
| 12124 | #define CAN_F27R2_FB20_Msk (0x1U << CAN_F27R2_FB20_Pos) /*!< 0x00100000 */ |
11713 | #define CAN_F27R2_FB20_Msk (0x1UL << CAN_F27R2_FB20_Pos) /*!< 0x00100000 */ |
| 12125 | #define CAN_F27R2_FB20 CAN_F27R2_FB20_Msk /*!< Filter bit 20 */ |
11714 | #define CAN_F27R2_FB20 CAN_F27R2_FB20_Msk /*!< Filter bit 20 */ |
| 12126 | #define CAN_F27R2_FB21_Pos (21U) |
11715 | #define CAN_F27R2_FB21_Pos (21U) |
| 12127 | #define CAN_F27R2_FB21_Msk (0x1U << CAN_F27R2_FB21_Pos) /*!< 0x00200000 */ |
11716 | #define CAN_F27R2_FB21_Msk (0x1UL << CAN_F27R2_FB21_Pos) /*!< 0x00200000 */ |
| 12128 | #define CAN_F27R2_FB21 CAN_F27R2_FB21_Msk /*!< Filter bit 21 */ |
11717 | #define CAN_F27R2_FB21 CAN_F27R2_FB21_Msk /*!< Filter bit 21 */ |
| 12129 | #define CAN_F27R2_FB22_Pos (22U) |
11718 | #define CAN_F27R2_FB22_Pos (22U) |
| 12130 | #define CAN_F27R2_FB22_Msk (0x1U << CAN_F27R2_FB22_Pos) /*!< 0x00400000 */ |
11719 | #define CAN_F27R2_FB22_Msk (0x1UL << CAN_F27R2_FB22_Pos) /*!< 0x00400000 */ |
| 12131 | #define CAN_F27R2_FB22 CAN_F27R2_FB22_Msk /*!< Filter bit 22 */ |
11720 | #define CAN_F27R2_FB22 CAN_F27R2_FB22_Msk /*!< Filter bit 22 */ |
| 12132 | #define CAN_F27R2_FB23_Pos (23U) |
11721 | #define CAN_F27R2_FB23_Pos (23U) |
| 12133 | #define CAN_F27R2_FB23_Msk (0x1U << CAN_F27R2_FB23_Pos) /*!< 0x00800000 */ |
11722 | #define CAN_F27R2_FB23_Msk (0x1UL << CAN_F27R2_FB23_Pos) /*!< 0x00800000 */ |
| 12134 | #define CAN_F27R2_FB23 CAN_F27R2_FB23_Msk /*!< Filter bit 23 */ |
11723 | #define CAN_F27R2_FB23 CAN_F27R2_FB23_Msk /*!< Filter bit 23 */ |
| 12135 | #define CAN_F27R2_FB24_Pos (24U) |
11724 | #define CAN_F27R2_FB24_Pos (24U) |
| 12136 | #define CAN_F27R2_FB24_Msk (0x1U << CAN_F27R2_FB24_Pos) /*!< 0x01000000 */ |
11725 | #define CAN_F27R2_FB24_Msk (0x1UL << CAN_F27R2_FB24_Pos) /*!< 0x01000000 */ |
| 12137 | #define CAN_F27R2_FB24 CAN_F27R2_FB24_Msk /*!< Filter bit 24 */ |
11726 | #define CAN_F27R2_FB24 CAN_F27R2_FB24_Msk /*!< Filter bit 24 */ |
| 12138 | #define CAN_F27R2_FB25_Pos (25U) |
11727 | #define CAN_F27R2_FB25_Pos (25U) |
| 12139 | #define CAN_F27R2_FB25_Msk (0x1U << CAN_F27R2_FB25_Pos) /*!< 0x02000000 */ |
11728 | #define CAN_F27R2_FB25_Msk (0x1UL << CAN_F27R2_FB25_Pos) /*!< 0x02000000 */ |
| 12140 | #define CAN_F27R2_FB25 CAN_F27R2_FB25_Msk /*!< Filter bit 25 */ |
11729 | #define CAN_F27R2_FB25 CAN_F27R2_FB25_Msk /*!< Filter bit 25 */ |
| 12141 | #define CAN_F27R2_FB26_Pos (26U) |
11730 | #define CAN_F27R2_FB26_Pos (26U) |
| 12142 | #define CAN_F27R2_FB26_Msk (0x1U << CAN_F27R2_FB26_Pos) /*!< 0x04000000 */ |
11731 | #define CAN_F27R2_FB26_Msk (0x1UL << CAN_F27R2_FB26_Pos) /*!< 0x04000000 */ |
| 12143 | #define CAN_F27R2_FB26 CAN_F27R2_FB26_Msk /*!< Filter bit 26 */ |
11732 | #define CAN_F27R2_FB26 CAN_F27R2_FB26_Msk /*!< Filter bit 26 */ |
| 12144 | #define CAN_F27R2_FB27_Pos (27U) |
11733 | #define CAN_F27R2_FB27_Pos (27U) |
| 12145 | #define CAN_F27R2_FB27_Msk (0x1U << CAN_F27R2_FB27_Pos) /*!< 0x08000000 */ |
11734 | #define CAN_F27R2_FB27_Msk (0x1UL << CAN_F27R2_FB27_Pos) /*!< 0x08000000 */ |
| 12146 | #define CAN_F27R2_FB27 CAN_F27R2_FB27_Msk /*!< Filter bit 27 */ |
11735 | #define CAN_F27R2_FB27 CAN_F27R2_FB27_Msk /*!< Filter bit 27 */ |
| 12147 | #define CAN_F27R2_FB28_Pos (28U) |
11736 | #define CAN_F27R2_FB28_Pos (28U) |
| 12148 | #define CAN_F27R2_FB28_Msk (0x1U << CAN_F27R2_FB28_Pos) /*!< 0x10000000 */ |
11737 | #define CAN_F27R2_FB28_Msk (0x1UL << CAN_F27R2_FB28_Pos) /*!< 0x10000000 */ |
| 12149 | #define CAN_F27R2_FB28 CAN_F27R2_FB28_Msk /*!< Filter bit 28 */ |
11738 | #define CAN_F27R2_FB28 CAN_F27R2_FB28_Msk /*!< Filter bit 28 */ |
| 12150 | #define CAN_F27R2_FB29_Pos (29U) |
11739 | #define CAN_F27R2_FB29_Pos (29U) |
| 12151 | #define CAN_F27R2_FB29_Msk (0x1U << CAN_F27R2_FB29_Pos) /*!< 0x20000000 */ |
11740 | #define CAN_F27R2_FB29_Msk (0x1UL << CAN_F27R2_FB29_Pos) /*!< 0x20000000 */ |
| 12152 | #define CAN_F27R2_FB29 CAN_F27R2_FB29_Msk /*!< Filter bit 29 */ |
11741 | #define CAN_F27R2_FB29 CAN_F27R2_FB29_Msk /*!< Filter bit 29 */ |
| 12153 | #define CAN_F27R2_FB30_Pos (30U) |
11742 | #define CAN_F27R2_FB30_Pos (30U) |
| 12154 | #define CAN_F27R2_FB30_Msk (0x1U << CAN_F27R2_FB30_Pos) /*!< 0x40000000 */ |
11743 | #define CAN_F27R2_FB30_Msk (0x1UL << CAN_F27R2_FB30_Pos) /*!< 0x40000000 */ |
| 12155 | #define CAN_F27R2_FB30 CAN_F27R2_FB30_Msk /*!< Filter bit 30 */ |
11744 | #define CAN_F27R2_FB30 CAN_F27R2_FB30_Msk /*!< Filter bit 30 */ |
| 12156 | #define CAN_F27R2_FB31_Pos (31U) |
11745 | #define CAN_F27R2_FB31_Pos (31U) |
| 12157 | #define CAN_F27R2_FB31_Msk (0x1U << CAN_F27R2_FB31_Pos) /*!< 0x80000000 */ |
11746 | #define CAN_F27R2_FB31_Msk (0x1UL << CAN_F27R2_FB31_Pos) /*!< 0x80000000 */ |
| 12158 | #define CAN_F27R2_FB31 CAN_F27R2_FB31_Msk /*!< Filter bit 31 */ |
11747 | #define CAN_F27R2_FB31 CAN_F27R2_FB31_Msk /*!< Filter bit 31 */ |
| 12159 | 11748 | ||
| 12160 | /******************************************************************************/ |
11749 | /******************************************************************************/ |
| 12161 | /* */ |
11750 | /* */ |
| 12162 | /* Serial Peripheral Interface */ |
11751 | /* Serial Peripheral Interface */ |
| Line 12165... | Line 11754... | ||
| 12165 | /* |
11754 | /* |
| 12166 | * @brief Specific device feature definitions (not present on all devices in the STM32F1 serie) |
11755 | * @brief Specific device feature definitions (not present on all devices in the STM32F1 serie) |
| 12167 | */ |
11756 | */ |
| 12168 | #define SPI_I2S_SUPPORT /*!< I2S support */ |
11757 | #define SPI_I2S_SUPPORT /*!< I2S support */ |
| 12169 | #define I2S2_I2S3_CLOCK_FEATURE |
11758 | #define I2S2_I2S3_CLOCK_FEATURE |
| - | 11759 | ||
| 12170 | /******************* Bit definition for SPI_CR1 register ********************/ |
11760 | /******************* Bit definition for SPI_CR1 register ********************/ |
| 12171 | #define SPI_CR1_CPHA_Pos (0U) |
11761 | #define SPI_CR1_CPHA_Pos (0U) |
| 12172 | #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ |
11762 | #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ |
| 12173 | #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ |
11763 | #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ |
| 12174 | #define SPI_CR1_CPOL_Pos (1U) |
11764 | #define SPI_CR1_CPOL_Pos (1U) |
| 12175 | #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ |
11765 | #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ |
| 12176 | #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ |
11766 | #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ |
| 12177 | #define SPI_CR1_MSTR_Pos (2U) |
11767 | #define SPI_CR1_MSTR_Pos (2U) |
| 12178 | #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ |
11768 | #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ |
| 12179 | #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ |
11769 | #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ |
| 12180 | 11770 | ||
| 12181 | #define SPI_CR1_BR_Pos (3U) |
11771 | #define SPI_CR1_BR_Pos (3U) |
| 12182 | #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */ |
11772 | #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ |
| 12183 | #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ |
11773 | #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ |
| 12184 | #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */ |
11774 | #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ |
| 12185 | #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */ |
11775 | #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ |
| 12186 | #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */ |
11776 | #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ |
| 12187 | 11777 | ||
| 12188 | #define SPI_CR1_SPE_Pos (6U) |
11778 | #define SPI_CR1_SPE_Pos (6U) |
| 12189 | #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ |
11779 | #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ |
| 12190 | #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ |
11780 | #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ |
| 12191 | #define SPI_CR1_LSBFIRST_Pos (7U) |
11781 | #define SPI_CR1_LSBFIRST_Pos (7U) |
| 12192 | #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ |
11782 | #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ |
| 12193 | #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ |
11783 | #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ |
| 12194 | #define SPI_CR1_SSI_Pos (8U) |
11784 | #define SPI_CR1_SSI_Pos (8U) |
| 12195 | #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ |
11785 | #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ |
| 12196 | #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ |
11786 | #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ |
| 12197 | #define SPI_CR1_SSM_Pos (9U) |
11787 | #define SPI_CR1_SSM_Pos (9U) |
| 12198 | #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ |
11788 | #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ |
| 12199 | #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ |
11789 | #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ |
| 12200 | #define SPI_CR1_RXONLY_Pos (10U) |
11790 | #define SPI_CR1_RXONLY_Pos (10U) |
| 12201 | #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ |
11791 | #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ |
| 12202 | #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ |
11792 | #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ |
| 12203 | #define SPI_CR1_DFF_Pos (11U) |
11793 | #define SPI_CR1_DFF_Pos (11U) |
| 12204 | #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */ |
11794 | #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */ |
| 12205 | #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */ |
11795 | #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */ |
| 12206 | #define SPI_CR1_CRCNEXT_Pos (12U) |
11796 | #define SPI_CR1_CRCNEXT_Pos (12U) |
| 12207 | #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ |
11797 | #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ |
| 12208 | #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ |
11798 | #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ |
| 12209 | #define SPI_CR1_CRCEN_Pos (13U) |
11799 | #define SPI_CR1_CRCEN_Pos (13U) |
| 12210 | #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ |
11800 | #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ |
| 12211 | #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ |
11801 | #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ |
| 12212 | #define SPI_CR1_BIDIOE_Pos (14U) |
11802 | #define SPI_CR1_BIDIOE_Pos (14U) |
| 12213 | #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ |
11803 | #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ |
| 12214 | #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ |
11804 | #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ |
| 12215 | #define SPI_CR1_BIDIMODE_Pos (15U) |
11805 | #define SPI_CR1_BIDIMODE_Pos (15U) |
| 12216 | #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ |
11806 | #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ |
| 12217 | #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ |
11807 | #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ |
| 12218 | 11808 | ||
| 12219 | /******************* Bit definition for SPI_CR2 register ********************/ |
11809 | /******************* Bit definition for SPI_CR2 register ********************/ |
| 12220 | #define SPI_CR2_RXDMAEN_Pos (0U) |
11810 | #define SPI_CR2_RXDMAEN_Pos (0U) |
| 12221 | #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ |
11811 | #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ |
| 12222 | #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ |
11812 | #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ |
| 12223 | #define SPI_CR2_TXDMAEN_Pos (1U) |
11813 | #define SPI_CR2_TXDMAEN_Pos (1U) |
| 12224 | #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ |
11814 | #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ |
| 12225 | #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ |
11815 | #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ |
| 12226 | #define SPI_CR2_SSOE_Pos (2U) |
11816 | #define SPI_CR2_SSOE_Pos (2U) |
| 12227 | #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ |
11817 | #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ |
| 12228 | #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ |
11818 | #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ |
| 12229 | #define SPI_CR2_ERRIE_Pos (5U) |
11819 | #define SPI_CR2_ERRIE_Pos (5U) |
| 12230 | #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ |
11820 | #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ |
| 12231 | #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ |
11821 | #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ |
| 12232 | #define SPI_CR2_RXNEIE_Pos (6U) |
11822 | #define SPI_CR2_RXNEIE_Pos (6U) |
| 12233 | #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ |
11823 | #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ |
| 12234 | #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ |
11824 | #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ |
| 12235 | #define SPI_CR2_TXEIE_Pos (7U) |
11825 | #define SPI_CR2_TXEIE_Pos (7U) |
| 12236 | #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ |
11826 | #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ |
| 12237 | #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ |
11827 | #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ |
| 12238 | 11828 | ||
| 12239 | /******************** Bit definition for SPI_SR register ********************/ |
11829 | /******************** Bit definition for SPI_SR register ********************/ |
| 12240 | #define SPI_SR_RXNE_Pos (0U) |
11830 | #define SPI_SR_RXNE_Pos (0U) |
| 12241 | #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ |
11831 | #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ |
| 12242 | #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ |
11832 | #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ |
| 12243 | #define SPI_SR_TXE_Pos (1U) |
11833 | #define SPI_SR_TXE_Pos (1U) |
| 12244 | #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */ |
11834 | #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ |
| 12245 | #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ |
11835 | #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ |
| 12246 | #define SPI_SR_CHSIDE_Pos (2U) |
11836 | #define SPI_SR_CHSIDE_Pos (2U) |
| 12247 | #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ |
11837 | #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ |
| 12248 | #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ |
11838 | #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ |
| 12249 | #define SPI_SR_UDR_Pos (3U) |
11839 | #define SPI_SR_UDR_Pos (3U) |
| 12250 | #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */ |
11840 | #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ |
| 12251 | #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ |
11841 | #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ |
| 12252 | #define SPI_SR_CRCERR_Pos (4U) |
11842 | #define SPI_SR_CRCERR_Pos (4U) |
| 12253 | #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ |
11843 | #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ |
| 12254 | #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ |
11844 | #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ |
| 12255 | #define SPI_SR_MODF_Pos (5U) |
11845 | #define SPI_SR_MODF_Pos (5U) |
| 12256 | #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */ |
11846 | #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ |
| 12257 | #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ |
11847 | #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ |
| 12258 | #define SPI_SR_OVR_Pos (6U) |
11848 | #define SPI_SR_OVR_Pos (6U) |
| 12259 | #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */ |
11849 | #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ |
| 12260 | #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ |
11850 | #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ |
| 12261 | #define SPI_SR_BSY_Pos (7U) |
11851 | #define SPI_SR_BSY_Pos (7U) |
| 12262 | #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */ |
11852 | #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ |
| 12263 | #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ |
11853 | #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ |
| 12264 | 11854 | ||
| 12265 | /******************** Bit definition for SPI_DR register ********************/ |
11855 | /******************** Bit definition for SPI_DR register ********************/ |
| 12266 | #define SPI_DR_DR_Pos (0U) |
11856 | #define SPI_DR_DR_Pos (0U) |
| 12267 | #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ |
11857 | #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ |
| 12268 | #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ |
11858 | #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ |
| 12269 | 11859 | ||
| 12270 | /******************* Bit definition for SPI_CRCPR register ******************/ |
11860 | /******************* Bit definition for SPI_CRCPR register ******************/ |
| 12271 | #define SPI_CRCPR_CRCPOLY_Pos (0U) |
11861 | #define SPI_CRCPR_CRCPOLY_Pos (0U) |
| 12272 | #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ |
11862 | #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ |
| 12273 | #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ |
11863 | #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ |
| 12274 | 11864 | ||
| 12275 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
11865 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
| 12276 | #define SPI_RXCRCR_RXCRC_Pos (0U) |
11866 | #define SPI_RXCRCR_RXCRC_Pos (0U) |
| 12277 | #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ |
11867 | #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ |
| 12278 | #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ |
11868 | #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ |
| 12279 | 11869 | ||
| 12280 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
11870 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
| 12281 | #define SPI_TXCRCR_TXCRC_Pos (0U) |
11871 | #define SPI_TXCRCR_TXCRC_Pos (0U) |
| 12282 | #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ |
11872 | #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ |
| 12283 | #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ |
11873 | #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ |
| 12284 | 11874 | ||
| 12285 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
11875 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
| 12286 | #define SPI_I2SCFGR_CHLEN_Pos (0U) |
11876 | #define SPI_I2SCFGR_CHLEN_Pos (0U) |
| 12287 | #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ |
11877 | #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ |
| 12288 | #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!< Channel length (number of bits per audio channel) */ |
11878 | #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!< Channel length (number of bits per audio channel) */ |
| 12289 | 11879 | ||
| 12290 | #define SPI_I2SCFGR_DATLEN_Pos (1U) |
11880 | #define SPI_I2SCFGR_DATLEN_Pos (1U) |
| 12291 | #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ |
11881 | #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ |
| 12292 | #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!< DATLEN[1:0] bits (Data length to be transferred) */ |
11882 | #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!< DATLEN[1:0] bits (Data length to be transferred) */ |
| 12293 | #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ |
11883 | #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ |
| 12294 | #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ |
11884 | #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ |
| 12295 | 11885 | ||
| 12296 | #define SPI_I2SCFGR_CKPOL_Pos (3U) |
11886 | #define SPI_I2SCFGR_CKPOL_Pos (3U) |
| 12297 | #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ |
11887 | #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ |
| 12298 | #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!< steady state clock polarity */ |
11888 | #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!< steady state clock polarity */ |
| 12299 | 11889 | ||
| 12300 | #define SPI_I2SCFGR_I2SSTD_Pos (4U) |
11890 | #define SPI_I2SCFGR_I2SSTD_Pos (4U) |
| 12301 | #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ |
11891 | #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ |
| 12302 | #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!< I2SSTD[1:0] bits (I2S standard selection) */ |
11892 | #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!< I2SSTD[1:0] bits (I2S standard selection) */ |
| 12303 | #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ |
11893 | #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ |
| 12304 | #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ |
11894 | #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ |
| 12305 | 11895 | ||
| 12306 | #define SPI_I2SCFGR_PCMSYNC_Pos (7U) |
11896 | #define SPI_I2SCFGR_PCMSYNC_Pos (7U) |
| 12307 | #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ |
11897 | #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ |
| 12308 | #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!< PCM frame synchronization */ |
11898 | #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!< PCM frame synchronization */ |
| 12309 | 11899 | ||
| 12310 | #define SPI_I2SCFGR_I2SCFG_Pos (8U) |
11900 | #define SPI_I2SCFGR_I2SCFG_Pos (8U) |
| 12311 | #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ |
11901 | #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ |
| 12312 | #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!< I2SCFG[1:0] bits (I2S configuration mode) */ |
11902 | #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!< I2SCFG[1:0] bits (I2S configuration mode) */ |
| 12313 | #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ |
11903 | #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ |
| 12314 | #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ |
11904 | #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ |
| 12315 | 11905 | ||
| 12316 | #define SPI_I2SCFGR_I2SE_Pos (10U) |
11906 | #define SPI_I2SCFGR_I2SE_Pos (10U) |
| 12317 | #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ |
11907 | #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ |
| 12318 | #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!< I2S Enable */ |
11908 | #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!< I2S Enable */ |
| 12319 | #define SPI_I2SCFGR_I2SMOD_Pos (11U) |
11909 | #define SPI_I2SCFGR_I2SMOD_Pos (11U) |
| 12320 | #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ |
11910 | #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ |
| 12321 | #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!< I2S mode selection */ |
11911 | #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!< I2S mode selection */ |
| 12322 | - | ||
| 12323 | /****************** Bit definition for SPI_I2SPR register *******************/ |
11912 | /****************** Bit definition for SPI_I2SPR register *******************/ |
| 12324 | #define SPI_I2SPR_I2SDIV_Pos (0U) |
11913 | #define SPI_I2SPR_I2SDIV_Pos (0U) |
| 12325 | #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ |
11914 | #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ |
| 12326 | #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!< I2S Linear prescaler */ |
11915 | #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!< I2S Linear prescaler */ |
| 12327 | #define SPI_I2SPR_ODD_Pos (8U) |
11916 | #define SPI_I2SPR_ODD_Pos (8U) |
| 12328 | #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ |
11917 | #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ |
| 12329 | #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!< Odd factor for the prescaler */ |
11918 | #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!< Odd factor for the prescaler */ |
| 12330 | #define SPI_I2SPR_MCKOE_Pos (9U) |
11919 | #define SPI_I2SPR_MCKOE_Pos (9U) |
| 12331 | #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ |
11920 | #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ |
| 12332 | #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!< Master Clock Output Enable */ |
11921 | #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!< Master Clock Output Enable */ |
| 12333 | 11922 | ||
| 12334 | /******************************************************************************/ |
11923 | /******************************************************************************/ |
| 12335 | /* */ |
11924 | /* */ |
| 12336 | /* Inter-integrated Circuit Interface */ |
11925 | /* Inter-integrated Circuit Interface */ |
| 12337 | /* */ |
11926 | /* */ |
| 12338 | /******************************************************************************/ |
11927 | /******************************************************************************/ |
| 12339 | 11928 | ||
| 12340 | /******************* Bit definition for I2C_CR1 register ********************/ |
11929 | /******************* Bit definition for I2C_CR1 register ********************/ |
| 12341 | #define I2C_CR1_PE_Pos (0U) |
11930 | #define I2C_CR1_PE_Pos (0U) |
| 12342 | #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */ |
11931 | #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ |
| 12343 | #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */ |
11932 | #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */ |
| 12344 | #define I2C_CR1_SMBUS_Pos (1U) |
11933 | #define I2C_CR1_SMBUS_Pos (1U) |
| 12345 | #define I2C_CR1_SMBUS_Msk (0x1U << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */ |
11934 | #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */ |
| 12346 | #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */ |
11935 | #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */ |
| 12347 | #define I2C_CR1_SMBTYPE_Pos (3U) |
11936 | #define I2C_CR1_SMBTYPE_Pos (3U) |
| 12348 | #define I2C_CR1_SMBTYPE_Msk (0x1U << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */ |
11937 | #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */ |
| 12349 | #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */ |
11938 | #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */ |
| 12350 | #define I2C_CR1_ENARP_Pos (4U) |
11939 | #define I2C_CR1_ENARP_Pos (4U) |
| 12351 | #define I2C_CR1_ENARP_Msk (0x1U << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */ |
11940 | #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */ |
| 12352 | #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */ |
11941 | #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */ |
| 12353 | #define I2C_CR1_ENPEC_Pos (5U) |
11942 | #define I2C_CR1_ENPEC_Pos (5U) |
| 12354 | #define I2C_CR1_ENPEC_Msk (0x1U << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */ |
11943 | #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */ |
| 12355 | #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */ |
11944 | #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */ |
| 12356 | #define I2C_CR1_ENGC_Pos (6U) |
11945 | #define I2C_CR1_ENGC_Pos (6U) |
| 12357 | #define I2C_CR1_ENGC_Msk (0x1U << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */ |
11946 | #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */ |
| 12358 | #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */ |
11947 | #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */ |
| 12359 | #define I2C_CR1_NOSTRETCH_Pos (7U) |
11948 | #define I2C_CR1_NOSTRETCH_Pos (7U) |
| 12360 | #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */ |
11949 | #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */ |
| 12361 | #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */ |
11950 | #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */ |
| 12362 | #define I2C_CR1_START_Pos (8U) |
11951 | #define I2C_CR1_START_Pos (8U) |
| 12363 | #define I2C_CR1_START_Msk (0x1U << I2C_CR1_START_Pos) /*!< 0x00000100 */ |
11952 | #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */ |
| 12364 | #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */ |
11953 | #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */ |
| 12365 | #define I2C_CR1_STOP_Pos (9U) |
11954 | #define I2C_CR1_STOP_Pos (9U) |
| 12366 | #define I2C_CR1_STOP_Msk (0x1U << I2C_CR1_STOP_Pos) /*!< 0x00000200 */ |
11955 | #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */ |
| 12367 | #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */ |
11956 | #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */ |
| 12368 | #define I2C_CR1_ACK_Pos (10U) |
11957 | #define I2C_CR1_ACK_Pos (10U) |
| 12369 | #define I2C_CR1_ACK_Msk (0x1U << I2C_CR1_ACK_Pos) /*!< 0x00000400 */ |
11958 | #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */ |
| 12370 | #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */ |
11959 | #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */ |
| 12371 | #define I2C_CR1_POS_Pos (11U) |
11960 | #define I2C_CR1_POS_Pos (11U) |
| 12372 | #define I2C_CR1_POS_Msk (0x1U << I2C_CR1_POS_Pos) /*!< 0x00000800 */ |
11961 | #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */ |
| 12373 | #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */ |
11962 | #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */ |
| 12374 | #define I2C_CR1_PEC_Pos (12U) |
11963 | #define I2C_CR1_PEC_Pos (12U) |
| 12375 | #define I2C_CR1_PEC_Msk (0x1U << I2C_CR1_PEC_Pos) /*!< 0x00001000 */ |
11964 | #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos) /*!< 0x00001000 */ |
| 12376 | #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */ |
11965 | #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */ |
| 12377 | #define I2C_CR1_ALERT_Pos (13U) |
11966 | #define I2C_CR1_ALERT_Pos (13U) |
| 12378 | #define I2C_CR1_ALERT_Msk (0x1U << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */ |
11967 | #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */ |
| 12379 | #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */ |
11968 | #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */ |
| 12380 | #define I2C_CR1_SWRST_Pos (15U) |
11969 | #define I2C_CR1_SWRST_Pos (15U) |
| 12381 | #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */ |
11970 | #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */ |
| 12382 | #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */ |
11971 | #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */ |
| 12383 | 11972 | ||
| 12384 | /******************* Bit definition for I2C_CR2 register ********************/ |
11973 | /******************* Bit definition for I2C_CR2 register ********************/ |
| 12385 | #define I2C_CR2_FREQ_Pos (0U) |
11974 | #define I2C_CR2_FREQ_Pos (0U) |
| 12386 | #define I2C_CR2_FREQ_Msk (0x3FU << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */ |
11975 | #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */ |
| 12387 | #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */ |
11976 | #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */ |
| 12388 | #define I2C_CR2_FREQ_0 (0x01U << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */ |
11977 | #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */ |
| 12389 | #define I2C_CR2_FREQ_1 (0x02U << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */ |
11978 | #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */ |
| 12390 | #define I2C_CR2_FREQ_2 (0x04U << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */ |
11979 | #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */ |
| 12391 | #define I2C_CR2_FREQ_3 (0x08U << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */ |
11980 | #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */ |
| 12392 | #define I2C_CR2_FREQ_4 (0x10U << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */ |
11981 | #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */ |
| 12393 | #define I2C_CR2_FREQ_5 (0x20U << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */ |
11982 | #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */ |
| 12394 | 11983 | ||
| 12395 | #define I2C_CR2_ITERREN_Pos (8U) |
11984 | #define I2C_CR2_ITERREN_Pos (8U) |
| 12396 | #define I2C_CR2_ITERREN_Msk (0x1U << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */ |
11985 | #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */ |
| 12397 | #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */ |
11986 | #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */ |
| 12398 | #define I2C_CR2_ITEVTEN_Pos (9U) |
11987 | #define I2C_CR2_ITEVTEN_Pos (9U) |
| 12399 | #define I2C_CR2_ITEVTEN_Msk (0x1U << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */ |
11988 | #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */ |
| 12400 | #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */ |
11989 | #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */ |
| 12401 | #define I2C_CR2_ITBUFEN_Pos (10U) |
11990 | #define I2C_CR2_ITBUFEN_Pos (10U) |
| 12402 | #define I2C_CR2_ITBUFEN_Msk (0x1U << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */ |
11991 | #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */ |
| 12403 | #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */ |
11992 | #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */ |
| 12404 | #define I2C_CR2_DMAEN_Pos (11U) |
11993 | #define I2C_CR2_DMAEN_Pos (11U) |
| 12405 | #define I2C_CR2_DMAEN_Msk (0x1U << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */ |
11994 | #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */ |
| 12406 | #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */ |
11995 | #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */ |
| 12407 | #define I2C_CR2_LAST_Pos (12U) |
11996 | #define I2C_CR2_LAST_Pos (12U) |
| 12408 | #define I2C_CR2_LAST_Msk (0x1U << I2C_CR2_LAST_Pos) /*!< 0x00001000 */ |
11997 | #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos) /*!< 0x00001000 */ |
| 12409 | #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */ |
11998 | #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */ |
| 12410 | 11999 | ||
| 12411 | /******************* Bit definition for I2C_OAR1 register *******************/ |
12000 | /******************* Bit definition for I2C_OAR1 register *******************/ |
| 12412 | #define I2C_OAR1_ADD1_7 0x000000FEU /*!< Interface Address */ |
12001 | #define I2C_OAR1_ADD1_7 0x000000FEU /*!< Interface Address */ |
| 12413 | #define I2C_OAR1_ADD8_9 0x00000300U /*!< Interface Address */ |
12002 | #define I2C_OAR1_ADD8_9 0x00000300U /*!< Interface Address */ |
| 12414 | 12003 | ||
| 12415 | #define I2C_OAR1_ADD0_Pos (0U) |
12004 | #define I2C_OAR1_ADD0_Pos (0U) |
| 12416 | #define I2C_OAR1_ADD0_Msk (0x1U << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */ |
12005 | #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */ |
| 12417 | #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */ |
12006 | #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */ |
| 12418 | #define I2C_OAR1_ADD1_Pos (1U) |
12007 | #define I2C_OAR1_ADD1_Pos (1U) |
| 12419 | #define I2C_OAR1_ADD1_Msk (0x1U << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */ |
12008 | #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */ |
| 12420 | #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */ |
12009 | #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */ |
| 12421 | #define I2C_OAR1_ADD2_Pos (2U) |
12010 | #define I2C_OAR1_ADD2_Pos (2U) |
| 12422 | #define I2C_OAR1_ADD2_Msk (0x1U << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */ |
12011 | #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */ |
| 12423 | #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */ |
12012 | #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */ |
| 12424 | #define I2C_OAR1_ADD3_Pos (3U) |
12013 | #define I2C_OAR1_ADD3_Pos (3U) |
| 12425 | #define I2C_OAR1_ADD3_Msk (0x1U << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */ |
12014 | #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */ |
| 12426 | #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */ |
12015 | #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */ |
| 12427 | #define I2C_OAR1_ADD4_Pos (4U) |
12016 | #define I2C_OAR1_ADD4_Pos (4U) |
| 12428 | #define I2C_OAR1_ADD4_Msk (0x1U << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */ |
12017 | #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */ |
| 12429 | #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */ |
12018 | #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */ |
| 12430 | #define I2C_OAR1_ADD5_Pos (5U) |
12019 | #define I2C_OAR1_ADD5_Pos (5U) |
| 12431 | #define I2C_OAR1_ADD5_Msk (0x1U << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */ |
12020 | #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */ |
| 12432 | #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */ |
12021 | #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */ |
| 12433 | #define I2C_OAR1_ADD6_Pos (6U) |
12022 | #define I2C_OAR1_ADD6_Pos (6U) |
| 12434 | #define I2C_OAR1_ADD6_Msk (0x1U << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */ |
12023 | #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */ |
| 12435 | #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */ |
12024 | #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */ |
| 12436 | #define I2C_OAR1_ADD7_Pos (7U) |
12025 | #define I2C_OAR1_ADD7_Pos (7U) |
| 12437 | #define I2C_OAR1_ADD7_Msk (0x1U << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */ |
12026 | #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */ |
| 12438 | #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */ |
12027 | #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */ |
| 12439 | #define I2C_OAR1_ADD8_Pos (8U) |
12028 | #define I2C_OAR1_ADD8_Pos (8U) |
| 12440 | #define I2C_OAR1_ADD8_Msk (0x1U << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */ |
12029 | #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */ |
| 12441 | #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */ |
12030 | #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */ |
| 12442 | #define I2C_OAR1_ADD9_Pos (9U) |
12031 | #define I2C_OAR1_ADD9_Pos (9U) |
| 12443 | #define I2C_OAR1_ADD9_Msk (0x1U << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */ |
12032 | #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */ |
| 12444 | #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */ |
12033 | #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */ |
| 12445 | 12034 | ||
| 12446 | #define I2C_OAR1_ADDMODE_Pos (15U) |
12035 | #define I2C_OAR1_ADDMODE_Pos (15U) |
| 12447 | #define I2C_OAR1_ADDMODE_Msk (0x1U << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */ |
12036 | #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */ |
| 12448 | #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */ |
12037 | #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */ |
| 12449 | 12038 | ||
| 12450 | /******************* Bit definition for I2C_OAR2 register *******************/ |
12039 | /******************* Bit definition for I2C_OAR2 register *******************/ |
| 12451 | #define I2C_OAR2_ENDUAL_Pos (0U) |
12040 | #define I2C_OAR2_ENDUAL_Pos (0U) |
| 12452 | #define I2C_OAR2_ENDUAL_Msk (0x1U << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */ |
12041 | #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */ |
| 12453 | #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */ |
12042 | #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */ |
| 12454 | #define I2C_OAR2_ADD2_Pos (1U) |
12043 | #define I2C_OAR2_ADD2_Pos (1U) |
| 12455 | #define I2C_OAR2_ADD2_Msk (0x7FU << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */ |
12044 | #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */ |
| 12456 | #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */ |
12045 | #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */ |
| 12457 | 12046 | ||
| 12458 | /******************** Bit definition for I2C_DR register ********************/ |
12047 | /******************** Bit definition for I2C_DR register ********************/ |
| 12459 | #define I2C_DR_DR_Pos (0U) |
12048 | #define I2C_DR_DR_Pos (0U) |
| 12460 | #define I2C_DR_DR_Msk (0xFFU << I2C_DR_DR_Pos) /*!< 0x000000FF */ |
12049 | #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */ |
| 12461 | #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */ |
12050 | #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */ |
| 12462 | 12051 | ||
| 12463 | /******************* Bit definition for I2C_SR1 register ********************/ |
12052 | /******************* Bit definition for I2C_SR1 register ********************/ |
| 12464 | #define I2C_SR1_SB_Pos (0U) |
12053 | #define I2C_SR1_SB_Pos (0U) |
| 12465 | #define I2C_SR1_SB_Msk (0x1U << I2C_SR1_SB_Pos) /*!< 0x00000001 */ |
12054 | #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */ |
| 12466 | #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */ |
12055 | #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */ |
| 12467 | #define I2C_SR1_ADDR_Pos (1U) |
12056 | #define I2C_SR1_ADDR_Pos (1U) |
| 12468 | #define I2C_SR1_ADDR_Msk (0x1U << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */ |
12057 | #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */ |
| 12469 | #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */ |
12058 | #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */ |
| 12470 | #define I2C_SR1_BTF_Pos (2U) |
12059 | #define I2C_SR1_BTF_Pos (2U) |
| 12471 | #define I2C_SR1_BTF_Msk (0x1U << I2C_SR1_BTF_Pos) /*!< 0x00000004 */ |
12060 | #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */ |
| 12472 | #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */ |
12061 | #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */ |
| 12473 | #define I2C_SR1_ADD10_Pos (3U) |
12062 | #define I2C_SR1_ADD10_Pos (3U) |
| 12474 | #define I2C_SR1_ADD10_Msk (0x1U << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */ |
12063 | #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */ |
| 12475 | #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */ |
12064 | #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */ |
| 12476 | #define I2C_SR1_STOPF_Pos (4U) |
12065 | #define I2C_SR1_STOPF_Pos (4U) |
| 12477 | #define I2C_SR1_STOPF_Msk (0x1U << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */ |
12066 | #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */ |
| 12478 | #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */ |
12067 | #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */ |
| 12479 | #define I2C_SR1_RXNE_Pos (6U) |
12068 | #define I2C_SR1_RXNE_Pos (6U) |
| 12480 | #define I2C_SR1_RXNE_Msk (0x1U << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */ |
12069 | #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */ |
| 12481 | #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */ |
12070 | #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */ |
| 12482 | #define I2C_SR1_TXE_Pos (7U) |
12071 | #define I2C_SR1_TXE_Pos (7U) |
| 12483 | #define I2C_SR1_TXE_Msk (0x1U << I2C_SR1_TXE_Pos) /*!< 0x00000080 */ |
12072 | #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */ |
| 12484 | #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */ |
12073 | #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */ |
| 12485 | #define I2C_SR1_BERR_Pos (8U) |
12074 | #define I2C_SR1_BERR_Pos (8U) |
| 12486 | #define I2C_SR1_BERR_Msk (0x1U << I2C_SR1_BERR_Pos) /*!< 0x00000100 */ |
12075 | #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */ |
| 12487 | #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */ |
12076 | #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */ |
| 12488 | #define I2C_SR1_ARLO_Pos (9U) |
12077 | #define I2C_SR1_ARLO_Pos (9U) |
| 12489 | #define I2C_SR1_ARLO_Msk (0x1U << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */ |
12078 | #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */ |
| 12490 | #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */ |
12079 | #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */ |
| 12491 | #define I2C_SR1_AF_Pos (10U) |
12080 | #define I2C_SR1_AF_Pos (10U) |
| 12492 | #define I2C_SR1_AF_Msk (0x1U << I2C_SR1_AF_Pos) /*!< 0x00000400 */ |
12081 | #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */ |
| 12493 | #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */ |
12082 | #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */ |
| 12494 | #define I2C_SR1_OVR_Pos (11U) |
12083 | #define I2C_SR1_OVR_Pos (11U) |
| 12495 | #define I2C_SR1_OVR_Msk (0x1U << I2C_SR1_OVR_Pos) /*!< 0x00000800 */ |
12084 | #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */ |
| 12496 | #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */ |
12085 | #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */ |
| 12497 | #define I2C_SR1_PECERR_Pos (12U) |
12086 | #define I2C_SR1_PECERR_Pos (12U) |
| 12498 | #define I2C_SR1_PECERR_Msk (0x1U << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */ |
12087 | #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */ |
| 12499 | #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */ |
12088 | #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */ |
| 12500 | #define I2C_SR1_TIMEOUT_Pos (14U) |
12089 | #define I2C_SR1_TIMEOUT_Pos (14U) |
| 12501 | #define I2C_SR1_TIMEOUT_Msk (0x1U << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */ |
12090 | #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */ |
| 12502 | #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */ |
12091 | #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */ |
| 12503 | #define I2C_SR1_SMBALERT_Pos (15U) |
12092 | #define I2C_SR1_SMBALERT_Pos (15U) |
| 12504 | #define I2C_SR1_SMBALERT_Msk (0x1U << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */ |
12093 | #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */ |
| 12505 | #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */ |
12094 | #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */ |
| 12506 | 12095 | ||
| 12507 | /******************* Bit definition for I2C_SR2 register ********************/ |
12096 | /******************* Bit definition for I2C_SR2 register ********************/ |
| 12508 | #define I2C_SR2_MSL_Pos (0U) |
12097 | #define I2C_SR2_MSL_Pos (0U) |
| 12509 | #define I2C_SR2_MSL_Msk (0x1U << I2C_SR2_MSL_Pos) /*!< 0x00000001 */ |
12098 | #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */ |
| 12510 | #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */ |
12099 | #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */ |
| 12511 | #define I2C_SR2_BUSY_Pos (1U) |
12100 | #define I2C_SR2_BUSY_Pos (1U) |
| 12512 | #define I2C_SR2_BUSY_Msk (0x1U << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */ |
12101 | #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */ |
| 12513 | #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */ |
12102 | #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */ |
| 12514 | #define I2C_SR2_TRA_Pos (2U) |
12103 | #define I2C_SR2_TRA_Pos (2U) |
| 12515 | #define I2C_SR2_TRA_Msk (0x1U << I2C_SR2_TRA_Pos) /*!< 0x00000004 */ |
12104 | #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */ |
| 12516 | #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */ |
12105 | #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */ |
| 12517 | #define I2C_SR2_GENCALL_Pos (4U) |
12106 | #define I2C_SR2_GENCALL_Pos (4U) |
| 12518 | #define I2C_SR2_GENCALL_Msk (0x1U << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */ |
12107 | #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */ |
| 12519 | #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */ |
12108 | #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */ |
| 12520 | #define I2C_SR2_SMBDEFAULT_Pos (5U) |
12109 | #define I2C_SR2_SMBDEFAULT_Pos (5U) |
| 12521 | #define I2C_SR2_SMBDEFAULT_Msk (0x1U << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */ |
12110 | #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */ |
| 12522 | #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */ |
12111 | #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */ |
| 12523 | #define I2C_SR2_SMBHOST_Pos (6U) |
12112 | #define I2C_SR2_SMBHOST_Pos (6U) |
| 12524 | #define I2C_SR2_SMBHOST_Msk (0x1U << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */ |
12113 | #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */ |
| 12525 | #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */ |
12114 | #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */ |
| 12526 | #define I2C_SR2_DUALF_Pos (7U) |
12115 | #define I2C_SR2_DUALF_Pos (7U) |
| 12527 | #define I2C_SR2_DUALF_Msk (0x1U << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */ |
12116 | #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */ |
| 12528 | #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */ |
12117 | #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */ |
| 12529 | #define I2C_SR2_PEC_Pos (8U) |
12118 | #define I2C_SR2_PEC_Pos (8U) |
| 12530 | #define I2C_SR2_PEC_Msk (0xFFU << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */ |
12119 | #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */ |
| 12531 | #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */ |
12120 | #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */ |
| 12532 | 12121 | ||
| 12533 | /******************* Bit definition for I2C_CCR register ********************/ |
12122 | /******************* Bit definition for I2C_CCR register ********************/ |
| 12534 | #define I2C_CCR_CCR_Pos (0U) |
12123 | #define I2C_CCR_CCR_Pos (0U) |
| 12535 | #define I2C_CCR_CCR_Msk (0xFFFU << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */ |
12124 | #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */ |
| 12536 | #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */ |
12125 | #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */ |
| 12537 | #define I2C_CCR_DUTY_Pos (14U) |
12126 | #define I2C_CCR_DUTY_Pos (14U) |
| 12538 | #define I2C_CCR_DUTY_Msk (0x1U << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */ |
12127 | #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */ |
| 12539 | #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */ |
12128 | #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */ |
| 12540 | #define I2C_CCR_FS_Pos (15U) |
12129 | #define I2C_CCR_FS_Pos (15U) |
| 12541 | #define I2C_CCR_FS_Msk (0x1U << I2C_CCR_FS_Pos) /*!< 0x00008000 */ |
12130 | #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */ |
| 12542 | #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */ |
12131 | #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */ |
| 12543 | 12132 | ||
| 12544 | /****************** Bit definition for I2C_TRISE register *******************/ |
12133 | /****************** Bit definition for I2C_TRISE register *******************/ |
| 12545 | #define I2C_TRISE_TRISE_Pos (0U) |
12134 | #define I2C_TRISE_TRISE_Pos (0U) |
| 12546 | #define I2C_TRISE_TRISE_Msk (0x3FU << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */ |
12135 | #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */ |
| 12547 | #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */ |
12136 | #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */ |
| 12548 | 12137 | ||
| 12549 | /******************************************************************************/ |
12138 | /******************************************************************************/ |
| 12550 | /* */ |
12139 | /* */ |
| 12551 | /* Universal Synchronous Asynchronous Receiver Transmitter */ |
12140 | /* Universal Synchronous Asynchronous Receiver Transmitter */ |
| 12552 | /* */ |
12141 | /* */ |
| 12553 | /******************************************************************************/ |
12142 | /******************************************************************************/ |
| 12554 | 12143 | ||
| 12555 | /******************* Bit definition for USART_SR register *******************/ |
12144 | /******************* Bit definition for USART_SR register *******************/ |
| 12556 | #define USART_SR_PE_Pos (0U) |
12145 | #define USART_SR_PE_Pos (0U) |
| 12557 | #define USART_SR_PE_Msk (0x1U << USART_SR_PE_Pos) /*!< 0x00000001 */ |
12146 | #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */ |
| 12558 | #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */ |
12147 | #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */ |
| 12559 | #define USART_SR_FE_Pos (1U) |
12148 | #define USART_SR_FE_Pos (1U) |
| 12560 | #define USART_SR_FE_Msk (0x1U << USART_SR_FE_Pos) /*!< 0x00000002 */ |
12149 | #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */ |
| 12561 | #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */ |
12150 | #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */ |
| 12562 | #define USART_SR_NE_Pos (2U) |
12151 | #define USART_SR_NE_Pos (2U) |
| 12563 | #define USART_SR_NE_Msk (0x1U << USART_SR_NE_Pos) /*!< 0x00000004 */ |
12152 | #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */ |
| 12564 | #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */ |
12153 | #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */ |
| 12565 | #define USART_SR_ORE_Pos (3U) |
12154 | #define USART_SR_ORE_Pos (3U) |
| 12566 | #define USART_SR_ORE_Msk (0x1U << USART_SR_ORE_Pos) /*!< 0x00000008 */ |
12155 | #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */ |
| 12567 | #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */ |
12156 | #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */ |
| 12568 | #define USART_SR_IDLE_Pos (4U) |
12157 | #define USART_SR_IDLE_Pos (4U) |
| 12569 | #define USART_SR_IDLE_Msk (0x1U << USART_SR_IDLE_Pos) /*!< 0x00000010 */ |
12158 | #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */ |
| 12570 | #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */ |
12159 | #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */ |
| 12571 | #define USART_SR_RXNE_Pos (5U) |
12160 | #define USART_SR_RXNE_Pos (5U) |
| 12572 | #define USART_SR_RXNE_Msk (0x1U << USART_SR_RXNE_Pos) /*!< 0x00000020 */ |
12161 | #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */ |
| 12573 | #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */ |
12162 | #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */ |
| 12574 | #define USART_SR_TC_Pos (6U) |
12163 | #define USART_SR_TC_Pos (6U) |
| 12575 | #define USART_SR_TC_Msk (0x1U << USART_SR_TC_Pos) /*!< 0x00000040 */ |
12164 | #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */ |
| 12576 | #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */ |
12165 | #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */ |
| 12577 | #define USART_SR_TXE_Pos (7U) |
12166 | #define USART_SR_TXE_Pos (7U) |
| 12578 | #define USART_SR_TXE_Msk (0x1U << USART_SR_TXE_Pos) /*!< 0x00000080 */ |
12167 | #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */ |
| 12579 | #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */ |
12168 | #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */ |
| 12580 | #define USART_SR_LBD_Pos (8U) |
12169 | #define USART_SR_LBD_Pos (8U) |
| 12581 | #define USART_SR_LBD_Msk (0x1U << USART_SR_LBD_Pos) /*!< 0x00000100 */ |
12170 | #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos) /*!< 0x00000100 */ |
| 12582 | #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */ |
12171 | #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */ |
| 12583 | #define USART_SR_CTS_Pos (9U) |
12172 | #define USART_SR_CTS_Pos (9U) |
| 12584 | #define USART_SR_CTS_Msk (0x1U << USART_SR_CTS_Pos) /*!< 0x00000200 */ |
12173 | #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */ |
| 12585 | #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */ |
12174 | #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */ |
| 12586 | 12175 | ||
| 12587 | /******************* Bit definition for USART_DR register *******************/ |
12176 | /******************* Bit definition for USART_DR register *******************/ |
| 12588 | #define USART_DR_DR_Pos (0U) |
12177 | #define USART_DR_DR_Pos (0U) |
| 12589 | #define USART_DR_DR_Msk (0x1FFU << USART_DR_DR_Pos) /*!< 0x000001FF */ |
12178 | #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */ |
| 12590 | #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */ |
12179 | #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */ |
| 12591 | 12180 | ||
| 12592 | /****************** Bit definition for USART_BRR register *******************/ |
12181 | /****************** Bit definition for USART_BRR register *******************/ |
| 12593 | #define USART_BRR_DIV_Fraction_Pos (0U) |
12182 | #define USART_BRR_DIV_Fraction_Pos (0U) |
| 12594 | #define USART_BRR_DIV_Fraction_Msk (0xFU << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */ |
12183 | #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */ |
| 12595 | #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */ |
12184 | #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */ |
| 12596 | #define USART_BRR_DIV_Mantissa_Pos (4U) |
12185 | #define USART_BRR_DIV_Mantissa_Pos (4U) |
| 12597 | #define USART_BRR_DIV_Mantissa_Msk (0xFFFU << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */ |
12186 | #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */ |
| 12598 | #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */ |
12187 | #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */ |
| 12599 | 12188 | ||
| 12600 | /****************** Bit definition for USART_CR1 register *******************/ |
12189 | /****************** Bit definition for USART_CR1 register *******************/ |
| 12601 | #define USART_CR1_SBK_Pos (0U) |
12190 | #define USART_CR1_SBK_Pos (0U) |
| 12602 | #define USART_CR1_SBK_Msk (0x1U << USART_CR1_SBK_Pos) /*!< 0x00000001 */ |
12191 | #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos) /*!< 0x00000001 */ |
| 12603 | #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */ |
12192 | #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */ |
| 12604 | #define USART_CR1_RWU_Pos (1U) |
12193 | #define USART_CR1_RWU_Pos (1U) |
| 12605 | #define USART_CR1_RWU_Msk (0x1U << USART_CR1_RWU_Pos) /*!< 0x00000002 */ |
12194 | #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */ |
| 12606 | #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */ |
12195 | #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */ |
| 12607 | #define USART_CR1_RE_Pos (2U) |
12196 | #define USART_CR1_RE_Pos (2U) |
| 12608 | #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */ |
12197 | #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ |
| 12609 | #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ |
12198 | #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ |
| 12610 | #define USART_CR1_TE_Pos (3U) |
12199 | #define USART_CR1_TE_Pos (3U) |
| 12611 | #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */ |
12200 | #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ |
| 12612 | #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ |
12201 | #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ |
| 12613 | #define USART_CR1_IDLEIE_Pos (4U) |
12202 | #define USART_CR1_IDLEIE_Pos (4U) |
| 12614 | #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ |
12203 | #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ |
| 12615 | #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ |
12204 | #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ |
| 12616 | #define USART_CR1_RXNEIE_Pos (5U) |
12205 | #define USART_CR1_RXNEIE_Pos (5U) |
| 12617 | #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ |
12206 | #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ |
| 12618 | #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ |
12207 | #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ |
| 12619 | #define USART_CR1_TCIE_Pos (6U) |
12208 | #define USART_CR1_TCIE_Pos (6U) |
| 12620 | #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ |
12209 | #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ |
| 12621 | #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ |
12210 | #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ |
| 12622 | #define USART_CR1_TXEIE_Pos (7U) |
12211 | #define USART_CR1_TXEIE_Pos (7U) |
| 12623 | #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ |
12212 | #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ |
| 12624 | #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */ |
12213 | #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */ |
| 12625 | #define USART_CR1_PEIE_Pos (8U) |
12214 | #define USART_CR1_PEIE_Pos (8U) |
| 12626 | #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ |
12215 | #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ |
| 12627 | #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ |
12216 | #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ |
| 12628 | #define USART_CR1_PS_Pos (9U) |
12217 | #define USART_CR1_PS_Pos (9U) |
| 12629 | #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */ |
12218 | #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ |
| 12630 | #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ |
12219 | #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ |
| 12631 | #define USART_CR1_PCE_Pos (10U) |
12220 | #define USART_CR1_PCE_Pos (10U) |
| 12632 | #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */ |
12221 | #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ |
| 12633 | #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ |
12222 | #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ |
| 12634 | #define USART_CR1_WAKE_Pos (11U) |
12223 | #define USART_CR1_WAKE_Pos (11U) |
| 12635 | #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ |
12224 | #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ |
| 12636 | #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */ |
12225 | #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */ |
| 12637 | #define USART_CR1_M_Pos (12U) |
12226 | #define USART_CR1_M_Pos (12U) |
| 12638 | #define USART_CR1_M_Msk (0x1U << USART_CR1_M_Pos) /*!< 0x00001000 */ |
12227 | #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */ |
| 12639 | #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ |
12228 | #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ |
| 12640 | #define USART_CR1_UE_Pos (13U) |
12229 | #define USART_CR1_UE_Pos (13U) |
| 12641 | #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00002000 */ |
12230 | #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */ |
| 12642 | #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ |
12231 | #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ |
| 12643 | 12232 | ||
| 12644 | /****************** Bit definition for USART_CR2 register *******************/ |
12233 | /****************** Bit definition for USART_CR2 register *******************/ |
| 12645 | #define USART_CR2_ADD_Pos (0U) |
12234 | #define USART_CR2_ADD_Pos (0U) |
| 12646 | #define USART_CR2_ADD_Msk (0xFU << USART_CR2_ADD_Pos) /*!< 0x0000000F */ |
12235 | #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */ |
| 12647 | #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ |
12236 | #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ |
| 12648 | #define USART_CR2_LBDL_Pos (5U) |
12237 | #define USART_CR2_LBDL_Pos (5U) |
| 12649 | #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ |
12238 | #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ |
| 12650 | #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ |
12239 | #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ |
| 12651 | #define USART_CR2_LBDIE_Pos (6U) |
12240 | #define USART_CR2_LBDIE_Pos (6U) |
| 12652 | #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ |
12241 | #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ |
| 12653 | #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ |
12242 | #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ |
| 12654 | #define USART_CR2_LBCL_Pos (8U) |
12243 | #define USART_CR2_LBCL_Pos (8U) |
| 12655 | #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ |
12244 | #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ |
| 12656 | #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ |
12245 | #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ |
| 12657 | #define USART_CR2_CPHA_Pos (9U) |
12246 | #define USART_CR2_CPHA_Pos (9U) |
| 12658 | #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ |
12247 | #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ |
| 12659 | #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ |
12248 | #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ |
| 12660 | #define USART_CR2_CPOL_Pos (10U) |
12249 | #define USART_CR2_CPOL_Pos (10U) |
| 12661 | #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ |
12250 | #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ |
| 12662 | #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ |
12251 | #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ |
| 12663 | #define USART_CR2_CLKEN_Pos (11U) |
12252 | #define USART_CR2_CLKEN_Pos (11U) |
| 12664 | #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ |
12253 | #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ |
| 12665 | #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ |
12254 | #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ |
| 12666 | 12255 | ||
| 12667 | #define USART_CR2_STOP_Pos (12U) |
12256 | #define USART_CR2_STOP_Pos (12U) |
| 12668 | #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */ |
12257 | #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ |
| 12669 | #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ |
12258 | #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ |
| 12670 | #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */ |
12259 | #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ |
| 12671 | #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */ |
12260 | #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ |
| 12672 | 12261 | ||
| 12673 | #define USART_CR2_LINEN_Pos (14U) |
12262 | #define USART_CR2_LINEN_Pos (14U) |
| 12674 | #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ |
12263 | #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ |
| 12675 | #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ |
12264 | #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ |
| 12676 | 12265 | ||
| 12677 | /****************** Bit definition for USART_CR3 register *******************/ |
12266 | /****************** Bit definition for USART_CR3 register *******************/ |
| 12678 | #define USART_CR3_EIE_Pos (0U) |
12267 | #define USART_CR3_EIE_Pos (0U) |
| 12679 | #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */ |
12268 | #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ |
| 12680 | #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ |
12269 | #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ |
| 12681 | #define USART_CR3_IREN_Pos (1U) |
12270 | #define USART_CR3_IREN_Pos (1U) |
| 12682 | #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */ |
12271 | #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ |
| 12683 | #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ |
12272 | #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ |
| 12684 | #define USART_CR3_IRLP_Pos (2U) |
12273 | #define USART_CR3_IRLP_Pos (2U) |
| 12685 | #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ |
12274 | #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ |
| 12686 | #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ |
12275 | #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ |
| 12687 | #define USART_CR3_HDSEL_Pos (3U) |
12276 | #define USART_CR3_HDSEL_Pos (3U) |
| 12688 | #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ |
12277 | #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ |
| 12689 | #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ |
12278 | #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ |
| 12690 | #define USART_CR3_NACK_Pos (4U) |
12279 | #define USART_CR3_NACK_Pos (4U) |
| 12691 | #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */ |
12280 | #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ |
| 12692 | #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */ |
12281 | #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */ |
| 12693 | #define USART_CR3_SCEN_Pos (5U) |
12282 | #define USART_CR3_SCEN_Pos (5U) |
| 12694 | #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ |
12283 | #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ |
| 12695 | #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */ |
12284 | #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */ |
| 12696 | #define USART_CR3_DMAR_Pos (6U) |
12285 | #define USART_CR3_DMAR_Pos (6U) |
| 12697 | #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ |
12286 | #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ |
| 12698 | #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ |
12287 | #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ |
| 12699 | #define USART_CR3_DMAT_Pos (7U) |
12288 | #define USART_CR3_DMAT_Pos (7U) |
| 12700 | #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ |
12289 | #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ |
| 12701 | #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ |
12290 | #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ |
| 12702 | #define USART_CR3_RTSE_Pos (8U) |
12291 | #define USART_CR3_RTSE_Pos (8U) |
| 12703 | #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ |
12292 | #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ |
| 12704 | #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ |
12293 | #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ |
| 12705 | #define USART_CR3_CTSE_Pos (9U) |
12294 | #define USART_CR3_CTSE_Pos (9U) |
| 12706 | #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ |
12295 | #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ |
| 12707 | #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ |
12296 | #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ |
| 12708 | #define USART_CR3_CTSIE_Pos (10U) |
12297 | #define USART_CR3_CTSIE_Pos (10U) |
| 12709 | #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ |
12298 | #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ |
| 12710 | #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ |
12299 | #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ |
| 12711 | 12300 | ||
| 12712 | /****************** Bit definition for USART_GTPR register ******************/ |
12301 | /****************** Bit definition for USART_GTPR register ******************/ |
| 12713 | #define USART_GTPR_PSC_Pos (0U) |
12302 | #define USART_GTPR_PSC_Pos (0U) |
| 12714 | #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ |
12303 | #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ |
| 12715 | #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ |
12304 | #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ |
| 12716 | #define USART_GTPR_PSC_0 (0x01U << USART_GTPR_PSC_Pos) /*!< 0x00000001 */ |
12305 | #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos) /*!< 0x00000001 */ |
| 12717 | #define USART_GTPR_PSC_1 (0x02U << USART_GTPR_PSC_Pos) /*!< 0x00000002 */ |
12306 | #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos) /*!< 0x00000002 */ |
| 12718 | #define USART_GTPR_PSC_2 (0x04U << USART_GTPR_PSC_Pos) /*!< 0x00000004 */ |
12307 | #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos) /*!< 0x00000004 */ |
| 12719 | #define USART_GTPR_PSC_3 (0x08U << USART_GTPR_PSC_Pos) /*!< 0x00000008 */ |
12308 | #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos) /*!< 0x00000008 */ |
| 12720 | #define USART_GTPR_PSC_4 (0x10U << USART_GTPR_PSC_Pos) /*!< 0x00000010 */ |
12309 | #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos) /*!< 0x00000010 */ |
| 12721 | #define USART_GTPR_PSC_5 (0x20U << USART_GTPR_PSC_Pos) /*!< 0x00000020 */ |
12310 | #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos) /*!< 0x00000020 */ |
| 12722 | #define USART_GTPR_PSC_6 (0x40U << USART_GTPR_PSC_Pos) /*!< 0x00000040 */ |
12311 | #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos) /*!< 0x00000040 */ |
| 12723 | #define USART_GTPR_PSC_7 (0x80U << USART_GTPR_PSC_Pos) /*!< 0x00000080 */ |
12312 | #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos) /*!< 0x00000080 */ |
| 12724 | 12313 | ||
| 12725 | #define USART_GTPR_GT_Pos (8U) |
12314 | #define USART_GTPR_GT_Pos (8U) |
| 12726 | #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ |
12315 | #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ |
| 12727 | #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */ |
12316 | #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */ |
| 12728 | 12317 | ||
| 12729 | /******************************************************************************/ |
12318 | /******************************************************************************/ |
| 12730 | /* */ |
12319 | /* */ |
| 12731 | /* Debug MCU */ |
12320 | /* Debug MCU */ |
| 12732 | /* */ |
12321 | /* */ |
| 12733 | /******************************************************************************/ |
12322 | /******************************************************************************/ |
| 12734 | 12323 | ||
| 12735 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ |
12324 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ |
| 12736 | #define DBGMCU_IDCODE_DEV_ID_Pos (0U) |
12325 | #define DBGMCU_IDCODE_DEV_ID_Pos (0U) |
| 12737 | #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ |
12326 | #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ |
| 12738 | #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ |
12327 | #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ |
| 12739 | 12328 | ||
| 12740 | #define DBGMCU_IDCODE_REV_ID_Pos (16U) |
12329 | #define DBGMCU_IDCODE_REV_ID_Pos (16U) |
| 12741 | #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ |
12330 | #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ |
| 12742 | #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ |
12331 | #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ |
| 12743 | #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ |
12332 | #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ |
| 12744 | #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ |
12333 | #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ |
| 12745 | #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ |
12334 | #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ |
| 12746 | #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ |
12335 | #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ |
| 12747 | #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ |
12336 | #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ |
| 12748 | #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ |
12337 | #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ |
| 12749 | #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ |
12338 | #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ |
| 12750 | #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ |
12339 | #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ |
| 12751 | #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ |
12340 | #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ |
| 12752 | #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ |
12341 | #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ |
| 12753 | #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ |
12342 | #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ |
| 12754 | #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ |
12343 | #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ |
| 12755 | #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ |
12344 | #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ |
| 12756 | #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ |
12345 | #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ |
| 12757 | #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ |
12346 | #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ |
| 12758 | #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ |
12347 | #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ |
| 12759 | 12348 | ||
| 12760 | /****************** Bit definition for DBGMCU_CR register *******************/ |
12349 | /****************** Bit definition for DBGMCU_CR register *******************/ |
| 12761 | #define DBGMCU_CR_DBG_SLEEP_Pos (0U) |
12350 | #define DBGMCU_CR_DBG_SLEEP_Pos (0U) |
| 12762 | #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ |
12351 | #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ |
| 12763 | #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */ |
12352 | #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */ |
| 12764 | #define DBGMCU_CR_DBG_STOP_Pos (1U) |
12353 | #define DBGMCU_CR_DBG_STOP_Pos (1U) |
| 12765 | #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ |
12354 | #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ |
| 12766 | #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ |
12355 | #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ |
| 12767 | #define DBGMCU_CR_DBG_STANDBY_Pos (2U) |
12356 | #define DBGMCU_CR_DBG_STANDBY_Pos (2U) |
| 12768 | #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ |
12357 | #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ |
| 12769 | #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ |
12358 | #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ |
| 12770 | #define DBGMCU_CR_TRACE_IOEN_Pos (5U) |
12359 | #define DBGMCU_CR_TRACE_IOEN_Pos (5U) |
| 12771 | #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ |
12360 | #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ |
| 12772 | #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */ |
12361 | #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */ |
| 12773 | 12362 | ||
| 12774 | #define DBGMCU_CR_TRACE_MODE_Pos (6U) |
12363 | #define DBGMCU_CR_TRACE_MODE_Pos (6U) |
| 12775 | #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ |
12364 | #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ |
| 12776 | #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */ |
12365 | #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */ |
| 12777 | #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ |
12366 | #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ |
| 12778 | #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ |
12367 | #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ |
| 12779 | 12368 | ||
| 12780 | #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U) |
12369 | #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U) |
| 12781 | #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_IWDG_STOP_Pos) /*!< 0x00000100 */ |
12370 | #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_IWDG_STOP_Pos) /*!< 0x00000100 */ |
| 12782 | #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ |
12371 | #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ |
| 12783 | #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U) |
12372 | #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U) |
| 12784 | #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_WWDG_STOP_Pos) /*!< 0x00000200 */ |
12373 | #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_WWDG_STOP_Pos) /*!< 0x00000200 */ |
| 12785 | #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ |
12374 | #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ |
| 12786 | #define DBGMCU_CR_DBG_TIM1_STOP_Pos (10U) |
12375 | #define DBGMCU_CR_DBG_TIM1_STOP_Pos (10U) |
| 12787 | #define DBGMCU_CR_DBG_TIM1_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM1_STOP_Pos) /*!< 0x00000400 */ |
12376 | #define DBGMCU_CR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM1_STOP_Pos) /*!< 0x00000400 */ |
| 12788 | #define DBGMCU_CR_DBG_TIM1_STOP DBGMCU_CR_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */ |
12377 | #define DBGMCU_CR_DBG_TIM1_STOP DBGMCU_CR_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */ |
| 12789 | #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U) |
12378 | #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U) |
| 12790 | #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM2_STOP_Pos) /*!< 0x00000800 */ |
12379 | #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM2_STOP_Pos) /*!< 0x00000800 */ |
| 12791 | #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ |
12380 | #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ |
| 12792 | #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U) |
12381 | #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U) |
| 12793 | #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM3_STOP_Pos) /*!< 0x00001000 */ |
12382 | #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM3_STOP_Pos) /*!< 0x00001000 */ |
| 12794 | #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */ |
12383 | #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */ |
| 12795 | #define DBGMCU_CR_DBG_TIM4_STOP_Pos (13U) |
12384 | #define DBGMCU_CR_DBG_TIM4_STOP_Pos (13U) |
| 12796 | #define DBGMCU_CR_DBG_TIM4_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM4_STOP_Pos) /*!< 0x00002000 */ |
12385 | #define DBGMCU_CR_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM4_STOP_Pos) /*!< 0x00002000 */ |
| 12797 | #define DBGMCU_CR_DBG_TIM4_STOP DBGMCU_CR_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */ |
12386 | #define DBGMCU_CR_DBG_TIM4_STOP DBGMCU_CR_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */ |
| 12798 | #define DBGMCU_CR_DBG_CAN1_STOP_Pos (14U) |
12387 | #define DBGMCU_CR_DBG_CAN1_STOP_Pos (14U) |
| 12799 | #define DBGMCU_CR_DBG_CAN1_STOP_Msk (0x1U << DBGMCU_CR_DBG_CAN1_STOP_Pos) /*!< 0x00004000 */ |
12388 | #define DBGMCU_CR_DBG_CAN1_STOP_Msk (0x1UL << DBGMCU_CR_DBG_CAN1_STOP_Pos) /*!< 0x00004000 */ |
| 12800 | #define DBGMCU_CR_DBG_CAN1_STOP DBGMCU_CR_DBG_CAN1_STOP_Msk /*!< Debug CAN1 stopped when Core is halted */ |
12389 | #define DBGMCU_CR_DBG_CAN1_STOP DBGMCU_CR_DBG_CAN1_STOP_Msk /*!< Debug CAN1 stopped when Core is halted */ |
| 12801 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U) |
12390 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U) |
| 12802 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00008000 */ |
12391 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00008000 */ |
| 12803 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
12392 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
| 12804 | #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos (16U) |
12393 | #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos (16U) |
| 12805 | #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00010000 */ |
12394 | #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00010000 */ |
| 12806 | #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
12395 | #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
| 12807 | #define DBGMCU_CR_DBG_TIM5_STOP_Pos (18U) |
12396 | #define DBGMCU_CR_DBG_TIM5_STOP_Pos (18U) |
| 12808 | #define DBGMCU_CR_DBG_TIM5_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM5_STOP_Pos) /*!< 0x00040000 */ |
12397 | #define DBGMCU_CR_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM5_STOP_Pos) /*!< 0x00040000 */ |
| 12809 | #define DBGMCU_CR_DBG_TIM5_STOP DBGMCU_CR_DBG_TIM5_STOP_Msk /*!< TIM5 counter stopped when core is halted */ |
12398 | #define DBGMCU_CR_DBG_TIM5_STOP DBGMCU_CR_DBG_TIM5_STOP_Msk /*!< TIM5 counter stopped when core is halted */ |
| 12810 | #define DBGMCU_CR_DBG_TIM6_STOP_Pos (19U) |
12399 | #define DBGMCU_CR_DBG_TIM6_STOP_Pos (19U) |
| 12811 | #define DBGMCU_CR_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM6_STOP_Pos) /*!< 0x00080000 */ |
12400 | #define DBGMCU_CR_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM6_STOP_Pos) /*!< 0x00080000 */ |
| 12812 | #define DBGMCU_CR_DBG_TIM6_STOP DBGMCU_CR_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */ |
12401 | #define DBGMCU_CR_DBG_TIM6_STOP DBGMCU_CR_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */ |
| 12813 | #define DBGMCU_CR_DBG_TIM7_STOP_Pos (20U) |
12402 | #define DBGMCU_CR_DBG_TIM7_STOP_Pos (20U) |
| 12814 | #define DBGMCU_CR_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM7_STOP_Pos) /*!< 0x00100000 */ |
12403 | #define DBGMCU_CR_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM7_STOP_Pos) /*!< 0x00100000 */ |
| 12815 | #define DBGMCU_CR_DBG_TIM7_STOP DBGMCU_CR_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */ |
12404 | #define DBGMCU_CR_DBG_TIM7_STOP DBGMCU_CR_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */ |
| 12816 | #define DBGMCU_CR_DBG_CAN2_STOP_Pos (21U) |
12405 | #define DBGMCU_CR_DBG_CAN2_STOP_Pos (21U) |
| 12817 | #define DBGMCU_CR_DBG_CAN2_STOP_Msk (0x1U << DBGMCU_CR_DBG_CAN2_STOP_Pos) /*!< 0x00200000 */ |
12406 | #define DBGMCU_CR_DBG_CAN2_STOP_Msk (0x1UL << DBGMCU_CR_DBG_CAN2_STOP_Pos) /*!< 0x00200000 */ |
| 12818 | #define DBGMCU_CR_DBG_CAN2_STOP DBGMCU_CR_DBG_CAN2_STOP_Msk /*!< Debug CAN2 stopped when Core is halted */ |
12407 | #define DBGMCU_CR_DBG_CAN2_STOP DBGMCU_CR_DBG_CAN2_STOP_Msk /*!< Debug CAN2 stopped when Core is halted */ |
| 12819 | #define DBGMCU_CR_DBG_TIM9_STOP_Pos (28U) |
12408 | #define DBGMCU_CR_DBG_TIM9_STOP_Pos (28U) |
| 12820 | #define DBGMCU_CR_DBG_TIM9_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM9_STOP_Pos) /*!< 0x10000000 */ |
12409 | #define DBGMCU_CR_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM9_STOP_Pos) /*!< 0x10000000 */ |
| 12821 | #define DBGMCU_CR_DBG_TIM9_STOP DBGMCU_CR_DBG_TIM9_STOP_Msk /*!< Debug TIM9 stopped when Core is halted */ |
12410 | #define DBGMCU_CR_DBG_TIM9_STOP DBGMCU_CR_DBG_TIM9_STOP_Msk /*!< Debug TIM9 stopped when Core is halted */ |
| 12822 | #define DBGMCU_CR_DBG_TIM10_STOP_Pos (29U) |
12411 | #define DBGMCU_CR_DBG_TIM10_STOP_Pos (29U) |
| 12823 | #define DBGMCU_CR_DBG_TIM10_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM10_STOP_Pos) /*!< 0x20000000 */ |
12412 | #define DBGMCU_CR_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM10_STOP_Pos) /*!< 0x20000000 */ |
| 12824 | #define DBGMCU_CR_DBG_TIM10_STOP DBGMCU_CR_DBG_TIM10_STOP_Msk /*!< Debug TIM10 stopped when Core is halted */ |
12413 | #define DBGMCU_CR_DBG_TIM10_STOP DBGMCU_CR_DBG_TIM10_STOP_Msk /*!< Debug TIM10 stopped when Core is halted */ |
| 12825 | #define DBGMCU_CR_DBG_TIM11_STOP_Pos (30U) |
12414 | #define DBGMCU_CR_DBG_TIM11_STOP_Pos (30U) |
| 12826 | #define DBGMCU_CR_DBG_TIM11_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM11_STOP_Pos) /*!< 0x40000000 */ |
12415 | #define DBGMCU_CR_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM11_STOP_Pos) /*!< 0x40000000 */ |
| 12827 | #define DBGMCU_CR_DBG_TIM11_STOP DBGMCU_CR_DBG_TIM11_STOP_Msk /*!< Debug TIM11 stopped when Core is halted */ |
12416 | #define DBGMCU_CR_DBG_TIM11_STOP DBGMCU_CR_DBG_TIM11_STOP_Msk /*!< Debug TIM11 stopped when Core is halted */ |
| 12828 | 12417 | ||
| 12829 | /******************************************************************************/ |
12418 | /******************************************************************************/ |
| 12830 | /* */ |
12419 | /* */ |
| 12831 | /* FLASH and Option Bytes Registers */ |
12420 | /* FLASH and Option Bytes Registers */ |
| 12832 | /* */ |
12421 | /* */ |
| 12833 | /******************************************************************************/ |
12422 | /******************************************************************************/ |
| 12834 | /******************* Bit definition for FLASH_ACR register ******************/ |
12423 | /******************* Bit definition for FLASH_ACR register ******************/ |
| 12835 | #define FLASH_ACR_LATENCY_Pos (0U) |
12424 | #define FLASH_ACR_LATENCY_Pos (0U) |
| 12836 | #define FLASH_ACR_LATENCY_Msk (0x7U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ |
12425 | #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ |
| 12837 | #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY[2:0] bits (Latency) */ |
12426 | #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY[2:0] bits (Latency) */ |
| 12838 | #define FLASH_ACR_LATENCY_0 (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ |
12427 | #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ |
| 12839 | #define FLASH_ACR_LATENCY_1 (0x2U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */ |
12428 | #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */ |
| 12840 | #define FLASH_ACR_LATENCY_2 (0x4U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */ |
12429 | #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */ |
| 12841 | 12430 | ||
| 12842 | #define FLASH_ACR_HLFCYA_Pos (3U) |
12431 | #define FLASH_ACR_HLFCYA_Pos (3U) |
| 12843 | #define FLASH_ACR_HLFCYA_Msk (0x1U << FLASH_ACR_HLFCYA_Pos) /*!< 0x00000008 */ |
12432 | #define FLASH_ACR_HLFCYA_Msk (0x1UL << FLASH_ACR_HLFCYA_Pos) /*!< 0x00000008 */ |
| 12844 | #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk /*!< Flash Half Cycle Access Enable */ |
12433 | #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk /*!< Flash Half Cycle Access Enable */ |
| 12845 | #define FLASH_ACR_PRFTBE_Pos (4U) |
12434 | #define FLASH_ACR_PRFTBE_Pos (4U) |
| 12846 | #define FLASH_ACR_PRFTBE_Msk (0x1U << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */ |
12435 | #define FLASH_ACR_PRFTBE_Msk (0x1UL << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */ |
| 12847 | #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */ |
12436 | #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */ |
| 12848 | #define FLASH_ACR_PRFTBS_Pos (5U) |
12437 | #define FLASH_ACR_PRFTBS_Pos (5U) |
| 12849 | #define FLASH_ACR_PRFTBS_Msk (0x1U << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */ |
12438 | #define FLASH_ACR_PRFTBS_Msk (0x1UL << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */ |
| 12850 | #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */ |
12439 | #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */ |
| 12851 | 12440 | ||
| 12852 | /****************** Bit definition for FLASH_KEYR register ******************/ |
12441 | /****************** Bit definition for FLASH_KEYR register ******************/ |
| 12853 | #define FLASH_KEYR_FKEYR_Pos (0U) |
12442 | #define FLASH_KEYR_FKEYR_Pos (0U) |
| 12854 | #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFU << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */ |
12443 | #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFUL << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */ |
| 12855 | #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */ |
12444 | #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */ |
| 12856 | 12445 | ||
| 12857 | #define RDP_KEY_Pos (0U) |
12446 | #define RDP_KEY_Pos (0U) |
| 12858 | #define RDP_KEY_Msk (0xA5U << RDP_KEY_Pos) /*!< 0x000000A5 */ |
12447 | #define RDP_KEY_Msk (0xA5UL << RDP_KEY_Pos) /*!< 0x000000A5 */ |
| 12859 | #define RDP_KEY RDP_KEY_Msk /*!< RDP Key */ |
12448 | #define RDP_KEY RDP_KEY_Msk /*!< RDP Key */ |
| 12860 | #define FLASH_KEY1_Pos (0U) |
12449 | #define FLASH_KEY1_Pos (0U) |
| 12861 | #define FLASH_KEY1_Msk (0x45670123U << FLASH_KEY1_Pos) /*!< 0x45670123 */ |
12450 | #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos) /*!< 0x45670123 */ |
| 12862 | #define FLASH_KEY1 FLASH_KEY1_Msk /*!< FPEC Key1 */ |
12451 | #define FLASH_KEY1 FLASH_KEY1_Msk /*!< FPEC Key1 */ |
| 12863 | #define FLASH_KEY2_Pos (0U) |
12452 | #define FLASH_KEY2_Pos (0U) |
| 12864 | #define FLASH_KEY2_Msk (0xCDEF89ABU << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */ |
12453 | #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */ |
| 12865 | #define FLASH_KEY2 FLASH_KEY2_Msk /*!< FPEC Key2 */ |
12454 | #define FLASH_KEY2 FLASH_KEY2_Msk /*!< FPEC Key2 */ |
| 12866 | 12455 | ||
| 12867 | /***************** Bit definition for FLASH_OPTKEYR register ****************/ |
12456 | /***************** Bit definition for FLASH_OPTKEYR register ****************/ |
| 12868 | #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) |
12457 | #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) |
| 12869 | #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ |
12458 | #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ |
| 12870 | #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */ |
12459 | #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */ |
| 12871 | 12460 | ||
| 12872 | #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */ |
12461 | #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */ |
| 12873 | #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */ |
12462 | #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */ |
| 12874 | 12463 | ||
| 12875 | /****************** Bit definition for FLASH_SR register ********************/ |
12464 | /****************** Bit definition for FLASH_SR register ********************/ |
| 12876 | #define FLASH_SR_BSY_Pos (0U) |
12465 | #define FLASH_SR_BSY_Pos (0U) |
| 12877 | #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ |
12466 | #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ |
| 12878 | #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ |
12467 | #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ |
| 12879 | #define FLASH_SR_PGERR_Pos (2U) |
12468 | #define FLASH_SR_PGERR_Pos (2U) |
| 12880 | #define FLASH_SR_PGERR_Msk (0x1U << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */ |
12469 | #define FLASH_SR_PGERR_Msk (0x1UL << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */ |
| 12881 | #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */ |
12470 | #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */ |
| 12882 | #define FLASH_SR_WRPRTERR_Pos (4U) |
12471 | #define FLASH_SR_WRPRTERR_Pos (4U) |
| 12883 | #define FLASH_SR_WRPRTERR_Msk (0x1U << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */ |
12472 | #define FLASH_SR_WRPRTERR_Msk (0x1UL << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */ |
| 12884 | #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */ |
12473 | #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */ |
| 12885 | #define FLASH_SR_EOP_Pos (5U) |
12474 | #define FLASH_SR_EOP_Pos (5U) |
| 12886 | #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000020 */ |
12475 | #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000020 */ |
| 12887 | #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */ |
12476 | #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */ |
| 12888 | 12477 | ||
| 12889 | /******************* Bit definition for FLASH_CR register *******************/ |
12478 | /******************* Bit definition for FLASH_CR register *******************/ |
| 12890 | #define FLASH_CR_PG_Pos (0U) |
12479 | #define FLASH_CR_PG_Pos (0U) |
| 12891 | #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */ |
12480 | #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ |
| 12892 | #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */ |
12481 | #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */ |
| 12893 | #define FLASH_CR_PER_Pos (1U) |
12482 | #define FLASH_CR_PER_Pos (1U) |
| 12894 | #define FLASH_CR_PER_Msk (0x1U << FLASH_CR_PER_Pos) /*!< 0x00000002 */ |
12483 | #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ |
| 12895 | #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */ |
12484 | #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */ |
| 12896 | #define FLASH_CR_MER_Pos (2U) |
12485 | #define FLASH_CR_MER_Pos (2U) |
| 12897 | #define FLASH_CR_MER_Msk (0x1U << FLASH_CR_MER_Pos) /*!< 0x00000004 */ |
12486 | #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */ |
| 12898 | #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */ |
12487 | #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */ |
| 12899 | #define FLASH_CR_OPTPG_Pos (4U) |
12488 | #define FLASH_CR_OPTPG_Pos (4U) |
| 12900 | #define FLASH_CR_OPTPG_Msk (0x1U << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */ |
12489 | #define FLASH_CR_OPTPG_Msk (0x1UL << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */ |
| 12901 | #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */ |
12490 | #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */ |
| 12902 | #define FLASH_CR_OPTER_Pos (5U) |
12491 | #define FLASH_CR_OPTER_Pos (5U) |
| 12903 | #define FLASH_CR_OPTER_Msk (0x1U << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */ |
12492 | #define FLASH_CR_OPTER_Msk (0x1UL << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */ |
| 12904 | #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */ |
12493 | #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */ |
| 12905 | #define FLASH_CR_STRT_Pos (6U) |
12494 | #define FLASH_CR_STRT_Pos (6U) |
| 12906 | #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00000040 */ |
12495 | #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00000040 */ |
| 12907 | #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */ |
12496 | #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */ |
| 12908 | #define FLASH_CR_LOCK_Pos (7U) |
12497 | #define FLASH_CR_LOCK_Pos (7U) |
| 12909 | #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */ |
12498 | #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */ |
| 12910 | #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */ |
12499 | #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */ |
| 12911 | #define FLASH_CR_OPTWRE_Pos (9U) |
12500 | #define FLASH_CR_OPTWRE_Pos (9U) |
| 12912 | #define FLASH_CR_OPTWRE_Msk (0x1U << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */ |
12501 | #define FLASH_CR_OPTWRE_Msk (0x1UL << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */ |
| 12913 | #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */ |
12502 | #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */ |
| 12914 | #define FLASH_CR_ERRIE_Pos (10U) |
12503 | #define FLASH_CR_ERRIE_Pos (10U) |
| 12915 | #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */ |
12504 | #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */ |
| 12916 | #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */ |
12505 | #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */ |
| 12917 | #define FLASH_CR_EOPIE_Pos (12U) |
12506 | #define FLASH_CR_EOPIE_Pos (12U) |
| 12918 | #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */ |
12507 | #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */ |
| 12919 | #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */ |
12508 | #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */ |
| 12920 | 12509 | ||
| 12921 | /******************* Bit definition for FLASH_AR register *******************/ |
12510 | /******************* Bit definition for FLASH_AR register *******************/ |
| 12922 | #define FLASH_AR_FAR_Pos (0U) |
12511 | #define FLASH_AR_FAR_Pos (0U) |
| 12923 | #define FLASH_AR_FAR_Msk (0xFFFFFFFFU << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */ |
12512 | #define FLASH_AR_FAR_Msk (0xFFFFFFFFUL << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */ |
| 12924 | #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */ |
12513 | #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */ |
| 12925 | 12514 | ||
| 12926 | /****************** Bit definition for FLASH_OBR register *******************/ |
12515 | /****************** Bit definition for FLASH_OBR register *******************/ |
| 12927 | #define FLASH_OBR_OPTERR_Pos (0U) |
12516 | #define FLASH_OBR_OPTERR_Pos (0U) |
| 12928 | #define FLASH_OBR_OPTERR_Msk (0x1U << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */ |
12517 | #define FLASH_OBR_OPTERR_Msk (0x1UL << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */ |
| 12929 | #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */ |
12518 | #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */ |
| 12930 | #define FLASH_OBR_RDPRT_Pos (1U) |
12519 | #define FLASH_OBR_RDPRT_Pos (1U) |
| 12931 | #define FLASH_OBR_RDPRT_Msk (0x1U << FLASH_OBR_RDPRT_Pos) /*!< 0x00000002 */ |
12520 | #define FLASH_OBR_RDPRT_Msk (0x1UL << FLASH_OBR_RDPRT_Pos) /*!< 0x00000002 */ |
| 12932 | #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read protection */ |
12521 | #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read protection */ |
| 12933 | 12522 | ||
| 12934 | #define FLASH_OBR_IWDG_SW_Pos (2U) |
12523 | #define FLASH_OBR_IWDG_SW_Pos (2U) |
| 12935 | #define FLASH_OBR_IWDG_SW_Msk (0x1U << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000004 */ |
12524 | #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000004 */ |
| 12936 | #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */ |
12525 | #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */ |
| 12937 | #define FLASH_OBR_nRST_STOP_Pos (3U) |
12526 | #define FLASH_OBR_nRST_STOP_Pos (3U) |
| 12938 | #define FLASH_OBR_nRST_STOP_Msk (0x1U << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000008 */ |
12527 | #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000008 */ |
| 12939 | #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ |
12528 | #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ |
| 12940 | #define FLASH_OBR_nRST_STDBY_Pos (4U) |
12529 | #define FLASH_OBR_nRST_STDBY_Pos (4U) |
| 12941 | #define FLASH_OBR_nRST_STDBY_Msk (0x1U << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000010 */ |
12530 | #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000010 */ |
| 12942 | #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ |
12531 | #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ |
| 12943 | #define FLASH_OBR_USER_Pos (2U) |
12532 | #define FLASH_OBR_USER_Pos (2U) |
| 12944 | #define FLASH_OBR_USER_Msk (0x7U << FLASH_OBR_USER_Pos) /*!< 0x0000001C */ |
12533 | #define FLASH_OBR_USER_Msk (0x7UL << FLASH_OBR_USER_Pos) /*!< 0x0000001C */ |
| 12945 | #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ |
12534 | #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ |
| 12946 | #define FLASH_OBR_DATA0_Pos (10U) |
12535 | #define FLASH_OBR_DATA0_Pos (10U) |
| 12947 | #define FLASH_OBR_DATA0_Msk (0xFFU << FLASH_OBR_DATA0_Pos) /*!< 0x0003FC00 */ |
12536 | #define FLASH_OBR_DATA0_Msk (0xFFUL << FLASH_OBR_DATA0_Pos) /*!< 0x0003FC00 */ |
| 12948 | #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */ |
12537 | #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */ |
| 12949 | #define FLASH_OBR_DATA1_Pos (18U) |
12538 | #define FLASH_OBR_DATA1_Pos (18U) |
| 12950 | #define FLASH_OBR_DATA1_Msk (0xFFU << FLASH_OBR_DATA1_Pos) /*!< 0x03FC0000 */ |
12539 | #define FLASH_OBR_DATA1_Msk (0xFFUL << FLASH_OBR_DATA1_Pos) /*!< 0x03FC0000 */ |
| 12951 | #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */ |
12540 | #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */ |
| 12952 | 12541 | ||
| 12953 | /****************** Bit definition for FLASH_WRPR register ******************/ |
12542 | /****************** Bit definition for FLASH_WRPR register ******************/ |
| 12954 | #define FLASH_WRPR_WRP_Pos (0U) |
12543 | #define FLASH_WRPR_WRP_Pos (0U) |
| 12955 | #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */ |
12544 | #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */ |
| 12956 | #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */ |
12545 | #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */ |
| 12957 | 12546 | ||
| 12958 | /*----------------------------------------------------------------------------*/ |
12547 | /*----------------------------------------------------------------------------*/ |
| 12959 | 12548 | ||
| 12960 | /****************** Bit definition for FLASH_RDP register *******************/ |
12549 | /****************** Bit definition for FLASH_RDP register *******************/ |
| 12961 | #define FLASH_RDP_RDP_Pos (0U) |
12550 | #define FLASH_RDP_RDP_Pos (0U) |
| 12962 | #define FLASH_RDP_RDP_Msk (0xFFU << FLASH_RDP_RDP_Pos) /*!< 0x000000FF */ |
12551 | #define FLASH_RDP_RDP_Msk (0xFFUL << FLASH_RDP_RDP_Pos) /*!< 0x000000FF */ |
| 12963 | #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk /*!< Read protection option byte */ |
12552 | #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk /*!< Read protection option byte */ |
| 12964 | #define FLASH_RDP_nRDP_Pos (8U) |
12553 | #define FLASH_RDP_nRDP_Pos (8U) |
| 12965 | #define FLASH_RDP_nRDP_Msk (0xFFU << FLASH_RDP_nRDP_Pos) /*!< 0x0000FF00 */ |
12554 | #define FLASH_RDP_nRDP_Msk (0xFFUL << FLASH_RDP_nRDP_Pos) /*!< 0x0000FF00 */ |
| 12966 | #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk /*!< Read protection complemented option byte */ |
12555 | #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk /*!< Read protection complemented option byte */ |
| 12967 | 12556 | ||
| 12968 | /****************** Bit definition for FLASH_USER register ******************/ |
12557 | /****************** Bit definition for FLASH_USER register ******************/ |
| 12969 | #define FLASH_USER_USER_Pos (16U) |
12558 | #define FLASH_USER_USER_Pos (16U) |
| 12970 | #define FLASH_USER_USER_Msk (0xFFU << FLASH_USER_USER_Pos) /*!< 0x00FF0000 */ |
12559 | #define FLASH_USER_USER_Msk (0xFFUL << FLASH_USER_USER_Pos) /*!< 0x00FF0000 */ |
| 12971 | #define FLASH_USER_USER FLASH_USER_USER_Msk /*!< User option byte */ |
12560 | #define FLASH_USER_USER FLASH_USER_USER_Msk /*!< User option byte */ |
| 12972 | #define FLASH_USER_nUSER_Pos (24U) |
12561 | #define FLASH_USER_nUSER_Pos (24U) |
| 12973 | #define FLASH_USER_nUSER_Msk (0xFFU << FLASH_USER_nUSER_Pos) /*!< 0xFF000000 */ |
12562 | #define FLASH_USER_nUSER_Msk (0xFFUL << FLASH_USER_nUSER_Pos) /*!< 0xFF000000 */ |
| 12974 | #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk /*!< User complemented option byte */ |
12563 | #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk /*!< User complemented option byte */ |
| 12975 | 12564 | ||
| 12976 | /****************** Bit definition for FLASH_Data0 register *****************/ |
12565 | /****************** Bit definition for FLASH_Data0 register *****************/ |
| 12977 | #define FLASH_DATA0_DATA0_Pos (0U) |
12566 | #define FLASH_DATA0_DATA0_Pos (0U) |
| 12978 | #define FLASH_DATA0_DATA0_Msk (0xFFU << FLASH_DATA0_DATA0_Pos) /*!< 0x000000FF */ |
12567 | #define FLASH_DATA0_DATA0_Msk (0xFFUL << FLASH_DATA0_DATA0_Pos) /*!< 0x000000FF */ |
| 12979 | #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk /*!< User data storage option byte */ |
12568 | #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk /*!< User data storage option byte */ |
| 12980 | #define FLASH_DATA0_nDATA0_Pos (8U) |
12569 | #define FLASH_DATA0_nDATA0_Pos (8U) |
| 12981 | #define FLASH_DATA0_nDATA0_Msk (0xFFU << FLASH_DATA0_nDATA0_Pos) /*!< 0x0000FF00 */ |
12570 | #define FLASH_DATA0_nDATA0_Msk (0xFFUL << FLASH_DATA0_nDATA0_Pos) /*!< 0x0000FF00 */ |
| 12982 | #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk /*!< User data storage complemented option byte */ |
12571 | #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk /*!< User data storage complemented option byte */ |
| 12983 | 12572 | ||
| 12984 | /****************** Bit definition for FLASH_Data1 register *****************/ |
12573 | /****************** Bit definition for FLASH_Data1 register *****************/ |
| 12985 | #define FLASH_DATA1_DATA1_Pos (16U) |
12574 | #define FLASH_DATA1_DATA1_Pos (16U) |
| 12986 | #define FLASH_DATA1_DATA1_Msk (0xFFU << FLASH_DATA1_DATA1_Pos) /*!< 0x00FF0000 */ |
12575 | #define FLASH_DATA1_DATA1_Msk (0xFFUL << FLASH_DATA1_DATA1_Pos) /*!< 0x00FF0000 */ |
| 12987 | #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk /*!< User data storage option byte */ |
12576 | #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk /*!< User data storage option byte */ |
| 12988 | #define FLASH_DATA1_nDATA1_Pos (24U) |
12577 | #define FLASH_DATA1_nDATA1_Pos (24U) |
| 12989 | #define FLASH_DATA1_nDATA1_Msk (0xFFU << FLASH_DATA1_nDATA1_Pos) /*!< 0xFF000000 */ |
12578 | #define FLASH_DATA1_nDATA1_Msk (0xFFUL << FLASH_DATA1_nDATA1_Pos) /*!< 0xFF000000 */ |
| 12990 | #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk /*!< User data storage complemented option byte */ |
12579 | #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk /*!< User data storage complemented option byte */ |
| 12991 | 12580 | ||
| 12992 | /****************** Bit definition for FLASH_WRP0 register ******************/ |
12581 | /****************** Bit definition for FLASH_WRP0 register ******************/ |
| 12993 | #define FLASH_WRP0_WRP0_Pos (0U) |
12582 | #define FLASH_WRP0_WRP0_Pos (0U) |
| 12994 | #define FLASH_WRP0_WRP0_Msk (0xFFU << FLASH_WRP0_WRP0_Pos) /*!< 0x000000FF */ |
12583 | #define FLASH_WRP0_WRP0_Msk (0xFFUL << FLASH_WRP0_WRP0_Pos) /*!< 0x000000FF */ |
| 12995 | #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */ |
12584 | #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */ |
| 12996 | #define FLASH_WRP0_nWRP0_Pos (8U) |
12585 | #define FLASH_WRP0_nWRP0_Pos (8U) |
| 12997 | #define FLASH_WRP0_nWRP0_Msk (0xFFU << FLASH_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */ |
12586 | #define FLASH_WRP0_nWRP0_Msk (0xFFUL << FLASH_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */ |
| 12998 | #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */ |
12587 | #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */ |
| 12999 | 12588 | ||
| 13000 | /****************** Bit definition for FLASH_WRP1 register ******************/ |
12589 | /****************** Bit definition for FLASH_WRP1 register ******************/ |
| 13001 | #define FLASH_WRP1_WRP1_Pos (16U) |
12590 | #define FLASH_WRP1_WRP1_Pos (16U) |
| 13002 | #define FLASH_WRP1_WRP1_Msk (0xFFU << FLASH_WRP1_WRP1_Pos) /*!< 0x00FF0000 */ |
12591 | #define FLASH_WRP1_WRP1_Msk (0xFFUL << FLASH_WRP1_WRP1_Pos) /*!< 0x00FF0000 */ |
| 13003 | #define FLASH_WRP1_WRP1 FLASH_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */ |
12592 | #define FLASH_WRP1_WRP1 FLASH_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */ |
| 13004 | #define FLASH_WRP1_nWRP1_Pos (24U) |
12593 | #define FLASH_WRP1_nWRP1_Pos (24U) |
| 13005 | #define FLASH_WRP1_nWRP1_Msk (0xFFU << FLASH_WRP1_nWRP1_Pos) /*!< 0xFF000000 */ |
12594 | #define FLASH_WRP1_nWRP1_Msk (0xFFUL << FLASH_WRP1_nWRP1_Pos) /*!< 0xFF000000 */ |
| 13006 | #define FLASH_WRP1_nWRP1 FLASH_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */ |
12595 | #define FLASH_WRP1_nWRP1 FLASH_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */ |
| 13007 | 12596 | ||
| 13008 | /****************** Bit definition for FLASH_WRP2 register ******************/ |
12597 | /****************** Bit definition for FLASH_WRP2 register ******************/ |
| 13009 | #define FLASH_WRP2_WRP2_Pos (0U) |
12598 | #define FLASH_WRP2_WRP2_Pos (0U) |
| 13010 | #define FLASH_WRP2_WRP2_Msk (0xFFU << FLASH_WRP2_WRP2_Pos) /*!< 0x000000FF */ |
12599 | #define FLASH_WRP2_WRP2_Msk (0xFFUL << FLASH_WRP2_WRP2_Pos) /*!< 0x000000FF */ |
| 13011 | #define FLASH_WRP2_WRP2 FLASH_WRP2_WRP2_Msk /*!< Flash memory write protection option bytes */ |
12600 | #define FLASH_WRP2_WRP2 FLASH_WRP2_WRP2_Msk /*!< Flash memory write protection option bytes */ |
| 13012 | #define FLASH_WRP2_nWRP2_Pos (8U) |
12601 | #define FLASH_WRP2_nWRP2_Pos (8U) |
| 13013 | #define FLASH_WRP2_nWRP2_Msk (0xFFU << FLASH_WRP2_nWRP2_Pos) /*!< 0x0000FF00 */ |
12602 | #define FLASH_WRP2_nWRP2_Msk (0xFFUL << FLASH_WRP2_nWRP2_Pos) /*!< 0x0000FF00 */ |
| 13014 | #define FLASH_WRP2_nWRP2 FLASH_WRP2_nWRP2_Msk /*!< Flash memory write protection complemented option bytes */ |
12603 | #define FLASH_WRP2_nWRP2 FLASH_WRP2_nWRP2_Msk /*!< Flash memory write protection complemented option bytes */ |
| 13015 | 12604 | ||
| 13016 | /****************** Bit definition for FLASH_WRP3 register ******************/ |
12605 | /****************** Bit definition for FLASH_WRP3 register ******************/ |
| 13017 | #define FLASH_WRP3_WRP3_Pos (16U) |
12606 | #define FLASH_WRP3_WRP3_Pos (16U) |
| 13018 | #define FLASH_WRP3_WRP3_Msk (0xFFU << FLASH_WRP3_WRP3_Pos) /*!< 0x00FF0000 */ |
12607 | #define FLASH_WRP3_WRP3_Msk (0xFFUL << FLASH_WRP3_WRP3_Pos) /*!< 0x00FF0000 */ |
| 13019 | #define FLASH_WRP3_WRP3 FLASH_WRP3_WRP3_Msk /*!< Flash memory write protection option bytes */ |
12608 | #define FLASH_WRP3_WRP3 FLASH_WRP3_WRP3_Msk /*!< Flash memory write protection option bytes */ |
| 13020 | #define FLASH_WRP3_nWRP3_Pos (24U) |
12609 | #define FLASH_WRP3_nWRP3_Pos (24U) |
| 13021 | #define FLASH_WRP3_nWRP3_Msk (0xFFU << FLASH_WRP3_nWRP3_Pos) /*!< 0xFF000000 */ |
12610 | #define FLASH_WRP3_nWRP3_Msk (0xFFUL << FLASH_WRP3_nWRP3_Pos) /*!< 0xFF000000 */ |
| 13022 | #define FLASH_WRP3_nWRP3 FLASH_WRP3_nWRP3_Msk /*!< Flash memory write protection complemented option bytes */ |
12611 | #define FLASH_WRP3_nWRP3 FLASH_WRP3_nWRP3_Msk /*!< Flash memory write protection complemented option bytes */ |
| 13023 | 12612 | ||
| 13024 | 12613 | ||
| 13025 | /******************************************************************************/ |
12614 | /******************************************************************************/ |
| 13026 | /* */ |
12615 | /* */ |
| 13027 | /* USB_OTG */ |
12616 | /* USB_OTG */ |
| 13028 | /* */ |
12617 | /* */ |
| 13029 | /******************************************************************************/ |
12618 | /******************************************************************************/ |
| 13030 | - | ||
| 13031 | /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/ |
12619 | /******************** Bit definition for USB_OTG_GOTGCTL register ***********/ |
| 13032 | #define USB_OTG_GOTGCTL_SRQSCS_Pos (0U) |
12620 | #define USB_OTG_GOTGCTL_SRQSCS_Pos (0U) |
| 13033 | #define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1U << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */ |
12621 | #define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1UL << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */ |
| 13034 | #define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk /*!< Session request success */ |
12622 | #define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk /*!< Session request success */ |
| 13035 | #define USB_OTG_GOTGCTL_SRQ_Pos (1U) |
12623 | #define USB_OTG_GOTGCTL_SRQ_Pos (1U) |
| 13036 | #define USB_OTG_GOTGCTL_SRQ_Msk (0x1U << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */ |
12624 | #define USB_OTG_GOTGCTL_SRQ_Msk (0x1UL << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */ |
| 13037 | #define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk /*!< Session request */ |
12625 | #define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk /*!< Session request */ |
| 13038 | #define USB_OTG_GOTGCTL_HNGSCS_Pos (8U) |
12626 | #define USB_OTG_GOTGCTL_HNGSCS_Pos (8U) |
| 13039 | #define USB_OTG_GOTGCTL_HNGSCS_Msk (0x1U << USB_OTG_GOTGCTL_HNGSCS_Pos) /*!< 0x00000100 */ |
12627 | #define USB_OTG_GOTGCTL_HNGSCS_Msk (0x1UL << USB_OTG_GOTGCTL_HNGSCS_Pos) /*!< 0x00000100 */ |
| 13040 | #define USB_OTG_GOTGCTL_HNGSCS USB_OTG_GOTGCTL_HNGSCS_Msk /*!< Host negotiation success */ |
12628 | #define USB_OTG_GOTGCTL_HNGSCS USB_OTG_GOTGCTL_HNGSCS_Msk /*!< Host set HNP enable */ |
| 13041 | #define USB_OTG_GOTGCTL_HNPRQ_Pos (9U) |
12629 | #define USB_OTG_GOTGCTL_HNPRQ_Pos (9U) |
| 13042 | #define USB_OTG_GOTGCTL_HNPRQ_Msk (0x1U << USB_OTG_GOTGCTL_HNPRQ_Pos) /*!< 0x00000200 */ |
12630 | #define USB_OTG_GOTGCTL_HNPRQ_Msk (0x1UL << USB_OTG_GOTGCTL_HNPRQ_Pos) /*!< 0x00000200 */ |
| 13043 | #define USB_OTG_GOTGCTL_HNPRQ USB_OTG_GOTGCTL_HNPRQ_Msk /*!< HNP request */ |
12631 | #define USB_OTG_GOTGCTL_HNPRQ USB_OTG_GOTGCTL_HNPRQ_Msk /*!< HNP request */ |
| 13044 | #define USB_OTG_GOTGCTL_HSHNPEN_Pos (10U) |
12632 | #define USB_OTG_GOTGCTL_HSHNPEN_Pos (10U) |
| 13045 | #define USB_OTG_GOTGCTL_HSHNPEN_Msk (0x1U << USB_OTG_GOTGCTL_HSHNPEN_Pos) /*!< 0x00000400 */ |
12633 | #define USB_OTG_GOTGCTL_HSHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_HSHNPEN_Pos) /*!< 0x00000400 */ |
| 13046 | #define USB_OTG_GOTGCTL_HSHNPEN USB_OTG_GOTGCTL_HSHNPEN_Msk /*!< Host set HNP enable */ |
12634 | #define USB_OTG_GOTGCTL_HSHNPEN USB_OTG_GOTGCTL_HSHNPEN_Msk /*!< Host set HNP enable */ |
| 13047 | #define USB_OTG_GOTGCTL_DHNPEN_Pos (11U) |
12635 | #define USB_OTG_GOTGCTL_DHNPEN_Pos (11U) |
| 13048 | #define USB_OTG_GOTGCTL_DHNPEN_Msk (0x1U << USB_OTG_GOTGCTL_DHNPEN_Pos) /*!< 0x00000800 */ |
12636 | #define USB_OTG_GOTGCTL_DHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_DHNPEN_Pos) /*!< 0x00000800 */ |
| 13049 | #define USB_OTG_GOTGCTL_DHNPEN USB_OTG_GOTGCTL_DHNPEN_Msk /*!< Device HNP enabled */ |
12637 | #define USB_OTG_GOTGCTL_DHNPEN USB_OTG_GOTGCTL_DHNPEN_Msk /*!< Device HNP enabled */ |
| 13050 | #define USB_OTG_GOTGCTL_CIDSTS_Pos (16U) |
12638 | #define USB_OTG_GOTGCTL_CIDSTS_Pos (16U) |
| 13051 | #define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1U << USB_OTG_GOTGCTL_CIDSTS_Pos) /*!< 0x00010000 */ |
12639 | #define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1UL << USB_OTG_GOTGCTL_CIDSTS_Pos) /*!< 0x00010000 */ |
| 13052 | #define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk /*!< Connector ID status */ |
12640 | #define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk /*!< Connector ID status */ |
| 13053 | #define USB_OTG_GOTGCTL_DBCT_Pos (17U) |
12641 | #define USB_OTG_GOTGCTL_DBCT_Pos (17U) |
| 13054 | #define USB_OTG_GOTGCTL_DBCT_Msk (0x1U << USB_OTG_GOTGCTL_DBCT_Pos) /*!< 0x00020000 */ |
12642 | #define USB_OTG_GOTGCTL_DBCT_Msk (0x1UL << USB_OTG_GOTGCTL_DBCT_Pos) /*!< 0x00020000 */ |
| 13055 | #define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk /*!< Long/short debounce time */ |
12643 | #define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk /*!< Long/short debounce time */ |
| 13056 | #define USB_OTG_GOTGCTL_ASVLD_Pos (18U) |
12644 | #define USB_OTG_GOTGCTL_ASVLD_Pos (18U) |
| 13057 | #define USB_OTG_GOTGCTL_ASVLD_Msk (0x1U << USB_OTG_GOTGCTL_ASVLD_Pos) /*!< 0x00040000 */ |
12645 | #define USB_OTG_GOTGCTL_ASVLD_Msk (0x1UL << USB_OTG_GOTGCTL_ASVLD_Pos) /*!< 0x00040000 */ |
| 13058 | #define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk /*!< A-session valid */ |
12646 | #define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk /*!< A-session valid */ |
| 13059 | #define USB_OTG_GOTGCTL_BSVLD_Pos (19U) |
12647 | #define USB_OTG_GOTGCTL_BSVLD_Pos (19U) |
| 13060 | #define USB_OTG_GOTGCTL_BSVLD_Msk (0x1U << USB_OTG_GOTGCTL_BSVLD_Pos) /*!< 0x00080000 */ |
12648 | #define USB_OTG_GOTGCTL_BSVLD_Msk (0x1UL << USB_OTG_GOTGCTL_BSVLD_Pos) /*!< 0x00080000 */ |
| 13061 | #define USB_OTG_GOTGCTL_BSVLD USB_OTG_GOTGCTL_BSVLD_Msk /*!< B-session valid */ |
12649 | #define USB_OTG_GOTGCTL_BSVLD USB_OTG_GOTGCTL_BSVLD_Msk /*!< B-session valid */ |
| 13062 | 12650 | ||
| 13063 | /******************** Bit definition forUSB_OTG_HCFG register ********************/ |
12651 | /******************** Bit definition for USB_OTG_HCFG register ********************/ |
| 13064 | 12652 | ||
| 13065 | #define USB_OTG_HCFG_FSLSPCS_Pos (0U) |
12653 | #define USB_OTG_HCFG_FSLSPCS_Pos (0U) |
| 13066 | #define USB_OTG_HCFG_FSLSPCS_Msk (0x3U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */ |
12654 | #define USB_OTG_HCFG_FSLSPCS_Msk (0x3UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */ |
| 13067 | #define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk /*!< FS/LS PHY clock select */ |
12655 | #define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk /*!< FS/LS PHY clock select */ |
| 13068 | #define USB_OTG_HCFG_FSLSPCS_0 (0x1U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */ |
12656 | #define USB_OTG_HCFG_FSLSPCS_0 (0x1UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */ |
| 13069 | #define USB_OTG_HCFG_FSLSPCS_1 (0x2U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */ |
12657 | #define USB_OTG_HCFG_FSLSPCS_1 (0x2UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */ |
| 13070 | #define USB_OTG_HCFG_FSLSS_Pos (2U) |
12658 | #define USB_OTG_HCFG_FSLSS_Pos (2U) |
| 13071 | #define USB_OTG_HCFG_FSLSS_Msk (0x1U << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */ |
12659 | #define USB_OTG_HCFG_FSLSS_Msk (0x1UL << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */ |
| 13072 | #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only support */ |
12660 | #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only support */ |
| 13073 | 12661 | ||
| 13074 | /******************** Bit definition forUSB_OTG_DCFG register ********************/ |
12662 | /******************** Bit definition for USB_OTG_DCFG register ********************/ |
| 13075 | 12663 | ||
| 13076 | #define USB_OTG_DCFG_DSPD_Pos (0U) |
12664 | #define USB_OTG_DCFG_DSPD_Pos (0U) |
| 13077 | #define USB_OTG_DCFG_DSPD_Msk (0x3U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */ |
12665 | #define USB_OTG_DCFG_DSPD_Msk (0x3UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */ |
| 13078 | #define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk /*!< Device speed */ |
12666 | #define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk /*!< Device speed */ |
| 13079 | #define USB_OTG_DCFG_DSPD_0 (0x1U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */ |
12667 | #define USB_OTG_DCFG_DSPD_0 (0x1UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */ |
| 13080 | #define USB_OTG_DCFG_DSPD_1 (0x2U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */ |
12668 | #define USB_OTG_DCFG_DSPD_1 (0x2UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */ |
| 13081 | #define USB_OTG_DCFG_NZLSOHSK_Pos (2U) |
12669 | #define USB_OTG_DCFG_NZLSOHSK_Pos (2U) |
| 13082 | #define USB_OTG_DCFG_NZLSOHSK_Msk (0x1U << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */ |
12670 | #define USB_OTG_DCFG_NZLSOHSK_Msk (0x1UL << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */ |
| 13083 | #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length status OUT handshake */ |
12671 | #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length status OUT handshake */ |
| 13084 | 12672 | ||
| 13085 | #define USB_OTG_DCFG_DAD_Pos (4U) |
12673 | #define USB_OTG_DCFG_DAD_Pos (4U) |
| 13086 | #define USB_OTG_DCFG_DAD_Msk (0x7FU << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */ |
12674 | #define USB_OTG_DCFG_DAD_Msk (0x7FUL << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */ |
| 13087 | #define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk /*!< Device address */ |
12675 | #define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk /*!< Device address */ |
| 13088 | #define USB_OTG_DCFG_DAD_0 (0x01U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */ |
12676 | #define USB_OTG_DCFG_DAD_0 (0x01UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */ |
| 13089 | #define USB_OTG_DCFG_DAD_1 (0x02U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */ |
12677 | #define USB_OTG_DCFG_DAD_1 (0x02UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */ |
| 13090 | #define USB_OTG_DCFG_DAD_2 (0x04U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */ |
12678 | #define USB_OTG_DCFG_DAD_2 (0x04UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */ |
| 13091 | #define USB_OTG_DCFG_DAD_3 (0x08U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */ |
12679 | #define USB_OTG_DCFG_DAD_3 (0x08UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */ |
| 13092 | #define USB_OTG_DCFG_DAD_4 (0x10U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */ |
12680 | #define USB_OTG_DCFG_DAD_4 (0x10UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */ |
| 13093 | #define USB_OTG_DCFG_DAD_5 (0x20U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */ |
12681 | #define USB_OTG_DCFG_DAD_5 (0x20UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */ |
| 13094 | #define USB_OTG_DCFG_DAD_6 (0x40U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */ |
12682 | #define USB_OTG_DCFG_DAD_6 (0x40UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */ |
| 13095 | 12683 | ||
| 13096 | #define USB_OTG_DCFG_PFIVL_Pos (11U) |
12684 | #define USB_OTG_DCFG_PFIVL_Pos (11U) |
| 13097 | #define USB_OTG_DCFG_PFIVL_Msk (0x3U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */ |
12685 | #define USB_OTG_DCFG_PFIVL_Msk (0x3UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */ |
| 13098 | #define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk /*!< Periodic (micro)frame interval */ |
12686 | #define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk /*!< Periodic (micro)frame interval */ |
| 13099 | #define USB_OTG_DCFG_PFIVL_0 (0x1U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */ |
12687 | #define USB_OTG_DCFG_PFIVL_0 (0x1UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */ |
| 13100 | #define USB_OTG_DCFG_PFIVL_1 (0x2U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */ |
12688 | #define USB_OTG_DCFG_PFIVL_1 (0x2UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */ |
| 13101 | 12689 | ||
| 13102 | #define USB_OTG_DCFG_PERSCHIVL_Pos (24U) |
12690 | #define USB_OTG_DCFG_PERSCHIVL_Pos (24U) |
| 13103 | #define USB_OTG_DCFG_PERSCHIVL_Msk (0x3U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */ |
12691 | #define USB_OTG_DCFG_PERSCHIVL_Msk (0x3UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */ |
| 13104 | #define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk /*!< Periodic scheduling interval */ |
12692 | #define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk /*!< Periodic scheduling interval */ |
| 13105 | #define USB_OTG_DCFG_PERSCHIVL_0 (0x1U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */ |
12693 | #define USB_OTG_DCFG_PERSCHIVL_0 (0x1UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */ |
| 13106 | #define USB_OTG_DCFG_PERSCHIVL_1 (0x2U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */ |
12694 | #define USB_OTG_DCFG_PERSCHIVL_1 (0x2UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */ |
| 13107 | 12695 | ||
| 13108 | /******************** Bit definition forUSB_OTG_PCGCR register ********************/ |
12696 | /******************** Bit definition for USB_OTG_PCGCR register ********************/ |
| 13109 | #define USB_OTG_PCGCR_STPPCLK_Pos (0U) |
12697 | #define USB_OTG_PCGCR_STPPCLK_Pos (0U) |
| 13110 | #define USB_OTG_PCGCR_STPPCLK_Msk (0x1U << USB_OTG_PCGCR_STPPCLK_Pos) /*!< 0x00000001 */ |
12698 | #define USB_OTG_PCGCR_STPPCLK_Msk (0x1UL << USB_OTG_PCGCR_STPPCLK_Pos) /*!< 0x00000001 */ |
| 13111 | #define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk /*!< Stop PHY clock */ |
12699 | #define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk /*!< Stop PHY clock */ |
| 13112 | #define USB_OTG_PCGCR_GATEHCLK_Pos (1U) |
12700 | #define USB_OTG_PCGCR_GATEHCLK_Pos (1U) |
| 13113 | #define USB_OTG_PCGCR_GATEHCLK_Msk (0x1U << USB_OTG_PCGCR_GATEHCLK_Pos) /*!< 0x00000002 */ |
12701 | #define USB_OTG_PCGCR_GATEHCLK_Msk (0x1UL << USB_OTG_PCGCR_GATEHCLK_Pos) /*!< 0x00000002 */ |
| 13114 | #define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk /*!< Gate HCLK */ |
12702 | #define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk /*!< Gate HCLK */ |
| 13115 | #define USB_OTG_PCGCR_PHYSUSP_Pos (4U) |
12703 | #define USB_OTG_PCGCR_PHYSUSP_Pos (4U) |
| 13116 | #define USB_OTG_PCGCR_PHYSUSP_Msk (0x1U << USB_OTG_PCGCR_PHYSUSP_Pos) /*!< 0x00000010 */ |
12704 | #define USB_OTG_PCGCR_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCR_PHYSUSP_Pos) /*!< 0x00000010 */ |
| 13117 | #define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk /*!< PHY suspended */ |
12705 | #define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk /*!< PHY suspended */ |
| 13118 | 12706 | ||
| 13119 | /******************** Bit definition forUSB_OTG_GOTGINT register ******************/ |
12707 | /******************** Bit definition for USB_OTG_GOTGINT register ********************/ |
| 13120 | #define USB_OTG_GOTGINT_SEDET_Pos (2U) |
12708 | #define USB_OTG_GOTGINT_SEDET_Pos (2U) |
| 13121 | #define USB_OTG_GOTGINT_SEDET_Msk (0x1U << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */ |
12709 | #define USB_OTG_GOTGINT_SEDET_Msk (0x1UL << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */ |
| 13122 | #define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk /*!< Session end detected */ |
12710 | #define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk /*!< Session end detected */ |
| 13123 | #define USB_OTG_GOTGINT_SRSSCHG_Pos (8U) |
12711 | #define USB_OTG_GOTGINT_SRSSCHG_Pos (8U) |
| 13124 | #define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1U << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */ |
12712 | #define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */ |
| 13125 | #define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk /*!< Session request success status change */ |
12713 | #define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk /*!< Session request success status change */ |
| 13126 | #define USB_OTG_GOTGINT_HNSSCHG_Pos (9U) |
12714 | #define USB_OTG_GOTGINT_HNSSCHG_Pos (9U) |
| 13127 | #define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1U << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */ |
12715 | #define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */ |
| 13128 | #define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk /*!< Host negotiation success status change */ |
12716 | #define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk /*!< Host negotiation success status change */ |
| 13129 | #define USB_OTG_GOTGINT_HNGDET_Pos (17U) |
12717 | #define USB_OTG_GOTGINT_HNGDET_Pos (17U) |
| 13130 | #define USB_OTG_GOTGINT_HNGDET_Msk (0x1U << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */ |
12718 | #define USB_OTG_GOTGINT_HNGDET_Msk (0x1UL << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */ |
| 13131 | #define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk /*!< Host negotiation detected */ |
12719 | #define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk /*!< Host negotiation detected */ |
| 13132 | #define USB_OTG_GOTGINT_ADTOCHG_Pos (18U) |
12720 | #define USB_OTG_GOTGINT_ADTOCHG_Pos (18U) |
| 13133 | #define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1U << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */ |
12721 | #define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1UL << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */ |
| 13134 | #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeout change */ |
12722 | #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeout change */ |
| 13135 | #define USB_OTG_GOTGINT_DBCDNE_Pos (19U) |
12723 | #define USB_OTG_GOTGINT_DBCDNE_Pos (19U) |
| 13136 | #define USB_OTG_GOTGINT_DBCDNE_Msk (0x1U << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */ |
12724 | #define USB_OTG_GOTGINT_DBCDNE_Msk (0x1UL << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */ |
| 13137 | #define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk /*!< Debounce done */ |
12725 | #define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk /*!< Debounce done */ |
| 13138 | 12726 | ||
| 13139 | /******************** Bit definition forUSB_OTG_DCTL register ********************/ |
12727 | /******************** Bit definition for USB_OTG_DCTL register ********************/ |
| 13140 | #define USB_OTG_DCTL_RWUSIG_Pos (0U) |
12728 | #define USB_OTG_DCTL_RWUSIG_Pos (0U) |
| 13141 | #define USB_OTG_DCTL_RWUSIG_Msk (0x1U << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */ |
12729 | #define USB_OTG_DCTL_RWUSIG_Msk (0x1UL << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */ |
| 13142 | #define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk /*!< Remote wakeup signaling */ |
12730 | #define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk /*!< Remote wakeup signaling */ |
| 13143 | #define USB_OTG_DCTL_SDIS_Pos (1U) |
12731 | #define USB_OTG_DCTL_SDIS_Pos (1U) |
| 13144 | #define USB_OTG_DCTL_SDIS_Msk (0x1U << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */ |
12732 | #define USB_OTG_DCTL_SDIS_Msk (0x1UL << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */ |
| 13145 | #define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk /*!< Soft disconnect */ |
12733 | #define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk /*!< Soft disconnect */ |
| 13146 | #define USB_OTG_DCTL_GINSTS_Pos (2U) |
12734 | #define USB_OTG_DCTL_GINSTS_Pos (2U) |
| 13147 | #define USB_OTG_DCTL_GINSTS_Msk (0x1U << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */ |
12735 | #define USB_OTG_DCTL_GINSTS_Msk (0x1UL << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */ |
| 13148 | #define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk /*!< Global IN NAK status */ |
12736 | #define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk /*!< Global IN NAK status */ |
| 13149 | #define USB_OTG_DCTL_GONSTS_Pos (3U) |
12737 | #define USB_OTG_DCTL_GONSTS_Pos (3U) |
| 13150 | #define USB_OTG_DCTL_GONSTS_Msk (0x1U << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */ |
12738 | #define USB_OTG_DCTL_GONSTS_Msk (0x1UL << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */ |
| 13151 | #define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk /*!< Global OUT NAK status */ |
12739 | #define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk /*!< Global OUT NAK status */ |
| 13152 | 12740 | ||
| 13153 | #define USB_OTG_DCTL_TCTL_Pos (4U) |
12741 | #define USB_OTG_DCTL_TCTL_Pos (4U) |
| 13154 | #define USB_OTG_DCTL_TCTL_Msk (0x7U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */ |
12742 | #define USB_OTG_DCTL_TCTL_Msk (0x7UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */ |
| 13155 | #define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk /*!< Test control */ |
12743 | #define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk /*!< Test control */ |
| 13156 | #define USB_OTG_DCTL_TCTL_0 (0x1U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */ |
12744 | #define USB_OTG_DCTL_TCTL_0 (0x1UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */ |
| 13157 | #define USB_OTG_DCTL_TCTL_1 (0x2U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */ |
12745 | #define USB_OTG_DCTL_TCTL_1 (0x2UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */ |
| 13158 | #define USB_OTG_DCTL_TCTL_2 (0x4U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */ |
12746 | #define USB_OTG_DCTL_TCTL_2 (0x4UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */ |
| 13159 | #define USB_OTG_DCTL_SGINAK_Pos (7U) |
12747 | #define USB_OTG_DCTL_SGINAK_Pos (7U) |
| 13160 | #define USB_OTG_DCTL_SGINAK_Msk (0x1U << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */ |
12748 | #define USB_OTG_DCTL_SGINAK_Msk (0x1UL << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */ |
| 13161 | #define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk /*!< Set global IN NAK */ |
12749 | #define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk /*!< Set global IN NAK */ |
| 13162 | #define USB_OTG_DCTL_CGINAK_Pos (8U) |
12750 | #define USB_OTG_DCTL_CGINAK_Pos (8U) |
| 13163 | #define USB_OTG_DCTL_CGINAK_Msk (0x1U << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */ |
12751 | #define USB_OTG_DCTL_CGINAK_Msk (0x1UL << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */ |
| 13164 | #define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk /*!< Clear global IN NAK */ |
12752 | #define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk /*!< Clear global IN NAK */ |
| 13165 | #define USB_OTG_DCTL_SGONAK_Pos (9U) |
12753 | #define USB_OTG_DCTL_SGONAK_Pos (9U) |
| 13166 | #define USB_OTG_DCTL_SGONAK_Msk (0x1U << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */ |
12754 | #define USB_OTG_DCTL_SGONAK_Msk (0x1UL << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */ |
| 13167 | #define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk /*!< Set global OUT NAK */ |
12755 | #define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk /*!< Set global OUT NAK */ |
| 13168 | #define USB_OTG_DCTL_CGONAK_Pos (10U) |
12756 | #define USB_OTG_DCTL_CGONAK_Pos (10U) |
| 13169 | #define USB_OTG_DCTL_CGONAK_Msk (0x1U << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */ |
12757 | #define USB_OTG_DCTL_CGONAK_Msk (0x1UL << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */ |
| 13170 | #define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk /*!< Clear global OUT NAK */ |
12758 | #define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk /*!< Clear global OUT NAK */ |
| 13171 | #define USB_OTG_DCTL_POPRGDNE_Pos (11U) |
12759 | #define USB_OTG_DCTL_POPRGDNE_Pos (11U) |
| 13172 | #define USB_OTG_DCTL_POPRGDNE_Msk (0x1U << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */ |
12760 | #define USB_OTG_DCTL_POPRGDNE_Msk (0x1UL << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */ |
| 13173 | #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on programming done */ |
12761 | #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on programming done */ |
| 13174 | 12762 | ||
| 13175 | /******************** Bit definition forUSB_OTG_HFIR register ********************/ |
12763 | /******************** Bit definition for USB_OTG_HFIR register ********************/ |
| 13176 | #define USB_OTG_HFIR_FRIVL_Pos (0U) |
12764 | #define USB_OTG_HFIR_FRIVL_Pos (0U) |
| 13177 | #define USB_OTG_HFIR_FRIVL_Msk (0xFFFFU << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */ |
12765 | #define USB_OTG_HFIR_FRIVL_Msk (0xFFFFUL << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */ |
| 13178 | #define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk /*!< Frame interval */ |
12766 | #define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk /*!< Frame interval */ |
| 13179 | 12767 | ||
| 13180 | /******************** Bit definition forUSB_OTG_HFNUM register ********************/ |
12768 | /******************** Bit definition for USB_OTG_HFNUM register ********************/ |
| 13181 | #define USB_OTG_HFNUM_FRNUM_Pos (0U) |
12769 | #define USB_OTG_HFNUM_FRNUM_Pos (0U) |
| 13182 | #define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFU << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */ |
12770 | #define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFUL << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */ |
| 13183 | #define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk /*!< Frame number */ |
12771 | #define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk /*!< Frame number */ |
| 13184 | #define USB_OTG_HFNUM_FTREM_Pos (16U) |
12772 | #define USB_OTG_HFNUM_FTREM_Pos (16U) |
| 13185 | #define USB_OTG_HFNUM_FTREM_Msk (0xFFFFU << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */ |
12773 | #define USB_OTG_HFNUM_FTREM_Msk (0xFFFFUL << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */ |
| 13186 | #define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk /*!< Frame time remaining */ |
12774 | #define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk /*!< Frame time remaining */ |
| 13187 | 12775 | ||
| 13188 | /******************** Bit definition forUSB_OTG_DSTS register ********************/ |
12776 | /******************** Bit definition for USB_OTG_DSTS register ********************/ |
| 13189 | #define USB_OTG_DSTS_SUSPSTS_Pos (0U) |
12777 | #define USB_OTG_DSTS_SUSPSTS_Pos (0U) |
| 13190 | #define USB_OTG_DSTS_SUSPSTS_Msk (0x1U << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */ |
12778 | #define USB_OTG_DSTS_SUSPSTS_Msk (0x1UL << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */ |
| 13191 | #define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk /*!< Suspend status */ |
12779 | #define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk /*!< Suspend status */ |
| 13192 | 12780 | ||
| 13193 | #define USB_OTG_DSTS_ENUMSPD_Pos (1U) |
12781 | #define USB_OTG_DSTS_ENUMSPD_Pos (1U) |
| 13194 | #define USB_OTG_DSTS_ENUMSPD_Msk (0x3U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */ |
12782 | #define USB_OTG_DSTS_ENUMSPD_Msk (0x3UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */ |
| 13195 | #define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk /*!< Enumerated speed */ |
12783 | #define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk /*!< Enumerated speed */ |
| 13196 | #define USB_OTG_DSTS_ENUMSPD_0 (0x1U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */ |
12784 | #define USB_OTG_DSTS_ENUMSPD_0 (0x1UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */ |
| 13197 | #define USB_OTG_DSTS_ENUMSPD_1 (0x2U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */ |
12785 | #define USB_OTG_DSTS_ENUMSPD_1 (0x2UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */ |
| 13198 | #define USB_OTG_DSTS_EERR_Pos (3U) |
12786 | #define USB_OTG_DSTS_EERR_Pos (3U) |
| 13199 | #define USB_OTG_DSTS_EERR_Msk (0x1U << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */ |
12787 | #define USB_OTG_DSTS_EERR_Msk (0x1UL << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */ |
| 13200 | #define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk /*!< Erratic error */ |
12788 | #define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk /*!< Erratic error */ |
| 13201 | #define USB_OTG_DSTS_FNSOF_Pos (8U) |
12789 | #define USB_OTG_DSTS_FNSOF_Pos (8U) |
| 13202 | #define USB_OTG_DSTS_FNSOF_Msk (0x3FFFU << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */ |
12790 | #define USB_OTG_DSTS_FNSOF_Msk (0x3FFFUL << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */ |
| 13203 | #define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk /*!< Frame number of the received SOF */ |
12791 | #define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk /*!< Frame number of the received SOF */ |
| 13204 | 12792 | ||
| 13205 | /******************** Bit definition forUSB_OTG_GAHBCFG register *****************/ |
12793 | /******************** Bit definition for USB_OTG_GAHBCFG register ********************/ |
| 13206 | #define USB_OTG_GAHBCFG_GINT_Pos (0U) |
12794 | #define USB_OTG_GAHBCFG_GINT_Pos (0U) |
| 13207 | #define USB_OTG_GAHBCFG_GINT_Msk (0x1U << USB_OTG_GAHBCFG_GINT_Pos) /*!< 0x00000001 */ |
12795 | #define USB_OTG_GAHBCFG_GINT_Msk (0x1UL << USB_OTG_GAHBCFG_GINT_Pos) /*!< 0x00000001 */ |
| 13208 | #define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk /*!< Global interrupt mask */ |
12796 | #define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk /*!< Global interrupt mask */ |
| 13209 | - | ||
| 13210 | #define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U) |
12797 | #define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U) |
| 13211 | #define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFU << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */ |
12798 | #define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFUL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */ |
| 13212 | #define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk /*!< Burst length/type */ |
12799 | #define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk /*!< Burst length/type */ |
| 13213 | #define USB_OTG_GAHBCFG_HBSTLEN_0 (0x0U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< Single */ |
12800 | #define USB_OTG_GAHBCFG_HBSTLEN_0 (0x0UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< Single */ |
| 13214 | #define USB_OTG_GAHBCFG_HBSTLEN_1 (0x1U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR */ |
12801 | #define USB_OTG_GAHBCFG_HBSTLEN_1 (0x1UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR */ |
| 13215 | #define USB_OTG_GAHBCFG_HBSTLEN_2 (0x3U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR4 */ |
12802 | #define USB_OTG_GAHBCFG_HBSTLEN_2 (0x3UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR4 */ |
| 13216 | #define USB_OTG_GAHBCFG_HBSTLEN_3 (0x5U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR8 */ |
12803 | #define USB_OTG_GAHBCFG_HBSTLEN_3 (0x5UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR8 */ |
| 13217 | #define USB_OTG_GAHBCFG_HBSTLEN_4 (0x7U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR16 */ |
12804 | #define USB_OTG_GAHBCFG_HBSTLEN_4 (0x7UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR16 */ |
| 13218 | #define USB_OTG_GAHBCFG_DMAEN_Pos (5U) |
12805 | #define USB_OTG_GAHBCFG_DMAEN_Pos (5U) |
| 13219 | #define USB_OTG_GAHBCFG_DMAEN_Msk (0x1U << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */ |
12806 | #define USB_OTG_GAHBCFG_DMAEN_Msk (0x1UL << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */ |
| 13220 | #define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk /*!< DMA enable */ |
12807 | #define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk /*!< DMA enable */ |
| 13221 | #define USB_OTG_GAHBCFG_TXFELVL_Pos (7U) |
12808 | #define USB_OTG_GAHBCFG_TXFELVL_Pos (7U) |
| 13222 | #define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1U << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */ |
12809 | #define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */ |
| 13223 | #define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk /*!< TxFIFO empty level */ |
12810 | #define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk /*!< TxFIFO empty level */ |
| 13224 | #define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U) |
12811 | #define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U) |
| 13225 | #define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1U << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */ |
12812 | #define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */ |
| 13226 | #define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk /*!< Periodic TxFIFO empty level */ |
12813 | #define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk /*!< Periodic TxFIFO empty level */ |
| 13227 | 12814 | ||
| 13228 | /******************** Bit definition forUSB_OTG_GUSBCFG register *****************/ |
12815 | /******************** Bit definition for USB_OTG_GUSBCFG register ********************/ |
| 13229 | 12816 | ||
| 13230 | #define USB_OTG_GUSBCFG_TOCAL_Pos (0U) |
12817 | #define USB_OTG_GUSBCFG_TOCAL_Pos (0U) |
| 13231 | #define USB_OTG_GUSBCFG_TOCAL_Msk (0x7U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */ |
12818 | #define USB_OTG_GUSBCFG_TOCAL_Msk (0x7UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */ |
| 13232 | #define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk /*!< FS timeout calibration */ |
12819 | #define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk /*!< FS timeout calibration */ |
| 13233 | #define USB_OTG_GUSBCFG_TOCAL_0 (0x1U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */ |
12820 | #define USB_OTG_GUSBCFG_TOCAL_0 (0x1UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */ |
| 13234 | #define USB_OTG_GUSBCFG_TOCAL_1 (0x2U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */ |
12821 | #define USB_OTG_GUSBCFG_TOCAL_1 (0x2UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */ |
| 13235 | #define USB_OTG_GUSBCFG_TOCAL_2 (0x4U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */ |
12822 | #define USB_OTG_GUSBCFG_TOCAL_2 (0x4UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */ |
| 13236 | #define USB_OTG_GUSBCFG_PHYSEL_Pos (6U) |
12823 | #define USB_OTG_GUSBCFG_PHYSEL_Pos (6U) |
| 13237 | #define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1U << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */ |
12824 | #define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1UL << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */ |
| 13238 | #define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */ |
12825 | #define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */ |
| 13239 | #define USB_OTG_GUSBCFG_SRPCAP_Pos (8U) |
12826 | #define USB_OTG_GUSBCFG_SRPCAP_Pos (8U) |
| 13240 | #define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1U << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */ |
12827 | #define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */ |
| 13241 | #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */ |
12828 | #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */ |
| 13242 | #define USB_OTG_GUSBCFG_HNPCAP_Pos (9U) |
12829 | #define USB_OTG_GUSBCFG_HNPCAP_Pos (9U) |
| 13243 | #define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1U << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */ |
12830 | #define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */ |
| 13244 | #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */ |
12831 | #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */ |
| 13245 | - | ||
| 13246 | #define USB_OTG_GUSBCFG_TRDT_Pos (10U) |
12832 | #define USB_OTG_GUSBCFG_TRDT_Pos (10U) |
| 13247 | #define USB_OTG_GUSBCFG_TRDT_Msk (0xFU << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */ |
12833 | #define USB_OTG_GUSBCFG_TRDT_Msk (0xFUL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */ |
| 13248 | #define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk /*!< USB turnaround time */ |
12834 | #define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk /*!< USB turnaround time */ |
| 13249 | #define USB_OTG_GUSBCFG_TRDT_0 (0x1U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */ |
12835 | #define USB_OTG_GUSBCFG_TRDT_0 (0x1UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */ |
| 13250 | #define USB_OTG_GUSBCFG_TRDT_1 (0x2U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */ |
12836 | #define USB_OTG_GUSBCFG_TRDT_1 (0x2UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */ |
| 13251 | #define USB_OTG_GUSBCFG_TRDT_2 (0x4U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */ |
12837 | #define USB_OTG_GUSBCFG_TRDT_2 (0x4UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */ |
| 13252 | #define USB_OTG_GUSBCFG_TRDT_3 (0x8U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */ |
12838 | #define USB_OTG_GUSBCFG_TRDT_3 (0x8UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */ |
| 13253 | #define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U) |
12839 | #define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U) |
| 13254 | #define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1U << USB_OTG_GUSBCFG_PHYLPCS_Pos) /*!< 0x00008000 */ |
12840 | #define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1UL << USB_OTG_GUSBCFG_PHYLPCS_Pos) /*!< 0x00008000 */ |
| 13255 | #define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk /*!< PHY Low-power clock select */ |
12841 | #define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk /*!< PHY Low-power clock select */ |
| 13256 | #define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U) |
12842 | #define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U) |
| 13257 | #define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1U << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */ |
12843 | #define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */ |
| 13258 | #define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk /*!< ULPI FS/LS select */ |
12844 | #define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk /*!< ULPI FS/LS select */ |
| 13259 | #define USB_OTG_GUSBCFG_ULPIAR_Pos (18U) |
12845 | #define USB_OTG_GUSBCFG_ULPIAR_Pos (18U) |
| 13260 | #define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1U << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */ |
12846 | #define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */ |
| 13261 | #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resume */ |
12847 | #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resume */ |
| 13262 | #define USB_OTG_GUSBCFG_ULPICSM_Pos (19U) |
12848 | #define USB_OTG_GUSBCFG_ULPICSM_Pos (19U) |
| 13263 | #define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1U << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */ |
12849 | #define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1UL << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */ |
| 13264 | #define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk /*!< ULPI Clock SuspendM */ |
12850 | #define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk /*!< ULPI Clock SuspendM */ |
| 13265 | #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U) |
12851 | #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U) |
| 13266 | #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */ |
12852 | #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */ |
| 13267 | #define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */ |
12853 | #define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */ |
| 13268 | #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U) |
12854 | #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U) |
| 13269 | #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */ |
12855 | #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */ |
| 13270 | #define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */ |
12856 | #define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */ |
| 13271 | #define USB_OTG_GUSBCFG_TSDPS_Pos (22U) |
12857 | #define USB_OTG_GUSBCFG_TSDPS_Pos (22U) |
| 13272 | #define USB_OTG_GUSBCFG_TSDPS_Msk (0x1U << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */ |
12858 | #define USB_OTG_GUSBCFG_TSDPS_Msk (0x1UL << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */ |
| 13273 | #define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk /*!< TermSel DLine pulsing selection */ |
12859 | #define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk /*!< TermSel DLine pulsing selection */ |
| 13274 | #define USB_OTG_GUSBCFG_PCCI_Pos (23U) |
12860 | #define USB_OTG_GUSBCFG_PCCI_Pos (23U) |
| 13275 | #define USB_OTG_GUSBCFG_PCCI_Msk (0x1U << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */ |
12861 | #define USB_OTG_GUSBCFG_PCCI_Msk (0x1UL << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */ |
| 13276 | #define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk /*!< Indicator complement */ |
12862 | #define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk /*!< Indicator complement */ |
| 13277 | #define USB_OTG_GUSBCFG_PTCI_Pos (24U) |
12863 | #define USB_OTG_GUSBCFG_PTCI_Pos (24U) |
| 13278 | #define USB_OTG_GUSBCFG_PTCI_Msk (0x1U << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */ |
12864 | #define USB_OTG_GUSBCFG_PTCI_Msk (0x1UL << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */ |
| 13279 | #define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk /*!< Indicator pass through */ |
12865 | #define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk /*!< Indicator pass through */ |
| 13280 | #define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U) |
12866 | #define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U) |
| 13281 | #define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1U << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */ |
12867 | #define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */ |
| 13282 | #define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk /*!< ULPI interface protect disable */ |
12868 | #define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk /*!< ULPI interface protect disable */ |
| 13283 | #define USB_OTG_GUSBCFG_FHMOD_Pos (29U) |
12869 | #define USB_OTG_GUSBCFG_FHMOD_Pos (29U) |
| 13284 | #define USB_OTG_GUSBCFG_FHMOD_Msk (0x1U << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */ |
12870 | #define USB_OTG_GUSBCFG_FHMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */ |
| 13285 | #define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk /*!< Forced host mode */ |
12871 | #define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk /*!< Forced host mode */ |
| 13286 | #define USB_OTG_GUSBCFG_FDMOD_Pos (30U) |
12872 | #define USB_OTG_GUSBCFG_FDMOD_Pos (30U) |
| 13287 | #define USB_OTG_GUSBCFG_FDMOD_Msk (0x1U << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */ |
12873 | #define USB_OTG_GUSBCFG_FDMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */ |
| 13288 | #define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk /*!< Forced peripheral mode */ |
12874 | #define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk /*!< Forced peripheral mode */ |
| 13289 | #define USB_OTG_GUSBCFG_CTXPKT_Pos (31U) |
12875 | #define USB_OTG_GUSBCFG_CTXPKT_Pos (31U) |
| 13290 | #define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1U << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */ |
12876 | #define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1UL << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */ |
| 13291 | #define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk /*!< Corrupt Tx packet */ |
12877 | #define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk /*!< Corrupt Tx packet */ |
| 13292 | 12878 | ||
| 13293 | /******************** Bit definition forUSB_OTG_GRSTCTL register *****************/ |
12879 | /******************** Bit definition for USB_OTG_GRSTCTL register ********************/ |
| 13294 | #define USB_OTG_GRSTCTL_CSRST_Pos (0U) |
12880 | #define USB_OTG_GRSTCTL_CSRST_Pos (0U) |
| 13295 | #define USB_OTG_GRSTCTL_CSRST_Msk (0x1U << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */ |
12881 | #define USB_OTG_GRSTCTL_CSRST_Msk (0x1UL << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */ |
| 13296 | #define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk /*!< Core soft reset */ |
12882 | #define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk /*!< Core soft reset */ |
| 13297 | #define USB_OTG_GRSTCTL_HSRST_Pos (1U) |
12883 | #define USB_OTG_GRSTCTL_HSRST_Pos (1U) |
| 13298 | #define USB_OTG_GRSTCTL_HSRST_Msk (0x1U << USB_OTG_GRSTCTL_HSRST_Pos) /*!< 0x00000002 */ |
12884 | #define USB_OTG_GRSTCTL_HSRST_Msk (0x1UL << USB_OTG_GRSTCTL_HSRST_Pos) /*!< 0x00000002 */ |
| 13299 | #define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk /*!< HCLK soft reset */ |
12885 | #define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk /*!< HCLK soft reset */ |
| 13300 | #define USB_OTG_GRSTCTL_FCRST_Pos (2U) |
12886 | #define USB_OTG_GRSTCTL_FCRST_Pos (2U) |
| 13301 | #define USB_OTG_GRSTCTL_FCRST_Msk (0x1U << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */ |
12887 | #define USB_OTG_GRSTCTL_FCRST_Msk (0x1UL << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */ |
| 13302 | #define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk /*!< Host frame counter reset */ |
12888 | #define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk /*!< Host frame counter reset */ |
| 13303 | #define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U) |
12889 | #define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U) |
| 13304 | #define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1U << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */ |
12890 | #define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */ |
| 13305 | #define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk /*!< RxFIFO flush */ |
12891 | #define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk /*!< RxFIFO flush */ |
| 13306 | #define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U) |
12892 | #define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U) |
| 13307 | #define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1U << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */ |
12893 | #define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */ |
| 13308 | #define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk /*!< TxFIFO flush */ |
12894 | #define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk /*!< TxFIFO flush */ |
| 13309 | 12895 | ||
| - | 12896 | ||
| 13310 | #define USB_OTG_GRSTCTL_TXFNUM_Pos (6U) |
12897 | #define USB_OTG_GRSTCTL_TXFNUM_Pos (6U) |
| 13311 | #define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FU << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */ |
12898 | #define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FUL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */ |
| 13312 | #define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk /*!< TxFIFO number */ |
12899 | #define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk /*!< TxFIFO number */ |
| 13313 | #define USB_OTG_GRSTCTL_TXFNUM_0 (0x01U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */ |
12900 | #define USB_OTG_GRSTCTL_TXFNUM_0 (0x01UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */ |
| 13314 | #define USB_OTG_GRSTCTL_TXFNUM_1 (0x02U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */ |
12901 | #define USB_OTG_GRSTCTL_TXFNUM_1 (0x02UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */ |
| 13315 | #define USB_OTG_GRSTCTL_TXFNUM_2 (0x04U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */ |
12902 | #define USB_OTG_GRSTCTL_TXFNUM_2 (0x04UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */ |
| 13316 | #define USB_OTG_GRSTCTL_TXFNUM_3 (0x08U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */ |
12903 | #define USB_OTG_GRSTCTL_TXFNUM_3 (0x08UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */ |
| 13317 | #define USB_OTG_GRSTCTL_TXFNUM_4 (0x10U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */ |
12904 | #define USB_OTG_GRSTCTL_TXFNUM_4 (0x10UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */ |
| 13318 | #define USB_OTG_GRSTCTL_DMAREQ_Pos (30U) |
12905 | #define USB_OTG_GRSTCTL_DMAREQ_Pos (30U) |
| 13319 | #define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1U << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */ |
12906 | #define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1UL << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */ |
| 13320 | #define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk /*!< DMA request signal */ |
12907 | #define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk /*!< DMA request signal */ |
| 13321 | #define USB_OTG_GRSTCTL_AHBIDL_Pos (31U) |
12908 | #define USB_OTG_GRSTCTL_AHBIDL_Pos (31U) |
| 13322 | #define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1U << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */ |
12909 | #define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1UL << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */ |
| 13323 | #define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk /*!< AHB master idle */ |
12910 | #define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk /*!< AHB master idle */ |
| 13324 | 12911 | ||
| 13325 | /******************** Bit definition forUSB_OTG_DIEPMSK register *****************/ |
12912 | /******************** Bit definition for USB_OTG_DIEPMSK register ********************/ |
| 13326 | #define USB_OTG_DIEPMSK_XFRCM_Pos (0U) |
12913 | #define USB_OTG_DIEPMSK_XFRCM_Pos (0U) |
| 13327 | #define USB_OTG_DIEPMSK_XFRCM_Msk (0x1U << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */ |
12914 | #define USB_OTG_DIEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */ |
| 13328 | #define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */ |
12915 | #define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */ |
| 13329 | #define USB_OTG_DIEPMSK_EPDM_Pos (1U) |
12916 | #define USB_OTG_DIEPMSK_EPDM_Pos (1U) |
| 13330 | #define USB_OTG_DIEPMSK_EPDM_Msk (0x1U << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */ |
12917 | #define USB_OTG_DIEPMSK_EPDM_Msk (0x1UL << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */ |
| 13331 | #define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */ |
12918 | #define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */ |
| 13332 | #define USB_OTG_DIEPMSK_TOM_Pos (3U) |
12919 | #define USB_OTG_DIEPMSK_TOM_Pos (3U) |
| 13333 | #define USB_OTG_DIEPMSK_TOM_Msk (0x1U << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */ |
12920 | #define USB_OTG_DIEPMSK_TOM_Msk (0x1UL << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */ |
| 13334 | #define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */ |
12921 | #define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */ |
| 13335 | #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U) |
12922 | #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U) |
| 13336 | #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1U << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */ |
12923 | #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */ |
| 13337 | #define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ |
12924 | #define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ |
| 13338 | #define USB_OTG_DIEPMSK_INEPNMM_Pos (5U) |
12925 | #define USB_OTG_DIEPMSK_INEPNMM_Pos (5U) |
| 13339 | #define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1U << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */ |
12926 | #define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */ |
| 13340 | #define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ |
12927 | #define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ |
| 13341 | #define USB_OTG_DIEPMSK_INEPNEM_Pos (6U) |
12928 | #define USB_OTG_DIEPMSK_INEPNEM_Pos (6U) |
| 13342 | #define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1U << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */ |
12929 | #define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */ |
| 13343 | #define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ |
12930 | #define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ |
| 13344 | #define USB_OTG_DIEPMSK_TXFURM_Pos (8U) |
12931 | #define USB_OTG_DIEPMSK_TXFURM_Pos (8U) |
| 13345 | #define USB_OTG_DIEPMSK_TXFURM_Msk (0x1U << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */ |
12932 | #define USB_OTG_DIEPMSK_TXFURM_Msk (0x1UL << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */ |
| 13346 | #define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk /*!< FIFO underrun mask */ |
12933 | #define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk /*!< FIFO underrun mask */ |
| 13347 | #define USB_OTG_DIEPMSK_BIM_Pos (9U) |
12934 | #define USB_OTG_DIEPMSK_BIM_Pos (9U) |
| 13348 | #define USB_OTG_DIEPMSK_BIM_Msk (0x1U << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */ |
12935 | #define USB_OTG_DIEPMSK_BIM_Msk (0x1UL << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */ |
| 13349 | #define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk /*!< BNA interrupt mask */ |
12936 | #define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk /*!< BNA interrupt mask */ |
| 13350 | 12937 | ||
| 13351 | /******************** Bit definition forUSB_OTG_HPTXSTS register *****************/ |
12938 | /******************** Bit definition for USB_OTG_HPTXSTS register ********************/ |
| 13352 | #define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U) |
12939 | #define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U) |
| 13353 | #define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFU << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */ |
12940 | #define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFUL << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */ |
| 13354 | #define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk /*!< Periodic transmit data FIFO space available */ |
12941 | #define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk /*!< Periodic transmit data FIFO space available */ |
| 13355 | - | ||
| 13356 | #define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U) |
12942 | #define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U) |
| 13357 | #define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFU << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */ |
12943 | #define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */ |
| 13358 | #define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk /*!< Periodic transmit request queue space available */ |
12944 | #define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk /*!< Periodic transmit request queue space available */ |
| 13359 | #define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */ |
12945 | #define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */ |
| 13360 | #define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */ |
12946 | #define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */ |
| 13361 | #define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */ |
12947 | #define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */ |
| 13362 | #define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */ |
12948 | #define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */ |
| 13363 | #define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */ |
12949 | #define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */ |
| 13364 | #define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */ |
12950 | #define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */ |
| 13365 | #define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */ |
12951 | #define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */ |
| 13366 | #define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */ |
12952 | #define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */ |
| 13367 | 12953 | ||
| 13368 | #define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U) |
12954 | #define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U) |
| 13369 | #define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFU << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */ |
12955 | #define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */ |
| 13370 | #define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk /*!< Top of the periodic transmit request queue */ |
12956 | #define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk /*!< Top of the periodic transmit request queue */ |
| 13371 | #define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */ |
12957 | #define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */ |
| 13372 | #define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */ |
12958 | #define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */ |
| 13373 | #define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */ |
12959 | #define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */ |
| 13374 | #define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */ |
12960 | #define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */ |
| 13375 | #define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */ |
12961 | #define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */ |
| 13376 | #define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */ |
12962 | #define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */ |
| 13377 | #define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */ |
12963 | #define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */ |
| 13378 | #define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */ |
12964 | #define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */ |
| 13379 | 12965 | ||
| 13380 | /******************** Bit definition forUSB_OTG_HAINT register *******************/ |
12966 | /******************** Bit definition for USB_OTG_HAINT register ********************/ |
| 13381 | #define USB_OTG_HAINT_HAINT_Pos (0U) |
12967 | #define USB_OTG_HAINT_HAINT_Pos (0U) |
| 13382 | #define USB_OTG_HAINT_HAINT_Msk (0xFFFFU << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */ |
12968 | #define USB_OTG_HAINT_HAINT_Msk (0xFFFFUL << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */ |
| 13383 | #define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk /*!< Channel interrupts */ |
12969 | #define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk /*!< Channel interrupts */ |
| 13384 | 12970 | ||
| 13385 | /******************** Bit definition forUSB_OTG_DOEPMSK register *****************/ |
12971 | /******************** Bit definition for USB_OTG_DOEPMSK register ********************/ |
| 13386 | #define USB_OTG_DOEPMSK_XFRCM_Pos (0U) |
12972 | #define USB_OTG_DOEPMSK_XFRCM_Pos (0U) |
| 13387 | #define USB_OTG_DOEPMSK_XFRCM_Msk (0x1U << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */ |
12973 | #define USB_OTG_DOEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */ |
| 13388 | #define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */ |
12974 | #define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */ |
| 13389 | #define USB_OTG_DOEPMSK_EPDM_Pos (1U) |
12975 | #define USB_OTG_DOEPMSK_EPDM_Pos (1U) |
| 13390 | #define USB_OTG_DOEPMSK_EPDM_Msk (0x1U << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */ |
12976 | #define USB_OTG_DOEPMSK_EPDM_Msk (0x1UL << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */ |
| 13391 | #define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */ |
12977 | #define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */ |
| - | 12978 | #define USB_OTG_DOEPMSK_AHBERRM_Pos (2U) |
|
| - | 12979 | #define USB_OTG_DOEPMSK_AHBERRM_Msk (0x1UL << USB_OTG_DOEPMSK_AHBERRM_Pos) /*!< 0x00000004 */ |
|
| - | 12980 | #define USB_OTG_DOEPMSK_AHBERRM USB_OTG_DOEPMSK_AHBERRM_Msk /*!< OUT transaction AHB Error interrupt mask */ |
|
| 13392 | #define USB_OTG_DOEPMSK_STUPM_Pos (3U) |
12981 | #define USB_OTG_DOEPMSK_STUPM_Pos (3U) |
| 13393 | #define USB_OTG_DOEPMSK_STUPM_Msk (0x1U << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */ |
12982 | #define USB_OTG_DOEPMSK_STUPM_Msk (0x1UL << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */ |
| 13394 | #define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk /*!< SETUP phase done mask */ |
12983 | #define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk /*!< SETUP phase done mask */ |
| 13395 | #define USB_OTG_DOEPMSK_OTEPDM_Pos (4U) |
12984 | #define USB_OTG_DOEPMSK_OTEPDM_Pos (4U) |
| 13396 | #define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1U << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */ |
12985 | #define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */ |
| 13397 | #define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk /*!< OUT token received when endpoint disabled mask */ |
12986 | #define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk /*!< OUT token received when endpoint disabled mask */ |
| - | 12987 | #define USB_OTG_DOEPMSK_OTEPSPRM_Pos (5U) |
|
| - | 12988 | #define USB_OTG_DOEPMSK_OTEPSPRM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPSPRM_Pos) /*!< 0x00000020 */ |
|
| - | 12989 | #define USB_OTG_DOEPMSK_OTEPSPRM USB_OTG_DOEPMSK_OTEPSPRM_Msk /*!< Status Phase Received mask */ |
|
| 13398 | #define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U) |
12990 | #define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U) |
| 13399 | #define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1U << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */ |
12991 | #define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */ |
| 13400 | #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SETUP packets received mask */ |
12992 | #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SETUP packets received mask */ |
| 13401 | #define USB_OTG_DOEPMSK_OPEM_Pos (8U) |
12993 | #define USB_OTG_DOEPMSK_OPEM_Pos (8U) |
| 13402 | #define USB_OTG_DOEPMSK_OPEM_Msk (0x1U << USB_OTG_DOEPMSK_OPEM_Pos) /*!< 0x00000100 */ |
12994 | #define USB_OTG_DOEPMSK_OPEM_Msk (0x1UL << USB_OTG_DOEPMSK_OPEM_Pos) /*!< 0x00000100 */ |
| 13403 | #define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk /*!< OUT packet error mask */ |
12995 | #define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk /*!< OUT packet error mask */ |
| 13404 | #define USB_OTG_DOEPMSK_BOIM_Pos (9U) |
12996 | #define USB_OTG_DOEPMSK_BOIM_Pos (9U) |
| 13405 | #define USB_OTG_DOEPMSK_BOIM_Msk (0x1U << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */ |
12997 | #define USB_OTG_DOEPMSK_BOIM_Msk (0x1UL << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */ |
| 13406 | #define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk /*!< BNA interrupt mask */ |
12998 | #define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk /*!< BNA interrupt mask */ |
| - | 12999 | #define USB_OTG_DOEPMSK_BERRM_Pos (12U) |
|
| - | 13000 | #define USB_OTG_DOEPMSK_BERRM_Msk (0x1UL << USB_OTG_DOEPMSK_BERRM_Pos) /*!< 0x00001000 */ |
|
| - | 13001 | #define USB_OTG_DOEPMSK_BERRM USB_OTG_DOEPMSK_BERRM_Msk /*!< Babble error interrupt mask */ |
|
| - | 13002 | #define USB_OTG_DOEPMSK_NAKM_Pos (13U) |
|
| - | 13003 | #define USB_OTG_DOEPMSK_NAKM_Msk (0x1UL << USB_OTG_DOEPMSK_NAKM_Pos) /*!< 0x00002000 */ |
|
| - | 13004 | #define USB_OTG_DOEPMSK_NAKM USB_OTG_DOEPMSK_NAKM_Msk /*!< OUT Packet NAK interrupt mask */ |
|
| 13407 | - | ||
| - | 13005 | #define USB_OTG_DOEPMSK_NYETM_Pos (14U) |
|
| - | 13006 | #define USB_OTG_DOEPMSK_NYETM_Msk (0x1UL << USB_OTG_DOEPMSK_NYETM_Pos) /*!< 0x00004000 */ |
|
| - | 13007 | #define USB_OTG_DOEPMSK_NYETM USB_OTG_DOEPMSK_NYETM_Msk /*!< NYET interrupt mask */ |
|
| 13408 | /******************** Bit definition forUSB_OTG_GINTSTS register *****************/ |
13008 | /******************** Bit definition for USB_OTG_GINTSTS register ********************/ |
| 13409 | #define USB_OTG_GINTSTS_CMOD_Pos (0U) |
13009 | #define USB_OTG_GINTSTS_CMOD_Pos (0U) |
| 13410 | #define USB_OTG_GINTSTS_CMOD_Msk (0x1U << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */ |
13010 | #define USB_OTG_GINTSTS_CMOD_Msk (0x1UL << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */ |
| 13411 | #define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk /*!< Current mode of operation */ |
13011 | #define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk /*!< Current mode of operation */ |
| 13412 | #define USB_OTG_GINTSTS_MMIS_Pos (1U) |
13012 | #define USB_OTG_GINTSTS_MMIS_Pos (1U) |
| 13413 | #define USB_OTG_GINTSTS_MMIS_Msk (0x1U << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */ |
13013 | #define USB_OTG_GINTSTS_MMIS_Msk (0x1UL << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */ |
| 13414 | #define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk /*!< Mode mismatch interrupt */ |
13014 | #define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk /*!< Mode mismatch interrupt */ |
| 13415 | #define USB_OTG_GINTSTS_OTGINT_Pos (2U) |
13015 | #define USB_OTG_GINTSTS_OTGINT_Pos (2U) |
| 13416 | #define USB_OTG_GINTSTS_OTGINT_Msk (0x1U << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */ |
13016 | #define USB_OTG_GINTSTS_OTGINT_Msk (0x1UL << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */ |
| 13417 | #define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk /*!< OTG interrupt */ |
13017 | #define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk /*!< OTG interrupt */ |
| 13418 | #define USB_OTG_GINTSTS_SOF_Pos (3U) |
13018 | #define USB_OTG_GINTSTS_SOF_Pos (3U) |
| 13419 | #define USB_OTG_GINTSTS_SOF_Msk (0x1U << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */ |
13019 | #define USB_OTG_GINTSTS_SOF_Msk (0x1UL << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */ |
| 13420 | #define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk /*!< Start of frame */ |
13020 | #define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk /*!< Start of frame */ |
| 13421 | #define USB_OTG_GINTSTS_RXFLVL_Pos (4U) |
13021 | #define USB_OTG_GINTSTS_RXFLVL_Pos (4U) |
| 13422 | #define USB_OTG_GINTSTS_RXFLVL_Msk (0x1U << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */ |
13022 | #define USB_OTG_GINTSTS_RXFLVL_Msk (0x1UL << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */ |
| 13423 | #define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk /*!< RxFIFO nonempty */ |
13023 | #define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk /*!< RxFIFO nonempty */ |
| 13424 | #define USB_OTG_GINTSTS_NPTXFE_Pos (5U) |
13024 | #define USB_OTG_GINTSTS_NPTXFE_Pos (5U) |
| 13425 | #define USB_OTG_GINTSTS_NPTXFE_Msk (0x1U << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */ |
13025 | #define USB_OTG_GINTSTS_NPTXFE_Msk (0x1UL << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */ |
| 13426 | #define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk /*!< Nonperiodic TxFIFO empty */ |
13026 | #define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk /*!< Nonperiodic TxFIFO empty */ |
| 13427 | #define USB_OTG_GINTSTS_GINAKEFF_Pos (6U) |
13027 | #define USB_OTG_GINTSTS_GINAKEFF_Pos (6U) |
| 13428 | #define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1U << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */ |
13028 | #define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */ |
| 13429 | #define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk /*!< Global IN nonperiodic NAK effective */ |
13029 | #define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk /*!< Global IN nonperiodic NAK effective */ |
| 13430 | #define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U) |
13030 | #define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U) |
| 13431 | #define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1U << USB_OTG_GINTSTS_BOUTNAKEFF_Pos) /*!< 0x00000080 */ |
13031 | #define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_BOUTNAKEFF_Pos) /*!< 0x00000080 */ |
| 13432 | #define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk /*!< Global OUT NAK effective */ |
13032 | #define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk /*!< Global OUT NAK effective */ |
| 13433 | #define USB_OTG_GINTSTS_ESUSP_Pos (10U) |
13033 | #define USB_OTG_GINTSTS_ESUSP_Pos (10U) |
| 13434 | #define USB_OTG_GINTSTS_ESUSP_Msk (0x1U << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */ |
13034 | #define USB_OTG_GINTSTS_ESUSP_Msk (0x1UL << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */ |
| 13435 | #define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk /*!< Early suspend */ |
13035 | #define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk /*!< Early suspend */ |
| 13436 | #define USB_OTG_GINTSTS_USBSUSP_Pos (11U) |
13036 | #define USB_OTG_GINTSTS_USBSUSP_Pos (11U) |
| 13437 | #define USB_OTG_GINTSTS_USBSUSP_Msk (0x1U << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */ |
13037 | #define USB_OTG_GINTSTS_USBSUSP_Msk (0x1UL << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */ |
| 13438 | #define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk /*!< USB suspend */ |
13038 | #define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk /*!< USB suspend */ |
| 13439 | #define USB_OTG_GINTSTS_USBRST_Pos (12U) |
13039 | #define USB_OTG_GINTSTS_USBRST_Pos (12U) |
| 13440 | #define USB_OTG_GINTSTS_USBRST_Msk (0x1U << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */ |
13040 | #define USB_OTG_GINTSTS_USBRST_Msk (0x1UL << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */ |
| 13441 | #define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk /*!< USB reset */ |
13041 | #define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk /*!< USB reset */ |
| 13442 | #define USB_OTG_GINTSTS_ENUMDNE_Pos (13U) |
13042 | #define USB_OTG_GINTSTS_ENUMDNE_Pos (13U) |
| 13443 | #define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1U << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */ |
13043 | #define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1UL << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */ |
| 13444 | #define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk /*!< Enumeration done */ |
13044 | #define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk /*!< Enumeration done */ |
| 13445 | #define USB_OTG_GINTSTS_ISOODRP_Pos (14U) |
13045 | #define USB_OTG_GINTSTS_ISOODRP_Pos (14U) |
| 13446 | #define USB_OTG_GINTSTS_ISOODRP_Msk (0x1U << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */ |
13046 | #define USB_OTG_GINTSTS_ISOODRP_Msk (0x1UL << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */ |
| 13447 | #define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk /*!< Isochronous OUT packet dropped interrupt */ |
13047 | #define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk /*!< Isochronous OUT packet dropped interrupt */ |
| 13448 | #define USB_OTG_GINTSTS_EOPF_Pos (15U) |
13048 | #define USB_OTG_GINTSTS_EOPF_Pos (15U) |
| 13449 | #define USB_OTG_GINTSTS_EOPF_Msk (0x1U << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */ |
13049 | #define USB_OTG_GINTSTS_EOPF_Msk (0x1UL << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */ |
| 13450 | #define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk /*!< End of periodic frame interrupt */ |
13050 | #define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk /*!< End of periodic frame interrupt */ |
| 13451 | #define USB_OTG_GINTSTS_IEPINT_Pos (18U) |
13051 | #define USB_OTG_GINTSTS_IEPINT_Pos (18U) |
| 13452 | #define USB_OTG_GINTSTS_IEPINT_Msk (0x1U << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */ |
13052 | #define USB_OTG_GINTSTS_IEPINT_Msk (0x1UL << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */ |
| 13453 | #define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk /*!< IN endpoint interrupt */ |
13053 | #define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk /*!< IN endpoint interrupt */ |
| 13454 | #define USB_OTG_GINTSTS_OEPINT_Pos (19U) |
13054 | #define USB_OTG_GINTSTS_OEPINT_Pos (19U) |
| 13455 | #define USB_OTG_GINTSTS_OEPINT_Msk (0x1U << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */ |
13055 | #define USB_OTG_GINTSTS_OEPINT_Msk (0x1UL << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */ |
| 13456 | #define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk /*!< OUT endpoint interrupt */ |
13056 | #define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk /*!< OUT endpoint interrupt */ |
| 13457 | #define USB_OTG_GINTSTS_IISOIXFR_Pos (20U) |
13057 | #define USB_OTG_GINTSTS_IISOIXFR_Pos (20U) |
| 13458 | #define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1U << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */ |
13058 | #define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1UL << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */ |
| 13459 | #define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk /*!< Incomplete isochronous IN transfer */ |
13059 | #define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk /*!< Incomplete isochronous IN transfer */ |
| 13460 | #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U) |
13060 | #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U) |
| 13461 | #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1U << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */ |
13061 | #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1UL << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */ |
| 13462 | #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */ |
13062 | #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */ |
| 13463 | #define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U) |
13063 | #define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U) |
| 13464 | #define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1U << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */ |
13064 | #define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1UL << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */ |
| 13465 | #define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */ |
13065 | #define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */ |
| 13466 | #define USB_OTG_GINTSTS_HPRTINT_Pos (24U) |
13066 | #define USB_OTG_GINTSTS_HPRTINT_Pos (24U) |
| 13467 | #define USB_OTG_GINTSTS_HPRTINT_Msk (0x1U << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */ |
13067 | #define USB_OTG_GINTSTS_HPRTINT_Msk (0x1UL << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */ |
| 13468 | #define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk /*!< Host port interrupt */ |
13068 | #define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk /*!< Host port interrupt */ |
| 13469 | #define USB_OTG_GINTSTS_HCINT_Pos (25U) |
13069 | #define USB_OTG_GINTSTS_HCINT_Pos (25U) |
| 13470 | #define USB_OTG_GINTSTS_HCINT_Msk (0x1U << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */ |
13070 | #define USB_OTG_GINTSTS_HCINT_Msk (0x1UL << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */ |
| 13471 | #define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk /*!< Host channels interrupt */ |
13071 | #define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk /*!< Host channels interrupt */ |
| 13472 | #define USB_OTG_GINTSTS_PTXFE_Pos (26U) |
13072 | #define USB_OTG_GINTSTS_PTXFE_Pos (26U) |
| 13473 | #define USB_OTG_GINTSTS_PTXFE_Msk (0x1U << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */ |
13073 | #define USB_OTG_GINTSTS_PTXFE_Msk (0x1UL << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */ |
| 13474 | #define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk /*!< Periodic TxFIFO empty */ |
13074 | #define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk /*!< Periodic TxFIFO empty */ |
| 13475 | #define USB_OTG_GINTSTS_CIDSCHG_Pos (28U) |
13075 | #define USB_OTG_GINTSTS_CIDSCHG_Pos (28U) |
| 13476 | #define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1U << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */ |
13076 | #define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1UL << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */ |
| 13477 | #define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk /*!< Connector ID status change */ |
13077 | #define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk /*!< Connector ID status change */ |
| 13478 | #define USB_OTG_GINTSTS_DISCINT_Pos (29U) |
13078 | #define USB_OTG_GINTSTS_DISCINT_Pos (29U) |
| 13479 | #define USB_OTG_GINTSTS_DISCINT_Msk (0x1U << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */ |
13079 | #define USB_OTG_GINTSTS_DISCINT_Msk (0x1UL << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */ |
| 13480 | #define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk /*!< Disconnect detected interrupt */ |
13080 | #define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk /*!< Disconnect detected interrupt */ |
| 13481 | #define USB_OTG_GINTSTS_SRQINT_Pos (30U) |
13081 | #define USB_OTG_GINTSTS_SRQINT_Pos (30U) |
| 13482 | #define USB_OTG_GINTSTS_SRQINT_Msk (0x1U << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */ |
13082 | #define USB_OTG_GINTSTS_SRQINT_Msk (0x1UL << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */ |
| 13483 | #define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk /*!< Session request/new session detected interrupt */ |
13083 | #define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk /*!< Session request/new session detected interrupt */ |
| 13484 | #define USB_OTG_GINTSTS_WKUINT_Pos (31U) |
13084 | #define USB_OTG_GINTSTS_WKUINT_Pos (31U) |
| 13485 | #define USB_OTG_GINTSTS_WKUINT_Msk (0x1U << USB_OTG_GINTSTS_WKUINT_Pos) /*!< 0x80000000 */ |
13085 | #define USB_OTG_GINTSTS_WKUINT_Msk (0x1UL << USB_OTG_GINTSTS_WKUINT_Pos) /*!< 0x80000000 */ |
| 13486 | #define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk /*!< Resume/remote wakeup detected interrupt */ |
13086 | #define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk /*!< Resume/remote wakeup detected interrupt */ |
| 13487 | 13087 | ||
| 13488 | /******************** Bit definition forUSB_OTG_GINTMSK register *****************/ |
13088 | /******************** Bit definition for USB_OTG_GINTMSK register ********************/ |
| 13489 | #define USB_OTG_GINTMSK_MMISM_Pos (1U) |
13089 | #define USB_OTG_GINTMSK_MMISM_Pos (1U) |
| 13490 | #define USB_OTG_GINTMSK_MMISM_Msk (0x1U << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */ |
13090 | #define USB_OTG_GINTMSK_MMISM_Msk (0x1UL << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */ |
| 13491 | #define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk /*!< Mode mismatch interrupt mask */ |
13091 | #define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk /*!< Mode mismatch interrupt mask */ |
| 13492 | #define USB_OTG_GINTMSK_OTGINT_Pos (2U) |
13092 | #define USB_OTG_GINTMSK_OTGINT_Pos (2U) |
| 13493 | #define USB_OTG_GINTMSK_OTGINT_Msk (0x1U << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */ |
13093 | #define USB_OTG_GINTMSK_OTGINT_Msk (0x1UL << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */ |
| 13494 | #define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk /*!< OTG interrupt mask */ |
13094 | #define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk /*!< OTG interrupt mask */ |
| 13495 | #define USB_OTG_GINTMSK_SOFM_Pos (3U) |
13095 | #define USB_OTG_GINTMSK_SOFM_Pos (3U) |
| 13496 | #define USB_OTG_GINTMSK_SOFM_Msk (0x1U << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */ |
13096 | #define USB_OTG_GINTMSK_SOFM_Msk (0x1UL << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */ |
| 13497 | #define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk /*!< Start of frame mask */ |
13097 | #define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk /*!< Start of frame mask */ |
| 13498 | #define USB_OTG_GINTMSK_RXFLVLM_Pos (4U) |
13098 | #define USB_OTG_GINTMSK_RXFLVLM_Pos (4U) |
| 13499 | #define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1U << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */ |
13099 | #define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1UL << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */ |
| 13500 | #define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk /*!< Receive FIFO nonempty mask */ |
13100 | #define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk /*!< Receive FIFO nonempty mask */ |
| 13501 | #define USB_OTG_GINTMSK_NPTXFEM_Pos (5U) |
13101 | #define USB_OTG_GINTMSK_NPTXFEM_Pos (5U) |
| 13502 | #define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1U << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */ |
13102 | #define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */ |
| 13503 | #define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk /*!< Nonperiodic TxFIFO empty mask */ |
13103 | #define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk /*!< Nonperiodic TxFIFO empty mask */ |
| 13504 | #define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U) |
13104 | #define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U) |
| 13505 | #define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1U << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */ |
13105 | #define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */ |
| 13506 | #define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */ |
13106 | #define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */ |
| 13507 | #define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U) |
13107 | #define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U) |
| 13508 | #define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1U << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */ |
13108 | #define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */ |
| 13509 | #define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */ |
13109 | #define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */ |
| 13510 | #define USB_OTG_GINTMSK_ESUSPM_Pos (10U) |
13110 | #define USB_OTG_GINTMSK_ESUSPM_Pos (10U) |
| 13511 | #define USB_OTG_GINTMSK_ESUSPM_Msk (0x1U << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */ |
13111 | #define USB_OTG_GINTMSK_ESUSPM_Msk (0x1UL << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */ |
| 13512 | #define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk /*!< Early suspend mask */ |
13112 | #define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk /*!< Early suspend mask */ |
| 13513 | #define USB_OTG_GINTMSK_USBSUSPM_Pos (11U) |
13113 | #define USB_OTG_GINTMSK_USBSUSPM_Pos (11U) |
| 13514 | #define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1U << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */ |
13114 | #define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */ |
| 13515 | #define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk /*!< USB suspend mask */ |
13115 | #define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk /*!< USB suspend mask */ |
| 13516 | #define USB_OTG_GINTMSK_USBRST_Pos (12U) |
13116 | #define USB_OTG_GINTMSK_USBRST_Pos (12U) |
| 13517 | #define USB_OTG_GINTMSK_USBRST_Msk (0x1U << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */ |
13117 | #define USB_OTG_GINTMSK_USBRST_Msk (0x1UL << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */ |
| 13518 | #define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk /*!< USB reset mask */ |
13118 | #define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk /*!< USB reset mask */ |
| 13519 | #define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U) |
13119 | #define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U) |
| 13520 | #define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1U << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */ |
13120 | #define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1UL << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */ |
| 13521 | #define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk /*!< Enumeration done mask */ |
13121 | #define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk /*!< Enumeration done mask */ |
| 13522 | #define USB_OTG_GINTMSK_ISOODRPM_Pos (14U) |
13122 | #define USB_OTG_GINTMSK_ISOODRPM_Pos (14U) |
| 13523 | #define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1U << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */ |
13123 | #define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1UL << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */ |
| 13524 | #define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk /*!< Isochronous OUT packet dropped interrupt mask */ |
13124 | #define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk /*!< Isochronous OUT packet dropped interrupt mask */ |
| 13525 | #define USB_OTG_GINTMSK_EOPFM_Pos (15U) |
13125 | #define USB_OTG_GINTMSK_EOPFM_Pos (15U) |
| 13526 | #define USB_OTG_GINTMSK_EOPFM_Msk (0x1U << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */ |
13126 | #define USB_OTG_GINTMSK_EOPFM_Msk (0x1UL << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */ |
| 13527 | #define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk /*!< End of periodic frame interrupt mask */ |
13127 | #define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk /*!< End of periodic frame interrupt mask */ |
| 13528 | #define USB_OTG_GINTMSK_EPMISM_Pos (17U) |
13128 | #define USB_OTG_GINTMSK_EPMISM_Pos (17U) |
| 13529 | #define USB_OTG_GINTMSK_EPMISM_Msk (0x1U << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */ |
13129 | #define USB_OTG_GINTMSK_EPMISM_Msk (0x1UL << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */ |
| 13530 | #define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk /*!< Endpoint mismatch interrupt mask */ |
13130 | #define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk /*!< Endpoint mismatch interrupt mask */ |
| 13531 | #define USB_OTG_GINTMSK_IEPINT_Pos (18U) |
13131 | #define USB_OTG_GINTMSK_IEPINT_Pos (18U) |
| 13532 | #define USB_OTG_GINTMSK_IEPINT_Msk (0x1U << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */ |
13132 | #define USB_OTG_GINTMSK_IEPINT_Msk (0x1UL << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */ |
| 13533 | #define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk /*!< IN endpoints interrupt mask */ |
13133 | #define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk /*!< IN endpoints interrupt mask */ |
| 13534 | #define USB_OTG_GINTMSK_OEPINT_Pos (19U) |
13134 | #define USB_OTG_GINTMSK_OEPINT_Pos (19U) |
| 13535 | #define USB_OTG_GINTMSK_OEPINT_Msk (0x1U << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */ |
13135 | #define USB_OTG_GINTMSK_OEPINT_Msk (0x1UL << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */ |
| 13536 | #define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk /*!< OUT endpoints interrupt mask */ |
13136 | #define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk /*!< OUT endpoints interrupt mask */ |
| 13537 | #define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U) |
13137 | #define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U) |
| 13538 | #define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1U << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */ |
13138 | #define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1UL << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */ |
| 13539 | #define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */ |
13139 | #define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */ |
| 13540 | #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U) |
13140 | #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U) |
| 13541 | #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1U << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos) /*!< 0x00200000 */ |
13141 | #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1UL << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos) /*!< 0x00200000 */ |
| 13542 | #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */ |
13142 | #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */ |
| 13543 | #define USB_OTG_GINTMSK_FSUSPM_Pos (22U) |
13143 | #define USB_OTG_GINTMSK_FSUSPM_Pos (22U) |
| 13544 | #define USB_OTG_GINTMSK_FSUSPM_Msk (0x1U << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */ |
13144 | #define USB_OTG_GINTMSK_FSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */ |
| 13545 | #define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk /*!< Data fetch suspended mask */ |
13145 | #define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk /*!< Data fetch suspended mask */ |
| 13546 | #define USB_OTG_GINTMSK_PRTIM_Pos (24U) |
13146 | #define USB_OTG_GINTMSK_PRTIM_Pos (24U) |
| 13547 | #define USB_OTG_GINTMSK_PRTIM_Msk (0x1U << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */ |
13147 | #define USB_OTG_GINTMSK_PRTIM_Msk (0x1UL << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */ |
| 13548 | #define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk /*!< Host port interrupt mask */ |
13148 | #define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk /*!< Host port interrupt mask */ |
| 13549 | #define USB_OTG_GINTMSK_HCIM_Pos (25U) |
13149 | #define USB_OTG_GINTMSK_HCIM_Pos (25U) |
| 13550 | #define USB_OTG_GINTMSK_HCIM_Msk (0x1U << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */ |
13150 | #define USB_OTG_GINTMSK_HCIM_Msk (0x1UL << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */ |
| 13551 | #define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk /*!< Host channels interrupt mask */ |
13151 | #define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk /*!< Host channels interrupt mask */ |
| 13552 | #define USB_OTG_GINTMSK_PTXFEM_Pos (26U) |
13152 | #define USB_OTG_GINTMSK_PTXFEM_Pos (26U) |
| 13553 | #define USB_OTG_GINTMSK_PTXFEM_Msk (0x1U << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */ |
13153 | #define USB_OTG_GINTMSK_PTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */ |
| 13554 | #define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk /*!< Periodic TxFIFO empty mask */ |
13154 | #define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk /*!< Periodic TxFIFO empty mask */ |
| 13555 | #define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U) |
13155 | #define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U) |
| 13556 | #define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1U << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */ |
13156 | #define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1UL << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */ |
| 13557 | #define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk /*!< Connector ID status change mask */ |
13157 | #define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk /*!< Connector ID status change mask */ |
| 13558 | #define USB_OTG_GINTMSK_DISCINT_Pos (29U) |
13158 | #define USB_OTG_GINTMSK_DISCINT_Pos (29U) |
| 13559 | #define USB_OTG_GINTMSK_DISCINT_Msk (0x1U << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */ |
13159 | #define USB_OTG_GINTMSK_DISCINT_Msk (0x1UL << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */ |
| 13560 | #define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk /*!< Disconnect detected interrupt mask */ |
13160 | #define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk /*!< Disconnect detected interrupt mask */ |
| 13561 | #define USB_OTG_GINTMSK_SRQIM_Pos (30U) |
13161 | #define USB_OTG_GINTMSK_SRQIM_Pos (30U) |
| 13562 | #define USB_OTG_GINTMSK_SRQIM_Msk (0x1U << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */ |
13162 | #define USB_OTG_GINTMSK_SRQIM_Msk (0x1UL << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */ |
| 13563 | #define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk /*!< Session request/new session detected interrupt mask */ |
13163 | #define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk /*!< Session request/new session detected interrupt mask */ |
| 13564 | #define USB_OTG_GINTMSK_WUIM_Pos (31U) |
13164 | #define USB_OTG_GINTMSK_WUIM_Pos (31U) |
| 13565 | #define USB_OTG_GINTMSK_WUIM_Msk (0x1U << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */ |
13165 | #define USB_OTG_GINTMSK_WUIM_Msk (0x1UL << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */ |
| 13566 | #define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk /*!< Resume/remote wakeup detected interrupt mask */ |
13166 | #define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk /*!< Resume/remote wakeup detected interrupt mask */ |
| 13567 | 13167 | ||
| 13568 | /******************** Bit definition forUSB_OTG_DAINT register *******************/ |
13168 | /******************** Bit definition for USB_OTG_DAINT register ********************/ |
| 13569 | #define USB_OTG_DAINT_IEPINT_Pos (0U) |
13169 | #define USB_OTG_DAINT_IEPINT_Pos (0U) |
| 13570 | #define USB_OTG_DAINT_IEPINT_Msk (0xFFFFU << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */ |
13170 | #define USB_OTG_DAINT_IEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */ |
| 13571 | #define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk /*!< IN endpoint interrupt bits */ |
13171 | #define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk /*!< IN endpoint interrupt bits */ |
| 13572 | #define USB_OTG_DAINT_OEPINT_Pos (16U) |
13172 | #define USB_OTG_DAINT_OEPINT_Pos (16U) |
| 13573 | #define USB_OTG_DAINT_OEPINT_Msk (0xFFFFU << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */ |
13173 | #define USB_OTG_DAINT_OEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */ |
| 13574 | #define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk /*!< OUT endpoint interrupt bits */ |
13174 | #define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk /*!< OUT endpoint interrupt bits */ |
| 13575 | 13175 | ||
| 13576 | /******************** Bit definition forUSB_OTG_HAINTMSK register ****************/ |
13176 | /******************** Bit definition for USB_OTG_HAINTMSK register ********************/ |
| 13577 | #define USB_OTG_HAINTMSK_HAINTM_Pos (0U) |
13177 | #define USB_OTG_HAINTMSK_HAINTM_Pos (0U) |
| 13578 | #define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFU << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */ |
13178 | #define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFUL << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */ |
| 13579 | #define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk /*!< Channel interrupt mask */ |
13179 | #define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk /*!< Channel interrupt mask */ |
| 13580 | 13180 | ||
| 13581 | /******************** Bit definition for USB_OTG_GRXSTSP register ****************/ |
13181 | /******************** Bit definition for USB_OTG_GRXSTSP register ********************/ |
| 13582 | #define USB_OTG_GRXSTSP_EPNUM_Pos (0U) |
13182 | #define USB_OTG_GRXSTSP_EPNUM_Pos (0U) |
| 13583 | #define USB_OTG_GRXSTSP_EPNUM_Msk (0xFU << USB_OTG_GRXSTSP_EPNUM_Pos) /*!< 0x0000000F */ |
13183 | #define USB_OTG_GRXSTSP_EPNUM_Msk (0xFUL << USB_OTG_GRXSTSP_EPNUM_Pos) /*!< 0x0000000F */ |
| 13584 | #define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk /*!< IN EP interrupt mask bits */ |
13184 | #define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk /*!< IN EP interrupt mask bits */ |
| 13585 | #define USB_OTG_GRXSTSP_BCNT_Pos (4U) |
13185 | #define USB_OTG_GRXSTSP_BCNT_Pos (4U) |
| 13586 | #define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFU << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */ |
13186 | #define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFUL << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */ |
| 13587 | #define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk /*!< OUT EP interrupt mask bits */ |
13187 | #define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk /*!< OUT EP interrupt mask bits */ |
| 13588 | #define USB_OTG_GRXSTSP_DPID_Pos (15U) |
13188 | #define USB_OTG_GRXSTSP_DPID_Pos (15U) |
| 13589 | #define USB_OTG_GRXSTSP_DPID_Msk (0x3U << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */ |
13189 | #define USB_OTG_GRXSTSP_DPID_Msk (0x3UL << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */ |
| 13590 | #define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk /*!< OUT EP interrupt mask bits */ |
13190 | #define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk /*!< OUT EP interrupt mask bits */ |
| 13591 | #define USB_OTG_GRXSTSP_PKTSTS_Pos (17U) |
13191 | #define USB_OTG_GRXSTSP_PKTSTS_Pos (17U) |
| 13592 | #define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFU << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */ |
13192 | #define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFUL << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */ |
| 13593 | #define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk /*!< OUT EP interrupt mask bits */ |
13193 | #define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk /*!< OUT EP interrupt mask bits */ |
| 13594 | 13194 | ||
| 13595 | /******************** Bit definition forUSB_OTG_DAINTMSK register ****************/ |
13195 | /******************** Bit definition for USB_OTG_DAINTMSK register ********************/ |
| 13596 | #define USB_OTG_DAINTMSK_IEPM_Pos (0U) |
13196 | #define USB_OTG_DAINTMSK_IEPM_Pos (0U) |
| 13597 | #define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFU << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */ |
13197 | #define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */ |
| 13598 | #define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk /*!< IN EP interrupt mask bits */ |
13198 | #define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk /*!< IN EP interrupt mask bits */ |
| 13599 | #define USB_OTG_DAINTMSK_OEPM_Pos (16U) |
13199 | #define USB_OTG_DAINTMSK_OEPM_Pos (16U) |
| 13600 | #define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFU << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */ |
13200 | #define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */ |
| 13601 | #define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk /*!< OUT EP interrupt mask bits */ |
13201 | #define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk /*!< OUT EP interrupt mask bits */ |
| 13602 | 13202 | ||
| 13603 | /******************** Bit definition for OTG register ****************************/ |
- | |
| 13604 | #define USB_OTG_CHNUM_Pos (0U) |
- | |
| 13605 | #define USB_OTG_CHNUM_Msk (0xFU << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */ |
- | |
| 13606 | #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */ |
- | |
| 13607 | #define USB_OTG_CHNUM_0 (0x1U << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */ |
- | |
| 13608 | #define USB_OTG_CHNUM_1 (0x2U << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */ |
- | |
| 13609 | #define USB_OTG_CHNUM_2 (0x4U << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */ |
- | |
| 13610 | #define USB_OTG_CHNUM_3 (0x8U << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */ |
- | |
| 13611 | #define USB_OTG_BCNT_Pos (4U) |
- | |
| 13612 | #define USB_OTG_BCNT_Msk (0x7FFU << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */ |
- | |
| 13613 | #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */ |
- | |
| 13614 | - | ||
| 13615 | #define USB_OTG_DPID_Pos (15U) |
- | |
| 13616 | #define USB_OTG_DPID_Msk (0x3U << USB_OTG_DPID_Pos) /*!< 0x00018000 */ |
- | |
| 13617 | #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */ |
- | |
| 13618 | #define USB_OTG_DPID_0 (0x1U << USB_OTG_DPID_Pos) /*!< 0x00008000 */ |
- | |
| 13619 | #define USB_OTG_DPID_1 (0x2U << USB_OTG_DPID_Pos) /*!< 0x00010000 */ |
- | |
| 13620 | - | ||
| 13621 | #define USB_OTG_PKTSTS_Pos (17U) |
- | |
| 13622 | #define USB_OTG_PKTSTS_Msk (0xFU << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */ |
- | |
| 13623 | #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */ |
- | |
| 13624 | #define USB_OTG_PKTSTS_0 (0x1U << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */ |
- | |
| 13625 | #define USB_OTG_PKTSTS_1 (0x2U << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */ |
- | |
| 13626 | #define USB_OTG_PKTSTS_2 (0x4U << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */ |
- | |
| 13627 | #define USB_OTG_PKTSTS_3 (0x8U << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */ |
- | |
| 13628 | - | ||
| 13629 | #define USB_OTG_EPNUM_Pos (0U) |
- | |
| 13630 | #define USB_OTG_EPNUM_Msk (0xFU << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */ |
- | |
| 13631 | #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */ |
- | |
| 13632 | #define USB_OTG_EPNUM_0 (0x1U << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */ |
- | |
| 13633 | #define USB_OTG_EPNUM_1 (0x2U << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */ |
- | |
| 13634 | #define USB_OTG_EPNUM_2 (0x4U << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */ |
- | |
| 13635 | #define USB_OTG_EPNUM_3 (0x8U << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */ |
- | |
| 13636 | - | ||
| 13637 | #define USB_OTG_FRMNUM_Pos (21U) |
- | |
| 13638 | #define USB_OTG_FRMNUM_Msk (0xFU << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */ |
- | |
| 13639 | #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */ |
- | |
| 13640 | #define USB_OTG_FRMNUM_0 (0x1U << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */ |
- | |
| 13641 | #define USB_OTG_FRMNUM_1 (0x2U << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */ |
- | |
| 13642 | #define USB_OTG_FRMNUM_2 (0x4U << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */ |
- | |
| 13643 | #define USB_OTG_FRMNUM_3 (0x8U << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */ |
- | |
| 13644 | - | ||
| 13645 | /******************** Bit definition for OTG register ****************************/ |
- | |
| 13646 | #define USB_OTG_CHNUM_Pos (0U) |
- | |
| 13647 | #define USB_OTG_CHNUM_Msk (0xFU << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */ |
- | |
| 13648 | #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */ |
- | |
| 13649 | #define USB_OTG_CHNUM_0 (0x1U << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */ |
- | |
| 13650 | #define USB_OTG_CHNUM_1 (0x2U << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */ |
- | |
| 13651 | #define USB_OTG_CHNUM_2 (0x4U << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */ |
- | |
| 13652 | #define USB_OTG_CHNUM_3 (0x8U << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */ |
- | |
| 13653 | #define USB_OTG_BCNT_Pos (4U) |
- | |
| 13654 | #define USB_OTG_BCNT_Msk (0x7FFU << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */ |
- | |
| 13655 | #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */ |
- | |
| 13656 | - | ||
| 13657 | #define USB_OTG_DPID_Pos (15U) |
- | |
| 13658 | #define USB_OTG_DPID_Msk (0x3U << USB_OTG_DPID_Pos) /*!< 0x00018000 */ |
- | |
| 13659 | #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */ |
- | |
| 13660 | #define USB_OTG_DPID_0 (0x1U << USB_OTG_DPID_Pos) /*!< 0x00008000 */ |
- | |
| 13661 | #define USB_OTG_DPID_1 (0x2U << USB_OTG_DPID_Pos) /*!< 0x00010000 */ |
- | |
| 13662 | - | ||
| 13663 | #define USB_OTG_PKTSTS_Pos (17U) |
- | |
| 13664 | #define USB_OTG_PKTSTS_Msk (0xFU << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */ |
- | |
| 13665 | #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */ |
- | |
| 13666 | #define USB_OTG_PKTSTS_0 (0x1U << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */ |
- | |
| 13667 | #define USB_OTG_PKTSTS_1 (0x2U << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */ |
- | |
| 13668 | #define USB_OTG_PKTSTS_2 (0x4U << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */ |
- | |
| 13669 | #define USB_OTG_PKTSTS_3 (0x8U << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */ |
- | |
| 13670 | - | ||
| 13671 | #define USB_OTG_EPNUM_Pos (0U) |
- | |
| 13672 | #define USB_OTG_EPNUM_Msk (0xFU << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */ |
- | |
| 13673 | #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */ |
- | |
| 13674 | #define USB_OTG_EPNUM_0 (0x1U << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */ |
- | |
| 13675 | #define USB_OTG_EPNUM_1 (0x2U << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */ |
- | |
| 13676 | #define USB_OTG_EPNUM_2 (0x4U << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */ |
- | |
| 13677 | #define USB_OTG_EPNUM_3 (0x8U << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */ |
- | |
| 13678 | - | ||
| 13679 | #define USB_OTG_FRMNUM_Pos (21U) |
- | |
| 13680 | #define USB_OTG_FRMNUM_Msk (0xFU << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */ |
- | |
| 13681 | #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */ |
- | |
| 13682 | #define USB_OTG_FRMNUM_0 (0x1U << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */ |
- | |
| 13683 | #define USB_OTG_FRMNUM_1 (0x2U << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */ |
- | |
| 13684 | #define USB_OTG_FRMNUM_2 (0x4U << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */ |
- | |
| 13685 | #define USB_OTG_FRMNUM_3 (0x8U << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */ |
- | |
| 13686 | - | ||
| 13687 | /******************** Bit definition forUSB_OTG_GRXFSIZ register *****************/ |
13203 | /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/ |
| 13688 | #define USB_OTG_GRXFSIZ_RXFD_Pos (0U) |
13204 | #define USB_OTG_GRXFSIZ_RXFD_Pos (0U) |
| 13689 | #define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFU << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */ |
13205 | #define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFUL << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */ |
| 13690 | #define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk /*!< RxFIFO depth */ |
13206 | #define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk /*!< RxFIFO depth */ |
| 13691 | 13207 | ||
| 13692 | /******************** Bit definition forUSB_OTG_DVBUSDIS register ****************/ |
13208 | /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/ |
| 13693 | #define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U) |
13209 | #define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U) |
| 13694 | #define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFU << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */ |
13210 | #define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFUL << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */ |
| 13695 | #define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk /*!< Device VBUS discharge time */ |
13211 | #define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk /*!< Device VBUS discharge time */ |
| 13696 | 13212 | ||
| 13697 | /******************** Bit definition for OTG register ****************************/ |
13213 | /******************** Bit definition for OTG register ********************/ |
| 13698 | #define USB_OTG_NPTXFSA_Pos (0U) |
13214 | #define USB_OTG_NPTXFSA_Pos (0U) |
| 13699 | #define USB_OTG_NPTXFSA_Msk (0xFFFFU << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */ |
13215 | #define USB_OTG_NPTXFSA_Msk (0xFFFFUL << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */ |
| 13700 | #define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk /*!< Nonperiodic transmit RAM start address */ |
13216 | #define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk /*!< Nonperiodic transmit RAM start address */ |
| 13701 | #define USB_OTG_NPTXFD_Pos (16U) |
13217 | #define USB_OTG_NPTXFD_Pos (16U) |
| 13702 | #define USB_OTG_NPTXFD_Msk (0xFFFFU << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */ |
13218 | #define USB_OTG_NPTXFD_Msk (0xFFFFUL << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */ |
| 13703 | #define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk /*!< Nonperiodic TxFIFO depth */ |
13219 | #define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk /*!< Nonperiodic TxFIFO depth */ |
| 13704 | #define USB_OTG_TX0FSA_Pos (0U) |
13220 | #define USB_OTG_TX0FSA_Pos (0U) |
| 13705 | #define USB_OTG_TX0FSA_Msk (0xFFFFU << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */ |
13221 | #define USB_OTG_TX0FSA_Msk (0xFFFFUL << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */ |
| 13706 | #define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk /*!< Endpoint 0 transmit RAM start address */ |
13222 | #define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk /*!< Endpoint 0 transmit RAM start address */ |
| 13707 | #define USB_OTG_TX0FD_Pos (16U) |
13223 | #define USB_OTG_TX0FD_Pos (16U) |
| 13708 | #define USB_OTG_TX0FD_Msk (0xFFFFU << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */ |
13224 | #define USB_OTG_TX0FD_Msk (0xFFFFUL << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */ |
| 13709 | #define USB_OTG_TX0FD USB_OTG_TX0FD_Msk /*!< Endpoint 0 TxFIFO depth */ |
13225 | #define USB_OTG_TX0FD USB_OTG_TX0FD_Msk /*!< Endpoint 0 TxFIFO depth */ |
| 13710 | 13226 | ||
| 13711 | /******************** Bit definition forUSB_OTG_DVBUSPULSE register **************/ |
13227 | /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/ |
| 13712 | #define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U) |
13228 | #define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U) |
| 13713 | #define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFU << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */ |
13229 | #define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFUL << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */ |
| 13714 | #define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */ |
13230 | #define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */ |
| 13715 | 13231 | ||
| 13716 | /******************** Bit definition forUSB_OTG_GNPTXSTS register ****************/ |
13232 | /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/ |
| 13717 | #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U) |
13233 | #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U) |
| 13718 | #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFU << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */ |
13234 | #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFUL << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */ |
| 13719 | #define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */ |
13235 | #define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */ |
| 13720 | 13236 | ||
| 13721 | #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U) |
13237 | #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U) |
| 13722 | #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFU << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */ |
13238 | #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFUL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */ |
| 13723 | #define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */ |
13239 | #define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */ |
| 13724 | #define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */ |
13240 | #define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */ |
| 13725 | #define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */ |
13241 | #define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */ |
| 13726 | #define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */ |
13242 | #define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */ |
| 13727 | #define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */ |
13243 | #define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */ |
| 13728 | #define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */ |
13244 | #define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */ |
| 13729 | #define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */ |
13245 | #define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */ |
| 13730 | #define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */ |
13246 | #define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */ |
| 13731 | #define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */ |
13247 | #define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */ |
| 13732 | 13248 | ||
| 13733 | #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U) |
13249 | #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U) |
| 13734 | #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FU << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */ |
13250 | #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FUL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */ |
| 13735 | #define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */ |
13251 | #define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */ |
| 13736 | #define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */ |
13252 | #define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */ |
| 13737 | #define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */ |
13253 | #define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */ |
| 13738 | #define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */ |
13254 | #define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */ |
| 13739 | #define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */ |
13255 | #define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */ |
| 13740 | #define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */ |
13256 | #define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */ |
| 13741 | #define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */ |
13257 | #define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */ |
| 13742 | #define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */ |
13258 | #define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */ |
| 13743 | 13259 | ||
| 13744 | /******************** Bit definition forUSB_OTG_DTHRCTL register *****************/ |
13260 | /******************** Bit definition for USB_OTG_DTHRCTL register ********************/ |
| 13745 | #define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U) |
13261 | #define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U) |
| 13746 | #define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1U << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */ |
13262 | #define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */ |
| 13747 | #define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */ |
13263 | #define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */ |
| 13748 | #define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U) |
13264 | #define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U) |
| 13749 | #define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1U << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */ |
13265 | #define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */ |
| 13750 | #define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk /*!< ISO IN endpoint threshold enable */ |
13266 | #define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk /*!< ISO IN endpoint threshold enable */ |
| 13751 | 13267 | ||
| 13752 | #define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U) |
13268 | #define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U) |
| 13753 | #define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFU << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */ |
13269 | #define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */ |
| 13754 | #define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk /*!< Transmit threshold length */ |
13270 | #define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk /*!< Transmit threshold length */ |
| 13755 | #define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */ |
13271 | #define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */ |
| 13756 | #define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */ |
13272 | #define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */ |
| 13757 | #define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */ |
13273 | #define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */ |
| 13758 | #define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */ |
13274 | #define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */ |
| 13759 | #define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */ |
13275 | #define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */ |
| 13760 | #define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */ |
13276 | #define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */ |
| 13761 | #define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */ |
13277 | #define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */ |
| 13762 | #define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */ |
13278 | #define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */ |
| 13763 | #define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */ |
13279 | #define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */ |
| 13764 | #define USB_OTG_DTHRCTL_RXTHREN_Pos (16U) |
13280 | #define USB_OTG_DTHRCTL_RXTHREN_Pos (16U) |
| 13765 | #define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1U << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */ |
13281 | #define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */ |
| 13766 | #define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk /*!< Receive threshold enable */ |
13282 | #define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk /*!< Receive threshold enable */ |
| 13767 | 13283 | ||
| 13768 | #define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U) |
13284 | #define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U) |
| 13769 | #define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFU << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */ |
13285 | #define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */ |
| 13770 | #define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk /*!< Receive threshold length */ |
13286 | #define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk /*!< Receive threshold length */ |
| 13771 | #define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */ |
13287 | #define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */ |
| 13772 | #define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */ |
13288 | #define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */ |
| 13773 | #define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */ |
13289 | #define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */ |
| 13774 | #define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */ |
13290 | #define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */ |
| 13775 | #define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */ |
13291 | #define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */ |
| 13776 | #define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */ |
13292 | #define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */ |
| 13777 | #define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */ |
13293 | #define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */ |
| 13778 | #define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */ |
13294 | #define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */ |
| 13779 | #define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */ |
13295 | #define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */ |
| 13780 | #define USB_OTG_DTHRCTL_ARPEN_Pos (27U) |
13296 | #define USB_OTG_DTHRCTL_ARPEN_Pos (27U) |
| 13781 | #define USB_OTG_DTHRCTL_ARPEN_Msk (0x1U << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */ |
13297 | #define USB_OTG_DTHRCTL_ARPEN_Msk (0x1UL << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */ |
| 13782 | #define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk /*!< Arbiter parking enable */ |
13298 | #define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk /*!< Arbiter parking enable */ |
| 13783 | 13299 | ||
| 13784 | /******************** Bit definition forUSB_OTG_DIEPEMPMSK register **************/ |
13300 | /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********************/ |
| 13785 | #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U) |
13301 | #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U) |
| 13786 | #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFU << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */ |
13302 | #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFUL << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */ |
| 13787 | #define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */ |
13303 | #define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */ |
| 13788 | 13304 | ||
| 13789 | /******************** Bit definition forUSB_OTG_DEACHINT register ****************/ |
13305 | /******************** Bit definition for USB_OTG_DEACHINT register ********************/ |
| 13790 | #define USB_OTG_DEACHINT_IEP1INT_Pos (1U) |
13306 | #define USB_OTG_DEACHINT_IEP1INT_Pos (1U) |
| 13791 | #define USB_OTG_DEACHINT_IEP1INT_Msk (0x1U << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */ |
13307 | #define USB_OTG_DEACHINT_IEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */ |
| 13792 | #define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk /*!< IN endpoint 1interrupt bit */ |
13308 | #define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk /*!< IN endpoint 1interrupt bit */ |
| 13793 | #define USB_OTG_DEACHINT_OEP1INT_Pos (17U) |
13309 | #define USB_OTG_DEACHINT_OEP1INT_Pos (17U) |
| 13794 | #define USB_OTG_DEACHINT_OEP1INT_Msk (0x1U << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */ |
13310 | #define USB_OTG_DEACHINT_OEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */ |
| 13795 | #define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk /*!< OUT endpoint 1 interrupt bit */ |
13311 | #define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk /*!< OUT endpoint 1 interrupt bit */ |
| 13796 | 13312 | ||
| 13797 | /******************** Bit definition forUSB_OTG_GCCFG register *******************/ |
13313 | /******************** Bit definition for USB_OTG_GCCFG register ********************/ |
| 13798 | #define USB_OTG_GCCFG_PWRDWN_Pos (16U) |
13314 | #define USB_OTG_GCCFG_PWRDWN_Pos (16U) |
| 13799 | #define USB_OTG_GCCFG_PWRDWN_Msk (0x1U << USB_OTG_GCCFG_PWRDWN_Pos) /*!< 0x00010000 */ |
13315 | #define USB_OTG_GCCFG_PWRDWN_Msk (0x1UL << USB_OTG_GCCFG_PWRDWN_Pos) /*!< 0x00010000 */ |
| 13800 | #define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk /*!< Power down */ |
13316 | #define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk /*!< Power down */ |
| 13801 | #define USB_OTG_GCCFG_VBUSASEN_Pos (18U) |
13317 | #define USB_OTG_GCCFG_VBUSASEN_Pos (18U) |
| 13802 | #define USB_OTG_GCCFG_VBUSASEN_Msk (0x1U << USB_OTG_GCCFG_VBUSASEN_Pos) /*!< 0x00040000 */ |
13318 | #define USB_OTG_GCCFG_VBUSASEN_Msk (0x1UL << USB_OTG_GCCFG_VBUSASEN_Pos) /*!< 0x00040000 */ |
| 13803 | #define USB_OTG_GCCFG_VBUSASEN USB_OTG_GCCFG_VBUSASEN_Msk /*!< Enable the VBUS sensing device */ |
13319 | #define USB_OTG_GCCFG_VBUSASEN USB_OTG_GCCFG_VBUSASEN_Msk /*!< Enable the VBUS sensing device */ |
| 13804 | #define USB_OTG_GCCFG_VBUSBSEN_Pos (19U) |
13320 | #define USB_OTG_GCCFG_VBUSBSEN_Pos (19U) |
| 13805 | #define USB_OTG_GCCFG_VBUSBSEN_Msk (0x1U << USB_OTG_GCCFG_VBUSBSEN_Pos) /*!< 0x00080000 */ |
13321 | #define USB_OTG_GCCFG_VBUSBSEN_Msk (0x1UL << USB_OTG_GCCFG_VBUSBSEN_Pos) /*!< 0x00080000 */ |
| 13806 | #define USB_OTG_GCCFG_VBUSBSEN USB_OTG_GCCFG_VBUSBSEN_Msk /*!< Enable the VBUS sensing device */ |
13322 | #define USB_OTG_GCCFG_VBUSBSEN USB_OTG_GCCFG_VBUSBSEN_Msk /*!< Enable the VBUS sensing device */ |
| 13807 | #define USB_OTG_GCCFG_SOFOUTEN_Pos (20U) |
13323 | #define USB_OTG_GCCFG_SOFOUTEN_Pos (20U) |
| 13808 | #define USB_OTG_GCCFG_SOFOUTEN_Msk (0x1U << USB_OTG_GCCFG_SOFOUTEN_Pos) /*!< 0x00100000 */ |
13324 | #define USB_OTG_GCCFG_SOFOUTEN_Msk (0x1UL << USB_OTG_GCCFG_SOFOUTEN_Pos) /*!< 0x00100000 */ |
| 13809 | #define USB_OTG_GCCFG_SOFOUTEN USB_OTG_GCCFG_SOFOUTEN_Msk /*!< SOF output enable */ |
13325 | #define USB_OTG_GCCFG_SOFOUTEN USB_OTG_GCCFG_SOFOUTEN_Msk /*!< SOF output enable */ |
| 13810 | 13326 | ||
| 13811 | /******************** Bit definition forUSB_OTG_DEACHINTMSK register *************/ |
13327 | /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/ |
| 13812 | #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U) |
13328 | #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U) |
| 13813 | #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1U << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */ |
13329 | #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */ |
| 13814 | #define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */ |
13330 | #define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */ |
| 13815 | #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U) |
13331 | #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U) |
| 13816 | #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1U << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */ |
13332 | #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */ |
| 13817 | #define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */ |
13333 | #define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */ |
| 13818 | 13334 | ||
| 13819 | /******************** Bit definition forUSB_OTG_CID register *********************/ |
13335 | /******************** Bit definition for USB_OTG_CID register ********************/ |
| 13820 | #define USB_OTG_CID_PRODUCT_ID_Pos (0U) |
13336 | #define USB_OTG_CID_PRODUCT_ID_Pos (0U) |
| 13821 | #define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFU << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */ |
13337 | #define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFUL << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */ |
| 13822 | #define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk /*!< Product ID field */ |
13338 | #define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk /*!< Product ID field */ |
| 13823 | 13339 | ||
| 13824 | /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ************/ |
13340 | /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/ |
| 13825 | #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U) |
13341 | #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U) |
| 13826 | #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */ |
13342 | #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */ |
| 13827 | #define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */ |
13343 | #define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */ |
| 13828 | #define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U) |
13344 | #define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U) |
| 13829 | #define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */ |
13345 | #define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */ |
| 13830 | #define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */ |
13346 | #define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */ |
| 13831 | #define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U) |
13347 | #define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U) |
| 13832 | #define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */ |
13348 | #define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */ |
| 13833 | #define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */ |
13349 | #define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */ |
| 13834 | #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U) |
13350 | #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U) |
| 13835 | #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1U << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */ |
13351 | #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */ |
| 13836 | #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ |
13352 | #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ |
| 13837 | #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U) |
13353 | #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U) |
| 13838 | #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */ |
13354 | #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */ |
| 13839 | #define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ |
13355 | #define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ |
| 13840 | #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U) |
13356 | #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U) |
| 13841 | #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */ |
13357 | #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */ |
| 13842 | #define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ |
13358 | #define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ |
| 13843 | #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U) |
13359 | #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U) |
| 13844 | #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */ |
13360 | #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */ |
| 13845 | #define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk /*!< FIFO underrun mask */ |
13361 | #define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk /*!< FIFO underrun mask */ |
| 13846 | #define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U) |
13362 | #define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U) |
| 13847 | #define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */ |
13363 | #define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */ |
| 13848 | #define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */ |
13364 | #define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */ |
| 13849 | #define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U) |
13365 | #define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U) |
| 13850 | #define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */ |
13366 | #define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */ |
| 13851 | #define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */ |
13367 | #define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */ |
| 13852 | 13368 | ||
| 13853 | /******************** Bit definition forUSB_OTG_HPRT register ********************/ |
13369 | /******************** Bit definition for USB_OTG_HPRT register ********************/ |
| 13854 | #define USB_OTG_HPRT_PCSTS_Pos (0U) |
13370 | #define USB_OTG_HPRT_PCSTS_Pos (0U) |
| 13855 | #define USB_OTG_HPRT_PCSTS_Msk (0x1U << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */ |
13371 | #define USB_OTG_HPRT_PCSTS_Msk (0x1UL << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */ |
| 13856 | #define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk /*!< Port connect status */ |
13372 | #define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk /*!< Port connect status */ |
| 13857 | #define USB_OTG_HPRT_PCDET_Pos (1U) |
13373 | #define USB_OTG_HPRT_PCDET_Pos (1U) |
| 13858 | #define USB_OTG_HPRT_PCDET_Msk (0x1U << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */ |
13374 | #define USB_OTG_HPRT_PCDET_Msk (0x1UL << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */ |
| 13859 | #define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk /*!< Port connect detected */ |
13375 | #define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk /*!< Port connect detected */ |
| 13860 | #define USB_OTG_HPRT_PENA_Pos (2U) |
13376 | #define USB_OTG_HPRT_PENA_Pos (2U) |
| 13861 | #define USB_OTG_HPRT_PENA_Msk (0x1U << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */ |
13377 | #define USB_OTG_HPRT_PENA_Msk (0x1UL << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */ |
| 13862 | #define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk /*!< Port enable */ |
13378 | #define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk /*!< Port enable */ |
| 13863 | #define USB_OTG_HPRT_PENCHNG_Pos (3U) |
13379 | #define USB_OTG_HPRT_PENCHNG_Pos (3U) |
| 13864 | #define USB_OTG_HPRT_PENCHNG_Msk (0x1U << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */ |
13380 | #define USB_OTG_HPRT_PENCHNG_Msk (0x1UL << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */ |
| 13865 | #define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk /*!< Port enable/disable change */ |
13381 | #define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk /*!< Port enable/disable change */ |
| 13866 | #define USB_OTG_HPRT_POCA_Pos (4U) |
13382 | #define USB_OTG_HPRT_POCA_Pos (4U) |
| 13867 | #define USB_OTG_HPRT_POCA_Msk (0x1U << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */ |
13383 | #define USB_OTG_HPRT_POCA_Msk (0x1UL << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */ |
| 13868 | #define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk /*!< Port overcurrent active */ |
13384 | #define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk /*!< Port overcurrent active */ |
| 13869 | #define USB_OTG_HPRT_POCCHNG_Pos (5U) |
13385 | #define USB_OTG_HPRT_POCCHNG_Pos (5U) |
| 13870 | #define USB_OTG_HPRT_POCCHNG_Msk (0x1U << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */ |
13386 | #define USB_OTG_HPRT_POCCHNG_Msk (0x1UL << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */ |
| 13871 | #define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk /*!< Port overcurrent change */ |
13387 | #define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk /*!< Port overcurrent change */ |
| 13872 | #define USB_OTG_HPRT_PRES_Pos (6U) |
13388 | #define USB_OTG_HPRT_PRES_Pos (6U) |
| 13873 | #define USB_OTG_HPRT_PRES_Msk (0x1U << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */ |
13389 | #define USB_OTG_HPRT_PRES_Msk (0x1UL << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */ |
| 13874 | #define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk /*!< Port resume */ |
13390 | #define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk /*!< Port resume */ |
| 13875 | #define USB_OTG_HPRT_PSUSP_Pos (7U) |
13391 | #define USB_OTG_HPRT_PSUSP_Pos (7U) |
| 13876 | #define USB_OTG_HPRT_PSUSP_Msk (0x1U << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */ |
13392 | #define USB_OTG_HPRT_PSUSP_Msk (0x1UL << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */ |
| 13877 | #define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk /*!< Port suspend */ |
13393 | #define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk /*!< Port suspend */ |
| 13878 | #define USB_OTG_HPRT_PRST_Pos (8U) |
13394 | #define USB_OTG_HPRT_PRST_Pos (8U) |
| 13879 | #define USB_OTG_HPRT_PRST_Msk (0x1U << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */ |
13395 | #define USB_OTG_HPRT_PRST_Msk (0x1UL << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */ |
| 13880 | #define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk /*!< Port reset */ |
13396 | #define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk /*!< Port reset */ |
| 13881 | 13397 | ||
| 13882 | #define USB_OTG_HPRT_PLSTS_Pos (10U) |
13398 | #define USB_OTG_HPRT_PLSTS_Pos (10U) |
| 13883 | #define USB_OTG_HPRT_PLSTS_Msk (0x3U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */ |
13399 | #define USB_OTG_HPRT_PLSTS_Msk (0x3UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */ |
| 13884 | #define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk /*!< Port line status */ |
13400 | #define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk /*!< Port line status */ |
| 13885 | #define USB_OTG_HPRT_PLSTS_0 (0x1U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */ |
13401 | #define USB_OTG_HPRT_PLSTS_0 (0x1UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */ |
| 13886 | #define USB_OTG_HPRT_PLSTS_1 (0x2U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */ |
13402 | #define USB_OTG_HPRT_PLSTS_1 (0x2UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */ |
| 13887 | #define USB_OTG_HPRT_PPWR_Pos (12U) |
13403 | #define USB_OTG_HPRT_PPWR_Pos (12U) |
| 13888 | #define USB_OTG_HPRT_PPWR_Msk (0x1U << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */ |
13404 | #define USB_OTG_HPRT_PPWR_Msk (0x1UL << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */ |
| 13889 | #define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk /*!< Port power */ |
13405 | #define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk /*!< Port power */ |
| 13890 | 13406 | ||
| 13891 | #define USB_OTG_HPRT_PTCTL_Pos (13U) |
13407 | #define USB_OTG_HPRT_PTCTL_Pos (13U) |
| 13892 | #define USB_OTG_HPRT_PTCTL_Msk (0xFU << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */ |
13408 | #define USB_OTG_HPRT_PTCTL_Msk (0xFUL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */ |
| 13893 | #define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk /*!< Port test control */ |
13409 | #define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk /*!< Port test control */ |
| 13894 | #define USB_OTG_HPRT_PTCTL_0 (0x1U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */ |
13410 | #define USB_OTG_HPRT_PTCTL_0 (0x1UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */ |
| 13895 | #define USB_OTG_HPRT_PTCTL_1 (0x2U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */ |
13411 | #define USB_OTG_HPRT_PTCTL_1 (0x2UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */ |
| 13896 | #define USB_OTG_HPRT_PTCTL_2 (0x4U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */ |
13412 | #define USB_OTG_HPRT_PTCTL_2 (0x4UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */ |
| 13897 | #define USB_OTG_HPRT_PTCTL_3 (0x8U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */ |
13413 | #define USB_OTG_HPRT_PTCTL_3 (0x8UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */ |
| 13898 | 13414 | ||
| 13899 | #define USB_OTG_HPRT_PSPD_Pos (17U) |
13415 | #define USB_OTG_HPRT_PSPD_Pos (17U) |
| 13900 | #define USB_OTG_HPRT_PSPD_Msk (0x3U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */ |
13416 | #define USB_OTG_HPRT_PSPD_Msk (0x3UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */ |
| 13901 | #define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk /*!< Port speed */ |
13417 | #define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk /*!< Port speed */ |
| 13902 | #define USB_OTG_HPRT_PSPD_0 (0x1U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */ |
13418 | #define USB_OTG_HPRT_PSPD_0 (0x1UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */ |
| 13903 | #define USB_OTG_HPRT_PSPD_1 (0x2U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */ |
13419 | #define USB_OTG_HPRT_PSPD_1 (0x2UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */ |
| 13904 | 13420 | ||
| 13905 | /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ************/ |
13421 | /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/ |
| 13906 | #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U) |
13422 | #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U) |
| 13907 | #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */ |
13423 | #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */ |
| 13908 | #define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */ |
13424 | #define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */ |
| 13909 | #define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U) |
13425 | #define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U) |
| 13910 | #define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */ |
13426 | #define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */ |
| 13911 | #define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */ |
13427 | #define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */ |
| 13912 | #define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U) |
13428 | #define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U) |
| 13913 | #define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */ |
13429 | #define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */ |
| 13914 | #define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk /*!< Timeout condition mask */ |
13430 | #define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk /*!< Timeout condition mask */ |
| 13915 | #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U) |
13431 | #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U) |
| 13916 | #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1U << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */ |
13432 | #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */ |
| 13917 | #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ |
13433 | #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */ |
| 13918 | #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U) |
13434 | #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U) |
| 13919 | #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */ |
13435 | #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */ |
| 13920 | #define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ |
13436 | #define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */ |
| 13921 | #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U) |
13437 | #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U) |
| 13922 | #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */ |
13438 | #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */ |
| 13923 | #define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ |
13439 | #define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */ |
| 13924 | #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U) |
13440 | #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U) |
| 13925 | #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */ |
13441 | #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */ |
| 13926 | #define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk /*!< OUT packet error mask */ |
13442 | #define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk /*!< OUT packet error mask */ |
| 13927 | #define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U) |
13443 | #define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U) |
| 13928 | #define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */ |
13444 | #define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */ |
| 13929 | #define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */ |
13445 | #define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */ |
| 13930 | #define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U) |
13446 | #define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U) |
| 13931 | #define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */ |
13447 | #define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */ |
| 13932 | #define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */ |
13448 | #define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */ |
| 13933 | #define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U) |
13449 | #define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U) |
| 13934 | #define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */ |
13450 | #define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */ |
| 13935 | #define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */ |
13451 | #define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */ |
| 13936 | #define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U) |
13452 | #define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U) |
| 13937 | #define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */ |
13453 | #define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */ |
| 13938 | #define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */ |
13454 | #define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */ |
| 13939 | 13455 | ||
| 13940 | /******************** Bit definition forUSB_OTG_HPTXFSIZ register ****************/ |
13456 | /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/ |
| 13941 | #define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U) |
13457 | #define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U) |
| 13942 | #define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFU << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */ |
13458 | #define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */ |
| 13943 | #define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk /*!< Host periodic TxFIFO start address */ |
13459 | #define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk /*!< Host periodic TxFIFO start address */ |
| 13944 | #define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U) |
13460 | #define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U) |
| 13945 | #define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFU << USB_OTG_HPTXFSIZ_PTXFD_Pos) /*!< 0xFFFF0000 */ |
13461 | #define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXFD_Pos) /*!< 0xFFFF0000 */ |
| 13946 | #define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk /*!< Host periodic TxFIFO depth */ |
13462 | #define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk /*!< Host periodic TxFIFO depth */ |
| 13947 | 13463 | ||
| 13948 | /******************** Bit definition forUSB_OTG_DIEPCTL register *****************/ |
13464 | /******************** Bit definition for USB_OTG_DIEPCTL register ********************/ |
| 13949 | #define USB_OTG_DIEPCTL_MPSIZ_Pos (0U) |
13465 | #define USB_OTG_DIEPCTL_MPSIZ_Pos (0U) |
| 13950 | #define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFU << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */ |
13466 | #define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */ |
| 13951 | #define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk /*!< Maximum packet size */ |
13467 | #define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk /*!< Maximum packet size */ |
| 13952 | #define USB_OTG_DIEPCTL_USBAEP_Pos (15U) |
13468 | #define USB_OTG_DIEPCTL_USBAEP_Pos (15U) |
| 13953 | #define USB_OTG_DIEPCTL_USBAEP_Msk (0x1U << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */ |
13469 | #define USB_OTG_DIEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */ |
| 13954 | #define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk /*!< USB active endpoint */ |
13470 | #define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk /*!< USB active endpoint */ |
| 13955 | #define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U) |
13471 | #define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U) |
| 13956 | #define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1U << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */ |
13472 | #define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1UL << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */ |
| 13957 | #define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */ |
13473 | #define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */ |
| 13958 | #define USB_OTG_DIEPCTL_NAKSTS_Pos (17U) |
13474 | #define USB_OTG_DIEPCTL_NAKSTS_Pos (17U) |
| 13959 | #define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1U << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */ |
13475 | #define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */ |
| 13960 | #define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk /*!< NAK status */ |
13476 | #define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk /*!< NAK status */ |
| 13961 | 13477 | ||
| 13962 | #define USB_OTG_DIEPCTL_EPTYP_Pos (18U) |
13478 | #define USB_OTG_DIEPCTL_EPTYP_Pos (18U) |
| 13963 | #define USB_OTG_DIEPCTL_EPTYP_Msk (0x3U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */ |
13479 | #define USB_OTG_DIEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */ |
| 13964 | #define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk /*!< Endpoint type */ |
13480 | #define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk /*!< Endpoint type */ |
| 13965 | #define USB_OTG_DIEPCTL_EPTYP_0 (0x1U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */ |
13481 | #define USB_OTG_DIEPCTL_EPTYP_0 (0x1UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */ |
| 13966 | #define USB_OTG_DIEPCTL_EPTYP_1 (0x2U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */ |
13482 | #define USB_OTG_DIEPCTL_EPTYP_1 (0x2UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */ |
| 13967 | #define USB_OTG_DIEPCTL_STALL_Pos (21U) |
13483 | #define USB_OTG_DIEPCTL_STALL_Pos (21U) |
| 13968 | #define USB_OTG_DIEPCTL_STALL_Msk (0x1U << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */ |
13484 | #define USB_OTG_DIEPCTL_STALL_Msk (0x1UL << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */ |
| 13969 | #define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk /*!< STALL handshake */ |
13485 | #define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk /*!< STALL handshake */ |
| 13970 | 13486 | ||
| 13971 | #define USB_OTG_DIEPCTL_TXFNUM_Pos (22U) |
13487 | #define USB_OTG_DIEPCTL_TXFNUM_Pos (22U) |
| 13972 | #define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFU << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */ |
13488 | #define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFUL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */ |
| 13973 | #define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk /*!< TxFIFO number */ |
13489 | #define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk /*!< TxFIFO number */ |
| 13974 | #define USB_OTG_DIEPCTL_TXFNUM_0 (0x1U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */ |
13490 | #define USB_OTG_DIEPCTL_TXFNUM_0 (0x1UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */ |
| 13975 | #define USB_OTG_DIEPCTL_TXFNUM_1 (0x2U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */ |
13491 | #define USB_OTG_DIEPCTL_TXFNUM_1 (0x2UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */ |
| 13976 | #define USB_OTG_DIEPCTL_TXFNUM_2 (0x4U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */ |
13492 | #define USB_OTG_DIEPCTL_TXFNUM_2 (0x4UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */ |
| 13977 | #define USB_OTG_DIEPCTL_TXFNUM_3 (0x8U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */ |
13493 | #define USB_OTG_DIEPCTL_TXFNUM_3 (0x8UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */ |
| 13978 | #define USB_OTG_DIEPCTL_CNAK_Pos (26U) |
13494 | #define USB_OTG_DIEPCTL_CNAK_Pos (26U) |
| 13979 | #define USB_OTG_DIEPCTL_CNAK_Msk (0x1U << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */ |
13495 | #define USB_OTG_DIEPCTL_CNAK_Msk (0x1UL << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */ |
| 13980 | #define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk /*!< Clear NAK */ |
13496 | #define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk /*!< Clear NAK */ |
| 13981 | #define USB_OTG_DIEPCTL_SNAK_Pos (27U) |
13497 | #define USB_OTG_DIEPCTL_SNAK_Pos (27U) |
| 13982 | #define USB_OTG_DIEPCTL_SNAK_Msk (0x1U << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */ |
13498 | #define USB_OTG_DIEPCTL_SNAK_Msk (0x1UL << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */ |
| 13983 | #define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk /*!< Set NAK */ |
13499 | #define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk /*!< Set NAK */ |
| 13984 | #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U) |
13500 | #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U) |
| 13985 | #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1U << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */ |
13501 | #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */ |
| 13986 | #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */ |
13502 | #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */ |
| 13987 | #define USB_OTG_DIEPCTL_SODDFRM_Pos (29U) |
13503 | #define USB_OTG_DIEPCTL_SODDFRM_Pos (29U) |
| 13988 | #define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1U << USB_OTG_DIEPCTL_SODDFRM_Pos) /*!< 0x20000000 */ |
13504 | #define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SODDFRM_Pos) /*!< 0x20000000 */ |
| 13989 | #define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk /*!< Set odd frame */ |
13505 | #define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk /*!< Set odd frame */ |
| 13990 | #define USB_OTG_DIEPCTL_EPDIS_Pos (30U) |
13506 | #define USB_OTG_DIEPCTL_EPDIS_Pos (30U) |
| 13991 | #define USB_OTG_DIEPCTL_EPDIS_Msk (0x1U << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */ |
13507 | #define USB_OTG_DIEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */ |
| 13992 | #define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk /*!< Endpoint disable */ |
13508 | #define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk /*!< Endpoint disable */ |
| 13993 | #define USB_OTG_DIEPCTL_EPENA_Pos (31U) |
13509 | #define USB_OTG_DIEPCTL_EPENA_Pos (31U) |
| 13994 | #define USB_OTG_DIEPCTL_EPENA_Msk (0x1U << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */ |
13510 | #define USB_OTG_DIEPCTL_EPENA_Msk (0x1UL << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */ |
| 13995 | #define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk /*!< Endpoint enable */ |
13511 | #define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk /*!< Endpoint enable */ |
| 13996 | 13512 | ||
| 13997 | /******************** Bit definition forUSB_OTG_HCCHAR register ******************/ |
13513 | /******************** Bit definition for USB_OTG_HCCHAR register ********************/ |
| 13998 | #define USB_OTG_HCCHAR_MPSIZ_Pos (0U) |
13514 | #define USB_OTG_HCCHAR_MPSIZ_Pos (0U) |
| 13999 | #define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFU << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */ |
13515 | #define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFUL << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */ |
| 14000 | #define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk /*!< Maximum packet size */ |
13516 | #define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk /*!< Maximum packet size */ |
| 14001 | 13517 | ||
| 14002 | #define USB_OTG_HCCHAR_EPNUM_Pos (11U) |
13518 | #define USB_OTG_HCCHAR_EPNUM_Pos (11U) |
| 14003 | #define USB_OTG_HCCHAR_EPNUM_Msk (0xFU << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */ |
13519 | #define USB_OTG_HCCHAR_EPNUM_Msk (0xFUL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */ |
| 14004 | #define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk /*!< Endpoint number */ |
13520 | #define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk /*!< Endpoint number */ |
| 14005 | #define USB_OTG_HCCHAR_EPNUM_0 (0x1U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */ |
13521 | #define USB_OTG_HCCHAR_EPNUM_0 (0x1UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */ |
| 14006 | #define USB_OTG_HCCHAR_EPNUM_1 (0x2U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */ |
13522 | #define USB_OTG_HCCHAR_EPNUM_1 (0x2UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */ |
| 14007 | #define USB_OTG_HCCHAR_EPNUM_2 (0x4U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */ |
13523 | #define USB_OTG_HCCHAR_EPNUM_2 (0x4UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */ |
| 14008 | #define USB_OTG_HCCHAR_EPNUM_3 (0x8U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */ |
13524 | #define USB_OTG_HCCHAR_EPNUM_3 (0x8UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */ |
| 14009 | #define USB_OTG_HCCHAR_EPDIR_Pos (15U) |
13525 | #define USB_OTG_HCCHAR_EPDIR_Pos (15U) |
| 14010 | #define USB_OTG_HCCHAR_EPDIR_Msk (0x1U << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */ |
13526 | #define USB_OTG_HCCHAR_EPDIR_Msk (0x1UL << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */ |
| 14011 | #define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk /*!< Endpoint direction */ |
13527 | #define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk /*!< Endpoint direction */ |
| 14012 | #define USB_OTG_HCCHAR_LSDEV_Pos (17U) |
13528 | #define USB_OTG_HCCHAR_LSDEV_Pos (17U) |
| 14013 | #define USB_OTG_HCCHAR_LSDEV_Msk (0x1U << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */ |
13529 | #define USB_OTG_HCCHAR_LSDEV_Msk (0x1UL << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */ |
| 14014 | #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed device */ |
13530 | #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed device */ |
| 14015 | 13531 | ||
| 14016 | #define USB_OTG_HCCHAR_EPTYP_Pos (18U) |
13532 | #define USB_OTG_HCCHAR_EPTYP_Pos (18U) |
| 14017 | #define USB_OTG_HCCHAR_EPTYP_Msk (0x3U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */ |
13533 | #define USB_OTG_HCCHAR_EPTYP_Msk (0x3UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */ |
| 14018 | #define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk /*!< Endpoint type */ |
13534 | #define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk /*!< Endpoint type */ |
| 14019 | #define USB_OTG_HCCHAR_EPTYP_0 (0x1U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */ |
13535 | #define USB_OTG_HCCHAR_EPTYP_0 (0x1UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */ |
| 14020 | #define USB_OTG_HCCHAR_EPTYP_1 (0x2U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */ |
13536 | #define USB_OTG_HCCHAR_EPTYP_1 (0x2UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */ |
| 14021 | 13537 | ||
| 14022 | #define USB_OTG_HCCHAR_MC_Pos (20U) |
13538 | #define USB_OTG_HCCHAR_MC_Pos (20U) |
| 14023 | #define USB_OTG_HCCHAR_MC_Msk (0x3U << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00300000 */ |
13539 | #define USB_OTG_HCCHAR_MC_Msk (0x3UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00300000 */ |
| 14024 | #define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk /*!< Multi Count (MC) / Error Count (EC) */ |
13540 | #define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk /*!< Multi Count (MC) / Error Count (EC) */ |
| 14025 | #define USB_OTG_HCCHAR_MC_0 (0x1U << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00100000 */ |
13541 | #define USB_OTG_HCCHAR_MC_0 (0x1UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00100000 */ |
| 14026 | #define USB_OTG_HCCHAR_MC_1 (0x2U << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00200000 */ |
13542 | #define USB_OTG_HCCHAR_MC_1 (0x2UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00200000 */ |
| 14027 | 13543 | ||
| 14028 | #define USB_OTG_HCCHAR_DAD_Pos (22U) |
13544 | #define USB_OTG_HCCHAR_DAD_Pos (22U) |
| 14029 | #define USB_OTG_HCCHAR_DAD_Msk (0x7FU << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */ |
13545 | #define USB_OTG_HCCHAR_DAD_Msk (0x7FUL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */ |
| 14030 | #define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk /*!< Device address */ |
13546 | #define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk /*!< Device address */ |
| 14031 | #define USB_OTG_HCCHAR_DAD_0 (0x01U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */ |
13547 | #define USB_OTG_HCCHAR_DAD_0 (0x01UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */ |
| 14032 | #define USB_OTG_HCCHAR_DAD_1 (0x02U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */ |
13548 | #define USB_OTG_HCCHAR_DAD_1 (0x02UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */ |
| 14033 | #define USB_OTG_HCCHAR_DAD_2 (0x04U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */ |
13549 | #define USB_OTG_HCCHAR_DAD_2 (0x04UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */ |
| 14034 | #define USB_OTG_HCCHAR_DAD_3 (0x08U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */ |
13550 | #define USB_OTG_HCCHAR_DAD_3 (0x08UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */ |
| 14035 | #define USB_OTG_HCCHAR_DAD_4 (0x10U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */ |
13551 | #define USB_OTG_HCCHAR_DAD_4 (0x10UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */ |
| 14036 | #define USB_OTG_HCCHAR_DAD_5 (0x20U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */ |
13552 | #define USB_OTG_HCCHAR_DAD_5 (0x20UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */ |
| 14037 | #define USB_OTG_HCCHAR_DAD_6 (0x40U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */ |
13553 | #define USB_OTG_HCCHAR_DAD_6 (0x40UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */ |
| 14038 | #define USB_OTG_HCCHAR_ODDFRM_Pos (29U) |
13554 | #define USB_OTG_HCCHAR_ODDFRM_Pos (29U) |
| 14039 | #define USB_OTG_HCCHAR_ODDFRM_Msk (0x1U << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */ |
13555 | #define USB_OTG_HCCHAR_ODDFRM_Msk (0x1UL << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */ |
| 14040 | #define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk /*!< Odd frame */ |
13556 | #define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk /*!< Odd frame */ |
| 14041 | #define USB_OTG_HCCHAR_CHDIS_Pos (30U) |
13557 | #define USB_OTG_HCCHAR_CHDIS_Pos (30U) |
| 14042 | #define USB_OTG_HCCHAR_CHDIS_Msk (0x1U << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */ |
13558 | #define USB_OTG_HCCHAR_CHDIS_Msk (0x1UL << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */ |
| 14043 | #define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk /*!< Channel disable */ |
13559 | #define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk /*!< Channel disable */ |
| 14044 | #define USB_OTG_HCCHAR_CHENA_Pos (31U) |
13560 | #define USB_OTG_HCCHAR_CHENA_Pos (31U) |
| 14045 | #define USB_OTG_HCCHAR_CHENA_Msk (0x1U << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */ |
13561 | #define USB_OTG_HCCHAR_CHENA_Msk (0x1UL << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */ |
| 14046 | #define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk /*!< Channel enable */ |
13562 | #define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk /*!< Channel enable */ |
| 14047 | 13563 | ||
| 14048 | /******************** Bit definition forUSB_OTG_HCSPLT register ******************/ |
13564 | /******************** Bit definition for USB_OTG_HCSPLT register ********************/ |
| 14049 | 13565 | ||
| 14050 | #define USB_OTG_HCSPLT_PRTADDR_Pos (0U) |
13566 | #define USB_OTG_HCSPLT_PRTADDR_Pos (0U) |
| 14051 | #define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FU << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */ |
13567 | #define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FUL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */ |
| 14052 | #define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk /*!< Port address */ |
13568 | #define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk /*!< Port address */ |
| 14053 | #define USB_OTG_HCSPLT_PRTADDR_0 (0x01U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */ |
13569 | #define USB_OTG_HCSPLT_PRTADDR_0 (0x01UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */ |
| 14054 | #define USB_OTG_HCSPLT_PRTADDR_1 (0x02U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */ |
13570 | #define USB_OTG_HCSPLT_PRTADDR_1 (0x02UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */ |
| 14055 | #define USB_OTG_HCSPLT_PRTADDR_2 (0x04U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */ |
13571 | #define USB_OTG_HCSPLT_PRTADDR_2 (0x04UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */ |
| 14056 | #define USB_OTG_HCSPLT_PRTADDR_3 (0x08U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */ |
13572 | #define USB_OTG_HCSPLT_PRTADDR_3 (0x08UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */ |
| 14057 | #define USB_OTG_HCSPLT_PRTADDR_4 (0x10U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */ |
13573 | #define USB_OTG_HCSPLT_PRTADDR_4 (0x10UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */ |
| 14058 | #define USB_OTG_HCSPLT_PRTADDR_5 (0x20U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */ |
13574 | #define USB_OTG_HCSPLT_PRTADDR_5 (0x20UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */ |
| 14059 | #define USB_OTG_HCSPLT_PRTADDR_6 (0x40U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */ |
13575 | #define USB_OTG_HCSPLT_PRTADDR_6 (0x40UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */ |
| 14060 | 13576 | ||
| 14061 | #define USB_OTG_HCSPLT_HUBADDR_Pos (7U) |
13577 | #define USB_OTG_HCSPLT_HUBADDR_Pos (7U) |
| 14062 | #define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FU << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */ |
13578 | #define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FUL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */ |
| 14063 | #define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk /*!< Hub address */ |
13579 | #define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk /*!< Hub address */ |
| 14064 | #define USB_OTG_HCSPLT_HUBADDR_0 (0x01U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */ |
13580 | #define USB_OTG_HCSPLT_HUBADDR_0 (0x01UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */ |
| 14065 | #define USB_OTG_HCSPLT_HUBADDR_1 (0x02U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */ |
13581 | #define USB_OTG_HCSPLT_HUBADDR_1 (0x02UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */ |
| 14066 | #define USB_OTG_HCSPLT_HUBADDR_2 (0x04U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */ |
13582 | #define USB_OTG_HCSPLT_HUBADDR_2 (0x04UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */ |
| 14067 | #define USB_OTG_HCSPLT_HUBADDR_3 (0x08U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */ |
13583 | #define USB_OTG_HCSPLT_HUBADDR_3 (0x08UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */ |
| 14068 | #define USB_OTG_HCSPLT_HUBADDR_4 (0x10U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */ |
13584 | #define USB_OTG_HCSPLT_HUBADDR_4 (0x10UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */ |
| 14069 | #define USB_OTG_HCSPLT_HUBADDR_5 (0x20U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */ |
13585 | #define USB_OTG_HCSPLT_HUBADDR_5 (0x20UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */ |
| 14070 | #define USB_OTG_HCSPLT_HUBADDR_6 (0x40U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */ |
13586 | #define USB_OTG_HCSPLT_HUBADDR_6 (0x40UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */ |
| 14071 | 13587 | ||
| 14072 | #define USB_OTG_HCSPLT_XACTPOS_Pos (14U) |
13588 | #define USB_OTG_HCSPLT_XACTPOS_Pos (14U) |
| 14073 | #define USB_OTG_HCSPLT_XACTPOS_Msk (0x3U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */ |
13589 | #define USB_OTG_HCSPLT_XACTPOS_Msk (0x3UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */ |
| 14074 | #define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk /*!< XACTPOS */ |
13590 | #define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk /*!< XACTPOS */ |
| 14075 | #define USB_OTG_HCSPLT_XACTPOS_0 (0x1U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */ |
13591 | #define USB_OTG_HCSPLT_XACTPOS_0 (0x1UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */ |
| 14076 | #define USB_OTG_HCSPLT_XACTPOS_1 (0x2U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */ |
13592 | #define USB_OTG_HCSPLT_XACTPOS_1 (0x2UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */ |
| 14077 | #define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U) |
13593 | #define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U) |
| 14078 | #define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1U << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */ |
13594 | #define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1UL << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */ |
| 14079 | #define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk /*!< Do complete split */ |
13595 | #define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk /*!< Do complete split */ |
| 14080 | #define USB_OTG_HCSPLT_SPLITEN_Pos (31U) |
13596 | #define USB_OTG_HCSPLT_SPLITEN_Pos (31U) |
| 14081 | #define USB_OTG_HCSPLT_SPLITEN_Msk (0x1U << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */ |
13597 | #define USB_OTG_HCSPLT_SPLITEN_Msk (0x1UL << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */ |
| 14082 | #define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk /*!< Split enable */ |
13598 | #define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk /*!< Split enable */ |
| 14083 | 13599 | ||
| 14084 | /******************** Bit definition forUSB_OTG_HCINT register *******************/ |
13600 | /******************** Bit definition for USB_OTG_HCINT register ********************/ |
| 14085 | #define USB_OTG_HCINT_XFRC_Pos (0U) |
13601 | #define USB_OTG_HCINT_XFRC_Pos (0U) |
| 14086 | #define USB_OTG_HCINT_XFRC_Msk (0x1U << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */ |
13602 | #define USB_OTG_HCINT_XFRC_Msk (0x1UL << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */ |
| 14087 | #define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk /*!< Transfer completed */ |
13603 | #define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk /*!< Transfer completed */ |
| 14088 | #define USB_OTG_HCINT_CHH_Pos (1U) |
13604 | #define USB_OTG_HCINT_CHH_Pos (1U) |
| 14089 | #define USB_OTG_HCINT_CHH_Msk (0x1U << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */ |
13605 | #define USB_OTG_HCINT_CHH_Msk (0x1UL << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */ |
| 14090 | #define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk /*!< Channel halted */ |
13606 | #define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk /*!< Channel halted */ |
| 14091 | #define USB_OTG_HCINT_AHBERR_Pos (2U) |
13607 | #define USB_OTG_HCINT_AHBERR_Pos (2U) |
| 14092 | #define USB_OTG_HCINT_AHBERR_Msk (0x1U << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */ |
13608 | #define USB_OTG_HCINT_AHBERR_Msk (0x1UL << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */ |
| 14093 | #define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk /*!< AHB error */ |
13609 | #define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk /*!< AHB error */ |
| 14094 | #define USB_OTG_HCINT_STALL_Pos (3U) |
13610 | #define USB_OTG_HCINT_STALL_Pos (3U) |
| 14095 | #define USB_OTG_HCINT_STALL_Msk (0x1U << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */ |
13611 | #define USB_OTG_HCINT_STALL_Msk (0x1UL << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */ |
| 14096 | #define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk /*!< STALL response received interrupt */ |
13612 | #define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk /*!< STALL response received interrupt */ |
| 14097 | #define USB_OTG_HCINT_NAK_Pos (4U) |
13613 | #define USB_OTG_HCINT_NAK_Pos (4U) |
| 14098 | #define USB_OTG_HCINT_NAK_Msk (0x1U << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */ |
13614 | #define USB_OTG_HCINT_NAK_Msk (0x1UL << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */ |
| 14099 | #define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk /*!< NAK response received interrupt */ |
13615 | #define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk /*!< NAK response received interrupt */ |
| 14100 | #define USB_OTG_HCINT_ACK_Pos (5U) |
13616 | #define USB_OTG_HCINT_ACK_Pos (5U) |
| 14101 | #define USB_OTG_HCINT_ACK_Msk (0x1U << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */ |
13617 | #define USB_OTG_HCINT_ACK_Msk (0x1UL << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */ |
| 14102 | #define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk /*!< ACK response received/transmitted interrupt */ |
13618 | #define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk /*!< ACK response received/transmitted interrupt */ |
| 14103 | #define USB_OTG_HCINT_NYET_Pos (6U) |
13619 | #define USB_OTG_HCINT_NYET_Pos (6U) |
| 14104 | #define USB_OTG_HCINT_NYET_Msk (0x1U << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */ |
13620 | #define USB_OTG_HCINT_NYET_Msk (0x1UL << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */ |
| 14105 | #define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk /*!< Response received interrupt */ |
13621 | #define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk /*!< Response received interrupt */ |
| 14106 | #define USB_OTG_HCINT_TXERR_Pos (7U) |
13622 | #define USB_OTG_HCINT_TXERR_Pos (7U) |
| 14107 | #define USB_OTG_HCINT_TXERR_Msk (0x1U << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */ |
13623 | #define USB_OTG_HCINT_TXERR_Msk (0x1UL << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */ |
| 14108 | #define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk /*!< Transaction error */ |
13624 | #define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk /*!< Transaction error */ |
| 14109 | #define USB_OTG_HCINT_BBERR_Pos (8U) |
13625 | #define USB_OTG_HCINT_BBERR_Pos (8U) |
| 14110 | #define USB_OTG_HCINT_BBERR_Msk (0x1U << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */ |
13626 | #define USB_OTG_HCINT_BBERR_Msk (0x1UL << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */ |
| 14111 | #define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk /*!< Babble error */ |
13627 | #define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk /*!< Babble error */ |
| 14112 | #define USB_OTG_HCINT_FRMOR_Pos (9U) |
13628 | #define USB_OTG_HCINT_FRMOR_Pos (9U) |
| 14113 | #define USB_OTG_HCINT_FRMOR_Msk (0x1U << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */ |
13629 | #define USB_OTG_HCINT_FRMOR_Msk (0x1UL << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */ |
| 14114 | #define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk /*!< Frame overrun */ |
13630 | #define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk /*!< Frame overrun */ |
| 14115 | #define USB_OTG_HCINT_DTERR_Pos (10U) |
13631 | #define USB_OTG_HCINT_DTERR_Pos (10U) |
| 14116 | #define USB_OTG_HCINT_DTERR_Msk (0x1U << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */ |
13632 | #define USB_OTG_HCINT_DTERR_Msk (0x1UL << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */ |
| 14117 | #define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk /*!< Data toggle error */ |
13633 | #define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk /*!< Data toggle error */ |
| 14118 | 13634 | ||
| 14119 | /******************** Bit definition forUSB_OTG_DIEPINT register *****************/ |
13635 | /******************** Bit definition for USB_OTG_DIEPINT register ********************/ |
| 14120 | #define USB_OTG_DIEPINT_XFRC_Pos (0U) |
13636 | #define USB_OTG_DIEPINT_XFRC_Pos (0U) |
| 14121 | #define USB_OTG_DIEPINT_XFRC_Msk (0x1U << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */ |
13637 | #define USB_OTG_DIEPINT_XFRC_Msk (0x1UL << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */ |
| 14122 | #define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk /*!< Transfer completed interrupt */ |
13638 | #define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk /*!< Transfer completed interrupt */ |
| 14123 | #define USB_OTG_DIEPINT_EPDISD_Pos (1U) |
13639 | #define USB_OTG_DIEPINT_EPDISD_Pos (1U) |
| 14124 | #define USB_OTG_DIEPINT_EPDISD_Msk (0x1U << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */ |
13640 | #define USB_OTG_DIEPINT_EPDISD_Msk (0x1UL << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */ |
| 14125 | #define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */ |
13641 | #define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */ |
| - | 13642 | #define USB_OTG_DIEPINT_AHBERR_Pos (2U) |
|
| - | 13643 | #define USB_OTG_DIEPINT_AHBERR_Msk (0x1UL << USB_OTG_DIEPINT_AHBERR_Pos) /*!< 0x00000004 */ |
|
| - | 13644 | #define USB_OTG_DIEPINT_AHBERR USB_OTG_DIEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an IN transaction */ |
|
| 14126 | #define USB_OTG_DIEPINT_TOC_Pos (3U) |
13645 | #define USB_OTG_DIEPINT_TOC_Pos (3U) |
| 14127 | #define USB_OTG_DIEPINT_TOC_Msk (0x1U << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */ |
13646 | #define USB_OTG_DIEPINT_TOC_Msk (0x1UL << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */ |
| 14128 | #define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk /*!< Timeout condition */ |
13647 | #define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk /*!< Timeout condition */ |
| 14129 | #define USB_OTG_DIEPINT_ITTXFE_Pos (4U) |
13648 | #define USB_OTG_DIEPINT_ITTXFE_Pos (4U) |
| 14130 | #define USB_OTG_DIEPINT_ITTXFE_Msk (0x1U << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */ |
13649 | #define USB_OTG_DIEPINT_ITTXFE_Msk (0x1UL << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */ |
| 14131 | #define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk /*!< IN token received when TxFIFO is empty */ |
13650 | #define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk /*!< IN token received when TxFIFO is empty */ |
| - | 13651 | #define USB_OTG_DIEPINT_INEPNM_Pos (5U) |
|
| - | 13652 | #define USB_OTG_DIEPINT_INEPNM_Msk (0x1UL << USB_OTG_DIEPINT_INEPNM_Pos) /*!< 0x00000004 */ |
|
| - | 13653 | #define USB_OTG_DIEPINT_INEPNM USB_OTG_DIEPINT_INEPNM_Msk /*!< IN token received with EP mismatch */ |
|
| 14132 | #define USB_OTG_DIEPINT_INEPNE_Pos (6U) |
13654 | #define USB_OTG_DIEPINT_INEPNE_Pos (6U) |
| 14133 | #define USB_OTG_DIEPINT_INEPNE_Msk (0x1U << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */ |
13655 | #define USB_OTG_DIEPINT_INEPNE_Msk (0x1UL << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */ |
| 14134 | #define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk /*!< IN endpoint NAK effective */ |
13656 | #define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk /*!< IN endpoint NAK effective */ |
| 14135 | #define USB_OTG_DIEPINT_TXFE_Pos (7U) |
13657 | #define USB_OTG_DIEPINT_TXFE_Pos (7U) |
| 14136 | #define USB_OTG_DIEPINT_TXFE_Msk (0x1U << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */ |
13658 | #define USB_OTG_DIEPINT_TXFE_Msk (0x1UL << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */ |
| 14137 | #define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk /*!< Transmit FIFO empty */ |
13659 | #define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk /*!< Transmit FIFO empty */ |
| 14138 | #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U) |
13660 | #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U) |
| 14139 | #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1U << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */ |
13661 | #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1UL << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */ |
| 14140 | #define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */ |
13662 | #define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */ |
| 14141 | #define USB_OTG_DIEPINT_BNA_Pos (9U) |
13663 | #define USB_OTG_DIEPINT_BNA_Pos (9U) |
| 14142 | #define USB_OTG_DIEPINT_BNA_Msk (0x1U << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */ |
13664 | #define USB_OTG_DIEPINT_BNA_Msk (0x1UL << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */ |
| 14143 | #define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk /*!< Buffer not available interrupt */ |
13665 | #define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk /*!< Buffer not available interrupt */ |
| 14144 | #define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U) |
13666 | #define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U) |
| 14145 | #define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1U << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */ |
13667 | #define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1UL << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */ |
| 14146 | #define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */ |
13668 | #define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */ |
| 14147 | #define USB_OTG_DIEPINT_BERR_Pos (12U) |
13669 | #define USB_OTG_DIEPINT_BERR_Pos (12U) |
| 14148 | #define USB_OTG_DIEPINT_BERR_Msk (0x1U << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */ |
13670 | #define USB_OTG_DIEPINT_BERR_Msk (0x1UL << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */ |
| 14149 | #define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk /*!< Babble error interrupt */ |
13671 | #define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk /*!< Babble error interrupt */ |
| 14150 | #define USB_OTG_DIEPINT_NAK_Pos (13U) |
13672 | #define USB_OTG_DIEPINT_NAK_Pos (13U) |
| 14151 | #define USB_OTG_DIEPINT_NAK_Msk (0x1U << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */ |
13673 | #define USB_OTG_DIEPINT_NAK_Msk (0x1UL << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */ |
| 14152 | #define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk /*!< NAK interrupt */ |
13674 | #define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk /*!< NAK interrupt */ |
| 14153 | 13675 | ||
| 14154 | /******************** Bit definition forUSB_OTG_HCINTMSK register ****************/ |
13676 | /******************** Bit definition for USB_OTG_HCINTMSK register ********************/ |
| 14155 | #define USB_OTG_HCINTMSK_XFRCM_Pos (0U) |
13677 | #define USB_OTG_HCINTMSK_XFRCM_Pos (0U) |
| 14156 | #define USB_OTG_HCINTMSK_XFRCM_Msk (0x1U << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */ |
13678 | #define USB_OTG_HCINTMSK_XFRCM_Msk (0x1UL << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */ |
| 14157 | #define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk /*!< Transfer completed mask */ |
13679 | #define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk /*!< Transfer completed mask */ |
| 14158 | #define USB_OTG_HCINTMSK_CHHM_Pos (1U) |
13680 | #define USB_OTG_HCINTMSK_CHHM_Pos (1U) |
| 14159 | #define USB_OTG_HCINTMSK_CHHM_Msk (0x1U << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */ |
13681 | #define USB_OTG_HCINTMSK_CHHM_Msk (0x1UL << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */ |
| 14160 | #define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk /*!< Channel halted mask */ |
13682 | #define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk /*!< Channel halted mask */ |
| 14161 | #define USB_OTG_HCINTMSK_AHBERR_Pos (2U) |
13683 | #define USB_OTG_HCINTMSK_AHBERR_Pos (2U) |
| 14162 | #define USB_OTG_HCINTMSK_AHBERR_Msk (0x1U << USB_OTG_HCINTMSK_AHBERR_Pos) /*!< 0x00000004 */ |
13684 | #define USB_OTG_HCINTMSK_AHBERR_Msk (0x1UL << USB_OTG_HCINTMSK_AHBERR_Pos) /*!< 0x00000004 */ |
| 14163 | #define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk /*!< AHB error */ |
13685 | #define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk /*!< AHB error */ |
| 14164 | #define USB_OTG_HCINTMSK_STALLM_Pos (3U) |
13686 | #define USB_OTG_HCINTMSK_STALLM_Pos (3U) |
| 14165 | #define USB_OTG_HCINTMSK_STALLM_Msk (0x1U << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */ |
13687 | #define USB_OTG_HCINTMSK_STALLM_Msk (0x1UL << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */ |
| 14166 | #define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk /*!< STALL response received interrupt mask */ |
13688 | #define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk /*!< STALL response received interrupt mask */ |
| 14167 | #define USB_OTG_HCINTMSK_NAKM_Pos (4U) |
13689 | #define USB_OTG_HCINTMSK_NAKM_Pos (4U) |
| 14168 | #define USB_OTG_HCINTMSK_NAKM_Msk (0x1U << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */ |
13690 | #define USB_OTG_HCINTMSK_NAKM_Msk (0x1UL << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */ |
| 14169 | #define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk /*!< NAK response received interrupt mask */ |
13691 | #define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk /*!< NAK response received interrupt mask */ |
| 14170 | #define USB_OTG_HCINTMSK_ACKM_Pos (5U) |
13692 | #define USB_OTG_HCINTMSK_ACKM_Pos (5U) |
| 14171 | #define USB_OTG_HCINTMSK_ACKM_Msk (0x1U << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */ |
13693 | #define USB_OTG_HCINTMSK_ACKM_Msk (0x1UL << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */ |
| 14172 | #define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk /*!< ACK response received/transmitted interrupt mask */ |
13694 | #define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk /*!< ACK response received/transmitted interrupt mask */ |
| 14173 | #define USB_OTG_HCINTMSK_NYET_Pos (6U) |
13695 | #define USB_OTG_HCINTMSK_NYET_Pos (6U) |
| 14174 | #define USB_OTG_HCINTMSK_NYET_Msk (0x1U << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */ |
13696 | #define USB_OTG_HCINTMSK_NYET_Msk (0x1UL << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */ |
| 14175 | #define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk /*!< response received interrupt mask */ |
13697 | #define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk /*!< response received interrupt mask */ |
| 14176 | #define USB_OTG_HCINTMSK_TXERRM_Pos (7U) |
13698 | #define USB_OTG_HCINTMSK_TXERRM_Pos (7U) |
| 14177 | #define USB_OTG_HCINTMSK_TXERRM_Msk (0x1U << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */ |
13699 | #define USB_OTG_HCINTMSK_TXERRM_Msk (0x1UL << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */ |
| 14178 | #define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk /*!< Transaction error mask */ |
13700 | #define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk /*!< Transaction error mask */ |
| 14179 | #define USB_OTG_HCINTMSK_BBERRM_Pos (8U) |
13701 | #define USB_OTG_HCINTMSK_BBERRM_Pos (8U) |
| 14180 | #define USB_OTG_HCINTMSK_BBERRM_Msk (0x1U << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */ |
13702 | #define USB_OTG_HCINTMSK_BBERRM_Msk (0x1UL << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */ |
| 14181 | #define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk /*!< Babble error mask */ |
13703 | #define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk /*!< Babble error mask */ |
| 14182 | #define USB_OTG_HCINTMSK_FRMORM_Pos (9U) |
13704 | #define USB_OTG_HCINTMSK_FRMORM_Pos (9U) |
| 14183 | #define USB_OTG_HCINTMSK_FRMORM_Msk (0x1U << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */ |
13705 | #define USB_OTG_HCINTMSK_FRMORM_Msk (0x1UL << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */ |
| 14184 | #define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk /*!< Frame overrun mask */ |
13706 | #define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk /*!< Frame overrun mask */ |
| 14185 | #define USB_OTG_HCINTMSK_DTERRM_Pos (10U) |
13707 | #define USB_OTG_HCINTMSK_DTERRM_Pos (10U) |
| 14186 | #define USB_OTG_HCINTMSK_DTERRM_Msk (0x1U << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */ |
13708 | #define USB_OTG_HCINTMSK_DTERRM_Msk (0x1UL << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */ |
| 14187 | #define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk /*!< Data toggle error mask */ |
13709 | #define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk /*!< Data toggle error mask */ |
| 14188 | 13710 | ||
| 14189 | /******************** Bit definition for USB_OTG_DIEPTSIZ register ***************/ |
13711 | /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/ |
| - | 13712 | ||
| 14190 | #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U) |
13713 | #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U) |
| 14191 | #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ |
13714 | #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ |
| 14192 | #define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk /*!< Transfer size */ |
13715 | #define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk /*!< Transfer size */ |
| 14193 | #define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U) |
13716 | #define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U) |
| 14194 | #define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ |
13717 | #define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ |
| 14195 | #define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk /*!< Packet count */ |
13718 | #define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk /*!< Packet count */ |
| 14196 | #define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U) |
13719 | #define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U) |
| 14197 | #define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3U << USB_OTG_DIEPTSIZ_MULCNT_Pos) /*!< 0x60000000 */ |
13720 | #define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3UL << USB_OTG_DIEPTSIZ_MULCNT_Pos) /*!< 0x60000000 */ |
| 14198 | #define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk /*!< Packet count */ |
13721 | #define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk /*!< Packet count */ |
| 14199 | - | ||
| 14200 | /******************** Bit definition forUSB_OTG_HCTSIZ register ******************/ |
13722 | /******************** Bit definition for USB_OTG_HCTSIZ register ********************/ |
| 14201 | #define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U) |
13723 | #define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U) |
| 14202 | #define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ |
13724 | #define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ |
| 14203 | #define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk /*!< Transfer size */ |
13725 | #define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk /*!< Transfer size */ |
| 14204 | #define USB_OTG_HCTSIZ_PKTCNT_Pos (19U) |
13726 | #define USB_OTG_HCTSIZ_PKTCNT_Pos (19U) |
| 14205 | #define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ |
13727 | #define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ |
| 14206 | #define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk /*!< Packet count */ |
13728 | #define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk /*!< Packet count */ |
| 14207 | #define USB_OTG_HCTSIZ_DOPING_Pos (31U) |
13729 | #define USB_OTG_HCTSIZ_DOPING_Pos (31U) |
| 14208 | #define USB_OTG_HCTSIZ_DOPING_Msk (0x1U << USB_OTG_HCTSIZ_DOPING_Pos) /*!< 0x80000000 */ |
13730 | #define USB_OTG_HCTSIZ_DOPING_Msk (0x1UL << USB_OTG_HCTSIZ_DOPING_Pos) /*!< 0x80000000 */ |
| 14209 | #define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk /*!< Do PING */ |
13731 | #define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk /*!< Do PING */ |
| 14210 | #define USB_OTG_HCTSIZ_DPID_Pos (29U) |
13732 | #define USB_OTG_HCTSIZ_DPID_Pos (29U) |
| 14211 | #define USB_OTG_HCTSIZ_DPID_Msk (0x3U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */ |
13733 | #define USB_OTG_HCTSIZ_DPID_Msk (0x3UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */ |
| 14212 | #define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk /*!< Data PID */ |
13734 | #define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk /*!< Data PID */ |
| 14213 | #define USB_OTG_HCTSIZ_DPID_0 (0x1U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */ |
13735 | #define USB_OTG_HCTSIZ_DPID_0 (0x1UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */ |
| 14214 | #define USB_OTG_HCTSIZ_DPID_1 (0x2U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */ |
13736 | #define USB_OTG_HCTSIZ_DPID_1 (0x2UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */ |
| 14215 | 13737 | ||
| 14216 | /******************** Bit definition forUSB_OTG_DIEPDMA register *****************/ |
13738 | /******************** Bit definition for USB_OTG_DIEPDMA register ********************/ |
| 14217 | #define USB_OTG_DIEPDMA_DMAADDR_Pos (0U) |
13739 | #define USB_OTG_DIEPDMA_DMAADDR_Pos (0U) |
| 14218 | #define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFU << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */ |
13740 | #define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */ |
| 14219 | #define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk /*!< DMA address */ |
13741 | #define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk /*!< DMA address */ |
| 14220 | 13742 | ||
| 14221 | /******************** Bit definition forUSB_OTG_HCDMA register *******************/ |
13743 | /******************** Bit definition for USB_OTG_HCDMA register ********************/ |
| 14222 | #define USB_OTG_HCDMA_DMAADDR_Pos (0U) |
13744 | #define USB_OTG_HCDMA_DMAADDR_Pos (0U) |
| 14223 | #define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFU << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */ |
13745 | #define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */ |
| 14224 | #define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk /*!< DMA address */ |
13746 | #define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk /*!< DMA address */ |
| 14225 | 13747 | ||
| 14226 | /******************** Bit definition forUSB_OTG_DTXFSTS register *****************/ |
13748 | /******************** Bit definition for USB_OTG_DTXFSTS register ********************/ |
| 14227 | #define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U) |
13749 | #define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U) |
| 14228 | #define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFU << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */ |
13750 | #define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFUL << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */ |
| 14229 | #define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space avail */ |
13751 | #define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space available */ |
| 14230 | 13752 | ||
| 14231 | /******************** Bit definition forUSB_OTG_DIEPTXF register *****************/ |
13753 | /******************** Bit definition for USB_OTG_DIEPTXF register ********************/ |
| 14232 | #define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U) |
13754 | #define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U) |
| 14233 | #define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFU << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */ |
13755 | #define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */ |
| 14234 | #define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk /*!< IN endpoint FIFOx transmit RAM start address */ |
13756 | #define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk /*!< IN endpoint FIFOx transmit RAM start address */ |
| 14235 | #define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U) |
13757 | #define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U) |
| 14236 | #define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFU << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */ |
13758 | #define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */ |
| 14237 | #define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk /*!< IN endpoint TxFIFO depth */ |
13759 | #define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk /*!< IN endpoint TxFIFO depth */ |
| 14238 | 13760 | ||
| 14239 | /******************** Bit definition forUSB_OTG_DOEPCTL register *****************/ |
13761 | /******************** Bit definition for USB_OTG_DOEPCTL register ********************/ |
| - | 13762 | ||
| 14240 | #define USB_OTG_DOEPCTL_MPSIZ_Pos (0U) |
13763 | #define USB_OTG_DOEPCTL_MPSIZ_Pos (0U) |
| 14241 | #define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFU << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */ |
13764 | #define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */ |
| 14242 | #define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk /*!< Maximum packet size */ |
13765 | #define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk /*!< Maximum packet size */ /*!<Bit 1 */ |
| 14243 | #define USB_OTG_DOEPCTL_USBAEP_Pos (15U) |
13766 | #define USB_OTG_DOEPCTL_USBAEP_Pos (15U) |
| 14244 | #define USB_OTG_DOEPCTL_USBAEP_Msk (0x1U << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */ |
13767 | #define USB_OTG_DOEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */ |
| 14245 | #define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk /*!< USB active endpoint */ |
13768 | #define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk /*!< USB active endpoint */ |
| 14246 | #define USB_OTG_DOEPCTL_NAKSTS_Pos (17U) |
13769 | #define USB_OTG_DOEPCTL_NAKSTS_Pos (17U) |
| 14247 | #define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1U << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */ |
13770 | #define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */ |
| 14248 | #define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk /*!< NAK status */ |
13771 | #define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk /*!< NAK status */ |
| 14249 | #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U) |
13772 | #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U) |
| 14250 | #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1U << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */ |
13773 | #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */ |
| 14251 | #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */ |
13774 | #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */ |
| 14252 | #define USB_OTG_DOEPCTL_SODDFRM_Pos (29U) |
13775 | #define USB_OTG_DOEPCTL_SODDFRM_Pos (29U) |
| 14253 | #define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1U << USB_OTG_DOEPCTL_SODDFRM_Pos) /*!< 0x20000000 */ |
13776 | #define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SODDFRM_Pos) /*!< 0x20000000 */ |
| 14254 | #define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk /*!< Set odd frame */ |
13777 | #define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk /*!< Set odd frame */ |
| 14255 | #define USB_OTG_DOEPCTL_EPTYP_Pos (18U) |
13778 | #define USB_OTG_DOEPCTL_EPTYP_Pos (18U) |
| 14256 | #define USB_OTG_DOEPCTL_EPTYP_Msk (0x3U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */ |
13779 | #define USB_OTG_DOEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */ |
| 14257 | #define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk /*!< Endpoint type */ |
13780 | #define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk /*!< Endpoint type */ |
| 14258 | #define USB_OTG_DOEPCTL_EPTYP_0 (0x1U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */ |
13781 | #define USB_OTG_DOEPCTL_EPTYP_0 (0x1UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */ |
| 14259 | #define USB_OTG_DOEPCTL_EPTYP_1 (0x2U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */ |
13782 | #define USB_OTG_DOEPCTL_EPTYP_1 (0x2UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */ |
| 14260 | #define USB_OTG_DOEPCTL_SNPM_Pos (20U) |
13783 | #define USB_OTG_DOEPCTL_SNPM_Pos (20U) |
| 14261 | #define USB_OTG_DOEPCTL_SNPM_Msk (0x1U << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */ |
13784 | #define USB_OTG_DOEPCTL_SNPM_Msk (0x1UL << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */ |
| 14262 | #define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk /*!< Snoop mode */ |
13785 | #define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk /*!< Snoop mode */ |
| 14263 | #define USB_OTG_DOEPCTL_STALL_Pos (21U) |
13786 | #define USB_OTG_DOEPCTL_STALL_Pos (21U) |
| 14264 | #define USB_OTG_DOEPCTL_STALL_Msk (0x1U << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */ |
13787 | #define USB_OTG_DOEPCTL_STALL_Msk (0x1UL << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */ |
| 14265 | #define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk /*!< STALL handshake */ |
13788 | #define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk /*!< STALL handshake */ |
| 14266 | #define USB_OTG_DOEPCTL_CNAK_Pos (26U) |
13789 | #define USB_OTG_DOEPCTL_CNAK_Pos (26U) |
| 14267 | #define USB_OTG_DOEPCTL_CNAK_Msk (0x1U << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */ |
13790 | #define USB_OTG_DOEPCTL_CNAK_Msk (0x1UL << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */ |
| 14268 | #define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk /*!< Clear NAK */ |
13791 | #define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk /*!< Clear NAK */ |
| 14269 | #define USB_OTG_DOEPCTL_SNAK_Pos (27U) |
13792 | #define USB_OTG_DOEPCTL_SNAK_Pos (27U) |
| 14270 | #define USB_OTG_DOEPCTL_SNAK_Msk (0x1U << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */ |
13793 | #define USB_OTG_DOEPCTL_SNAK_Msk (0x1UL << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */ |
| 14271 | #define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk /*!< Set NAK */ |
13794 | #define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk /*!< Set NAK */ |
| 14272 | #define USB_OTG_DOEPCTL_EPDIS_Pos (30U) |
13795 | #define USB_OTG_DOEPCTL_EPDIS_Pos (30U) |
| 14273 | #define USB_OTG_DOEPCTL_EPDIS_Msk (0x1U << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */ |
13796 | #define USB_OTG_DOEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */ |
| 14274 | #define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk /*!< Endpoint disable */ |
13797 | #define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk /*!< Endpoint disable */ |
| 14275 | #define USB_OTG_DOEPCTL_EPENA_Pos (31U) |
13798 | #define USB_OTG_DOEPCTL_EPENA_Pos (31U) |
| 14276 | #define USB_OTG_DOEPCTL_EPENA_Msk (0x1U << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */ |
13799 | #define USB_OTG_DOEPCTL_EPENA_Msk (0x1UL << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */ |
| 14277 | #define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk /*!< Endpoint enable */ |
13800 | #define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk /*!< Endpoint enable */ |
| 14278 | 13801 | ||
| 14279 | /******************** Bit definition forUSB_OTG_DOEPINT register *****************/ |
13802 | /******************** Bit definition for USB_OTG_DOEPINT register ********************/ |
| 14280 | #define USB_OTG_DOEPINT_XFRC_Pos (0U) |
13803 | #define USB_OTG_DOEPINT_XFRC_Pos (0U) |
| 14281 | #define USB_OTG_DOEPINT_XFRC_Msk (0x1U << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */ |
13804 | #define USB_OTG_DOEPINT_XFRC_Msk (0x1UL << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */ |
| 14282 | #define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk /*!< Transfer completed interrupt */ |
13805 | #define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk /*!< Transfer completed interrupt */ |
| 14283 | #define USB_OTG_DOEPINT_EPDISD_Pos (1U) |
13806 | #define USB_OTG_DOEPINT_EPDISD_Pos (1U) |
| 14284 | #define USB_OTG_DOEPINT_EPDISD_Msk (0x1U << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */ |
13807 | #define USB_OTG_DOEPINT_EPDISD_Msk (0x1UL << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */ |
| 14285 | #define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */ |
13808 | #define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */ |
| - | 13809 | #define USB_OTG_DOEPINT_AHBERR_Pos (2U) |
|
| - | 13810 | #define USB_OTG_DOEPINT_AHBERR_Msk (0x1UL << USB_OTG_DOEPINT_AHBERR_Pos) /*!< 0x00000004 */ |
|
| - | 13811 | #define USB_OTG_DOEPINT_AHBERR USB_OTG_DOEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an OUT transaction */ |
|
| 14286 | #define USB_OTG_DOEPINT_STUP_Pos (3U) |
13812 | #define USB_OTG_DOEPINT_STUP_Pos (3U) |
| 14287 | #define USB_OTG_DOEPINT_STUP_Msk (0x1U << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */ |
13813 | #define USB_OTG_DOEPINT_STUP_Msk (0x1UL << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */ |
| 14288 | #define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk /*!< SETUP phase done */ |
13814 | #define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk /*!< SETUP phase done */ |
| 14289 | #define USB_OTG_DOEPINT_OTEPDIS_Pos (4U) |
13815 | #define USB_OTG_DOEPINT_OTEPDIS_Pos (4U) |
| 14290 | #define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1U << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */ |
13816 | #define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1UL << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */ |
| 14291 | #define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk /*!< OUT token received when endpoint disabled */ |
13817 | #define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk /*!< OUT token received when endpoint disabled */ |
| - | 13818 | #define USB_OTG_DOEPINT_OTEPSPR_Pos (5U) |
|
| - | 13819 | #define USB_OTG_DOEPINT_OTEPSPR_Msk (0x1UL << USB_OTG_DOEPINT_OTEPSPR_Pos) /*!< 0x00000020 */ |
|
| - | 13820 | #define USB_OTG_DOEPINT_OTEPSPR USB_OTG_DOEPINT_OTEPSPR_Msk /*!< Status Phase Received For Control Write */ |
|
| 14292 | #define USB_OTG_DOEPINT_B2BSTUP_Pos (6U) |
13821 | #define USB_OTG_DOEPINT_B2BSTUP_Pos (6U) |
| 14293 | #define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1U << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */ |
13822 | #define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */ |
| 14294 | #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SETUP packets received */ |
13823 | #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SETUP packets received */ |
| - | 13824 | #define USB_OTG_DOEPINT_OUTPKTERR_Pos (8U) |
|
| - | 13825 | #define USB_OTG_DOEPINT_OUTPKTERR_Msk (0x1UL << USB_OTG_DOEPINT_OUTPKTERR_Pos) /*!< 0x00000100 */ |
|
| - | 13826 | #define USB_OTG_DOEPINT_OUTPKTERR USB_OTG_DOEPINT_OUTPKTERR_Msk /*!< OUT packet error */ |
|
| - | 13827 | #define USB_OTG_DOEPINT_NAK_Pos (13U) |
|
| - | 13828 | #define USB_OTG_DOEPINT_NAK_Msk (0x1UL << USB_OTG_DOEPINT_NAK_Pos) /*!< 0x00002000 */ |
|
| - | 13829 | #define USB_OTG_DOEPINT_NAK USB_OTG_DOEPINT_NAK_Msk /*!< NAK Packet is transmitted by the device */ |
|
| 14295 | #define USB_OTG_DOEPINT_NYET_Pos (14U) |
13830 | #define USB_OTG_DOEPINT_NYET_Pos (14U) |
| 14296 | #define USB_OTG_DOEPINT_NYET_Msk (0x1U << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */ |
13831 | #define USB_OTG_DOEPINT_NYET_Msk (0x1UL << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */ |
| 14297 | #define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk /*!< NYET interrupt */ |
13832 | #define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk /*!< NYET interrupt */ |
| - | 13833 | #define USB_OTG_DOEPINT_STPKTRX_Pos (15U) |
|
| - | 13834 | #define USB_OTG_DOEPINT_STPKTRX_Msk (0x1UL << USB_OTG_DOEPINT_STPKTRX_Pos) /*!< 0x00008000 */ |
|
| - | 13835 | #define USB_OTG_DOEPINT_STPKTRX USB_OTG_DOEPINT_STPKTRX_Msk /*!< Setup Packet Received */ |
|
| - | 13836 | /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/ |
|
| 14298 | 13837 | ||
| 14299 | /******************** Bit definition forUSB_OTG_DOEPTSIZ register ****************/ |
- | |
| 14300 | #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U) |
13838 | #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U) |
| 14301 | #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ |
13839 | #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */ |
| 14302 | #define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk /*!< Transfer size */ |
13840 | #define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk /*!< Transfer size */ |
| 14303 | #define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U) |
13841 | #define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U) |
| 14304 | #define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ |
13842 | #define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */ |
| 14305 | #define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk /*!< Packet count */ |
13843 | #define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk /*!< Packet count */ |
| 14306 | 13844 | ||
| 14307 | #define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U) |
13845 | #define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U) |
| 14308 | #define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3U << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x60000000 */ |
13846 | #define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x60000000 */ |
| 14309 | #define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk /*!< SETUP packet count */ |
13847 | #define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk /*!< SETUP packet count */ |
| 14310 | #define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1U << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x20000000 */ |
13848 | #define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x20000000 */ |
| 14311 | #define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2U << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x40000000 */ |
13849 | #define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x40000000 */ |
| 14312 | 13850 | ||
| 14313 | /******************** Bit definition for PCGCCTL register ************************/ |
13851 | /******************** Bit definition for PCGCCTL register ********************/ |
| 14314 | #define USB_OTG_PCGCCTL_STOPCLK_Pos (0U) |
13852 | #define USB_OTG_PCGCCTL_STOPCLK_Pos (0U) |
| 14315 | #define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1U << USB_OTG_PCGCCTL_STOPCLK_Pos) /*!< 0x00000001 */ |
13853 | #define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1UL << USB_OTG_PCGCCTL_STOPCLK_Pos) /*!< 0x00000001 */ |
| 14316 | #define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk /*!< SETUP packet count */ |
13854 | #define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk /*!< SETUP packet count */ |
| 14317 | #define USB_OTG_PCGCCTL_GATECLK_Pos (1U) |
13855 | #define USB_OTG_PCGCCTL_GATECLK_Pos (1U) |
| 14318 | #define USB_OTG_PCGCCTL_GATECLK_Msk (0x1U << USB_OTG_PCGCCTL_GATECLK_Pos) /*!< 0x00000002 */ |
13856 | #define USB_OTG_PCGCCTL_GATECLK_Msk (0x1UL << USB_OTG_PCGCCTL_GATECLK_Pos) /*!< 0x00000002 */ |
| 14319 | #define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk /*!<Bit 0 */ |
13857 | #define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk /*!<Bit 0 */ |
| 14320 | #define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U) |
13858 | #define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U) |
| 14321 | #define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1U << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */ |
13859 | #define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */ |
| 14322 | #define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk /*!<Bit 1 */ |
13860 | #define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk /*!<Bit 1 */ |
| 14323 | 13861 | ||
| - | 13862 | /* Legacy define */ |
|
| - | 13863 | /******************** Bit definition for OTG register ********************/ |
|
| - | 13864 | #define USB_OTG_CHNUM_Pos (0U) |
|
| - | 13865 | #define USB_OTG_CHNUM_Msk (0xFUL << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */ |
|
| - | 13866 | #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */ |
|
| - | 13867 | #define USB_OTG_CHNUM_0 (0x1UL << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */ |
|
| - | 13868 | #define USB_OTG_CHNUM_1 (0x2UL << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */ |
|
| - | 13869 | #define USB_OTG_CHNUM_2 (0x4UL << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */ |
|
| - | 13870 | #define USB_OTG_CHNUM_3 (0x8UL << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */ |
|
| - | 13871 | #define USB_OTG_BCNT_Pos (4U) |
|
| - | 13872 | #define USB_OTG_BCNT_Msk (0x7FFUL << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */ |
|
| - | 13873 | #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */ |
|
| - | 13874 | ||
| - | 13875 | #define USB_OTG_DPID_Pos (15U) |
|
| - | 13876 | #define USB_OTG_DPID_Msk (0x3UL << USB_OTG_DPID_Pos) /*!< 0x00018000 */ |
|
| - | 13877 | #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */ |
|
| - | 13878 | #define USB_OTG_DPID_0 (0x1UL << USB_OTG_DPID_Pos) /*!< 0x00008000 */ |
|
| - | 13879 | #define USB_OTG_DPID_1 (0x2UL << USB_OTG_DPID_Pos) /*!< 0x00010000 */ |
|
| - | 13880 | ||
| - | 13881 | #define USB_OTG_PKTSTS_Pos (17U) |
|
| - | 13882 | #define USB_OTG_PKTSTS_Msk (0xFUL << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */ |
|
| - | 13883 | #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */ |
|
| - | 13884 | #define USB_OTG_PKTSTS_0 (0x1UL << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */ |
|
| - | 13885 | #define USB_OTG_PKTSTS_1 (0x2UL << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */ |
|
| - | 13886 | #define USB_OTG_PKTSTS_2 (0x4UL << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */ |
|
| - | 13887 | #define USB_OTG_PKTSTS_3 (0x8UL << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */ |
|
| - | 13888 | ||
| - | 13889 | #define USB_OTG_EPNUM_Pos (0U) |
|
| - | 13890 | #define USB_OTG_EPNUM_Msk (0xFUL << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */ |
|
| - | 13891 | #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */ |
|
| - | 13892 | #define USB_OTG_EPNUM_0 (0x1UL << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */ |
|
| - | 13893 | #define USB_OTG_EPNUM_1 (0x2UL << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */ |
|
| - | 13894 | #define USB_OTG_EPNUM_2 (0x4UL << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */ |
|
| - | 13895 | #define USB_OTG_EPNUM_3 (0x8UL << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */ |
|
| - | 13896 | ||
| - | 13897 | #define USB_OTG_FRMNUM_Pos (21U) |
|
| - | 13898 | #define USB_OTG_FRMNUM_Msk (0xFUL << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */ |
|
| - | 13899 | #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */ |
|
| - | 13900 | #define USB_OTG_FRMNUM_0 (0x1UL << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */ |
|
| - | 13901 | #define USB_OTG_FRMNUM_1 (0x2UL << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */ |
|
| - | 13902 | #define USB_OTG_FRMNUM_2 (0x4UL << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */ |
|
| - | 13903 | #define USB_OTG_FRMNUM_3 (0x8UL << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */ |
|
| - | 13904 | ||
| 14324 | /** |
13905 | /** |
| 14325 | * @} |
13906 | * @} |
| 14326 | */ |
13907 | */ |
| 14327 | 13908 | ||
| 14328 | /** |
13909 | /** |
| Line 14503... | Line 14084... | ||
| 14503 | ((INSTANCE) == TIM2) || \ |
14084 | ((INSTANCE) == TIM2) || \ |
| 14504 | ((INSTANCE) == TIM3) || \ |
14085 | ((INSTANCE) == TIM3) || \ |
| 14505 | ((INSTANCE) == TIM4) || \ |
14086 | ((INSTANCE) == TIM4) || \ |
| 14506 | ((INSTANCE) == TIM5)) |
14087 | ((INSTANCE) == TIM5)) |
| 14507 | 14088 | ||
| 14508 | #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE) |
- | |
| 14509 | - | ||
| 14510 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\ |
14089 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\ |
| 14511 | (((INSTANCE) == TIM1) || \ |
14090 | (((INSTANCE) == TIM1) || \ |
| 14512 | ((INSTANCE) == TIM2) || \ |
14091 | ((INSTANCE) == TIM2) || \ |
| 14513 | ((INSTANCE) == TIM3) || \ |
14092 | ((INSTANCE) == TIM3) || \ |
| 14514 | ((INSTANCE) == TIM4) || \ |
14093 | ((INSTANCE) == TIM4) || \ |
| Line 14668... | Line 14247... | ||
| 14668 | 14247 | ||
| 14669 | /**************************** WWDG Instances *****************************/ |
14248 | /**************************** WWDG Instances *****************************/ |
| 14670 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
14249 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
| 14671 | 14250 | ||
| 14672 | 14251 | ||
| 14673 | /****************************** USB Instances ********************************/ |
14252 | /*********************** PCD Instances ****************************************/ |
| 14674 | #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS) |
14253 | #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS) |
| - | 14254 | ||
| - | 14255 | /*********************** HCD Instances ****************************************/ |
|
| - | 14256 | #define IS_HCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS) |
|
| 14675 | 14257 | ||
| 14676 | 14258 | ||
| 14677 | #define RCC_HSE_MIN 3000000U |
14259 | #define RCC_HSE_MIN 3000000U |
| 14678 | #define RCC_HSE_MAX 25000000U |
14260 | #define RCC_HSE_MAX 25000000U |
| 14679 | 14261 | ||
| Line 14690... | Line 14272... | ||
| 14690 | /* product lines within the same STM32F1 Family */ |
14272 | /* product lines within the same STM32F1 Family */ |
| 14691 | /******************************************************************************/ |
14273 | /******************************************************************************/ |
| 14692 | 14274 | ||
| 14693 | /* Aliases for __IRQn */ |
14275 | /* Aliases for __IRQn */ |
| 14694 | #define ADC1_IRQn ADC1_2_IRQn |
14276 | #define ADC1_IRQn ADC1_2_IRQn |
| 14695 | #define USB_LP_CAN1_RX0_IRQn CAN1_RX0_IRQn |
- | |
| 14696 | #define USB_LP_IRQn CAN1_RX0_IRQn |
14277 | #define USB_LP_IRQn CAN1_RX0_IRQn |
| 14697 | #define USB_HP_CAN1_TX_IRQn CAN1_TX_IRQn |
14278 | #define USB_LP_CAN1_RX0_IRQn CAN1_RX0_IRQn |
| 14698 | #define USB_HP_IRQn CAN1_TX_IRQn |
14279 | #define USB_HP_IRQn CAN1_TX_IRQn |
| - | 14280 | #define USB_HP_CAN1_TX_IRQn CAN1_TX_IRQn |
|
| 14699 | #define DMA2_Channel4_5_IRQn DMA2_Channel4_IRQn |
14281 | #define DMA2_Channel4_5_IRQn DMA2_Channel4_IRQn |
| 14700 | #define USBWakeUp_IRQn OTG_FS_WKUP_IRQn |
14282 | #define USBWakeUp_IRQn OTG_FS_WKUP_IRQn |
| 14701 | #define CEC_IRQn OTG_FS_WKUP_IRQn |
14283 | #define CEC_IRQn OTG_FS_WKUP_IRQn |
| 14702 | #define TIM1_BRK_TIM9_IRQn TIM1_BRK_IRQn |
14284 | #define TIM1_BRK_TIM9_IRQn TIM1_BRK_IRQn |
| 14703 | #define TIM1_BRK_TIM15_IRQn TIM1_BRK_IRQn |
14285 | #define TIM1_BRK_TIM15_IRQn TIM1_BRK_IRQn |
| 14704 | #define TIM9_IRQn TIM1_BRK_IRQn |
14286 | #define TIM9_IRQn TIM1_BRK_IRQn |
| 14705 | #define TIM11_IRQn TIM1_TRG_COM_IRQn |
14287 | #define TIM11_IRQn TIM1_TRG_COM_IRQn |
| 14706 | #define TIM1_TRG_COM_TIM11_IRQn TIM1_TRG_COM_IRQn |
- | |
| 14707 | #define TIM1_TRG_COM_TIM17_IRQn TIM1_TRG_COM_IRQn |
14288 | #define TIM1_TRG_COM_TIM17_IRQn TIM1_TRG_COM_IRQn |
| 14708 | #define TIM10_IRQn TIM1_UP_IRQn |
14289 | #define TIM1_TRG_COM_TIM11_IRQn TIM1_TRG_COM_IRQn |
| 14709 | #define TIM1_UP_TIM16_IRQn TIM1_UP_IRQn |
14290 | #define TIM1_UP_TIM16_IRQn TIM1_UP_IRQn |
| 14710 | #define TIM1_UP_TIM10_IRQn TIM1_UP_IRQn |
14291 | #define TIM1_UP_TIM10_IRQn TIM1_UP_IRQn |
| - | 14292 | #define TIM10_IRQn TIM1_UP_IRQn |
|
| 14711 | #define TIM6_DAC_IRQn TIM6_IRQn |
14293 | #define TIM6_DAC_IRQn TIM6_IRQn |
| 14712 | 14294 | ||
| 14713 | 14295 | ||
| 14714 | /* Aliases for __IRQHandler */ |
14296 | /* Aliases for __IRQHandler */ |
| 14715 | #define ADC1_IRQHandler ADC1_2_IRQHandler |
14297 | #define ADC1_IRQHandler ADC1_2_IRQHandler |
| 14716 | #define USB_LP_CAN1_RX0_IRQHandler CAN1_RX0_IRQHandler |
- | |
| 14717 | #define USB_LP_IRQHandler CAN1_RX0_IRQHandler |
14298 | #define USB_LP_IRQHandler CAN1_RX0_IRQHandler |
| 14718 | #define USB_HP_CAN1_TX_IRQHandler CAN1_TX_IRQHandler |
14299 | #define USB_LP_CAN1_RX0_IRQHandler CAN1_RX0_IRQHandler |
| 14719 | #define USB_HP_IRQHandler CAN1_TX_IRQHandler |
14300 | #define USB_HP_IRQHandler CAN1_TX_IRQHandler |
| - | 14301 | #define USB_HP_CAN1_TX_IRQHandler CAN1_TX_IRQHandler |
|
| 14720 | #define DMA2_Channel4_5_IRQHandler DMA2_Channel4_IRQHandler |
14302 | #define DMA2_Channel4_5_IRQHandler DMA2_Channel4_IRQHandler |
| 14721 | #define USBWakeUp_IRQHandler OTG_FS_WKUP_IRQHandler |
14303 | #define USBWakeUp_IRQHandler OTG_FS_WKUP_IRQHandler |
| 14722 | #define CEC_IRQHandler OTG_FS_WKUP_IRQHandler |
14304 | #define CEC_IRQHandler OTG_FS_WKUP_IRQHandler |
| 14723 | #define TIM1_BRK_TIM9_IRQHandler TIM1_BRK_IRQHandler |
14305 | #define TIM1_BRK_TIM9_IRQHandler TIM1_BRK_IRQHandler |
| 14724 | #define TIM1_BRK_TIM15_IRQHandler TIM1_BRK_IRQHandler |
14306 | #define TIM1_BRK_TIM15_IRQHandler TIM1_BRK_IRQHandler |
| 14725 | #define TIM9_IRQHandler TIM1_BRK_IRQHandler |
14307 | #define TIM9_IRQHandler TIM1_BRK_IRQHandler |
| 14726 | #define TIM11_IRQHandler TIM1_TRG_COM_IRQHandler |
14308 | #define TIM11_IRQHandler TIM1_TRG_COM_IRQHandler |
| 14727 | #define TIM1_TRG_COM_TIM11_IRQHandler TIM1_TRG_COM_IRQHandler |
- | |
| 14728 | #define TIM1_TRG_COM_TIM17_IRQHandler TIM1_TRG_COM_IRQHandler |
14309 | #define TIM1_TRG_COM_TIM17_IRQHandler TIM1_TRG_COM_IRQHandler |
| 14729 | #define TIM10_IRQHandler TIM1_UP_IRQHandler |
14310 | #define TIM1_TRG_COM_TIM11_IRQHandler TIM1_TRG_COM_IRQHandler |
| 14730 | #define TIM1_UP_TIM16_IRQHandler TIM1_UP_IRQHandler |
14311 | #define TIM1_UP_TIM16_IRQHandler TIM1_UP_IRQHandler |
| 14731 | #define TIM1_UP_TIM10_IRQHandler TIM1_UP_IRQHandler |
14312 | #define TIM1_UP_TIM10_IRQHandler TIM1_UP_IRQHandler |
| - | 14313 | #define TIM10_IRQHandler TIM1_UP_IRQHandler |
|
| 14732 | #define TIM6_DAC_IRQHandler TIM6_IRQHandler |
14314 | #define TIM6_DAC_IRQHandler TIM6_IRQHandler |
| 14733 | 14315 | ||
| - | 14316 | ||
| 14734 | /** |
14317 | /** |
| 14735 | * @} |
14318 | * @} |
| 14736 | */ |
14319 | */ |
| 14737 | 14320 | ||
| 14738 | /** |
14321 | /** |