Rev 2 | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed
Rev 2 | Rev 6 | ||
---|---|---|---|
Line 38... | Line 38... | ||
38 | 38 | ||
39 | #ifdef __cplusplus |
39 | #ifdef __cplusplus |
40 | extern "C" { |
40 | extern "C" { |
41 | #endif /* __cplusplus */ |
41 | #endif /* __cplusplus */ |
42 | 42 | ||
43 | /** @addtogroup Configuration_section_for_CMSIS |
43 | /** @addtogroup Configuration_section_for_CMSIS |
44 | * @{ |
44 | * @{ |
45 | */ |
45 | */ |
46 | /** |
46 | /** |
47 | * @brief Configuration of the Cortex-M0 Processor and Core Peripherals |
47 | * @brief Configuration of the Cortex-M0 Processor and Core Peripherals |
48 | */ |
48 | */ |
Line 62... | Line 62... | ||
62 | /** |
62 | /** |
63 | * @brief STM32F0xx Interrupt Number Definition, according to the selected device |
63 | * @brief STM32F0xx Interrupt Number Definition, according to the selected device |
64 | * in @ref Library_configuration_section |
64 | * in @ref Library_configuration_section |
65 | */ |
65 | */ |
66 | 66 | ||
67 | /*!< Interrupt Number Definition */ |
67 | /*!< Interrupt Number Definition */ |
68 | typedef enum |
68 | typedef enum |
69 | { |
69 | { |
70 | /****** Cortex-M0 Processor Exceptions Numbers **************************************************************/ |
70 | /****** Cortex-M0 Processor Exceptions Numbers **************************************************************/ |
71 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
71 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
72 | HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */ |
72 | HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */ |
Line 201... | Line 201... | ||
201 | uint32_t RESERVED3; /*!< Reserved, 0x210 */ |
201 | uint32_t RESERVED3; /*!< Reserved, 0x210 */ |
202 | __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ |
202 | __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ |
203 | uint32_t RESERVED4; /*!< Reserved, 0x218 */ |
203 | uint32_t RESERVED4; /*!< Reserved, 0x218 */ |
204 | __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ |
204 | __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ |
205 | uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ |
205 | uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ |
206 | CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */ |
206 | CAN_FilterRegister_TypeDef sFilterRegister[14]; /*!< CAN Filter Register, Address offset: 0x240-0x2AC */ |
207 | }CAN_TypeDef; |
207 | }CAN_TypeDef; |
208 | 208 | ||
209 | /** |
209 | /** |
210 | * @brief HDMI-CEC |
210 | * @brief HDMI-CEC |
211 | */ |
211 | */ |
Line 759... | Line 759... | ||
759 | 759 | ||
760 | /** @addtogroup Exported_constants |
760 | /** @addtogroup Exported_constants |
761 | * @{ |
761 | * @{ |
762 | */ |
762 | */ |
763 | 763 | ||
- | 764 | /** @addtogroup Hardware_Constant_Definition |
|
- | 765 | * @{ |
|
- | 766 | */ |
|
- | 767 | #define LSI_STARTUP_TIME 85U /*!< LSI Maximum startup time in us */ |
|
- | 768 | ||
- | 769 | /** |
|
- | 770 | * @} |
|
- | 771 | */ |
|
- | 772 | ||
764 | /** @addtogroup Peripheral_Registers_Bits_Definition |
773 | /** @addtogroup Peripheral_Registers_Bits_Definition |
765 | * @{ |
774 | * @{ |
766 | */ |
775 | */ |
767 | 776 | ||
768 | /******************************************************************************/ |
777 | /******************************************************************************/ |
769 | /* Peripheral Registers Bits Definition */ |
778 | /* Peripheral Registers Bits Definition */ |
Line 1676... | Line 1685... | ||
1676 | #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ |
1685 | #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ |
1677 | #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */ |
1686 | #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */ |
1678 | #define CAN_FM1R_FBM13_Pos (13U) |
1687 | #define CAN_FM1R_FBM13_Pos (13U) |
1679 | #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ |
1688 | #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ |
1680 | #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */ |
1689 | #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */ |
1681 | #define CAN_FM1R_FBM14_Pos (14U) |
- | |
1682 | #define CAN_FM1R_FBM14_Msk (0x1UL << CAN_FM1R_FBM14_Pos) /*!< 0x00004000 */ |
- | |
1683 | #define CAN_FM1R_FBM14 CAN_FM1R_FBM14_Msk /*!<Filter Init Mode bit 14 */ |
- | |
1684 | #define CAN_FM1R_FBM15_Pos (15U) |
- | |
1685 | #define CAN_FM1R_FBM15_Msk (0x1UL << CAN_FM1R_FBM15_Pos) /*!< 0x00008000 */ |
- | |
1686 | #define CAN_FM1R_FBM15 CAN_FM1R_FBM15_Msk /*!<Filter Init Mode bit 15 */ |
- | |
1687 | #define CAN_FM1R_FBM16_Pos (16U) |
- | |
1688 | #define CAN_FM1R_FBM16_Msk (0x1UL << CAN_FM1R_FBM16_Pos) /*!< 0x00010000 */ |
- | |
1689 | #define CAN_FM1R_FBM16 CAN_FM1R_FBM16_Msk /*!<Filter Init Mode bit 16 */ |
- | |
1690 | #define CAN_FM1R_FBM17_Pos (17U) |
- | |
1691 | #define CAN_FM1R_FBM17_Msk (0x1UL << CAN_FM1R_FBM17_Pos) /*!< 0x00020000 */ |
- | |
1692 | #define CAN_FM1R_FBM17 CAN_FM1R_FBM17_Msk /*!<Filter Init Mode bit 17 */ |
- | |
1693 | #define CAN_FM1R_FBM18_Pos (18U) |
- | |
1694 | #define CAN_FM1R_FBM18_Msk (0x1UL << CAN_FM1R_FBM18_Pos) /*!< 0x00040000 */ |
- | |
1695 | #define CAN_FM1R_FBM18 CAN_FM1R_FBM18_Msk /*!<Filter Init Mode bit 18 */ |
- | |
1696 | #define CAN_FM1R_FBM19_Pos (19U) |
- | |
1697 | #define CAN_FM1R_FBM19_Msk (0x1UL << CAN_FM1R_FBM19_Pos) /*!< 0x00080000 */ |
- | |
1698 | #define CAN_FM1R_FBM19 CAN_FM1R_FBM19_Msk /*!<Filter Init Mode bit 19 */ |
- | |
1699 | #define CAN_FM1R_FBM20_Pos (20U) |
- | |
1700 | #define CAN_FM1R_FBM20_Msk (0x1UL << CAN_FM1R_FBM20_Pos) /*!< 0x00100000 */ |
- | |
1701 | #define CAN_FM1R_FBM20 CAN_FM1R_FBM20_Msk /*!<Filter Init Mode bit 20 */ |
- | |
1702 | #define CAN_FM1R_FBM21_Pos (21U) |
- | |
1703 | #define CAN_FM1R_FBM21_Msk (0x1UL << CAN_FM1R_FBM21_Pos) /*!< 0x00200000 */ |
- | |
1704 | #define CAN_FM1R_FBM21 CAN_FM1R_FBM21_Msk /*!<Filter Init Mode bit 21 */ |
- | |
1705 | #define CAN_FM1R_FBM22_Pos (22U) |
- | |
1706 | #define CAN_FM1R_FBM22_Msk (0x1UL << CAN_FM1R_FBM22_Pos) /*!< 0x00400000 */ |
- | |
1707 | #define CAN_FM1R_FBM22 CAN_FM1R_FBM22_Msk /*!<Filter Init Mode bit 22 */ |
- | |
1708 | #define CAN_FM1R_FBM23_Pos (23U) |
- | |
1709 | #define CAN_FM1R_FBM23_Msk (0x1UL << CAN_FM1R_FBM23_Pos) /*!< 0x00800000 */ |
- | |
1710 | #define CAN_FM1R_FBM23 CAN_FM1R_FBM23_Msk /*!<Filter Init Mode bit 23 */ |
- | |
1711 | #define CAN_FM1R_FBM24_Pos (24U) |
- | |
1712 | #define CAN_FM1R_FBM24_Msk (0x1UL << CAN_FM1R_FBM24_Pos) /*!< 0x01000000 */ |
- | |
1713 | #define CAN_FM1R_FBM24 CAN_FM1R_FBM24_Msk /*!<Filter Init Mode bit 24 */ |
- | |
1714 | #define CAN_FM1R_FBM25_Pos (25U) |
- | |
1715 | #define CAN_FM1R_FBM25_Msk (0x1UL << CAN_FM1R_FBM25_Pos) /*!< 0x02000000 */ |
- | |
1716 | #define CAN_FM1R_FBM25 CAN_FM1R_FBM25_Msk /*!<Filter Init Mode bit 25 */ |
- | |
1717 | #define CAN_FM1R_FBM26_Pos (26U) |
- | |
1718 | #define CAN_FM1R_FBM26_Msk (0x1UL << CAN_FM1R_FBM26_Pos) /*!< 0x04000000 */ |
- | |
1719 | #define CAN_FM1R_FBM26 CAN_FM1R_FBM26_Msk /*!<Filter Init Mode bit 26 */ |
- | |
1720 | #define CAN_FM1R_FBM27_Pos (27U) |
- | |
1721 | #define CAN_FM1R_FBM27_Msk (0x1UL << CAN_FM1R_FBM27_Pos) /*!< 0x08000000 */ |
- | |
1722 | #define CAN_FM1R_FBM27 CAN_FM1R_FBM27_Msk /*!<Filter Init Mode bit 27 */ |
- | |
1723 | 1690 | ||
1724 | /******************* Bit definition for CAN_FS1R register *******************/ |
1691 | /******************* Bit definition for CAN_FS1R register *******************/ |
1725 | #define CAN_FS1R_FSC_Pos (0U) |
1692 | #define CAN_FS1R_FSC_Pos (0U) |
1726 | #define CAN_FS1R_FSC_Msk (0xFFFFFFFUL << CAN_FS1R_FSC_Pos) /*!< 0x0FFFFFFF */ |
1693 | #define CAN_FS1R_FSC_Msk (0xFFFFFFFUL << CAN_FS1R_FSC_Pos) /*!< 0x0FFFFFFF */ |
1727 | #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */ |
1694 | #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */ |
Line 1765... | Line 1732... | ||
1765 | #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ |
1732 | #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ |
1766 | #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */ |
1733 | #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */ |
1767 | #define CAN_FS1R_FSC13_Pos (13U) |
1734 | #define CAN_FS1R_FSC13_Pos (13U) |
1768 | #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ |
1735 | #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ |
1769 | #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */ |
1736 | #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */ |
1770 | #define CAN_FS1R_FSC14_Pos (14U) |
- | |
1771 | #define CAN_FS1R_FSC14_Msk (0x1UL << CAN_FS1R_FSC14_Pos) /*!< 0x00004000 */ |
- | |
1772 | #define CAN_FS1R_FSC14 CAN_FS1R_FSC14_Msk /*!<Filter Scale Configuration bit 14 */ |
- | |
1773 | #define CAN_FS1R_FSC15_Pos (15U) |
- | |
1774 | #define CAN_FS1R_FSC15_Msk (0x1UL << CAN_FS1R_FSC15_Pos) /*!< 0x00008000 */ |
- | |
1775 | #define CAN_FS1R_FSC15 CAN_FS1R_FSC15_Msk /*!<Filter Scale Configuration bit 15 */ |
- | |
1776 | #define CAN_FS1R_FSC16_Pos (16U) |
- | |
1777 | #define CAN_FS1R_FSC16_Msk (0x1UL << CAN_FS1R_FSC16_Pos) /*!< 0x00010000 */ |
- | |
1778 | #define CAN_FS1R_FSC16 CAN_FS1R_FSC16_Msk /*!<Filter Scale Configuration bit 16 */ |
- | |
1779 | #define CAN_FS1R_FSC17_Pos (17U) |
- | |
1780 | #define CAN_FS1R_FSC17_Msk (0x1UL << CAN_FS1R_FSC17_Pos) /*!< 0x00020000 */ |
- | |
1781 | #define CAN_FS1R_FSC17 CAN_FS1R_FSC17_Msk /*!<Filter Scale Configuration bit 17 */ |
- | |
1782 | #define CAN_FS1R_FSC18_Pos (18U) |
- | |
1783 | #define CAN_FS1R_FSC18_Msk (0x1UL << CAN_FS1R_FSC18_Pos) /*!< 0x00040000 */ |
- | |
1784 | #define CAN_FS1R_FSC18 CAN_FS1R_FSC18_Msk /*!<Filter Scale Configuration bit 18 */ |
- | |
1785 | #define CAN_FS1R_FSC19_Pos (19U) |
- | |
1786 | #define CAN_FS1R_FSC19_Msk (0x1UL << CAN_FS1R_FSC19_Pos) /*!< 0x00080000 */ |
- | |
1787 | #define CAN_FS1R_FSC19 CAN_FS1R_FSC19_Msk /*!<Filter Scale Configuration bit 19 */ |
- | |
1788 | #define CAN_FS1R_FSC20_Pos (20U) |
- | |
1789 | #define CAN_FS1R_FSC20_Msk (0x1UL << CAN_FS1R_FSC20_Pos) /*!< 0x00100000 */ |
- | |
1790 | #define CAN_FS1R_FSC20 CAN_FS1R_FSC20_Msk /*!<Filter Scale Configuration bit 20 */ |
- | |
1791 | #define CAN_FS1R_FSC21_Pos (21U) |
- | |
1792 | #define CAN_FS1R_FSC21_Msk (0x1UL << CAN_FS1R_FSC21_Pos) /*!< 0x00200000 */ |
- | |
1793 | #define CAN_FS1R_FSC21 CAN_FS1R_FSC21_Msk /*!<Filter Scale Configuration bit 21 */ |
- | |
1794 | #define CAN_FS1R_FSC22_Pos (22U) |
- | |
1795 | #define CAN_FS1R_FSC22_Msk (0x1UL << CAN_FS1R_FSC22_Pos) /*!< 0x00400000 */ |
- | |
1796 | #define CAN_FS1R_FSC22 CAN_FS1R_FSC22_Msk /*!<Filter Scale Configuration bit 22 */ |
- | |
1797 | #define CAN_FS1R_FSC23_Pos (23U) |
- | |
1798 | #define CAN_FS1R_FSC23_Msk (0x1UL << CAN_FS1R_FSC23_Pos) /*!< 0x00800000 */ |
- | |
1799 | #define CAN_FS1R_FSC23 CAN_FS1R_FSC23_Msk /*!<Filter Scale Configuration bit 23 */ |
- | |
1800 | #define CAN_FS1R_FSC24_Pos (24U) |
- | |
1801 | #define CAN_FS1R_FSC24_Msk (0x1UL << CAN_FS1R_FSC24_Pos) /*!< 0x01000000 */ |
- | |
1802 | #define CAN_FS1R_FSC24 CAN_FS1R_FSC24_Msk /*!<Filter Scale Configuration bit 24 */ |
- | |
1803 | #define CAN_FS1R_FSC25_Pos (25U) |
- | |
1804 | #define CAN_FS1R_FSC25_Msk (0x1UL << CAN_FS1R_FSC25_Pos) /*!< 0x02000000 */ |
- | |
1805 | #define CAN_FS1R_FSC25 CAN_FS1R_FSC25_Msk /*!<Filter Scale Configuration bit 25 */ |
- | |
1806 | #define CAN_FS1R_FSC26_Pos (26U) |
- | |
1807 | #define CAN_FS1R_FSC26_Msk (0x1UL << CAN_FS1R_FSC26_Pos) /*!< 0x04000000 */ |
- | |
1808 | #define CAN_FS1R_FSC26 CAN_FS1R_FSC26_Msk /*!<Filter Scale Configuration bit 26 */ |
- | |
1809 | #define CAN_FS1R_FSC27_Pos (27U) |
- | |
1810 | #define CAN_FS1R_FSC27_Msk (0x1UL << CAN_FS1R_FSC27_Pos) /*!< 0x08000000 */ |
- | |
1811 | #define CAN_FS1R_FSC27 CAN_FS1R_FSC27_Msk /*!<Filter Scale Configuration bit 27 */ |
- | |
1812 | 1737 | ||
1813 | /****************** Bit definition for CAN_FFA1R register *******************/ |
1738 | /****************** Bit definition for CAN_FFA1R register *******************/ |
1814 | #define CAN_FFA1R_FFA_Pos (0U) |
1739 | #define CAN_FFA1R_FFA_Pos (0U) |
1815 | #define CAN_FFA1R_FFA_Msk (0xFFFFFFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x0FFFFFFF */ |
1740 | #define CAN_FFA1R_FFA_Msk (0xFFFFFFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x0FFFFFFF */ |
1816 | #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */ |
1741 | #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */ |
Line 1854... | Line 1779... | ||
1854 | #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ |
1779 | #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ |
1855 | #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment bit 12 */ |
1780 | #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment bit 12 */ |
1856 | #define CAN_FFA1R_FFA13_Pos (13U) |
1781 | #define CAN_FFA1R_FFA13_Pos (13U) |
1857 | #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ |
1782 | #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ |
1858 | #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment bit 13 */ |
1783 | #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment bit 13 */ |
1859 | #define CAN_FFA1R_FFA14_Pos (14U) |
- | |
1860 | #define CAN_FFA1R_FFA14_Msk (0x1UL << CAN_FFA1R_FFA14_Pos) /*!< 0x00004000 */ |
- | |
1861 | #define CAN_FFA1R_FFA14 CAN_FFA1R_FFA14_Msk /*!<Filter FIFO Assignment bit 14 */ |
- | |
1862 | #define CAN_FFA1R_FFA15_Pos (15U) |
- | |
1863 | #define CAN_FFA1R_FFA15_Msk (0x1UL << CAN_FFA1R_FFA15_Pos) /*!< 0x00008000 */ |
- | |
1864 | #define CAN_FFA1R_FFA15 CAN_FFA1R_FFA15_Msk /*!<Filter FIFO Assignment bit 15 */ |
- | |
1865 | #define CAN_FFA1R_FFA16_Pos (16U) |
- | |
1866 | #define CAN_FFA1R_FFA16_Msk (0x1UL << CAN_FFA1R_FFA16_Pos) /*!< 0x00010000 */ |
- | |
1867 | #define CAN_FFA1R_FFA16 CAN_FFA1R_FFA16_Msk /*!<Filter FIFO Assignment bit 16 */ |
- | |
1868 | #define CAN_FFA1R_FFA17_Pos (17U) |
- | |
1869 | #define CAN_FFA1R_FFA17_Msk (0x1UL << CAN_FFA1R_FFA17_Pos) /*!< 0x00020000 */ |
- | |
1870 | #define CAN_FFA1R_FFA17 CAN_FFA1R_FFA17_Msk /*!<Filter FIFO Assignment bit 17 */ |
- | |
1871 | #define CAN_FFA1R_FFA18_Pos (18U) |
- | |
1872 | #define CAN_FFA1R_FFA18_Msk (0x1UL << CAN_FFA1R_FFA18_Pos) /*!< 0x00040000 */ |
- | |
1873 | #define CAN_FFA1R_FFA18 CAN_FFA1R_FFA18_Msk /*!<Filter FIFO Assignment bit 18 */ |
- | |
1874 | #define CAN_FFA1R_FFA19_Pos (19U) |
- | |
1875 | #define CAN_FFA1R_FFA19_Msk (0x1UL << CAN_FFA1R_FFA19_Pos) /*!< 0x00080000 */ |
- | |
1876 | #define CAN_FFA1R_FFA19 CAN_FFA1R_FFA19_Msk /*!<Filter FIFO Assignment bit 19 */ |
- | |
1877 | #define CAN_FFA1R_FFA20_Pos (20U) |
- | |
1878 | #define CAN_FFA1R_FFA20_Msk (0x1UL << CAN_FFA1R_FFA20_Pos) /*!< 0x00100000 */ |
- | |
1879 | #define CAN_FFA1R_FFA20 CAN_FFA1R_FFA20_Msk /*!<Filter FIFO Assignment bit 20 */ |
- | |
1880 | #define CAN_FFA1R_FFA21_Pos (21U) |
- | |
1881 | #define CAN_FFA1R_FFA21_Msk (0x1UL << CAN_FFA1R_FFA21_Pos) /*!< 0x00200000 */ |
- | |
1882 | #define CAN_FFA1R_FFA21 CAN_FFA1R_FFA21_Msk /*!<Filter FIFO Assignment bit 21 */ |
- | |
1883 | #define CAN_FFA1R_FFA22_Pos (22U) |
- | |
1884 | #define CAN_FFA1R_FFA22_Msk (0x1UL << CAN_FFA1R_FFA22_Pos) /*!< 0x00400000 */ |
- | |
1885 | #define CAN_FFA1R_FFA22 CAN_FFA1R_FFA22_Msk /*!<Filter FIFO Assignment bit 22 */ |
- | |
1886 | #define CAN_FFA1R_FFA23_Pos (23U) |
- | |
1887 | #define CAN_FFA1R_FFA23_Msk (0x1UL << CAN_FFA1R_FFA23_Pos) /*!< 0x00800000 */ |
- | |
1888 | #define CAN_FFA1R_FFA23 CAN_FFA1R_FFA23_Msk /*!<Filter FIFO Assignment bit 23 */ |
- | |
1889 | #define CAN_FFA1R_FFA24_Pos (24U) |
- | |
1890 | #define CAN_FFA1R_FFA24_Msk (0x1UL << CAN_FFA1R_FFA24_Pos) /*!< 0x01000000 */ |
- | |
1891 | #define CAN_FFA1R_FFA24 CAN_FFA1R_FFA24_Msk /*!<Filter FIFO Assignment bit 24 */ |
- | |
1892 | #define CAN_FFA1R_FFA25_Pos (25U) |
- | |
1893 | #define CAN_FFA1R_FFA25_Msk (0x1UL << CAN_FFA1R_FFA25_Pos) /*!< 0x02000000 */ |
- | |
1894 | #define CAN_FFA1R_FFA25 CAN_FFA1R_FFA25_Msk /*!<Filter FIFO Assignment bit 25 */ |
- | |
1895 | #define CAN_FFA1R_FFA26_Pos (26U) |
- | |
1896 | #define CAN_FFA1R_FFA26_Msk (0x1UL << CAN_FFA1R_FFA26_Pos) /*!< 0x04000000 */ |
- | |
1897 | #define CAN_FFA1R_FFA26 CAN_FFA1R_FFA26_Msk /*!<Filter FIFO Assignment bit 26 */ |
- | |
1898 | #define CAN_FFA1R_FFA27_Pos (27U) |
- | |
1899 | #define CAN_FFA1R_FFA27_Msk (0x1UL << CAN_FFA1R_FFA27_Pos) /*!< 0x08000000 */ |
- | |
1900 | #define CAN_FFA1R_FFA27 CAN_FFA1R_FFA27_Msk /*!<Filter FIFO Assignment bit 27 */ |
- | |
1901 | 1784 | ||
1902 | /******************* Bit definition for CAN_FA1R register *******************/ |
1785 | /******************* Bit definition for CAN_FA1R register *******************/ |
1903 | #define CAN_FA1R_FACT_Pos (0U) |
1786 | #define CAN_FA1R_FACT_Pos (0U) |
1904 | #define CAN_FA1R_FACT_Msk (0xFFFFFFFUL << CAN_FA1R_FACT_Pos) /*!< 0x0FFFFFFF */ |
1787 | #define CAN_FA1R_FACT_Msk (0xFFFFFFFUL << CAN_FA1R_FACT_Pos) /*!< 0x0FFFFFFF */ |
1905 | #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */ |
1788 | #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */ |
Line 1943... | Line 1826... | ||
1943 | #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ |
1826 | #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ |
1944 | #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter Active bit 12 */ |
1827 | #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter Active bit 12 */ |
1945 | #define CAN_FA1R_FACT13_Pos (13U) |
1828 | #define CAN_FA1R_FACT13_Pos (13U) |
1946 | #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ |
1829 | #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ |
1947 | #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter Active bit 13 */ |
1830 | #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter Active bit 13 */ |
1948 | #define CAN_FA1R_FACT14_Pos (14U) |
- | |
1949 | #define CAN_FA1R_FACT14_Msk (0x1UL << CAN_FA1R_FACT14_Pos) /*!< 0x00004000 */ |
- | |
1950 | #define CAN_FA1R_FACT14 CAN_FA1R_FACT14_Msk /*!<Filter Active bit 14 */ |
- | |
1951 | #define CAN_FA1R_FACT15_Pos (15U) |
- | |
1952 | #define CAN_FA1R_FACT15_Msk (0x1UL << CAN_FA1R_FACT15_Pos) /*!< 0x00008000 */ |
- | |
1953 | #define CAN_FA1R_FACT15 CAN_FA1R_FACT15_Msk /*!<Filter Active bit 15 */ |
- | |
1954 | #define CAN_FA1R_FACT16_Pos (16U) |
- | |
1955 | #define CAN_FA1R_FACT16_Msk (0x1UL << CAN_FA1R_FACT16_Pos) /*!< 0x00010000 */ |
- | |
1956 | #define CAN_FA1R_FACT16 CAN_FA1R_FACT16_Msk /*!<Filter Active bit 16 */ |
- | |
1957 | #define CAN_FA1R_FACT17_Pos (17U) |
- | |
1958 | #define CAN_FA1R_FACT17_Msk (0x1UL << CAN_FA1R_FACT17_Pos) /*!< 0x00020000 */ |
- | |
1959 | #define CAN_FA1R_FACT17 CAN_FA1R_FACT17_Msk /*!<Filter Active bit 17 */ |
- | |
1960 | #define CAN_FA1R_FACT18_Pos (18U) |
- | |
1961 | #define CAN_FA1R_FACT18_Msk (0x1UL << CAN_FA1R_FACT18_Pos) /*!< 0x00040000 */ |
- | |
1962 | #define CAN_FA1R_FACT18 CAN_FA1R_FACT18_Msk /*!<Filter Active bit 18 */ |
- | |
1963 | #define CAN_FA1R_FACT19_Pos (19U) |
- | |
1964 | #define CAN_FA1R_FACT19_Msk (0x1UL << CAN_FA1R_FACT19_Pos) /*!< 0x00080000 */ |
- | |
1965 | #define CAN_FA1R_FACT19 CAN_FA1R_FACT19_Msk /*!<Filter Active bit 19 */ |
- | |
1966 | #define CAN_FA1R_FACT20_Pos (20U) |
- | |
1967 | #define CAN_FA1R_FACT20_Msk (0x1UL << CAN_FA1R_FACT20_Pos) /*!< 0x00100000 */ |
- | |
1968 | #define CAN_FA1R_FACT20 CAN_FA1R_FACT20_Msk /*!<Filter Active bit 20 */ |
- | |
1969 | #define CAN_FA1R_FACT21_Pos (21U) |
- | |
1970 | #define CAN_FA1R_FACT21_Msk (0x1UL << CAN_FA1R_FACT21_Pos) /*!< 0x00200000 */ |
- | |
1971 | #define CAN_FA1R_FACT21 CAN_FA1R_FACT21_Msk /*!<Filter Active bit 21 */ |
- | |
1972 | #define CAN_FA1R_FACT22_Pos (22U) |
- | |
1973 | #define CAN_FA1R_FACT22_Msk (0x1UL << CAN_FA1R_FACT22_Pos) /*!< 0x00400000 */ |
- | |
1974 | #define CAN_FA1R_FACT22 CAN_FA1R_FACT22_Msk /*!<Filter Active bit 22 */ |
- | |
1975 | #define CAN_FA1R_FACT23_Pos (23U) |
- | |
1976 | #define CAN_FA1R_FACT23_Msk (0x1UL << CAN_FA1R_FACT23_Pos) /*!< 0x00800000 */ |
- | |
1977 | #define CAN_FA1R_FACT23 CAN_FA1R_FACT23_Msk /*!<Filter Active bit 23 */ |
- | |
1978 | #define CAN_FA1R_FACT24_Pos (24U) |
- | |
1979 | #define CAN_FA1R_FACT24_Msk (0x1UL << CAN_FA1R_FACT24_Pos) /*!< 0x01000000 */ |
- | |
1980 | #define CAN_FA1R_FACT24 CAN_FA1R_FACT24_Msk /*!<Filter Active bit 24 */ |
- | |
1981 | #define CAN_FA1R_FACT25_Pos (25U) |
- | |
1982 | #define CAN_FA1R_FACT25_Msk (0x1UL << CAN_FA1R_FACT25_Pos) /*!< 0x02000000 */ |
- | |
1983 | #define CAN_FA1R_FACT25 CAN_FA1R_FACT25_Msk /*!<Filter Active bit 25 */ |
- | |
1984 | #define CAN_FA1R_FACT26_Pos (26U) |
- | |
1985 | #define CAN_FA1R_FACT26_Msk (0x1UL << CAN_FA1R_FACT26_Pos) /*!< 0x04000000 */ |
- | |
1986 | #define CAN_FA1R_FACT26 CAN_FA1R_FACT26_Msk /*!<Filter Active bit 26 */ |
- | |
1987 | #define CAN_FA1R_FACT27_Pos (27U) |
- | |
1988 | #define CAN_FA1R_FACT27_Msk (0x1UL << CAN_FA1R_FACT27_Pos) /*!< 0x08000000 */ |
- | |
1989 | #define CAN_FA1R_FACT27 CAN_FA1R_FACT27_Msk /*!<Filter Active bit 27 */ |
- | |
1990 | 1831 | ||
1991 | /******************* Bit definition for CAN_F0R1 register *******************/ |
1832 | /******************* Bit definition for CAN_F0R1 register *******************/ |
1992 | #define CAN_F0R1_FB0_Pos (0U) |
1833 | #define CAN_F0R1_FB0_Pos (0U) |
1993 | #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ |
1834 | #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ |
1994 | #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */ |
1835 | #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */ |
Line 4730... | Line 4571... | ||
4730 | #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */ |
4571 | #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */ |
4731 | #define CAN_F13R2_FB31_Pos (31U) |
4572 | #define CAN_F13R2_FB31_Pos (31U) |
4732 | #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ |
4573 | #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ |
4733 | #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */ |
4574 | #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */ |
4734 | 4575 | ||
- | 4576 | /* CAN filters Legacy aliases */ |
|
- | 4577 | #define CAN_FM1R_FBM14_Pos (14U) |
|
- | 4578 | #define CAN_FM1R_FBM14_Msk (0x1UL << CAN_FM1R_FBM14_Pos) /*!< 0x00004000 */ |
|
- | 4579 | #define CAN_FM1R_FBM14 CAN_FM1R_FBM14_Msk /*!<Filter Init Mode bit 14 */ |
|
- | 4580 | #define CAN_FM1R_FBM15_Pos (15U) |
|
- | 4581 | #define CAN_FM1R_FBM15_Msk (0x1UL << CAN_FM1R_FBM15_Pos) /*!< 0x00008000 */ |
|
- | 4582 | #define CAN_FM1R_FBM15 CAN_FM1R_FBM15_Msk /*!<Filter Init Mode bit 15 */ |
|
- | 4583 | #define CAN_FM1R_FBM16_Pos (16U) |
|
- | 4584 | #define CAN_FM1R_FBM16_Msk (0x1UL << CAN_FM1R_FBM16_Pos) /*!< 0x00010000 */ |
|
- | 4585 | #define CAN_FM1R_FBM16 CAN_FM1R_FBM16_Msk /*!<Filter Init Mode bit 16 */ |
|
- | 4586 | #define CAN_FM1R_FBM17_Pos (17U) |
|
- | 4587 | #define CAN_FM1R_FBM17_Msk (0x1UL << CAN_FM1R_FBM17_Pos) /*!< 0x00020000 */ |
|
- | 4588 | #define CAN_FM1R_FBM17 CAN_FM1R_FBM17_Msk /*!<Filter Init Mode bit 17 */ |
|
- | 4589 | #define CAN_FM1R_FBM18_Pos (18U) |
|
- | 4590 | #define CAN_FM1R_FBM18_Msk (0x1UL << CAN_FM1R_FBM18_Pos) /*!< 0x00040000 */ |
|
- | 4591 | #define CAN_FM1R_FBM18 CAN_FM1R_FBM18_Msk /*!<Filter Init Mode bit 18 */ |
|
- | 4592 | #define CAN_FM1R_FBM19_Pos (19U) |
|
- | 4593 | #define CAN_FM1R_FBM19_Msk (0x1UL << CAN_FM1R_FBM19_Pos) /*!< 0x00080000 */ |
|
- | 4594 | #define CAN_FM1R_FBM19 CAN_FM1R_FBM19_Msk /*!<Filter Init Mode bit 19 */ |
|
- | 4595 | #define CAN_FM1R_FBM20_Pos (20U) |
|
- | 4596 | #define CAN_FM1R_FBM20_Msk (0x1UL << CAN_FM1R_FBM20_Pos) /*!< 0x00100000 */ |
|
- | 4597 | #define CAN_FM1R_FBM20 CAN_FM1R_FBM20_Msk /*!<Filter Init Mode bit 20 */ |
|
- | 4598 | #define CAN_FM1R_FBM21_Pos (21U) |
|
- | 4599 | #define CAN_FM1R_FBM21_Msk (0x1UL << CAN_FM1R_FBM21_Pos) /*!< 0x00200000 */ |
|
- | 4600 | #define CAN_FM1R_FBM21 CAN_FM1R_FBM21_Msk /*!<Filter Init Mode bit 21 */ |
|
- | 4601 | #define CAN_FM1R_FBM22_Pos (22U) |
|
- | 4602 | #define CAN_FM1R_FBM22_Msk (0x1UL << CAN_FM1R_FBM22_Pos) /*!< 0x00400000 */ |
|
- | 4603 | #define CAN_FM1R_FBM22 CAN_FM1R_FBM22_Msk /*!<Filter Init Mode bit 22 */ |
|
- | 4604 | #define CAN_FM1R_FBM23_Pos (23U) |
|
- | 4605 | #define CAN_FM1R_FBM23_Msk (0x1UL << CAN_FM1R_FBM23_Pos) /*!< 0x00800000 */ |
|
- | 4606 | #define CAN_FM1R_FBM23 CAN_FM1R_FBM23_Msk /*!<Filter Init Mode bit 23 */ |
|
- | 4607 | #define CAN_FM1R_FBM24_Pos (24U) |
|
- | 4608 | #define CAN_FM1R_FBM24_Msk (0x1UL << CAN_FM1R_FBM24_Pos) /*!< 0x01000000 */ |
|
- | 4609 | #define CAN_FM1R_FBM24 CAN_FM1R_FBM24_Msk /*!<Filter Init Mode bit 24 */ |
|
- | 4610 | #define CAN_FM1R_FBM25_Pos (25U) |
|
- | 4611 | #define CAN_FM1R_FBM25_Msk (0x1UL << CAN_FM1R_FBM25_Pos) /*!< 0x02000000 */ |
|
- | 4612 | #define CAN_FM1R_FBM25 CAN_FM1R_FBM25_Msk /*!<Filter Init Mode bit 25 */ |
|
- | 4613 | #define CAN_FM1R_FBM26_Pos (26U) |
|
- | 4614 | #define CAN_FM1R_FBM26_Msk (0x1UL << CAN_FM1R_FBM26_Pos) /*!< 0x04000000 */ |
|
- | 4615 | #define CAN_FM1R_FBM26 CAN_FM1R_FBM26_Msk /*!<Filter Init Mode bit 26 */ |
|
- | 4616 | #define CAN_FM1R_FBM27_Pos (27U) |
|
- | 4617 | #define CAN_FM1R_FBM27_Msk (0x1UL << CAN_FM1R_FBM27_Pos) /*!< 0x08000000 */ |
|
- | 4618 | #define CAN_FM1R_FBM27 CAN_FM1R_FBM27_Msk /*!<Filter Init Mode bit 27 */ |
|
- | 4619 | ||
- | 4620 | #define CAN_FS1R_FSC14_Pos (14U) |
|
- | 4621 | #define CAN_FS1R_FSC14_Msk (0x1UL << CAN_FS1R_FSC14_Pos) /*!< 0x00004000 */ |
|
- | 4622 | #define CAN_FS1R_FSC14 CAN_FS1R_FSC14_Msk /*!<Filter Scale Configuration bit 14 */ |
|
- | 4623 | #define CAN_FS1R_FSC15_Pos (15U) |
|
- | 4624 | #define CAN_FS1R_FSC15_Msk (0x1UL << CAN_FS1R_FSC15_Pos) /*!< 0x00008000 */ |
|
- | 4625 | #define CAN_FS1R_FSC15 CAN_FS1R_FSC15_Msk /*!<Filter Scale Configuration bit 15 */ |
|
- | 4626 | #define CAN_FS1R_FSC16_Pos (16U) |
|
- | 4627 | #define CAN_FS1R_FSC16_Msk (0x1UL << CAN_FS1R_FSC16_Pos) /*!< 0x00010000 */ |
|
- | 4628 | #define CAN_FS1R_FSC16 CAN_FS1R_FSC16_Msk /*!<Filter Scale Configuration bit 16 */ |
|
- | 4629 | #define CAN_FS1R_FSC17_Pos (17U) |
|
- | 4630 | #define CAN_FS1R_FSC17_Msk (0x1UL << CAN_FS1R_FSC17_Pos) /*!< 0x00020000 */ |
|
- | 4631 | #define CAN_FS1R_FSC17 CAN_FS1R_FSC17_Msk /*!<Filter Scale Configuration bit 17 */ |
|
- | 4632 | #define CAN_FS1R_FSC18_Pos (18U) |
|
- | 4633 | #define CAN_FS1R_FSC18_Msk (0x1UL << CAN_FS1R_FSC18_Pos) /*!< 0x00040000 */ |
|
- | 4634 | #define CAN_FS1R_FSC18 CAN_FS1R_FSC18_Msk /*!<Filter Scale Configuration bit 18 */ |
|
- | 4635 | #define CAN_FS1R_FSC19_Pos (19U) |
|
- | 4636 | #define CAN_FS1R_FSC19_Msk (0x1UL << CAN_FS1R_FSC19_Pos) /*!< 0x00080000 */ |
|
- | 4637 | #define CAN_FS1R_FSC19 CAN_FS1R_FSC19_Msk /*!<Filter Scale Configuration bit 19 */ |
|
- | 4638 | #define CAN_FS1R_FSC20_Pos (20U) |
|
- | 4639 | #define CAN_FS1R_FSC20_Msk (0x1UL << CAN_FS1R_FSC20_Pos) /*!< 0x00100000 */ |
|
- | 4640 | #define CAN_FS1R_FSC20 CAN_FS1R_FSC20_Msk /*!<Filter Scale Configuration bit 20 */ |
|
- | 4641 | #define CAN_FS1R_FSC21_Pos (21U) |
|
- | 4642 | #define CAN_FS1R_FSC21_Msk (0x1UL << CAN_FS1R_FSC21_Pos) /*!< 0x00200000 */ |
|
- | 4643 | #define CAN_FS1R_FSC21 CAN_FS1R_FSC21_Msk /*!<Filter Scale Configuration bit 21 */ |
|
- | 4644 | #define CAN_FS1R_FSC22_Pos (22U) |
|
- | 4645 | #define CAN_FS1R_FSC22_Msk (0x1UL << CAN_FS1R_FSC22_Pos) /*!< 0x00400000 */ |
|
- | 4646 | #define CAN_FS1R_FSC22 CAN_FS1R_FSC22_Msk /*!<Filter Scale Configuration bit 22 */ |
|
- | 4647 | #define CAN_FS1R_FSC23_Pos (23U) |
|
- | 4648 | #define CAN_FS1R_FSC23_Msk (0x1UL << CAN_FS1R_FSC23_Pos) /*!< 0x00800000 */ |
|
- | 4649 | #define CAN_FS1R_FSC23 CAN_FS1R_FSC23_Msk /*!<Filter Scale Configuration bit 23 */ |
|
- | 4650 | #define CAN_FS1R_FSC24_Pos (24U) |
|
- | 4651 | #define CAN_FS1R_FSC24_Msk (0x1UL << CAN_FS1R_FSC24_Pos) /*!< 0x01000000 */ |
|
- | 4652 | #define CAN_FS1R_FSC24 CAN_FS1R_FSC24_Msk /*!<Filter Scale Configuration bit 24 */ |
|
- | 4653 | #define CAN_FS1R_FSC25_Pos (25U) |
|
- | 4654 | #define CAN_FS1R_FSC25_Msk (0x1UL << CAN_FS1R_FSC25_Pos) /*!< 0x02000000 */ |
|
- | 4655 | #define CAN_FS1R_FSC25 CAN_FS1R_FSC25_Msk /*!<Filter Scale Configuration bit 25 */ |
|
- | 4656 | #define CAN_FS1R_FSC26_Pos (26U) |
|
- | 4657 | #define CAN_FS1R_FSC26_Msk (0x1UL << CAN_FS1R_FSC26_Pos) /*!< 0x04000000 */ |
|
- | 4658 | #define CAN_FS1R_FSC26 CAN_FS1R_FSC26_Msk /*!<Filter Scale Configuration bit 26 */ |
|
- | 4659 | #define CAN_FS1R_FSC27_Pos (27U) |
|
- | 4660 | #define CAN_FS1R_FSC27_Msk (0x1UL << CAN_FS1R_FSC27_Pos) /*!< 0x08000000 */ |
|
- | 4661 | #define CAN_FS1R_FSC27 CAN_FS1R_FSC27_Msk /*!<Filter Scale Configuration bit 27 */ |
|
- | 4662 | ||
- | 4663 | #define CAN_FFA1R_FFA14_Pos (14U) |
|
- | 4664 | #define CAN_FFA1R_FFA14_Msk (0x1UL << CAN_FFA1R_FFA14_Pos) /*!< 0x00004000 */ |
|
- | 4665 | #define CAN_FFA1R_FFA14 CAN_FFA1R_FFA14_Msk /*!<Filter FIFO Assignment bit 14 */ |
|
- | 4666 | #define CAN_FFA1R_FFA15_Pos (15U) |
|
- | 4667 | #define CAN_FFA1R_FFA15_Msk (0x1UL << CAN_FFA1R_FFA15_Pos) /*!< 0x00008000 */ |
|
- | 4668 | #define CAN_FFA1R_FFA15 CAN_FFA1R_FFA15_Msk /*!<Filter FIFO Assignment bit 15 */ |
|
- | 4669 | #define CAN_FFA1R_FFA16_Pos (16U) |
|
- | 4670 | #define CAN_FFA1R_FFA16_Msk (0x1UL << CAN_FFA1R_FFA16_Pos) /*!< 0x00010000 */ |
|
- | 4671 | #define CAN_FFA1R_FFA16 CAN_FFA1R_FFA16_Msk /*!<Filter FIFO Assignment bit 16 */ |
|
- | 4672 | #define CAN_FFA1R_FFA17_Pos (17U) |
|
- | 4673 | #define CAN_FFA1R_FFA17_Msk (0x1UL << CAN_FFA1R_FFA17_Pos) /*!< 0x00020000 */ |
|
- | 4674 | #define CAN_FFA1R_FFA17 CAN_FFA1R_FFA17_Msk /*!<Filter FIFO Assignment bit 17 */ |
|
- | 4675 | #define CAN_FFA1R_FFA18_Pos (18U) |
|
- | 4676 | #define CAN_FFA1R_FFA18_Msk (0x1UL << CAN_FFA1R_FFA18_Pos) /*!< 0x00040000 */ |
|
- | 4677 | #define CAN_FFA1R_FFA18 CAN_FFA1R_FFA18_Msk /*!<Filter FIFO Assignment bit 18 */ |
|
- | 4678 | #define CAN_FFA1R_FFA19_Pos (19U) |
|
- | 4679 | #define CAN_FFA1R_FFA19_Msk (0x1UL << CAN_FFA1R_FFA19_Pos) /*!< 0x00080000 */ |
|
- | 4680 | #define CAN_FFA1R_FFA19 CAN_FFA1R_FFA19_Msk /*!<Filter FIFO Assignment bit 19 */ |
|
- | 4681 | #define CAN_FFA1R_FFA20_Pos (20U) |
|
- | 4682 | #define CAN_FFA1R_FFA20_Msk (0x1UL << CAN_FFA1R_FFA20_Pos) /*!< 0x00100000 */ |
|
- | 4683 | #define CAN_FFA1R_FFA20 CAN_FFA1R_FFA20_Msk /*!<Filter FIFO Assignment bit 20 */ |
|
- | 4684 | #define CAN_FFA1R_FFA21_Pos (21U) |
|
- | 4685 | #define CAN_FFA1R_FFA21_Msk (0x1UL << CAN_FFA1R_FFA21_Pos) /*!< 0x00200000 */ |
|
- | 4686 | #define CAN_FFA1R_FFA21 CAN_FFA1R_FFA21_Msk /*!<Filter FIFO Assignment bit 21 */ |
|
- | 4687 | #define CAN_FFA1R_FFA22_Pos (22U) |
|
- | 4688 | #define CAN_FFA1R_FFA22_Msk (0x1UL << CAN_FFA1R_FFA22_Pos) /*!< 0x00400000 */ |
|
- | 4689 | #define CAN_FFA1R_FFA22 CAN_FFA1R_FFA22_Msk /*!<Filter FIFO Assignment bit 22 */ |
|
- | 4690 | #define CAN_FFA1R_FFA23_Pos (23U) |
|
- | 4691 | #define CAN_FFA1R_FFA23_Msk (0x1UL << CAN_FFA1R_FFA23_Pos) /*!< 0x00800000 */ |
|
- | 4692 | #define CAN_FFA1R_FFA23 CAN_FFA1R_FFA23_Msk /*!<Filter FIFO Assignment bit 23 */ |
|
- | 4693 | #define CAN_FFA1R_FFA24_Pos (24U) |
|
- | 4694 | #define CAN_FFA1R_FFA24_Msk (0x1UL << CAN_FFA1R_FFA24_Pos) /*!< 0x01000000 */ |
|
- | 4695 | #define CAN_FFA1R_FFA24 CAN_FFA1R_FFA24_Msk /*!<Filter FIFO Assignment bit 24 */ |
|
- | 4696 | #define CAN_FFA1R_FFA25_Pos (25U) |
|
- | 4697 | #define CAN_FFA1R_FFA25_Msk (0x1UL << CAN_FFA1R_FFA25_Pos) /*!< 0x02000000 */ |
|
- | 4698 | #define CAN_FFA1R_FFA25 CAN_FFA1R_FFA25_Msk /*!<Filter FIFO Assignment bit 25 */ |
|
- | 4699 | #define CAN_FFA1R_FFA26_Pos (26U) |
|
- | 4700 | #define CAN_FFA1R_FFA26_Msk (0x1UL << CAN_FFA1R_FFA26_Pos) /*!< 0x04000000 */ |
|
- | 4701 | #define CAN_FFA1R_FFA26 CAN_FFA1R_FFA26_Msk /*!<Filter FIFO Assignment bit 26 */ |
|
- | 4702 | #define CAN_FFA1R_FFA27_Pos (27U) |
|
- | 4703 | #define CAN_FFA1R_FFA27_Msk (0x1UL << CAN_FFA1R_FFA27_Pos) /*!< 0x08000000 */ |
|
- | 4704 | #define CAN_FFA1R_FFA27 CAN_FFA1R_FFA27_Msk /*!<Filter FIFO Assignment bit 27 */ |
|
- | 4705 | ||
- | 4706 | #define CAN_FA1R_FACT14_Pos (14U) |
|
- | 4707 | #define CAN_FA1R_FACT14_Msk (0x1UL << CAN_FA1R_FACT14_Pos) /*!< 0x00004000 */ |
|
- | 4708 | #define CAN_FA1R_FACT14 CAN_FA1R_FACT14_Msk /*!<Filter Active bit 14 */ |
|
- | 4709 | #define CAN_FA1R_FACT15_Pos (15U) |
|
- | 4710 | #define CAN_FA1R_FACT15_Msk (0x1UL << CAN_FA1R_FACT15_Pos) /*!< 0x00008000 */ |
|
- | 4711 | #define CAN_FA1R_FACT15 CAN_FA1R_FACT15_Msk /*!<Filter Active bit 15 */ |
|
- | 4712 | #define CAN_FA1R_FACT16_Pos (16U) |
|
- | 4713 | #define CAN_FA1R_FACT16_Msk (0x1UL << CAN_FA1R_FACT16_Pos) /*!< 0x00010000 */ |
|
- | 4714 | #define CAN_FA1R_FACT16 CAN_FA1R_FACT16_Msk /*!<Filter Active bit 16 */ |
|
- | 4715 | #define CAN_FA1R_FACT17_Pos (17U) |
|
- | 4716 | #define CAN_FA1R_FACT17_Msk (0x1UL << CAN_FA1R_FACT17_Pos) /*!< 0x00020000 */ |
|
- | 4717 | #define CAN_FA1R_FACT17 CAN_FA1R_FACT17_Msk /*!<Filter Active bit 17 */ |
|
- | 4718 | #define CAN_FA1R_FACT18_Pos (18U) |
|
- | 4719 | #define CAN_FA1R_FACT18_Msk (0x1UL << CAN_FA1R_FACT18_Pos) /*!< 0x00040000 */ |
|
- | 4720 | #define CAN_FA1R_FACT18 CAN_FA1R_FACT18_Msk /*!<Filter Active bit 18 */ |
|
- | 4721 | #define CAN_FA1R_FACT19_Pos (19U) |
|
- | 4722 | #define CAN_FA1R_FACT19_Msk (0x1UL << CAN_FA1R_FACT19_Pos) /*!< 0x00080000 */ |
|
- | 4723 | #define CAN_FA1R_FACT19 CAN_FA1R_FACT19_Msk /*!<Filter Active bit 19 */ |
|
- | 4724 | #define CAN_FA1R_FACT20_Pos (20U) |
|
- | 4725 | #define CAN_FA1R_FACT20_Msk (0x1UL << CAN_FA1R_FACT20_Pos) /*!< 0x00100000 */ |
|
- | 4726 | #define CAN_FA1R_FACT20 CAN_FA1R_FACT20_Msk /*!<Filter Active bit 20 */ |
|
- | 4727 | #define CAN_FA1R_FACT21_Pos (21U) |
|
- | 4728 | #define CAN_FA1R_FACT21_Msk (0x1UL << CAN_FA1R_FACT21_Pos) /*!< 0x00200000 */ |
|
- | 4729 | #define CAN_FA1R_FACT21 CAN_FA1R_FACT21_Msk /*!<Filter Active bit 21 */ |
|
- | 4730 | #define CAN_FA1R_FACT22_Pos (22U) |
|
- | 4731 | #define CAN_FA1R_FACT22_Msk (0x1UL << CAN_FA1R_FACT22_Pos) /*!< 0x00400000 */ |
|
- | 4732 | #define CAN_FA1R_FACT22 CAN_FA1R_FACT22_Msk /*!<Filter Active bit 22 */ |
|
- | 4733 | #define CAN_FA1R_FACT23_Pos (23U) |
|
- | 4734 | #define CAN_FA1R_FACT23_Msk (0x1UL << CAN_FA1R_FACT23_Pos) /*!< 0x00800000 */ |
|
- | 4735 | #define CAN_FA1R_FACT23 CAN_FA1R_FACT23_Msk /*!<Filter Active bit 23 */ |
|
- | 4736 | #define CAN_FA1R_FACT24_Pos (24U) |
|
- | 4737 | #define CAN_FA1R_FACT24_Msk (0x1UL << CAN_FA1R_FACT24_Pos) /*!< 0x01000000 */ |
|
- | 4738 | #define CAN_FA1R_FACT24 CAN_FA1R_FACT24_Msk /*!<Filter Active bit 24 */ |
|
- | 4739 | #define CAN_FA1R_FACT25_Pos (25U) |
|
- | 4740 | #define CAN_FA1R_FACT25_Msk (0x1UL << CAN_FA1R_FACT25_Pos) /*!< 0x02000000 */ |
|
- | 4741 | #define CAN_FA1R_FACT25 CAN_FA1R_FACT25_Msk /*!<Filter Active bit 25 */ |
|
- | 4742 | #define CAN_FA1R_FACT26_Pos (26U) |
|
- | 4743 | #define CAN_FA1R_FACT26_Msk (0x1UL << CAN_FA1R_FACT26_Pos) /*!< 0x04000000 */ |
|
- | 4744 | #define CAN_FA1R_FACT26 CAN_FA1R_FACT26_Msk /*!<Filter Active bit 26 */ |
|
- | 4745 | #define CAN_FA1R_FACT27_Pos (27U) |
|
- | 4746 | #define CAN_FA1R_FACT27_Msk (0x1UL << CAN_FA1R_FACT27_Pos) /*!< 0x08000000 */ |
|
- | 4747 | #define CAN_FA1R_FACT27 CAN_FA1R_FACT27_Msk /*!<Filter Active bit 27 */ |
|
- | 4748 | ||
4735 | /******************************************************************************/ |
4749 | /******************************************************************************/ |
4736 | /* */ |
4750 | /* */ |
4737 | /* HDMI-CEC (CEC) */ |
4751 | /* HDMI-CEC (CEC) */ |
4738 | /* */ |
4752 | /* */ |
4739 | /******************************************************************************/ |
4753 | /******************************************************************************/ |
Line 7402... | Line 7416... | ||
7402 | #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk |
7416 | #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk |
7403 | #define GPIO_AFRL_AFSEL7_Pos (28U) |
7417 | #define GPIO_AFRL_AFSEL7_Pos (28U) |
7404 | #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ |
7418 | #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ |
7405 | #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk |
7419 | #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk |
7406 | 7420 | ||
7407 | /* Legacy aliases */ |
7421 | /* Legacy aliases */ |
7408 | #define GPIO_AFRL_AFRL0_Pos GPIO_AFRL_AFSEL0_Pos |
7422 | #define GPIO_AFRL_AFRL0_Pos GPIO_AFRL_AFSEL0_Pos |
7409 | #define GPIO_AFRL_AFRL0_Msk GPIO_AFRL_AFSEL0_Msk |
7423 | #define GPIO_AFRL_AFRL0_Msk GPIO_AFRL_AFSEL0_Msk |
7410 | #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 |
7424 | #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 |
7411 | #define GPIO_AFRL_AFRL1_Pos GPIO_AFRL_AFSEL1_Pos |
7425 | #define GPIO_AFRL_AFRL1_Pos GPIO_AFRL_AFSEL1_Pos |
7412 | #define GPIO_AFRL_AFRL1_Msk GPIO_AFRL_AFSEL1_Msk |
7426 | #define GPIO_AFRL_AFRL1_Msk GPIO_AFRL_AFSEL1_Msk |
Line 11835... | Line 11849... | ||
11835 | 11849 | ||
11836 | /** |
11850 | /** |
11837 | * @} |
11851 | * @} |
11838 | */ |
11852 | */ |
11839 | 11853 | ||
11840 | /** |
11854 | /** |
11841 | * @} |
11855 | * @} |
11842 | */ |
11856 | */ |
11843 | 11857 | ||
11844 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |
11858 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |