Rev 2 | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed
Rev 2 | Rev 6 | ||
---|---|---|---|
Line 38... | Line 38... | ||
38 | 38 | ||
39 | #ifdef __cplusplus |
39 | #ifdef __cplusplus |
40 | extern "C" { |
40 | extern "C" { |
41 | #endif /* __cplusplus */ |
41 | #endif /* __cplusplus */ |
42 | 42 | ||
43 | /** @addtogroup Configuration_section_for_CMSIS |
43 | /** @addtogroup Configuration_section_for_CMSIS |
44 | * @{ |
44 | * @{ |
45 | */ |
45 | */ |
46 | /** |
46 | /** |
47 | * @brief Configuration of the Cortex-M0 Processor and Core Peripherals |
47 | * @brief Configuration of the Cortex-M0 Processor and Core Peripherals |
48 | */ |
48 | */ |
Line 62... | Line 62... | ||
62 | /** |
62 | /** |
63 | * @brief STM32F0xx Interrupt Number Definition, according to the selected device |
63 | * @brief STM32F0xx Interrupt Number Definition, according to the selected device |
64 | * in @ref Library_configuration_section |
64 | * in @ref Library_configuration_section |
65 | */ |
65 | */ |
66 | 66 | ||
67 | /*!< Interrupt Number Definition */ |
67 | /*!< Interrupt Number Definition */ |
68 | typedef enum |
68 | typedef enum |
69 | { |
69 | { |
70 | /****** Cortex-M0 Processor Exceptions Numbers **************************************************************/ |
70 | /****** Cortex-M0 Processor Exceptions Numbers **************************************************************/ |
71 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
71 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
72 | HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */ |
72 | HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */ |
Line 197... | Line 197... | ||
197 | uint32_t RESERVED3; /*!< Reserved, 0x210 */ |
197 | uint32_t RESERVED3; /*!< Reserved, 0x210 */ |
198 | __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ |
198 | __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ |
199 | uint32_t RESERVED4; /*!< Reserved, 0x218 */ |
199 | uint32_t RESERVED4; /*!< Reserved, 0x218 */ |
200 | __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ |
200 | __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ |
201 | uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ |
201 | uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ |
202 | CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */ |
202 | CAN_FilterRegister_TypeDef sFilterRegister[14]; /*!< CAN Filter Register, Address offset: 0x240-0x2AC */ |
203 | }CAN_TypeDef; |
203 | }CAN_TypeDef; |
204 | 204 | ||
205 | /** |
205 | /** |
206 | * @brief HDMI-CEC |
206 | * @brief HDMI-CEC |
207 | */ |
207 | */ |
Line 702... | Line 702... | ||
702 | 702 | ||
703 | /** @addtogroup Exported_constants |
703 | /** @addtogroup Exported_constants |
704 | * @{ |
704 | * @{ |
705 | */ |
705 | */ |
706 | 706 | ||
- | 707 | /** @addtogroup Hardware_Constant_Definition |
|
- | 708 | * @{ |
|
- | 709 | */ |
|
- | 710 | #define LSI_STARTUP_TIME 85U /*!< LSI Maximum startup time in us */ |
|
- | 711 | ||
- | 712 | /** |
|
- | 713 | * @} |
|
- | 714 | */ |
|
- | 715 | ||
707 | /** @addtogroup Peripheral_Registers_Bits_Definition |
716 | /** @addtogroup Peripheral_Registers_Bits_Definition |
708 | * @{ |
717 | * @{ |
709 | */ |
718 | */ |
710 | 719 | ||
711 | /******************************************************************************/ |
720 | /******************************************************************************/ |
712 | /* Peripheral Registers Bits Definition */ |
721 | /* Peripheral Registers Bits Definition */ |
Line 1619... | Line 1628... | ||
1619 | #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ |
1628 | #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ |
1620 | #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */ |
1629 | #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */ |
1621 | #define CAN_FM1R_FBM13_Pos (13U) |
1630 | #define CAN_FM1R_FBM13_Pos (13U) |
1622 | #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ |
1631 | #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ |
1623 | #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */ |
1632 | #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */ |
1624 | #define CAN_FM1R_FBM14_Pos (14U) |
- | |
1625 | #define CAN_FM1R_FBM14_Msk (0x1UL << CAN_FM1R_FBM14_Pos) /*!< 0x00004000 */ |
- | |
1626 | #define CAN_FM1R_FBM14 CAN_FM1R_FBM14_Msk /*!<Filter Init Mode bit 14 */ |
- | |
1627 | #define CAN_FM1R_FBM15_Pos (15U) |
- | |
1628 | #define CAN_FM1R_FBM15_Msk (0x1UL << CAN_FM1R_FBM15_Pos) /*!< 0x00008000 */ |
- | |
1629 | #define CAN_FM1R_FBM15 CAN_FM1R_FBM15_Msk /*!<Filter Init Mode bit 15 */ |
- | |
1630 | #define CAN_FM1R_FBM16_Pos (16U) |
- | |
1631 | #define CAN_FM1R_FBM16_Msk (0x1UL << CAN_FM1R_FBM16_Pos) /*!< 0x00010000 */ |
- | |
1632 | #define CAN_FM1R_FBM16 CAN_FM1R_FBM16_Msk /*!<Filter Init Mode bit 16 */ |
- | |
1633 | #define CAN_FM1R_FBM17_Pos (17U) |
- | |
1634 | #define CAN_FM1R_FBM17_Msk (0x1UL << CAN_FM1R_FBM17_Pos) /*!< 0x00020000 */ |
- | |
1635 | #define CAN_FM1R_FBM17 CAN_FM1R_FBM17_Msk /*!<Filter Init Mode bit 17 */ |
- | |
1636 | #define CAN_FM1R_FBM18_Pos (18U) |
- | |
1637 | #define CAN_FM1R_FBM18_Msk (0x1UL << CAN_FM1R_FBM18_Pos) /*!< 0x00040000 */ |
- | |
1638 | #define CAN_FM1R_FBM18 CAN_FM1R_FBM18_Msk /*!<Filter Init Mode bit 18 */ |
- | |
1639 | #define CAN_FM1R_FBM19_Pos (19U) |
- | |
1640 | #define CAN_FM1R_FBM19_Msk (0x1UL << CAN_FM1R_FBM19_Pos) /*!< 0x00080000 */ |
- | |
1641 | #define CAN_FM1R_FBM19 CAN_FM1R_FBM19_Msk /*!<Filter Init Mode bit 19 */ |
- | |
1642 | #define CAN_FM1R_FBM20_Pos (20U) |
- | |
1643 | #define CAN_FM1R_FBM20_Msk (0x1UL << CAN_FM1R_FBM20_Pos) /*!< 0x00100000 */ |
- | |
1644 | #define CAN_FM1R_FBM20 CAN_FM1R_FBM20_Msk /*!<Filter Init Mode bit 20 */ |
- | |
1645 | #define CAN_FM1R_FBM21_Pos (21U) |
- | |
1646 | #define CAN_FM1R_FBM21_Msk (0x1UL << CAN_FM1R_FBM21_Pos) /*!< 0x00200000 */ |
- | |
1647 | #define CAN_FM1R_FBM21 CAN_FM1R_FBM21_Msk /*!<Filter Init Mode bit 21 */ |
- | |
1648 | #define CAN_FM1R_FBM22_Pos (22U) |
- | |
1649 | #define CAN_FM1R_FBM22_Msk (0x1UL << CAN_FM1R_FBM22_Pos) /*!< 0x00400000 */ |
- | |
1650 | #define CAN_FM1R_FBM22 CAN_FM1R_FBM22_Msk /*!<Filter Init Mode bit 22 */ |
- | |
1651 | #define CAN_FM1R_FBM23_Pos (23U) |
- | |
1652 | #define CAN_FM1R_FBM23_Msk (0x1UL << CAN_FM1R_FBM23_Pos) /*!< 0x00800000 */ |
- | |
1653 | #define CAN_FM1R_FBM23 CAN_FM1R_FBM23_Msk /*!<Filter Init Mode bit 23 */ |
- | |
1654 | #define CAN_FM1R_FBM24_Pos (24U) |
- | |
1655 | #define CAN_FM1R_FBM24_Msk (0x1UL << CAN_FM1R_FBM24_Pos) /*!< 0x01000000 */ |
- | |
1656 | #define CAN_FM1R_FBM24 CAN_FM1R_FBM24_Msk /*!<Filter Init Mode bit 24 */ |
- | |
1657 | #define CAN_FM1R_FBM25_Pos (25U) |
- | |
1658 | #define CAN_FM1R_FBM25_Msk (0x1UL << CAN_FM1R_FBM25_Pos) /*!< 0x02000000 */ |
- | |
1659 | #define CAN_FM1R_FBM25 CAN_FM1R_FBM25_Msk /*!<Filter Init Mode bit 25 */ |
- | |
1660 | #define CAN_FM1R_FBM26_Pos (26U) |
- | |
1661 | #define CAN_FM1R_FBM26_Msk (0x1UL << CAN_FM1R_FBM26_Pos) /*!< 0x04000000 */ |
- | |
1662 | #define CAN_FM1R_FBM26 CAN_FM1R_FBM26_Msk /*!<Filter Init Mode bit 26 */ |
- | |
1663 | #define CAN_FM1R_FBM27_Pos (27U) |
- | |
1664 | #define CAN_FM1R_FBM27_Msk (0x1UL << CAN_FM1R_FBM27_Pos) /*!< 0x08000000 */ |
- | |
1665 | #define CAN_FM1R_FBM27 CAN_FM1R_FBM27_Msk /*!<Filter Init Mode bit 27 */ |
- | |
1666 | 1633 | ||
1667 | /******************* Bit definition for CAN_FS1R register *******************/ |
1634 | /******************* Bit definition for CAN_FS1R register *******************/ |
1668 | #define CAN_FS1R_FSC_Pos (0U) |
1635 | #define CAN_FS1R_FSC_Pos (0U) |
1669 | #define CAN_FS1R_FSC_Msk (0xFFFFFFFUL << CAN_FS1R_FSC_Pos) /*!< 0x0FFFFFFF */ |
1636 | #define CAN_FS1R_FSC_Msk (0xFFFFFFFUL << CAN_FS1R_FSC_Pos) /*!< 0x0FFFFFFF */ |
1670 | #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */ |
1637 | #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */ |
Line 1708... | Line 1675... | ||
1708 | #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ |
1675 | #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ |
1709 | #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */ |
1676 | #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */ |
1710 | #define CAN_FS1R_FSC13_Pos (13U) |
1677 | #define CAN_FS1R_FSC13_Pos (13U) |
1711 | #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ |
1678 | #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ |
1712 | #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */ |
1679 | #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */ |
1713 | #define CAN_FS1R_FSC14_Pos (14U) |
- | |
1714 | #define CAN_FS1R_FSC14_Msk (0x1UL << CAN_FS1R_FSC14_Pos) /*!< 0x00004000 */ |
- | |
1715 | #define CAN_FS1R_FSC14 CAN_FS1R_FSC14_Msk /*!<Filter Scale Configuration bit 14 */ |
- | |
1716 | #define CAN_FS1R_FSC15_Pos (15U) |
- | |
1717 | #define CAN_FS1R_FSC15_Msk (0x1UL << CAN_FS1R_FSC15_Pos) /*!< 0x00008000 */ |
- | |
1718 | #define CAN_FS1R_FSC15 CAN_FS1R_FSC15_Msk /*!<Filter Scale Configuration bit 15 */ |
- | |
1719 | #define CAN_FS1R_FSC16_Pos (16U) |
- | |
1720 | #define CAN_FS1R_FSC16_Msk (0x1UL << CAN_FS1R_FSC16_Pos) /*!< 0x00010000 */ |
- | |
1721 | #define CAN_FS1R_FSC16 CAN_FS1R_FSC16_Msk /*!<Filter Scale Configuration bit 16 */ |
- | |
1722 | #define CAN_FS1R_FSC17_Pos (17U) |
- | |
1723 | #define CAN_FS1R_FSC17_Msk (0x1UL << CAN_FS1R_FSC17_Pos) /*!< 0x00020000 */ |
- | |
1724 | #define CAN_FS1R_FSC17 CAN_FS1R_FSC17_Msk /*!<Filter Scale Configuration bit 17 */ |
- | |
1725 | #define CAN_FS1R_FSC18_Pos (18U) |
- | |
1726 | #define CAN_FS1R_FSC18_Msk (0x1UL << CAN_FS1R_FSC18_Pos) /*!< 0x00040000 */ |
- | |
1727 | #define CAN_FS1R_FSC18 CAN_FS1R_FSC18_Msk /*!<Filter Scale Configuration bit 18 */ |
- | |
1728 | #define CAN_FS1R_FSC19_Pos (19U) |
- | |
1729 | #define CAN_FS1R_FSC19_Msk (0x1UL << CAN_FS1R_FSC19_Pos) /*!< 0x00080000 */ |
- | |
1730 | #define CAN_FS1R_FSC19 CAN_FS1R_FSC19_Msk /*!<Filter Scale Configuration bit 19 */ |
- | |
1731 | #define CAN_FS1R_FSC20_Pos (20U) |
- | |
1732 | #define CAN_FS1R_FSC20_Msk (0x1UL << CAN_FS1R_FSC20_Pos) /*!< 0x00100000 */ |
- | |
1733 | #define CAN_FS1R_FSC20 CAN_FS1R_FSC20_Msk /*!<Filter Scale Configuration bit 20 */ |
- | |
1734 | #define CAN_FS1R_FSC21_Pos (21U) |
- | |
1735 | #define CAN_FS1R_FSC21_Msk (0x1UL << CAN_FS1R_FSC21_Pos) /*!< 0x00200000 */ |
- | |
1736 | #define CAN_FS1R_FSC21 CAN_FS1R_FSC21_Msk /*!<Filter Scale Configuration bit 21 */ |
- | |
1737 | #define CAN_FS1R_FSC22_Pos (22U) |
- | |
1738 | #define CAN_FS1R_FSC22_Msk (0x1UL << CAN_FS1R_FSC22_Pos) /*!< 0x00400000 */ |
- | |
1739 | #define CAN_FS1R_FSC22 CAN_FS1R_FSC22_Msk /*!<Filter Scale Configuration bit 22 */ |
- | |
1740 | #define CAN_FS1R_FSC23_Pos (23U) |
- | |
1741 | #define CAN_FS1R_FSC23_Msk (0x1UL << CAN_FS1R_FSC23_Pos) /*!< 0x00800000 */ |
- | |
1742 | #define CAN_FS1R_FSC23 CAN_FS1R_FSC23_Msk /*!<Filter Scale Configuration bit 23 */ |
- | |
1743 | #define CAN_FS1R_FSC24_Pos (24U) |
- | |
1744 | #define CAN_FS1R_FSC24_Msk (0x1UL << CAN_FS1R_FSC24_Pos) /*!< 0x01000000 */ |
- | |
1745 | #define CAN_FS1R_FSC24 CAN_FS1R_FSC24_Msk /*!<Filter Scale Configuration bit 24 */ |
- | |
1746 | #define CAN_FS1R_FSC25_Pos (25U) |
- | |
1747 | #define CAN_FS1R_FSC25_Msk (0x1UL << CAN_FS1R_FSC25_Pos) /*!< 0x02000000 */ |
- | |
1748 | #define CAN_FS1R_FSC25 CAN_FS1R_FSC25_Msk /*!<Filter Scale Configuration bit 25 */ |
- | |
1749 | #define CAN_FS1R_FSC26_Pos (26U) |
- | |
1750 | #define CAN_FS1R_FSC26_Msk (0x1UL << CAN_FS1R_FSC26_Pos) /*!< 0x04000000 */ |
- | |
1751 | #define CAN_FS1R_FSC26 CAN_FS1R_FSC26_Msk /*!<Filter Scale Configuration bit 26 */ |
- | |
1752 | #define CAN_FS1R_FSC27_Pos (27U) |
- | |
1753 | #define CAN_FS1R_FSC27_Msk (0x1UL << CAN_FS1R_FSC27_Pos) /*!< 0x08000000 */ |
- | |
1754 | #define CAN_FS1R_FSC27 CAN_FS1R_FSC27_Msk /*!<Filter Scale Configuration bit 27 */ |
- | |
1755 | 1680 | ||
1756 | /****************** Bit definition for CAN_FFA1R register *******************/ |
1681 | /****************** Bit definition for CAN_FFA1R register *******************/ |
1757 | #define CAN_FFA1R_FFA_Pos (0U) |
1682 | #define CAN_FFA1R_FFA_Pos (0U) |
1758 | #define CAN_FFA1R_FFA_Msk (0xFFFFFFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x0FFFFFFF */ |
1683 | #define CAN_FFA1R_FFA_Msk (0xFFFFFFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x0FFFFFFF */ |
1759 | #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */ |
1684 | #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */ |
Line 1797... | Line 1722... | ||
1797 | #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ |
1722 | #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ |
1798 | #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment bit 12 */ |
1723 | #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment bit 12 */ |
1799 | #define CAN_FFA1R_FFA13_Pos (13U) |
1724 | #define CAN_FFA1R_FFA13_Pos (13U) |
1800 | #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ |
1725 | #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ |
1801 | #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment bit 13 */ |
1726 | #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment bit 13 */ |
1802 | #define CAN_FFA1R_FFA14_Pos (14U) |
- | |
1803 | #define CAN_FFA1R_FFA14_Msk (0x1UL << CAN_FFA1R_FFA14_Pos) /*!< 0x00004000 */ |
- | |
1804 | #define CAN_FFA1R_FFA14 CAN_FFA1R_FFA14_Msk /*!<Filter FIFO Assignment bit 14 */ |
- | |
1805 | #define CAN_FFA1R_FFA15_Pos (15U) |
- | |
1806 | #define CAN_FFA1R_FFA15_Msk (0x1UL << CAN_FFA1R_FFA15_Pos) /*!< 0x00008000 */ |
- | |
1807 | #define CAN_FFA1R_FFA15 CAN_FFA1R_FFA15_Msk /*!<Filter FIFO Assignment bit 15 */ |
- | |
1808 | #define CAN_FFA1R_FFA16_Pos (16U) |
- | |
1809 | #define CAN_FFA1R_FFA16_Msk (0x1UL << CAN_FFA1R_FFA16_Pos) /*!< 0x00010000 */ |
- | |
1810 | #define CAN_FFA1R_FFA16 CAN_FFA1R_FFA16_Msk /*!<Filter FIFO Assignment bit 16 */ |
- | |
1811 | #define CAN_FFA1R_FFA17_Pos (17U) |
- | |
1812 | #define CAN_FFA1R_FFA17_Msk (0x1UL << CAN_FFA1R_FFA17_Pos) /*!< 0x00020000 */ |
- | |
1813 | #define CAN_FFA1R_FFA17 CAN_FFA1R_FFA17_Msk /*!<Filter FIFO Assignment bit 17 */ |
- | |
1814 | #define CAN_FFA1R_FFA18_Pos (18U) |
- | |
1815 | #define CAN_FFA1R_FFA18_Msk (0x1UL << CAN_FFA1R_FFA18_Pos) /*!< 0x00040000 */ |
- | |
1816 | #define CAN_FFA1R_FFA18 CAN_FFA1R_FFA18_Msk /*!<Filter FIFO Assignment bit 18 */ |
- | |
1817 | #define CAN_FFA1R_FFA19_Pos (19U) |
- | |
1818 | #define CAN_FFA1R_FFA19_Msk (0x1UL << CAN_FFA1R_FFA19_Pos) /*!< 0x00080000 */ |
- | |
1819 | #define CAN_FFA1R_FFA19 CAN_FFA1R_FFA19_Msk /*!<Filter FIFO Assignment bit 19 */ |
- | |
1820 | #define CAN_FFA1R_FFA20_Pos (20U) |
- | |
1821 | #define CAN_FFA1R_FFA20_Msk (0x1UL << CAN_FFA1R_FFA20_Pos) /*!< 0x00100000 */ |
- | |
1822 | #define CAN_FFA1R_FFA20 CAN_FFA1R_FFA20_Msk /*!<Filter FIFO Assignment bit 20 */ |
- | |
1823 | #define CAN_FFA1R_FFA21_Pos (21U) |
- | |
1824 | #define CAN_FFA1R_FFA21_Msk (0x1UL << CAN_FFA1R_FFA21_Pos) /*!< 0x00200000 */ |
- | |
1825 | #define CAN_FFA1R_FFA21 CAN_FFA1R_FFA21_Msk /*!<Filter FIFO Assignment bit 21 */ |
- | |
1826 | #define CAN_FFA1R_FFA22_Pos (22U) |
- | |
1827 | #define CAN_FFA1R_FFA22_Msk (0x1UL << CAN_FFA1R_FFA22_Pos) /*!< 0x00400000 */ |
- | |
1828 | #define CAN_FFA1R_FFA22 CAN_FFA1R_FFA22_Msk /*!<Filter FIFO Assignment bit 22 */ |
- | |
1829 | #define CAN_FFA1R_FFA23_Pos (23U) |
- | |
1830 | #define CAN_FFA1R_FFA23_Msk (0x1UL << CAN_FFA1R_FFA23_Pos) /*!< 0x00800000 */ |
- | |
1831 | #define CAN_FFA1R_FFA23 CAN_FFA1R_FFA23_Msk /*!<Filter FIFO Assignment bit 23 */ |
- | |
1832 | #define CAN_FFA1R_FFA24_Pos (24U) |
- | |
1833 | #define CAN_FFA1R_FFA24_Msk (0x1UL << CAN_FFA1R_FFA24_Pos) /*!< 0x01000000 */ |
- | |
1834 | #define CAN_FFA1R_FFA24 CAN_FFA1R_FFA24_Msk /*!<Filter FIFO Assignment bit 24 */ |
- | |
1835 | #define CAN_FFA1R_FFA25_Pos (25U) |
- | |
1836 | #define CAN_FFA1R_FFA25_Msk (0x1UL << CAN_FFA1R_FFA25_Pos) /*!< 0x02000000 */ |
- | |
1837 | #define CAN_FFA1R_FFA25 CAN_FFA1R_FFA25_Msk /*!<Filter FIFO Assignment bit 25 */ |
- | |
1838 | #define CAN_FFA1R_FFA26_Pos (26U) |
- | |
1839 | #define CAN_FFA1R_FFA26_Msk (0x1UL << CAN_FFA1R_FFA26_Pos) /*!< 0x04000000 */ |
- | |
1840 | #define CAN_FFA1R_FFA26 CAN_FFA1R_FFA26_Msk /*!<Filter FIFO Assignment bit 26 */ |
- | |
1841 | #define CAN_FFA1R_FFA27_Pos (27U) |
- | |
1842 | #define CAN_FFA1R_FFA27_Msk (0x1UL << CAN_FFA1R_FFA27_Pos) /*!< 0x08000000 */ |
- | |
1843 | #define CAN_FFA1R_FFA27 CAN_FFA1R_FFA27_Msk /*!<Filter FIFO Assignment bit 27 */ |
- | |
1844 | 1727 | ||
1845 | /******************* Bit definition for CAN_FA1R register *******************/ |
1728 | /******************* Bit definition for CAN_FA1R register *******************/ |
1846 | #define CAN_FA1R_FACT_Pos (0U) |
1729 | #define CAN_FA1R_FACT_Pos (0U) |
1847 | #define CAN_FA1R_FACT_Msk (0xFFFFFFFUL << CAN_FA1R_FACT_Pos) /*!< 0x0FFFFFFF */ |
1730 | #define CAN_FA1R_FACT_Msk (0xFFFFFFFUL << CAN_FA1R_FACT_Pos) /*!< 0x0FFFFFFF */ |
1848 | #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */ |
1731 | #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */ |
Line 1886... | Line 1769... | ||
1886 | #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ |
1769 | #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ |
1887 | #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter Active bit 12 */ |
1770 | #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter Active bit 12 */ |
1888 | #define CAN_FA1R_FACT13_Pos (13U) |
1771 | #define CAN_FA1R_FACT13_Pos (13U) |
1889 | #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ |
1772 | #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ |
1890 | #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter Active bit 13 */ |
1773 | #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter Active bit 13 */ |
1891 | #define CAN_FA1R_FACT14_Pos (14U) |
- | |
1892 | #define CAN_FA1R_FACT14_Msk (0x1UL << CAN_FA1R_FACT14_Pos) /*!< 0x00004000 */ |
- | |
1893 | #define CAN_FA1R_FACT14 CAN_FA1R_FACT14_Msk /*!<Filter Active bit 14 */ |
- | |
1894 | #define CAN_FA1R_FACT15_Pos (15U) |
- | |
1895 | #define CAN_FA1R_FACT15_Msk (0x1UL << CAN_FA1R_FACT15_Pos) /*!< 0x00008000 */ |
- | |
1896 | #define CAN_FA1R_FACT15 CAN_FA1R_FACT15_Msk /*!<Filter Active bit 15 */ |
- | |
1897 | #define CAN_FA1R_FACT16_Pos (16U) |
- | |
1898 | #define CAN_FA1R_FACT16_Msk (0x1UL << CAN_FA1R_FACT16_Pos) /*!< 0x00010000 */ |
- | |
1899 | #define CAN_FA1R_FACT16 CAN_FA1R_FACT16_Msk /*!<Filter Active bit 16 */ |
- | |
1900 | #define CAN_FA1R_FACT17_Pos (17U) |
- | |
1901 | #define CAN_FA1R_FACT17_Msk (0x1UL << CAN_FA1R_FACT17_Pos) /*!< 0x00020000 */ |
- | |
1902 | #define CAN_FA1R_FACT17 CAN_FA1R_FACT17_Msk /*!<Filter Active bit 17 */ |
- | |
1903 | #define CAN_FA1R_FACT18_Pos (18U) |
- | |
1904 | #define CAN_FA1R_FACT18_Msk (0x1UL << CAN_FA1R_FACT18_Pos) /*!< 0x00040000 */ |
- | |
1905 | #define CAN_FA1R_FACT18 CAN_FA1R_FACT18_Msk /*!<Filter Active bit 18 */ |
- | |
1906 | #define CAN_FA1R_FACT19_Pos (19U) |
- | |
1907 | #define CAN_FA1R_FACT19_Msk (0x1UL << CAN_FA1R_FACT19_Pos) /*!< 0x00080000 */ |
- | |
1908 | #define CAN_FA1R_FACT19 CAN_FA1R_FACT19_Msk /*!<Filter Active bit 19 */ |
- | |
1909 | #define CAN_FA1R_FACT20_Pos (20U) |
- | |
1910 | #define CAN_FA1R_FACT20_Msk (0x1UL << CAN_FA1R_FACT20_Pos) /*!< 0x00100000 */ |
- | |
1911 | #define CAN_FA1R_FACT20 CAN_FA1R_FACT20_Msk /*!<Filter Active bit 20 */ |
- | |
1912 | #define CAN_FA1R_FACT21_Pos (21U) |
- | |
1913 | #define CAN_FA1R_FACT21_Msk (0x1UL << CAN_FA1R_FACT21_Pos) /*!< 0x00200000 */ |
- | |
1914 | #define CAN_FA1R_FACT21 CAN_FA1R_FACT21_Msk /*!<Filter Active bit 21 */ |
- | |
1915 | #define CAN_FA1R_FACT22_Pos (22U) |
- | |
1916 | #define CAN_FA1R_FACT22_Msk (0x1UL << CAN_FA1R_FACT22_Pos) /*!< 0x00400000 */ |
- | |
1917 | #define CAN_FA1R_FACT22 CAN_FA1R_FACT22_Msk /*!<Filter Active bit 22 */ |
- | |
1918 | #define CAN_FA1R_FACT23_Pos (23U) |
- | |
1919 | #define CAN_FA1R_FACT23_Msk (0x1UL << CAN_FA1R_FACT23_Pos) /*!< 0x00800000 */ |
- | |
1920 | #define CAN_FA1R_FACT23 CAN_FA1R_FACT23_Msk /*!<Filter Active bit 23 */ |
- | |
1921 | #define CAN_FA1R_FACT24_Pos (24U) |
- | |
1922 | #define CAN_FA1R_FACT24_Msk (0x1UL << CAN_FA1R_FACT24_Pos) /*!< 0x01000000 */ |
- | |
1923 | #define CAN_FA1R_FACT24 CAN_FA1R_FACT24_Msk /*!<Filter Active bit 24 */ |
- | |
1924 | #define CAN_FA1R_FACT25_Pos (25U) |
- | |
1925 | #define CAN_FA1R_FACT25_Msk (0x1UL << CAN_FA1R_FACT25_Pos) /*!< 0x02000000 */ |
- | |
1926 | #define CAN_FA1R_FACT25 CAN_FA1R_FACT25_Msk /*!<Filter Active bit 25 */ |
- | |
1927 | #define CAN_FA1R_FACT26_Pos (26U) |
- | |
1928 | #define CAN_FA1R_FACT26_Msk (0x1UL << CAN_FA1R_FACT26_Pos) /*!< 0x04000000 */ |
- | |
1929 | #define CAN_FA1R_FACT26 CAN_FA1R_FACT26_Msk /*!<Filter Active bit 26 */ |
- | |
1930 | #define CAN_FA1R_FACT27_Pos (27U) |
- | |
1931 | #define CAN_FA1R_FACT27_Msk (0x1UL << CAN_FA1R_FACT27_Pos) /*!< 0x08000000 */ |
- | |
1932 | #define CAN_FA1R_FACT27 CAN_FA1R_FACT27_Msk /*!<Filter Active bit 27 */ |
- | |
1933 | 1774 | ||
1934 | /******************* Bit definition for CAN_F0R1 register *******************/ |
1775 | /******************* Bit definition for CAN_F0R1 register *******************/ |
1935 | #define CAN_F0R1_FB0_Pos (0U) |
1776 | #define CAN_F0R1_FB0_Pos (0U) |
1936 | #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ |
1777 | #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ |
1937 | #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */ |
1778 | #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */ |
Line 4673... | Line 4514... | ||
4673 | #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */ |
4514 | #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */ |
4674 | #define CAN_F13R2_FB31_Pos (31U) |
4515 | #define CAN_F13R2_FB31_Pos (31U) |
4675 | #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ |
4516 | #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ |
4676 | #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */ |
4517 | #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */ |
4677 | 4518 | ||
- | 4519 | /* CAN filters Legacy aliases */ |
|
- | 4520 | #define CAN_FM1R_FBM14_Pos (14U) |
|
- | 4521 | #define CAN_FM1R_FBM14_Msk (0x1UL << CAN_FM1R_FBM14_Pos) /*!< 0x00004000 */ |
|
- | 4522 | #define CAN_FM1R_FBM14 CAN_FM1R_FBM14_Msk /*!<Filter Init Mode bit 14 */ |
|
- | 4523 | #define CAN_FM1R_FBM15_Pos (15U) |
|
- | 4524 | #define CAN_FM1R_FBM15_Msk (0x1UL << CAN_FM1R_FBM15_Pos) /*!< 0x00008000 */ |
|
- | 4525 | #define CAN_FM1R_FBM15 CAN_FM1R_FBM15_Msk /*!<Filter Init Mode bit 15 */ |
|
- | 4526 | #define CAN_FM1R_FBM16_Pos (16U) |
|
- | 4527 | #define CAN_FM1R_FBM16_Msk (0x1UL << CAN_FM1R_FBM16_Pos) /*!< 0x00010000 */ |
|
- | 4528 | #define CAN_FM1R_FBM16 CAN_FM1R_FBM16_Msk /*!<Filter Init Mode bit 16 */ |
|
- | 4529 | #define CAN_FM1R_FBM17_Pos (17U) |
|
- | 4530 | #define CAN_FM1R_FBM17_Msk (0x1UL << CAN_FM1R_FBM17_Pos) /*!< 0x00020000 */ |
|
- | 4531 | #define CAN_FM1R_FBM17 CAN_FM1R_FBM17_Msk /*!<Filter Init Mode bit 17 */ |
|
- | 4532 | #define CAN_FM1R_FBM18_Pos (18U) |
|
- | 4533 | #define CAN_FM1R_FBM18_Msk (0x1UL << CAN_FM1R_FBM18_Pos) /*!< 0x00040000 */ |
|
- | 4534 | #define CAN_FM1R_FBM18 CAN_FM1R_FBM18_Msk /*!<Filter Init Mode bit 18 */ |
|
- | 4535 | #define CAN_FM1R_FBM19_Pos (19U) |
|
- | 4536 | #define CAN_FM1R_FBM19_Msk (0x1UL << CAN_FM1R_FBM19_Pos) /*!< 0x00080000 */ |
|
- | 4537 | #define CAN_FM1R_FBM19 CAN_FM1R_FBM19_Msk /*!<Filter Init Mode bit 19 */ |
|
- | 4538 | #define CAN_FM1R_FBM20_Pos (20U) |
|
- | 4539 | #define CAN_FM1R_FBM20_Msk (0x1UL << CAN_FM1R_FBM20_Pos) /*!< 0x00100000 */ |
|
- | 4540 | #define CAN_FM1R_FBM20 CAN_FM1R_FBM20_Msk /*!<Filter Init Mode bit 20 */ |
|
- | 4541 | #define CAN_FM1R_FBM21_Pos (21U) |
|
- | 4542 | #define CAN_FM1R_FBM21_Msk (0x1UL << CAN_FM1R_FBM21_Pos) /*!< 0x00200000 */ |
|
- | 4543 | #define CAN_FM1R_FBM21 CAN_FM1R_FBM21_Msk /*!<Filter Init Mode bit 21 */ |
|
- | 4544 | #define CAN_FM1R_FBM22_Pos (22U) |
|
- | 4545 | #define CAN_FM1R_FBM22_Msk (0x1UL << CAN_FM1R_FBM22_Pos) /*!< 0x00400000 */ |
|
- | 4546 | #define CAN_FM1R_FBM22 CAN_FM1R_FBM22_Msk /*!<Filter Init Mode bit 22 */ |
|
- | 4547 | #define CAN_FM1R_FBM23_Pos (23U) |
|
- | 4548 | #define CAN_FM1R_FBM23_Msk (0x1UL << CAN_FM1R_FBM23_Pos) /*!< 0x00800000 */ |
|
- | 4549 | #define CAN_FM1R_FBM23 CAN_FM1R_FBM23_Msk /*!<Filter Init Mode bit 23 */ |
|
- | 4550 | #define CAN_FM1R_FBM24_Pos (24U) |
|
- | 4551 | #define CAN_FM1R_FBM24_Msk (0x1UL << CAN_FM1R_FBM24_Pos) /*!< 0x01000000 */ |
|
- | 4552 | #define CAN_FM1R_FBM24 CAN_FM1R_FBM24_Msk /*!<Filter Init Mode bit 24 */ |
|
- | 4553 | #define CAN_FM1R_FBM25_Pos (25U) |
|
- | 4554 | #define CAN_FM1R_FBM25_Msk (0x1UL << CAN_FM1R_FBM25_Pos) /*!< 0x02000000 */ |
|
- | 4555 | #define CAN_FM1R_FBM25 CAN_FM1R_FBM25_Msk /*!<Filter Init Mode bit 25 */ |
|
- | 4556 | #define CAN_FM1R_FBM26_Pos (26U) |
|
- | 4557 | #define CAN_FM1R_FBM26_Msk (0x1UL << CAN_FM1R_FBM26_Pos) /*!< 0x04000000 */ |
|
- | 4558 | #define CAN_FM1R_FBM26 CAN_FM1R_FBM26_Msk /*!<Filter Init Mode bit 26 */ |
|
- | 4559 | #define CAN_FM1R_FBM27_Pos (27U) |
|
- | 4560 | #define CAN_FM1R_FBM27_Msk (0x1UL << CAN_FM1R_FBM27_Pos) /*!< 0x08000000 */ |
|
- | 4561 | #define CAN_FM1R_FBM27 CAN_FM1R_FBM27_Msk /*!<Filter Init Mode bit 27 */ |
|
- | 4562 | ||
- | 4563 | #define CAN_FS1R_FSC14_Pos (14U) |
|
- | 4564 | #define CAN_FS1R_FSC14_Msk (0x1UL << CAN_FS1R_FSC14_Pos) /*!< 0x00004000 */ |
|
- | 4565 | #define CAN_FS1R_FSC14 CAN_FS1R_FSC14_Msk /*!<Filter Scale Configuration bit 14 */ |
|
- | 4566 | #define CAN_FS1R_FSC15_Pos (15U) |
|
- | 4567 | #define CAN_FS1R_FSC15_Msk (0x1UL << CAN_FS1R_FSC15_Pos) /*!< 0x00008000 */ |
|
- | 4568 | #define CAN_FS1R_FSC15 CAN_FS1R_FSC15_Msk /*!<Filter Scale Configuration bit 15 */ |
|
- | 4569 | #define CAN_FS1R_FSC16_Pos (16U) |
|
- | 4570 | #define CAN_FS1R_FSC16_Msk (0x1UL << CAN_FS1R_FSC16_Pos) /*!< 0x00010000 */ |
|
- | 4571 | #define CAN_FS1R_FSC16 CAN_FS1R_FSC16_Msk /*!<Filter Scale Configuration bit 16 */ |
|
- | 4572 | #define CAN_FS1R_FSC17_Pos (17U) |
|
- | 4573 | #define CAN_FS1R_FSC17_Msk (0x1UL << CAN_FS1R_FSC17_Pos) /*!< 0x00020000 */ |
|
- | 4574 | #define CAN_FS1R_FSC17 CAN_FS1R_FSC17_Msk /*!<Filter Scale Configuration bit 17 */ |
|
- | 4575 | #define CAN_FS1R_FSC18_Pos (18U) |
|
- | 4576 | #define CAN_FS1R_FSC18_Msk (0x1UL << CAN_FS1R_FSC18_Pos) /*!< 0x00040000 */ |
|
- | 4577 | #define CAN_FS1R_FSC18 CAN_FS1R_FSC18_Msk /*!<Filter Scale Configuration bit 18 */ |
|
- | 4578 | #define CAN_FS1R_FSC19_Pos (19U) |
|
- | 4579 | #define CAN_FS1R_FSC19_Msk (0x1UL << CAN_FS1R_FSC19_Pos) /*!< 0x00080000 */ |
|
- | 4580 | #define CAN_FS1R_FSC19 CAN_FS1R_FSC19_Msk /*!<Filter Scale Configuration bit 19 */ |
|
- | 4581 | #define CAN_FS1R_FSC20_Pos (20U) |
|
- | 4582 | #define CAN_FS1R_FSC20_Msk (0x1UL << CAN_FS1R_FSC20_Pos) /*!< 0x00100000 */ |
|
- | 4583 | #define CAN_FS1R_FSC20 CAN_FS1R_FSC20_Msk /*!<Filter Scale Configuration bit 20 */ |
|
- | 4584 | #define CAN_FS1R_FSC21_Pos (21U) |
|
- | 4585 | #define CAN_FS1R_FSC21_Msk (0x1UL << CAN_FS1R_FSC21_Pos) /*!< 0x00200000 */ |
|
- | 4586 | #define CAN_FS1R_FSC21 CAN_FS1R_FSC21_Msk /*!<Filter Scale Configuration bit 21 */ |
|
- | 4587 | #define CAN_FS1R_FSC22_Pos (22U) |
|
- | 4588 | #define CAN_FS1R_FSC22_Msk (0x1UL << CAN_FS1R_FSC22_Pos) /*!< 0x00400000 */ |
|
- | 4589 | #define CAN_FS1R_FSC22 CAN_FS1R_FSC22_Msk /*!<Filter Scale Configuration bit 22 */ |
|
- | 4590 | #define CAN_FS1R_FSC23_Pos (23U) |
|
- | 4591 | #define CAN_FS1R_FSC23_Msk (0x1UL << CAN_FS1R_FSC23_Pos) /*!< 0x00800000 */ |
|
- | 4592 | #define CAN_FS1R_FSC23 CAN_FS1R_FSC23_Msk /*!<Filter Scale Configuration bit 23 */ |
|
- | 4593 | #define CAN_FS1R_FSC24_Pos (24U) |
|
- | 4594 | #define CAN_FS1R_FSC24_Msk (0x1UL << CAN_FS1R_FSC24_Pos) /*!< 0x01000000 */ |
|
- | 4595 | #define CAN_FS1R_FSC24 CAN_FS1R_FSC24_Msk /*!<Filter Scale Configuration bit 24 */ |
|
- | 4596 | #define CAN_FS1R_FSC25_Pos (25U) |
|
- | 4597 | #define CAN_FS1R_FSC25_Msk (0x1UL << CAN_FS1R_FSC25_Pos) /*!< 0x02000000 */ |
|
- | 4598 | #define CAN_FS1R_FSC25 CAN_FS1R_FSC25_Msk /*!<Filter Scale Configuration bit 25 */ |
|
- | 4599 | #define CAN_FS1R_FSC26_Pos (26U) |
|
- | 4600 | #define CAN_FS1R_FSC26_Msk (0x1UL << CAN_FS1R_FSC26_Pos) /*!< 0x04000000 */ |
|
- | 4601 | #define CAN_FS1R_FSC26 CAN_FS1R_FSC26_Msk /*!<Filter Scale Configuration bit 26 */ |
|
- | 4602 | #define CAN_FS1R_FSC27_Pos (27U) |
|
- | 4603 | #define CAN_FS1R_FSC27_Msk (0x1UL << CAN_FS1R_FSC27_Pos) /*!< 0x08000000 */ |
|
- | 4604 | #define CAN_FS1R_FSC27 CAN_FS1R_FSC27_Msk /*!<Filter Scale Configuration bit 27 */ |
|
- | 4605 | ||
- | 4606 | #define CAN_FFA1R_FFA14_Pos (14U) |
|
- | 4607 | #define CAN_FFA1R_FFA14_Msk (0x1UL << CAN_FFA1R_FFA14_Pos) /*!< 0x00004000 */ |
|
- | 4608 | #define CAN_FFA1R_FFA14 CAN_FFA1R_FFA14_Msk /*!<Filter FIFO Assignment bit 14 */ |
|
- | 4609 | #define CAN_FFA1R_FFA15_Pos (15U) |
|
- | 4610 | #define CAN_FFA1R_FFA15_Msk (0x1UL << CAN_FFA1R_FFA15_Pos) /*!< 0x00008000 */ |
|
- | 4611 | #define CAN_FFA1R_FFA15 CAN_FFA1R_FFA15_Msk /*!<Filter FIFO Assignment bit 15 */ |
|
- | 4612 | #define CAN_FFA1R_FFA16_Pos (16U) |
|
- | 4613 | #define CAN_FFA1R_FFA16_Msk (0x1UL << CAN_FFA1R_FFA16_Pos) /*!< 0x00010000 */ |
|
- | 4614 | #define CAN_FFA1R_FFA16 CAN_FFA1R_FFA16_Msk /*!<Filter FIFO Assignment bit 16 */ |
|
- | 4615 | #define CAN_FFA1R_FFA17_Pos (17U) |
|
- | 4616 | #define CAN_FFA1R_FFA17_Msk (0x1UL << CAN_FFA1R_FFA17_Pos) /*!< 0x00020000 */ |
|
- | 4617 | #define CAN_FFA1R_FFA17 CAN_FFA1R_FFA17_Msk /*!<Filter FIFO Assignment bit 17 */ |
|
- | 4618 | #define CAN_FFA1R_FFA18_Pos (18U) |
|
- | 4619 | #define CAN_FFA1R_FFA18_Msk (0x1UL << CAN_FFA1R_FFA18_Pos) /*!< 0x00040000 */ |
|
- | 4620 | #define CAN_FFA1R_FFA18 CAN_FFA1R_FFA18_Msk /*!<Filter FIFO Assignment bit 18 */ |
|
- | 4621 | #define CAN_FFA1R_FFA19_Pos (19U) |
|
- | 4622 | #define CAN_FFA1R_FFA19_Msk (0x1UL << CAN_FFA1R_FFA19_Pos) /*!< 0x00080000 */ |
|
- | 4623 | #define CAN_FFA1R_FFA19 CAN_FFA1R_FFA19_Msk /*!<Filter FIFO Assignment bit 19 */ |
|
- | 4624 | #define CAN_FFA1R_FFA20_Pos (20U) |
|
- | 4625 | #define CAN_FFA1R_FFA20_Msk (0x1UL << CAN_FFA1R_FFA20_Pos) /*!< 0x00100000 */ |
|
- | 4626 | #define CAN_FFA1R_FFA20 CAN_FFA1R_FFA20_Msk /*!<Filter FIFO Assignment bit 20 */ |
|
- | 4627 | #define CAN_FFA1R_FFA21_Pos (21U) |
|
- | 4628 | #define CAN_FFA1R_FFA21_Msk (0x1UL << CAN_FFA1R_FFA21_Pos) /*!< 0x00200000 */ |
|
- | 4629 | #define CAN_FFA1R_FFA21 CAN_FFA1R_FFA21_Msk /*!<Filter FIFO Assignment bit 21 */ |
|
- | 4630 | #define CAN_FFA1R_FFA22_Pos (22U) |
|
- | 4631 | #define CAN_FFA1R_FFA22_Msk (0x1UL << CAN_FFA1R_FFA22_Pos) /*!< 0x00400000 */ |
|
- | 4632 | #define CAN_FFA1R_FFA22 CAN_FFA1R_FFA22_Msk /*!<Filter FIFO Assignment bit 22 */ |
|
- | 4633 | #define CAN_FFA1R_FFA23_Pos (23U) |
|
- | 4634 | #define CAN_FFA1R_FFA23_Msk (0x1UL << CAN_FFA1R_FFA23_Pos) /*!< 0x00800000 */ |
|
- | 4635 | #define CAN_FFA1R_FFA23 CAN_FFA1R_FFA23_Msk /*!<Filter FIFO Assignment bit 23 */ |
|
- | 4636 | #define CAN_FFA1R_FFA24_Pos (24U) |
|
- | 4637 | #define CAN_FFA1R_FFA24_Msk (0x1UL << CAN_FFA1R_FFA24_Pos) /*!< 0x01000000 */ |
|
- | 4638 | #define CAN_FFA1R_FFA24 CAN_FFA1R_FFA24_Msk /*!<Filter FIFO Assignment bit 24 */ |
|
- | 4639 | #define CAN_FFA1R_FFA25_Pos (25U) |
|
- | 4640 | #define CAN_FFA1R_FFA25_Msk (0x1UL << CAN_FFA1R_FFA25_Pos) /*!< 0x02000000 */ |
|
- | 4641 | #define CAN_FFA1R_FFA25 CAN_FFA1R_FFA25_Msk /*!<Filter FIFO Assignment bit 25 */ |
|
- | 4642 | #define CAN_FFA1R_FFA26_Pos (26U) |
|
- | 4643 | #define CAN_FFA1R_FFA26_Msk (0x1UL << CAN_FFA1R_FFA26_Pos) /*!< 0x04000000 */ |
|
- | 4644 | #define CAN_FFA1R_FFA26 CAN_FFA1R_FFA26_Msk /*!<Filter FIFO Assignment bit 26 */ |
|
- | 4645 | #define CAN_FFA1R_FFA27_Pos (27U) |
|
- | 4646 | #define CAN_FFA1R_FFA27_Msk (0x1UL << CAN_FFA1R_FFA27_Pos) /*!< 0x08000000 */ |
|
- | 4647 | #define CAN_FFA1R_FFA27 CAN_FFA1R_FFA27_Msk /*!<Filter FIFO Assignment bit 27 */ |
|
- | 4648 | ||
- | 4649 | #define CAN_FA1R_FACT14_Pos (14U) |
|
- | 4650 | #define CAN_FA1R_FACT14_Msk (0x1UL << CAN_FA1R_FACT14_Pos) /*!< 0x00004000 */ |
|
- | 4651 | #define CAN_FA1R_FACT14 CAN_FA1R_FACT14_Msk /*!<Filter Active bit 14 */ |
|
- | 4652 | #define CAN_FA1R_FACT15_Pos (15U) |
|
- | 4653 | #define CAN_FA1R_FACT15_Msk (0x1UL << CAN_FA1R_FACT15_Pos) /*!< 0x00008000 */ |
|
- | 4654 | #define CAN_FA1R_FACT15 CAN_FA1R_FACT15_Msk /*!<Filter Active bit 15 */ |
|
- | 4655 | #define CAN_FA1R_FACT16_Pos (16U) |
|
- | 4656 | #define CAN_FA1R_FACT16_Msk (0x1UL << CAN_FA1R_FACT16_Pos) /*!< 0x00010000 */ |
|
- | 4657 | #define CAN_FA1R_FACT16 CAN_FA1R_FACT16_Msk /*!<Filter Active bit 16 */ |
|
- | 4658 | #define CAN_FA1R_FACT17_Pos (17U) |
|
- | 4659 | #define CAN_FA1R_FACT17_Msk (0x1UL << CAN_FA1R_FACT17_Pos) /*!< 0x00020000 */ |
|
- | 4660 | #define CAN_FA1R_FACT17 CAN_FA1R_FACT17_Msk /*!<Filter Active bit 17 */ |
|
- | 4661 | #define CAN_FA1R_FACT18_Pos (18U) |
|
- | 4662 | #define CAN_FA1R_FACT18_Msk (0x1UL << CAN_FA1R_FACT18_Pos) /*!< 0x00040000 */ |
|
- | 4663 | #define CAN_FA1R_FACT18 CAN_FA1R_FACT18_Msk /*!<Filter Active bit 18 */ |
|
- | 4664 | #define CAN_FA1R_FACT19_Pos (19U) |
|
- | 4665 | #define CAN_FA1R_FACT19_Msk (0x1UL << CAN_FA1R_FACT19_Pos) /*!< 0x00080000 */ |
|
- | 4666 | #define CAN_FA1R_FACT19 CAN_FA1R_FACT19_Msk /*!<Filter Active bit 19 */ |
|
- | 4667 | #define CAN_FA1R_FACT20_Pos (20U) |
|
- | 4668 | #define CAN_FA1R_FACT20_Msk (0x1UL << CAN_FA1R_FACT20_Pos) /*!< 0x00100000 */ |
|
- | 4669 | #define CAN_FA1R_FACT20 CAN_FA1R_FACT20_Msk /*!<Filter Active bit 20 */ |
|
- | 4670 | #define CAN_FA1R_FACT21_Pos (21U) |
|
- | 4671 | #define CAN_FA1R_FACT21_Msk (0x1UL << CAN_FA1R_FACT21_Pos) /*!< 0x00200000 */ |
|
- | 4672 | #define CAN_FA1R_FACT21 CAN_FA1R_FACT21_Msk /*!<Filter Active bit 21 */ |
|
- | 4673 | #define CAN_FA1R_FACT22_Pos (22U) |
|
- | 4674 | #define CAN_FA1R_FACT22_Msk (0x1UL << CAN_FA1R_FACT22_Pos) /*!< 0x00400000 */ |
|
- | 4675 | #define CAN_FA1R_FACT22 CAN_FA1R_FACT22_Msk /*!<Filter Active bit 22 */ |
|
- | 4676 | #define CAN_FA1R_FACT23_Pos (23U) |
|
- | 4677 | #define CAN_FA1R_FACT23_Msk (0x1UL << CAN_FA1R_FACT23_Pos) /*!< 0x00800000 */ |
|
- | 4678 | #define CAN_FA1R_FACT23 CAN_FA1R_FACT23_Msk /*!<Filter Active bit 23 */ |
|
- | 4679 | #define CAN_FA1R_FACT24_Pos (24U) |
|
- | 4680 | #define CAN_FA1R_FACT24_Msk (0x1UL << CAN_FA1R_FACT24_Pos) /*!< 0x01000000 */ |
|
- | 4681 | #define CAN_FA1R_FACT24 CAN_FA1R_FACT24_Msk /*!<Filter Active bit 24 */ |
|
- | 4682 | #define CAN_FA1R_FACT25_Pos (25U) |
|
- | 4683 | #define CAN_FA1R_FACT25_Msk (0x1UL << CAN_FA1R_FACT25_Pos) /*!< 0x02000000 */ |
|
- | 4684 | #define CAN_FA1R_FACT25 CAN_FA1R_FACT25_Msk /*!<Filter Active bit 25 */ |
|
- | 4685 | #define CAN_FA1R_FACT26_Pos (26U) |
|
- | 4686 | #define CAN_FA1R_FACT26_Msk (0x1UL << CAN_FA1R_FACT26_Pos) /*!< 0x04000000 */ |
|
- | 4687 | #define CAN_FA1R_FACT26 CAN_FA1R_FACT26_Msk /*!<Filter Active bit 26 */ |
|
- | 4688 | #define CAN_FA1R_FACT27_Pos (27U) |
|
- | 4689 | #define CAN_FA1R_FACT27_Msk (0x1UL << CAN_FA1R_FACT27_Pos) /*!< 0x08000000 */ |
|
- | 4690 | #define CAN_FA1R_FACT27 CAN_FA1R_FACT27_Msk /*!<Filter Active bit 27 */ |
|
- | 4691 | ||
4678 | /******************************************************************************/ |
4692 | /******************************************************************************/ |
4679 | /* */ |
4693 | /* */ |
4680 | /* HDMI-CEC (CEC) */ |
4694 | /* HDMI-CEC (CEC) */ |
4681 | /* */ |
4695 | /* */ |
4682 | /******************************************************************************/ |
4696 | /******************************************************************************/ |
Line 6501... | Line 6515... | ||
6501 | #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk |
6515 | #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk |
6502 | #define GPIO_AFRL_AFSEL7_Pos (28U) |
6516 | #define GPIO_AFRL_AFSEL7_Pos (28U) |
6503 | #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ |
6517 | #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ |
6504 | #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk |
6518 | #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk |
6505 | 6519 | ||
6506 | /* Legacy aliases */ |
6520 | /* Legacy aliases */ |
6507 | #define GPIO_AFRL_AFRL0_Pos GPIO_AFRL_AFSEL0_Pos |
6521 | #define GPIO_AFRL_AFRL0_Pos GPIO_AFRL_AFSEL0_Pos |
6508 | #define GPIO_AFRL_AFRL0_Msk GPIO_AFRL_AFSEL0_Msk |
6522 | #define GPIO_AFRL_AFRL0_Msk GPIO_AFRL_AFSEL0_Msk |
6509 | #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 |
6523 | #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 |
6510 | #define GPIO_AFRL_AFRL1_Pos GPIO_AFRL_AFSEL1_Pos |
6524 | #define GPIO_AFRL_AFRL1_Pos GPIO_AFRL_AFSEL1_Pos |
6511 | #define GPIO_AFRL_AFRL1_Msk GPIO_AFRL_AFSEL1_Msk |
6525 | #define GPIO_AFRL_AFRL1_Msk GPIO_AFRL_AFSEL1_Msk |
Line 10618... | Line 10632... | ||
10618 | 10632 | ||
10619 | /** |
10633 | /** |
10620 | * @} |
10634 | * @} |
10621 | */ |
10635 | */ |
10622 | 10636 | ||
10623 | /** |
10637 | /** |
10624 | * @} |
10638 | * @} |
10625 | */ |
10639 | */ |
10626 | 10640 | ||
10627 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |
10641 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |