Subversion Repositories DashDisplay

Rev

Rev 61 | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed

Rev 61 Rev 77
Line 1... Line 1...
1
/**
1
/**
2
  ******************************************************************************
2
  ******************************************************************************
3
  * @file    stm32_hal_legacy.h
3
  * @file    stm32_hal_legacy.h
4
  * @author  MCD Application Team
4
  * @author  MCD Application Team
5
  * @brief   This file contains aliases definition for the STM32Cube HAL constants
5
  * @brief   This file contains aliases definition for the STM32Cube HAL constants
6
  *          macros and functions maintained for legacy purpose.
6
  *          macros and functions maintained for legacy purpose.
7
  ******************************************************************************
7
  ******************************************************************************
8
  * @attention
8
  * @attention
9
  *
9
  *
10
  * <h2><center>&copy; Copyright (c) 2019 STMicroelectronics.
10
  * Copyright (c) 2021 STMicroelectronics.
11
  * All rights reserved.</center></h2>
11
  * All rights reserved.
12
  *
12
  *
13
  * This software component is licensed by ST under BSD 3-Clause license,
13
  * This software is licensed under terms that can be found in the LICENSE file
14
  * the "License"; You may not use this file except in compliance with the
14
  * in the root directory of this software component.
15
  * License. You may obtain a copy of the License at:
15
  * If no LICENSE file comes with this software, it is provided AS-IS.
16
  *                        opensource.org/licenses/BSD-3-Clause
16
  *
17
  *
17
  ******************************************************************************
18
  ******************************************************************************
18
  */
19
  */
19
 
20
 
20
/* Define to prevent recursive inclusion -------------------------------------*/
21
/* Define to prevent recursive inclusion -------------------------------------*/
21
#ifndef STM32_HAL_LEGACY
22
#ifndef STM32_HAL_LEGACY
22
#define STM32_HAL_LEGACY
23
#define STM32_HAL_LEGACY
23
 
24
 
24
#ifdef __cplusplus
25
#ifdef __cplusplus
25
extern "C" {
26
extern "C" {
26
#endif
27
#endif
27
 
28
 
28
/* Includes ------------------------------------------------------------------*/
29
/* Includes ------------------------------------------------------------------*/
29
/* Exported types ------------------------------------------------------------*/
30
/* Exported types ------------------------------------------------------------*/
30
/* Exported constants --------------------------------------------------------*/
31
/* Exported constants --------------------------------------------------------*/
31
 
32
 
32
/** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
33
/** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
33
  * @{
34
  * @{
34
  */
35
  */
35
#define AES_FLAG_RDERR                  CRYP_FLAG_RDERR
36
#define AES_FLAG_RDERR                  CRYP_FLAG_RDERR
36
#define AES_FLAG_WRERR                  CRYP_FLAG_WRERR
37
#define AES_FLAG_WRERR                  CRYP_FLAG_WRERR
37
#define AES_CLEARFLAG_CCF               CRYP_CLEARFLAG_CCF
38
#define AES_CLEARFLAG_CCF               CRYP_CLEARFLAG_CCF
38
#define AES_CLEARFLAG_RDERR             CRYP_CLEARFLAG_RDERR
39
#define AES_CLEARFLAG_RDERR             CRYP_CLEARFLAG_RDERR
39
#define AES_CLEARFLAG_WRERR             CRYP_CLEARFLAG_WRERR
40
#define AES_CLEARFLAG_WRERR             CRYP_CLEARFLAG_WRERR
40
#if defined(STM32U5) || defined(STM32H7) || defined(STM32MP1)
41
/**
41
#define CRYP_DATATYPE_32B               CRYP_NO_SWAP
42
  * @}
42
#define CRYP_DATATYPE_16B               CRYP_HALFWORD_SWAP
43
  */
43
#define CRYP_DATATYPE_8B                CRYP_BYTE_SWAP
44
 
44
#define CRYP_DATATYPE_1B                CRYP_BIT_SWAP
45
/** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
45
#if defined(STM32U5)
46
  * @{
46
#define CRYP_CCF_CLEAR                  CRYP_CLEAR_CCF
47
  */
47
#define CRYP_ERR_CLEAR                  CRYP_CLEAR_RWEIF
48
#define ADC_RESOLUTION12b               ADC_RESOLUTION_12B
48
#endif /* STM32U5 */
49
#define ADC_RESOLUTION10b               ADC_RESOLUTION_10B
49
#endif /* STM32U5 || STM32H7 || STM32MP1 */
50
#define ADC_RESOLUTION8b                ADC_RESOLUTION_8B
50
/**
51
#define ADC_RESOLUTION6b                ADC_RESOLUTION_6B
51
  * @}
52
#define OVR_DATA_OVERWRITTEN            ADC_OVR_DATA_OVERWRITTEN
52
  */
53
#define OVR_DATA_PRESERVED              ADC_OVR_DATA_PRESERVED
53
 
54
#define EOC_SINGLE_CONV                 ADC_EOC_SINGLE_CONV
54
/** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
55
#define EOC_SEQ_CONV                    ADC_EOC_SEQ_CONV
55
  * @{
56
#define EOC_SINGLE_SEQ_CONV             ADC_EOC_SINGLE_SEQ_CONV
56
  */
57
#define REGULAR_GROUP                   ADC_REGULAR_GROUP
57
#define ADC_RESOLUTION12b               ADC_RESOLUTION_12B
58
#define INJECTED_GROUP                  ADC_INJECTED_GROUP
58
#define ADC_RESOLUTION10b               ADC_RESOLUTION_10B
59
#define REGULAR_INJECTED_GROUP          ADC_REGULAR_INJECTED_GROUP
59
#define ADC_RESOLUTION8b                ADC_RESOLUTION_8B
60
#define AWD_EVENT                       ADC_AWD_EVENT
60
#define ADC_RESOLUTION6b                ADC_RESOLUTION_6B
61
#define AWD1_EVENT                      ADC_AWD1_EVENT
61
#define OVR_DATA_OVERWRITTEN            ADC_OVR_DATA_OVERWRITTEN
62
#define AWD2_EVENT                      ADC_AWD2_EVENT
62
#define OVR_DATA_PRESERVED              ADC_OVR_DATA_PRESERVED
63
#define AWD3_EVENT                      ADC_AWD3_EVENT
63
#define EOC_SINGLE_CONV                 ADC_EOC_SINGLE_CONV
64
#define OVR_EVENT                       ADC_OVR_EVENT
64
#define EOC_SEQ_CONV                    ADC_EOC_SEQ_CONV
65
#define JQOVF_EVENT                     ADC_JQOVF_EVENT
65
#define EOC_SINGLE_SEQ_CONV             ADC_EOC_SINGLE_SEQ_CONV
66
#define ALL_CHANNELS                    ADC_ALL_CHANNELS
66
#define REGULAR_GROUP                   ADC_REGULAR_GROUP
67
#define REGULAR_CHANNELS                ADC_REGULAR_CHANNELS
67
#define INJECTED_GROUP                  ADC_INJECTED_GROUP
68
#define INJECTED_CHANNELS               ADC_INJECTED_CHANNELS
68
#define REGULAR_INJECTED_GROUP          ADC_REGULAR_INJECTED_GROUP
69
#define SYSCFG_FLAG_SENSOR_ADC          ADC_FLAG_SENSOR
69
#define AWD_EVENT                       ADC_AWD_EVENT
70
#define SYSCFG_FLAG_VREF_ADC            ADC_FLAG_VREFINT
70
#define AWD1_EVENT                      ADC_AWD1_EVENT
71
#define ADC_CLOCKPRESCALER_PCLK_DIV1    ADC_CLOCK_SYNC_PCLK_DIV1
71
#define AWD2_EVENT                      ADC_AWD2_EVENT
72
#define ADC_CLOCKPRESCALER_PCLK_DIV2    ADC_CLOCK_SYNC_PCLK_DIV2
72
#define AWD3_EVENT                      ADC_AWD3_EVENT
73
#define ADC_CLOCKPRESCALER_PCLK_DIV4    ADC_CLOCK_SYNC_PCLK_DIV4
73
#define OVR_EVENT                       ADC_OVR_EVENT
74
#define ADC_CLOCKPRESCALER_PCLK_DIV6    ADC_CLOCK_SYNC_PCLK_DIV6
74
#define JQOVF_EVENT                     ADC_JQOVF_EVENT
75
#define ADC_CLOCKPRESCALER_PCLK_DIV8    ADC_CLOCK_SYNC_PCLK_DIV8
75
#define ALL_CHANNELS                    ADC_ALL_CHANNELS
76
#define ADC_EXTERNALTRIG0_T6_TRGO       ADC_EXTERNALTRIGCONV_T6_TRGO
76
#define REGULAR_CHANNELS                ADC_REGULAR_CHANNELS
77
#define ADC_EXTERNALTRIG1_T21_CC2       ADC_EXTERNALTRIGCONV_T21_CC2
77
#define INJECTED_CHANNELS               ADC_INJECTED_CHANNELS
78
#define ADC_EXTERNALTRIG2_T2_TRGO       ADC_EXTERNALTRIGCONV_T2_TRGO
78
#define SYSCFG_FLAG_SENSOR_ADC          ADC_FLAG_SENSOR
79
#define ADC_EXTERNALTRIG3_T2_CC4        ADC_EXTERNALTRIGCONV_T2_CC4
79
#define SYSCFG_FLAG_VREF_ADC            ADC_FLAG_VREFINT
80
#define ADC_EXTERNALTRIG4_T22_TRGO      ADC_EXTERNALTRIGCONV_T22_TRGO
80
#define ADC_CLOCKPRESCALER_PCLK_DIV1    ADC_CLOCK_SYNC_PCLK_DIV1
81
#define ADC_EXTERNALTRIG7_EXT_IT11      ADC_EXTERNALTRIGCONV_EXT_IT11
81
#define ADC_CLOCKPRESCALER_PCLK_DIV2    ADC_CLOCK_SYNC_PCLK_DIV2
82
#define ADC_CLOCK_ASYNC                 ADC_CLOCK_ASYNC_DIV1
82
#define ADC_CLOCKPRESCALER_PCLK_DIV4    ADC_CLOCK_SYNC_PCLK_DIV4
83
#define ADC_EXTERNALTRIG_EDGE_NONE      ADC_EXTERNALTRIGCONVEDGE_NONE
83
#define ADC_CLOCKPRESCALER_PCLK_DIV6    ADC_CLOCK_SYNC_PCLK_DIV6
84
#define ADC_EXTERNALTRIG_EDGE_RISING    ADC_EXTERNALTRIGCONVEDGE_RISING
84
#define ADC_CLOCKPRESCALER_PCLK_DIV8    ADC_CLOCK_SYNC_PCLK_DIV8
85
#define ADC_EXTERNALTRIG_EDGE_FALLING   ADC_EXTERNALTRIGCONVEDGE_FALLING
85
#define ADC_EXTERNALTRIG0_T6_TRGO       ADC_EXTERNALTRIGCONV_T6_TRGO
86
#define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
86
#define ADC_EXTERNALTRIG1_T21_CC2       ADC_EXTERNALTRIGCONV_T21_CC2
87
#define ADC_SAMPLETIME_2CYCLE_5         ADC_SAMPLETIME_2CYCLES_5
87
#define ADC_EXTERNALTRIG2_T2_TRGO       ADC_EXTERNALTRIGCONV_T2_TRGO
88
 
88
#define ADC_EXTERNALTRIG3_T2_CC4        ADC_EXTERNALTRIGCONV_T2_CC4
89
#define HAL_ADC_STATE_BUSY_REG          HAL_ADC_STATE_REG_BUSY
89
#define ADC_EXTERNALTRIG4_T22_TRGO      ADC_EXTERNALTRIGCONV_T22_TRGO
90
#define HAL_ADC_STATE_BUSY_INJ          HAL_ADC_STATE_INJ_BUSY
90
#define ADC_EXTERNALTRIG7_EXT_IT11      ADC_EXTERNALTRIGCONV_EXT_IT11
91
#define HAL_ADC_STATE_EOC_REG           HAL_ADC_STATE_REG_EOC
91
#define ADC_CLOCK_ASYNC                 ADC_CLOCK_ASYNC_DIV1
92
#define HAL_ADC_STATE_EOC_INJ           HAL_ADC_STATE_INJ_EOC
92
#define ADC_EXTERNALTRIG_EDGE_NONE      ADC_EXTERNALTRIGCONVEDGE_NONE
93
#define HAL_ADC_STATE_ERROR             HAL_ADC_STATE_ERROR_INTERNAL
93
#define ADC_EXTERNALTRIG_EDGE_RISING    ADC_EXTERNALTRIGCONVEDGE_RISING
94
#define HAL_ADC_STATE_BUSY              HAL_ADC_STATE_BUSY_INTERNAL
94
#define ADC_EXTERNALTRIG_EDGE_FALLING   ADC_EXTERNALTRIGCONVEDGE_FALLING
95
#define HAL_ADC_STATE_AWD               HAL_ADC_STATE_AWD1
95
#define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
96
 
96
#define ADC_SAMPLETIME_2CYCLE_5         ADC_SAMPLETIME_2CYCLES_5
97
#if defined(STM32H7)
97
 
98
#define ADC_CHANNEL_VBAT_DIV4           ADC_CHANNEL_VBAT
98
#define HAL_ADC_STATE_BUSY_REG          HAL_ADC_STATE_REG_BUSY
99
#endif /* STM32H7 */
99
#define HAL_ADC_STATE_BUSY_INJ          HAL_ADC_STATE_INJ_BUSY
100
/**
100
#define HAL_ADC_STATE_EOC_REG           HAL_ADC_STATE_REG_EOC
101
  * @}
101
#define HAL_ADC_STATE_EOC_INJ           HAL_ADC_STATE_INJ_EOC
102
  */
102
#define HAL_ADC_STATE_ERROR             HAL_ADC_STATE_ERROR_INTERNAL
103
 
103
#define HAL_ADC_STATE_BUSY              HAL_ADC_STATE_BUSY_INTERNAL
104
/** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
104
#define HAL_ADC_STATE_AWD               HAL_ADC_STATE_AWD1
105
  * @{
105
 
106
  */
106
#if defined(STM32H7)
107
 
107
#define ADC_CHANNEL_VBAT_DIV4           ADC_CHANNEL_VBAT
108
#define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
108
#endif /* STM32H7 */
109
 
109
 
110
/**
110
#if defined(STM32U5)
111
  * @}
111
#define ADC_SAMPLETIME_5CYCLE           ADC_SAMPLETIME_5CYCLES
112
  */
112
#define ADC_SAMPLETIME_391CYCLES_5      ADC_SAMPLETIME_391CYCLES
113
 
113
#define ADC4_SAMPLETIME_160CYCLES_5     ADC4_SAMPLETIME_814CYCLES_5
114
/** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
114
#endif /* STM32U5 */
115
  * @{
115
 
116
  */
116
#if defined(STM32H5)
117
#define COMP_WINDOWMODE_DISABLED       COMP_WINDOWMODE_DISABLE
117
#define ADC_CHANNEL_VCORE               ADC_CHANNEL_VDDCORE
118
#define COMP_WINDOWMODE_ENABLED        COMP_WINDOWMODE_ENABLE
118
#endif /* STM32H5 */
119
#define COMP_EXTI_LINE_COMP1_EVENT     COMP_EXTI_LINE_COMP1
119
/**
120
#define COMP_EXTI_LINE_COMP2_EVENT     COMP_EXTI_LINE_COMP2
120
  * @}
121
#define COMP_EXTI_LINE_COMP3_EVENT     COMP_EXTI_LINE_COMP3
121
  */
122
#define COMP_EXTI_LINE_COMP4_EVENT     COMP_EXTI_LINE_COMP4
122
 
123
#define COMP_EXTI_LINE_COMP5_EVENT     COMP_EXTI_LINE_COMP5
123
/** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
124
#define COMP_EXTI_LINE_COMP6_EVENT     COMP_EXTI_LINE_COMP6
124
  * @{
125
#define COMP_EXTI_LINE_COMP7_EVENT     COMP_EXTI_LINE_COMP7
125
  */
126
#if defined(STM32L0)
126
 
127
#define COMP_LPTIMCONNECTION_ENABLED   ((uint32_t)0x00000003U)    /*!< COMPX output generic naming: connected to LPTIM input 1 for COMP1, LPTIM input 2 for COMP2 */
127
#define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
128
#endif
128
 
129
#define COMP_OUTPUT_COMP6TIM2OCREFCLR  COMP_OUTPUT_COMP6_TIM2OCREFCLR
129
/**
130
#if defined(STM32F373xC) || defined(STM32F378xx)
130
  * @}
131
#define COMP_OUTPUT_TIM3IC1            COMP_OUTPUT_COMP1_TIM3IC1
131
  */
132
#define COMP_OUTPUT_TIM3OCREFCLR       COMP_OUTPUT_COMP1_TIM3OCREFCLR
132
 
133
#endif /* STM32F373xC || STM32F378xx */
133
/** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
134
 
134
  * @{
135
#if defined(STM32L0) || defined(STM32L4)
135
  */
136
#define COMP_WINDOWMODE_ENABLE         COMP_WINDOWMODE_COMP1_INPUT_PLUS_COMMON
136
#define COMP_WINDOWMODE_DISABLED       COMP_WINDOWMODE_DISABLE
137
 
137
#define COMP_WINDOWMODE_ENABLED        COMP_WINDOWMODE_ENABLE
138
#define COMP_NONINVERTINGINPUT_IO1      COMP_INPUT_PLUS_IO1
138
#define COMP_EXTI_LINE_COMP1_EVENT     COMP_EXTI_LINE_COMP1
139
#define COMP_NONINVERTINGINPUT_IO2      COMP_INPUT_PLUS_IO2
139
#define COMP_EXTI_LINE_COMP2_EVENT     COMP_EXTI_LINE_COMP2
140
#define COMP_NONINVERTINGINPUT_IO3      COMP_INPUT_PLUS_IO3
140
#define COMP_EXTI_LINE_COMP3_EVENT     COMP_EXTI_LINE_COMP3
141
#define COMP_NONINVERTINGINPUT_IO4      COMP_INPUT_PLUS_IO4
141
#define COMP_EXTI_LINE_COMP4_EVENT     COMP_EXTI_LINE_COMP4
142
#define COMP_NONINVERTINGINPUT_IO5      COMP_INPUT_PLUS_IO5
142
#define COMP_EXTI_LINE_COMP5_EVENT     COMP_EXTI_LINE_COMP5
143
#define COMP_NONINVERTINGINPUT_IO6      COMP_INPUT_PLUS_IO6
143
#define COMP_EXTI_LINE_COMP6_EVENT     COMP_EXTI_LINE_COMP6
144
 
144
#define COMP_EXTI_LINE_COMP7_EVENT     COMP_EXTI_LINE_COMP7
145
#define COMP_INVERTINGINPUT_1_4VREFINT  COMP_INPUT_MINUS_1_4VREFINT
145
#if defined(STM32L0)
146
#define COMP_INVERTINGINPUT_1_2VREFINT  COMP_INPUT_MINUS_1_2VREFINT
146
#define COMP_LPTIMCONNECTION_ENABLED   ((uint32_t)0x00000003U)    /*!< COMPX output generic naming: connected to LPTIM 
147
#define COMP_INVERTINGINPUT_3_4VREFINT  COMP_INPUT_MINUS_3_4VREFINT
147
                                                                       input 1 for COMP1, LPTIM input 2 for COMP2 */
148
#define COMP_INVERTINGINPUT_VREFINT     COMP_INPUT_MINUS_VREFINT
148
#endif
149
#define COMP_INVERTINGINPUT_DAC1_CH1    COMP_INPUT_MINUS_DAC1_CH1
149
#define COMP_OUTPUT_COMP6TIM2OCREFCLR  COMP_OUTPUT_COMP6_TIM2OCREFCLR
150
#define COMP_INVERTINGINPUT_DAC1_CH2    COMP_INPUT_MINUS_DAC1_CH2
150
#if defined(STM32F373xC) || defined(STM32F378xx)
151
#define COMP_INVERTINGINPUT_DAC1        COMP_INPUT_MINUS_DAC1_CH1
151
#define COMP_OUTPUT_TIM3IC1            COMP_OUTPUT_COMP1_TIM3IC1
152
#define COMP_INVERTINGINPUT_DAC2        COMP_INPUT_MINUS_DAC1_CH2
152
#define COMP_OUTPUT_TIM3OCREFCLR       COMP_OUTPUT_COMP1_TIM3OCREFCLR
153
#define COMP_INVERTINGINPUT_IO1         COMP_INPUT_MINUS_IO1
153
#endif /* STM32F373xC || STM32F378xx */
154
#if defined(STM32L0)
154
 
155
/* Issue fixed on STM32L0 COMP driver: only 2 dedicated IO (IO1 and IO2),     */
155
#if defined(STM32L0) || defined(STM32L4)
156
/* IO2 was wrongly assigned to IO shared with DAC and IO3 was corresponding   */
156
#define COMP_WINDOWMODE_ENABLE         COMP_WINDOWMODE_COMP1_INPUT_PLUS_COMMON
157
/* to the second dedicated IO (only for COMP2).                               */
157
 
158
#define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_DAC1_CH2
158
#define COMP_NONINVERTINGINPUT_IO1      COMP_INPUT_PLUS_IO1
159
#define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO2
159
#define COMP_NONINVERTINGINPUT_IO2      COMP_INPUT_PLUS_IO2
160
#else
160
#define COMP_NONINVERTINGINPUT_IO3      COMP_INPUT_PLUS_IO3
161
#define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_IO2
161
#define COMP_NONINVERTINGINPUT_IO4      COMP_INPUT_PLUS_IO4
162
#define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO3
162
#define COMP_NONINVERTINGINPUT_IO5      COMP_INPUT_PLUS_IO5
163
#endif
163
#define COMP_NONINVERTINGINPUT_IO6      COMP_INPUT_PLUS_IO6
164
#define COMP_INVERTINGINPUT_IO4         COMP_INPUT_MINUS_IO4
164
 
165
#define COMP_INVERTINGINPUT_IO5         COMP_INPUT_MINUS_IO5
165
#define COMP_INVERTINGINPUT_1_4VREFINT  COMP_INPUT_MINUS_1_4VREFINT
166
 
166
#define COMP_INVERTINGINPUT_1_2VREFINT  COMP_INPUT_MINUS_1_2VREFINT
167
#define COMP_OUTPUTLEVEL_LOW            COMP_OUTPUT_LEVEL_LOW
167
#define COMP_INVERTINGINPUT_3_4VREFINT  COMP_INPUT_MINUS_3_4VREFINT
168
#define COMP_OUTPUTLEVEL_HIGH           COMP_OUTPUT_LEVEL_HIGH
168
#define COMP_INVERTINGINPUT_VREFINT     COMP_INPUT_MINUS_VREFINT
169
 
169
#define COMP_INVERTINGINPUT_DAC1_CH1    COMP_INPUT_MINUS_DAC1_CH1
170
/* Note: Literal "COMP_FLAG_LOCK" kept for legacy purpose.                    */
170
#define COMP_INVERTINGINPUT_DAC1_CH2    COMP_INPUT_MINUS_DAC1_CH2
171
/*       To check COMP lock state, use macro "__HAL_COMP_IS_LOCKED()".        */
171
#define COMP_INVERTINGINPUT_DAC1        COMP_INPUT_MINUS_DAC1_CH1
172
#if defined(COMP_CSR_LOCK)
172
#define COMP_INVERTINGINPUT_DAC2        COMP_INPUT_MINUS_DAC1_CH2
173
#define COMP_FLAG_LOCK                 COMP_CSR_LOCK
173
#define COMP_INVERTINGINPUT_IO1         COMP_INPUT_MINUS_IO1
174
#elif defined(COMP_CSR_COMP1LOCK)
174
#if defined(STM32L0)
175
#define COMP_FLAG_LOCK                 COMP_CSR_COMP1LOCK
175
/* Issue fixed on STM32L0 COMP driver: only 2 dedicated IO (IO1 and IO2),     */
176
#elif defined(COMP_CSR_COMPxLOCK)
176
/* IO2 was wrongly assigned to IO shared with DAC and IO3 was corresponding   */
177
#define COMP_FLAG_LOCK                 COMP_CSR_COMPxLOCK
177
/* to the second dedicated IO (only for COMP2).                               */
178
#endif
178
#define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_DAC1_CH2
179
 
179
#define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO2
180
#if defined(STM32L4)
180
#else
181
#define COMP_BLANKINGSRCE_TIM1OC5        COMP_BLANKINGSRC_TIM1_OC5_COMP1
181
#define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_IO2
182
#define COMP_BLANKINGSRCE_TIM2OC3        COMP_BLANKINGSRC_TIM2_OC3_COMP1
182
#define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO3
183
#define COMP_BLANKINGSRCE_TIM3OC3        COMP_BLANKINGSRC_TIM3_OC3_COMP1
183
#endif
184
#define COMP_BLANKINGSRCE_TIM3OC4        COMP_BLANKINGSRC_TIM3_OC4_COMP2
184
#define COMP_INVERTINGINPUT_IO4         COMP_INPUT_MINUS_IO4
185
#define COMP_BLANKINGSRCE_TIM8OC5        COMP_BLANKINGSRC_TIM8_OC5_COMP2
185
#define COMP_INVERTINGINPUT_IO5         COMP_INPUT_MINUS_IO5
186
#define COMP_BLANKINGSRCE_TIM15OC1       COMP_BLANKINGSRC_TIM15_OC1_COMP2
186
 
187
#define COMP_BLANKINGSRCE_NONE           COMP_BLANKINGSRC_NONE
187
#define COMP_OUTPUTLEVEL_LOW            COMP_OUTPUT_LEVEL_LOW
188
#endif
188
#define COMP_OUTPUTLEVEL_HIGH           COMP_OUTPUT_LEVEL_HIGH
189
 
189
 
190
#if defined(STM32L0)
190
/* Note: Literal "COMP_FLAG_LOCK" kept for legacy purpose.                    */
191
#define COMP_MODE_HIGHSPEED              COMP_POWERMODE_MEDIUMSPEED
191
/*       To check COMP lock state, use macro "__HAL_COMP_IS_LOCKED()".        */
192
#define COMP_MODE_LOWSPEED               COMP_POWERMODE_ULTRALOWPOWER
192
#if defined(COMP_CSR_LOCK)
193
#else
193
#define COMP_FLAG_LOCK                 COMP_CSR_LOCK
194
#define COMP_MODE_HIGHSPEED              COMP_POWERMODE_HIGHSPEED
194
#elif defined(COMP_CSR_COMP1LOCK)
195
#define COMP_MODE_MEDIUMSPEED            COMP_POWERMODE_MEDIUMSPEED
195
#define COMP_FLAG_LOCK                 COMP_CSR_COMP1LOCK
196
#define COMP_MODE_LOWPOWER               COMP_POWERMODE_LOWPOWER
196
#elif defined(COMP_CSR_COMPxLOCK)
197
#define COMP_MODE_ULTRALOWPOWER          COMP_POWERMODE_ULTRALOWPOWER
197
#define COMP_FLAG_LOCK                 COMP_CSR_COMPxLOCK
198
#endif
198
#endif
199
 
199
 
200
#endif
200
#if defined(STM32L4)
201
/**
201
#define COMP_BLANKINGSRCE_TIM1OC5        COMP_BLANKINGSRC_TIM1_OC5_COMP1
202
  * @}
202
#define COMP_BLANKINGSRCE_TIM2OC3        COMP_BLANKINGSRC_TIM2_OC3_COMP1
203
  */
203
#define COMP_BLANKINGSRCE_TIM3OC3        COMP_BLANKINGSRC_TIM3_OC3_COMP1
204
 
204
#define COMP_BLANKINGSRCE_TIM3OC4        COMP_BLANKINGSRC_TIM3_OC4_COMP2
205
/** @defgroup HAL_CORTEX_Aliased_Defines HAL CORTEX Aliased Defines maintained for legacy purpose
205
#define COMP_BLANKINGSRCE_TIM8OC5        COMP_BLANKINGSRC_TIM8_OC5_COMP2
206
  * @{
206
#define COMP_BLANKINGSRCE_TIM15OC1       COMP_BLANKINGSRC_TIM15_OC1_COMP2
207
  */
207
#define COMP_BLANKINGSRCE_NONE           COMP_BLANKINGSRC_NONE
208
#define __HAL_CORTEX_SYSTICKCLK_CONFIG HAL_SYSTICK_CLKSourceConfig
208
#endif
209
/**
209
 
210
  * @}
210
#if defined(STM32L0)
211
  */
211
#define COMP_MODE_HIGHSPEED              COMP_POWERMODE_MEDIUMSPEED
212
 
212
#define COMP_MODE_LOWSPEED               COMP_POWERMODE_ULTRALOWPOWER
213
/** @defgroup CRC_Aliases CRC API aliases
213
#else
214
  * @{
214
#define COMP_MODE_HIGHSPEED              COMP_POWERMODE_HIGHSPEED
215
  */
215
#define COMP_MODE_MEDIUMSPEED            COMP_POWERMODE_MEDIUMSPEED
216
#define HAL_CRC_Input_Data_Reverse   HAL_CRCEx_Input_Data_Reverse    /*!< Aliased to HAL_CRCEx_Input_Data_Reverse for inter STM32 series compatibility  */
216
#define COMP_MODE_LOWPOWER               COMP_POWERMODE_LOWPOWER
217
#define HAL_CRC_Output_Data_Reverse  HAL_CRCEx_Output_Data_Reverse   /*!< Aliased to HAL_CRCEx_Output_Data_Reverse for inter STM32 series compatibility */
217
#define COMP_MODE_ULTRALOWPOWER          COMP_POWERMODE_ULTRALOWPOWER
218
/**
218
#endif
219
  * @}
219
 
220
  */
220
#endif
221
 
221
 
222
/** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
222
#if defined(STM32U5)
223
  * @{
223
#define __HAL_COMP_COMP1_EXTI_CLEAR_RASING_FLAG __HAL_COMP_COMP1_EXTI_CLEAR_RISING_FLAG
224
  */
224
#endif
225
 
225
 
226
#define CRC_OUTPUTDATA_INVERSION_DISABLED    CRC_OUTPUTDATA_INVERSION_DISABLE
226
/**
227
#define CRC_OUTPUTDATA_INVERSION_ENABLED     CRC_OUTPUTDATA_INVERSION_ENABLE
227
  * @}
228
 
228
  */
229
/**
229
 
230
  * @}
230
/** @defgroup HAL_CORTEX_Aliased_Defines HAL CORTEX Aliased Defines maintained for legacy purpose
231
  */
231
  * @{
232
 
232
  */
233
/** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
233
#define __HAL_CORTEX_SYSTICKCLK_CONFIG HAL_SYSTICK_CLKSourceConfig
234
  * @{
234
#if defined(STM32U5)
235
  */
235
#define  MPU_DEVICE_nGnRnE          MPU_DEVICE_NGNRNE
236
 
236
#define  MPU_DEVICE_nGnRE           MPU_DEVICE_NGNRE
237
#define DAC1_CHANNEL_1                                  DAC_CHANNEL_1
237
#define  MPU_DEVICE_nGRE            MPU_DEVICE_NGRE
238
#define DAC1_CHANNEL_2                                  DAC_CHANNEL_2
238
#endif /* STM32U5 */
239
#define DAC2_CHANNEL_1                                  DAC_CHANNEL_1
239
/**
240
#define DAC_WAVE_NONE                                   0x00000000U
240
  * @}
241
#define DAC_WAVE_NOISE                                  DAC_CR_WAVE1_0
241
  */
242
#define DAC_WAVE_TRIANGLE                               DAC_CR_WAVE1_1
242
 
243
#define DAC_WAVEGENERATION_NONE                         DAC_WAVE_NONE
243
/** @defgroup CRC_Aliases CRC API aliases
244
#define DAC_WAVEGENERATION_NOISE                        DAC_WAVE_NOISE
244
  * @{
245
#define DAC_WAVEGENERATION_TRIANGLE                     DAC_WAVE_TRIANGLE
245
  */
246
 
246
#if defined(STM32H5) || defined(STM32C0)
247
#if defined(STM32G4) || defined(STM32H7)
247
#else
248
#define DAC_CHIPCONNECT_DISABLE       DAC_CHIPCONNECT_EXTERNAL
248
#define HAL_CRC_Input_Data_Reverse   HAL_CRCEx_Input_Data_Reverse    /*!< Aliased to HAL_CRCEx_Input_Data_Reverse for 
249
#define DAC_CHIPCONNECT_ENABLE        DAC_CHIPCONNECT_INTERNAL
249
                                                                          inter STM32 series compatibility  */
250
#endif
250
#define HAL_CRC_Output_Data_Reverse  HAL_CRCEx_Output_Data_Reverse   /*!< Aliased to HAL_CRCEx_Output_Data_Reverse for 
251
 
251
                                                                          inter STM32 series compatibility */
252
#if defined(STM32L1) || defined(STM32L4) || defined(STM32G0) || defined(STM32L5) || defined(STM32H7) || defined(STM32F4) || defined(STM32G4)
252
#endif
253
#define HAL_DAC_MSP_INIT_CB_ID       HAL_DAC_MSPINIT_CB_ID
253
/**
254
#define HAL_DAC_MSP_DEINIT_CB_ID     HAL_DAC_MSPDEINIT_CB_ID
254
  * @}
255
#endif
255
  */
256
 
256
 
257
/**
257
/** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
258
  * @}
258
  * @{
259
  */
259
  */
260
 
260
 
261
/** @defgroup HAL_DMA_Aliased_Defines HAL DMA Aliased Defines maintained for legacy purpose
261
#define CRC_OUTPUTDATA_INVERSION_DISABLED    CRC_OUTPUTDATA_INVERSION_DISABLE
262
  * @{
262
#define CRC_OUTPUTDATA_INVERSION_ENABLED     CRC_OUTPUTDATA_INVERSION_ENABLE
263
  */
263
 
264
#define HAL_REMAPDMA_ADC_DMA_CH2                DMA_REMAP_ADC_DMA_CH2
264
/**
265
#define HAL_REMAPDMA_USART1_TX_DMA_CH4          DMA_REMAP_USART1_TX_DMA_CH4
265
  * @}
266
#define HAL_REMAPDMA_USART1_RX_DMA_CH5          DMA_REMAP_USART1_RX_DMA_CH5
266
  */
267
#define HAL_REMAPDMA_TIM16_DMA_CH4              DMA_REMAP_TIM16_DMA_CH4
267
 
268
#define HAL_REMAPDMA_TIM17_DMA_CH2              DMA_REMAP_TIM17_DMA_CH2
268
/** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
269
#define HAL_REMAPDMA_USART3_DMA_CH32            DMA_REMAP_USART3_DMA_CH32
269
  * @{
270
#define HAL_REMAPDMA_TIM16_DMA_CH6              DMA_REMAP_TIM16_DMA_CH6
270
  */
271
#define HAL_REMAPDMA_TIM17_DMA_CH7              DMA_REMAP_TIM17_DMA_CH7
271
 
272
#define HAL_REMAPDMA_SPI2_DMA_CH67              DMA_REMAP_SPI2_DMA_CH67
272
#define DAC1_CHANNEL_1                                  DAC_CHANNEL_1
273
#define HAL_REMAPDMA_USART2_DMA_CH67            DMA_REMAP_USART2_DMA_CH67
273
#define DAC1_CHANNEL_2                                  DAC_CHANNEL_2
274
#define HAL_REMAPDMA_I2C1_DMA_CH76              DMA_REMAP_I2C1_DMA_CH76
274
#define DAC2_CHANNEL_1                                  DAC_CHANNEL_1
275
#define HAL_REMAPDMA_TIM1_DMA_CH6               DMA_REMAP_TIM1_DMA_CH6
275
#define DAC_WAVE_NONE                                   0x00000000U
276
#define HAL_REMAPDMA_TIM2_DMA_CH7               DMA_REMAP_TIM2_DMA_CH7
276
#define DAC_WAVE_NOISE                                  DAC_CR_WAVE1_0
277
#define HAL_REMAPDMA_TIM3_DMA_CH6               DMA_REMAP_TIM3_DMA_CH6
277
#define DAC_WAVE_TRIANGLE                               DAC_CR_WAVE1_1
278
 
278
#define DAC_WAVEGENERATION_NONE                         DAC_WAVE_NONE
279
#define IS_HAL_REMAPDMA                          IS_DMA_REMAP
279
#define DAC_WAVEGENERATION_NOISE                        DAC_WAVE_NOISE
280
#define __HAL_REMAPDMA_CHANNEL_ENABLE            __HAL_DMA_REMAP_CHANNEL_ENABLE
280
#define DAC_WAVEGENERATION_TRIANGLE                     DAC_WAVE_TRIANGLE
281
#define __HAL_REMAPDMA_CHANNEL_DISABLE           __HAL_DMA_REMAP_CHANNEL_DISABLE
281
 
282
 
282
#if defined(STM32G4) || defined(STM32L5) || defined(STM32H7) || defined (STM32U5)
283
#if defined(STM32L4)
283
#define DAC_CHIPCONNECT_DISABLE       DAC_CHIPCONNECT_EXTERNAL
284
 
284
#define DAC_CHIPCONNECT_ENABLE        DAC_CHIPCONNECT_INTERNAL
285
#define HAL_DMAMUX1_REQUEST_GEN_EXTI0            HAL_DMAMUX1_REQ_GEN_EXTI0
285
#endif
286
#define HAL_DMAMUX1_REQUEST_GEN_EXTI1            HAL_DMAMUX1_REQ_GEN_EXTI1
286
 
287
#define HAL_DMAMUX1_REQUEST_GEN_EXTI2            HAL_DMAMUX1_REQ_GEN_EXTI2
287
#if defined(STM32U5)
288
#define HAL_DMAMUX1_REQUEST_GEN_EXTI3            HAL_DMAMUX1_REQ_GEN_EXTI3
288
#define DAC_TRIGGER_STOP_LPTIM1_OUT  DAC_TRIGGER_STOP_LPTIM1_CH1
289
#define HAL_DMAMUX1_REQUEST_GEN_EXTI4            HAL_DMAMUX1_REQ_GEN_EXTI4
289
#define DAC_TRIGGER_STOP_LPTIM3_OUT  DAC_TRIGGER_STOP_LPTIM3_CH1
290
#define HAL_DMAMUX1_REQUEST_GEN_EXTI5            HAL_DMAMUX1_REQ_GEN_EXTI5
290
#define DAC_TRIGGER_LPTIM1_OUT       DAC_TRIGGER_LPTIM1_CH1
291
#define HAL_DMAMUX1_REQUEST_GEN_EXTI6            HAL_DMAMUX1_REQ_GEN_EXTI6
291
#define DAC_TRIGGER_LPTIM3_OUT       DAC_TRIGGER_LPTIM3_CH1
292
#define HAL_DMAMUX1_REQUEST_GEN_EXTI7            HAL_DMAMUX1_REQ_GEN_EXTI7
292
#endif
293
#define HAL_DMAMUX1_REQUEST_GEN_EXTI8            HAL_DMAMUX1_REQ_GEN_EXTI8
293
 
294
#define HAL_DMAMUX1_REQUEST_GEN_EXTI9            HAL_DMAMUX1_REQ_GEN_EXTI9
294
#if defined(STM32H5)
295
#define HAL_DMAMUX1_REQUEST_GEN_EXTI10           HAL_DMAMUX1_REQ_GEN_EXTI10
295
#define DAC_TRIGGER_LPTIM1_OUT       DAC_TRIGGER_LPTIM1_CH1
296
#define HAL_DMAMUX1_REQUEST_GEN_EXTI11           HAL_DMAMUX1_REQ_GEN_EXTI11
296
#define DAC_TRIGGER_LPTIM2_OUT       DAC_TRIGGER_LPTIM2_CH1
297
#define HAL_DMAMUX1_REQUEST_GEN_EXTI12           HAL_DMAMUX1_REQ_GEN_EXTI12
297
#endif
298
#define HAL_DMAMUX1_REQUEST_GEN_EXTI13           HAL_DMAMUX1_REQ_GEN_EXTI13
298
 
299
#define HAL_DMAMUX1_REQUEST_GEN_EXTI14           HAL_DMAMUX1_REQ_GEN_EXTI14
299
#if defined(STM32L1) || defined(STM32L4) || defined(STM32G0) || defined(STM32L5) || defined(STM32H7) || \
300
#define HAL_DMAMUX1_REQUEST_GEN_EXTI15           HAL_DMAMUX1_REQ_GEN_EXTI15
300
    defined(STM32F4) || defined(STM32G4)
301
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
301
#define HAL_DAC_MSP_INIT_CB_ID       HAL_DAC_MSPINIT_CB_ID
302
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
302
#define HAL_DAC_MSP_DEINIT_CB_ID     HAL_DAC_MSPDEINIT_CB_ID
303
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
303
#endif
304
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH3_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH3_EVT
304
 
305
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
305
/**
306
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
306
  * @}
307
#define HAL_DMAMUX1_REQUEST_GEN_DSI_TE           HAL_DMAMUX1_REQ_GEN_DSI_TE
307
  */
308
#define HAL_DMAMUX1_REQUEST_GEN_DSI_EOT          HAL_DMAMUX1_REQ_GEN_DSI_EOT
308
 
309
#define HAL_DMAMUX1_REQUEST_GEN_DMA2D_EOT        HAL_DMAMUX1_REQ_GEN_DMA2D_EOT
309
/** @defgroup HAL_DMA_Aliased_Defines HAL DMA Aliased Defines maintained for legacy purpose
310
#define HAL_DMAMUX1_REQUEST_GEN_LTDC_IT          HAL_DMAMUX1_REQ_GEN_LTDC_IT
310
  * @{
311
 
311
  */
312
#define HAL_DMAMUX_REQUEST_GEN_NO_EVENT          HAL_DMAMUX_REQ_GEN_NO_EVENT
312
#define HAL_REMAPDMA_ADC_DMA_CH2                DMA_REMAP_ADC_DMA_CH2
313
#define HAL_DMAMUX_REQUEST_GEN_RISING            HAL_DMAMUX_REQ_GEN_RISING
313
#define HAL_REMAPDMA_USART1_TX_DMA_CH4          DMA_REMAP_USART1_TX_DMA_CH4
314
#define HAL_DMAMUX_REQUEST_GEN_FALLING           HAL_DMAMUX_REQ_GEN_FALLING
314
#define HAL_REMAPDMA_USART1_RX_DMA_CH5          DMA_REMAP_USART1_RX_DMA_CH5
315
#define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING    HAL_DMAMUX_REQ_GEN_RISING_FALLING
315
#define HAL_REMAPDMA_TIM16_DMA_CH4              DMA_REMAP_TIM16_DMA_CH4
316
 
316
#define HAL_REMAPDMA_TIM17_DMA_CH2              DMA_REMAP_TIM17_DMA_CH2
317
#if defined(STM32L4R5xx) || defined(STM32L4R9xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx)
317
#define HAL_REMAPDMA_USART3_DMA_CH32            DMA_REMAP_USART3_DMA_CH32
318
#define DMA_REQUEST_DCMI_PSSI                    DMA_REQUEST_DCMI
318
#define HAL_REMAPDMA_TIM16_DMA_CH6              DMA_REMAP_TIM16_DMA_CH6
319
#endif
319
#define HAL_REMAPDMA_TIM17_DMA_CH7              DMA_REMAP_TIM17_DMA_CH7
320
 
320
#define HAL_REMAPDMA_SPI2_DMA_CH67              DMA_REMAP_SPI2_DMA_CH67
321
#endif /* STM32L4 */
321
#define HAL_REMAPDMA_USART2_DMA_CH67            DMA_REMAP_USART2_DMA_CH67
322
 
322
#define HAL_REMAPDMA_I2C1_DMA_CH76              DMA_REMAP_I2C1_DMA_CH76
323
#if defined(STM32G0)
323
#define HAL_REMAPDMA_TIM1_DMA_CH6               DMA_REMAP_TIM1_DMA_CH6
324
#define DMA_REQUEST_DAC1_CHANNEL1                DMA_REQUEST_DAC1_CH1
324
#define HAL_REMAPDMA_TIM2_DMA_CH7               DMA_REMAP_TIM2_DMA_CH7
325
#define DMA_REQUEST_DAC1_CHANNEL2                DMA_REQUEST_DAC1_CH2
325
#define HAL_REMAPDMA_TIM3_DMA_CH6               DMA_REMAP_TIM3_DMA_CH6
326
#define DMA_REQUEST_TIM16_TRIG_COM               DMA_REQUEST_TIM16_COM
326
 
327
#define DMA_REQUEST_TIM17_TRIG_COM               DMA_REQUEST_TIM17_COM
327
#define IS_HAL_REMAPDMA                          IS_DMA_REMAP
328
 
328
#define __HAL_REMAPDMA_CHANNEL_ENABLE            __HAL_DMA_REMAP_CHANNEL_ENABLE
329
#define LL_DMAMUX_REQ_TIM16_TRIG_COM             LL_DMAMUX_REQ_TIM16_COM
329
#define __HAL_REMAPDMA_CHANNEL_DISABLE           __HAL_DMA_REMAP_CHANNEL_DISABLE
330
#define LL_DMAMUX_REQ_TIM17_TRIG_COM             LL_DMAMUX_REQ_TIM17_COM
330
 
331
#endif
331
#if defined(STM32L4)
332
 
332
 
333
#if defined(STM32H7)
333
#define HAL_DMAMUX1_REQUEST_GEN_EXTI0            HAL_DMAMUX1_REQ_GEN_EXTI0
334
 
334
#define HAL_DMAMUX1_REQUEST_GEN_EXTI1            HAL_DMAMUX1_REQ_GEN_EXTI1
335
#define DMA_REQUEST_DAC1 DMA_REQUEST_DAC1_CH1
335
#define HAL_DMAMUX1_REQUEST_GEN_EXTI2            HAL_DMAMUX1_REQ_GEN_EXTI2
336
#define DMA_REQUEST_DAC2 DMA_REQUEST_DAC1_CH2
336
#define HAL_DMAMUX1_REQUEST_GEN_EXTI3            HAL_DMAMUX1_REQ_GEN_EXTI3
337
 
337
#define HAL_DMAMUX1_REQUEST_GEN_EXTI4            HAL_DMAMUX1_REQ_GEN_EXTI4
338
#define BDMA_REQUEST_LP_UART1_RX BDMA_REQUEST_LPUART1_RX
338
#define HAL_DMAMUX1_REQUEST_GEN_EXTI5            HAL_DMAMUX1_REQ_GEN_EXTI5
339
#define BDMA_REQUEST_LP_UART1_TX BDMA_REQUEST_LPUART1_TX
339
#define HAL_DMAMUX1_REQUEST_GEN_EXTI6            HAL_DMAMUX1_REQ_GEN_EXTI6
340
 
340
#define HAL_DMAMUX1_REQUEST_GEN_EXTI7            HAL_DMAMUX1_REQ_GEN_EXTI7
341
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
341
#define HAL_DMAMUX1_REQUEST_GEN_EXTI8            HAL_DMAMUX1_REQ_GEN_EXTI8
342
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
342
#define HAL_DMAMUX1_REQUEST_GEN_EXTI9            HAL_DMAMUX1_REQ_GEN_EXTI9
343
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
343
#define HAL_DMAMUX1_REQUEST_GEN_EXTI10           HAL_DMAMUX1_REQ_GEN_EXTI10
344
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
344
#define HAL_DMAMUX1_REQUEST_GEN_EXTI11           HAL_DMAMUX1_REQ_GEN_EXTI11
345
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
345
#define HAL_DMAMUX1_REQUEST_GEN_EXTI12           HAL_DMAMUX1_REQ_GEN_EXTI12
346
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM3_OUT
346
#define HAL_DMAMUX1_REQUEST_GEN_EXTI13           HAL_DMAMUX1_REQ_GEN_EXTI13
347
#define HAL_DMAMUX1_REQUEST_GEN_EXTI0              HAL_DMAMUX1_REQ_GEN_EXTI0
347
#define HAL_DMAMUX1_REQUEST_GEN_EXTI14           HAL_DMAMUX1_REQ_GEN_EXTI14
348
#define HAL_DMAMUX1_REQUEST_GEN_TIM12_TRGO         HAL_DMAMUX1_REQ_GEN_TIM12_TRGO
348
#define HAL_DMAMUX1_REQUEST_GEN_EXTI15           HAL_DMAMUX1_REQ_GEN_EXTI15
349
 
349
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
350
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH0_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH0_EVT
350
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
351
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH1_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH1_EVT
351
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
352
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH2_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH2_EVT
352
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH3_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH3_EVT
353
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH3_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH3_EVT
353
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
354
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH4_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH4_EVT
354
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
355
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH5_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH5_EVT
355
#define HAL_DMAMUX1_REQUEST_GEN_DSI_TE           HAL_DMAMUX1_REQ_GEN_DSI_TE
356
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH6_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH6_EVT
356
#define HAL_DMAMUX1_REQUEST_GEN_DSI_EOT          HAL_DMAMUX1_REQ_GEN_DSI_EOT
357
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_RX_WKUP
357
#define HAL_DMAMUX1_REQUEST_GEN_DMA2D_EOT        HAL_DMAMUX1_REQ_GEN_DMA2D_EOT
358
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_TX_WKUP
358
#define HAL_DMAMUX1_REQUEST_GEN_LTDC_IT          HAL_DMAMUX1_REQ_GEN_LTDC_IT
359
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM2_WKUP
359
 
360
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM2_OUT
360
#define HAL_DMAMUX_REQUEST_GEN_NO_EVENT          HAL_DMAMUX_REQ_GEN_NO_EVENT
361
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM3_WKUP
361
#define HAL_DMAMUX_REQUEST_GEN_RISING            HAL_DMAMUX_REQ_GEN_RISING
362
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM3_OUT
362
#define HAL_DMAMUX_REQUEST_GEN_FALLING           HAL_DMAMUX_REQ_GEN_FALLING
363
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM4_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM4_WKUP
363
#define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING    HAL_DMAMUX_REQ_GEN_RISING_FALLING
364
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM5_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM5_WKUP
364
 
365
#define HAL_DMAMUX2_REQUEST_GEN_I2C4_WKUP          HAL_DMAMUX2_REQ_GEN_I2C4_WKUP
365
#if defined(STM32L4R5xx) || defined(STM32L4R9xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || \
366
#define HAL_DMAMUX2_REQUEST_GEN_SPI6_WKUP          HAL_DMAMUX2_REQ_GEN_SPI6_WKUP
366
    defined(STM32L4S7xx) || defined(STM32L4S9xx)
367
#define HAL_DMAMUX2_REQUEST_GEN_COMP1_OUT          HAL_DMAMUX2_REQ_GEN_COMP1_OUT
367
#define DMA_REQUEST_DCMI_PSSI                    DMA_REQUEST_DCMI
368
#define HAL_DMAMUX2_REQUEST_GEN_COMP2_OUT          HAL_DMAMUX2_REQ_GEN_COMP2_OUT
368
#endif
369
#define HAL_DMAMUX2_REQUEST_GEN_RTC_WKUP           HAL_DMAMUX2_REQ_GEN_RTC_WKUP
369
 
370
#define HAL_DMAMUX2_REQUEST_GEN_EXTI0              HAL_DMAMUX2_REQ_GEN_EXTI0
370
#endif /* STM32L4 */
371
#define HAL_DMAMUX2_REQUEST_GEN_EXTI2              HAL_DMAMUX2_REQ_GEN_EXTI2
371
 
372
#define HAL_DMAMUX2_REQUEST_GEN_I2C4_IT_EVT        HAL_DMAMUX2_REQ_GEN_I2C4_IT_EVT
372
#if defined(STM32G0)
373
#define HAL_DMAMUX2_REQUEST_GEN_SPI6_IT            HAL_DMAMUX2_REQ_GEN_SPI6_IT
373
#define DMA_REQUEST_DAC1_CHANNEL1                DMA_REQUEST_DAC1_CH1
374
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_TX_IT
374
#define DMA_REQUEST_DAC1_CHANNEL2                DMA_REQUEST_DAC1_CH2
375
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_RX_IT
375
#define DMA_REQUEST_TIM16_TRIG_COM               DMA_REQUEST_TIM16_COM
376
#define HAL_DMAMUX2_REQUEST_GEN_ADC3_IT            HAL_DMAMUX2_REQ_GEN_ADC3_IT
376
#define DMA_REQUEST_TIM17_TRIG_COM               DMA_REQUEST_TIM17_COM
377
#define HAL_DMAMUX2_REQUEST_GEN_ADC3_AWD1_OUT      HAL_DMAMUX2_REQ_GEN_ADC3_AWD1_OUT
377
 
378
#define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH0_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH0_IT
378
#define LL_DMAMUX_REQ_TIM16_TRIG_COM             LL_DMAMUX_REQ_TIM16_COM
379
#define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH1_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH1_IT
379
#define LL_DMAMUX_REQ_TIM17_TRIG_COM             LL_DMAMUX_REQ_TIM17_COM
380
 
380
#endif
381
#define HAL_DMAMUX_REQUEST_GEN_NO_EVENT            HAL_DMAMUX_REQ_GEN_NO_EVENT
381
 
382
#define HAL_DMAMUX_REQUEST_GEN_RISING              HAL_DMAMUX_REQ_GEN_RISING
382
#if defined(STM32H7)
383
#define HAL_DMAMUX_REQUEST_GEN_FALLING             HAL_DMAMUX_REQ_GEN_FALLING
383
 
384
#define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING      HAL_DMAMUX_REQ_GEN_RISING_FALLING
384
#define DMA_REQUEST_DAC1 DMA_REQUEST_DAC1_CH1
385
 
385
#define DMA_REQUEST_DAC2 DMA_REQUEST_DAC1_CH2
386
#define DFSDM_FILTER_EXT_TRIG_LPTIM1               DFSDM_FILTER_EXT_TRIG_LPTIM1_OUT
386
 
387
#define DFSDM_FILTER_EXT_TRIG_LPTIM2               DFSDM_FILTER_EXT_TRIG_LPTIM2_OUT
387
#define BDMA_REQUEST_LP_UART1_RX BDMA_REQUEST_LPUART1_RX
388
#define DFSDM_FILTER_EXT_TRIG_LPTIM3               DFSDM_FILTER_EXT_TRIG_LPTIM3_OUT
388
#define BDMA_REQUEST_LP_UART1_TX BDMA_REQUEST_LPUART1_TX
389
 
389
 
390
#define DAC_TRIGGER_LP1_OUT                        DAC_TRIGGER_LPTIM1_OUT
390
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
391
#define DAC_TRIGGER_LP2_OUT                        DAC_TRIGGER_LPTIM2_OUT
391
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
392
 
392
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
393
#endif /* STM32H7 */
393
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
394
/**
394
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
395
  * @}
395
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM3_OUT
396
  */
396
#define HAL_DMAMUX1_REQUEST_GEN_EXTI0              HAL_DMAMUX1_REQ_GEN_EXTI0
397
 
397
#define HAL_DMAMUX1_REQUEST_GEN_TIM12_TRGO         HAL_DMAMUX1_REQ_GEN_TIM12_TRGO
398
/** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
398
 
399
  * @{
399
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH0_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH0_EVT
400
  */
400
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH1_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH1_EVT
401
 
401
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH2_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH2_EVT
402
#define TYPEPROGRAM_BYTE              FLASH_TYPEPROGRAM_BYTE
402
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH3_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH3_EVT
403
#define TYPEPROGRAM_HALFWORD          FLASH_TYPEPROGRAM_HALFWORD
403
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH4_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH4_EVT
404
#define TYPEPROGRAM_WORD              FLASH_TYPEPROGRAM_WORD
404
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH5_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH5_EVT
405
#define TYPEPROGRAM_DOUBLEWORD        FLASH_TYPEPROGRAM_DOUBLEWORD
405
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH6_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH6_EVT
406
#define TYPEERASE_SECTORS             FLASH_TYPEERASE_SECTORS
406
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_RX_WKUP
407
#define TYPEERASE_PAGES               FLASH_TYPEERASE_PAGES
407
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_TX_WKUP
408
#define TYPEERASE_PAGEERASE           FLASH_TYPEERASE_PAGES
408
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM2_WKUP
409
#define TYPEERASE_MASSERASE           FLASH_TYPEERASE_MASSERASE
409
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM2_OUT
410
#define WRPSTATE_DISABLE              OB_WRPSTATE_DISABLE
410
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM3_WKUP
411
#define WRPSTATE_ENABLE               OB_WRPSTATE_ENABLE
411
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM3_OUT
412
#define HAL_FLASH_TIMEOUT_VALUE       FLASH_TIMEOUT_VALUE
412
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM4_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM4_WKUP
413
#define OBEX_PCROP                    OPTIONBYTE_PCROP
413
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM5_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM5_WKUP
414
#define OBEX_BOOTCONFIG               OPTIONBYTE_BOOTCONFIG
414
#define HAL_DMAMUX2_REQUEST_GEN_I2C4_WKUP          HAL_DMAMUX2_REQ_GEN_I2C4_WKUP
415
#define PCROPSTATE_DISABLE            OB_PCROP_STATE_DISABLE
415
#define HAL_DMAMUX2_REQUEST_GEN_SPI6_WKUP          HAL_DMAMUX2_REQ_GEN_SPI6_WKUP
416
#define PCROPSTATE_ENABLE             OB_PCROP_STATE_ENABLE
416
#define HAL_DMAMUX2_REQUEST_GEN_COMP1_OUT          HAL_DMAMUX2_REQ_GEN_COMP1_OUT
417
#define TYPEERASEDATA_BYTE            FLASH_TYPEERASEDATA_BYTE
417
#define HAL_DMAMUX2_REQUEST_GEN_COMP2_OUT          HAL_DMAMUX2_REQ_GEN_COMP2_OUT
418
#define TYPEERASEDATA_HALFWORD        FLASH_TYPEERASEDATA_HALFWORD
418
#define HAL_DMAMUX2_REQUEST_GEN_RTC_WKUP           HAL_DMAMUX2_REQ_GEN_RTC_WKUP
419
#define TYPEERASEDATA_WORD            FLASH_TYPEERASEDATA_WORD
419
#define HAL_DMAMUX2_REQUEST_GEN_EXTI0              HAL_DMAMUX2_REQ_GEN_EXTI0
420
#define TYPEPROGRAMDATA_BYTE          FLASH_TYPEPROGRAMDATA_BYTE
420
#define HAL_DMAMUX2_REQUEST_GEN_EXTI2              HAL_DMAMUX2_REQ_GEN_EXTI2
421
#define TYPEPROGRAMDATA_HALFWORD      FLASH_TYPEPROGRAMDATA_HALFWORD
421
#define HAL_DMAMUX2_REQUEST_GEN_I2C4_IT_EVT        HAL_DMAMUX2_REQ_GEN_I2C4_IT_EVT
422
#define TYPEPROGRAMDATA_WORD          FLASH_TYPEPROGRAMDATA_WORD
422
#define HAL_DMAMUX2_REQUEST_GEN_SPI6_IT            HAL_DMAMUX2_REQ_GEN_SPI6_IT
423
#define TYPEPROGRAMDATA_FASTBYTE      FLASH_TYPEPROGRAMDATA_FASTBYTE
423
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_TX_IT
424
#define TYPEPROGRAMDATA_FASTHALFWORD  FLASH_TYPEPROGRAMDATA_FASTHALFWORD
424
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_RX_IT
425
#define TYPEPROGRAMDATA_FASTWORD      FLASH_TYPEPROGRAMDATA_FASTWORD
425
#define HAL_DMAMUX2_REQUEST_GEN_ADC3_IT            HAL_DMAMUX2_REQ_GEN_ADC3_IT
426
#define PAGESIZE                      FLASH_PAGE_SIZE
426
#define HAL_DMAMUX2_REQUEST_GEN_ADC3_AWD1_OUT      HAL_DMAMUX2_REQ_GEN_ADC3_AWD1_OUT
427
#define TYPEPROGRAM_FASTBYTE          FLASH_TYPEPROGRAM_BYTE
427
#define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH0_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH0_IT
428
#define TYPEPROGRAM_FASTHALFWORD      FLASH_TYPEPROGRAM_HALFWORD
428
#define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH1_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH1_IT
429
#define TYPEPROGRAM_FASTWORD          FLASH_TYPEPROGRAM_WORD
429
 
430
#define VOLTAGE_RANGE_1               FLASH_VOLTAGE_RANGE_1
430
#define HAL_DMAMUX_REQUEST_GEN_NO_EVENT            HAL_DMAMUX_REQ_GEN_NO_EVENT
431
#define VOLTAGE_RANGE_2               FLASH_VOLTAGE_RANGE_2
431
#define HAL_DMAMUX_REQUEST_GEN_RISING              HAL_DMAMUX_REQ_GEN_RISING
432
#define VOLTAGE_RANGE_3               FLASH_VOLTAGE_RANGE_3
432
#define HAL_DMAMUX_REQUEST_GEN_FALLING             HAL_DMAMUX_REQ_GEN_FALLING
433
#define VOLTAGE_RANGE_4               FLASH_VOLTAGE_RANGE_4
433
#define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING      HAL_DMAMUX_REQ_GEN_RISING_FALLING
434
#define TYPEPROGRAM_FAST              FLASH_TYPEPROGRAM_FAST
434
 
435
#define TYPEPROGRAM_FAST_AND_LAST     FLASH_TYPEPROGRAM_FAST_AND_LAST
435
#define DFSDM_FILTER_EXT_TRIG_LPTIM1               DFSDM_FILTER_EXT_TRIG_LPTIM1_OUT
436
#define WRPAREA_BANK1_AREAA           OB_WRPAREA_BANK1_AREAA
436
#define DFSDM_FILTER_EXT_TRIG_LPTIM2               DFSDM_FILTER_EXT_TRIG_LPTIM2_OUT
437
#define WRPAREA_BANK1_AREAB           OB_WRPAREA_BANK1_AREAB
437
#define DFSDM_FILTER_EXT_TRIG_LPTIM3               DFSDM_FILTER_EXT_TRIG_LPTIM3_OUT
438
#define WRPAREA_BANK2_AREAA           OB_WRPAREA_BANK2_AREAA
438
 
439
#define WRPAREA_BANK2_AREAB           OB_WRPAREA_BANK2_AREAB
439
#define DAC_TRIGGER_LP1_OUT                        DAC_TRIGGER_LPTIM1_OUT
440
#define IWDG_STDBY_FREEZE             OB_IWDG_STDBY_FREEZE
440
#define DAC_TRIGGER_LP2_OUT                        DAC_TRIGGER_LPTIM2_OUT
441
#define IWDG_STDBY_ACTIVE             OB_IWDG_STDBY_RUN
441
 
442
#define IWDG_STOP_FREEZE              OB_IWDG_STOP_FREEZE
442
#endif /* STM32H7 */
443
#define IWDG_STOP_ACTIVE              OB_IWDG_STOP_RUN
443
 
444
#define FLASH_ERROR_NONE              HAL_FLASH_ERROR_NONE
444
#if defined(STM32U5)
445
#define FLASH_ERROR_RD                HAL_FLASH_ERROR_RD
445
#define GPDMA1_REQUEST_DCMI                        GPDMA1_REQUEST_DCMI_PSSI
446
#define FLASH_ERROR_PG                HAL_FLASH_ERROR_PROG
446
#endif /* STM32U5 */
447
#define FLASH_ERROR_PGP               HAL_FLASH_ERROR_PGS
447
/**
448
#define FLASH_ERROR_WRP               HAL_FLASH_ERROR_WRP
448
  * @}
449
#define FLASH_ERROR_OPTV              HAL_FLASH_ERROR_OPTV
449
  */
450
#define FLASH_ERROR_OPTVUSR           HAL_FLASH_ERROR_OPTVUSR
450
 
451
#define FLASH_ERROR_PROG              HAL_FLASH_ERROR_PROG
451
/** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
452
#define FLASH_ERROR_OP                HAL_FLASH_ERROR_OPERATION
452
  * @{
453
#define FLASH_ERROR_PGA               HAL_FLASH_ERROR_PGA
453
  */
454
#define FLASH_ERROR_SIZE              HAL_FLASH_ERROR_SIZE
454
 
455
#define FLASH_ERROR_SIZ               HAL_FLASH_ERROR_SIZE
455
#define TYPEPROGRAM_BYTE              FLASH_TYPEPROGRAM_BYTE
456
#define FLASH_ERROR_PGS               HAL_FLASH_ERROR_PGS
456
#define TYPEPROGRAM_HALFWORD          FLASH_TYPEPROGRAM_HALFWORD
457
#define FLASH_ERROR_MIS               HAL_FLASH_ERROR_MIS
457
#define TYPEPROGRAM_WORD              FLASH_TYPEPROGRAM_WORD
458
#define FLASH_ERROR_FAST              HAL_FLASH_ERROR_FAST
458
#define TYPEPROGRAM_DOUBLEWORD        FLASH_TYPEPROGRAM_DOUBLEWORD
459
#define FLASH_ERROR_FWWERR            HAL_FLASH_ERROR_FWWERR
459
#define TYPEERASE_SECTORS             FLASH_TYPEERASE_SECTORS
460
#define FLASH_ERROR_NOTZERO           HAL_FLASH_ERROR_NOTZERO
460
#define TYPEERASE_PAGES               FLASH_TYPEERASE_PAGES
461
#define FLASH_ERROR_OPERATION         HAL_FLASH_ERROR_OPERATION
461
#define TYPEERASE_PAGEERASE           FLASH_TYPEERASE_PAGES
462
#define FLASH_ERROR_ERS               HAL_FLASH_ERROR_ERS
462
#define TYPEERASE_MASSERASE           FLASH_TYPEERASE_MASSERASE
463
#define OB_WDG_SW                     OB_IWDG_SW
463
#define WRPSTATE_DISABLE              OB_WRPSTATE_DISABLE
464
#define OB_WDG_HW                     OB_IWDG_HW
464
#define WRPSTATE_ENABLE               OB_WRPSTATE_ENABLE
465
#define OB_SDADC12_VDD_MONITOR_SET    OB_SDACD_VDD_MONITOR_SET
465
#define HAL_FLASH_TIMEOUT_VALUE       FLASH_TIMEOUT_VALUE
466
#define OB_SDADC12_VDD_MONITOR_RESET  OB_SDACD_VDD_MONITOR_RESET
466
#define OBEX_PCROP                    OPTIONBYTE_PCROP
467
#define OB_RAM_PARITY_CHECK_SET       OB_SRAM_PARITY_SET
467
#define OBEX_BOOTCONFIG               OPTIONBYTE_BOOTCONFIG
468
#define OB_RAM_PARITY_CHECK_RESET     OB_SRAM_PARITY_RESET
468
#define PCROPSTATE_DISABLE            OB_PCROP_STATE_DISABLE
469
#define IS_OB_SDADC12_VDD_MONITOR     IS_OB_SDACD_VDD_MONITOR
469
#define PCROPSTATE_ENABLE             OB_PCROP_STATE_ENABLE
470
#define OB_RDP_LEVEL0                 OB_RDP_LEVEL_0
470
#define TYPEERASEDATA_BYTE            FLASH_TYPEERASEDATA_BYTE
471
#define OB_RDP_LEVEL1                 OB_RDP_LEVEL_1
471
#define TYPEERASEDATA_HALFWORD        FLASH_TYPEERASEDATA_HALFWORD
472
#define OB_RDP_LEVEL2                 OB_RDP_LEVEL_2
472
#define TYPEERASEDATA_WORD            FLASH_TYPEERASEDATA_WORD
473
#if defined(STM32G0)
473
#define TYPEPROGRAMDATA_BYTE          FLASH_TYPEPROGRAMDATA_BYTE
474
#define OB_BOOT_LOCK_DISABLE          OB_BOOT_ENTRY_FORCED_NONE
474
#define TYPEPROGRAMDATA_HALFWORD      FLASH_TYPEPROGRAMDATA_HALFWORD
475
#define OB_BOOT_LOCK_ENABLE           OB_BOOT_ENTRY_FORCED_FLASH
475
#define TYPEPROGRAMDATA_WORD          FLASH_TYPEPROGRAMDATA_WORD
476
#else
476
#define TYPEPROGRAMDATA_FASTBYTE      FLASH_TYPEPROGRAMDATA_FASTBYTE
477
#define OB_BOOT_ENTRY_FORCED_NONE     OB_BOOT_LOCK_DISABLE
477
#define TYPEPROGRAMDATA_FASTHALFWORD  FLASH_TYPEPROGRAMDATA_FASTHALFWORD
478
#define OB_BOOT_ENTRY_FORCED_FLASH    OB_BOOT_LOCK_ENABLE
478
#define TYPEPROGRAMDATA_FASTWORD      FLASH_TYPEPROGRAMDATA_FASTWORD
479
#endif
479
#define PAGESIZE                      FLASH_PAGE_SIZE
480
#if defined(STM32H7)
480
#define TYPEPROGRAM_FASTBYTE          FLASH_TYPEPROGRAM_BYTE
481
#define FLASH_FLAG_SNECCE_BANK1RR     FLASH_FLAG_SNECCERR_BANK1
481
#define TYPEPROGRAM_FASTHALFWORD      FLASH_TYPEPROGRAM_HALFWORD
482
#define FLASH_FLAG_DBECCE_BANK1RR     FLASH_FLAG_DBECCERR_BANK1
482
#define TYPEPROGRAM_FASTWORD          FLASH_TYPEPROGRAM_WORD
483
#define FLASH_FLAG_STRBER_BANK1R      FLASH_FLAG_STRBERR_BANK1
483
#define VOLTAGE_RANGE_1               FLASH_VOLTAGE_RANGE_1
484
#define FLASH_FLAG_SNECCE_BANK2RR     FLASH_FLAG_SNECCERR_BANK2
484
#define VOLTAGE_RANGE_2               FLASH_VOLTAGE_RANGE_2
485
#define FLASH_FLAG_DBECCE_BANK2RR     FLASH_FLAG_DBECCERR_BANK2
485
#define VOLTAGE_RANGE_3               FLASH_VOLTAGE_RANGE_3
486
#define FLASH_FLAG_STRBER_BANK2R      FLASH_FLAG_STRBERR_BANK2
486
#define VOLTAGE_RANGE_4               FLASH_VOLTAGE_RANGE_4
487
#define FLASH_FLAG_WDW                FLASH_FLAG_WBNE
487
#define TYPEPROGRAM_FAST              FLASH_TYPEPROGRAM_FAST
488
#define OB_WRP_SECTOR_All             OB_WRP_SECTOR_ALL
488
#define TYPEPROGRAM_FAST_AND_LAST     FLASH_TYPEPROGRAM_FAST_AND_LAST
489
#endif /* STM32H7 */
489
#define WRPAREA_BANK1_AREAA           OB_WRPAREA_BANK1_AREAA
490
 
490
#define WRPAREA_BANK1_AREAB           OB_WRPAREA_BANK1_AREAB
491
/**
491
#define WRPAREA_BANK2_AREAA           OB_WRPAREA_BANK2_AREAA
492
  * @}
492
#define WRPAREA_BANK2_AREAB           OB_WRPAREA_BANK2_AREAB
493
  */
493
#define IWDG_STDBY_FREEZE             OB_IWDG_STDBY_FREEZE
494
 
494
#define IWDG_STDBY_ACTIVE             OB_IWDG_STDBY_RUN
495
/** @defgroup HAL_JPEG_Aliased_Macros HAL JPEG Aliased Macros maintained for legacy purpose
495
#define IWDG_STOP_FREEZE              OB_IWDG_STOP_FREEZE
496
  * @{
496
#define IWDG_STOP_ACTIVE              OB_IWDG_STOP_RUN
497
  */
497
#define FLASH_ERROR_NONE              HAL_FLASH_ERROR_NONE
498
 
498
#define FLASH_ERROR_RD                HAL_FLASH_ERROR_RD
499
#if defined(STM32H7)
499
#define FLASH_ERROR_PG                HAL_FLASH_ERROR_PROG
500
#define __HAL_RCC_JPEG_CLK_ENABLE               __HAL_RCC_JPGDECEN_CLK_ENABLE
500
#define FLASH_ERROR_PGP               HAL_FLASH_ERROR_PGS
501
#define __HAL_RCC_JPEG_CLK_DISABLE              __HAL_RCC_JPGDECEN_CLK_DISABLE
501
#define FLASH_ERROR_WRP               HAL_FLASH_ERROR_WRP
502
#define __HAL_RCC_JPEG_FORCE_RESET              __HAL_RCC_JPGDECRST_FORCE_RESET
502
#define FLASH_ERROR_OPTV              HAL_FLASH_ERROR_OPTV
503
#define __HAL_RCC_JPEG_RELEASE_RESET            __HAL_RCC_JPGDECRST_RELEASE_RESET
503
#define FLASH_ERROR_OPTVUSR           HAL_FLASH_ERROR_OPTVUSR
504
#define __HAL_RCC_JPEG_CLK_SLEEP_ENABLE         __HAL_RCC_JPGDEC_CLK_SLEEP_ENABLE
504
#define FLASH_ERROR_PROG              HAL_FLASH_ERROR_PROG
505
#define __HAL_RCC_JPEG_CLK_SLEEP_DISABLE        __HAL_RCC_JPGDEC_CLK_SLEEP_DISABLE
505
#define FLASH_ERROR_OP                HAL_FLASH_ERROR_OPERATION
506
#endif /* STM32H7 */
506
#define FLASH_ERROR_PGA               HAL_FLASH_ERROR_PGA
507
 
507
#define FLASH_ERROR_SIZE              HAL_FLASH_ERROR_SIZE
508
/**
508
#define FLASH_ERROR_SIZ               HAL_FLASH_ERROR_SIZE
509
  * @}
509
#define FLASH_ERROR_PGS               HAL_FLASH_ERROR_PGS
510
  */
510
#define FLASH_ERROR_MIS               HAL_FLASH_ERROR_MIS
511
 
511
#define FLASH_ERROR_FAST              HAL_FLASH_ERROR_FAST
512
/** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
512
#define FLASH_ERROR_FWWERR            HAL_FLASH_ERROR_FWWERR
513
  * @{
513
#define FLASH_ERROR_NOTZERO           HAL_FLASH_ERROR_NOTZERO
514
  */
514
#define FLASH_ERROR_OPERATION         HAL_FLASH_ERROR_OPERATION
515
 
515
#define FLASH_ERROR_ERS               HAL_FLASH_ERROR_ERS
516
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PA9    I2C_FASTMODEPLUS_PA9
516
#define OB_WDG_SW                     OB_IWDG_SW
517
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PA10   I2C_FASTMODEPLUS_PA10
517
#define OB_WDG_HW                     OB_IWDG_HW
518
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB6    I2C_FASTMODEPLUS_PB6
518
#define OB_SDADC12_VDD_MONITOR_SET    OB_SDACD_VDD_MONITOR_SET
519
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB7    I2C_FASTMODEPLUS_PB7
519
#define OB_SDADC12_VDD_MONITOR_RESET  OB_SDACD_VDD_MONITOR_RESET
520
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB8    I2C_FASTMODEPLUS_PB8
520
#define OB_RAM_PARITY_CHECK_SET       OB_SRAM_PARITY_SET
521
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB9    I2C_FASTMODEPLUS_PB9
521
#define OB_RAM_PARITY_CHECK_RESET     OB_SRAM_PARITY_RESET
522
#define HAL_SYSCFG_FASTMODEPLUS_I2C1       I2C_FASTMODEPLUS_I2C1
522
#define IS_OB_SDADC12_VDD_MONITOR     IS_OB_SDACD_VDD_MONITOR
523
#define HAL_SYSCFG_FASTMODEPLUS_I2C2       I2C_FASTMODEPLUS_I2C2
523
#define OB_RDP_LEVEL0                 OB_RDP_LEVEL_0
524
#define HAL_SYSCFG_FASTMODEPLUS_I2C3       I2C_FASTMODEPLUS_I2C3
524
#define OB_RDP_LEVEL1                 OB_RDP_LEVEL_1
525
#if defined(STM32G4)
525
#define OB_RDP_LEVEL2                 OB_RDP_LEVEL_2
526
 
526
#if defined(STM32G0) || defined(STM32C0)
527
#define HAL_SYSCFG_EnableIOAnalogSwitchBooster    HAL_SYSCFG_EnableIOSwitchBooster
527
#define OB_BOOT_LOCK_DISABLE          OB_BOOT_ENTRY_FORCED_NONE
528
#define HAL_SYSCFG_DisableIOAnalogSwitchBooster   HAL_SYSCFG_DisableIOSwitchBooster
528
#define OB_BOOT_LOCK_ENABLE           OB_BOOT_ENTRY_FORCED_FLASH
529
#define HAL_SYSCFG_EnableIOAnalogSwitchVDD        HAL_SYSCFG_EnableIOSwitchVDD
529
#else
530
#define HAL_SYSCFG_DisableIOAnalogSwitchVDD       HAL_SYSCFG_DisableIOSwitchVDD
530
#define OB_BOOT_ENTRY_FORCED_NONE     OB_BOOT_LOCK_DISABLE
531
#endif /* STM32G4 */
531
#define OB_BOOT_ENTRY_FORCED_FLASH    OB_BOOT_LOCK_ENABLE
532
 
532
#endif
533
/**
533
#if defined(STM32H7)
534
  * @}
534
#define FLASH_FLAG_SNECCE_BANK1RR     FLASH_FLAG_SNECCERR_BANK1
535
  */
535
#define FLASH_FLAG_DBECCE_BANK1RR     FLASH_FLAG_DBECCERR_BANK1
536
 
536
#define FLASH_FLAG_STRBER_BANK1R      FLASH_FLAG_STRBERR_BANK1
537
 
537
#define FLASH_FLAG_SNECCE_BANK2RR     FLASH_FLAG_SNECCERR_BANK2
538
/** @defgroup LL_FMC_Aliased_Defines LL FMC Aliased Defines maintained for compatibility purpose
538
#define FLASH_FLAG_DBECCE_BANK2RR     FLASH_FLAG_DBECCERR_BANK2
539
  * @{
539
#define FLASH_FLAG_STRBER_BANK2R      FLASH_FLAG_STRBERR_BANK2
540
  */
540
#define FLASH_FLAG_WDW                FLASH_FLAG_WBNE
541
#if defined(STM32L4) || defined(STM32F7) || defined(STM32H7) || defined(STM32G4)
541
#define OB_WRP_SECTOR_All             OB_WRP_SECTOR_ALL
542
#define FMC_NAND_PCC_WAIT_FEATURE_DISABLE       FMC_NAND_WAIT_FEATURE_DISABLE
542
#endif /* STM32H7 */
543
#define FMC_NAND_PCC_WAIT_FEATURE_ENABLE        FMC_NAND_WAIT_FEATURE_ENABLE
543
#if defined(STM32U5)
544
#define FMC_NAND_PCC_MEM_BUS_WIDTH_8            FMC_NAND_MEM_BUS_WIDTH_8
544
#define OB_USER_nRST_STOP             OB_USER_NRST_STOP
545
#define FMC_NAND_PCC_MEM_BUS_WIDTH_16           FMC_NAND_MEM_BUS_WIDTH_16
545
#define OB_USER_nRST_STDBY            OB_USER_NRST_STDBY
546
#elif defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4)
546
#define OB_USER_nRST_SHDW             OB_USER_NRST_SHDW
547
#define FMC_NAND_WAIT_FEATURE_DISABLE           FMC_NAND_PCC_WAIT_FEATURE_DISABLE
547
#define OB_USER_nSWBOOT0              OB_USER_NSWBOOT0
548
#define FMC_NAND_WAIT_FEATURE_ENABLE            FMC_NAND_PCC_WAIT_FEATURE_ENABLE
548
#define OB_USER_nBOOT0                OB_USER_NBOOT0
549
#define FMC_NAND_MEM_BUS_WIDTH_8                FMC_NAND_PCC_MEM_BUS_WIDTH_8
549
#define OB_nBOOT0_RESET               OB_NBOOT0_RESET
550
#define FMC_NAND_MEM_BUS_WIDTH_16               FMC_NAND_PCC_MEM_BUS_WIDTH_16
550
#define OB_nBOOT0_SET                 OB_NBOOT0_SET
551
#endif
551
#define OB_USER_SRAM134_RST           OB_USER_SRAM_RST
552
/**
552
#define OB_SRAM134_RST_ERASE          OB_SRAM_RST_ERASE
553
  * @}
553
#define OB_SRAM134_RST_NOT_ERASE      OB_SRAM_RST_NOT_ERASE
554
  */
554
#endif /* STM32U5 */
555
 
555
 
556
/** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
556
/**
557
  * @{
557
  * @}
558
  */
558
  */
559
 
559
 
560
#define FSMC_NORSRAM_TYPEDEF                      FSMC_NORSRAM_TypeDef
560
/** @defgroup HAL_JPEG_Aliased_Macros HAL JPEG Aliased Macros maintained for legacy purpose
561
#define FSMC_NORSRAM_EXTENDED_TYPEDEF             FSMC_NORSRAM_EXTENDED_TypeDef
561
  * @{
562
/**
562
  */
563
  * @}
563
 
564
  */
564
#if defined(STM32H7)
565
 
565
#define __HAL_RCC_JPEG_CLK_ENABLE               __HAL_RCC_JPGDECEN_CLK_ENABLE
566
/** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
566
#define __HAL_RCC_JPEG_CLK_DISABLE              __HAL_RCC_JPGDECEN_CLK_DISABLE
567
  * @{
567
#define __HAL_RCC_JPEG_FORCE_RESET              __HAL_RCC_JPGDECRST_FORCE_RESET
568
  */
568
#define __HAL_RCC_JPEG_RELEASE_RESET            __HAL_RCC_JPGDECRST_RELEASE_RESET
569
#define GET_GPIO_SOURCE                           GPIO_GET_INDEX
569
#define __HAL_RCC_JPEG_CLK_SLEEP_ENABLE         __HAL_RCC_JPGDEC_CLK_SLEEP_ENABLE
570
#define GET_GPIO_INDEX                            GPIO_GET_INDEX
570
#define __HAL_RCC_JPEG_CLK_SLEEP_DISABLE        __HAL_RCC_JPGDEC_CLK_SLEEP_DISABLE
571
 
571
#endif /* STM32H7 */
572
#if defined(STM32F4)
572
 
573
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDIO
573
/**
574
#define GPIO_AF12_SDMMC1                          GPIO_AF12_SDIO
574
  * @}
575
#endif
575
  */
576
 
576
 
577
#if defined(STM32F7)
577
/** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
578
#define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
578
  * @{
579
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
579
  */
580
#endif
580
 
581
 
581
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PA9    I2C_FASTMODEPLUS_PA9
582
#if defined(STM32L4)
582
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PA10   I2C_FASTMODEPLUS_PA10
583
#define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
583
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB6    I2C_FASTMODEPLUS_PB6
584
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
584
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB7    I2C_FASTMODEPLUS_PB7
585
#endif
585
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB8    I2C_FASTMODEPLUS_PB8
586
 
586
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB9    I2C_FASTMODEPLUS_PB9
587
#if defined(STM32H7)
587
#define HAL_SYSCFG_FASTMODEPLUS_I2C1       I2C_FASTMODEPLUS_I2C1
588
#define GPIO_AF7_SDIO1                            GPIO_AF7_SDMMC1
588
#define HAL_SYSCFG_FASTMODEPLUS_I2C2       I2C_FASTMODEPLUS_I2C2
589
#define GPIO_AF8_SDIO1                            GPIO_AF8_SDMMC1
589
#define HAL_SYSCFG_FASTMODEPLUS_I2C3       I2C_FASTMODEPLUS_I2C3
590
#define GPIO_AF12_SDIO1                           GPIO_AF12_SDMMC1
590
#if defined(STM32G4)
591
#define GPIO_AF9_SDIO2                            GPIO_AF9_SDMMC2
591
 
592
#define GPIO_AF10_SDIO2                           GPIO_AF10_SDMMC2
592
#define HAL_SYSCFG_EnableIOAnalogSwitchBooster    HAL_SYSCFG_EnableIOSwitchBooster
593
#define GPIO_AF11_SDIO2                           GPIO_AF11_SDMMC2
593
#define HAL_SYSCFG_DisableIOAnalogSwitchBooster   HAL_SYSCFG_DisableIOSwitchBooster
594
 
594
#define HAL_SYSCFG_EnableIOAnalogSwitchVDD        HAL_SYSCFG_EnableIOSwitchVDD
595
#if defined (STM32H743xx) || defined (STM32H753xx)  || defined (STM32H750xx) || defined (STM32H742xx) || \
595
#define HAL_SYSCFG_DisableIOAnalogSwitchVDD       HAL_SYSCFG_DisableIOSwitchVDD
596
    defined (STM32H745xx) || defined (STM32H755xx)  || defined (STM32H747xx) || defined (STM32H757xx)
596
#endif /* STM32G4 */
597
#define GPIO_AF10_OTG2_HS  GPIO_AF10_OTG2_FS
597
 
598
#define GPIO_AF10_OTG1_FS  GPIO_AF10_OTG1_HS
598
#if defined(STM32H5)
599
#define GPIO_AF12_OTG2_FS  GPIO_AF12_OTG1_FS
599
#define SYSCFG_IT_FPU_IOC         SBS_IT_FPU_IOC
600
#endif /*STM32H743xx || STM32H753xx || STM32H750xx || STM32H742xx || STM32H745xx || STM32H755xx || STM32H747xx || STM32H757xx */
600
#define SYSCFG_IT_FPU_DZC         SBS_IT_FPU_DZC
601
#endif /* STM32H7 */
601
#define SYSCFG_IT_FPU_UFC         SBS_IT_FPU_UFC
602
 
602
#define SYSCFG_IT_FPU_OFC         SBS_IT_FPU_OFC
603
#define GPIO_AF0_LPTIM                            GPIO_AF0_LPTIM1
603
#define SYSCFG_IT_FPU_IDC         SBS_IT_FPU_IDC
604
#define GPIO_AF1_LPTIM                            GPIO_AF1_LPTIM1
604
#define SYSCFG_IT_FPU_IXC         SBS_IT_FPU_IXC
605
#define GPIO_AF2_LPTIM                            GPIO_AF2_LPTIM1
605
 
606
 
606
#define SYSCFG_BREAK_FLASH_ECC    SBS_BREAK_FLASH_ECC
607
#if defined(STM32L0) || defined(STM32L4) || defined(STM32F4) || defined(STM32F2) || defined(STM32F7) || defined(STM32G4) || defined(STM32H7) || defined(STM32WB)
607
#define SYSCFG_BREAK_PVD          SBS_BREAK_PVD
608
#define  GPIO_SPEED_LOW                           GPIO_SPEED_FREQ_LOW
608
#define SYSCFG_BREAK_SRAM_ECC     SBS_BREAK_SRAM_ECC
609
#define  GPIO_SPEED_MEDIUM                        GPIO_SPEED_FREQ_MEDIUM
609
#define SYSCFG_BREAK_LOCKUP       SBS_BREAK_LOCKUP
610
#define  GPIO_SPEED_FAST                          GPIO_SPEED_FREQ_HIGH
610
 
611
#define  GPIO_SPEED_HIGH                          GPIO_SPEED_FREQ_VERY_HIGH
611
#define SYSCFG_VREFBUF_VOLTAGE_SCALE0   VREFBUF_VOLTAGE_SCALE0
612
#endif /* STM32L0 || STM32L4 || STM32F4 || STM32F2 || STM32F7 || STM32G4 || STM32H7 || STM32WB*/
612
#define SYSCFG_VREFBUF_VOLTAGE_SCALE1   VREFBUF_VOLTAGE_SCALE1
613
 
613
#define SYSCFG_VREFBUF_VOLTAGE_SCALE2   VREFBUF_VOLTAGE_SCALE2
614
#if defined(STM32L1)
614
#define SYSCFG_VREFBUF_VOLTAGE_SCALE3   VREFBUF_VOLTAGE_SCALE3
615
#define  GPIO_SPEED_VERY_LOW    GPIO_SPEED_FREQ_LOW
615
 
616
#define  GPIO_SPEED_LOW         GPIO_SPEED_FREQ_MEDIUM
616
#define SYSCFG_VREFBUF_HIGH_IMPEDANCE_DISABLE   VREFBUF_HIGH_IMPEDANCE_DISABLE
617
#define  GPIO_SPEED_MEDIUM      GPIO_SPEED_FREQ_HIGH
617
#define SYSCFG_VREFBUF_HIGH_IMPEDANCE_ENABLE    VREFBUF_HIGH_IMPEDANCE_ENABLE
618
#define  GPIO_SPEED_HIGH        GPIO_SPEED_FREQ_VERY_HIGH
618
 
619
#endif /* STM32L1 */
619
#define SYSCFG_FASTMODEPLUS_PB6   SBS_FASTMODEPLUS_PB6
620
 
620
#define SYSCFG_FASTMODEPLUS_PB7   SBS_FASTMODEPLUS_PB7
621
#if defined(STM32F0) || defined(STM32F3) || defined(STM32F1)
621
#define SYSCFG_FASTMODEPLUS_PB8   SBS_FASTMODEPLUS_PB8
622
#define  GPIO_SPEED_LOW    GPIO_SPEED_FREQ_LOW
622
#define SYSCFG_FASTMODEPLUS_PB9   SBS_FASTMODEPLUS_PB9
623
#define  GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_MEDIUM
623
 
624
#define  GPIO_SPEED_HIGH   GPIO_SPEED_FREQ_HIGH
624
#define SYSCFG_ETH_MII   SBS_ETH_MII
625
#endif /* STM32F0 || STM32F3 || STM32F1 */
625
#define SYSCFG_ETH_RMII  SBS_ETH_RMII
626
 
626
#define IS_SYSCFG_ETHERNET_CONFIG  IS_SBS_ETHERNET_CONFIG
627
#define GPIO_AF6_DFSDM                            GPIO_AF6_DFSDM1
627
 
628
/**
628
#define SYSCFG_MEMORIES_ERASE_FLAG_IPMEE   SBS_MEMORIES_ERASE_FLAG_IPMEE
629
  * @}
629
#define SYSCFG_MEMORIES_ERASE_FLAG_MCLR    SBS_MEMORIES_ERASE_FLAG_MCLR
630
  */
630
#define IS_SYSCFG_MEMORIES_ERASE_FLAG      IS_SBS_MEMORIES_ERASE_FLAG
631
 
631
 
632
/** @defgroup HAL_HRTIM_Aliased_Macros HAL HRTIM Aliased Macros maintained for legacy purpose
632
#define IS_SYSCFG_CODE_CONFIG IS_SBS_CODE_CONFIG
633
  * @{
633
 
634
  */
634
#define SYSCFG_MPU_NSEC   SBS_MPU_NSEC
635
#define HRTIM_TIMDELAYEDPROTECTION_DISABLED           HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DISABLED
635
#define SYSCFG_VTOR_NSEC  SBS_VTOR_NSEC
636
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_EEV6
636
#if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
637
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_EEV6
637
#define SYSCFG_SAU              SBS_SAU
638
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV6
638
#define SYSCFG_MPU_SEC          SBS_MPU_SEC
639
#define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV68     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV6
639
#define SYSCFG_VTOR_AIRCR_SEC   SBS_VTOR_AIRCR_SEC
640
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_DEEV7
640
#define SYSCFG_LOCK_ALL         SBS_LOCK_ALL
641
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_DEEV7
641
#else
642
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV79  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV7
642
#define SYSCFG_LOCK_ALL         SBS_LOCK_ALL
643
#define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV79     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV7
643
#endif /* __ARM_FEATURE_CMSE */
644
 
644
 
645
#define __HAL_HRTIM_SetCounter        __HAL_HRTIM_SETCOUNTER
645
#define SYSCFG_CLK      SBS_CLK
646
#define __HAL_HRTIM_GetCounter        __HAL_HRTIM_GETCOUNTER
646
#define SYSCFG_CLASSB   SBS_CLASSB
647
#define __HAL_HRTIM_SetPeriod         __HAL_HRTIM_SETPERIOD
647
#define SYSCFG_FPU      SBS_FPU
648
#define __HAL_HRTIM_GetPeriod         __HAL_HRTIM_GETPERIOD
648
#define SYSCFG_ALL      SBS_ALL
649
#define __HAL_HRTIM_SetClockPrescaler __HAL_HRTIM_SETCLOCKPRESCALER
649
 
650
#define __HAL_HRTIM_GetClockPrescaler __HAL_HRTIM_GETCLOCKPRESCALER
650
#define SYSCFG_SEC      SBS_SEC
651
#define __HAL_HRTIM_SetCompare        __HAL_HRTIM_SETCOMPARE
651
#define SYSCFG_NSEC     SBS_NSEC
652
#define __HAL_HRTIM_GetCompare        __HAL_HRTIM_GETCOMPARE
652
 
653
 
653
#define __HAL_SYSCFG_FPU_INTERRUPT_ENABLE   __HAL_SBS_FPU_INTERRUPT_ENABLE
654
#if defined(STM32G4)
654
#define __HAL_SYSCFG_FPU_INTERRUPT_DISABLE  __HAL_SBS_FPU_INTERRUPT_DISABLE
655
#define HAL_HRTIM_ExternalEventCounterConfig    HAL_HRTIM_ExtEventCounterConfig
655
 
656
#define HAL_HRTIM_ExternalEventCounterEnable    HAL_HRTIM_ExtEventCounterEnable
656
#define __HAL_SYSCFG_BREAK_ECC_LOCK        __HAL_SBS_BREAK_ECC_LOCK
657
#define HAL_HRTIM_ExternalEventCounterDisable   HAL_HRTIM_ExtEventCounterDisable
657
#define __HAL_SYSCFG_BREAK_LOCKUP_LOCK     __HAL_SBS_BREAK_LOCKUP_LOCK
658
#define HAL_HRTIM_ExternalEventCounterReset     HAL_HRTIM_ExtEventCounterReset
658
#define __HAL_SYSCFG_BREAK_PVD_LOCK        __HAL_SBS_BREAK_PVD_LOCK
659
#define HRTIM_TIMEEVENT_A                       HRTIM_EVENTCOUNTER_A
659
#define __HAL_SYSCFG_BREAK_SRAM_ECC_LOCK   __HAL_SBS_BREAK_SRAM_ECC_LOCK
660
#define HRTIM_TIMEEVENT_B                       HRTIM_EVENTCOUNTER_B
660
 
661
#define HRTIM_TIMEEVENTRESETMODE_UNCONDITIONAL  HRTIM_EVENTCOUNTER_RSTMODE_UNCONDITIONAL
661
#define __HAL_SYSCFG_FASTMODEPLUS_ENABLE   __HAL_SBS_FASTMODEPLUS_ENABLE
662
#define HRTIM_TIMEEVENTRESETMODE_CONDITIONAL    HRTIM_EVENTCOUNTER_RSTMODE_CONDITIONAL
662
#define __HAL_SYSCFG_FASTMODEPLUS_DISABLE  __HAL_SBS_FASTMODEPLUS_DISABLE
663
#endif /* STM32G4 */
663
 
664
 
664
#define __HAL_SYSCFG_GET_MEMORIES_ERASE_STATUS    __HAL_SBS_GET_MEMORIES_ERASE_STATUS
665
#if defined(STM32H7)
665
#define __HAL_SYSCFG_CLEAR_MEMORIES_ERASE_STATUS  __HAL_SBS_CLEAR_MEMORIES_ERASE_STATUS
666
#define HRTIM_OUTPUTSET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
666
 
667
#define HRTIM_OUTPUTSET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
667
#define IS_SYSCFG_FPU_INTERRUPT    IS_SBS_FPU_INTERRUPT
668
#define HRTIM_OUTPUTSET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
668
#define IS_SYSCFG_BREAK_CONFIG     IS_SBS_BREAK_CONFIG
669
#define HRTIM_OUTPUTSET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
669
#define IS_SYSCFG_VREFBUF_VOLTAGE_SCALE     IS_VREFBUF_VOLTAGE_SCALE
670
#define HRTIM_OUTPUTSET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
670
#define IS_SYSCFG_VREFBUF_HIGH_IMPEDANCE    IS_VREFBUF_HIGH_IMPEDANCE
671
#define HRTIM_OUTPUTSET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
671
#define IS_SYSCFG_VREFBUF_TRIMMING  IS_VREFBUF_TRIMMING
672
#define HRTIM_OUTPUTSET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
672
#define IS_SYSCFG_FASTMODEPLUS      IS_SBS_FASTMODEPLUS
673
#define HRTIM_OUTPUTSET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
673
#define IS_SYSCFG_ITEMS_ATTRIBUTES  IS_SBS_ITEMS_ATTRIBUTES
674
#define HRTIM_OUTPUTSET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
674
#define IS_SYSCFG_ATTRIBUTES        IS_SBS_ATTRIBUTES
675
#define HRTIM_OUTPUTSET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
675
#define IS_SYSCFG_LOCK_ITEMS        IS_SBS_LOCK_ITEMS
676
#define HRTIM_OUTPUTSET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
676
 
677
#define HRTIM_OUTPUTSET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
677
#define HAL_SYSCFG_VREFBUF_VoltageScalingConfig   HAL_VREFBUF_VoltageScalingConfig
678
#define HRTIM_OUTPUTSET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
678
#define HAL_SYSCFG_VREFBUF_HighImpedanceConfig    HAL_VREFBUF_HighImpedanceConfig
679
#define HRTIM_OUTPUTSET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
679
#define HAL_SYSCFG_VREFBUF_TrimmingConfig         HAL_VREFBUF_TrimmingConfig
680
#define HRTIM_OUTPUTSET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
680
#define HAL_SYSCFG_EnableVREFBUF                  HAL_EnableVREFBUF
681
#define HRTIM_OUTPUTSET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
681
#define HAL_SYSCFG_DisableVREFBUF                 HAL_DisableVREFBUF
682
#define HRTIM_OUTPUTSET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
682
 
683
#define HRTIM_OUTPUTSET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
683
#define HAL_SYSCFG_EnableIOAnalogSwitchBooster    HAL_SBS_EnableIOAnalogSwitchBooster
684
#define HRTIM_OUTPUTSET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
684
#define HAL_SYSCFG_DisableIOAnalogSwitchBooster   HAL_SBS_DisableIOAnalogSwitchBooster
685
#define HRTIM_OUTPUTSET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
685
#define HAL_SYSCFG_ETHInterfaceSelect             HAL_SBS_ETHInterfaceSelect
686
#define HRTIM_OUTPUTSET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
686
 
687
#define HRTIM_OUTPUTSET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
687
#define HAL_SYSCFG_Lock     HAL_SBS_Lock
688
#define HRTIM_OUTPUTSET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
688
#define HAL_SYSCFG_GetLock  HAL_SBS_GetLock
689
#define HRTIM_OUTPUTSET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
689
 
690
#define HRTIM_OUTPUTSET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
690
#if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
691
#define HRTIM_OUTPUTSET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
691
#define HAL_SYSCFG_ConfigAttributes     HAL_SBS_ConfigAttributes
692
#define HRTIM_OUTPUTSET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
692
#define HAL_SYSCFG_GetConfigAttributes  HAL_SBS_GetConfigAttributes
693
#define HRTIM_OUTPUTSET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
693
#endif /* __ARM_FEATURE_CMSE */
694
#define HRTIM_OUTPUTSET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
694
 
695
#define HRTIM_OUTPUTSET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
695
#endif /* STM32H5 */
696
#define HRTIM_OUTPUTSET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
696
 
697
#define HRTIM_OUTPUTSET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
697
 
698
#define HRTIM_OUTPUTSET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
698
/**
699
#define HRTIM_OUTPUTSET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
699
  * @}
700
#define HRTIM_OUTPUTSET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
700
  */
701
#define HRTIM_OUTPUTSET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
701
 
702
#define HRTIM_OUTPUTSET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
702
 
703
#define HRTIM_OUTPUTSET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
703
/** @defgroup LL_FMC_Aliased_Defines LL FMC Aliased Defines maintained for compatibility purpose
704
#define HRTIM_OUTPUTSET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
704
  * @{
705
#define HRTIM_OUTPUTSET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
705
  */
706
#define HRTIM_OUTPUTSET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
706
#if defined(STM32L4) || defined(STM32F7) || defined(STM32H7) || defined(STM32G4)
707
#define HRTIM_OUTPUTSET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
707
#define FMC_NAND_PCC_WAIT_FEATURE_DISABLE       FMC_NAND_WAIT_FEATURE_DISABLE
708
#define HRTIM_OUTPUTSET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
708
#define FMC_NAND_PCC_WAIT_FEATURE_ENABLE        FMC_NAND_WAIT_FEATURE_ENABLE
709
#define HRTIM_OUTPUTSET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
709
#define FMC_NAND_PCC_MEM_BUS_WIDTH_8            FMC_NAND_MEM_BUS_WIDTH_8
710
#define HRTIM_OUTPUTSET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
710
#define FMC_NAND_PCC_MEM_BUS_WIDTH_16           FMC_NAND_MEM_BUS_WIDTH_16
711
#define HRTIM_OUTPUTSET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
711
#elif defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4)
712
#define HRTIM_OUTPUTSET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
712
#define FMC_NAND_WAIT_FEATURE_DISABLE           FMC_NAND_PCC_WAIT_FEATURE_DISABLE
713
#define HRTIM_OUTPUTSET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
713
#define FMC_NAND_WAIT_FEATURE_ENABLE            FMC_NAND_PCC_WAIT_FEATURE_ENABLE
714
#define HRTIM_OUTPUTSET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
714
#define FMC_NAND_MEM_BUS_WIDTH_8                FMC_NAND_PCC_MEM_BUS_WIDTH_8
715
#define HRTIM_OUTPUTSET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
715
#define FMC_NAND_MEM_BUS_WIDTH_16               FMC_NAND_PCC_MEM_BUS_WIDTH_16
716
#define HRTIM_OUTPUTSET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
716
#endif
717
#define HRTIM_OUTPUTSET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
717
/**
718
#define HRTIM_OUTPUTSET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
718
  * @}
719
#define HRTIM_OUTPUTSET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
719
  */
720
 
720
 
721
#define HRTIM_OUTPUTRESET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
721
/** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
722
#define HRTIM_OUTPUTRESET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
722
  * @{
723
#define HRTIM_OUTPUTRESET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
723
  */
724
#define HRTIM_OUTPUTRESET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
724
 
725
#define HRTIM_OUTPUTRESET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
725
#define FSMC_NORSRAM_TYPEDEF                      FSMC_NORSRAM_TypeDef
726
#define HRTIM_OUTPUTRESET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
726
#define FSMC_NORSRAM_EXTENDED_TYPEDEF             FSMC_NORSRAM_EXTENDED_TypeDef
727
#define HRTIM_OUTPUTRESET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
727
/**
728
#define HRTIM_OUTPUTRESET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
728
  * @}
729
#define HRTIM_OUTPUTRESET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
729
  */
730
#define HRTIM_OUTPUTRESET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
730
 
731
#define HRTIM_OUTPUTRESET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
731
/** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
732
#define HRTIM_OUTPUTRESET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
732
  * @{
733
#define HRTIM_OUTPUTRESET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
733
  */
734
#define HRTIM_OUTPUTRESET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
734
#define GET_GPIO_SOURCE                           GPIO_GET_INDEX
735
#define HRTIM_OUTPUTRESET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
735
#define GET_GPIO_INDEX                            GPIO_GET_INDEX
736
#define HRTIM_OUTPUTRESET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
736
 
737
#define HRTIM_OUTPUTRESET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
737
#if defined(STM32F4)
738
#define HRTIM_OUTPUTRESET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
738
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDIO
739
#define HRTIM_OUTPUTRESET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
739
#define GPIO_AF12_SDMMC1                          GPIO_AF12_SDIO
740
#define HRTIM_OUTPUTRESET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
740
#endif
741
#define HRTIM_OUTPUTRESET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
741
 
742
#define HRTIM_OUTPUTRESET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
742
#if defined(STM32F7)
743
#define HRTIM_OUTPUTRESET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
743
#define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
744
#define HRTIM_OUTPUTRESET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
744
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
745
#define HRTIM_OUTPUTRESET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
745
#endif
746
#define HRTIM_OUTPUTRESET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
746
 
747
#define HRTIM_OUTPUTRESET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
747
#if defined(STM32L4)
748
#define HRTIM_OUTPUTRESET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
748
#define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
749
#define HRTIM_OUTPUTRESET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
749
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
750
#define HRTIM_OUTPUTRESET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
750
#endif
751
#define HRTIM_OUTPUTRESET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
751
 
752
#define HRTIM_OUTPUTRESET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
752
#if defined(STM32H7)
753
#define HRTIM_OUTPUTRESET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
753
#define GPIO_AF7_SDIO1                            GPIO_AF7_SDMMC1
754
#define HRTIM_OUTPUTRESET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
754
#define GPIO_AF8_SDIO1                            GPIO_AF8_SDMMC1
755
#define HRTIM_OUTPUTRESET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
755
#define GPIO_AF12_SDIO1                           GPIO_AF12_SDMMC1
756
#define HRTIM_OUTPUTRESET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
756
#define GPIO_AF9_SDIO2                            GPIO_AF9_SDMMC2
757
#define HRTIM_OUTPUTRESET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
757
#define GPIO_AF10_SDIO2                           GPIO_AF10_SDMMC2
758
#define HRTIM_OUTPUTRESET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
758
#define GPIO_AF11_SDIO2                           GPIO_AF11_SDMMC2
759
#define HRTIM_OUTPUTRESET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
759
 
760
#define HRTIM_OUTPUTRESET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
760
#if defined (STM32H743xx) || defined (STM32H753xx)  || defined (STM32H750xx) || defined (STM32H742xx) || \
761
#define HRTIM_OUTPUTRESET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
761
    defined (STM32H745xx) || defined (STM32H755xx)  || defined (STM32H747xx) || defined (STM32H757xx)
762
#define HRTIM_OUTPUTRESET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
762
#define GPIO_AF10_OTG2_HS  GPIO_AF10_OTG2_FS
763
#define HRTIM_OUTPUTRESET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
763
#define GPIO_AF10_OTG1_FS  GPIO_AF10_OTG1_HS
764
#define HRTIM_OUTPUTRESET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
764
#define GPIO_AF12_OTG2_FS  GPIO_AF12_OTG1_FS
765
#define HRTIM_OUTPUTRESET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
765
#endif /*STM32H743xx || STM32H753xx || STM32H750xx || STM32H742xx || STM32H745xx || STM32H755xx || STM32H747xx || \
766
#define HRTIM_OUTPUTRESET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
766
         STM32H757xx */
767
#define HRTIM_OUTPUTRESET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
767
#endif /* STM32H7 */
768
#define HRTIM_OUTPUTRESET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
768
 
769
#define HRTIM_OUTPUTRESET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
769
#define GPIO_AF0_LPTIM                            GPIO_AF0_LPTIM1
770
#define HRTIM_OUTPUTRESET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
770
#define GPIO_AF1_LPTIM                            GPIO_AF1_LPTIM1
771
#define HRTIM_OUTPUTRESET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
771
#define GPIO_AF2_LPTIM                            GPIO_AF2_LPTIM1
772
#define HRTIM_OUTPUTRESET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
772
 
773
#define HRTIM_OUTPUTRESET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
773
#if defined(STM32L0) || defined(STM32L4) || defined(STM32F4) || defined(STM32F2) || defined(STM32F7) || \
774
#define HRTIM_OUTPUTRESET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
774
    defined(STM32G4) || defined(STM32H7) || defined(STM32WB) || defined(STM32U5)
775
#endif /* STM32H7 */
775
#define  GPIO_SPEED_LOW                           GPIO_SPEED_FREQ_LOW
776
 
776
#define  GPIO_SPEED_MEDIUM                        GPIO_SPEED_FREQ_MEDIUM
777
#if defined(STM32F3)
777
#define  GPIO_SPEED_FAST                          GPIO_SPEED_FREQ_HIGH
778
/** @brief Constants defining available sources associated to external events.
778
#define  GPIO_SPEED_HIGH                          GPIO_SPEED_FREQ_VERY_HIGH
779
  */
779
#endif /* STM32L0 || STM32L4 || STM32F4 || STM32F2 || STM32F7 || STM32G4 || STM32H7 || STM32WB || STM32U5*/
780
#define HRTIM_EVENTSRC_1              (0x00000000U)
780
 
781
#define HRTIM_EVENTSRC_2              (HRTIM_EECR1_EE1SRC_0)
781
#if defined(STM32L1)
782
#define HRTIM_EVENTSRC_3              (HRTIM_EECR1_EE1SRC_1)
782
#define  GPIO_SPEED_VERY_LOW    GPIO_SPEED_FREQ_LOW
783
#define HRTIM_EVENTSRC_4              (HRTIM_EECR1_EE1SRC_1 | HRTIM_EECR1_EE1SRC_0)
783
#define  GPIO_SPEED_LOW         GPIO_SPEED_FREQ_MEDIUM
784
 
784
#define  GPIO_SPEED_MEDIUM      GPIO_SPEED_FREQ_HIGH
785
/** @brief Constants defining the DLL calibration periods (in micro seconds)
785
#define  GPIO_SPEED_HIGH        GPIO_SPEED_FREQ_VERY_HIGH
786
  */
786
#endif /* STM32L1 */
787
#define HRTIM_CALIBRATIONRATE_7300             0x00000000U
787
 
788
#define HRTIM_CALIBRATIONRATE_910              (HRTIM_DLLCR_CALRTE_0)
788
#if defined(STM32F0) || defined(STM32F3) || defined(STM32F1)
789
#define HRTIM_CALIBRATIONRATE_114              (HRTIM_DLLCR_CALRTE_1)
789
#define  GPIO_SPEED_LOW    GPIO_SPEED_FREQ_LOW
790
#define HRTIM_CALIBRATIONRATE_14               (HRTIM_DLLCR_CALRTE_1 | HRTIM_DLLCR_CALRTE_0)
790
#define  GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_MEDIUM
791
 
791
#define  GPIO_SPEED_HIGH   GPIO_SPEED_FREQ_HIGH
792
#endif /* STM32F3 */
792
#endif /* STM32F0 || STM32F3 || STM32F1 */
793
/**
793
 
794
  * @}
794
#define GPIO_AF6_DFSDM                            GPIO_AF6_DFSDM1
795
  */
795
 
796
 
796
#if defined(STM32U5) || defined(STM32H5)
797
/** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
797
#define GPIO_AF0_RTC_50Hz                         GPIO_AF0_RTC_50HZ
798
  * @{
798
#endif /* STM32U5 || STM32H5 */
799
  */
799
#if defined(STM32U5)
800
#define I2C_DUALADDRESS_DISABLED                I2C_DUALADDRESS_DISABLE
800
#define GPIO_AF0_S2DSTOP                          GPIO_AF0_SRDSTOP
801
#define I2C_DUALADDRESS_ENABLED                 I2C_DUALADDRESS_ENABLE
801
#define GPIO_AF11_LPGPIO                          GPIO_AF11_LPGPIO1
802
#define I2C_GENERALCALL_DISABLED                I2C_GENERALCALL_DISABLE
802
#endif /* STM32U5 */
803
#define I2C_GENERALCALL_ENABLED                 I2C_GENERALCALL_ENABLE
803
/**
804
#define I2C_NOSTRETCH_DISABLED                  I2C_NOSTRETCH_DISABLE
804
  * @}
805
#define I2C_NOSTRETCH_ENABLED                   I2C_NOSTRETCH_ENABLE
805
  */
806
#define I2C_ANALOGFILTER_ENABLED                I2C_ANALOGFILTER_ENABLE
806
 
807
#define I2C_ANALOGFILTER_DISABLED               I2C_ANALOGFILTER_DISABLE
807
/** @defgroup HAL_GTZC_Aliased_Defines HAL GTZC Aliased Defines maintained for legacy purpose
808
#if defined(STM32F0) || defined(STM32F1) || defined(STM32F3) || defined(STM32G0) || defined(STM32L4) || defined(STM32L1) || defined(STM32F7)
808
  * @{
809
#define HAL_I2C_STATE_MEM_BUSY_TX               HAL_I2C_STATE_BUSY_TX
809
  */
810
#define HAL_I2C_STATE_MEM_BUSY_RX               HAL_I2C_STATE_BUSY_RX
810
#if defined(STM32U5)
811
#define HAL_I2C_STATE_MASTER_BUSY_TX            HAL_I2C_STATE_BUSY_TX
811
#define GTZC_PERIPH_DCMI                      GTZC_PERIPH_DCMI_PSSI
812
#define HAL_I2C_STATE_MASTER_BUSY_RX            HAL_I2C_STATE_BUSY_RX
812
#define GTZC_PERIPH_LTDC                      GTZC_PERIPH_LTDCUSB
813
#define HAL_I2C_STATE_SLAVE_BUSY_TX             HAL_I2C_STATE_BUSY_TX
813
#endif /* STM32U5 */
814
#define HAL_I2C_STATE_SLAVE_BUSY_RX             HAL_I2C_STATE_BUSY_RX
814
#if defined(STM32H5)
815
#endif
815
#define GTZC_PERIPH_DAC12                     GTZC_PERIPH_DAC1
816
/**
816
#define GTZC_PERIPH_ADC12                     GTZC_PERIPH_ADC
817
  * @}
817
#define GTZC_PERIPH_USBFS                     GTZC_PERIPH_USB
818
  */
818
#endif /* STM32H5 */
819
 
819
#if defined(STM32H5) || defined(STM32U5)
820
/** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
820
#define GTZC_MCPBB_NB_VCTR_REG_MAX            GTZC_MPCBB_NB_VCTR_REG_MAX
821
  * @{
821
#define GTZC_MCPBB_NB_LCK_VCTR_REG_MAX        GTZC_MPCBB_NB_LCK_VCTR_REG_MAX
822
  */
822
#define GTZC_MCPBB_SUPERBLOCK_UNLOCKED        GTZC_MPCBB_SUPERBLOCK_UNLOCKED
823
#define IRDA_ONE_BIT_SAMPLE_DISABLED            IRDA_ONE_BIT_SAMPLE_DISABLE
823
#define GTZC_MCPBB_SUPERBLOCK_LOCKED          GTZC_MPCBB_SUPERBLOCK_LOCKED
824
#define IRDA_ONE_BIT_SAMPLE_ENABLED             IRDA_ONE_BIT_SAMPLE_ENABLE
824
#define GTZC_MCPBB_BLOCK_NSEC                 GTZC_MPCBB_BLOCK_NSEC
825
 
825
#define GTZC_MCPBB_BLOCK_SEC                  GTZC_MPCBB_BLOCK_SEC
826
/**
826
#define GTZC_MCPBB_BLOCK_NPRIV                GTZC_MPCBB_BLOCK_NPRIV
827
  * @}
827
#define GTZC_MCPBB_BLOCK_PRIV                 GTZC_MPCBB_BLOCK_PRIV
828
  */
828
#define GTZC_MCPBB_LOCK_OFF                   GTZC_MPCBB_LOCK_OFF
829
 
829
#define GTZC_MCPBB_LOCK_ON                    GTZC_MPCBB_LOCK_ON
830
/** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
830
#endif /* STM32H5 || STM32U5 */
831
  * @{
831
/**
832
  */
832
  * @}
833
#define KR_KEY_RELOAD                   IWDG_KEY_RELOAD
833
  */
834
#define KR_KEY_ENABLE                   IWDG_KEY_ENABLE
834
 
835
#define KR_KEY_EWA                      IWDG_KEY_WRITE_ACCESS_ENABLE
835
/** @defgroup HAL_HRTIM_Aliased_Macros HAL HRTIM Aliased Macros maintained for legacy purpose
836
#define KR_KEY_DWA                      IWDG_KEY_WRITE_ACCESS_DISABLE
836
  * @{
837
/**
837
  */
838
  * @}
838
#define HRTIM_TIMDELAYEDPROTECTION_DISABLED           HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DISABLED
839
  */
839
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_EEV6
840
 
840
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_EEV6
841
/** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
841
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV6
842
  * @{
842
#define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV68     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV6
843
  */
843
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_DEEV7
844
 
844
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_DEEV7
845
#define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
845
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV79  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV7
846
#define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
846
#define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV79     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV7
847
#define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
847
 
848
#define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
848
#define __HAL_HRTIM_SetCounter        __HAL_HRTIM_SETCOUNTER
849
 
849
#define __HAL_HRTIM_GetCounter        __HAL_HRTIM_GETCOUNTER
850
#define LPTIM_CLOCKPOLARITY_RISINGEDGE          LPTIM_CLOCKPOLARITY_RISING
850
#define __HAL_HRTIM_SetPeriod         __HAL_HRTIM_SETPERIOD
851
#define LPTIM_CLOCKPOLARITY_FALLINGEDGE         LPTIM_CLOCKPOLARITY_FALLING
851
#define __HAL_HRTIM_GetPeriod         __HAL_HRTIM_GETPERIOD
852
#define LPTIM_CLOCKPOLARITY_BOTHEDGES           LPTIM_CLOCKPOLARITY_RISING_FALLING
852
#define __HAL_HRTIM_SetClockPrescaler __HAL_HRTIM_SETCLOCKPRESCALER
853
 
853
#define __HAL_HRTIM_GetClockPrescaler __HAL_HRTIM_GETCLOCKPRESCALER
854
#define LPTIM_TRIGSAMPLETIME_DIRECTTRANSISTION  LPTIM_TRIGSAMPLETIME_DIRECTTRANSITION
854
#define __HAL_HRTIM_SetCompare        __HAL_HRTIM_SETCOMPARE
855
#define LPTIM_TRIGSAMPLETIME_2TRANSISTIONS      LPTIM_TRIGSAMPLETIME_2TRANSITIONS
855
#define __HAL_HRTIM_GetCompare        __HAL_HRTIM_GETCOMPARE
856
#define LPTIM_TRIGSAMPLETIME_4TRANSISTIONS      LPTIM_TRIGSAMPLETIME_4TRANSITIONS
856
 
857
#define LPTIM_TRIGSAMPLETIME_8TRANSISTIONS      LPTIM_TRIGSAMPLETIME_8TRANSITIONS
857
#if defined(STM32G4)
858
 
858
#define HAL_HRTIM_ExternalEventCounterConfig    HAL_HRTIM_ExtEventCounterConfig
859
/* The following 3 definition have also been present in a temporary version of lptim.h */
859
#define HAL_HRTIM_ExternalEventCounterEnable    HAL_HRTIM_ExtEventCounterEnable
860
/* They need to be renamed also to the right name, just in case */
860
#define HAL_HRTIM_ExternalEventCounterDisable   HAL_HRTIM_ExtEventCounterDisable
861
#define LPTIM_TRIGSAMPLETIME_2TRANSITION        LPTIM_TRIGSAMPLETIME_2TRANSITIONS
861
#define HAL_HRTIM_ExternalEventCounterReset     HAL_HRTIM_ExtEventCounterReset
862
#define LPTIM_TRIGSAMPLETIME_4TRANSITION        LPTIM_TRIGSAMPLETIME_4TRANSITIONS
862
#define HRTIM_TIMEEVENT_A                       HRTIM_EVENTCOUNTER_A
863
#define LPTIM_TRIGSAMPLETIME_8TRANSITION        LPTIM_TRIGSAMPLETIME_8TRANSITIONS
863
#define HRTIM_TIMEEVENT_B                       HRTIM_EVENTCOUNTER_B
864
 
864
#define HRTIM_TIMEEVENTRESETMODE_UNCONDITIONAL  HRTIM_EVENTCOUNTER_RSTMODE_UNCONDITIONAL
865
/**
865
#define HRTIM_TIMEEVENTRESETMODE_CONDITIONAL    HRTIM_EVENTCOUNTER_RSTMODE_CONDITIONAL
866
  * @}
866
#endif /* STM32G4 */
867
  */
867
 
868
 
868
#if defined(STM32H7)
869
/** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
869
#define HRTIM_OUTPUTSET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
870
  * @{
870
#define HRTIM_OUTPUTSET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
871
  */
871
#define HRTIM_OUTPUTSET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
872
#define HAL_NAND_Read_Page              HAL_NAND_Read_Page_8b
872
#define HRTIM_OUTPUTSET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
873
#define HAL_NAND_Write_Page             HAL_NAND_Write_Page_8b
873
#define HRTIM_OUTPUTSET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
874
#define HAL_NAND_Read_SpareArea         HAL_NAND_Read_SpareArea_8b
874
#define HRTIM_OUTPUTSET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
875
#define HAL_NAND_Write_SpareArea        HAL_NAND_Write_SpareArea_8b
875
#define HRTIM_OUTPUTSET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
876
 
876
#define HRTIM_OUTPUTSET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
877
#define NAND_AddressTypedef             NAND_AddressTypeDef
877
#define HRTIM_OUTPUTSET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
878
 
878
#define HRTIM_OUTPUTSET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
879
#define __ARRAY_ADDRESS                 ARRAY_ADDRESS
879
#define HRTIM_OUTPUTSET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
880
#define __ADDR_1st_CYCLE                ADDR_1ST_CYCLE
880
#define HRTIM_OUTPUTSET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
881
#define __ADDR_2nd_CYCLE                ADDR_2ND_CYCLE
881
#define HRTIM_OUTPUTSET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
882
#define __ADDR_3rd_CYCLE                ADDR_3RD_CYCLE
882
#define HRTIM_OUTPUTSET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
883
#define __ADDR_4th_CYCLE                ADDR_4TH_CYCLE
883
#define HRTIM_OUTPUTSET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
884
/**
884
#define HRTIM_OUTPUTSET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
885
  * @}
885
#define HRTIM_OUTPUTSET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
886
  */
886
#define HRTIM_OUTPUTSET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
887
 
887
#define HRTIM_OUTPUTSET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
888
/** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
888
#define HRTIM_OUTPUTSET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
889
  * @{
889
#define HRTIM_OUTPUTSET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
890
  */
890
#define HRTIM_OUTPUTSET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
891
#define NOR_StatusTypedef              HAL_NOR_StatusTypeDef
891
#define HRTIM_OUTPUTSET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
892
#define NOR_SUCCESS                    HAL_NOR_STATUS_SUCCESS
892
#define HRTIM_OUTPUTSET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
893
#define NOR_ONGOING                    HAL_NOR_STATUS_ONGOING
893
#define HRTIM_OUTPUTSET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
894
#define NOR_ERROR                      HAL_NOR_STATUS_ERROR
894
#define HRTIM_OUTPUTSET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
895
#define NOR_TIMEOUT                    HAL_NOR_STATUS_TIMEOUT
895
#define HRTIM_OUTPUTSET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
896
 
896
#define HRTIM_OUTPUTSET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
897
#define __NOR_WRITE                    NOR_WRITE
897
#define HRTIM_OUTPUTSET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
898
#define __NOR_ADDR_SHIFT               NOR_ADDR_SHIFT
898
#define HRTIM_OUTPUTSET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
899
/**
899
#define HRTIM_OUTPUTSET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
900
  * @}
900
#define HRTIM_OUTPUTSET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
901
  */
901
#define HRTIM_OUTPUTSET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
902
 
902
#define HRTIM_OUTPUTSET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
903
/** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
903
#define HRTIM_OUTPUTSET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
904
  * @{
904
#define HRTIM_OUTPUTSET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
905
  */
905
#define HRTIM_OUTPUTSET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
906
 
906
#define HRTIM_OUTPUTSET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
907
#define OPAMP_NONINVERTINGINPUT_VP0           OPAMP_NONINVERTINGINPUT_IO0
907
#define HRTIM_OUTPUTSET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
908
#define OPAMP_NONINVERTINGINPUT_VP1           OPAMP_NONINVERTINGINPUT_IO1
908
#define HRTIM_OUTPUTSET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
909
#define OPAMP_NONINVERTINGINPUT_VP2           OPAMP_NONINVERTINGINPUT_IO2
909
#define HRTIM_OUTPUTSET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
910
#define OPAMP_NONINVERTINGINPUT_VP3           OPAMP_NONINVERTINGINPUT_IO3
910
#define HRTIM_OUTPUTSET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
911
 
911
#define HRTIM_OUTPUTSET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
912
#define OPAMP_SEC_NONINVERTINGINPUT_VP0       OPAMP_SEC_NONINVERTINGINPUT_IO0
912
#define HRTIM_OUTPUTSET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
913
#define OPAMP_SEC_NONINVERTINGINPUT_VP1       OPAMP_SEC_NONINVERTINGINPUT_IO1
913
#define HRTIM_OUTPUTSET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
914
#define OPAMP_SEC_NONINVERTINGINPUT_VP2       OPAMP_SEC_NONINVERTINGINPUT_IO2
914
#define HRTIM_OUTPUTSET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
915
#define OPAMP_SEC_NONINVERTINGINPUT_VP3       OPAMP_SEC_NONINVERTINGINPUT_IO3
915
#define HRTIM_OUTPUTSET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
916
 
916
#define HRTIM_OUTPUTSET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
917
#define OPAMP_INVERTINGINPUT_VM0              OPAMP_INVERTINGINPUT_IO0
917
#define HRTIM_OUTPUTSET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
918
#define OPAMP_INVERTINGINPUT_VM1              OPAMP_INVERTINGINPUT_IO1
918
#define HRTIM_OUTPUTSET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
919
 
919
#define HRTIM_OUTPUTSET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
920
#define IOPAMP_INVERTINGINPUT_VM0             OPAMP_INVERTINGINPUT_IO0
920
#define HRTIM_OUTPUTSET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
921
#define IOPAMP_INVERTINGINPUT_VM1             OPAMP_INVERTINGINPUT_IO1
921
#define HRTIM_OUTPUTSET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
922
 
922
#define HRTIM_OUTPUTSET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
923
#define OPAMP_SEC_INVERTINGINPUT_VM0          OPAMP_SEC_INVERTINGINPUT_IO0
923
 
924
#define OPAMP_SEC_INVERTINGINPUT_VM1          OPAMP_SEC_INVERTINGINPUT_IO1
924
#define HRTIM_OUTPUTRESET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
925
 
925
#define HRTIM_OUTPUTRESET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
926
#define OPAMP_INVERTINGINPUT_VINM             OPAMP_SEC_INVERTINGINPUT_IO1
926
#define HRTIM_OUTPUTRESET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
927
 
927
#define HRTIM_OUTPUTRESET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
928
#define OPAMP_PGACONNECT_NO                   OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
928
#define HRTIM_OUTPUTRESET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
929
#define OPAMP_PGACONNECT_VM0                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
929
#define HRTIM_OUTPUTRESET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
930
#define OPAMP_PGACONNECT_VM1                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
930
#define HRTIM_OUTPUTRESET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
931
 
931
#define HRTIM_OUTPUTRESET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
932
#if defined(STM32L1) || defined(STM32L4) || defined(STM32L5) || defined(STM32H7) || defined(STM32G4)
932
#define HRTIM_OUTPUTRESET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
933
#define HAL_OPAMP_MSP_INIT_CB_ID       HAL_OPAMP_MSPINIT_CB_ID
933
#define HRTIM_OUTPUTRESET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
934
#define HAL_OPAMP_MSP_DEINIT_CB_ID     HAL_OPAMP_MSPDEINIT_CB_ID
934
#define HRTIM_OUTPUTRESET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
935
#endif
935
#define HRTIM_OUTPUTRESET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
936
 
936
#define HRTIM_OUTPUTRESET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
937
#if defined(STM32L4) || defined(STM32L5)
937
#define HRTIM_OUTPUTRESET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
938
#define OPAMP_POWERMODE_NORMAL                OPAMP_POWERMODE_NORMALPOWER
938
#define HRTIM_OUTPUTRESET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
939
#elif defined(STM32G4)
939
#define HRTIM_OUTPUTRESET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
940
#define OPAMP_POWERMODE_NORMAL                OPAMP_POWERMODE_NORMALSPEED
940
#define HRTIM_OUTPUTRESET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
941
#endif
941
#define HRTIM_OUTPUTRESET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
942
 
942
#define HRTIM_OUTPUTRESET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
943
/**
943
#define HRTIM_OUTPUTRESET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
944
  * @}
944
#define HRTIM_OUTPUTRESET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
945
  */
945
#define HRTIM_OUTPUTRESET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
946
 
946
#define HRTIM_OUTPUTRESET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
947
/** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
947
#define HRTIM_OUTPUTRESET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
948
  * @{
948
#define HRTIM_OUTPUTRESET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
949
  */
949
#define HRTIM_OUTPUTRESET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
950
#define I2S_STANDARD_PHILLIPS      I2S_STANDARD_PHILIPS
950
#define HRTIM_OUTPUTRESET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
951
 
951
#define HRTIM_OUTPUTRESET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
952
#if defined(STM32H7)
952
#define HRTIM_OUTPUTRESET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
953
#define I2S_IT_TXE               I2S_IT_TXP
953
#define HRTIM_OUTPUTRESET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
954
#define I2S_IT_RXNE              I2S_IT_RXP
954
#define HRTIM_OUTPUTRESET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
955
 
955
#define HRTIM_OUTPUTRESET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
956
#define I2S_FLAG_TXE             I2S_FLAG_TXP
956
#define HRTIM_OUTPUTRESET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
957
#define I2S_FLAG_RXNE            I2S_FLAG_RXP
957
#define HRTIM_OUTPUTRESET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
958
#endif
958
#define HRTIM_OUTPUTRESET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
959
 
959
#define HRTIM_OUTPUTRESET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
960
#if defined(STM32F7)
960
#define HRTIM_OUTPUTRESET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
961
#define I2S_CLOCK_SYSCLK           I2S_CLOCK_PLL
961
#define HRTIM_OUTPUTRESET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
962
#endif
962
#define HRTIM_OUTPUTRESET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
963
/**
963
#define HRTIM_OUTPUTRESET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
964
  * @}
964
#define HRTIM_OUTPUTRESET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
965
  */
965
#define HRTIM_OUTPUTRESET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
966
 
966
#define HRTIM_OUTPUTRESET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
967
/** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
967
#define HRTIM_OUTPUTRESET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
968
  * @{
968
#define HRTIM_OUTPUTRESET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
969
  */
969
#define HRTIM_OUTPUTRESET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
970
 
970
#define HRTIM_OUTPUTRESET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
971
/* Compact Flash-ATA registers description */
971
#define HRTIM_OUTPUTRESET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
972
#define CF_DATA                       ATA_DATA
972
#define HRTIM_OUTPUTRESET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
973
#define CF_SECTOR_COUNT               ATA_SECTOR_COUNT
973
#define HRTIM_OUTPUTRESET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
974
#define CF_SECTOR_NUMBER              ATA_SECTOR_NUMBER
974
#define HRTIM_OUTPUTRESET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
975
#define CF_CYLINDER_LOW               ATA_CYLINDER_LOW
975
#define HRTIM_OUTPUTRESET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
976
#define CF_CYLINDER_HIGH              ATA_CYLINDER_HIGH
976
#define HRTIM_OUTPUTRESET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
977
#define CF_CARD_HEAD                  ATA_CARD_HEAD
977
#define HRTIM_OUTPUTRESET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
978
#define CF_STATUS_CMD                 ATA_STATUS_CMD
978
#endif /* STM32H7 */
979
#define CF_STATUS_CMD_ALTERNATE       ATA_STATUS_CMD_ALTERNATE
979
 
980
#define CF_COMMON_DATA_AREA           ATA_COMMON_DATA_AREA
980
#if defined(STM32F3)
981
 
981
/** @brief Constants defining available sources associated to external events.
982
/* Compact Flash-ATA commands */
982
  */
983
#define CF_READ_SECTOR_CMD            ATA_READ_SECTOR_CMD
983
#define HRTIM_EVENTSRC_1              (0x00000000U)
984
#define CF_WRITE_SECTOR_CMD           ATA_WRITE_SECTOR_CMD
984
#define HRTIM_EVENTSRC_2              (HRTIM_EECR1_EE1SRC_0)
985
#define CF_ERASE_SECTOR_CMD           ATA_ERASE_SECTOR_CMD
985
#define HRTIM_EVENTSRC_3              (HRTIM_EECR1_EE1SRC_1)
986
#define CF_IDENTIFY_CMD               ATA_IDENTIFY_CMD
986
#define HRTIM_EVENTSRC_4              (HRTIM_EECR1_EE1SRC_1 | HRTIM_EECR1_EE1SRC_0)
987
 
987
 
988
#define PCCARD_StatusTypedef          HAL_PCCARD_StatusTypeDef
988
/** @brief Constants defining the DLL calibration periods (in micro seconds)
989
#define PCCARD_SUCCESS                HAL_PCCARD_STATUS_SUCCESS
989
  */
990
#define PCCARD_ONGOING                HAL_PCCARD_STATUS_ONGOING
990
#define HRTIM_CALIBRATIONRATE_7300             0x00000000U
991
#define PCCARD_ERROR                  HAL_PCCARD_STATUS_ERROR
991
#define HRTIM_CALIBRATIONRATE_910              (HRTIM_DLLCR_CALRTE_0)
992
#define PCCARD_TIMEOUT                HAL_PCCARD_STATUS_TIMEOUT
992
#define HRTIM_CALIBRATIONRATE_114              (HRTIM_DLLCR_CALRTE_1)
993
/**
993
#define HRTIM_CALIBRATIONRATE_14               (HRTIM_DLLCR_CALRTE_1 | HRTIM_DLLCR_CALRTE_0)
994
  * @}
994
 
995
  */
995
#endif /* STM32F3 */
996
 
996
/**
997
/** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
997
  * @}
998
  * @{
998
  */
999
  */
999
 
1000
 
1000
/** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
1001
#define FORMAT_BIN                  RTC_FORMAT_BIN
1001
  * @{
1002
#define FORMAT_BCD                  RTC_FORMAT_BCD
1002
  */
1003
 
1003
#define I2C_DUALADDRESS_DISABLED                I2C_DUALADDRESS_DISABLE
1004
#define RTC_ALARMSUBSECONDMASK_None     RTC_ALARMSUBSECONDMASK_NONE
1004
#define I2C_DUALADDRESS_ENABLED                 I2C_DUALADDRESS_ENABLE
1005
#define RTC_TAMPERERASEBACKUP_DISABLED  RTC_TAMPER_ERASE_BACKUP_DISABLE
1005
#define I2C_GENERALCALL_DISABLED                I2C_GENERALCALL_DISABLE
1006
#define RTC_TAMPERMASK_FLAG_DISABLED    RTC_TAMPERMASK_FLAG_DISABLE
1006
#define I2C_GENERALCALL_ENABLED                 I2C_GENERALCALL_ENABLE
1007
#define RTC_TAMPERMASK_FLAG_ENABLED     RTC_TAMPERMASK_FLAG_ENABLE
1007
#define I2C_NOSTRETCH_DISABLED                  I2C_NOSTRETCH_DISABLE
1008
 
1008
#define I2C_NOSTRETCH_ENABLED                   I2C_NOSTRETCH_ENABLE
1009
#define RTC_MASKTAMPERFLAG_DISABLED     RTC_TAMPERMASK_FLAG_DISABLE
1009
#define I2C_ANALOGFILTER_ENABLED                I2C_ANALOGFILTER_ENABLE
1010
#define RTC_MASKTAMPERFLAG_ENABLED      RTC_TAMPERMASK_FLAG_ENABLE
1010
#define I2C_ANALOGFILTER_DISABLED               I2C_ANALOGFILTER_DISABLE
1011
#define RTC_TAMPERERASEBACKUP_ENABLED   RTC_TAMPER_ERASE_BACKUP_ENABLE
1011
#if defined(STM32F0) || defined(STM32F1) || defined(STM32F3) || defined(STM32G0) || defined(STM32L4) || \
1012
#define RTC_TAMPER1_2_INTERRUPT         RTC_ALL_TAMPER_INTERRUPT
1012
    defined(STM32L1) || defined(STM32F7)
1013
#define RTC_TAMPER1_2_3_INTERRUPT       RTC_ALL_TAMPER_INTERRUPT
1013
#define HAL_I2C_STATE_MEM_BUSY_TX               HAL_I2C_STATE_BUSY_TX
1014
 
1014
#define HAL_I2C_STATE_MEM_BUSY_RX               HAL_I2C_STATE_BUSY_RX
1015
#define RTC_TIMESTAMPPIN_PC13  RTC_TIMESTAMPPIN_DEFAULT
1015
#define HAL_I2C_STATE_MASTER_BUSY_TX            HAL_I2C_STATE_BUSY_TX
1016
#define RTC_TIMESTAMPPIN_PA0 RTC_TIMESTAMPPIN_POS1
1016
#define HAL_I2C_STATE_MASTER_BUSY_RX            HAL_I2C_STATE_BUSY_RX
1017
#define RTC_TIMESTAMPPIN_PI8 RTC_TIMESTAMPPIN_POS1
1017
#define HAL_I2C_STATE_SLAVE_BUSY_TX             HAL_I2C_STATE_BUSY_TX
1018
#define RTC_TIMESTAMPPIN_PC1   RTC_TIMESTAMPPIN_POS2
1018
#define HAL_I2C_STATE_SLAVE_BUSY_RX             HAL_I2C_STATE_BUSY_RX
1019
 
1019
#endif
1020
#define RTC_OUTPUT_REMAP_PC13  RTC_OUTPUT_REMAP_NONE
1020
/**
1021
#define RTC_OUTPUT_REMAP_PB14  RTC_OUTPUT_REMAP_POS1
1021
  * @}
1022
#define RTC_OUTPUT_REMAP_PB2   RTC_OUTPUT_REMAP_POS1
1022
  */
1023
 
1023
 
1024
#define RTC_TAMPERPIN_PC13 RTC_TAMPERPIN_DEFAULT
1024
/** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
1025
#define RTC_TAMPERPIN_PA0  RTC_TAMPERPIN_POS1
1025
  * @{
1026
#define RTC_TAMPERPIN_PI8  RTC_TAMPERPIN_POS1
1026
  */
1027
 
1027
#define IRDA_ONE_BIT_SAMPLE_DISABLED            IRDA_ONE_BIT_SAMPLE_DISABLE
1028
#if defined(STM32H7)
1028
#define IRDA_ONE_BIT_SAMPLE_ENABLED             IRDA_ONE_BIT_SAMPLE_ENABLE
1029
#define RTC_TAMPCR_TAMPXE          RTC_TAMPER_X
1029
 
1030
#define RTC_TAMPCR_TAMPXIE         RTC_TAMPER_X_INTERRUPT
1030
/**
1031
 
1031
  * @}
1032
#define RTC_TAMPER1_INTERRUPT      RTC_IT_TAMP1
1032
  */
1033
#define RTC_TAMPER2_INTERRUPT      RTC_IT_TAMP2
1033
 
1034
#define RTC_TAMPER3_INTERRUPT      RTC_IT_TAMP3
1034
/** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
1035
#define RTC_ALL_TAMPER_INTERRUPT   RTC_IT_TAMPALL
1035
  * @{
1036
#endif /* STM32H7 */
1036
  */
1037
 
1037
#define KR_KEY_RELOAD                   IWDG_KEY_RELOAD
1038
/**
1038
#define KR_KEY_ENABLE                   IWDG_KEY_ENABLE
1039
  * @}
1039
#define KR_KEY_EWA                      IWDG_KEY_WRITE_ACCESS_ENABLE
1040
  */
1040
#define KR_KEY_DWA                      IWDG_KEY_WRITE_ACCESS_DISABLE
1041
 
1041
/**
1042
 
1042
  * @}
1043
/** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
1043
  */
1044
  * @{
1044
 
1045
  */
1045
/** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
1046
#define SMARTCARD_NACK_ENABLED                  SMARTCARD_NACK_ENABLE
1046
  * @{
1047
#define SMARTCARD_NACK_DISABLED                 SMARTCARD_NACK_DISABLE
1047
  */
1048
 
1048
 
1049
#define SMARTCARD_ONEBIT_SAMPLING_DISABLED      SMARTCARD_ONE_BIT_SAMPLE_DISABLE
1049
#define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
1050
#define SMARTCARD_ONEBIT_SAMPLING_ENABLED       SMARTCARD_ONE_BIT_SAMPLE_ENABLE
1050
#define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
1051
#define SMARTCARD_ONEBIT_SAMPLING_DISABLE       SMARTCARD_ONE_BIT_SAMPLE_DISABLE
1051
#define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
1052
#define SMARTCARD_ONEBIT_SAMPLING_ENABLE        SMARTCARD_ONE_BIT_SAMPLE_ENABLE
1052
#define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
1053
 
1053
 
1054
#define SMARTCARD_TIMEOUT_DISABLED              SMARTCARD_TIMEOUT_DISABLE
1054
#define LPTIM_CLOCKPOLARITY_RISINGEDGE          LPTIM_CLOCKPOLARITY_RISING
1055
#define SMARTCARD_TIMEOUT_ENABLED               SMARTCARD_TIMEOUT_ENABLE
1055
#define LPTIM_CLOCKPOLARITY_FALLINGEDGE         LPTIM_CLOCKPOLARITY_FALLING
1056
 
1056
#define LPTIM_CLOCKPOLARITY_BOTHEDGES           LPTIM_CLOCKPOLARITY_RISING_FALLING
1057
#define SMARTCARD_LASTBIT_DISABLED              SMARTCARD_LASTBIT_DISABLE
1057
 
1058
#define SMARTCARD_LASTBIT_ENABLED               SMARTCARD_LASTBIT_ENABLE
1058
#define LPTIM_TRIGSAMPLETIME_DIRECTTRANSISTION  LPTIM_TRIGSAMPLETIME_DIRECTTRANSITION
1059
/**
1059
#define LPTIM_TRIGSAMPLETIME_2TRANSISTIONS      LPTIM_TRIGSAMPLETIME_2TRANSITIONS
1060
  * @}
1060
#define LPTIM_TRIGSAMPLETIME_4TRANSISTIONS      LPTIM_TRIGSAMPLETIME_4TRANSITIONS
1061
  */
1061
#define LPTIM_TRIGSAMPLETIME_8TRANSISTIONS      LPTIM_TRIGSAMPLETIME_8TRANSITIONS
1062
 
1062
 
1063
 
1063
/* The following 3 definition have also been present in a temporary version of lptim.h */
1064
/** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
1064
/* They need to be renamed also to the right name, just in case */
1065
  * @{
1065
#define LPTIM_TRIGSAMPLETIME_2TRANSITION        LPTIM_TRIGSAMPLETIME_2TRANSITIONS
1066
  */
1066
#define LPTIM_TRIGSAMPLETIME_4TRANSITION        LPTIM_TRIGSAMPLETIME_4TRANSITIONS
1067
#define SMBUS_DUALADDRESS_DISABLED      SMBUS_DUALADDRESS_DISABLE
1067
#define LPTIM_TRIGSAMPLETIME_8TRANSITION        LPTIM_TRIGSAMPLETIME_8TRANSITIONS
1068
#define SMBUS_DUALADDRESS_ENABLED       SMBUS_DUALADDRESS_ENABLE
1068
 
1069
#define SMBUS_GENERALCALL_DISABLED      SMBUS_GENERALCALL_DISABLE
1069
 
1070
#define SMBUS_GENERALCALL_ENABLED       SMBUS_GENERALCALL_ENABLE
1070
/** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
1071
#define SMBUS_NOSTRETCH_DISABLED        SMBUS_NOSTRETCH_DISABLE
1071
  * @{
1072
#define SMBUS_NOSTRETCH_ENABLED         SMBUS_NOSTRETCH_ENABLE
1072
  */
1073
#define SMBUS_ANALOGFILTER_ENABLED      SMBUS_ANALOGFILTER_ENABLE
1073
#define HAL_LPTIM_ReadCompare      HAL_LPTIM_ReadCapturedValue
1074
#define SMBUS_ANALOGFILTER_DISABLED     SMBUS_ANALOGFILTER_DISABLE
1074
/**
1075
#define SMBUS_PEC_DISABLED              SMBUS_PEC_DISABLE
1075
  * @}
1076
#define SMBUS_PEC_ENABLED               SMBUS_PEC_ENABLE
1076
  */
1077
#define HAL_SMBUS_STATE_SLAVE_LISTEN    HAL_SMBUS_STATE_LISTEN
1077
 
1078
/**
1078
#if defined(STM32U5)
1079
  * @}
1079
#define LPTIM_ISR_CC1        LPTIM_ISR_CC1IF
1080
  */
1080
#define LPTIM_ISR_CC2        LPTIM_ISR_CC2IF
1081
 
1081
#define LPTIM_CHANNEL_ALL    0x00000000U
1082
/** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
1082
#endif /* STM32U5 */
1083
  * @{
1083
/**
1084
  */
1084
  * @}
1085
#define SPI_TIMODE_DISABLED             SPI_TIMODE_DISABLE
1085
  */
1086
#define SPI_TIMODE_ENABLED              SPI_TIMODE_ENABLE
1086
 
1087
 
1087
/** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
1088
#define SPI_CRCCALCULATION_DISABLED     SPI_CRCCALCULATION_DISABLE
1088
  * @{
1089
#define SPI_CRCCALCULATION_ENABLED      SPI_CRCCALCULATION_ENABLE
1089
  */
1090
 
1090
#define HAL_NAND_Read_Page              HAL_NAND_Read_Page_8b
1091
#define SPI_NSS_PULSE_DISABLED          SPI_NSS_PULSE_DISABLE
1091
#define HAL_NAND_Write_Page             HAL_NAND_Write_Page_8b
1092
#define SPI_NSS_PULSE_ENABLED           SPI_NSS_PULSE_ENABLE
1092
#define HAL_NAND_Read_SpareArea         HAL_NAND_Read_SpareArea_8b
1093
 
1093
#define HAL_NAND_Write_SpareArea        HAL_NAND_Write_SpareArea_8b
1094
#if defined(STM32H7)
1094
 
1095
 
1095
#define NAND_AddressTypedef             NAND_AddressTypeDef
1096
#define SPI_FLAG_TXE                    SPI_FLAG_TXP
1096
 
1097
#define SPI_FLAG_RXNE                   SPI_FLAG_RXP
1097
#define __ARRAY_ADDRESS                 ARRAY_ADDRESS
1098
 
1098
#define __ADDR_1st_CYCLE                ADDR_1ST_CYCLE
1099
#define SPI_IT_TXE                      SPI_IT_TXP
1099
#define __ADDR_2nd_CYCLE                ADDR_2ND_CYCLE
1100
#define SPI_IT_RXNE                     SPI_IT_RXP
1100
#define __ADDR_3rd_CYCLE                ADDR_3RD_CYCLE
1101
 
1101
#define __ADDR_4th_CYCLE                ADDR_4TH_CYCLE
1102
#define SPI_FRLVL_EMPTY                 SPI_RX_FIFO_0PACKET
1102
/**
1103
#define SPI_FRLVL_QUARTER_FULL          SPI_RX_FIFO_1PACKET
1103
  * @}
1104
#define SPI_FRLVL_HALF_FULL             SPI_RX_FIFO_2PACKET
1104
  */
1105
#define SPI_FRLVL_FULL                  SPI_RX_FIFO_3PACKET
1105
 
1106
 
1106
/** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
1107
#endif /* STM32H7 */
1107
  * @{
1108
 
1108
  */
1109
/**
1109
#define NOR_StatusTypedef              HAL_NOR_StatusTypeDef
1110
  * @}
1110
#define NOR_SUCCESS                    HAL_NOR_STATUS_SUCCESS
1111
  */
1111
#define NOR_ONGOING                    HAL_NOR_STATUS_ONGOING
1112
 
1112
#define NOR_ERROR                      HAL_NOR_STATUS_ERROR
1113
/** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
1113
#define NOR_TIMEOUT                    HAL_NOR_STATUS_TIMEOUT
1114
  * @{
1114
 
1115
  */
1115
#define __NOR_WRITE                    NOR_WRITE
1116
#define CCER_CCxE_MASK                   TIM_CCER_CCxE_MASK
1116
#define __NOR_ADDR_SHIFT               NOR_ADDR_SHIFT
1117
#define CCER_CCxNE_MASK                  TIM_CCER_CCxNE_MASK
1117
/**
1118
 
1118
  * @}
1119
#define TIM_DMABase_CR1                  TIM_DMABASE_CR1
1119
  */
1120
#define TIM_DMABase_CR2                  TIM_DMABASE_CR2
1120
 
1121
#define TIM_DMABase_SMCR                 TIM_DMABASE_SMCR
1121
/** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
1122
#define TIM_DMABase_DIER                 TIM_DMABASE_DIER
1122
  * @{
1123
#define TIM_DMABase_SR                   TIM_DMABASE_SR
1123
  */
1124
#define TIM_DMABase_EGR                  TIM_DMABASE_EGR
1124
 
1125
#define TIM_DMABase_CCMR1                TIM_DMABASE_CCMR1
1125
#define OPAMP_NONINVERTINGINPUT_VP0           OPAMP_NONINVERTINGINPUT_IO0
1126
#define TIM_DMABase_CCMR2                TIM_DMABASE_CCMR2
1126
#define OPAMP_NONINVERTINGINPUT_VP1           OPAMP_NONINVERTINGINPUT_IO1
1127
#define TIM_DMABase_CCER                 TIM_DMABASE_CCER
1127
#define OPAMP_NONINVERTINGINPUT_VP2           OPAMP_NONINVERTINGINPUT_IO2
1128
#define TIM_DMABase_CNT                  TIM_DMABASE_CNT
1128
#define OPAMP_NONINVERTINGINPUT_VP3           OPAMP_NONINVERTINGINPUT_IO3
1129
#define TIM_DMABase_PSC                  TIM_DMABASE_PSC
1129
 
1130
#define TIM_DMABase_ARR                  TIM_DMABASE_ARR
1130
#define OPAMP_SEC_NONINVERTINGINPUT_VP0       OPAMP_SEC_NONINVERTINGINPUT_IO0
1131
#define TIM_DMABase_RCR                  TIM_DMABASE_RCR
1131
#define OPAMP_SEC_NONINVERTINGINPUT_VP1       OPAMP_SEC_NONINVERTINGINPUT_IO1
1132
#define TIM_DMABase_CCR1                 TIM_DMABASE_CCR1
1132
#define OPAMP_SEC_NONINVERTINGINPUT_VP2       OPAMP_SEC_NONINVERTINGINPUT_IO2
1133
#define TIM_DMABase_CCR2                 TIM_DMABASE_CCR2
1133
#define OPAMP_SEC_NONINVERTINGINPUT_VP3       OPAMP_SEC_NONINVERTINGINPUT_IO3
1134
#define TIM_DMABase_CCR3                 TIM_DMABASE_CCR3
1134
 
1135
#define TIM_DMABase_CCR4                 TIM_DMABASE_CCR4
1135
#define OPAMP_INVERTINGINPUT_VM0              OPAMP_INVERTINGINPUT_IO0
1136
#define TIM_DMABase_BDTR                 TIM_DMABASE_BDTR
1136
#define OPAMP_INVERTINGINPUT_VM1              OPAMP_INVERTINGINPUT_IO1
1137
#define TIM_DMABase_DCR                  TIM_DMABASE_DCR
1137
 
1138
#define TIM_DMABase_DMAR                 TIM_DMABASE_DMAR
1138
#define IOPAMP_INVERTINGINPUT_VM0             OPAMP_INVERTINGINPUT_IO0
1139
#define TIM_DMABase_OR1                  TIM_DMABASE_OR1
1139
#define IOPAMP_INVERTINGINPUT_VM1             OPAMP_INVERTINGINPUT_IO1
1140
#define TIM_DMABase_CCMR3                TIM_DMABASE_CCMR3
1140
 
1141
#define TIM_DMABase_CCR5                 TIM_DMABASE_CCR5
1141
#define OPAMP_SEC_INVERTINGINPUT_VM0          OPAMP_SEC_INVERTINGINPUT_IO0
1142
#define TIM_DMABase_CCR6                 TIM_DMABASE_CCR6
1142
#define OPAMP_SEC_INVERTINGINPUT_VM1          OPAMP_SEC_INVERTINGINPUT_IO1
1143
#define TIM_DMABase_OR2                  TIM_DMABASE_OR2
1143
 
1144
#define TIM_DMABase_OR3                  TIM_DMABASE_OR3
1144
#define OPAMP_INVERTINGINPUT_VINM             OPAMP_SEC_INVERTINGINPUT_IO1
1145
#define TIM_DMABase_OR                   TIM_DMABASE_OR
1145
 
1146
 
1146
#define OPAMP_PGACONNECT_NO                   OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
1147
#define TIM_EventSource_Update           TIM_EVENTSOURCE_UPDATE
1147
#define OPAMP_PGACONNECT_VM0                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
1148
#define TIM_EventSource_CC1              TIM_EVENTSOURCE_CC1
1148
#define OPAMP_PGACONNECT_VM1                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
1149
#define TIM_EventSource_CC2              TIM_EVENTSOURCE_CC2
1149
 
1150
#define TIM_EventSource_CC3              TIM_EVENTSOURCE_CC3
1150
#if defined(STM32L1) || defined(STM32L4) || defined(STM32L5) || defined(STM32H7) || defined(STM32G4) || defined(STM32U5)
1151
#define TIM_EventSource_CC4              TIM_EVENTSOURCE_CC4
1151
#define HAL_OPAMP_MSP_INIT_CB_ID       HAL_OPAMP_MSPINIT_CB_ID
1152
#define TIM_EventSource_COM              TIM_EVENTSOURCE_COM
1152
#define HAL_OPAMP_MSP_DEINIT_CB_ID     HAL_OPAMP_MSPDEINIT_CB_ID
1153
#define TIM_EventSource_Trigger          TIM_EVENTSOURCE_TRIGGER
1153
#endif
1154
#define TIM_EventSource_Break            TIM_EVENTSOURCE_BREAK
1154
 
1155
#define TIM_EventSource_Break2           TIM_EVENTSOURCE_BREAK2
1155
#if defined(STM32L4) || defined(STM32L5)
1156
 
1156
#define OPAMP_POWERMODE_NORMAL                OPAMP_POWERMODE_NORMALPOWER
1157
#define TIM_DMABurstLength_1Transfer     TIM_DMABURSTLENGTH_1TRANSFER
1157
#elif defined(STM32G4)
1158
#define TIM_DMABurstLength_2Transfers    TIM_DMABURSTLENGTH_2TRANSFERS
1158
#define OPAMP_POWERMODE_NORMAL                OPAMP_POWERMODE_NORMALSPEED
1159
#define TIM_DMABurstLength_3Transfers    TIM_DMABURSTLENGTH_3TRANSFERS
1159
#endif
1160
#define TIM_DMABurstLength_4Transfers    TIM_DMABURSTLENGTH_4TRANSFERS
1160
 
1161
#define TIM_DMABurstLength_5Transfers    TIM_DMABURSTLENGTH_5TRANSFERS
1161
/**
1162
#define TIM_DMABurstLength_6Transfers    TIM_DMABURSTLENGTH_6TRANSFERS
1162
  * @}
1163
#define TIM_DMABurstLength_7Transfers    TIM_DMABURSTLENGTH_7TRANSFERS
1163
  */
1164
#define TIM_DMABurstLength_8Transfers    TIM_DMABURSTLENGTH_8TRANSFERS
1164
 
1165
#define TIM_DMABurstLength_9Transfers    TIM_DMABURSTLENGTH_9TRANSFERS
1165
/** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
1166
#define TIM_DMABurstLength_10Transfers   TIM_DMABURSTLENGTH_10TRANSFERS
1166
  * @{
1167
#define TIM_DMABurstLength_11Transfers   TIM_DMABURSTLENGTH_11TRANSFERS
1167
  */
1168
#define TIM_DMABurstLength_12Transfers   TIM_DMABURSTLENGTH_12TRANSFERS
1168
#define I2S_STANDARD_PHILLIPS      I2S_STANDARD_PHILIPS
1169
#define TIM_DMABurstLength_13Transfers   TIM_DMABURSTLENGTH_13TRANSFERS
1169
 
1170
#define TIM_DMABurstLength_14Transfers   TIM_DMABURSTLENGTH_14TRANSFERS
1170
#if defined(STM32H7)
1171
#define TIM_DMABurstLength_15Transfers   TIM_DMABURSTLENGTH_15TRANSFERS
1171
#define I2S_IT_TXE               I2S_IT_TXP
1172
#define TIM_DMABurstLength_16Transfers   TIM_DMABURSTLENGTH_16TRANSFERS
1172
#define I2S_IT_RXNE              I2S_IT_RXP
1173
#define TIM_DMABurstLength_17Transfers   TIM_DMABURSTLENGTH_17TRANSFERS
1173
 
1174
#define TIM_DMABurstLength_18Transfers   TIM_DMABURSTLENGTH_18TRANSFERS
1174
#define I2S_FLAG_TXE             I2S_FLAG_TXP
1175
 
1175
#define I2S_FLAG_RXNE            I2S_FLAG_RXP
1176
#if defined(STM32L0)
1176
#endif
1177
#define TIM22_TI1_GPIO1   TIM22_TI1_GPIO
1177
 
1178
#define TIM22_TI1_GPIO2   TIM22_TI1_GPIO
1178
#if defined(STM32F7)
1179
#endif
1179
#define I2S_CLOCK_SYSCLK           I2S_CLOCK_PLL
1180
 
1180
#endif
1181
#if defined(STM32F3)
1181
/**
1182
#define IS_TIM_HALL_INTERFACE_INSTANCE   IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE
1182
  * @}
1183
#endif
1183
  */
1184
 
1184
 
1185
#if defined(STM32H7)
1185
/** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
1186
#define TIM_TIM1_ETR_COMP1_OUT        TIM_TIM1_ETR_COMP1
1186
  * @{
1187
#define TIM_TIM1_ETR_COMP2_OUT        TIM_TIM1_ETR_COMP2
1187
  */
1188
#define TIM_TIM8_ETR_COMP1_OUT        TIM_TIM8_ETR_COMP1
1188
 
1189
#define TIM_TIM8_ETR_COMP2_OUT        TIM_TIM8_ETR_COMP2
1189
/* Compact Flash-ATA registers description */
1190
#define TIM_TIM2_ETR_COMP1_OUT        TIM_TIM2_ETR_COMP1
1190
#define CF_DATA                       ATA_DATA
1191
#define TIM_TIM2_ETR_COMP2_OUT        TIM_TIM2_ETR_COMP2
1191
#define CF_SECTOR_COUNT               ATA_SECTOR_COUNT
1192
#define TIM_TIM3_ETR_COMP1_OUT        TIM_TIM3_ETR_COMP1
1192
#define CF_SECTOR_NUMBER              ATA_SECTOR_NUMBER
1193
#define TIM_TIM1_TI1_COMP1_OUT        TIM_TIM1_TI1_COMP1
1193
#define CF_CYLINDER_LOW               ATA_CYLINDER_LOW
1194
#define TIM_TIM8_TI1_COMP2_OUT        TIM_TIM8_TI1_COMP2
1194
#define CF_CYLINDER_HIGH              ATA_CYLINDER_HIGH
1195
#define TIM_TIM2_TI4_COMP1_OUT        TIM_TIM2_TI4_COMP1
1195
#define CF_CARD_HEAD                  ATA_CARD_HEAD
1196
#define TIM_TIM2_TI4_COMP2_OUT        TIM_TIM2_TI4_COMP2
1196
#define CF_STATUS_CMD                 ATA_STATUS_CMD
1197
#define TIM_TIM2_TI4_COMP1COMP2_OUT   TIM_TIM2_TI4_COMP1_COMP2
1197
#define CF_STATUS_CMD_ALTERNATE       ATA_STATUS_CMD_ALTERNATE
1198
#define TIM_TIM3_TI1_COMP1_OUT        TIM_TIM3_TI1_COMP1
1198
#define CF_COMMON_DATA_AREA           ATA_COMMON_DATA_AREA
1199
#define TIM_TIM3_TI1_COMP2_OUT        TIM_TIM3_TI1_COMP2
1199
 
1200
#define TIM_TIM3_TI1_COMP1COMP2_OUT   TIM_TIM3_TI1_COMP1_COMP2
1200
/* Compact Flash-ATA commands */
1201
#endif
1201
#define CF_READ_SECTOR_CMD            ATA_READ_SECTOR_CMD
1202
 
1202
#define CF_WRITE_SECTOR_CMD           ATA_WRITE_SECTOR_CMD
1203
/**
1203
#define CF_ERASE_SECTOR_CMD           ATA_ERASE_SECTOR_CMD
1204
  * @}
1204
#define CF_IDENTIFY_CMD               ATA_IDENTIFY_CMD
1205
  */
1205
 
1206
 
1206
#define PCCARD_StatusTypedef          HAL_PCCARD_StatusTypeDef
1207
/** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
1207
#define PCCARD_SUCCESS                HAL_PCCARD_STATUS_SUCCESS
1208
  * @{
1208
#define PCCARD_ONGOING                HAL_PCCARD_STATUS_ONGOING
1209
  */
1209
#define PCCARD_ERROR                  HAL_PCCARD_STATUS_ERROR
1210
#define TSC_SYNC_POL_FALL        TSC_SYNC_POLARITY_FALLING
1210
#define PCCARD_TIMEOUT                HAL_PCCARD_STATUS_TIMEOUT
1211
#define TSC_SYNC_POL_RISE_HIGH   TSC_SYNC_POLARITY_RISING
1211
/**
1212
/**
1212
  * @}
1213
  * @}
1213
  */
1214
  */
1214
 
1215
 
1215
/** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
1216
/** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
1216
  * @{
1217
  * @{
1217
  */
1218
  */
1218
 
1219
#define UART_ONEBIT_SAMPLING_DISABLED   UART_ONE_BIT_SAMPLE_DISABLE
1219
#define FORMAT_BIN                  RTC_FORMAT_BIN
1220
#define UART_ONEBIT_SAMPLING_ENABLED    UART_ONE_BIT_SAMPLE_ENABLE
1220
#define FORMAT_BCD                  RTC_FORMAT_BCD
1221
#define UART_ONE_BIT_SAMPLE_DISABLED    UART_ONE_BIT_SAMPLE_DISABLE
1221
 
1222
#define UART_ONE_BIT_SAMPLE_ENABLED     UART_ONE_BIT_SAMPLE_ENABLE
1222
#define RTC_ALARMSUBSECONDMASK_None     RTC_ALARMSUBSECONDMASK_NONE
1223
 
1223
#define RTC_TAMPERERASEBACKUP_DISABLED  RTC_TAMPER_ERASE_BACKUP_DISABLE
1224
#define __HAL_UART_ONEBIT_ENABLE        __HAL_UART_ONE_BIT_SAMPLE_ENABLE
1224
#define RTC_TAMPERMASK_FLAG_DISABLED    RTC_TAMPERMASK_FLAG_DISABLE
1225
#define __HAL_UART_ONEBIT_DISABLE       __HAL_UART_ONE_BIT_SAMPLE_DISABLE
1225
#define RTC_TAMPERMASK_FLAG_ENABLED     RTC_TAMPERMASK_FLAG_ENABLE
1226
 
1226
 
1227
#define __DIV_SAMPLING16                UART_DIV_SAMPLING16
1227
#define RTC_MASKTAMPERFLAG_DISABLED     RTC_TAMPERMASK_FLAG_DISABLE
1228
#define __DIVMANT_SAMPLING16            UART_DIVMANT_SAMPLING16
1228
#define RTC_MASKTAMPERFLAG_ENABLED      RTC_TAMPERMASK_FLAG_ENABLE
1229
#define __DIVFRAQ_SAMPLING16            UART_DIVFRAQ_SAMPLING16
1229
#define RTC_TAMPERERASEBACKUP_ENABLED   RTC_TAMPER_ERASE_BACKUP_ENABLE
1230
#define __UART_BRR_SAMPLING16           UART_BRR_SAMPLING16
1230
#define RTC_TAMPER1_2_INTERRUPT         RTC_ALL_TAMPER_INTERRUPT
1231
 
1231
#define RTC_TAMPER1_2_3_INTERRUPT       RTC_ALL_TAMPER_INTERRUPT
1232
#define __DIV_SAMPLING8                 UART_DIV_SAMPLING8
1232
 
1233
#define __DIVMANT_SAMPLING8             UART_DIVMANT_SAMPLING8
1233
#define RTC_TIMESTAMPPIN_PC13  RTC_TIMESTAMPPIN_DEFAULT
1234
#define __DIVFRAQ_SAMPLING8             UART_DIVFRAQ_SAMPLING8
1234
#define RTC_TIMESTAMPPIN_PA0   RTC_TIMESTAMPPIN_POS1
1235
#define __UART_BRR_SAMPLING8            UART_BRR_SAMPLING8
1235
#define RTC_TIMESTAMPPIN_PI8   RTC_TIMESTAMPPIN_POS1
1236
 
1236
#define RTC_TIMESTAMPPIN_PC1   RTC_TIMESTAMPPIN_POS2
1237
#define __DIV_LPUART                    UART_DIV_LPUART
1237
 
1238
 
1238
#define RTC_OUTPUT_REMAP_PC13  RTC_OUTPUT_REMAP_NONE
1239
#define UART_WAKEUPMETHODE_IDLELINE     UART_WAKEUPMETHOD_IDLELINE
1239
#define RTC_OUTPUT_REMAP_PB14  RTC_OUTPUT_REMAP_POS1
1240
#define UART_WAKEUPMETHODE_ADDRESSMARK  UART_WAKEUPMETHOD_ADDRESSMARK
1240
#define RTC_OUTPUT_REMAP_PB2   RTC_OUTPUT_REMAP_POS1
1241
 
1241
 
1242
/**
1242
#define RTC_TAMPERPIN_PC13 RTC_TAMPERPIN_DEFAULT
1243
  * @}
1243
#define RTC_TAMPERPIN_PA0  RTC_TAMPERPIN_POS1
1244
  */
1244
#define RTC_TAMPERPIN_PI8  RTC_TAMPERPIN_POS1
1245
 
1245
 
1246
 
1246
#if defined(STM32H5)
1247
/** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
1247
#define TAMP_SECRETDEVICE_ERASE_NONE        TAMP_DEVICESECRETS_ERASE_NONE
1248
  * @{
1248
#define TAMP_SECRETDEVICE_ERASE_BKP_SRAM    TAMP_DEVICESECRETS_ERASE_BKPSRAM
1249
  */
1249
#endif /* STM32H5 */
1250
 
1250
 
1251
#define USART_CLOCK_DISABLED            USART_CLOCK_DISABLE
1251
#if defined(STM32WBA)
1252
#define USART_CLOCK_ENABLED             USART_CLOCK_ENABLE
1252
#define TAMP_SECRETDEVICE_ERASE_NONE            TAMP_DEVICESECRETS_ERASE_NONE
1253
 
1253
#define TAMP_SECRETDEVICE_ERASE_SRAM2           TAMP_DEVICESECRETS_ERASE_SRAM2
1254
#define USARTNACK_ENABLED               USART_NACK_ENABLE
1254
#define TAMP_SECRETDEVICE_ERASE_RHUK            TAMP_DEVICESECRETS_ERASE_RHUK
1255
#define USARTNACK_DISABLED              USART_NACK_DISABLE
1255
#define TAMP_SECRETDEVICE_ERASE_ICACHE          TAMP_DEVICESECRETS_ERASE_ICACHE
1256
/**
1256
#define TAMP_SECRETDEVICE_ERASE_SAES_AES_HASH   TAMP_DEVICESECRETS_ERASE_SAES_AES_HASH
1257
  * @}
1257
#define TAMP_SECRETDEVICE_ERASE_PKA_SRAM        TAMP_DEVICESECRETS_ERASE_PKA_SRAM
1258
  */
1258
#define TAMP_SECRETDEVICE_ERASE_ALL             TAMP_DEVICESECRETS_ERASE_ALL
1259
 
1259
#endif /* STM32WBA */
1260
/** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
1260
 
1261
  * @{
1261
#if defined(STM32H5) || defined(STM32WBA)
1262
  */
1262
#define TAMP_SECRETDEVICE_ERASE_DISABLE     TAMP_DEVICESECRETS_ERASE_NONE
1263
#define CFR_BASE                    WWDG_CFR_BASE
1263
#define TAMP_SECRETDEVICE_ERASE_ENABLE      TAMP_SECRETDEVICE_ERASE_ALL
1264
 
1264
#endif /* STM32H5 || STM32WBA */
1265
/**
1265
 
1266
  * @}
1266
#if defined(STM32F7)
1267
  */
1267
#define RTC_TAMPCR_TAMPXE          RTC_TAMPER_ENABLE_BITS_MASK
1268
 
1268
#define RTC_TAMPCR_TAMPXIE         RTC_TAMPER_IT_ENABLE_BITS_MASK
1269
/** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
1269
#endif /* STM32F7 */
1270
  * @{
1270
 
1271
  */
1271
#if defined(STM32H7)
1272
#define CAN_FilterFIFO0             CAN_FILTER_FIFO0
1272
#define RTC_TAMPCR_TAMPXE          RTC_TAMPER_X
1273
#define CAN_FilterFIFO1             CAN_FILTER_FIFO1
1273
#define RTC_TAMPCR_TAMPXIE         RTC_TAMPER_X_INTERRUPT
1274
#define CAN_IT_RQCP0                CAN_IT_TME
1274
#endif /* STM32H7 */
1275
#define CAN_IT_RQCP1                CAN_IT_TME
1275
 
1276
#define CAN_IT_RQCP2                CAN_IT_TME
1276
#if defined(STM32F7) || defined(STM32H7) || defined(STM32L0)
1277
#define INAK_TIMEOUT                CAN_TIMEOUT_VALUE
1277
#define RTC_TAMPER1_INTERRUPT      RTC_IT_TAMP1
1278
#define SLAK_TIMEOUT                CAN_TIMEOUT_VALUE
1278
#define RTC_TAMPER2_INTERRUPT      RTC_IT_TAMP2
1279
#define CAN_TXSTATUS_FAILED         ((uint8_t)0x00U)
1279
#define RTC_TAMPER3_INTERRUPT      RTC_IT_TAMP3
1280
#define CAN_TXSTATUS_OK             ((uint8_t)0x01U)
1280
#define RTC_ALL_TAMPER_INTERRUPT   RTC_IT_TAMP
1281
#define CAN_TXSTATUS_PENDING        ((uint8_t)0x02U)
1281
#endif /* STM32F7 || STM32H7 || STM32L0 */
1282
 
1282
 
1283
/**
1283
/**
1284
  * @}
1284
  * @}
1285
  */
1285
  */
1286
 
1286
 
1287
/** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
1287
 
1288
  * @{
1288
/** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
1289
  */
1289
  * @{
1290
 
1290
  */
1291
#define VLAN_TAG                ETH_VLAN_TAG
1291
#define SMARTCARD_NACK_ENABLED                  SMARTCARD_NACK_ENABLE
1292
#define MIN_ETH_PAYLOAD         ETH_MIN_ETH_PAYLOAD
1292
#define SMARTCARD_NACK_DISABLED                 SMARTCARD_NACK_DISABLE
1293
#define MAX_ETH_PAYLOAD         ETH_MAX_ETH_PAYLOAD
1293
 
1294
#define JUMBO_FRAME_PAYLOAD     ETH_JUMBO_FRAME_PAYLOAD
1294
#define SMARTCARD_ONEBIT_SAMPLING_DISABLED      SMARTCARD_ONE_BIT_SAMPLE_DISABLE
1295
#define MACMIIAR_CR_MASK        ETH_MACMIIAR_CR_MASK
1295
#define SMARTCARD_ONEBIT_SAMPLING_ENABLED       SMARTCARD_ONE_BIT_SAMPLE_ENABLE
1296
#define MACCR_CLEAR_MASK        ETH_MACCR_CLEAR_MASK
1296
#define SMARTCARD_ONEBIT_SAMPLING_DISABLE       SMARTCARD_ONE_BIT_SAMPLE_DISABLE
1297
#define MACFCR_CLEAR_MASK       ETH_MACFCR_CLEAR_MASK
1297
#define SMARTCARD_ONEBIT_SAMPLING_ENABLE        SMARTCARD_ONE_BIT_SAMPLE_ENABLE
1298
#define DMAOMR_CLEAR_MASK       ETH_DMAOMR_CLEAR_MASK
1298
 
1299
 
1299
#define SMARTCARD_TIMEOUT_DISABLED              SMARTCARD_TIMEOUT_DISABLE
1300
#define ETH_MMCCR              0x00000100U
1300
#define SMARTCARD_TIMEOUT_ENABLED               SMARTCARD_TIMEOUT_ENABLE
1301
#define ETH_MMCRIR             0x00000104U
1301
 
1302
#define ETH_MMCTIR             0x00000108U
1302
#define SMARTCARD_LASTBIT_DISABLED              SMARTCARD_LASTBIT_DISABLE
1303
#define ETH_MMCRIMR            0x0000010CU
1303
#define SMARTCARD_LASTBIT_ENABLED               SMARTCARD_LASTBIT_ENABLE
1304
#define ETH_MMCTIMR            0x00000110U
1304
/**
1305
#define ETH_MMCTGFSCCR         0x0000014CU
1305
  * @}
1306
#define ETH_MMCTGFMSCCR        0x00000150U
1306
  */
1307
#define ETH_MMCTGFCR           0x00000168U
1307
 
1308
#define ETH_MMCRFCECR          0x00000194U
1308
 
1309
#define ETH_MMCRFAECR          0x00000198U
1309
/** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
1310
#define ETH_MMCRGUFCR          0x000001C4U
1310
  * @{
1311
 
1311
  */
1312
#define ETH_MAC_TXFIFO_FULL                             0x02000000U  /* Tx FIFO full */
1312
#define SMBUS_DUALADDRESS_DISABLED      SMBUS_DUALADDRESS_DISABLE
1313
#define ETH_MAC_TXFIFONOT_EMPTY                         0x01000000U  /* Tx FIFO not empty */
1313
#define SMBUS_DUALADDRESS_ENABLED       SMBUS_DUALADDRESS_ENABLE
1314
#define ETH_MAC_TXFIFO_WRITE_ACTIVE                     0x00400000U  /* Tx FIFO write active */
1314
#define SMBUS_GENERALCALL_DISABLED      SMBUS_GENERALCALL_DISABLE
1315
#define ETH_MAC_TXFIFO_IDLE                             0x00000000U  /* Tx FIFO read status: Idle */
1315
#define SMBUS_GENERALCALL_ENABLED       SMBUS_GENERALCALL_ENABLE
1316
#define ETH_MAC_TXFIFO_READ                             0x00100000U  /* Tx FIFO read status: Read (transferring data to the MAC transmitter) */
1316
#define SMBUS_NOSTRETCH_DISABLED        SMBUS_NOSTRETCH_DISABLE
1317
#define ETH_MAC_TXFIFO_WAITING                          0x00200000U  /* Tx FIFO read status: Waiting for TxStatus from MAC transmitter */
1317
#define SMBUS_NOSTRETCH_ENABLED         SMBUS_NOSTRETCH_ENABLE
1318
#define ETH_MAC_TXFIFO_WRITING                          0x00300000U  /* Tx FIFO read status: Writing the received TxStatus or flushing the TxFIFO */
1318
#define SMBUS_ANALOGFILTER_ENABLED      SMBUS_ANALOGFILTER_ENABLE
1319
#define ETH_MAC_TRANSMISSION_PAUSE                      0x00080000U  /* MAC transmitter in pause */
1319
#define SMBUS_ANALOGFILTER_DISABLED     SMBUS_ANALOGFILTER_DISABLE
1320
#define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE            0x00000000U  /* MAC transmit frame controller: Idle */
1320
#define SMBUS_PEC_DISABLED              SMBUS_PEC_DISABLE
1321
#define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING         0x00020000U  /* MAC transmit frame controller: Waiting for Status of previous frame or IFG/backoff period to be over */
1321
#define SMBUS_PEC_ENABLED               SMBUS_PEC_ENABLE
1322
#define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF   0x00040000U  /* MAC transmit frame controller: Generating and transmitting a Pause control frame (in full duplex mode) */
1322
#define HAL_SMBUS_STATE_SLAVE_LISTEN    HAL_SMBUS_STATE_LISTEN
1323
#define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING    0x00060000U  /* MAC transmit frame controller: Transferring input frame for transmission */
1323
/**
1324
#define ETH_MAC_MII_TRANSMIT_ACTIVE           0x00010000U  /* MAC MII transmit engine active */
1324
  * @}
1325
#define ETH_MAC_RXFIFO_EMPTY                  0x00000000U  /* Rx FIFO fill level: empty */
1325
  */
1326
#define ETH_MAC_RXFIFO_BELOW_THRESHOLD        0x00000100U  /* Rx FIFO fill level: fill-level below flow-control de-activate threshold */
1326
 
1327
#define ETH_MAC_RXFIFO_ABOVE_THRESHOLD        0x00000200U  /* Rx FIFO fill level: fill-level above flow-control activate threshold */
1327
/** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
1328
#define ETH_MAC_RXFIFO_FULL                   0x00000300U  /* Rx FIFO fill level: full */
1328
  * @{
1329
#if defined(STM32F1)
1329
  */
1330
#else
1330
#define SPI_TIMODE_DISABLED             SPI_TIMODE_DISABLE
1331
#define ETH_MAC_READCONTROLLER_IDLE           0x00000000U  /* Rx FIFO read controller IDLE state */
1331
#define SPI_TIMODE_ENABLED              SPI_TIMODE_ENABLE
1332
#define ETH_MAC_READCONTROLLER_READING_DATA   0x00000020U  /* Rx FIFO read controller Reading frame data */
1332
 
1333
#define ETH_MAC_READCONTROLLER_READING_STATUS 0x00000040U  /* Rx FIFO read controller Reading frame status (or time-stamp) */
1333
#define SPI_CRCCALCULATION_DISABLED     SPI_CRCCALCULATION_DISABLE
1334
#endif
1334
#define SPI_CRCCALCULATION_ENABLED      SPI_CRCCALCULATION_ENABLE
1335
#define ETH_MAC_READCONTROLLER_FLUSHING       0x00000060U  /* Rx FIFO read controller Flushing the frame data and status */
1335
 
1336
#define ETH_MAC_RXFIFO_WRITE_ACTIVE           0x00000010U  /* Rx FIFO write controller active */
1336
#define SPI_NSS_PULSE_DISABLED          SPI_NSS_PULSE_DISABLE
1337
#define ETH_MAC_SMALL_FIFO_NOTACTIVE          0x00000000U  /* MAC small FIFO read / write controllers not active */
1337
#define SPI_NSS_PULSE_ENABLED           SPI_NSS_PULSE_ENABLE
1338
#define ETH_MAC_SMALL_FIFO_READ_ACTIVE        0x00000002U  /* MAC small FIFO read controller active */
1338
 
1339
#define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE       0x00000004U  /* MAC small FIFO write controller active */
1339
#if defined(STM32H7)
1340
#define ETH_MAC_SMALL_FIFO_RW_ACTIVE          0x00000006U  /* MAC small FIFO read / write controllers active */
1340
 
1341
#define ETH_MAC_MII_RECEIVE_PROTOCOL_ACTIVE   0x00000001U  /* MAC MII receive protocol engine active */
1341
#define SPI_FLAG_TXE                    SPI_FLAG_TXP
1342
 
1342
#define SPI_FLAG_RXNE                   SPI_FLAG_RXP
1343
/**
1343
 
1344
  * @}
1344
#define SPI_IT_TXE                      SPI_IT_TXP
1345
  */
1345
#define SPI_IT_RXNE                     SPI_IT_RXP
1346
 
1346
 
1347
/** @defgroup HAL_DCMI_Aliased_Defines HAL DCMI Aliased Defines maintained for legacy purpose
1347
#define SPI_FRLVL_EMPTY                 SPI_RX_FIFO_0PACKET
1348
  * @{
1348
#define SPI_FRLVL_QUARTER_FULL          SPI_RX_FIFO_1PACKET
1349
  */
1349
#define SPI_FRLVL_HALF_FULL             SPI_RX_FIFO_2PACKET
1350
#define HAL_DCMI_ERROR_OVF      HAL_DCMI_ERROR_OVR
1350
#define SPI_FRLVL_FULL                  SPI_RX_FIFO_3PACKET
1351
#define DCMI_IT_OVF             DCMI_IT_OVR
1351
 
1352
#define DCMI_FLAG_OVFRI         DCMI_FLAG_OVRRI
1352
#endif /* STM32H7 */
1353
#define DCMI_FLAG_OVFMI         DCMI_FLAG_OVRMI
1353
 
1354
 
1354
/**
1355
#define HAL_DCMI_ConfigCROP     HAL_DCMI_ConfigCrop
1355
  * @}
1356
#define HAL_DCMI_EnableCROP     HAL_DCMI_EnableCrop
1356
  */
1357
#define HAL_DCMI_DisableCROP    HAL_DCMI_DisableCrop
1357
 
1358
 
1358
/** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
1359
/**
1359
  * @{
1360
  * @}
1360
  */
1361
  */
1361
#define CCER_CCxE_MASK                   TIM_CCER_CCxE_MASK
1362
 
1362
#define CCER_CCxNE_MASK                  TIM_CCER_CCxNE_MASK
1363
#if defined(STM32L4) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) \
1363
 
1364
  || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx) \
1364
#define TIM_DMABase_CR1                  TIM_DMABASE_CR1
1365
  || defined(STM32H7)
1365
#define TIM_DMABase_CR2                  TIM_DMABASE_CR2
1366
/** @defgroup HAL_DMA2D_Aliased_Defines HAL DMA2D Aliased Defines maintained for legacy purpose
1366
#define TIM_DMABase_SMCR                 TIM_DMABASE_SMCR
1367
  * @{
1367
#define TIM_DMABase_DIER                 TIM_DMABASE_DIER
1368
  */
1368
#define TIM_DMABase_SR                   TIM_DMABASE_SR
1369
#define DMA2D_ARGB8888          DMA2D_OUTPUT_ARGB8888
1369
#define TIM_DMABase_EGR                  TIM_DMABASE_EGR
1370
#define DMA2D_RGB888            DMA2D_OUTPUT_RGB888
1370
#define TIM_DMABase_CCMR1                TIM_DMABASE_CCMR1
1371
#define DMA2D_RGB565            DMA2D_OUTPUT_RGB565
1371
#define TIM_DMABase_CCMR2                TIM_DMABASE_CCMR2
1372
#define DMA2D_ARGB1555          DMA2D_OUTPUT_ARGB1555
1372
#define TIM_DMABase_CCER                 TIM_DMABASE_CCER
1373
#define DMA2D_ARGB4444          DMA2D_OUTPUT_ARGB4444
1373
#define TIM_DMABase_CNT                  TIM_DMABASE_CNT
1374
 
1374
#define TIM_DMABase_PSC                  TIM_DMABASE_PSC
1375
#define CM_ARGB8888             DMA2D_INPUT_ARGB8888
1375
#define TIM_DMABase_ARR                  TIM_DMABASE_ARR
1376
#define CM_RGB888               DMA2D_INPUT_RGB888
1376
#define TIM_DMABase_RCR                  TIM_DMABASE_RCR
1377
#define CM_RGB565               DMA2D_INPUT_RGB565
1377
#define TIM_DMABase_CCR1                 TIM_DMABASE_CCR1
1378
#define CM_ARGB1555             DMA2D_INPUT_ARGB1555
1378
#define TIM_DMABase_CCR2                 TIM_DMABASE_CCR2
1379
#define CM_ARGB4444             DMA2D_INPUT_ARGB4444
1379
#define TIM_DMABase_CCR3                 TIM_DMABASE_CCR3
1380
#define CM_L8                   DMA2D_INPUT_L8
1380
#define TIM_DMABase_CCR4                 TIM_DMABASE_CCR4
1381
#define CM_AL44                 DMA2D_INPUT_AL44
1381
#define TIM_DMABase_BDTR                 TIM_DMABASE_BDTR
1382
#define CM_AL88                 DMA2D_INPUT_AL88
1382
#define TIM_DMABase_DCR                  TIM_DMABASE_DCR
1383
#define CM_L4                   DMA2D_INPUT_L4
1383
#define TIM_DMABase_DMAR                 TIM_DMABASE_DMAR
1384
#define CM_A8                   DMA2D_INPUT_A8
1384
#define TIM_DMABase_OR1                  TIM_DMABASE_OR1
1385
#define CM_A4                   DMA2D_INPUT_A4
1385
#define TIM_DMABase_CCMR3                TIM_DMABASE_CCMR3
1386
/**
1386
#define TIM_DMABase_CCR5                 TIM_DMABASE_CCR5
1387
  * @}
1387
#define TIM_DMABase_CCR6                 TIM_DMABASE_CCR6
1388
  */
1388
#define TIM_DMABase_OR2                  TIM_DMABASE_OR2
1389
#endif  /* STM32L4 ||  STM32F7 ||  STM32F4 ||  STM32H7 */
1389
#define TIM_DMABase_OR3                  TIM_DMABASE_OR3
1390
 
1390
#define TIM_DMABase_OR                   TIM_DMABASE_OR
1391
#if defined(STM32L4) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) \
1391
 
1392
  || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx) \
1392
#define TIM_EventSource_Update           TIM_EVENTSOURCE_UPDATE
1393
  || defined(STM32H7)
1393
#define TIM_EventSource_CC1              TIM_EVENTSOURCE_CC1
1394
/** @defgroup DMA2D_Aliases DMA2D API Aliases
1394
#define TIM_EventSource_CC2              TIM_EVENTSOURCE_CC2
1395
  * @{
1395
#define TIM_EventSource_CC3              TIM_EVENTSOURCE_CC3
1396
  */
1396
#define TIM_EventSource_CC4              TIM_EVENTSOURCE_CC4
1397
#define HAL_DMA2D_DisableCLUT       HAL_DMA2D_CLUTLoading_Abort    /*!< Aliased to HAL_DMA2D_CLUTLoading_Abort
1397
#define TIM_EventSource_COM              TIM_EVENTSOURCE_COM
1398
                                                                        for compatibility with legacy code */
1398
#define TIM_EventSource_Trigger          TIM_EVENTSOURCE_TRIGGER
1399
/**
1399
#define TIM_EventSource_Break            TIM_EVENTSOURCE_BREAK
1400
  * @}
1400
#define TIM_EventSource_Break2           TIM_EVENTSOURCE_BREAK2
1401
  */
1401
 
1402
 
1402
#define TIM_DMABurstLength_1Transfer     TIM_DMABURSTLENGTH_1TRANSFER
1403
#endif  /* STM32L4 ||  STM32F7 ||  STM32F4 ||  STM32H7 */
1403
#define TIM_DMABurstLength_2Transfers    TIM_DMABURSTLENGTH_2TRANSFERS
1404
 
1404
#define TIM_DMABurstLength_3Transfers    TIM_DMABURSTLENGTH_3TRANSFERS
1405
/** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
1405
#define TIM_DMABurstLength_4Transfers    TIM_DMABURSTLENGTH_4TRANSFERS
1406
  * @{
1406
#define TIM_DMABurstLength_5Transfers    TIM_DMABURSTLENGTH_5TRANSFERS
1407
  */
1407
#define TIM_DMABurstLength_6Transfers    TIM_DMABURSTLENGTH_6TRANSFERS
1408
 
1408
#define TIM_DMABurstLength_7Transfers    TIM_DMABURSTLENGTH_7TRANSFERS
1409
/**
1409
#define TIM_DMABurstLength_8Transfers    TIM_DMABURSTLENGTH_8TRANSFERS
1410
  * @}
1410
#define TIM_DMABurstLength_9Transfers    TIM_DMABURSTLENGTH_9TRANSFERS
1411
  */
1411
#define TIM_DMABurstLength_10Transfers   TIM_DMABURSTLENGTH_10TRANSFERS
1412
 
1412
#define TIM_DMABurstLength_11Transfers   TIM_DMABURSTLENGTH_11TRANSFERS
1413
/* Exported functions --------------------------------------------------------*/
1413
#define TIM_DMABurstLength_12Transfers   TIM_DMABURSTLENGTH_12TRANSFERS
1414
 
1414
#define TIM_DMABurstLength_13Transfers   TIM_DMABURSTLENGTH_13TRANSFERS
1415
/** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
1415
#define TIM_DMABurstLength_14Transfers   TIM_DMABURSTLENGTH_14TRANSFERS
1416
  * @{
1416
#define TIM_DMABurstLength_15Transfers   TIM_DMABURSTLENGTH_15TRANSFERS
1417
  */
1417
#define TIM_DMABurstLength_16Transfers   TIM_DMABURSTLENGTH_16TRANSFERS
1418
#define HAL_CRYP_ComputationCpltCallback     HAL_CRYPEx_ComputationCpltCallback
1418
#define TIM_DMABurstLength_17Transfers   TIM_DMABURSTLENGTH_17TRANSFERS
1419
/**
1419
#define TIM_DMABurstLength_18Transfers   TIM_DMABURSTLENGTH_18TRANSFERS
1420
  * @}
1420
 
1421
  */
1421
#if defined(STM32L0)
1422
 
1422
#define TIM22_TI1_GPIO1   TIM22_TI1_GPIO
1423
#if !defined(STM32F2)
1423
#define TIM22_TI1_GPIO2   TIM22_TI1_GPIO
1424
/** @defgroup HASH_alias HASH API alias
1424
#endif
1425
  * @{
1425
 
1426
  */
1426
#if defined(STM32F3)
1427
#define HAL_HASHEx_IRQHandler   HAL_HASH_IRQHandler  /*!< Redirection for compatibility with legacy code */
1427
#define IS_TIM_HALL_INTERFACE_INSTANCE   IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE
1428
/**
1428
#endif
1429
  *
1429
 
1430
  * @}
1430
#if defined(STM32H7)
1431
  */
1431
#define TIM_TIM1_ETR_COMP1_OUT        TIM_TIM1_ETR_COMP1
1432
#endif /* STM32F2 */
1432
#define TIM_TIM1_ETR_COMP2_OUT        TIM_TIM1_ETR_COMP2
1433
/** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
1433
#define TIM_TIM8_ETR_COMP1_OUT        TIM_TIM8_ETR_COMP1
1434
  * @{
1434
#define TIM_TIM8_ETR_COMP2_OUT        TIM_TIM8_ETR_COMP2
1435
  */
1435
#define TIM_TIM2_ETR_COMP1_OUT        TIM_TIM2_ETR_COMP1
1436
#define HAL_HASH_STATETypeDef        HAL_HASH_StateTypeDef
1436
#define TIM_TIM2_ETR_COMP2_OUT        TIM_TIM2_ETR_COMP2
1437
#define HAL_HASHPhaseTypeDef         HAL_HASH_PhaseTypeDef
1437
#define TIM_TIM3_ETR_COMP1_OUT        TIM_TIM3_ETR_COMP1
1438
#define HAL_HMAC_MD5_Finish          HAL_HASH_MD5_Finish
1438
#define TIM_TIM1_TI1_COMP1_OUT        TIM_TIM1_TI1_COMP1
1439
#define HAL_HMAC_SHA1_Finish         HAL_HASH_SHA1_Finish
1439
#define TIM_TIM8_TI1_COMP2_OUT        TIM_TIM8_TI1_COMP2
1440
#define HAL_HMAC_SHA224_Finish       HAL_HASH_SHA224_Finish
1440
#define TIM_TIM2_TI4_COMP1_OUT        TIM_TIM2_TI4_COMP1
1441
#define HAL_HMAC_SHA256_Finish       HAL_HASH_SHA256_Finish
1441
#define TIM_TIM2_TI4_COMP2_OUT        TIM_TIM2_TI4_COMP2
1442
 
1442
#define TIM_TIM2_TI4_COMP1COMP2_OUT   TIM_TIM2_TI4_COMP1_COMP2
1443
/*HASH Algorithm Selection*/
1443
#define TIM_TIM3_TI1_COMP1_OUT        TIM_TIM3_TI1_COMP1
1444
 
1444
#define TIM_TIM3_TI1_COMP2_OUT        TIM_TIM3_TI1_COMP2
1445
#define HASH_AlgoSelection_SHA1      HASH_ALGOSELECTION_SHA1
1445
#define TIM_TIM3_TI1_COMP1COMP2_OUT   TIM_TIM3_TI1_COMP1_COMP2
1446
#define HASH_AlgoSelection_SHA224    HASH_ALGOSELECTION_SHA224
1446
#endif
1447
#define HASH_AlgoSelection_SHA256    HASH_ALGOSELECTION_SHA256
1447
 
1448
#define HASH_AlgoSelection_MD5       HASH_ALGOSELECTION_MD5
1448
#if defined(STM32U5)
1449
 
1449
#define OCREF_CLEAR_SELECT_Pos       OCREF_CLEAR_SELECT_POS
1450
#define HASH_AlgoMode_HASH         HASH_ALGOMODE_HASH
1450
#define OCREF_CLEAR_SELECT_Msk       OCREF_CLEAR_SELECT_MSK
1451
#define HASH_AlgoMode_HMAC         HASH_ALGOMODE_HMAC
1451
#endif
1452
 
1452
/**
1453
#define HASH_HMACKeyType_ShortKey  HASH_HMAC_KEYTYPE_SHORTKEY
1453
  * @}
1454
#define HASH_HMACKeyType_LongKey   HASH_HMAC_KEYTYPE_LONGKEY
1454
  */
1455
 
1455
 
1456
#if defined(STM32L4) || defined(STM32L5) || defined(STM32F2) || defined(STM32F4) || defined(STM32F7) || defined(STM32H7)
1456
/** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
1457
 
1457
  * @{
1458
#define HAL_HASH_MD5_Accumulate                HAL_HASH_MD5_Accmlt
1458
  */
1459
#define HAL_HASH_MD5_Accumulate_End            HAL_HASH_MD5_Accmlt_End
1459
#define TSC_SYNC_POL_FALL        TSC_SYNC_POLARITY_FALLING
1460
#define HAL_HASH_MD5_Accumulate_IT             HAL_HASH_MD5_Accmlt_IT
1460
#define TSC_SYNC_POL_RISE_HIGH   TSC_SYNC_POLARITY_RISING
1461
#define HAL_HASH_MD5_Accumulate_End_IT         HAL_HASH_MD5_Accmlt_End_IT
1461
/**
1462
 
1462
  * @}
1463
#define HAL_HASH_SHA1_Accumulate               HAL_HASH_SHA1_Accmlt
1463
  */
1464
#define HAL_HASH_SHA1_Accumulate_End           HAL_HASH_SHA1_Accmlt_End
1464
 
1465
#define HAL_HASH_SHA1_Accumulate_IT            HAL_HASH_SHA1_Accmlt_IT
1465
/** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
1466
#define HAL_HASH_SHA1_Accumulate_End_IT        HAL_HASH_SHA1_Accmlt_End_IT
1466
  * @{
1467
 
1467
  */
1468
#define HAL_HASHEx_SHA224_Accumulate           HAL_HASHEx_SHA224_Accmlt
1468
#define UART_ONEBIT_SAMPLING_DISABLED   UART_ONE_BIT_SAMPLE_DISABLE
1469
#define HAL_HASHEx_SHA224_Accumulate_End       HAL_HASHEx_SHA224_Accmlt_End
1469
#define UART_ONEBIT_SAMPLING_ENABLED    UART_ONE_BIT_SAMPLE_ENABLE
1470
#define HAL_HASHEx_SHA224_Accumulate_IT        HAL_HASHEx_SHA224_Accmlt_IT
1470
#define UART_ONE_BIT_SAMPLE_DISABLED    UART_ONE_BIT_SAMPLE_DISABLE
1471
#define HAL_HASHEx_SHA224_Accumulate_End_IT    HAL_HASHEx_SHA224_Accmlt_End_IT
1471
#define UART_ONE_BIT_SAMPLE_ENABLED     UART_ONE_BIT_SAMPLE_ENABLE
1472
 
1472
 
1473
#define HAL_HASHEx_SHA256_Accumulate           HAL_HASHEx_SHA256_Accmlt
1473
#define __HAL_UART_ONEBIT_ENABLE        __HAL_UART_ONE_BIT_SAMPLE_ENABLE
1474
#define HAL_HASHEx_SHA256_Accumulate_End       HAL_HASHEx_SHA256_Accmlt_End
1474
#define __HAL_UART_ONEBIT_DISABLE       __HAL_UART_ONE_BIT_SAMPLE_DISABLE
1475
#define HAL_HASHEx_SHA256_Accumulate_IT        HAL_HASHEx_SHA256_Accmlt_IT
1475
 
1476
#define HAL_HASHEx_SHA256_Accumulate_End_IT    HAL_HASHEx_SHA256_Accmlt_End_IT
1476
#define __DIV_SAMPLING16                UART_DIV_SAMPLING16
1477
 
1477
#define __DIVMANT_SAMPLING16            UART_DIVMANT_SAMPLING16
1478
#endif  /* STM32L4 || STM32L5 || STM32F2 || STM32F4 || STM32F7 || STM32H7 */
1478
#define __DIVFRAQ_SAMPLING16            UART_DIVFRAQ_SAMPLING16
1479
/**
1479
#define __UART_BRR_SAMPLING16           UART_BRR_SAMPLING16
1480
  * @}
1480
 
1481
  */
1481
#define __DIV_SAMPLING8                 UART_DIV_SAMPLING8
1482
 
1482
#define __DIVMANT_SAMPLING8             UART_DIVMANT_SAMPLING8
1483
/** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
1483
#define __DIVFRAQ_SAMPLING8             UART_DIVFRAQ_SAMPLING8
1484
  * @{
1484
#define __UART_BRR_SAMPLING8            UART_BRR_SAMPLING8
1485
  */
1485
 
1486
#define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
1486
#define __DIV_LPUART                    UART_DIV_LPUART
1487
#define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
1487
 
1488
#define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
1488
#define UART_WAKEUPMETHODE_IDLELINE     UART_WAKEUPMETHOD_IDLELINE
1489
#define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
1489
#define UART_WAKEUPMETHODE_ADDRESSMARK  UART_WAKEUPMETHOD_ADDRESSMARK
1490
#define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
1490
 
1491
#define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
1491
/**
1492
#define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd\
1492
  * @}
1493
                                              )==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
1493
  */
1494
#define HAL_VREFINT_OutputSelect  HAL_SYSCFG_VREFINT_OutputSelect
1494
 
1495
#define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
1495
 
1496
#if defined(STM32L0)
1496
/** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
1497
#else
1497
  * @{
1498
#define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
1498
  */
1499
#endif
1499
 
1500
#define HAL_ADC_EnableBuffer_Cmd(cmd)  (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
1500
#define USART_CLOCK_DISABLED            USART_CLOCK_DISABLE
1501
#define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd\
1501
#define USART_CLOCK_ENABLED             USART_CLOCK_ENABLE
1502
                                              )==ENABLE) ?  HAL_ADCEx_EnableVREFINTTempSensor() : HAL_ADCEx_DisableVREFINTTempSensor())
1502
 
1503
#if defined(STM32H7A3xx) || defined(STM32H7B3xx) || defined(STM32H7B0xx) || defined(STM32H7A3xxQ) || defined(STM32H7B3xxQ) || defined(STM32H7B0xxQ)
1503
#define USARTNACK_ENABLED               USART_NACK_ENABLE
1504
#define HAL_EnableSRDomainDBGStopMode      HAL_EnableDomain3DBGStopMode
1504
#define USARTNACK_DISABLED              USART_NACK_DISABLE
1505
#define HAL_DisableSRDomainDBGStopMode     HAL_DisableDomain3DBGStopMode
1505
/**
1506
#define HAL_EnableSRDomainDBGStandbyMode   HAL_EnableDomain3DBGStandbyMode
1506
  * @}
1507
#define HAL_DisableSRDomainDBGStandbyMode  HAL_DisableDomain3DBGStandbyMode
1507
  */
1508
#endif /* STM32H7A3xx || STM32H7B3xx || STM32H7B0xx || STM32H7A3xxQ || STM32H7B3xxQ  || STM32H7B0xxQ */
1508
 
1509
 
1509
/** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
1510
/**
1510
  * @{
1511
  * @}
1511
  */
1512
  */
1512
#define CFR_BASE                    WWDG_CFR_BASE
1513
 
1513
 
1514
/** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
1514
/**
1515
  * @{
1515
  * @}
1516
  */
1516
  */
1517
#define FLASH_HalfPageProgram      HAL_FLASHEx_HalfPageProgram
1517
 
1518
#define FLASH_EnableRunPowerDown   HAL_FLASHEx_EnableRunPowerDown
1518
/** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
1519
#define FLASH_DisableRunPowerDown  HAL_FLASHEx_DisableRunPowerDown
1519
  * @{
1520
#define HAL_DATA_EEPROMEx_Unlock   HAL_FLASHEx_DATAEEPROM_Unlock
1520
  */
1521
#define HAL_DATA_EEPROMEx_Lock     HAL_FLASHEx_DATAEEPROM_Lock
1521
#define CAN_FilterFIFO0             CAN_FILTER_FIFO0
1522
#define HAL_DATA_EEPROMEx_Erase    HAL_FLASHEx_DATAEEPROM_Erase
1522
#define CAN_FilterFIFO1             CAN_FILTER_FIFO1
1523
#define HAL_DATA_EEPROMEx_Program  HAL_FLASHEx_DATAEEPROM_Program
1523
#define CAN_IT_RQCP0                CAN_IT_TME
1524
 
1524
#define CAN_IT_RQCP1                CAN_IT_TME
1525
/**
1525
#define CAN_IT_RQCP2                CAN_IT_TME
1526
  * @}
1526
#define INAK_TIMEOUT                CAN_TIMEOUT_VALUE
1527
 */
1527
#define SLAK_TIMEOUT                CAN_TIMEOUT_VALUE
1528
 
1528
#define CAN_TXSTATUS_FAILED         ((uint8_t)0x00U)
1529
/** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
1529
#define CAN_TXSTATUS_OK             ((uint8_t)0x01U)
1530
  * @{
1530
#define CAN_TXSTATUS_PENDING        ((uint8_t)0x02U)
1531
  */
1531
 
1532
#define HAL_I2CEx_AnalogFilter_Config         HAL_I2CEx_ConfigAnalogFilter
1532
/**
1533
#define HAL_I2CEx_DigitalFilter_Config        HAL_I2CEx_ConfigDigitalFilter
1533
  * @}
1534
#define HAL_FMPI2CEx_AnalogFilter_Config      HAL_FMPI2CEx_ConfigAnalogFilter
1534
  */
1535
#define HAL_FMPI2CEx_DigitalFilter_Config     HAL_FMPI2CEx_ConfigDigitalFilter
1535
 
1536
 
1536
/** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
1537
#define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) (((cmd\
1537
  * @{
1538
                                                                 )==ENABLE)? HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
1538
  */
1539
 
1539
 
1540
#if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F0) || defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4) || defined(STM32L5) || defined(STM32G4) || defined(STM32L1)
1540
#define VLAN_TAG                ETH_VLAN_TAG
1541
#define HAL_I2C_Master_Sequential_Transmit_IT  HAL_I2C_Master_Seq_Transmit_IT
1541
#define MIN_ETH_PAYLOAD         ETH_MIN_ETH_PAYLOAD
1542
#define HAL_I2C_Master_Sequential_Receive_IT   HAL_I2C_Master_Seq_Receive_IT
1542
#define MAX_ETH_PAYLOAD         ETH_MAX_ETH_PAYLOAD
1543
#define HAL_I2C_Slave_Sequential_Transmit_IT   HAL_I2C_Slave_Seq_Transmit_IT
1543
#define JUMBO_FRAME_PAYLOAD     ETH_JUMBO_FRAME_PAYLOAD
1544
#define HAL_I2C_Slave_Sequential_Receive_IT    HAL_I2C_Slave_Seq_Receive_IT
1544
#define MACMIIAR_CR_MASK        ETH_MACMIIAR_CR_MASK
1545
#endif /* STM32H7 || STM32WB  || STM32G0 || STM32F0 || STM32F1 || STM32F2 || STM32F3 || STM32F4 || STM32F7 || STM32L0 || STM32L4 || STM32L5 || STM32G4 || STM32L1 */
1545
#define MACCR_CLEAR_MASK        ETH_MACCR_CLEAR_MASK
1546
#if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4) || defined(STM32L5) || defined(STM32G4)|| defined(STM32L1)
1546
#define MACFCR_CLEAR_MASK       ETH_MACFCR_CLEAR_MASK
1547
#define HAL_I2C_Master_Sequential_Transmit_DMA HAL_I2C_Master_Seq_Transmit_DMA
1547
#define DMAOMR_CLEAR_MASK       ETH_DMAOMR_CLEAR_MASK
1548
#define HAL_I2C_Master_Sequential_Receive_DMA  HAL_I2C_Master_Seq_Receive_DMA
1548
 
1549
#define HAL_I2C_Slave_Sequential_Transmit_DMA  HAL_I2C_Slave_Seq_Transmit_DMA
1549
#define ETH_MMCCR              0x00000100U
1550
#define HAL_I2C_Slave_Sequential_Receive_DMA   HAL_I2C_Slave_Seq_Receive_DMA
1550
#define ETH_MMCRIR             0x00000104U
1551
#endif /* STM32H7 || STM32WB  || STM32G0 || STM32F4 || STM32F7 || STM32L0 || STM32L4 || STM32L5 || STM32G4 || STM32L1 */
1551
#define ETH_MMCTIR             0x00000108U
1552
 
1552
#define ETH_MMCRIMR            0x0000010CU
1553
#if defined(STM32F4)
1553
#define ETH_MMCTIMR            0x00000110U
1554
#define HAL_FMPI2C_Master_Sequential_Transmit_IT  HAL_FMPI2C_Master_Seq_Transmit_IT
1554
#define ETH_MMCTGFSCCR         0x0000014CU
1555
#define HAL_FMPI2C_Master_Sequential_Receive_IT   HAL_FMPI2C_Master_Seq_Receive_IT
1555
#define ETH_MMCTGFMSCCR        0x00000150U
1556
#define HAL_FMPI2C_Slave_Sequential_Transmit_IT   HAL_FMPI2C_Slave_Seq_Transmit_IT
1556
#define ETH_MMCTGFCR           0x00000168U
1557
#define HAL_FMPI2C_Slave_Sequential_Receive_IT    HAL_FMPI2C_Slave_Seq_Receive_IT
1557
#define ETH_MMCRFCECR          0x00000194U
1558
#define HAL_FMPI2C_Master_Sequential_Transmit_DMA HAL_FMPI2C_Master_Seq_Transmit_DMA
1558
#define ETH_MMCRFAECR          0x00000198U
1559
#define HAL_FMPI2C_Master_Sequential_Receive_DMA  HAL_FMPI2C_Master_Seq_Receive_DMA
1559
#define ETH_MMCRGUFCR          0x000001C4U
1560
#define HAL_FMPI2C_Slave_Sequential_Transmit_DMA  HAL_FMPI2C_Slave_Seq_Transmit_DMA
1560
 
1561
#define HAL_FMPI2C_Slave_Sequential_Receive_DMA   HAL_FMPI2C_Slave_Seq_Receive_DMA
1561
#define ETH_MAC_TXFIFO_FULL                           0x02000000U  /* Tx FIFO full */
1562
#endif /* STM32F4 */
1562
#define ETH_MAC_TXFIFONOT_EMPTY                       0x01000000U  /* Tx FIFO not empty */
1563
/**
1563
#define ETH_MAC_TXFIFO_WRITE_ACTIVE                   0x00400000U  /* Tx FIFO write active */
1564
  * @}
1564
#define ETH_MAC_TXFIFO_IDLE                           0x00000000U  /* Tx FIFO read status: Idle */
1565
 */
1565
#define ETH_MAC_TXFIFO_READ                           0x00100000U  /* Tx FIFO read status: Read (transferring data to 
1566
 
1566
                                                                      the MAC transmitter) */
1567
/** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
1567
#define ETH_MAC_TXFIFO_WAITING                        0x00200000U  /* Tx FIFO read status: Waiting for TxStatus from 
1568
  * @{
1568
                                                                      MAC transmitter */
1569
  */
1569
#define ETH_MAC_TXFIFO_WRITING                        0x00300000U  /* Tx FIFO read status: Writing the received TxStatus
1570
 
1570
                                                                      or flushing the TxFIFO */
1571
#if defined(STM32G0)
1571
#define ETH_MAC_TRANSMISSION_PAUSE                    0x00080000U  /* MAC transmitter in pause */
1572
#define HAL_PWR_ConfigPVD                             HAL_PWREx_ConfigPVD
1572
#define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE          0x00000000U  /* MAC transmit frame controller: Idle */
1573
#define HAL_PWR_EnablePVD                             HAL_PWREx_EnablePVD
1573
#define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING       0x00020000U  /* MAC transmit frame controller: Waiting for Status 
1574
#define HAL_PWR_DisablePVD                            HAL_PWREx_DisablePVD
1574
                                                                   of previous frame or IFG/backoff period to be over */
1575
#define HAL_PWR_PVD_IRQHandler                        HAL_PWREx_PVD_IRQHandler
1575
#define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF 0x00040000U  /* MAC transmit frame controller: Generating and 
1576
#endif
1576
                                                             transmitting a Pause control frame (in full duplex mode) */
1577
#define HAL_PWR_PVDConfig                             HAL_PWR_ConfigPVD
1577
#define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING  0x00060000U  /* MAC transmit frame controller: Transferring input 
1578
#define HAL_PWR_DisableBkUpReg                        HAL_PWREx_DisableBkUpReg
1578
                                                                      frame for transmission */
1579
#define HAL_PWR_DisableFlashPowerDown                 HAL_PWREx_DisableFlashPowerDown
1579
#define ETH_MAC_MII_TRANSMIT_ACTIVE           0x00010000U  /* MAC MII transmit engine active */
1580
#define HAL_PWR_DisableVddio2Monitor                  HAL_PWREx_DisableVddio2Monitor
1580
#define ETH_MAC_RXFIFO_EMPTY                  0x00000000U  /* Rx FIFO fill level: empty */
1581
#define HAL_PWR_EnableBkUpReg                         HAL_PWREx_EnableBkUpReg
1581
#define ETH_MAC_RXFIFO_BELOW_THRESHOLD        0x00000100U  /* Rx FIFO fill level: fill-level below flow-control 
1582
#define HAL_PWR_EnableFlashPowerDown                  HAL_PWREx_EnableFlashPowerDown
1582
                                                              de-activate threshold */
1583
#define HAL_PWR_EnableVddio2Monitor                   HAL_PWREx_EnableVddio2Monitor
1583
#define ETH_MAC_RXFIFO_ABOVE_THRESHOLD        0x00000200U  /* Rx FIFO fill level: fill-level above flow-control 
1584
#define HAL_PWR_PVD_PVM_IRQHandler                    HAL_PWREx_PVD_PVM_IRQHandler
1584
                                                              activate threshold */
1585
#define HAL_PWR_PVDLevelConfig                        HAL_PWR_ConfigPVD
1585
#define ETH_MAC_RXFIFO_FULL                   0x00000300U  /* Rx FIFO fill level: full */
1586
#define HAL_PWR_Vddio2Monitor_IRQHandler              HAL_PWREx_Vddio2Monitor_IRQHandler
1586
#if defined(STM32F1)
1587
#define HAL_PWR_Vddio2MonitorCallback                 HAL_PWREx_Vddio2MonitorCallback
1587
#else
1588
#define HAL_PWREx_ActivateOverDrive                   HAL_PWREx_EnableOverDrive
1588
#define ETH_MAC_READCONTROLLER_IDLE           0x00000000U  /* Rx FIFO read controller IDLE state */
1589
#define HAL_PWREx_DeactivateOverDrive                 HAL_PWREx_DisableOverDrive
1589
#define ETH_MAC_READCONTROLLER_READING_DATA   0x00000020U  /* Rx FIFO read controller Reading frame data */
1590
#define HAL_PWREx_DisableSDADCAnalog                  HAL_PWREx_DisableSDADC
1590
#define ETH_MAC_READCONTROLLER_READING_STATUS 0x00000040U  /* Rx FIFO read controller Reading frame status 
1591
#define HAL_PWREx_EnableSDADCAnalog                   HAL_PWREx_EnableSDADC
1591
                                                             (or time-stamp) */
1592
#define HAL_PWREx_PVMConfig                           HAL_PWREx_ConfigPVM
1592
#endif
1593
 
1593
#define ETH_MAC_READCONTROLLER_FLUSHING       0x00000060U  /* Rx FIFO read controller Flushing the frame data and 
1594
#define PWR_MODE_NORMAL                               PWR_PVD_MODE_NORMAL
1594
                                                              status */
1595
#define PWR_MODE_IT_RISING                            PWR_PVD_MODE_IT_RISING
1595
#define ETH_MAC_RXFIFO_WRITE_ACTIVE           0x00000010U  /* Rx FIFO write controller active */
1596
#define PWR_MODE_IT_FALLING                           PWR_PVD_MODE_IT_FALLING
1596
#define ETH_MAC_SMALL_FIFO_NOTACTIVE          0x00000000U  /* MAC small FIFO read / write controllers not active */
1597
#define PWR_MODE_IT_RISING_FALLING                    PWR_PVD_MODE_IT_RISING_FALLING
1597
#define ETH_MAC_SMALL_FIFO_READ_ACTIVE        0x00000002U  /* MAC small FIFO read controller active */
1598
#define PWR_MODE_EVENT_RISING                         PWR_PVD_MODE_EVENT_RISING
1598
#define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE       0x00000004U  /* MAC small FIFO write controller active */
1599
#define PWR_MODE_EVENT_FALLING                        PWR_PVD_MODE_EVENT_FALLING
1599
#define ETH_MAC_SMALL_FIFO_RW_ACTIVE          0x00000006U  /* MAC small FIFO read / write controllers active */
1600
#define PWR_MODE_EVENT_RISING_FALLING                 PWR_PVD_MODE_EVENT_RISING_FALLING
1600
#define ETH_MAC_MII_RECEIVE_PROTOCOL_ACTIVE   0x00000001U  /* MAC MII receive protocol engine active */
1601
 
1601
 
1602
#define CR_OFFSET_BB                                  PWR_CR_OFFSET_BB
1602
/**
1603
#define CSR_OFFSET_BB                                 PWR_CSR_OFFSET_BB
1603
  * @}
1604
#define PMODE_BIT_NUMBER                              VOS_BIT_NUMBER
1604
  */
1605
#define CR_PMODE_BB                                   CR_VOS_BB
1605
 
1606
 
1606
/** @defgroup HAL_DCMI_Aliased_Defines HAL DCMI Aliased Defines maintained for legacy purpose
1607
#define DBP_BitNumber                                 DBP_BIT_NUMBER
1607
  * @{
1608
#define PVDE_BitNumber                                PVDE_BIT_NUMBER
1608
  */
1609
#define PMODE_BitNumber                               PMODE_BIT_NUMBER
1609
#define HAL_DCMI_ERROR_OVF      HAL_DCMI_ERROR_OVR
1610
#define EWUP_BitNumber                                EWUP_BIT_NUMBER
1610
#define DCMI_IT_OVF             DCMI_IT_OVR
1611
#define FPDS_BitNumber                                FPDS_BIT_NUMBER
1611
#define DCMI_FLAG_OVFRI         DCMI_FLAG_OVRRI
1612
#define ODEN_BitNumber                                ODEN_BIT_NUMBER
1612
#define DCMI_FLAG_OVFMI         DCMI_FLAG_OVRMI
1613
#define ODSWEN_BitNumber                              ODSWEN_BIT_NUMBER
1613
 
1614
#define MRLVDS_BitNumber                              MRLVDS_BIT_NUMBER
1614
#define HAL_DCMI_ConfigCROP     HAL_DCMI_ConfigCrop
1615
#define LPLVDS_BitNumber                              LPLVDS_BIT_NUMBER
1615
#define HAL_DCMI_EnableCROP     HAL_DCMI_EnableCrop
1616
#define BRE_BitNumber                                 BRE_BIT_NUMBER
1616
#define HAL_DCMI_DisableCROP    HAL_DCMI_DisableCrop
1617
 
1617
 
1618
#define PWR_MODE_EVT                                  PWR_PVD_MODE_NORMAL
1618
/**
1619
 
1619
  * @}
1620
/**
1620
  */
1621
  * @}
1621
 
1622
 */
1622
#if defined(STM32L4) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) \
1623
 
1623
  || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx) \
1624
/** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
1624
  || defined(STM32H7)
1625
  * @{
1625
/** @defgroup HAL_DMA2D_Aliased_Defines HAL DMA2D Aliased Defines maintained for legacy purpose
1626
  */
1626
  * @{
1627
#define HAL_SMBUS_Slave_Listen_IT          HAL_SMBUS_EnableListen_IT
1627
  */
1628
#define HAL_SMBUS_SlaveAddrCallback        HAL_SMBUS_AddrCallback
1628
#define DMA2D_ARGB8888          DMA2D_OUTPUT_ARGB8888
1629
#define HAL_SMBUS_SlaveListenCpltCallback  HAL_SMBUS_ListenCpltCallback
1629
#define DMA2D_RGB888            DMA2D_OUTPUT_RGB888
1630
/**
1630
#define DMA2D_RGB565            DMA2D_OUTPUT_RGB565
1631
  * @}
1631
#define DMA2D_ARGB1555          DMA2D_OUTPUT_ARGB1555
1632
  */
1632
#define DMA2D_ARGB4444          DMA2D_OUTPUT_ARGB4444
1633
 
1633
 
1634
/** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
1634
#define CM_ARGB8888             DMA2D_INPUT_ARGB8888
1635
  * @{
1635
#define CM_RGB888               DMA2D_INPUT_RGB888
1636
  */
1636
#define CM_RGB565               DMA2D_INPUT_RGB565
1637
#define HAL_SPI_FlushRxFifo                HAL_SPIEx_FlushRxFifo
1637
#define CM_ARGB1555             DMA2D_INPUT_ARGB1555
1638
/**
1638
#define CM_ARGB4444             DMA2D_INPUT_ARGB4444
1639
  * @}
1639
#define CM_L8                   DMA2D_INPUT_L8
1640
  */
1640
#define CM_AL44                 DMA2D_INPUT_AL44
1641
 
1641
#define CM_AL88                 DMA2D_INPUT_AL88
1642
/** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
1642
#define CM_L4                   DMA2D_INPUT_L4
1643
  * @{
1643
#define CM_A8                   DMA2D_INPUT_A8
1644
  */
1644
#define CM_A4                   DMA2D_INPUT_A4
1645
#define HAL_TIM_DMADelayPulseCplt                       TIM_DMADelayPulseCplt
1645
/**
1646
#define HAL_TIM_DMAError                                TIM_DMAError
1646
  * @}
1647
#define HAL_TIM_DMACaptureCplt                          TIM_DMACaptureCplt
1647
  */
1648
#define HAL_TIMEx_DMACommutationCplt                    TIMEx_DMACommutationCplt
1648
#endif  /* STM32L4 ||  STM32F7 ||  STM32F4 ||  STM32H7 */
1649
#if defined(STM32H7) || defined(STM32G0) || defined(STM32F0) || defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4)
1649
 
1650
#define HAL_TIM_SlaveConfigSynchronization              HAL_TIM_SlaveConfigSynchro
1650
#if defined(STM32L4) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) \
1651
#define HAL_TIM_SlaveConfigSynchronization_IT           HAL_TIM_SlaveConfigSynchro_IT
1651
  || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx) \
1652
#define HAL_TIMEx_CommutationCallback                   HAL_TIMEx_CommutCallback
1652
  || defined(STM32H7) || defined(STM32U5)
1653
#define HAL_TIMEx_ConfigCommutationEvent                HAL_TIMEx_ConfigCommutEvent
1653
/** @defgroup DMA2D_Aliases DMA2D API Aliases
1654
#define HAL_TIMEx_ConfigCommutationEvent_IT             HAL_TIMEx_ConfigCommutEvent_IT
1654
  * @{
1655
#define HAL_TIMEx_ConfigCommutationEvent_DMA            HAL_TIMEx_ConfigCommutEvent_DMA
1655
  */
1656
#endif /* STM32H7 || STM32G0 || STM32F0 || STM32F1 || STM32F2 || STM32F3 || STM32F4 || STM32F7 || STM32L0 */
1656
#define HAL_DMA2D_DisableCLUT       HAL_DMA2D_CLUTLoading_Abort    /*!< Aliased to HAL_DMA2D_CLUTLoading_Abort
1657
/**
1657
                                                                        for compatibility with legacy code */
1658
  * @}
1658
/**
1659
  */
1659
  * @}
1660
 
1660
  */
1661
/** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
1661
 
1662
  * @{
1662
#endif  /* STM32L4 ||  STM32F7 ||  STM32F4 ||  STM32H7 || STM32U5 */
1663
  */
1663
 
1664
#define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
1664
/** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
1665
/**
1665
  * @{
1666
  * @}
1666
  */
1667
  */
1667
 
1668
 
1668
/**
1669
/** @defgroup HAL_LTDC_Aliased_Functions HAL LTDC Aliased Functions maintained for legacy purpose
1669
  * @}
1670
  * @{
1670
  */
1671
  */
1671
 
1672
#define HAL_LTDC_LineEvenCallback HAL_LTDC_LineEventCallback
1672
/* Exported functions --------------------------------------------------------*/
1673
#define HAL_LTDC_Relaod           HAL_LTDC_Reload
1673
 
1674
#define HAL_LTDC_StructInitFromVideoConfig  HAL_LTDCEx_StructInitFromVideoConfig
1674
/** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
1675
#define HAL_LTDC_StructInitFromAdaptedCommandConfig  HAL_LTDCEx_StructInitFromAdaptedCommandConfig
1675
  * @{
1676
/**
1676
  */
1677
  * @}
1677
#define HAL_CRYP_ComputationCpltCallback     HAL_CRYPEx_ComputationCpltCallback
1678
  */
1678
/**
1679
 
1679
  * @}
1680
 
1680
  */
1681
/** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
1681
 
1682
  * @{
1682
/** @defgroup HAL_DCACHE_Aliased_Functions HAL DCACHE Aliased Functions maintained for legacy purpose
1683
  */
1683
  * @{
1684
 
1684
  */
1685
/**
1685
 
1686
  * @}
1686
#if defined(STM32U5)
1687
  */
1687
#define HAL_DCACHE_CleanInvalidateByAddr     HAL_DCACHE_CleanInvalidByAddr
1688
 
1688
#define HAL_DCACHE_CleanInvalidateByAddr_IT  HAL_DCACHE_CleanInvalidByAddr_IT
1689
/* Exported macros ------------------------------------------------------------*/
1689
#endif /* STM32U5 */
1690
 
1690
 
1691
/** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
1691
/**
1692
  * @{
1692
  * @}
1693
  */
1693
  */
1694
#define AES_IT_CC                      CRYP_IT_CC
1694
 
1695
#define AES_IT_ERR                     CRYP_IT_ERR
1695
#if !defined(STM32F2)
1696
#define AES_FLAG_CCF                   CRYP_FLAG_CCF
1696
/** @defgroup HASH_alias HASH API alias
1697
/**
1697
  * @{
1698
  * @}
1698
  */
1699
  */
1699
#define HAL_HASHEx_IRQHandler   HAL_HASH_IRQHandler  /*!< Redirection for compatibility with legacy code */
1700
 
1700
/**
1701
/** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
1701
  *
1702
  * @{
1702
  * @}
1703
  */
1703
  */
1704
#define __HAL_GET_BOOT_MODE                   __HAL_SYSCFG_GET_BOOT_MODE
1704
#endif /* STM32F2 */
1705
#define __HAL_REMAPMEMORY_FLASH               __HAL_SYSCFG_REMAPMEMORY_FLASH
1705
/** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
1706
#define __HAL_REMAPMEMORY_SYSTEMFLASH         __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
1706
  * @{
1707
#define __HAL_REMAPMEMORY_SRAM                __HAL_SYSCFG_REMAPMEMORY_SRAM
1707
  */
1708
#define __HAL_REMAPMEMORY_FMC                 __HAL_SYSCFG_REMAPMEMORY_FMC
1708
#define HAL_HASH_STATETypeDef        HAL_HASH_StateTypeDef
1709
#define __HAL_REMAPMEMORY_FMC_SDRAM           __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
1709
#define HAL_HASHPhaseTypeDef         HAL_HASH_PhaseTypeDef
1710
#define __HAL_REMAPMEMORY_FSMC                __HAL_SYSCFG_REMAPMEMORY_FSMC
1710
#define HAL_HMAC_MD5_Finish          HAL_HASH_MD5_Finish
1711
#define __HAL_REMAPMEMORY_QUADSPI             __HAL_SYSCFG_REMAPMEMORY_QUADSPI
1711
#define HAL_HMAC_SHA1_Finish         HAL_HASH_SHA1_Finish
1712
#define __HAL_FMC_BANK                        __HAL_SYSCFG_FMC_BANK
1712
#define HAL_HMAC_SHA224_Finish       HAL_HASH_SHA224_Finish
1713
#define __HAL_GET_FLAG                        __HAL_SYSCFG_GET_FLAG
1713
#define HAL_HMAC_SHA256_Finish       HAL_HASH_SHA256_Finish
1714
#define __HAL_CLEAR_FLAG                      __HAL_SYSCFG_CLEAR_FLAG
1714
 
1715
#define __HAL_VREFINT_OUT_ENABLE              __HAL_SYSCFG_VREFINT_OUT_ENABLE
1715
/*HASH Algorithm Selection*/
1716
#define __HAL_VREFINT_OUT_DISABLE             __HAL_SYSCFG_VREFINT_OUT_DISABLE
1716
 
1717
#define __HAL_SYSCFG_SRAM2_WRP_ENABLE         __HAL_SYSCFG_SRAM2_WRP_0_31_ENABLE
1717
#define HASH_AlgoSelection_SHA1      HASH_ALGOSELECTION_SHA1
1718
 
1718
#define HASH_AlgoSelection_SHA224    HASH_ALGOSELECTION_SHA224
1719
#define SYSCFG_FLAG_VREF_READY                SYSCFG_FLAG_VREFINT_READY
1719
#define HASH_AlgoSelection_SHA256    HASH_ALGOSELECTION_SHA256
1720
#define SYSCFG_FLAG_RC48                      RCC_FLAG_HSI48
1720
#define HASH_AlgoSelection_MD5       HASH_ALGOSELECTION_MD5
1721
#define IS_SYSCFG_FASTMODEPLUS_CONFIG         IS_I2C_FASTMODEPLUS
1721
 
1722
#define UFB_MODE_BitNumber                    UFB_MODE_BIT_NUMBER
1722
#define HASH_AlgoMode_HASH         HASH_ALGOMODE_HASH
1723
#define CMP_PD_BitNumber                      CMP_PD_BIT_NUMBER
1723
#define HASH_AlgoMode_HMAC         HASH_ALGOMODE_HMAC
1724
 
1724
 
1725
/**
1725
#define HASH_HMACKeyType_ShortKey  HASH_HMAC_KEYTYPE_SHORTKEY
1726
  * @}
1726
#define HASH_HMACKeyType_LongKey   HASH_HMAC_KEYTYPE_LONGKEY
1727
  */
1727
 
1728
 
1728
#if defined(STM32L4) || defined(STM32L5) || defined(STM32F2) || defined(STM32F4) || defined(STM32F7) || defined(STM32H7)
1729
 
1729
 
1730
/** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
1730
#define HAL_HASH_MD5_Accumulate                HAL_HASH_MD5_Accmlt
1731
  * @{
1731
#define HAL_HASH_MD5_Accumulate_End            HAL_HASH_MD5_Accmlt_End
1732
  */
1732
#define HAL_HASH_MD5_Accumulate_IT             HAL_HASH_MD5_Accmlt_IT
1733
#define __ADC_ENABLE                                     __HAL_ADC_ENABLE
1733
#define HAL_HASH_MD5_Accumulate_End_IT         HAL_HASH_MD5_Accmlt_End_IT
1734
#define __ADC_DISABLE                                    __HAL_ADC_DISABLE
1734
 
1735
#define __HAL_ADC_ENABLING_CONDITIONS                    ADC_ENABLING_CONDITIONS
1735
#define HAL_HASH_SHA1_Accumulate               HAL_HASH_SHA1_Accmlt
1736
#define __HAL_ADC_DISABLING_CONDITIONS                   ADC_DISABLING_CONDITIONS
1736
#define HAL_HASH_SHA1_Accumulate_End           HAL_HASH_SHA1_Accmlt_End
1737
#define __HAL_ADC_IS_ENABLED                             ADC_IS_ENABLE
1737
#define HAL_HASH_SHA1_Accumulate_IT            HAL_HASH_SHA1_Accmlt_IT
1738
#define __ADC_IS_ENABLED                                 ADC_IS_ENABLE
1738
#define HAL_HASH_SHA1_Accumulate_End_IT        HAL_HASH_SHA1_Accmlt_End_IT
1739
#define __HAL_ADC_IS_SOFTWARE_START_REGULAR              ADC_IS_SOFTWARE_START_REGULAR
1739
 
1740
#define __HAL_ADC_IS_SOFTWARE_START_INJECTED             ADC_IS_SOFTWARE_START_INJECTED
1740
#define HAL_HASHEx_SHA224_Accumulate           HAL_HASHEx_SHA224_Accmlt
1741
#define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
1741
#define HAL_HASHEx_SHA224_Accumulate_End       HAL_HASHEx_SHA224_Accmlt_End
1742
#define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR          ADC_IS_CONVERSION_ONGOING_REGULAR
1742
#define HAL_HASHEx_SHA224_Accumulate_IT        HAL_HASHEx_SHA224_Accmlt_IT
1743
#define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED         ADC_IS_CONVERSION_ONGOING_INJECTED
1743
#define HAL_HASHEx_SHA224_Accumulate_End_IT    HAL_HASHEx_SHA224_Accmlt_End_IT
1744
#define __HAL_ADC_IS_CONVERSION_ONGOING                  ADC_IS_CONVERSION_ONGOING
1744
 
1745
#define __HAL_ADC_CLEAR_ERRORCODE                        ADC_CLEAR_ERRORCODE
1745
#define HAL_HASHEx_SHA256_Accumulate           HAL_HASHEx_SHA256_Accmlt
1746
 
1746
#define HAL_HASHEx_SHA256_Accumulate_End       HAL_HASHEx_SHA256_Accmlt_End
1747
#define __HAL_ADC_GET_RESOLUTION                         ADC_GET_RESOLUTION
1747
#define HAL_HASHEx_SHA256_Accumulate_IT        HAL_HASHEx_SHA256_Accmlt_IT
1748
#define __HAL_ADC_JSQR_RK                                ADC_JSQR_RK
1748
#define HAL_HASHEx_SHA256_Accumulate_End_IT    HAL_HASHEx_SHA256_Accmlt_End_IT
1749
#define __HAL_ADC_CFGR_AWD1CH                            ADC_CFGR_AWD1CH_SHIFT
1749
 
1750
#define __HAL_ADC_CFGR_AWD23CR                           ADC_CFGR_AWD23CR
1750
#endif  /* STM32L4 || STM32L5 || STM32F2 || STM32F4 || STM32F7 || STM32H7 */
1751
#define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION            ADC_CFGR_INJECT_AUTO_CONVERSION
1751
/**
1752
#define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE              ADC_CFGR_INJECT_CONTEXT_QUEUE
1752
  * @}
1753
#define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS             ADC_CFGR_INJECT_DISCCONTINUOUS
1753
  */
1754
#define __HAL_ADC_CFGR_REG_DISCCONTINUOUS                ADC_CFGR_REG_DISCCONTINUOUS
1754
 
1755
#define __HAL_ADC_CFGR_DISCONTINUOUS_NUM                 ADC_CFGR_DISCONTINUOUS_NUM
1755
/** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
1756
#define __HAL_ADC_CFGR_AUTOWAIT                          ADC_CFGR_AUTOWAIT
1756
  * @{
1757
#define __HAL_ADC_CFGR_CONTINUOUS                        ADC_CFGR_CONTINUOUS
1757
  */
1758
#define __HAL_ADC_CFGR_OVERRUN                           ADC_CFGR_OVERRUN
1758
#define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
1759
#define __HAL_ADC_CFGR_DMACONTREQ                        ADC_CFGR_DMACONTREQ
1759
#define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
1760
#define __HAL_ADC_CFGR_EXTSEL                            ADC_CFGR_EXTSEL_SET
1760
#define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
1761
#define __HAL_ADC_JSQR_JEXTSEL                           ADC_JSQR_JEXTSEL_SET
1761
#define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
1762
#define __HAL_ADC_OFR_CHANNEL                            ADC_OFR_CHANNEL
1762
#define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
1763
#define __HAL_ADC_DIFSEL_CHANNEL                         ADC_DIFSEL_CHANNEL
1763
#define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
1764
#define __HAL_ADC_CALFACT_DIFF_SET                       ADC_CALFACT_DIFF_SET
1764
#define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd\
1765
#define __HAL_ADC_CALFACT_DIFF_GET                       ADC_CALFACT_DIFF_GET
1765
                                              )==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : \
1766
#define __HAL_ADC_TRX_HIGHTHRESHOLD                      ADC_TRX_HIGHTHRESHOLD
1766
                                             HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
1767
 
1767
#define HAL_VREFINT_OutputSelect  HAL_SYSCFG_VREFINT_OutputSelect
1768
#define __HAL_ADC_OFFSET_SHIFT_RESOLUTION                ADC_OFFSET_SHIFT_RESOLUTION
1768
#define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
1769
#define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION         ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
1769
#if defined(STM32L0)
1770
#define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION        ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
1770
#else
1771
#define __HAL_ADC_COMMON_REGISTER                        ADC_COMMON_REGISTER
1771
#define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
1772
#define __HAL_ADC_COMMON_CCR_MULTI                       ADC_COMMON_CCR_MULTI
1772
#endif
1773
#define __HAL_ADC_MULTIMODE_IS_ENABLED                   ADC_MULTIMODE_IS_ENABLE
1773
#define HAL_ADC_EnableBuffer_Cmd(cmd)  (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
1774
#define __ADC_MULTIMODE_IS_ENABLED                       ADC_MULTIMODE_IS_ENABLE
1774
#define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd\
1775
#define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER        ADC_NONMULTIMODE_OR_MULTIMODEMASTER
1775
                                              )==ENABLE) ?  HAL_ADCEx_EnableVREFINTTempSensor() : \
1776
#define __HAL_ADC_COMMON_ADC_OTHER                       ADC_COMMON_ADC_OTHER
1776
                                             HAL_ADCEx_DisableVREFINTTempSensor())
1777
#define __HAL_ADC_MULTI_SLAVE                            ADC_MULTI_SLAVE
1777
#if defined(STM32H7A3xx) || defined(STM32H7B3xx) || defined(STM32H7B0xx) || defined(STM32H7A3xxQ) || \
1778
 
1778
    defined(STM32H7B3xxQ) || defined(STM32H7B0xxQ)
1779
#define __HAL_ADC_SQR1_L                                 ADC_SQR1_L_SHIFT
1779
#define HAL_EnableSRDomainDBGStopMode      HAL_EnableDomain3DBGStopMode
1780
#define __HAL_ADC_JSQR_JL                                ADC_JSQR_JL_SHIFT
1780
#define HAL_DisableSRDomainDBGStopMode     HAL_DisableDomain3DBGStopMode
1781
#define __HAL_ADC_JSQR_RK_JL                             ADC_JSQR_RK_JL
1781
#define HAL_EnableSRDomainDBGStandbyMode   HAL_EnableDomain3DBGStandbyMode
1782
#define __HAL_ADC_CR1_DISCONTINUOUS_NUM                  ADC_CR1_DISCONTINUOUS_NUM
1782
#define HAL_DisableSRDomainDBGStandbyMode  HAL_DisableDomain3DBGStandbyMode
1783
#define __HAL_ADC_CR1_SCAN                               ADC_CR1_SCAN_SET
1783
#endif /* STM32H7A3xx || STM32H7B3xx || STM32H7B0xx || STM32H7A3xxQ || STM32H7B3xxQ  || STM32H7B0xxQ */
1784
#define __HAL_ADC_CONVCYCLES_MAX_RANGE                   ADC_CONVCYCLES_MAX_RANGE
1784
 
1785
#define __HAL_ADC_CLOCK_PRESCALER_RANGE                  ADC_CLOCK_PRESCALER_RANGE
1785
/**
1786
#define __HAL_ADC_GET_CLOCK_PRESCALER                    ADC_GET_CLOCK_PRESCALER
1786
  * @}
1787
 
1787
  */
1788
#define __HAL_ADC_SQR1                                   ADC_SQR1
1788
 
1789
#define __HAL_ADC_SMPR1                                  ADC_SMPR1
1789
/** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
1790
#define __HAL_ADC_SMPR2                                  ADC_SMPR2
1790
  * @{
1791
#define __HAL_ADC_SQR3_RK                                ADC_SQR3_RK
1791
  */
1792
#define __HAL_ADC_SQR2_RK                                ADC_SQR2_RK
1792
#define FLASH_HalfPageProgram      HAL_FLASHEx_HalfPageProgram
1793
#define __HAL_ADC_SQR1_RK                                ADC_SQR1_RK
1793
#define FLASH_EnableRunPowerDown   HAL_FLASHEx_EnableRunPowerDown
1794
#define __HAL_ADC_CR2_CONTINUOUS                         ADC_CR2_CONTINUOUS
1794
#define FLASH_DisableRunPowerDown  HAL_FLASHEx_DisableRunPowerDown
1795
#define __HAL_ADC_CR1_DISCONTINUOUS                      ADC_CR1_DISCONTINUOUS
1795
#define HAL_DATA_EEPROMEx_Unlock   HAL_FLASHEx_DATAEEPROM_Unlock
1796
#define __HAL_ADC_CR1_SCANCONV                           ADC_CR1_SCANCONV
1796
#define HAL_DATA_EEPROMEx_Lock     HAL_FLASHEx_DATAEEPROM_Lock
1797
#define __HAL_ADC_CR2_EOCSelection                       ADC_CR2_EOCSelection
1797
#define HAL_DATA_EEPROMEx_Erase    HAL_FLASHEx_DATAEEPROM_Erase
1798
#define __HAL_ADC_CR2_DMAContReq                         ADC_CR2_DMAContReq
1798
#define HAL_DATA_EEPROMEx_Program  HAL_FLASHEx_DATAEEPROM_Program
1799
#define __HAL_ADC_JSQR                                   ADC_JSQR
1799
 
1800
 
1800
/**
1801
#define __HAL_ADC_CHSELR_CHANNEL                         ADC_CHSELR_CHANNEL
1801
  * @}
1802
#define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS               ADC_CFGR1_REG_DISCCONTINUOUS
1802
 */
1803
#define __HAL_ADC_CFGR1_AUTOOFF                          ADC_CFGR1_AUTOOFF
1803
 
1804
#define __HAL_ADC_CFGR1_AUTOWAIT                         ADC_CFGR1_AUTOWAIT
1804
/** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
1805
#define __HAL_ADC_CFGR1_CONTINUOUS                       ADC_CFGR1_CONTINUOUS
1805
  * @{
1806
#define __HAL_ADC_CFGR1_OVERRUN                          ADC_CFGR1_OVERRUN
1806
  */
1807
#define __HAL_ADC_CFGR1_SCANDIR                          ADC_CFGR1_SCANDIR
1807
#define HAL_I2CEx_AnalogFilter_Config         HAL_I2CEx_ConfigAnalogFilter
1808
#define __HAL_ADC_CFGR1_DMACONTREQ                       ADC_CFGR1_DMACONTREQ
1808
#define HAL_I2CEx_DigitalFilter_Config        HAL_I2CEx_ConfigDigitalFilter
1809
 
1809
#define HAL_FMPI2CEx_AnalogFilter_Config      HAL_FMPI2CEx_ConfigAnalogFilter
1810
/**
1810
#define HAL_FMPI2CEx_DigitalFilter_Config     HAL_FMPI2CEx_ConfigDigitalFilter
1811
  * @}
1811
 
1812
  */
1812
#define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) ((cmd == ENABLE)? \
1813
 
1813
                                                                HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): \
1814
/** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
1814
                                                                HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
1815
  * @{
1815
 
1816
  */
1816
#if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F0) || defined(STM32F1) || \
1817
#define __HAL_DHR12R1_ALIGNEMENT                        DAC_DHR12R1_ALIGNMENT
1817
    defined(STM32F2) || defined(STM32F3) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || \
1818
#define __HAL_DHR12R2_ALIGNEMENT                        DAC_DHR12R2_ALIGNMENT
1818
    defined(STM32L4) || defined(STM32L5) || defined(STM32G4) || defined(STM32L1)
1819
#define __HAL_DHR12RD_ALIGNEMENT                        DAC_DHR12RD_ALIGNMENT
1819
#define HAL_I2C_Master_Sequential_Transmit_IT  HAL_I2C_Master_Seq_Transmit_IT
1820
#define IS_DAC_GENERATE_WAVE                            IS_DAC_WAVE
1820
#define HAL_I2C_Master_Sequential_Receive_IT   HAL_I2C_Master_Seq_Receive_IT
1821
 
1821
#define HAL_I2C_Slave_Sequential_Transmit_IT   HAL_I2C_Slave_Seq_Transmit_IT
1822
/**
1822
#define HAL_I2C_Slave_Sequential_Receive_IT    HAL_I2C_Slave_Seq_Receive_IT
1823
  * @}
1823
#endif /* STM32H7 || STM32WB  || STM32G0 || STM32F0 || STM32F1 || STM32F2 || STM32F3 || STM32F4 || STM32F7 || STM32L0 ||
1824
  */
1824
          STM32L4 || STM32L5 || STM32G4 || STM32L1 */
1825
 
1825
#if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F4) || defined(STM32F7) || \
1826
/** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
1826
    defined(STM32L0) || defined(STM32L4) || defined(STM32L5) || defined(STM32G4)|| defined(STM32L1)
1827
  * @{
1827
#define HAL_I2C_Master_Sequential_Transmit_DMA HAL_I2C_Master_Seq_Transmit_DMA
1828
  */
1828
#define HAL_I2C_Master_Sequential_Receive_DMA  HAL_I2C_Master_Seq_Receive_DMA
1829
#define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
1829
#define HAL_I2C_Slave_Sequential_Transmit_DMA  HAL_I2C_Slave_Seq_Transmit_DMA
1830
#define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
1830
#define HAL_I2C_Slave_Sequential_Receive_DMA   HAL_I2C_Slave_Seq_Receive_DMA
1831
#define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
1831
#endif /* STM32H7 || STM32WB  || STM32G0 || STM32F4 || STM32F7 || STM32L0 || STM32L4 || STM32L5 || STM32G4 || STM32L1 */
1832
#define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
1832
 
1833
#define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
1833
#if defined(STM32F4)
1834
#define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
1834
#define HAL_FMPI2C_Master_Sequential_Transmit_IT  HAL_FMPI2C_Master_Seq_Transmit_IT
1835
#define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
1835
#define HAL_FMPI2C_Master_Sequential_Receive_IT   HAL_FMPI2C_Master_Seq_Receive_IT
1836
#define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
1836
#define HAL_FMPI2C_Slave_Sequential_Transmit_IT   HAL_FMPI2C_Slave_Seq_Transmit_IT
1837
#define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
1837
#define HAL_FMPI2C_Slave_Sequential_Receive_IT    HAL_FMPI2C_Slave_Seq_Receive_IT
1838
#define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
1838
#define HAL_FMPI2C_Master_Sequential_Transmit_DMA HAL_FMPI2C_Master_Seq_Transmit_DMA
1839
#define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
1839
#define HAL_FMPI2C_Master_Sequential_Receive_DMA  HAL_FMPI2C_Master_Seq_Receive_DMA
1840
#define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
1840
#define HAL_FMPI2C_Slave_Sequential_Transmit_DMA  HAL_FMPI2C_Slave_Seq_Transmit_DMA
1841
#define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
1841
#define HAL_FMPI2C_Slave_Sequential_Receive_DMA   HAL_FMPI2C_Slave_Seq_Receive_DMA
1842
#define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
1842
#endif /* STM32F4 */
1843
#define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
1843
/**
1844
#define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
1844
  * @}
1845
 
1845
 */
1846
#define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
1846
 
1847
#define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
1847
/** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
1848
#define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
1848
  * @{
1849
#define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
1849
  */
1850
#define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
1850
 
1851
#define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
1851
#if defined(STM32G0)
1852
#define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
1852
#define HAL_PWR_ConfigPVD                             HAL_PWREx_ConfigPVD
1853
#define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
1853
#define HAL_PWR_EnablePVD                             HAL_PWREx_EnablePVD
1854
#define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
1854
#define HAL_PWR_DisablePVD                            HAL_PWREx_DisablePVD
1855
#define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
1855
#define HAL_PWR_PVD_IRQHandler                        HAL_PWREx_PVD_IRQHandler
1856
#define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
1856
#endif
1857
#define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
1857
#define HAL_PWR_PVDConfig                             HAL_PWR_ConfigPVD
1858
#define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
1858
#define HAL_PWR_DisableBkUpReg                        HAL_PWREx_DisableBkUpReg
1859
#define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
1859
#define HAL_PWR_DisableFlashPowerDown                 HAL_PWREx_DisableFlashPowerDown
1860
 
1860
#define HAL_PWR_DisableVddio2Monitor                  HAL_PWREx_DisableVddio2Monitor
1861
 
1861
#define HAL_PWR_EnableBkUpReg                         HAL_PWREx_EnableBkUpReg
1862
#define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
1862
#define HAL_PWR_EnableFlashPowerDown                  HAL_PWREx_EnableFlashPowerDown
1863
#define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
1863
#define HAL_PWR_EnableVddio2Monitor                   HAL_PWREx_EnableVddio2Monitor
1864
#define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
1864
#define HAL_PWR_PVD_PVM_IRQHandler                    HAL_PWREx_PVD_PVM_IRQHandler
1865
#define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
1865
#define HAL_PWR_PVDLevelConfig                        HAL_PWR_ConfigPVD
1866
#define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
1866
#define HAL_PWR_Vddio2Monitor_IRQHandler              HAL_PWREx_Vddio2Monitor_IRQHandler
1867
#define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
1867
#define HAL_PWR_Vddio2MonitorCallback                 HAL_PWREx_Vddio2MonitorCallback
1868
#define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
1868
#define HAL_PWREx_ActivateOverDrive                   HAL_PWREx_EnableOverDrive
1869
#define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
1869
#define HAL_PWREx_DeactivateOverDrive                 HAL_PWREx_DisableOverDrive
1870
#if defined(STM32H7)
1870
#define HAL_PWREx_DisableSDADCAnalog                  HAL_PWREx_DisableSDADC
1871
#define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG1
1871
#define HAL_PWREx_EnableSDADCAnalog                   HAL_PWREx_EnableSDADC
1872
#define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UnFreeze_WWDG1
1872
#define HAL_PWREx_PVMConfig                           HAL_PWREx_ConfigPVM
1873
#define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG1
1873
 
1874
#define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UnFreeze_IWDG1
1874
#define PWR_MODE_NORMAL                               PWR_PVD_MODE_NORMAL
1875
#else
1875
#define PWR_MODE_IT_RISING                            PWR_PVD_MODE_IT_RISING
1876
#define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
1876
#define PWR_MODE_IT_FALLING                           PWR_PVD_MODE_IT_FALLING
1877
#define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
1877
#define PWR_MODE_IT_RISING_FALLING                    PWR_PVD_MODE_IT_RISING_FALLING
1878
#define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
1878
#define PWR_MODE_EVENT_RISING                         PWR_PVD_MODE_EVENT_RISING
1879
#define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
1879
#define PWR_MODE_EVENT_FALLING                        PWR_PVD_MODE_EVENT_FALLING
1880
#endif /* STM32H7 */
1880
#define PWR_MODE_EVENT_RISING_FALLING                 PWR_PVD_MODE_EVENT_RISING_FALLING
1881
#define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
1881
 
1882
#define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
1882
#define CR_OFFSET_BB                                  PWR_CR_OFFSET_BB
1883
#define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
1883
#define CSR_OFFSET_BB                                 PWR_CSR_OFFSET_BB
1884
#define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
1884
#define PMODE_BIT_NUMBER                              VOS_BIT_NUMBER
1885
#define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
1885
#define CR_PMODE_BB                                   CR_VOS_BB
1886
#define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
1886
 
1887
#define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
1887
#define DBP_BitNumber                                 DBP_BIT_NUMBER
1888
#define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
1888
#define PVDE_BitNumber                                PVDE_BIT_NUMBER
1889
#define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
1889
#define PMODE_BitNumber                               PMODE_BIT_NUMBER
1890
#define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
1890
#define EWUP_BitNumber                                EWUP_BIT_NUMBER
1891
#define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
1891
#define FPDS_BitNumber                                FPDS_BIT_NUMBER
1892
#define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
1892
#define ODEN_BitNumber                                ODEN_BIT_NUMBER
1893
 
1893
#define ODSWEN_BitNumber                              ODSWEN_BIT_NUMBER
1894
/**
1894
#define MRLVDS_BitNumber                              MRLVDS_BIT_NUMBER
1895
  * @}
1895
#define LPLVDS_BitNumber                              LPLVDS_BIT_NUMBER
1896
  */
1896
#define BRE_BitNumber                                 BRE_BIT_NUMBER
1897
 
1897
 
1898
/** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
1898
#define PWR_MODE_EVT                                  PWR_PVD_MODE_NORMAL
1899
  * @{
1899
 
1900
  */
1900
#if defined (STM32U5)
1901
#if defined(STM32F3)
1901
#define PWR_SRAM1_PAGE1_STOP_RETENTION                PWR_SRAM1_PAGE1_STOP
1902
#define COMP_START                                       __HAL_COMP_ENABLE
1902
#define PWR_SRAM1_PAGE2_STOP_RETENTION                PWR_SRAM1_PAGE2_STOP
1903
#define COMP_STOP                                        __HAL_COMP_DISABLE
1903
#define PWR_SRAM1_PAGE3_STOP_RETENTION                PWR_SRAM1_PAGE3_STOP
1904
#define COMP_LOCK                                        __HAL_COMP_LOCK
1904
#define PWR_SRAM1_PAGE4_STOP_RETENTION                PWR_SRAM1_PAGE4_STOP
1905
 
1905
#define PWR_SRAM1_PAGE5_STOP_RETENTION                PWR_SRAM1_PAGE5_STOP
1906
#if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx) || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
1906
#define PWR_SRAM1_PAGE6_STOP_RETENTION                PWR_SRAM1_PAGE6_STOP
1907
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
1907
#define PWR_SRAM1_PAGE7_STOP_RETENTION                PWR_SRAM1_PAGE7_STOP
1908
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
1908
#define PWR_SRAM1_PAGE8_STOP_RETENTION                PWR_SRAM1_PAGE8_STOP
1909
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
1909
#define PWR_SRAM1_PAGE9_STOP_RETENTION                PWR_SRAM1_PAGE9_STOP
1910
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
1910
#define PWR_SRAM1_PAGE10_STOP_RETENTION               PWR_SRAM1_PAGE10_STOP
1911
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
1911
#define PWR_SRAM1_PAGE11_STOP_RETENTION               PWR_SRAM1_PAGE11_STOP
1912
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
1912
#define PWR_SRAM1_PAGE12_STOP_RETENTION               PWR_SRAM1_PAGE12_STOP
1913
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
1913
#define PWR_SRAM1_FULL_STOP_RETENTION                 PWR_SRAM1_FULL_STOP
1914
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
1914
 
1915
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
1915
#define PWR_SRAM2_PAGE1_STOP_RETENTION                PWR_SRAM2_PAGE1_STOP
1916
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
1916
#define PWR_SRAM2_PAGE2_STOP_RETENTION                PWR_SRAM2_PAGE2_STOP
1917
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
1917
#define PWR_SRAM2_FULL_STOP_RETENTION                 PWR_SRAM2_FULL_STOP
1918
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
1918
 
1919
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
1919
#define PWR_SRAM3_PAGE1_STOP_RETENTION                PWR_SRAM3_PAGE1_STOP
1920
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
1920
#define PWR_SRAM3_PAGE2_STOP_RETENTION                PWR_SRAM3_PAGE2_STOP
1921
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_IT())
1921
#define PWR_SRAM3_PAGE3_STOP_RETENTION                PWR_SRAM3_PAGE3_STOP
1922
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
1922
#define PWR_SRAM3_PAGE4_STOP_RETENTION                PWR_SRAM3_PAGE4_STOP
1923
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
1923
#define PWR_SRAM3_PAGE5_STOP_RETENTION                PWR_SRAM3_PAGE5_STOP
1924
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_IT())
1924
#define PWR_SRAM3_PAGE6_STOP_RETENTION                PWR_SRAM3_PAGE6_STOP
1925
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
1925
#define PWR_SRAM3_PAGE7_STOP_RETENTION                PWR_SRAM3_PAGE7_STOP
1926
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
1926
#define PWR_SRAM3_PAGE8_STOP_RETENTION                PWR_SRAM3_PAGE8_STOP
1927
                                                          __HAL_COMP_COMP6_EXTI_GET_FLAG())
1927
#define PWR_SRAM3_PAGE9_STOP_RETENTION                PWR_SRAM3_PAGE9_STOP
1928
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
1928
#define PWR_SRAM3_PAGE10_STOP_RETENTION               PWR_SRAM3_PAGE10_STOP
1929
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
1929
#define PWR_SRAM3_PAGE11_STOP_RETENTION               PWR_SRAM3_PAGE11_STOP
1930
                                                          __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
1930
#define PWR_SRAM3_PAGE12_STOP_RETENTION               PWR_SRAM3_PAGE12_STOP
1931
# endif
1931
#define PWR_SRAM3_PAGE13_STOP_RETENTION               PWR_SRAM3_PAGE13_STOP
1932
# if defined(STM32F302xE) || defined(STM32F302xC)
1932
#define PWR_SRAM3_FULL_STOP_RETENTION                 PWR_SRAM3_FULL_STOP
1933
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
1933
 
1934
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
1934
#define PWR_SRAM4_FULL_STOP_RETENTION                 PWR_SRAM4_FULL_STOP
1935
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
1935
 
1936
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
1936
#define PWR_SRAM5_PAGE1_STOP_RETENTION                PWR_SRAM5_PAGE1_STOP
1937
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
1937
#define PWR_SRAM5_PAGE2_STOP_RETENTION                PWR_SRAM5_PAGE2_STOP
1938
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
1938
#define PWR_SRAM5_PAGE3_STOP_RETENTION                PWR_SRAM5_PAGE3_STOP
1939
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
1939
#define PWR_SRAM5_PAGE4_STOP_RETENTION                PWR_SRAM5_PAGE4_STOP
1940
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
1940
#define PWR_SRAM5_PAGE5_STOP_RETENTION                PWR_SRAM5_PAGE5_STOP
1941
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
1941
#define PWR_SRAM5_PAGE6_STOP_RETENTION                PWR_SRAM5_PAGE6_STOP
1942
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
1942
#define PWR_SRAM5_PAGE7_STOP_RETENTION                PWR_SRAM5_PAGE7_STOP
1943
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
1943
#define PWR_SRAM5_PAGE8_STOP_RETENTION                PWR_SRAM5_PAGE8_STOP
1944
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
1944
#define PWR_SRAM5_PAGE9_STOP_RETENTION                PWR_SRAM5_PAGE9_STOP
1945
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
1945
#define PWR_SRAM5_PAGE10_STOP_RETENTION               PWR_SRAM5_PAGE10_STOP
1946
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
1946
#define PWR_SRAM5_PAGE11_STOP_RETENTION               PWR_SRAM5_PAGE11_STOP
1947
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
1947
#define PWR_SRAM5_PAGE12_STOP_RETENTION               PWR_SRAM5_PAGE12_STOP
1948
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
1948
#define PWR_SRAM5_PAGE13_STOP_RETENTION               PWR_SRAM5_PAGE13_STOP
1949
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
1949
#define PWR_SRAM5_FULL_STOP_RETENTION                 PWR_SRAM5_FULL_STOP
1950
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
1950
 
1951
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
1951
#define PWR_SRAM6_PAGE1_STOP_RETENTION                PWR_SRAM6_PAGE1_STOP
1952
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_IT())
1952
#define PWR_SRAM6_PAGE2_STOP_RETENTION                PWR_SRAM6_PAGE2_STOP
1953
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
1953
#define PWR_SRAM6_PAGE3_STOP_RETENTION                PWR_SRAM6_PAGE3_STOP
1954
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
1954
#define PWR_SRAM6_PAGE4_STOP_RETENTION                PWR_SRAM6_PAGE4_STOP
1955
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
1955
#define PWR_SRAM6_PAGE5_STOP_RETENTION                PWR_SRAM6_PAGE5_STOP
1956
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_IT())
1956
#define PWR_SRAM6_PAGE6_STOP_RETENTION                PWR_SRAM6_PAGE6_STOP
1957
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
1957
#define PWR_SRAM6_PAGE7_STOP_RETENTION                PWR_SRAM6_PAGE7_STOP
1958
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
1958
#define PWR_SRAM6_PAGE8_STOP_RETENTION                PWR_SRAM6_PAGE8_STOP
1959
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
1959
#define PWR_SRAM6_FULL_STOP_RETENTION                 PWR_SRAM6_FULL_STOP
1960
                                                          __HAL_COMP_COMP6_EXTI_GET_FLAG())
1960
 
1961
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
1961
 
1962
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
1962
#define PWR_ICACHE_FULL_STOP_RETENTION                PWR_ICACHE_FULL_STOP
1963
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
1963
#define PWR_DCACHE1_FULL_STOP_RETENTION               PWR_DCACHE1_FULL_STOP
1964
                                                          __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
1964
#define PWR_DCACHE2_FULL_STOP_RETENTION               PWR_DCACHE2_FULL_STOP
1965
# endif
1965
#define PWR_DMA2DRAM_FULL_STOP_RETENTION              PWR_DMA2DRAM_FULL_STOP
1966
# if defined(STM32F303xE) || defined(STM32F398xx) || defined(STM32F303xC) || defined(STM32F358xx)
1966
#define PWR_PERIPHRAM_FULL_STOP_RETENTION             PWR_PERIPHRAM_FULL_STOP
1967
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
1967
#define PWR_PKA32RAM_FULL_STOP_RETENTION              PWR_PKA32RAM_FULL_STOP
1968
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
1968
#define PWR_GRAPHICPRAM_FULL_STOP_RETENTION           PWR_GRAPHICPRAM_FULL_STOP
1969
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_RISING_EDGE() : \
1969
#define PWR_DSIRAM_FULL_STOP_RETENTION                PWR_DSIRAM_FULL_STOP
1970
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
1970
#define PWR_JPEGRAM_FULL_STOP_RETENTION               PWR_JPEGRAM_FULL_STOP
1971
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_RISING_EDGE() : \
1971
 
1972
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE() : \
1972
 
1973
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_RISING_EDGE())
1973
#define PWR_SRAM2_PAGE1_STANDBY_RETENTION             PWR_SRAM2_PAGE1_STANDBY
1974
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
1974
#define PWR_SRAM2_PAGE2_STANDBY_RETENTION             PWR_SRAM2_PAGE2_STANDBY
1975
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
1975
#define PWR_SRAM2_FULL_STANDBY_RETENTION              PWR_SRAM2_FULL_STANDBY
1976
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_RISING_EDGE() : \
1976
 
1977
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
1977
#define PWR_SRAM1_FULL_RUN_RETENTION                  PWR_SRAM1_FULL_RUN
1978
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_RISING_EDGE() : \
1978
#define PWR_SRAM2_FULL_RUN_RETENTION                  PWR_SRAM2_FULL_RUN
1979
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE() : \
1979
#define PWR_SRAM3_FULL_RUN_RETENTION                  PWR_SRAM3_FULL_RUN
1980
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_RISING_EDGE())
1980
#define PWR_SRAM4_FULL_RUN_RETENTION                  PWR_SRAM4_FULL_RUN
1981
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
1981
#define PWR_SRAM5_FULL_RUN_RETENTION                  PWR_SRAM5_FULL_RUN
1982
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
1982
#define PWR_SRAM6_FULL_RUN_RETENTION                  PWR_SRAM6_FULL_RUN
1983
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_FALLING_EDGE() : \
1983
 
1984
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
1984
#define PWR_ALL_RAM_RUN_RETENTION_MASK                PWR_ALL_RAM_RUN_MASK
1985
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_FALLING_EDGE() : \
1985
#endif
1986
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE() : \
1986
 
1987
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_FALLING_EDGE())
1987
/**
1988
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
1988
  * @}
1989
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
1989
 */
1990
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_FALLING_EDGE() : \
1990
 
1991
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
1991
/** @defgroup HAL_RTC_Aliased_Functions HAL RTC Aliased Functions maintained for legacy purpose
1992
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_FALLING_EDGE() : \
1992
  * @{
1993
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE() : \
1993
  */
1994
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_FALLING_EDGE())
1994
#if defined(STM32H5) || defined(STM32WBA)
1995
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
1995
#define HAL_RTCEx_SetBoothardwareKey            HAL_RTCEx_LockBootHardwareKey
1996
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
1996
#define HAL_RTCEx_BKUPBlock_Enable              HAL_RTCEx_BKUPBlock
1997
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_IT() : \
1997
#define HAL_RTCEx_BKUPBlock_Disable             HAL_RTCEx_BKUPUnblock
1998
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
1998
#define HAL_RTCEx_Erase_SecretDev_Conf          HAL_RTCEx_ConfigEraseDeviceSecrets
1999
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_IT() : \
1999
#endif /* STM32H5 || STM32WBA */
2000
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_IT() : \
2000
 
2001
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_IT())
2001
/**
2002
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2002
  * @}
2003
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
2003
  */
2004
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_IT() : \
2004
 
2005
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
2005
/** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
2006
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_IT() : \
2006
  * @{
2007
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_IT() : \
2007
  */
2008
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_IT())
2008
#define HAL_SMBUS_Slave_Listen_IT          HAL_SMBUS_EnableListen_IT
2009
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2009
#define HAL_SMBUS_SlaveAddrCallback        HAL_SMBUS_AddrCallback
2010
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
2010
#define HAL_SMBUS_SlaveListenCpltCallback  HAL_SMBUS_ListenCpltCallback
2011
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_GET_FLAG() : \
2011
/**
2012
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
2012
  * @}
2013
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_GET_FLAG() : \
2013
  */
2014
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_GET_FLAG() : \
2014
 
2015
                                                          __HAL_COMP_COMP7_EXTI_GET_FLAG())
2015
/** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
2016
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2016
  * @{
2017
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
2017
  */
2018
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_CLEAR_FLAG() : \
2018
#define HAL_SPI_FlushRxFifo                HAL_SPIEx_FlushRxFifo
2019
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
2019
/**
2020
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_CLEAR_FLAG() : \
2020
  * @}
2021
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_CLEAR_FLAG() : \
2021
  */
2022
                                                          __HAL_COMP_COMP7_EXTI_CLEAR_FLAG())
2022
 
2023
# endif
2023
/** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
2024
# if defined(STM32F373xC) ||defined(STM32F378xx)
2024
  * @{
2025
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2025
  */
2026
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
2026
#define HAL_TIM_DMADelayPulseCplt                       TIM_DMADelayPulseCplt
2027
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2027
#define HAL_TIM_DMAError                                TIM_DMAError
2028
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
2028
#define HAL_TIM_DMACaptureCplt                          TIM_DMACaptureCplt
2029
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2029
#define HAL_TIMEx_DMACommutationCplt                    TIMEx_DMACommutationCplt
2030
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
2030
#if defined(STM32H7) || defined(STM32G0) || defined(STM32F0) || defined(STM32F1) || defined(STM32F2) || \
2031
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2031
    defined(STM32F3) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4)
2032
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
2032
#define HAL_TIM_SlaveConfigSynchronization              HAL_TIM_SlaveConfigSynchro
2033
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2033
#define HAL_TIM_SlaveConfigSynchronization_IT           HAL_TIM_SlaveConfigSynchro_IT
2034
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_IT())
2034
#define HAL_TIMEx_CommutationCallback                   HAL_TIMEx_CommutCallback
2035
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2035
#define HAL_TIMEx_ConfigCommutationEvent                HAL_TIMEx_ConfigCommutEvent
2036
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_IT())
2036
#define HAL_TIMEx_ConfigCommutationEvent_IT             HAL_TIMEx_ConfigCommutEvent_IT
2037
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2037
#define HAL_TIMEx_ConfigCommutationEvent_DMA            HAL_TIMEx_ConfigCommutEvent_DMA
2038
                                                          __HAL_COMP_COMP2_EXTI_GET_FLAG())
2038
#endif /* STM32H7 || STM32G0 || STM32F0 || STM32F1 || STM32F2 || STM32F3 || STM32F4 || STM32F7 || STM32L0 */
2039
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2039
/**
2040
                                                          __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
2040
  * @}
2041
# endif
2041
  */
2042
#else
2042
 
2043
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2043
/** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
2044
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
2044
  * @{
2045
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2045
  */
2046
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
2046
#define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
2047
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2047
/**
2048
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
2048
  * @}
2049
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2049
  */
2050
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
2050
 
2051
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2051
/** @defgroup HAL_LTDC_Aliased_Functions HAL LTDC Aliased Functions maintained for legacy purpose
2052
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_IT())
2052
  * @{
2053
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2053
  */
2054
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_IT())
2054
#define HAL_LTDC_LineEvenCallback HAL_LTDC_LineEventCallback
2055
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2055
#define HAL_LTDC_Relaod           HAL_LTDC_Reload
2056
                                                          __HAL_COMP_COMP2_EXTI_GET_FLAG())
2056
#define HAL_LTDC_StructInitFromVideoConfig  HAL_LTDCEx_StructInitFromVideoConfig
2057
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2057
#define HAL_LTDC_StructInitFromAdaptedCommandConfig  HAL_LTDCEx_StructInitFromAdaptedCommandConfig
2058
                                                          __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
2058
/**
2059
#endif
2059
  * @}
2060
 
2060
  */
2061
#define __HAL_COMP_GET_EXTI_LINE  COMP_GET_EXTI_LINE
2061
 
2062
 
2062
 
2063
#if defined(STM32L0) || defined(STM32L4)
2063
/** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
2064
/* Note: On these STM32 families, the only argument of this macro             */
2064
  * @{
2065
/*       is COMP_FLAG_LOCK.                                                   */
2065
  */
2066
/*       This macro is replaced by __HAL_COMP_IS_LOCKED with only HAL handle  */
2066
 
2067
/*       argument.                                                            */
2067
/**
2068
#define __HAL_COMP_GET_FLAG(__HANDLE__, __FLAG__)  (__HAL_COMP_IS_LOCKED(__HANDLE__))
2068
  * @}
2069
#endif
2069
  */
2070
/**
2070
 
2071
  * @}
2071
/* Exported macros ------------------------------------------------------------*/
2072
  */
2072
 
2073
 
2073
/** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
2074
#if defined(STM32L0) || defined(STM32L4)
2074
  * @{
2075
/** @defgroup HAL_COMP_Aliased_Functions HAL COMP Aliased Functions maintained for legacy purpose
2075
  */
2076
  * @{
2076
#define AES_IT_CC                      CRYP_IT_CC
2077
  */
2077
#define AES_IT_ERR                     CRYP_IT_ERR
2078
#define HAL_COMP_Start_IT       HAL_COMP_Start /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
2078
#define AES_FLAG_CCF                   CRYP_FLAG_CCF
2079
#define HAL_COMP_Stop_IT        HAL_COMP_Stop  /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
2079
/**
2080
/**
2080
  * @}
2081
  * @}
2081
  */
2082
  */
2082
 
2083
#endif
2083
/** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
2084
 
2084
  * @{
2085
/** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
2085
  */
2086
  * @{
2086
#define __HAL_GET_BOOT_MODE                   __HAL_SYSCFG_GET_BOOT_MODE
2087
  */
2087
#define __HAL_REMAPMEMORY_FLASH               __HAL_SYSCFG_REMAPMEMORY_FLASH
2088
 
2088
#define __HAL_REMAPMEMORY_SYSTEMFLASH         __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
2089
#define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
2089
#define __HAL_REMAPMEMORY_SRAM                __HAL_SYSCFG_REMAPMEMORY_SRAM
2090
                           ((WAVE) == DAC_WAVE_NOISE)|| \
2090
#define __HAL_REMAPMEMORY_FMC                 __HAL_SYSCFG_REMAPMEMORY_FMC
2091
                           ((WAVE) == DAC_WAVE_TRIANGLE))
2091
#define __HAL_REMAPMEMORY_FMC_SDRAM           __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
2092
 
2092
#define __HAL_REMAPMEMORY_FSMC                __HAL_SYSCFG_REMAPMEMORY_FSMC
2093
/**
2093
#define __HAL_REMAPMEMORY_QUADSPI             __HAL_SYSCFG_REMAPMEMORY_QUADSPI
2094
  * @}
2094
#define __HAL_FMC_BANK                        __HAL_SYSCFG_FMC_BANK
2095
  */
2095
#define __HAL_GET_FLAG                        __HAL_SYSCFG_GET_FLAG
2096
 
2096
#define __HAL_CLEAR_FLAG                      __HAL_SYSCFG_CLEAR_FLAG
2097
/** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
2097
#define __HAL_VREFINT_OUT_ENABLE              __HAL_SYSCFG_VREFINT_OUT_ENABLE
2098
  * @{
2098
#define __HAL_VREFINT_OUT_DISABLE             __HAL_SYSCFG_VREFINT_OUT_DISABLE
2099
  */
2099
#define __HAL_SYSCFG_SRAM2_WRP_ENABLE         __HAL_SYSCFG_SRAM2_WRP_0_31_ENABLE
2100
 
2100
 
2101
#define IS_WRPAREA          IS_OB_WRPAREA
2101
#define SYSCFG_FLAG_VREF_READY                SYSCFG_FLAG_VREFINT_READY
2102
#define IS_TYPEPROGRAM      IS_FLASH_TYPEPROGRAM
2102
#define SYSCFG_FLAG_RC48                      RCC_FLAG_HSI48
2103
#define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
2103
#define IS_SYSCFG_FASTMODEPLUS_CONFIG         IS_I2C_FASTMODEPLUS
2104
#define IS_TYPEERASE        IS_FLASH_TYPEERASE
2104
#define UFB_MODE_BitNumber                    UFB_MODE_BIT_NUMBER
2105
#define IS_NBSECTORS        IS_FLASH_NBSECTORS
2105
#define CMP_PD_BitNumber                      CMP_PD_BIT_NUMBER
2106
#define IS_OB_WDG_SOURCE    IS_OB_IWDG_SOURCE
2106
 
2107
 
2107
/**
2108
/**
2108
  * @}
2109
  * @}
2109
  */
2110
  */
2110
 
2111
 
2111
 
2112
/** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
2112
/** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
2113
  * @{
2113
  * @{
2114
  */
2114
  */
2115
 
2115
#define __ADC_ENABLE                                     __HAL_ADC_ENABLE
2116
#define __HAL_I2C_RESET_CR2             I2C_RESET_CR2
2116
#define __ADC_DISABLE                                    __HAL_ADC_DISABLE
2117
#define __HAL_I2C_GENERATE_START        I2C_GENERATE_START
2117
#define __HAL_ADC_ENABLING_CONDITIONS                    ADC_ENABLING_CONDITIONS
2118
#if defined(STM32F1)
2118
#define __HAL_ADC_DISABLING_CONDITIONS                   ADC_DISABLING_CONDITIONS
2119
#define __HAL_I2C_FREQ_RANGE            I2C_FREQRANGE
2119
#define __HAL_ADC_IS_ENABLED                             ADC_IS_ENABLE
2120
#else
2120
#define __ADC_IS_ENABLED                                 ADC_IS_ENABLE
2121
#define __HAL_I2C_FREQ_RANGE            I2C_FREQ_RANGE
2121
#define __HAL_ADC_IS_SOFTWARE_START_REGULAR              ADC_IS_SOFTWARE_START_REGULAR
2122
#endif /* STM32F1 */
2122
#define __HAL_ADC_IS_SOFTWARE_START_INJECTED             ADC_IS_SOFTWARE_START_INJECTED
2123
#define __HAL_I2C_RISE_TIME             I2C_RISE_TIME
2123
#define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
2124
#define __HAL_I2C_SPEED_STANDARD        I2C_SPEED_STANDARD
2124
#define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR          ADC_IS_CONVERSION_ONGOING_REGULAR
2125
#define __HAL_I2C_SPEED_FAST            I2C_SPEED_FAST
2125
#define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED         ADC_IS_CONVERSION_ONGOING_INJECTED
2126
#define __HAL_I2C_SPEED                 I2C_SPEED
2126
#define __HAL_ADC_IS_CONVERSION_ONGOING                  ADC_IS_CONVERSION_ONGOING
2127
#define __HAL_I2C_7BIT_ADD_WRITE        I2C_7BIT_ADD_WRITE
2127
#define __HAL_ADC_CLEAR_ERRORCODE                        ADC_CLEAR_ERRORCODE
2128
#define __HAL_I2C_7BIT_ADD_READ         I2C_7BIT_ADD_READ
2128
 
2129
#define __HAL_I2C_10BIT_ADDRESS         I2C_10BIT_ADDRESS
2129
#define __HAL_ADC_GET_RESOLUTION                         ADC_GET_RESOLUTION
2130
#define __HAL_I2C_10BIT_HEADER_WRITE    I2C_10BIT_HEADER_WRITE
2130
#define __HAL_ADC_JSQR_RK                                ADC_JSQR_RK
2131
#define __HAL_I2C_10BIT_HEADER_READ     I2C_10BIT_HEADER_READ
2131
#define __HAL_ADC_CFGR_AWD1CH                            ADC_CFGR_AWD1CH_SHIFT
2132
#define __HAL_I2C_MEM_ADD_MSB           I2C_MEM_ADD_MSB
2132
#define __HAL_ADC_CFGR_AWD23CR                           ADC_CFGR_AWD23CR
2133
#define __HAL_I2C_MEM_ADD_LSB           I2C_MEM_ADD_LSB
2133
#define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION            ADC_CFGR_INJECT_AUTO_CONVERSION
2134
#define __HAL_I2C_FREQRANGE             I2C_FREQRANGE
2134
#define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE              ADC_CFGR_INJECT_CONTEXT_QUEUE
2135
/**
2135
#define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS             ADC_CFGR_INJECT_DISCCONTINUOUS
2136
  * @}
2136
#define __HAL_ADC_CFGR_REG_DISCCONTINUOUS                ADC_CFGR_REG_DISCCONTINUOUS
2137
  */
2137
#define __HAL_ADC_CFGR_DISCONTINUOUS_NUM                 ADC_CFGR_DISCONTINUOUS_NUM
2138
 
2138
#define __HAL_ADC_CFGR_AUTOWAIT                          ADC_CFGR_AUTOWAIT
2139
/** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
2139
#define __HAL_ADC_CFGR_CONTINUOUS                        ADC_CFGR_CONTINUOUS
2140
  * @{
2140
#define __HAL_ADC_CFGR_OVERRUN                           ADC_CFGR_OVERRUN
2141
  */
2141
#define __HAL_ADC_CFGR_DMACONTREQ                        ADC_CFGR_DMACONTREQ
2142
 
2142
#define __HAL_ADC_CFGR_EXTSEL                            ADC_CFGR_EXTSEL_SET
2143
#define IS_I2S_INSTANCE                 IS_I2S_ALL_INSTANCE
2143
#define __HAL_ADC_JSQR_JEXTSEL                           ADC_JSQR_JEXTSEL_SET
2144
#define IS_I2S_INSTANCE_EXT             IS_I2S_ALL_INSTANCE_EXT
2144
#define __HAL_ADC_OFR_CHANNEL                            ADC_OFR_CHANNEL
2145
 
2145
#define __HAL_ADC_DIFSEL_CHANNEL                         ADC_DIFSEL_CHANNEL
2146
#if defined(STM32H7)
2146
#define __HAL_ADC_CALFACT_DIFF_SET                       ADC_CALFACT_DIFF_SET
2147
#define __HAL_I2S_CLEAR_FREFLAG       __HAL_I2S_CLEAR_TIFREFLAG
2147
#define __HAL_ADC_CALFACT_DIFF_GET                       ADC_CALFACT_DIFF_GET
2148
#endif
2148
#define __HAL_ADC_TRX_HIGHTHRESHOLD                      ADC_TRX_HIGHTHRESHOLD
2149
 
2149
 
2150
/**
2150
#define __HAL_ADC_OFFSET_SHIFT_RESOLUTION                ADC_OFFSET_SHIFT_RESOLUTION
2151
  * @}
2151
#define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION         ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
2152
  */
2152
#define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION        ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
2153
 
2153
#define __HAL_ADC_COMMON_REGISTER                        ADC_COMMON_REGISTER
2154
/** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
2154
#define __HAL_ADC_COMMON_CCR_MULTI                       ADC_COMMON_CCR_MULTI
2155
  * @{
2155
#define __HAL_ADC_MULTIMODE_IS_ENABLED                   ADC_MULTIMODE_IS_ENABLE
2156
  */
2156
#define __ADC_MULTIMODE_IS_ENABLED                       ADC_MULTIMODE_IS_ENABLE
2157
 
2157
#define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER        ADC_NONMULTIMODE_OR_MULTIMODEMASTER
2158
#define __IRDA_DISABLE                  __HAL_IRDA_DISABLE
2158
#define __HAL_ADC_COMMON_ADC_OTHER                       ADC_COMMON_ADC_OTHER
2159
#define __IRDA_ENABLE                   __HAL_IRDA_ENABLE
2159
#define __HAL_ADC_MULTI_SLAVE                            ADC_MULTI_SLAVE
2160
 
2160
 
2161
#define __HAL_IRDA_GETCLOCKSOURCE       IRDA_GETCLOCKSOURCE
2161
#define __HAL_ADC_SQR1_L                                 ADC_SQR1_L_SHIFT
2162
#define __HAL_IRDA_MASK_COMPUTATION     IRDA_MASK_COMPUTATION
2162
#define __HAL_ADC_JSQR_JL                                ADC_JSQR_JL_SHIFT
2163
#define __IRDA_GETCLOCKSOURCE           IRDA_GETCLOCKSOURCE
2163
#define __HAL_ADC_JSQR_RK_JL                             ADC_JSQR_RK_JL
2164
#define __IRDA_MASK_COMPUTATION         IRDA_MASK_COMPUTATION
2164
#define __HAL_ADC_CR1_DISCONTINUOUS_NUM                  ADC_CR1_DISCONTINUOUS_NUM
2165
 
2165
#define __HAL_ADC_CR1_SCAN                               ADC_CR1_SCAN_SET
2166
#define IS_IRDA_ONEBIT_SAMPLE           IS_IRDA_ONE_BIT_SAMPLE
2166
#define __HAL_ADC_CONVCYCLES_MAX_RANGE                   ADC_CONVCYCLES_MAX_RANGE
2167
 
2167
#define __HAL_ADC_CLOCK_PRESCALER_RANGE                  ADC_CLOCK_PRESCALER_RANGE
2168
 
2168
#define __HAL_ADC_GET_CLOCK_PRESCALER                    ADC_GET_CLOCK_PRESCALER
2169
/**
2169
 
2170
  * @}
2170
#define __HAL_ADC_SQR1                                   ADC_SQR1
2171
  */
2171
#define __HAL_ADC_SMPR1                                  ADC_SMPR1
2172
 
2172
#define __HAL_ADC_SMPR2                                  ADC_SMPR2
2173
 
2173
#define __HAL_ADC_SQR3_RK                                ADC_SQR3_RK
2174
/** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
2174
#define __HAL_ADC_SQR2_RK                                ADC_SQR2_RK
2175
  * @{
2175
#define __HAL_ADC_SQR1_RK                                ADC_SQR1_RK
2176
  */
2176
#define __HAL_ADC_CR2_CONTINUOUS                         ADC_CR2_CONTINUOUS
2177
#define __HAL_IWDG_ENABLE_WRITE_ACCESS  IWDG_ENABLE_WRITE_ACCESS
2177
#define __HAL_ADC_CR1_DISCONTINUOUS                      ADC_CR1_DISCONTINUOUS
2178
#define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
2178
#define __HAL_ADC_CR1_SCANCONV                           ADC_CR1_SCANCONV
2179
/**
2179
#define __HAL_ADC_CR2_EOCSelection                       ADC_CR2_EOCSelection
2180
  * @}
2180
#define __HAL_ADC_CR2_DMAContReq                         ADC_CR2_DMAContReq
2181
  */
2181
#define __HAL_ADC_JSQR                                   ADC_JSQR
2182
 
2182
 
2183
 
2183
#define __HAL_ADC_CHSELR_CHANNEL                         ADC_CHSELR_CHANNEL
2184
/** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
2184
#define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS               ADC_CFGR1_REG_DISCCONTINUOUS
2185
  * @{
2185
#define __HAL_ADC_CFGR1_AUTOOFF                          ADC_CFGR1_AUTOOFF
2186
  */
2186
#define __HAL_ADC_CFGR1_AUTOWAIT                         ADC_CFGR1_AUTOWAIT
2187
 
2187
#define __HAL_ADC_CFGR1_CONTINUOUS                       ADC_CFGR1_CONTINUOUS
2188
#define __HAL_LPTIM_ENABLE_INTERRUPT    __HAL_LPTIM_ENABLE_IT
2188
#define __HAL_ADC_CFGR1_OVERRUN                          ADC_CFGR1_OVERRUN
2189
#define __HAL_LPTIM_DISABLE_INTERRUPT   __HAL_LPTIM_DISABLE_IT
2189
#define __HAL_ADC_CFGR1_SCANDIR                          ADC_CFGR1_SCANDIR
2190
#define __HAL_LPTIM_GET_ITSTATUS        __HAL_LPTIM_GET_IT_SOURCE
2190
#define __HAL_ADC_CFGR1_DMACONTREQ                       ADC_CFGR1_DMACONTREQ
2191
 
2191
 
2192
/**
2192
/**
2193
  * @}
2193
  * @}
2194
  */
2194
  */
2195
 
2195
 
2196
 
2196
/** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
2197
/** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
2197
  * @{
2198
  * @{
2198
  */
2199
  */
2199
#define __HAL_DHR12R1_ALIGNEMENT                        DAC_DHR12R1_ALIGNMENT
2200
#define __OPAMP_CSR_OPAXPD                OPAMP_CSR_OPAXPD
2200
#define __HAL_DHR12R2_ALIGNEMENT                        DAC_DHR12R2_ALIGNMENT
2201
#define __OPAMP_CSR_S3SELX                OPAMP_CSR_S3SELX
2201
#define __HAL_DHR12RD_ALIGNEMENT                        DAC_DHR12RD_ALIGNMENT
2202
#define __OPAMP_CSR_S4SELX                OPAMP_CSR_S4SELX
2202
#define IS_DAC_GENERATE_WAVE                            IS_DAC_WAVE
2203
#define __OPAMP_CSR_S5SELX                OPAMP_CSR_S5SELX
2203
 
2204
#define __OPAMP_CSR_S6SELX                OPAMP_CSR_S6SELX
2204
/**
2205
#define __OPAMP_CSR_OPAXCAL_L             OPAMP_CSR_OPAXCAL_L
2205
  * @}
2206
#define __OPAMP_CSR_OPAXCAL_H             OPAMP_CSR_OPAXCAL_H
2206
  */
2207
#define __OPAMP_CSR_OPAXLPM               OPAMP_CSR_OPAXLPM
2207
 
2208
#define __OPAMP_CSR_ALL_SWITCHES          OPAMP_CSR_ALL_SWITCHES
2208
/** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
2209
#define __OPAMP_CSR_ANAWSELX              OPAMP_CSR_ANAWSELX
2209
  * @{
2210
#define __OPAMP_CSR_OPAXCALOUT            OPAMP_CSR_OPAXCALOUT
2210
  */
2211
#define __OPAMP_OFFSET_TRIM_BITSPOSITION  OPAMP_OFFSET_TRIM_BITSPOSITION
2211
#define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
2212
#define __OPAMP_OFFSET_TRIM_SET           OPAMP_OFFSET_TRIM_SET
2212
#define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
2213
 
2213
#define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
2214
/**
2214
#define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
2215
  * @}
2215
#define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
2216
  */
2216
#define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
2217
 
2217
#define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
2218
 
2218
#define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
2219
/** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
2219
#define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
2220
  * @{
2220
#define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
2221
  */
2221
#define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
2222
#define __HAL_PVD_EVENT_DISABLE                                  __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2222
#define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
2223
#define __HAL_PVD_EVENT_ENABLE                                   __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2223
#define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
2224
#define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2224
#define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
2225
#define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2225
#define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
2226
#define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2226
#define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
2227
#define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2227
 
2228
#define __HAL_PVM_EVENT_DISABLE                                  __HAL_PWR_PVM_EVENT_DISABLE
2228
#define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
2229
#define __HAL_PVM_EVENT_ENABLE                                   __HAL_PWR_PVM_EVENT_ENABLE
2229
#define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
2230
#define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
2230
#define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
2231
#define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
2231
#define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
2232
#define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
2232
#define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
2233
#define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
2233
#define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
2234
#define __HAL_PWR_INTERNALWAKEUP_DISABLE                         HAL_PWREx_DisableInternalWakeUpLine
2234
#define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
2235
#define __HAL_PWR_INTERNALWAKEUP_ENABLE                          HAL_PWREx_EnableInternalWakeUpLine
2235
#define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
2236
#define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE                    HAL_PWREx_DisablePullUpPullDownConfig
2236
#define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
2237
#define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE                     HAL_PWREx_EnablePullUpPullDownConfig
2237
#define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
2238
#define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER()                  do { __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE();__HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE(); } while(0)
2238
#define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
2239
#define __HAL_PWR_PVD_EXTI_EVENT_DISABLE                         __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2239
#define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
2240
#define __HAL_PWR_PVD_EXTI_EVENT_ENABLE                          __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2240
#define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
2241
#define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE                __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2241
#define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
2242
#define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE                 __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2242
 
2243
#define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE                 __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2243
 
2244
#define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE                  __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2244
#define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
2245
#define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER              __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2245
#define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
2246
#define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER               __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2246
#define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
2247
#define __HAL_PWR_PVM_DISABLE()                                  do { HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2();HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4(); } while(0)
2247
#define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
2248
#define __HAL_PWR_PVM_ENABLE()                                   do { HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2();HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4(); } while(0)
2248
#define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
2249
#define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE                  HAL_PWREx_DisableSRAM2ContentRetention
2249
#define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
2250
#define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE                   HAL_PWREx_EnableSRAM2ContentRetention
2250
#define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
2251
#define __HAL_PWR_VDDIO2_DISABLE                                 HAL_PWREx_DisableVddIO2
2251
#define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
2252
#define __HAL_PWR_VDDIO2_ENABLE                                  HAL_PWREx_EnableVddIO2
2252
#if defined(STM32H7)
2253
#define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER                 __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
2253
#define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG1
2254
#define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER           __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
2254
#define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UnFreeze_WWDG1
2255
#define __HAL_PWR_VDDUSB_DISABLE                                 HAL_PWREx_DisableVddUSB
2255
#define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG1
2256
#define __HAL_PWR_VDDUSB_ENABLE                                  HAL_PWREx_EnableVddUSB
2256
#define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UnFreeze_IWDG1
2257
 
2257
#else
2258
#if defined (STM32F4)
2258
#define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
2259
#define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD)         __HAL_PWR_PVD_EXTI_ENABLE_IT()
2259
#define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
2260
#define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_DISABLE_IT()
2260
#define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
2261
#define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD)          __HAL_PWR_PVD_EXTI_GET_FLAG()
2261
#define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
2262
#define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
2262
#endif /* STM32H7 */
2263
#define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD)     __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
2263
#define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
2264
#else
2264
#define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
2265
#define __HAL_PVD_EXTI_CLEAR_FLAG                                __HAL_PWR_PVD_EXTI_CLEAR_FLAG
2265
#define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
2266
#define __HAL_PVD_EXTI_DISABLE_IT                                __HAL_PWR_PVD_EXTI_DISABLE_IT
2266
#define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
2267
#define __HAL_PVD_EXTI_ENABLE_IT                                 __HAL_PWR_PVD_EXTI_ENABLE_IT
2267
#define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
2268
#define __HAL_PVD_EXTI_GENERATE_SWIT                             __HAL_PWR_PVD_EXTI_GENERATE_SWIT
2268
#define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
2269
#define __HAL_PVD_EXTI_GET_FLAG                                  __HAL_PWR_PVD_EXTI_GET_FLAG
2269
#define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
2270
#endif /* STM32F4 */
2270
#define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
2271
/**
2271
#define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
2272
  * @}
2272
#define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
2273
  */
2273
#define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
2274
 
2274
#define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
2275
 
2275
 
2276
/** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
2276
/**
2277
  * @{
2277
  * @}
2278
  */
2278
  */
2279
 
2279
 
2280
#define RCC_StopWakeUpClock_MSI     RCC_STOP_WAKEUPCLOCK_MSI
2280
/** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
2281
#define RCC_StopWakeUpClock_HSI     RCC_STOP_WAKEUPCLOCK_HSI
2281
  * @{
2282
 
2282
  */
2283
#define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
2283
#if defined(STM32F3)
2284
#define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd\
2284
#define COMP_START                                       __HAL_COMP_ENABLE
2285
                                         )==ENABLE) ? HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
2285
#define COMP_STOP                                        __HAL_COMP_DISABLE
2286
 
2286
#define COMP_LOCK                                        __HAL_COMP_LOCK
2287
#define __ADC_CLK_DISABLE          __HAL_RCC_ADC_CLK_DISABLE
2287
 
2288
#define __ADC_CLK_ENABLE           __HAL_RCC_ADC_CLK_ENABLE
2288
#if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx) || defined(STM32F303x8) || \
2289
#define __ADC_CLK_SLEEP_DISABLE    __HAL_RCC_ADC_CLK_SLEEP_DISABLE
2289
    defined(STM32F334x8) || defined(STM32F328xx)
2290
#define __ADC_CLK_SLEEP_ENABLE     __HAL_RCC_ADC_CLK_SLEEP_ENABLE
2290
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
2291
#define __ADC_FORCE_RESET          __HAL_RCC_ADC_FORCE_RESET
2291
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
2292
#define __ADC_RELEASE_RESET        __HAL_RCC_ADC_RELEASE_RESET
2292
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
2293
#define __ADC1_CLK_DISABLE         __HAL_RCC_ADC1_CLK_DISABLE
2293
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
2294
#define __ADC1_CLK_ENABLE          __HAL_RCC_ADC1_CLK_ENABLE
2294
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
2295
#define __ADC1_FORCE_RESET         __HAL_RCC_ADC1_FORCE_RESET
2295
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
2296
#define __ADC1_RELEASE_RESET       __HAL_RCC_ADC1_RELEASE_RESET
2296
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
2297
#define __ADC1_CLK_SLEEP_ENABLE    __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
2297
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
2298
#define __ADC1_CLK_SLEEP_DISABLE   __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
2298
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
2299
#define __ADC2_CLK_DISABLE         __HAL_RCC_ADC2_CLK_DISABLE
2299
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
2300
#define __ADC2_CLK_ENABLE          __HAL_RCC_ADC2_CLK_ENABLE
2300
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
2301
#define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
2301
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
2302
#define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
2302
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
2303
#define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
2303
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
2304
#define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
2304
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_IT())
2305
#define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
2305
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
2306
#define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
2306
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
2307
#define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
2307
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_IT())
2308
#define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
2308
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
2309
#define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
2309
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
2310
#define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
2310
                                                          __HAL_COMP_COMP6_EXTI_GET_FLAG())
2311
#define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
2311
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
2312
#define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
2312
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
2313
#define __CRYP_CLK_SLEEP_ENABLE      __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
2313
                                                          __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
2314
#define __CRYP_CLK_SLEEP_DISABLE  __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
2314
# endif
2315
#define __CRYP_CLK_ENABLE  __HAL_RCC_CRYP_CLK_ENABLE
2315
# if defined(STM32F302xE) || defined(STM32F302xC)
2316
#define __CRYP_CLK_DISABLE  __HAL_RCC_CRYP_CLK_DISABLE
2316
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2317
#define __CRYP_FORCE_RESET       __HAL_RCC_CRYP_FORCE_RESET
2317
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
2318
#define __CRYP_RELEASE_RESET  __HAL_RCC_CRYP_RELEASE_RESET
2318
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
2319
#define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
2319
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
2320
#define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
2320
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2321
#define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
2321
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
2322
#define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
2322
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
2323
#define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
2323
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
2324
#define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
2324
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2325
#define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
2325
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
2326
#define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
2326
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
2327
#define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
2327
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
2328
#define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
2328
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2329
#define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
2329
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
2330
#define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
2330
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
2331
#define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
2331
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
2332
#define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
2332
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2333
#define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
2333
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
2334
#define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
2334
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
2335
#define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
2335
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_IT())
2336
#define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
2336
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2337
#define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
2337
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
2338
#define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
2338
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
2339
#define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
2339
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_IT())
2340
#define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
2340
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2341
#define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
2341
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
2342
#define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
2342
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
2343
#define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
2343
                                                          __HAL_COMP_COMP6_EXTI_GET_FLAG())
2344
#define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
2344
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2345
#define __CAN_CLK_DISABLE         __HAL_RCC_CAN1_CLK_DISABLE
2345
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
2346
#define __CAN_CLK_ENABLE          __HAL_RCC_CAN1_CLK_ENABLE
2346
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
2347
#define __CAN_FORCE_RESET         __HAL_RCC_CAN1_FORCE_RESET
2347
                                                          __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
2348
#define __CAN_RELEASE_RESET       __HAL_RCC_CAN1_RELEASE_RESET
2348
# endif
2349
#define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
2349
# if defined(STM32F303xE) || defined(STM32F398xx) || defined(STM32F303xC) || defined(STM32F358xx)
2350
#define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
2350
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2351
#define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
2351
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
2352
#define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
2352
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_RISING_EDGE() : \
2353
#define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
2353
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
2354
#define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
2354
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_RISING_EDGE() : \
2355
#define __COMP_CLK_DISABLE        __HAL_RCC_COMP_CLK_DISABLE
2355
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE() : \
2356
#define __COMP_CLK_ENABLE         __HAL_RCC_COMP_CLK_ENABLE
2356
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_RISING_EDGE())
2357
#define __COMP_FORCE_RESET        __HAL_RCC_COMP_FORCE_RESET
2357
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2358
#define __COMP_RELEASE_RESET      __HAL_RCC_COMP_RELEASE_RESET
2358
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
2359
#define __COMP_CLK_SLEEP_ENABLE   __HAL_RCC_COMP_CLK_SLEEP_ENABLE
2359
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_RISING_EDGE() : \
2360
#define __COMP_CLK_SLEEP_DISABLE  __HAL_RCC_COMP_CLK_SLEEP_DISABLE
2360
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
2361
#define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
2361
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_RISING_EDGE() : \
2362
#define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
2362
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE() : \
2363
#define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
2363
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_RISING_EDGE())
2364
#define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
2364
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2365
#define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
2365
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
2366
#define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
2366
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_FALLING_EDGE() : \
2367
#define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
2367
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
2368
#define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
2368
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_FALLING_EDGE() : \
2369
#define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
2369
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE() : \
2370
#define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
2370
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_FALLING_EDGE())
2371
#define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
2371
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2372
#define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
2372
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
2373
#define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
2373
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_FALLING_EDGE() : \
2374
#define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
2374
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
2375
#define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
2375
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_FALLING_EDGE() : \
2376
#define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
2376
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE() : \
2377
#define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
2377
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_FALLING_EDGE())
2378
#define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
2378
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2379
#define __DBGMCU_CLK_ENABLE     __HAL_RCC_DBGMCU_CLK_ENABLE
2379
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
2380
#define __DBGMCU_CLK_DISABLE     __HAL_RCC_DBGMCU_CLK_DISABLE
2380
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_IT() : \
2381
#define __DBGMCU_FORCE_RESET    __HAL_RCC_DBGMCU_FORCE_RESET
2381
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
2382
#define __DBGMCU_RELEASE_RESET  __HAL_RCC_DBGMCU_RELEASE_RESET
2382
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_IT() : \
2383
#define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
2383
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_IT() : \
2384
#define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
2384
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_IT())
2385
#define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
2385
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2386
#define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
2386
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
2387
#define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
2387
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_IT() : \
2388
#define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
2388
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
2389
#define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
2389
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_IT() : \
2390
#define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
2390
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_IT() : \
2391
#define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
2391
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_IT())
2392
#define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
2392
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2393
#define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
2393
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
2394
#define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
2394
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_GET_FLAG() : \
2395
#define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
2395
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
2396
#define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
2396
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_GET_FLAG() : \
2397
#define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
2397
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_GET_FLAG() : \
2398
#define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
2398
                                                          __HAL_COMP_COMP7_EXTI_GET_FLAG())
2399
#define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
2399
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2400
#define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
2400
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
2401
#define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
2401
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_CLEAR_FLAG() : \
2402
#define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
2402
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
2403
#define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
2403
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_CLEAR_FLAG() : \
2404
#define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
2404
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_CLEAR_FLAG() : \
2405
#define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
2405
                                                          __HAL_COMP_COMP7_EXTI_CLEAR_FLAG())
2406
#define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
2406
# endif
2407
#define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
2407
# if defined(STM32F373xC) ||defined(STM32F378xx)
2408
#define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
2408
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2409
#define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
2409
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
2410
#define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
2410
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2411
#define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
2411
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
2412
#define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
2412
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2413
#define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
2413
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
2414
#define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
2414
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2415
#define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
2415
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
2416
#define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
2416
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2417
#define __FLITF_CLK_DISABLE       __HAL_RCC_FLITF_CLK_DISABLE
2417
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_IT())
2418
#define __FLITF_CLK_ENABLE        __HAL_RCC_FLITF_CLK_ENABLE
2418
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2419
#define __FLITF_FORCE_RESET       __HAL_RCC_FLITF_FORCE_RESET
2419
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_IT())
2420
#define __FLITF_RELEASE_RESET     __HAL_RCC_FLITF_RELEASE_RESET
2420
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2421
#define __FLITF_CLK_SLEEP_ENABLE  __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
2421
                                                          __HAL_COMP_COMP2_EXTI_GET_FLAG())
2422
#define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
2422
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2423
#define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
2423
                                                          __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
2424
#define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
2424
# endif
2425
#define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
2425
#else
2426
#define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
2426
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2427
#define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
2427
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
2428
#define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
2428
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2429
#define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
2429
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
2430
#define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
2430
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2431
#define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
2431
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
2432
#define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
2432
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2433
#define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
2433
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
2434
#define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
2434
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2435
#define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
2435
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_IT())
2436
#define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
2436
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2437
#define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
2437
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_IT())
2438
#define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
2438
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2439
#define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
2439
                                                          __HAL_COMP_COMP2_EXTI_GET_FLAG())
2440
#define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
2440
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2441
#define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
2441
                                                          __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
2442
#define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
2442
#endif
2443
#define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
2443
 
2444
#define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
2444
#define __HAL_COMP_GET_EXTI_LINE  COMP_GET_EXTI_LINE
2445
#define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
2445
 
2446
#define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
2446
#if defined(STM32L0) || defined(STM32L4)
2447
#define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
2447
/* Note: On these STM32 families, the only argument of this macro             */
2448
#define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
2448
/*       is COMP_FLAG_LOCK.                                                   */
2449
#define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
2449
/*       This macro is replaced by __HAL_COMP_IS_LOCKED with only HAL handle  */
2450
#define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
2450
/*       argument.                                                            */
2451
#define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
2451
#define __HAL_COMP_GET_FLAG(__HANDLE__, __FLAG__)  (__HAL_COMP_IS_LOCKED(__HANDLE__))
2452
#define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
2452
#endif
2453
#define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
2453
/**
2454
#define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
2454
  * @}
2455
#define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
2455
  */
2456
#define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
2456
 
2457
#define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
2457
#if defined(STM32L0) || defined(STM32L4)
2458
#define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
2458
/** @defgroup HAL_COMP_Aliased_Functions HAL COMP Aliased Functions maintained for legacy purpose
2459
#define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
2459
  * @{
2460
#define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
2460
  */
2461
#define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
2461
#define HAL_COMP_Start_IT       HAL_COMP_Start /* Function considered as legacy as EXTI event or IT configuration is 
2462
#define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
2462
                                                  done into HAL_COMP_Init() */
2463
#define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
2463
#define HAL_COMP_Stop_IT        HAL_COMP_Stop  /* Function considered as legacy as EXTI event or IT configuration is 
2464
#define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
2464
                                                  done into HAL_COMP_Init() */
2465
#define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
2465
/**
2466
#define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
2466
  * @}
2467
#define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
2467
  */
2468
#define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
2468
#endif
2469
#define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
2469
 
2470
#define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
2470
/** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
2471
#define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
2471
  * @{
2472
#define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
2472
  */
2473
#define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
2473
 
2474
#define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
2474
#define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
2475
#define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
2475
                           ((WAVE) == DAC_WAVE_NOISE)|| \
2476
#define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
2476
                           ((WAVE) == DAC_WAVE_TRIANGLE))
2477
#define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
2477
 
2478
#define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
2478
/**
2479
#define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
2479
  * @}
2480
#define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
2480
  */
2481
#define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
2481
 
2482
#define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
2482
/** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
2483
#define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
2483
  * @{
2484
#define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
2484
  */
2485
#define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
2485
 
2486
#define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
2486
#define IS_WRPAREA          IS_OB_WRPAREA
2487
#define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
2487
#define IS_TYPEPROGRAM      IS_FLASH_TYPEPROGRAM
2488
#define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
2488
#define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
2489
#define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
2489
#define IS_TYPEERASE        IS_FLASH_TYPEERASE
2490
#define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
2490
#define IS_NBSECTORS        IS_FLASH_NBSECTORS
2491
#define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
2491
#define IS_OB_WDG_SOURCE    IS_OB_IWDG_SOURCE
2492
#define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
2492
 
2493
#define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
2493
/**
2494
#define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
2494
  * @}
2495
#define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
2495
  */
2496
#define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
2496
 
2497
#define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
2497
/** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
2498
#define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
2498
  * @{
2499
#define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
2499
  */
2500
#define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
2500
 
2501
#define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
2501
#define __HAL_I2C_RESET_CR2             I2C_RESET_CR2
2502
#define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
2502
#define __HAL_I2C_GENERATE_START        I2C_GENERATE_START
2503
#define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
2503
#if defined(STM32F1)
2504
#define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
2504
#define __HAL_I2C_FREQ_RANGE            I2C_FREQRANGE
2505
#define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
2505
#else
2506
#define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
2506
#define __HAL_I2C_FREQ_RANGE            I2C_FREQ_RANGE
2507
#define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
2507
#endif /* STM32F1 */
2508
#define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
2508
#define __HAL_I2C_RISE_TIME             I2C_RISE_TIME
2509
#define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
2509
#define __HAL_I2C_SPEED_STANDARD        I2C_SPEED_STANDARD
2510
#define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
2510
#define __HAL_I2C_SPEED_FAST            I2C_SPEED_FAST
2511
#define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
2511
#define __HAL_I2C_SPEED                 I2C_SPEED
2512
#define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
2512
#define __HAL_I2C_7BIT_ADD_WRITE        I2C_7BIT_ADD_WRITE
2513
#define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
2513
#define __HAL_I2C_7BIT_ADD_READ         I2C_7BIT_ADD_READ
2514
#define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
2514
#define __HAL_I2C_10BIT_ADDRESS         I2C_10BIT_ADDRESS
2515
#define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
2515
#define __HAL_I2C_10BIT_HEADER_WRITE    I2C_10BIT_HEADER_WRITE
2516
#define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
2516
#define __HAL_I2C_10BIT_HEADER_READ     I2C_10BIT_HEADER_READ
2517
#define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
2517
#define __HAL_I2C_MEM_ADD_MSB           I2C_MEM_ADD_MSB
2518
#define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
2518
#define __HAL_I2C_MEM_ADD_LSB           I2C_MEM_ADD_LSB
2519
#define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
2519
#define __HAL_I2C_FREQRANGE             I2C_FREQRANGE
2520
#define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
2520
/**
2521
#define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
2521
  * @}
2522
#define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
2522
  */
2523
#define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
2523
 
2524
#define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
2524
/** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
2525
#define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
2525
  * @{
2526
#define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
2526
  */
2527
#define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
2527
 
2528
#define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
2528
#define IS_I2S_INSTANCE                 IS_I2S_ALL_INSTANCE
2529
#define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
2529
#define IS_I2S_INSTANCE_EXT             IS_I2S_ALL_INSTANCE_EXT
2530
#define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
2530
 
2531
#define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
2531
#if defined(STM32H7)
2532
#define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
2532
#define __HAL_I2S_CLEAR_FREFLAG       __HAL_I2S_CLEAR_TIFREFLAG
2533
#define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
2533
#endif
2534
#define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
2534
 
2535
#define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
2535
/**
2536
#define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
2536
  * @}
2537
#define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
2537
  */
2538
#define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
2538
 
2539
#define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
2539
/** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
2540
#define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
2540
  * @{
2541
#define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
2541
  */
2542
#define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
2542
 
2543
#define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
2543
#define __IRDA_DISABLE                  __HAL_IRDA_DISABLE
2544
#define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
2544
#define __IRDA_ENABLE                   __HAL_IRDA_ENABLE
2545
 
2545
 
2546
#if defined(STM32WB)
2546
#define __HAL_IRDA_GETCLOCKSOURCE       IRDA_GETCLOCKSOURCE
2547
#define __HAL_RCC_QSPI_CLK_DISABLE            __HAL_RCC_QUADSPI_CLK_DISABLE
2547
#define __HAL_IRDA_MASK_COMPUTATION     IRDA_MASK_COMPUTATION
2548
#define __HAL_RCC_QSPI_CLK_ENABLE             __HAL_RCC_QUADSPI_CLK_ENABLE
2548
#define __IRDA_GETCLOCKSOURCE           IRDA_GETCLOCKSOURCE
2549
#define __HAL_RCC_QSPI_CLK_SLEEP_DISABLE      __HAL_RCC_QUADSPI_CLK_SLEEP_DISABLE
2549
#define __IRDA_MASK_COMPUTATION         IRDA_MASK_COMPUTATION
2550
#define __HAL_RCC_QSPI_CLK_SLEEP_ENABLE       __HAL_RCC_QUADSPI_CLK_SLEEP_ENABLE
2550
 
2551
#define __HAL_RCC_QSPI_FORCE_RESET            __HAL_RCC_QUADSPI_FORCE_RESET
2551
#define IS_IRDA_ONEBIT_SAMPLE           IS_IRDA_ONE_BIT_SAMPLE
2552
#define __HAL_RCC_QSPI_RELEASE_RESET          __HAL_RCC_QUADSPI_RELEASE_RESET
2552
 
2553
#define __HAL_RCC_QSPI_IS_CLK_ENABLED         __HAL_RCC_QUADSPI_IS_CLK_ENABLED
2553
 
2554
#define __HAL_RCC_QSPI_IS_CLK_DISABLED        __HAL_RCC_QUADSPI_IS_CLK_DISABLED
2554
/**
2555
#define __HAL_RCC_QSPI_IS_CLK_SLEEP_ENABLED   __HAL_RCC_QUADSPI_IS_CLK_SLEEP_ENABLED
2555
  * @}
2556
#define __HAL_RCC_QSPI_IS_CLK_SLEEP_DISABLED  __HAL_RCC_QUADSPI_IS_CLK_SLEEP_DISABLED
2556
  */
2557
#define QSPI_IRQHandler QUADSPI_IRQHandler
2557
 
2558
#endif /* __HAL_RCC_QUADSPI_CLK_ENABLE */
2558
 
2559
 
2559
/** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
2560
#define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
2560
  * @{
2561
#define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
2561
  */
2562
#define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
2562
#define __HAL_IWDG_ENABLE_WRITE_ACCESS  IWDG_ENABLE_WRITE_ACCESS
2563
#define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
2563
#define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
2564
#define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
2564
/**
2565
#define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
2565
  * @}
2566
#define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
2566
  */
2567
#define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
2567
 
2568
#define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
2568
 
2569
#define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
2569
/** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
2570
#define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
2570
  * @{
2571
#define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
2571
  */
2572
#define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
2572
 
2573
#define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
2573
#define __HAL_LPTIM_ENABLE_INTERRUPT    __HAL_LPTIM_ENABLE_IT
2574
#define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
2574
#define __HAL_LPTIM_DISABLE_INTERRUPT   __HAL_LPTIM_DISABLE_IT
2575
#define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
2575
#define __HAL_LPTIM_GET_ITSTATUS        __HAL_LPTIM_GET_IT_SOURCE
2576
#define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
2576
 
2577
#define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
2577
/**
2578
#define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
2578
  * @}
2579
#define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
2579
  */
2580
#define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
2580
 
2581
#define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
2581
 
2582
#define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
2582
/** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
2583
#define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
2583
  * @{
2584
#define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
2584
  */
2585
#define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
2585
#define __OPAMP_CSR_OPAXPD                OPAMP_CSR_OPAXPD
2586
#define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
2586
#define __OPAMP_CSR_S3SELX                OPAMP_CSR_S3SELX
2587
#define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
2587
#define __OPAMP_CSR_S4SELX                OPAMP_CSR_S4SELX
2588
#define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
2588
#define __OPAMP_CSR_S5SELX                OPAMP_CSR_S5SELX
2589
#define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
2589
#define __OPAMP_CSR_S6SELX                OPAMP_CSR_S6SELX
2590
#define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
2590
#define __OPAMP_CSR_OPAXCAL_L             OPAMP_CSR_OPAXCAL_L
2591
#define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
2591
#define __OPAMP_CSR_OPAXCAL_H             OPAMP_CSR_OPAXCAL_H
2592
#define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
2592
#define __OPAMP_CSR_OPAXLPM               OPAMP_CSR_OPAXLPM
2593
#define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
2593
#define __OPAMP_CSR_ALL_SWITCHES          OPAMP_CSR_ALL_SWITCHES
2594
#define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
2594
#define __OPAMP_CSR_ANAWSELX              OPAMP_CSR_ANAWSELX
2595
#define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
2595
#define __OPAMP_CSR_OPAXCALOUT            OPAMP_CSR_OPAXCALOUT
2596
#define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
2596
#define __OPAMP_OFFSET_TRIM_BITSPOSITION  OPAMP_OFFSET_TRIM_BITSPOSITION
2597
#define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
2597
#define __OPAMP_OFFSET_TRIM_SET           OPAMP_OFFSET_TRIM_SET
2598
#define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
2598
 
2599
#define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
2599
/**
2600
#define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
2600
  * @}
2601
#define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
2601
  */
2602
#define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
2602
 
2603
#define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
2603
 
2604
#define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
2604
/** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
2605
#define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
2605
  * @{
2606
#define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
2606
  */
2607
#define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
2607
#define __HAL_PVD_EVENT_DISABLE                                  __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2608
#define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
2608
#define __HAL_PVD_EVENT_ENABLE                                   __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2609
#define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
2609
#define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2610
#define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
2610
#define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2611
#define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
2611
#define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2612
#define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
2612
#define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2613
#define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
2613
#define __HAL_PVM_EVENT_DISABLE                                  __HAL_PWR_PVM_EVENT_DISABLE
2614
#define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
2614
#define __HAL_PVM_EVENT_ENABLE                                   __HAL_PWR_PVM_EVENT_ENABLE
2615
#define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
2615
#define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
2616
#define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
2616
#define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
2617
#define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
2617
#define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
2618
#define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
2618
#define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
2619
#define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
2619
#define __HAL_PWR_INTERNALWAKEUP_DISABLE                         HAL_PWREx_DisableInternalWakeUpLine
2620
#define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
2620
#define __HAL_PWR_INTERNALWAKEUP_ENABLE                          HAL_PWREx_EnableInternalWakeUpLine
2621
#define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
2621
#define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE                    HAL_PWREx_DisablePullUpPullDownConfig
2622
#define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
2622
#define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE                     HAL_PWREx_EnablePullUpPullDownConfig
2623
#define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
2623
#define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER()                  do { __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE(); \
2624
#define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
2624
                                                                      __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE(); \
2625
#define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
2625
                                                                    } while(0)
2626
#define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
2626
#define __HAL_PWR_PVD_EXTI_EVENT_DISABLE                         __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2627
#define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
2627
#define __HAL_PWR_PVD_EXTI_EVENT_ENABLE                          __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2628
#define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
2628
#define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE                __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2629
#define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
2629
#define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE                 __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2630
#define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
2630
#define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE                 __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2631
#define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
2631
#define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE                  __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2632
#define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
2632
#define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER              __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2633
#define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
2633
#define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER               __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2634
#define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
2634
#define __HAL_PWR_PVM_DISABLE()                                  do { HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2(); \
2635
#define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
2635
                                                                      HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4(); \
2636
#define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
2636
                                                                    } while(0)
2637
#define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
2637
#define __HAL_PWR_PVM_ENABLE()                                   do { HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2(); \
2638
#define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
2638
                                                                      HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4(); \
2639
#define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
2639
                                                                    } while(0)
2640
#define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
2640
#define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE                  HAL_PWREx_DisableSRAM2ContentRetention
2641
#define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
2641
#define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE                   HAL_PWREx_EnableSRAM2ContentRetention
2642
#define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
2642
#define __HAL_PWR_VDDIO2_DISABLE                                 HAL_PWREx_DisableVddIO2
2643
#define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
2643
#define __HAL_PWR_VDDIO2_ENABLE                                  HAL_PWREx_EnableVddIO2
2644
#define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
2644
#define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER                 __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
2645
#define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
2645
#define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER           __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
2646
#define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
2646
#define __HAL_PWR_VDDUSB_DISABLE                                 HAL_PWREx_DisableVddUSB
2647
#define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
2647
#define __HAL_PWR_VDDUSB_ENABLE                                  HAL_PWREx_EnableVddUSB
2648
#define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
2648
 
2649
#define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
2649
#if defined (STM32F4)
2650
#define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
2650
#define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD)         __HAL_PWR_PVD_EXTI_ENABLE_IT()
2651
#define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
2651
#define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_DISABLE_IT()
2652
#define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
2652
#define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD)          __HAL_PWR_PVD_EXTI_GET_FLAG()
2653
#define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
2653
#define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
2654
#define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
2654
#define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD)     __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
2655
#define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
2655
#else
2656
#define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
2656
#define __HAL_PVD_EXTI_CLEAR_FLAG                                __HAL_PWR_PVD_EXTI_CLEAR_FLAG
2657
#define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
2657
#define __HAL_PVD_EXTI_DISABLE_IT                                __HAL_PWR_PVD_EXTI_DISABLE_IT
2658
#define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
2658
#define __HAL_PVD_EXTI_ENABLE_IT                                 __HAL_PWR_PVD_EXTI_ENABLE_IT
2659
#define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
2659
#define __HAL_PVD_EXTI_GENERATE_SWIT                             __HAL_PWR_PVD_EXTI_GENERATE_SWIT
2660
#define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
2660
#define __HAL_PVD_EXTI_GET_FLAG                                  __HAL_PWR_PVD_EXTI_GET_FLAG
2661
#define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
2661
#endif /* STM32F4 */
2662
#define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
2662
/**
2663
#define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
2663
  * @}
2664
#define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
2664
  */
2665
#define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
2665
 
2666
#define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
2666
 
2667
#define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
2667
/** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
2668
#define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
2668
  * @{
2669
#define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
2669
  */
2670
#define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
2670
 
2671
#define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
2671
#define RCC_StopWakeUpClock_MSI     RCC_STOP_WAKEUPCLOCK_MSI
2672
#define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
2672
#define RCC_StopWakeUpClock_HSI     RCC_STOP_WAKEUPCLOCK_HSI
2673
#define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
2673
 
2674
#define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
2674
#define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
2675
#define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
2675
#define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? \
2676
#define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
2676
                                        HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
2677
#define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
2677
 
2678
#define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
2678
#define __ADC_CLK_DISABLE          __HAL_RCC_ADC_CLK_DISABLE
2679
#define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
2679
#define __ADC_CLK_ENABLE           __HAL_RCC_ADC_CLK_ENABLE
2680
#define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
2680
#define __ADC_CLK_SLEEP_DISABLE    __HAL_RCC_ADC_CLK_SLEEP_DISABLE
2681
#define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
2681
#define __ADC_CLK_SLEEP_ENABLE     __HAL_RCC_ADC_CLK_SLEEP_ENABLE
2682
#define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
2682
#define __ADC_FORCE_RESET          __HAL_RCC_ADC_FORCE_RESET
2683
#define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
2683
#define __ADC_RELEASE_RESET        __HAL_RCC_ADC_RELEASE_RESET
2684
#define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
2684
#define __ADC1_CLK_DISABLE         __HAL_RCC_ADC1_CLK_DISABLE
2685
#define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
2685
#define __ADC1_CLK_ENABLE          __HAL_RCC_ADC1_CLK_ENABLE
2686
#define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
2686
#define __ADC1_FORCE_RESET         __HAL_RCC_ADC1_FORCE_RESET
2687
#define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
2687
#define __ADC1_RELEASE_RESET       __HAL_RCC_ADC1_RELEASE_RESET
2688
#define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
2688
#define __ADC1_CLK_SLEEP_ENABLE    __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
2689
#define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
2689
#define __ADC1_CLK_SLEEP_DISABLE   __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
2690
#define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
2690
#define __ADC2_CLK_DISABLE         __HAL_RCC_ADC2_CLK_DISABLE
2691
#define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
2691
#define __ADC2_CLK_ENABLE          __HAL_RCC_ADC2_CLK_ENABLE
2692
#define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
2692
#define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
2693
#define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
2693
#define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
2694
#define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
2694
#define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
2695
#define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
2695
#define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
2696
#define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
2696
#define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
2697
#define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
2697
#define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
2698
#define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
2698
#define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
2699
#define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
2699
#define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
2700
#define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
2700
#define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
2701
#define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
2701
#define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
2702
#define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
2702
#define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
2703
#define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
2703
#define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
2704
#define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
2704
#define __CRYP_CLK_SLEEP_ENABLE      __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
2705
#define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
2705
#define __CRYP_CLK_SLEEP_DISABLE  __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
2706
#define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
2706
#define __CRYP_CLK_ENABLE  __HAL_RCC_CRYP_CLK_ENABLE
2707
#define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
2707
#define __CRYP_CLK_DISABLE  __HAL_RCC_CRYP_CLK_DISABLE
2708
#define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
2708
#define __CRYP_FORCE_RESET       __HAL_RCC_CRYP_FORCE_RESET
2709
#define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
2709
#define __CRYP_RELEASE_RESET  __HAL_RCC_CRYP_RELEASE_RESET
2710
#define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
2710
#define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
2711
#define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
2711
#define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
2712
#define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
2712
#define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
2713
#define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
2713
#define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
2714
#define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
2714
#define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
2715
#define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
2715
#define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
2716
#define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
2716
#define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
2717
#define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
2717
#define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
2718
#define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
2718
#define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
2719
#define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
2719
#define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
2720
#define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
2720
#define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
2721
#define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
2721
#define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
2722
#define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
2722
#define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
2723
#define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
2723
#define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
2724
#define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
2724
#define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
2725
#define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
2725
#define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
2726
#define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
2726
#define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
2727
#define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
2727
#define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
2728
#define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
2728
#define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
2729
#define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
2729
#define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
2730
#define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
2730
#define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
2731
#define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
2731
#define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
2732
#define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
2732
#define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
2733
#define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
2733
#define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
2734
#define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
2734
#define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
2735
#define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
2735
#define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
2736
#define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
2736
#define __CAN_CLK_DISABLE         __HAL_RCC_CAN1_CLK_DISABLE
2737
#define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
2737
#define __CAN_CLK_ENABLE          __HAL_RCC_CAN1_CLK_ENABLE
2738
#define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
2738
#define __CAN_FORCE_RESET         __HAL_RCC_CAN1_FORCE_RESET
2739
#define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
2739
#define __CAN_RELEASE_RESET       __HAL_RCC_CAN1_RELEASE_RESET
2740
#define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
2740
#define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
2741
#define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
2741
#define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
2742
#define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
2742
#define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
2743
#define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
2743
#define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
2744
#define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
2744
#define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
2745
#define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
2745
#define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
2746
#define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
2746
#define __COMP_CLK_DISABLE        __HAL_RCC_COMP_CLK_DISABLE
2747
#define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
2747
#define __COMP_CLK_ENABLE         __HAL_RCC_COMP_CLK_ENABLE
2748
#define __USART4_CLK_DISABLE        __HAL_RCC_UART4_CLK_DISABLE
2748
#define __COMP_FORCE_RESET        __HAL_RCC_COMP_FORCE_RESET
2749
#define __USART4_CLK_ENABLE         __HAL_RCC_UART4_CLK_ENABLE
2749
#define __COMP_RELEASE_RESET      __HAL_RCC_COMP_RELEASE_RESET
2750
#define __USART4_CLK_SLEEP_ENABLE   __HAL_RCC_UART4_CLK_SLEEP_ENABLE
2750
#define __COMP_CLK_SLEEP_ENABLE   __HAL_RCC_COMP_CLK_SLEEP_ENABLE
2751
#define __USART4_CLK_SLEEP_DISABLE  __HAL_RCC_UART4_CLK_SLEEP_DISABLE
2751
#define __COMP_CLK_SLEEP_DISABLE  __HAL_RCC_COMP_CLK_SLEEP_DISABLE
2752
#define __USART4_FORCE_RESET        __HAL_RCC_UART4_FORCE_RESET
2752
#define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
2753
#define __USART4_RELEASE_RESET      __HAL_RCC_UART4_RELEASE_RESET
2753
#define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
2754
#define __USART5_CLK_DISABLE        __HAL_RCC_UART5_CLK_DISABLE
2754
#define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
2755
#define __USART5_CLK_ENABLE         __HAL_RCC_UART5_CLK_ENABLE
2755
#define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
2756
#define __USART5_CLK_SLEEP_ENABLE   __HAL_RCC_UART5_CLK_SLEEP_ENABLE
2756
#define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
2757
#define __USART5_CLK_SLEEP_DISABLE  __HAL_RCC_UART5_CLK_SLEEP_DISABLE
2757
#define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
2758
#define __USART5_FORCE_RESET        __HAL_RCC_UART5_FORCE_RESET
2758
#define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
2759
#define __USART5_RELEASE_RESET      __HAL_RCC_UART5_RELEASE_RESET
2759
#define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
2760
#define __USART7_CLK_DISABLE        __HAL_RCC_UART7_CLK_DISABLE
2760
#define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
2761
#define __USART7_CLK_ENABLE         __HAL_RCC_UART7_CLK_ENABLE
2761
#define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
2762
#define __USART7_FORCE_RESET        __HAL_RCC_UART7_FORCE_RESET
2762
#define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
2763
#define __USART7_RELEASE_RESET      __HAL_RCC_UART7_RELEASE_RESET
2763
#define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
2764
#define __USART8_CLK_DISABLE        __HAL_RCC_UART8_CLK_DISABLE
2764
#define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
2765
#define __USART8_CLK_ENABLE         __HAL_RCC_UART8_CLK_ENABLE
2765
#define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
2766
#define __USART8_FORCE_RESET        __HAL_RCC_UART8_FORCE_RESET
2766
#define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
2767
#define __USART8_RELEASE_RESET      __HAL_RCC_UART8_RELEASE_RESET
2767
#define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
2768
#define __USB_CLK_DISABLE         __HAL_RCC_USB_CLK_DISABLE
2768
#define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
2769
#define __USB_CLK_ENABLE          __HAL_RCC_USB_CLK_ENABLE
2769
#define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
2770
#define __USB_FORCE_RESET         __HAL_RCC_USB_FORCE_RESET
2770
#define __DBGMCU_CLK_ENABLE     __HAL_RCC_DBGMCU_CLK_ENABLE
2771
#define __USB_CLK_SLEEP_ENABLE    __HAL_RCC_USB_CLK_SLEEP_ENABLE
2771
#define __DBGMCU_CLK_DISABLE     __HAL_RCC_DBGMCU_CLK_DISABLE
2772
#define __USB_CLK_SLEEP_DISABLE   __HAL_RCC_USB_CLK_SLEEP_DISABLE
2772
#define __DBGMCU_FORCE_RESET    __HAL_RCC_DBGMCU_FORCE_RESET
2773
#define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
2773
#define __DBGMCU_RELEASE_RESET  __HAL_RCC_DBGMCU_RELEASE_RESET
2774
#define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
2774
#define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
2775
#define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
2775
#define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
2776
 
2776
#define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
2777
#if defined(STM32H7)
2777
#define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
2778
#define __HAL_RCC_WWDG_CLK_DISABLE   __HAL_RCC_WWDG1_CLK_DISABLE
2778
#define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
2779
#define __HAL_RCC_WWDG_CLK_ENABLE   __HAL_RCC_WWDG1_CLK_ENABLE
2779
#define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
2780
#define __HAL_RCC_WWDG_CLK_SLEEP_DISABLE  __HAL_RCC_WWDG1_CLK_SLEEP_DISABLE
2780
#define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
2781
#define __HAL_RCC_WWDG_CLK_SLEEP_ENABLE  __HAL_RCC_WWDG1_CLK_SLEEP_ENABLE
2781
#define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
2782
 
2782
#define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
2783
#define __HAL_RCC_WWDG_FORCE_RESET    ((void)0U)  /* Not available on the STM32H7*/
2783
#define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
2784
#define __HAL_RCC_WWDG_RELEASE_RESET ((void)0U) /* Not available on the STM32H7*/
2784
#define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
2785
 
2785
#define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
2786
 
2786
#define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
2787
#define  __HAL_RCC_WWDG_IS_CLK_ENABLED    __HAL_RCC_WWDG1_IS_CLK_ENABLED
2787
#define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
2788
#define  __HAL_RCC_WWDG_IS_CLK_DISABLED  __HAL_RCC_WWDG1_IS_CLK_DISABLED
2788
#define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
2789
#endif
2789
#define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
2790
 
2790
#define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
2791
#define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
2791
#define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
2792
#define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
2792
#define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
2793
#define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
2793
#define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
2794
#define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
2794
#define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
2795
#define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
2795
#define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
2796
#define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
2796
#define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
2797
 
2797
#define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
2798
#define __TIM21_CLK_ENABLE   __HAL_RCC_TIM21_CLK_ENABLE
2798
#define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
2799
#define __TIM21_CLK_DISABLE   __HAL_RCC_TIM21_CLK_DISABLE
2799
#define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
2800
#define __TIM21_FORCE_RESET   __HAL_RCC_TIM21_FORCE_RESET
2800
#define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
2801
#define __TIM21_RELEASE_RESET  __HAL_RCC_TIM21_RELEASE_RESET
2801
#define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
2802
#define __TIM21_CLK_SLEEP_ENABLE   __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
2802
#define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
2803
#define __TIM21_CLK_SLEEP_DISABLE   __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
2803
#define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
2804
#define __TIM22_CLK_ENABLE   __HAL_RCC_TIM22_CLK_ENABLE
2804
#define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
2805
#define __TIM22_CLK_DISABLE   __HAL_RCC_TIM22_CLK_DISABLE
2805
#define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
2806
#define __TIM22_FORCE_RESET   __HAL_RCC_TIM22_FORCE_RESET
2806
#define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
2807
#define __TIM22_RELEASE_RESET  __HAL_RCC_TIM22_RELEASE_RESET
2807
#define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
2808
#define __TIM22_CLK_SLEEP_ENABLE   __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
2808
#define __FLITF_CLK_DISABLE       __HAL_RCC_FLITF_CLK_DISABLE
2809
#define __TIM22_CLK_SLEEP_DISABLE   __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
2809
#define __FLITF_CLK_ENABLE        __HAL_RCC_FLITF_CLK_ENABLE
2810
#define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
2810
#define __FLITF_FORCE_RESET       __HAL_RCC_FLITF_FORCE_RESET
2811
#define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
2811
#define __FLITF_RELEASE_RESET     __HAL_RCC_FLITF_RELEASE_RESET
2812
#define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
2812
#define __FLITF_CLK_SLEEP_ENABLE  __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
2813
#define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
2813
#define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
2814
#define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
2814
#define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
2815
#define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
2815
#define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
2816
#define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
2816
#define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
2817
#define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
2817
#define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
2818
 
2818
#define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
2819
#define __USB_OTG_FS_FORCE_RESET  __HAL_RCC_USB_OTG_FS_FORCE_RESET
2819
#define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
2820
#define __USB_OTG_FS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
2820
#define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
2821
#define __USB_OTG_FS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
2821
#define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
2822
#define __USB_OTG_FS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
2822
#define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
2823
#define __USB_OTG_HS_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_DISABLE
2823
#define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
2824
#define __USB_OTG_HS_CLK_ENABLE          __HAL_RCC_USB_OTG_HS_CLK_ENABLE
2824
#define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
2825
#define __USB_OTG_HS_ULPI_CLK_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
2825
#define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
2826
#define __USB_OTG_HS_ULPI_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
2826
#define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
2827
#define __TIM9_CLK_SLEEP_ENABLE          __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
2827
#define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
2828
#define __TIM9_CLK_SLEEP_DISABLE  __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
2828
#define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
2829
#define __TIM10_CLK_SLEEP_ENABLE  __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
2829
#define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
2830
#define __TIM10_CLK_SLEEP_DISABLE  __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
2830
#define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
2831
#define __TIM11_CLK_SLEEP_ENABLE  __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
2831
#define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
2832
#define __TIM11_CLK_SLEEP_DISABLE  __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
2832
#define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
2833
#define __ETHMACPTP_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
2833
#define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
2834
#define __ETHMACPTP_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
2834
#define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
2835
#define __ETHMACPTP_CLK_ENABLE          __HAL_RCC_ETHMACPTP_CLK_ENABLE
2835
#define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
2836
#define __ETHMACPTP_CLK_DISABLE          __HAL_RCC_ETHMACPTP_CLK_DISABLE
2836
#define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
2837
#define __HASH_CLK_ENABLE          __HAL_RCC_HASH_CLK_ENABLE
2837
#define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
2838
#define __HASH_FORCE_RESET          __HAL_RCC_HASH_FORCE_RESET
2838
#define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
2839
#define __HASH_RELEASE_RESET          __HAL_RCC_HASH_RELEASE_RESET
2839
#define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
2840
#define __HASH_CLK_SLEEP_ENABLE          __HAL_RCC_HASH_CLK_SLEEP_ENABLE
2840
#define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
2841
#define __HASH_CLK_SLEEP_DISABLE  __HAL_RCC_HASH_CLK_SLEEP_DISABLE
2841
#define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
2842
#define __HASH_CLK_DISABLE            __HAL_RCC_HASH_CLK_DISABLE
2842
#define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
2843
#define __SPI5_CLK_ENABLE          __HAL_RCC_SPI5_CLK_ENABLE
2843
#define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
2844
#define __SPI5_CLK_DISABLE              __HAL_RCC_SPI5_CLK_DISABLE
2844
#define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
2845
#define __SPI5_FORCE_RESET          __HAL_RCC_SPI5_FORCE_RESET
2845
#define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
2846
#define __SPI5_RELEASE_RESET          __HAL_RCC_SPI5_RELEASE_RESET
2846
#define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
2847
#define __SPI5_CLK_SLEEP_ENABLE          __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
2847
#define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
2848
#define __SPI5_CLK_SLEEP_DISABLE  __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
2848
#define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
2849
#define __SPI6_CLK_ENABLE          __HAL_RCC_SPI6_CLK_ENABLE
2849
#define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
2850
#define __SPI6_CLK_DISABLE          __HAL_RCC_SPI6_CLK_DISABLE
2850
#define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
2851
#define __SPI6_FORCE_RESET          __HAL_RCC_SPI6_FORCE_RESET
2851
#define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
2852
#define __SPI6_RELEASE_RESET         __HAL_RCC_SPI6_RELEASE_RESET
2852
#define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
2853
#define __SPI6_CLK_SLEEP_ENABLE          __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
2853
#define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
2854
#define __SPI6_CLK_SLEEP_DISABLE  __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
2854
#define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
2855
#define __LTDC_CLK_ENABLE          __HAL_RCC_LTDC_CLK_ENABLE
2855
#define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
2856
#define __LTDC_CLK_DISABLE          __HAL_RCC_LTDC_CLK_DISABLE
2856
#define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
2857
#define __LTDC_FORCE_RESET          __HAL_RCC_LTDC_FORCE_RESET
2857
#define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
2858
#define __LTDC_RELEASE_RESET          __HAL_RCC_LTDC_RELEASE_RESET
2858
#define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
2859
#define __LTDC_CLK_SLEEP_ENABLE          __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
2859
#define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
2860
#define __ETHMAC_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
2860
#define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
2861
#define __ETHMAC_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
2861
#define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
2862
#define __ETHMACTX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
2862
#define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
2863
#define __ETHMACTX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
2863
#define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
2864
#define __ETHMACRX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
2864
#define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
2865
#define __ETHMACRX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
2865
#define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
2866
#define __TIM12_CLK_SLEEP_ENABLE  __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
2866
#define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
2867
#define __TIM12_CLK_SLEEP_DISABLE  __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
2867
#define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
2868
#define __TIM13_CLK_SLEEP_ENABLE  __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
2868
#define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
2869
#define __TIM13_CLK_SLEEP_DISABLE  __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
2869
#define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
2870
#define __TIM14_CLK_SLEEP_ENABLE  __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
2870
#define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
2871
#define __TIM14_CLK_SLEEP_DISABLE  __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
2871
#define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
2872
#define __BKPSRAM_CLK_ENABLE          __HAL_RCC_BKPSRAM_CLK_ENABLE
2872
#define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
2873
#define __BKPSRAM_CLK_DISABLE          __HAL_RCC_BKPSRAM_CLK_DISABLE
2873
#define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
2874
#define __BKPSRAM_CLK_SLEEP_ENABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
2874
#define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
2875
#define __BKPSRAM_CLK_SLEEP_DISABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
2875
#define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
2876
#define __CCMDATARAMEN_CLK_ENABLE  __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
2876
#define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
2877
#define __CCMDATARAMEN_CLK_DISABLE  __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
2877
#define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
2878
#define __USART6_CLK_ENABLE          __HAL_RCC_USART6_CLK_ENABLE
2878
#define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
2879
#define __USART6_CLK_DISABLE          __HAL_RCC_USART6_CLK_DISABLE
2879
#define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
2880
#define __USART6_FORCE_RESET        __HAL_RCC_USART6_FORCE_RESET
2880
#define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
2881
#define __USART6_RELEASE_RESET        __HAL_RCC_USART6_RELEASE_RESET
2881
#define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
2882
#define __USART6_CLK_SLEEP_ENABLE  __HAL_RCC_USART6_CLK_SLEEP_ENABLE
2882
#define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
2883
#define __USART6_CLK_SLEEP_DISABLE  __HAL_RCC_USART6_CLK_SLEEP_DISABLE
2883
#define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
2884
#define __SPI4_CLK_ENABLE          __HAL_RCC_SPI4_CLK_ENABLE
2884
#define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
2885
#define __SPI4_CLK_DISABLE          __HAL_RCC_SPI4_CLK_DISABLE
2885
#define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
2886
#define __SPI4_FORCE_RESET          __HAL_RCC_SPI4_FORCE_RESET
2886
#define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
2887
#define __SPI4_RELEASE_RESET        __HAL_RCC_SPI4_RELEASE_RESET
2887
#define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
2888
#define __SPI4_CLK_SLEEP_ENABLE   __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
2888
#define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
2889
#define __SPI4_CLK_SLEEP_DISABLE  __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
2889
#define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
2890
#define __GPIOI_CLK_ENABLE          __HAL_RCC_GPIOI_CLK_ENABLE
2890
#define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
2891
#define __GPIOI_CLK_DISABLE          __HAL_RCC_GPIOI_CLK_DISABLE
2891
#define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
2892
#define __GPIOI_FORCE_RESET          __HAL_RCC_GPIOI_FORCE_RESET
2892
#define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
2893
#define __GPIOI_RELEASE_RESET          __HAL_RCC_GPIOI_RELEASE_RESET
2893
#define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
2894
#define __GPIOI_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
2894
#define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
2895
#define __GPIOI_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
2895
#define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
2896
#define __GPIOJ_CLK_ENABLE          __HAL_RCC_GPIOJ_CLK_ENABLE
2896
#define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
2897
#define __GPIOJ_CLK_DISABLE          __HAL_RCC_GPIOJ_CLK_DISABLE
2897
#define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
2898
#define __GPIOJ_FORCE_RESET         __HAL_RCC_GPIOJ_FORCE_RESET
2898
#define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
2899
#define __GPIOJ_RELEASE_RESET          __HAL_RCC_GPIOJ_RELEASE_RESET
2899
#define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
2900
#define __GPIOJ_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
2900
#define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
2901
#define __GPIOJ_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
2901
#define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
2902
#define __GPIOK_CLK_ENABLE          __HAL_RCC_GPIOK_CLK_ENABLE
2902
#define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
2903
#define __GPIOK_CLK_DISABLE          __HAL_RCC_GPIOK_CLK_DISABLE
2903
#define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
2904
#define __GPIOK_RELEASE_RESET          __HAL_RCC_GPIOK_RELEASE_RESET
2904
#define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
2905
#define __GPIOK_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
2905
#define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
2906
#define __GPIOK_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
2906
#define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
2907
#define __ETH_CLK_ENABLE          __HAL_RCC_ETH_CLK_ENABLE
2907
#define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
2908
#define __ETH_CLK_DISABLE          __HAL_RCC_ETH_CLK_DISABLE
2908
#define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
2909
#define __DCMI_CLK_ENABLE          __HAL_RCC_DCMI_CLK_ENABLE
2909
#define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
2910
#define __DCMI_CLK_DISABLE          __HAL_RCC_DCMI_CLK_DISABLE
2910
#define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
2911
#define __DCMI_FORCE_RESET          __HAL_RCC_DCMI_FORCE_RESET
2911
#define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
2912
#define __DCMI_RELEASE_RESET          __HAL_RCC_DCMI_RELEASE_RESET
2912
#define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
2913
#define __DCMI_CLK_SLEEP_ENABLE   __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
2913
#define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
2914
#define __DCMI_CLK_SLEEP_DISABLE  __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
2914
#define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
2915
#define __UART7_CLK_ENABLE          __HAL_RCC_UART7_CLK_ENABLE
2915
#define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
2916
#define __UART7_CLK_DISABLE          __HAL_RCC_UART7_CLK_DISABLE
2916
#define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
2917
#define __UART7_RELEASE_RESET       __HAL_RCC_UART7_RELEASE_RESET
2917
#define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
2918
#define __UART7_FORCE_RESET       __HAL_RCC_UART7_FORCE_RESET
2918
#define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
2919
#define __UART7_CLK_SLEEP_ENABLE  __HAL_RCC_UART7_CLK_SLEEP_ENABLE
2919
#define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
2920
#define __UART7_CLK_SLEEP_DISABLE  __HAL_RCC_UART7_CLK_SLEEP_DISABLE
2920
#define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
2921
#define __UART8_CLK_ENABLE          __HAL_RCC_UART8_CLK_ENABLE
2921
#define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
2922
#define __UART8_CLK_DISABLE          __HAL_RCC_UART8_CLK_DISABLE
2922
#define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
2923
#define __UART8_FORCE_RESET          __HAL_RCC_UART8_FORCE_RESET
2923
#define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
2924
#define __UART8_RELEASE_RESET          __HAL_RCC_UART8_RELEASE_RESET
2924
#define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
2925
#define __UART8_CLK_SLEEP_ENABLE  __HAL_RCC_UART8_CLK_SLEEP_ENABLE
2925
#define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
2926
#define __UART8_CLK_SLEEP_DISABLE  __HAL_RCC_UART8_CLK_SLEEP_DISABLE
2926
#define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
2927
#define __OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
2927
#define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
2928
#define __OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
2928
#define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
2929
#define __OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
2929
#define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
2930
#define __OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
2930
#define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
2931
#define __OTGHSULPI_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
2931
#define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
2932
#define __OTGHSULPI_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
2932
#define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
2933
#define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
2933
#define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
2934
#define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
2934
#define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
2935
#define __HAL_RCC_OTGHS_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_ENABLED
2935
#define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
2936
#define __HAL_RCC_OTGHS_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_DISABLED
2936
 
2937
#define __HAL_RCC_OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
2937
#if defined(STM32WB)
2938
#define __HAL_RCC_OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
2938
#define __HAL_RCC_QSPI_CLK_DISABLE            __HAL_RCC_QUADSPI_CLK_DISABLE
2939
#define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE      __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
2939
#define __HAL_RCC_QSPI_CLK_ENABLE             __HAL_RCC_QUADSPI_CLK_ENABLE
2940
#define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE     __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
2940
#define __HAL_RCC_QSPI_CLK_SLEEP_DISABLE      __HAL_RCC_QUADSPI_CLK_SLEEP_DISABLE
2941
#define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_ENABLED  __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED
2941
#define __HAL_RCC_QSPI_CLK_SLEEP_ENABLE       __HAL_RCC_QUADSPI_CLK_SLEEP_ENABLE
2942
#define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED
2942
#define __HAL_RCC_QSPI_FORCE_RESET            __HAL_RCC_QUADSPI_FORCE_RESET
2943
#define __SRAM3_CLK_SLEEP_ENABLE       __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
2943
#define __HAL_RCC_QSPI_RELEASE_RESET          __HAL_RCC_QUADSPI_RELEASE_RESET
2944
#define __CAN2_CLK_SLEEP_ENABLE        __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
2944
#define __HAL_RCC_QSPI_IS_CLK_ENABLED         __HAL_RCC_QUADSPI_IS_CLK_ENABLED
2945
#define __CAN2_CLK_SLEEP_DISABLE       __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
2945
#define __HAL_RCC_QSPI_IS_CLK_DISABLED        __HAL_RCC_QUADSPI_IS_CLK_DISABLED
2946
#define __DAC_CLK_SLEEP_ENABLE         __HAL_RCC_DAC_CLK_SLEEP_ENABLE
2946
#define __HAL_RCC_QSPI_IS_CLK_SLEEP_ENABLED   __HAL_RCC_QUADSPI_IS_CLK_SLEEP_ENABLED
2947
#define __DAC_CLK_SLEEP_DISABLE        __HAL_RCC_DAC_CLK_SLEEP_DISABLE
2947
#define __HAL_RCC_QSPI_IS_CLK_SLEEP_DISABLED  __HAL_RCC_QUADSPI_IS_CLK_SLEEP_DISABLED
2948
#define __ADC2_CLK_SLEEP_ENABLE        __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
2948
#define QSPI_IRQHandler QUADSPI_IRQHandler
2949
#define __ADC2_CLK_SLEEP_DISABLE       __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
2949
#endif /* __HAL_RCC_QUADSPI_CLK_ENABLE */
2950
#define __ADC3_CLK_SLEEP_ENABLE        __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
2950
 
2951
#define __ADC3_CLK_SLEEP_DISABLE       __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
2951
#define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
2952
#define __FSMC_FORCE_RESET             __HAL_RCC_FSMC_FORCE_RESET
2952
#define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
2953
#define __FSMC_RELEASE_RESET           __HAL_RCC_FSMC_RELEASE_RESET
2953
#define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
2954
#define __FSMC_CLK_SLEEP_ENABLE        __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
2954
#define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
2955
#define __FSMC_CLK_SLEEP_DISABLE       __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
2955
#define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
2956
#define __SDIO_FORCE_RESET             __HAL_RCC_SDIO_FORCE_RESET
2956
#define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
2957
#define __SDIO_RELEASE_RESET           __HAL_RCC_SDIO_RELEASE_RESET
2957
#define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
2958
#define __SDIO_CLK_SLEEP_DISABLE       __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
2958
#define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
2959
#define __SDIO_CLK_SLEEP_ENABLE        __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
2959
#define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
2960
#define __DMA2D_CLK_ENABLE             __HAL_RCC_DMA2D_CLK_ENABLE
2960
#define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
2961
#define __DMA2D_CLK_DISABLE            __HAL_RCC_DMA2D_CLK_DISABLE
2961
#define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
2962
#define __DMA2D_FORCE_RESET            __HAL_RCC_DMA2D_FORCE_RESET
2962
#define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
2963
#define __DMA2D_RELEASE_RESET          __HAL_RCC_DMA2D_RELEASE_RESET
2963
#define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
2964
#define __DMA2D_CLK_SLEEP_ENABLE       __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
2964
#define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
2965
#define __DMA2D_CLK_SLEEP_DISABLE      __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
2965
#define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
2966
 
2966
#define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
2967
/* alias define maintained for legacy */
2967
#define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
2968
#define __HAL_RCC_OTGFS_FORCE_RESET    __HAL_RCC_USB_OTG_FS_FORCE_RESET
2968
#define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
2969
#define __HAL_RCC_OTGFS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
2969
#define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
2970
 
2970
#define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
2971
#define __ADC12_CLK_ENABLE          __HAL_RCC_ADC12_CLK_ENABLE
2971
#define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
2972
#define __ADC12_CLK_DISABLE         __HAL_RCC_ADC12_CLK_DISABLE
2972
#define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
2973
#define __ADC34_CLK_ENABLE          __HAL_RCC_ADC34_CLK_ENABLE
2973
#define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
2974
#define __ADC34_CLK_DISABLE         __HAL_RCC_ADC34_CLK_DISABLE
2974
#define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
2975
#define __DAC2_CLK_ENABLE           __HAL_RCC_DAC2_CLK_ENABLE
2975
#define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
2976
#define __DAC2_CLK_DISABLE          __HAL_RCC_DAC2_CLK_DISABLE
2976
#define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
2977
#define __TIM18_CLK_ENABLE          __HAL_RCC_TIM18_CLK_ENABLE
2977
#define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
2978
#define __TIM18_CLK_DISABLE         __HAL_RCC_TIM18_CLK_DISABLE
2978
#define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
2979
#define __TIM19_CLK_ENABLE          __HAL_RCC_TIM19_CLK_ENABLE
2979
#define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
2980
#define __TIM19_CLK_DISABLE         __HAL_RCC_TIM19_CLK_DISABLE
2980
#define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
2981
#define __TIM20_CLK_ENABLE          __HAL_RCC_TIM20_CLK_ENABLE
2981
#define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
2982
#define __TIM20_CLK_DISABLE         __HAL_RCC_TIM20_CLK_DISABLE
2982
#define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
2983
#define __HRTIM1_CLK_ENABLE         __HAL_RCC_HRTIM1_CLK_ENABLE
2983
#define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
2984
#define __HRTIM1_CLK_DISABLE        __HAL_RCC_HRTIM1_CLK_DISABLE
2984
#define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
2985
#define __SDADC1_CLK_ENABLE         __HAL_RCC_SDADC1_CLK_ENABLE
2985
#define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
2986
#define __SDADC2_CLK_ENABLE         __HAL_RCC_SDADC2_CLK_ENABLE
2986
#define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
2987
#define __SDADC3_CLK_ENABLE         __HAL_RCC_SDADC3_CLK_ENABLE
2987
#define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
2988
#define __SDADC1_CLK_DISABLE        __HAL_RCC_SDADC1_CLK_DISABLE
2988
#define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
2989
#define __SDADC2_CLK_DISABLE        __HAL_RCC_SDADC2_CLK_DISABLE
2989
#define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
2990
#define __SDADC3_CLK_DISABLE        __HAL_RCC_SDADC3_CLK_DISABLE
2990
#define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
2991
 
2991
#define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
2992
#define __ADC12_FORCE_RESET         __HAL_RCC_ADC12_FORCE_RESET
2992
#define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
2993
#define __ADC12_RELEASE_RESET       __HAL_RCC_ADC12_RELEASE_RESET
2993
#define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
2994
#define __ADC34_FORCE_RESET         __HAL_RCC_ADC34_FORCE_RESET
2994
#define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
2995
#define __ADC34_RELEASE_RESET       __HAL_RCC_ADC34_RELEASE_RESET
2995
#define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
2996
#define __DAC2_FORCE_RESET          __HAL_RCC_DAC2_FORCE_RESET
2996
#define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
2997
#define __DAC2_RELEASE_RESET        __HAL_RCC_DAC2_RELEASE_RESET
2997
#define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
2998
#define __TIM18_FORCE_RESET         __HAL_RCC_TIM18_FORCE_RESET
2998
#define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
2999
#define __TIM18_RELEASE_RESET       __HAL_RCC_TIM18_RELEASE_RESET
2999
#define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
3000
#define __TIM19_FORCE_RESET         __HAL_RCC_TIM19_FORCE_RESET
3000
#define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
3001
#define __TIM19_RELEASE_RESET       __HAL_RCC_TIM19_RELEASE_RESET
3001
#define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
3002
#define __TIM20_FORCE_RESET         __HAL_RCC_TIM20_FORCE_RESET
3002
#define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
3003
#define __TIM20_RELEASE_RESET       __HAL_RCC_TIM20_RELEASE_RESET
3003
#define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
3004
#define __HRTIM1_FORCE_RESET        __HAL_RCC_HRTIM1_FORCE_RESET
3004
#define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
3005
#define __HRTIM1_RELEASE_RESET      __HAL_RCC_HRTIM1_RELEASE_RESET
3005
#define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
3006
#define __SDADC1_FORCE_RESET        __HAL_RCC_SDADC1_FORCE_RESET
3006
#define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
3007
#define __SDADC2_FORCE_RESET        __HAL_RCC_SDADC2_FORCE_RESET
3007
#define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
3008
#define __SDADC3_FORCE_RESET        __HAL_RCC_SDADC3_FORCE_RESET
3008
#define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
3009
#define __SDADC1_RELEASE_RESET      __HAL_RCC_SDADC1_RELEASE_RESET
3009
#define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
3010
#define __SDADC2_RELEASE_RESET      __HAL_RCC_SDADC2_RELEASE_RESET
3010
#define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
3011
#define __SDADC3_RELEASE_RESET      __HAL_RCC_SDADC3_RELEASE_RESET
3011
#define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
3012
 
3012
#define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
3013
#define __ADC1_IS_CLK_ENABLED       __HAL_RCC_ADC1_IS_CLK_ENABLED
3013
#define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
3014
#define __ADC1_IS_CLK_DISABLED      __HAL_RCC_ADC1_IS_CLK_DISABLED
3014
#define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
3015
#define __ADC12_IS_CLK_ENABLED      __HAL_RCC_ADC12_IS_CLK_ENABLED
3015
#define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
3016
#define __ADC12_IS_CLK_DISABLED     __HAL_RCC_ADC12_IS_CLK_DISABLED
3016
#define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
3017
#define __ADC34_IS_CLK_ENABLED      __HAL_RCC_ADC34_IS_CLK_ENABLED
3017
#define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
3018
#define __ADC34_IS_CLK_DISABLED     __HAL_RCC_ADC34_IS_CLK_DISABLED
3018
#define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
3019
#define __CEC_IS_CLK_ENABLED        __HAL_RCC_CEC_IS_CLK_ENABLED
3019
#define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
3020
#define __CEC_IS_CLK_DISABLED       __HAL_RCC_CEC_IS_CLK_DISABLED
3020
#define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
3021
#define __CRC_IS_CLK_ENABLED        __HAL_RCC_CRC_IS_CLK_ENABLED
3021
#define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
3022
#define __CRC_IS_CLK_DISABLED       __HAL_RCC_CRC_IS_CLK_DISABLED
3022
#define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
3023
#define __DAC1_IS_CLK_ENABLED       __HAL_RCC_DAC1_IS_CLK_ENABLED
3023
#define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
3024
#define __DAC1_IS_CLK_DISABLED      __HAL_RCC_DAC1_IS_CLK_DISABLED
3024
#define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
3025
#define __DAC2_IS_CLK_ENABLED       __HAL_RCC_DAC2_IS_CLK_ENABLED
3025
#define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
3026
#define __DAC2_IS_CLK_DISABLED      __HAL_RCC_DAC2_IS_CLK_DISABLED
3026
#define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
3027
#define __DMA1_IS_CLK_ENABLED       __HAL_RCC_DMA1_IS_CLK_ENABLED
3027
#define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
3028
#define __DMA1_IS_CLK_DISABLED      __HAL_RCC_DMA1_IS_CLK_DISABLED
3028
#define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
3029
#define __DMA2_IS_CLK_ENABLED       __HAL_RCC_DMA2_IS_CLK_ENABLED
3029
#define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
3030
#define __DMA2_IS_CLK_DISABLED      __HAL_RCC_DMA2_IS_CLK_DISABLED
3030
#define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
3031
#define __FLITF_IS_CLK_ENABLED      __HAL_RCC_FLITF_IS_CLK_ENABLED
3031
#define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
3032
#define __FLITF_IS_CLK_DISABLED     __HAL_RCC_FLITF_IS_CLK_DISABLED
3032
#define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
3033
#define __FMC_IS_CLK_ENABLED        __HAL_RCC_FMC_IS_CLK_ENABLED
3033
#define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
3034
#define __FMC_IS_CLK_DISABLED       __HAL_RCC_FMC_IS_CLK_DISABLED
3034
#define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
3035
#define __GPIOA_IS_CLK_ENABLED      __HAL_RCC_GPIOA_IS_CLK_ENABLED
3035
#define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
3036
#define __GPIOA_IS_CLK_DISABLED     __HAL_RCC_GPIOA_IS_CLK_DISABLED
3036
#define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
3037
#define __GPIOB_IS_CLK_ENABLED      __HAL_RCC_GPIOB_IS_CLK_ENABLED
3037
#define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
3038
#define __GPIOB_IS_CLK_DISABLED     __HAL_RCC_GPIOB_IS_CLK_DISABLED
3038
#define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
3039
#define __GPIOC_IS_CLK_ENABLED      __HAL_RCC_GPIOC_IS_CLK_ENABLED
3039
#define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
3040
#define __GPIOC_IS_CLK_DISABLED     __HAL_RCC_GPIOC_IS_CLK_DISABLED
3040
#define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
3041
#define __GPIOD_IS_CLK_ENABLED      __HAL_RCC_GPIOD_IS_CLK_ENABLED
3041
#define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
3042
#define __GPIOD_IS_CLK_DISABLED     __HAL_RCC_GPIOD_IS_CLK_DISABLED
3042
#define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
3043
#define __GPIOE_IS_CLK_ENABLED      __HAL_RCC_GPIOE_IS_CLK_ENABLED
3043
#define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
3044
#define __GPIOE_IS_CLK_DISABLED     __HAL_RCC_GPIOE_IS_CLK_DISABLED
3044
#define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
3045
#define __GPIOF_IS_CLK_ENABLED      __HAL_RCC_GPIOF_IS_CLK_ENABLED
3045
#define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
3046
#define __GPIOF_IS_CLK_DISABLED     __HAL_RCC_GPIOF_IS_CLK_DISABLED
3046
#define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
3047
#define __GPIOG_IS_CLK_ENABLED      __HAL_RCC_GPIOG_IS_CLK_ENABLED
3047
#define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
3048
#define __GPIOG_IS_CLK_DISABLED     __HAL_RCC_GPIOG_IS_CLK_DISABLED
3048
#define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
3049
#define __GPIOH_IS_CLK_ENABLED      __HAL_RCC_GPIOH_IS_CLK_ENABLED
3049
#define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
3050
#define __GPIOH_IS_CLK_DISABLED     __HAL_RCC_GPIOH_IS_CLK_DISABLED
3050
#define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
3051
#define __HRTIM1_IS_CLK_ENABLED     __HAL_RCC_HRTIM1_IS_CLK_ENABLED
3051
#define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
3052
#define __HRTIM1_IS_CLK_DISABLED    __HAL_RCC_HRTIM1_IS_CLK_DISABLED
3052
#define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
3053
#define __I2C1_IS_CLK_ENABLED       __HAL_RCC_I2C1_IS_CLK_ENABLED
3053
#define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
3054
#define __I2C1_IS_CLK_DISABLED      __HAL_RCC_I2C1_IS_CLK_DISABLED
3054
#define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
3055
#define __I2C2_IS_CLK_ENABLED       __HAL_RCC_I2C2_IS_CLK_ENABLED
3055
#define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
3056
#define __I2C2_IS_CLK_DISABLED      __HAL_RCC_I2C2_IS_CLK_DISABLED
3056
#define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
3057
#define __I2C3_IS_CLK_ENABLED       __HAL_RCC_I2C3_IS_CLK_ENABLED
3057
#define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
3058
#define __I2C3_IS_CLK_DISABLED      __HAL_RCC_I2C3_IS_CLK_DISABLED
3058
#define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
3059
#define __PWR_IS_CLK_ENABLED        __HAL_RCC_PWR_IS_CLK_ENABLED
3059
#define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
3060
#define __PWR_IS_CLK_DISABLED       __HAL_RCC_PWR_IS_CLK_DISABLED
3060
#define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
3061
#define __SYSCFG_IS_CLK_ENABLED     __HAL_RCC_SYSCFG_IS_CLK_ENABLED
3061
#define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
3062
#define __SYSCFG_IS_CLK_DISABLED    __HAL_RCC_SYSCFG_IS_CLK_DISABLED
3062
#define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
3063
#define __SPI1_IS_CLK_ENABLED       __HAL_RCC_SPI1_IS_CLK_ENABLED
3063
#define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
3064
#define __SPI1_IS_CLK_DISABLED      __HAL_RCC_SPI1_IS_CLK_DISABLED
3064
#define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
3065
#define __SPI2_IS_CLK_ENABLED       __HAL_RCC_SPI2_IS_CLK_ENABLED
3065
#define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
3066
#define __SPI2_IS_CLK_DISABLED      __HAL_RCC_SPI2_IS_CLK_DISABLED
3066
#define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
3067
#define __SPI3_IS_CLK_ENABLED       __HAL_RCC_SPI3_IS_CLK_ENABLED
3067
#define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
3068
#define __SPI3_IS_CLK_DISABLED      __HAL_RCC_SPI3_IS_CLK_DISABLED
3068
#define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
3069
#define __SPI4_IS_CLK_ENABLED       __HAL_RCC_SPI4_IS_CLK_ENABLED
3069
#define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
3070
#define __SPI4_IS_CLK_DISABLED      __HAL_RCC_SPI4_IS_CLK_DISABLED
3070
#define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
3071
#define __SDADC1_IS_CLK_ENABLED     __HAL_RCC_SDADC1_IS_CLK_ENABLED
3071
#define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
3072
#define __SDADC1_IS_CLK_DISABLED    __HAL_RCC_SDADC1_IS_CLK_DISABLED
3072
#define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
3073
#define __SDADC2_IS_CLK_ENABLED     __HAL_RCC_SDADC2_IS_CLK_ENABLED
3073
#define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
3074
#define __SDADC2_IS_CLK_DISABLED    __HAL_RCC_SDADC2_IS_CLK_DISABLED
3074
#define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
3075
#define __SDADC3_IS_CLK_ENABLED     __HAL_RCC_SDADC3_IS_CLK_ENABLED
3075
#define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
3076
#define __SDADC3_IS_CLK_DISABLED    __HAL_RCC_SDADC3_IS_CLK_DISABLED
3076
#define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
3077
#define __SRAM_IS_CLK_ENABLED       __HAL_RCC_SRAM_IS_CLK_ENABLED
3077
#define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
3078
#define __SRAM_IS_CLK_DISABLED      __HAL_RCC_SRAM_IS_CLK_DISABLED
3078
#define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
3079
#define __TIM1_IS_CLK_ENABLED       __HAL_RCC_TIM1_IS_CLK_ENABLED
3079
#define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
3080
#define __TIM1_IS_CLK_DISABLED      __HAL_RCC_TIM1_IS_CLK_DISABLED
3080
#define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
3081
#define __TIM2_IS_CLK_ENABLED       __HAL_RCC_TIM2_IS_CLK_ENABLED
3081
#define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
3082
#define __TIM2_IS_CLK_DISABLED      __HAL_RCC_TIM2_IS_CLK_DISABLED
3082
#define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
3083
#define __TIM3_IS_CLK_ENABLED       __HAL_RCC_TIM3_IS_CLK_ENABLED
3083
#define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
3084
#define __TIM3_IS_CLK_DISABLED      __HAL_RCC_TIM3_IS_CLK_DISABLED
3084
#define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
3085
#define __TIM4_IS_CLK_ENABLED       __HAL_RCC_TIM4_IS_CLK_ENABLED
3085
#define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
3086
#define __TIM4_IS_CLK_DISABLED      __HAL_RCC_TIM4_IS_CLK_DISABLED
3086
#define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
3087
#define __TIM5_IS_CLK_ENABLED       __HAL_RCC_TIM5_IS_CLK_ENABLED
3087
#define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
3088
#define __TIM5_IS_CLK_DISABLED      __HAL_RCC_TIM5_IS_CLK_DISABLED
3088
#define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
3089
#define __TIM6_IS_CLK_ENABLED       __HAL_RCC_TIM6_IS_CLK_ENABLED
3089
#define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
3090
#define __TIM6_IS_CLK_DISABLED      __HAL_RCC_TIM6_IS_CLK_DISABLED
3090
#define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
3091
#define __TIM7_IS_CLK_ENABLED       __HAL_RCC_TIM7_IS_CLK_ENABLED
3091
#define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
3092
#define __TIM7_IS_CLK_DISABLED      __HAL_RCC_TIM7_IS_CLK_DISABLED
3092
#define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
3093
#define __TIM8_IS_CLK_ENABLED       __HAL_RCC_TIM8_IS_CLK_ENABLED
3093
#define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
3094
#define __TIM8_IS_CLK_DISABLED      __HAL_RCC_TIM8_IS_CLK_DISABLED
3094
#define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
3095
#define __TIM12_IS_CLK_ENABLED      __HAL_RCC_TIM12_IS_CLK_ENABLED
3095
#define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
3096
#define __TIM12_IS_CLK_DISABLED     __HAL_RCC_TIM12_IS_CLK_DISABLED
3096
#define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
3097
#define __TIM13_IS_CLK_ENABLED      __HAL_RCC_TIM13_IS_CLK_ENABLED
3097
#define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
3098
#define __TIM13_IS_CLK_DISABLED     __HAL_RCC_TIM13_IS_CLK_DISABLED
3098
#define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
3099
#define __TIM14_IS_CLK_ENABLED      __HAL_RCC_TIM14_IS_CLK_ENABLED
3099
#define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
3100
#define __TIM14_IS_CLK_DISABLED     __HAL_RCC_TIM14_IS_CLK_DISABLED
3100
#define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
3101
#define __TIM15_IS_CLK_ENABLED      __HAL_RCC_TIM15_IS_CLK_ENABLED
3101
#define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
3102
#define __TIM15_IS_CLK_DISABLED     __HAL_RCC_TIM15_IS_CLK_DISABLED
3102
#define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
3103
#define __TIM16_IS_CLK_ENABLED      __HAL_RCC_TIM16_IS_CLK_ENABLED
3103
#define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
3104
#define __TIM16_IS_CLK_DISABLED     __HAL_RCC_TIM16_IS_CLK_DISABLED
3104
#define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
3105
#define __TIM17_IS_CLK_ENABLED      __HAL_RCC_TIM17_IS_CLK_ENABLED
3105
#define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
3106
#define __TIM17_IS_CLK_DISABLED     __HAL_RCC_TIM17_IS_CLK_DISABLED
3106
#define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
3107
#define __TIM18_IS_CLK_ENABLED      __HAL_RCC_TIM18_IS_CLK_ENABLED
3107
#define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
3108
#define __TIM18_IS_CLK_DISABLED     __HAL_RCC_TIM18_IS_CLK_DISABLED
3108
#define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
3109
#define __TIM19_IS_CLK_ENABLED      __HAL_RCC_TIM19_IS_CLK_ENABLED
3109
#define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
3110
#define __TIM19_IS_CLK_DISABLED     __HAL_RCC_TIM19_IS_CLK_DISABLED
3110
#define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
3111
#define __TIM20_IS_CLK_ENABLED      __HAL_RCC_TIM20_IS_CLK_ENABLED
3111
#define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
3112
#define __TIM20_IS_CLK_DISABLED     __HAL_RCC_TIM20_IS_CLK_DISABLED
3112
#define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
3113
#define __TSC_IS_CLK_ENABLED        __HAL_RCC_TSC_IS_CLK_ENABLED
3113
#define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
3114
#define __TSC_IS_CLK_DISABLED       __HAL_RCC_TSC_IS_CLK_DISABLED
3114
#define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
3115
#define __UART4_IS_CLK_ENABLED      __HAL_RCC_UART4_IS_CLK_ENABLED
3115
#define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
3116
#define __UART4_IS_CLK_DISABLED     __HAL_RCC_UART4_IS_CLK_DISABLED
3116
#define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
3117
#define __UART5_IS_CLK_ENABLED      __HAL_RCC_UART5_IS_CLK_ENABLED
3117
#define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
3118
#define __UART5_IS_CLK_DISABLED     __HAL_RCC_UART5_IS_CLK_DISABLED
3118
#define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
3119
#define __USART1_IS_CLK_ENABLED     __HAL_RCC_USART1_IS_CLK_ENABLED
3119
#define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
3120
#define __USART1_IS_CLK_DISABLED    __HAL_RCC_USART1_IS_CLK_DISABLED
3120
#define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
3121
#define __USART2_IS_CLK_ENABLED     __HAL_RCC_USART2_IS_CLK_ENABLED
3121
#define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
3122
#define __USART2_IS_CLK_DISABLED    __HAL_RCC_USART2_IS_CLK_DISABLED
3122
#define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
3123
#define __USART3_IS_CLK_ENABLED     __HAL_RCC_USART3_IS_CLK_ENABLED
3123
#define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
3124
#define __USART3_IS_CLK_DISABLED    __HAL_RCC_USART3_IS_CLK_DISABLED
3124
#define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
3125
#define __USB_IS_CLK_ENABLED        __HAL_RCC_USB_IS_CLK_ENABLED
3125
#define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
3126
#define __USB_IS_CLK_DISABLED       __HAL_RCC_USB_IS_CLK_DISABLED
3126
#define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
3127
#define __WWDG_IS_CLK_ENABLED       __HAL_RCC_WWDG_IS_CLK_ENABLED
3127
#define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
3128
#define __WWDG_IS_CLK_DISABLED      __HAL_RCC_WWDG_IS_CLK_DISABLED
3128
#define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
3129
 
3129
#define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
3130
#if defined(STM32L1)
3130
#define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
3131
#define __HAL_RCC_CRYP_CLK_DISABLE         __HAL_RCC_AES_CLK_DISABLE
3131
#define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
3132
#define __HAL_RCC_CRYP_CLK_ENABLE          __HAL_RCC_AES_CLK_ENABLE
3132
#define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
3133
#define __HAL_RCC_CRYP_CLK_SLEEP_DISABLE   __HAL_RCC_AES_CLK_SLEEP_DISABLE
3133
#define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
3134
#define __HAL_RCC_CRYP_CLK_SLEEP_ENABLE    __HAL_RCC_AES_CLK_SLEEP_ENABLE
3134
#define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
3135
#define __HAL_RCC_CRYP_FORCE_RESET         __HAL_RCC_AES_FORCE_RESET
3135
#define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
3136
#define __HAL_RCC_CRYP_RELEASE_RESET       __HAL_RCC_AES_RELEASE_RESET
3136
#define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
3137
#endif /* STM32L1 */
3137
#define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
3138
 
3138
#define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
3139
#if defined(STM32F4)
3139
#define __USART4_CLK_DISABLE        __HAL_RCC_UART4_CLK_DISABLE
3140
#define __HAL_RCC_SDMMC1_FORCE_RESET       __HAL_RCC_SDIO_FORCE_RESET
3140
#define __USART4_CLK_ENABLE         __HAL_RCC_UART4_CLK_ENABLE
3141
#define __HAL_RCC_SDMMC1_RELEASE_RESET     __HAL_RCC_SDIO_RELEASE_RESET
3141
#define __USART4_CLK_SLEEP_ENABLE   __HAL_RCC_UART4_CLK_SLEEP_ENABLE
3142
#define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE  __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
3142
#define __USART4_CLK_SLEEP_DISABLE  __HAL_RCC_UART4_CLK_SLEEP_DISABLE
3143
#define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
3143
#define __USART4_FORCE_RESET        __HAL_RCC_UART4_FORCE_RESET
3144
#define __HAL_RCC_SDMMC1_CLK_ENABLE        __HAL_RCC_SDIO_CLK_ENABLE
3144
#define __USART4_RELEASE_RESET      __HAL_RCC_UART4_RELEASE_RESET
3145
#define __HAL_RCC_SDMMC1_CLK_DISABLE       __HAL_RCC_SDIO_CLK_DISABLE
3145
#define __USART5_CLK_DISABLE        __HAL_RCC_UART5_CLK_DISABLE
3146
#define __HAL_RCC_SDMMC1_IS_CLK_ENABLED    __HAL_RCC_SDIO_IS_CLK_ENABLED
3146
#define __USART5_CLK_ENABLE         __HAL_RCC_UART5_CLK_ENABLE
3147
#define __HAL_RCC_SDMMC1_IS_CLK_DISABLED   __HAL_RCC_SDIO_IS_CLK_DISABLED
3147
#define __USART5_CLK_SLEEP_ENABLE   __HAL_RCC_UART5_CLK_SLEEP_ENABLE
3148
#define Sdmmc1ClockSelection               SdioClockSelection
3148
#define __USART5_CLK_SLEEP_DISABLE  __HAL_RCC_UART5_CLK_SLEEP_DISABLE
3149
#define RCC_PERIPHCLK_SDMMC1               RCC_PERIPHCLK_SDIO
3149
#define __USART5_FORCE_RESET        __HAL_RCC_UART5_FORCE_RESET
3150
#define RCC_SDMMC1CLKSOURCE_CLK48          RCC_SDIOCLKSOURCE_CK48
3150
#define __USART5_RELEASE_RESET      __HAL_RCC_UART5_RELEASE_RESET
3151
#define RCC_SDMMC1CLKSOURCE_SYSCLK         RCC_SDIOCLKSOURCE_SYSCLK
3151
#define __USART7_CLK_DISABLE        __HAL_RCC_UART7_CLK_DISABLE
3152
#define __HAL_RCC_SDMMC1_CONFIG            __HAL_RCC_SDIO_CONFIG
3152
#define __USART7_CLK_ENABLE         __HAL_RCC_UART7_CLK_ENABLE
3153
#define __HAL_RCC_GET_SDMMC1_SOURCE        __HAL_RCC_GET_SDIO_SOURCE
3153
#define __USART7_FORCE_RESET        __HAL_RCC_UART7_FORCE_RESET
3154
#endif
3154
#define __USART7_RELEASE_RESET      __HAL_RCC_UART7_RELEASE_RESET
3155
 
3155
#define __USART8_CLK_DISABLE        __HAL_RCC_UART8_CLK_DISABLE
3156
#if defined(STM32F7) || defined(STM32L4)
3156
#define __USART8_CLK_ENABLE         __HAL_RCC_UART8_CLK_ENABLE
3157
#define __HAL_RCC_SDIO_FORCE_RESET         __HAL_RCC_SDMMC1_FORCE_RESET
3157
#define __USART8_FORCE_RESET        __HAL_RCC_UART8_FORCE_RESET
3158
#define __HAL_RCC_SDIO_RELEASE_RESET       __HAL_RCC_SDMMC1_RELEASE_RESET
3158
#define __USART8_RELEASE_RESET      __HAL_RCC_UART8_RELEASE_RESET
3159
#define __HAL_RCC_SDIO_CLK_SLEEP_ENABLE    __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE
3159
#define __USB_CLK_DISABLE         __HAL_RCC_USB_CLK_DISABLE
3160
#define __HAL_RCC_SDIO_CLK_SLEEP_DISABLE   __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE
3160
#define __USB_CLK_ENABLE          __HAL_RCC_USB_CLK_ENABLE
3161
#define __HAL_RCC_SDIO_CLK_ENABLE          __HAL_RCC_SDMMC1_CLK_ENABLE
3161
#define __USB_FORCE_RESET         __HAL_RCC_USB_FORCE_RESET
3162
#define __HAL_RCC_SDIO_CLK_DISABLE         __HAL_RCC_SDMMC1_CLK_DISABLE
3162
#define __USB_CLK_SLEEP_ENABLE    __HAL_RCC_USB_CLK_SLEEP_ENABLE
3163
#define __HAL_RCC_SDIO_IS_CLK_ENABLED      __HAL_RCC_SDMMC1_IS_CLK_ENABLED
3163
#define __USB_CLK_SLEEP_DISABLE   __HAL_RCC_USB_CLK_SLEEP_DISABLE
3164
#define __HAL_RCC_SDIO_IS_CLK_DISABLED     __HAL_RCC_SDMMC1_IS_CLK_DISABLED
3164
#define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
3165
#define SdioClockSelection                 Sdmmc1ClockSelection
3165
#define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
3166
#define RCC_PERIPHCLK_SDIO                 RCC_PERIPHCLK_SDMMC1
3166
#define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
3167
#define __HAL_RCC_SDIO_CONFIG              __HAL_RCC_SDMMC1_CONFIG
3167
 
3168
#define __HAL_RCC_GET_SDIO_SOURCE          __HAL_RCC_GET_SDMMC1_SOURCE
3168
#if defined(STM32H7)
3169
#endif
3169
#define __HAL_RCC_WWDG_CLK_DISABLE   __HAL_RCC_WWDG1_CLK_DISABLE
3170
 
3170
#define __HAL_RCC_WWDG_CLK_ENABLE   __HAL_RCC_WWDG1_CLK_ENABLE
3171
#if defined(STM32F7)
3171
#define __HAL_RCC_WWDG_CLK_SLEEP_DISABLE  __HAL_RCC_WWDG1_CLK_SLEEP_DISABLE
3172
#define RCC_SDIOCLKSOURCE_CLK48             RCC_SDMMC1CLKSOURCE_CLK48
3172
#define __HAL_RCC_WWDG_CLK_SLEEP_ENABLE  __HAL_RCC_WWDG1_CLK_SLEEP_ENABLE
3173
#define RCC_SDIOCLKSOURCE_SYSCLK           RCC_SDMMC1CLKSOURCE_SYSCLK
3173
 
3174
#endif
3174
#define __HAL_RCC_WWDG_FORCE_RESET    ((void)0U)  /* Not available on the STM32H7*/
3175
 
3175
#define __HAL_RCC_WWDG_RELEASE_RESET ((void)0U) /* Not available on the STM32H7*/
3176
#if defined(STM32H7)
3176
 
3177
#define __HAL_RCC_USB_OTG_HS_CLK_ENABLE()              __HAL_RCC_USB1_OTG_HS_CLK_ENABLE()
3177
 
3178
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE()         __HAL_RCC_USB1_OTG_HS_ULPI_CLK_ENABLE()
3178
#define  __HAL_RCC_WWDG_IS_CLK_ENABLED    __HAL_RCC_WWDG1_IS_CLK_ENABLED
3179
#define __HAL_RCC_USB_OTG_HS_CLK_DISABLE()             __HAL_RCC_USB1_OTG_HS_CLK_DISABLE()
3179
#define  __HAL_RCC_WWDG_IS_CLK_DISABLED  __HAL_RCC_WWDG1_IS_CLK_DISABLED
3180
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE()        __HAL_RCC_USB1_OTG_HS_ULPI_CLK_DISABLE()
3180
#define  RCC_SPI4CLKSOURCE_D2PCLK1       RCC_SPI4CLKSOURCE_D2PCLK2
3181
#define __HAL_RCC_USB_OTG_HS_FORCE_RESET()             __HAL_RCC_USB1_OTG_HS_FORCE_RESET()
3181
#define  RCC_SPI5CLKSOURCE_D2PCLK1       RCC_SPI5CLKSOURCE_D2PCLK2
3182
#define __HAL_RCC_USB_OTG_HS_RELEASE_RESET()           __HAL_RCC_USB1_OTG_HS_RELEASE_RESET()
3182
#define  RCC_SPI45CLKSOURCE_D2PCLK1      RCC_SPI45CLKSOURCE_D2PCLK2
3183
#define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE()        __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_ENABLE()
3183
#define  RCC_SPI45CLKSOURCE_CDPCLK1      RCC_SPI45CLKSOURCE_CDPCLK2
3184
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE()   __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE()
3184
#define  RCC_SPI45CLKSOURCE_PCLK1        RCC_SPI45CLKSOURCE_PCLK2
3185
#define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE()       __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_DISABLE()
3185
#endif
3186
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE()  __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE()
3186
 
3187
 
3187
#define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
3188
#define __HAL_RCC_USB_OTG_FS_CLK_ENABLE()             __HAL_RCC_USB2_OTG_FS_CLK_ENABLE()
3188
#define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
3189
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_ENABLE()        __HAL_RCC_USB2_OTG_FS_ULPI_CLK_ENABLE()
3189
#define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
3190
#define __HAL_RCC_USB_OTG_FS_CLK_DISABLE()            __HAL_RCC_USB2_OTG_FS_CLK_DISABLE()
3190
#define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
3191
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_DISABLE()       __HAL_RCC_USB2_OTG_FS_ULPI_CLK_DISABLE()
3191
#define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
3192
#define __HAL_RCC_USB_OTG_FS_FORCE_RESET()            __HAL_RCC_USB2_OTG_FS_FORCE_RESET()
3192
#define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
3193
#define __HAL_RCC_USB_OTG_FS_RELEASE_RESET()          __HAL_RCC_USB2_OTG_FS_RELEASE_RESET()
3193
 
3194
#define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE()       __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_ENABLE()
3194
#define __TIM21_CLK_ENABLE   __HAL_RCC_TIM21_CLK_ENABLE
3195
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_ENABLE()  __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_ENABLE()
3195
#define __TIM21_CLK_DISABLE   __HAL_RCC_TIM21_CLK_DISABLE
3196
#define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE()      __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_DISABLE()
3196
#define __TIM21_FORCE_RESET   __HAL_RCC_TIM21_FORCE_RESET
3197
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_DISABLE() __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_DISABLE()
3197
#define __TIM21_RELEASE_RESET  __HAL_RCC_TIM21_RELEASE_RESET
3198
#endif
3198
#define __TIM21_CLK_SLEEP_ENABLE   __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
3199
 
3199
#define __TIM21_CLK_SLEEP_DISABLE   __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
3200
#define __HAL_RCC_I2SCLK            __HAL_RCC_I2S_CONFIG
3200
#define __TIM22_CLK_ENABLE   __HAL_RCC_TIM22_CLK_ENABLE
3201
#define __HAL_RCC_I2SCLK_CONFIG     __HAL_RCC_I2S_CONFIG
3201
#define __TIM22_CLK_DISABLE   __HAL_RCC_TIM22_CLK_DISABLE
3202
 
3202
#define __TIM22_FORCE_RESET   __HAL_RCC_TIM22_FORCE_RESET
3203
#define __RCC_PLLSRC                RCC_GET_PLL_OSCSOURCE
3203
#define __TIM22_RELEASE_RESET  __HAL_RCC_TIM22_RELEASE_RESET
3204
 
3204
#define __TIM22_CLK_SLEEP_ENABLE   __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
3205
#define IS_RCC_MSIRANGE             IS_RCC_MSI_CLOCK_RANGE
3205
#define __TIM22_CLK_SLEEP_DISABLE   __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
3206
#define IS_RCC_RTCCLK_SOURCE        IS_RCC_RTCCLKSOURCE
3206
#define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
3207
#define IS_RCC_SYSCLK_DIV           IS_RCC_HCLK
3207
#define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
3208
#define IS_RCC_HCLK_DIV             IS_RCC_PCLK
3208
#define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
3209
#define IS_RCC_PERIPHCLK            IS_RCC_PERIPHCLOCK
3209
#define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
3210
 
3210
#define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
3211
#define RCC_IT_HSI14                RCC_IT_HSI14RDY
3211
#define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
3212
 
3212
#define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
3213
#define RCC_IT_CSSLSE               RCC_IT_LSECSS
3213
#define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
3214
#define RCC_IT_CSSHSE               RCC_IT_CSS
3214
 
3215
 
3215
#define __USB_OTG_FS_FORCE_RESET  __HAL_RCC_USB_OTG_FS_FORCE_RESET
3216
#define RCC_PLLMUL_3                RCC_PLL_MUL3
3216
#define __USB_OTG_FS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
3217
#define RCC_PLLMUL_4                RCC_PLL_MUL4
3217
#define __USB_OTG_FS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
3218
#define RCC_PLLMUL_6                RCC_PLL_MUL6
3218
#define __USB_OTG_FS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
3219
#define RCC_PLLMUL_8                RCC_PLL_MUL8
3219
#define __USB_OTG_HS_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_DISABLE
3220
#define RCC_PLLMUL_12               RCC_PLL_MUL12
3220
#define __USB_OTG_HS_CLK_ENABLE          __HAL_RCC_USB_OTG_HS_CLK_ENABLE
3221
#define RCC_PLLMUL_16               RCC_PLL_MUL16
3221
#define __USB_OTG_HS_ULPI_CLK_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
3222
#define RCC_PLLMUL_24               RCC_PLL_MUL24
3222
#define __USB_OTG_HS_ULPI_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
3223
#define RCC_PLLMUL_32               RCC_PLL_MUL32
3223
#define __TIM9_CLK_SLEEP_ENABLE          __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
3224
#define RCC_PLLMUL_48               RCC_PLL_MUL48
3224
#define __TIM9_CLK_SLEEP_DISABLE  __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
3225
 
3225
#define __TIM10_CLK_SLEEP_ENABLE  __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
3226
#define RCC_PLLDIV_2                RCC_PLL_DIV2
3226
#define __TIM10_CLK_SLEEP_DISABLE  __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
3227
#define RCC_PLLDIV_3                RCC_PLL_DIV3
3227
#define __TIM11_CLK_SLEEP_ENABLE  __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
3228
#define RCC_PLLDIV_4                RCC_PLL_DIV4
3228
#define __TIM11_CLK_SLEEP_DISABLE  __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
3229
 
3229
#define __ETHMACPTP_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
3230
#define IS_RCC_MCOSOURCE            IS_RCC_MCO1SOURCE
3230
#define __ETHMACPTP_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
3231
#define __HAL_RCC_MCO_CONFIG        __HAL_RCC_MCO1_CONFIG
3231
#define __ETHMACPTP_CLK_ENABLE          __HAL_RCC_ETHMACPTP_CLK_ENABLE
3232
#define RCC_MCO_NODIV               RCC_MCODIV_1
3232
#define __ETHMACPTP_CLK_DISABLE          __HAL_RCC_ETHMACPTP_CLK_DISABLE
3233
#define RCC_MCO_DIV1                RCC_MCODIV_1
3233
#define __HASH_CLK_ENABLE          __HAL_RCC_HASH_CLK_ENABLE
3234
#define RCC_MCO_DIV2                RCC_MCODIV_2
3234
#define __HASH_FORCE_RESET          __HAL_RCC_HASH_FORCE_RESET
3235
#define RCC_MCO_DIV4                RCC_MCODIV_4
3235
#define __HASH_RELEASE_RESET          __HAL_RCC_HASH_RELEASE_RESET
3236
#define RCC_MCO_DIV8                RCC_MCODIV_8
3236
#define __HASH_CLK_SLEEP_ENABLE          __HAL_RCC_HASH_CLK_SLEEP_ENABLE
3237
#define RCC_MCO_DIV16               RCC_MCODIV_16
3237
#define __HASH_CLK_SLEEP_DISABLE  __HAL_RCC_HASH_CLK_SLEEP_DISABLE
3238
#define RCC_MCO_DIV32               RCC_MCODIV_32
3238
#define __HASH_CLK_DISABLE            __HAL_RCC_HASH_CLK_DISABLE
3239
#define RCC_MCO_DIV64               RCC_MCODIV_64
3239
#define __SPI5_CLK_ENABLE          __HAL_RCC_SPI5_CLK_ENABLE
3240
#define RCC_MCO_DIV128              RCC_MCODIV_128
3240
#define __SPI5_CLK_DISABLE              __HAL_RCC_SPI5_CLK_DISABLE
3241
#define RCC_MCOSOURCE_NONE          RCC_MCO1SOURCE_NOCLOCK
3241
#define __SPI5_FORCE_RESET          __HAL_RCC_SPI5_FORCE_RESET
3242
#define RCC_MCOSOURCE_LSI           RCC_MCO1SOURCE_LSI
3242
#define __SPI5_RELEASE_RESET          __HAL_RCC_SPI5_RELEASE_RESET
3243
#define RCC_MCOSOURCE_LSE           RCC_MCO1SOURCE_LSE
3243
#define __SPI5_CLK_SLEEP_ENABLE          __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
3244
#define RCC_MCOSOURCE_SYSCLK        RCC_MCO1SOURCE_SYSCLK
3244
#define __SPI5_CLK_SLEEP_DISABLE  __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
3245
#define RCC_MCOSOURCE_HSI           RCC_MCO1SOURCE_HSI
3245
#define __SPI6_CLK_ENABLE          __HAL_RCC_SPI6_CLK_ENABLE
3246
#define RCC_MCOSOURCE_HSI14         RCC_MCO1SOURCE_HSI14
3246
#define __SPI6_CLK_DISABLE          __HAL_RCC_SPI6_CLK_DISABLE
3247
#define RCC_MCOSOURCE_HSI48         RCC_MCO1SOURCE_HSI48
3247
#define __SPI6_FORCE_RESET          __HAL_RCC_SPI6_FORCE_RESET
3248
#define RCC_MCOSOURCE_HSE           RCC_MCO1SOURCE_HSE
3248
#define __SPI6_RELEASE_RESET         __HAL_RCC_SPI6_RELEASE_RESET
3249
#define RCC_MCOSOURCE_PLLCLK_DIV1   RCC_MCO1SOURCE_PLLCLK
3249
#define __SPI6_CLK_SLEEP_ENABLE          __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
3250
#define RCC_MCOSOURCE_PLLCLK_NODIV  RCC_MCO1SOURCE_PLLCLK
3250
#define __SPI6_CLK_SLEEP_DISABLE  __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
3251
#define RCC_MCOSOURCE_PLLCLK_DIV2   RCC_MCO1SOURCE_PLLCLK_DIV2
3251
#define __LTDC_CLK_ENABLE          __HAL_RCC_LTDC_CLK_ENABLE
3252
 
3252
#define __LTDC_CLK_DISABLE          __HAL_RCC_LTDC_CLK_DISABLE
3253
#if defined(STM32L4) || defined(STM32WB) || defined(STM32G0) || defined(STM32G4) || defined(STM32L5) || defined(STM32WL)
3253
#define __LTDC_FORCE_RESET          __HAL_RCC_LTDC_FORCE_RESET
3254
#define RCC_RTCCLKSOURCE_NO_CLK     RCC_RTCCLKSOURCE_NONE
3254
#define __LTDC_RELEASE_RESET          __HAL_RCC_LTDC_RELEASE_RESET
3255
#else
3255
#define __LTDC_CLK_SLEEP_ENABLE          __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
3256
#define RCC_RTCCLKSOURCE_NONE       RCC_RTCCLKSOURCE_NO_CLK
3256
#define __ETHMAC_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
3257
#endif
3257
#define __ETHMAC_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
3258
 
3258
#define __ETHMACTX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
3259
#define RCC_USBCLK_PLLSAI1          RCC_USBCLKSOURCE_PLLSAI1
3259
#define __ETHMACTX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
3260
#define RCC_USBCLK_PLL              RCC_USBCLKSOURCE_PLL
3260
#define __ETHMACRX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
3261
#define RCC_USBCLK_MSI              RCC_USBCLKSOURCE_MSI
3261
#define __ETHMACRX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
3262
#define RCC_USBCLKSOURCE_PLLCLK     RCC_USBCLKSOURCE_PLL
3262
#define __TIM12_CLK_SLEEP_ENABLE  __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
3263
#define RCC_USBPLLCLK_DIV1          RCC_USBCLKSOURCE_PLL
3263
#define __TIM12_CLK_SLEEP_DISABLE  __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
3264
#define RCC_USBPLLCLK_DIV1_5        RCC_USBCLKSOURCE_PLL_DIV1_5
3264
#define __TIM13_CLK_SLEEP_ENABLE  __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
3265
#define RCC_USBPLLCLK_DIV2          RCC_USBCLKSOURCE_PLL_DIV2
3265
#define __TIM13_CLK_SLEEP_DISABLE  __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
3266
#define RCC_USBPLLCLK_DIV3          RCC_USBCLKSOURCE_PLL_DIV3
3266
#define __TIM14_CLK_SLEEP_ENABLE  __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
3267
 
3267
#define __TIM14_CLK_SLEEP_DISABLE  __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
3268
#define HSION_BitNumber        RCC_HSION_BIT_NUMBER
3268
#define __BKPSRAM_CLK_ENABLE          __HAL_RCC_BKPSRAM_CLK_ENABLE
3269
#define HSION_BITNUMBER        RCC_HSION_BIT_NUMBER
3269
#define __BKPSRAM_CLK_DISABLE          __HAL_RCC_BKPSRAM_CLK_DISABLE
3270
#define HSEON_BitNumber        RCC_HSEON_BIT_NUMBER
3270
#define __BKPSRAM_CLK_SLEEP_ENABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
3271
#define HSEON_BITNUMBER        RCC_HSEON_BIT_NUMBER
3271
#define __BKPSRAM_CLK_SLEEP_DISABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
3272
#define MSION_BITNUMBER        RCC_MSION_BIT_NUMBER
3272
#define __CCMDATARAMEN_CLK_ENABLE  __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
3273
#define CSSON_BitNumber        RCC_CSSON_BIT_NUMBER
3273
#define __CCMDATARAMEN_CLK_DISABLE  __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
3274
#define CSSON_BITNUMBER        RCC_CSSON_BIT_NUMBER
3274
#define __USART6_CLK_ENABLE          __HAL_RCC_USART6_CLK_ENABLE
3275
#define PLLON_BitNumber        RCC_PLLON_BIT_NUMBER
3275
#define __USART6_CLK_DISABLE          __HAL_RCC_USART6_CLK_DISABLE
3276
#define PLLON_BITNUMBER        RCC_PLLON_BIT_NUMBER
3276
#define __USART6_FORCE_RESET        __HAL_RCC_USART6_FORCE_RESET
3277
#define PLLI2SON_BitNumber     RCC_PLLI2SON_BIT_NUMBER
3277
#define __USART6_RELEASE_RESET        __HAL_RCC_USART6_RELEASE_RESET
3278
#define I2SSRC_BitNumber       RCC_I2SSRC_BIT_NUMBER
3278
#define __USART6_CLK_SLEEP_ENABLE  __HAL_RCC_USART6_CLK_SLEEP_ENABLE
3279
#define RTCEN_BitNumber        RCC_RTCEN_BIT_NUMBER
3279
#define __USART6_CLK_SLEEP_DISABLE  __HAL_RCC_USART6_CLK_SLEEP_DISABLE
3280
#define RTCEN_BITNUMBER        RCC_RTCEN_BIT_NUMBER
3280
#define __SPI4_CLK_ENABLE          __HAL_RCC_SPI4_CLK_ENABLE
3281
#define BDRST_BitNumber        RCC_BDRST_BIT_NUMBER
3281
#define __SPI4_CLK_DISABLE          __HAL_RCC_SPI4_CLK_DISABLE
3282
#define BDRST_BITNUMBER        RCC_BDRST_BIT_NUMBER
3282
#define __SPI4_FORCE_RESET          __HAL_RCC_SPI4_FORCE_RESET
3283
#define RTCRST_BITNUMBER       RCC_RTCRST_BIT_NUMBER
3283
#define __SPI4_RELEASE_RESET        __HAL_RCC_SPI4_RELEASE_RESET
3284
#define LSION_BitNumber        RCC_LSION_BIT_NUMBER
3284
#define __SPI4_CLK_SLEEP_ENABLE   __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
3285
#define LSION_BITNUMBER        RCC_LSION_BIT_NUMBER
3285
#define __SPI4_CLK_SLEEP_DISABLE  __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
3286
#define LSEON_BitNumber        RCC_LSEON_BIT_NUMBER
3286
#define __GPIOI_CLK_ENABLE          __HAL_RCC_GPIOI_CLK_ENABLE
3287
#define LSEON_BITNUMBER        RCC_LSEON_BIT_NUMBER
3287
#define __GPIOI_CLK_DISABLE          __HAL_RCC_GPIOI_CLK_DISABLE
3288
#define LSEBYP_BITNUMBER       RCC_LSEBYP_BIT_NUMBER
3288
#define __GPIOI_FORCE_RESET          __HAL_RCC_GPIOI_FORCE_RESET
3289
#define PLLSAION_BitNumber     RCC_PLLSAION_BIT_NUMBER
3289
#define __GPIOI_RELEASE_RESET          __HAL_RCC_GPIOI_RELEASE_RESET
3290
#define TIMPRE_BitNumber       RCC_TIMPRE_BIT_NUMBER
3290
#define __GPIOI_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
3291
#define RMVF_BitNumber         RCC_RMVF_BIT_NUMBER
3291
#define __GPIOI_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
3292
#define RMVF_BITNUMBER         RCC_RMVF_BIT_NUMBER
3292
#define __GPIOJ_CLK_ENABLE          __HAL_RCC_GPIOJ_CLK_ENABLE
3293
#define RCC_CR2_HSI14TRIM_BitNumber RCC_HSI14TRIM_BIT_NUMBER
3293
#define __GPIOJ_CLK_DISABLE          __HAL_RCC_GPIOJ_CLK_DISABLE
3294
#define CR_BYTE2_ADDRESS       RCC_CR_BYTE2_ADDRESS
3294
#define __GPIOJ_FORCE_RESET         __HAL_RCC_GPIOJ_FORCE_RESET
3295
#define CIR_BYTE1_ADDRESS      RCC_CIR_BYTE1_ADDRESS
3295
#define __GPIOJ_RELEASE_RESET          __HAL_RCC_GPIOJ_RELEASE_RESET
3296
#define CIR_BYTE2_ADDRESS      RCC_CIR_BYTE2_ADDRESS
3296
#define __GPIOJ_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
3297
#define BDCR_BYTE0_ADDRESS     RCC_BDCR_BYTE0_ADDRESS
3297
#define __GPIOJ_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
3298
#define DBP_TIMEOUT_VALUE      RCC_DBP_TIMEOUT_VALUE
3298
#define __GPIOK_CLK_ENABLE          __HAL_RCC_GPIOK_CLK_ENABLE
3299
#define LSE_TIMEOUT_VALUE      RCC_LSE_TIMEOUT_VALUE
3299
#define __GPIOK_CLK_DISABLE          __HAL_RCC_GPIOK_CLK_DISABLE
3300
 
3300
#define __GPIOK_RELEASE_RESET          __HAL_RCC_GPIOK_RELEASE_RESET
3301
#define CR_HSION_BB            RCC_CR_HSION_BB
3301
#define __GPIOK_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
3302
#define CR_CSSON_BB            RCC_CR_CSSON_BB
3302
#define __GPIOK_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
3303
#define CR_PLLON_BB            RCC_CR_PLLON_BB
3303
#define __ETH_CLK_ENABLE          __HAL_RCC_ETH_CLK_ENABLE
3304
#define CR_PLLI2SON_BB         RCC_CR_PLLI2SON_BB
3304
#define __ETH_CLK_DISABLE          __HAL_RCC_ETH_CLK_DISABLE
3305
#define CR_MSION_BB            RCC_CR_MSION_BB
3305
#define __DCMI_CLK_ENABLE          __HAL_RCC_DCMI_CLK_ENABLE
3306
#define CSR_LSION_BB           RCC_CSR_LSION_BB
3306
#define __DCMI_CLK_DISABLE          __HAL_RCC_DCMI_CLK_DISABLE
3307
#define CSR_LSEON_BB           RCC_CSR_LSEON_BB
3307
#define __DCMI_FORCE_RESET          __HAL_RCC_DCMI_FORCE_RESET
3308
#define CSR_LSEBYP_BB          RCC_CSR_LSEBYP_BB
3308
#define __DCMI_RELEASE_RESET          __HAL_RCC_DCMI_RELEASE_RESET
3309
#define CSR_RTCEN_BB           RCC_CSR_RTCEN_BB
3309
#define __DCMI_CLK_SLEEP_ENABLE   __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
3310
#define CSR_RTCRST_BB          RCC_CSR_RTCRST_BB
3310
#define __DCMI_CLK_SLEEP_DISABLE  __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
3311
#define CFGR_I2SSRC_BB         RCC_CFGR_I2SSRC_BB
3311
#define __UART7_CLK_ENABLE          __HAL_RCC_UART7_CLK_ENABLE
3312
#define BDCR_RTCEN_BB          RCC_BDCR_RTCEN_BB
3312
#define __UART7_CLK_DISABLE          __HAL_RCC_UART7_CLK_DISABLE
3313
#define BDCR_BDRST_BB          RCC_BDCR_BDRST_BB
3313
#define __UART7_RELEASE_RESET       __HAL_RCC_UART7_RELEASE_RESET
3314
#define CR_HSEON_BB            RCC_CR_HSEON_BB
3314
#define __UART7_FORCE_RESET       __HAL_RCC_UART7_FORCE_RESET
3315
#define CSR_RMVF_BB            RCC_CSR_RMVF_BB
3315
#define __UART7_CLK_SLEEP_ENABLE  __HAL_RCC_UART7_CLK_SLEEP_ENABLE
3316
#define CR_PLLSAION_BB         RCC_CR_PLLSAION_BB
3316
#define __UART7_CLK_SLEEP_DISABLE  __HAL_RCC_UART7_CLK_SLEEP_DISABLE
3317
#define DCKCFGR_TIMPRE_BB      RCC_DCKCFGR_TIMPRE_BB
3317
#define __UART8_CLK_ENABLE          __HAL_RCC_UART8_CLK_ENABLE
3318
 
3318
#define __UART8_CLK_DISABLE          __HAL_RCC_UART8_CLK_DISABLE
3319
#define __HAL_RCC_CRS_ENABLE_FREQ_ERROR_COUNTER     __HAL_RCC_CRS_FREQ_ERROR_COUNTER_ENABLE
3319
#define __UART8_FORCE_RESET          __HAL_RCC_UART8_FORCE_RESET
3320
#define __HAL_RCC_CRS_DISABLE_FREQ_ERROR_COUNTER    __HAL_RCC_CRS_FREQ_ERROR_COUNTER_DISABLE
3320
#define __UART8_RELEASE_RESET          __HAL_RCC_UART8_RELEASE_RESET
3321
#define __HAL_RCC_CRS_ENABLE_AUTOMATIC_CALIB        __HAL_RCC_CRS_AUTOMATIC_CALIB_ENABLE
3321
#define __UART8_CLK_SLEEP_ENABLE  __HAL_RCC_UART8_CLK_SLEEP_ENABLE
3322
#define __HAL_RCC_CRS_DISABLE_AUTOMATIC_CALIB       __HAL_RCC_CRS_AUTOMATIC_CALIB_DISABLE
3322
#define __UART8_CLK_SLEEP_DISABLE  __HAL_RCC_UART8_CLK_SLEEP_DISABLE
3323
#define __HAL_RCC_CRS_CALCULATE_RELOADVALUE         __HAL_RCC_CRS_RELOADVALUE_CALCULATE
3323
#define __OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
3324
 
3324
#define __OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
3325
#define __HAL_RCC_GET_IT_SOURCE                     __HAL_RCC_GET_IT
3325
#define __OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
3326
 
3326
#define __OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
3327
#define RCC_CRS_SYNCWARM       RCC_CRS_SYNCWARN
3327
#define __OTGHSULPI_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
3328
#define RCC_CRS_TRIMOV         RCC_CRS_TRIMOVF
3328
#define __OTGHSULPI_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
3329
 
3329
#define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
3330
#define RCC_PERIPHCLK_CK48               RCC_PERIPHCLK_CLK48
3330
#define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
3331
#define RCC_CK48CLKSOURCE_PLLQ           RCC_CLK48CLKSOURCE_PLLQ
3331
#define __HAL_RCC_OTGHS_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_ENABLED
3332
#define RCC_CK48CLKSOURCE_PLLSAIP        RCC_CLK48CLKSOURCE_PLLSAIP
3332
#define __HAL_RCC_OTGHS_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_DISABLED
3333
#define RCC_CK48CLKSOURCE_PLLI2SQ        RCC_CLK48CLKSOURCE_PLLI2SQ
3333
#define __HAL_RCC_OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
3334
#define IS_RCC_CK48CLKSOURCE             IS_RCC_CLK48CLKSOURCE
3334
#define __HAL_RCC_OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
3335
#define RCC_SDIOCLKSOURCE_CK48           RCC_SDIOCLKSOURCE_CLK48
3335
#define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE      __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
3336
 
3336
#define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE     __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
3337
#define __HAL_RCC_DFSDM_CLK_ENABLE             __HAL_RCC_DFSDM1_CLK_ENABLE
3337
#define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_ENABLED  __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED
3338
#define __HAL_RCC_DFSDM_CLK_DISABLE            __HAL_RCC_DFSDM1_CLK_DISABLE
3338
#define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED
3339
#define __HAL_RCC_DFSDM_IS_CLK_ENABLED         __HAL_RCC_DFSDM1_IS_CLK_ENABLED
3339
#define __SRAM3_CLK_SLEEP_ENABLE       __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
3340
#define __HAL_RCC_DFSDM_IS_CLK_DISABLED        __HAL_RCC_DFSDM1_IS_CLK_DISABLED
3340
#define __CAN2_CLK_SLEEP_ENABLE        __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
3341
#define __HAL_RCC_DFSDM_FORCE_RESET            __HAL_RCC_DFSDM1_FORCE_RESET
3341
#define __CAN2_CLK_SLEEP_DISABLE       __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
3342
#define __HAL_RCC_DFSDM_RELEASE_RESET          __HAL_RCC_DFSDM1_RELEASE_RESET
3342
#define __DAC_CLK_SLEEP_ENABLE         __HAL_RCC_DAC_CLK_SLEEP_ENABLE
3343
#define __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE       __HAL_RCC_DFSDM1_CLK_SLEEP_ENABLE
3343
#define __DAC_CLK_SLEEP_DISABLE        __HAL_RCC_DAC_CLK_SLEEP_DISABLE
3344
#define __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE      __HAL_RCC_DFSDM1_CLK_SLEEP_DISABLE
3344
#define __ADC2_CLK_SLEEP_ENABLE        __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
3345
#define __HAL_RCC_DFSDM_IS_CLK_SLEEP_ENABLED   __HAL_RCC_DFSDM1_IS_CLK_SLEEP_ENABLED
3345
#define __ADC2_CLK_SLEEP_DISABLE       __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
3346
#define __HAL_RCC_DFSDM_IS_CLK_SLEEP_DISABLED  __HAL_RCC_DFSDM1_IS_CLK_SLEEP_DISABLED
3346
#define __ADC3_CLK_SLEEP_ENABLE        __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
3347
#define DfsdmClockSelection         Dfsdm1ClockSelection
3347
#define __ADC3_CLK_SLEEP_DISABLE       __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
3348
#define RCC_PERIPHCLK_DFSDM         RCC_PERIPHCLK_DFSDM1
3348
#define __FSMC_FORCE_RESET             __HAL_RCC_FSMC_FORCE_RESET
3349
#define RCC_DFSDMCLKSOURCE_PCLK     RCC_DFSDM1CLKSOURCE_PCLK2
3349
#define __FSMC_RELEASE_RESET           __HAL_RCC_FSMC_RELEASE_RESET
3350
#define RCC_DFSDMCLKSOURCE_SYSCLK   RCC_DFSDM1CLKSOURCE_SYSCLK
3350
#define __FSMC_CLK_SLEEP_ENABLE        __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
3351
#define __HAL_RCC_DFSDM_CONFIG      __HAL_RCC_DFSDM1_CONFIG
3351
#define __FSMC_CLK_SLEEP_DISABLE       __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
3352
#define __HAL_RCC_GET_DFSDM_SOURCE  __HAL_RCC_GET_DFSDM1_SOURCE
3352
#define __SDIO_FORCE_RESET             __HAL_RCC_SDIO_FORCE_RESET
3353
#define RCC_DFSDM1CLKSOURCE_PCLK    RCC_DFSDM1CLKSOURCE_PCLK2
3353
#define __SDIO_RELEASE_RESET           __HAL_RCC_SDIO_RELEASE_RESET
3354
#define RCC_SWPMI1CLKSOURCE_PCLK    RCC_SWPMI1CLKSOURCE_PCLK1
3354
#define __SDIO_CLK_SLEEP_DISABLE       __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
3355
#define RCC_LPTIM1CLKSOURCE_PCLK    RCC_LPTIM1CLKSOURCE_PCLK1
3355
#define __SDIO_CLK_SLEEP_ENABLE        __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
3356
#define RCC_LPTIM2CLKSOURCE_PCLK    RCC_LPTIM2CLKSOURCE_PCLK1
3356
#define __DMA2D_CLK_ENABLE             __HAL_RCC_DMA2D_CLK_ENABLE
3357
 
3357
#define __DMA2D_CLK_DISABLE            __HAL_RCC_DMA2D_CLK_DISABLE
3358
#define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM1AUDIOCLKSOURCE_I2S1
3358
#define __DMA2D_FORCE_RESET            __HAL_RCC_DMA2D_FORCE_RESET
3359
#define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM1AUDIOCLKSOURCE_I2S2
3359
#define __DMA2D_RELEASE_RESET          __HAL_RCC_DMA2D_RELEASE_RESET
3360
#define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM2AUDIOCLKSOURCE_I2S1
3360
#define __DMA2D_CLK_SLEEP_ENABLE       __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
3361
#define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM2AUDIOCLKSOURCE_I2S2
3361
#define __DMA2D_CLK_SLEEP_DISABLE      __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
3362
#define RCC_DFSDM1CLKSOURCE_APB2            RCC_DFSDM1CLKSOURCE_PCLK2
3362
 
3363
#define RCC_DFSDM2CLKSOURCE_APB2            RCC_DFSDM2CLKSOURCE_PCLK2
3363
/* alias define maintained for legacy */
3364
#define RCC_FMPI2C1CLKSOURCE_APB            RCC_FMPI2C1CLKSOURCE_PCLK1
3364
#define __HAL_RCC_OTGFS_FORCE_RESET    __HAL_RCC_USB_OTG_FS_FORCE_RESET
3365
 
3365
#define __HAL_RCC_OTGFS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
3366
/**
3366
 
3367
  * @}
3367
#define __ADC12_CLK_ENABLE          __HAL_RCC_ADC12_CLK_ENABLE
3368
  */
3368
#define __ADC12_CLK_DISABLE         __HAL_RCC_ADC12_CLK_DISABLE
3369
 
3369
#define __ADC34_CLK_ENABLE          __HAL_RCC_ADC34_CLK_ENABLE
3370
/** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
3370
#define __ADC34_CLK_DISABLE         __HAL_RCC_ADC34_CLK_DISABLE
3371
  * @{
3371
#define __DAC2_CLK_ENABLE           __HAL_RCC_DAC2_CLK_ENABLE
3372
  */
3372
#define __DAC2_CLK_DISABLE          __HAL_RCC_DAC2_CLK_DISABLE
3373
#define  HAL_RNG_ReadyCallback(__HANDLE__)  HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
3373
#define __TIM18_CLK_ENABLE          __HAL_RCC_TIM18_CLK_ENABLE
3374
 
3374
#define __TIM18_CLK_DISABLE         __HAL_RCC_TIM18_CLK_DISABLE
3375
/**
3375
#define __TIM19_CLK_ENABLE          __HAL_RCC_TIM19_CLK_ENABLE
3376
  * @}
3376
#define __TIM19_CLK_DISABLE         __HAL_RCC_TIM19_CLK_DISABLE
3377
  */
3377
#define __TIM20_CLK_ENABLE          __HAL_RCC_TIM20_CLK_ENABLE
3378
 
3378
#define __TIM20_CLK_DISABLE         __HAL_RCC_TIM20_CLK_DISABLE
3379
/** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
3379
#define __HRTIM1_CLK_ENABLE         __HAL_RCC_HRTIM1_CLK_ENABLE
3380
  * @{
3380
#define __HRTIM1_CLK_DISABLE        __HAL_RCC_HRTIM1_CLK_DISABLE
3381
  */
3381
#define __SDADC1_CLK_ENABLE         __HAL_RCC_SDADC1_CLK_ENABLE
3382
#if defined (STM32G0) || defined (STM32L5) || defined (STM32L412xx) || defined (STM32L422xx) || defined (STM32L4P5xx) || defined (STM32L4Q5xx) || defined (STM32G4) || defined (STM32WL) 
3382
#define __SDADC2_CLK_ENABLE         __HAL_RCC_SDADC2_CLK_ENABLE
3383
#else
3383
#define __SDADC3_CLK_ENABLE         __HAL_RCC_SDADC3_CLK_ENABLE
3384
#define __HAL_RTC_CLEAR_FLAG                      __HAL_RTC_EXTI_CLEAR_FLAG
3384
#define __SDADC1_CLK_DISABLE        __HAL_RCC_SDADC1_CLK_DISABLE
3385
#endif
3385
#define __SDADC2_CLK_DISABLE        __HAL_RCC_SDADC2_CLK_DISABLE
3386
#define __HAL_RTC_DISABLE_IT                      __HAL_RTC_EXTI_DISABLE_IT
3386
#define __SDADC3_CLK_DISABLE        __HAL_RCC_SDADC3_CLK_DISABLE
3387
#define __HAL_RTC_ENABLE_IT                       __HAL_RTC_EXTI_ENABLE_IT
3387
 
3388
 
3388
#define __ADC12_FORCE_RESET         __HAL_RCC_ADC12_FORCE_RESET
3389
#if defined (STM32F1)
3389
#define __ADC12_RELEASE_RESET       __HAL_RCC_ADC12_RELEASE_RESET
3390
#define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
3390
#define __ADC34_FORCE_RESET         __HAL_RCC_ADC34_FORCE_RESET
3391
 
3391
#define __ADC34_RELEASE_RESET       __HAL_RCC_ADC34_RELEASE_RESET
3392
#define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_ENABLE_IT()
3392
#define __DAC2_FORCE_RESET          __HAL_RCC_DAC2_FORCE_RESET
3393
 
3393
#define __DAC2_RELEASE_RESET        __HAL_RCC_DAC2_RELEASE_RESET
3394
#define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_DISABLE_IT()
3394
#define __TIM18_FORCE_RESET         __HAL_RCC_TIM18_FORCE_RESET
3395
 
3395
#define __TIM18_RELEASE_RESET       __HAL_RCC_TIM18_RELEASE_RESET
3396
#define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT)    __HAL_RTC_ALARM_EXTI_GET_FLAG()
3396
#define __TIM19_FORCE_RESET         __HAL_RCC_TIM19_FORCE_RESET
3397
 
3397
#define __TIM19_RELEASE_RESET       __HAL_RCC_TIM19_RELEASE_RESET
3398
#define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
3398
#define __TIM20_FORCE_RESET         __HAL_RCC_TIM20_FORCE_RESET
3399
#else
3399
#define __TIM20_RELEASE_RESET       __HAL_RCC_TIM20_RELEASE_RESET
3400
#define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
3400
#define __HRTIM1_FORCE_RESET        __HAL_RCC_HRTIM1_FORCE_RESET
3401
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
3401
#define __HRTIM1_RELEASE_RESET      __HAL_RCC_HRTIM1_RELEASE_RESET
3402
                                                    __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
3402
#define __SDADC1_FORCE_RESET        __HAL_RCC_SDADC1_FORCE_RESET
3403
#define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__)   (((__EXTI_LINE__)  == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
3403
#define __SDADC2_FORCE_RESET        __HAL_RCC_SDADC2_FORCE_RESET
3404
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
3404
#define __SDADC3_FORCE_RESET        __HAL_RCC_SDADC3_FORCE_RESET
3405
                                                    __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
3405
#define __SDADC1_RELEASE_RESET      __HAL_RCC_SDADC1_RELEASE_RESET
3406
#define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
3406
#define __SDADC2_RELEASE_RESET      __HAL_RCC_SDADC2_RELEASE_RESET
3407
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
3407
#define __SDADC3_RELEASE_RESET      __HAL_RCC_SDADC3_RELEASE_RESET
3408
                                                    __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
3408
 
3409
#define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__)    (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
3409
#define __ADC1_IS_CLK_ENABLED       __HAL_RCC_ADC1_IS_CLK_ENABLED
3410
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
3410
#define __ADC1_IS_CLK_DISABLED      __HAL_RCC_ADC1_IS_CLK_DISABLED
3411
                                                    __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
3411
#define __ADC12_IS_CLK_ENABLED      __HAL_RCC_ADC12_IS_CLK_ENABLED
3412
#define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__)   (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
3412
#define __ADC12_IS_CLK_DISABLED     __HAL_RCC_ADC12_IS_CLK_DISABLED
3413
                                                       (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() :  \
3413
#define __ADC34_IS_CLK_ENABLED      __HAL_RCC_ADC34_IS_CLK_ENABLED
3414
                                                        __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
3414
#define __ADC34_IS_CLK_DISABLED     __HAL_RCC_ADC34_IS_CLK_DISABLED
3415
#endif   /* STM32F1 */
3415
#define __CEC_IS_CLK_ENABLED        __HAL_RCC_CEC_IS_CLK_ENABLED
3416
 
3416
#define __CEC_IS_CLK_DISABLED       __HAL_RCC_CEC_IS_CLK_DISABLED
3417
#define IS_ALARM                                  IS_RTC_ALARM
3417
#define __CRC_IS_CLK_ENABLED        __HAL_RCC_CRC_IS_CLK_ENABLED
3418
#define IS_ALARM_MASK                             IS_RTC_ALARM_MASK
3418
#define __CRC_IS_CLK_DISABLED       __HAL_RCC_CRC_IS_CLK_DISABLED
3419
#define IS_TAMPER                                 IS_RTC_TAMPER
3419
#define __DAC1_IS_CLK_ENABLED       __HAL_RCC_DAC1_IS_CLK_ENABLED
3420
#define IS_TAMPER_ERASE_MODE                      IS_RTC_TAMPER_ERASE_MODE
3420
#define __DAC1_IS_CLK_DISABLED      __HAL_RCC_DAC1_IS_CLK_DISABLED
3421
#define IS_TAMPER_FILTER                          IS_RTC_TAMPER_FILTER
3421
#define __DAC2_IS_CLK_ENABLED       __HAL_RCC_DAC2_IS_CLK_ENABLED
3422
#define IS_TAMPER_INTERRUPT                       IS_RTC_TAMPER_INTERRUPT
3422
#define __DAC2_IS_CLK_DISABLED      __HAL_RCC_DAC2_IS_CLK_DISABLED
3423
#define IS_TAMPER_MASKFLAG_STATE                  IS_RTC_TAMPER_MASKFLAG_STATE
3423
#define __DMA1_IS_CLK_ENABLED       __HAL_RCC_DMA1_IS_CLK_ENABLED
3424
#define IS_TAMPER_PRECHARGE_DURATION              IS_RTC_TAMPER_PRECHARGE_DURATION
3424
#define __DMA1_IS_CLK_DISABLED      __HAL_RCC_DMA1_IS_CLK_DISABLED
3425
#define IS_TAMPER_PULLUP_STATE                    IS_RTC_TAMPER_PULLUP_STATE
3425
#define __DMA2_IS_CLK_ENABLED       __HAL_RCC_DMA2_IS_CLK_ENABLED
3426
#define IS_TAMPER_SAMPLING_FREQ                   IS_RTC_TAMPER_SAMPLING_FREQ
3426
#define __DMA2_IS_CLK_DISABLED      __HAL_RCC_DMA2_IS_CLK_DISABLED
3427
#define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION     IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
3427
#define __FLITF_IS_CLK_ENABLED      __HAL_RCC_FLITF_IS_CLK_ENABLED
3428
#define IS_TAMPER_TRIGGER                         IS_RTC_TAMPER_TRIGGER
3428
#define __FLITF_IS_CLK_DISABLED     __HAL_RCC_FLITF_IS_CLK_DISABLED
3429
#define IS_WAKEUP_CLOCK                           IS_RTC_WAKEUP_CLOCK
3429
#define __FMC_IS_CLK_ENABLED        __HAL_RCC_FMC_IS_CLK_ENABLED
3430
#define IS_WAKEUP_COUNTER                         IS_RTC_WAKEUP_COUNTER
3430
#define __FMC_IS_CLK_DISABLED       __HAL_RCC_FMC_IS_CLK_DISABLED
3431
 
3431
#define __GPIOA_IS_CLK_ENABLED      __HAL_RCC_GPIOA_IS_CLK_ENABLED
3432
#define __RTC_WRITEPROTECTION_ENABLE  __HAL_RTC_WRITEPROTECTION_ENABLE
3432
#define __GPIOA_IS_CLK_DISABLED     __HAL_RCC_GPIOA_IS_CLK_DISABLED
3433
#define __RTC_WRITEPROTECTION_DISABLE  __HAL_RTC_WRITEPROTECTION_DISABLE
3433
#define __GPIOB_IS_CLK_ENABLED      __HAL_RCC_GPIOB_IS_CLK_ENABLED
3434
 
3434
#define __GPIOB_IS_CLK_DISABLED     __HAL_RCC_GPIOB_IS_CLK_DISABLED
3435
/**
3435
#define __GPIOC_IS_CLK_ENABLED      __HAL_RCC_GPIOC_IS_CLK_ENABLED
3436
  * @}
3436
#define __GPIOC_IS_CLK_DISABLED     __HAL_RCC_GPIOC_IS_CLK_DISABLED
3437
  */
3437
#define __GPIOD_IS_CLK_ENABLED      __HAL_RCC_GPIOD_IS_CLK_ENABLED
3438
 
3438
#define __GPIOD_IS_CLK_DISABLED     __HAL_RCC_GPIOD_IS_CLK_DISABLED
3439
/** @defgroup HAL_SD_Aliased_Macros HAL SD/MMC Aliased Macros maintained for legacy purpose
3439
#define __GPIOE_IS_CLK_ENABLED      __HAL_RCC_GPIOE_IS_CLK_ENABLED
3440
  * @{
3440
#define __GPIOE_IS_CLK_DISABLED     __HAL_RCC_GPIOE_IS_CLK_DISABLED
3441
  */
3441
#define __GPIOF_IS_CLK_ENABLED      __HAL_RCC_GPIOF_IS_CLK_ENABLED
3442
 
3442
#define __GPIOF_IS_CLK_DISABLED     __HAL_RCC_GPIOF_IS_CLK_DISABLED
3443
#define SD_OCR_CID_CSD_OVERWRIETE   SD_OCR_CID_CSD_OVERWRITE
3443
#define __GPIOG_IS_CLK_ENABLED      __HAL_RCC_GPIOG_IS_CLK_ENABLED
3444
#define SD_CMD_SD_APP_STAUS         SD_CMD_SD_APP_STATUS
3444
#define __GPIOG_IS_CLK_DISABLED     __HAL_RCC_GPIOG_IS_CLK_DISABLED
3445
 
3445
#define __GPIOH_IS_CLK_ENABLED      __HAL_RCC_GPIOH_IS_CLK_ENABLED
3446
#define eMMC_HIGH_VOLTAGE_RANGE     EMMC_HIGH_VOLTAGE_RANGE
3446
#define __GPIOH_IS_CLK_DISABLED     __HAL_RCC_GPIOH_IS_CLK_DISABLED
3447
#define eMMC_DUAL_VOLTAGE_RANGE     EMMC_DUAL_VOLTAGE_RANGE
3447
#define __HRTIM1_IS_CLK_ENABLED     __HAL_RCC_HRTIM1_IS_CLK_ENABLED
3448
#define eMMC_LOW_VOLTAGE_RANGE      EMMC_LOW_VOLTAGE_RANGE
3448
#define __HRTIM1_IS_CLK_DISABLED    __HAL_RCC_HRTIM1_IS_CLK_DISABLED
3449
 
3449
#define __I2C1_IS_CLK_ENABLED       __HAL_RCC_I2C1_IS_CLK_ENABLED
3450
#if defined(STM32F4) || defined(STM32F2)
3450
#define __I2C1_IS_CLK_DISABLED      __HAL_RCC_I2C1_IS_CLK_DISABLED
3451
#define  SD_SDMMC_DISABLED          SD_SDIO_DISABLED
3451
#define __I2C2_IS_CLK_ENABLED       __HAL_RCC_I2C2_IS_CLK_ENABLED
3452
#define  SD_SDMMC_FUNCTION_BUSY     SD_SDIO_FUNCTION_BUSY
3452
#define __I2C2_IS_CLK_DISABLED      __HAL_RCC_I2C2_IS_CLK_DISABLED
3453
#define  SD_SDMMC_FUNCTION_FAILED   SD_SDIO_FUNCTION_FAILED
3453
#define __I2C3_IS_CLK_ENABLED       __HAL_RCC_I2C3_IS_CLK_ENABLED
3454
#define  SD_SDMMC_UNKNOWN_FUNCTION  SD_SDIO_UNKNOWN_FUNCTION
3454
#define __I2C3_IS_CLK_DISABLED      __HAL_RCC_I2C3_IS_CLK_DISABLED
3455
#define  SD_CMD_SDMMC_SEN_OP_COND   SD_CMD_SDIO_SEN_OP_COND
3455
#define __PWR_IS_CLK_ENABLED        __HAL_RCC_PWR_IS_CLK_ENABLED
3456
#define  SD_CMD_SDMMC_RW_DIRECT     SD_CMD_SDIO_RW_DIRECT
3456
#define __PWR_IS_CLK_DISABLED       __HAL_RCC_PWR_IS_CLK_DISABLED
3457
#define  SD_CMD_SDMMC_RW_EXTENDED   SD_CMD_SDIO_RW_EXTENDED
3457
#define __SYSCFG_IS_CLK_ENABLED     __HAL_RCC_SYSCFG_IS_CLK_ENABLED
3458
#define  __HAL_SD_SDMMC_ENABLE      __HAL_SD_SDIO_ENABLE
3458
#define __SYSCFG_IS_CLK_DISABLED    __HAL_RCC_SYSCFG_IS_CLK_DISABLED
3459
#define  __HAL_SD_SDMMC_DISABLE     __HAL_SD_SDIO_DISABLE
3459
#define __SPI1_IS_CLK_ENABLED       __HAL_RCC_SPI1_IS_CLK_ENABLED
3460
#define  __HAL_SD_SDMMC_DMA_ENABLE  __HAL_SD_SDIO_DMA_ENABLE
3460
#define __SPI1_IS_CLK_DISABLED      __HAL_RCC_SPI1_IS_CLK_DISABLED
3461
#define  __HAL_SD_SDMMC_DMA_DISABLE __HAL_SD_SDIO_DMA_DISABL
3461
#define __SPI2_IS_CLK_ENABLED       __HAL_RCC_SPI2_IS_CLK_ENABLED
3462
#define  __HAL_SD_SDMMC_ENABLE_IT   __HAL_SD_SDIO_ENABLE_IT
3462
#define __SPI2_IS_CLK_DISABLED      __HAL_RCC_SPI2_IS_CLK_DISABLED
3463
#define  __HAL_SD_SDMMC_DISABLE_IT  __HAL_SD_SDIO_DISABLE_IT
3463
#define __SPI3_IS_CLK_ENABLED       __HAL_RCC_SPI3_IS_CLK_ENABLED
3464
#define  __HAL_SD_SDMMC_GET_FLAG    __HAL_SD_SDIO_GET_FLAG
3464
#define __SPI3_IS_CLK_DISABLED      __HAL_RCC_SPI3_IS_CLK_DISABLED
3465
#define  __HAL_SD_SDMMC_CLEAR_FLAG  __HAL_SD_SDIO_CLEAR_FLAG
3465
#define __SPI4_IS_CLK_ENABLED       __HAL_RCC_SPI4_IS_CLK_ENABLED
3466
#define  __HAL_SD_SDMMC_GET_IT      __HAL_SD_SDIO_GET_IT
3466
#define __SPI4_IS_CLK_DISABLED      __HAL_RCC_SPI4_IS_CLK_DISABLED
3467
#define  __HAL_SD_SDMMC_CLEAR_IT    __HAL_SD_SDIO_CLEAR_IT
3467
#define __SDADC1_IS_CLK_ENABLED     __HAL_RCC_SDADC1_IS_CLK_ENABLED
3468
#define  SDMMC_STATIC_FLAGS         SDIO_STATIC_FLAGS
3468
#define __SDADC1_IS_CLK_DISABLED    __HAL_RCC_SDADC1_IS_CLK_DISABLED
3469
#define  SDMMC_CMD0TIMEOUT          SDIO_CMD0TIMEOUT
3469
#define __SDADC2_IS_CLK_ENABLED     __HAL_RCC_SDADC2_IS_CLK_ENABLED
3470
#define  SD_SDMMC_SEND_IF_COND      SD_SDIO_SEND_IF_COND
3470
#define __SDADC2_IS_CLK_DISABLED    __HAL_RCC_SDADC2_IS_CLK_DISABLED
3471
/* alias CMSIS */
3471
#define __SDADC3_IS_CLK_ENABLED     __HAL_RCC_SDADC3_IS_CLK_ENABLED
3472
#define  SDMMC1_IRQn                SDIO_IRQn
3472
#define __SDADC3_IS_CLK_DISABLED    __HAL_RCC_SDADC3_IS_CLK_DISABLED
3473
#define  SDMMC1_IRQHandler          SDIO_IRQHandler
3473
#define __SRAM_IS_CLK_ENABLED       __HAL_RCC_SRAM_IS_CLK_ENABLED
3474
#endif
3474
#define __SRAM_IS_CLK_DISABLED      __HAL_RCC_SRAM_IS_CLK_DISABLED
3475
 
3475
#define __TIM1_IS_CLK_ENABLED       __HAL_RCC_TIM1_IS_CLK_ENABLED
3476
#if defined(STM32F7) || defined(STM32L4)
3476
#define __TIM1_IS_CLK_DISABLED      __HAL_RCC_TIM1_IS_CLK_DISABLED
3477
#define  SD_SDIO_DISABLED           SD_SDMMC_DISABLED
3477
#define __TIM2_IS_CLK_ENABLED       __HAL_RCC_TIM2_IS_CLK_ENABLED
3478
#define  SD_SDIO_FUNCTION_BUSY      SD_SDMMC_FUNCTION_BUSY
3478
#define __TIM2_IS_CLK_DISABLED      __HAL_RCC_TIM2_IS_CLK_DISABLED
3479
#define  SD_SDIO_FUNCTION_FAILED    SD_SDMMC_FUNCTION_FAILED
3479
#define __TIM3_IS_CLK_ENABLED       __HAL_RCC_TIM3_IS_CLK_ENABLED
3480
#define  SD_SDIO_UNKNOWN_FUNCTION   SD_SDMMC_UNKNOWN_FUNCTION
3480
#define __TIM3_IS_CLK_DISABLED      __HAL_RCC_TIM3_IS_CLK_DISABLED
3481
#define  SD_CMD_SDIO_SEN_OP_COND    SD_CMD_SDMMC_SEN_OP_COND
3481
#define __TIM4_IS_CLK_ENABLED       __HAL_RCC_TIM4_IS_CLK_ENABLED
3482
#define  SD_CMD_SDIO_RW_DIRECT      SD_CMD_SDMMC_RW_DIRECT
3482
#define __TIM4_IS_CLK_DISABLED      __HAL_RCC_TIM4_IS_CLK_DISABLED
3483
#define  SD_CMD_SDIO_RW_EXTENDED    SD_CMD_SDMMC_RW_EXTENDED
3483
#define __TIM5_IS_CLK_ENABLED       __HAL_RCC_TIM5_IS_CLK_ENABLED
3484
#define  __HAL_SD_SDIO_ENABLE       __HAL_SD_SDMMC_ENABLE
3484
#define __TIM5_IS_CLK_DISABLED      __HAL_RCC_TIM5_IS_CLK_DISABLED
3485
#define  __HAL_SD_SDIO_DISABLE      __HAL_SD_SDMMC_DISABLE
3485
#define __TIM6_IS_CLK_ENABLED       __HAL_RCC_TIM6_IS_CLK_ENABLED
3486
#define  __HAL_SD_SDIO_DMA_ENABLE   __HAL_SD_SDMMC_DMA_ENABLE
3486
#define __TIM6_IS_CLK_DISABLED      __HAL_RCC_TIM6_IS_CLK_DISABLED
3487
#define  __HAL_SD_SDIO_DMA_DISABL   __HAL_SD_SDMMC_DMA_DISABLE
3487
#define __TIM7_IS_CLK_ENABLED       __HAL_RCC_TIM7_IS_CLK_ENABLED
3488
#define  __HAL_SD_SDIO_ENABLE_IT    __HAL_SD_SDMMC_ENABLE_IT
3488
#define __TIM7_IS_CLK_DISABLED      __HAL_RCC_TIM7_IS_CLK_DISABLED
3489
#define  __HAL_SD_SDIO_DISABLE_IT   __HAL_SD_SDMMC_DISABLE_IT
3489
#define __TIM8_IS_CLK_ENABLED       __HAL_RCC_TIM8_IS_CLK_ENABLED
3490
#define  __HAL_SD_SDIO_GET_FLAG     __HAL_SD_SDMMC_GET_FLAG
3490
#define __TIM8_IS_CLK_DISABLED      __HAL_RCC_TIM8_IS_CLK_DISABLED
3491
#define  __HAL_SD_SDIO_CLEAR_FLAG   __HAL_SD_SDMMC_CLEAR_FLAG
3491
#define __TIM12_IS_CLK_ENABLED      __HAL_RCC_TIM12_IS_CLK_ENABLED
3492
#define  __HAL_SD_SDIO_GET_IT       __HAL_SD_SDMMC_GET_IT
3492
#define __TIM12_IS_CLK_DISABLED     __HAL_RCC_TIM12_IS_CLK_DISABLED
3493
#define  __HAL_SD_SDIO_CLEAR_IT     __HAL_SD_SDMMC_CLEAR_IT
3493
#define __TIM13_IS_CLK_ENABLED      __HAL_RCC_TIM13_IS_CLK_ENABLED
3494
#define  SDIO_STATIC_FLAGS          SDMMC_STATIC_FLAGS
3494
#define __TIM13_IS_CLK_DISABLED     __HAL_RCC_TIM13_IS_CLK_DISABLED
3495
#define  SDIO_CMD0TIMEOUT           SDMMC_CMD0TIMEOUT
3495
#define __TIM14_IS_CLK_ENABLED      __HAL_RCC_TIM14_IS_CLK_ENABLED
3496
#define  SD_SDIO_SEND_IF_COND       SD_SDMMC_SEND_IF_COND
3496
#define __TIM14_IS_CLK_DISABLED     __HAL_RCC_TIM14_IS_CLK_DISABLED
3497
/* alias CMSIS for compatibilities */
3497
#define __TIM15_IS_CLK_ENABLED      __HAL_RCC_TIM15_IS_CLK_ENABLED
3498
#define  SDIO_IRQn                  SDMMC1_IRQn
3498
#define __TIM15_IS_CLK_DISABLED     __HAL_RCC_TIM15_IS_CLK_DISABLED
3499
#define  SDIO_IRQHandler            SDMMC1_IRQHandler
3499
#define __TIM16_IS_CLK_ENABLED      __HAL_RCC_TIM16_IS_CLK_ENABLED
3500
#endif
3500
#define __TIM16_IS_CLK_DISABLED     __HAL_RCC_TIM16_IS_CLK_DISABLED
3501
 
3501
#define __TIM17_IS_CLK_ENABLED      __HAL_RCC_TIM17_IS_CLK_ENABLED
3502
#if defined(STM32F7) || defined(STM32F4) || defined(STM32F2) || defined(STM32L4) || defined(STM32H7)
3502
#define __TIM17_IS_CLK_DISABLED     __HAL_RCC_TIM17_IS_CLK_DISABLED
3503
#define  HAL_SD_CardCIDTypedef       HAL_SD_CardCIDTypeDef
3503
#define __TIM18_IS_CLK_ENABLED      __HAL_RCC_TIM18_IS_CLK_ENABLED
3504
#define  HAL_SD_CardCSDTypedef       HAL_SD_CardCSDTypeDef
3504
#define __TIM18_IS_CLK_DISABLED     __HAL_RCC_TIM18_IS_CLK_DISABLED
3505
#define  HAL_SD_CardStatusTypedef    HAL_SD_CardStatusTypeDef
3505
#define __TIM19_IS_CLK_ENABLED      __HAL_RCC_TIM19_IS_CLK_ENABLED
3506
#define  HAL_SD_CardStateTypedef     HAL_SD_CardStateTypeDef
3506
#define __TIM19_IS_CLK_DISABLED     __HAL_RCC_TIM19_IS_CLK_DISABLED
3507
#endif
3507
#define __TIM20_IS_CLK_ENABLED      __HAL_RCC_TIM20_IS_CLK_ENABLED
3508
 
3508
#define __TIM20_IS_CLK_DISABLED     __HAL_RCC_TIM20_IS_CLK_DISABLED
3509
#if defined(STM32H7) || defined(STM32L5)
3509
#define __TSC_IS_CLK_ENABLED        __HAL_RCC_TSC_IS_CLK_ENABLED
3510
#define HAL_MMCEx_Read_DMADoubleBuffer0CpltCallback   HAL_MMCEx_Read_DMADoubleBuf0CpltCallback
3510
#define __TSC_IS_CLK_DISABLED       __HAL_RCC_TSC_IS_CLK_DISABLED
3511
#define HAL_MMCEx_Read_DMADoubleBuffer1CpltCallback   HAL_MMCEx_Read_DMADoubleBuf1CpltCallback
3511
#define __UART4_IS_CLK_ENABLED      __HAL_RCC_UART4_IS_CLK_ENABLED
3512
#define HAL_MMCEx_Write_DMADoubleBuffer0CpltCallback  HAL_MMCEx_Write_DMADoubleBuf0CpltCallback
3512
#define __UART4_IS_CLK_DISABLED     __HAL_RCC_UART4_IS_CLK_DISABLED
3513
#define HAL_MMCEx_Write_DMADoubleBuffer1CpltCallback  HAL_MMCEx_Write_DMADoubleBuf1CpltCallback
3513
#define __UART5_IS_CLK_ENABLED      __HAL_RCC_UART5_IS_CLK_ENABLED
3514
#define HAL_SDEx_Read_DMADoubleBuffer0CpltCallback    HAL_SDEx_Read_DMADoubleBuf0CpltCallback
3514
#define __UART5_IS_CLK_DISABLED     __HAL_RCC_UART5_IS_CLK_DISABLED
3515
#define HAL_SDEx_Read_DMADoubleBuffer1CpltCallback    HAL_SDEx_Read_DMADoubleBuf1CpltCallback
3515
#define __USART1_IS_CLK_ENABLED     __HAL_RCC_USART1_IS_CLK_ENABLED
3516
#define HAL_SDEx_Write_DMADoubleBuffer0CpltCallback   HAL_SDEx_Write_DMADoubleBuf0CpltCallback
3516
#define __USART1_IS_CLK_DISABLED    __HAL_RCC_USART1_IS_CLK_DISABLED
3517
#define HAL_SDEx_Write_DMADoubleBuffer1CpltCallback   HAL_SDEx_Write_DMADoubleBuf1CpltCallback
3517
#define __USART2_IS_CLK_ENABLED     __HAL_RCC_USART2_IS_CLK_ENABLED
3518
#define HAL_SD_DriveTransciver_1_8V_Callback          HAL_SD_DriveTransceiver_1_8V_Callback
3518
#define __USART2_IS_CLK_DISABLED    __HAL_RCC_USART2_IS_CLK_DISABLED
3519
#endif
3519
#define __USART3_IS_CLK_ENABLED     __HAL_RCC_USART3_IS_CLK_ENABLED
3520
/**
3520
#define __USART3_IS_CLK_DISABLED    __HAL_RCC_USART3_IS_CLK_DISABLED
3521
  * @}
3521
#define __USB_IS_CLK_ENABLED        __HAL_RCC_USB_IS_CLK_ENABLED
3522
  */
3522
#define __USB_IS_CLK_DISABLED       __HAL_RCC_USB_IS_CLK_DISABLED
3523
 
3523
#define __WWDG_IS_CLK_ENABLED       __HAL_RCC_WWDG_IS_CLK_ENABLED
3524
/** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
3524
#define __WWDG_IS_CLK_DISABLED      __HAL_RCC_WWDG_IS_CLK_DISABLED
3525
  * @{
3525
 
3526
  */
3526
#if defined(STM32L1)
3527
 
3527
#define __HAL_RCC_CRYP_CLK_DISABLE         __HAL_RCC_AES_CLK_DISABLE
3528
#define __SMARTCARD_ENABLE_IT           __HAL_SMARTCARD_ENABLE_IT
3528
#define __HAL_RCC_CRYP_CLK_ENABLE          __HAL_RCC_AES_CLK_ENABLE
3529
#define __SMARTCARD_DISABLE_IT          __HAL_SMARTCARD_DISABLE_IT
3529
#define __HAL_RCC_CRYP_CLK_SLEEP_DISABLE   __HAL_RCC_AES_CLK_SLEEP_DISABLE
3530
#define __SMARTCARD_ENABLE              __HAL_SMARTCARD_ENABLE
3530
#define __HAL_RCC_CRYP_CLK_SLEEP_ENABLE    __HAL_RCC_AES_CLK_SLEEP_ENABLE
3531
#define __SMARTCARD_DISABLE             __HAL_SMARTCARD_DISABLE
3531
#define __HAL_RCC_CRYP_FORCE_RESET         __HAL_RCC_AES_FORCE_RESET
3532
#define __SMARTCARD_DMA_REQUEST_ENABLE  __HAL_SMARTCARD_DMA_REQUEST_ENABLE
3532
#define __HAL_RCC_CRYP_RELEASE_RESET       __HAL_RCC_AES_RELEASE_RESET
3533
#define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
3533
#endif /* STM32L1 */
3534
 
3534
 
3535
#define __HAL_SMARTCARD_GETCLOCKSOURCE  SMARTCARD_GETCLOCKSOURCE
3535
#if defined(STM32F4)
3536
#define __SMARTCARD_GETCLOCKSOURCE      SMARTCARD_GETCLOCKSOURCE
3536
#define __HAL_RCC_SDMMC1_FORCE_RESET       __HAL_RCC_SDIO_FORCE_RESET
3537
 
3537
#define __HAL_RCC_SDMMC1_RELEASE_RESET     __HAL_RCC_SDIO_RELEASE_RESET
3538
#define IS_SMARTCARD_ONEBIT_SAMPLING    IS_SMARTCARD_ONE_BIT_SAMPLE
3538
#define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE  __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
3539
 
3539
#define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
3540
/**
3540
#define __HAL_RCC_SDMMC1_CLK_ENABLE        __HAL_RCC_SDIO_CLK_ENABLE
3541
  * @}
3541
#define __HAL_RCC_SDMMC1_CLK_DISABLE       __HAL_RCC_SDIO_CLK_DISABLE
3542
  */
3542
#define __HAL_RCC_SDMMC1_IS_CLK_ENABLED    __HAL_RCC_SDIO_IS_CLK_ENABLED
3543
 
3543
#define __HAL_RCC_SDMMC1_IS_CLK_DISABLED   __HAL_RCC_SDIO_IS_CLK_DISABLED
3544
/** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
3544
#define Sdmmc1ClockSelection               SdioClockSelection
3545
  * @{
3545
#define RCC_PERIPHCLK_SDMMC1               RCC_PERIPHCLK_SDIO
3546
  */
3546
#define RCC_SDMMC1CLKSOURCE_CLK48          RCC_SDIOCLKSOURCE_CK48
3547
#define __HAL_SMBUS_RESET_CR1           SMBUS_RESET_CR1
3547
#define RCC_SDMMC1CLKSOURCE_SYSCLK         RCC_SDIOCLKSOURCE_SYSCLK
3548
#define __HAL_SMBUS_RESET_CR2           SMBUS_RESET_CR2
3548
#define __HAL_RCC_SDMMC1_CONFIG            __HAL_RCC_SDIO_CONFIG
3549
#define __HAL_SMBUS_GENERATE_START      SMBUS_GENERATE_START
3549
#define __HAL_RCC_GET_SDMMC1_SOURCE        __HAL_RCC_GET_SDIO_SOURCE
3550
#define __HAL_SMBUS_GET_ADDR_MATCH      SMBUS_GET_ADDR_MATCH
3550
#endif
3551
#define __HAL_SMBUS_GET_DIR             SMBUS_GET_DIR
3551
 
3552
#define __HAL_SMBUS_GET_STOP_MODE       SMBUS_GET_STOP_MODE
3552
#if defined(STM32F7) || defined(STM32L4)
3553
#define __HAL_SMBUS_GET_PEC_MODE        SMBUS_GET_PEC_MODE
3553
#define __HAL_RCC_SDIO_FORCE_RESET         __HAL_RCC_SDMMC1_FORCE_RESET
3554
#define __HAL_SMBUS_GET_ALERT_ENABLED   SMBUS_GET_ALERT_ENABLED
3554
#define __HAL_RCC_SDIO_RELEASE_RESET       __HAL_RCC_SDMMC1_RELEASE_RESET
3555
/**
3555
#define __HAL_RCC_SDIO_CLK_SLEEP_ENABLE    __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE
3556
  * @}
3556
#define __HAL_RCC_SDIO_CLK_SLEEP_DISABLE   __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE
3557
  */
3557
#define __HAL_RCC_SDIO_CLK_ENABLE          __HAL_RCC_SDMMC1_CLK_ENABLE
3558
 
3558
#define __HAL_RCC_SDIO_CLK_DISABLE         __HAL_RCC_SDMMC1_CLK_DISABLE
3559
/** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
3559
#define __HAL_RCC_SDIO_IS_CLK_ENABLED      __HAL_RCC_SDMMC1_IS_CLK_ENABLED
3560
  * @{
3560
#define __HAL_RCC_SDIO_IS_CLK_DISABLED     __HAL_RCC_SDMMC1_IS_CLK_DISABLED
3561
  */
3561
#define SdioClockSelection                 Sdmmc1ClockSelection
3562
 
3562
#define RCC_PERIPHCLK_SDIO                 RCC_PERIPHCLK_SDMMC1
3563
#define __HAL_SPI_1LINE_TX              SPI_1LINE_TX
3563
#define __HAL_RCC_SDIO_CONFIG              __HAL_RCC_SDMMC1_CONFIG
3564
#define __HAL_SPI_1LINE_RX              SPI_1LINE_RX
3564
#define __HAL_RCC_GET_SDIO_SOURCE          __HAL_RCC_GET_SDMMC1_SOURCE
3565
#define __HAL_SPI_RESET_CRC             SPI_RESET_CRC
3565
#endif
3566
 
3566
 
3567
/**
3567
#if defined(STM32F7)
3568
  * @}
3568
#define RCC_SDIOCLKSOURCE_CLK48             RCC_SDMMC1CLKSOURCE_CLK48
3569
  */
3569
#define RCC_SDIOCLKSOURCE_SYSCLK           RCC_SDMMC1CLKSOURCE_SYSCLK
3570
 
3570
#endif
3571
/** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
3571
 
3572
  * @{
3572
#if defined(STM32H7)
3573
  */
3573
#define __HAL_RCC_USB_OTG_HS_CLK_ENABLE()              __HAL_RCC_USB1_OTG_HS_CLK_ENABLE()
3574
 
3574
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE()         __HAL_RCC_USB1_OTG_HS_ULPI_CLK_ENABLE()
3575
#define __HAL_UART_GETCLOCKSOURCE       UART_GETCLOCKSOURCE
3575
#define __HAL_RCC_USB_OTG_HS_CLK_DISABLE()             __HAL_RCC_USB1_OTG_HS_CLK_DISABLE()
3576
#define __HAL_UART_MASK_COMPUTATION     UART_MASK_COMPUTATION
3576
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE()        __HAL_RCC_USB1_OTG_HS_ULPI_CLK_DISABLE()
3577
#define __UART_GETCLOCKSOURCE           UART_GETCLOCKSOURCE
3577
#define __HAL_RCC_USB_OTG_HS_FORCE_RESET()             __HAL_RCC_USB1_OTG_HS_FORCE_RESET()
3578
#define __UART_MASK_COMPUTATION         UART_MASK_COMPUTATION
3578
#define __HAL_RCC_USB_OTG_HS_RELEASE_RESET()           __HAL_RCC_USB1_OTG_HS_RELEASE_RESET()
3579
 
3579
#define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE()        __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_ENABLE()
3580
#define IS_UART_WAKEUPMETHODE           IS_UART_WAKEUPMETHOD
3580
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE()   __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE()
3581
 
3581
#define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE()       __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_DISABLE()
3582
#define IS_UART_ONEBIT_SAMPLE           IS_UART_ONE_BIT_SAMPLE
3582
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE()  __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE()
3583
#define IS_UART_ONEBIT_SAMPLING         IS_UART_ONE_BIT_SAMPLE
3583
 
3584
 
3584
#define __HAL_RCC_USB_OTG_FS_CLK_ENABLE()             __HAL_RCC_USB2_OTG_FS_CLK_ENABLE()
3585
/**
3585
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_ENABLE()        __HAL_RCC_USB2_OTG_FS_ULPI_CLK_ENABLE()
3586
  * @}
3586
#define __HAL_RCC_USB_OTG_FS_CLK_DISABLE()            __HAL_RCC_USB2_OTG_FS_CLK_DISABLE()
3587
  */
3587
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_DISABLE()       __HAL_RCC_USB2_OTG_FS_ULPI_CLK_DISABLE()
3588
 
3588
#define __HAL_RCC_USB_OTG_FS_FORCE_RESET()            __HAL_RCC_USB2_OTG_FS_FORCE_RESET()
3589
 
3589
#define __HAL_RCC_USB_OTG_FS_RELEASE_RESET()          __HAL_RCC_USB2_OTG_FS_RELEASE_RESET()
3590
/** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
3590
#define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE()       __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_ENABLE()
3591
  * @{
3591
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_ENABLE()  __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_ENABLE()
3592
  */
3592
#define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE()      __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_DISABLE()
3593
 
3593
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_DISABLE() __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_DISABLE()
3594
#define __USART_ENABLE_IT               __HAL_USART_ENABLE_IT
3594
#endif
3595
#define __USART_DISABLE_IT              __HAL_USART_DISABLE_IT
3595
 
3596
#define __USART_ENABLE                  __HAL_USART_ENABLE
3596
#define __HAL_RCC_I2SCLK            __HAL_RCC_I2S_CONFIG
3597
#define __USART_DISABLE                 __HAL_USART_DISABLE
3597
#define __HAL_RCC_I2SCLK_CONFIG     __HAL_RCC_I2S_CONFIG
3598
 
3598
 
3599
#define __HAL_USART_GETCLOCKSOURCE      USART_GETCLOCKSOURCE
3599
#define __RCC_PLLSRC                RCC_GET_PLL_OSCSOURCE
3600
#define __USART_GETCLOCKSOURCE          USART_GETCLOCKSOURCE
3600
 
3601
 
3601
#define IS_RCC_MSIRANGE             IS_RCC_MSI_CLOCK_RANGE
3602
#if defined(STM32F0) || defined(STM32F3) || defined(STM32F7)
3602
#define IS_RCC_RTCCLK_SOURCE        IS_RCC_RTCCLKSOURCE
3603
#define USART_OVERSAMPLING_16               0x00000000U
3603
#define IS_RCC_SYSCLK_DIV           IS_RCC_HCLK
3604
#define USART_OVERSAMPLING_8                USART_CR1_OVER8
3604
#define IS_RCC_HCLK_DIV             IS_RCC_PCLK
3605
 
3605
#define IS_RCC_PERIPHCLK            IS_RCC_PERIPHCLOCK
3606
#define IS_USART_OVERSAMPLING(__SAMPLING__) (((__SAMPLING__) == USART_OVERSAMPLING_16) || \
3606
 
3607
                                             ((__SAMPLING__) == USART_OVERSAMPLING_8))
3607
#define RCC_IT_HSI14                RCC_IT_HSI14RDY
3608
#endif /* STM32F0 || STM32F3 || STM32F7 */
3608
 
3609
/**
3609
#define RCC_IT_CSSLSE               RCC_IT_LSECSS
3610
  * @}
3610
#define RCC_IT_CSSHSE               RCC_IT_CSS
3611
  */
3611
 
3612
 
3612
#define RCC_PLLMUL_3                RCC_PLL_MUL3
3613
/** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
3613
#define RCC_PLLMUL_4                RCC_PLL_MUL4
3614
  * @{
3614
#define RCC_PLLMUL_6                RCC_PLL_MUL6
3615
  */
3615
#define RCC_PLLMUL_8                RCC_PLL_MUL8
3616
#define USB_EXTI_LINE_WAKEUP                               USB_WAKEUP_EXTI_LINE
3616
#define RCC_PLLMUL_12               RCC_PLL_MUL12
3617
 
3617
#define RCC_PLLMUL_16               RCC_PLL_MUL16
3618
#define USB_FS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
3618
#define RCC_PLLMUL_24               RCC_PLL_MUL24
3619
#define USB_FS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
3619
#define RCC_PLLMUL_32               RCC_PLL_MUL32
3620
#define USB_FS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
3620
#define RCC_PLLMUL_48               RCC_PLL_MUL48
3621
#define USB_FS_EXTI_LINE_WAKEUP                            USB_OTG_FS_WAKEUP_EXTI_LINE
3621
 
3622
 
3622
#define RCC_PLLDIV_2                RCC_PLL_DIV2
3623
#define USB_HS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
3623
#define RCC_PLLDIV_3                RCC_PLL_DIV3
3624
#define USB_HS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
3624
#define RCC_PLLDIV_4                RCC_PLL_DIV4
3625
#define USB_HS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
3625
 
3626
#define USB_HS_EXTI_LINE_WAKEUP                            USB_OTG_HS_WAKEUP_EXTI_LINE
3626
#define IS_RCC_MCOSOURCE            IS_RCC_MCO1SOURCE
3627
 
3627
#define __HAL_RCC_MCO_CONFIG        __HAL_RCC_MCO1_CONFIG
3628
#define __HAL_USB_EXTI_ENABLE_IT                           __HAL_USB_WAKEUP_EXTI_ENABLE_IT
3628
#define RCC_MCO_NODIV               RCC_MCODIV_1
3629
#define __HAL_USB_EXTI_DISABLE_IT                          __HAL_USB_WAKEUP_EXTI_DISABLE_IT
3629
#define RCC_MCO_DIV1                RCC_MCODIV_1
3630
#define __HAL_USB_EXTI_GET_FLAG                            __HAL_USB_WAKEUP_EXTI_GET_FLAG
3630
#define RCC_MCO_DIV2                RCC_MCODIV_2
3631
#define __HAL_USB_EXTI_CLEAR_FLAG                          __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
3631
#define RCC_MCO_DIV4                RCC_MCODIV_4
3632
#define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER             __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
3632
#define RCC_MCO_DIV8                RCC_MCODIV_8
3633
#define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER            __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
3633
#define RCC_MCO_DIV16               RCC_MCODIV_16
3634
#define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER           __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
3634
#define RCC_MCO_DIV32               RCC_MCODIV_32
3635
 
3635
#define RCC_MCO_DIV64               RCC_MCODIV_64
3636
#define __HAL_USB_FS_EXTI_ENABLE_IT                        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
3636
#define RCC_MCO_DIV128              RCC_MCODIV_128
3637
#define __HAL_USB_FS_EXTI_DISABLE_IT                       __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
3637
#define RCC_MCOSOURCE_NONE          RCC_MCO1SOURCE_NOCLOCK
3638
#define __HAL_USB_FS_EXTI_GET_FLAG                         __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
3638
#define RCC_MCOSOURCE_LSI           RCC_MCO1SOURCE_LSI
3639
#define __HAL_USB_FS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
3639
#define RCC_MCOSOURCE_LSE           RCC_MCO1SOURCE_LSE
3640
#define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
3640
#define RCC_MCOSOURCE_SYSCLK        RCC_MCO1SOURCE_SYSCLK
3641
#define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
3641
#define RCC_MCOSOURCE_HSI           RCC_MCO1SOURCE_HSI
3642
#define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
3642
#define RCC_MCOSOURCE_HSI14         RCC_MCO1SOURCE_HSI14
3643
#define __HAL_USB_FS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
3643
#define RCC_MCOSOURCE_HSI48         RCC_MCO1SOURCE_HSI48
3644
 
3644
#define RCC_MCOSOURCE_HSE           RCC_MCO1SOURCE_HSE
3645
#define __HAL_USB_HS_EXTI_ENABLE_IT                        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
3645
#define RCC_MCOSOURCE_PLLCLK_DIV1   RCC_MCO1SOURCE_PLLCLK
3646
#define __HAL_USB_HS_EXTI_DISABLE_IT                       __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
3646
#define RCC_MCOSOURCE_PLLCLK_NODIV  RCC_MCO1SOURCE_PLLCLK
3647
#define __HAL_USB_HS_EXTI_GET_FLAG                         __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
3647
#define RCC_MCOSOURCE_PLLCLK_DIV2   RCC_MCO1SOURCE_PLLCLK_DIV2
3648
#define __HAL_USB_HS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
3648
 
3649
#define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
3649
#if defined(STM32L4) || defined(STM32WB) || defined(STM32G0) || defined(STM32G4) || defined(STM32L5) || \
3650
#define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
3650
      defined(STM32WL) || defined(STM32C0)
3651
#define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
3651
#define RCC_RTCCLKSOURCE_NO_CLK     RCC_RTCCLKSOURCE_NONE
3652
#define __HAL_USB_HS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
3652
#else
3653
 
3653
#define RCC_RTCCLKSOURCE_NONE       RCC_RTCCLKSOURCE_NO_CLK
3654
#define HAL_PCD_ActiveRemoteWakeup                         HAL_PCD_ActivateRemoteWakeup
3654
#endif
3655
#define HAL_PCD_DeActiveRemoteWakeup                       HAL_PCD_DeActivateRemoteWakeup
3655
 
3656
 
3656
#define RCC_USBCLK_PLLSAI1          RCC_USBCLKSOURCE_PLLSAI1
3657
#define HAL_PCD_SetTxFiFo                                  HAL_PCDEx_SetTxFiFo
3657
#define RCC_USBCLK_PLL              RCC_USBCLKSOURCE_PLL
3658
#define HAL_PCD_SetRxFiFo                                  HAL_PCDEx_SetRxFiFo
3658
#define RCC_USBCLK_MSI              RCC_USBCLKSOURCE_MSI
3659
/**
3659
#define RCC_USBCLKSOURCE_PLLCLK     RCC_USBCLKSOURCE_PLL
3660
  * @}
3660
#define RCC_USBPLLCLK_DIV1          RCC_USBCLKSOURCE_PLL
3661
  */
3661
#define RCC_USBPLLCLK_DIV1_5        RCC_USBCLKSOURCE_PLL_DIV1_5
3662
 
3662
#define RCC_USBPLLCLK_DIV2          RCC_USBCLKSOURCE_PLL_DIV2
3663
/** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
3663
#define RCC_USBPLLCLK_DIV3          RCC_USBCLKSOURCE_PLL_DIV3
3664
  * @{
3664
 
3665
  */
3665
#define HSION_BitNumber        RCC_HSION_BIT_NUMBER
3666
#define __HAL_TIM_SetICPrescalerValue   TIM_SET_ICPRESCALERVALUE
3666
#define HSION_BITNUMBER        RCC_HSION_BIT_NUMBER
3667
#define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
3667
#define HSEON_BitNumber        RCC_HSEON_BIT_NUMBER
3668
 
3668
#define HSEON_BITNUMBER        RCC_HSEON_BIT_NUMBER
3669
#define TIM_GET_ITSTATUS                __HAL_TIM_GET_IT_SOURCE
3669
#define MSION_BITNUMBER        RCC_MSION_BIT_NUMBER
3670
#define TIM_GET_CLEAR_IT                __HAL_TIM_CLEAR_IT
3670
#define CSSON_BitNumber        RCC_CSSON_BIT_NUMBER
3671
 
3671
#define CSSON_BITNUMBER        RCC_CSSON_BIT_NUMBER
3672
#define __HAL_TIM_GET_ITSTATUS          __HAL_TIM_GET_IT_SOURCE
3672
#define PLLON_BitNumber        RCC_PLLON_BIT_NUMBER
3673
 
3673
#define PLLON_BITNUMBER        RCC_PLLON_BIT_NUMBER
3674
#define __HAL_TIM_DIRECTION_STATUS      __HAL_TIM_IS_TIM_COUNTING_DOWN
3674
#define PLLI2SON_BitNumber     RCC_PLLI2SON_BIT_NUMBER
3675
#define __HAL_TIM_PRESCALER             __HAL_TIM_SET_PRESCALER
3675
#define I2SSRC_BitNumber       RCC_I2SSRC_BIT_NUMBER
3676
#define __HAL_TIM_SetCounter            __HAL_TIM_SET_COUNTER
3676
#define RTCEN_BitNumber        RCC_RTCEN_BIT_NUMBER
3677
#define __HAL_TIM_GetCounter            __HAL_TIM_GET_COUNTER
3677
#define RTCEN_BITNUMBER        RCC_RTCEN_BIT_NUMBER
3678
#define __HAL_TIM_SetAutoreload         __HAL_TIM_SET_AUTORELOAD
3678
#define BDRST_BitNumber        RCC_BDRST_BIT_NUMBER
3679
#define __HAL_TIM_GetAutoreload         __HAL_TIM_GET_AUTORELOAD
3679
#define BDRST_BITNUMBER        RCC_BDRST_BIT_NUMBER
3680
#define __HAL_TIM_SetClockDivision      __HAL_TIM_SET_CLOCKDIVISION
3680
#define RTCRST_BITNUMBER       RCC_RTCRST_BIT_NUMBER
3681
#define __HAL_TIM_GetClockDivision      __HAL_TIM_GET_CLOCKDIVISION
3681
#define LSION_BitNumber        RCC_LSION_BIT_NUMBER
3682
#define __HAL_TIM_SetICPrescaler        __HAL_TIM_SET_ICPRESCALER
3682
#define LSION_BITNUMBER        RCC_LSION_BIT_NUMBER
3683
#define __HAL_TIM_GetICPrescaler        __HAL_TIM_GET_ICPRESCALER
3683
#define LSEON_BitNumber        RCC_LSEON_BIT_NUMBER
3684
#define __HAL_TIM_SetCompare            __HAL_TIM_SET_COMPARE
3684
#define LSEON_BITNUMBER        RCC_LSEON_BIT_NUMBER
3685
#define __HAL_TIM_GetCompare            __HAL_TIM_GET_COMPARE
3685
#define LSEBYP_BITNUMBER       RCC_LSEBYP_BIT_NUMBER
3686
 
3686
#define PLLSAION_BitNumber     RCC_PLLSAION_BIT_NUMBER
3687
#define TIM_BREAKINPUTSOURCE_DFSDM  TIM_BREAKINPUTSOURCE_DFSDM1
3687
#define TIMPRE_BitNumber       RCC_TIMPRE_BIT_NUMBER
3688
/**
3688
#define RMVF_BitNumber         RCC_RMVF_BIT_NUMBER
3689
  * @}
3689
#define RMVF_BITNUMBER         RCC_RMVF_BIT_NUMBER
3690
  */
3690
#define RCC_CR2_HSI14TRIM_BitNumber RCC_HSI14TRIM_BIT_NUMBER
3691
 
3691
#define CR_BYTE2_ADDRESS       RCC_CR_BYTE2_ADDRESS
3692
/** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
3692
#define CIR_BYTE1_ADDRESS      RCC_CIR_BYTE1_ADDRESS
3693
  * @{
3693
#define CIR_BYTE2_ADDRESS      RCC_CIR_BYTE2_ADDRESS
3694
  */
3694
#define BDCR_BYTE0_ADDRESS     RCC_BDCR_BYTE0_ADDRESS
3695
 
3695
#define DBP_TIMEOUT_VALUE      RCC_DBP_TIMEOUT_VALUE
3696
#define __HAL_ETH_EXTI_ENABLE_IT                   __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
3696
#define LSE_TIMEOUT_VALUE      RCC_LSE_TIMEOUT_VALUE
3697
#define __HAL_ETH_EXTI_DISABLE_IT                  __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
3697
 
3698
#define __HAL_ETH_EXTI_GET_FLAG                    __HAL_ETH_WAKEUP_EXTI_GET_FLAG
3698
#define CR_HSION_BB            RCC_CR_HSION_BB
3699
#define __HAL_ETH_EXTI_CLEAR_FLAG                  __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
3699
#define CR_CSSON_BB            RCC_CR_CSSON_BB
3700
#define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER     __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
3700
#define CR_PLLON_BB            RCC_CR_PLLON_BB
3701
#define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER    __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
3701
#define CR_PLLI2SON_BB         RCC_CR_PLLI2SON_BB
3702
#define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER   __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
3702
#define CR_MSION_BB            RCC_CR_MSION_BB
3703
 
3703
#define CSR_LSION_BB           RCC_CSR_LSION_BB
3704
#define ETH_PROMISCIOUSMODE_ENABLE   ETH_PROMISCUOUS_MODE_ENABLE
3704
#define CSR_LSEON_BB           RCC_CSR_LSEON_BB
3705
#define ETH_PROMISCIOUSMODE_DISABLE  ETH_PROMISCUOUS_MODE_DISABLE
3705
#define CSR_LSEBYP_BB          RCC_CSR_LSEBYP_BB
3706
#define IS_ETH_PROMISCIOUS_MODE      IS_ETH_PROMISCUOUS_MODE
3706
#define CSR_RTCEN_BB           RCC_CSR_RTCEN_BB
3707
/**
3707
#define CSR_RTCRST_BB          RCC_CSR_RTCRST_BB
3708
  * @}
3708
#define CFGR_I2SSRC_BB         RCC_CFGR_I2SSRC_BB
3709
  */
3709
#define BDCR_RTCEN_BB          RCC_BDCR_RTCEN_BB
3710
 
3710
#define BDCR_BDRST_BB          RCC_BDCR_BDRST_BB
3711
/** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
3711
#define CR_HSEON_BB            RCC_CR_HSEON_BB
3712
  * @{
3712
#define CSR_RMVF_BB            RCC_CSR_RMVF_BB
3713
  */
3713
#define CR_PLLSAION_BB         RCC_CR_PLLSAION_BB
3714
#define __HAL_LTDC_LAYER LTDC_LAYER
3714
#define DCKCFGR_TIMPRE_BB      RCC_DCKCFGR_TIMPRE_BB
3715
#define __HAL_LTDC_RELOAD_CONFIG  __HAL_LTDC_RELOAD_IMMEDIATE_CONFIG
3715
 
3716
/**
3716
#define __HAL_RCC_CRS_ENABLE_FREQ_ERROR_COUNTER     __HAL_RCC_CRS_FREQ_ERROR_COUNTER_ENABLE
3717
  * @}
3717
#define __HAL_RCC_CRS_DISABLE_FREQ_ERROR_COUNTER    __HAL_RCC_CRS_FREQ_ERROR_COUNTER_DISABLE
3718
  */
3718
#define __HAL_RCC_CRS_ENABLE_AUTOMATIC_CALIB        __HAL_RCC_CRS_AUTOMATIC_CALIB_ENABLE
3719
 
3719
#define __HAL_RCC_CRS_DISABLE_AUTOMATIC_CALIB       __HAL_RCC_CRS_AUTOMATIC_CALIB_DISABLE
3720
/** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
3720
#define __HAL_RCC_CRS_CALCULATE_RELOADVALUE         __HAL_RCC_CRS_RELOADVALUE_CALCULATE
3721
  * @{
3721
 
3722
  */
3722
#define __HAL_RCC_GET_IT_SOURCE                     __HAL_RCC_GET_IT
3723
#define SAI_OUTPUTDRIVE_DISABLED          SAI_OUTPUTDRIVE_DISABLE
3723
 
3724
#define SAI_OUTPUTDRIVE_ENABLED           SAI_OUTPUTDRIVE_ENABLE
3724
#define RCC_CRS_SYNCWARM       RCC_CRS_SYNCWARN
3725
#define SAI_MASTERDIVIDER_ENABLED         SAI_MASTERDIVIDER_ENABLE
3725
#define RCC_CRS_TRIMOV         RCC_CRS_TRIMOVF
3726
#define SAI_MASTERDIVIDER_DISABLED        SAI_MASTERDIVIDER_DISABLE
3726
 
3727
#define SAI_STREOMODE                     SAI_STEREOMODE
3727
#define RCC_PERIPHCLK_CK48               RCC_PERIPHCLK_CLK48
3728
#define SAI_FIFOStatus_Empty              SAI_FIFOSTATUS_EMPTY
3728
#define RCC_CK48CLKSOURCE_PLLQ           RCC_CLK48CLKSOURCE_PLLQ
3729
#define SAI_FIFOStatus_Less1QuarterFull   SAI_FIFOSTATUS_LESS1QUARTERFULL
3729
#define RCC_CK48CLKSOURCE_PLLSAIP        RCC_CLK48CLKSOURCE_PLLSAIP
3730
#define SAI_FIFOStatus_1QuarterFull       SAI_FIFOSTATUS_1QUARTERFULL
3730
#define RCC_CK48CLKSOURCE_PLLI2SQ        RCC_CLK48CLKSOURCE_PLLI2SQ
3731
#define SAI_FIFOStatus_HalfFull           SAI_FIFOSTATUS_HALFFULL
3731
#define IS_RCC_CK48CLKSOURCE             IS_RCC_CLK48CLKSOURCE
3732
#define SAI_FIFOStatus_3QuartersFull      SAI_FIFOSTATUS_3QUARTERFULL
3732
#define RCC_SDIOCLKSOURCE_CK48           RCC_SDIOCLKSOURCE_CLK48
3733
#define SAI_FIFOStatus_Full               SAI_FIFOSTATUS_FULL
3733
 
3734
#define IS_SAI_BLOCK_MONO_STREO_MODE      IS_SAI_BLOCK_MONO_STEREO_MODE
3734
#define __HAL_RCC_DFSDM_CLK_ENABLE             __HAL_RCC_DFSDM1_CLK_ENABLE
3735
#define SAI_SYNCHRONOUS_EXT               SAI_SYNCHRONOUS_EXT_SAI1
3735
#define __HAL_RCC_DFSDM_CLK_DISABLE            __HAL_RCC_DFSDM1_CLK_DISABLE
3736
#define SAI_SYNCEXT_IN_ENABLE             SAI_SYNCEXT_OUTBLOCKA_ENABLE
3736
#define __HAL_RCC_DFSDM_IS_CLK_ENABLED         __HAL_RCC_DFSDM1_IS_CLK_ENABLED
3737
/**
3737
#define __HAL_RCC_DFSDM_IS_CLK_DISABLED        __HAL_RCC_DFSDM1_IS_CLK_DISABLED
3738
  * @}
3738
#define __HAL_RCC_DFSDM_FORCE_RESET            __HAL_RCC_DFSDM1_FORCE_RESET
3739
  */
3739
#define __HAL_RCC_DFSDM_RELEASE_RESET          __HAL_RCC_DFSDM1_RELEASE_RESET
3740
 
3740
#define __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE       __HAL_RCC_DFSDM1_CLK_SLEEP_ENABLE
3741
/** @defgroup HAL_SPDIFRX_Aliased_Macros HAL SPDIFRX Aliased Macros maintained for legacy purpose
3741
#define __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE      __HAL_RCC_DFSDM1_CLK_SLEEP_DISABLE
3742
  * @{
3742
#define __HAL_RCC_DFSDM_IS_CLK_SLEEP_ENABLED   __HAL_RCC_DFSDM1_IS_CLK_SLEEP_ENABLED
3743
  */
3743
#define __HAL_RCC_DFSDM_IS_CLK_SLEEP_DISABLED  __HAL_RCC_DFSDM1_IS_CLK_SLEEP_DISABLED
3744
#if defined(STM32H7)
3744
#define DfsdmClockSelection         Dfsdm1ClockSelection
3745
#define HAL_SPDIFRX_ReceiveControlFlow      HAL_SPDIFRX_ReceiveCtrlFlow
3745
#define RCC_PERIPHCLK_DFSDM         RCC_PERIPHCLK_DFSDM1
3746
#define HAL_SPDIFRX_ReceiveControlFlow_IT   HAL_SPDIFRX_ReceiveCtrlFlow_IT
3746
#define RCC_DFSDMCLKSOURCE_PCLK     RCC_DFSDM1CLKSOURCE_PCLK2
3747
#define HAL_SPDIFRX_ReceiveControlFlow_DMA  HAL_SPDIFRX_ReceiveCtrlFlow_DMA
3747
#define RCC_DFSDMCLKSOURCE_SYSCLK   RCC_DFSDM1CLKSOURCE_SYSCLK
3748
#endif
3748
#define __HAL_RCC_DFSDM_CONFIG      __HAL_RCC_DFSDM1_CONFIG
3749
/**
3749
#define __HAL_RCC_GET_DFSDM_SOURCE  __HAL_RCC_GET_DFSDM1_SOURCE
3750
  * @}
3750
#define RCC_DFSDM1CLKSOURCE_PCLK    RCC_DFSDM1CLKSOURCE_PCLK2
3751
  */
3751
#define RCC_SWPMI1CLKSOURCE_PCLK    RCC_SWPMI1CLKSOURCE_PCLK1
3752
 
3752
#define RCC_LPTIM1CLKSOURCE_PCLK    RCC_LPTIM1CLKSOURCE_PCLK1
3753
/** @defgroup HAL_HRTIM_Aliased_Functions HAL HRTIM Aliased Functions maintained for legacy purpose
3753
#define RCC_LPTIM2CLKSOURCE_PCLK    RCC_LPTIM2CLKSOURCE_PCLK1
3754
  * @{
3754
 
3755
  */
3755
#define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM1AUDIOCLKSOURCE_I2S1
3756
#if defined (STM32H7) || defined (STM32G4) || defined (STM32F3)
3756
#define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM1AUDIOCLKSOURCE_I2S2
3757
#define HAL_HRTIM_WaveformCounterStart_IT      HAL_HRTIM_WaveformCountStart_IT
3757
#define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM2AUDIOCLKSOURCE_I2S1
3758
#define HAL_HRTIM_WaveformCounterStart_DMA     HAL_HRTIM_WaveformCountStart_DMA
3758
#define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM2AUDIOCLKSOURCE_I2S2
3759
#define HAL_HRTIM_WaveformCounterStart         HAL_HRTIM_WaveformCountStart
3759
#define RCC_DFSDM1CLKSOURCE_APB2            RCC_DFSDM1CLKSOURCE_PCLK2
3760
#define HAL_HRTIM_WaveformCounterStop_IT       HAL_HRTIM_WaveformCountStop_IT
3760
#define RCC_DFSDM2CLKSOURCE_APB2            RCC_DFSDM2CLKSOURCE_PCLK2
3761
#define HAL_HRTIM_WaveformCounterStop_DMA      HAL_HRTIM_WaveformCountStop_DMA
3761
#define RCC_FMPI2C1CLKSOURCE_APB            RCC_FMPI2C1CLKSOURCE_PCLK1
3762
#define HAL_HRTIM_WaveformCounterStop          HAL_HRTIM_WaveformCountStop
3762
#if defined(STM32U5)
3763
#endif
3763
#define MSIKPLLModeSEL                        RCC_MSIKPLL_MODE_SEL
3764
/**
3764
#define MSISPLLModeSEL                        RCC_MSISPLL_MODE_SEL
3765
  * @}
3765
#define __HAL_RCC_AHB21_CLK_DISABLE           __HAL_RCC_AHB2_1_CLK_DISABLE
3766
  */
3766
#define __HAL_RCC_AHB22_CLK_DISABLE           __HAL_RCC_AHB2_2_CLK_DISABLE
3767
 
3767
#define __HAL_RCC_AHB1_CLK_Disable_Clear      __HAL_RCC_AHB1_CLK_ENABLE
3768
/** @defgroup HAL_QSPI_Aliased_Macros HAL QSPI Aliased Macros maintained for legacy purpose
3768
#define __HAL_RCC_AHB21_CLK_Disable_Clear     __HAL_RCC_AHB2_1_CLK_ENABLE
3769
  * @{
3769
#define __HAL_RCC_AHB22_CLK_Disable_Clear     __HAL_RCC_AHB2_2_CLK_ENABLE
3770
  */
3770
#define __HAL_RCC_AHB3_CLK_Disable_Clear      __HAL_RCC_AHB3_CLK_ENABLE
3771
#if defined (STM32L4) || defined (STM32F4) || defined (STM32F7) || defined(STM32H7)
3771
#define __HAL_RCC_APB1_CLK_Disable_Clear      __HAL_RCC_APB1_CLK_ENABLE
3772
#define HAL_QPSI_TIMEOUT_DEFAULT_VALUE HAL_QSPI_TIMEOUT_DEFAULT_VALUE
3772
#define __HAL_RCC_APB2_CLK_Disable_Clear      __HAL_RCC_APB2_CLK_ENABLE
3773
#endif /* STM32L4 || STM32F4 || STM32F7 */
3773
#define __HAL_RCC_APB3_CLK_Disable_Clear      __HAL_RCC_APB3_CLK_ENABLE
3774
/**
3774
#define IS_RCC_MSIPLLModeSelection            IS_RCC_MSIPLLMODE_SELECT
3775
  * @}
3775
#define RCC_PERIPHCLK_CLK48                   RCC_PERIPHCLK_ICLK
3776
  */
3776
#define RCC_CLK48CLKSOURCE_HSI48              RCC_ICLK_CLKSOURCE_HSI48
3777
 
3777
#define RCC_CLK48CLKSOURCE_PLL2               RCC_ICLK_CLKSOURCE_PLL2
3778
/** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
3778
#define RCC_CLK48CLKSOURCE_PLL1               RCC_ICLK_CLKSOURCE_PLL1
3779
  * @{
3779
#define RCC_CLK48CLKSOURCE_MSIK               RCC_ICLK_CLKSOURCE_MSIK
3780
  */
3780
#define __HAL_RCC_ADC1_CLK_ENABLE             __HAL_RCC_ADC12_CLK_ENABLE
3781
 
3781
#define __HAL_RCC_ADC1_CLK_DISABLE            __HAL_RCC_ADC12_CLK_DISABLE
3782
/**
3782
#define __HAL_RCC_ADC1_IS_CLK_ENABLED         __HAL_RCC_ADC12_IS_CLK_ENABLED
3783
  * @}
3783
#define __HAL_RCC_ADC1_IS_CLK_DISABLED        __HAL_RCC_ADC12_IS_CLK_DISABLED
3784
  */
3784
#define __HAL_RCC_ADC1_FORCE_RESET            __HAL_RCC_ADC12_FORCE_RESET
3785
 
3785
#define __HAL_RCC_ADC1_RELEASE_RESET          __HAL_RCC_ADC12_RELEASE_RESET
3786
#ifdef __cplusplus
3786
#define __HAL_RCC_ADC1_CLK_SLEEP_ENABLE       __HAL_RCC_ADC12_CLK_SLEEP_ENABLE
3787
}
3787
#define __HAL_RCC_ADC1_CLK_SLEEP_DISABLE      __HAL_RCC_ADC12_CLK_SLEEP_DISABLE
3788
#endif
3788
#define __HAL_RCC_GET_CLK48_SOURCE            __HAL_RCC_GET_ICLK_SOURCE
3789
 
3789
#define __HAL_RCC_PLLFRACN_ENABLE             __HAL_RCC_PLL_FRACN_ENABLE
3790
#endif /* STM32_HAL_LEGACY */
3790
#define __HAL_RCC_PLLFRACN_DISABLE            __HAL_RCC_PLL_FRACN_DISABLE
3791
 
3791
#define __HAL_RCC_PLLFRACN_CONFIG             __HAL_RCC_PLL_FRACN_CONFIG
3792
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
3792
#define IS_RCC_PLLFRACN_VALUE                 IS_RCC_PLL_FRACN_VALUE
3793
 
3793
#endif /* STM32U5 */
-
 
3794
 
-
 
3795
#if defined(STM32H5)
-
 
3796
#define __HAL_RCC_PLLFRACN_ENABLE       __HAL_RCC_PLL_FRACN_ENABLE
-
 
3797
#define __HAL_RCC_PLLFRACN_DISABLE      __HAL_RCC_PLL_FRACN_DISABLE
-
 
3798
#define __HAL_RCC_PLLFRACN_CONFIG       __HAL_RCC_PLL_FRACN_CONFIG
-
 
3799
#define IS_RCC_PLLFRACN_VALUE           IS_RCC_PLL_FRACN_VALUE
-
 
3800
 
-
 
3801
#define RCC_PLLSOURCE_NONE              RCC_PLL1_SOURCE_NONE
-
 
3802
#define RCC_PLLSOURCE_HSI               RCC_PLL1_SOURCE_HSI
-
 
3803
#define RCC_PLLSOURCE_CSI               RCC_PLL1_SOURCE_CSI
-
 
3804
#define RCC_PLLSOURCE_HSE               RCC_PLL1_SOURCE_HSE
-
 
3805
#define RCC_PLLVCIRANGE_0               RCC_PLL1_VCIRANGE_0
-
 
3806
#define RCC_PLLVCIRANGE_1               RCC_PLL1_VCIRANGE_1
-
 
3807
#define RCC_PLLVCIRANGE_2               RCC_PLL1_VCIRANGE_2
-
 
3808
#define RCC_PLLVCIRANGE_3               RCC_PLL1_VCIRANGE_3
-
 
3809
#define RCC_PLL1VCOWIDE                 RCC_PLL1_VCORANGE_WIDE
-
 
3810
#define RCC_PLL1VCOMEDIUM               RCC_PLL1_VCORANGE_MEDIUM
-
 
3811
 
-
 
3812
#define IS_RCC_PLLSOURCE                IS_RCC_PLL1_SOURCE
-
 
3813
#define IS_RCC_PLLRGE_VALUE             IS_RCC_PLL1_VCIRGE_VALUE
-
 
3814
#define IS_RCC_PLLVCORGE_VALUE          IS_RCC_PLL1_VCORGE_VALUE
-
 
3815
#define IS_RCC_PLLCLOCKOUT_VALUE        IS_RCC_PLL1_CLOCKOUT_VALUE
-
 
3816
#define IS_RCC_PLL_FRACN_VALUE          IS_RCC_PLL1_FRACN_VALUE
-
 
3817
#define IS_RCC_PLLM_VALUE               IS_RCC_PLL1_DIVM_VALUE
-
 
3818
#define IS_RCC_PLLN_VALUE               IS_RCC_PLL1_MULN_VALUE
-
 
3819
#define IS_RCC_PLLP_VALUE               IS_RCC_PLL1_DIVP_VALUE
-
 
3820
#define IS_RCC_PLLQ_VALUE               IS_RCC_PLL1_DIVQ_VALUE
-
 
3821
#define IS_RCC_PLLR_VALUE               IS_RCC_PLL1_DIVR_VALUE
-
 
3822
 
-
 
3823
#define __HAL_RCC_PLL_ENABLE            __HAL_RCC_PLL1_ENABLE
-
 
3824
#define __HAL_RCC_PLL_DISABLE           __HAL_RCC_PLL1_DISABLE
-
 
3825
#define __HAL_RCC_PLL_FRACN_ENABLE      __HAL_RCC_PLL1_FRACN_ENABLE
-
 
3826
#define __HAL_RCC_PLL_FRACN_DISABLE     __HAL_RCC_PLL1_FRACN_DISABLE
-
 
3827
#define __HAL_RCC_PLL_CONFIG            __HAL_RCC_PLL1_CONFIG
-
 
3828
#define __HAL_RCC_PLL_PLLSOURCE_CONFIG  __HAL_RCC_PLL1_PLLSOURCE_CONFIG
-
 
3829
#define __HAL_RCC_PLL_DIVM_CONFIG       __HAL_RCC_PLL1_DIVM_CONFIG
-
 
3830
#define __HAL_RCC_PLL_FRACN_CONFIG      __HAL_RCC_PLL1_FRACN_CONFIG
-
 
3831
#define __HAL_RCC_PLL_VCIRANGE          __HAL_RCC_PLL1_VCIRANGE
-
 
3832
#define __HAL_RCC_PLL_VCORANGE          __HAL_RCC_PLL1_VCORANGE
-
 
3833
#define __HAL_RCC_GET_PLL_OSCSOURCE     __HAL_RCC_GET_PLL1_OSCSOURCE
-
 
3834
#define __HAL_RCC_PLLCLKOUT_ENABLE      __HAL_RCC_PLL1_CLKOUT_ENABLE
-
 
3835
#define __HAL_RCC_PLLCLKOUT_DISABLE     __HAL_RCC_PLL1_CLKOUT_DISABLE
-
 
3836
#define __HAL_RCC_GET_PLLCLKOUT_CONFIG  __HAL_RCC_GET_PLL1_CLKOUT_CONFIG
-
 
3837
 
-
 
3838
#define __HAL_RCC_PLL2FRACN_ENABLE      __HAL_RCC_PLL2_FRACN_ENABLE
-
 
3839
#define __HAL_RCC_PLL2FRACN_DISABLE     __HAL_RCC_PLL2_FRACN_DISABLE
-
 
3840
#define __HAL_RCC_PLL2CLKOUT_ENABLE     __HAL_RCC_PLL2_CLKOUT_ENABLE
-
 
3841
#define __HAL_RCC_PLL2CLKOUT_DISABLE    __HAL_RCC_PLL2_CLKOUT_DISABLE
-
 
3842
#define __HAL_RCC_PLL2FRACN_CONFIG      __HAL_RCC_PLL2_FRACN_CONFIG
-
 
3843
#define __HAL_RCC_GET_PLL2CLKOUT_CONFIG __HAL_RCC_GET_PLL2_CLKOUT_CONFIG
-
 
3844
 
-
 
3845
#define __HAL_RCC_PLL3FRACN_ENABLE      __HAL_RCC_PLL3_FRACN_ENABLE
-
 
3846
#define __HAL_RCC_PLL3FRACN_DISABLE     __HAL_RCC_PLL3_FRACN_DISABLE
-
 
3847
#define __HAL_RCC_PLL3CLKOUT_ENABLE     __HAL_RCC_PLL3_CLKOUT_ENABLE
-
 
3848
#define __HAL_RCC_PLL3CLKOUT_DISABLE    __HAL_RCC_PLL3_CLKOUT_DISABLE
-
 
3849
#define __HAL_RCC_PLL3FRACN_CONFIG      __HAL_RCC_PLL3_FRACN_CONFIG
-
 
3850
#define __HAL_RCC_GET_PLL3CLKOUT_CONFIG __HAL_RCC_GET_PLL3_CLKOUT_CONFIG
-
 
3851
 
-
 
3852
#define RCC_PLL2VCIRANGE_0              RCC_PLL2_VCIRANGE_0
-
 
3853
#define RCC_PLL2VCIRANGE_1              RCC_PLL2_VCIRANGE_1
-
 
3854
#define RCC_PLL2VCIRANGE_2              RCC_PLL2_VCIRANGE_2
-
 
3855
#define RCC_PLL2VCIRANGE_3              RCC_PLL2_VCIRANGE_3
-
 
3856
 
-
 
3857
#define RCC_PLL2VCOWIDE                 RCC_PLL2_VCORANGE_WIDE
-
 
3858
#define RCC_PLL2VCOMEDIUM               RCC_PLL2_VCORANGE_MEDIUM
-
 
3859
 
-
 
3860
#define RCC_PLL2SOURCE_NONE             RCC_PLL2_SOURCE_NONE
-
 
3861
#define RCC_PLL2SOURCE_HSI              RCC_PLL2_SOURCE_HSI
-
 
3862
#define RCC_PLL2SOURCE_CSI              RCC_PLL2_SOURCE_CSI
-
 
3863
#define RCC_PLL2SOURCE_HSE              RCC_PLL2_SOURCE_HSE
-
 
3864
 
-
 
3865
#define RCC_PLL3VCIRANGE_0              RCC_PLL3_VCIRANGE_0
-
 
3866
#define RCC_PLL3VCIRANGE_1              RCC_PLL3_VCIRANGE_1
-
 
3867
#define RCC_PLL3VCIRANGE_2              RCC_PLL3_VCIRANGE_2
-
 
3868
#define RCC_PLL3VCIRANGE_3              RCC_PLL3_VCIRANGE_3
-
 
3869
 
-
 
3870
#define RCC_PLL3VCOWIDE                 RCC_PLL3_VCORANGE_WIDE
-
 
3871
#define RCC_PLL3VCOMEDIUM               RCC_PLL3_VCORANGE_MEDIUM
-
 
3872
 
-
 
3873
#define RCC_PLL3SOURCE_NONE             RCC_PLL3_SOURCE_NONE
-
 
3874
#define RCC_PLL3SOURCE_HSI              RCC_PLL3_SOURCE_HSI
-
 
3875
#define RCC_PLL3SOURCE_CSI              RCC_PLL3_SOURCE_CSI
-
 
3876
#define RCC_PLL3SOURCE_HSE              RCC_PLL3_SOURCE_HSE
-
 
3877
 
-
 
3878
 
-
 
3879
#endif /* STM32H5 */
-
 
3880
 
-
 
3881
/**
-
 
3882
  * @}
-
 
3883
  */
-
 
3884
 
-
 
3885
/** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
-
 
3886
  * @{
-
 
3887
  */
-
 
3888
#define  HAL_RNG_ReadyCallback(__HANDLE__)  HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
-
 
3889
 
-
 
3890
/**
-
 
3891
  * @}
-
 
3892
  */
-
 
3893
 
-
 
3894
/** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
-
 
3895
  * @{
-
 
3896
  */
-
 
3897
#if defined (STM32G0) || defined (STM32L5) || defined (STM32L412xx) || defined (STM32L422xx) || \
-
 
3898
    defined (STM32L4P5xx)|| defined (STM32L4Q5xx) || defined (STM32G4) || defined (STM32WL) || defined (STM32U5) || \
-
 
3899
    defined (STM32WBA) || defined (STM32H5) || defined (STM32C0)
-
 
3900
#else
-
 
3901
#define __HAL_RTC_CLEAR_FLAG                      __HAL_RTC_EXTI_CLEAR_FLAG
-
 
3902
#endif
-
 
3903
#define __HAL_RTC_DISABLE_IT                      __HAL_RTC_EXTI_DISABLE_IT
-
 
3904
#define __HAL_RTC_ENABLE_IT                       __HAL_RTC_EXTI_ENABLE_IT
-
 
3905
 
-
 
3906
#if defined (STM32F1)
-
 
3907
#define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
-
 
3908
 
-
 
3909
#define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_ENABLE_IT()
-
 
3910
 
-
 
3911
#define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_DISABLE_IT()
-
 
3912
 
-
 
3913
#define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT)    __HAL_RTC_ALARM_EXTI_GET_FLAG()
-
 
3914
 
-
 
3915
#define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
-
 
3916
#else
-
 
3917
#define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
-
 
3918
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
-
 
3919
                                                    __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
-
 
3920
#define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__)   (((__EXTI_LINE__)  == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
-
 
3921
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
-
 
3922
                                                    __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
-
 
3923
#define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
-
 
3924
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
-
 
3925
                                                    __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
-
 
3926
#define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__)    (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
-
 
3927
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
-
 
3928
                                                    __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
-
 
3929
#define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__)   (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
-
 
3930
                                                       (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() :  \
-
 
3931
                                                        __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
-
 
3932
#endif   /* STM32F1 */
-
 
3933
 
-
 
3934
#if defined (STM32F0) || defined (STM32F2) || defined (STM32F3) || defined (STM32F4) || defined (STM32F7) || \
-
 
3935
    defined (STM32L0) || defined (STM32L1)
-
 
3936
#define __HAL_RTC_TAMPER_GET_IT                   __HAL_RTC_TAMPER_GET_FLAG
-
 
3937
#endif
-
 
3938
 
-
 
3939
#define IS_ALARM                                  IS_RTC_ALARM
-
 
3940
#define IS_ALARM_MASK                             IS_RTC_ALARM_MASK
-
 
3941
#define IS_TAMPER                                 IS_RTC_TAMPER
-
 
3942
#define IS_TAMPER_ERASE_MODE                      IS_RTC_TAMPER_ERASE_MODE
-
 
3943
#define IS_TAMPER_FILTER                          IS_RTC_TAMPER_FILTER
-
 
3944
#define IS_TAMPER_INTERRUPT                       IS_RTC_TAMPER_INTERRUPT
-
 
3945
#define IS_TAMPER_MASKFLAG_STATE                  IS_RTC_TAMPER_MASKFLAG_STATE
-
 
3946
#define IS_TAMPER_PRECHARGE_DURATION              IS_RTC_TAMPER_PRECHARGE_DURATION
-
 
3947
#define IS_TAMPER_PULLUP_STATE                    IS_RTC_TAMPER_PULLUP_STATE
-
 
3948
#define IS_TAMPER_SAMPLING_FREQ                   IS_RTC_TAMPER_SAMPLING_FREQ
-
 
3949
#define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION     IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
-
 
3950
#define IS_TAMPER_TRIGGER                         IS_RTC_TAMPER_TRIGGER
-
 
3951
#define IS_WAKEUP_CLOCK                           IS_RTC_WAKEUP_CLOCK
-
 
3952
#define IS_WAKEUP_COUNTER                         IS_RTC_WAKEUP_COUNTER
-
 
3953
 
-
 
3954
#define __RTC_WRITEPROTECTION_ENABLE  __HAL_RTC_WRITEPROTECTION_ENABLE
-
 
3955
#define __RTC_WRITEPROTECTION_DISABLE  __HAL_RTC_WRITEPROTECTION_DISABLE
-
 
3956
 
-
 
3957
#if defined (STM32H5)
-
 
3958
#define __HAL_RCC_RTCAPB_CLK_ENABLE   __HAL_RCC_RTC_CLK_ENABLE
-
 
3959
#define __HAL_RCC_RTCAPB_CLK_DISABLE  __HAL_RCC_RTC_CLK_DISABLE
-
 
3960
#endif   /* STM32H5 */
-
 
3961
 
-
 
3962
/**
-
 
3963
  * @}
-
 
3964
  */
-
 
3965
 
-
 
3966
/** @defgroup HAL_SD_Aliased_Macros HAL SD/MMC Aliased Macros maintained for legacy purpose
-
 
3967
  * @{
-
 
3968
  */
-
 
3969
 
-
 
3970
#define SD_OCR_CID_CSD_OVERWRIETE   SD_OCR_CID_CSD_OVERWRITE
-
 
3971
#define SD_CMD_SD_APP_STAUS         SD_CMD_SD_APP_STATUS
-
 
3972
 
-
 
3973
#if !defined(STM32F1) && !defined(STM32F2) && !defined(STM32F4) && !defined(STM32L1)
-
 
3974
#define eMMC_HIGH_VOLTAGE_RANGE     EMMC_HIGH_VOLTAGE_RANGE
-
 
3975
#define eMMC_DUAL_VOLTAGE_RANGE     EMMC_DUAL_VOLTAGE_RANGE
-
 
3976
#define eMMC_LOW_VOLTAGE_RANGE      EMMC_LOW_VOLTAGE_RANGE
-
 
3977
 
-
 
3978
#define SDMMC_NSpeed_CLK_DIV        SDMMC_NSPEED_CLK_DIV
-
 
3979
#define SDMMC_HSpeed_CLK_DIV        SDMMC_HSPEED_CLK_DIV
-
 
3980
#endif
-
 
3981
 
-
 
3982
#if defined(STM32F4) || defined(STM32F2)
-
 
3983
#define  SD_SDMMC_DISABLED          SD_SDIO_DISABLED
-
 
3984
#define  SD_SDMMC_FUNCTION_BUSY     SD_SDIO_FUNCTION_BUSY
-
 
3985
#define  SD_SDMMC_FUNCTION_FAILED   SD_SDIO_FUNCTION_FAILED
-
 
3986
#define  SD_SDMMC_UNKNOWN_FUNCTION  SD_SDIO_UNKNOWN_FUNCTION
-
 
3987
#define  SD_CMD_SDMMC_SEN_OP_COND   SD_CMD_SDIO_SEN_OP_COND
-
 
3988
#define  SD_CMD_SDMMC_RW_DIRECT     SD_CMD_SDIO_RW_DIRECT
-
 
3989
#define  SD_CMD_SDMMC_RW_EXTENDED   SD_CMD_SDIO_RW_EXTENDED
-
 
3990
#define  __HAL_SD_SDMMC_ENABLE      __HAL_SD_SDIO_ENABLE
-
 
3991
#define  __HAL_SD_SDMMC_DISABLE     __HAL_SD_SDIO_DISABLE
-
 
3992
#define  __HAL_SD_SDMMC_DMA_ENABLE  __HAL_SD_SDIO_DMA_ENABLE
-
 
3993
#define  __HAL_SD_SDMMC_DMA_DISABLE __HAL_SD_SDIO_DMA_DISABL
-
 
3994
#define  __HAL_SD_SDMMC_ENABLE_IT   __HAL_SD_SDIO_ENABLE_IT
-
 
3995
#define  __HAL_SD_SDMMC_DISABLE_IT  __HAL_SD_SDIO_DISABLE_IT
-
 
3996
#define  __HAL_SD_SDMMC_GET_FLAG    __HAL_SD_SDIO_GET_FLAG
-
 
3997
#define  __HAL_SD_SDMMC_CLEAR_FLAG  __HAL_SD_SDIO_CLEAR_FLAG
-
 
3998
#define  __HAL_SD_SDMMC_GET_IT      __HAL_SD_SDIO_GET_IT
-
 
3999
#define  __HAL_SD_SDMMC_CLEAR_IT    __HAL_SD_SDIO_CLEAR_IT
-
 
4000
#define  SDMMC_STATIC_FLAGS         SDIO_STATIC_FLAGS
-
 
4001
#define  SDMMC_CMD0TIMEOUT          SDIO_CMD0TIMEOUT
-
 
4002
#define  SD_SDMMC_SEND_IF_COND      SD_SDIO_SEND_IF_COND
-
 
4003
/* alias CMSIS */
-
 
4004
#define  SDMMC1_IRQn                SDIO_IRQn
-
 
4005
#define  SDMMC1_IRQHandler          SDIO_IRQHandler
-
 
4006
#endif
-
 
4007
 
-
 
4008
#if defined(STM32F7) || defined(STM32L4)
-
 
4009
#define  SD_SDIO_DISABLED           SD_SDMMC_DISABLED
-
 
4010
#define  SD_SDIO_FUNCTION_BUSY      SD_SDMMC_FUNCTION_BUSY
-
 
4011
#define  SD_SDIO_FUNCTION_FAILED    SD_SDMMC_FUNCTION_FAILED
-
 
4012
#define  SD_SDIO_UNKNOWN_FUNCTION   SD_SDMMC_UNKNOWN_FUNCTION
-
 
4013
#define  SD_CMD_SDIO_SEN_OP_COND    SD_CMD_SDMMC_SEN_OP_COND
-
 
4014
#define  SD_CMD_SDIO_RW_DIRECT      SD_CMD_SDMMC_RW_DIRECT
-
 
4015
#define  SD_CMD_SDIO_RW_EXTENDED    SD_CMD_SDMMC_RW_EXTENDED
-
 
4016
#define  __HAL_SD_SDIO_ENABLE       __HAL_SD_SDMMC_ENABLE
-
 
4017
#define  __HAL_SD_SDIO_DISABLE      __HAL_SD_SDMMC_DISABLE
-
 
4018
#define  __HAL_SD_SDIO_DMA_ENABLE   __HAL_SD_SDMMC_DMA_ENABLE
-
 
4019
#define  __HAL_SD_SDIO_DMA_DISABL   __HAL_SD_SDMMC_DMA_DISABLE
-
 
4020
#define  __HAL_SD_SDIO_ENABLE_IT    __HAL_SD_SDMMC_ENABLE_IT
-
 
4021
#define  __HAL_SD_SDIO_DISABLE_IT   __HAL_SD_SDMMC_DISABLE_IT
-
 
4022
#define  __HAL_SD_SDIO_GET_FLAG     __HAL_SD_SDMMC_GET_FLAG
-
 
4023
#define  __HAL_SD_SDIO_CLEAR_FLAG   __HAL_SD_SDMMC_CLEAR_FLAG
-
 
4024
#define  __HAL_SD_SDIO_GET_IT       __HAL_SD_SDMMC_GET_IT
-
 
4025
#define  __HAL_SD_SDIO_CLEAR_IT     __HAL_SD_SDMMC_CLEAR_IT
-
 
4026
#define  SDIO_STATIC_FLAGS          SDMMC_STATIC_FLAGS
-
 
4027
#define  SDIO_CMD0TIMEOUT           SDMMC_CMD0TIMEOUT
-
 
4028
#define  SD_SDIO_SEND_IF_COND       SD_SDMMC_SEND_IF_COND
-
 
4029
/* alias CMSIS for compatibilities */
-
 
4030
#define  SDIO_IRQn                  SDMMC1_IRQn
-
 
4031
#define  SDIO_IRQHandler            SDMMC1_IRQHandler
-
 
4032
#endif
-
 
4033
 
-
 
4034
#if defined(STM32F7) || defined(STM32F4) || defined(STM32F2) || defined(STM32L4) || defined(STM32H7)
-
 
4035
#define  HAL_SD_CardCIDTypedef       HAL_SD_CardCIDTypeDef
-
 
4036
#define  HAL_SD_CardCSDTypedef       HAL_SD_CardCSDTypeDef
-
 
4037
#define  HAL_SD_CardStatusTypedef    HAL_SD_CardStatusTypeDef
-
 
4038
#define  HAL_SD_CardStateTypedef     HAL_SD_CardStateTypeDef
-
 
4039
#endif
-
 
4040
 
-
 
4041
#if defined(STM32H7) || defined(STM32L5)
-
 
4042
#define HAL_MMCEx_Read_DMADoubleBuffer0CpltCallback   HAL_MMCEx_Read_DMADoubleBuf0CpltCallback
-
 
4043
#define HAL_MMCEx_Read_DMADoubleBuffer1CpltCallback   HAL_MMCEx_Read_DMADoubleBuf1CpltCallback
-
 
4044
#define HAL_MMCEx_Write_DMADoubleBuffer0CpltCallback  HAL_MMCEx_Write_DMADoubleBuf0CpltCallback
-
 
4045
#define HAL_MMCEx_Write_DMADoubleBuffer1CpltCallback  HAL_MMCEx_Write_DMADoubleBuf1CpltCallback
-
 
4046
#define HAL_SDEx_Read_DMADoubleBuffer0CpltCallback    HAL_SDEx_Read_DMADoubleBuf0CpltCallback
-
 
4047
#define HAL_SDEx_Read_DMADoubleBuffer1CpltCallback    HAL_SDEx_Read_DMADoubleBuf1CpltCallback
-
 
4048
#define HAL_SDEx_Write_DMADoubleBuffer0CpltCallback   HAL_SDEx_Write_DMADoubleBuf0CpltCallback
-
 
4049
#define HAL_SDEx_Write_DMADoubleBuffer1CpltCallback   HAL_SDEx_Write_DMADoubleBuf1CpltCallback
-
 
4050
#define HAL_SD_DriveTransciver_1_8V_Callback          HAL_SD_DriveTransceiver_1_8V_Callback
-
 
4051
#endif
-
 
4052
/**
-
 
4053
  * @}
-
 
4054
  */
-
 
4055
 
-
 
4056
/** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
-
 
4057
  * @{
-
 
4058
  */
-
 
4059
 
-
 
4060
#define __SMARTCARD_ENABLE_IT           __HAL_SMARTCARD_ENABLE_IT
-
 
4061
#define __SMARTCARD_DISABLE_IT          __HAL_SMARTCARD_DISABLE_IT
-
 
4062
#define __SMARTCARD_ENABLE              __HAL_SMARTCARD_ENABLE
-
 
4063
#define __SMARTCARD_DISABLE             __HAL_SMARTCARD_DISABLE
-
 
4064
#define __SMARTCARD_DMA_REQUEST_ENABLE  __HAL_SMARTCARD_DMA_REQUEST_ENABLE
-
 
4065
#define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
-
 
4066
 
-
 
4067
#define __HAL_SMARTCARD_GETCLOCKSOURCE  SMARTCARD_GETCLOCKSOURCE
-
 
4068
#define __SMARTCARD_GETCLOCKSOURCE      SMARTCARD_GETCLOCKSOURCE
-
 
4069
 
-
 
4070
#define IS_SMARTCARD_ONEBIT_SAMPLING    IS_SMARTCARD_ONE_BIT_SAMPLE
-
 
4071
 
-
 
4072
/**
-
 
4073
  * @}
-
 
4074
  */
-
 
4075
 
-
 
4076
/** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
-
 
4077
  * @{
-
 
4078
  */
-
 
4079
#define __HAL_SMBUS_RESET_CR1           SMBUS_RESET_CR1
-
 
4080
#define __HAL_SMBUS_RESET_CR2           SMBUS_RESET_CR2
-
 
4081
#define __HAL_SMBUS_GENERATE_START      SMBUS_GENERATE_START
-
 
4082
#define __HAL_SMBUS_GET_ADDR_MATCH      SMBUS_GET_ADDR_MATCH
-
 
4083
#define __HAL_SMBUS_GET_DIR             SMBUS_GET_DIR
-
 
4084
#define __HAL_SMBUS_GET_STOP_MODE       SMBUS_GET_STOP_MODE
-
 
4085
#define __HAL_SMBUS_GET_PEC_MODE        SMBUS_GET_PEC_MODE
-
 
4086
#define __HAL_SMBUS_GET_ALERT_ENABLED   SMBUS_GET_ALERT_ENABLED
-
 
4087
/**
-
 
4088
  * @}
-
 
4089
  */
-
 
4090
 
-
 
4091
/** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
-
 
4092
  * @{
-
 
4093
  */
-
 
4094
 
-
 
4095
#define __HAL_SPI_1LINE_TX              SPI_1LINE_TX
-
 
4096
#define __HAL_SPI_1LINE_RX              SPI_1LINE_RX
-
 
4097
#define __HAL_SPI_RESET_CRC             SPI_RESET_CRC
-
 
4098
 
-
 
4099
/**
-
 
4100
  * @}
-
 
4101
  */
-
 
4102
 
-
 
4103
/** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
-
 
4104
  * @{
-
 
4105
  */
-
 
4106
 
-
 
4107
#define __HAL_UART_GETCLOCKSOURCE       UART_GETCLOCKSOURCE
-
 
4108
#define __HAL_UART_MASK_COMPUTATION     UART_MASK_COMPUTATION
-
 
4109
#define __UART_GETCLOCKSOURCE           UART_GETCLOCKSOURCE
-
 
4110
#define __UART_MASK_COMPUTATION         UART_MASK_COMPUTATION
-
 
4111
 
-
 
4112
#define IS_UART_WAKEUPMETHODE           IS_UART_WAKEUPMETHOD
-
 
4113
 
-
 
4114
#define IS_UART_ONEBIT_SAMPLE           IS_UART_ONE_BIT_SAMPLE
-
 
4115
#define IS_UART_ONEBIT_SAMPLING         IS_UART_ONE_BIT_SAMPLE
-
 
4116
 
-
 
4117
/**
-
 
4118
  * @}
-
 
4119
  */
-
 
4120
 
-
 
4121
 
-
 
4122
/** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
-
 
4123
  * @{
-
 
4124
  */
-
 
4125
 
-
 
4126
#define __USART_ENABLE_IT               __HAL_USART_ENABLE_IT
-
 
4127
#define __USART_DISABLE_IT              __HAL_USART_DISABLE_IT
-
 
4128
#define __USART_ENABLE                  __HAL_USART_ENABLE
-
 
4129
#define __USART_DISABLE                 __HAL_USART_DISABLE
-
 
4130
 
-
 
4131
#define __HAL_USART_GETCLOCKSOURCE      USART_GETCLOCKSOURCE
-
 
4132
#define __USART_GETCLOCKSOURCE          USART_GETCLOCKSOURCE
-
 
4133
 
-
 
4134
#if defined(STM32F0) || defined(STM32F3) || defined(STM32F7)
-
 
4135
#define USART_OVERSAMPLING_16               0x00000000U
-
 
4136
#define USART_OVERSAMPLING_8                USART_CR1_OVER8
-
 
4137
 
-
 
4138
#define IS_USART_OVERSAMPLING(__SAMPLING__) (((__SAMPLING__) == USART_OVERSAMPLING_16) || \
-
 
4139
                                             ((__SAMPLING__) == USART_OVERSAMPLING_8))
-
 
4140
#endif /* STM32F0 || STM32F3 || STM32F7 */
-
 
4141
/**
-
 
4142
  * @}
-
 
4143
  */
-
 
4144
 
-
 
4145
/** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
-
 
4146
  * @{
-
 
4147
  */
-
 
4148
#define USB_EXTI_LINE_WAKEUP                               USB_WAKEUP_EXTI_LINE
-
 
4149
 
-
 
4150
#define USB_FS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
-
 
4151
#define USB_FS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
-
 
4152
#define USB_FS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
-
 
4153
#define USB_FS_EXTI_LINE_WAKEUP                            USB_OTG_FS_WAKEUP_EXTI_LINE
-
 
4154
 
-
 
4155
#define USB_HS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
-
 
4156
#define USB_HS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
-
 
4157
#define USB_HS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
-
 
4158
#define USB_HS_EXTI_LINE_WAKEUP                            USB_OTG_HS_WAKEUP_EXTI_LINE
-
 
4159
 
-
 
4160
#define __HAL_USB_EXTI_ENABLE_IT                           __HAL_USB_WAKEUP_EXTI_ENABLE_IT
-
 
4161
#define __HAL_USB_EXTI_DISABLE_IT                          __HAL_USB_WAKEUP_EXTI_DISABLE_IT
-
 
4162
#define __HAL_USB_EXTI_GET_FLAG                            __HAL_USB_WAKEUP_EXTI_GET_FLAG
-
 
4163
#define __HAL_USB_EXTI_CLEAR_FLAG                          __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
-
 
4164
#define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER             __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
-
 
4165
#define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER            __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
-
 
4166
#define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER           __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
-
 
4167
 
-
 
4168
#define __HAL_USB_FS_EXTI_ENABLE_IT                        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
-
 
4169
#define __HAL_USB_FS_EXTI_DISABLE_IT                       __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
-
 
4170
#define __HAL_USB_FS_EXTI_GET_FLAG                         __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
-
 
4171
#define __HAL_USB_FS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
-
 
4172
#define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
-
 
4173
#define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
-
 
4174
#define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
-
 
4175
#define __HAL_USB_FS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
-
 
4176
 
-
 
4177
#define __HAL_USB_HS_EXTI_ENABLE_IT                        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
-
 
4178
#define __HAL_USB_HS_EXTI_DISABLE_IT                       __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
-
 
4179
#define __HAL_USB_HS_EXTI_GET_FLAG                         __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
-
 
4180
#define __HAL_USB_HS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
-
 
4181
#define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
-
 
4182
#define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
-
 
4183
#define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
-
 
4184
#define __HAL_USB_HS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
-
 
4185
 
-
 
4186
#define HAL_PCD_ActiveRemoteWakeup                         HAL_PCD_ActivateRemoteWakeup
-
 
4187
#define HAL_PCD_DeActiveRemoteWakeup                       HAL_PCD_DeActivateRemoteWakeup
-
 
4188
 
-
 
4189
#define HAL_PCD_SetTxFiFo                                  HAL_PCDEx_SetTxFiFo
-
 
4190
#define HAL_PCD_SetRxFiFo                                  HAL_PCDEx_SetRxFiFo
-
 
4191
/**
-
 
4192
  * @}
-
 
4193
  */
-
 
4194
 
-
 
4195
/** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
-
 
4196
  * @{
-
 
4197
  */
-
 
4198
#define __HAL_TIM_SetICPrescalerValue   TIM_SET_ICPRESCALERVALUE
-
 
4199
#define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
-
 
4200
 
-
 
4201
#define TIM_GET_ITSTATUS                __HAL_TIM_GET_IT_SOURCE
-
 
4202
#define TIM_GET_CLEAR_IT                __HAL_TIM_CLEAR_IT
-
 
4203
 
-
 
4204
#define __HAL_TIM_GET_ITSTATUS          __HAL_TIM_GET_IT_SOURCE
-
 
4205
 
-
 
4206
#define __HAL_TIM_DIRECTION_STATUS      __HAL_TIM_IS_TIM_COUNTING_DOWN
-
 
4207
#define __HAL_TIM_PRESCALER             __HAL_TIM_SET_PRESCALER
-
 
4208
#define __HAL_TIM_SetCounter            __HAL_TIM_SET_COUNTER
-
 
4209
#define __HAL_TIM_GetCounter            __HAL_TIM_GET_COUNTER
-
 
4210
#define __HAL_TIM_SetAutoreload         __HAL_TIM_SET_AUTORELOAD
-
 
4211
#define __HAL_TIM_GetAutoreload         __HAL_TIM_GET_AUTORELOAD
-
 
4212
#define __HAL_TIM_SetClockDivision      __HAL_TIM_SET_CLOCKDIVISION
-
 
4213
#define __HAL_TIM_GetClockDivision      __HAL_TIM_GET_CLOCKDIVISION
-
 
4214
#define __HAL_TIM_SetICPrescaler        __HAL_TIM_SET_ICPRESCALER
-
 
4215
#define __HAL_TIM_GetICPrescaler        __HAL_TIM_GET_ICPRESCALER
-
 
4216
#define __HAL_TIM_SetCompare            __HAL_TIM_SET_COMPARE
-
 
4217
#define __HAL_TIM_GetCompare            __HAL_TIM_GET_COMPARE
-
 
4218
 
-
 
4219
#define TIM_BREAKINPUTSOURCE_DFSDM  TIM_BREAKINPUTSOURCE_DFSDM1
-
 
4220
/**
-
 
4221
  * @}
-
 
4222
  */
-
 
4223
 
-
 
4224
/** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
-
 
4225
  * @{
-
 
4226
  */
-
 
4227
 
-
 
4228
#define __HAL_ETH_EXTI_ENABLE_IT                   __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
-
 
4229
#define __HAL_ETH_EXTI_DISABLE_IT                  __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
-
 
4230
#define __HAL_ETH_EXTI_GET_FLAG                    __HAL_ETH_WAKEUP_EXTI_GET_FLAG
-
 
4231
#define __HAL_ETH_EXTI_CLEAR_FLAG                  __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
-
 
4232
#define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER     __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
-
 
4233
#define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER    __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
-
 
4234
#define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER   __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
-
 
4235
 
-
 
4236
#define ETH_PROMISCIOUSMODE_ENABLE   ETH_PROMISCUOUS_MODE_ENABLE
-
 
4237
#define ETH_PROMISCIOUSMODE_DISABLE  ETH_PROMISCUOUS_MODE_DISABLE
-
 
4238
#define IS_ETH_PROMISCIOUS_MODE      IS_ETH_PROMISCUOUS_MODE
-
 
4239
/**
-
 
4240
  * @}
-
 
4241
  */
-
 
4242
 
-
 
4243
/** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
-
 
4244
  * @{
-
 
4245
  */
-
 
4246
#define __HAL_LTDC_LAYER LTDC_LAYER
-
 
4247
#define __HAL_LTDC_RELOAD_CONFIG  __HAL_LTDC_RELOAD_IMMEDIATE_CONFIG
-
 
4248
/**
-
 
4249
  * @}
-
 
4250
  */
-
 
4251
 
-
 
4252
/** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
-
 
4253
  * @{
-
 
4254
  */
-
 
4255
#define SAI_OUTPUTDRIVE_DISABLED          SAI_OUTPUTDRIVE_DISABLE
-
 
4256
#define SAI_OUTPUTDRIVE_ENABLED           SAI_OUTPUTDRIVE_ENABLE
-
 
4257
#define SAI_MASTERDIVIDER_ENABLED         SAI_MASTERDIVIDER_ENABLE
-
 
4258
#define SAI_MASTERDIVIDER_DISABLED        SAI_MASTERDIVIDER_DISABLE
-
 
4259
#define SAI_STREOMODE                     SAI_STEREOMODE
-
 
4260
#define SAI_FIFOStatus_Empty              SAI_FIFOSTATUS_EMPTY
-
 
4261
#define SAI_FIFOStatus_Less1QuarterFull   SAI_FIFOSTATUS_LESS1QUARTERFULL
-
 
4262
#define SAI_FIFOStatus_1QuarterFull       SAI_FIFOSTATUS_1QUARTERFULL
-
 
4263
#define SAI_FIFOStatus_HalfFull           SAI_FIFOSTATUS_HALFFULL
-
 
4264
#define SAI_FIFOStatus_3QuartersFull      SAI_FIFOSTATUS_3QUARTERFULL
-
 
4265
#define SAI_FIFOStatus_Full               SAI_FIFOSTATUS_FULL
-
 
4266
#define IS_SAI_BLOCK_MONO_STREO_MODE      IS_SAI_BLOCK_MONO_STEREO_MODE
-
 
4267
#define SAI_SYNCHRONOUS_EXT               SAI_SYNCHRONOUS_EXT_SAI1
-
 
4268
#define SAI_SYNCEXT_IN_ENABLE             SAI_SYNCEXT_OUTBLOCKA_ENABLE
-
 
4269
/**
-
 
4270
  * @}
-
 
4271
  */
-
 
4272
 
-
 
4273
/** @defgroup HAL_SPDIFRX_Aliased_Macros HAL SPDIFRX Aliased Macros maintained for legacy purpose
-
 
4274
  * @{
-
 
4275
  */
-
 
4276
#if defined(STM32H7)
-
 
4277
#define HAL_SPDIFRX_ReceiveControlFlow      HAL_SPDIFRX_ReceiveCtrlFlow
-
 
4278
#define HAL_SPDIFRX_ReceiveControlFlow_IT   HAL_SPDIFRX_ReceiveCtrlFlow_IT
-
 
4279
#define HAL_SPDIFRX_ReceiveControlFlow_DMA  HAL_SPDIFRX_ReceiveCtrlFlow_DMA
-
 
4280
#endif
-
 
4281
/**
-
 
4282
  * @}
-
 
4283
  */
-
 
4284
 
-
 
4285
/** @defgroup HAL_HRTIM_Aliased_Functions HAL HRTIM Aliased Functions maintained for legacy purpose
-
 
4286
  * @{
-
 
4287
  */
-
 
4288
#if defined (STM32H7) || defined (STM32G4) || defined (STM32F3)
-
 
4289
#define HAL_HRTIM_WaveformCounterStart_IT      HAL_HRTIM_WaveformCountStart_IT
-
 
4290
#define HAL_HRTIM_WaveformCounterStart_DMA     HAL_HRTIM_WaveformCountStart_DMA
-
 
4291
#define HAL_HRTIM_WaveformCounterStart         HAL_HRTIM_WaveformCountStart
-
 
4292
#define HAL_HRTIM_WaveformCounterStop_IT       HAL_HRTIM_WaveformCountStop_IT
-
 
4293
#define HAL_HRTIM_WaveformCounterStop_DMA      HAL_HRTIM_WaveformCountStop_DMA
-
 
4294
#define HAL_HRTIM_WaveformCounterStop          HAL_HRTIM_WaveformCountStop
-
 
4295
#endif
-
 
4296
/**
-
 
4297
  * @}
-
 
4298
  */
-
 
4299
 
-
 
4300
/** @defgroup HAL_QSPI_Aliased_Macros HAL QSPI Aliased Macros maintained for legacy purpose
-
 
4301
  * @{
-
 
4302
  */
-
 
4303
#if defined (STM32L4) || defined (STM32F4) || defined (STM32F7) || defined(STM32H7)
-
 
4304
#define HAL_QPSI_TIMEOUT_DEFAULT_VALUE HAL_QSPI_TIMEOUT_DEFAULT_VALUE
-
 
4305
#endif /* STM32L4 || STM32F4 || STM32F7 */
-
 
4306
/**
-
 
4307
  * @}
-
 
4308
  */
-
 
4309
 
-
 
4310
/** @defgroup HAL_Generic_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
-
 
4311
  * @{
-
 
4312
  */
-
 
4313
#if defined (STM32F7)
-
 
4314
#define ART_ACCLERATOR_ENABLE ART_ACCELERATOR_ENABLE
-
 
4315
#endif /* STM32F7 */
-
 
4316
/**
-
 
4317
  * @}
-
 
4318
  */
-
 
4319
 
-
 
4320
/** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
-
 
4321
  * @{
-
 
4322
  */
-
 
4323
 
-
 
4324
/**
-
 
4325
  * @}
-
 
4326
  */
-
 
4327
 
-
 
4328
#ifdef __cplusplus
-
 
4329
}
-
 
4330
#endif
-
 
4331
 
-
 
4332
#endif /* STM32_HAL_LEGACY */
-
 
4333
 
-
 
4334