Rev 61 | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed
Rev 61 | Rev 77 | ||
---|---|---|---|
Line 1... | Line 1... | ||
1 | /** |
1 | /** |
2 | ****************************************************************************** |
2 | ****************************************************************************** |
3 | * @file stm32l151xe.h |
3 | * @file stm32l151xe.h |
4 | * @author MCD Application Team |
4 | * @author MCD Application Team |
5 | * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File. |
5 | * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File. |
6 | * This file contains all the peripheral register's definitions, bits |
6 | * This file contains all the peripheral register's definitions, bits |
7 | * definitions and memory mapping for STM32L1xx devices. |
7 | * definitions and memory mapping for STM32L1xx devices. |
8 | * |
8 | * |
9 | * This file contains: |
9 | * This file contains: |
10 | * - Data structures and the address mapping for all peripherals |
10 | * - Data structures and the address mapping for all peripherals |
11 | * - Peripheral's registers declarations and bits definition |
11 | * - Peripheral's registers declarations and bits definition |
12 | * - Macros to access peripheralÂ’s registers hardware |
12 | * - Macros to access peripheral's registers hardware |
13 | * |
13 | * |
14 | ****************************************************************************** |
14 | ****************************************************************************** |
15 | * @attention |
15 | * @attention |
16 | * |
16 | * |
17 | * <h2><center>© Copyright (c) 2017 STMicroelectronics. |
17 | * Copyright (c) 2017-2021 STMicroelectronics. |
18 | * All rights reserved.</center></h2> |
18 | * All rights reserved. |
19 | * |
19 | * |
20 | * This software component is licensed by ST under BSD 3-Clause license, |
20 | * This software is licensed under terms that can be found in the LICENSE file |
21 | * the "License"; You may not use this file except in compliance with the |
21 | * in the root directory of this software component. |
22 | * License. You may obtain a copy of the License at: |
22 | * If no LICENSE file comes with this software, it is provided AS-IS. |
23 | * opensource.org/licenses/BSD-3-Clause |
23 | * |
24 | * |
24 | ****************************************************************************** |
25 | ****************************************************************************** |
25 | */ |
26 | */ |
26 | |
27 | 27 | /** @addtogroup CMSIS |
|
28 | /** @addtogroup CMSIS |
28 | * @{ |
29 | * @{ |
29 | */ |
30 | */ |
30 | |
31 | 31 | /** @addtogroup stm32l151xe |
|
32 | /** @addtogroup stm32l151xe |
32 | * @{ |
33 | * @{ |
33 | */ |
34 | */ |
34 | |
35 | 35 | #ifndef __STM32L151xE_H |
|
36 | #ifndef __STM32L151xE_H |
36 | #define __STM32L151xE_H |
37 | #define __STM32L151xE_H |
37 | |
38 | 38 | #ifdef __cplusplus |
|
39 | #ifdef __cplusplus |
39 | extern "C" { |
40 | extern "C" { |
40 | #endif |
41 | #endif |
41 | |
42 | 42 | ||
43 | 43 | /** @addtogroup Configuration_section_for_CMSIS |
|
44 | /** @addtogroup Configuration_section_for_CMSIS |
44 | * @{ |
45 | * @{ |
45 | */ |
46 | */ |
46 | /** |
47 | /** |
47 | * @brief Configuration of the Cortex-M3 Processor and Core Peripherals |
48 | * @brief Configuration of the Cortex-M3 Processor and Core Peripherals |
48 | */ |
49 | */ |
49 | #define __CM3_REV 0x200U /*!< Cortex-M3 Revision r2p0 */ |
50 | #define __CM3_REV 0x200U /*!< Cortex-M3 Revision r2p0 */ |
50 | #define __MPU_PRESENT 1U /*!< STM32L1xx provides MPU */ |
51 | #define __MPU_PRESENT 1U /*!< STM32L1xx provides MPU */ |
51 | #define __NVIC_PRIO_BITS 4U /*!< STM32L1xx uses 4 Bits for the Priority Levels */ |
52 | #define __NVIC_PRIO_BITS 4U /*!< STM32L1xx uses 4 Bits for the Priority Levels */ |
52 | #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ |
53 | #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ |
53 | |
54 | 54 | /** |
|
55 | /** |
55 | * @} |
56 | * @} |
56 | */ |
57 | */ |
57 | |
58 | 58 | /** @addtogroup Peripheral_interrupt_number_definition |
|
59 | /** @addtogroup Peripheral_interrupt_number_definition |
59 | * @{ |
60 | * @{ |
60 | */ |
61 | */ |
61 | |
62 | 62 | /** |
|
63 | /** |
63 | * @brief STM32L1xx Interrupt Number Definition, according to the selected device |
64 | * @brief STM32L1xx Interrupt Number Definition, according to the selected device |
64 | * in @ref Library_configuration_section |
65 | * in @ref Library_configuration_section |
65 | */ |
66 | */ |
66 | |
67 | 67 | /*!< Interrupt Number Definition */ |
|
68 | /*!< Interrupt Number Definition */ |
68 | typedef enum |
69 | typedef enum |
69 | { |
70 | { |
70 | /****** Cortex-M3 Processor Exceptions Numbers ******************************************************/ |
71 | /****** Cortex-M3 Processor Exceptions Numbers ******************************************************/ |
71 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
72 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
72 | HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */ |
73 | HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */ |
73 | MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */ |
74 | MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */ |
74 | BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */ |
75 | BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */ |
75 | UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */ |
76 | UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */ |
76 | SVC_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */ |
77 | SVC_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */ |
77 | DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */ |
78 | DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */ |
78 | PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */ |
79 | PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */ |
79 | SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */ |
80 | SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */ |
80 | |
81 | 81 | /****** STM32L specific Interrupt Numbers ***********************************************************/ |
|
82 | /****** STM32L specific Interrupt Numbers ***********************************************************/ |
82 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
83 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
83 | PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ |
84 | PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ |
84 | TAMPER_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ |
85 | TAMPER_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ |
85 | RTC_WKUP_IRQn = 3, /*!< RTC Wakeup Timer through EXTI Line Interrupt */ |
86 | RTC_WKUP_IRQn = 3, /*!< RTC Wakeup Timer through EXTI Line Interrupt */ |
86 | FLASH_IRQn = 4, /*!< FLASH global Interrupt */ |
87 | FLASH_IRQn = 4, /*!< FLASH global Interrupt */ |
87 | RCC_IRQn = 5, /*!< RCC global Interrupt */ |
88 | RCC_IRQn = 5, /*!< RCC global Interrupt */ |
88 | EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ |
89 | EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ |
89 | EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ |
90 | EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ |
90 | EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ |
91 | EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ |
91 | EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ |
92 | EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ |
92 | EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ |
93 | EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ |
93 | DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */ |
94 | DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */ |
94 | DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */ |
95 | DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */ |
95 | DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */ |
96 | DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */ |
96 | DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */ |
97 | DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */ |
97 | DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */ |
98 | DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */ |
98 | DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */ |
99 | DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */ |
99 | DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */ |
100 | DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */ |
100 | ADC1_IRQn = 18, /*!< ADC1 global Interrupt */ |
101 | ADC1_IRQn = 18, /*!< ADC1 global Interrupt */ |
101 | USB_HP_IRQn = 19, /*!< USB High Priority Interrupt */ |
102 | USB_HP_IRQn = 19, /*!< USB High Priority Interrupt */ |
102 | USB_LP_IRQn = 20, /*!< USB Low Priority Interrupt */ |
103 | USB_LP_IRQn = 20, /*!< USB Low Priority Interrupt */ |
103 | DAC_IRQn = 21, /*!< DAC Interrupt */ |
104 | DAC_IRQn = 21, /*!< DAC Interrupt */ |
104 | COMP_IRQn = 22, /*!< Comparator through EXTI Line Interrupt */ |
105 | COMP_IRQn = 22, /*!< Comparator through EXTI Line Interrupt */ |
105 | EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ |
106 | EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ |
106 | TIM9_IRQn = 25, /*!< TIM9 global Interrupt */ |
107 | TIM9_IRQn = 25, /*!< TIM9 global Interrupt */ |
107 | TIM10_IRQn = 26, /*!< TIM10 global Interrupt */ |
108 | TIM10_IRQn = 26, /*!< TIM10 global Interrupt */ |
108 | TIM11_IRQn = 27, /*!< TIM11 global Interrupt */ |
109 | TIM11_IRQn = 27, /*!< TIM11 global Interrupt */ |
109 | TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ |
110 | TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ |
110 | TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ |
111 | TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ |
111 | TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ |
112 | TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ |
112 | I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ |
113 | I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ |
113 | I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ |
114 | I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ |
114 | I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ |
115 | I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ |
115 | I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ |
116 | I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ |
116 | SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ |
117 | SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ |
117 | SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ |
118 | SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ |
118 | USART1_IRQn = 37, /*!< USART1 global Interrupt */ |
119 | USART1_IRQn = 37, /*!< USART1 global Interrupt */ |
119 | USART2_IRQn = 38, /*!< USART2 global Interrupt */ |
120 | USART2_IRQn = 38, /*!< USART2 global Interrupt */ |
120 | USART3_IRQn = 39, /*!< USART3 global Interrupt */ |
121 | USART3_IRQn = 39, /*!< USART3 global Interrupt */ |
121 | EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ |
122 | EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ |
122 | RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */ |
123 | RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */ |
123 | USB_FS_WKUP_IRQn = 42, /*!< USB FS WakeUp from suspend through EXTI Line Interrupt */ |
124 | USB_FS_WKUP_IRQn = 42, /*!< USB FS WakeUp from suspend through EXTI Line Interrupt */ |
124 | TIM6_IRQn = 43, /*!< TIM6 global Interrupt */ |
125 | TIM6_IRQn = 43, /*!< TIM6 global Interrupt */ |
125 | TIM7_IRQn = 44, /*!< TIM7 global Interrupt */ |
126 | TIM7_IRQn = 44, /*!< TIM7 global Interrupt */ |
126 | TIM5_IRQn = 46, /*!< TIM5 global Interrupt */ |
127 | TIM5_IRQn = 46, /*!< TIM5 global Interrupt */ |
127 | SPI3_IRQn = 47, /*!< SPI3 global Interrupt */ |
128 | SPI3_IRQn = 47, /*!< SPI3 global Interrupt */ |
128 | UART4_IRQn = 48, /*!< UART4 global Interrupt */ |
129 | UART4_IRQn = 48, /*!< UART4 global Interrupt */ |
129 | UART5_IRQn = 49, /*!< UART5 global Interrupt */ |
130 | UART5_IRQn = 49, /*!< UART5 global Interrupt */ |
130 | DMA2_Channel1_IRQn = 50, /*!< DMA2 Channel 1 global Interrupt */ |
131 | DMA2_Channel1_IRQn = 50, /*!< DMA2 Channel 1 global Interrupt */ |
131 | DMA2_Channel2_IRQn = 51, /*!< DMA2 Channel 2 global Interrupt */ |
132 | DMA2_Channel2_IRQn = 51, /*!< DMA2 Channel 2 global Interrupt */ |
132 | DMA2_Channel3_IRQn = 52, /*!< DMA2 Channel 3 global Interrupt */ |
133 | DMA2_Channel3_IRQn = 52, /*!< DMA2 Channel 3 global Interrupt */ |
133 | DMA2_Channel4_IRQn = 53, /*!< DMA2 Channel 4 global Interrupt */ |
134 | DMA2_Channel4_IRQn = 53, /*!< DMA2 Channel 4 global Interrupt */ |
134 | DMA2_Channel5_IRQn = 54, /*!< DMA2 Channel 5 global Interrupt */ |
135 | DMA2_Channel5_IRQn = 54, /*!< DMA2 Channel 5 global Interrupt */ |
135 | COMP_ACQ_IRQn = 56 /*!< Comparator Channel Acquisition global Interrupt */ |
136 | COMP_ACQ_IRQn = 56 /*!< Comparator Channel Acquisition global Interrupt */ |
136 | } IRQn_Type; |
137 | } IRQn_Type; |
137 | |
138 | 138 | /** |
|
139 | /** |
139 | * @} |
140 | * @} |
140 | */ |
141 | */ |
141 | |
142 | 142 | #include "core_cm3.h" |
|
143 | #include "core_cm3.h" |
143 | #include "system_stm32l1xx.h" |
144 | #include "system_stm32l1xx.h" |
144 | #include <stdint.h> |
145 | #include <stdint.h> |
145 | |
146 | 146 | /** @addtogroup Peripheral_registers_structures |
|
147 | /** @addtogroup Peripheral_registers_structures |
147 | * @{ |
148 | * @{ |
148 | */ |
149 | */ |
149 | |
150 | 150 | /** |
|
151 | /** |
151 | * @brief Analog to Digital Converter |
152 | * @brief Analog to Digital Converter |
152 | */ |
153 | */ |
153 | |
154 | 154 | typedef struct |
|
155 | typedef struct |
155 | { |
156 | { |
156 | __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */ |
157 | __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */ |
157 | __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */ |
158 | __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */ |
158 | __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */ |
159 | __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */ |
159 | __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */ |
160 | __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */ |
160 | __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */ |
161 | __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */ |
161 | __IO uint32_t SMPR3; /*!< ADC sample time register 3, Address offset: 0x14 */ |
162 | __IO uint32_t SMPR3; /*!< ADC sample time register 3, Address offset: 0x14 */ |
162 | __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x18 */ |
163 | __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x18 */ |
163 | __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x1C */ |
164 | __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x1C */ |
164 | __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x20 */ |
165 | __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x20 */ |
165 | __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x24 */ |
166 | __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x24 */ |
166 | __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x28 */ |
167 | __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x28 */ |
167 | __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x2C */ |
168 | __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x2C */ |
168 | __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x30 */ |
169 | __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x30 */ |
169 | __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x34 */ |
170 | __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x34 */ |
170 | __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x38 */ |
171 | __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x38 */ |
171 | __IO uint32_t SQR4; /*!< ADC regular sequence register 4, Address offset: 0x3C */ |
172 | __IO uint32_t SQR4; /*!< ADC regular sequence register 4, Address offset: 0x3C */ |
172 | __IO uint32_t SQR5; /*!< ADC regular sequence register 5, Address offset: 0x40 */ |
173 | __IO uint32_t SQR5; /*!< ADC regular sequence register 5, Address offset: 0x40 */ |
173 | __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x44 */ |
174 | __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x44 */ |
174 | __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x48 */ |
175 | __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x48 */ |
175 | __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x4C */ |
176 | __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x4C */ |
176 | __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x50 */ |
177 | __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x50 */ |
177 | __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x54 */ |
178 | __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x54 */ |
178 | __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x58 */ |
179 | __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x58 */ |
179 | __IO uint32_t SMPR0; /*!< ADC sample time register 0, Address offset: 0x5C */ |
180 | __IO uint32_t SMPR0; /*!< ADC sample time register 0, Address offset: 0x5C */ |
180 | } ADC_TypeDef; |
181 | } ADC_TypeDef; |
181 | |
182 | 182 | typedef struct |
|
183 | typedef struct |
183 | { |
184 | { |
184 | __IO uint32_t CSR; /*!< ADC common status register, Address offset: ADC1 base address + 0x300 */ |
185 | __IO uint32_t CSR; /*!< ADC common status register, Address offset: ADC1 base address + 0x300 */ |
185 | __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */ |
186 | __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */ |
186 | } ADC_Common_TypeDef; |
187 | } ADC_Common_TypeDef; |
187 | |
188 | 188 | /** |
|
189 | /** |
189 | * @brief Comparator |
190 | * @brief Comparator |
190 | */ |
191 | */ |
191 | |
192 | 192 | typedef struct |
|
193 | typedef struct |
193 | { |
194 | { |
194 | __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ |
195 | __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ |
195 | } COMP_TypeDef; |
196 | } COMP_TypeDef; |
196 | |
197 | 197 | typedef struct |
|
198 | typedef struct |
198 | { |
199 | { |
199 | __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ |
200 | __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ |
200 | } COMP_Common_TypeDef; |
201 | } COMP_Common_TypeDef; |
201 | |
202 | 202 | /** |
|
203 | /** |
203 | * @brief CRC calculation unit |
204 | * @brief CRC calculation unit |
204 | */ |
205 | */ |
205 | |
206 | 206 | typedef struct |
|
207 | typedef struct |
207 | { |
208 | { |
208 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ |
209 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ |
209 | __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ |
210 | __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ |
210 | uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */ |
211 | uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */ |
211 | uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */ |
212 | uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */ |
212 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ |
213 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ |
213 | } CRC_TypeDef; |
214 | } CRC_TypeDef; |
214 | |
215 | 215 | /** |
|
216 | /** |
216 | * @brief Digital to Analog Converter |
217 | * @brief Digital to Analog Converter |
217 | */ |
218 | */ |
218 | |
219 | 219 | typedef struct |
|
220 | typedef struct |
220 | { |
221 | { |
221 | __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ |
222 | __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ |
222 | __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ |
223 | __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ |
223 | __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ |
224 | __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ |
224 | __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ |
225 | __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ |
225 | __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ |
226 | __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ |
226 | __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ |
227 | __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ |
227 | __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ |
228 | __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ |
228 | __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ |
229 | __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ |
229 | __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ |
230 | __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ |
230 | __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ |
231 | __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ |
231 | __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ |
232 | __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ |
232 | __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ |
233 | __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ |
233 | __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ |
234 | __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ |
234 | __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ |
235 | __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ |
235 | } DAC_TypeDef; |
236 | } DAC_TypeDef; |
236 | |
237 | 237 | /** |
|
238 | /** |
238 | * @brief Debug MCU |
239 | * @brief Debug MCU |
239 | */ |
240 | */ |
240 | |
241 | 241 | typedef struct |
|
242 | typedef struct |
242 | { |
243 | { |
243 | __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ |
244 | __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ |
244 | __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ |
245 | __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ |
245 | __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ |
246 | __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ |
246 | __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ |
247 | __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ |
247 | }DBGMCU_TypeDef; |
248 | }DBGMCU_TypeDef; |
248 | |
249 | 249 | /** |
|
250 | /** |
250 | * @brief DMA Controller |
251 | * @brief DMA Controller |
251 | */ |
252 | */ |
252 | |
253 | 253 | typedef struct |
|
254 | typedef struct |
254 | { |
255 | { |
255 | __IO uint32_t CCR; /*!< DMA channel x configuration register */ |
256 | __IO uint32_t CCR; /*!< DMA channel x configuration register */ |
256 | __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ |
257 | __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ |
257 | __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ |
258 | __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ |
258 | __IO uint32_t CMAR; /*!< DMA channel x memory address register */ |
259 | __IO uint32_t CMAR; /*!< DMA channel x memory address register */ |
259 | } DMA_Channel_TypeDef; |
260 | } DMA_Channel_TypeDef; |
260 | |
261 | 261 | typedef struct |
|
262 | typedef struct |
262 | { |
263 | { |
263 | __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ |
264 | __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ |
264 | __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ |
265 | __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ |
265 | } DMA_TypeDef; |
266 | } DMA_TypeDef; |
266 | |
267 | 267 | /** |
|
268 | /** |
268 | * @brief External Interrupt/Event Controller |
269 | * @brief External Interrupt/Event Controller |
269 | */ |
270 | */ |
270 | |
271 | 271 | typedef struct |
|
272 | typedef struct |
272 | { |
273 | { |
273 | __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */ |
274 | __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */ |
274 | __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */ |
275 | __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */ |
275 | __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */ |
276 | __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */ |
276 | __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */ |
277 | __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */ |
277 | __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */ |
278 | __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */ |
278 | __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */ |
279 | __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */ |
279 | } EXTI_TypeDef; |
280 | } EXTI_TypeDef; |
280 | |
281 | 281 | /** |
|
282 | /** |
282 | * @brief FLASH Registers |
283 | * @brief FLASH Registers |
283 | */ |
284 | */ |
284 | typedef struct |
285 | typedef struct |
285 | { |
286 | { |
286 | __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */ |
287 | __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */ |
287 | __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */ |
288 | __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */ |
288 | __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */ |
289 | __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */ |
289 | __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */ |
290 | __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */ |
290 | __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */ |
291 | __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */ |
291 | __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */ |
292 | __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */ |
292 | __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */ |
293 | __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */ |
293 | __IO uint32_t OBR; /*!< Option byte register, Address offset: 0x1c */ |
294 | __IO uint32_t OBR; /*!< Option byte register, Address offset: 0x1c */ |
294 | __IO uint32_t WRPR1; /*!< Write protection register 1, Address offset: 0x20 */ |
295 | __IO uint32_t WRPR1; /*!< Write protection register 1, Address offset: 0x20 */ |
295 | uint32_t RESERVED[23]; /*!< Reserved, Address offset: 0x24 */ |
296 | uint32_t RESERVED[23]; /*!< Reserved, Address offset: 0x24 */ |
296 | __IO uint32_t WRPR2; /*!< Write protection register 2, Address offset: 0x80 */ |
297 | __IO uint32_t WRPR2; /*!< Write protection register 2, Address offset: 0x80 */ |
297 | __IO uint32_t WRPR3; /*!< Write protection register 3, Address offset: 0x84 */ |
298 | __IO uint32_t WRPR3; /*!< Write protection register 3, Address offset: 0x84 */ |
298 | __IO uint32_t WRPR4; /*!< Write protection register 4, Address offset: 0x88 */ |
299 | __IO uint32_t WRPR4; /*!< Write protection register 4, Address offset: 0x88 */ |
299 | } FLASH_TypeDef; |
300 | } FLASH_TypeDef; |
300 | |
301 | 301 | /** |
|
302 | /** |
302 | * @brief Option Bytes Registers |
303 | * @brief Option Bytes Registers |
303 | */ |
304 | */ |
304 | typedef struct |
305 | typedef struct |
305 | { |
306 | { |
306 | __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */ |
307 | __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */ |
307 | __IO uint32_t USER; /*!< user register, Address offset: 0x04 */ |
308 | __IO uint32_t USER; /*!< user register, Address offset: 0x04 */ |
308 | __IO uint32_t WRP01; /*!< write protection register 0 1, Address offset: 0x08 */ |
309 | __IO uint32_t WRP01; /*!< write protection register 0 1, Address offset: 0x08 */ |
309 | __IO uint32_t WRP23; /*!< write protection register 2 3, Address offset: 0x0C */ |
310 | __IO uint32_t WRP23; /*!< write protection register 2 3, Address offset: 0x0C */ |
310 | __IO uint32_t WRP45; /*!< write protection register 4 5, Address offset: 0x10 */ |
311 | __IO uint32_t WRP45; /*!< write protection register 4 5, Address offset: 0x10 */ |
311 | __IO uint32_t WRP67; /*!< write protection register 6 7, Address offset: 0x14 */ |
312 | __IO uint32_t WRP67; /*!< write protection register 6 7, Address offset: 0x14 */ |
312 | __IO uint32_t WRP89; /*!< write protection register 8 9, Address offset: 0x18 */ |
313 | __IO uint32_t WRP89; /*!< write protection register 8 9, Address offset: 0x18 */ |
313 | __IO uint32_t WRP1011; /*!< write protection register 10 11, Address offset: 0x1C */ |
314 | __IO uint32_t WRP1011; /*!< write protection register 10 11, Address offset: 0x1C */ |
314 | uint32_t RESERVED[24]; /*!< Reserved, 0x20 -> 0x7C */ |
315 | uint32_t RESERVED[24]; /*!< Reserved, 0x20 -> 0x7C */ |
315 | __IO uint32_t WRP1213; /*!< write protection register 12 13, Address offset: 0x80 */ |
316 | __IO uint32_t WRP1213; /*!< write protection register 12 13, Address offset: 0x80 */ |
316 | __IO uint32_t WRP1415; /*!< write protection register 14 15, Address offset: 0x84 */ |
317 | __IO uint32_t WRP1415; /*!< write protection register 14 15, Address offset: 0x84 */ |
317 | } OB_TypeDef; |
318 | } OB_TypeDef; |
318 | |
319 | 319 | /** |
|
320 | /** |
320 | * @brief Operational Amplifier (OPAMP) |
321 | * @brief Operational Amplifier (OPAMP) |
321 | */ |
322 | */ |
322 | typedef struct |
323 | typedef struct |
323 | { |
324 | { |
324 | __IO uint32_t CSR; /*!< OPAMP control and status register, Address offset: 0x00 */ |
325 | __IO uint32_t CSR; /*!< OPAMP control and status register, Address offset: 0x00 */ |
325 | __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */ |
326 | __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */ |
326 | __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */ |
327 | __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */ |
327 | } OPAMP_TypeDef; |
328 | } OPAMP_TypeDef; |
328 | |
329 | 329 | typedef struct |
|
330 | typedef struct |
330 | { |
331 | { |
331 | __IO uint32_t CSR; /*!< OPAMP control and status register, used for bits common to several OPAMP instances, Address offset: 0x00 */ |
332 | __IO uint32_t CSR; /*!< OPAMP control and status register, used for bits common to several OPAMP instances, Address offset: 0x00 */ |
332 | __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, used for bits common to several OPAMP instances, Address offset: 0x04 */ |
333 | __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, used for bits common to several OPAMP instances, Address offset: 0x04 */ |
333 | } OPAMP_Common_TypeDef; |
334 | } OPAMP_Common_TypeDef; |
334 | |
335 | 335 | /** |
|
336 | /** |
336 | * @brief General Purpose IO |
337 | * @brief General Purpose IO |
337 | */ |
338 | */ |
338 | |
339 | 339 | typedef struct |
|
340 | typedef struct |
340 | { |
341 | { |
341 | __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ |
342 | __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ |
342 | __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ |
343 | __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ |
343 | __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ |
344 | __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ |
344 | __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ |
345 | __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ |
345 | __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ |
346 | __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ |
346 | __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ |
347 | __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ |
347 | __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */ |
348 | __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */ |
348 | __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ |
349 | __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ |
349 | __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */ |
350 | __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */ |
350 | __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */ |
351 | __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */ |
351 | } GPIO_TypeDef; |
352 | } GPIO_TypeDef; |
352 | |
353 | 353 | /** |
|
354 | /** |
354 | * @brief SysTem Configuration |
355 | * @brief SysTem Configuration |
355 | */ |
356 | */ |
356 | |
357 | 357 | typedef struct |
|
358 | typedef struct |
358 | { |
359 | { |
359 | __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ |
360 | __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ |
360 | __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */ |
361 | __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */ |
361 | __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ |
362 | __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ |
362 | } SYSCFG_TypeDef; |
363 | } SYSCFG_TypeDef; |
363 | |
364 | 364 | /** |
|
365 | /** |
365 | * @brief Inter-integrated Circuit Interface |
366 | * @brief Inter-integrated Circuit Interface |
366 | */ |
367 | */ |
367 | |
368 | 368 | typedef struct |
|
369 | typedef struct |
369 | { |
370 | { |
370 | __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ |
371 | __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ |
371 | __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ |
372 | __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ |
372 | __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */ |
373 | __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */ |
373 | __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */ |
374 | __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */ |
374 | __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */ |
375 | __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */ |
375 | __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */ |
376 | __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */ |
376 | __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */ |
377 | __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */ |
377 | __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */ |
378 | __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */ |
378 | __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */ |
379 | __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */ |
379 | } I2C_TypeDef; |
380 | } I2C_TypeDef; |
380 | |
381 | 381 | /** |
|
382 | /** |
382 | * @brief Independent WATCHDOG |
383 | * @brief Independent WATCHDOG |
383 | */ |
384 | */ |
384 | |
385 | 385 | typedef struct |
|
386 | typedef struct |
386 | { |
387 | { |
387 | __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */ |
388 | __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */ |
388 | __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */ |
389 | __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */ |
389 | __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */ |
390 | __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */ |
390 | __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */ |
391 | __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */ |
391 | } IWDG_TypeDef; |
392 | } IWDG_TypeDef; |
392 | |
393 | 393 | /** |
|
394 | /** |
394 | * @brief Power Control |
395 | * @brief Power Control |
395 | */ |
396 | */ |
396 | |
397 | 397 | typedef struct |
|
398 | typedef struct |
398 | { |
399 | { |
399 | __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ |
400 | __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ |
400 | __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ |
401 | __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ |
401 | } PWR_TypeDef; |
402 | } PWR_TypeDef; |
402 | |
403 | 403 | /** |
|
404 | /** |
404 | * @brief Reset and Clock Control |
405 | * @brief Reset and Clock Control |
405 | */ |
406 | */ |
406 | |
407 | 407 | typedef struct |
|
408 | typedef struct |
408 | { |
409 | { |
409 | __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ |
410 | __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ |
410 | __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */ |
411 | __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */ |
411 | __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x08 */ |
412 | __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x08 */ |
412 | __IO uint32_t CIR; /*!< RCC Clock interrupt register, Address offset: 0x0C */ |
413 | __IO uint32_t CIR; /*!< RCC Clock interrupt register, Address offset: 0x0C */ |
413 | __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x10 */ |
414 | __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x10 */ |
414 | __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x14 */ |
415 | __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x14 */ |
415 | __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x18 */ |
416 | __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x18 */ |
416 | __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x1C */ |
417 | __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x1C */ |
417 | __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x20 */ |
418 | __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x20 */ |
418 | __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x24 */ |
419 | __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x24 */ |
419 | __IO uint32_t AHBLPENR; /*!< RCC AHB peripheral clock enable in low power mode register, Address offset: 0x28 */ |
420 | __IO uint32_t AHBLPENR; /*!< RCC AHB peripheral clock enable in low power mode register, Address offset: 0x28 */ |
420 | __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x2C */ |
421 | __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x2C */ |
421 | __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x30 */ |
422 | __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x30 */ |
422 | __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x34 */ |
423 | __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x34 */ |
423 | } RCC_TypeDef; |
424 | } RCC_TypeDef; |
424 | |
425 | 425 | /** |
|
426 | /** |
426 | * @brief Routing Interface |
427 | * @brief Routing Interface |
427 | */ |
428 | */ |
428 | |
429 | 429 | typedef struct |
|
430 | typedef struct |
430 | { |
431 | { |
431 | __IO uint32_t ICR; /*!< RI input capture register, Address offset: 0x00 */ |
432 | __IO uint32_t ICR; /*!< RI input capture register, Address offset: 0x00 */ |
432 | __IO uint32_t ASCR1; /*!< RI analog switches control register, Address offset: 0x04 */ |
433 | __IO uint32_t ASCR1; /*!< RI analog switches control register, Address offset: 0x04 */ |
433 | __IO uint32_t ASCR2; /*!< RI analog switch control register 2, Address offset: 0x08 */ |
434 | __IO uint32_t ASCR2; /*!< RI analog switch control register 2, Address offset: 0x08 */ |
434 | __IO uint32_t HYSCR1; /*!< RI hysteresis control register, Address offset: 0x0C */ |
435 | __IO uint32_t HYSCR1; /*!< RI hysteresis control register, Address offset: 0x0C */ |
435 | __IO uint32_t HYSCR2; /*!< RI Hysteresis control register, Address offset: 0x10 */ |
436 | __IO uint32_t HYSCR2; /*!< RI Hysteresis control register, Address offset: 0x10 */ |
436 | __IO uint32_t HYSCR3; /*!< RI Hysteresis control register, Address offset: 0x14 */ |
437 | __IO uint32_t HYSCR3; /*!< RI Hysteresis control register, Address offset: 0x14 */ |
437 | __IO uint32_t HYSCR4; /*!< RI Hysteresis control register, Address offset: 0x18 */ |
438 | __IO uint32_t HYSCR4; /*!< RI Hysteresis control register, Address offset: 0x18 */ |
438 | __IO uint32_t ASMR1; /*!< RI Analog switch mode register 1, Address offset: 0x1C */ |
439 | __IO uint32_t ASMR1; /*!< RI Analog switch mode register 1, Address offset: 0x1C */ |
439 | __IO uint32_t CMR1; /*!< RI Channel mask register 1, Address offset: 0x20 */ |
440 | __IO uint32_t CMR1; /*!< RI Channel mask register 1, Address offset: 0x20 */ |
440 | __IO uint32_t CICR1; /*!< RI Channel Iden for capture register 1, Address offset: 0x24 */ |
441 | __IO uint32_t CICR1; /*!< RI Channel Iden for capture register 1, Address offset: 0x24 */ |
441 | __IO uint32_t ASMR2; /*!< RI Analog switch mode register 2, Address offset: 0x28 */ |
442 | __IO uint32_t ASMR2; /*!< RI Analog switch mode register 2, Address offset: 0x28 */ |
442 | __IO uint32_t CMR2; /*!< RI Channel mask register 2, Address offset: 0x2C */ |
443 | __IO uint32_t CMR2; /*!< RI Channel mask register 2, Address offset: 0x2C */ |
443 | __IO uint32_t CICR2; /*!< RI Channel Iden for capture register 2, Address offset: 0x30 */ |
444 | __IO uint32_t CICR2; /*!< RI Channel Iden for capture register 2, Address offset: 0x30 */ |
444 | __IO uint32_t ASMR3; /*!< RI Analog switch mode register 3, Address offset: 0x34 */ |
445 | __IO uint32_t ASMR3; /*!< RI Analog switch mode register 3, Address offset: 0x34 */ |
445 | __IO uint32_t CMR3; /*!< RI Channel mask register 3, Address offset: 0x38 */ |
446 | __IO uint32_t CMR3; /*!< RI Channel mask register 3, Address offset: 0x38 */ |
446 | __IO uint32_t CICR3; /*!< RI Channel Iden for capture register 3, Address offset: 0x3C */ |
447 | __IO uint32_t CICR3; /*!< RI Channel Iden for capture register 3, Address offset: 0x3C */ |
447 | __IO uint32_t ASMR4; /*!< RI Analog switch mode register 4, Address offset: 0x40 */ |
448 | __IO uint32_t ASMR4; /*!< RI Analog switch mode register 4, Address offset: 0x40 */ |
448 | __IO uint32_t CMR4; /*!< RI Channel mask register 4, Address offset: 0x44 */ |
449 | __IO uint32_t CMR4; /*!< RI Channel mask register 4, Address offset: 0x44 */ |
449 | __IO uint32_t CICR4; /*!< RI Channel Iden for capture register 4, Address offset: 0x48 */ |
450 | __IO uint32_t CICR4; /*!< RI Channel Iden for capture register 4, Address offset: 0x48 */ |
450 | __IO uint32_t ASMR5; /*!< RI Analog switch mode register 5, Address offset: 0x4C */ |
451 | __IO uint32_t ASMR5; /*!< RI Analog switch mode register 5, Address offset: 0x4C */ |
451 | __IO uint32_t CMR5; /*!< RI Channel mask register 5, Address offset: 0x50 */ |
452 | __IO uint32_t CMR5; /*!< RI Channel mask register 5, Address offset: 0x50 */ |
452 | __IO uint32_t CICR5; /*!< RI Channel Iden for capture register 5, Address offset: 0x54 */ |
453 | __IO uint32_t CICR5; /*!< RI Channel Iden for capture register 5, Address offset: 0x54 */ |
453 | } RI_TypeDef; |
454 | } RI_TypeDef; |
454 | |
455 | 455 | /** |
|
456 | /** |
456 | * @brief Real-Time Clock |
457 | * @brief Real-Time Clock |
457 | */ |
458 | */ |
458 | typedef struct |
459 | typedef struct |
459 | { |
460 | { |
460 | __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ |
461 | __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ |
461 | __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ |
462 | __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ |
462 | __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ |
463 | __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ |
463 | __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ |
464 | __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ |
464 | __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ |
465 | __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ |
465 | __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ |
466 | __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ |
466 | __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */ |
467 | __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */ |
467 | __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ |
468 | __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ |
468 | __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ |
469 | __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ |
469 | __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ |
470 | __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ |
470 | __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ |
471 | __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ |
471 | __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ |
472 | __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ |
472 | __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ |
473 | __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ |
473 | __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ |
474 | __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ |
474 | __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ |
475 | __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ |
475 | __IO uint32_t CALR; /*!< RRTC calibration register, Address offset: 0x3C */ |
476 | __IO uint32_t CALR; /*!< RRTC calibration register, Address offset: 0x3C */ |
476 | __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ |
477 | __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ |
477 | __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ |
478 | __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ |
478 | __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ |
479 | __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ |
479 | uint32_t RESERVED7; /*!< Reserved, 0x4C */ |
480 | uint32_t RESERVED7; /*!< Reserved, 0x4C */ |
480 | __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ |
481 | __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ |
481 | __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ |
482 | __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ |
482 | __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ |
483 | __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ |
483 | __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ |
484 | __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ |
484 | __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ |
485 | __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ |
485 | __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ |
486 | __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ |
486 | __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ |
487 | __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ |
487 | __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ |
488 | __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ |
488 | __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ |
489 | __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ |
489 | __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ |
490 | __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ |
490 | __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ |
491 | __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ |
491 | __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ |
492 | __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ |
492 | __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ |
493 | __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ |
493 | __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ |
494 | __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ |
494 | __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ |
495 | __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ |
495 | __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ |
496 | __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ |
496 | __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ |
497 | __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ |
497 | __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ |
498 | __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ |
498 | __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ |
499 | __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ |
499 | __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ |
500 | __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ |
500 | __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */ |
501 | __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */ |
501 | __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */ |
502 | __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */ |
502 | __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */ |
503 | __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */ |
503 | __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */ |
504 | __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */ |
504 | __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */ |
505 | __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */ |
505 | __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */ |
506 | __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */ |
506 | __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */ |
507 | __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */ |
507 | __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */ |
508 | __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */ |
508 | __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */ |
509 | __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */ |
509 | __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */ |
510 | __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */ |
510 | __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */ |
511 | __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */ |
511 | __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */ |
512 | __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */ |
512 | } RTC_TypeDef; |
513 | } RTC_TypeDef; |
513 | |
514 | 514 | /** |
|
515 | /** |
515 | * @brief Serial Peripheral Interface |
516 | * @brief Serial Peripheral Interface |
516 | */ |
517 | */ |
517 | |
518 | 518 | typedef struct |
|
519 | typedef struct |
519 | { |
520 | { |
520 | __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */ |
521 | __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */ |
521 | __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ |
522 | __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ |
522 | __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ |
523 | __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ |
523 | __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ |
524 | __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ |
524 | __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ |
525 | __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ |
525 | __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */ |
526 | __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */ |
526 | __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */ |
527 | __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */ |
527 | __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ |
528 | __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ |
528 | __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ |
529 | __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ |
529 | } SPI_TypeDef; |
530 | } SPI_TypeDef; |
530 | |
531 | 531 | /** |
|
532 | /** |
532 | * @brief TIM |
533 | * @brief TIM |
533 | */ |
534 | */ |
534 | typedef struct |
535 | typedef struct |
535 | { |
536 | { |
536 | __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ |
537 | __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ |
537 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ |
538 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ |
538 | __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ |
539 | __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ |
539 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ |
540 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ |
540 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ |
541 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ |
541 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ |
542 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ |
542 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ |
543 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ |
543 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ |
544 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ |
544 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ |
545 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ |
545 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ |
546 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ |
546 | __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ |
547 | __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ |
547 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ |
548 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ |
548 | uint32_t RESERVED12; /*!< Reserved, 0x30 */ |
549 | uint32_t RESERVED12; /*!< Reserved, 0x30 */ |
549 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ |
550 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ |
550 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ |
551 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ |
551 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ |
552 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ |
552 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ |
553 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ |
553 | uint32_t RESERVED17; /*!< Reserved, 0x44 */ |
554 | uint32_t RESERVED17; /*!< Reserved, 0x44 */ |
554 | __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ |
555 | __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ |
555 | __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ |
556 | __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ |
556 | __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ |
557 | __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ |
557 | } TIM_TypeDef; |
558 | } TIM_TypeDef; |
558 | /** |
559 | /** |
559 | * @brief Universal Synchronous Asynchronous Receiver Transmitter |
560 | * @brief Universal Synchronous Asynchronous Receiver Transmitter |
560 | */ |
561 | */ |
561 | |
562 | 562 | typedef struct |
|
563 | typedef struct |
563 | { |
564 | { |
564 | __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */ |
565 | __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */ |
565 | __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */ |
566 | __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */ |
566 | __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */ |
567 | __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */ |
567 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */ |
568 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */ |
568 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */ |
569 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */ |
569 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */ |
570 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */ |
570 | __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */ |
571 | __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */ |
571 | } USART_TypeDef; |
572 | } USART_TypeDef; |
572 | |
573 | 573 | /** |
|
574 | /** |
574 | * @brief Universal Serial Bus Full Speed Device |
575 | * @brief Universal Serial Bus Full Speed Device |
575 | */ |
576 | */ |
576 | |
577 | 577 | typedef struct |
|
578 | typedef struct |
578 | { |
579 | { |
579 | __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ |
580 | __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ |
580 | __IO uint16_t RESERVED0; /*!< Reserved */ |
581 | __IO uint16_t RESERVED0; /*!< Reserved */ |
581 | __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ |
582 | __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ |
582 | __IO uint16_t RESERVED1; /*!< Reserved */ |
583 | __IO uint16_t RESERVED1; /*!< Reserved */ |
583 | __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ |
584 | __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ |
584 | __IO uint16_t RESERVED2; /*!< Reserved */ |
585 | __IO uint16_t RESERVED2; /*!< Reserved */ |
585 | __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ |
586 | __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ |
586 | __IO uint16_t RESERVED3; /*!< Reserved */ |
587 | __IO uint16_t RESERVED3; /*!< Reserved */ |
587 | __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ |
588 | __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ |
588 | __IO uint16_t RESERVED4; /*!< Reserved */ |
589 | __IO uint16_t RESERVED4; /*!< Reserved */ |
589 | __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ |
590 | __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ |
590 | __IO uint16_t RESERVED5; /*!< Reserved */ |
591 | __IO uint16_t RESERVED5; /*!< Reserved */ |
591 | __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ |
592 | __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ |
592 | __IO uint16_t RESERVED6; /*!< Reserved */ |
593 | __IO uint16_t RESERVED6; /*!< Reserved */ |
593 | __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ |
594 | __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ |
594 | __IO uint16_t RESERVED7[17]; /*!< Reserved */ |
595 | __IO uint16_t RESERVED7[17]; /*!< Reserved */ |
595 | __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ |
596 | __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ |
596 | __IO uint16_t RESERVED8; /*!< Reserved */ |
597 | __IO uint16_t RESERVED8; /*!< Reserved */ |
597 | __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ |
598 | __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ |
598 | __IO uint16_t RESERVED9; /*!< Reserved */ |
599 | __IO uint16_t RESERVED9; /*!< Reserved */ |
599 | __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ |
600 | __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ |
600 | __IO uint16_t RESERVEDA; /*!< Reserved */ |
601 | __IO uint16_t RESERVEDA; /*!< Reserved */ |
601 | __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ |
602 | __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ |
602 | __IO uint16_t RESERVEDB; /*!< Reserved */ |
603 | __IO uint16_t RESERVEDB; /*!< Reserved */ |
603 | __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ |
604 | __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ |
604 | __IO uint16_t RESERVEDC; /*!< Reserved */ |
605 | __IO uint16_t RESERVEDC; /*!< Reserved */ |
605 | } USB_TypeDef; |
606 | } USB_TypeDef; |
606 | |
607 | 607 | /** |
|
608 | /** |
608 | * @brief Window WATCHDOG |
609 | * @brief Window WATCHDOG |
609 | */ |
610 | */ |
610 | typedef struct |
611 | typedef struct |
611 | { |
612 | { |
612 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ |
613 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ |
613 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ |
614 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ |
614 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ |
615 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ |
615 | } WWDG_TypeDef; |
616 | } WWDG_TypeDef; |
616 | |
617 | 617 | /** |
|
618 | /** |
618 | * @brief Universal Serial Bus Full Speed Device |
619 | * @brief Universal Serial Bus Full Speed Device |
619 | */ |
620 | */ |
620 | /** |
621 | /** |
621 | * @} |
622 | * @} |
622 | */ |
623 | */ |
623 | |
624 | 624 | /** @addtogroup Peripheral_memory_map |
|
625 | /** @addtogroup Peripheral_memory_map |
625 | * @{ |
626 | * @{ |
626 | */ |
627 | */ |
627 | |
628 | 628 | #define FLASH_BASE (0x08000000UL) /*!< FLASH base address in the alias region */ |
|
629 | #define FLASH_BASE (0x08000000UL) /*!< FLASH base address in the alias region */ |
629 | #define FLASH_EEPROM_BASE (FLASH_BASE + 0x80000UL) /*!< FLASH EEPROM base address in the alias region */ |
630 | #define FLASH_EEPROM_BASE (FLASH_BASE + 0x80000UL) /*!< FLASH EEPROM base address in the alias region */ |
630 | #define SRAM_BASE (0x20000000UL) /*!< SRAM base address in the alias region */ |
631 | #define SRAM_BASE (0x20000000UL) /*!< SRAM base address in the alias region */ |
631 | #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address in the alias region */ |
632 | #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address in the alias region */ |
632 | #define SRAM_BB_BASE (0x22000000UL) /*!< SRAM base address in the bit-band region */ |
633 | #define SRAM_BB_BASE (0x22000000UL) /*!< SRAM base address in the bit-band region */ |
633 | #define PERIPH_BB_BASE (0x42000000UL) /*!< Peripheral base address in the bit-band region */ |
634 | #define PERIPH_BB_BASE (0x42000000UL) /*!< Peripheral base address in the bit-band region */ |
634 | #define FLASH_BANK2_BASE (0x08040000UL) /*!< FLASH BANK2 base address in the alias region */ |
635 | #define FLASH_BANK2_BASE (0x08040000UL) /*!< FLASH BANK2 base address in the alias region */ |
635 | #define FLASH_BANK1_END (0x0803FFFFUL) /*!< Program end FLASH BANK1 address */ |
636 | #define FLASH_BANK1_END (0x0803FFFFUL) /*!< Program end FLASH BANK1 address */ |
636 | #define FLASH_BANK2_END (0x0807FFFFUL) /*!< Program end FLASH BANK2 address */ |
637 | #define FLASH_BANK2_END (0x0807FFFFUL) /*!< Program end FLASH BANK2 address */ |
637 | #define FLASH_END (0x0807FFFFUL) /*!< Program end FLASH address for Cat5 */ |
638 | #define FLASH_END (0x0807FFFFUL) /*!< Program end FLASH address for Cat5 */ |
638 | #define FLASH_EEPROM_END (0x08083FFFUL) /*!< FLASH EEPROM end address (16KB) */ |
639 | #define FLASH_EEPROM_END (0x08083FFFUL) /*!< FLASH EEPROM end address (16KB) */ |
639 | |
640 | 640 | /*!< Peripheral memory map */ |
|
641 | /*!< Peripheral memory map */ |
641 | #define APB1PERIPH_BASE PERIPH_BASE |
642 | #define APB1PERIPH_BASE PERIPH_BASE |
642 | #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
643 | #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
643 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
644 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
644 | |
645 | 645 | /*!< APB1 peripherals */ |
|
646 | /*!< APB1 peripherals */ |
646 | #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL) |
647 | #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL) |
647 | #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400UL) |
648 | #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400UL) |
648 | #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800UL) |
649 | #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800UL) |
649 | #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00UL) |
650 | #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00UL) |
650 | #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000UL) |
651 | #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000UL) |
651 | #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400UL) |
652 | #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400UL) |
652 | #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL) |
653 | #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL) |
653 | #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL) |
654 | #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL) |
654 | #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL) |
655 | #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL) |
655 | #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL) |
656 | #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL) |
656 | #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00UL) |
657 | #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00UL) |
657 | #define USART2_BASE (APB1PERIPH_BASE + 0x00004400UL) |
658 | #define USART2_BASE (APB1PERIPH_BASE + 0x00004400UL) |
658 | #define USART3_BASE (APB1PERIPH_BASE + 0x00004800UL) |
659 | #define USART3_BASE (APB1PERIPH_BASE + 0x00004800UL) |
659 | #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00UL) |
660 | #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00UL) |
660 | #define UART5_BASE (APB1PERIPH_BASE + 0x00005000UL) |
661 | #define UART5_BASE (APB1PERIPH_BASE + 0x00005000UL) |
661 | #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL) |
662 | #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL) |
662 | #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800UL) |
663 | #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800UL) |
663 | |
664 | 664 | /* USB device FS */ |
|
665 | /* USB device FS */ |
665 | #define USB_BASE (APB1PERIPH_BASE + 0x00005C00UL) /*!< USB_IP Peripheral Registers base address */ |
666 | #define USB_BASE (APB1PERIPH_BASE + 0x00005C00UL) /*!< USB_IP Peripheral Registers base address */ |
666 | #define USB_PMAADDR (APB1PERIPH_BASE + 0x00006000UL) /*!< USB_IP Packet Memory Area base address */ |
667 | #define USB_PMAADDR (APB1PERIPH_BASE + 0x00006000UL) /*!< USB_IP Packet Memory Area base address */ |
667 | |
668 | 668 | /* USB device FS SRAM */ |
|
669 | /* USB device FS SRAM */ |
669 | #define PWR_BASE (APB1PERIPH_BASE + 0x00007000UL) |
670 | #define PWR_BASE (APB1PERIPH_BASE + 0x00007000UL) |
670 | #define DAC_BASE (APB1PERIPH_BASE + 0x00007400UL) |
671 | #define DAC_BASE (APB1PERIPH_BASE + 0x00007400UL) |
671 | #define COMP_BASE (APB1PERIPH_BASE + 0x00007C00UL) |
672 | #define COMP_BASE (APB1PERIPH_BASE + 0x00007C00UL) |
672 | #define RI_BASE (APB1PERIPH_BASE + 0x00007C04UL) |
673 | #define RI_BASE (APB1PERIPH_BASE + 0x00007C04UL) |
673 | #define OPAMP_BASE (APB1PERIPH_BASE + 0x00007C5CUL) |
674 | #define OPAMP_BASE (APB1PERIPH_BASE + 0x00007C5CUL) |
674 | |
675 | 675 | /*!< APB2 peripherals */ |
|
676 | /*!< APB2 peripherals */ |
676 | #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000UL) |
677 | #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000UL) |
677 | #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400UL) |
678 | #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400UL) |
678 | #define TIM9_BASE (APB2PERIPH_BASE + 0x00000800UL) |
679 | #define TIM9_BASE (APB2PERIPH_BASE + 0x00000800UL) |
679 | #define TIM10_BASE (APB2PERIPH_BASE + 0x00000C00UL) |
680 | #define TIM10_BASE (APB2PERIPH_BASE + 0x00000C00UL) |
680 | #define TIM11_BASE (APB2PERIPH_BASE + 0x00001000UL) |
681 | #define TIM11_BASE (APB2PERIPH_BASE + 0x00001000UL) |
681 | #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL) |
682 | #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL) |
682 | #define ADC_BASE (APB2PERIPH_BASE + 0x00002700UL) |
683 | #define ADC_BASE (APB2PERIPH_BASE + 0x00002700UL) |
683 | #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL) |
684 | #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL) |
684 | #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL) |
685 | #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL) |
685 | |
686 | 686 | /*!< AHB peripherals */ |
|
687 | /*!< AHB peripherals */ |
687 | #define GPIOA_BASE (AHBPERIPH_BASE + 0x00000000UL) |
688 | #define GPIOA_BASE (AHBPERIPH_BASE + 0x00000000UL) |
688 | #define GPIOB_BASE (AHBPERIPH_BASE + 0x00000400UL) |
689 | #define GPIOB_BASE (AHBPERIPH_BASE + 0x00000400UL) |
689 | #define GPIOC_BASE (AHBPERIPH_BASE + 0x00000800UL) |
690 | #define GPIOC_BASE (AHBPERIPH_BASE + 0x00000800UL) |
690 | #define GPIOD_BASE (AHBPERIPH_BASE + 0x00000C00UL) |
691 | #define GPIOD_BASE (AHBPERIPH_BASE + 0x00000C00UL) |
691 | #define GPIOE_BASE (AHBPERIPH_BASE + 0x00001000UL) |
692 | #define GPIOE_BASE (AHBPERIPH_BASE + 0x00001000UL) |
692 | #define GPIOH_BASE (AHBPERIPH_BASE + 0x00001400UL) |
693 | #define GPIOH_BASE (AHBPERIPH_BASE + 0x00001400UL) |
693 | #define GPIOF_BASE (AHBPERIPH_BASE + 0x00001800UL) |
694 | #define GPIOF_BASE (AHBPERIPH_BASE + 0x00001800UL) |
694 | #define GPIOG_BASE (AHBPERIPH_BASE + 0x00001C00UL) |
695 | #define GPIOG_BASE (AHBPERIPH_BASE + 0x00001C00UL) |
695 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL) |
696 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL) |
696 | #define RCC_BASE (AHBPERIPH_BASE + 0x00003800UL) |
697 | #define RCC_BASE (AHBPERIPH_BASE + 0x00003800UL) |
697 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00003C00UL) /*!< FLASH registers base address */ |
698 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00003C00UL) /*!< FLASH registers base address */ |
698 | #define OB_BASE (0x1FF80000UL) /*!< FLASH Option Bytes base address */ |
699 | #define OB_BASE (0x1FF80000UL) /*!< FLASH Option Bytes base address */ |
699 | #define FLASHSIZE_BASE (0x1FF800CCUL) /*!< FLASH Size register base address for Cat.3, Cat.4, Cat.5 and Cat.6 devices */ |
700 | #define FLASHSIZE_BASE (0x1FF800CCUL) /*!< FLASH Size register base address for Cat.3, Cat.4, Cat.5 and Cat.6 devices */ |
700 | #define UID_BASE (0x1FF800D0UL) /*!< Unique device ID register base address for Cat.3, Cat.4, Cat.5 and Cat.6 devices */ |
701 | #define UID_BASE (0x1FF800D0UL) /*!< Unique device ID register base address for Cat.3, Cat.4, Cat.5 and Cat.6 devices */ |
701 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00006000UL) |
702 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00006000UL) |
702 | #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL) |
703 | #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL) |
703 | #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL) |
704 | #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL) |
704 | #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL) |
705 | #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL) |
705 | #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL) |
706 | #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL) |
706 | #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL) |
707 | #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL) |
707 | #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CUL) |
708 | #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CUL) |
708 | #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080UL) |
709 | #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080UL) |
709 | #define DMA2_BASE (AHBPERIPH_BASE + 0x00006400UL) |
710 | #define DMA2_BASE (AHBPERIPH_BASE + 0x00006400UL) |
710 | #define DMA2_Channel1_BASE (DMA2_BASE + 0x00000008UL) |
711 | #define DMA2_Channel1_BASE (DMA2_BASE + 0x00000008UL) |
711 | #define DMA2_Channel2_BASE (DMA2_BASE + 0x0000001CUL) |
712 | #define DMA2_Channel2_BASE (DMA2_BASE + 0x0000001CUL) |
712 | #define DMA2_Channel3_BASE (DMA2_BASE + 0x00000030UL) |
713 | #define DMA2_Channel3_BASE (DMA2_BASE + 0x00000030UL) |
713 | #define DMA2_Channel4_BASE (DMA2_BASE + 0x00000044UL) |
714 | #define DMA2_Channel4_BASE (DMA2_BASE + 0x00000044UL) |
714 | #define DMA2_Channel5_BASE (DMA2_BASE + 0x00000058UL) |
715 | #define DMA2_Channel5_BASE (DMA2_BASE + 0x00000058UL) |
715 | #define DBGMCU_BASE (0xE0042000UL) /*!< Debug MCU registers base address */ |
716 | #define DBGMCU_BASE (0xE0042000UL) /*!< Debug MCU registers base address */ |
716 | |
717 | 717 | /** |
|
718 | /** |
718 | * @} |
719 | * @} |
719 | */ |
720 | */ |
720 | |
721 | 721 | /** @addtogroup Peripheral_declaration |
|
722 | /** @addtogroup Peripheral_declaration |
722 | * @{ |
723 | * @{ |
723 | */ |
724 | */ |
724 | |
725 | 725 | #define TIM2 ((TIM_TypeDef *) TIM2_BASE) |
|
726 | #define TIM2 ((TIM_TypeDef *) TIM2_BASE) |
726 | #define TIM3 ((TIM_TypeDef *) TIM3_BASE) |
727 | #define TIM3 ((TIM_TypeDef *) TIM3_BASE) |
727 | #define TIM4 ((TIM_TypeDef *) TIM4_BASE) |
728 | #define TIM4 ((TIM_TypeDef *) TIM4_BASE) |
728 | #define TIM5 ((TIM_TypeDef *) TIM5_BASE) |
729 | #define TIM5 ((TIM_TypeDef *) TIM5_BASE) |
729 | #define TIM6 ((TIM_TypeDef *) TIM6_BASE) |
730 | #define TIM6 ((TIM_TypeDef *) TIM6_BASE) |
730 | #define TIM7 ((TIM_TypeDef *) TIM7_BASE) |
731 | #define TIM7 ((TIM_TypeDef *) TIM7_BASE) |
731 | #define RTC ((RTC_TypeDef *) RTC_BASE) |
732 | #define RTC ((RTC_TypeDef *) RTC_BASE) |
732 | #define WWDG ((WWDG_TypeDef *) WWDG_BASE) |
733 | #define WWDG ((WWDG_TypeDef *) WWDG_BASE) |
733 | #define IWDG ((IWDG_TypeDef *) IWDG_BASE) |
734 | #define IWDG ((IWDG_TypeDef *) IWDG_BASE) |
734 | #define SPI2 ((SPI_TypeDef *) SPI2_BASE) |
735 | #define SPI2 ((SPI_TypeDef *) SPI2_BASE) |
735 | #define SPI3 ((SPI_TypeDef *) SPI3_BASE) |
736 | #define SPI3 ((SPI_TypeDef *) SPI3_BASE) |
736 | #define USART2 ((USART_TypeDef *) USART2_BASE) |
737 | #define USART2 ((USART_TypeDef *) USART2_BASE) |
737 | #define USART3 ((USART_TypeDef *) USART3_BASE) |
738 | #define USART3 ((USART_TypeDef *) USART3_BASE) |
738 | #define UART4 ((USART_TypeDef *) UART4_BASE) |
739 | #define UART4 ((USART_TypeDef *) UART4_BASE) |
739 | #define UART5 ((USART_TypeDef *) UART5_BASE) |
740 | #define UART5 ((USART_TypeDef *) UART5_BASE) |
740 | #define I2C1 ((I2C_TypeDef *) I2C1_BASE) |
741 | #define I2C1 ((I2C_TypeDef *) I2C1_BASE) |
741 | #define I2C2 ((I2C_TypeDef *) I2C2_BASE) |
742 | #define I2C2 ((I2C_TypeDef *) I2C2_BASE) |
742 | /* USB device FS */ |
743 | /* USB device FS */ |
743 | #define USB ((USB_TypeDef *) USB_BASE) |
744 | #define USB ((USB_TypeDef *) USB_BASE) |
744 | /* USB device FS SRAM */ |
745 | /* USB device FS SRAM */ |
745 | #define PWR ((PWR_TypeDef *) PWR_BASE) |
746 | #define PWR ((PWR_TypeDef *) PWR_BASE) |
746 | |
747 | 747 | #define DAC1 ((DAC_TypeDef *) DAC_BASE) |
|
748 | #define DAC1 ((DAC_TypeDef *) DAC_BASE) |
748 | /* Legacy define */ |
749 | /* Legacy define */ |
749 | #define DAC DAC1 |
750 | #define DAC DAC1 |
750 | |
751 | 751 | #define COMP ((COMP_TypeDef *) COMP_BASE) /* COMP generic instance include bits of COMP1 and COMP2 mixed in the same register */ |
|
752 | #define COMP ((COMP_TypeDef *) COMP_BASE) /* COMP generic instance include bits of COMP1 and COMP2 mixed in the same register */ |
752 | #define COMP1 ((COMP_TypeDef *) COMP_BASE) /* COMP1 instance definition to differentiate COMP1 and COMP2, not to be used to access comparator register */ |
753 | #define COMP1 ((COMP_TypeDef *) COMP_BASE) /* COMP1 instance definition to differentiate COMP1 and COMP2, not to be used to access comparator register */ |
753 | #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000001U)) /* COMP2 instance definition to differentiate COMP1 and COMP2, not to be used to access comparator register */ |
754 | #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000001U)) /* COMP2 instance definition to differentiate COMP1 and COMP2, not to be used to access comparator register */ |
754 | #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP_BASE) /* COMP common instance definition to access comparator register bits used by both comparator instances (window mode) */ |
755 | #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP_BASE) /* COMP common instance definition to access comparator register bits used by both comparator instances (window mode) */ |
755 | |
756 | 756 | #define RI ((RI_TypeDef *) RI_BASE) |
|
757 | #define RI ((RI_TypeDef *) RI_BASE) |
757 | |
758 | 758 | #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE) |
|
759 | #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE) |
759 | #define OPAMP1 ((OPAMP_TypeDef *) OPAMP_BASE) |
760 | #define OPAMP1 ((OPAMP_TypeDef *) OPAMP_BASE) |
760 | #define OPAMP2 ((OPAMP_TypeDef *) (OPAMP_BASE + 0x00000001U)) |
761 | #define OPAMP2 ((OPAMP_TypeDef *) (OPAMP_BASE + 0x00000001U)) |
761 | #define OPAMP12_COMMON ((OPAMP_Common_TypeDef *) OPAMP_BASE) |
762 | #define OPAMP12_COMMON ((OPAMP_Common_TypeDef *) OPAMP_BASE) |
762 | #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) |
763 | #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) |
763 | #define EXTI ((EXTI_TypeDef *) EXTI_BASE) |
764 | #define EXTI ((EXTI_TypeDef *) EXTI_BASE) |
764 | #define TIM9 ((TIM_TypeDef *) TIM9_BASE) |
765 | #define TIM9 ((TIM_TypeDef *) TIM9_BASE) |
765 | #define TIM10 ((TIM_TypeDef *) TIM10_BASE) |
766 | #define TIM10 ((TIM_TypeDef *) TIM10_BASE) |
766 | #define TIM11 ((TIM_TypeDef *) TIM11_BASE) |
767 | #define TIM11 ((TIM_TypeDef *) TIM11_BASE) |
767 | |
768 | 768 | #define ADC1 ((ADC_TypeDef *) ADC1_BASE) |
|
769 | #define ADC1 ((ADC_TypeDef *) ADC1_BASE) |
769 | #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE) |
770 | #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE) |
770 | /* Legacy defines */ |
771 | /* Legacy defines */ |
771 | #define ADC ADC1_COMMON |
772 | #define ADC ADC1_COMMON |
772 | |
773 | 773 | #define SPI1 ((SPI_TypeDef *) SPI1_BASE) |
|
774 | #define SPI1 ((SPI_TypeDef *) SPI1_BASE) |
774 | #define USART1 ((USART_TypeDef *) USART1_BASE) |
775 | #define USART1 ((USART_TypeDef *) USART1_BASE) |
775 | #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) |
776 | #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) |
776 | #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) |
777 | #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) |
777 | #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) |
778 | #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) |
778 | #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) |
779 | #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) |
779 | #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) |
780 | #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) |
780 | #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) |
781 | #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) |
781 | #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) |
782 | #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) |
782 | #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE) |
783 | #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE) |
783 | #define CRC ((CRC_TypeDef *) CRC_BASE) |
784 | #define CRC ((CRC_TypeDef *) CRC_BASE) |
784 | #define RCC ((RCC_TypeDef *) RCC_BASE) |
785 | #define RCC ((RCC_TypeDef *) RCC_BASE) |
785 | #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) |
786 | #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) |
786 | #define OB ((OB_TypeDef *) OB_BASE) |
787 | #define OB ((OB_TypeDef *) OB_BASE) |
787 | #define DMA1 ((DMA_TypeDef *) DMA1_BASE) |
788 | #define DMA1 ((DMA_TypeDef *) DMA1_BASE) |
788 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) |
789 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) |
789 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) |
790 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) |
790 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) |
791 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) |
791 | #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) |
792 | #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) |
792 | #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) |
793 | #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) |
793 | #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) |
794 | #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) |
794 | #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) |
795 | #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) |
795 | #define DMA2 ((DMA_TypeDef *) DMA2_BASE) |
796 | #define DMA2 ((DMA_TypeDef *) DMA2_BASE) |
796 | #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) |
797 | #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) |
797 | #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) |
798 | #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) |
798 | #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) |
799 | #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) |
799 | #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) |
800 | #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) |
800 | #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) |
801 | #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) |
801 | #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) |
802 | #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) |
802 | |
803 | 803 | /** |
|
804 | /** |
804 | * @} |
805 | * @} |
805 | */ |
806 | */ |
806 | |
807 | 807 | /** @addtogroup Exported_constants |
|
808 | /** @addtogroup Exported_constants |
808 | * @{ |
809 | * @{ |
809 | */ |
810 | */ |
810 | |
811 | 811 | /** @addtogroup Hardware_Constant_Definition |
|
812 | /** @addtogroup Hardware_Constant_Definition |
812 | * @{ |
813 | * @{ |
813 | */ |
814 | */ |
814 | #define LSI_STARTUP_TIME 200U /*!< LSI Maximum startup time in us */ |
815 | #define LSI_STARTUP_TIME 200U /*!< LSI Maximum startup time in us */ |
815 | |
816 | 816 | /** |
|
817 | /** |
817 | * @} |
818 | * @} |
818 | */ |
819 | */ |
819 | |
820 | 820 | /** @addtogroup Peripheral_Registers_Bits_Definition |
|
821 | /** @addtogroup Peripheral_Registers_Bits_Definition |
821 | * @{ |
822 | * @{ |
822 | */ |
823 | */ |
823 | |
824 | 824 | /******************************************************************************/ |
|
825 | /******************************************************************************/ |
825 | /* Peripheral Registers Bits Definition */ |
826 | /* Peripheral Registers Bits Definition */ |
826 | /******************************************************************************/ |
827 | /******************************************************************************/ |
827 | /******************************************************************************/ |
828 | /******************************************************************************/ |
828 | /* */ |
829 | /* */ |
829 | /* Analog to Digital Converter (ADC) */ |
830 | /* Analog to Digital Converter (ADC) */ |
830 | /* */ |
831 | /* */ |
831 | /******************************************************************************/ |
832 | /******************************************************************************/ |
832 | #define VREFINT_CAL_ADDR_CMSIS 0x1FF800F8 /*!<Internal voltage reference, address of parameter VREFINT_CAL: VrefInt ADC raw data acquired at temperature 30 DegC (tolerance: +-5 DegC), Vref+ = 3.0 V (tolerance: +-10 mV). */ |
833 | #define VREFINT_CAL_ADDR_CMSIS 0x1FF800F8 /*!<Internal voltage reference, address of parameter VREFINT_CAL: VrefInt ADC raw data acquired at temperature 30 DegC (tolerance: +-5 DegC), Vref+ = 3.0 V (tolerance: +-10 mV). */ |
833 | #define TEMPSENSOR_CAL1_ADDR_CMSIS 0x1FF800FA /*!<Internal temperature sensor, address of parameter TS_CAL1: On STM32L1, temperature sensor ADC raw data acquired at temperature 30 DegC (tolerance: +-5 DegC), Vref+ = 3.0 V (tolerance: +-10 mV). */ |
834 | #define TEMPSENSOR_CAL1_ADDR_CMSIS 0x1FF800FA /*!<Internal temperature sensor, address of parameter TS_CAL1: On STM32L1, temperature sensor ADC raw data acquired at temperature 30 DegC (tolerance: +-5 DegC), Vref+ = 3.0 V (tolerance: +-10 mV). */ |
834 | #define TEMPSENSOR_CAL2_ADDR_CMSIS 0x1FF800FE /*!<Internal temperature sensor, address of parameter TS_CAL2: On STM32L1, temperature sensor ADC raw data acquired at temperature 110 DegC (tolerance: +-5 DegC), Vref+ = 3.0 V (tolerance: +-10 mV). */ |
835 | #define TEMPSENSOR_CAL2_ADDR_CMSIS 0x1FF800FE /*!<Internal temperature sensor, address of parameter TS_CAL2: On STM32L1, temperature sensor ADC raw data acquired at temperature 110 DegC (tolerance: +-5 DegC), Vref+ = 3.0 V (tolerance: +-10 mV). */ |
835 | |
836 | 836 | /******************** Bit definition for ADC_SR register ********************/ |
|
837 | /******************** Bit definition for ADC_SR register ********************/ |
837 | #define ADC_SR_AWD_Pos (0U) |
838 | #define ADC_SR_AWD_Pos (0U) |
838 | #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */ |
839 | #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */ |
839 | #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */ |
840 | #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */ |
840 | #define ADC_SR_EOCS_Pos (1U) |
841 | #define ADC_SR_EOCS_Pos (1U) |
841 | #define ADC_SR_EOCS_Msk (0x1UL << ADC_SR_EOCS_Pos) /*!< 0x00000002 */ |
842 | #define ADC_SR_EOCS_Msk (0x1UL << ADC_SR_EOCS_Pos) /*!< 0x00000002 */ |
842 | #define ADC_SR_EOCS ADC_SR_EOCS_Msk /*!< ADC group regular end of unitary conversion or end of sequence conversions flag */ |
843 | #define ADC_SR_EOCS ADC_SR_EOCS_Msk /*!< ADC group regular end of unitary conversion or end of sequence conversions flag */ |
843 | #define ADC_SR_JEOS_Pos (2U) |
844 | #define ADC_SR_JEOS_Pos (2U) |
844 | #define ADC_SR_JEOS_Msk (0x1UL << ADC_SR_JEOS_Pos) /*!< 0x00000004 */ |
845 | #define ADC_SR_JEOS_Msk (0x1UL << ADC_SR_JEOS_Pos) /*!< 0x00000004 */ |
845 | #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ |
846 | #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ |
846 | #define ADC_SR_JSTRT_Pos (3U) |
847 | #define ADC_SR_JSTRT_Pos (3U) |
847 | #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ |
848 | #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ |
848 | #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */ |
849 | #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */ |
849 | #define ADC_SR_STRT_Pos (4U) |
850 | #define ADC_SR_STRT_Pos (4U) |
850 | #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */ |
851 | #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */ |
851 | #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */ |
852 | #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */ |
852 | #define ADC_SR_OVR_Pos (5U) |
853 | #define ADC_SR_OVR_Pos (5U) |
853 | #define ADC_SR_OVR_Msk (0x1UL << ADC_SR_OVR_Pos) /*!< 0x00000020 */ |
854 | #define ADC_SR_OVR_Msk (0x1UL << ADC_SR_OVR_Pos) /*!< 0x00000020 */ |
854 | #define ADC_SR_OVR ADC_SR_OVR_Msk /*!< ADC group regular overrun flag */ |
855 | #define ADC_SR_OVR ADC_SR_OVR_Msk /*!< ADC group regular overrun flag */ |
855 | #define ADC_SR_ADONS_Pos (6U) |
856 | #define ADC_SR_ADONS_Pos (6U) |
856 | #define ADC_SR_ADONS_Msk (0x1UL << ADC_SR_ADONS_Pos) /*!< 0x00000040 */ |
857 | #define ADC_SR_ADONS_Msk (0x1UL << ADC_SR_ADONS_Pos) /*!< 0x00000040 */ |
857 | #define ADC_SR_ADONS ADC_SR_ADONS_Msk /*!< ADC ready flag */ |
858 | #define ADC_SR_ADONS ADC_SR_ADONS_Msk /*!< ADC ready flag */ |
858 | #define ADC_SR_RCNR_Pos (8U) |
859 | #define ADC_SR_RCNR_Pos (8U) |
859 | #define ADC_SR_RCNR_Msk (0x1UL << ADC_SR_RCNR_Pos) /*!< 0x00000100 */ |
860 | #define ADC_SR_RCNR_Msk (0x1UL << ADC_SR_RCNR_Pos) /*!< 0x00000100 */ |
860 | #define ADC_SR_RCNR ADC_SR_RCNR_Msk /*!< ADC group regular not ready flag */ |
861 | #define ADC_SR_RCNR ADC_SR_RCNR_Msk /*!< ADC group regular not ready flag */ |
861 | #define ADC_SR_JCNR_Pos (9U) |
862 | #define ADC_SR_JCNR_Pos (9U) |
862 | #define ADC_SR_JCNR_Msk (0x1UL << ADC_SR_JCNR_Pos) /*!< 0x00000200 */ |
863 | #define ADC_SR_JCNR_Msk (0x1UL << ADC_SR_JCNR_Pos) /*!< 0x00000200 */ |
863 | #define ADC_SR_JCNR ADC_SR_JCNR_Msk /*!< ADC group injected not ready flag */ |
864 | #define ADC_SR_JCNR ADC_SR_JCNR_Msk /*!< ADC group injected not ready flag */ |
864 | |
865 | 865 | /* Legacy defines */ |
|
866 | /* Legacy defines */ |
866 | #define ADC_SR_EOC (ADC_SR_EOCS) |
867 | #define ADC_SR_EOC (ADC_SR_EOCS) |
867 | #define ADC_SR_JEOC (ADC_SR_JEOS) |
868 | #define ADC_SR_JEOC (ADC_SR_JEOS) |
868 | |
869 | 869 | /******************* Bit definition for ADC_CR1 register ********************/ |
|
870 | /******************* Bit definition for ADC_CR1 register ********************/ |
870 | #define ADC_CR1_AWDCH_Pos (0U) |
871 | #define ADC_CR1_AWDCH_Pos (0U) |
871 | #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ |
872 | #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ |
872 | #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ |
873 | #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ |
873 | #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ |
874 | #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ |
874 | #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ |
875 | #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ |
875 | #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ |
876 | #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ |
876 | #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ |
877 | #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ |
877 | #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ |
878 | #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ |
878 | |
879 | 879 | #define ADC_CR1_EOCSIE_Pos (5U) |
|
880 | #define ADC_CR1_EOCSIE_Pos (5U) |
880 | #define ADC_CR1_EOCSIE_Msk (0x1UL << ADC_CR1_EOCSIE_Pos) /*!< 0x00000020 */ |
881 | #define ADC_CR1_EOCSIE_Msk (0x1UL << ADC_CR1_EOCSIE_Pos) /*!< 0x00000020 */ |
881 | #define ADC_CR1_EOCSIE ADC_CR1_EOCSIE_Msk /*!< ADC group regular end of unitary conversion or end of sequence conversions interrupt */ |
882 | #define ADC_CR1_EOCSIE ADC_CR1_EOCSIE_Msk /*!< ADC group regular end of unitary conversion or end of sequence conversions interrupt */ |
882 | #define ADC_CR1_AWDIE_Pos (6U) |
883 | #define ADC_CR1_AWDIE_Pos (6U) |
883 | #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ |
884 | #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ |
884 | #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */ |
885 | #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */ |
885 | #define ADC_CR1_JEOSIE_Pos (7U) |
886 | #define ADC_CR1_JEOSIE_Pos (7U) |
886 | #define ADC_CR1_JEOSIE_Msk (0x1UL << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */ |
887 | #define ADC_CR1_JEOSIE_Msk (0x1UL << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */ |
887 | #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ |
888 | #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ |
888 | #define ADC_CR1_SCAN_Pos (8U) |
889 | #define ADC_CR1_SCAN_Pos (8U) |
889 | #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ |
890 | #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ |
890 | #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */ |
891 | #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */ |
891 | #define ADC_CR1_AWDSGL_Pos (9U) |
892 | #define ADC_CR1_AWDSGL_Pos (9U) |
892 | #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ |
893 | #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ |
893 | #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ |
894 | #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ |
894 | #define ADC_CR1_JAUTO_Pos (10U) |
895 | #define ADC_CR1_JAUTO_Pos (10U) |
895 | #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ |
896 | #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ |
896 | #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ |
897 | #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ |
897 | #define ADC_CR1_DISCEN_Pos (11U) |
898 | #define ADC_CR1_DISCEN_Pos (11U) |
898 | #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ |
899 | #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ |
899 | #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ |
900 | #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ |
900 | #define ADC_CR1_JDISCEN_Pos (12U) |
901 | #define ADC_CR1_JDISCEN_Pos (12U) |
901 | #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ |
902 | #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ |
902 | #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */ |
903 | #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */ |
903 | |
904 | 904 | #define ADC_CR1_DISCNUM_Pos (13U) |
|
905 | #define ADC_CR1_DISCNUM_Pos (13U) |
905 | #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ |
906 | #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ |
906 | #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */ |
907 | #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */ |
907 | #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ |
908 | #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ |
908 | #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ |
909 | #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ |
909 | #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ |
910 | #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ |
910 | |
911 | 911 | #define ADC_CR1_PDD_Pos (16U) |
|
912 | #define ADC_CR1_PDD_Pos (16U) |
912 | #define ADC_CR1_PDD_Msk (0x1UL << ADC_CR1_PDD_Pos) /*!< 0x00010000 */ |
913 | #define ADC_CR1_PDD_Msk (0x1UL << ADC_CR1_PDD_Pos) /*!< 0x00010000 */ |
913 | #define ADC_CR1_PDD ADC_CR1_PDD_Msk /*!< ADC power down during auto delay phase */ |
914 | #define ADC_CR1_PDD ADC_CR1_PDD_Msk /*!< ADC power down during auto delay phase */ |
914 | #define ADC_CR1_PDI_Pos (17U) |
915 | #define ADC_CR1_PDI_Pos (17U) |
915 | #define ADC_CR1_PDI_Msk (0x1UL << ADC_CR1_PDI_Pos) /*!< 0x00020000 */ |
916 | #define ADC_CR1_PDI_Msk (0x1UL << ADC_CR1_PDI_Pos) /*!< 0x00020000 */ |
916 | #define ADC_CR1_PDI ADC_CR1_PDI_Msk /*!< ADC power down during idle phase */ |
917 | #define ADC_CR1_PDI ADC_CR1_PDI_Msk /*!< ADC power down during idle phase */ |
917 | |
918 | 918 | #define ADC_CR1_JAWDEN_Pos (22U) |
|
919 | #define ADC_CR1_JAWDEN_Pos (22U) |
919 | #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ |
920 | #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ |
920 | #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ |
921 | #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ |
921 | #define ADC_CR1_AWDEN_Pos (23U) |
922 | #define ADC_CR1_AWDEN_Pos (23U) |
922 | #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ |
923 | #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ |
923 | #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ |
924 | #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ |
924 | |
925 | 925 | #define ADC_CR1_RES_Pos (24U) |
|
926 | #define ADC_CR1_RES_Pos (24U) |
926 | #define ADC_CR1_RES_Msk (0x3UL << ADC_CR1_RES_Pos) /*!< 0x03000000 */ |
927 | #define ADC_CR1_RES_Msk (0x3UL << ADC_CR1_RES_Pos) /*!< 0x03000000 */ |
927 | #define ADC_CR1_RES ADC_CR1_RES_Msk /*!< ADC resolution */ |
928 | #define ADC_CR1_RES ADC_CR1_RES_Msk /*!< ADC resolution */ |
928 | #define ADC_CR1_RES_0 (0x1UL << ADC_CR1_RES_Pos) /*!< 0x01000000 */ |
929 | #define ADC_CR1_RES_0 (0x1UL << ADC_CR1_RES_Pos) /*!< 0x01000000 */ |
929 | #define ADC_CR1_RES_1 (0x2UL << ADC_CR1_RES_Pos) /*!< 0x02000000 */ |
930 | #define ADC_CR1_RES_1 (0x2UL << ADC_CR1_RES_Pos) /*!< 0x02000000 */ |
930 | |
931 | 931 | #define ADC_CR1_OVRIE_Pos (26U) |
|
932 | #define ADC_CR1_OVRIE_Pos (26U) |
932 | #define ADC_CR1_OVRIE_Msk (0x1UL << ADC_CR1_OVRIE_Pos) /*!< 0x04000000 */ |
933 | #define ADC_CR1_OVRIE_Msk (0x1UL << ADC_CR1_OVRIE_Pos) /*!< 0x04000000 */ |
933 | #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk /*!< ADC group regular overrun interrupt */ |
934 | #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk /*!< ADC group regular overrun interrupt */ |
934 | |
935 | 935 | /* Legacy defines */ |
|
936 | /* Legacy defines */ |
936 | #define ADC_CR1_EOCIE (ADC_CR1_EOCSIE) |
937 | #define ADC_CR1_EOCIE (ADC_CR1_EOCSIE) |
937 | #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE) |
938 | #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE) |
938 | |
939 | 939 | /******************* Bit definition for ADC_CR2 register ********************/ |
|
940 | /******************* Bit definition for ADC_CR2 register ********************/ |
940 | #define ADC_CR2_ADON_Pos (0U) |
941 | #define ADC_CR2_ADON_Pos (0U) |
941 | #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ |
942 | #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ |
942 | #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */ |
943 | #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */ |
943 | #define ADC_CR2_CONT_Pos (1U) |
944 | #define ADC_CR2_CONT_Pos (1U) |
944 | #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ |
945 | #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ |
945 | #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */ |
946 | #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */ |
946 | #define ADC_CR2_CFG_Pos (2U) |
947 | #define ADC_CR2_CFG_Pos (2U) |
947 | #define ADC_CR2_CFG_Msk (0x1UL << ADC_CR2_CFG_Pos) /*!< 0x00000004 */ |
948 | #define ADC_CR2_CFG_Msk (0x1UL << ADC_CR2_CFG_Pos) /*!< 0x00000004 */ |
948 | #define ADC_CR2_CFG ADC_CR2_CFG_Msk /*!< ADC channels bank selection */ |
949 | #define ADC_CR2_CFG ADC_CR2_CFG_Msk /*!< ADC channels bank selection */ |
949 | |
950 | 950 | #define ADC_CR2_DELS_Pos (4U) |
|
951 | #define ADC_CR2_DELS_Pos (4U) |
951 | #define ADC_CR2_DELS_Msk (0x7UL << ADC_CR2_DELS_Pos) /*!< 0x00000070 */ |
952 | #define ADC_CR2_DELS_Msk (0x7UL << ADC_CR2_DELS_Pos) /*!< 0x00000070 */ |
952 | #define ADC_CR2_DELS ADC_CR2_DELS_Msk /*!< ADC auto delay selection */ |
953 | #define ADC_CR2_DELS ADC_CR2_DELS_Msk /*!< ADC auto delay selection */ |
953 | #define ADC_CR2_DELS_0 (0x1UL << ADC_CR2_DELS_Pos) /*!< 0x00000010 */ |
954 | #define ADC_CR2_DELS_0 (0x1UL << ADC_CR2_DELS_Pos) /*!< 0x00000010 */ |
954 | #define ADC_CR2_DELS_1 (0x2UL << ADC_CR2_DELS_Pos) /*!< 0x00000020 */ |
955 | #define ADC_CR2_DELS_1 (0x2UL << ADC_CR2_DELS_Pos) /*!< 0x00000020 */ |
955 | #define ADC_CR2_DELS_2 (0x4UL << ADC_CR2_DELS_Pos) /*!< 0x00000040 */ |
956 | #define ADC_CR2_DELS_2 (0x4UL << ADC_CR2_DELS_Pos) /*!< 0x00000040 */ |
956 | |
957 | 957 | #define ADC_CR2_DMA_Pos (8U) |
|
958 | #define ADC_CR2_DMA_Pos (8U) |
958 | #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ |
959 | #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ |
959 | #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */ |
960 | #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */ |
960 | #define ADC_CR2_DDS_Pos (9U) |
961 | #define ADC_CR2_DDS_Pos (9U) |
961 | #define ADC_CR2_DDS_Msk (0x1UL << ADC_CR2_DDS_Pos) /*!< 0x00000200 */ |
962 | #define ADC_CR2_DDS_Msk (0x1UL << ADC_CR2_DDS_Pos) /*!< 0x00000200 */ |
962 | #define ADC_CR2_DDS ADC_CR2_DDS_Msk /*!< ADC DMA transfer configuration */ |
963 | #define ADC_CR2_DDS ADC_CR2_DDS_Msk /*!< ADC DMA transfer configuration */ |
963 | #define ADC_CR2_EOCS_Pos (10U) |
964 | #define ADC_CR2_EOCS_Pos (10U) |
964 | #define ADC_CR2_EOCS_Msk (0x1UL << ADC_CR2_EOCS_Pos) /*!< 0x00000400 */ |
965 | #define ADC_CR2_EOCS_Msk (0x1UL << ADC_CR2_EOCS_Pos) /*!< 0x00000400 */ |
965 | #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk /*!< ADC end of unitary or end of sequence conversions selection */ |
966 | #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk /*!< ADC end of unitary or end of sequence conversions selection */ |
966 | #define ADC_CR2_ALIGN_Pos (11U) |
967 | #define ADC_CR2_ALIGN_Pos (11U) |
967 | #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ |
968 | #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ |
968 | #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignment */ |
969 | #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignement */ |
969 | |
970 | 970 | #define ADC_CR2_JEXTSEL_Pos (16U) |
|
971 | #define ADC_CR2_JEXTSEL_Pos (16U) |
971 | #define ADC_CR2_JEXTSEL_Msk (0xFUL << ADC_CR2_JEXTSEL_Pos) /*!< 0x000F0000 */ |
972 | #define ADC_CR2_JEXTSEL_Msk (0xFUL << ADC_CR2_JEXTSEL_Pos) /*!< 0x000F0000 */ |
972 | #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */ |
973 | #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */ |
973 | #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00010000 */ |
974 | #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00010000 */ |
974 | #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00020000 */ |
975 | #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00020000 */ |
975 | #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00040000 */ |
976 | #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00040000 */ |
976 | #define ADC_CR2_JEXTSEL_3 (0x8UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00080000 */ |
977 | #define ADC_CR2_JEXTSEL_3 (0x8UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00080000 */ |
977 | |
978 | 978 | #define ADC_CR2_JEXTEN_Pos (20U) |
|
979 | #define ADC_CR2_JEXTEN_Pos (20U) |
979 | #define ADC_CR2_JEXTEN_Msk (0x3UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00300000 */ |
980 | #define ADC_CR2_JEXTEN_Msk (0x3UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00300000 */ |
980 | #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk /*!< ADC group injected external trigger polarity */ |
981 | #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk /*!< ADC group injected external trigger polarity */ |
981 | #define ADC_CR2_JEXTEN_0 (0x1UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00100000 */ |
982 | #define ADC_CR2_JEXTEN_0 (0x1UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00100000 */ |
982 | #define ADC_CR2_JEXTEN_1 (0x2UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00200000 */ |
983 | #define ADC_CR2_JEXTEN_1 (0x2UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00200000 */ |
983 | |
984 | 984 | #define ADC_CR2_JSWSTART_Pos (22U) |
|
985 | #define ADC_CR2_JSWSTART_Pos (22U) |
985 | #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00400000 */ |
986 | #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00400000 */ |
986 | #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */ |
987 | #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */ |
987 | |
988 | 988 | #define ADC_CR2_EXTSEL_Pos (24U) |
|
989 | #define ADC_CR2_EXTSEL_Pos (24U) |
989 | #define ADC_CR2_EXTSEL_Msk (0xFUL << ADC_CR2_EXTSEL_Pos) /*!< 0x0F000000 */ |
990 | #define ADC_CR2_EXTSEL_Msk (0xFUL << ADC_CR2_EXTSEL_Pos) /*!< 0x0F000000 */ |
990 | #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */ |
991 | #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */ |
991 | #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x01000000 */ |
992 | #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x01000000 */ |
992 | #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x02000000 */ |
993 | #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x02000000 */ |
993 | #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x04000000 */ |
994 | #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x04000000 */ |
994 | #define ADC_CR2_EXTSEL_3 (0x8UL << ADC_CR2_EXTSEL_Pos) /*!< 0x08000000 */ |
995 | #define ADC_CR2_EXTSEL_3 (0x8UL << ADC_CR2_EXTSEL_Pos) /*!< 0x08000000 */ |
995 | |
996 | 996 | #define ADC_CR2_EXTEN_Pos (28U) |
|
997 | #define ADC_CR2_EXTEN_Pos (28U) |
997 | #define ADC_CR2_EXTEN_Msk (0x3UL << ADC_CR2_EXTEN_Pos) /*!< 0x30000000 */ |
998 | #define ADC_CR2_EXTEN_Msk (0x3UL << ADC_CR2_EXTEN_Pos) /*!< 0x30000000 */ |
998 | #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk /*!< ADC group regular external trigger polarity */ |
999 | #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk /*!< ADC group regular external trigger polarity */ |
999 | #define ADC_CR2_EXTEN_0 (0x1UL << ADC_CR2_EXTEN_Pos) /*!< 0x10000000 */ |
1000 | #define ADC_CR2_EXTEN_0 (0x1UL << ADC_CR2_EXTEN_Pos) /*!< 0x10000000 */ |
1000 | #define ADC_CR2_EXTEN_1 (0x2UL << ADC_CR2_EXTEN_Pos) /*!< 0x20000000 */ |
1001 | #define ADC_CR2_EXTEN_1 (0x2UL << ADC_CR2_EXTEN_Pos) /*!< 0x20000000 */ |
1001 | |
1002 | 1002 | #define ADC_CR2_SWSTART_Pos (30U) |
|
1003 | #define ADC_CR2_SWSTART_Pos (30U) |
1003 | #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x40000000 */ |
1004 | #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x40000000 */ |
1004 | #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */ |
1005 | #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */ |
1005 | |
1006 | 1006 | /****************** Bit definition for ADC_SMPR1 register *******************/ |
|
1007 | /****************** Bit definition for ADC_SMPR1 register *******************/ |
1007 | #define ADC_SMPR1_SMP20_Pos (0U) |
1008 | #define ADC_SMPR1_SMP20_Pos (0U) |
1008 | #define ADC_SMPR1_SMP20_Msk (0x7UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000007 */ |
1009 | #define ADC_SMPR1_SMP20_Msk (0x7UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000007 */ |
1009 | #define ADC_SMPR1_SMP20 ADC_SMPR1_SMP20_Msk /*!< ADC channel 20 sampling time selection */ |
1010 | #define ADC_SMPR1_SMP20 ADC_SMPR1_SMP20_Msk /*!< ADC channel 20 sampling time selection */ |
1010 | #define ADC_SMPR1_SMP20_0 (0x1UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000001 */ |
1011 | #define ADC_SMPR1_SMP20_0 (0x1UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000001 */ |
1011 | #define ADC_SMPR1_SMP20_1 (0x2UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000002 */ |
1012 | #define ADC_SMPR1_SMP20_1 (0x2UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000002 */ |
1012 | #define ADC_SMPR1_SMP20_2 (0x4UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000004 */ |
1013 | #define ADC_SMPR1_SMP20_2 (0x4UL << ADC_SMPR1_SMP20_Pos) /*!< 0x00000004 */ |
1013 | |
1014 | 1014 | #define ADC_SMPR1_SMP21_Pos (3U) |
|
1015 | #define ADC_SMPR1_SMP21_Pos (3U) |
1015 | #define ADC_SMPR1_SMP21_Msk (0x7UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000038 */ |
1016 | #define ADC_SMPR1_SMP21_Msk (0x7UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000038 */ |
1016 | #define ADC_SMPR1_SMP21 ADC_SMPR1_SMP21_Msk /*!< ADC channel 21 sampling time selection */ |
1017 | #define ADC_SMPR1_SMP21 ADC_SMPR1_SMP21_Msk /*!< ADC channel 21 sampling time selection */ |
1017 | #define ADC_SMPR1_SMP21_0 (0x1UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000008 */ |
1018 | #define ADC_SMPR1_SMP21_0 (0x1UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000008 */ |
1018 | #define ADC_SMPR1_SMP21_1 (0x2UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000010 */ |
1019 | #define ADC_SMPR1_SMP21_1 (0x2UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000010 */ |
1019 | #define ADC_SMPR1_SMP21_2 (0x4UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000020 */ |
1020 | #define ADC_SMPR1_SMP21_2 (0x4UL << ADC_SMPR1_SMP21_Pos) /*!< 0x00000020 */ |
1020 | |
1021 | 1021 | #define ADC_SMPR1_SMP22_Pos (6U) |
|
1022 | #define ADC_SMPR1_SMP22_Pos (6U) |
1022 | #define ADC_SMPR1_SMP22_Msk (0x7UL << ADC_SMPR1_SMP22_Pos) /*!< 0x000001C0 */ |
1023 | #define ADC_SMPR1_SMP22_Msk (0x7UL << ADC_SMPR1_SMP22_Pos) /*!< 0x000001C0 */ |
1023 | #define ADC_SMPR1_SMP22 ADC_SMPR1_SMP22_Msk /*!< ADC channel 22 sampling time selection */ |
1024 | #define ADC_SMPR1_SMP22 ADC_SMPR1_SMP22_Msk /*!< ADC channel 22 sampling time selection */ |
1024 | #define ADC_SMPR1_SMP22_0 (0x1UL << ADC_SMPR1_SMP22_Pos) /*!< 0x00000040 */ |
1025 | #define ADC_SMPR1_SMP22_0 (0x1UL << ADC_SMPR1_SMP22_Pos) /*!< 0x00000040 */ |
1025 | #define ADC_SMPR1_SMP22_1 (0x2UL << ADC_SMPR1_SMP22_Pos) /*!< 0x00000080 */ |
1026 | #define ADC_SMPR1_SMP22_1 (0x2UL << ADC_SMPR1_SMP22_Pos) /*!< 0x00000080 */ |
1026 | #define ADC_SMPR1_SMP22_2 (0x4UL << ADC_SMPR1_SMP22_Pos) /*!< 0x00000100 */ |
1027 | #define ADC_SMPR1_SMP22_2 (0x4UL << ADC_SMPR1_SMP22_Pos) /*!< 0x00000100 */ |
1027 | |
1028 | 1028 | #define ADC_SMPR1_SMP23_Pos (9U) |
|
1029 | #define ADC_SMPR1_SMP23_Pos (9U) |
1029 | #define ADC_SMPR1_SMP23_Msk (0x7UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000E00 */ |
1030 | #define ADC_SMPR1_SMP23_Msk (0x7UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000E00 */ |
1030 | #define ADC_SMPR1_SMP23 ADC_SMPR1_SMP23_Msk /*!< ADC channel 23 sampling time selection */ |
1031 | #define ADC_SMPR1_SMP23 ADC_SMPR1_SMP23_Msk /*!< ADC channel 23 sampling time selection */ |
1031 | #define ADC_SMPR1_SMP23_0 (0x1UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000200 */ |
1032 | #define ADC_SMPR1_SMP23_0 (0x1UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000200 */ |
1032 | #define ADC_SMPR1_SMP23_1 (0x2UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000400 */ |
1033 | #define ADC_SMPR1_SMP23_1 (0x2UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000400 */ |
1033 | #define ADC_SMPR1_SMP23_2 (0x4UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000800 */ |
1034 | #define ADC_SMPR1_SMP23_2 (0x4UL << ADC_SMPR1_SMP23_Pos) /*!< 0x00000800 */ |
1034 | |
1035 | 1035 | #define ADC_SMPR1_SMP24_Pos (12U) |
|
1036 | #define ADC_SMPR1_SMP24_Pos (12U) |
1036 | #define ADC_SMPR1_SMP24_Msk (0x7UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00007000 */ |
1037 | #define ADC_SMPR1_SMP24_Msk (0x7UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00007000 */ |
1037 | #define ADC_SMPR1_SMP24 ADC_SMPR1_SMP24_Msk /*!< ADC channel 24 sampling time selection */ |
1038 | #define ADC_SMPR1_SMP24 ADC_SMPR1_SMP24_Msk /*!< ADC channel 24 sampling time selection */ |
1038 | #define ADC_SMPR1_SMP24_0 (0x1UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00001000 */ |
1039 | #define ADC_SMPR1_SMP24_0 (0x1UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00001000 */ |
1039 | #define ADC_SMPR1_SMP24_1 (0x2UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00002000 */ |
1040 | #define ADC_SMPR1_SMP24_1 (0x2UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00002000 */ |
1040 | #define ADC_SMPR1_SMP24_2 (0x4UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00004000 */ |
1041 | #define ADC_SMPR1_SMP24_2 (0x4UL << ADC_SMPR1_SMP24_Pos) /*!< 0x00004000 */ |
1041 | |
1042 | 1042 | #define ADC_SMPR1_SMP25_Pos (15U) |
|
1043 | #define ADC_SMPR1_SMP25_Pos (15U) |
1043 | #define ADC_SMPR1_SMP25_Msk (0x7UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00038000 */ |
1044 | #define ADC_SMPR1_SMP25_Msk (0x7UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00038000 */ |
1044 | #define ADC_SMPR1_SMP25 ADC_SMPR1_SMP25_Msk /*!< ADC channel 25 sampling time selection */ |
1045 | #define ADC_SMPR1_SMP25 ADC_SMPR1_SMP25_Msk /*!< ADC channel 25 sampling time selection */ |
1045 | #define ADC_SMPR1_SMP25_0 (0x1UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00008000 */ |
1046 | #define ADC_SMPR1_SMP25_0 (0x1UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00008000 */ |
1046 | #define ADC_SMPR1_SMP25_1 (0x2UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00010000 */ |
1047 | #define ADC_SMPR1_SMP25_1 (0x2UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00010000 */ |
1047 | #define ADC_SMPR1_SMP25_2 (0x4UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00020000 */ |
1048 | #define ADC_SMPR1_SMP25_2 (0x4UL << ADC_SMPR1_SMP25_Pos) /*!< 0x00020000 */ |
1048 | |
1049 | 1049 | #define ADC_SMPR1_SMP26_Pos (18U) |
|
1050 | #define ADC_SMPR1_SMP26_Pos (18U) |
1050 | #define ADC_SMPR1_SMP26_Msk (0x7UL << ADC_SMPR1_SMP26_Pos) /*!< 0x001C0000 */ |
1051 | #define ADC_SMPR1_SMP26_Msk (0x7UL << ADC_SMPR1_SMP26_Pos) /*!< 0x001C0000 */ |
1051 | #define ADC_SMPR1_SMP26 ADC_SMPR1_SMP26_Msk /*!< ADC channel 26 sampling time selection */ |
1052 | #define ADC_SMPR1_SMP26 ADC_SMPR1_SMP26_Msk /*!< ADC channel 26 sampling time selection */ |
1052 | #define ADC_SMPR1_SMP26_0 (0x1UL << ADC_SMPR1_SMP26_Pos) /*!< 0x00040000 */ |
1053 | #define ADC_SMPR1_SMP26_0 (0x1UL << ADC_SMPR1_SMP26_Pos) /*!< 0x00040000 */ |
1053 | #define ADC_SMPR1_SMP26_1 (0x2UL << ADC_SMPR1_SMP26_Pos) /*!< 0x00080000 */ |
1054 | #define ADC_SMPR1_SMP26_1 (0x2UL << ADC_SMPR1_SMP26_Pos) /*!< 0x00080000 */ |
1054 | #define ADC_SMPR1_SMP26_2 (0x4UL << ADC_SMPR1_SMP26_Pos) /*!< 0x00100000 */ |
1055 | #define ADC_SMPR1_SMP26_2 (0x4UL << ADC_SMPR1_SMP26_Pos) /*!< 0x00100000 */ |
1055 | |
1056 | 1056 | #define ADC_SMPR1_SMP27_Pos (21U) |
|
1057 | #define ADC_SMPR1_SMP27_Pos (21U) |
1057 | #define ADC_SMPR1_SMP27_Msk (0x7UL << ADC_SMPR1_SMP27_Pos) /*!< 0x00E00000 */ |
1058 | #define ADC_SMPR1_SMP27_Msk (0x7UL << ADC_SMPR1_SMP27_Pos) /*!< 0x00E00000 */ |
1058 | #define ADC_SMPR1_SMP27 ADC_SMPR1_SMP27_Msk /*!< ADC channel 27 sampling time selection */ |
1059 | #define ADC_SMPR1_SMP27 ADC_SMPR1_SMP27_Msk /*!< ADC channel 27 sampling time selection */ |
1059 | #define ADC_SMPR1_SMP27_0 (0x1UL << ADC_SMPR1_SMP27_Pos) /*!< 0x00200000 */ |
1060 | #define ADC_SMPR1_SMP27_0 (0x1UL << ADC_SMPR1_SMP27_Pos) /*!< 0x00200000 */ |
1060 | #define ADC_SMPR1_SMP27_1 (0x2UL << ADC_SMPR1_SMP27_Pos) /*!< 0x00400000 */ |
1061 | #define ADC_SMPR1_SMP27_1 (0x2UL << ADC_SMPR1_SMP27_Pos) /*!< 0x00400000 */ |
1061 | #define ADC_SMPR1_SMP27_2 (0x4UL << ADC_SMPR1_SMP27_Pos) /*!< 0x00800000 */ |
1062 | #define ADC_SMPR1_SMP27_2 (0x4UL << ADC_SMPR1_SMP27_Pos) /*!< 0x00800000 */ |
1062 | |
1063 | 1063 | #define ADC_SMPR1_SMP28_Pos (24U) |
|
1064 | #define ADC_SMPR1_SMP28_Pos (24U) |
1064 | #define ADC_SMPR1_SMP28_Msk (0x7UL << ADC_SMPR1_SMP28_Pos) /*!< 0x07000000 */ |
1065 | #define ADC_SMPR1_SMP28_Msk (0x7UL << ADC_SMPR1_SMP28_Pos) /*!< 0x07000000 */ |
1065 | #define ADC_SMPR1_SMP28 ADC_SMPR1_SMP28_Msk /*!< ADC channel 28 sampling time selection */ |
1066 | #define ADC_SMPR1_SMP28 ADC_SMPR1_SMP28_Msk /*!< ADC channel 28 sampling time selection */ |
1066 | #define ADC_SMPR1_SMP28_0 (0x1UL << ADC_SMPR1_SMP28_Pos) /*!< 0x01000000 */ |
1067 | #define ADC_SMPR1_SMP28_0 (0x1UL << ADC_SMPR1_SMP28_Pos) /*!< 0x01000000 */ |
1067 | #define ADC_SMPR1_SMP28_1 (0x2UL << ADC_SMPR1_SMP28_Pos) /*!< 0x02000000 */ |
1068 | #define ADC_SMPR1_SMP28_1 (0x2UL << ADC_SMPR1_SMP28_Pos) /*!< 0x02000000 */ |
1068 | #define ADC_SMPR1_SMP28_2 (0x4UL << ADC_SMPR1_SMP28_Pos) /*!< 0x04000000 */ |
1069 | #define ADC_SMPR1_SMP28_2 (0x4UL << ADC_SMPR1_SMP28_Pos) /*!< 0x04000000 */ |
1069 | |
1070 | 1070 | #define ADC_SMPR1_SMP29_Pos (27U) |
|
1071 | #define ADC_SMPR1_SMP29_Pos (27U) |
1071 | #define ADC_SMPR1_SMP29_Msk (0x7UL << ADC_SMPR1_SMP29_Pos) /*!< 0x38000000 */ |
1072 | #define ADC_SMPR1_SMP29_Msk (0x7UL << ADC_SMPR1_SMP29_Pos) /*!< 0x38000000 */ |
1072 | #define ADC_SMPR1_SMP29 ADC_SMPR1_SMP29_Msk /*!< ADC channel 29 sampling time selection */ |
1073 | #define ADC_SMPR1_SMP29 ADC_SMPR1_SMP29_Msk /*!< ADC channel 29 sampling time selection */ |
1073 | #define ADC_SMPR1_SMP29_0 (0x1UL << ADC_SMPR1_SMP29_Pos) /*!< 0x08000000 */ |
1074 | #define ADC_SMPR1_SMP29_0 (0x1UL << ADC_SMPR1_SMP29_Pos) /*!< 0x08000000 */ |
1074 | #define ADC_SMPR1_SMP29_1 (0x2UL << ADC_SMPR1_SMP29_Pos) /*!< 0x10000000 */ |
1075 | #define ADC_SMPR1_SMP29_1 (0x2UL << ADC_SMPR1_SMP29_Pos) /*!< 0x10000000 */ |
1075 | #define ADC_SMPR1_SMP29_2 (0x4UL << ADC_SMPR1_SMP29_Pos) /*!< 0x20000000 */ |
1076 | #define ADC_SMPR1_SMP29_2 (0x4UL << ADC_SMPR1_SMP29_Pos) /*!< 0x20000000 */ |
1076 | |
1077 | 1077 | /****************** Bit definition for ADC_SMPR2 register *******************/ |
|
1078 | /****************** Bit definition for ADC_SMPR2 register *******************/ |
1078 | #define ADC_SMPR2_SMP10_Pos (0U) |
1079 | #define ADC_SMPR2_SMP10_Pos (0U) |
1079 | #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */ |
1080 | #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */ |
1080 | #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */ |
1081 | #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */ |
1081 | #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */ |
1082 | #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */ |
1082 | #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */ |
1083 | #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */ |
1083 | #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */ |
1084 | #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */ |
1084 | |
1085 | 1085 | #define ADC_SMPR2_SMP11_Pos (3U) |
|
1086 | #define ADC_SMPR2_SMP11_Pos (3U) |
1086 | #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */ |
1087 | #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */ |
1087 | #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */ |
1088 | #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */ |
1088 | #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */ |
1089 | #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */ |
1089 | #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */ |
1090 | #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */ |
1090 | #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */ |
1091 | #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */ |
1091 | |
1092 | 1092 | #define ADC_SMPR2_SMP12_Pos (6U) |
|
1093 | #define ADC_SMPR2_SMP12_Pos (6U) |
1093 | #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */ |
1094 | #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */ |
1094 | #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */ |
1095 | #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */ |
1095 | #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */ |
1096 | #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */ |
1096 | #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */ |
1097 | #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */ |
1097 | #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */ |
1098 | #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */ |
1098 | |
1099 | 1099 | #define ADC_SMPR2_SMP13_Pos (9U) |
|
1100 | #define ADC_SMPR2_SMP13_Pos (9U) |
1100 | #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */ |
1101 | #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */ |
1101 | #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */ |
1102 | #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */ |
1102 | #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */ |
1103 | #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */ |
1103 | #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */ |
1104 | #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */ |
1104 | #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */ |
1105 | #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */ |
1105 | |
1106 | 1106 | #define ADC_SMPR2_SMP14_Pos (12U) |
|
1107 | #define ADC_SMPR2_SMP14_Pos (12U) |
1107 | #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */ |
1108 | #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */ |
1108 | #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */ |
1109 | #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */ |
1109 | #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */ |
1110 | #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */ |
1110 | #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */ |
1111 | #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */ |
1111 | #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */ |
1112 | #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */ |
1112 | |
1113 | 1113 | #define ADC_SMPR2_SMP15_Pos (15U) |
|
1114 | #define ADC_SMPR2_SMP15_Pos (15U) |
1114 | #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */ |
1115 | #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */ |
1115 | #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 5 sampling time selection */ |
1116 | #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 5 sampling time selection */ |
1116 | #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */ |
1117 | #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */ |
1117 | #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */ |
1118 | #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */ |
1118 | #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */ |
1119 | #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */ |
1119 | |
1120 | 1120 | #define ADC_SMPR2_SMP16_Pos (18U) |
|
1121 | #define ADC_SMPR2_SMP16_Pos (18U) |
1121 | #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */ |
1122 | #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */ |
1122 | #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */ |
1123 | #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */ |
1123 | #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */ |
1124 | #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */ |
1124 | #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */ |
1125 | #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */ |
1125 | #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */ |
1126 | #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */ |
1126 | |
1127 | 1127 | #define ADC_SMPR2_SMP17_Pos (21U) |
|
1128 | #define ADC_SMPR2_SMP17_Pos (21U) |
1128 | #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */ |
1129 | #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */ |
1129 | #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */ |
1130 | #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */ |
1130 | #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */ |
1131 | #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */ |
1131 | #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */ |
1132 | #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */ |
1132 | #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */ |
1133 | #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */ |
1133 | |
1134 | 1134 | #define ADC_SMPR2_SMP18_Pos (24U) |
|
1135 | #define ADC_SMPR2_SMP18_Pos (24U) |
1135 | #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */ |
1136 | #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */ |
1136 | #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */ |
1137 | #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */ |
1137 | #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */ |
1138 | #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */ |
1138 | #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */ |
1139 | #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */ |
1139 | #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */ |
1140 | #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */ |
1140 | |
1141 | 1141 | #define ADC_SMPR2_SMP19_Pos (27U) |
|
1142 | #define ADC_SMPR2_SMP19_Pos (27U) |
1142 | #define ADC_SMPR2_SMP19_Msk (0x7UL << ADC_SMPR2_SMP19_Pos) /*!< 0x38000000 */ |
1143 | #define ADC_SMPR2_SMP19_Msk (0x7UL << ADC_SMPR2_SMP19_Pos) /*!< 0x38000000 */ |
1143 | #define ADC_SMPR2_SMP19 ADC_SMPR2_SMP19_Msk /*!< ADC channel 19 sampling time selection */ |
1144 | #define ADC_SMPR2_SMP19 ADC_SMPR2_SMP19_Msk /*!< ADC channel 19 sampling time selection */ |
1144 | #define ADC_SMPR2_SMP19_0 (0x1UL << ADC_SMPR2_SMP19_Pos) /*!< 0x08000000 */ |
1145 | #define ADC_SMPR2_SMP19_0 (0x1UL << ADC_SMPR2_SMP19_Pos) /*!< 0x08000000 */ |
1145 | #define ADC_SMPR2_SMP19_1 (0x2UL << ADC_SMPR2_SMP19_Pos) /*!< 0x10000000 */ |
1146 | #define ADC_SMPR2_SMP19_1 (0x2UL << ADC_SMPR2_SMP19_Pos) /*!< 0x10000000 */ |
1146 | #define ADC_SMPR2_SMP19_2 (0x4UL << ADC_SMPR2_SMP19_Pos) /*!< 0x20000000 */ |
1147 | #define ADC_SMPR2_SMP19_2 (0x4UL << ADC_SMPR2_SMP19_Pos) /*!< 0x20000000 */ |
1147 | |
1148 | 1148 | /****************** Bit definition for ADC_SMPR3 register *******************/ |
|
1149 | /****************** Bit definition for ADC_SMPR3 register *******************/ |
1149 | #define ADC_SMPR3_SMP0_Pos (0U) |
1150 | #define ADC_SMPR3_SMP0_Pos (0U) |
1150 | #define ADC_SMPR3_SMP0_Msk (0x7UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000007 */ |
1151 | #define ADC_SMPR3_SMP0_Msk (0x7UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000007 */ |
1151 | #define ADC_SMPR3_SMP0 ADC_SMPR3_SMP0_Msk /*!< ADC channel 0 sampling time selection */ |
1152 | #define ADC_SMPR3_SMP0 ADC_SMPR3_SMP0_Msk /*!< ADC channel 0 sampling time selection */ |
1152 | #define ADC_SMPR3_SMP0_0 (0x1UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000001 */ |
1153 | #define ADC_SMPR3_SMP0_0 (0x1UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000001 */ |
1153 | #define ADC_SMPR3_SMP0_1 (0x2UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000002 */ |
1154 | #define ADC_SMPR3_SMP0_1 (0x2UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000002 */ |
1154 | #define ADC_SMPR3_SMP0_2 (0x4UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000004 */ |
1155 | #define ADC_SMPR3_SMP0_2 (0x4UL << ADC_SMPR3_SMP0_Pos) /*!< 0x00000004 */ |
1155 | |
1156 | 1156 | #define ADC_SMPR3_SMP1_Pos (3U) |
|
1157 | #define ADC_SMPR3_SMP1_Pos (3U) |
1157 | #define ADC_SMPR3_SMP1_Msk (0x7UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000038 */ |
1158 | #define ADC_SMPR3_SMP1_Msk (0x7UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000038 */ |
1158 | #define ADC_SMPR3_SMP1 ADC_SMPR3_SMP1_Msk /*!< ADC channel 1 sampling time selection */ |
1159 | #define ADC_SMPR3_SMP1 ADC_SMPR3_SMP1_Msk /*!< ADC channel 1 sampling time selection */ |
1159 | #define ADC_SMPR3_SMP1_0 (0x1UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000008 */ |
1160 | #define ADC_SMPR3_SMP1_0 (0x1UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000008 */ |
1160 | #define ADC_SMPR3_SMP1_1 (0x2UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000010 */ |
1161 | #define ADC_SMPR3_SMP1_1 (0x2UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000010 */ |
1161 | #define ADC_SMPR3_SMP1_2 (0x4UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000020 */ |
1162 | #define ADC_SMPR3_SMP1_2 (0x4UL << ADC_SMPR3_SMP1_Pos) /*!< 0x00000020 */ |
1162 | |
1163 | 1163 | #define ADC_SMPR3_SMP2_Pos (6U) |
|
1164 | #define ADC_SMPR3_SMP2_Pos (6U) |
1164 | #define ADC_SMPR3_SMP2_Msk (0x7UL << ADC_SMPR3_SMP2_Pos) /*!< 0x000001C0 */ |
1165 | #define ADC_SMPR3_SMP2_Msk (0x7UL << ADC_SMPR3_SMP2_Pos) /*!< 0x000001C0 */ |
1165 | #define ADC_SMPR3_SMP2 ADC_SMPR3_SMP2_Msk /*!< ADC channel 2 sampling time selection */ |
1166 | #define ADC_SMPR3_SMP2 ADC_SMPR3_SMP2_Msk /*!< ADC channel 2 sampling time selection */ |
1166 | #define ADC_SMPR3_SMP2_0 (0x1UL << ADC_SMPR3_SMP2_Pos) /*!< 0x00000040 */ |
1167 | #define ADC_SMPR3_SMP2_0 (0x1UL << ADC_SMPR3_SMP2_Pos) /*!< 0x00000040 */ |
1167 | #define ADC_SMPR3_SMP2_1 (0x2UL << ADC_SMPR3_SMP2_Pos) /*!< 0x00000080 */ |
1168 | #define ADC_SMPR3_SMP2_1 (0x2UL << ADC_SMPR3_SMP2_Pos) /*!< 0x00000080 */ |
1168 | #define ADC_SMPR3_SMP2_2 (0x4UL << ADC_SMPR3_SMP2_Pos) /*!< 0x00000100 */ |
1169 | #define ADC_SMPR3_SMP2_2 (0x4UL << ADC_SMPR3_SMP2_Pos) /*!< 0x00000100 */ |
1169 | |
1170 | 1170 | #define ADC_SMPR3_SMP3_Pos (9U) |
|
1171 | #define ADC_SMPR3_SMP3_Pos (9U) |
1171 | #define ADC_SMPR3_SMP3_Msk (0x7UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000E00 */ |
1172 | #define ADC_SMPR3_SMP3_Msk (0x7UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000E00 */ |
1172 | #define ADC_SMPR3_SMP3 ADC_SMPR3_SMP3_Msk /*!< ADC channel 3 sampling time selection */ |
1173 | #define ADC_SMPR3_SMP3 ADC_SMPR3_SMP3_Msk /*!< ADC channel 3 sampling time selection */ |
1173 | #define ADC_SMPR3_SMP3_0 (0x1UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000200 */ |
1174 | #define ADC_SMPR3_SMP3_0 (0x1UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000200 */ |
1174 | #define ADC_SMPR3_SMP3_1 (0x2UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000400 */ |
1175 | #define ADC_SMPR3_SMP3_1 (0x2UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000400 */ |
1175 | #define ADC_SMPR3_SMP3_2 (0x4UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000800 */ |
1176 | #define ADC_SMPR3_SMP3_2 (0x4UL << ADC_SMPR3_SMP3_Pos) /*!< 0x00000800 */ |
1176 | |
1177 | 1177 | #define ADC_SMPR3_SMP4_Pos (12U) |
|
1178 | #define ADC_SMPR3_SMP4_Pos (12U) |
1178 | #define ADC_SMPR3_SMP4_Msk (0x7UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00007000 */ |
1179 | #define ADC_SMPR3_SMP4_Msk (0x7UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00007000 */ |
1179 | #define ADC_SMPR3_SMP4 ADC_SMPR3_SMP4_Msk /*!< ADC channel 4 sampling time selection */ |
1180 | #define ADC_SMPR3_SMP4 ADC_SMPR3_SMP4_Msk /*!< ADC channel 4 sampling time selection */ |
1180 | #define ADC_SMPR3_SMP4_0 (0x1UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00001000 */ |
1181 | #define ADC_SMPR3_SMP4_0 (0x1UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00001000 */ |
1181 | #define ADC_SMPR3_SMP4_1 (0x2UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00002000 */ |
1182 | #define ADC_SMPR3_SMP4_1 (0x2UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00002000 */ |
1182 | #define ADC_SMPR3_SMP4_2 (0x4UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00004000 */ |
1183 | #define ADC_SMPR3_SMP4_2 (0x4UL << ADC_SMPR3_SMP4_Pos) /*!< 0x00004000 */ |
1183 | |
1184 | 1184 | #define ADC_SMPR3_SMP5_Pos (15U) |
|
1185 | #define ADC_SMPR3_SMP5_Pos (15U) |
1185 | #define ADC_SMPR3_SMP5_Msk (0x7UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00038000 */ |
1186 | #define ADC_SMPR3_SMP5_Msk (0x7UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00038000 */ |
1186 | #define ADC_SMPR3_SMP5 ADC_SMPR3_SMP5_Msk /*!< ADC channel 5 sampling time selection */ |
1187 | #define ADC_SMPR3_SMP5 ADC_SMPR3_SMP5_Msk /*!< ADC channel 5 sampling time selection */ |
1187 | #define ADC_SMPR3_SMP5_0 (0x1UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00008000 */ |
1188 | #define ADC_SMPR3_SMP5_0 (0x1UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00008000 */ |
1188 | #define ADC_SMPR3_SMP5_1 (0x2UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00010000 */ |
1189 | #define ADC_SMPR3_SMP5_1 (0x2UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00010000 */ |
1189 | #define ADC_SMPR3_SMP5_2 (0x4UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00020000 */ |
1190 | #define ADC_SMPR3_SMP5_2 (0x4UL << ADC_SMPR3_SMP5_Pos) /*!< 0x00020000 */ |
1190 | |
1191 | 1191 | #define ADC_SMPR3_SMP6_Pos (18U) |
|
1192 | #define ADC_SMPR3_SMP6_Pos (18U) |
1192 | #define ADC_SMPR3_SMP6_Msk (0x7UL << ADC_SMPR3_SMP6_Pos) /*!< 0x001C0000 */ |
1193 | #define ADC_SMPR3_SMP6_Msk (0x7UL << ADC_SMPR3_SMP6_Pos) /*!< 0x001C0000 */ |
1193 | #define ADC_SMPR3_SMP6 ADC_SMPR3_SMP6_Msk /*!< ADC channel 6 sampling time selection */ |
1194 | #define ADC_SMPR3_SMP6 ADC_SMPR3_SMP6_Msk /*!< ADC channel 6 sampling time selection */ |
1194 | #define ADC_SMPR3_SMP6_0 (0x1UL << ADC_SMPR3_SMP6_Pos) /*!< 0x00040000 */ |
1195 | #define ADC_SMPR3_SMP6_0 (0x1UL << ADC_SMPR3_SMP6_Pos) /*!< 0x00040000 */ |
1195 | #define ADC_SMPR3_SMP6_1 (0x2UL << ADC_SMPR3_SMP6_Pos) /*!< 0x00080000 */ |
1196 | #define ADC_SMPR3_SMP6_1 (0x2UL << ADC_SMPR3_SMP6_Pos) /*!< 0x00080000 */ |
1196 | #define ADC_SMPR3_SMP6_2 (0x4UL << ADC_SMPR3_SMP6_Pos) /*!< 0x00100000 */ |
1197 | #define ADC_SMPR3_SMP6_2 (0x4UL << ADC_SMPR3_SMP6_Pos) /*!< 0x00100000 */ |
1197 | |
1198 | 1198 | #define ADC_SMPR3_SMP7_Pos (21U) |
|
1199 | #define ADC_SMPR3_SMP7_Pos (21U) |
1199 | #define ADC_SMPR3_SMP7_Msk (0x7UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00E00000 */ |
1200 | #define ADC_SMPR3_SMP7_Msk (0x7UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00E00000 */ |
1200 | #define ADC_SMPR3_SMP7 ADC_SMPR3_SMP7_Msk /*!< ADC channel 7 sampling time selection */ |
1201 | #define ADC_SMPR3_SMP7 ADC_SMPR3_SMP7_Msk /*!< ADC channel 7 sampling time selection */ |
1201 | #define ADC_SMPR3_SMP7_0 (0x1UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00200000 */ |
1202 | #define ADC_SMPR3_SMP7_0 (0x1UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00200000 */ |
1202 | #define ADC_SMPR3_SMP7_1 (0x2UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00400000 */ |
1203 | #define ADC_SMPR3_SMP7_1 (0x2UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00400000 */ |
1203 | #define ADC_SMPR3_SMP7_2 (0x4UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00800000 */ |
1204 | #define ADC_SMPR3_SMP7_2 (0x4UL << ADC_SMPR3_SMP7_Pos) /*!< 0x00800000 */ |
1204 | |
1205 | 1205 | #define ADC_SMPR3_SMP8_Pos (24U) |
|
1206 | #define ADC_SMPR3_SMP8_Pos (24U) |
1206 | #define ADC_SMPR3_SMP8_Msk (0x7UL << ADC_SMPR3_SMP8_Pos) /*!< 0x07000000 */ |
1207 | #define ADC_SMPR3_SMP8_Msk (0x7UL << ADC_SMPR3_SMP8_Pos) /*!< 0x07000000 */ |
1207 | #define ADC_SMPR3_SMP8 ADC_SMPR3_SMP8_Msk /*!< ADC channel 8 sampling time selection */ |
1208 | #define ADC_SMPR3_SMP8 ADC_SMPR3_SMP8_Msk /*!< ADC channel 8 sampling time selection */ |
1208 | #define ADC_SMPR3_SMP8_0 (0x1UL << ADC_SMPR3_SMP8_Pos) /*!< 0x01000000 */ |
1209 | #define ADC_SMPR3_SMP8_0 (0x1UL << ADC_SMPR3_SMP8_Pos) /*!< 0x01000000 */ |
1209 | #define ADC_SMPR3_SMP8_1 (0x2UL << ADC_SMPR3_SMP8_Pos) /*!< 0x02000000 */ |
1210 | #define ADC_SMPR3_SMP8_1 (0x2UL << ADC_SMPR3_SMP8_Pos) /*!< 0x02000000 */ |
1210 | #define ADC_SMPR3_SMP8_2 (0x4UL << ADC_SMPR3_SMP8_Pos) /*!< 0x04000000 */ |
1211 | #define ADC_SMPR3_SMP8_2 (0x4UL << ADC_SMPR3_SMP8_Pos) /*!< 0x04000000 */ |
1211 | |
1212 | 1212 | #define ADC_SMPR3_SMP9_Pos (27U) |
|
1213 | #define ADC_SMPR3_SMP9_Pos (27U) |
1213 | #define ADC_SMPR3_SMP9_Msk (0x7UL << ADC_SMPR3_SMP9_Pos) /*!< 0x38000000 */ |
1214 | #define ADC_SMPR3_SMP9_Msk (0x7UL << ADC_SMPR3_SMP9_Pos) /*!< 0x38000000 */ |
1214 | #define ADC_SMPR3_SMP9 ADC_SMPR3_SMP9_Msk /*!< ADC channel 9 sampling time selection */ |
1215 | #define ADC_SMPR3_SMP9 ADC_SMPR3_SMP9_Msk /*!< ADC channel 9 sampling time selection */ |
1215 | #define ADC_SMPR3_SMP9_0 (0x1UL << ADC_SMPR3_SMP9_Pos) /*!< 0x08000000 */ |
1216 | #define ADC_SMPR3_SMP9_0 (0x1UL << ADC_SMPR3_SMP9_Pos) /*!< 0x08000000 */ |
1216 | #define ADC_SMPR3_SMP9_1 (0x2UL << ADC_SMPR3_SMP9_Pos) /*!< 0x10000000 */ |
1217 | #define ADC_SMPR3_SMP9_1 (0x2UL << ADC_SMPR3_SMP9_Pos) /*!< 0x10000000 */ |
1217 | #define ADC_SMPR3_SMP9_2 (0x4UL << ADC_SMPR3_SMP9_Pos) /*!< 0x20000000 */ |
1218 | #define ADC_SMPR3_SMP9_2 (0x4UL << ADC_SMPR3_SMP9_Pos) /*!< 0x20000000 */ |
1218 | |
1219 | 1219 | /****************** Bit definition for ADC_JOFR1 register *******************/ |
|
1220 | /****************** Bit definition for ADC_JOFR1 register *******************/ |
1220 | #define ADC_JOFR1_JOFFSET1_Pos (0U) |
1221 | #define ADC_JOFR1_JOFFSET1_Pos (0U) |
1221 | #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ |
1222 | #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ |
1222 | #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */ |
1223 | #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */ |
1223 | |
1224 | 1224 | /****************** Bit definition for ADC_JOFR2 register *******************/ |
|
1225 | /****************** Bit definition for ADC_JOFR2 register *******************/ |
1225 | #define ADC_JOFR2_JOFFSET2_Pos (0U) |
1226 | #define ADC_JOFR2_JOFFSET2_Pos (0U) |
1226 | #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ |
1227 | #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ |
1227 | #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */ |
1228 | #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */ |
1228 | |
1229 | 1229 | /****************** Bit definition for ADC_JOFR3 register *******************/ |
|
1230 | /****************** Bit definition for ADC_JOFR3 register *******************/ |
1230 | #define ADC_JOFR3_JOFFSET3_Pos (0U) |
1231 | #define ADC_JOFR3_JOFFSET3_Pos (0U) |
1231 | #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ |
1232 | #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ |
1232 | #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */ |
1233 | #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */ |
1233 | |
1234 | 1234 | /****************** Bit definition for ADC_JOFR4 register *******************/ |
|
1235 | /****************** Bit definition for ADC_JOFR4 register *******************/ |
1235 | #define ADC_JOFR4_JOFFSET4_Pos (0U) |
1236 | #define ADC_JOFR4_JOFFSET4_Pos (0U) |
1236 | #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ |
1237 | #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ |
1237 | #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */ |
1238 | #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */ |
1238 | |
1239 | 1239 | /******************* Bit definition for ADC_HTR register ********************/ |
|
1240 | /******************* Bit definition for ADC_HTR register ********************/ |
1240 | #define ADC_HTR_HT_Pos (0U) |
1241 | #define ADC_HTR_HT_Pos (0U) |
1241 | #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ |
1242 | #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ |
1242 | #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */ |
1243 | #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */ |
1243 | |
1244 | 1244 | /******************* Bit definition for ADC_LTR register ********************/ |
|
1245 | /******************* Bit definition for ADC_LTR register ********************/ |
1245 | #define ADC_LTR_LT_Pos (0U) |
1246 | #define ADC_LTR_LT_Pos (0U) |
1246 | #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ |
1247 | #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ |
1247 | #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */ |
1248 | #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */ |
1248 | |
1249 | 1249 | /******************* Bit definition for ADC_SQR1 register *******************/ |
|
1250 | /******************* Bit definition for ADC_SQR1 register *******************/ |
1250 | #define ADC_SQR1_L_Pos (20U) |
1251 | #define ADC_SQR1_L_Pos (20U) |
1251 | #define ADC_SQR1_L_Msk (0x1FUL << ADC_SQR1_L_Pos) /*!< 0x01F00000 */ |
1252 | #define ADC_SQR1_L_Msk (0x1FUL << ADC_SQR1_L_Pos) /*!< 0x01F00000 */ |
1252 | #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ |
1253 | #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ |
1253 | #define ADC_SQR1_L_0 (0x01UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */ |
1254 | #define ADC_SQR1_L_0 (0x01UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */ |
1254 | #define ADC_SQR1_L_1 (0x02UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */ |
1255 | #define ADC_SQR1_L_1 (0x02UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */ |
1255 | #define ADC_SQR1_L_2 (0x04UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */ |
1256 | #define ADC_SQR1_L_2 (0x04UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */ |
1256 | #define ADC_SQR1_L_3 (0x08UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */ |
1257 | #define ADC_SQR1_L_3 (0x08UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */ |
1257 | #define ADC_SQR1_L_4 (0x10UL << ADC_SQR1_L_Pos) /*!< 0x01000000 */ |
1258 | #define ADC_SQR1_L_4 (0x10UL << ADC_SQR1_L_Pos) /*!< 0x01000000 */ |
1258 | |
1259 | 1259 | #define ADC_SQR1_SQ28_Pos (15U) |
|
1260 | #define ADC_SQR1_SQ28_Pos (15U) |
1260 | #define ADC_SQR1_SQ28_Msk (0x1FUL << ADC_SQR1_SQ28_Pos) /*!< 0x000F8000 */ |
1261 | #define ADC_SQR1_SQ28_Msk (0x1FUL << ADC_SQR1_SQ28_Pos) /*!< 0x000F8000 */ |
1261 | #define ADC_SQR1_SQ28 ADC_SQR1_SQ28_Msk /*!< ADC group regular sequencer rank 28 */ |
1262 | #define ADC_SQR1_SQ28 ADC_SQR1_SQ28_Msk /*!< ADC group regular sequencer rank 28 */ |
1262 | #define ADC_SQR1_SQ28_0 (0x01UL << ADC_SQR1_SQ28_Pos) /*!< 0x00008000 */ |
1263 | #define ADC_SQR1_SQ28_0 (0x01UL << ADC_SQR1_SQ28_Pos) /*!< 0x00008000 */ |
1263 | #define ADC_SQR1_SQ28_1 (0x02UL << ADC_SQR1_SQ28_Pos) /*!< 0x00010000 */ |
1264 | #define ADC_SQR1_SQ28_1 (0x02UL << ADC_SQR1_SQ28_Pos) /*!< 0x00010000 */ |
1264 | #define ADC_SQR1_SQ28_2 (0x04UL << ADC_SQR1_SQ28_Pos) /*!< 0x00020000 */ |
1265 | #define ADC_SQR1_SQ28_2 (0x04UL << ADC_SQR1_SQ28_Pos) /*!< 0x00020000 */ |
1265 | #define ADC_SQR1_SQ28_3 (0x08UL << ADC_SQR1_SQ28_Pos) /*!< 0x00040000 */ |
1266 | #define ADC_SQR1_SQ28_3 (0x08UL << ADC_SQR1_SQ28_Pos) /*!< 0x00040000 */ |
1266 | #define ADC_SQR1_SQ28_4 (0x10UL << ADC_SQR1_SQ28_Pos) /*!< 0x00080000 */ |
1267 | #define ADC_SQR1_SQ28_4 (0x10UL << ADC_SQR1_SQ28_Pos) /*!< 0x00080000 */ |
1267 | |
1268 | 1268 | #define ADC_SQR1_SQ27_Pos (10U) |
|
1269 | #define ADC_SQR1_SQ27_Pos (10U) |
1269 | #define ADC_SQR1_SQ27_Msk (0x1FUL << ADC_SQR1_SQ27_Pos) /*!< 0x00007C00 */ |
1270 | #define ADC_SQR1_SQ27_Msk (0x1FUL << ADC_SQR1_SQ27_Pos) /*!< 0x00007C00 */ |
1270 | #define ADC_SQR1_SQ27 ADC_SQR1_SQ27_Msk /*!< ADC group regular sequencer rank 27 */ |
1271 | #define ADC_SQR1_SQ27 ADC_SQR1_SQ27_Msk /*!< ADC group regular sequencer rank 27 */ |
1271 | #define ADC_SQR1_SQ27_0 (0x01UL << ADC_SQR1_SQ27_Pos) /*!< 0x00000400 */ |
1272 | #define ADC_SQR1_SQ27_0 (0x01UL << ADC_SQR1_SQ27_Pos) /*!< 0x00000400 */ |
1272 | #define ADC_SQR1_SQ27_1 (0x02UL << ADC_SQR1_SQ27_Pos) /*!< 0x00000800 */ |
1273 | #define ADC_SQR1_SQ27_1 (0x02UL << ADC_SQR1_SQ27_Pos) /*!< 0x00000800 */ |
1273 | #define ADC_SQR1_SQ27_2 (0x04UL << ADC_SQR1_SQ27_Pos) /*!< 0x00001000 */ |
1274 | #define ADC_SQR1_SQ27_2 (0x04UL << ADC_SQR1_SQ27_Pos) /*!< 0x00001000 */ |
1274 | #define ADC_SQR1_SQ27_3 (0x08UL << ADC_SQR1_SQ27_Pos) /*!< 0x00002000 */ |
1275 | #define ADC_SQR1_SQ27_3 (0x08UL << ADC_SQR1_SQ27_Pos) /*!< 0x00002000 */ |
1275 | #define ADC_SQR1_SQ27_4 (0x10UL << ADC_SQR1_SQ27_Pos) /*!< 0x00004000 */ |
1276 | #define ADC_SQR1_SQ27_4 (0x10UL << ADC_SQR1_SQ27_Pos) /*!< 0x00004000 */ |
1276 | |
1277 | 1277 | #define ADC_SQR1_SQ26_Pos (5U) |
|
1278 | #define ADC_SQR1_SQ26_Pos (5U) |
1278 | #define ADC_SQR1_SQ26_Msk (0x1FUL << ADC_SQR1_SQ26_Pos) /*!< 0x000003E0 */ |
1279 | #define ADC_SQR1_SQ26_Msk (0x1FUL << ADC_SQR1_SQ26_Pos) /*!< 0x000003E0 */ |
1279 | #define ADC_SQR1_SQ26 ADC_SQR1_SQ26_Msk /*!< ADC group regular sequencer rank 26 */ |
1280 | #define ADC_SQR1_SQ26 ADC_SQR1_SQ26_Msk /*!< ADC group regular sequencer rank 26 */ |
1280 | #define ADC_SQR1_SQ26_0 (0x01UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000020 */ |
1281 | #define ADC_SQR1_SQ26_0 (0x01UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000020 */ |
1281 | #define ADC_SQR1_SQ26_1 (0x02UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000040 */ |
1282 | #define ADC_SQR1_SQ26_1 (0x02UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000040 */ |
1282 | #define ADC_SQR1_SQ26_2 (0x04UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000080 */ |
1283 | #define ADC_SQR1_SQ26_2 (0x04UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000080 */ |
1283 | #define ADC_SQR1_SQ26_3 (0x08UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000100 */ |
1284 | #define ADC_SQR1_SQ26_3 (0x08UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000100 */ |
1284 | #define ADC_SQR1_SQ26_4 (0x10UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000200 */ |
1285 | #define ADC_SQR1_SQ26_4 (0x10UL << ADC_SQR1_SQ26_Pos) /*!< 0x00000200 */ |
1285 | |
1286 | 1286 | #define ADC_SQR1_SQ25_Pos (0U) |
|
1287 | #define ADC_SQR1_SQ25_Pos (0U) |
1287 | #define ADC_SQR1_SQ25_Msk (0x1FUL << ADC_SQR1_SQ25_Pos) /*!< 0x0000001F */ |
1288 | #define ADC_SQR1_SQ25_Msk (0x1FUL << ADC_SQR1_SQ25_Pos) /*!< 0x0000001F */ |
1288 | #define ADC_SQR1_SQ25 ADC_SQR1_SQ25_Msk /*!< ADC group regular sequencer rank 25 */ |
1289 | #define ADC_SQR1_SQ25 ADC_SQR1_SQ25_Msk /*!< ADC group regular sequencer rank 25 */ |
1289 | #define ADC_SQR1_SQ25_0 (0x01UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000001 */ |
1290 | #define ADC_SQR1_SQ25_0 (0x01UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000001 */ |
1290 | #define ADC_SQR1_SQ25_1 (0x02UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000002 */ |
1291 | #define ADC_SQR1_SQ25_1 (0x02UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000002 */ |
1291 | #define ADC_SQR1_SQ25_2 (0x04UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000004 */ |
1292 | #define ADC_SQR1_SQ25_2 (0x04UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000004 */ |
1292 | #define ADC_SQR1_SQ25_3 (0x08UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000008 */ |
1293 | #define ADC_SQR1_SQ25_3 (0x08UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000008 */ |
1293 | #define ADC_SQR1_SQ25_4 (0x10UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000010 */ |
1294 | #define ADC_SQR1_SQ25_4 (0x10UL << ADC_SQR1_SQ25_Pos) /*!< 0x00000010 */ |
1294 | |
1295 | 1295 | /******************* Bit definition for ADC_SQR2 register *******************/ |
|
1296 | /******************* Bit definition for ADC_SQR2 register *******************/ |
1296 | #define ADC_SQR2_SQ19_Pos (0U) |
1297 | #define ADC_SQR2_SQ19_Pos (0U) |
1297 | #define ADC_SQR2_SQ19_Msk (0x1FUL << ADC_SQR2_SQ19_Pos) /*!< 0x0000001F */ |
1298 | #define ADC_SQR2_SQ19_Msk (0x1FUL << ADC_SQR2_SQ19_Pos) /*!< 0x0000001F */ |
1298 | #define ADC_SQR2_SQ19 ADC_SQR2_SQ19_Msk /*!< ADC group regular sequencer rank 19 */ |
1299 | #define ADC_SQR2_SQ19 ADC_SQR2_SQ19_Msk /*!< ADC group regular sequencer rank 19 */ |
1299 | #define ADC_SQR2_SQ19_0 (0x01UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000001 */ |
1300 | #define ADC_SQR2_SQ19_0 (0x01UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000001 */ |
1300 | #define ADC_SQR2_SQ19_1 (0x02UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000002 */ |
1301 | #define ADC_SQR2_SQ19_1 (0x02UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000002 */ |
1301 | #define ADC_SQR2_SQ19_2 (0x04UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000004 */ |
1302 | #define ADC_SQR2_SQ19_2 (0x04UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000004 */ |
1302 | #define ADC_SQR2_SQ19_3 (0x08UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000008 */ |
1303 | #define ADC_SQR2_SQ19_3 (0x08UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000008 */ |
1303 | #define ADC_SQR2_SQ19_4 (0x10UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000010 */ |
1304 | #define ADC_SQR2_SQ19_4 (0x10UL << ADC_SQR2_SQ19_Pos) /*!< 0x00000010 */ |
1304 | |
1305 | 1305 | #define ADC_SQR2_SQ20_Pos (5U) |
|
1306 | #define ADC_SQR2_SQ20_Pos (5U) |
1306 | #define ADC_SQR2_SQ20_Msk (0x1FUL << ADC_SQR2_SQ20_Pos) /*!< 0x000003E0 */ |
1307 | #define ADC_SQR2_SQ20_Msk (0x1FUL << ADC_SQR2_SQ20_Pos) /*!< 0x000003E0 */ |
1307 | #define ADC_SQR2_SQ20 ADC_SQR2_SQ20_Msk /*!< ADC group regular sequencer rank 20 */ |
1308 | #define ADC_SQR2_SQ20 ADC_SQR2_SQ20_Msk /*!< ADC group regular sequencer rank 20 */ |
1308 | #define ADC_SQR2_SQ20_0 (0x01UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000020 */ |
1309 | #define ADC_SQR2_SQ20_0 (0x01UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000020 */ |
1309 | #define ADC_SQR2_SQ20_1 (0x02UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000040 */ |
1310 | #define ADC_SQR2_SQ20_1 (0x02UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000040 */ |
1310 | #define ADC_SQR2_SQ20_2 (0x04UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000080 */ |
1311 | #define ADC_SQR2_SQ20_2 (0x04UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000080 */ |
1311 | #define ADC_SQR2_SQ20_3 (0x08UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000100 */ |
1312 | #define ADC_SQR2_SQ20_3 (0x08UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000100 */ |
1312 | #define ADC_SQR2_SQ20_4 (0x10UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000200 */ |
1313 | #define ADC_SQR2_SQ20_4 (0x10UL << ADC_SQR2_SQ20_Pos) /*!< 0x00000200 */ |
1313 | |
1314 | 1314 | #define ADC_SQR2_SQ21_Pos (10U) |
|
1315 | #define ADC_SQR2_SQ21_Pos (10U) |
1315 | #define ADC_SQR2_SQ21_Msk (0x1FUL << ADC_SQR2_SQ21_Pos) /*!< 0x00007C00 */ |
1316 | #define ADC_SQR2_SQ21_Msk (0x1FUL << ADC_SQR2_SQ21_Pos) /*!< 0x00007C00 */ |
1316 | #define ADC_SQR2_SQ21 ADC_SQR2_SQ21_Msk /*!< ADC group regular sequencer rank 21 */ |
1317 | #define ADC_SQR2_SQ21 ADC_SQR2_SQ21_Msk /*!< ADC group regular sequencer rank 21 */ |
1317 | #define ADC_SQR2_SQ21_0 (0x01UL << ADC_SQR2_SQ21_Pos) /*!< 0x00000400 */ |
1318 | #define ADC_SQR2_SQ21_0 (0x01UL << ADC_SQR2_SQ21_Pos) /*!< 0x00000400 */ |
1318 | #define ADC_SQR2_SQ21_1 (0x02UL << ADC_SQR2_SQ21_Pos) /*!< 0x00000800 */ |
1319 | #define ADC_SQR2_SQ21_1 (0x02UL << ADC_SQR2_SQ21_Pos) /*!< 0x00000800 */ |
1319 | #define ADC_SQR2_SQ21_2 (0x04UL << ADC_SQR2_SQ21_Pos) /*!< 0x00001000 */ |
1320 | #define ADC_SQR2_SQ21_2 (0x04UL << ADC_SQR2_SQ21_Pos) /*!< 0x00001000 */ |
1320 | #define ADC_SQR2_SQ21_3 (0x08UL << ADC_SQR2_SQ21_Pos) /*!< 0x00002000 */ |
1321 | #define ADC_SQR2_SQ21_3 (0x08UL << ADC_SQR2_SQ21_Pos) /*!< 0x00002000 */ |
1321 | #define ADC_SQR2_SQ21_4 (0x10UL << ADC_SQR2_SQ21_Pos) /*!< 0x00004000 */ |
1322 | #define ADC_SQR2_SQ21_4 (0x10UL << ADC_SQR2_SQ21_Pos) /*!< 0x00004000 */ |
1322 | |
1323 | 1323 | #define ADC_SQR2_SQ22_Pos (15U) |
|
1324 | #define ADC_SQR2_SQ22_Pos (15U) |
1324 | #define ADC_SQR2_SQ22_Msk (0x1FUL << ADC_SQR2_SQ22_Pos) /*!< 0x000F8000 */ |
1325 | #define ADC_SQR2_SQ22_Msk (0x1FUL << ADC_SQR2_SQ22_Pos) /*!< 0x000F8000 */ |
1325 | #define ADC_SQR2_SQ22 ADC_SQR2_SQ22_Msk /*!< ADC group regular sequencer rank 22 */ |
1326 | #define ADC_SQR2_SQ22 ADC_SQR2_SQ22_Msk /*!< ADC group regular sequencer rank 22 */ |
1326 | #define ADC_SQR2_SQ22_0 (0x01UL << ADC_SQR2_SQ22_Pos) /*!< 0x00008000 */ |
1327 | #define ADC_SQR2_SQ22_0 (0x01UL << ADC_SQR2_SQ22_Pos) /*!< 0x00008000 */ |
1327 | #define ADC_SQR2_SQ22_1 (0x02UL << ADC_SQR2_SQ22_Pos) /*!< 0x00010000 */ |
1328 | #define ADC_SQR2_SQ22_1 (0x02UL << ADC_SQR2_SQ22_Pos) /*!< 0x00010000 */ |
1328 | #define ADC_SQR2_SQ22_2 (0x04UL << ADC_SQR2_SQ22_Pos) /*!< 0x00020000 */ |
1329 | #define ADC_SQR2_SQ22_2 (0x04UL << ADC_SQR2_SQ22_Pos) /*!< 0x00020000 */ |
1329 | #define ADC_SQR2_SQ22_3 (0x08UL << ADC_SQR2_SQ22_Pos) /*!< 0x00040000 */ |
1330 | #define ADC_SQR2_SQ22_3 (0x08UL << ADC_SQR2_SQ22_Pos) /*!< 0x00040000 */ |
1330 | #define ADC_SQR2_SQ22_4 (0x10UL << ADC_SQR2_SQ22_Pos) /*!< 0x00080000 */ |
1331 | #define ADC_SQR2_SQ22_4 (0x10UL << ADC_SQR2_SQ22_Pos) /*!< 0x00080000 */ |
1331 | |
1332 | 1332 | #define ADC_SQR2_SQ23_Pos (20U) |
|
1333 | #define ADC_SQR2_SQ23_Pos (20U) |
1333 | #define ADC_SQR2_SQ23_Msk (0x1FUL << ADC_SQR2_SQ23_Pos) /*!< 0x01F00000 */ |
1334 | #define ADC_SQR2_SQ23_Msk (0x1FUL << ADC_SQR2_SQ23_Pos) /*!< 0x01F00000 */ |
1334 | #define ADC_SQR2_SQ23 ADC_SQR2_SQ23_Msk /*!< ADC group regular sequencer rank 23 */ |
1335 | #define ADC_SQR2_SQ23 ADC_SQR2_SQ23_Msk /*!< ADC group regular sequencer rank 23 */ |
1335 | #define ADC_SQR2_SQ23_0 (0x01UL << ADC_SQR2_SQ23_Pos) /*!< 0x00100000 */ |
1336 | #define ADC_SQR2_SQ23_0 (0x01UL << ADC_SQR2_SQ23_Pos) /*!< 0x00100000 */ |
1336 | #define ADC_SQR2_SQ23_1 (0x02UL << ADC_SQR2_SQ23_Pos) /*!< 0x00200000 */ |
1337 | #define ADC_SQR2_SQ23_1 (0x02UL << ADC_SQR2_SQ23_Pos) /*!< 0x00200000 */ |
1337 | #define ADC_SQR2_SQ23_2 (0x04UL << ADC_SQR2_SQ23_Pos) /*!< 0x00400000 */ |
1338 | #define ADC_SQR2_SQ23_2 (0x04UL << ADC_SQR2_SQ23_Pos) /*!< 0x00400000 */ |
1338 | #define ADC_SQR2_SQ23_3 (0x08UL << ADC_SQR2_SQ23_Pos) /*!< 0x00800000 */ |
1339 | #define ADC_SQR2_SQ23_3 (0x08UL << ADC_SQR2_SQ23_Pos) /*!< 0x00800000 */ |
1339 | #define ADC_SQR2_SQ23_4 (0x10UL << ADC_SQR2_SQ23_Pos) /*!< 0x01000000 */ |
1340 | #define ADC_SQR2_SQ23_4 (0x10UL << ADC_SQR2_SQ23_Pos) /*!< 0x01000000 */ |
1340 | |
1341 | 1341 | #define ADC_SQR2_SQ24_Pos (25U) |
|
1342 | #define ADC_SQR2_SQ24_Pos (25U) |
1342 | #define ADC_SQR2_SQ24_Msk (0x1FUL << ADC_SQR2_SQ24_Pos) /*!< 0x3E000000 */ |
1343 | #define ADC_SQR2_SQ24_Msk (0x1FUL << ADC_SQR2_SQ24_Pos) /*!< 0x3E000000 */ |
1343 | #define ADC_SQR2_SQ24 ADC_SQR2_SQ24_Msk /*!< ADC group regular sequencer rank 24 */ |
1344 | #define ADC_SQR2_SQ24 ADC_SQR2_SQ24_Msk /*!< ADC group regular sequencer rank 24 */ |
1344 | #define ADC_SQR2_SQ24_0 (0x01UL << ADC_SQR2_SQ24_Pos) /*!< 0x02000000 */ |
1345 | #define ADC_SQR2_SQ24_0 (0x01UL << ADC_SQR2_SQ24_Pos) /*!< 0x02000000 */ |
1345 | #define ADC_SQR2_SQ24_1 (0x02UL << ADC_SQR2_SQ24_Pos) /*!< 0x04000000 */ |
1346 | #define ADC_SQR2_SQ24_1 (0x02UL << ADC_SQR2_SQ24_Pos) /*!< 0x04000000 */ |
1346 | #define ADC_SQR2_SQ24_2 (0x04UL << ADC_SQR2_SQ24_Pos) /*!< 0x08000000 */ |
1347 | #define ADC_SQR2_SQ24_2 (0x04UL << ADC_SQR2_SQ24_Pos) /*!< 0x08000000 */ |
1347 | #define ADC_SQR2_SQ24_3 (0x08UL << ADC_SQR2_SQ24_Pos) /*!< 0x10000000 */ |
1348 | #define ADC_SQR2_SQ24_3 (0x08UL << ADC_SQR2_SQ24_Pos) /*!< 0x10000000 */ |
1348 | #define ADC_SQR2_SQ24_4 (0x10UL << ADC_SQR2_SQ24_Pos) /*!< 0x20000000 */ |
1349 | #define ADC_SQR2_SQ24_4 (0x10UL << ADC_SQR2_SQ24_Pos) /*!< 0x20000000 */ |
1349 | |
1350 | 1350 | /******************* Bit definition for ADC_SQR3 register *******************/ |
|
1351 | /******************* Bit definition for ADC_SQR3 register *******************/ |
1351 | #define ADC_SQR3_SQ13_Pos (0U) |
1352 | #define ADC_SQR3_SQ13_Pos (0U) |
1352 | #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x0000001F */ |
1353 | #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x0000001F */ |
1353 | #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ |
1354 | #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ |
1354 | #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000001 */ |
1355 | #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000001 */ |
1355 | #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000002 */ |
1356 | #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000002 */ |
1356 | #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000004 */ |
1357 | #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000004 */ |
1357 | #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000008 */ |
1358 | #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000008 */ |
1358 | #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000010 */ |
1359 | #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00000010 */ |
1359 | |
1360 | 1360 | #define ADC_SQR3_SQ14_Pos (5U) |
|
1361 | #define ADC_SQR3_SQ14_Pos (5U) |
1361 | #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x000003E0 */ |
1362 | #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x000003E0 */ |
1362 | #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ |
1363 | #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ |
1363 | #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000020 */ |
1364 | #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000020 */ |
1364 | #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000040 */ |
1365 | #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000040 */ |
1365 | #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000080 */ |
1366 | #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000080 */ |
1366 | #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000100 */ |
1367 | #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000100 */ |
1367 | #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000200 */ |
1368 | #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x00000200 */ |
1368 | |
1369 | 1369 | #define ADC_SQR3_SQ15_Pos (10U) |
|
1370 | #define ADC_SQR3_SQ15_Pos (10U) |
1370 | #define ADC_SQR3_SQ15_Msk (0x1FUL << ADC_SQR3_SQ15_Pos) /*!< 0x00007C00 */ |
1371 | #define ADC_SQR3_SQ15_Msk (0x1FUL << ADC_SQR3_SQ15_Pos) /*!< 0x00007C00 */ |
1371 | #define ADC_SQR3_SQ15 ADC_SQR3_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ |
1372 | #define ADC_SQR3_SQ15 ADC_SQR3_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ |
1372 | #define ADC_SQR3_SQ15_0 (0x01UL << ADC_SQR3_SQ15_Pos) /*!< 0x00000400 */ |
1373 | #define ADC_SQR3_SQ15_0 (0x01UL << ADC_SQR3_SQ15_Pos) /*!< 0x00000400 */ |
1373 | #define ADC_SQR3_SQ15_1 (0x02UL << ADC_SQR3_SQ15_Pos) /*!< 0x00000800 */ |
1374 | #define ADC_SQR3_SQ15_1 (0x02UL << ADC_SQR3_SQ15_Pos) /*!< 0x00000800 */ |
1374 | #define ADC_SQR3_SQ15_2 (0x04UL << ADC_SQR3_SQ15_Pos) /*!< 0x00001000 */ |
1375 | #define ADC_SQR3_SQ15_2 (0x04UL << ADC_SQR3_SQ15_Pos) /*!< 0x00001000 */ |
1375 | #define ADC_SQR3_SQ15_3 (0x08UL << ADC_SQR3_SQ15_Pos) /*!< 0x00002000 */ |
1376 | #define ADC_SQR3_SQ15_3 (0x08UL << ADC_SQR3_SQ15_Pos) /*!< 0x00002000 */ |
1376 | #define ADC_SQR3_SQ15_4 (0x10UL << ADC_SQR3_SQ15_Pos) /*!< 0x00004000 */ |
1377 | #define ADC_SQR3_SQ15_4 (0x10UL << ADC_SQR3_SQ15_Pos) /*!< 0x00004000 */ |
1377 | |
1378 | 1378 | #define ADC_SQR3_SQ16_Pos (15U) |
|
1379 | #define ADC_SQR3_SQ16_Pos (15U) |
1379 | #define ADC_SQR3_SQ16_Msk (0x1FUL << ADC_SQR3_SQ16_Pos) /*!< 0x000F8000 */ |
1380 | #define ADC_SQR3_SQ16_Msk (0x1FUL << ADC_SQR3_SQ16_Pos) /*!< 0x000F8000 */ |
1380 | #define ADC_SQR3_SQ16 ADC_SQR3_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ |
1381 | #define ADC_SQR3_SQ16 ADC_SQR3_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ |
1381 | #define ADC_SQR3_SQ16_0 (0x01UL << ADC_SQR3_SQ16_Pos) /*!< 0x00008000 */ |
1382 | #define ADC_SQR3_SQ16_0 (0x01UL << ADC_SQR3_SQ16_Pos) /*!< 0x00008000 */ |
1382 | #define ADC_SQR3_SQ16_1 (0x02UL << ADC_SQR3_SQ16_Pos) /*!< 0x00010000 */ |
1383 | #define ADC_SQR3_SQ16_1 (0x02UL << ADC_SQR3_SQ16_Pos) /*!< 0x00010000 */ |
1383 | #define ADC_SQR3_SQ16_2 (0x04UL << ADC_SQR3_SQ16_Pos) /*!< 0x00020000 */ |
1384 | #define ADC_SQR3_SQ16_2 (0x04UL << ADC_SQR3_SQ16_Pos) /*!< 0x00020000 */ |
1384 | #define ADC_SQR3_SQ16_3 (0x08UL << ADC_SQR3_SQ16_Pos) /*!< 0x00040000 */ |
1385 | #define ADC_SQR3_SQ16_3 (0x08UL << ADC_SQR3_SQ16_Pos) /*!< 0x00040000 */ |
1385 | #define ADC_SQR3_SQ16_4 (0x10UL << ADC_SQR3_SQ16_Pos) /*!< 0x00080000 */ |
1386 | #define ADC_SQR3_SQ16_4 (0x10UL << ADC_SQR3_SQ16_Pos) /*!< 0x00080000 */ |
1386 | |
1387 | 1387 | #define ADC_SQR3_SQ17_Pos (20U) |
|
1388 | #define ADC_SQR3_SQ17_Pos (20U) |
1388 | #define ADC_SQR3_SQ17_Msk (0x1FUL << ADC_SQR3_SQ17_Pos) /*!< 0x01F00000 */ |
1389 | #define ADC_SQR3_SQ17_Msk (0x1FUL << ADC_SQR3_SQ17_Pos) /*!< 0x01F00000 */ |
1389 | #define ADC_SQR3_SQ17 ADC_SQR3_SQ17_Msk /*!< ADC group regular sequencer rank 17 */ |
1390 | #define ADC_SQR3_SQ17 ADC_SQR3_SQ17_Msk /*!< ADC group regular sequencer rank 17 */ |
1390 | #define ADC_SQR3_SQ17_0 (0x01UL << ADC_SQR3_SQ17_Pos) /*!< 0x00100000 */ |
1391 | #define ADC_SQR3_SQ17_0 (0x01UL << ADC_SQR3_SQ17_Pos) /*!< 0x00100000 */ |
1391 | #define ADC_SQR3_SQ17_1 (0x02UL << ADC_SQR3_SQ17_Pos) /*!< 0x00200000 */ |
1392 | #define ADC_SQR3_SQ17_1 (0x02UL << ADC_SQR3_SQ17_Pos) /*!< 0x00200000 */ |
1392 | #define ADC_SQR3_SQ17_2 (0x04UL << ADC_SQR3_SQ17_Pos) /*!< 0x00400000 */ |
1393 | #define ADC_SQR3_SQ17_2 (0x04UL << ADC_SQR3_SQ17_Pos) /*!< 0x00400000 */ |
1393 | #define ADC_SQR3_SQ17_3 (0x08UL << ADC_SQR3_SQ17_Pos) /*!< 0x00800000 */ |
1394 | #define ADC_SQR3_SQ17_3 (0x08UL << ADC_SQR3_SQ17_Pos) /*!< 0x00800000 */ |
1394 | #define ADC_SQR3_SQ17_4 (0x10UL << ADC_SQR3_SQ17_Pos) /*!< 0x01000000 */ |
1395 | #define ADC_SQR3_SQ17_4 (0x10UL << ADC_SQR3_SQ17_Pos) /*!< 0x01000000 */ |
1395 | |
1396 | 1396 | #define ADC_SQR3_SQ18_Pos (25U) |
|
1397 | #define ADC_SQR3_SQ18_Pos (25U) |
1397 | #define ADC_SQR3_SQ18_Msk (0x1FUL << ADC_SQR3_SQ18_Pos) /*!< 0x3E000000 */ |
1398 | #define ADC_SQR3_SQ18_Msk (0x1FUL << ADC_SQR3_SQ18_Pos) /*!< 0x3E000000 */ |
1398 | #define ADC_SQR3_SQ18 ADC_SQR3_SQ18_Msk /*!< ADC group regular sequencer rank 18 */ |
1399 | #define ADC_SQR3_SQ18 ADC_SQR3_SQ18_Msk /*!< ADC group regular sequencer rank 18 */ |
1399 | #define ADC_SQR3_SQ18_0 (0x01UL << ADC_SQR3_SQ18_Pos) /*!< 0x02000000 */ |
1400 | #define ADC_SQR3_SQ18_0 (0x01UL << ADC_SQR3_SQ18_Pos) /*!< 0x02000000 */ |
1400 | #define ADC_SQR3_SQ18_1 (0x02UL << ADC_SQR3_SQ18_Pos) /*!< 0x04000000 */ |
1401 | #define ADC_SQR3_SQ18_1 (0x02UL << ADC_SQR3_SQ18_Pos) /*!< 0x04000000 */ |
1401 | #define ADC_SQR3_SQ18_2 (0x04UL << ADC_SQR3_SQ18_Pos) /*!< 0x08000000 */ |
1402 | #define ADC_SQR3_SQ18_2 (0x04UL << ADC_SQR3_SQ18_Pos) /*!< 0x08000000 */ |
1402 | #define ADC_SQR3_SQ18_3 (0x08UL << ADC_SQR3_SQ18_Pos) /*!< 0x10000000 */ |
1403 | #define ADC_SQR3_SQ18_3 (0x08UL << ADC_SQR3_SQ18_Pos) /*!< 0x10000000 */ |
1403 | #define ADC_SQR3_SQ18_4 (0x10UL << ADC_SQR3_SQ18_Pos) /*!< 0x20000000 */ |
1404 | #define ADC_SQR3_SQ18_4 (0x10UL << ADC_SQR3_SQ18_Pos) /*!< 0x20000000 */ |
1404 | |
1405 | 1405 | /******************* Bit definition for ADC_SQR4 register *******************/ |
|
1406 | /******************* Bit definition for ADC_SQR4 register *******************/ |
1406 | #define ADC_SQR4_SQ7_Pos (0U) |
1407 | #define ADC_SQR4_SQ7_Pos (0U) |
1407 | #define ADC_SQR4_SQ7_Msk (0x1FUL << ADC_SQR4_SQ7_Pos) /*!< 0x0000001F */ |
1408 | #define ADC_SQR4_SQ7_Msk (0x1FUL << ADC_SQR4_SQ7_Pos) /*!< 0x0000001F */ |
1408 | #define ADC_SQR4_SQ7 ADC_SQR4_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ |
1409 | #define ADC_SQR4_SQ7 ADC_SQR4_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ |
1409 | #define ADC_SQR4_SQ7_0 (0x01UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000001 */ |
1410 | #define ADC_SQR4_SQ7_0 (0x01UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000001 */ |
1410 | #define ADC_SQR4_SQ7_1 (0x02UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000002 */ |
1411 | #define ADC_SQR4_SQ7_1 (0x02UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000002 */ |
1411 | #define ADC_SQR4_SQ7_2 (0x04UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000004 */ |
1412 | #define ADC_SQR4_SQ7_2 (0x04UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000004 */ |
1412 | #define ADC_SQR4_SQ7_3 (0x08UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000008 */ |
1413 | #define ADC_SQR4_SQ7_3 (0x08UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000008 */ |
1413 | #define ADC_SQR4_SQ7_4 (0x10UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000010 */ |
1414 | #define ADC_SQR4_SQ7_4 (0x10UL << ADC_SQR4_SQ7_Pos) /*!< 0x00000010 */ |
1414 | |
1415 | 1415 | #define ADC_SQR4_SQ8_Pos (5U) |
|
1416 | #define ADC_SQR4_SQ8_Pos (5U) |
1416 | #define ADC_SQR4_SQ8_Msk (0x1FUL << ADC_SQR4_SQ8_Pos) /*!< 0x000003E0 */ |
1417 | #define ADC_SQR4_SQ8_Msk (0x1FUL << ADC_SQR4_SQ8_Pos) /*!< 0x000003E0 */ |
1417 | #define ADC_SQR4_SQ8 ADC_SQR4_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ |
1418 | #define ADC_SQR4_SQ8 ADC_SQR4_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ |
1418 | #define ADC_SQR4_SQ8_0 (0x01UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000020 */ |
1419 | #define ADC_SQR4_SQ8_0 (0x01UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000020 */ |
1419 | #define ADC_SQR4_SQ8_1 (0x02UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000040 */ |
1420 | #define ADC_SQR4_SQ8_1 (0x02UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000040 */ |
1420 | #define ADC_SQR4_SQ8_2 (0x04UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000080 */ |
1421 | #define ADC_SQR4_SQ8_2 (0x04UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000080 */ |
1421 | #define ADC_SQR4_SQ8_3 (0x08UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000100 */ |
1422 | #define ADC_SQR4_SQ8_3 (0x08UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000100 */ |
1422 | #define ADC_SQR4_SQ8_4 (0x10UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000200 */ |
1423 | #define ADC_SQR4_SQ8_4 (0x10UL << ADC_SQR4_SQ8_Pos) /*!< 0x00000200 */ |
1423 | |
1424 | 1424 | #define ADC_SQR4_SQ9_Pos (10U) |
|
1425 | #define ADC_SQR4_SQ9_Pos (10U) |
1425 | #define ADC_SQR4_SQ9_Msk (0x1FUL << ADC_SQR4_SQ9_Pos) /*!< 0x00007C00 */ |
1426 | #define ADC_SQR4_SQ9_Msk (0x1FUL << ADC_SQR4_SQ9_Pos) /*!< 0x00007C00 */ |
1426 | #define ADC_SQR4_SQ9 ADC_SQR4_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ |
1427 | #define ADC_SQR4_SQ9 ADC_SQR4_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ |
1427 | #define ADC_SQR4_SQ9_0 (0x01UL << ADC_SQR4_SQ9_Pos) /*!< 0x00000400 */ |
1428 | #define ADC_SQR4_SQ9_0 (0x01UL << ADC_SQR4_SQ9_Pos) /*!< 0x00000400 */ |
1428 | #define ADC_SQR4_SQ9_1 (0x02UL << ADC_SQR4_SQ9_Pos) /*!< 0x00000800 */ |
1429 | #define ADC_SQR4_SQ9_1 (0x02UL << ADC_SQR4_SQ9_Pos) /*!< 0x00000800 */ |
1429 | #define ADC_SQR4_SQ9_2 (0x04UL << ADC_SQR4_SQ9_Pos) /*!< 0x00001000 */ |
1430 | #define ADC_SQR4_SQ9_2 (0x04UL << ADC_SQR4_SQ9_Pos) /*!< 0x00001000 */ |
1430 | #define ADC_SQR4_SQ9_3 (0x08UL << ADC_SQR4_SQ9_Pos) /*!< 0x00002000 */ |
1431 | #define ADC_SQR4_SQ9_3 (0x08UL << ADC_SQR4_SQ9_Pos) /*!< 0x00002000 */ |
1431 | #define ADC_SQR4_SQ9_4 (0x10UL << ADC_SQR4_SQ9_Pos) /*!< 0x00004000 */ |
1432 | #define ADC_SQR4_SQ9_4 (0x10UL << ADC_SQR4_SQ9_Pos) /*!< 0x00004000 */ |
1432 | |
1433 | 1433 | #define ADC_SQR4_SQ10_Pos (15U) |
|
1434 | #define ADC_SQR4_SQ10_Pos (15U) |
1434 | #define ADC_SQR4_SQ10_Msk (0x1FUL << ADC_SQR4_SQ10_Pos) /*!< 0x000F8000 */ |
1435 | #define ADC_SQR4_SQ10_Msk (0x1FUL << ADC_SQR4_SQ10_Pos) /*!< 0x000F8000 */ |
1435 | #define ADC_SQR4_SQ10 ADC_SQR4_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ |
1436 | #define ADC_SQR4_SQ10 ADC_SQR4_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ |
1436 | #define ADC_SQR4_SQ10_0 (0x01UL << ADC_SQR4_SQ10_Pos) /*!< 0x00008000 */ |
1437 | #define ADC_SQR4_SQ10_0 (0x01UL << ADC_SQR4_SQ10_Pos) /*!< 0x00008000 */ |
1437 | #define ADC_SQR4_SQ10_1 (0x02UL << ADC_SQR4_SQ10_Pos) /*!< 0x00010000 */ |
1438 | #define ADC_SQR4_SQ10_1 (0x02UL << ADC_SQR4_SQ10_Pos) /*!< 0x00010000 */ |
1438 | #define ADC_SQR4_SQ10_2 (0x04UL << ADC_SQR4_SQ10_Pos) /*!< 0x00020000 */ |
1439 | #define ADC_SQR4_SQ10_2 (0x04UL << ADC_SQR4_SQ10_Pos) /*!< 0x00020000 */ |
1439 | #define ADC_SQR4_SQ10_3 (0x08UL << ADC_SQR4_SQ10_Pos) /*!< 0x00040000 */ |
1440 | #define ADC_SQR4_SQ10_3 (0x08UL << ADC_SQR4_SQ10_Pos) /*!< 0x00040000 */ |
1440 | #define ADC_SQR4_SQ10_4 (0x10UL << ADC_SQR4_SQ10_Pos) /*!< 0x00080000 */ |
1441 | #define ADC_SQR4_SQ10_4 (0x10UL << ADC_SQR4_SQ10_Pos) /*!< 0x00080000 */ |
1441 | |
1442 | 1442 | #define ADC_SQR4_SQ11_Pos (20U) |
|
1443 | #define ADC_SQR4_SQ11_Pos (20U) |
1443 | #define ADC_SQR4_SQ11_Msk (0x1FUL << ADC_SQR4_SQ11_Pos) /*!< 0x01F00000 */ |
1444 | #define ADC_SQR4_SQ11_Msk (0x1FUL << ADC_SQR4_SQ11_Pos) /*!< 0x01F00000 */ |
1444 | #define ADC_SQR4_SQ11 ADC_SQR4_SQ11_Msk /*!< ADC group regular sequencer rank 11 */ |
1445 | #define ADC_SQR4_SQ11 ADC_SQR4_SQ11_Msk /*!< ADC group regular sequencer rank 11 */ |
1445 | #define ADC_SQR4_SQ11_0 (0x01UL << ADC_SQR4_SQ11_Pos) /*!< 0x00100000 */ |
1446 | #define ADC_SQR4_SQ11_0 (0x01UL << ADC_SQR4_SQ11_Pos) /*!< 0x00100000 */ |
1446 | #define ADC_SQR4_SQ11_1 (0x02UL << ADC_SQR4_SQ11_Pos) /*!< 0x00200000 */ |
1447 | #define ADC_SQR4_SQ11_1 (0x02UL << ADC_SQR4_SQ11_Pos) /*!< 0x00200000 */ |
1447 | #define ADC_SQR4_SQ11_2 (0x04UL << ADC_SQR4_SQ11_Pos) /*!< 0x00400000 */ |
1448 | #define ADC_SQR4_SQ11_2 (0x04UL << ADC_SQR4_SQ11_Pos) /*!< 0x00400000 */ |
1448 | #define ADC_SQR4_SQ11_3 (0x08UL << ADC_SQR4_SQ11_Pos) /*!< 0x00800000 */ |
1449 | #define ADC_SQR4_SQ11_3 (0x08UL << ADC_SQR4_SQ11_Pos) /*!< 0x00800000 */ |
1449 | #define ADC_SQR4_SQ11_4 (0x10UL << ADC_SQR4_SQ11_Pos) /*!< 0x01000000 */ |
1450 | #define ADC_SQR4_SQ11_4 (0x10UL << ADC_SQR4_SQ11_Pos) /*!< 0x01000000 */ |
1450 | |
1451 | 1451 | #define ADC_SQR4_SQ12_Pos (25U) |
|
1452 | #define ADC_SQR4_SQ12_Pos (25U) |
1452 | #define ADC_SQR4_SQ12_Msk (0x1FUL << ADC_SQR4_SQ12_Pos) /*!< 0x3E000000 */ |
1453 | #define ADC_SQR4_SQ12_Msk (0x1FUL << ADC_SQR4_SQ12_Pos) /*!< 0x3E000000 */ |
1453 | #define ADC_SQR4_SQ12 ADC_SQR4_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ |
1454 | #define ADC_SQR4_SQ12 ADC_SQR4_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ |
1454 | #define ADC_SQR4_SQ12_0 (0x01UL << ADC_SQR4_SQ12_Pos) /*!< 0x02000000 */ |
1455 | #define ADC_SQR4_SQ12_0 (0x01UL << ADC_SQR4_SQ12_Pos) /*!< 0x02000000 */ |
1455 | #define ADC_SQR4_SQ12_1 (0x02UL << ADC_SQR4_SQ12_Pos) /*!< 0x04000000 */ |
1456 | #define ADC_SQR4_SQ12_1 (0x02UL << ADC_SQR4_SQ12_Pos) /*!< 0x04000000 */ |
1456 | #define ADC_SQR4_SQ12_2 (0x04UL << ADC_SQR4_SQ12_Pos) /*!< 0x08000000 */ |
1457 | #define ADC_SQR4_SQ12_2 (0x04UL << ADC_SQR4_SQ12_Pos) /*!< 0x08000000 */ |
1457 | #define ADC_SQR4_SQ12_3 (0x08UL << ADC_SQR4_SQ12_Pos) /*!< 0x10000000 */ |
1458 | #define ADC_SQR4_SQ12_3 (0x08UL << ADC_SQR4_SQ12_Pos) /*!< 0x10000000 */ |
1458 | #define ADC_SQR4_SQ12_4 (0x10UL << ADC_SQR4_SQ12_Pos) /*!< 0x20000000 */ |
1459 | #define ADC_SQR4_SQ12_4 (0x10UL << ADC_SQR4_SQ12_Pos) /*!< 0x20000000 */ |
1459 | |
1460 | 1460 | /******************* Bit definition for ADC_SQR5 register *******************/ |
|
1461 | /******************* Bit definition for ADC_SQR5 register *******************/ |
1461 | #define ADC_SQR5_SQ1_Pos (0U) |
1462 | #define ADC_SQR5_SQ1_Pos (0U) |
1462 | #define ADC_SQR5_SQ1_Msk (0x1FUL << ADC_SQR5_SQ1_Pos) /*!< 0x0000001F */ |
1463 | #define ADC_SQR5_SQ1_Msk (0x1FUL << ADC_SQR5_SQ1_Pos) /*!< 0x0000001F */ |
1463 | #define ADC_SQR5_SQ1 ADC_SQR5_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ |
1464 | #define ADC_SQR5_SQ1 ADC_SQR5_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ |
1464 | #define ADC_SQR5_SQ1_0 (0x01UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000001 */ |
1465 | #define ADC_SQR5_SQ1_0 (0x01UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000001 */ |
1465 | #define ADC_SQR5_SQ1_1 (0x02UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000002 */ |
1466 | #define ADC_SQR5_SQ1_1 (0x02UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000002 */ |
1466 | #define ADC_SQR5_SQ1_2 (0x04UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000004 */ |
1467 | #define ADC_SQR5_SQ1_2 (0x04UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000004 */ |
1467 | #define ADC_SQR5_SQ1_3 (0x08UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000008 */ |
1468 | #define ADC_SQR5_SQ1_3 (0x08UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000008 */ |
1468 | #define ADC_SQR5_SQ1_4 (0x10UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000010 */ |
1469 | #define ADC_SQR5_SQ1_4 (0x10UL << ADC_SQR5_SQ1_Pos) /*!< 0x00000010 */ |
1469 | |
1470 | 1470 | #define ADC_SQR5_SQ2_Pos (5U) |
|
1471 | #define ADC_SQR5_SQ2_Pos (5U) |
1471 | #define ADC_SQR5_SQ2_Msk (0x1FUL << ADC_SQR5_SQ2_Pos) /*!< 0x000003E0 */ |
1472 | #define ADC_SQR5_SQ2_Msk (0x1FUL << ADC_SQR5_SQ2_Pos) /*!< 0x000003E0 */ |
1472 | #define ADC_SQR5_SQ2 ADC_SQR5_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ |
1473 | #define ADC_SQR5_SQ2 ADC_SQR5_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ |
1473 | #define ADC_SQR5_SQ2_0 (0x01UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000020 */ |
1474 | #define ADC_SQR5_SQ2_0 (0x01UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000020 */ |
1474 | #define ADC_SQR5_SQ2_1 (0x02UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000040 */ |
1475 | #define ADC_SQR5_SQ2_1 (0x02UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000040 */ |
1475 | #define ADC_SQR5_SQ2_2 (0x04UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000080 */ |
1476 | #define ADC_SQR5_SQ2_2 (0x04UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000080 */ |
1476 | #define ADC_SQR5_SQ2_3 (0x08UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000100 */ |
1477 | #define ADC_SQR5_SQ2_3 (0x08UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000100 */ |
1477 | #define ADC_SQR5_SQ2_4 (0x10UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000200 */ |
1478 | #define ADC_SQR5_SQ2_4 (0x10UL << ADC_SQR5_SQ2_Pos) /*!< 0x00000200 */ |
1478 | |
1479 | 1479 | #define ADC_SQR5_SQ3_Pos (10U) |
|
1480 | #define ADC_SQR5_SQ3_Pos (10U) |
1480 | #define ADC_SQR5_SQ3_Msk (0x1FUL << ADC_SQR5_SQ3_Pos) /*!< 0x00007C00 */ |
1481 | #define ADC_SQR5_SQ3_Msk (0x1FUL << ADC_SQR5_SQ3_Pos) /*!< 0x00007C00 */ |
1481 | #define ADC_SQR5_SQ3 ADC_SQR5_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ |
1482 | #define ADC_SQR5_SQ3 ADC_SQR5_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ |
1482 | #define ADC_SQR5_SQ3_0 (0x01UL << ADC_SQR5_SQ3_Pos) /*!< 0x00000400 */ |
1483 | #define ADC_SQR5_SQ3_0 (0x01UL << ADC_SQR5_SQ3_Pos) /*!< 0x00000400 */ |
1483 | #define ADC_SQR5_SQ3_1 (0x02UL << ADC_SQR5_SQ3_Pos) /*!< 0x00000800 */ |
1484 | #define ADC_SQR5_SQ3_1 (0x02UL << ADC_SQR5_SQ3_Pos) /*!< 0x00000800 */ |
1484 | #define ADC_SQR5_SQ3_2 (0x04UL << ADC_SQR5_SQ3_Pos) /*!< 0x00001000 */ |
1485 | #define ADC_SQR5_SQ3_2 (0x04UL << ADC_SQR5_SQ3_Pos) /*!< 0x00001000 */ |
1485 | #define ADC_SQR5_SQ3_3 (0x08UL << ADC_SQR5_SQ3_Pos) /*!< 0x00002000 */ |
1486 | #define ADC_SQR5_SQ3_3 (0x08UL << ADC_SQR5_SQ3_Pos) /*!< 0x00002000 */ |
1486 | #define ADC_SQR5_SQ3_4 (0x10UL << ADC_SQR5_SQ3_Pos) /*!< 0x00004000 */ |
1487 | #define ADC_SQR5_SQ3_4 (0x10UL << ADC_SQR5_SQ3_Pos) /*!< 0x00004000 */ |
1487 | |
1488 | 1488 | #define ADC_SQR5_SQ4_Pos (15U) |
|
1489 | #define ADC_SQR5_SQ4_Pos (15U) |
1489 | #define ADC_SQR5_SQ4_Msk (0x1FUL << ADC_SQR5_SQ4_Pos) /*!< 0x000F8000 */ |
1490 | #define ADC_SQR5_SQ4_Msk (0x1FUL << ADC_SQR5_SQ4_Pos) /*!< 0x000F8000 */ |
1490 | #define ADC_SQR5_SQ4 ADC_SQR5_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ |
1491 | #define ADC_SQR5_SQ4 ADC_SQR5_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ |
1491 | #define ADC_SQR5_SQ4_0 (0x01UL << ADC_SQR5_SQ4_Pos) /*!< 0x00008000 */ |
1492 | #define ADC_SQR5_SQ4_0 (0x01UL << ADC_SQR5_SQ4_Pos) /*!< 0x00008000 */ |
1492 | #define ADC_SQR5_SQ4_1 (0x02UL << ADC_SQR5_SQ4_Pos) /*!< 0x00010000 */ |
1493 | #define ADC_SQR5_SQ4_1 (0x02UL << ADC_SQR5_SQ4_Pos) /*!< 0x00010000 */ |
1493 | #define ADC_SQR5_SQ4_2 (0x04UL << ADC_SQR5_SQ4_Pos) /*!< 0x00020000 */ |
1494 | #define ADC_SQR5_SQ4_2 (0x04UL << ADC_SQR5_SQ4_Pos) /*!< 0x00020000 */ |
1494 | #define ADC_SQR5_SQ4_3 (0x08UL << ADC_SQR5_SQ4_Pos) /*!< 0x00040000 */ |
1495 | #define ADC_SQR5_SQ4_3 (0x08UL << ADC_SQR5_SQ4_Pos) /*!< 0x00040000 */ |
1495 | #define ADC_SQR5_SQ4_4 (0x10UL << ADC_SQR5_SQ4_Pos) /*!< 0x00080000 */ |
1496 | #define ADC_SQR5_SQ4_4 (0x10UL << ADC_SQR5_SQ4_Pos) /*!< 0x00080000 */ |
1496 | |
1497 | 1497 | #define ADC_SQR5_SQ5_Pos (20U) |
|
1498 | #define ADC_SQR5_SQ5_Pos (20U) |
1498 | #define ADC_SQR5_SQ5_Msk (0x1FUL << ADC_SQR5_SQ5_Pos) /*!< 0x01F00000 */ |
1499 | #define ADC_SQR5_SQ5_Msk (0x1FUL << ADC_SQR5_SQ5_Pos) /*!< 0x01F00000 */ |
1499 | #define ADC_SQR5_SQ5 ADC_SQR5_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ |
1500 | #define ADC_SQR5_SQ5 ADC_SQR5_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ |
1500 | #define ADC_SQR5_SQ5_0 (0x01UL << ADC_SQR5_SQ5_Pos) /*!< 0x00100000 */ |
1501 | #define ADC_SQR5_SQ5_0 (0x01UL << ADC_SQR5_SQ5_Pos) /*!< 0x00100000 */ |
1501 | #define ADC_SQR5_SQ5_1 (0x02UL << ADC_SQR5_SQ5_Pos) /*!< 0x00200000 */ |
1502 | #define ADC_SQR5_SQ5_1 (0x02UL << ADC_SQR5_SQ5_Pos) /*!< 0x00200000 */ |
1502 | #define ADC_SQR5_SQ5_2 (0x04UL << ADC_SQR5_SQ5_Pos) /*!< 0x00400000 */ |
1503 | #define ADC_SQR5_SQ5_2 (0x04UL << ADC_SQR5_SQ5_Pos) /*!< 0x00400000 */ |
1503 | #define ADC_SQR5_SQ5_3 (0x08UL << ADC_SQR5_SQ5_Pos) /*!< 0x00800000 */ |
1504 | #define ADC_SQR5_SQ5_3 (0x08UL << ADC_SQR5_SQ5_Pos) /*!< 0x00800000 */ |
1504 | #define ADC_SQR5_SQ5_4 (0x10UL << ADC_SQR5_SQ5_Pos) /*!< 0x01000000 */ |
1505 | #define ADC_SQR5_SQ5_4 (0x10UL << ADC_SQR5_SQ5_Pos) /*!< 0x01000000 */ |
1505 | |
1506 | 1506 | #define ADC_SQR5_SQ6_Pos (25U) |
|
1507 | #define ADC_SQR5_SQ6_Pos (25U) |
1507 | #define ADC_SQR5_SQ6_Msk (0x1FUL << ADC_SQR5_SQ6_Pos) /*!< 0x3E000000 */ |
1508 | #define ADC_SQR5_SQ6_Msk (0x1FUL << ADC_SQR5_SQ6_Pos) /*!< 0x3E000000 */ |
1508 | #define ADC_SQR5_SQ6 ADC_SQR5_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ |
1509 | #define ADC_SQR5_SQ6 ADC_SQR5_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ |
1509 | #define ADC_SQR5_SQ6_0 (0x01UL << ADC_SQR5_SQ6_Pos) /*!< 0x02000000 */ |
1510 | #define ADC_SQR5_SQ6_0 (0x01UL << ADC_SQR5_SQ6_Pos) /*!< 0x02000000 */ |
1510 | #define ADC_SQR5_SQ6_1 (0x02UL << ADC_SQR5_SQ6_Pos) /*!< 0x04000000 */ |
1511 | #define ADC_SQR5_SQ6_1 (0x02UL << ADC_SQR5_SQ6_Pos) /*!< 0x04000000 */ |
1511 | #define ADC_SQR5_SQ6_2 (0x04UL << ADC_SQR5_SQ6_Pos) /*!< 0x08000000 */ |
1512 | #define ADC_SQR5_SQ6_2 (0x04UL << ADC_SQR5_SQ6_Pos) /*!< 0x08000000 */ |
1512 | #define ADC_SQR5_SQ6_3 (0x08UL << ADC_SQR5_SQ6_Pos) /*!< 0x10000000 */ |
1513 | #define ADC_SQR5_SQ6_3 (0x08UL << ADC_SQR5_SQ6_Pos) /*!< 0x10000000 */ |
1513 | #define ADC_SQR5_SQ6_4 (0x10UL << ADC_SQR5_SQ6_Pos) /*!< 0x20000000 */ |
1514 | #define ADC_SQR5_SQ6_4 (0x10UL << ADC_SQR5_SQ6_Pos) /*!< 0x20000000 */ |
1514 | |
1515 | 1515 | ||
1516 | 1516 | /******************* Bit definition for ADC_JSQR register *******************/ |
|
1517 | /******************* Bit definition for ADC_JSQR register *******************/ |
1517 | #define ADC_JSQR_JSQ1_Pos (0U) |
1518 | #define ADC_JSQR_JSQ1_Pos (0U) |
1518 | #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ |
1519 | #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ |
1519 | #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ |
1520 | #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ |
1520 | #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ |
1521 | #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ |
1521 | #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ |
1522 | #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ |
1522 | #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ |
1523 | #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ |
1523 | #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ |
1524 | #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ |
1524 | #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ |
1525 | #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ |
1525 | |
1526 | 1526 | #define ADC_JSQR_JSQ2_Pos (5U) |
|
1527 | #define ADC_JSQR_JSQ2_Pos (5U) |
1527 | #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ |
1528 | #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ |
1528 | #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ |
1529 | #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ |
1529 | #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ |
1530 | #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ |
1530 | #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ |
1531 | #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ |
1531 | #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ |
1532 | #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ |
1532 | #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ |
1533 | #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ |
1533 | #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ |
1534 | #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ |
1534 | |
1535 | 1535 | #define ADC_JSQR_JSQ3_Pos (10U) |
|
1536 | #define ADC_JSQR_JSQ3_Pos (10U) |
1536 | #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ |
1537 | #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ |
1537 | #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ |
1538 | #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ |
1538 | #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ |
1539 | #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ |
1539 | #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ |
1540 | #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ |
1540 | #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ |
1541 | #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ |
1541 | #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ |
1542 | #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ |
1542 | #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ |
1543 | #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ |
1543 | |
1544 | 1544 | #define ADC_JSQR_JSQ4_Pos (15U) |
|
1545 | #define ADC_JSQR_JSQ4_Pos (15U) |
1545 | #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ |
1546 | #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ |
1546 | #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ |
1547 | #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ |
1547 | #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ |
1548 | #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ |
1548 | #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ |
1549 | #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ |
1549 | #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ |
1550 | #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ |
1550 | #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ |
1551 | #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ |
1551 | #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ |
1552 | #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ |
1552 | |
1553 | 1553 | #define ADC_JSQR_JL_Pos (20U) |
|
1554 | #define ADC_JSQR_JL_Pos (20U) |
1554 | #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ |
1555 | #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ |
1555 | #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ |
1556 | #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ |
1556 | #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ |
1557 | #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ |
1557 | #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ |
1558 | #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ |
1558 | |
1559 | 1559 | /******************* Bit definition for ADC_JDR1 register *******************/ |
|
1560 | /******************* Bit definition for ADC_JDR1 register *******************/ |
1560 | #define ADC_JDR1_JDATA_Pos (0U) |
1561 | #define ADC_JDR1_JDATA_Pos (0U) |
1561 | #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ |
1562 | #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ |
1562 | #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ |
1563 | #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ |
1563 | |
1564 | 1564 | /******************* Bit definition for ADC_JDR2 register *******************/ |
|
1565 | /******************* Bit definition for ADC_JDR2 register *******************/ |
1565 | #define ADC_JDR2_JDATA_Pos (0U) |
1566 | #define ADC_JDR2_JDATA_Pos (0U) |
1566 | #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ |
1567 | #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ |
1567 | #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ |
1568 | #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ |
1568 | |
1569 | 1569 | /******************* Bit definition for ADC_JDR3 register *******************/ |
|
1570 | /******************* Bit definition for ADC_JDR3 register *******************/ |
1570 | #define ADC_JDR3_JDATA_Pos (0U) |
1571 | #define ADC_JDR3_JDATA_Pos (0U) |
1571 | #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ |
1572 | #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ |
1572 | #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ |
1573 | #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ |
1573 | |
1574 | 1574 | /******************* Bit definition for ADC_JDR4 register *******************/ |
|
1575 | /******************* Bit definition for ADC_JDR4 register *******************/ |
1575 | #define ADC_JDR4_JDATA_Pos (0U) |
1576 | #define ADC_JDR4_JDATA_Pos (0U) |
1576 | #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ |
1577 | #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ |
1577 | #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ |
1578 | #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ |
1578 | |
1579 | 1579 | /******************** Bit definition for ADC_DR register ********************/ |
|
1580 | /******************** Bit definition for ADC_DR register ********************/ |
1580 | #define ADC_DR_DATA_Pos (0U) |
1581 | #define ADC_DR_DATA_Pos (0U) |
1581 | #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ |
1582 | #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ |
1582 | #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ |
1583 | #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ |
1583 | |
1584 | 1584 | /****************** Bit definition for ADC_SMPR0 register *******************/ |
|
1585 | /****************** Bit definition for ADC_SMPR0 register *******************/ |
1585 | #define ADC_SMPR0_SMP30_Pos (0U) |
1586 | #define ADC_SMPR0_SMP30_Pos (0U) |
1586 | #define ADC_SMPR0_SMP30_Msk (0x7UL << ADC_SMPR0_SMP30_Pos) /*!< 0x00000007 */ |
1587 | #define ADC_SMPR0_SMP30_Msk (0x7UL << ADC_SMPR0_SMP30_Pos) /*!< 0x00000007 */ |
1587 | #define ADC_SMPR0_SMP30 ADC_SMPR0_SMP30_Msk /*!< ADC channel 30 sampling time selection */ |
1588 | #define ADC_SMPR0_SMP30 ADC_SMPR0_SMP30_Msk /*!< ADC channel 30 sampling time selection */ |
1588 | #define ADC_SMPR0_SMP30_0 (0x1UL << ADC_SMPR0_SMP30_Pos) /*!< 0x00000001 */ |
1589 | #define ADC_SMPR0_SMP30_0 (0x1UL << ADC_SMPR0_SMP30_Pos) /*!< 0x00000001 */ |
1589 | #define ADC_SMPR0_SMP30_1 (0x2UL << ADC_SMPR0_SMP30_Pos) /*!< 0x00000002 */ |
1590 | #define ADC_SMPR0_SMP30_1 (0x2UL << ADC_SMPR0_SMP30_Pos) /*!< 0x00000002 */ |
1590 | #define ADC_SMPR0_SMP30_2 (0x4UL << ADC_SMPR0_SMP30_Pos) /*!< 0x00000004 */ |
1591 | #define ADC_SMPR0_SMP30_2 (0x4UL << ADC_SMPR0_SMP30_Pos) /*!< 0x00000004 */ |
1591 | |
1592 | 1592 | #define ADC_SMPR0_SMP31_Pos (3U) |
|
1593 | #define ADC_SMPR0_SMP31_Pos (3U) |
1593 | #define ADC_SMPR0_SMP31_Msk (0x7UL << ADC_SMPR0_SMP31_Pos) /*!< 0x00000038 */ |
1594 | #define ADC_SMPR0_SMP31_Msk (0x7UL << ADC_SMPR0_SMP31_Pos) /*!< 0x00000038 */ |
1594 | #define ADC_SMPR0_SMP31 ADC_SMPR0_SMP31_Msk /*!< ADC channel 31 sampling time selection */ |
1595 | #define ADC_SMPR0_SMP31 ADC_SMPR0_SMP31_Msk /*!< ADC channel 31 sampling time selection */ |
1595 | #define ADC_SMPR0_SMP31_0 (0x1UL << ADC_SMPR0_SMP31_Pos) /*!< 0x00000008 */ |
1596 | #define ADC_SMPR0_SMP31_0 (0x1UL << ADC_SMPR0_SMP31_Pos) /*!< 0x00000008 */ |
1596 | #define ADC_SMPR0_SMP31_1 (0x2UL << ADC_SMPR0_SMP31_Pos) /*!< 0x00000010 */ |
1597 | #define ADC_SMPR0_SMP31_1 (0x2UL << ADC_SMPR0_SMP31_Pos) /*!< 0x00000010 */ |
1597 | #define ADC_SMPR0_SMP31_2 (0x4UL << ADC_SMPR0_SMP31_Pos) /*!< 0x00000020 */ |
1598 | #define ADC_SMPR0_SMP31_2 (0x4UL << ADC_SMPR0_SMP31_Pos) /*!< 0x00000020 */ |
1598 | |
1599 | 1599 | /******************* Bit definition for ADC_CSR register ********************/ |
|
1600 | /******************* Bit definition for ADC_CSR register ********************/ |
1600 | #define ADC_CSR_AWD1_Pos (0U) |
1601 | #define ADC_CSR_AWD1_Pos (0U) |
1601 | #define ADC_CSR_AWD1_Msk (0x1UL << ADC_CSR_AWD1_Pos) /*!< 0x00000001 */ |
1602 | #define ADC_CSR_AWD1_Msk (0x1UL << ADC_CSR_AWD1_Pos) /*!< 0x00000001 */ |
1602 | #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk /*!< ADC multimode master analog watchdog 1 flag */ |
1603 | #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk /*!< ADC multimode master analog watchdog 1 flag */ |
1603 | #define ADC_CSR_EOCS1_Pos (1U) |
1604 | #define ADC_CSR_EOCS1_Pos (1U) |
1604 | #define ADC_CSR_EOCS1_Msk (0x1UL << ADC_CSR_EOCS1_Pos) /*!< 0x00000002 */ |
1605 | #define ADC_CSR_EOCS1_Msk (0x1UL << ADC_CSR_EOCS1_Pos) /*!< 0x00000002 */ |
1605 | #define ADC_CSR_EOCS1 ADC_CSR_EOCS1_Msk /*!< ADC multimode master group regular end of unitary conversion or end of sequence conversions flag */ |
1606 | #define ADC_CSR_EOCS1 ADC_CSR_EOCS1_Msk /*!< ADC multimode master group regular end of unitary conversion or end of sequence conversions flag */ |
1606 | #define ADC_CSR_JEOS1_Pos (2U) |
1607 | #define ADC_CSR_JEOS1_Pos (2U) |
1607 | #define ADC_CSR_JEOS1_Msk (0x1UL << ADC_CSR_JEOS1_Pos) /*!< 0x00000004 */ |
1608 | #define ADC_CSR_JEOS1_Msk (0x1UL << ADC_CSR_JEOS1_Pos) /*!< 0x00000004 */ |
1608 | #define ADC_CSR_JEOS1 ADC_CSR_JEOS1_Msk /*!< ADC multimode master group injected end of sequence conversions flag */ |
1609 | #define ADC_CSR_JEOS1 ADC_CSR_JEOS1_Msk /*!< ADC multimode master group injected end of sequence conversions flag */ |
1609 | #define ADC_CSR_JSTRT1_Pos (3U) |
1610 | #define ADC_CSR_JSTRT1_Pos (3U) |
1610 | #define ADC_CSR_JSTRT1_Msk (0x1UL << ADC_CSR_JSTRT1_Pos) /*!< 0x00000008 */ |
1611 | #define ADC_CSR_JSTRT1_Msk (0x1UL << ADC_CSR_JSTRT1_Pos) /*!< 0x00000008 */ |
1611 | #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk /*!< ADC multimode master group injected conversion start flag */ |
1612 | #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk /*!< ADC multimode master group injected conversion start flag */ |
1612 | #define ADC_CSR_STRT1_Pos (4U) |
1613 | #define ADC_CSR_STRT1_Pos (4U) |
1613 | #define ADC_CSR_STRT1_Msk (0x1UL << ADC_CSR_STRT1_Pos) /*!< 0x00000010 */ |
1614 | #define ADC_CSR_STRT1_Msk (0x1UL << ADC_CSR_STRT1_Pos) /*!< 0x00000010 */ |
1614 | #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk /*!< ADC multimode master group regular conversion start flag */ |
1615 | #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk /*!< ADC multimode master group regular conversion start flag */ |
1615 | #define ADC_CSR_OVR1_Pos (5U) |
1616 | #define ADC_CSR_OVR1_Pos (5U) |
1616 | #define ADC_CSR_OVR1_Msk (0x1UL << ADC_CSR_OVR1_Pos) /*!< 0x00000020 */ |
1617 | #define ADC_CSR_OVR1_Msk (0x1UL << ADC_CSR_OVR1_Pos) /*!< 0x00000020 */ |
1617 | #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk /*!< ADC multimode master group regular overrun flag */ |
1618 | #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk /*!< ADC multimode master group regular overrun flag */ |
1618 | #define ADC_CSR_ADONS1_Pos (6U) |
1619 | #define ADC_CSR_ADONS1_Pos (6U) |
1619 | #define ADC_CSR_ADONS1_Msk (0x1UL << ADC_CSR_ADONS1_Pos) /*!< 0x00000040 */ |
1620 | #define ADC_CSR_ADONS1_Msk (0x1UL << ADC_CSR_ADONS1_Pos) /*!< 0x00000040 */ |
1620 | #define ADC_CSR_ADONS1 ADC_CSR_ADONS1_Msk /*!< ADC multimode master ready flag */ |
1621 | #define ADC_CSR_ADONS1 ADC_CSR_ADONS1_Msk /*!< ADC multimode master ready flag */ |
1621 | |
1622 | 1622 | /* Legacy defines */ |
|
1623 | /* Legacy defines */ |
1623 | #define ADC_CSR_EOC1 (ADC_CSR_EOCS1) |
1624 | #define ADC_CSR_EOC1 (ADC_CSR_EOCS1) |
1624 | #define ADC_CSR_JEOC1 (ADC_CSR_JEOS1) |
1625 | #define ADC_CSR_JEOC1 (ADC_CSR_JEOS1) |
1625 | |
1626 | 1626 | /******************* Bit definition for ADC_CCR register ********************/ |
|
1627 | /******************* Bit definition for ADC_CCR register ********************/ |
1627 | #define ADC_CCR_ADCPRE_Pos (16U) |
1628 | #define ADC_CCR_ADCPRE_Pos (16U) |
1628 | #define ADC_CCR_ADCPRE_Msk (0x3UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00030000 */ |
1629 | #define ADC_CCR_ADCPRE_Msk (0x3UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00030000 */ |
1629 | #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk /*!< ADC clock source asynchronous prescaler */ |
1630 | #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk /*!< ADC clock source asynchronous prescaler */ |
1630 | #define ADC_CCR_ADCPRE_0 (0x1UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00010000 */ |
1631 | #define ADC_CCR_ADCPRE_0 (0x1UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00010000 */ |
1631 | #define ADC_CCR_ADCPRE_1 (0x2UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00020000 */ |
1632 | #define ADC_CCR_ADCPRE_1 (0x2UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00020000 */ |
1632 | #define ADC_CCR_TSVREFE_Pos (23U) |
1633 | #define ADC_CCR_TSVREFE_Pos (23U) |
1633 | #define ADC_CCR_TSVREFE_Msk (0x1UL << ADC_CCR_TSVREFE_Pos) /*!< 0x00800000 */ |
1634 | #define ADC_CCR_TSVREFE_Msk (0x1UL << ADC_CCR_TSVREFE_Pos) /*!< 0x00800000 */ |
1634 | #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */ |
1635 | #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */ |
1635 | |
1636 | 1636 | /******************************************************************************/ |
|
1637 | /******************************************************************************/ |
1637 | /* */ |
1638 | /* */ |
1638 | /* Analog Comparators (COMP) */ |
1639 | /* Analog Comparators (COMP) */ |
1639 | /* */ |
1640 | /* */ |
1640 | /******************************************************************************/ |
1641 | /******************************************************************************/ |
1641 | |
1642 | 1642 | /****************** Bit definition for COMP_CSR register ********************/ |
|
1643 | /****************** Bit definition for COMP_CSR register ********************/ |
1643 | #define COMP_CSR_10KPU (0x00000001U) /*!< Comparator 1 input plus 10K pull-up resistor */ |
1644 | #define COMP_CSR_10KPU (0x00000001U) /*!< Comparator 1 input plus 10K pull-up resistor */ |
1644 | #define COMP_CSR_400KPU (0x00000002U) /*!< Comparator 1 input plus 400K pull-up resistor */ |
1645 | #define COMP_CSR_400KPU (0x00000002U) /*!< Comparator 1 input plus 400K pull-up resistor */ |
1645 | #define COMP_CSR_10KPD (0x00000004U) /*!< Comparator 1 input plus 10K pull-down resistor */ |
1646 | #define COMP_CSR_10KPD (0x00000004U) /*!< Comparator 1 input plus 10K pull-down resistor */ |
1646 | #define COMP_CSR_400KPD (0x00000008U) /*!< Comparator 1 input plus 400K pull-down resistor */ |
1647 | #define COMP_CSR_400KPD (0x00000008U) /*!< Comparator 1 input plus 400K pull-down resistor */ |
1647 | #define COMP_CSR_CMP1EN_Pos (4U) |
1648 | #define COMP_CSR_CMP1EN_Pos (4U) |
1648 | #define COMP_CSR_CMP1EN_Msk (0x1UL << COMP_CSR_CMP1EN_Pos) /*!< 0x00000010 */ |
1649 | #define COMP_CSR_CMP1EN_Msk (0x1UL << COMP_CSR_CMP1EN_Pos) /*!< 0x00000010 */ |
1649 | #define COMP_CSR_CMP1EN COMP_CSR_CMP1EN_Msk /*!< Comparator 1 enable */ |
1650 | #define COMP_CSR_CMP1EN COMP_CSR_CMP1EN_Msk /*!< Comparator 1 enable */ |
1650 | #define COMP_CSR_CMP1OUT_Pos (7U) |
1651 | #define COMP_CSR_CMP1OUT_Pos (7U) |
1651 | #define COMP_CSR_CMP1OUT_Msk (0x1UL << COMP_CSR_CMP1OUT_Pos) /*!< 0x00000080 */ |
1652 | #define COMP_CSR_CMP1OUT_Msk (0x1UL << COMP_CSR_CMP1OUT_Pos) /*!< 0x00000080 */ |
1652 | #define COMP_CSR_CMP1OUT COMP_CSR_CMP1OUT_Msk /*!< Comparator 1 output level */ |
1653 | #define COMP_CSR_CMP1OUT COMP_CSR_CMP1OUT_Msk /*!< Comparator 1 output level */ |
1653 | #define COMP_CSR_SPEED_Pos (12U) |
1654 | #define COMP_CSR_SPEED_Pos (12U) |
1654 | #define COMP_CSR_SPEED_Msk (0x1UL << COMP_CSR_SPEED_Pos) /*!< 0x00001000 */ |
1655 | #define COMP_CSR_SPEED_Msk (0x1UL << COMP_CSR_SPEED_Pos) /*!< 0x00001000 */ |
1655 | #define COMP_CSR_SPEED COMP_CSR_SPEED_Msk /*!< Comparator 2 power mode */ |
1656 | #define COMP_CSR_SPEED COMP_CSR_SPEED_Msk /*!< Comparator 2 power mode */ |
1656 | #define COMP_CSR_CMP2OUT_Pos (13U) |
1657 | #define COMP_CSR_CMP2OUT_Pos (13U) |
1657 | #define COMP_CSR_CMP2OUT_Msk (0x1UL << COMP_CSR_CMP2OUT_Pos) /*!< 0x00002000 */ |
1658 | #define COMP_CSR_CMP2OUT_Msk (0x1UL << COMP_CSR_CMP2OUT_Pos) /*!< 0x00002000 */ |
1658 | #define COMP_CSR_CMP2OUT COMP_CSR_CMP2OUT_Msk /*!< Comparator 2 output level */ |
1659 | #define COMP_CSR_CMP2OUT COMP_CSR_CMP2OUT_Msk /*!< Comparator 2 output level */ |
1659 | |
1660 | 1660 | #define COMP_CSR_WNDWE_Pos (17U) |
|
1661 | #define COMP_CSR_WNDWE_Pos (17U) |
1661 | #define COMP_CSR_WNDWE_Msk (0x1UL << COMP_CSR_WNDWE_Pos) /*!< 0x00020000 */ |
1662 | #define COMP_CSR_WNDWE_Msk (0x1UL << COMP_CSR_WNDWE_Pos) /*!< 0x00020000 */ |
1662 | #define COMP_CSR_WNDWE COMP_CSR_WNDWE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ |
1663 | #define COMP_CSR_WNDWE COMP_CSR_WNDWE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ |
1663 | |
1664 | 1664 | #define COMP_CSR_INSEL_Pos (18U) |
|
1665 | #define COMP_CSR_INSEL_Pos (18U) |
1665 | #define COMP_CSR_INSEL_Msk (0x7UL << COMP_CSR_INSEL_Pos) /*!< 0x001C0000 */ |
1666 | #define COMP_CSR_INSEL_Msk (0x7UL << COMP_CSR_INSEL_Pos) /*!< 0x001C0000 */ |
1666 | #define COMP_CSR_INSEL COMP_CSR_INSEL_Msk /*!< Comparator 2 input minus selection */ |
1667 | #define COMP_CSR_INSEL COMP_CSR_INSEL_Msk /*!< Comparator 2 input minus selection */ |
1667 | #define COMP_CSR_INSEL_0 (0x1UL << COMP_CSR_INSEL_Pos) /*!< 0x00040000 */ |
1668 | #define COMP_CSR_INSEL_0 (0x1UL << COMP_CSR_INSEL_Pos) /*!< 0x00040000 */ |
1668 | #define COMP_CSR_INSEL_1 (0x2UL << COMP_CSR_INSEL_Pos) /*!< 0x00080000 */ |
1669 | #define COMP_CSR_INSEL_1 (0x2UL << COMP_CSR_INSEL_Pos) /*!< 0x00080000 */ |
1669 | #define COMP_CSR_INSEL_2 (0x4UL << COMP_CSR_INSEL_Pos) /*!< 0x00100000 */ |
1670 | #define COMP_CSR_INSEL_2 (0x4UL << COMP_CSR_INSEL_Pos) /*!< 0x00100000 */ |
1670 | #define COMP_CSR_OUTSEL_Pos (21U) |
1671 | #define COMP_CSR_OUTSEL_Pos (21U) |
1671 | #define COMP_CSR_OUTSEL_Msk (0x7UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00E00000 */ |
1672 | #define COMP_CSR_OUTSEL_Msk (0x7UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00E00000 */ |
1672 | #define COMP_CSR_OUTSEL COMP_CSR_OUTSEL_Msk /*!< Comparator 2 output redirection */ |
1673 | #define COMP_CSR_OUTSEL COMP_CSR_OUTSEL_Msk /*!< Comparator 2 output redirection */ |
1673 | #define COMP_CSR_OUTSEL_0 (0x1UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00200000 */ |
1674 | #define COMP_CSR_OUTSEL_0 (0x1UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00200000 */ |
1674 | #define COMP_CSR_OUTSEL_1 (0x2UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00400000 */ |
1675 | #define COMP_CSR_OUTSEL_1 (0x2UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00400000 */ |
1675 | #define COMP_CSR_OUTSEL_2 (0x4UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00800000 */ |
1676 | #define COMP_CSR_OUTSEL_2 (0x4UL << COMP_CSR_OUTSEL_Pos) /*!< 0x00800000 */ |
1676 | |
1677 | 1677 | /* Bits present in COMP register but not related to comparator */ |
|
1678 | /* Bits present in COMP register but not related to comparator */ |
1678 | /* (or partially related to comparator, in addition to other peripherals) */ |
1679 | /* (or partially related to comparator, in addition to other peripherals) */ |
1679 | #define COMP_CSR_SW1_Pos (5U) |
1680 | #define COMP_CSR_SW1_Pos (5U) |
1680 | #define COMP_CSR_SW1_Msk (0x1UL << COMP_CSR_SW1_Pos) /*!< 0x00000020 */ |
1681 | #define COMP_CSR_SW1_Msk (0x1UL << COMP_CSR_SW1_Pos) /*!< 0x00000020 */ |
1681 | #define COMP_CSR_SW1 COMP_CSR_SW1_Msk /*!< SW1 analog switch enable */ |
1682 | #define COMP_CSR_SW1 COMP_CSR_SW1_Msk /*!< SW1 analog switch enable */ |
1682 | #define COMP_CSR_VREFOUTEN_Pos (16U) |
1683 | #define COMP_CSR_VREFOUTEN_Pos (16U) |
1683 | #define COMP_CSR_VREFOUTEN_Msk (0x1UL << COMP_CSR_VREFOUTEN_Pos) /*!< 0x00010000 */ |
1684 | #define COMP_CSR_VREFOUTEN_Msk (0x1UL << COMP_CSR_VREFOUTEN_Pos) /*!< 0x00010000 */ |
1684 | #define COMP_CSR_VREFOUTEN COMP_CSR_VREFOUTEN_Msk /*!< VrefInt output enable on GPIO group 3 */ |
1685 | #define COMP_CSR_VREFOUTEN COMP_CSR_VREFOUTEN_Msk /*!< VrefInt output enable on GPIO group 3 */ |
1685 | |
1686 | 1686 | #define COMP_CSR_FCH3_Pos (26U) |
|
1687 | #define COMP_CSR_FCH3_Pos (26U) |
1687 | #define COMP_CSR_FCH3_Msk (0x1UL << COMP_CSR_FCH3_Pos) /*!< 0x04000000 */ |
1688 | #define COMP_CSR_FCH3_Msk (0x1UL << COMP_CSR_FCH3_Pos) /*!< 0x04000000 */ |
1688 | #define COMP_CSR_FCH3 COMP_CSR_FCH3_Msk /*!< Bit 26 */ |
1689 | #define COMP_CSR_FCH3 COMP_CSR_FCH3_Msk /*!< Bit 26 */ |
1689 | #define COMP_CSR_FCH8_Pos (27U) |
1690 | #define COMP_CSR_FCH8_Pos (27U) |
1690 | #define COMP_CSR_FCH8_Msk (0x1UL << COMP_CSR_FCH8_Pos) /*!< 0x08000000 */ |
1691 | #define COMP_CSR_FCH8_Msk (0x1UL << COMP_CSR_FCH8_Pos) /*!< 0x08000000 */ |
1691 | #define COMP_CSR_FCH8 COMP_CSR_FCH8_Msk /*!< Bit 27 */ |
1692 | #define COMP_CSR_FCH8 COMP_CSR_FCH8_Msk /*!< Bit 27 */ |
1692 | #define COMP_CSR_RCH13_Pos (28U) |
1693 | #define COMP_CSR_RCH13_Pos (28U) |
1693 | #define COMP_CSR_RCH13_Msk (0x1UL << COMP_CSR_RCH13_Pos) /*!< 0x10000000 */ |
1694 | #define COMP_CSR_RCH13_Msk (0x1UL << COMP_CSR_RCH13_Pos) /*!< 0x10000000 */ |
1694 | #define COMP_CSR_RCH13 COMP_CSR_RCH13_Msk /*!< Bit 28 */ |
1695 | #define COMP_CSR_RCH13 COMP_CSR_RCH13_Msk /*!< Bit 28 */ |
1695 | |
1696 | 1696 | #define COMP_CSR_CAIE_Pos (29U) |
|
1697 | #define COMP_CSR_CAIE_Pos (29U) |
1697 | #define COMP_CSR_CAIE_Msk (0x1UL << COMP_CSR_CAIE_Pos) /*!< 0x20000000 */ |
1698 | #define COMP_CSR_CAIE_Msk (0x1UL << COMP_CSR_CAIE_Pos) /*!< 0x20000000 */ |
1698 | #define COMP_CSR_CAIE COMP_CSR_CAIE_Msk /*!< Bit 29 */ |
1699 | #define COMP_CSR_CAIE COMP_CSR_CAIE_Msk /*!< Bit 29 */ |
1699 | #define COMP_CSR_CAIF_Pos (30U) |
1700 | #define COMP_CSR_CAIF_Pos (30U) |
1700 | #define COMP_CSR_CAIF_Msk (0x1UL << COMP_CSR_CAIF_Pos) /*!< 0x40000000 */ |
1701 | #define COMP_CSR_CAIF_Msk (0x1UL << COMP_CSR_CAIF_Pos) /*!< 0x40000000 */ |
1701 | #define COMP_CSR_CAIF COMP_CSR_CAIF_Msk /*!< Bit 30 */ |
1702 | #define COMP_CSR_CAIF COMP_CSR_CAIF_Msk /*!< Bit 30 */ |
1702 | #define COMP_CSR_TSUSP_Pos (31U) |
1703 | #define COMP_CSR_TSUSP_Pos (31U) |
1703 | #define COMP_CSR_TSUSP_Msk (0x1UL << COMP_CSR_TSUSP_Pos) /*!< 0x80000000 */ |
1704 | #define COMP_CSR_TSUSP_Msk (0x1UL << COMP_CSR_TSUSP_Pos) /*!< 0x80000000 */ |
1704 | #define COMP_CSR_TSUSP COMP_CSR_TSUSP_Msk /*!< Bit 31 */ |
1705 | #define COMP_CSR_TSUSP COMP_CSR_TSUSP_Msk /*!< Bit 31 */ |
1705 | |
1706 | 1706 | /******************************************************************************/ |
|
1707 | /******************************************************************************/ |
1707 | /* */ |
1708 | /* */ |
1708 | /* Operational Amplifier (OPAMP) */ |
1709 | /* Operational Amplifier (OPAMP) */ |
1709 | /* */ |
1710 | /* */ |
1710 | /******************************************************************************/ |
1711 | /******************************************************************************/ |
1711 | /******************* Bit definition for OPAMP_CSR register ******************/ |
1712 | /******************* Bit definition for OPAMP_CSR register ******************/ |
1712 | #define OPAMP_CSR_OPA1PD_Pos (0U) |
1713 | #define OPAMP_CSR_OPA1PD_Pos (0U) |
1713 | #define OPAMP_CSR_OPA1PD_Msk (0x1UL << OPAMP_CSR_OPA1PD_Pos) /*!< 0x00000001 */ |
1714 | #define OPAMP_CSR_OPA1PD_Msk (0x1UL << OPAMP_CSR_OPA1PD_Pos) /*!< 0x00000001 */ |
1714 | #define OPAMP_CSR_OPA1PD OPAMP_CSR_OPA1PD_Msk /*!< OPAMP1 disable */ |
1715 | #define OPAMP_CSR_OPA1PD OPAMP_CSR_OPA1PD_Msk /*!< OPAMP1 disable */ |
1715 | #define OPAMP_CSR_S3SEL1_Pos (1U) |
1716 | #define OPAMP_CSR_S3SEL1_Pos (1U) |
1716 | #define OPAMP_CSR_S3SEL1_Msk (0x1UL << OPAMP_CSR_S3SEL1_Pos) /*!< 0x00000002 */ |
1717 | #define OPAMP_CSR_S3SEL1_Msk (0x1UL << OPAMP_CSR_S3SEL1_Pos) /*!< 0x00000002 */ |
1717 | #define OPAMP_CSR_S3SEL1 OPAMP_CSR_S3SEL1_Msk /*!< Switch 3 for OPAMP1 Enable */ |
1718 | #define OPAMP_CSR_S3SEL1 OPAMP_CSR_S3SEL1_Msk /*!< Switch 3 for OPAMP1 Enable */ |
1718 | #define OPAMP_CSR_S4SEL1_Pos (2U) |
1719 | #define OPAMP_CSR_S4SEL1_Pos (2U) |
1719 | #define OPAMP_CSR_S4SEL1_Msk (0x1UL << OPAMP_CSR_S4SEL1_Pos) /*!< 0x00000004 */ |
1720 | #define OPAMP_CSR_S4SEL1_Msk (0x1UL << OPAMP_CSR_S4SEL1_Pos) /*!< 0x00000004 */ |
1720 | #define OPAMP_CSR_S4SEL1 OPAMP_CSR_S4SEL1_Msk /*!< Switch 4 for OPAMP1 Enable */ |
1721 | #define OPAMP_CSR_S4SEL1 OPAMP_CSR_S4SEL1_Msk /*!< Switch 4 for OPAMP1 Enable */ |
1721 | #define OPAMP_CSR_S5SEL1_Pos (3U) |
1722 | #define OPAMP_CSR_S5SEL1_Pos (3U) |
1722 | #define OPAMP_CSR_S5SEL1_Msk (0x1UL << OPAMP_CSR_S5SEL1_Pos) /*!< 0x00000008 */ |
1723 | #define OPAMP_CSR_S5SEL1_Msk (0x1UL << OPAMP_CSR_S5SEL1_Pos) /*!< 0x00000008 */ |
1723 | #define OPAMP_CSR_S5SEL1 OPAMP_CSR_S5SEL1_Msk /*!< Switch 5 for OPAMP1 Enable */ |
1724 | #define OPAMP_CSR_S5SEL1 OPAMP_CSR_S5SEL1_Msk /*!< Switch 5 for OPAMP1 Enable */ |
1724 | #define OPAMP_CSR_S6SEL1_Pos (4U) |
1725 | #define OPAMP_CSR_S6SEL1_Pos (4U) |
1725 | #define OPAMP_CSR_S6SEL1_Msk (0x1UL << OPAMP_CSR_S6SEL1_Pos) /*!< 0x00000010 */ |
1726 | #define OPAMP_CSR_S6SEL1_Msk (0x1UL << OPAMP_CSR_S6SEL1_Pos) /*!< 0x00000010 */ |
1726 | #define OPAMP_CSR_S6SEL1 OPAMP_CSR_S6SEL1_Msk /*!< Switch 6 for OPAMP1 Enable */ |
1727 | #define OPAMP_CSR_S6SEL1 OPAMP_CSR_S6SEL1_Msk /*!< Switch 6 for OPAMP1 Enable */ |
1727 | #define OPAMP_CSR_OPA1CAL_L_Pos (5U) |
1728 | #define OPAMP_CSR_OPA1CAL_L_Pos (5U) |
1728 | #define OPAMP_CSR_OPA1CAL_L_Msk (0x1UL << OPAMP_CSR_OPA1CAL_L_Pos) /*!< 0x00000020 */ |
1729 | #define OPAMP_CSR_OPA1CAL_L_Msk (0x1UL << OPAMP_CSR_OPA1CAL_L_Pos) /*!< 0x00000020 */ |
1729 | #define OPAMP_CSR_OPA1CAL_L OPAMP_CSR_OPA1CAL_L_Msk /*!< OPAMP1 Offset calibration for P differential pair */ |
1730 | #define OPAMP_CSR_OPA1CAL_L OPAMP_CSR_OPA1CAL_L_Msk /*!< OPAMP1 Offset calibration for P differential pair */ |
1730 | #define OPAMP_CSR_OPA1CAL_H_Pos (6U) |
1731 | #define OPAMP_CSR_OPA1CAL_H_Pos (6U) |
1731 | #define OPAMP_CSR_OPA1CAL_H_Msk (0x1UL << OPAMP_CSR_OPA1CAL_H_Pos) /*!< 0x00000040 */ |
1732 | #define OPAMP_CSR_OPA1CAL_H_Msk (0x1UL << OPAMP_CSR_OPA1CAL_H_Pos) /*!< 0x00000040 */ |
1732 | #define OPAMP_CSR_OPA1CAL_H OPAMP_CSR_OPA1CAL_H_Msk /*!< OPAMP1 Offset calibration for N differential pair */ |
1733 | #define OPAMP_CSR_OPA1CAL_H OPAMP_CSR_OPA1CAL_H_Msk /*!< OPAMP1 Offset calibration for N differential pair */ |
1733 | #define OPAMP_CSR_OPA1LPM_Pos (7U) |
1734 | #define OPAMP_CSR_OPA1LPM_Pos (7U) |
1734 | #define OPAMP_CSR_OPA1LPM_Msk (0x1UL << OPAMP_CSR_OPA1LPM_Pos) /*!< 0x00000080 */ |
1735 | #define OPAMP_CSR_OPA1LPM_Msk (0x1UL << OPAMP_CSR_OPA1LPM_Pos) /*!< 0x00000080 */ |
1735 | #define OPAMP_CSR_OPA1LPM OPAMP_CSR_OPA1LPM_Msk /*!< OPAMP1 Low power enable */ |
1736 | #define OPAMP_CSR_OPA1LPM OPAMP_CSR_OPA1LPM_Msk /*!< OPAMP1 Low power enable */ |
1736 | #define OPAMP_CSR_OPA2PD_Pos (8U) |
1737 | #define OPAMP_CSR_OPA2PD_Pos (8U) |
1737 | #define OPAMP_CSR_OPA2PD_Msk (0x1UL << OPAMP_CSR_OPA2PD_Pos) /*!< 0x00000100 */ |
1738 | #define OPAMP_CSR_OPA2PD_Msk (0x1UL << OPAMP_CSR_OPA2PD_Pos) /*!< 0x00000100 */ |
1738 | #define OPAMP_CSR_OPA2PD OPAMP_CSR_OPA2PD_Msk /*!< OPAMP2 disable */ |
1739 | #define OPAMP_CSR_OPA2PD OPAMP_CSR_OPA2PD_Msk /*!< OPAMP2 disable */ |
1739 | #define OPAMP_CSR_S3SEL2_Pos (9U) |
1740 | #define OPAMP_CSR_S3SEL2_Pos (9U) |
1740 | #define OPAMP_CSR_S3SEL2_Msk (0x1UL << OPAMP_CSR_S3SEL2_Pos) /*!< 0x00000200 */ |
1741 | #define OPAMP_CSR_S3SEL2_Msk (0x1UL << OPAMP_CSR_S3SEL2_Pos) /*!< 0x00000200 */ |
1741 | #define OPAMP_CSR_S3SEL2 OPAMP_CSR_S3SEL2_Msk /*!< Switch 3 for OPAMP2 Enable */ |
1742 | #define OPAMP_CSR_S3SEL2 OPAMP_CSR_S3SEL2_Msk /*!< Switch 3 for OPAMP2 Enable */ |
1742 | #define OPAMP_CSR_S4SEL2_Pos (10U) |
1743 | #define OPAMP_CSR_S4SEL2_Pos (10U) |
1743 | #define OPAMP_CSR_S4SEL2_Msk (0x1UL << OPAMP_CSR_S4SEL2_Pos) /*!< 0x00000400 */ |
1744 | #define OPAMP_CSR_S4SEL2_Msk (0x1UL << OPAMP_CSR_S4SEL2_Pos) /*!< 0x00000400 */ |
1744 | #define OPAMP_CSR_S4SEL2 OPAMP_CSR_S4SEL2_Msk /*!< Switch 4 for OPAMP2 Enable */ |
1745 | #define OPAMP_CSR_S4SEL2 OPAMP_CSR_S4SEL2_Msk /*!< Switch 4 for OPAMP2 Enable */ |
1745 | #define OPAMP_CSR_S5SEL2_Pos (11U) |
1746 | #define OPAMP_CSR_S5SEL2_Pos (11U) |
1746 | #define OPAMP_CSR_S5SEL2_Msk (0x1UL << OPAMP_CSR_S5SEL2_Pos) /*!< 0x00000800 */ |
1747 | #define OPAMP_CSR_S5SEL2_Msk (0x1UL << OPAMP_CSR_S5SEL2_Pos) /*!< 0x00000800 */ |
1747 | #define OPAMP_CSR_S5SEL2 OPAMP_CSR_S5SEL2_Msk /*!< Switch 5 for OPAMP2 Enable */ |
1748 | #define OPAMP_CSR_S5SEL2 OPAMP_CSR_S5SEL2_Msk /*!< Switch 5 for OPAMP2 Enable */ |
1748 | #define OPAMP_CSR_S6SEL2_Pos (12U) |
1749 | #define OPAMP_CSR_S6SEL2_Pos (12U) |
1749 | #define OPAMP_CSR_S6SEL2_Msk (0x1UL << OPAMP_CSR_S6SEL2_Pos) /*!< 0x00001000 */ |
1750 | #define OPAMP_CSR_S6SEL2_Msk (0x1UL << OPAMP_CSR_S6SEL2_Pos) /*!< 0x00001000 */ |
1750 | #define OPAMP_CSR_S6SEL2 OPAMP_CSR_S6SEL2_Msk /*!< Switch 6 for OPAMP2 Enable */ |
1751 | #define OPAMP_CSR_S6SEL2 OPAMP_CSR_S6SEL2_Msk /*!< Switch 6 for OPAMP2 Enable */ |
1751 | #define OPAMP_CSR_OPA2CAL_L_Pos (13U) |
1752 | #define OPAMP_CSR_OPA2CAL_L_Pos (13U) |
1752 | #define OPAMP_CSR_OPA2CAL_L_Msk (0x1UL << OPAMP_CSR_OPA2CAL_L_Pos) /*!< 0x00002000 */ |
1753 | #define OPAMP_CSR_OPA2CAL_L_Msk (0x1UL << OPAMP_CSR_OPA2CAL_L_Pos) /*!< 0x00002000 */ |
1753 | #define OPAMP_CSR_OPA2CAL_L OPAMP_CSR_OPA2CAL_L_Msk /*!< OPAMP2 Offset calibration for P differential pair */ |
1754 | #define OPAMP_CSR_OPA2CAL_L OPAMP_CSR_OPA2CAL_L_Msk /*!< OPAMP2 Offset calibration for P differential pair */ |
1754 | #define OPAMP_CSR_OPA2CAL_H_Pos (14U) |
1755 | #define OPAMP_CSR_OPA2CAL_H_Pos (14U) |
1755 | #define OPAMP_CSR_OPA2CAL_H_Msk (0x1UL << OPAMP_CSR_OPA2CAL_H_Pos) /*!< 0x00004000 */ |
1756 | #define OPAMP_CSR_OPA2CAL_H_Msk (0x1UL << OPAMP_CSR_OPA2CAL_H_Pos) /*!< 0x00004000 */ |
1756 | #define OPAMP_CSR_OPA2CAL_H OPAMP_CSR_OPA2CAL_H_Msk /*!< OPAMP2 Offset calibration for N differential pair */ |
1757 | #define OPAMP_CSR_OPA2CAL_H OPAMP_CSR_OPA2CAL_H_Msk /*!< OPAMP2 Offset calibration for N differential pair */ |
1757 | #define OPAMP_CSR_OPA2LPM_Pos (15U) |
1758 | #define OPAMP_CSR_OPA2LPM_Pos (15U) |
1758 | #define OPAMP_CSR_OPA2LPM_Msk (0x1UL << OPAMP_CSR_OPA2LPM_Pos) /*!< 0x00008000 */ |
1759 | #define OPAMP_CSR_OPA2LPM_Msk (0x1UL << OPAMP_CSR_OPA2LPM_Pos) /*!< 0x00008000 */ |
1759 | #define OPAMP_CSR_OPA2LPM OPAMP_CSR_OPA2LPM_Msk /*!< OPAMP2 Low power enable */ |
1760 | #define OPAMP_CSR_OPA2LPM OPAMP_CSR_OPA2LPM_Msk /*!< OPAMP2 Low power enable */ |
1760 | #define OPAMP_CSR_ANAWSEL1_Pos (24U) |
1761 | #define OPAMP_CSR_ANAWSEL1_Pos (24U) |
1761 | #define OPAMP_CSR_ANAWSEL1_Msk (0x1UL << OPAMP_CSR_ANAWSEL1_Pos) /*!< 0x01000000 */ |
1762 | #define OPAMP_CSR_ANAWSEL1_Msk (0x1UL << OPAMP_CSR_ANAWSEL1_Pos) /*!< 0x01000000 */ |
1762 | #define OPAMP_CSR_ANAWSEL1 OPAMP_CSR_ANAWSEL1_Msk /*!< Switch ANA Enable for OPAMP1 */ |
1763 | #define OPAMP_CSR_ANAWSEL1 OPAMP_CSR_ANAWSEL1_Msk /*!< Switch ANA Enable for OPAMP1 */ |
1763 | #define OPAMP_CSR_ANAWSEL2_Pos (25U) |
1764 | #define OPAMP_CSR_ANAWSEL2_Pos (25U) |
1764 | #define OPAMP_CSR_ANAWSEL2_Msk (0x1UL << OPAMP_CSR_ANAWSEL2_Pos) /*!< 0x02000000 */ |
1765 | #define OPAMP_CSR_ANAWSEL2_Msk (0x1UL << OPAMP_CSR_ANAWSEL2_Pos) /*!< 0x02000000 */ |
1765 | #define OPAMP_CSR_ANAWSEL2 OPAMP_CSR_ANAWSEL2_Msk /*!< Switch ANA Enable for OPAMP2 */ |
1766 | #define OPAMP_CSR_ANAWSEL2 OPAMP_CSR_ANAWSEL2_Msk /*!< Switch ANA Enable for OPAMP2 */ |
1766 | #define OPAMP_CSR_S7SEL2_Pos (27U) |
1767 | #define OPAMP_CSR_S7SEL2_Pos (27U) |
1767 | #define OPAMP_CSR_S7SEL2_Msk (0x1UL << OPAMP_CSR_S7SEL2_Pos) /*!< 0x08000000 */ |
1768 | #define OPAMP_CSR_S7SEL2_Msk (0x1UL << OPAMP_CSR_S7SEL2_Pos) /*!< 0x08000000 */ |
1768 | #define OPAMP_CSR_S7SEL2 OPAMP_CSR_S7SEL2_Msk /*!< Switch 7 for OPAMP2 Enable */ |
1769 | #define OPAMP_CSR_S7SEL2 OPAMP_CSR_S7SEL2_Msk /*!< Switch 7 for OPAMP2 Enable */ |
1769 | #define OPAMP_CSR_AOP_RANGE_Pos (28U) |
1770 | #define OPAMP_CSR_AOP_RANGE_Pos (28U) |
1770 | #define OPAMP_CSR_AOP_RANGE_Msk (0x1UL << OPAMP_CSR_AOP_RANGE_Pos) /*!< 0x10000000 */ |
1771 | #define OPAMP_CSR_AOP_RANGE_Msk (0x1UL << OPAMP_CSR_AOP_RANGE_Pos) /*!< 0x10000000 */ |
1771 | #define OPAMP_CSR_AOP_RANGE OPAMP_CSR_AOP_RANGE_Msk /*!< Common to several OPAMP instances: Operational amplifier voltage supply range. Bit intended to be used with OPAMP common instance (OPAMP_Common_TypeDef) */ |
1772 | #define OPAMP_CSR_AOP_RANGE OPAMP_CSR_AOP_RANGE_Msk /*!< Common to several OPAMP instances: Operational amplifier voltage supply range. Bit intended to be used with OPAMP common instance (OPAMP_Common_TypeDef) */ |
1772 | #define OPAMP_CSR_OPA1CALOUT_Pos (29U) |
1773 | #define OPAMP_CSR_OPA1CALOUT_Pos (29U) |
1773 | #define OPAMP_CSR_OPA1CALOUT_Msk (0x1UL << OPAMP_CSR_OPA1CALOUT_Pos) /*!< 0x20000000 */ |
1774 | #define OPAMP_CSR_OPA1CALOUT_Msk (0x1UL << OPAMP_CSR_OPA1CALOUT_Pos) /*!< 0x20000000 */ |
1774 | #define OPAMP_CSR_OPA1CALOUT OPAMP_CSR_OPA1CALOUT_Msk /*!< OPAMP1 calibration output */ |
1775 | #define OPAMP_CSR_OPA1CALOUT OPAMP_CSR_OPA1CALOUT_Msk /*!< OPAMP1 calibration output */ |
1775 | #define OPAMP_CSR_OPA2CALOUT_Pos (30U) |
1776 | #define OPAMP_CSR_OPA2CALOUT_Pos (30U) |
1776 | #define OPAMP_CSR_OPA2CALOUT_Msk (0x1UL << OPAMP_CSR_OPA2CALOUT_Pos) /*!< 0x40000000 */ |
1777 | #define OPAMP_CSR_OPA2CALOUT_Msk (0x1UL << OPAMP_CSR_OPA2CALOUT_Pos) /*!< 0x40000000 */ |
1777 | #define OPAMP_CSR_OPA2CALOUT OPAMP_CSR_OPA2CALOUT_Msk /*!< OPAMP2 calibration output */ |
1778 | #define OPAMP_CSR_OPA2CALOUT OPAMP_CSR_OPA2CALOUT_Msk /*!< OPAMP2 calibration output */ |
1778 | |
1779 | 1779 | /******************* Bit definition for OPAMP_OTR register ******************/ |
|
1780 | /******************* Bit definition for OPAMP_OTR register ******************/ |
1780 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW_Pos (0U) |
1781 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW_Pos (0U) |
1781 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW_Msk (0x1FUL << OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW_Pos) /*!< 0x0000001F */ |
1782 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW_Msk (0x1FUL << OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW_Pos) /*!< 0x0000001F */ |
1782 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW_Msk /*!< Offset trim for transistors differential pair PMOS of OPAMP1 */ |
1783 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW_Msk /*!< Offset trim for transistors differential pair PMOS of OPAMP1 */ |
1783 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH_Pos (5U) |
1784 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH_Pos (5U) |
1784 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH_Msk (0x1FUL << OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH_Pos) /*!< 0x000003E0 */ |
1785 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH_Msk (0x1FUL << OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH_Pos) /*!< 0x000003E0 */ |
1785 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH_Msk /*!< Offset trim for transistors differential pair NMOS of OPAMP1 */ |
1786 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH_Msk /*!< Offset trim for transistors differential pair NMOS of OPAMP1 */ |
1786 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW_Pos (10U) |
1787 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW_Pos (10U) |
1787 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW_Msk (0x1FUL << OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW_Pos) /*!< 0x00007C00 */ |
1788 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW_Msk (0x1FUL << OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW_Pos) /*!< 0x00007C00 */ |
1788 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW_Msk /*!< Offset trim for transistors differential pair PMOS of OPAMP2 */ |
1789 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW_Msk /*!< Offset trim for transistors differential pair PMOS of OPAMP2 */ |
1789 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH_Pos (15U) |
1790 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH_Pos (15U) |
1790 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH_Msk (0x1FUL << OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH_Pos) /*!< 0x000F8000 */ |
1791 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH_Msk (0x1FUL << OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH_Pos) /*!< 0x000F8000 */ |
1791 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH_Msk /*!< Offset trim for transistors differential pair NMOS of OPAMP2 */ |
1792 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH_Msk /*!< Offset trim for transistors differential pair NMOS of OPAMP2 */ |
1792 | #define OPAMP_OTR_OT_USER_Pos (31U) |
1793 | #define OPAMP_OTR_OT_USER_Pos (31U) |
1793 | #define OPAMP_OTR_OT_USER_Msk (0x1UL << OPAMP_OTR_OT_USER_Pos) /*!< 0x80000000 */ |
1794 | #define OPAMP_OTR_OT_USER_Msk (0x1UL << OPAMP_OTR_OT_USER_Pos) /*!< 0x80000000 */ |
1794 | #define OPAMP_OTR_OT_USER OPAMP_OTR_OT_USER_Msk /*!< Switch to OPAMP offset user trimmed values */ |
1795 | #define OPAMP_OTR_OT_USER OPAMP_OTR_OT_USER_Msk /*!< Switch to OPAMP offset user trimmed values */ |
1795 | |
1796 | 1796 | /******************* Bit definition for OPAMP_LPOTR register ****************/ |
|
1797 | /******************* Bit definition for OPAMP_LPOTR register ****************/ |
1797 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW_Pos (0U) |
1798 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW_Pos (0U) |
1798 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW_Msk (0x1FUL << OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW_Pos) /*!< 0x0000001F */ |
1799 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW_Msk (0x1FUL << OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW_Pos) /*!< 0x0000001F */ |
1799 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW_Msk /*!< Offset trim for transistors differential pair PMOS of OPAMP1 */ |
1800 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW_Msk /*!< Offset trim for transistors differential pair PMOS of OPAMP1 */ |
1800 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH_Pos (5U) |
1801 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH_Pos (5U) |
1801 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH_Msk (0x1FUL << OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH_Pos) /*!< 0x000003E0 */ |
1802 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH_Msk (0x1FUL << OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH_Pos) /*!< 0x000003E0 */ |
1802 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH_Msk /*!< Offset trim for transistors differential pair NMOS of OPAMP1 */ |
1803 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH_Msk /*!< Offset trim for transistors differential pair NMOS of OPAMP1 */ |
1803 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW_Pos (10U) |
1804 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW_Pos (10U) |
1804 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW_Msk (0x1FUL << OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW_Pos) /*!< 0x00007C00 */ |
1805 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW_Msk (0x1FUL << OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW_Pos) /*!< 0x00007C00 */ |
1805 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW_Msk /*!< Offset trim for transistors differential pair PMOS of OPAMP2 */ |
1806 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW_Msk /*!< Offset trim for transistors differential pair PMOS of OPAMP2 */ |
1806 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH_Pos (15U) |
1807 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH_Pos (15U) |
1807 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH_Msk (0x1FUL << OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH_Pos) /*!< 0x000F8000 */ |
1808 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH_Msk (0x1FUL << OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH_Pos) /*!< 0x000F8000 */ |
1808 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH_Msk /*!< Offset trim for transistors differential pair NMOS of OPAMP2 */ |
1809 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH_Msk /*!< Offset trim for transistors differential pair NMOS of OPAMP2 */ |
1809 | |
1810 | 1810 | /******************************************************************************/ |
|
1811 | /******************************************************************************/ |
1811 | /* */ |
1812 | /* */ |
1812 | /* CRC calculation unit (CRC) */ |
1813 | /* CRC calculation unit (CRC) */ |
1813 | /* */ |
1814 | /* */ |
1814 | /******************************************************************************/ |
1815 | /******************************************************************************/ |
1815 | |
1816 | 1816 | /******************* Bit definition for CRC_DR register *********************/ |
|
1817 | /******************* Bit definition for CRC_DR register *********************/ |
1817 | #define CRC_DR_DR_Pos (0U) |
1818 | #define CRC_DR_DR_Pos (0U) |
1818 | #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ |
1819 | #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ |
1819 | #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ |
1820 | #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ |
1820 | |
1821 | 1821 | /******************* Bit definition for CRC_IDR register ********************/ |
|
1822 | /******************* Bit definition for CRC_IDR register ********************/ |
1822 | #define CRC_IDR_IDR_Pos (0U) |
1823 | #define CRC_IDR_IDR_Pos (0U) |
1823 | #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ |
1824 | #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ |
1824 | #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ |
1825 | #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ |
1825 | |
1826 | 1826 | /******************** Bit definition for CRC_CR register ********************/ |
|
1827 | /******************** Bit definition for CRC_CR register ********************/ |
1827 | #define CRC_CR_RESET_Pos (0U) |
1828 | #define CRC_CR_RESET_Pos (0U) |
1828 | #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ |
1829 | #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ |
1829 | #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */ |
1830 | #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */ |
1830 | |
1831 | 1831 | /******************************************************************************/ |
|
1832 | /******************************************************************************/ |
1832 | /* */ |
1833 | /* */ |
1833 | /* Digital to Analog Converter (DAC) */ |
1834 | /* Digital to Analog Converter (DAC) */ |
1834 | /* */ |
1835 | /* */ |
1835 | /******************************************************************************/ |
1836 | /******************************************************************************/ |
1836 | |
1837 | 1837 | /******************** Bit definition for DAC_CR register ********************/ |
|
1838 | /******************** Bit definition for DAC_CR register ********************/ |
1838 | #define DAC_CR_EN1_Pos (0U) |
1839 | #define DAC_CR_EN1_Pos (0U) |
1839 | #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ |
1840 | #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ |
1840 | #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */ |
1841 | #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */ |
1841 | #define DAC_CR_BOFF1_Pos (1U) |
1842 | #define DAC_CR_BOFF1_Pos (1U) |
1842 | #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ |
1843 | #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ |
1843 | #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!<DAC channel1 output buffer disable */ |
1844 | #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!<DAC channel1 output buffer disable */ |
1844 | #define DAC_CR_TEN1_Pos (2U) |
1845 | #define DAC_CR_TEN1_Pos (2U) |
1845 | #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ |
1846 | #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ |
1846 | #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */ |
1847 | #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */ |
1847 | |
1848 | 1848 | #define DAC_CR_TSEL1_Pos (3U) |
|
1849 | #define DAC_CR_TSEL1_Pos (3U) |
1849 | #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ |
1850 | #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ |
1850 | #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */ |
1851 | #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */ |
1851 | #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ |
1852 | #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ |
1852 | #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ |
1853 | #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ |
1853 | #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ |
1854 | #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ |
1854 | |
1855 | 1855 | #define DAC_CR_WAVE1_Pos (6U) |
|
1856 | #define DAC_CR_WAVE1_Pos (6U) |
1856 | #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ |
1857 | #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ |
1857 | #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
1858 | #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
1858 | #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ |
1859 | #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ |
1859 | #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ |
1860 | #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ |
1860 | |
1861 | 1861 | #define DAC_CR_MAMP1_Pos (8U) |
|
1862 | #define DAC_CR_MAMP1_Pos (8U) |
1862 | #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ |
1863 | #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ |
1863 | #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
1864 | #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
1864 | #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ |
1865 | #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ |
1865 | #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ |
1866 | #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ |
1866 | #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ |
1867 | #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ |
1867 | #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ |
1868 | #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ |
1868 | |
1869 | 1869 | #define DAC_CR_DMAEN1_Pos (12U) |
|
1870 | #define DAC_CR_DMAEN1_Pos (12U) |
1870 | #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ |
1871 | #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ |
1871 | #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */ |
1872 | #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */ |
1872 | #define DAC_CR_DMAUDRIE1_Pos (13U) |
1873 | #define DAC_CR_DMAUDRIE1_Pos (13U) |
1873 | #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ |
1874 | #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ |
1874 | #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel1 DMA Interrupt enable */ |
1875 | #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel1 DMA Interrupt enable */ |
1875 | #define DAC_CR_EN2_Pos (16U) |
1876 | #define DAC_CR_EN2_Pos (16U) |
1876 | #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ |
1877 | #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ |
1877 | #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */ |
1878 | #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */ |
1878 | #define DAC_CR_BOFF2_Pos (17U) |
1879 | #define DAC_CR_BOFF2_Pos (17U) |
1879 | #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ |
1880 | #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ |
1880 | #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!<DAC channel2 output buffer disable */ |
1881 | #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!<DAC channel2 output buffer disable */ |
1881 | #define DAC_CR_TEN2_Pos (18U) |
1882 | #define DAC_CR_TEN2_Pos (18U) |
1882 | #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ |
1883 | #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ |
1883 | #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */ |
1884 | #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */ |
1884 | |
1885 | 1885 | #define DAC_CR_TSEL2_Pos (19U) |
|
1886 | #define DAC_CR_TSEL2_Pos (19U) |
1886 | #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ |
1887 | #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ |
1887 | #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */ |
1888 | #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */ |
1888 | #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ |
1889 | #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ |
1889 | #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ |
1890 | #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ |
1890 | #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ |
1891 | #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ |
1891 | |
1892 | 1892 | #define DAC_CR_WAVE2_Pos (22U) |
|
1893 | #define DAC_CR_WAVE2_Pos (22U) |
1893 | #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ |
1894 | #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ |
1894 | #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
1895 | #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
1895 | #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ |
1896 | #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ |
1896 | #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ |
1897 | #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ |
1897 | |
1898 | 1898 | #define DAC_CR_MAMP2_Pos (24U) |
|
1899 | #define DAC_CR_MAMP2_Pos (24U) |
1899 | #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ |
1900 | #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ |
1900 | #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
1901 | #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
1901 | #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ |
1902 | #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ |
1902 | #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ |
1903 | #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ |
1903 | #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ |
1904 | #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ |
1904 | #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ |
1905 | #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ |
1905 | |
1906 | 1906 | #define DAC_CR_DMAEN2_Pos (28U) |
|
1907 | #define DAC_CR_DMAEN2_Pos (28U) |
1907 | #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ |
1908 | #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ |
1908 | #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */ |
1909 | #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */ |
1909 | #define DAC_CR_DMAUDRIE2_Pos (29U) |
1910 | #define DAC_CR_DMAUDRIE2_Pos (29U) |
1910 | #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ |
1911 | #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ |
1911 | #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable */ |
1912 | #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable */ |
1912 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
1913 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
1913 | #define DAC_SWTRIGR_SWTRIG1_Pos (0U) |
1914 | #define DAC_SWTRIGR_SWTRIG1_Pos (0U) |
1914 | #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ |
1915 | #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ |
1915 | #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */ |
1916 | #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */ |
1916 | #define DAC_SWTRIGR_SWTRIG2_Pos (1U) |
1917 | #define DAC_SWTRIGR_SWTRIG2_Pos (1U) |
1917 | #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ |
1918 | #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ |
1918 | #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */ |
1919 | #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */ |
1919 | |
1920 | 1920 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
|
1921 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
1921 | #define DAC_DHR12R1_DACC1DHR_Pos (0U) |
1922 | #define DAC_DHR12R1_DACC1DHR_Pos (0U) |
1922 | #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ |
1923 | #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ |
1923 | #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ |
1924 | #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ |
1924 | |
1925 | 1925 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
|
1926 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
1926 | #define DAC_DHR12L1_DACC1DHR_Pos (4U) |
1927 | #define DAC_DHR12L1_DACC1DHR_Pos (4U) |
1927 | #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
1928 | #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
1928 | #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ |
1929 | #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ |
1929 | |
1930 | 1930 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
|
1931 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
1931 | #define DAC_DHR8R1_DACC1DHR_Pos (0U) |
1932 | #define DAC_DHR8R1_DACC1DHR_Pos (0U) |
1932 | #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ |
1933 | #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ |
1933 | #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ |
1934 | #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ |
1934 | |
1935 | 1935 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
|
1936 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
1936 | #define DAC_DHR12R2_DACC2DHR_Pos (0U) |
1937 | #define DAC_DHR12R2_DACC2DHR_Pos (0U) |
1937 | #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ |
1938 | #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ |
1938 | #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ |
1939 | #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ |
1939 | |
1940 | 1940 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
|
1941 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
1941 | #define DAC_DHR12L2_DACC2DHR_Pos (4U) |
1942 | #define DAC_DHR12L2_DACC2DHR_Pos (4U) |
1942 | #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ |
1943 | #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ |
1943 | #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ |
1944 | #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ |
1944 | |
1945 | 1945 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
|
1946 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
1946 | #define DAC_DHR8R2_DACC2DHR_Pos (0U) |
1947 | #define DAC_DHR8R2_DACC2DHR_Pos (0U) |
1947 | #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ |
1948 | #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ |
1948 | #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ |
1949 | #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ |
1949 | |
1950 | 1950 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
|
1951 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
1951 | #define DAC_DHR12RD_DACC1DHR_Pos (0U) |
1952 | #define DAC_DHR12RD_DACC1DHR_Pos (0U) |
1952 | #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ |
1953 | #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ |
1953 | #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ |
1954 | #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ |
1954 | #define DAC_DHR12RD_DACC2DHR_Pos (16U) |
1955 | #define DAC_DHR12RD_DACC2DHR_Pos (16U) |
1955 | #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ |
1956 | #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ |
1956 | #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ |
1957 | #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ |
1957 | |
1958 | 1958 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
|
1959 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
1959 | #define DAC_DHR12LD_DACC1DHR_Pos (4U) |
1960 | #define DAC_DHR12LD_DACC1DHR_Pos (4U) |
1960 | #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
1961 | #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
1961 | #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ |
1962 | #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ |
1962 | #define DAC_DHR12LD_DACC2DHR_Pos (20U) |
1963 | #define DAC_DHR12LD_DACC2DHR_Pos (20U) |
1963 | #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ |
1964 | #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ |
1964 | #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ |
1965 | #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ |
1965 | |
1966 | 1966 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
|
1967 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
1967 | #define DAC_DHR8RD_DACC1DHR_Pos (0U) |
1968 | #define DAC_DHR8RD_DACC1DHR_Pos (0U) |
1968 | #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ |
1969 | #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ |
1969 | #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ |
1970 | #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ |
1970 | #define DAC_DHR8RD_DACC2DHR_Pos (8U) |
1971 | #define DAC_DHR8RD_DACC2DHR_Pos (8U) |
1971 | #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ |
1972 | #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ |
1972 | #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ |
1973 | #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ |
1973 | |
1974 | 1974 | /******************* Bit definition for DAC_DOR1 register *******************/ |
|
1975 | /******************* Bit definition for DAC_DOR1 register *******************/ |
1975 | #define DAC_DOR1_DACC1DOR_Pos (0U) |
1976 | #define DAC_DOR1_DACC1DOR_Pos (0U) |
1976 | #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ |
1977 | #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ |
1977 | #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */ |
1978 | #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */ |
1978 | |
1979 | 1979 | /******************* Bit definition for DAC_DOR2 register *******************/ |
|
1980 | /******************* Bit definition for DAC_DOR2 register *******************/ |
1980 | #define DAC_DOR2_DACC2DOR_Pos (0U) |
1981 | #define DAC_DOR2_DACC2DOR_Pos (0U) |
1981 | #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ |
1982 | #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ |
1982 | #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */ |
1983 | #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */ |
1983 | |
1984 | 1984 | /******************** Bit definition for DAC_SR register ********************/ |
|
1985 | /******************** Bit definition for DAC_SR register ********************/ |
1985 | #define DAC_SR_DMAUDR1_Pos (13U) |
1986 | #define DAC_SR_DMAUDR1_Pos (13U) |
1986 | #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ |
1987 | #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ |
1987 | #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */ |
1988 | #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */ |
1988 | #define DAC_SR_DMAUDR2_Pos (29U) |
1989 | #define DAC_SR_DMAUDR2_Pos (29U) |
1989 | #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ |
1990 | #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ |
1990 | #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */ |
1991 | #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */ |
1991 | |
1992 | 1992 | /******************************************************************************/ |
|
1993 | /******************************************************************************/ |
1993 | /* */ |
1994 | /* */ |
1994 | /* Debug MCU (DBGMCU) */ |
1995 | /* Debug MCU (DBGMCU) */ |
1995 | /* */ |
1996 | /* */ |
1996 | /******************************************************************************/ |
1997 | /******************************************************************************/ |
1997 | |
1998 | 1998 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ |
|
1999 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ |
1999 | #define DBGMCU_IDCODE_DEV_ID_Pos (0U) |
2000 | #define DBGMCU_IDCODE_DEV_ID_Pos (0U) |
2000 | #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ |
2001 | #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ |
2001 | #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ |
2002 | #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ |
2002 | |
2003 | 2003 | #define DBGMCU_IDCODE_REV_ID_Pos (16U) |
|
2004 | #define DBGMCU_IDCODE_REV_ID_Pos (16U) |
2004 | #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ |
2005 | #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ |
2005 | #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ |
2006 | #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ |
2006 | #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ |
2007 | #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ |
2007 | #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ |
2008 | #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ |
2008 | #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ |
2009 | #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ |
2009 | #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ |
2010 | #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ |
2010 | #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ |
2011 | #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ |
2011 | #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ |
2012 | #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ |
2012 | #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ |
2013 | #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ |
2013 | #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ |
2014 | #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ |
2014 | #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ |
2015 | #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ |
2015 | #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ |
2016 | #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ |
2016 | #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ |
2017 | #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ |
2017 | #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ |
2018 | #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ |
2018 | #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ |
2019 | #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ |
2019 | #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ |
2020 | #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ |
2020 | #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ |
2021 | #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ |
2021 | #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ |
2022 | #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ |
2022 | |
2023 | 2023 | /****************** Bit definition for DBGMCU_CR register *******************/ |
|
2024 | /****************** Bit definition for DBGMCU_CR register *******************/ |
2024 | #define DBGMCU_CR_DBG_SLEEP_Pos (0U) |
2025 | #define DBGMCU_CR_DBG_SLEEP_Pos (0U) |
2025 | #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ |
2026 | #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ |
2026 | #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */ |
2027 | #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */ |
2027 | #define DBGMCU_CR_DBG_STOP_Pos (1U) |
2028 | #define DBGMCU_CR_DBG_STOP_Pos (1U) |
2028 | #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ |
2029 | #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ |
2029 | #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ |
2030 | #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ |
2030 | #define DBGMCU_CR_DBG_STANDBY_Pos (2U) |
2031 | #define DBGMCU_CR_DBG_STANDBY_Pos (2U) |
2031 | #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ |
2032 | #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ |
2032 | #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ |
2033 | #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ |
2033 | #define DBGMCU_CR_TRACE_IOEN_Pos (5U) |
2034 | #define DBGMCU_CR_TRACE_IOEN_Pos (5U) |
2034 | #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ |
2035 | #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ |
2035 | #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */ |
2036 | #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */ |
2036 | |
2037 | 2037 | #define DBGMCU_CR_TRACE_MODE_Pos (6U) |
|
2038 | #define DBGMCU_CR_TRACE_MODE_Pos (6U) |
2038 | #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ |
2039 | #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ |
2039 | #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */ |
2040 | #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */ |
2040 | #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ |
2041 | #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ |
2041 | #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ |
2042 | #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ |
2042 | |
2043 | 2043 | /****************** Bit definition for DBGMCU_APB1_FZ register **************/ |
|
2044 | /****************** Bit definition for DBGMCU_APB1_FZ register **************/ |
2044 | |
2045 | 2045 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U) |
|
2046 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U) |
2046 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ |
2047 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ |
2047 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ |
2048 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ |
2048 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) |
2049 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) |
2049 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ |
2050 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ |
2050 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */ |
2051 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */ |
2051 | #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos (2U) |
2052 | #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos (2U) |
2052 | #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */ |
2053 | #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */ |
2053 | #define DBGMCU_APB1_FZ_DBG_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */ |
2054 | #define DBGMCU_APB1_FZ_DBG_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */ |
2054 | #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos (3U) |
2055 | #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos (3U) |
2055 | #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */ |
2056 | #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */ |
2056 | #define DBGMCU_APB1_FZ_DBG_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk /*!< TIM5 counter stopped when core is halted */ |
2057 | #define DBGMCU_APB1_FZ_DBG_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk /*!< TIM5 counter stopped when core is halted */ |
2057 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U) |
2058 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U) |
2058 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ |
2059 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ |
2059 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */ |
2060 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */ |
2060 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U) |
2061 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U) |
2061 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */ |
2062 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */ |
2062 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */ |
2063 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */ |
2063 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U) |
2064 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U) |
2064 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ |
2065 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ |
2065 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Counter stopped when Core is halted */ |
2066 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Counter stopped when Core is halted */ |
2066 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) |
2067 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) |
2067 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ |
2068 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ |
2068 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ |
2069 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ |
2069 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) |
2070 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) |
2070 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ |
2071 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ |
2071 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ |
2072 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ |
2072 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U) |
2073 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U) |
2073 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */ |
2074 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */ |
2074 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
2075 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
2075 | #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U) |
2076 | #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U) |
2076 | #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */ |
2077 | #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */ |
2077 | #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
2078 | #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
2078 | |
2079 | 2079 | /****************** Bit definition for DBGMCU_APB2_FZ register **************/ |
|
2080 | /****************** Bit definition for DBGMCU_APB2_FZ register **************/ |
2080 | |
2081 | 2081 | #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (2U) |
|
2082 | #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (2U) |
2082 | #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos) /*!< 0x00000004 */ |
2083 | #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos) /*!< 0x00000004 */ |
2083 | #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk /*!< TIM9 counter stopped when core is halted */ |
2084 | #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk /*!< TIM9 counter stopped when core is halted */ |
2084 | #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos (3U) |
2085 | #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos (3U) |
2085 | #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos) /*!< 0x00000008 */ |
2086 | #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos) /*!< 0x00000008 */ |
2086 | #define DBGMCU_APB2_FZ_DBG_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk /*!< TIM10 counter stopped when core is halted */ |
2087 | #define DBGMCU_APB2_FZ_DBG_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk /*!< TIM10 counter stopped when core is halted */ |
2087 | #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (4U) |
2088 | #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (4U) |
2088 | #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos) /*!< 0x00000010 */ |
2089 | #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos) /*!< 0x00000010 */ |
2089 | #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk /*!< TIM11 counter stopped when core is halted */ |
2090 | #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk /*!< TIM11 counter stopped when core is halted */ |
2090 | |
2091 | 2091 | /******************************************************************************/ |
|
2092 | /******************************************************************************/ |
2092 | /* */ |
2093 | /* */ |
2093 | /* DMA Controller (DMA) */ |
2094 | /* DMA Controller (DMA) */ |
2094 | /* */ |
2095 | /* */ |
2095 | /******************************************************************************/ |
2096 | /******************************************************************************/ |
2096 | |
2097 | 2097 | /******************* Bit definition for DMA_ISR register ********************/ |
|
2098 | /******************* Bit definition for DMA_ISR register ********************/ |
2098 | #define DMA_ISR_GIF1_Pos (0U) |
2099 | #define DMA_ISR_GIF1_Pos (0U) |
2099 | #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ |
2100 | #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ |
2100 | #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ |
2101 | #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ |
2101 | #define DMA_ISR_TCIF1_Pos (1U) |
2102 | #define DMA_ISR_TCIF1_Pos (1U) |
2102 | #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ |
2103 | #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ |
2103 | #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ |
2104 | #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ |
2104 | #define DMA_ISR_HTIF1_Pos (2U) |
2105 | #define DMA_ISR_HTIF1_Pos (2U) |
2105 | #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ |
2106 | #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ |
2106 | #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ |
2107 | #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ |
2107 | #define DMA_ISR_TEIF1_Pos (3U) |
2108 | #define DMA_ISR_TEIF1_Pos (3U) |
2108 | #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ |
2109 | #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ |
2109 | #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ |
2110 | #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ |
2110 | #define DMA_ISR_GIF2_Pos (4U) |
2111 | #define DMA_ISR_GIF2_Pos (4U) |
2111 | #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ |
2112 | #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ |
2112 | #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ |
2113 | #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ |
2113 | #define DMA_ISR_TCIF2_Pos (5U) |
2114 | #define DMA_ISR_TCIF2_Pos (5U) |
2114 | #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ |
2115 | #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ |
2115 | #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ |
2116 | #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ |
2116 | #define DMA_ISR_HTIF2_Pos (6U) |
2117 | #define DMA_ISR_HTIF2_Pos (6U) |
2117 | #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ |
2118 | #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ |
2118 | #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ |
2119 | #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ |
2119 | #define DMA_ISR_TEIF2_Pos (7U) |
2120 | #define DMA_ISR_TEIF2_Pos (7U) |
2120 | #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ |
2121 | #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ |
2121 | #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ |
2122 | #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ |
2122 | #define DMA_ISR_GIF3_Pos (8U) |
2123 | #define DMA_ISR_GIF3_Pos (8U) |
2123 | #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ |
2124 | #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ |
2124 | #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ |
2125 | #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ |
2125 | #define DMA_ISR_TCIF3_Pos (9U) |
2126 | #define DMA_ISR_TCIF3_Pos (9U) |
2126 | #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ |
2127 | #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ |
2127 | #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ |
2128 | #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ |
2128 | #define DMA_ISR_HTIF3_Pos (10U) |
2129 | #define DMA_ISR_HTIF3_Pos (10U) |
2129 | #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ |
2130 | #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ |
2130 | #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ |
2131 | #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ |
2131 | #define DMA_ISR_TEIF3_Pos (11U) |
2132 | #define DMA_ISR_TEIF3_Pos (11U) |
2132 | #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ |
2133 | #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ |
2133 | #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ |
2134 | #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ |
2134 | #define DMA_ISR_GIF4_Pos (12U) |
2135 | #define DMA_ISR_GIF4_Pos (12U) |
2135 | #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ |
2136 | #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ |
2136 | #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ |
2137 | #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ |
2137 | #define DMA_ISR_TCIF4_Pos (13U) |
2138 | #define DMA_ISR_TCIF4_Pos (13U) |
2138 | #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ |
2139 | #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ |
2139 | #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ |
2140 | #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ |
2140 | #define DMA_ISR_HTIF4_Pos (14U) |
2141 | #define DMA_ISR_HTIF4_Pos (14U) |
2141 | #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ |
2142 | #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ |
2142 | #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ |
2143 | #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ |
2143 | #define DMA_ISR_TEIF4_Pos (15U) |
2144 | #define DMA_ISR_TEIF4_Pos (15U) |
2144 | #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ |
2145 | #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ |
2145 | #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ |
2146 | #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ |
2146 | #define DMA_ISR_GIF5_Pos (16U) |
2147 | #define DMA_ISR_GIF5_Pos (16U) |
2147 | #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ |
2148 | #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ |
2148 | #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ |
2149 | #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ |
2149 | #define DMA_ISR_TCIF5_Pos (17U) |
2150 | #define DMA_ISR_TCIF5_Pos (17U) |
2150 | #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ |
2151 | #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ |
2151 | #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ |
2152 | #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ |
2152 | #define DMA_ISR_HTIF5_Pos (18U) |
2153 | #define DMA_ISR_HTIF5_Pos (18U) |
2153 | #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ |
2154 | #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ |
2154 | #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ |
2155 | #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ |
2155 | #define DMA_ISR_TEIF5_Pos (19U) |
2156 | #define DMA_ISR_TEIF5_Pos (19U) |
2156 | #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ |
2157 | #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ |
2157 | #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ |
2158 | #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ |
2158 | #define DMA_ISR_GIF6_Pos (20U) |
2159 | #define DMA_ISR_GIF6_Pos (20U) |
2159 | #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ |
2160 | #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ |
2160 | #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ |
2161 | #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ |
2161 | #define DMA_ISR_TCIF6_Pos (21U) |
2162 | #define DMA_ISR_TCIF6_Pos (21U) |
2162 | #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ |
2163 | #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ |
2163 | #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ |
2164 | #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ |
2164 | #define DMA_ISR_HTIF6_Pos (22U) |
2165 | #define DMA_ISR_HTIF6_Pos (22U) |
2165 | #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ |
2166 | #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ |
2166 | #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ |
2167 | #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ |
2167 | #define DMA_ISR_TEIF6_Pos (23U) |
2168 | #define DMA_ISR_TEIF6_Pos (23U) |
2168 | #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ |
2169 | #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ |
2169 | #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ |
2170 | #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ |
2170 | #define DMA_ISR_GIF7_Pos (24U) |
2171 | #define DMA_ISR_GIF7_Pos (24U) |
2171 | #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ |
2172 | #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ |
2172 | #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ |
2173 | #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ |
2173 | #define DMA_ISR_TCIF7_Pos (25U) |
2174 | #define DMA_ISR_TCIF7_Pos (25U) |
2174 | #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ |
2175 | #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ |
2175 | #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ |
2176 | #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ |
2176 | #define DMA_ISR_HTIF7_Pos (26U) |
2177 | #define DMA_ISR_HTIF7_Pos (26U) |
2177 | #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ |
2178 | #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ |
2178 | #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ |
2179 | #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ |
2179 | #define DMA_ISR_TEIF7_Pos (27U) |
2180 | #define DMA_ISR_TEIF7_Pos (27U) |
2180 | #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ |
2181 | #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ |
2181 | #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ |
2182 | #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ |
2182 | |
2183 | 2183 | /******************* Bit definition for DMA_IFCR register *******************/ |
|
2184 | /******************* Bit definition for DMA_IFCR register *******************/ |
2184 | #define DMA_IFCR_CGIF1_Pos (0U) |
2185 | #define DMA_IFCR_CGIF1_Pos (0U) |
2185 | #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ |
2186 | #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ |
2186 | #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ |
2187 | #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ |
2187 | #define DMA_IFCR_CTCIF1_Pos (1U) |
2188 | #define DMA_IFCR_CTCIF1_Pos (1U) |
2188 | #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ |
2189 | #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ |
2189 | #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ |
2190 | #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ |
2190 | #define DMA_IFCR_CHTIF1_Pos (2U) |
2191 | #define DMA_IFCR_CHTIF1_Pos (2U) |
2191 | #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ |
2192 | #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ |
2192 | #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ |
2193 | #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ |
2193 | #define DMA_IFCR_CTEIF1_Pos (3U) |
2194 | #define DMA_IFCR_CTEIF1_Pos (3U) |
2194 | #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ |
2195 | #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ |
2195 | #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ |
2196 | #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ |
2196 | #define DMA_IFCR_CGIF2_Pos (4U) |
2197 | #define DMA_IFCR_CGIF2_Pos (4U) |
2197 | #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ |
2198 | #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ |
2198 | #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ |
2199 | #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ |
2199 | #define DMA_IFCR_CTCIF2_Pos (5U) |
2200 | #define DMA_IFCR_CTCIF2_Pos (5U) |
2200 | #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ |
2201 | #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ |
2201 | #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ |
2202 | #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ |
2202 | #define DMA_IFCR_CHTIF2_Pos (6U) |
2203 | #define DMA_IFCR_CHTIF2_Pos (6U) |
2203 | #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ |
2204 | #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ |
2204 | #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ |
2205 | #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ |
2205 | #define DMA_IFCR_CTEIF2_Pos (7U) |
2206 | #define DMA_IFCR_CTEIF2_Pos (7U) |
2206 | #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ |
2207 | #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ |
2207 | #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ |
2208 | #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ |
2208 | #define DMA_IFCR_CGIF3_Pos (8U) |
2209 | #define DMA_IFCR_CGIF3_Pos (8U) |
2209 | #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ |
2210 | #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ |
2210 | #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ |
2211 | #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ |
2211 | #define DMA_IFCR_CTCIF3_Pos (9U) |
2212 | #define DMA_IFCR_CTCIF3_Pos (9U) |
2212 | #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ |
2213 | #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ |
2213 | #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ |
2214 | #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ |
2214 | #define DMA_IFCR_CHTIF3_Pos (10U) |
2215 | #define DMA_IFCR_CHTIF3_Pos (10U) |
2215 | #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ |
2216 | #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ |
2216 | #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ |
2217 | #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ |
2217 | #define DMA_IFCR_CTEIF3_Pos (11U) |
2218 | #define DMA_IFCR_CTEIF3_Pos (11U) |
2218 | #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ |
2219 | #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ |
2219 | #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ |
2220 | #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ |
2220 | #define DMA_IFCR_CGIF4_Pos (12U) |
2221 | #define DMA_IFCR_CGIF4_Pos (12U) |
2221 | #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ |
2222 | #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ |
2222 | #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ |
2223 | #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ |
2223 | #define DMA_IFCR_CTCIF4_Pos (13U) |
2224 | #define DMA_IFCR_CTCIF4_Pos (13U) |
2224 | #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ |
2225 | #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ |
2225 | #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ |
2226 | #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ |
2226 | #define DMA_IFCR_CHTIF4_Pos (14U) |
2227 | #define DMA_IFCR_CHTIF4_Pos (14U) |
2227 | #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ |
2228 | #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ |
2228 | #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ |
2229 | #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ |
2229 | #define DMA_IFCR_CTEIF4_Pos (15U) |
2230 | #define DMA_IFCR_CTEIF4_Pos (15U) |
2230 | #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ |
2231 | #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ |
2231 | #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ |
2232 | #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ |
2232 | #define DMA_IFCR_CGIF5_Pos (16U) |
2233 | #define DMA_IFCR_CGIF5_Pos (16U) |
2233 | #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ |
2234 | #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ |
2234 | #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ |
2235 | #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ |
2235 | #define DMA_IFCR_CTCIF5_Pos (17U) |
2236 | #define DMA_IFCR_CTCIF5_Pos (17U) |
2236 | #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ |
2237 | #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ |
2237 | #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ |
2238 | #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ |
2238 | #define DMA_IFCR_CHTIF5_Pos (18U) |
2239 | #define DMA_IFCR_CHTIF5_Pos (18U) |
2239 | #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ |
2240 | #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ |
2240 | #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ |
2241 | #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ |
2241 | #define DMA_IFCR_CTEIF5_Pos (19U) |
2242 | #define DMA_IFCR_CTEIF5_Pos (19U) |
2242 | #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ |
2243 | #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ |
2243 | #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ |
2244 | #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ |
2244 | #define DMA_IFCR_CGIF6_Pos (20U) |
2245 | #define DMA_IFCR_CGIF6_Pos (20U) |
2245 | #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ |
2246 | #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ |
2246 | #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ |
2247 | #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ |
2247 | #define DMA_IFCR_CTCIF6_Pos (21U) |
2248 | #define DMA_IFCR_CTCIF6_Pos (21U) |
2248 | #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ |
2249 | #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ |
2249 | #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ |
2250 | #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ |
2250 | #define DMA_IFCR_CHTIF6_Pos (22U) |
2251 | #define DMA_IFCR_CHTIF6_Pos (22U) |
2251 | #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ |
2252 | #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ |
2252 | #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ |
2253 | #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ |
2253 | #define DMA_IFCR_CTEIF6_Pos (23U) |
2254 | #define DMA_IFCR_CTEIF6_Pos (23U) |
2254 | #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ |
2255 | #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ |
2255 | #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ |
2256 | #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ |
2256 | #define DMA_IFCR_CGIF7_Pos (24U) |
2257 | #define DMA_IFCR_CGIF7_Pos (24U) |
2257 | #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ |
2258 | #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ |
2258 | #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ |
2259 | #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ |
2259 | #define DMA_IFCR_CTCIF7_Pos (25U) |
2260 | #define DMA_IFCR_CTCIF7_Pos (25U) |
2260 | #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ |
2261 | #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ |
2261 | #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ |
2262 | #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ |
2262 | #define DMA_IFCR_CHTIF7_Pos (26U) |
2263 | #define DMA_IFCR_CHTIF7_Pos (26U) |
2263 | #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ |
2264 | #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ |
2264 | #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ |
2265 | #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ |
2265 | #define DMA_IFCR_CTEIF7_Pos (27U) |
2266 | #define DMA_IFCR_CTEIF7_Pos (27U) |
2266 | #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ |
2267 | #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ |
2267 | #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ |
2268 | #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ |
2268 | |
2269 | 2269 | /******************* Bit definition for DMA_CCR register *******************/ |
|
2270 | /******************* Bit definition for DMA_CCR register *******************/ |
2270 | #define DMA_CCR_EN_Pos (0U) |
2271 | #define DMA_CCR_EN_Pos (0U) |
2271 | #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ |
2272 | #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ |
2272 | #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable*/ |
2273 | #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable*/ |
2273 | #define DMA_CCR_TCIE_Pos (1U) |
2274 | #define DMA_CCR_TCIE_Pos (1U) |
2274 | #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ |
2275 | #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ |
2275 | #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ |
2276 | #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ |
2276 | #define DMA_CCR_HTIE_Pos (2U) |
2277 | #define DMA_CCR_HTIE_Pos (2U) |
2277 | #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ |
2278 | #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ |
2278 | #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ |
2279 | #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ |
2279 | #define DMA_CCR_TEIE_Pos (3U) |
2280 | #define DMA_CCR_TEIE_Pos (3U) |
2280 | #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ |
2281 | #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ |
2281 | #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ |
2282 | #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ |
2282 | #define DMA_CCR_DIR_Pos (4U) |
2283 | #define DMA_CCR_DIR_Pos (4U) |
2283 | #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ |
2284 | #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ |
2284 | #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ |
2285 | #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ |
2285 | #define DMA_CCR_CIRC_Pos (5U) |
2286 | #define DMA_CCR_CIRC_Pos (5U) |
2286 | #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ |
2287 | #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ |
2287 | #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ |
2288 | #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ |
2288 | #define DMA_CCR_PINC_Pos (6U) |
2289 | #define DMA_CCR_PINC_Pos (6U) |
2289 | #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ |
2290 | #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ |
2290 | #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ |
2291 | #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ |
2291 | #define DMA_CCR_MINC_Pos (7U) |
2292 | #define DMA_CCR_MINC_Pos (7U) |
2292 | #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ |
2293 | #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ |
2293 | #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ |
2294 | #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ |
2294 | |
2295 | 2295 | #define DMA_CCR_PSIZE_Pos (8U) |
|
2296 | #define DMA_CCR_PSIZE_Pos (8U) |
2296 | #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ |
2297 | #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ |
2297 | #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ |
2298 | #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ |
2298 | #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ |
2299 | #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ |
2299 | #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ |
2300 | #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ |
2300 | |
2301 | 2301 | #define DMA_CCR_MSIZE_Pos (10U) |
|
2302 | #define DMA_CCR_MSIZE_Pos (10U) |
2302 | #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ |
2303 | #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ |
2303 | #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ |
2304 | #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ |
2304 | #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ |
2305 | #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ |
2305 | #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ |
2306 | #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ |
2306 | |
2307 | 2307 | #define DMA_CCR_PL_Pos (12U) |
|
2308 | #define DMA_CCR_PL_Pos (12U) |
2308 | #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ |
2309 | #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ |
2309 | #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */ |
2310 | #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */ |
2310 | #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ |
2311 | #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ |
2311 | #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ |
2312 | #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ |
2312 | |
2313 | 2313 | #define DMA_CCR_MEM2MEM_Pos (14U) |
|
2314 | #define DMA_CCR_MEM2MEM_Pos (14U) |
2314 | #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ |
2315 | #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ |
2315 | #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ |
2316 | #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ |
2316 | |
2317 | 2317 | /****************** Bit definition generic for DMA_CNDTR register *******************/ |
|
2318 | /****************** Bit definition generic for DMA_CNDTR register *******************/ |
2318 | #define DMA_CNDTR_NDT_Pos (0U) |
2319 | #define DMA_CNDTR_NDT_Pos (0U) |
2319 | #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ |
2320 | #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ |
2320 | #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ |
2321 | #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ |
2321 | |
2322 | 2322 | /****************** Bit definition for DMA_CNDTR1 register ******************/ |
|
2323 | /****************** Bit definition for DMA_CNDTR1 register ******************/ |
2323 | #define DMA_CNDTR1_NDT_Pos (0U) |
2324 | #define DMA_CNDTR1_NDT_Pos (0U) |
2324 | #define DMA_CNDTR1_NDT_Msk (0xFFFFUL << DMA_CNDTR1_NDT_Pos) /*!< 0x0000FFFF */ |
2325 | #define DMA_CNDTR1_NDT_Msk (0xFFFFUL << DMA_CNDTR1_NDT_Pos) /*!< 0x0000FFFF */ |
2325 | #define DMA_CNDTR1_NDT DMA_CNDTR1_NDT_Msk /*!< Number of data to Transfer */ |
2326 | #define DMA_CNDTR1_NDT DMA_CNDTR1_NDT_Msk /*!< Number of data to Transfer */ |
2326 | |
2327 | 2327 | /****************** Bit definition for DMA_CNDTR2 register ******************/ |
|
2328 | /****************** Bit definition for DMA_CNDTR2 register ******************/ |
2328 | #define DMA_CNDTR2_NDT_Pos (0U) |
2329 | #define DMA_CNDTR2_NDT_Pos (0U) |
2329 | #define DMA_CNDTR2_NDT_Msk (0xFFFFUL << DMA_CNDTR2_NDT_Pos) /*!< 0x0000FFFF */ |
2330 | #define DMA_CNDTR2_NDT_Msk (0xFFFFUL << DMA_CNDTR2_NDT_Pos) /*!< 0x0000FFFF */ |
2330 | #define DMA_CNDTR2_NDT DMA_CNDTR2_NDT_Msk /*!< Number of data to Transfer */ |
2331 | #define DMA_CNDTR2_NDT DMA_CNDTR2_NDT_Msk /*!< Number of data to Transfer */ |
2331 | |
2332 | 2332 | /****************** Bit definition for DMA_CNDTR3 register ******************/ |
|
2333 | /****************** Bit definition for DMA_CNDTR3 register ******************/ |
2333 | #define DMA_CNDTR3_NDT_Pos (0U) |
2334 | #define DMA_CNDTR3_NDT_Pos (0U) |
2334 | #define DMA_CNDTR3_NDT_Msk (0xFFFFUL << DMA_CNDTR3_NDT_Pos) /*!< 0x0000FFFF */ |
2335 | #define DMA_CNDTR3_NDT_Msk (0xFFFFUL << DMA_CNDTR3_NDT_Pos) /*!< 0x0000FFFF */ |
2335 | #define DMA_CNDTR3_NDT DMA_CNDTR3_NDT_Msk /*!< Number of data to Transfer */ |
2336 | #define DMA_CNDTR3_NDT DMA_CNDTR3_NDT_Msk /*!< Number of data to Transfer */ |
2336 | |
2337 | 2337 | /****************** Bit definition for DMA_CNDTR4 register ******************/ |
|
2338 | /****************** Bit definition for DMA_CNDTR4 register ******************/ |
2338 | #define DMA_CNDTR4_NDT_Pos (0U) |
2339 | #define DMA_CNDTR4_NDT_Pos (0U) |
2339 | #define DMA_CNDTR4_NDT_Msk (0xFFFFUL << DMA_CNDTR4_NDT_Pos) /*!< 0x0000FFFF */ |
2340 | #define DMA_CNDTR4_NDT_Msk (0xFFFFUL << DMA_CNDTR4_NDT_Pos) /*!< 0x0000FFFF */ |
2340 | #define DMA_CNDTR4_NDT DMA_CNDTR4_NDT_Msk /*!< Number of data to Transfer */ |
2341 | #define DMA_CNDTR4_NDT DMA_CNDTR4_NDT_Msk /*!< Number of data to Transfer */ |
2341 | |
2342 | 2342 | /****************** Bit definition for DMA_CNDTR5 register ******************/ |
|
2343 | /****************** Bit definition for DMA_CNDTR5 register ******************/ |
2343 | #define DMA_CNDTR5_NDT_Pos (0U) |
2344 | #define DMA_CNDTR5_NDT_Pos (0U) |
2344 | #define DMA_CNDTR5_NDT_Msk (0xFFFFUL << DMA_CNDTR5_NDT_Pos) /*!< 0x0000FFFF */ |
2345 | #define DMA_CNDTR5_NDT_Msk (0xFFFFUL << DMA_CNDTR5_NDT_Pos) /*!< 0x0000FFFF */ |
2345 | #define DMA_CNDTR5_NDT DMA_CNDTR5_NDT_Msk /*!< Number of data to Transfer */ |
2346 | #define DMA_CNDTR5_NDT DMA_CNDTR5_NDT_Msk /*!< Number of data to Transfer */ |
2346 | |
2347 | 2347 | /****************** Bit definition for DMA_CNDTR6 register ******************/ |
|
2348 | /****************** Bit definition for DMA_CNDTR6 register ******************/ |
2348 | #define DMA_CNDTR6_NDT_Pos (0U) |
2349 | #define DMA_CNDTR6_NDT_Pos (0U) |
2349 | #define DMA_CNDTR6_NDT_Msk (0xFFFFUL << DMA_CNDTR6_NDT_Pos) /*!< 0x0000FFFF */ |
2350 | #define DMA_CNDTR6_NDT_Msk (0xFFFFUL << DMA_CNDTR6_NDT_Pos) /*!< 0x0000FFFF */ |
2350 | #define DMA_CNDTR6_NDT DMA_CNDTR6_NDT_Msk /*!< Number of data to Transfer */ |
2351 | #define DMA_CNDTR6_NDT DMA_CNDTR6_NDT_Msk /*!< Number of data to Transfer */ |
2351 | |
2352 | 2352 | /****************** Bit definition for DMA_CNDTR7 register ******************/ |
|
2353 | /****************** Bit definition for DMA_CNDTR7 register ******************/ |
2353 | #define DMA_CNDTR7_NDT_Pos (0U) |
2354 | #define DMA_CNDTR7_NDT_Pos (0U) |
2354 | #define DMA_CNDTR7_NDT_Msk (0xFFFFUL << DMA_CNDTR7_NDT_Pos) /*!< 0x0000FFFF */ |
2355 | #define DMA_CNDTR7_NDT_Msk (0xFFFFUL << DMA_CNDTR7_NDT_Pos) /*!< 0x0000FFFF */ |
2355 | #define DMA_CNDTR7_NDT DMA_CNDTR7_NDT_Msk /*!< Number of data to Transfer */ |
2356 | #define DMA_CNDTR7_NDT DMA_CNDTR7_NDT_Msk /*!< Number of data to Transfer */ |
2356 | |
2357 | 2357 | /****************** Bit definition generic for DMA_CPAR register ********************/ |
|
2358 | /****************** Bit definition generic for DMA_CPAR register ********************/ |
2358 | #define DMA_CPAR_PA_Pos (0U) |
2359 | #define DMA_CPAR_PA_Pos (0U) |
2359 | #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ |
2360 | #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ |
2360 | #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ |
2361 | #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ |
2361 | |
2362 | 2362 | /****************** Bit definition for DMA_CPAR1 register *******************/ |
|
2363 | /****************** Bit definition for DMA_CPAR1 register *******************/ |
2363 | #define DMA_CPAR1_PA_Pos (0U) |
2364 | #define DMA_CPAR1_PA_Pos (0U) |
2364 | #define DMA_CPAR1_PA_Msk (0xFFFFFFFFUL << DMA_CPAR1_PA_Pos) /*!< 0xFFFFFFFF */ |
2365 | #define DMA_CPAR1_PA_Msk (0xFFFFFFFFUL << DMA_CPAR1_PA_Pos) /*!< 0xFFFFFFFF */ |
2365 | #define DMA_CPAR1_PA DMA_CPAR1_PA_Msk /*!< Peripheral Address */ |
2366 | #define DMA_CPAR1_PA DMA_CPAR1_PA_Msk /*!< Peripheral Address */ |
2366 | |
2367 | 2367 | /****************** Bit definition for DMA_CPAR2 register *******************/ |
|
2368 | /****************** Bit definition for DMA_CPAR2 register *******************/ |
2368 | #define DMA_CPAR2_PA_Pos (0U) |
2369 | #define DMA_CPAR2_PA_Pos (0U) |
2369 | #define DMA_CPAR2_PA_Msk (0xFFFFFFFFUL << DMA_CPAR2_PA_Pos) /*!< 0xFFFFFFFF */ |
2370 | #define DMA_CPAR2_PA_Msk (0xFFFFFFFFUL << DMA_CPAR2_PA_Pos) /*!< 0xFFFFFFFF */ |
2370 | #define DMA_CPAR2_PA DMA_CPAR2_PA_Msk /*!< Peripheral Address */ |
2371 | #define DMA_CPAR2_PA DMA_CPAR2_PA_Msk /*!< Peripheral Address */ |
2371 | |
2372 | 2372 | /****************** Bit definition for DMA_CPAR3 register *******************/ |
|
2373 | /****************** Bit definition for DMA_CPAR3 register *******************/ |
2373 | #define DMA_CPAR3_PA_Pos (0U) |
2374 | #define DMA_CPAR3_PA_Pos (0U) |
2374 | #define DMA_CPAR3_PA_Msk (0xFFFFFFFFUL << DMA_CPAR3_PA_Pos) /*!< 0xFFFFFFFF */ |
2375 | #define DMA_CPAR3_PA_Msk (0xFFFFFFFFUL << DMA_CPAR3_PA_Pos) /*!< 0xFFFFFFFF */ |
2375 | #define DMA_CPAR3_PA DMA_CPAR3_PA_Msk /*!< Peripheral Address */ |
2376 | #define DMA_CPAR3_PA DMA_CPAR3_PA_Msk /*!< Peripheral Address */ |
2376 | |
2377 | 2377 | ||
2378 | 2378 | /****************** Bit definition for DMA_CPAR4 register *******************/ |
|
2379 | /****************** Bit definition for DMA_CPAR4 register *******************/ |
2379 | #define DMA_CPAR4_PA_Pos (0U) |
2380 | #define DMA_CPAR4_PA_Pos (0U) |
2380 | #define DMA_CPAR4_PA_Msk (0xFFFFFFFFUL << DMA_CPAR4_PA_Pos) /*!< 0xFFFFFFFF */ |
2381 | #define DMA_CPAR4_PA_Msk (0xFFFFFFFFUL << DMA_CPAR4_PA_Pos) /*!< 0xFFFFFFFF */ |
2381 | #define DMA_CPAR4_PA DMA_CPAR4_PA_Msk /*!< Peripheral Address */ |
2382 | #define DMA_CPAR4_PA DMA_CPAR4_PA_Msk /*!< Peripheral Address */ |
2382 | |
2383 | 2383 | /****************** Bit definition for DMA_CPAR5 register *******************/ |
|
2384 | /****************** Bit definition for DMA_CPAR5 register *******************/ |
2384 | #define DMA_CPAR5_PA_Pos (0U) |
2385 | #define DMA_CPAR5_PA_Pos (0U) |
2385 | #define DMA_CPAR5_PA_Msk (0xFFFFFFFFUL << DMA_CPAR5_PA_Pos) /*!< 0xFFFFFFFF */ |
2386 | #define DMA_CPAR5_PA_Msk (0xFFFFFFFFUL << DMA_CPAR5_PA_Pos) /*!< 0xFFFFFFFF */ |
2386 | #define DMA_CPAR5_PA DMA_CPAR5_PA_Msk /*!< Peripheral Address */ |
2387 | #define DMA_CPAR5_PA DMA_CPAR5_PA_Msk /*!< Peripheral Address */ |
2387 | |
2388 | 2388 | /****************** Bit definition for DMA_CPAR6 register *******************/ |
|
2389 | /****************** Bit definition for DMA_CPAR6 register *******************/ |
2389 | #define DMA_CPAR6_PA_Pos (0U) |
2390 | #define DMA_CPAR6_PA_Pos (0U) |
2390 | #define DMA_CPAR6_PA_Msk (0xFFFFFFFFUL << DMA_CPAR6_PA_Pos) /*!< 0xFFFFFFFF */ |
2391 | #define DMA_CPAR6_PA_Msk (0xFFFFFFFFUL << DMA_CPAR6_PA_Pos) /*!< 0xFFFFFFFF */ |
2391 | #define DMA_CPAR6_PA DMA_CPAR6_PA_Msk /*!< Peripheral Address */ |
2392 | #define DMA_CPAR6_PA DMA_CPAR6_PA_Msk /*!< Peripheral Address */ |
2392 | |
2393 | 2393 | ||
2394 | 2394 | /****************** Bit definition for DMA_CPAR7 register *******************/ |
|
2395 | /****************** Bit definition for DMA_CPAR7 register *******************/ |
2395 | #define DMA_CPAR7_PA_Pos (0U) |
2396 | #define DMA_CPAR7_PA_Pos (0U) |
2396 | #define DMA_CPAR7_PA_Msk (0xFFFFFFFFUL << DMA_CPAR7_PA_Pos) /*!< 0xFFFFFFFF */ |
2397 | #define DMA_CPAR7_PA_Msk (0xFFFFFFFFUL << DMA_CPAR7_PA_Pos) /*!< 0xFFFFFFFF */ |
2397 | #define DMA_CPAR7_PA DMA_CPAR7_PA_Msk /*!< Peripheral Address */ |
2398 | #define DMA_CPAR7_PA DMA_CPAR7_PA_Msk /*!< Peripheral Address */ |
2398 | |
2399 | 2399 | /****************** Bit definition generic for DMA_CMAR register ********************/ |
|
2400 | /****************** Bit definition generic for DMA_CMAR register ********************/ |
2400 | #define DMA_CMAR_MA_Pos (0U) |
2401 | #define DMA_CMAR_MA_Pos (0U) |
2401 | #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ |
2402 | #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ |
2402 | #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ |
2403 | #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ |
2403 | |
2404 | 2404 | /****************** Bit definition for DMA_CMAR1 register *******************/ |
|
2405 | /****************** Bit definition for DMA_CMAR1 register *******************/ |
2405 | #define DMA_CMAR1_MA_Pos (0U) |
2406 | #define DMA_CMAR1_MA_Pos (0U) |
2406 | #define DMA_CMAR1_MA_Msk (0xFFFFFFFFUL << DMA_CMAR1_MA_Pos) /*!< 0xFFFFFFFF */ |
2407 | #define DMA_CMAR1_MA_Msk (0xFFFFFFFFUL << DMA_CMAR1_MA_Pos) /*!< 0xFFFFFFFF */ |
2407 | #define DMA_CMAR1_MA DMA_CMAR1_MA_Msk /*!< Memory Address */ |
2408 | #define DMA_CMAR1_MA DMA_CMAR1_MA_Msk /*!< Memory Address */ |
2408 | |
2409 | 2409 | /****************** Bit definition for DMA_CMAR2 register *******************/ |
|
2410 | /****************** Bit definition for DMA_CMAR2 register *******************/ |
2410 | #define DMA_CMAR2_MA_Pos (0U) |
2411 | #define DMA_CMAR2_MA_Pos (0U) |
2411 | #define DMA_CMAR2_MA_Msk (0xFFFFFFFFUL << DMA_CMAR2_MA_Pos) /*!< 0xFFFFFFFF */ |
2412 | #define DMA_CMAR2_MA_Msk (0xFFFFFFFFUL << DMA_CMAR2_MA_Pos) /*!< 0xFFFFFFFF */ |
2412 | #define DMA_CMAR2_MA DMA_CMAR2_MA_Msk /*!< Memory Address */ |
2413 | #define DMA_CMAR2_MA DMA_CMAR2_MA_Msk /*!< Memory Address */ |
2413 | |
2414 | 2414 | /****************** Bit definition for DMA_CMAR3 register *******************/ |
|
2415 | /****************** Bit definition for DMA_CMAR3 register *******************/ |
2415 | #define DMA_CMAR3_MA_Pos (0U) |
2416 | #define DMA_CMAR3_MA_Pos (0U) |
2416 | #define DMA_CMAR3_MA_Msk (0xFFFFFFFFUL << DMA_CMAR3_MA_Pos) /*!< 0xFFFFFFFF */ |
2417 | #define DMA_CMAR3_MA_Msk (0xFFFFFFFFUL << DMA_CMAR3_MA_Pos) /*!< 0xFFFFFFFF */ |
2417 | #define DMA_CMAR3_MA DMA_CMAR3_MA_Msk /*!< Memory Address */ |
2418 | #define DMA_CMAR3_MA DMA_CMAR3_MA_Msk /*!< Memory Address */ |
2418 | |
2419 | 2419 | ||
2420 | 2420 | /****************** Bit definition for DMA_CMAR4 register *******************/ |
|
2421 | /****************** Bit definition for DMA_CMAR4 register *******************/ |
2421 | #define DMA_CMAR4_MA_Pos (0U) |
2422 | #define DMA_CMAR4_MA_Pos (0U) |
2422 | #define DMA_CMAR4_MA_Msk (0xFFFFFFFFUL << DMA_CMAR4_MA_Pos) /*!< 0xFFFFFFFF */ |
2423 | #define DMA_CMAR4_MA_Msk (0xFFFFFFFFUL << DMA_CMAR4_MA_Pos) /*!< 0xFFFFFFFF */ |
2423 | #define DMA_CMAR4_MA DMA_CMAR4_MA_Msk /*!< Memory Address */ |
2424 | #define DMA_CMAR4_MA DMA_CMAR4_MA_Msk /*!< Memory Address */ |
2424 | |
2425 | 2425 | /****************** Bit definition for DMA_CMAR5 register *******************/ |
|
2426 | /****************** Bit definition for DMA_CMAR5 register *******************/ |
2426 | #define DMA_CMAR5_MA_Pos (0U) |
2427 | #define DMA_CMAR5_MA_Pos (0U) |
2427 | #define DMA_CMAR5_MA_Msk (0xFFFFFFFFUL << DMA_CMAR5_MA_Pos) /*!< 0xFFFFFFFF */ |
2428 | #define DMA_CMAR5_MA_Msk (0xFFFFFFFFUL << DMA_CMAR5_MA_Pos) /*!< 0xFFFFFFFF */ |
2428 | #define DMA_CMAR5_MA DMA_CMAR5_MA_Msk /*!< Memory Address */ |
2429 | #define DMA_CMAR5_MA DMA_CMAR5_MA_Msk /*!< Memory Address */ |
2429 | |
2430 | 2430 | /****************** Bit definition for DMA_CMAR6 register *******************/ |
|
2431 | /****************** Bit definition for DMA_CMAR6 register *******************/ |
2431 | #define DMA_CMAR6_MA_Pos (0U) |
2432 | #define DMA_CMAR6_MA_Pos (0U) |
2432 | #define DMA_CMAR6_MA_Msk (0xFFFFFFFFUL << DMA_CMAR6_MA_Pos) /*!< 0xFFFFFFFF */ |
2433 | #define DMA_CMAR6_MA_Msk (0xFFFFFFFFUL << DMA_CMAR6_MA_Pos) /*!< 0xFFFFFFFF */ |
2433 | #define DMA_CMAR6_MA DMA_CMAR6_MA_Msk /*!< Memory Address */ |
2434 | #define DMA_CMAR6_MA DMA_CMAR6_MA_Msk /*!< Memory Address */ |
2434 | |
2435 | 2435 | /****************** Bit definition for DMA_CMAR7 register *******************/ |
|
2436 | /****************** Bit definition for DMA_CMAR7 register *******************/ |
2436 | #define DMA_CMAR7_MA_Pos (0U) |
2437 | #define DMA_CMAR7_MA_Pos (0U) |
2437 | #define DMA_CMAR7_MA_Msk (0xFFFFFFFFUL << DMA_CMAR7_MA_Pos) /*!< 0xFFFFFFFF */ |
2438 | #define DMA_CMAR7_MA_Msk (0xFFFFFFFFUL << DMA_CMAR7_MA_Pos) /*!< 0xFFFFFFFF */ |
2438 | #define DMA_CMAR7_MA DMA_CMAR7_MA_Msk /*!< Memory Address */ |
2439 | #define DMA_CMAR7_MA DMA_CMAR7_MA_Msk /*!< Memory Address */ |
2439 | |
2440 | 2440 | /******************************************************************************/ |
|
2441 | /******************************************************************************/ |
2441 | /* */ |
2442 | /* */ |
2442 | /* External Interrupt/Event Controller (EXTI) */ |
2443 | /* External Interrupt/Event Controller (EXTI) */ |
2443 | /* */ |
2444 | /* */ |
2444 | /******************************************************************************/ |
2445 | /******************************************************************************/ |
2445 | |
2446 | 2446 | /******************* Bit definition for EXTI_IMR register *******************/ |
|
2447 | /******************* Bit definition for EXTI_IMR register *******************/ |
2447 | #define EXTI_IMR_MR0_Pos (0U) |
2448 | #define EXTI_IMR_MR0_Pos (0U) |
2448 | #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ |
2449 | #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ |
2449 | #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ |
2450 | #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ |
2450 | #define EXTI_IMR_MR1_Pos (1U) |
2451 | #define EXTI_IMR_MR1_Pos (1U) |
2451 | #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ |
2452 | #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ |
2452 | #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ |
2453 | #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ |
2453 | #define EXTI_IMR_MR2_Pos (2U) |
2454 | #define EXTI_IMR_MR2_Pos (2U) |
2454 | #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ |
2455 | #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ |
2455 | #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ |
2456 | #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ |
2456 | #define EXTI_IMR_MR3_Pos (3U) |
2457 | #define EXTI_IMR_MR3_Pos (3U) |
2457 | #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ |
2458 | #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ |
2458 | #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ |
2459 | #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ |
2459 | #define EXTI_IMR_MR4_Pos (4U) |
2460 | #define EXTI_IMR_MR4_Pos (4U) |
2460 | #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ |
2461 | #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ |
2461 | #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ |
2462 | #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ |
2462 | #define EXTI_IMR_MR5_Pos (5U) |
2463 | #define EXTI_IMR_MR5_Pos (5U) |
2463 | #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ |
2464 | #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ |
2464 | #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ |
2465 | #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ |
2465 | #define EXTI_IMR_MR6_Pos (6U) |
2466 | #define EXTI_IMR_MR6_Pos (6U) |
2466 | #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ |
2467 | #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ |
2467 | #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ |
2468 | #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ |
2468 | #define EXTI_IMR_MR7_Pos (7U) |
2469 | #define EXTI_IMR_MR7_Pos (7U) |
2469 | #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ |
2470 | #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ |
2470 | #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ |
2471 | #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ |
2471 | #define EXTI_IMR_MR8_Pos (8U) |
2472 | #define EXTI_IMR_MR8_Pos (8U) |
2472 | #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ |
2473 | #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ |
2473 | #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ |
2474 | #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ |
2474 | #define EXTI_IMR_MR9_Pos (9U) |
2475 | #define EXTI_IMR_MR9_Pos (9U) |
2475 | #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ |
2476 | #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ |
2476 | #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ |
2477 | #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ |
2477 | #define EXTI_IMR_MR10_Pos (10U) |
2478 | #define EXTI_IMR_MR10_Pos (10U) |
2478 | #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ |
2479 | #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ |
2479 | #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ |
2480 | #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ |
2480 | #define EXTI_IMR_MR11_Pos (11U) |
2481 | #define EXTI_IMR_MR11_Pos (11U) |
2481 | #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ |
2482 | #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ |
2482 | #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ |
2483 | #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ |
2483 | #define EXTI_IMR_MR12_Pos (12U) |
2484 | #define EXTI_IMR_MR12_Pos (12U) |
2484 | #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ |
2485 | #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ |
2485 | #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ |
2486 | #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ |
2486 | #define EXTI_IMR_MR13_Pos (13U) |
2487 | #define EXTI_IMR_MR13_Pos (13U) |
2487 | #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ |
2488 | #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ |
2488 | #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ |
2489 | #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ |
2489 | #define EXTI_IMR_MR14_Pos (14U) |
2490 | #define EXTI_IMR_MR14_Pos (14U) |
2490 | #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ |
2491 | #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ |
2491 | #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ |
2492 | #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ |
2492 | #define EXTI_IMR_MR15_Pos (15U) |
2493 | #define EXTI_IMR_MR15_Pos (15U) |
2493 | #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ |
2494 | #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ |
2494 | #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ |
2495 | #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ |
2495 | #define EXTI_IMR_MR16_Pos (16U) |
2496 | #define EXTI_IMR_MR16_Pos (16U) |
2496 | #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ |
2497 | #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ |
2497 | #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ |
2498 | #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ |
2498 | #define EXTI_IMR_MR17_Pos (17U) |
2499 | #define EXTI_IMR_MR17_Pos (17U) |
2499 | #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ |
2500 | #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ |
2500 | #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ |
2501 | #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ |
2501 | #define EXTI_IMR_MR18_Pos (18U) |
2502 | #define EXTI_IMR_MR18_Pos (18U) |
2502 | #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ |
2503 | #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ |
2503 | #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ |
2504 | #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ |
2504 | #define EXTI_IMR_MR19_Pos (19U) |
2505 | #define EXTI_IMR_MR19_Pos (19U) |
2505 | #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ |
2506 | #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ |
2506 | #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ |
2507 | #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ |
2507 | #define EXTI_IMR_MR20_Pos (20U) |
2508 | #define EXTI_IMR_MR20_Pos (20U) |
2508 | #define EXTI_IMR_MR20_Msk (0x1UL << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */ |
2509 | #define EXTI_IMR_MR20_Msk (0x1UL << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */ |
2509 | #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */ |
2510 | #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */ |
2510 | #define EXTI_IMR_MR21_Pos (21U) |
2511 | #define EXTI_IMR_MR21_Pos (21U) |
2511 | #define EXTI_IMR_MR21_Msk (0x1UL << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */ |
2512 | #define EXTI_IMR_MR21_Msk (0x1UL << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */ |
2512 | #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */ |
2513 | #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */ |
2513 | #define EXTI_IMR_MR22_Pos (22U) |
2514 | #define EXTI_IMR_MR22_Pos (22U) |
2514 | #define EXTI_IMR_MR22_Msk (0x1UL << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */ |
2515 | #define EXTI_IMR_MR22_Msk (0x1UL << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */ |
2515 | #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */ |
2516 | #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */ |
2516 | #define EXTI_IMR_MR23_Pos (23U) |
2517 | #define EXTI_IMR_MR23_Pos (23U) |
2517 | #define EXTI_IMR_MR23_Msk (0x1UL << EXTI_IMR_MR23_Pos) /*!< 0x00800000 */ |
2518 | #define EXTI_IMR_MR23_Msk (0x1UL << EXTI_IMR_MR23_Pos) /*!< 0x00800000 */ |
2518 | #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk /*!< Interrupt Mask on line 23 */ |
2519 | #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk /*!< Interrupt Mask on line 23 */ |
2519 | |
2520 | 2520 | /* References Defines */ |
|
2521 | /* References Defines */ |
2521 | #define EXTI_IMR_IM0 EXTI_IMR_MR0 |
2522 | #define EXTI_IMR_IM0 EXTI_IMR_MR0 |
2522 | #define EXTI_IMR_IM1 EXTI_IMR_MR1 |
2523 | #define EXTI_IMR_IM1 EXTI_IMR_MR1 |
2523 | #define EXTI_IMR_IM2 EXTI_IMR_MR2 |
2524 | #define EXTI_IMR_IM2 EXTI_IMR_MR2 |
2524 | #define EXTI_IMR_IM3 EXTI_IMR_MR3 |
2525 | #define EXTI_IMR_IM3 EXTI_IMR_MR3 |
2525 | #define EXTI_IMR_IM4 EXTI_IMR_MR4 |
2526 | #define EXTI_IMR_IM4 EXTI_IMR_MR4 |
2526 | #define EXTI_IMR_IM5 EXTI_IMR_MR5 |
2527 | #define EXTI_IMR_IM5 EXTI_IMR_MR5 |
2527 | #define EXTI_IMR_IM6 EXTI_IMR_MR6 |
2528 | #define EXTI_IMR_IM6 EXTI_IMR_MR6 |
2528 | #define EXTI_IMR_IM7 EXTI_IMR_MR7 |
2529 | #define EXTI_IMR_IM7 EXTI_IMR_MR7 |
2529 | #define EXTI_IMR_IM8 EXTI_IMR_MR8 |
2530 | #define EXTI_IMR_IM8 EXTI_IMR_MR8 |
2530 | #define EXTI_IMR_IM9 EXTI_IMR_MR9 |
2531 | #define EXTI_IMR_IM9 EXTI_IMR_MR9 |
2531 | #define EXTI_IMR_IM10 EXTI_IMR_MR10 |
2532 | #define EXTI_IMR_IM10 EXTI_IMR_MR10 |
2532 | #define EXTI_IMR_IM11 EXTI_IMR_MR11 |
2533 | #define EXTI_IMR_IM11 EXTI_IMR_MR11 |
2533 | #define EXTI_IMR_IM12 EXTI_IMR_MR12 |
2534 | #define EXTI_IMR_IM12 EXTI_IMR_MR12 |
2534 | #define EXTI_IMR_IM13 EXTI_IMR_MR13 |
2535 | #define EXTI_IMR_IM13 EXTI_IMR_MR13 |
2535 | #define EXTI_IMR_IM14 EXTI_IMR_MR14 |
2536 | #define EXTI_IMR_IM14 EXTI_IMR_MR14 |
2536 | #define EXTI_IMR_IM15 EXTI_IMR_MR15 |
2537 | #define EXTI_IMR_IM15 EXTI_IMR_MR15 |
2537 | #define EXTI_IMR_IM16 EXTI_IMR_MR16 |
2538 | #define EXTI_IMR_IM16 EXTI_IMR_MR16 |
2538 | #define EXTI_IMR_IM17 EXTI_IMR_MR17 |
2539 | #define EXTI_IMR_IM17 EXTI_IMR_MR17 |
2539 | #define EXTI_IMR_IM18 EXTI_IMR_MR18 |
2540 | #define EXTI_IMR_IM18 EXTI_IMR_MR18 |
2540 | #define EXTI_IMR_IM19 EXTI_IMR_MR19 |
2541 | #define EXTI_IMR_IM19 EXTI_IMR_MR19 |
2541 | #define EXTI_IMR_IM20 EXTI_IMR_MR20 |
2542 | #define EXTI_IMR_IM20 EXTI_IMR_MR20 |
2542 | #define EXTI_IMR_IM21 EXTI_IMR_MR21 |
2543 | #define EXTI_IMR_IM21 EXTI_IMR_MR21 |
2543 | #define EXTI_IMR_IM22 EXTI_IMR_MR22 |
2544 | #define EXTI_IMR_IM22 EXTI_IMR_MR22 |
2544 | /* Category 3, 4 & 5 */ |
2545 | /* Category 3, 4 & 5 */ |
2545 | #define EXTI_IMR_IM23 EXTI_IMR_MR23 |
2546 | #define EXTI_IMR_IM23 EXTI_IMR_MR23 |
2546 | #define EXTI_IMR_IM_Pos (0U) |
2547 | #define EXTI_IMR_IM_Pos (0U) |
2547 | #define EXTI_IMR_IM_Msk (0xFFFFFFUL << EXTI_IMR_IM_Pos) /*!< 0x00FFFFFF */ |
2548 | #define EXTI_IMR_IM_Msk (0xFFFFFFUL << EXTI_IMR_IM_Pos) /*!< 0x00FFFFFF */ |
2548 | #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ |
2549 | #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ |
2549 | |
2550 | 2550 | /******************* Bit definition for EXTI_EMR register *******************/ |
|
2551 | /******************* Bit definition for EXTI_EMR register *******************/ |
2551 | #define EXTI_EMR_MR0_Pos (0U) |
2552 | #define EXTI_EMR_MR0_Pos (0U) |
2552 | #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ |
2553 | #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ |
2553 | #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ |
2554 | #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ |
2554 | #define EXTI_EMR_MR1_Pos (1U) |
2555 | #define EXTI_EMR_MR1_Pos (1U) |
2555 | #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ |
2556 | #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ |
2556 | #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ |
2557 | #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ |
2557 | #define EXTI_EMR_MR2_Pos (2U) |
2558 | #define EXTI_EMR_MR2_Pos (2U) |
2558 | #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ |
2559 | #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ |
2559 | #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ |
2560 | #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ |
2560 | #define EXTI_EMR_MR3_Pos (3U) |
2561 | #define EXTI_EMR_MR3_Pos (3U) |
2561 | #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ |
2562 | #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ |
2562 | #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ |
2563 | #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ |
2563 | #define EXTI_EMR_MR4_Pos (4U) |
2564 | #define EXTI_EMR_MR4_Pos (4U) |
2564 | #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ |
2565 | #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ |
2565 | #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ |
2566 | #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ |
2566 | #define EXTI_EMR_MR5_Pos (5U) |
2567 | #define EXTI_EMR_MR5_Pos (5U) |
2567 | #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ |
2568 | #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ |
2568 | #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ |
2569 | #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ |
2569 | #define EXTI_EMR_MR6_Pos (6U) |
2570 | #define EXTI_EMR_MR6_Pos (6U) |
2570 | #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ |
2571 | #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ |
2571 | #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ |
2572 | #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ |
2572 | #define EXTI_EMR_MR7_Pos (7U) |
2573 | #define EXTI_EMR_MR7_Pos (7U) |
2573 | #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ |
2574 | #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ |
2574 | #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ |
2575 | #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ |
2575 | #define EXTI_EMR_MR8_Pos (8U) |
2576 | #define EXTI_EMR_MR8_Pos (8U) |
2576 | #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ |
2577 | #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ |
2577 | #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ |
2578 | #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ |
2578 | #define EXTI_EMR_MR9_Pos (9U) |
2579 | #define EXTI_EMR_MR9_Pos (9U) |
2579 | #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ |
2580 | #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ |
2580 | #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ |
2581 | #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ |
2581 | #define EXTI_EMR_MR10_Pos (10U) |
2582 | #define EXTI_EMR_MR10_Pos (10U) |
2582 | #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ |
2583 | #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ |
2583 | #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ |
2584 | #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ |
2584 | #define EXTI_EMR_MR11_Pos (11U) |
2585 | #define EXTI_EMR_MR11_Pos (11U) |
2585 | #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ |
2586 | #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ |
2586 | #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ |
2587 | #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ |
2587 | #define EXTI_EMR_MR12_Pos (12U) |
2588 | #define EXTI_EMR_MR12_Pos (12U) |
2588 | #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ |
2589 | #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ |
2589 | #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ |
2590 | #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ |
2590 | #define EXTI_EMR_MR13_Pos (13U) |
2591 | #define EXTI_EMR_MR13_Pos (13U) |
2591 | #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ |
2592 | #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ |
2592 | #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ |
2593 | #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ |
2593 | #define EXTI_EMR_MR14_Pos (14U) |
2594 | #define EXTI_EMR_MR14_Pos (14U) |
2594 | #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ |
2595 | #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ |
2595 | #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ |
2596 | #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ |
2596 | #define EXTI_EMR_MR15_Pos (15U) |
2597 | #define EXTI_EMR_MR15_Pos (15U) |
2597 | #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ |
2598 | #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ |
2598 | #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ |
2599 | #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ |
2599 | #define EXTI_EMR_MR16_Pos (16U) |
2600 | #define EXTI_EMR_MR16_Pos (16U) |
2600 | #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ |
2601 | #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ |
2601 | #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ |
2602 | #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ |
2602 | #define EXTI_EMR_MR17_Pos (17U) |
2603 | #define EXTI_EMR_MR17_Pos (17U) |
2603 | #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ |
2604 | #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ |
2604 | #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ |
2605 | #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ |
2605 | #define EXTI_EMR_MR18_Pos (18U) |
2606 | #define EXTI_EMR_MR18_Pos (18U) |
2606 | #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ |
2607 | #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ |
2607 | #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ |
2608 | #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ |
2608 | #define EXTI_EMR_MR19_Pos (19U) |
2609 | #define EXTI_EMR_MR19_Pos (19U) |
2609 | #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ |
2610 | #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ |
2610 | #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ |
2611 | #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ |
2611 | #define EXTI_EMR_MR20_Pos (20U) |
2612 | #define EXTI_EMR_MR20_Pos (20U) |
2612 | #define EXTI_EMR_MR20_Msk (0x1UL << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */ |
2613 | #define EXTI_EMR_MR20_Msk (0x1UL << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */ |
2613 | #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */ |
2614 | #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */ |
2614 | #define EXTI_EMR_MR21_Pos (21U) |
2615 | #define EXTI_EMR_MR21_Pos (21U) |
2615 | #define EXTI_EMR_MR21_Msk (0x1UL << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */ |
2616 | #define EXTI_EMR_MR21_Msk (0x1UL << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */ |
2616 | #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */ |
2617 | #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */ |
2617 | #define EXTI_EMR_MR22_Pos (22U) |
2618 | #define EXTI_EMR_MR22_Pos (22U) |
2618 | #define EXTI_EMR_MR22_Msk (0x1UL << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */ |
2619 | #define EXTI_EMR_MR22_Msk (0x1UL << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */ |
2619 | #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */ |
2620 | #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */ |
2620 | #define EXTI_EMR_MR23_Pos (23U) |
2621 | #define EXTI_EMR_MR23_Pos (23U) |
2621 | #define EXTI_EMR_MR23_Msk (0x1UL << EXTI_EMR_MR23_Pos) /*!< 0x00800000 */ |
2622 | #define EXTI_EMR_MR23_Msk (0x1UL << EXTI_EMR_MR23_Pos) /*!< 0x00800000 */ |
2622 | #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk /*!< Event Mask on line 23 */ |
2623 | #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk /*!< Event Mask on line 23 */ |
2623 | |
2624 | 2624 | /* References Defines */ |
|
2625 | /* References Defines */ |
2625 | #define EXTI_EMR_EM0 EXTI_EMR_MR0 |
2626 | #define EXTI_EMR_EM0 EXTI_EMR_MR0 |
2626 | #define EXTI_EMR_EM1 EXTI_EMR_MR1 |
2627 | #define EXTI_EMR_EM1 EXTI_EMR_MR1 |
2627 | #define EXTI_EMR_EM2 EXTI_EMR_MR2 |
2628 | #define EXTI_EMR_EM2 EXTI_EMR_MR2 |
2628 | #define EXTI_EMR_EM3 EXTI_EMR_MR3 |
2629 | #define EXTI_EMR_EM3 EXTI_EMR_MR3 |
2629 | #define EXTI_EMR_EM4 EXTI_EMR_MR4 |
2630 | #define EXTI_EMR_EM4 EXTI_EMR_MR4 |
2630 | #define EXTI_EMR_EM5 EXTI_EMR_MR5 |
2631 | #define EXTI_EMR_EM5 EXTI_EMR_MR5 |
2631 | #define EXTI_EMR_EM6 EXTI_EMR_MR6 |
2632 | #define EXTI_EMR_EM6 EXTI_EMR_MR6 |
2632 | #define EXTI_EMR_EM7 EXTI_EMR_MR7 |
2633 | #define EXTI_EMR_EM7 EXTI_EMR_MR7 |
2633 | #define EXTI_EMR_EM8 EXTI_EMR_MR8 |
2634 | #define EXTI_EMR_EM8 EXTI_EMR_MR8 |
2634 | #define EXTI_EMR_EM9 EXTI_EMR_MR9 |
2635 | #define EXTI_EMR_EM9 EXTI_EMR_MR9 |
2635 | #define EXTI_EMR_EM10 EXTI_EMR_MR10 |
2636 | #define EXTI_EMR_EM10 EXTI_EMR_MR10 |
2636 | #define EXTI_EMR_EM11 EXTI_EMR_MR11 |
2637 | #define EXTI_EMR_EM11 EXTI_EMR_MR11 |
2637 | #define EXTI_EMR_EM12 EXTI_EMR_MR12 |
2638 | #define EXTI_EMR_EM12 EXTI_EMR_MR12 |
2638 | #define EXTI_EMR_EM13 EXTI_EMR_MR13 |
2639 | #define EXTI_EMR_EM13 EXTI_EMR_MR13 |
2639 | #define EXTI_EMR_EM14 EXTI_EMR_MR14 |
2640 | #define EXTI_EMR_EM14 EXTI_EMR_MR14 |
2640 | #define EXTI_EMR_EM15 EXTI_EMR_MR15 |
2641 | #define EXTI_EMR_EM15 EXTI_EMR_MR15 |
2641 | #define EXTI_EMR_EM16 EXTI_EMR_MR16 |
2642 | #define EXTI_EMR_EM16 EXTI_EMR_MR16 |
2642 | #define EXTI_EMR_EM17 EXTI_EMR_MR17 |
2643 | #define EXTI_EMR_EM17 EXTI_EMR_MR17 |
2643 | #define EXTI_EMR_EM18 EXTI_EMR_MR18 |
2644 | #define EXTI_EMR_EM18 EXTI_EMR_MR18 |
2644 | #define EXTI_EMR_EM19 EXTI_EMR_MR19 |
2645 | #define EXTI_EMR_EM19 EXTI_EMR_MR19 |
2645 | #define EXTI_EMR_EM20 EXTI_EMR_MR20 |
2646 | #define EXTI_EMR_EM20 EXTI_EMR_MR20 |
2646 | #define EXTI_EMR_EM21 EXTI_EMR_MR21 |
2647 | #define EXTI_EMR_EM21 EXTI_EMR_MR21 |
2647 | #define EXTI_EMR_EM22 EXTI_EMR_MR22 |
2648 | #define EXTI_EMR_EM22 EXTI_EMR_MR22 |
2648 | #define EXTI_EMR_EM23 EXTI_EMR_MR23 |
2649 | #define EXTI_EMR_EM23 EXTI_EMR_MR23 |
2649 | |
2650 | 2650 | /****************** Bit definition for EXTI_RTSR register *******************/ |
|
2651 | /****************** Bit definition for EXTI_RTSR register *******************/ |
2651 | #define EXTI_RTSR_TR0_Pos (0U) |
2652 | #define EXTI_RTSR_TR0_Pos (0U) |
2652 | #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ |
2653 | #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ |
2653 | #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ |
2654 | #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ |
2654 | #define EXTI_RTSR_TR1_Pos (1U) |
2655 | #define EXTI_RTSR_TR1_Pos (1U) |
2655 | #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ |
2656 | #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ |
2656 | #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ |
2657 | #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ |
2657 | #define EXTI_RTSR_TR2_Pos (2U) |
2658 | #define EXTI_RTSR_TR2_Pos (2U) |
2658 | #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ |
2659 | #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ |
2659 | #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ |
2660 | #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ |
2660 | #define EXTI_RTSR_TR3_Pos (3U) |
2661 | #define EXTI_RTSR_TR3_Pos (3U) |
2661 | #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ |
2662 | #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ |
2662 | #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ |
2663 | #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ |
2663 | #define EXTI_RTSR_TR4_Pos (4U) |
2664 | #define EXTI_RTSR_TR4_Pos (4U) |
2664 | #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ |
2665 | #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ |
2665 | #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ |
2666 | #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ |
2666 | #define EXTI_RTSR_TR5_Pos (5U) |
2667 | #define EXTI_RTSR_TR5_Pos (5U) |
2667 | #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ |
2668 | #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ |
2668 | #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ |
2669 | #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ |
2669 | #define EXTI_RTSR_TR6_Pos (6U) |
2670 | #define EXTI_RTSR_TR6_Pos (6U) |
2670 | #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ |
2671 | #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ |
2671 | #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ |
2672 | #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ |
2672 | #define EXTI_RTSR_TR7_Pos (7U) |
2673 | #define EXTI_RTSR_TR7_Pos (7U) |
2673 | #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ |
2674 | #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ |
2674 | #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ |
2675 | #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ |
2675 | #define EXTI_RTSR_TR8_Pos (8U) |
2676 | #define EXTI_RTSR_TR8_Pos (8U) |
2676 | #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ |
2677 | #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ |
2677 | #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ |
2678 | #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ |
2678 | #define EXTI_RTSR_TR9_Pos (9U) |
2679 | #define EXTI_RTSR_TR9_Pos (9U) |
2679 | #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ |
2680 | #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ |
2680 | #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ |
2681 | #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ |
2681 | #define EXTI_RTSR_TR10_Pos (10U) |
2682 | #define EXTI_RTSR_TR10_Pos (10U) |
2682 | #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ |
2683 | #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ |
2683 | #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ |
2684 | #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ |
2684 | #define EXTI_RTSR_TR11_Pos (11U) |
2685 | #define EXTI_RTSR_TR11_Pos (11U) |
2685 | #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ |
2686 | #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ |
2686 | #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ |
2687 | #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ |
2687 | #define EXTI_RTSR_TR12_Pos (12U) |
2688 | #define EXTI_RTSR_TR12_Pos (12U) |
2688 | #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ |
2689 | #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ |
2689 | #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ |
2690 | #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ |
2690 | #define EXTI_RTSR_TR13_Pos (13U) |
2691 | #define EXTI_RTSR_TR13_Pos (13U) |
2691 | #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ |
2692 | #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ |
2692 | #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ |
2693 | #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ |
2693 | #define EXTI_RTSR_TR14_Pos (14U) |
2694 | #define EXTI_RTSR_TR14_Pos (14U) |
2694 | #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ |
2695 | #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ |
2695 | #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ |
2696 | #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ |
2696 | #define EXTI_RTSR_TR15_Pos (15U) |
2697 | #define EXTI_RTSR_TR15_Pos (15U) |
2697 | #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ |
2698 | #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ |
2698 | #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ |
2699 | #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ |
2699 | #define EXTI_RTSR_TR16_Pos (16U) |
2700 | #define EXTI_RTSR_TR16_Pos (16U) |
2700 | #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ |
2701 | #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ |
2701 | #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ |
2702 | #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ |
2702 | #define EXTI_RTSR_TR17_Pos (17U) |
2703 | #define EXTI_RTSR_TR17_Pos (17U) |
2703 | #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ |
2704 | #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ |
2704 | #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ |
2705 | #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ |
2705 | #define EXTI_RTSR_TR18_Pos (18U) |
2706 | #define EXTI_RTSR_TR18_Pos (18U) |
2706 | #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ |
2707 | #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ |
2707 | #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ |
2708 | #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ |
2708 | #define EXTI_RTSR_TR19_Pos (19U) |
2709 | #define EXTI_RTSR_TR19_Pos (19U) |
2709 | #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ |
2710 | #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ |
2710 | #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ |
2711 | #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ |
2711 | #define EXTI_RTSR_TR20_Pos (20U) |
2712 | #define EXTI_RTSR_TR20_Pos (20U) |
2712 | #define EXTI_RTSR_TR20_Msk (0x1UL << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */ |
2713 | #define EXTI_RTSR_TR20_Msk (0x1UL << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */ |
2713 | #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */ |
2714 | #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */ |
2714 | #define EXTI_RTSR_TR21_Pos (21U) |
2715 | #define EXTI_RTSR_TR21_Pos (21U) |
2715 | #define EXTI_RTSR_TR21_Msk (0x1UL << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */ |
2716 | #define EXTI_RTSR_TR21_Msk (0x1UL << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */ |
2716 | #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */ |
2717 | #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */ |
2717 | #define EXTI_RTSR_TR22_Pos (22U) |
2718 | #define EXTI_RTSR_TR22_Pos (22U) |
2718 | #define EXTI_RTSR_TR22_Msk (0x1UL << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */ |
2719 | #define EXTI_RTSR_TR22_Msk (0x1UL << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */ |
2719 | #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */ |
2720 | #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */ |
2720 | #define EXTI_RTSR_TR23_Pos (23U) |
2721 | #define EXTI_RTSR_TR23_Pos (23U) |
2721 | #define EXTI_RTSR_TR23_Msk (0x1UL << EXTI_RTSR_TR23_Pos) /*!< 0x00800000 */ |
2722 | #define EXTI_RTSR_TR23_Msk (0x1UL << EXTI_RTSR_TR23_Pos) /*!< 0x00800000 */ |
2722 | #define EXTI_RTSR_TR23 EXTI_RTSR_TR23_Msk /*!< Rising trigger event configuration bit of line 23 */ |
2723 | #define EXTI_RTSR_TR23 EXTI_RTSR_TR23_Msk /*!< Rising trigger event configuration bit of line 23 */ |
2723 | |
2724 | 2724 | /* References Defines */ |
|
2725 | /* References Defines */ |
2725 | #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 |
2726 | #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 |
2726 | #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 |
2727 | #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 |
2727 | #define EXTI_RTSR_RT2 EXTI_RTSR_TR2 |
2728 | #define EXTI_RTSR_RT2 EXTI_RTSR_TR2 |
2728 | #define EXTI_RTSR_RT3 EXTI_RTSR_TR3 |
2729 | #define EXTI_RTSR_RT3 EXTI_RTSR_TR3 |
2729 | #define EXTI_RTSR_RT4 EXTI_RTSR_TR4 |
2730 | #define EXTI_RTSR_RT4 EXTI_RTSR_TR4 |
2730 | #define EXTI_RTSR_RT5 EXTI_RTSR_TR5 |
2731 | #define EXTI_RTSR_RT5 EXTI_RTSR_TR5 |
2731 | #define EXTI_RTSR_RT6 EXTI_RTSR_TR6 |
2732 | #define EXTI_RTSR_RT6 EXTI_RTSR_TR6 |
2732 | #define EXTI_RTSR_RT7 EXTI_RTSR_TR7 |
2733 | #define EXTI_RTSR_RT7 EXTI_RTSR_TR7 |
2733 | #define EXTI_RTSR_RT8 EXTI_RTSR_TR8 |
2734 | #define EXTI_RTSR_RT8 EXTI_RTSR_TR8 |
2734 | #define EXTI_RTSR_RT9 EXTI_RTSR_TR9 |
2735 | #define EXTI_RTSR_RT9 EXTI_RTSR_TR9 |
2735 | #define EXTI_RTSR_RT10 EXTI_RTSR_TR10 |
2736 | #define EXTI_RTSR_RT10 EXTI_RTSR_TR10 |
2736 | #define EXTI_RTSR_RT11 EXTI_RTSR_TR11 |
2737 | #define EXTI_RTSR_RT11 EXTI_RTSR_TR11 |
2737 | #define EXTI_RTSR_RT12 EXTI_RTSR_TR12 |
2738 | #define EXTI_RTSR_RT12 EXTI_RTSR_TR12 |
2738 | #define EXTI_RTSR_RT13 EXTI_RTSR_TR13 |
2739 | #define EXTI_RTSR_RT13 EXTI_RTSR_TR13 |
2739 | #define EXTI_RTSR_RT14 EXTI_RTSR_TR14 |
2740 | #define EXTI_RTSR_RT14 EXTI_RTSR_TR14 |
2740 | #define EXTI_RTSR_RT15 EXTI_RTSR_TR15 |
2741 | #define EXTI_RTSR_RT15 EXTI_RTSR_TR15 |
2741 | #define EXTI_RTSR_RT16 EXTI_RTSR_TR16 |
2742 | #define EXTI_RTSR_RT16 EXTI_RTSR_TR16 |
2742 | #define EXTI_RTSR_RT17 EXTI_RTSR_TR17 |
2743 | #define EXTI_RTSR_RT17 EXTI_RTSR_TR17 |
2743 | #define EXTI_RTSR_RT18 EXTI_RTSR_TR18 |
2744 | #define EXTI_RTSR_RT18 EXTI_RTSR_TR18 |
2744 | #define EXTI_RTSR_RT19 EXTI_RTSR_TR19 |
2745 | #define EXTI_RTSR_RT19 EXTI_RTSR_TR19 |
2745 | #define EXTI_RTSR_RT20 EXTI_RTSR_TR20 |
2746 | #define EXTI_RTSR_RT20 EXTI_RTSR_TR20 |
2746 | #define EXTI_RTSR_RT21 EXTI_RTSR_TR21 |
2747 | #define EXTI_RTSR_RT21 EXTI_RTSR_TR21 |
2747 | #define EXTI_RTSR_RT22 EXTI_RTSR_TR22 |
2748 | #define EXTI_RTSR_RT22 EXTI_RTSR_TR22 |
2748 | #define EXTI_RTSR_RT23 EXTI_RTSR_TR23 |
2749 | #define EXTI_RTSR_RT23 EXTI_RTSR_TR23 |
2749 | |
2750 | 2750 | /****************** Bit definition for EXTI_FTSR register *******************/ |
|
2751 | /****************** Bit definition for EXTI_FTSR register *******************/ |
2751 | #define EXTI_FTSR_TR0_Pos (0U) |
2752 | #define EXTI_FTSR_TR0_Pos (0U) |
2752 | #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ |
2753 | #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ |
2753 | #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ |
2754 | #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ |
2754 | #define EXTI_FTSR_TR1_Pos (1U) |
2755 | #define EXTI_FTSR_TR1_Pos (1U) |
2755 | #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ |
2756 | #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ |
2756 | #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ |
2757 | #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ |
2757 | #define EXTI_FTSR_TR2_Pos (2U) |
2758 | #define EXTI_FTSR_TR2_Pos (2U) |
2758 | #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ |
2759 | #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ |
2759 | #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ |
2760 | #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ |
2760 | #define EXTI_FTSR_TR3_Pos (3U) |
2761 | #define EXTI_FTSR_TR3_Pos (3U) |
2761 | #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ |
2762 | #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ |
2762 | #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ |
2763 | #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ |
2763 | #define EXTI_FTSR_TR4_Pos (4U) |
2764 | #define EXTI_FTSR_TR4_Pos (4U) |
2764 | #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ |
2765 | #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ |
2765 | #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ |
2766 | #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ |
2766 | #define EXTI_FTSR_TR5_Pos (5U) |
2767 | #define EXTI_FTSR_TR5_Pos (5U) |
2767 | #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ |
2768 | #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ |
2768 | #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ |
2769 | #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ |
2769 | #define EXTI_FTSR_TR6_Pos (6U) |
2770 | #define EXTI_FTSR_TR6_Pos (6U) |
2770 | #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ |
2771 | #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ |
2771 | #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ |
2772 | #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ |
2772 | #define EXTI_FTSR_TR7_Pos (7U) |
2773 | #define EXTI_FTSR_TR7_Pos (7U) |
2773 | #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ |
2774 | #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ |
2774 | #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ |
2775 | #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ |
2775 | #define EXTI_FTSR_TR8_Pos (8U) |
2776 | #define EXTI_FTSR_TR8_Pos (8U) |
2776 | #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ |
2777 | #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ |
2777 | #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ |
2778 | #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ |
2778 | #define EXTI_FTSR_TR9_Pos (9U) |
2779 | #define EXTI_FTSR_TR9_Pos (9U) |
2779 | #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ |
2780 | #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ |
2780 | #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ |
2781 | #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ |
2781 | #define EXTI_FTSR_TR10_Pos (10U) |
2782 | #define EXTI_FTSR_TR10_Pos (10U) |
2782 | #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ |
2783 | #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ |
2783 | #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ |
2784 | #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ |
2784 | #define EXTI_FTSR_TR11_Pos (11U) |
2785 | #define EXTI_FTSR_TR11_Pos (11U) |
2785 | #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ |
2786 | #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ |
2786 | #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ |
2787 | #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ |
2787 | #define EXTI_FTSR_TR12_Pos (12U) |
2788 | #define EXTI_FTSR_TR12_Pos (12U) |
2788 | #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ |
2789 | #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ |
2789 | #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ |
2790 | #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ |
2790 | #define EXTI_FTSR_TR13_Pos (13U) |
2791 | #define EXTI_FTSR_TR13_Pos (13U) |
2791 | #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ |
2792 | #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ |
2792 | #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ |
2793 | #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ |
2793 | #define EXTI_FTSR_TR14_Pos (14U) |
2794 | #define EXTI_FTSR_TR14_Pos (14U) |
2794 | #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ |
2795 | #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ |
2795 | #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ |
2796 | #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ |
2796 | #define EXTI_FTSR_TR15_Pos (15U) |
2797 | #define EXTI_FTSR_TR15_Pos (15U) |
2797 | #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ |
2798 | #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ |
2798 | #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ |
2799 | #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ |
2799 | #define EXTI_FTSR_TR16_Pos (16U) |
2800 | #define EXTI_FTSR_TR16_Pos (16U) |
2800 | #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ |
2801 | #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ |
2801 | #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ |
2802 | #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ |
2802 | #define EXTI_FTSR_TR17_Pos (17U) |
2803 | #define EXTI_FTSR_TR17_Pos (17U) |
2803 | #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ |
2804 | #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ |
2804 | #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ |
2805 | #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ |
2805 | #define EXTI_FTSR_TR18_Pos (18U) |
2806 | #define EXTI_FTSR_TR18_Pos (18U) |
2806 | #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ |
2807 | #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ |
2807 | #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ |
2808 | #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ |
2808 | #define EXTI_FTSR_TR19_Pos (19U) |
2809 | #define EXTI_FTSR_TR19_Pos (19U) |
2809 | #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ |
2810 | #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ |
2810 | #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ |
2811 | #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ |
2811 | #define EXTI_FTSR_TR20_Pos (20U) |
2812 | #define EXTI_FTSR_TR20_Pos (20U) |
2812 | #define EXTI_FTSR_TR20_Msk (0x1UL << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */ |
2813 | #define EXTI_FTSR_TR20_Msk (0x1UL << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */ |
2813 | #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */ |
2814 | #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */ |
2814 | #define EXTI_FTSR_TR21_Pos (21U) |
2815 | #define EXTI_FTSR_TR21_Pos (21U) |
2815 | #define EXTI_FTSR_TR21_Msk (0x1UL << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */ |
2816 | #define EXTI_FTSR_TR21_Msk (0x1UL << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */ |
2816 | #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */ |
2817 | #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */ |
2817 | #define EXTI_FTSR_TR22_Pos (22U) |
2818 | #define EXTI_FTSR_TR22_Pos (22U) |
2818 | #define EXTI_FTSR_TR22_Msk (0x1UL << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */ |
2819 | #define EXTI_FTSR_TR22_Msk (0x1UL << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */ |
2819 | #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */ |
2820 | #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */ |
2820 | #define EXTI_FTSR_TR23_Pos (23U) |
2821 | #define EXTI_FTSR_TR23_Pos (23U) |
2821 | #define EXTI_FTSR_TR23_Msk (0x1UL << EXTI_FTSR_TR23_Pos) /*!< 0x00800000 */ |
2822 | #define EXTI_FTSR_TR23_Msk (0x1UL << EXTI_FTSR_TR23_Pos) /*!< 0x00800000 */ |
2822 | #define EXTI_FTSR_TR23 EXTI_FTSR_TR23_Msk /*!< Falling trigger event configuration bit of line 23 */ |
2823 | #define EXTI_FTSR_TR23 EXTI_FTSR_TR23_Msk /*!< Falling trigger event configuration bit of line 23 */ |
2823 | |
2824 | 2824 | /* References Defines */ |
|
2825 | /* References Defines */ |
2825 | #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 |
2826 | #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 |
2826 | #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 |
2827 | #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 |
2827 | #define EXTI_FTSR_FT2 EXTI_FTSR_TR2 |
2828 | #define EXTI_FTSR_FT2 EXTI_FTSR_TR2 |
2828 | #define EXTI_FTSR_FT3 EXTI_FTSR_TR3 |
2829 | #define EXTI_FTSR_FT3 EXTI_FTSR_TR3 |
2829 | #define EXTI_FTSR_FT4 EXTI_FTSR_TR4 |
2830 | #define EXTI_FTSR_FT4 EXTI_FTSR_TR4 |
2830 | #define EXTI_FTSR_FT5 EXTI_FTSR_TR5 |
2831 | #define EXTI_FTSR_FT5 EXTI_FTSR_TR5 |
2831 | #define EXTI_FTSR_FT6 EXTI_FTSR_TR6 |
2832 | #define EXTI_FTSR_FT6 EXTI_FTSR_TR6 |
2832 | #define EXTI_FTSR_FT7 EXTI_FTSR_TR7 |
2833 | #define EXTI_FTSR_FT7 EXTI_FTSR_TR7 |
2833 | #define EXTI_FTSR_FT8 EXTI_FTSR_TR8 |
2834 | #define EXTI_FTSR_FT8 EXTI_FTSR_TR8 |
2834 | #define EXTI_FTSR_FT9 EXTI_FTSR_TR9 |
2835 | #define EXTI_FTSR_FT9 EXTI_FTSR_TR9 |
2835 | #define EXTI_FTSR_FT10 EXTI_FTSR_TR10 |
2836 | #define EXTI_FTSR_FT10 EXTI_FTSR_TR10 |
2836 | #define EXTI_FTSR_FT11 EXTI_FTSR_TR11 |
2837 | #define EXTI_FTSR_FT11 EXTI_FTSR_TR11 |
2837 | #define EXTI_FTSR_FT12 EXTI_FTSR_TR12 |
2838 | #define EXTI_FTSR_FT12 EXTI_FTSR_TR12 |
2838 | #define EXTI_FTSR_FT13 EXTI_FTSR_TR13 |
2839 | #define EXTI_FTSR_FT13 EXTI_FTSR_TR13 |
2839 | #define EXTI_FTSR_FT14 EXTI_FTSR_TR14 |
2840 | #define EXTI_FTSR_FT14 EXTI_FTSR_TR14 |
2840 | #define EXTI_FTSR_FT15 EXTI_FTSR_TR15 |
2841 | #define EXTI_FTSR_FT15 EXTI_FTSR_TR15 |
2841 | #define EXTI_FTSR_FT16 EXTI_FTSR_TR16 |
2842 | #define EXTI_FTSR_FT16 EXTI_FTSR_TR16 |
2842 | #define EXTI_FTSR_FT17 EXTI_FTSR_TR17 |
2843 | #define EXTI_FTSR_FT17 EXTI_FTSR_TR17 |
2843 | #define EXTI_FTSR_FT18 EXTI_FTSR_TR18 |
2844 | #define EXTI_FTSR_FT18 EXTI_FTSR_TR18 |
2844 | #define EXTI_FTSR_FT19 EXTI_FTSR_TR19 |
2845 | #define EXTI_FTSR_FT19 EXTI_FTSR_TR19 |
2845 | #define EXTI_FTSR_FT20 EXTI_FTSR_TR20 |
2846 | #define EXTI_FTSR_FT20 EXTI_FTSR_TR20 |
2846 | #define EXTI_FTSR_FT21 EXTI_FTSR_TR21 |
2847 | #define EXTI_FTSR_FT21 EXTI_FTSR_TR21 |
2847 | #define EXTI_FTSR_FT22 EXTI_FTSR_TR22 |
2848 | #define EXTI_FTSR_FT22 EXTI_FTSR_TR22 |
2848 | #define EXTI_FTSR_FT23 EXTI_FTSR_TR23 |
2849 | #define EXTI_FTSR_FT23 EXTI_FTSR_TR23 |
2849 | |
2850 | 2850 | /****************** Bit definition for EXTI_SWIER register ******************/ |
|
2851 | /****************** Bit definition for EXTI_SWIER register ******************/ |
2851 | #define EXTI_SWIER_SWIER0_Pos (0U) |
2852 | #define EXTI_SWIER_SWIER0_Pos (0U) |
2852 | #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ |
2853 | #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ |
2853 | #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ |
2854 | #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ |
2854 | #define EXTI_SWIER_SWIER1_Pos (1U) |
2855 | #define EXTI_SWIER_SWIER1_Pos (1U) |
2855 | #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ |
2856 | #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ |
2856 | #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ |
2857 | #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ |
2857 | #define EXTI_SWIER_SWIER2_Pos (2U) |
2858 | #define EXTI_SWIER_SWIER2_Pos (2U) |
2858 | #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ |
2859 | #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ |
2859 | #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ |
2860 | #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ |
2860 | #define EXTI_SWIER_SWIER3_Pos (3U) |
2861 | #define EXTI_SWIER_SWIER3_Pos (3U) |
2861 | #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ |
2862 | #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ |
2862 | #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ |
2863 | #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ |
2863 | #define EXTI_SWIER_SWIER4_Pos (4U) |
2864 | #define EXTI_SWIER_SWIER4_Pos (4U) |
2864 | #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ |
2865 | #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ |
2865 | #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ |
2866 | #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ |
2866 | #define EXTI_SWIER_SWIER5_Pos (5U) |
2867 | #define EXTI_SWIER_SWIER5_Pos (5U) |
2867 | #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ |
2868 | #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ |
2868 | #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ |
2869 | #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ |
2869 | #define EXTI_SWIER_SWIER6_Pos (6U) |
2870 | #define EXTI_SWIER_SWIER6_Pos (6U) |
2870 | #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ |
2871 | #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ |
2871 | #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ |
2872 | #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ |
2872 | #define EXTI_SWIER_SWIER7_Pos (7U) |
2873 | #define EXTI_SWIER_SWIER7_Pos (7U) |
2873 | #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ |
2874 | #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ |
2874 | #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ |
2875 | #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ |
2875 | #define EXTI_SWIER_SWIER8_Pos (8U) |
2876 | #define EXTI_SWIER_SWIER8_Pos (8U) |
2876 | #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ |
2877 | #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ |
2877 | #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ |
2878 | #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ |
2878 | #define EXTI_SWIER_SWIER9_Pos (9U) |
2879 | #define EXTI_SWIER_SWIER9_Pos (9U) |
2879 | #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ |
2880 | #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ |
2880 | #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ |
2881 | #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ |
2881 | #define EXTI_SWIER_SWIER10_Pos (10U) |
2882 | #define EXTI_SWIER_SWIER10_Pos (10U) |
2882 | #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ |
2883 | #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ |
2883 | #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ |
2884 | #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ |
2884 | #define EXTI_SWIER_SWIER11_Pos (11U) |
2885 | #define EXTI_SWIER_SWIER11_Pos (11U) |
2885 | #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ |
2886 | #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ |
2886 | #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ |
2887 | #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ |
2887 | #define EXTI_SWIER_SWIER12_Pos (12U) |
2888 | #define EXTI_SWIER_SWIER12_Pos (12U) |
2888 | #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ |
2889 | #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ |
2889 | #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ |
2890 | #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ |
2890 | #define EXTI_SWIER_SWIER13_Pos (13U) |
2891 | #define EXTI_SWIER_SWIER13_Pos (13U) |
2891 | #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ |
2892 | #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ |
2892 | #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ |
2893 | #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ |
2893 | #define EXTI_SWIER_SWIER14_Pos (14U) |
2894 | #define EXTI_SWIER_SWIER14_Pos (14U) |
2894 | #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ |
2895 | #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ |
2895 | #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ |
2896 | #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ |
2896 | #define EXTI_SWIER_SWIER15_Pos (15U) |
2897 | #define EXTI_SWIER_SWIER15_Pos (15U) |
2897 | #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ |
2898 | #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ |
2898 | #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ |
2899 | #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ |
2899 | #define EXTI_SWIER_SWIER16_Pos (16U) |
2900 | #define EXTI_SWIER_SWIER16_Pos (16U) |
2900 | #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ |
2901 | #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ |
2901 | #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ |
2902 | #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ |
2902 | #define EXTI_SWIER_SWIER17_Pos (17U) |
2903 | #define EXTI_SWIER_SWIER17_Pos (17U) |
2903 | #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ |
2904 | #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ |
2904 | #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ |
2905 | #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ |
2905 | #define EXTI_SWIER_SWIER18_Pos (18U) |
2906 | #define EXTI_SWIER_SWIER18_Pos (18U) |
2906 | #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ |
2907 | #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ |
2907 | #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ |
2908 | #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ |
2908 | #define EXTI_SWIER_SWIER19_Pos (19U) |
2909 | #define EXTI_SWIER_SWIER19_Pos (19U) |
2909 | #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ |
2910 | #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ |
2910 | #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ |
2911 | #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ |
2911 | #define EXTI_SWIER_SWIER20_Pos (20U) |
2912 | #define EXTI_SWIER_SWIER20_Pos (20U) |
2912 | #define EXTI_SWIER_SWIER20_Msk (0x1UL << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */ |
2913 | #define EXTI_SWIER_SWIER20_Msk (0x1UL << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */ |
2913 | #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */ |
2914 | #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */ |
2914 | #define EXTI_SWIER_SWIER21_Pos (21U) |
2915 | #define EXTI_SWIER_SWIER21_Pos (21U) |
2915 | #define EXTI_SWIER_SWIER21_Msk (0x1UL << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */ |
2916 | #define EXTI_SWIER_SWIER21_Msk (0x1UL << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */ |
2916 | #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */ |
2917 | #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */ |
2917 | #define EXTI_SWIER_SWIER22_Pos (22U) |
2918 | #define EXTI_SWIER_SWIER22_Pos (22U) |
2918 | #define EXTI_SWIER_SWIER22_Msk (0x1UL << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */ |
2919 | #define EXTI_SWIER_SWIER22_Msk (0x1UL << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */ |
2919 | #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */ |
2920 | #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */ |
2920 | #define EXTI_SWIER_SWIER23_Pos (23U) |
2921 | #define EXTI_SWIER_SWIER23_Pos (23U) |
2921 | #define EXTI_SWIER_SWIER23_Msk (0x1UL << EXTI_SWIER_SWIER23_Pos) /*!< 0x00800000 */ |
2922 | #define EXTI_SWIER_SWIER23_Msk (0x1UL << EXTI_SWIER_SWIER23_Pos) /*!< 0x00800000 */ |
2922 | #define EXTI_SWIER_SWIER23 EXTI_SWIER_SWIER23_Msk /*!< Software Interrupt on line 23 */ |
2923 | #define EXTI_SWIER_SWIER23 EXTI_SWIER_SWIER23_Msk /*!< Software Interrupt on line 23 */ |
2923 | |
2924 | 2924 | /* References Defines */ |
|
2925 | /* References Defines */ |
2925 | #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 |
2926 | #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 |
2926 | #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 |
2927 | #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 |
2927 | #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2 |
2928 | #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2 |
2928 | #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3 |
2929 | #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3 |
2929 | #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4 |
2930 | #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4 |
2930 | #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5 |
2931 | #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5 |
2931 | #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6 |
2932 | #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6 |
2932 | #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7 |
2933 | #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7 |
2933 | #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8 |
2934 | #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8 |
2934 | #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9 |
2935 | #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9 |
2935 | #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10 |
2936 | #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10 |
2936 | #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11 |
2937 | #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11 |
2937 | #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12 |
2938 | #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12 |
2938 | #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13 |
2939 | #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13 |
2939 | #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14 |
2940 | #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14 |
2940 | #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15 |
2941 | #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15 |
2941 | #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16 |
2942 | #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16 |
2942 | #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17 |
2943 | #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17 |
2943 | #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18 |
2944 | #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18 |
2944 | #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19 |
2945 | #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19 |
2945 | #define EXTI_SWIER_SWI20 EXTI_SWIER_SWIER20 |
2946 | #define EXTI_SWIER_SWI20 EXTI_SWIER_SWIER20 |
2946 | #define EXTI_SWIER_SWI21 EXTI_SWIER_SWIER21 |
2947 | #define EXTI_SWIER_SWI21 EXTI_SWIER_SWIER21 |
2947 | #define EXTI_SWIER_SWI22 EXTI_SWIER_SWIER22 |
2948 | #define EXTI_SWIER_SWI22 EXTI_SWIER_SWIER22 |
2948 | #define EXTI_SWIER_SWI23 EXTI_SWIER_SWIER23 |
2949 | #define EXTI_SWIER_SWI23 EXTI_SWIER_SWIER23 |
2949 | |
2950 | 2950 | /******************* Bit definition for EXTI_PR register ********************/ |
|
2951 | /******************* Bit definition for EXTI_PR register ********************/ |
2951 | #define EXTI_PR_PR0_Pos (0U) |
2952 | #define EXTI_PR_PR0_Pos (0U) |
2952 | #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ |
2953 | #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ |
2953 | #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ |
2954 | #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ |
2954 | #define EXTI_PR_PR1_Pos (1U) |
2955 | #define EXTI_PR_PR1_Pos (1U) |
2955 | #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ |
2956 | #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ |
2956 | #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ |
2957 | #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ |
2957 | #define EXTI_PR_PR2_Pos (2U) |
2958 | #define EXTI_PR_PR2_Pos (2U) |
2958 | #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ |
2959 | #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ |
2959 | #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ |
2960 | #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ |
2960 | #define EXTI_PR_PR3_Pos (3U) |
2961 | #define EXTI_PR_PR3_Pos (3U) |
2961 | #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ |
2962 | #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ |
2962 | #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ |
2963 | #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ |
2963 | #define EXTI_PR_PR4_Pos (4U) |
2964 | #define EXTI_PR_PR4_Pos (4U) |
2964 | #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ |
2965 | #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ |
2965 | #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ |
2966 | #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ |
2966 | #define EXTI_PR_PR5_Pos (5U) |
2967 | #define EXTI_PR_PR5_Pos (5U) |
2967 | #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ |
2968 | #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ |
2968 | #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ |
2969 | #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ |
2969 | #define EXTI_PR_PR6_Pos (6U) |
2970 | #define EXTI_PR_PR6_Pos (6U) |
2970 | #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ |
2971 | #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ |
2971 | #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ |
2972 | #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ |
2972 | #define EXTI_PR_PR7_Pos (7U) |
2973 | #define EXTI_PR_PR7_Pos (7U) |
2973 | #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ |
2974 | #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ |
2974 | #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ |
2975 | #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ |
2975 | #define EXTI_PR_PR8_Pos (8U) |
2976 | #define EXTI_PR_PR8_Pos (8U) |
2976 | #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ |
2977 | #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ |
2977 | #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ |
2978 | #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ |
2978 | #define EXTI_PR_PR9_Pos (9U) |
2979 | #define EXTI_PR_PR9_Pos (9U) |
2979 | #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ |
2980 | #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ |
2980 | #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ |
2981 | #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ |
2981 | #define EXTI_PR_PR10_Pos (10U) |
2982 | #define EXTI_PR_PR10_Pos (10U) |
2982 | #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ |
2983 | #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ |
2983 | #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ |
2984 | #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ |
2984 | #define EXTI_PR_PR11_Pos (11U) |
2985 | #define EXTI_PR_PR11_Pos (11U) |
2985 | #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ |
2986 | #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ |
2986 | #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ |
2987 | #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ |
2987 | #define EXTI_PR_PR12_Pos (12U) |
2988 | #define EXTI_PR_PR12_Pos (12U) |
2988 | #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ |
2989 | #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ |
2989 | #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ |
2990 | #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ |
2990 | #define EXTI_PR_PR13_Pos (13U) |
2991 | #define EXTI_PR_PR13_Pos (13U) |
2991 | #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ |
2992 | #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ |
2992 | #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ |
2993 | #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ |
2993 | #define EXTI_PR_PR14_Pos (14U) |
2994 | #define EXTI_PR_PR14_Pos (14U) |
2994 | #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ |
2995 | #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ |
2995 | #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ |
2996 | #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ |
2996 | #define EXTI_PR_PR15_Pos (15U) |
2997 | #define EXTI_PR_PR15_Pos (15U) |
2997 | #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ |
2998 | #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ |
2998 | #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ |
2999 | #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ |
2999 | #define EXTI_PR_PR16_Pos (16U) |
3000 | #define EXTI_PR_PR16_Pos (16U) |
3000 | #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ |
3001 | #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ |
3001 | #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ |
3002 | #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ |
3002 | #define EXTI_PR_PR17_Pos (17U) |
3003 | #define EXTI_PR_PR17_Pos (17U) |
3003 | #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ |
3004 | #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ |
3004 | #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ |
3005 | #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ |
3005 | #define EXTI_PR_PR18_Pos (18U) |
3006 | #define EXTI_PR_PR18_Pos (18U) |
3006 | #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ |
3007 | #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ |
3007 | #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ |
3008 | #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ |
3008 | #define EXTI_PR_PR19_Pos (19U) |
3009 | #define EXTI_PR_PR19_Pos (19U) |
3009 | #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ |
3010 | #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ |
3010 | #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */ |
3011 | #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */ |
3011 | #define EXTI_PR_PR20_Pos (20U) |
3012 | #define EXTI_PR_PR20_Pos (20U) |
3012 | #define EXTI_PR_PR20_Msk (0x1UL << EXTI_PR_PR20_Pos) /*!< 0x00100000 */ |
3013 | #define EXTI_PR_PR20_Msk (0x1UL << EXTI_PR_PR20_Pos) /*!< 0x00100000 */ |
3013 | #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */ |
3014 | #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */ |
3014 | #define EXTI_PR_PR21_Pos (21U) |
3015 | #define EXTI_PR_PR21_Pos (21U) |
3015 | #define EXTI_PR_PR21_Msk (0x1UL << EXTI_PR_PR21_Pos) /*!< 0x00200000 */ |
3016 | #define EXTI_PR_PR21_Msk (0x1UL << EXTI_PR_PR21_Pos) /*!< 0x00200000 */ |
3016 | #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */ |
3017 | #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */ |
3017 | #define EXTI_PR_PR22_Pos (22U) |
3018 | #define EXTI_PR_PR22_Pos (22U) |
3018 | #define EXTI_PR_PR22_Msk (0x1UL << EXTI_PR_PR22_Pos) /*!< 0x00400000 */ |
3019 | #define EXTI_PR_PR22_Msk (0x1UL << EXTI_PR_PR22_Pos) /*!< 0x00400000 */ |
3019 | #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */ |
3020 | #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */ |
3020 | #define EXTI_PR_PR23_Pos (23U) |
3021 | #define EXTI_PR_PR23_Pos (23U) |
3021 | #define EXTI_PR_PR23_Msk (0x1UL << EXTI_PR_PR23_Pos) /*!< 0x00800000 */ |
3022 | #define EXTI_PR_PR23_Msk (0x1UL << EXTI_PR_PR23_Pos) /*!< 0x00800000 */ |
3022 | #define EXTI_PR_PR23 EXTI_PR_PR23_Msk /*!< Pending bit for line 23 */ |
3023 | #define EXTI_PR_PR23 EXTI_PR_PR23_Msk /*!< Pending bit for line 23 */ |
3023 | |
3024 | 3024 | /* References Defines */ |
|
3025 | /* References Defines */ |
3025 | #define EXTI_PR_PIF0 EXTI_PR_PR0 |
3026 | #define EXTI_PR_PIF0 EXTI_PR_PR0 |
3026 | #define EXTI_PR_PIF1 EXTI_PR_PR1 |
3027 | #define EXTI_PR_PIF1 EXTI_PR_PR1 |
3027 | #define EXTI_PR_PIF2 EXTI_PR_PR2 |
3028 | #define EXTI_PR_PIF2 EXTI_PR_PR2 |
3028 | #define EXTI_PR_PIF3 EXTI_PR_PR3 |
3029 | #define EXTI_PR_PIF3 EXTI_PR_PR3 |
3029 | #define EXTI_PR_PIF4 EXTI_PR_PR4 |
3030 | #define EXTI_PR_PIF4 EXTI_PR_PR4 |
3030 | #define EXTI_PR_PIF5 EXTI_PR_PR5 |
3031 | #define EXTI_PR_PIF5 EXTI_PR_PR5 |
3031 | #define EXTI_PR_PIF6 EXTI_PR_PR6 |
3032 | #define EXTI_PR_PIF6 EXTI_PR_PR6 |
3032 | #define EXTI_PR_PIF7 EXTI_PR_PR7 |
3033 | #define EXTI_PR_PIF7 EXTI_PR_PR7 |
3033 | #define EXTI_PR_PIF8 EXTI_PR_PR8 |
3034 | #define EXTI_PR_PIF8 EXTI_PR_PR8 |
3034 | #define EXTI_PR_PIF9 EXTI_PR_PR9 |
3035 | #define EXTI_PR_PIF9 EXTI_PR_PR9 |
3035 | #define EXTI_PR_PIF10 EXTI_PR_PR10 |
3036 | #define EXTI_PR_PIF10 EXTI_PR_PR10 |
3036 | #define EXTI_PR_PIF11 EXTI_PR_PR11 |
3037 | #define EXTI_PR_PIF11 EXTI_PR_PR11 |
3037 | #define EXTI_PR_PIF12 EXTI_PR_PR12 |
3038 | #define EXTI_PR_PIF12 EXTI_PR_PR12 |
3038 | #define EXTI_PR_PIF13 EXTI_PR_PR13 |
3039 | #define EXTI_PR_PIF13 EXTI_PR_PR13 |
3039 | #define EXTI_PR_PIF14 EXTI_PR_PR14 |
3040 | #define EXTI_PR_PIF14 EXTI_PR_PR14 |
3040 | #define EXTI_PR_PIF15 EXTI_PR_PR15 |
3041 | #define EXTI_PR_PIF15 EXTI_PR_PR15 |
3041 | #define EXTI_PR_PIF16 EXTI_PR_PR16 |
3042 | #define EXTI_PR_PIF16 EXTI_PR_PR16 |
3042 | #define EXTI_PR_PIF17 EXTI_PR_PR17 |
3043 | #define EXTI_PR_PIF17 EXTI_PR_PR17 |
3043 | #define EXTI_PR_PIF18 EXTI_PR_PR18 |
3044 | #define EXTI_PR_PIF18 EXTI_PR_PR18 |
3044 | #define EXTI_PR_PIF19 EXTI_PR_PR19 |
3045 | #define EXTI_PR_PIF19 EXTI_PR_PR19 |
3045 | #define EXTI_PR_PIF20 EXTI_PR_PR20 |
3046 | #define EXTI_PR_PIF20 EXTI_PR_PR20 |
3046 | #define EXTI_PR_PIF21 EXTI_PR_PR21 |
3047 | #define EXTI_PR_PIF21 EXTI_PR_PR21 |
3047 | #define EXTI_PR_PIF22 EXTI_PR_PR22 |
3048 | #define EXTI_PR_PIF22 EXTI_PR_PR22 |
3048 | #define EXTI_PR_PIF23 EXTI_PR_PR23 |
3049 | #define EXTI_PR_PIF23 EXTI_PR_PR23 |
3049 | |
3050 | 3050 | /******************************************************************************/ |
|
3051 | /******************************************************************************/ |
3051 | /* */ |
3052 | /* */ |
3052 | /* FLASH, DATA EEPROM and Option Bytes Registers */ |
3053 | /* FLASH, DATA EEPROM and Option Bytes Registers */ |
3053 | /* (FLASH, DATA_EEPROM, OB) */ |
3054 | /* (FLASH, DATA_EEPROM, OB) */ |
3054 | /* */ |
3055 | /* */ |
3055 | /******************************************************************************/ |
3056 | /******************************************************************************/ |
3056 | /* |
3057 | /* |
3057 | * @brief Specific device feature definitions (not present on all devices in the STM32L1 series) |
3058 | * @brief Specific device feature definitions (not present on all devices in the STM32L1 serie) |
3058 | */ |
3059 | */ |
3059 | #define FLASH_CUT5 |
3060 | #define FLASH_CUT5 |
3060 | |
3061 | 3061 | /******************* Bit definition for FLASH_ACR register ******************/ |
|
3062 | /******************* Bit definition for FLASH_ACR register ******************/ |
3062 | #define FLASH_ACR_LATENCY_Pos (0U) |
3063 | #define FLASH_ACR_LATENCY_Pos (0U) |
3063 | #define FLASH_ACR_LATENCY_Msk (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ |
3064 | #define FLASH_ACR_LATENCY_Msk (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ |
3064 | #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Latency */ |
3065 | #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Latency */ |
3065 | #define FLASH_ACR_PRFTEN_Pos (1U) |
3066 | #define FLASH_ACR_PRFTEN_Pos (1U) |
3066 | #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */ |
3067 | #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */ |
3067 | #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */ |
3068 | #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */ |
3068 | #define FLASH_ACR_ACC64_Pos (2U) |
3069 | #define FLASH_ACR_ACC64_Pos (2U) |
3069 | #define FLASH_ACR_ACC64_Msk (0x1UL << FLASH_ACR_ACC64_Pos) /*!< 0x00000004 */ |
3070 | #define FLASH_ACR_ACC64_Msk (0x1UL << FLASH_ACR_ACC64_Pos) /*!< 0x00000004 */ |
3070 | #define FLASH_ACR_ACC64 FLASH_ACR_ACC64_Msk /*!< Access 64 bits */ |
3071 | #define FLASH_ACR_ACC64 FLASH_ACR_ACC64_Msk /*!< Access 64 bits */ |
3071 | #define FLASH_ACR_SLEEP_PD_Pos (3U) |
3072 | #define FLASH_ACR_SLEEP_PD_Pos (3U) |
3072 | #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */ |
3073 | #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */ |
3073 | #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */ |
3074 | #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */ |
3074 | #define FLASH_ACR_RUN_PD_Pos (4U) |
3075 | #define FLASH_ACR_RUN_PD_Pos (4U) |
3075 | #define FLASH_ACR_RUN_PD_Msk (0x1UL << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */ |
3076 | #define FLASH_ACR_RUN_PD_Msk (0x1UL << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */ |
3076 | #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */ |
3077 | #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */ |
3077 | |
3078 | 3078 | /******************* Bit definition for FLASH_PECR register ******************/ |
|
3079 | /******************* Bit definition for FLASH_PECR register ******************/ |
3079 | #define FLASH_PECR_PELOCK_Pos (0U) |
3080 | #define FLASH_PECR_PELOCK_Pos (0U) |
3080 | #define FLASH_PECR_PELOCK_Msk (0x1UL << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */ |
3081 | #define FLASH_PECR_PELOCK_Msk (0x1UL << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */ |
3081 | #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */ |
3082 | #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */ |
3082 | #define FLASH_PECR_PRGLOCK_Pos (1U) |
3083 | #define FLASH_PECR_PRGLOCK_Pos (1U) |
3083 | #define FLASH_PECR_PRGLOCK_Msk (0x1UL << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */ |
3084 | #define FLASH_PECR_PRGLOCK_Msk (0x1UL << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */ |
3084 | #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */ |
3085 | #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */ |
3085 | #define FLASH_PECR_OPTLOCK_Pos (2U) |
3086 | #define FLASH_PECR_OPTLOCK_Pos (2U) |
3086 | #define FLASH_PECR_OPTLOCK_Msk (0x1UL << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */ |
3087 | #define FLASH_PECR_OPTLOCK_Msk (0x1UL << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */ |
3087 | #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */ |
3088 | #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */ |
3088 | #define FLASH_PECR_PROG_Pos (3U) |
3089 | #define FLASH_PECR_PROG_Pos (3U) |
3089 | #define FLASH_PECR_PROG_Msk (0x1UL << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */ |
3090 | #define FLASH_PECR_PROG_Msk (0x1UL << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */ |
3090 | #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */ |
3091 | #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */ |
3091 | #define FLASH_PECR_DATA_Pos (4U) |
3092 | #define FLASH_PECR_DATA_Pos (4U) |
3092 | #define FLASH_PECR_DATA_Msk (0x1UL << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */ |
3093 | #define FLASH_PECR_DATA_Msk (0x1UL << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */ |
3093 | #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */ |
3094 | #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */ |
3094 | #define FLASH_PECR_FTDW_Pos (8U) |
3095 | #define FLASH_PECR_FTDW_Pos (8U) |
3095 | #define FLASH_PECR_FTDW_Msk (0x1UL << FLASH_PECR_FTDW_Pos) /*!< 0x00000100 */ |
3096 | #define FLASH_PECR_FTDW_Msk (0x1UL << FLASH_PECR_FTDW_Pos) /*!< 0x00000100 */ |
3096 | #define FLASH_PECR_FTDW FLASH_PECR_FTDW_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */ |
3097 | #define FLASH_PECR_FTDW FLASH_PECR_FTDW_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */ |
3097 | #define FLASH_PECR_ERASE_Pos (9U) |
3098 | #define FLASH_PECR_ERASE_Pos (9U) |
3098 | #define FLASH_PECR_ERASE_Msk (0x1UL << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */ |
3099 | #define FLASH_PECR_ERASE_Msk (0x1UL << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */ |
3099 | #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */ |
3100 | #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */ |
3100 | #define FLASH_PECR_FPRG_Pos (10U) |
3101 | #define FLASH_PECR_FPRG_Pos (10U) |
3101 | #define FLASH_PECR_FPRG_Msk (0x1UL << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */ |
3102 | #define FLASH_PECR_FPRG_Msk (0x1UL << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */ |
3102 | #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */ |
3103 | #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */ |
3103 | #define FLASH_PECR_PARALLBANK_Pos (15U) |
3104 | #define FLASH_PECR_PARALLBANK_Pos (15U) |
3104 | #define FLASH_PECR_PARALLBANK_Msk (0x1UL << FLASH_PECR_PARALLBANK_Pos) /*!< 0x00008000 */ |
3105 | #define FLASH_PECR_PARALLBANK_Msk (0x1UL << FLASH_PECR_PARALLBANK_Pos) /*!< 0x00008000 */ |
3105 | #define FLASH_PECR_PARALLBANK FLASH_PECR_PARALLBANK_Msk /*!< Parallel Bank mode */ |
3106 | #define FLASH_PECR_PARALLBANK FLASH_PECR_PARALLBANK_Msk /*!< Parallel Bank mode */ |
3106 | #define FLASH_PECR_EOPIE_Pos (16U) |
3107 | #define FLASH_PECR_EOPIE_Pos (16U) |
3107 | #define FLASH_PECR_EOPIE_Msk (0x1UL << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */ |
3108 | #define FLASH_PECR_EOPIE_Msk (0x1UL << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */ |
3108 | #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */ |
3109 | #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */ |
3109 | #define FLASH_PECR_ERRIE_Pos (17U) |
3110 | #define FLASH_PECR_ERRIE_Pos (17U) |
3110 | #define FLASH_PECR_ERRIE_Msk (0x1UL << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */ |
3111 | #define FLASH_PECR_ERRIE_Msk (0x1UL << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */ |
3111 | #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */ |
3112 | #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */ |
3112 | #define FLASH_PECR_OBL_LAUNCH_Pos (18U) |
3113 | #define FLASH_PECR_OBL_LAUNCH_Pos (18U) |
3113 | #define FLASH_PECR_OBL_LAUNCH_Msk (0x1UL << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */ |
3114 | #define FLASH_PECR_OBL_LAUNCH_Msk (0x1UL << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */ |
3114 | #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */ |
3115 | #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */ |
3115 | |
3116 | 3116 | /****************** Bit definition for FLASH_PDKEYR register ******************/ |
|
3117 | /****************** Bit definition for FLASH_PDKEYR register ******************/ |
3117 | #define FLASH_PDKEYR_PDKEYR_Pos (0U) |
3118 | #define FLASH_PDKEYR_PDKEYR_Pos (0U) |
3118 | #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFUL << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */ |
3119 | #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFUL << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */ |
3119 | #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */ |
3120 | #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */ |
3120 | |
3121 | 3121 | /****************** Bit definition for FLASH_PEKEYR register ******************/ |
|
3122 | /****************** Bit definition for FLASH_PEKEYR register ******************/ |
3122 | #define FLASH_PEKEYR_PEKEYR_Pos (0U) |
3123 | #define FLASH_PEKEYR_PEKEYR_Pos (0U) |
3123 | #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFUL << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */ |
3124 | #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFUL << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */ |
3124 | #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */ |
3125 | #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */ |
3125 | |
3126 | 3126 | /****************** Bit definition for FLASH_PRGKEYR register ******************/ |
|
3127 | /****************** Bit definition for FLASH_PRGKEYR register ******************/ |
3127 | #define FLASH_PRGKEYR_PRGKEYR_Pos (0U) |
3128 | #define FLASH_PRGKEYR_PRGKEYR_Pos (0U) |
3128 | #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFUL << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */ |
3129 | #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFUL << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */ |
3129 | #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */ |
3130 | #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */ |
3130 | |
3131 | 3131 | /****************** Bit definition for FLASH_OPTKEYR register ******************/ |
|
3132 | /****************** Bit definition for FLASH_OPTKEYR register ******************/ |
3132 | #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) |
3133 | #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) |
3133 | #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ |
3134 | #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ |
3134 | #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */ |
3135 | #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */ |
3135 | |
3136 | 3136 | /****************** Bit definition for FLASH_SR register *******************/ |
|
3137 | /****************** Bit definition for FLASH_SR register *******************/ |
3137 | #define FLASH_SR_BSY_Pos (0U) |
3138 | #define FLASH_SR_BSY_Pos (0U) |
3138 | #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ |
3139 | #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ |
3139 | #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ |
3140 | #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ |
3140 | #define FLASH_SR_EOP_Pos (1U) |
3141 | #define FLASH_SR_EOP_Pos (1U) |
3141 | #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000002 */ |
3142 | #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000002 */ |
3142 | #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/ |
3143 | #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/ |
3143 | #define FLASH_SR_ENDHV_Pos (2U) |
3144 | #define FLASH_SR_ENDHV_Pos (2U) |
3144 | #define FLASH_SR_ENDHV_Msk (0x1UL << FLASH_SR_ENDHV_Pos) /*!< 0x00000004 */ |
3145 | #define FLASH_SR_ENDHV_Msk (0x1UL << FLASH_SR_ENDHV_Pos) /*!< 0x00000004 */ |
3145 | #define FLASH_SR_ENDHV FLASH_SR_ENDHV_Msk /*!< End of high voltage */ |
3146 | #define FLASH_SR_ENDHV FLASH_SR_ENDHV_Msk /*!< End of high voltage */ |
3146 | #define FLASH_SR_READY_Pos (3U) |
3147 | #define FLASH_SR_READY_Pos (3U) |
3147 | #define FLASH_SR_READY_Msk (0x1UL << FLASH_SR_READY_Pos) /*!< 0x00000008 */ |
3148 | #define FLASH_SR_READY_Msk (0x1UL << FLASH_SR_READY_Pos) /*!< 0x00000008 */ |
3148 | #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */ |
3149 | #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */ |
3149 | |
3150 | 3150 | #define FLASH_SR_WRPERR_Pos (8U) |
|
3151 | #define FLASH_SR_WRPERR_Pos (8U) |
3151 | #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */ |
3152 | #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */ |
3152 | #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protected error */ |
3153 | #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protected error */ |
3153 | #define FLASH_SR_PGAERR_Pos (9U) |
3154 | #define FLASH_SR_PGAERR_Pos (9U) |
3154 | #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */ |
3155 | #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */ |
3155 | #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */ |
3156 | #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */ |
3156 | #define FLASH_SR_SIZERR_Pos (10U) |
3157 | #define FLASH_SR_SIZERR_Pos (10U) |
3157 | #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */ |
3158 | #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */ |
3158 | #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */ |
3159 | #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */ |
3159 | #define FLASH_SR_OPTVERR_Pos (11U) |
3160 | #define FLASH_SR_OPTVERR_Pos (11U) |
3160 | #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */ |
3161 | #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */ |
3161 | #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option validity error */ |
3162 | #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option validity error */ |
3162 | #define FLASH_SR_OPTVERRUSR_Pos (12U) |
3163 | #define FLASH_SR_OPTVERRUSR_Pos (12U) |
3163 | #define FLASH_SR_OPTVERRUSR_Msk (0x1UL << FLASH_SR_OPTVERRUSR_Pos) /*!< 0x00001000 */ |
3164 | #define FLASH_SR_OPTVERRUSR_Msk (0x1UL << FLASH_SR_OPTVERRUSR_Pos) /*!< 0x00001000 */ |
3164 | #define FLASH_SR_OPTVERRUSR FLASH_SR_OPTVERRUSR_Msk /*!< Option User validity error */ |
3165 | #define FLASH_SR_OPTVERRUSR FLASH_SR_OPTVERRUSR_Msk /*!< Option User validity error */ |
3165 | |
3166 | 3166 | /****************** Bit definition for FLASH_OBR register *******************/ |
|
3167 | /****************** Bit definition for FLASH_OBR register *******************/ |
3167 | #define FLASH_OBR_RDPRT_Pos (0U) |
3168 | #define FLASH_OBR_RDPRT_Pos (0U) |
3168 | #define FLASH_OBR_RDPRT_Msk (0xFFUL << FLASH_OBR_RDPRT_Pos) /*!< 0x000000FF */ |
3169 | #define FLASH_OBR_RDPRT_Msk (0xFFUL << FLASH_OBR_RDPRT_Pos) /*!< 0x000000FF */ |
3169 | #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read Protection */ |
3170 | #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read Protection */ |
3170 | #define FLASH_OBR_BOR_LEV_Pos (16U) |
3171 | #define FLASH_OBR_BOR_LEV_Pos (16U) |
3171 | #define FLASH_OBR_BOR_LEV_Msk (0xFUL << FLASH_OBR_BOR_LEV_Pos) /*!< 0x000F0000 */ |
3172 | #define FLASH_OBR_BOR_LEV_Msk (0xFUL << FLASH_OBR_BOR_LEV_Pos) /*!< 0x000F0000 */ |
3172 | #define FLASH_OBR_BOR_LEV FLASH_OBR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/ |
3173 | #define FLASH_OBR_BOR_LEV FLASH_OBR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/ |
3173 | #define FLASH_OBR_USER_Pos (20U) |
3174 | #define FLASH_OBR_USER_Pos (20U) |
3174 | #define FLASH_OBR_USER_Msk (0xFUL << FLASH_OBR_USER_Pos) /*!< 0x00F00000 */ |
3175 | #define FLASH_OBR_USER_Msk (0xFUL << FLASH_OBR_USER_Pos) /*!< 0x00F00000 */ |
3175 | #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ |
3176 | #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ |
3176 | #define FLASH_OBR_IWDG_SW_Pos (20U) |
3177 | #define FLASH_OBR_IWDG_SW_Pos (20U) |
3177 | #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00100000 */ |
3178 | #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00100000 */ |
3178 | #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG_SW */ |
3179 | #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG_SW */ |
3179 | #define FLASH_OBR_nRST_STOP_Pos (21U) |
3180 | #define FLASH_OBR_nRST_STOP_Pos (21U) |
3180 | #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00200000 */ |
3181 | #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00200000 */ |
3181 | #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ |
3182 | #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ |
3182 | #define FLASH_OBR_nRST_STDBY_Pos (22U) |
3183 | #define FLASH_OBR_nRST_STDBY_Pos (22U) |
3183 | #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00400000 */ |
3184 | #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00400000 */ |
3184 | #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ |
3185 | #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ |
3185 | #define FLASH_OBR_nRST_BFB2_Pos (23U) |
3186 | #define FLASH_OBR_nRST_BFB2_Pos (23U) |
3186 | #define FLASH_OBR_nRST_BFB2_Msk (0x1UL << FLASH_OBR_nRST_BFB2_Pos) /*!< 0x00800000 */ |
3187 | #define FLASH_OBR_nRST_BFB2_Msk (0x1UL << FLASH_OBR_nRST_BFB2_Pos) /*!< 0x00800000 */ |
3187 | #define FLASH_OBR_nRST_BFB2 FLASH_OBR_nRST_BFB2_Msk /*!< BFB2 */ |
3188 | #define FLASH_OBR_nRST_BFB2 FLASH_OBR_nRST_BFB2_Msk /*!< BFB2 */ |
3188 | |
3189 | 3189 | /****************** Bit definition for FLASH_WRPR register ******************/ |
|
3190 | /****************** Bit definition for FLASH_WRPR register ******************/ |
3190 | #define FLASH_WRPR1_WRP_Pos (0U) |
3191 | #define FLASH_WRPR1_WRP_Pos (0U) |
3191 | #define FLASH_WRPR1_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR1_WRP_Pos) /*!< 0xFFFFFFFF */ |
3192 | #define FLASH_WRPR1_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR1_WRP_Pos) /*!< 0xFFFFFFFF */ |
3192 | #define FLASH_WRPR1_WRP FLASH_WRPR1_WRP_Msk /*!< Write Protect sectors 0 to 31 */ |
3193 | #define FLASH_WRPR1_WRP FLASH_WRPR1_WRP_Msk /*!< Write Protect sectors 0 to 31 */ |
3193 | #define FLASH_WRPR2_WRP_Pos (0U) |
3194 | #define FLASH_WRPR2_WRP_Pos (0U) |
3194 | #define FLASH_WRPR2_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR2_WRP_Pos) /*!< 0xFFFFFFFF */ |
3195 | #define FLASH_WRPR2_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR2_WRP_Pos) /*!< 0xFFFFFFFF */ |
3195 | #define FLASH_WRPR2_WRP FLASH_WRPR2_WRP_Msk /*!< Write Protect sectors 32 to 63 */ |
3196 | #define FLASH_WRPR2_WRP FLASH_WRPR2_WRP_Msk /*!< Write Protect sectors 32 to 63 */ |
3196 | #define FLASH_WRPR3_WRP_Pos (0U) |
3197 | #define FLASH_WRPR3_WRP_Pos (0U) |
3197 | #define FLASH_WRPR3_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR3_WRP_Pos) /*!< 0xFFFFFFFF */ |
3198 | #define FLASH_WRPR3_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR3_WRP_Pos) /*!< 0xFFFFFFFF */ |
3198 | #define FLASH_WRPR3_WRP FLASH_WRPR3_WRP_Msk /*!< Write Protect sectors 64 to 95 */ |
3199 | #define FLASH_WRPR3_WRP FLASH_WRPR3_WRP_Msk /*!< Write Protect sectors 64 to 95 */ |
3199 | #define FLASH_WRPR4_WRP_Pos (0U) |
3200 | #define FLASH_WRPR4_WRP_Pos (0U) |
3200 | #define FLASH_WRPR4_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR4_WRP_Pos) /*!< 0xFFFFFFFF */ |
3201 | #define FLASH_WRPR4_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR4_WRP_Pos) /*!< 0xFFFFFFFF */ |
3201 | #define FLASH_WRPR4_WRP FLASH_WRPR4_WRP_Msk /*!< Write Protect sectors 96 to 127 */ |
3202 | #define FLASH_WRPR4_WRP FLASH_WRPR4_WRP_Msk /*!< Write Protect sectors 96 to 127 */ |
3202 | |
3203 | 3203 | /******************************************************************************/ |
|
3204 | /******************************************************************************/ |
3204 | /* */ |
3205 | /* */ |
3205 | /* General Purpose I/O */ |
3206 | /* General Purpose I/O */ |
3206 | /* */ |
3207 | /* */ |
3207 | /******************************************************************************/ |
3208 | /******************************************************************************/ |
3208 | /****************** Bits definition for GPIO_MODER register *****************/ |
3209 | /****************** Bits definition for GPIO_MODER register *****************/ |
3209 | #define GPIO_MODER_MODER0_Pos (0U) |
3210 | #define GPIO_MODER_MODER0_Pos (0U) |
3210 | #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */ |
3211 | #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */ |
3211 | #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk |
3212 | #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk |
3212 | #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */ |
3213 | #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */ |
3213 | #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */ |
3214 | #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */ |
3214 | |
3215 | 3215 | #define GPIO_MODER_MODER1_Pos (2U) |
|
3216 | #define GPIO_MODER_MODER1_Pos (2U) |
3216 | #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */ |
3217 | #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */ |
3217 | #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk |
3218 | #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk |
3218 | #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */ |
3219 | #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */ |
3219 | #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */ |
3220 | #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */ |
3220 | |
3221 | 3221 | #define GPIO_MODER_MODER2_Pos (4U) |
|
3222 | #define GPIO_MODER_MODER2_Pos (4U) |
3222 | #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */ |
3223 | #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */ |
3223 | #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk |
3224 | #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk |
3224 | #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */ |
3225 | #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */ |
3225 | #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */ |
3226 | #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */ |
3226 | |
3227 | 3227 | #define GPIO_MODER_MODER3_Pos (6U) |
|
3228 | #define GPIO_MODER_MODER3_Pos (6U) |
3228 | #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */ |
3229 | #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */ |
3229 | #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk |
3230 | #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk |
3230 | #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */ |
3231 | #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */ |
3231 | #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */ |
3232 | #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */ |
3232 | |
3233 | 3233 | #define GPIO_MODER_MODER4_Pos (8U) |
|
3234 | #define GPIO_MODER_MODER4_Pos (8U) |
3234 | #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */ |
3235 | #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */ |
3235 | #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk |
3236 | #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk |
3236 | #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */ |
3237 | #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */ |
3237 | #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */ |
3238 | #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */ |
3238 | |
3239 | 3239 | #define GPIO_MODER_MODER5_Pos (10U) |
|
3240 | #define GPIO_MODER_MODER5_Pos (10U) |
3240 | #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */ |
3241 | #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */ |
3241 | #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk |
3242 | #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk |
3242 | #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */ |
3243 | #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */ |
3243 | #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */ |
3244 | #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */ |
3244 | |
3245 | 3245 | #define GPIO_MODER_MODER6_Pos (12U) |
|
3246 | #define GPIO_MODER_MODER6_Pos (12U) |
3246 | #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */ |
3247 | #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */ |
3247 | #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk |
3248 | #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk |
3248 | #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */ |
3249 | #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */ |
3249 | #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */ |
3250 | #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */ |
3250 | |
3251 | 3251 | #define GPIO_MODER_MODER7_Pos (14U) |
|
3252 | #define GPIO_MODER_MODER7_Pos (14U) |
3252 | #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */ |
3253 | #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */ |
3253 | #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk |
3254 | #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk |
3254 | #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */ |
3255 | #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */ |
3255 | #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */ |
3256 | #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */ |
3256 | |
3257 | 3257 | #define GPIO_MODER_MODER8_Pos (16U) |
|
3258 | #define GPIO_MODER_MODER8_Pos (16U) |
3258 | #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */ |
3259 | #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */ |
3259 | #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk |
3260 | #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk |
3260 | #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */ |
3261 | #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */ |
3261 | #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */ |
3262 | #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */ |
3262 | |
3263 | 3263 | #define GPIO_MODER_MODER9_Pos (18U) |
|
3264 | #define GPIO_MODER_MODER9_Pos (18U) |
3264 | #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */ |
3265 | #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */ |
3265 | #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk |
3266 | #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk |
3266 | #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */ |
3267 | #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */ |
3267 | #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */ |
3268 | #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */ |
3268 | |
3269 | 3269 | #define GPIO_MODER_MODER10_Pos (20U) |
|
3270 | #define GPIO_MODER_MODER10_Pos (20U) |
3270 | #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */ |
3271 | #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */ |
3271 | #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk |
3272 | #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk |
3272 | #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */ |
3273 | #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */ |
3273 | #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */ |
3274 | #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */ |
3274 | |
3275 | 3275 | #define GPIO_MODER_MODER11_Pos (22U) |
|
3276 | #define GPIO_MODER_MODER11_Pos (22U) |
3276 | #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */ |
3277 | #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */ |
3277 | #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk |
3278 | #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk |
3278 | #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */ |
3279 | #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */ |
3279 | #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */ |
3280 | #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */ |
3280 | |
3281 | 3281 | #define GPIO_MODER_MODER12_Pos (24U) |
|
3282 | #define GPIO_MODER_MODER12_Pos (24U) |
3282 | #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */ |
3283 | #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */ |
3283 | #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk |
3284 | #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk |
3284 | #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */ |
3285 | #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */ |
3285 | #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */ |
3286 | #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */ |
3286 | |
3287 | 3287 | #define GPIO_MODER_MODER13_Pos (26U) |
|
3288 | #define GPIO_MODER_MODER13_Pos (26U) |
3288 | #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */ |
3289 | #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */ |
3289 | #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk |
3290 | #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk |
3290 | #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */ |
3291 | #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */ |
3291 | #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */ |
3292 | #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */ |
3292 | |
3293 | 3293 | #define GPIO_MODER_MODER14_Pos (28U) |
|
3294 | #define GPIO_MODER_MODER14_Pos (28U) |
3294 | #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */ |
3295 | #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */ |
3295 | #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk |
3296 | #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk |
3296 | #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */ |
3297 | #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */ |
3297 | #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */ |
3298 | #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */ |
3298 | |
3299 | 3299 | #define GPIO_MODER_MODER15_Pos (30U) |
|
3300 | #define GPIO_MODER_MODER15_Pos (30U) |
3300 | #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */ |
3301 | #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */ |
3301 | #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk |
3302 | #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk |
3302 | #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */ |
3303 | #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */ |
3303 | #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */ |
3304 | #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */ |
3304 | |
3305 | 3305 | /****************** Bits definition for GPIO_OTYPER register ****************/ |
|
3306 | /****************** Bits definition for GPIO_OTYPER register ****************/ |
3306 | #define GPIO_OTYPER_OT_0 (0x00000001U) |
3307 | #define GPIO_OTYPER_OT_0 (0x00000001U) |
3307 | #define GPIO_OTYPER_OT_1 (0x00000002U) |
3308 | #define GPIO_OTYPER_OT_1 (0x00000002U) |
3308 | #define GPIO_OTYPER_OT_2 (0x00000004U) |
3309 | #define GPIO_OTYPER_OT_2 (0x00000004U) |
3309 | #define GPIO_OTYPER_OT_3 (0x00000008U) |
3310 | #define GPIO_OTYPER_OT_3 (0x00000008U) |
3310 | #define GPIO_OTYPER_OT_4 (0x00000010U) |
3311 | #define GPIO_OTYPER_OT_4 (0x00000010U) |
3311 | #define GPIO_OTYPER_OT_5 (0x00000020U) |
3312 | #define GPIO_OTYPER_OT_5 (0x00000020U) |
3312 | #define GPIO_OTYPER_OT_6 (0x00000040U) |
3313 | #define GPIO_OTYPER_OT_6 (0x00000040U) |
3313 | #define GPIO_OTYPER_OT_7 (0x00000080U) |
3314 | #define GPIO_OTYPER_OT_7 (0x00000080U) |
3314 | #define GPIO_OTYPER_OT_8 (0x00000100U) |
3315 | #define GPIO_OTYPER_OT_8 (0x00000100U) |
3315 | #define GPIO_OTYPER_OT_9 (0x00000200U) |
3316 | #define GPIO_OTYPER_OT_9 (0x00000200U) |
3316 | #define GPIO_OTYPER_OT_10 (0x00000400U) |
3317 | #define GPIO_OTYPER_OT_10 (0x00000400U) |
3317 | #define GPIO_OTYPER_OT_11 (0x00000800U) |
3318 | #define GPIO_OTYPER_OT_11 (0x00000800U) |
3318 | #define GPIO_OTYPER_OT_12 (0x00001000U) |
3319 | #define GPIO_OTYPER_OT_12 (0x00001000U) |
3319 | #define GPIO_OTYPER_OT_13 (0x00002000U) |
3320 | #define GPIO_OTYPER_OT_13 (0x00002000U) |
3320 | #define GPIO_OTYPER_OT_14 (0x00004000U) |
3321 | #define GPIO_OTYPER_OT_14 (0x00004000U) |
3321 | #define GPIO_OTYPER_OT_15 (0x00008000U) |
3322 | #define GPIO_OTYPER_OT_15 (0x00008000U) |
3322 | |
3323 | 3323 | /****************** Bits definition for GPIO_OSPEEDR register ***************/ |
|
3324 | /****************** Bits definition for GPIO_OSPEEDR register ***************/ |
3324 | #define GPIO_OSPEEDER_OSPEEDR0_Pos (0U) |
3325 | #define GPIO_OSPEEDER_OSPEEDR0_Pos (0U) |
3325 | #define GPIO_OSPEEDER_OSPEEDR0_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000003 */ |
3326 | #define GPIO_OSPEEDER_OSPEEDR0_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000003 */ |
3326 | #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDER_OSPEEDR0_Msk |
3327 | #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDER_OSPEEDR0_Msk |
3327 | #define GPIO_OSPEEDER_OSPEEDR0_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000001 */ |
3328 | #define GPIO_OSPEEDER_OSPEEDR0_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000001 */ |
3328 | #define GPIO_OSPEEDER_OSPEEDR0_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000002 */ |
3329 | #define GPIO_OSPEEDER_OSPEEDR0_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000002 */ |
3329 | |
3330 | 3330 | #define GPIO_OSPEEDER_OSPEEDR1_Pos (2U) |
|
3331 | #define GPIO_OSPEEDER_OSPEEDR1_Pos (2U) |
3331 | #define GPIO_OSPEEDER_OSPEEDR1_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x0000000C */ |
3332 | #define GPIO_OSPEEDER_OSPEEDR1_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x0000000C */ |
3332 | #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDER_OSPEEDR1_Msk |
3333 | #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDER_OSPEEDR1_Msk |
3333 | #define GPIO_OSPEEDER_OSPEEDR1_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000004 */ |
3334 | #define GPIO_OSPEEDER_OSPEEDR1_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000004 */ |
3334 | #define GPIO_OSPEEDER_OSPEEDR1_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000008 */ |
3335 | #define GPIO_OSPEEDER_OSPEEDR1_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000008 */ |
3335 | |
3336 | 3336 | #define GPIO_OSPEEDER_OSPEEDR2_Pos (4U) |
|
3337 | #define GPIO_OSPEEDER_OSPEEDR2_Pos (4U) |
3337 | #define GPIO_OSPEEDER_OSPEEDR2_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000030 */ |
3338 | #define GPIO_OSPEEDER_OSPEEDR2_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000030 */ |
3338 | #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDER_OSPEEDR2_Msk |
3339 | #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDER_OSPEEDR2_Msk |
3339 | #define GPIO_OSPEEDER_OSPEEDR2_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000010 */ |
3340 | #define GPIO_OSPEEDER_OSPEEDR2_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000010 */ |
3340 | #define GPIO_OSPEEDER_OSPEEDR2_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000020 */ |
3341 | #define GPIO_OSPEEDER_OSPEEDR2_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000020 */ |
3341 | |
3342 | 3342 | #define GPIO_OSPEEDER_OSPEEDR3_Pos (6U) |
|
3343 | #define GPIO_OSPEEDER_OSPEEDR3_Pos (6U) |
3343 | #define GPIO_OSPEEDER_OSPEEDR3_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x000000C0 */ |
3344 | #define GPIO_OSPEEDER_OSPEEDR3_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x000000C0 */ |
3344 | #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDER_OSPEEDR3_Msk |
3345 | #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDER_OSPEEDR3_Msk |
3345 | #define GPIO_OSPEEDER_OSPEEDR3_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000040 */ |
3346 | #define GPIO_OSPEEDER_OSPEEDR3_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000040 */ |
3346 | #define GPIO_OSPEEDER_OSPEEDR3_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000080 */ |
3347 | #define GPIO_OSPEEDER_OSPEEDR3_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000080 */ |
3347 | |
3348 | 3348 | #define GPIO_OSPEEDER_OSPEEDR4_Pos (8U) |
|
3349 | #define GPIO_OSPEEDER_OSPEEDR4_Pos (8U) |
3349 | #define GPIO_OSPEEDER_OSPEEDR4_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000300 */ |
3350 | #define GPIO_OSPEEDER_OSPEEDR4_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000300 */ |
3350 | #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDER_OSPEEDR4_Msk |
3351 | #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDER_OSPEEDR4_Msk |
3351 | #define GPIO_OSPEEDER_OSPEEDR4_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000100 */ |
3352 | #define GPIO_OSPEEDER_OSPEEDR4_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000100 */ |
3352 | #define GPIO_OSPEEDER_OSPEEDR4_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000200 */ |
3353 | #define GPIO_OSPEEDER_OSPEEDR4_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000200 */ |
3353 | |
3354 | 3354 | #define GPIO_OSPEEDER_OSPEEDR5_Pos (10U) |
|
3355 | #define GPIO_OSPEEDER_OSPEEDR5_Pos (10U) |
3355 | #define GPIO_OSPEEDER_OSPEEDR5_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000C00 */ |
3356 | #define GPIO_OSPEEDER_OSPEEDR5_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000C00 */ |
3356 | #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDER_OSPEEDR5_Msk |
3357 | #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDER_OSPEEDR5_Msk |
3357 | #define GPIO_OSPEEDER_OSPEEDR5_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000400 */ |
3358 | #define GPIO_OSPEEDER_OSPEEDR5_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000400 */ |
3358 | #define GPIO_OSPEEDER_OSPEEDR5_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000800 */ |
3359 | #define GPIO_OSPEEDER_OSPEEDR5_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000800 */ |
3359 | |
3360 | 3360 | #define GPIO_OSPEEDER_OSPEEDR6_Pos (12U) |
|
3361 | #define GPIO_OSPEEDER_OSPEEDR6_Pos (12U) |
3361 | #define GPIO_OSPEEDER_OSPEEDR6_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00003000 */ |
3362 | #define GPIO_OSPEEDER_OSPEEDR6_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00003000 */ |
3362 | #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDER_OSPEEDR6_Msk |
3363 | #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDER_OSPEEDR6_Msk |
3363 | #define GPIO_OSPEEDER_OSPEEDR6_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00001000 */ |
3364 | #define GPIO_OSPEEDER_OSPEEDR6_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00001000 */ |
3364 | #define GPIO_OSPEEDER_OSPEEDR6_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00002000 */ |
3365 | #define GPIO_OSPEEDER_OSPEEDR6_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00002000 */ |
3365 | |
3366 | 3366 | #define GPIO_OSPEEDER_OSPEEDR7_Pos (14U) |
|
3367 | #define GPIO_OSPEEDER_OSPEEDR7_Pos (14U) |
3367 | #define GPIO_OSPEEDER_OSPEEDR7_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x0000C000 */ |
3368 | #define GPIO_OSPEEDER_OSPEEDR7_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x0000C000 */ |
3368 | #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDER_OSPEEDR7_Msk |
3369 | #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDER_OSPEEDR7_Msk |
3369 | #define GPIO_OSPEEDER_OSPEEDR7_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00004000 */ |
3370 | #define GPIO_OSPEEDER_OSPEEDR7_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00004000 */ |
3370 | #define GPIO_OSPEEDER_OSPEEDR7_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00008000 */ |
3371 | #define GPIO_OSPEEDER_OSPEEDR7_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00008000 */ |
3371 | |
3372 | 3372 | #define GPIO_OSPEEDER_OSPEEDR8_Pos (16U) |
|
3373 | #define GPIO_OSPEEDER_OSPEEDR8_Pos (16U) |
3373 | #define GPIO_OSPEEDER_OSPEEDR8_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00030000 */ |
3374 | #define GPIO_OSPEEDER_OSPEEDR8_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00030000 */ |
3374 | #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDER_OSPEEDR8_Msk |
3375 | #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDER_OSPEEDR8_Msk |
3375 | #define GPIO_OSPEEDER_OSPEEDR8_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00010000 */ |
3376 | #define GPIO_OSPEEDER_OSPEEDR8_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00010000 */ |
3376 | #define GPIO_OSPEEDER_OSPEEDR8_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00020000 */ |
3377 | #define GPIO_OSPEEDER_OSPEEDR8_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00020000 */ |
3377 | |
3378 | 3378 | #define GPIO_OSPEEDER_OSPEEDR9_Pos (18U) |
|
3379 | #define GPIO_OSPEEDER_OSPEEDR9_Pos (18U) |
3379 | #define GPIO_OSPEEDER_OSPEEDR9_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x000C0000 */ |
3380 | #define GPIO_OSPEEDER_OSPEEDR9_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x000C0000 */ |
3380 | #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDER_OSPEEDR9_Msk |
3381 | #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDER_OSPEEDR9_Msk |
3381 | #define GPIO_OSPEEDER_OSPEEDR9_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00040000 */ |
3382 | #define GPIO_OSPEEDER_OSPEEDR9_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00040000 */ |
3382 | #define GPIO_OSPEEDER_OSPEEDR9_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00080000 */ |
3383 | #define GPIO_OSPEEDER_OSPEEDR9_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00080000 */ |
3383 | |
3384 | 3384 | #define GPIO_OSPEEDER_OSPEEDR10_Pos (20U) |
|
3385 | #define GPIO_OSPEEDER_OSPEEDR10_Pos (20U) |
3385 | #define GPIO_OSPEEDER_OSPEEDR10_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00300000 */ |
3386 | #define GPIO_OSPEEDER_OSPEEDR10_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00300000 */ |
3386 | #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDER_OSPEEDR10_Msk |
3387 | #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDER_OSPEEDR10_Msk |
3387 | #define GPIO_OSPEEDER_OSPEEDR10_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00100000 */ |
3388 | #define GPIO_OSPEEDER_OSPEEDR10_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00100000 */ |
3388 | #define GPIO_OSPEEDER_OSPEEDR10_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00200000 */ |
3389 | #define GPIO_OSPEEDER_OSPEEDR10_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00200000 */ |
3389 | |
3390 | 3390 | #define GPIO_OSPEEDER_OSPEEDR11_Pos (22U) |
|
3391 | #define GPIO_OSPEEDER_OSPEEDR11_Pos (22U) |
3391 | #define GPIO_OSPEEDER_OSPEEDR11_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00C00000 */ |
3392 | #define GPIO_OSPEEDER_OSPEEDR11_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00C00000 */ |
3392 | #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDER_OSPEEDR11_Msk |
3393 | #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDER_OSPEEDR11_Msk |
3393 | #define GPIO_OSPEEDER_OSPEEDR11_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00400000 */ |
3394 | #define GPIO_OSPEEDER_OSPEEDR11_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00400000 */ |
3394 | #define GPIO_OSPEEDER_OSPEEDR11_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00800000 */ |
3395 | #define GPIO_OSPEEDER_OSPEEDR11_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00800000 */ |
3395 | |
3396 | 3396 | #define GPIO_OSPEEDER_OSPEEDR12_Pos (24U) |
|
3397 | #define GPIO_OSPEEDER_OSPEEDR12_Pos (24U) |
3397 | #define GPIO_OSPEEDER_OSPEEDR12_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x03000000 */ |
3398 | #define GPIO_OSPEEDER_OSPEEDR12_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x03000000 */ |
3398 | #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDER_OSPEEDR12_Msk |
3399 | #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDER_OSPEEDR12_Msk |
3399 | #define GPIO_OSPEEDER_OSPEEDR12_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x01000000 */ |
3400 | #define GPIO_OSPEEDER_OSPEEDR12_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x01000000 */ |
3400 | #define GPIO_OSPEEDER_OSPEEDR12_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x02000000 */ |
3401 | #define GPIO_OSPEEDER_OSPEEDR12_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x02000000 */ |
3401 | |
3402 | 3402 | #define GPIO_OSPEEDER_OSPEEDR13_Pos (26U) |
|
3403 | #define GPIO_OSPEEDER_OSPEEDR13_Pos (26U) |
3403 | #define GPIO_OSPEEDER_OSPEEDR13_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x0C000000 */ |
3404 | #define GPIO_OSPEEDER_OSPEEDR13_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x0C000000 */ |
3404 | #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDER_OSPEEDR13_Msk |
3405 | #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDER_OSPEEDR13_Msk |
3405 | #define GPIO_OSPEEDER_OSPEEDR13_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x04000000 */ |
3406 | #define GPIO_OSPEEDER_OSPEEDR13_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x04000000 */ |
3406 | #define GPIO_OSPEEDER_OSPEEDR13_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x08000000 */ |
3407 | #define GPIO_OSPEEDER_OSPEEDR13_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x08000000 */ |
3407 | |
3408 | 3408 | #define GPIO_OSPEEDER_OSPEEDR14_Pos (28U) |
|
3409 | #define GPIO_OSPEEDER_OSPEEDR14_Pos (28U) |
3409 | #define GPIO_OSPEEDER_OSPEEDR14_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x30000000 */ |
3410 | #define GPIO_OSPEEDER_OSPEEDR14_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x30000000 */ |
3410 | #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDER_OSPEEDR14_Msk |
3411 | #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDER_OSPEEDR14_Msk |
3411 | #define GPIO_OSPEEDER_OSPEEDR14_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x10000000 */ |
3412 | #define GPIO_OSPEEDER_OSPEEDR14_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x10000000 */ |
3412 | #define GPIO_OSPEEDER_OSPEEDR14_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x20000000 */ |
3413 | #define GPIO_OSPEEDER_OSPEEDR14_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x20000000 */ |
3413 | |
3414 | 3414 | #define GPIO_OSPEEDER_OSPEEDR15_Pos (30U) |
|
3415 | #define GPIO_OSPEEDER_OSPEEDR15_Pos (30U) |
3415 | #define GPIO_OSPEEDER_OSPEEDR15_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0xC0000000 */ |
3416 | #define GPIO_OSPEEDER_OSPEEDR15_Msk (0x3UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0xC0000000 */ |
3416 | #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDER_OSPEEDR15_Msk |
3417 | #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDER_OSPEEDR15_Msk |
3417 | #define GPIO_OSPEEDER_OSPEEDR15_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x40000000 */ |
3418 | #define GPIO_OSPEEDER_OSPEEDR15_0 (0x1UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x40000000 */ |
3418 | #define GPIO_OSPEEDER_OSPEEDR15_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x80000000 */ |
3419 | #define GPIO_OSPEEDER_OSPEEDR15_1 (0x2UL << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x80000000 */ |
3419 | |
3420 | 3420 | /****************** Bits definition for GPIO_PUPDR register *****************/ |
|
3421 | /****************** Bits definition for GPIO_PUPDR register *****************/ |
3421 | #define GPIO_PUPDR_PUPDR0_Pos (0U) |
3422 | #define GPIO_PUPDR_PUPDR0_Pos (0U) |
3422 | #define GPIO_PUPDR_PUPDR0_Msk (0x3UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */ |
3423 | #define GPIO_PUPDR_PUPDR0_Msk (0x3UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */ |
3423 | #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk |
3424 | #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk |
3424 | #define GPIO_PUPDR_PUPDR0_0 (0x1UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */ |
3425 | #define GPIO_PUPDR_PUPDR0_0 (0x1UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */ |
3425 | #define GPIO_PUPDR_PUPDR0_1 (0x2UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */ |
3426 | #define GPIO_PUPDR_PUPDR0_1 (0x2UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */ |
3426 | |
3427 | 3427 | #define GPIO_PUPDR_PUPDR1_Pos (2U) |
|
3428 | #define GPIO_PUPDR_PUPDR1_Pos (2U) |
3428 | #define GPIO_PUPDR_PUPDR1_Msk (0x3UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */ |
3429 | #define GPIO_PUPDR_PUPDR1_Msk (0x3UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */ |
3429 | #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk |
3430 | #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk |
3430 | #define GPIO_PUPDR_PUPDR1_0 (0x1UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */ |
3431 | #define GPIO_PUPDR_PUPDR1_0 (0x1UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */ |
3431 | #define GPIO_PUPDR_PUPDR1_1 (0x2UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */ |
3432 | #define GPIO_PUPDR_PUPDR1_1 (0x2UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */ |
3432 | |
3433 | 3433 | #define GPIO_PUPDR_PUPDR2_Pos (4U) |
|
3434 | #define GPIO_PUPDR_PUPDR2_Pos (4U) |
3434 | #define GPIO_PUPDR_PUPDR2_Msk (0x3UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */ |
3435 | #define GPIO_PUPDR_PUPDR2_Msk (0x3UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */ |
3435 | #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk |
3436 | #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk |
3436 | #define GPIO_PUPDR_PUPDR2_0 (0x1UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */ |
3437 | #define GPIO_PUPDR_PUPDR2_0 (0x1UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */ |
3437 | #define GPIO_PUPDR_PUPDR2_1 (0x2UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */ |
3438 | #define GPIO_PUPDR_PUPDR2_1 (0x2UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */ |
3438 | |
3439 | 3439 | #define GPIO_PUPDR_PUPDR3_Pos (6U) |
|
3440 | #define GPIO_PUPDR_PUPDR3_Pos (6U) |
3440 | #define GPIO_PUPDR_PUPDR3_Msk (0x3UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */ |
3441 | #define GPIO_PUPDR_PUPDR3_Msk (0x3UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */ |
3441 | #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk |
3442 | #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk |
3442 | #define GPIO_PUPDR_PUPDR3_0 (0x1UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */ |
3443 | #define GPIO_PUPDR_PUPDR3_0 (0x1UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */ |
3443 | #define GPIO_PUPDR_PUPDR3_1 (0x2UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */ |
3444 | #define GPIO_PUPDR_PUPDR3_1 (0x2UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */ |
3444 | |
3445 | 3445 | #define GPIO_PUPDR_PUPDR4_Pos (8U) |
|
3446 | #define GPIO_PUPDR_PUPDR4_Pos (8U) |
3446 | #define GPIO_PUPDR_PUPDR4_Msk (0x3UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */ |
3447 | #define GPIO_PUPDR_PUPDR4_Msk (0x3UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */ |
3447 | #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk |
3448 | #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk |
3448 | #define GPIO_PUPDR_PUPDR4_0 (0x1UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */ |
3449 | #define GPIO_PUPDR_PUPDR4_0 (0x1UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */ |
3449 | #define GPIO_PUPDR_PUPDR4_1 (0x2UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */ |
3450 | #define GPIO_PUPDR_PUPDR4_1 (0x2UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */ |
3450 | |
3451 | 3451 | #define GPIO_PUPDR_PUPDR5_Pos (10U) |
|
3452 | #define GPIO_PUPDR_PUPDR5_Pos (10U) |
3452 | #define GPIO_PUPDR_PUPDR5_Msk (0x3UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */ |
3453 | #define GPIO_PUPDR_PUPDR5_Msk (0x3UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */ |
3453 | #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk |
3454 | #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk |
3454 | #define GPIO_PUPDR_PUPDR5_0 (0x1UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */ |
3455 | #define GPIO_PUPDR_PUPDR5_0 (0x1UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */ |
3455 | #define GPIO_PUPDR_PUPDR5_1 (0x2UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */ |
3456 | #define GPIO_PUPDR_PUPDR5_1 (0x2UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */ |
3456 | |
3457 | 3457 | #define GPIO_PUPDR_PUPDR6_Pos (12U) |
|
3458 | #define GPIO_PUPDR_PUPDR6_Pos (12U) |
3458 | #define GPIO_PUPDR_PUPDR6_Msk (0x3UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */ |
3459 | #define GPIO_PUPDR_PUPDR6_Msk (0x3UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */ |
3459 | #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk |
3460 | #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk |
3460 | #define GPIO_PUPDR_PUPDR6_0 (0x1UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */ |
3461 | #define GPIO_PUPDR_PUPDR6_0 (0x1UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */ |
3461 | #define GPIO_PUPDR_PUPDR6_1 (0x2UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */ |
3462 | #define GPIO_PUPDR_PUPDR6_1 (0x2UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */ |
3462 | |
3463 | 3463 | #define GPIO_PUPDR_PUPDR7_Pos (14U) |
|
3464 | #define GPIO_PUPDR_PUPDR7_Pos (14U) |
3464 | #define GPIO_PUPDR_PUPDR7_Msk (0x3UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */ |
3465 | #define GPIO_PUPDR_PUPDR7_Msk (0x3UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */ |
3465 | #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk |
3466 | #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk |
3466 | #define GPIO_PUPDR_PUPDR7_0 (0x1UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */ |
3467 | #define GPIO_PUPDR_PUPDR7_0 (0x1UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */ |
3467 | #define GPIO_PUPDR_PUPDR7_1 (0x2UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */ |
3468 | #define GPIO_PUPDR_PUPDR7_1 (0x2UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */ |
3468 | |
3469 | 3469 | #define GPIO_PUPDR_PUPDR8_Pos (16U) |
|
3470 | #define GPIO_PUPDR_PUPDR8_Pos (16U) |
3470 | #define GPIO_PUPDR_PUPDR8_Msk (0x3UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */ |
3471 | #define GPIO_PUPDR_PUPDR8_Msk (0x3UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */ |
3471 | #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk |
3472 | #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk |
3472 | #define GPIO_PUPDR_PUPDR8_0 (0x1UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */ |
3473 | #define GPIO_PUPDR_PUPDR8_0 (0x1UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */ |
3473 | #define GPIO_PUPDR_PUPDR8_1 (0x2UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */ |
3474 | #define GPIO_PUPDR_PUPDR8_1 (0x2UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */ |
3474 | |
3475 | 3475 | #define GPIO_PUPDR_PUPDR9_Pos (18U) |
|
3476 | #define GPIO_PUPDR_PUPDR9_Pos (18U) |
3476 | #define GPIO_PUPDR_PUPDR9_Msk (0x3UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */ |
3477 | #define GPIO_PUPDR_PUPDR9_Msk (0x3UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */ |
3477 | #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk |
3478 | #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk |
3478 | #define GPIO_PUPDR_PUPDR9_0 (0x1UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */ |
3479 | #define GPIO_PUPDR_PUPDR9_0 (0x1UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */ |
3479 | #define GPIO_PUPDR_PUPDR9_1 (0x2UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */ |
3480 | #define GPIO_PUPDR_PUPDR9_1 (0x2UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */ |
3480 | |
3481 | 3481 | #define GPIO_PUPDR_PUPDR10_Pos (20U) |
|
3482 | #define GPIO_PUPDR_PUPDR10_Pos (20U) |
3482 | #define GPIO_PUPDR_PUPDR10_Msk (0x3UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */ |
3483 | #define GPIO_PUPDR_PUPDR10_Msk (0x3UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */ |
3483 | #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk |
3484 | #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk |
3484 | #define GPIO_PUPDR_PUPDR10_0 (0x1UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */ |
3485 | #define GPIO_PUPDR_PUPDR10_0 (0x1UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */ |
3485 | #define GPIO_PUPDR_PUPDR10_1 (0x2UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */ |
3486 | #define GPIO_PUPDR_PUPDR10_1 (0x2UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */ |
3486 | |
3487 | 3487 | #define GPIO_PUPDR_PUPDR11_Pos (22U) |
|
3488 | #define GPIO_PUPDR_PUPDR11_Pos (22U) |
3488 | #define GPIO_PUPDR_PUPDR11_Msk (0x3UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */ |
3489 | #define GPIO_PUPDR_PUPDR11_Msk (0x3UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */ |
3489 | #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk |
3490 | #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk |
3490 | #define GPIO_PUPDR_PUPDR11_0 (0x1UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */ |
3491 | #define GPIO_PUPDR_PUPDR11_0 (0x1UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */ |
3491 | #define GPIO_PUPDR_PUPDR11_1 (0x2UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */ |
3492 | #define GPIO_PUPDR_PUPDR11_1 (0x2UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */ |
3492 | |
3493 | 3493 | #define GPIO_PUPDR_PUPDR12_Pos (24U) |
|
3494 | #define GPIO_PUPDR_PUPDR12_Pos (24U) |
3494 | #define GPIO_PUPDR_PUPDR12_Msk (0x3UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */ |
3495 | #define GPIO_PUPDR_PUPDR12_Msk (0x3UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */ |
3495 | #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk |
3496 | #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk |
3496 | #define GPIO_PUPDR_PUPDR12_0 (0x1UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */ |
3497 | #define GPIO_PUPDR_PUPDR12_0 (0x1UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */ |
3497 | #define GPIO_PUPDR_PUPDR12_1 (0x2UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */ |
3498 | #define GPIO_PUPDR_PUPDR12_1 (0x2UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */ |
3498 | |
3499 | 3499 | #define GPIO_PUPDR_PUPDR13_Pos (26U) |
|
3500 | #define GPIO_PUPDR_PUPDR13_Pos (26U) |
3500 | #define GPIO_PUPDR_PUPDR13_Msk (0x3UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */ |
3501 | #define GPIO_PUPDR_PUPDR13_Msk (0x3UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */ |
3501 | #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk |
3502 | #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk |
3502 | #define GPIO_PUPDR_PUPDR13_0 (0x1UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */ |
3503 | #define GPIO_PUPDR_PUPDR13_0 (0x1UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */ |
3503 | #define GPIO_PUPDR_PUPDR13_1 (0x2UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */ |
3504 | #define GPIO_PUPDR_PUPDR13_1 (0x2UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */ |
3504 | |
3505 | 3505 | #define GPIO_PUPDR_PUPDR14_Pos (28U) |
|
3506 | #define GPIO_PUPDR_PUPDR14_Pos (28U) |
3506 | #define GPIO_PUPDR_PUPDR14_Msk (0x3UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */ |
3507 | #define GPIO_PUPDR_PUPDR14_Msk (0x3UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */ |
3507 | #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk |
3508 | #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk |
3508 | #define GPIO_PUPDR_PUPDR14_0 (0x1UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */ |
3509 | #define GPIO_PUPDR_PUPDR14_0 (0x1UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */ |
3509 | #define GPIO_PUPDR_PUPDR14_1 (0x2UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */ |
3510 | #define GPIO_PUPDR_PUPDR14_1 (0x2UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */ |
3510 | #define GPIO_PUPDR_PUPDR15_Pos (30U) |
3511 | #define GPIO_PUPDR_PUPDR15_Pos (30U) |
3511 | #define GPIO_PUPDR_PUPDR15_Msk (0x3UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */ |
3512 | #define GPIO_PUPDR_PUPDR15_Msk (0x3UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */ |
3512 | #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk |
3513 | #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk |
3513 | #define GPIO_PUPDR_PUPDR15_0 (0x1UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */ |
3514 | #define GPIO_PUPDR_PUPDR15_0 (0x1UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */ |
3514 | #define GPIO_PUPDR_PUPDR15_1 (0x2UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */ |
3515 | #define GPIO_PUPDR_PUPDR15_1 (0x2UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */ |
3515 | |
3516 | 3516 | /****************** Bits definition for GPIO_IDR register *******************/ |
|
3517 | /****************** Bits definition for GPIO_IDR register *******************/ |
3517 | #define GPIO_IDR_IDR_0 (0x00000001U) |
3518 | #define GPIO_IDR_IDR_0 (0x00000001U) |
3518 | #define GPIO_IDR_IDR_1 (0x00000002U) |
3519 | #define GPIO_IDR_IDR_1 (0x00000002U) |
3519 | #define GPIO_IDR_IDR_2 (0x00000004U) |
3520 | #define GPIO_IDR_IDR_2 (0x00000004U) |
3520 | #define GPIO_IDR_IDR_3 (0x00000008U) |
3521 | #define GPIO_IDR_IDR_3 (0x00000008U) |
3521 | #define GPIO_IDR_IDR_4 (0x00000010U) |
3522 | #define GPIO_IDR_IDR_4 (0x00000010U) |
3522 | #define GPIO_IDR_IDR_5 (0x00000020U) |
3523 | #define GPIO_IDR_IDR_5 (0x00000020U) |
3523 | #define GPIO_IDR_IDR_6 (0x00000040U) |
3524 | #define GPIO_IDR_IDR_6 (0x00000040U) |
3524 | #define GPIO_IDR_IDR_7 (0x00000080U) |
3525 | #define GPIO_IDR_IDR_7 (0x00000080U) |
3525 | #define GPIO_IDR_IDR_8 (0x00000100U) |
3526 | #define GPIO_IDR_IDR_8 (0x00000100U) |
3526 | #define GPIO_IDR_IDR_9 (0x00000200U) |
3527 | #define GPIO_IDR_IDR_9 (0x00000200U) |
3527 | #define GPIO_IDR_IDR_10 (0x00000400U) |
3528 | #define GPIO_IDR_IDR_10 (0x00000400U) |
3528 | #define GPIO_IDR_IDR_11 (0x00000800U) |
3529 | #define GPIO_IDR_IDR_11 (0x00000800U) |
3529 | #define GPIO_IDR_IDR_12 (0x00001000U) |
3530 | #define GPIO_IDR_IDR_12 (0x00001000U) |
3530 | #define GPIO_IDR_IDR_13 (0x00002000U) |
3531 | #define GPIO_IDR_IDR_13 (0x00002000U) |
3531 | #define GPIO_IDR_IDR_14 (0x00004000U) |
3532 | #define GPIO_IDR_IDR_14 (0x00004000U) |
3532 | #define GPIO_IDR_IDR_15 (0x00008000U) |
3533 | #define GPIO_IDR_IDR_15 (0x00008000U) |
3533 | |
3534 | 3534 | /****************** Bits definition for GPIO_ODR register *******************/ |
|
3535 | /****************** Bits definition for GPIO_ODR register *******************/ |
3535 | #define GPIO_ODR_ODR_0 (0x00000001U) |
3536 | #define GPIO_ODR_ODR_0 (0x00000001U) |
3536 | #define GPIO_ODR_ODR_1 (0x00000002U) |
3537 | #define GPIO_ODR_ODR_1 (0x00000002U) |
3537 | #define GPIO_ODR_ODR_2 (0x00000004U) |
3538 | #define GPIO_ODR_ODR_2 (0x00000004U) |
3538 | #define GPIO_ODR_ODR_3 (0x00000008U) |
3539 | #define GPIO_ODR_ODR_3 (0x00000008U) |
3539 | #define GPIO_ODR_ODR_4 (0x00000010U) |
3540 | #define GPIO_ODR_ODR_4 (0x00000010U) |
3540 | #define GPIO_ODR_ODR_5 (0x00000020U) |
3541 | #define GPIO_ODR_ODR_5 (0x00000020U) |
3541 | #define GPIO_ODR_ODR_6 (0x00000040U) |
3542 | #define GPIO_ODR_ODR_6 (0x00000040U) |
3542 | #define GPIO_ODR_ODR_7 (0x00000080U) |
3543 | #define GPIO_ODR_ODR_7 (0x00000080U) |
3543 | #define GPIO_ODR_ODR_8 (0x00000100U) |
3544 | #define GPIO_ODR_ODR_8 (0x00000100U) |
3544 | #define GPIO_ODR_ODR_9 (0x00000200U) |
3545 | #define GPIO_ODR_ODR_9 (0x00000200U) |
3545 | #define GPIO_ODR_ODR_10 (0x00000400U) |
3546 | #define GPIO_ODR_ODR_10 (0x00000400U) |
3546 | #define GPIO_ODR_ODR_11 (0x00000800U) |
3547 | #define GPIO_ODR_ODR_11 (0x00000800U) |
3547 | #define GPIO_ODR_ODR_12 (0x00001000U) |
3548 | #define GPIO_ODR_ODR_12 (0x00001000U) |
3548 | #define GPIO_ODR_ODR_13 (0x00002000U) |
3549 | #define GPIO_ODR_ODR_13 (0x00002000U) |
3549 | #define GPIO_ODR_ODR_14 (0x00004000U) |
3550 | #define GPIO_ODR_ODR_14 (0x00004000U) |
3550 | #define GPIO_ODR_ODR_15 (0x00008000U) |
3551 | #define GPIO_ODR_ODR_15 (0x00008000U) |
3551 | |
3552 | 3552 | /****************** Bits definition for GPIO_BSRR register ******************/ |
|
3553 | /****************** Bits definition for GPIO_BSRR register ******************/ |
3553 | #define GPIO_BSRR_BS_0 (0x00000001U) |
3554 | #define GPIO_BSRR_BS_0 (0x00000001U) |
3554 | #define GPIO_BSRR_BS_1 (0x00000002U) |
3555 | #define GPIO_BSRR_BS_1 (0x00000002U) |
3555 | #define GPIO_BSRR_BS_2 (0x00000004U) |
3556 | #define GPIO_BSRR_BS_2 (0x00000004U) |
3556 | #define GPIO_BSRR_BS_3 (0x00000008U) |
3557 | #define GPIO_BSRR_BS_3 (0x00000008U) |
3557 | #define GPIO_BSRR_BS_4 (0x00000010U) |
3558 | #define GPIO_BSRR_BS_4 (0x00000010U) |
3558 | #define GPIO_BSRR_BS_5 (0x00000020U) |
3559 | #define GPIO_BSRR_BS_5 (0x00000020U) |
3559 | #define GPIO_BSRR_BS_6 (0x00000040U) |
3560 | #define GPIO_BSRR_BS_6 (0x00000040U) |
3560 | #define GPIO_BSRR_BS_7 (0x00000080U) |
3561 | #define GPIO_BSRR_BS_7 (0x00000080U) |
3561 | #define GPIO_BSRR_BS_8 (0x00000100U) |
3562 | #define GPIO_BSRR_BS_8 (0x00000100U) |
3562 | #define GPIO_BSRR_BS_9 (0x00000200U) |
3563 | #define GPIO_BSRR_BS_9 (0x00000200U) |
3563 | #define GPIO_BSRR_BS_10 (0x00000400U) |
3564 | #define GPIO_BSRR_BS_10 (0x00000400U) |
3564 | #define GPIO_BSRR_BS_11 (0x00000800U) |
3565 | #define GPIO_BSRR_BS_11 (0x00000800U) |
3565 | #define GPIO_BSRR_BS_12 (0x00001000U) |
3566 | #define GPIO_BSRR_BS_12 (0x00001000U) |
3566 | #define GPIO_BSRR_BS_13 (0x00002000U) |
3567 | #define GPIO_BSRR_BS_13 (0x00002000U) |
3567 | #define GPIO_BSRR_BS_14 (0x00004000U) |
3568 | #define GPIO_BSRR_BS_14 (0x00004000U) |
3568 | #define GPIO_BSRR_BS_15 (0x00008000U) |
3569 | #define GPIO_BSRR_BS_15 (0x00008000U) |
3569 | #define GPIO_BSRR_BR_0 (0x00010000U) |
3570 | #define GPIO_BSRR_BR_0 (0x00010000U) |
3570 | #define GPIO_BSRR_BR_1 (0x00020000U) |
3571 | #define GPIO_BSRR_BR_1 (0x00020000U) |
3571 | #define GPIO_BSRR_BR_2 (0x00040000U) |
3572 | #define GPIO_BSRR_BR_2 (0x00040000U) |
3572 | #define GPIO_BSRR_BR_3 (0x00080000U) |
3573 | #define GPIO_BSRR_BR_3 (0x00080000U) |
3573 | #define GPIO_BSRR_BR_4 (0x00100000U) |
3574 | #define GPIO_BSRR_BR_4 (0x00100000U) |
3574 | #define GPIO_BSRR_BR_5 (0x00200000U) |
3575 | #define GPIO_BSRR_BR_5 (0x00200000U) |
3575 | #define GPIO_BSRR_BR_6 (0x00400000U) |
3576 | #define GPIO_BSRR_BR_6 (0x00400000U) |
3576 | #define GPIO_BSRR_BR_7 (0x00800000U) |
3577 | #define GPIO_BSRR_BR_7 (0x00800000U) |
3577 | #define GPIO_BSRR_BR_8 (0x01000000U) |
3578 | #define GPIO_BSRR_BR_8 (0x01000000U) |
3578 | #define GPIO_BSRR_BR_9 (0x02000000U) |
3579 | #define GPIO_BSRR_BR_9 (0x02000000U) |
3579 | #define GPIO_BSRR_BR_10 (0x04000000U) |
3580 | #define GPIO_BSRR_BR_10 (0x04000000U) |
3580 | #define GPIO_BSRR_BR_11 (0x08000000U) |
3581 | #define GPIO_BSRR_BR_11 (0x08000000U) |
3581 | #define GPIO_BSRR_BR_12 (0x10000000U) |
3582 | #define GPIO_BSRR_BR_12 (0x10000000U) |
3582 | #define GPIO_BSRR_BR_13 (0x20000000U) |
3583 | #define GPIO_BSRR_BR_13 (0x20000000U) |
3583 | #define GPIO_BSRR_BR_14 (0x40000000U) |
3584 | #define GPIO_BSRR_BR_14 (0x40000000U) |
3584 | #define GPIO_BSRR_BR_15 (0x80000000U) |
3585 | #define GPIO_BSRR_BR_15 (0x80000000U) |
3585 | |
3586 | 3586 | /****************** Bit definition for GPIO_LCKR register ********************/ |
|
3587 | /****************** Bit definition for GPIO_LCKR register ********************/ |
3587 | #define GPIO_LCKR_LCK0_Pos (0U) |
3588 | #define GPIO_LCKR_LCK0_Pos (0U) |
3588 | #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ |
3589 | #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ |
3589 | #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk |
3590 | #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk |
3590 | #define GPIO_LCKR_LCK1_Pos (1U) |
3591 | #define GPIO_LCKR_LCK1_Pos (1U) |
3591 | #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ |
3592 | #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ |
3592 | #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk |
3593 | #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk |
3593 | #define GPIO_LCKR_LCK2_Pos (2U) |
3594 | #define GPIO_LCKR_LCK2_Pos (2U) |
3594 | #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ |
3595 | #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ |
3595 | #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk |
3596 | #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk |
3596 | #define GPIO_LCKR_LCK3_Pos (3U) |
3597 | #define GPIO_LCKR_LCK3_Pos (3U) |
3597 | #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ |
3598 | #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ |
3598 | #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk |
3599 | #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk |
3599 | #define GPIO_LCKR_LCK4_Pos (4U) |
3600 | #define GPIO_LCKR_LCK4_Pos (4U) |
3600 | #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ |
3601 | #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ |
3601 | #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk |
3602 | #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk |
3602 | #define GPIO_LCKR_LCK5_Pos (5U) |
3603 | #define GPIO_LCKR_LCK5_Pos (5U) |
3603 | #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ |
3604 | #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ |
3604 | #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk |
3605 | #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk |
3605 | #define GPIO_LCKR_LCK6_Pos (6U) |
3606 | #define GPIO_LCKR_LCK6_Pos (6U) |
3606 | #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ |
3607 | #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ |
3607 | #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk |
3608 | #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk |
3608 | #define GPIO_LCKR_LCK7_Pos (7U) |
3609 | #define GPIO_LCKR_LCK7_Pos (7U) |
3609 | #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ |
3610 | #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ |
3610 | #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk |
3611 | #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk |
3611 | #define GPIO_LCKR_LCK8_Pos (8U) |
3612 | #define GPIO_LCKR_LCK8_Pos (8U) |
3612 | #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ |
3613 | #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ |
3613 | #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk |
3614 | #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk |
3614 | #define GPIO_LCKR_LCK9_Pos (9U) |
3615 | #define GPIO_LCKR_LCK9_Pos (9U) |
3615 | #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ |
3616 | #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ |
3616 | #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk |
3617 | #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk |
3617 | #define GPIO_LCKR_LCK10_Pos (10U) |
3618 | #define GPIO_LCKR_LCK10_Pos (10U) |
3618 | #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ |
3619 | #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ |
3619 | #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk |
3620 | #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk |
3620 | #define GPIO_LCKR_LCK11_Pos (11U) |
3621 | #define GPIO_LCKR_LCK11_Pos (11U) |
3621 | #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ |
3622 | #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ |
3622 | #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk |
3623 | #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk |
3623 | #define GPIO_LCKR_LCK12_Pos (12U) |
3624 | #define GPIO_LCKR_LCK12_Pos (12U) |
3624 | #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ |
3625 | #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ |
3625 | #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk |
3626 | #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk |
3626 | #define GPIO_LCKR_LCK13_Pos (13U) |
3627 | #define GPIO_LCKR_LCK13_Pos (13U) |
3627 | #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ |
3628 | #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ |
3628 | #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk |
3629 | #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk |
3629 | #define GPIO_LCKR_LCK14_Pos (14U) |
3630 | #define GPIO_LCKR_LCK14_Pos (14U) |
3630 | #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ |
3631 | #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ |
3631 | #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk |
3632 | #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk |
3632 | #define GPIO_LCKR_LCK15_Pos (15U) |
3633 | #define GPIO_LCKR_LCK15_Pos (15U) |
3633 | #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ |
3634 | #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ |
3634 | #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk |
3635 | #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk |
3635 | #define GPIO_LCKR_LCKK_Pos (16U) |
3636 | #define GPIO_LCKR_LCKK_Pos (16U) |
3636 | #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ |
3637 | #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ |
3637 | #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk |
3638 | #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk |
3638 | |
3639 | 3639 | /****************** Bit definition for GPIO_AFRL register ********************/ |
|
3640 | /****************** Bit definition for GPIO_AFRL register ********************/ |
3640 | #define GPIO_AFRL_AFSEL0_Pos (0U) |
3641 | #define GPIO_AFRL_AFSEL0_Pos (0U) |
3641 | #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ |
3642 | #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ |
3642 | #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk |
3643 | #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk |
3643 | #define GPIO_AFRL_AFSEL1_Pos (4U) |
3644 | #define GPIO_AFRL_AFSEL1_Pos (4U) |
3644 | #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ |
3645 | #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ |
3645 | #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk |
3646 | #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk |
3646 | #define GPIO_AFRL_AFSEL2_Pos (8U) |
3647 | #define GPIO_AFRL_AFSEL2_Pos (8U) |
3647 | #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ |
3648 | #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ |
3648 | #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk |
3649 | #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk |
3649 | #define GPIO_AFRL_AFSEL3_Pos (12U) |
3650 | #define GPIO_AFRL_AFSEL3_Pos (12U) |
3650 | #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ |
3651 | #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ |
3651 | #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk |
3652 | #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk |
3652 | #define GPIO_AFRL_AFSEL4_Pos (16U) |
3653 | #define GPIO_AFRL_AFSEL4_Pos (16U) |
3653 | #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ |
3654 | #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ |
3654 | #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk |
3655 | #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk |
3655 | #define GPIO_AFRL_AFSEL5_Pos (20U) |
3656 | #define GPIO_AFRL_AFSEL5_Pos (20U) |
3656 | #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ |
3657 | #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ |
3657 | #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk |
3658 | #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk |
3658 | #define GPIO_AFRL_AFSEL6_Pos (24U) |
3659 | #define GPIO_AFRL_AFSEL6_Pos (24U) |
3659 | #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ |
3660 | #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ |
3660 | #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk |
3661 | #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk |
3661 | #define GPIO_AFRL_AFSEL7_Pos (28U) |
3662 | #define GPIO_AFRL_AFSEL7_Pos (28U) |
3662 | #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ |
3663 | #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ |
3663 | #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk |
3664 | #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk |
3664 | |
3665 | 3665 | /****************** Bit definition for GPIO_AFRH register ********************/ |
|
3666 | /****************** Bit definition for GPIO_AFRH register ********************/ |
3666 | #define GPIO_AFRH_AFSEL8_Pos (0U) |
3667 | #define GPIO_AFRH_AFSEL8_Pos (0U) |
3667 | #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ |
3668 | #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ |
3668 | #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk |
3669 | #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk |
3669 | #define GPIO_AFRH_AFSEL9_Pos (4U) |
3670 | #define GPIO_AFRH_AFSEL9_Pos (4U) |
3670 | #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ |
3671 | #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ |
3671 | #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk |
3672 | #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk |
3672 | #define GPIO_AFRH_AFSEL10_Pos (8U) |
3673 | #define GPIO_AFRH_AFSEL10_Pos (8U) |
3673 | #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ |
3674 | #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ |
3674 | #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk |
3675 | #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk |
3675 | #define GPIO_AFRH_AFSEL11_Pos (12U) |
3676 | #define GPIO_AFRH_AFSEL11_Pos (12U) |
3676 | #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ |
3677 | #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ |
3677 | #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk |
3678 | #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk |
3678 | #define GPIO_AFRH_AFSEL12_Pos (16U) |
3679 | #define GPIO_AFRH_AFSEL12_Pos (16U) |
3679 | #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ |
3680 | #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ |
3680 | #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk |
3681 | #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk |
3681 | #define GPIO_AFRH_AFSEL13_Pos (20U) |
3682 | #define GPIO_AFRH_AFSEL13_Pos (20U) |
3682 | #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ |
3683 | #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ |
3683 | #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk |
3684 | #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk |
3684 | #define GPIO_AFRH_AFSEL14_Pos (24U) |
3685 | #define GPIO_AFRH_AFSEL14_Pos (24U) |
3685 | #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ |
3686 | #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ |
3686 | #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk |
3687 | #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk |
3687 | #define GPIO_AFRH_AFSEL15_Pos (28U) |
3688 | #define GPIO_AFRH_AFSEL15_Pos (28U) |
3688 | #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ |
3689 | #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ |
3689 | #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk |
3690 | #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk |
3690 | |
3691 | 3691 | /****************** Bit definition for GPIO_BRR register *********************/ |
|
3692 | /****************** Bit definition for GPIO_BRR register *********************/ |
3692 | #define GPIO_BRR_BR_0 (0x00000001U) |
3693 | #define GPIO_BRR_BR_0 (0x00000001U) |
3693 | #define GPIO_BRR_BR_1 (0x00000002U) |
3694 | #define GPIO_BRR_BR_1 (0x00000002U) |
3694 | #define GPIO_BRR_BR_2 (0x00000004U) |
3695 | #define GPIO_BRR_BR_2 (0x00000004U) |
3695 | #define GPIO_BRR_BR_3 (0x00000008U) |
3696 | #define GPIO_BRR_BR_3 (0x00000008U) |
3696 | #define GPIO_BRR_BR_4 (0x00000010U) |
3697 | #define GPIO_BRR_BR_4 (0x00000010U) |
3697 | #define GPIO_BRR_BR_5 (0x00000020U) |
3698 | #define GPIO_BRR_BR_5 (0x00000020U) |
3698 | #define GPIO_BRR_BR_6 (0x00000040U) |
3699 | #define GPIO_BRR_BR_6 (0x00000040U) |
3699 | #define GPIO_BRR_BR_7 (0x00000080U) |
3700 | #define GPIO_BRR_BR_7 (0x00000080U) |
3700 | #define GPIO_BRR_BR_8 (0x00000100U) |
3701 | #define GPIO_BRR_BR_8 (0x00000100U) |
3701 | #define GPIO_BRR_BR_9 (0x00000200U) |
3702 | #define GPIO_BRR_BR_9 (0x00000200U) |
3702 | #define GPIO_BRR_BR_10 (0x00000400U) |
3703 | #define GPIO_BRR_BR_10 (0x00000400U) |
3703 | #define GPIO_BRR_BR_11 (0x00000800U) |
3704 | #define GPIO_BRR_BR_11 (0x00000800U) |
3704 | #define GPIO_BRR_BR_12 (0x00001000U) |
3705 | #define GPIO_BRR_BR_12 (0x00001000U) |
3705 | #define GPIO_BRR_BR_13 (0x00002000U) |
3706 | #define GPIO_BRR_BR_13 (0x00002000U) |
3706 | #define GPIO_BRR_BR_14 (0x00004000U) |
3707 | #define GPIO_BRR_BR_14 (0x00004000U) |
3707 | #define GPIO_BRR_BR_15 (0x00008000U) |
3708 | #define GPIO_BRR_BR_15 (0x00008000U) |
3708 | |
3709 | 3709 | /******************************************************************************/ |
|
3710 | /******************************************************************************/ |
3710 | /* */ |
3711 | /* */ |
3711 | /* Inter-integrated Circuit Interface (I2C) */ |
3712 | /* Inter-integrated Circuit Interface (I2C) */ |
3712 | /* */ |
3713 | /* */ |
3713 | /******************************************************************************/ |
3714 | /******************************************************************************/ |
3714 | |
3715 | 3715 | /******************* Bit definition for I2C_CR1 register ********************/ |
|
3716 | /******************* Bit definition for I2C_CR1 register ********************/ |
3716 | #define I2C_CR1_PE_Pos (0U) |
3717 | #define I2C_CR1_PE_Pos (0U) |
3717 | #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ |
3718 | #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ |
3718 | #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */ |
3719 | #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */ |
3719 | #define I2C_CR1_SMBUS_Pos (1U) |
3720 | #define I2C_CR1_SMBUS_Pos (1U) |
3720 | #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */ |
3721 | #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */ |
3721 | #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */ |
3722 | #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */ |
3722 | #define I2C_CR1_SMBTYPE_Pos (3U) |
3723 | #define I2C_CR1_SMBTYPE_Pos (3U) |
3723 | #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */ |
3724 | #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */ |
3724 | #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */ |
3725 | #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */ |
3725 | #define I2C_CR1_ENARP_Pos (4U) |
3726 | #define I2C_CR1_ENARP_Pos (4U) |
3726 | #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */ |
3727 | #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */ |
3727 | #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */ |
3728 | #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */ |
3728 | #define I2C_CR1_ENPEC_Pos (5U) |
3729 | #define I2C_CR1_ENPEC_Pos (5U) |
3729 | #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */ |
3730 | #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */ |
3730 | #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */ |
3731 | #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */ |
3731 | #define I2C_CR1_ENGC_Pos (6U) |
3732 | #define I2C_CR1_ENGC_Pos (6U) |
3732 | #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */ |
3733 | #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */ |
3733 | #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */ |
3734 | #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */ |
3734 | #define I2C_CR1_NOSTRETCH_Pos (7U) |
3735 | #define I2C_CR1_NOSTRETCH_Pos (7U) |
3735 | #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */ |
3736 | #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */ |
3736 | #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */ |
3737 | #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */ |
3737 | #define I2C_CR1_START_Pos (8U) |
3738 | #define I2C_CR1_START_Pos (8U) |
3738 | #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */ |
3739 | #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */ |
3739 | #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */ |
3740 | #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */ |
3740 | #define I2C_CR1_STOP_Pos (9U) |
3741 | #define I2C_CR1_STOP_Pos (9U) |
3741 | #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */ |
3742 | #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */ |
3742 | #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */ |
3743 | #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */ |
3743 | #define I2C_CR1_ACK_Pos (10U) |
3744 | #define I2C_CR1_ACK_Pos (10U) |
3744 | #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */ |
3745 | #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */ |
3745 | #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */ |
3746 | #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */ |
3746 | #define I2C_CR1_POS_Pos (11U) |
3747 | #define I2C_CR1_POS_Pos (11U) |
3747 | #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */ |
3748 | #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */ |
3748 | #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */ |
3749 | #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */ |
3749 | #define I2C_CR1_PEC_Pos (12U) |
3750 | #define I2C_CR1_PEC_Pos (12U) |
3750 | #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos) /*!< 0x00001000 */ |
3751 | #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos) /*!< 0x00001000 */ |
3751 | #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */ |
3752 | #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */ |
3752 | #define I2C_CR1_ALERT_Pos (13U) |
3753 | #define I2C_CR1_ALERT_Pos (13U) |
3753 | #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */ |
3754 | #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */ |
3754 | #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */ |
3755 | #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */ |
3755 | #define I2C_CR1_SWRST_Pos (15U) |
3756 | #define I2C_CR1_SWRST_Pos (15U) |
3756 | #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */ |
3757 | #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */ |
3757 | #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */ |
3758 | #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */ |
3758 | |
3759 | 3759 | /******************* Bit definition for I2C_CR2 register ********************/ |
|
3760 | /******************* Bit definition for I2C_CR2 register ********************/ |
3760 | #define I2C_CR2_FREQ_Pos (0U) |
3761 | #define I2C_CR2_FREQ_Pos (0U) |
3761 | #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */ |
3762 | #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */ |
3762 | #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */ |
3763 | #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */ |
3763 | #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */ |
3764 | #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */ |
3764 | #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */ |
3765 | #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */ |
3765 | #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */ |
3766 | #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */ |
3766 | #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */ |
3767 | #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */ |
3767 | #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */ |
3768 | #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */ |
3768 | #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */ |
3769 | #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */ |
3769 | |
3770 | 3770 | #define I2C_CR2_ITERREN_Pos (8U) |
|
3771 | #define I2C_CR2_ITERREN_Pos (8U) |
3771 | #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */ |
3772 | #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */ |
3772 | #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */ |
3773 | #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */ |
3773 | #define I2C_CR2_ITEVTEN_Pos (9U) |
3774 | #define I2C_CR2_ITEVTEN_Pos (9U) |
3774 | #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */ |
3775 | #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */ |
3775 | #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */ |
3776 | #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */ |
3776 | #define I2C_CR2_ITBUFEN_Pos (10U) |
3777 | #define I2C_CR2_ITBUFEN_Pos (10U) |
3777 | #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */ |
3778 | #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */ |
3778 | #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */ |
3779 | #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */ |
3779 | #define I2C_CR2_DMAEN_Pos (11U) |
3780 | #define I2C_CR2_DMAEN_Pos (11U) |
3780 | #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */ |
3781 | #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */ |
3781 | #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */ |
3782 | #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */ |
3782 | #define I2C_CR2_LAST_Pos (12U) |
3783 | #define I2C_CR2_LAST_Pos (12U) |
3783 | #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos) /*!< 0x00001000 */ |
3784 | #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos) /*!< 0x00001000 */ |
3784 | #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */ |
3785 | #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */ |
3785 | |
3786 | 3786 | /******************* Bit definition for I2C_OAR1 register *******************/ |
|
3787 | /******************* Bit definition for I2C_OAR1 register *******************/ |
3787 | #define I2C_OAR1_ADD1_7 (0x000000FEU) /*!< Interface Address */ |
3788 | #define I2C_OAR1_ADD1_7 (0x000000FEU) /*!< Interface Address */ |
3788 | #define I2C_OAR1_ADD8_9 (0x00000300U) /*!< Interface Address */ |
3789 | #define I2C_OAR1_ADD8_9 (0x00000300U) /*!< Interface Address */ |
3789 | |
3790 | 3790 | #define I2C_OAR1_ADD0_Pos (0U) |
|
3791 | #define I2C_OAR1_ADD0_Pos (0U) |
3791 | #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */ |
3792 | #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */ |
3792 | #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */ |
3793 | #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */ |
3793 | #define I2C_OAR1_ADD1_Pos (1U) |
3794 | #define I2C_OAR1_ADD1_Pos (1U) |
3794 | #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */ |
3795 | #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */ |
3795 | #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */ |
3796 | #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */ |
3796 | #define I2C_OAR1_ADD2_Pos (2U) |
3797 | #define I2C_OAR1_ADD2_Pos (2U) |
3797 | #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */ |
3798 | #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */ |
3798 | #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */ |
3799 | #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */ |
3799 | #define I2C_OAR1_ADD3_Pos (3U) |
3800 | #define I2C_OAR1_ADD3_Pos (3U) |
3800 | #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */ |
3801 | #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */ |
3801 | #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */ |
3802 | #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */ |
3802 | #define I2C_OAR1_ADD4_Pos (4U) |
3803 | #define I2C_OAR1_ADD4_Pos (4U) |
3803 | #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */ |
3804 | #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */ |
3804 | #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */ |
3805 | #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */ |
3805 | #define I2C_OAR1_ADD5_Pos (5U) |
3806 | #define I2C_OAR1_ADD5_Pos (5U) |
3806 | #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */ |
3807 | #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */ |
3807 | #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */ |
3808 | #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */ |
3808 | #define I2C_OAR1_ADD6_Pos (6U) |
3809 | #define I2C_OAR1_ADD6_Pos (6U) |
3809 | #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */ |
3810 | #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */ |
3810 | #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */ |
3811 | #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */ |
3811 | #define I2C_OAR1_ADD7_Pos (7U) |
3812 | #define I2C_OAR1_ADD7_Pos (7U) |
3812 | #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */ |
3813 | #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */ |
3813 | #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */ |
3814 | #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */ |
3814 | #define I2C_OAR1_ADD8_Pos (8U) |
3815 | #define I2C_OAR1_ADD8_Pos (8U) |
3815 | #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */ |
3816 | #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */ |
3816 | #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */ |
3817 | #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */ |
3817 | #define I2C_OAR1_ADD9_Pos (9U) |
3818 | #define I2C_OAR1_ADD9_Pos (9U) |
3818 | #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */ |
3819 | #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */ |
3819 | #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */ |
3820 | #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */ |
3820 | |
3821 | 3821 | #define I2C_OAR1_ADDMODE_Pos (15U) |
|
3822 | #define I2C_OAR1_ADDMODE_Pos (15U) |
3822 | #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */ |
3823 | #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */ |
3823 | #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */ |
3824 | #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */ |
3824 | |
3825 | 3825 | /******************* Bit definition for I2C_OAR2 register *******************/ |
|
3826 | /******************* Bit definition for I2C_OAR2 register *******************/ |
3826 | #define I2C_OAR2_ENDUAL_Pos (0U) |
3827 | #define I2C_OAR2_ENDUAL_Pos (0U) |
3827 | #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */ |
3828 | #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */ |
3828 | #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */ |
3829 | #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */ |
3829 | #define I2C_OAR2_ADD2_Pos (1U) |
3830 | #define I2C_OAR2_ADD2_Pos (1U) |
3830 | #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */ |
3831 | #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */ |
3831 | #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */ |
3832 | #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */ |
3832 | |
3833 | 3833 | /******************** Bit definition for I2C_DR register ********************/ |
|
3834 | /******************** Bit definition for I2C_DR register ********************/ |
3834 | #define I2C_DR_DR_Pos (0U) |
3835 | #define I2C_DR_DR_Pos (0U) |
3835 | #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */ |
3836 | #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */ |
3836 | #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */ |
3837 | #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */ |
3837 | |
3838 | 3838 | /******************* Bit definition for I2C_SR1 register ********************/ |
|
3839 | /******************* Bit definition for I2C_SR1 register ********************/ |
3839 | #define I2C_SR1_SB_Pos (0U) |
3840 | #define I2C_SR1_SB_Pos (0U) |
3840 | #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */ |
3841 | #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */ |
3841 | #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */ |
3842 | #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */ |
3842 | #define I2C_SR1_ADDR_Pos (1U) |
3843 | #define I2C_SR1_ADDR_Pos (1U) |
3843 | #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */ |
3844 | #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */ |
3844 | #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */ |
3845 | #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */ |
3845 | #define I2C_SR1_BTF_Pos (2U) |
3846 | #define I2C_SR1_BTF_Pos (2U) |
3846 | #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */ |
3847 | #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */ |
3847 | #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */ |
3848 | #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */ |
3848 | #define I2C_SR1_ADD10_Pos (3U) |
3849 | #define I2C_SR1_ADD10_Pos (3U) |
3849 | #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */ |
3850 | #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */ |
3850 | #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */ |
3851 | #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */ |
3851 | #define I2C_SR1_STOPF_Pos (4U) |
3852 | #define I2C_SR1_STOPF_Pos (4U) |
3852 | #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */ |
3853 | #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */ |
3853 | #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */ |
3854 | #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */ |
3854 | #define I2C_SR1_RXNE_Pos (6U) |
3855 | #define I2C_SR1_RXNE_Pos (6U) |
3855 | #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */ |
3856 | #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */ |
3856 | #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */ |
3857 | #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */ |
3857 | #define I2C_SR1_TXE_Pos (7U) |
3858 | #define I2C_SR1_TXE_Pos (7U) |
3858 | #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */ |
3859 | #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */ |
3859 | #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */ |
3860 | #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */ |
3860 | #define I2C_SR1_BERR_Pos (8U) |
3861 | #define I2C_SR1_BERR_Pos (8U) |
3861 | #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */ |
3862 | #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */ |
3862 | #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */ |
3863 | #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */ |
3863 | #define I2C_SR1_ARLO_Pos (9U) |
3864 | #define I2C_SR1_ARLO_Pos (9U) |
3864 | #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */ |
3865 | #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */ |
3865 | #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */ |
3866 | #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */ |
3866 | #define I2C_SR1_AF_Pos (10U) |
3867 | #define I2C_SR1_AF_Pos (10U) |
3867 | #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */ |
3868 | #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */ |
3868 | #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */ |
3869 | #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */ |
3869 | #define I2C_SR1_OVR_Pos (11U) |
3870 | #define I2C_SR1_OVR_Pos (11U) |
3870 | #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */ |
3871 | #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */ |
3871 | #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */ |
3872 | #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */ |
3872 | #define I2C_SR1_PECERR_Pos (12U) |
3873 | #define I2C_SR1_PECERR_Pos (12U) |
3873 | #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */ |
3874 | #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */ |
3874 | #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */ |
3875 | #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */ |
3875 | #define I2C_SR1_TIMEOUT_Pos (14U) |
3876 | #define I2C_SR1_TIMEOUT_Pos (14U) |
3876 | #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */ |
3877 | #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */ |
3877 | #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */ |
3878 | #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */ |
3878 | #define I2C_SR1_SMBALERT_Pos (15U) |
3879 | #define I2C_SR1_SMBALERT_Pos (15U) |
3879 | #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */ |
3880 | #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */ |
3880 | #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */ |
3881 | #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */ |
3881 | |
3882 | 3882 | /******************* Bit definition for I2C_SR2 register ********************/ |
|
3883 | /******************* Bit definition for I2C_SR2 register ********************/ |
3883 | #define I2C_SR2_MSL_Pos (0U) |
3884 | #define I2C_SR2_MSL_Pos (0U) |
3884 | #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */ |
3885 | #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */ |
3885 | #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */ |
3886 | #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */ |
3886 | #define I2C_SR2_BUSY_Pos (1U) |
3887 | #define I2C_SR2_BUSY_Pos (1U) |
3887 | #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */ |
3888 | #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */ |
3888 | #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */ |
3889 | #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */ |
3889 | #define I2C_SR2_TRA_Pos (2U) |
3890 | #define I2C_SR2_TRA_Pos (2U) |
3890 | #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */ |
3891 | #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */ |
3891 | #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */ |
3892 | #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */ |
3892 | #define I2C_SR2_GENCALL_Pos (4U) |
3893 | #define I2C_SR2_GENCALL_Pos (4U) |
3893 | #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */ |
3894 | #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */ |
3894 | #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */ |
3895 | #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */ |
3895 | #define I2C_SR2_SMBDEFAULT_Pos (5U) |
3896 | #define I2C_SR2_SMBDEFAULT_Pos (5U) |
3896 | #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */ |
3897 | #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */ |
3897 | #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */ |
3898 | #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */ |
3898 | #define I2C_SR2_SMBHOST_Pos (6U) |
3899 | #define I2C_SR2_SMBHOST_Pos (6U) |
3899 | #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */ |
3900 | #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */ |
3900 | #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */ |
3901 | #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */ |
3901 | #define I2C_SR2_DUALF_Pos (7U) |
3902 | #define I2C_SR2_DUALF_Pos (7U) |
3902 | #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */ |
3903 | #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */ |
3903 | #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */ |
3904 | #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */ |
3904 | #define I2C_SR2_PEC_Pos (8U) |
3905 | #define I2C_SR2_PEC_Pos (8U) |
3905 | #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */ |
3906 | #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */ |
3906 | #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */ |
3907 | #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */ |
3907 | |
3908 | 3908 | /******************* Bit definition for I2C_CCR register ********************/ |
|
3909 | /******************* Bit definition for I2C_CCR register ********************/ |
3909 | #define I2C_CCR_CCR_Pos (0U) |
3910 | #define I2C_CCR_CCR_Pos (0U) |
3910 | #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */ |
3911 | #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */ |
3911 | #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */ |
3912 | #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */ |
3912 | #define I2C_CCR_DUTY_Pos (14U) |
3913 | #define I2C_CCR_DUTY_Pos (14U) |
3913 | #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */ |
3914 | #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */ |
3914 | #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */ |
3915 | #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */ |
3915 | #define I2C_CCR_FS_Pos (15U) |
3916 | #define I2C_CCR_FS_Pos (15U) |
3916 | #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */ |
3917 | #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */ |
3917 | #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */ |
3918 | #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */ |
3918 | |
3919 | 3919 | /****************** Bit definition for I2C_TRISE register *******************/ |
|
3920 | /****************** Bit definition for I2C_TRISE register *******************/ |
3920 | #define I2C_TRISE_TRISE_Pos (0U) |
3921 | #define I2C_TRISE_TRISE_Pos (0U) |
3921 | #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */ |
3922 | #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */ |
3922 | #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */ |
3923 | #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */ |
3923 | |
3924 | 3924 | /******************************************************************************/ |
|
3925 | /******************************************************************************/ |
3925 | /* */ |
3926 | /* */ |
3926 | /* Independent WATCHDOG (IWDG) */ |
3927 | /* Independent WATCHDOG (IWDG) */ |
3927 | /* */ |
3928 | /* */ |
3928 | /******************************************************************************/ |
3929 | /******************************************************************************/ |
3929 | |
3930 | 3930 | /******************* Bit definition for IWDG_KR register ********************/ |
|
3931 | /******************* Bit definition for IWDG_KR register ********************/ |
3931 | #define IWDG_KR_KEY_Pos (0U) |
3932 | #define IWDG_KR_KEY_Pos (0U) |
3932 | #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ |
3933 | #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ |
3933 | #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ |
3934 | #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ |
3934 | |
3935 | 3935 | /******************* Bit definition for IWDG_PR register ********************/ |
|
3936 | /******************* Bit definition for IWDG_PR register ********************/ |
3936 | #define IWDG_PR_PR_Pos (0U) |
3937 | #define IWDG_PR_PR_Pos (0U) |
3937 | #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ |
3938 | #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ |
3938 | #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ |
3939 | #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ |
3939 | #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ |
3940 | #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ |
3940 | #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ |
3941 | #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ |
3941 | #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ |
3942 | #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ |
3942 | |
3943 | 3943 | /******************* Bit definition for IWDG_RLR register *******************/ |
|
3944 | /******************* Bit definition for IWDG_RLR register *******************/ |
3944 | #define IWDG_RLR_RL_Pos (0U) |
3945 | #define IWDG_RLR_RL_Pos (0U) |
3945 | #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ |
3946 | #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ |
3946 | #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ |
3947 | #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ |
3947 | |
3948 | 3948 | /******************* Bit definition for IWDG_SR register ********************/ |
|
3949 | /******************* Bit definition for IWDG_SR register ********************/ |
3949 | #define IWDG_SR_PVU_Pos (0U) |
3950 | #define IWDG_SR_PVU_Pos (0U) |
3950 | #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ |
3951 | #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ |
3951 | #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ |
3952 | #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ |
3952 | #define IWDG_SR_RVU_Pos (1U) |
3953 | #define IWDG_SR_RVU_Pos (1U) |
3953 | #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ |
3954 | #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ |
3954 | #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ |
3955 | #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ |
3955 | |
3956 | 3956 | /******************************************************************************/ |
|
3957 | /******************************************************************************/ |
3957 | /* */ |
3958 | /* */ |
3958 | /* Power Control (PWR) */ |
3959 | /* Power Control (PWR) */ |
3959 | /* */ |
3960 | /* */ |
3960 | /******************************************************************************/ |
3961 | /******************************************************************************/ |
3961 | |
3962 | 3962 | #define PWR_PVD_SUPPORT /*!< PWR feature available only on specific devices: Power Voltage Detection feature */ |
|
3963 | #define PWR_PVD_SUPPORT /*!< PWR feature available only on specific devices: Power Voltage Detection feature */ |
3963 | |
3964 | 3964 | /******************** Bit definition for PWR_CR register ********************/ |
|
3965 | /******************** Bit definition for PWR_CR register ********************/ |
3965 | #define PWR_CR_LPSDSR_Pos (0U) |
3966 | #define PWR_CR_LPSDSR_Pos (0U) |
3966 | #define PWR_CR_LPSDSR_Msk (0x1UL << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */ |
3967 | #define PWR_CR_LPSDSR_Msk (0x1UL << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */ |
3967 | #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */ |
3968 | #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */ |
3968 | #define PWR_CR_PDDS_Pos (1U) |
3969 | #define PWR_CR_PDDS_Pos (1U) |
3969 | #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ |
3970 | #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ |
3970 | #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ |
3971 | #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ |
3971 | #define PWR_CR_CWUF_Pos (2U) |
3972 | #define PWR_CR_CWUF_Pos (2U) |
3972 | #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ |
3973 | #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ |
3973 | #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ |
3974 | #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ |
3974 | #define PWR_CR_CSBF_Pos (3U) |
3975 | #define PWR_CR_CSBF_Pos (3U) |
3975 | #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ |
3976 | #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ |
3976 | #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ |
3977 | #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ |
3977 | #define PWR_CR_PVDE_Pos (4U) |
3978 | #define PWR_CR_PVDE_Pos (4U) |
3978 | #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ |
3979 | #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ |
3979 | #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ |
3980 | #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ |
3980 | |
3981 | 3981 | #define PWR_CR_PLS_Pos (5U) |
|
3982 | #define PWR_CR_PLS_Pos (5U) |
3982 | #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ |
3983 | #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ |
3983 | #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ |
3984 | #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ |
3984 | #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos) /*!< 0x00000020 */ |
3985 | #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos) /*!< 0x00000020 */ |
3985 | #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos) /*!< 0x00000040 */ |
3986 | #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos) /*!< 0x00000040 */ |
3986 | #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos) /*!< 0x00000080 */ |
3987 | #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos) /*!< 0x00000080 */ |
3987 | |
3988 | 3988 | /*!< PVD level configuration */ |
|
3989 | /*!< PVD level configuration */ |
3989 | #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */ |
3990 | #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */ |
3990 | #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */ |
3991 | #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */ |
3991 | #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */ |
3992 | #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */ |
3992 | #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */ |
3993 | #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */ |
3993 | #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */ |
3994 | #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */ |
3994 | #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */ |
3995 | #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */ |
3995 | #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */ |
3996 | #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */ |
3996 | #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */ |
3997 | #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */ |
3997 | |
3998 | 3998 | #define PWR_CR_DBP_Pos (8U) |
|
3999 | #define PWR_CR_DBP_Pos (8U) |
3999 | #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */ |
4000 | #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */ |
4000 | #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ |
4001 | #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ |
4001 | #define PWR_CR_ULP_Pos (9U) |
4002 | #define PWR_CR_ULP_Pos (9U) |
4002 | #define PWR_CR_ULP_Msk (0x1UL << PWR_CR_ULP_Pos) /*!< 0x00000200 */ |
4003 | #define PWR_CR_ULP_Msk (0x1UL << PWR_CR_ULP_Pos) /*!< 0x00000200 */ |
4003 | #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */ |
4004 | #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */ |
4004 | #define PWR_CR_FWU_Pos (10U) |
4005 | #define PWR_CR_FWU_Pos (10U) |
4005 | #define PWR_CR_FWU_Msk (0x1UL << PWR_CR_FWU_Pos) /*!< 0x00000400 */ |
4006 | #define PWR_CR_FWU_Msk (0x1UL << PWR_CR_FWU_Pos) /*!< 0x00000400 */ |
4006 | #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */ |
4007 | #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */ |
4007 | |
4008 | 4008 | #define PWR_CR_VOS_Pos (11U) |
|
4009 | #define PWR_CR_VOS_Pos (11U) |
4009 | #define PWR_CR_VOS_Msk (0x3UL << PWR_CR_VOS_Pos) /*!< 0x00001800 */ |
4010 | #define PWR_CR_VOS_Msk (0x3UL << PWR_CR_VOS_Pos) /*!< 0x00001800 */ |
4010 | #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */ |
4011 | #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */ |
4011 | #define PWR_CR_VOS_0 (0x1UL << PWR_CR_VOS_Pos) /*!< 0x00000800 */ |
4012 | #define PWR_CR_VOS_0 (0x1UL << PWR_CR_VOS_Pos) /*!< 0x00000800 */ |
4012 | #define PWR_CR_VOS_1 (0x2UL << PWR_CR_VOS_Pos) /*!< 0x00001000 */ |
4013 | #define PWR_CR_VOS_1 (0x2UL << PWR_CR_VOS_Pos) /*!< 0x00001000 */ |
4013 | #define PWR_CR_LPRUN_Pos (14U) |
4014 | #define PWR_CR_LPRUN_Pos (14U) |
4014 | #define PWR_CR_LPRUN_Msk (0x1UL << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */ |
4015 | #define PWR_CR_LPRUN_Msk (0x1UL << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */ |
4015 | #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */ |
4016 | #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */ |
4016 | |
4017 | 4017 | /******************* Bit definition for PWR_CSR register ********************/ |
|
4018 | /******************* Bit definition for PWR_CSR register ********************/ |
4018 | #define PWR_CSR_WUF_Pos (0U) |
4019 | #define PWR_CSR_WUF_Pos (0U) |
4019 | #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ |
4020 | #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ |
4020 | #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ |
4021 | #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ |
4021 | #define PWR_CSR_SBF_Pos (1U) |
4022 | #define PWR_CSR_SBF_Pos (1U) |
4022 | #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ |
4023 | #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ |
4023 | #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ |
4024 | #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ |
4024 | #define PWR_CSR_PVDO_Pos (2U) |
4025 | #define PWR_CSR_PVDO_Pos (2U) |
4025 | #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ |
4026 | #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ |
4026 | #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ |
4027 | #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ |
4027 | #define PWR_CSR_VREFINTRDYF_Pos (3U) |
4028 | #define PWR_CSR_VREFINTRDYF_Pos (3U) |
4028 | #define PWR_CSR_VREFINTRDYF_Msk (0x1UL << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */ |
4029 | #define PWR_CSR_VREFINTRDYF_Msk (0x1UL << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */ |
4029 | #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */ |
4030 | #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */ |
4030 | #define PWR_CSR_VOSF_Pos (4U) |
4031 | #define PWR_CSR_VOSF_Pos (4U) |
4031 | #define PWR_CSR_VOSF_Msk (0x1UL << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */ |
4032 | #define PWR_CSR_VOSF_Msk (0x1UL << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */ |
4032 | #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */ |
4033 | #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */ |
4033 | #define PWR_CSR_REGLPF_Pos (5U) |
4034 | #define PWR_CSR_REGLPF_Pos (5U) |
4034 | #define PWR_CSR_REGLPF_Msk (0x1UL << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */ |
4035 | #define PWR_CSR_REGLPF_Msk (0x1UL << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */ |
4035 | #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */ |
4036 | #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */ |
4036 | |
4037 | 4037 | #define PWR_CSR_EWUP1_Pos (8U) |
|
4038 | #define PWR_CSR_EWUP1_Pos (8U) |
4038 | #define PWR_CSR_EWUP1_Msk (0x1UL << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */ |
4039 | #define PWR_CSR_EWUP1_Msk (0x1UL << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */ |
4039 | #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */ |
4040 | #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */ |
4040 | #define PWR_CSR_EWUP2_Pos (9U) |
4041 | #define PWR_CSR_EWUP2_Pos (9U) |
4041 | #define PWR_CSR_EWUP2_Msk (0x1UL << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */ |
4042 | #define PWR_CSR_EWUP2_Msk (0x1UL << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */ |
4042 | #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */ |
4043 | #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */ |
4043 | #define PWR_CSR_EWUP3_Pos (10U) |
4044 | #define PWR_CSR_EWUP3_Pos (10U) |
4044 | #define PWR_CSR_EWUP3_Msk (0x1UL << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */ |
4045 | #define PWR_CSR_EWUP3_Msk (0x1UL << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */ |
4045 | #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */ |
4046 | #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */ |
4046 | |
4047 | 4047 | /******************************************************************************/ |
|
4048 | /******************************************************************************/ |
4048 | /* */ |
4049 | /* */ |
4049 | /* Reset and Clock Control (RCC) */ |
4050 | /* Reset and Clock Control (RCC) */ |
4050 | /* */ |
4051 | /* */ |
4051 | /******************************************************************************/ |
4052 | /******************************************************************************/ |
4052 | /* |
4053 | /* |
4053 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 series) |
4054 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie) |
4054 | */ |
4055 | */ |
4055 | #define RCC_LSECSS_SUPPORT /*!< LSE CSS feature support */ |
4056 | #define RCC_LSECSS_SUPPORT /*!< LSE CSS feature support */ |
4056 | |
4057 | 4057 | /******************** Bit definition for RCC_CR register ********************/ |
|
4058 | /******************** Bit definition for RCC_CR register ********************/ |
4058 | #define RCC_CR_HSION_Pos (0U) |
4059 | #define RCC_CR_HSION_Pos (0U) |
4059 | #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ |
4060 | #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ |
4060 | #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ |
4061 | #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ |
4061 | #define RCC_CR_HSIRDY_Pos (1U) |
4062 | #define RCC_CR_HSIRDY_Pos (1U) |
4062 | #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ |
4063 | #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ |
4063 | #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ |
4064 | #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ |
4064 | |
4065 | 4065 | #define RCC_CR_MSION_Pos (8U) |
|
4066 | #define RCC_CR_MSION_Pos (8U) |
4066 | #define RCC_CR_MSION_Msk (0x1UL << RCC_CR_MSION_Pos) /*!< 0x00000100 */ |
4067 | #define RCC_CR_MSION_Msk (0x1UL << RCC_CR_MSION_Pos) /*!< 0x00000100 */ |
4067 | #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */ |
4068 | #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */ |
4068 | #define RCC_CR_MSIRDY_Pos (9U) |
4069 | #define RCC_CR_MSIRDY_Pos (9U) |
4069 | #define RCC_CR_MSIRDY_Msk (0x1UL << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */ |
4070 | #define RCC_CR_MSIRDY_Msk (0x1UL << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */ |
4070 | #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */ |
4071 | #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */ |
4071 | |
4072 | 4072 | #define RCC_CR_HSEON_Pos (16U) |
|
4073 | #define RCC_CR_HSEON_Pos (16U) |
4073 | #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ |
4074 | #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ |
4074 | #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ |
4075 | #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ |
4075 | #define RCC_CR_HSERDY_Pos (17U) |
4076 | #define RCC_CR_HSERDY_Pos (17U) |
4076 | #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ |
4077 | #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ |
4077 | #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ |
4078 | #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ |
4078 | #define RCC_CR_HSEBYP_Pos (18U) |
4079 | #define RCC_CR_HSEBYP_Pos (18U) |
4079 | #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ |
4080 | #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ |
4080 | #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ |
4081 | #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ |
4081 | |
4082 | 4082 | #define RCC_CR_PLLON_Pos (24U) |
|
4083 | #define RCC_CR_PLLON_Pos (24U) |
4083 | #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ |
4084 | #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ |
4084 | #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ |
4085 | #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ |
4085 | #define RCC_CR_PLLRDY_Pos (25U) |
4086 | #define RCC_CR_PLLRDY_Pos (25U) |
4086 | #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ |
4087 | #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ |
4087 | #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ |
4088 | #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ |
4088 | #define RCC_CR_CSSON_Pos (28U) |
4089 | #define RCC_CR_CSSON_Pos (28U) |
4089 | #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x10000000 */ |
4090 | #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x10000000 */ |
4090 | #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */ |
4091 | #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */ |
4091 | |
4092 | 4092 | #define RCC_CR_RTCPRE_Pos (29U) |
|
4093 | #define RCC_CR_RTCPRE_Pos (29U) |
4093 | #define RCC_CR_RTCPRE_Msk (0x3UL << RCC_CR_RTCPRE_Pos) /*!< 0x60000000 */ |
4094 | #define RCC_CR_RTCPRE_Msk (0x3UL << RCC_CR_RTCPRE_Pos) /*!< 0x60000000 */ |
4094 | #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC Prescaler */ |
4095 | #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC Prescaler */ |
4095 | #define RCC_CR_RTCPRE_0 (0x20000000U) /*!< Bit0 */ |
4096 | #define RCC_CR_RTCPRE_0 (0x20000000U) /*!< Bit0 */ |
4096 | #define RCC_CR_RTCPRE_1 (0x40000000U) /*!< Bit1 */ |
4097 | #define RCC_CR_RTCPRE_1 (0x40000000U) /*!< Bit1 */ |
4097 | |
4098 | 4098 | /******************** Bit definition for RCC_ICSCR register *****************/ |
|
4099 | /******************** Bit definition for RCC_ICSCR register *****************/ |
4099 | #define RCC_ICSCR_HSICAL_Pos (0U) |
4100 | #define RCC_ICSCR_HSICAL_Pos (0U) |
4100 | #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */ |
4101 | #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */ |
4101 | #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ |
4102 | #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ |
4102 | #define RCC_ICSCR_HSITRIM_Pos (8U) |
4103 | #define RCC_ICSCR_HSITRIM_Pos (8U) |
4103 | #define RCC_ICSCR_HSITRIM_Msk (0x1FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */ |
4104 | #define RCC_ICSCR_HSITRIM_Msk (0x1FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */ |
4104 | #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ |
4105 | #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ |
4105 | |
4106 | 4106 | #define RCC_ICSCR_MSIRANGE_Pos (13U) |
|
4107 | #define RCC_ICSCR_MSIRANGE_Pos (13U) |
4107 | #define RCC_ICSCR_MSIRANGE_Msk (0x7UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */ |
4108 | #define RCC_ICSCR_MSIRANGE_Msk (0x7UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */ |
4108 | #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */ |
4109 | #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */ |
4109 | #define RCC_ICSCR_MSIRANGE_0 (0x0UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */ |
4110 | #define RCC_ICSCR_MSIRANGE_0 (0x0UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */ |
4110 | #define RCC_ICSCR_MSIRANGE_1 (0x1UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */ |
4111 | #define RCC_ICSCR_MSIRANGE_1 (0x1UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */ |
4111 | #define RCC_ICSCR_MSIRANGE_2 (0x2UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */ |
4112 | #define RCC_ICSCR_MSIRANGE_2 (0x2UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */ |
4112 | #define RCC_ICSCR_MSIRANGE_3 (0x3UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */ |
4113 | #define RCC_ICSCR_MSIRANGE_3 (0x3UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */ |
4113 | #define RCC_ICSCR_MSIRANGE_4 (0x4UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */ |
4114 | #define RCC_ICSCR_MSIRANGE_4 (0x4UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */ |
4114 | #define RCC_ICSCR_MSIRANGE_5 (0x5UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */ |
4115 | #define RCC_ICSCR_MSIRANGE_5 (0x5UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */ |
4115 | #define RCC_ICSCR_MSIRANGE_6 (0x6UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */ |
4116 | #define RCC_ICSCR_MSIRANGE_6 (0x6UL << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */ |
4116 | #define RCC_ICSCR_MSICAL_Pos (16U) |
4117 | #define RCC_ICSCR_MSICAL_Pos (16U) |
4117 | #define RCC_ICSCR_MSICAL_Msk (0xFFUL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */ |
4118 | #define RCC_ICSCR_MSICAL_Msk (0xFFUL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */ |
4118 | #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */ |
4119 | #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */ |
4119 | #define RCC_ICSCR_MSITRIM_Pos (24U) |
4120 | #define RCC_ICSCR_MSITRIM_Pos (24U) |
4120 | #define RCC_ICSCR_MSITRIM_Msk (0xFFUL << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */ |
4121 | #define RCC_ICSCR_MSITRIM_Msk (0xFFUL << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */ |
4121 | #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */ |
4122 | #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */ |
4122 | |
4123 | 4123 | /******************** Bit definition for RCC_CFGR register ******************/ |
|
4124 | /******************** Bit definition for RCC_CFGR register ******************/ |
4124 | #define RCC_CFGR_SW_Pos (0U) |
4125 | #define RCC_CFGR_SW_Pos (0U) |
4125 | #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ |
4126 | #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ |
4126 | #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ |
4127 | #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ |
4127 | #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ |
4128 | #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ |
4128 | #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ |
4129 | #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ |
4129 | |
4130 | 4130 | /*!< SW configuration */ |
|
4131 | /*!< SW configuration */ |
4131 | #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */ |
4132 | #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */ |
4132 | #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */ |
4133 | #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */ |
4133 | #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */ |
4134 | #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */ |
4134 | #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */ |
4135 | #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */ |
4135 | |
4136 | 4136 | #define RCC_CFGR_SWS_Pos (2U) |
|
4137 | #define RCC_CFGR_SWS_Pos (2U) |
4137 | #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ |
4138 | #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ |
4138 | #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ |
4139 | #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ |
4139 | #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ |
4140 | #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ |
4140 | #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ |
4141 | #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ |
4141 | |
4142 | 4142 | /*!< SWS configuration */ |
|
4143 | /*!< SWS configuration */ |
4143 | #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */ |
4144 | #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */ |
4144 | #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */ |
4145 | #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */ |
4145 | #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */ |
4146 | #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */ |
4146 | #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */ |
4147 | #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */ |
4147 | |
4148 | 4148 | #define RCC_CFGR_HPRE_Pos (4U) |
|
4149 | #define RCC_CFGR_HPRE_Pos (4U) |
4149 | #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ |
4150 | #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ |
4150 | #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ |
4151 | #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ |
4151 | #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ |
4152 | #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ |
4152 | #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ |
4153 | #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ |
4153 | #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ |
4154 | #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ |
4154 | #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ |
4155 | #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ |
4155 | |
4156 | 4156 | /*!< HPRE configuration */ |
|
4157 | /*!< HPRE configuration */ |
4157 | #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */ |
4158 | #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */ |
4158 | #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */ |
4159 | #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */ |
4159 | #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */ |
4160 | #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */ |
4160 | #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */ |
4161 | #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */ |
4161 | #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */ |
4162 | #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */ |
4162 | #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */ |
4163 | #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */ |
4163 | #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */ |
4164 | #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */ |
4164 | #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */ |
4165 | #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */ |
4165 | #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */ |
4166 | #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */ |
4166 | |
4167 | 4167 | #define RCC_CFGR_PPRE1_Pos (8U) |
|
4168 | #define RCC_CFGR_PPRE1_Pos (8U) |
4168 | #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ |
4169 | #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ |
4169 | #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ |
4170 | #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ |
4170 | #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ |
4171 | #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ |
4171 | #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ |
4172 | #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ |
4172 | #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ |
4173 | #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ |
4173 | |
4174 | 4174 | /*!< PPRE1 configuration */ |
|
4175 | /*!< PPRE1 configuration */ |
4175 | #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */ |
4176 | #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */ |
4176 | #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */ |
4177 | #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */ |
4177 | #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */ |
4178 | #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */ |
4178 | #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */ |
4179 | #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */ |
4179 | #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */ |
4180 | #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */ |
4180 | |
4181 | 4181 | #define RCC_CFGR_PPRE2_Pos (11U) |
|
4182 | #define RCC_CFGR_PPRE2_Pos (11U) |
4182 | #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ |
4183 | #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ |
4183 | #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ |
4184 | #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ |
4184 | #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ |
4185 | #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ |
4185 | #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ |
4186 | #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ |
4186 | #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ |
4187 | #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ |
4187 | |
4188 | 4188 | /*!< PPRE2 configuration */ |
|
4189 | /*!< PPRE2 configuration */ |
4189 | #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */ |
4190 | #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */ |
4190 | #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */ |
4191 | #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */ |
4191 | #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */ |
4192 | #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */ |
4192 | #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */ |
4193 | #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */ |
4193 | #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */ |
4194 | #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */ |
4194 | |
4195 | 4195 | /*!< PLL entry clock source*/ |
|
4196 | /*!< PLL entry clock source*/ |
4196 | #define RCC_CFGR_PLLSRC_Pos (16U) |
4197 | #define RCC_CFGR_PLLSRC_Pos (16U) |
4197 | #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ |
4198 | #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ |
4198 | #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ |
4199 | #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ |
4199 | |
4200 | 4200 | #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */ |
|
4201 | #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */ |
4201 | #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */ |
4202 | #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */ |
4202 | |
4203 | 4203 | ||
4204 | 4204 | /*!< PLLMUL configuration */ |
|
4205 | /*!< PLLMUL configuration */ |
4205 | #define RCC_CFGR_PLLMUL_Pos (18U) |
4206 | #define RCC_CFGR_PLLMUL_Pos (18U) |
4206 | #define RCC_CFGR_PLLMUL_Msk (0xFUL << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */ |
4207 | #define RCC_CFGR_PLLMUL_Msk (0xFUL << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */ |
4207 | #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
4208 | #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
4208 | #define RCC_CFGR_PLLMUL_0 (0x1UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */ |
4209 | #define RCC_CFGR_PLLMUL_0 (0x1UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */ |
4209 | #define RCC_CFGR_PLLMUL_1 (0x2UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */ |
4210 | #define RCC_CFGR_PLLMUL_1 (0x2UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */ |
4210 | #define RCC_CFGR_PLLMUL_2 (0x4UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */ |
4211 | #define RCC_CFGR_PLLMUL_2 (0x4UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */ |
4211 | #define RCC_CFGR_PLLMUL_3 (0x8UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */ |
4212 | #define RCC_CFGR_PLLMUL_3 (0x8UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */ |
4212 | |
4213 | 4213 | /*!< PLLMUL configuration */ |
|
4214 | /*!< PLLMUL configuration */ |
4214 | #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */ |
4215 | #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */ |
4215 | #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */ |
4216 | #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */ |
4216 | #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */ |
4217 | #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */ |
4217 | #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */ |
4218 | #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */ |
4218 | #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */ |
4219 | #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */ |
4219 | #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */ |
4220 | #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */ |
4220 | #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */ |
4221 | #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */ |
4221 | #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */ |
4222 | #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */ |
4222 | #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */ |
4223 | #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */ |
4223 | |
4224 | 4224 | /*!< PLLDIV configuration */ |
|
4225 | /*!< PLLDIV configuration */ |
4225 | #define RCC_CFGR_PLLDIV_Pos (22U) |
4226 | #define RCC_CFGR_PLLDIV_Pos (22U) |
4226 | #define RCC_CFGR_PLLDIV_Msk (0x3UL << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */ |
4227 | #define RCC_CFGR_PLLDIV_Msk (0x3UL << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */ |
4227 | #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */ |
4228 | #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */ |
4228 | #define RCC_CFGR_PLLDIV_0 (0x1UL << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */ |
4229 | #define RCC_CFGR_PLLDIV_0 (0x1UL << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */ |
4229 | #define RCC_CFGR_PLLDIV_1 (0x2UL << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */ |
4230 | #define RCC_CFGR_PLLDIV_1 (0x2UL << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */ |
4230 | |
4231 | 4231 | ||
4232 | 4232 | /*!< PLLDIV configuration */ |
|
4233 | /*!< PLLDIV configuration */ |
4233 | #define RCC_CFGR_PLLDIV1 (0x00000000U) /*!< PLL clock output = CKVCO / 1 */ |
4234 | #define RCC_CFGR_PLLDIV1 (0x00000000U) /*!< PLL clock output = CKVCO / 1 */ |
4234 | #define RCC_CFGR_PLLDIV2_Pos (22U) |
4235 | #define RCC_CFGR_PLLDIV2_Pos (22U) |
4235 | #define RCC_CFGR_PLLDIV2_Msk (0x1UL << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */ |
4236 | #define RCC_CFGR_PLLDIV2_Msk (0x1UL << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */ |
4236 | #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */ |
4237 | #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */ |
4237 | #define RCC_CFGR_PLLDIV3_Pos (23U) |
4238 | #define RCC_CFGR_PLLDIV3_Pos (23U) |
4238 | #define RCC_CFGR_PLLDIV3_Msk (0x1UL << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */ |
4239 | #define RCC_CFGR_PLLDIV3_Msk (0x1UL << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */ |
4239 | #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */ |
4240 | #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */ |
4240 | #define RCC_CFGR_PLLDIV4_Pos (22U) |
4241 | #define RCC_CFGR_PLLDIV4_Pos (22U) |
4241 | #define RCC_CFGR_PLLDIV4_Msk (0x3UL << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */ |
4242 | #define RCC_CFGR_PLLDIV4_Msk (0x3UL << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */ |
4242 | #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */ |
4243 | #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */ |
4243 | |
4244 | 4244 | ||
4245 | 4245 | #define RCC_CFGR_MCOSEL_Pos (24U) |
|
4246 | #define RCC_CFGR_MCOSEL_Pos (24U) |
4246 | #define RCC_CFGR_MCOSEL_Msk (0x7UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x07000000 */ |
4247 | #define RCC_CFGR_MCOSEL_Msk (0x7UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x07000000 */ |
4247 | #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */ |
4248 | #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */ |
4248 | #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ |
4249 | #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ |
4249 | #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ |
4250 | #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ |
4250 | #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ |
4251 | #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ |
4251 | |
4252 | 4252 | /*!< MCO configuration */ |
|
4253 | /*!< MCO configuration */ |
4253 | #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */ |
4254 | #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */ |
4254 | #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U) |
4255 | #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U) |
4255 | #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1UL << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */ |
4256 | #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1UL << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */ |
4256 | #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected */ |
4257 | #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected */ |
4257 | #define RCC_CFGR_MCOSEL_HSI_Pos (25U) |
4258 | #define RCC_CFGR_MCOSEL_HSI_Pos (25U) |
4258 | #define RCC_CFGR_MCOSEL_HSI_Msk (0x1UL << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */ |
4259 | #define RCC_CFGR_MCOSEL_HSI_Msk (0x1UL << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */ |
4259 | #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */ |
4260 | #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */ |
4260 | #define RCC_CFGR_MCOSEL_MSI_Pos (24U) |
4261 | #define RCC_CFGR_MCOSEL_MSI_Pos (24U) |
4261 | #define RCC_CFGR_MCOSEL_MSI_Msk (0x3UL << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */ |
4262 | #define RCC_CFGR_MCOSEL_MSI_Msk (0x3UL << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */ |
4262 | #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */ |
4263 | #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */ |
4263 | #define RCC_CFGR_MCOSEL_HSE_Pos (26U) |
4264 | #define RCC_CFGR_MCOSEL_HSE_Pos (26U) |
4264 | #define RCC_CFGR_MCOSEL_HSE_Msk (0x1UL << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */ |
4265 | #define RCC_CFGR_MCOSEL_HSE_Msk (0x1UL << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */ |
4265 | #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */ |
4266 | #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */ |
4266 | #define RCC_CFGR_MCOSEL_PLL_Pos (24U) |
4267 | #define RCC_CFGR_MCOSEL_PLL_Pos (24U) |
4267 | #define RCC_CFGR_MCOSEL_PLL_Msk (0x5UL << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */ |
4268 | #define RCC_CFGR_MCOSEL_PLL_Msk (0x5UL << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */ |
4268 | #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */ |
4269 | #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */ |
4269 | #define RCC_CFGR_MCOSEL_LSI_Pos (25U) |
4270 | #define RCC_CFGR_MCOSEL_LSI_Pos (25U) |
4270 | #define RCC_CFGR_MCOSEL_LSI_Msk (0x3UL << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */ |
4271 | #define RCC_CFGR_MCOSEL_LSI_Msk (0x3UL << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */ |
4271 | #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */ |
4272 | #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */ |
4272 | #define RCC_CFGR_MCOSEL_LSE_Pos (24U) |
4273 | #define RCC_CFGR_MCOSEL_LSE_Pos (24U) |
4273 | #define RCC_CFGR_MCOSEL_LSE_Msk (0x7UL << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */ |
4274 | #define RCC_CFGR_MCOSEL_LSE_Msk (0x7UL << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */ |
4274 | #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */ |
4275 | #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */ |
4275 | |
4276 | 4276 | #define RCC_CFGR_MCOPRE_Pos (28U) |
|
4277 | #define RCC_CFGR_MCOPRE_Pos (28U) |
4277 | #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ |
4278 | #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ |
4278 | #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCOPRE[2:0] bits (Microcontroller Clock Output Prescaler) */ |
4279 | #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCOPRE[2:0] bits (Microcontroller Clock Output Prescaler) */ |
4279 | #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ |
4280 | #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ |
4280 | #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ |
4281 | #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ |
4281 | #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ |
4282 | #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ |
4282 | |
4283 | 4283 | /*!< MCO Prescaler configuration */ |
|
4284 | /*!< MCO Prescaler configuration */ |
4284 | #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */ |
4285 | #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */ |
4285 | #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */ |
4286 | #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */ |
4286 | #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */ |
4287 | #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */ |
4287 | #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */ |
4288 | #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */ |
4288 | #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */ |
4289 | #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */ |
4289 | |
4290 | 4290 | /* Legacy aliases */ |
|
4291 | /* Legacy aliases */ |
4291 | #define RCC_CFGR_MCO_DIV1 RCC_CFGR_MCOPRE_DIV1 |
4292 | #define RCC_CFGR_MCO_DIV1 RCC_CFGR_MCOPRE_DIV1 |
4292 | #define RCC_CFGR_MCO_DIV2 RCC_CFGR_MCOPRE_DIV2 |
4293 | #define RCC_CFGR_MCO_DIV2 RCC_CFGR_MCOPRE_DIV2 |
4293 | #define RCC_CFGR_MCO_DIV4 RCC_CFGR_MCOPRE_DIV4 |
4294 | #define RCC_CFGR_MCO_DIV4 RCC_CFGR_MCOPRE_DIV4 |
4294 | #define RCC_CFGR_MCO_DIV8 RCC_CFGR_MCOPRE_DIV8 |
4295 | #define RCC_CFGR_MCO_DIV8 RCC_CFGR_MCOPRE_DIV8 |
4295 | #define RCC_CFGR_MCO_DIV16 RCC_CFGR_MCOPRE_DIV16 |
4296 | #define RCC_CFGR_MCO_DIV16 RCC_CFGR_MCOPRE_DIV16 |
4296 | #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK |
4297 | #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK |
4297 | #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK |
4298 | #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK |
4298 | #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI |
4299 | #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI |
4299 | #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI |
4300 | #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI |
4300 | #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE |
4301 | #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE |
4301 | #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL |
4302 | #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL |
4302 | #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI |
4303 | #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI |
4303 | #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE |
4304 | #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE |
4304 | |
4305 | 4305 | /*!<****************** Bit definition for RCC_CIR register ********************/ |
|
4306 | /*!<****************** Bit definition for RCC_CIR register ********************/ |
4306 | #define RCC_CIR_LSIRDYF_Pos (0U) |
4307 | #define RCC_CIR_LSIRDYF_Pos (0U) |
4307 | #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ |
4308 | #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ |
4308 | #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ |
4309 | #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ |
4309 | #define RCC_CIR_LSERDYF_Pos (1U) |
4310 | #define RCC_CIR_LSERDYF_Pos (1U) |
4310 | #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ |
4311 | #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ |
4311 | #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ |
4312 | #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ |
4312 | #define RCC_CIR_HSIRDYF_Pos (2U) |
4313 | #define RCC_CIR_HSIRDYF_Pos (2U) |
4313 | #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ |
4314 | #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ |
4314 | #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ |
4315 | #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ |
4315 | #define RCC_CIR_HSERDYF_Pos (3U) |
4316 | #define RCC_CIR_HSERDYF_Pos (3U) |
4316 | #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ |
4317 | #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ |
4317 | #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ |
4318 | #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ |
4318 | #define RCC_CIR_PLLRDYF_Pos (4U) |
4319 | #define RCC_CIR_PLLRDYF_Pos (4U) |
4319 | #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ |
4320 | #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ |
4320 | #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ |
4321 | #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ |
4321 | #define RCC_CIR_MSIRDYF_Pos (5U) |
4322 | #define RCC_CIR_MSIRDYF_Pos (5U) |
4322 | #define RCC_CIR_MSIRDYF_Msk (0x1UL << RCC_CIR_MSIRDYF_Pos) /*!< 0x00000020 */ |
4323 | #define RCC_CIR_MSIRDYF_Msk (0x1UL << RCC_CIR_MSIRDYF_Pos) /*!< 0x00000020 */ |
4323 | #define RCC_CIR_MSIRDYF RCC_CIR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */ |
4324 | #define RCC_CIR_MSIRDYF RCC_CIR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */ |
4324 | #define RCC_CIR_LSECSSF_Pos (6U) |
4325 | #define RCC_CIR_LSECSSF_Pos (6U) |
4325 | #define RCC_CIR_LSECSSF_Msk (0x1UL << RCC_CIR_LSECSSF_Pos) /*!< 0x00000040 */ |
4326 | #define RCC_CIR_LSECSSF_Msk (0x1UL << RCC_CIR_LSECSSF_Pos) /*!< 0x00000040 */ |
4326 | #define RCC_CIR_LSECSSF RCC_CIR_LSECSSF_Msk /*!< LSE CSS Interrupt flag */ |
4327 | #define RCC_CIR_LSECSSF RCC_CIR_LSECSSF_Msk /*!< LSE CSS Interrupt flag */ |
4327 | #define RCC_CIR_CSSF_Pos (7U) |
4328 | #define RCC_CIR_CSSF_Pos (7U) |
4328 | #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ |
4329 | #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ |
4329 | #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ |
4330 | #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ |
4330 | |
4331 | 4331 | #define RCC_CIR_LSIRDYIE_Pos (8U) |
|
4332 | #define RCC_CIR_LSIRDYIE_Pos (8U) |
4332 | #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ |
4333 | #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ |
4333 | #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ |
4334 | #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ |
4334 | #define RCC_CIR_LSERDYIE_Pos (9U) |
4335 | #define RCC_CIR_LSERDYIE_Pos (9U) |
4335 | #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ |
4336 | #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ |
4336 | #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ |
4337 | #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ |
4337 | #define RCC_CIR_HSIRDYIE_Pos (10U) |
4338 | #define RCC_CIR_HSIRDYIE_Pos (10U) |
4338 | #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ |
4339 | #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ |
4339 | #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ |
4340 | #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ |
4340 | #define RCC_CIR_HSERDYIE_Pos (11U) |
4341 | #define RCC_CIR_HSERDYIE_Pos (11U) |
4341 | #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ |
4342 | #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ |
4342 | #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ |
4343 | #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ |
4343 | #define RCC_CIR_PLLRDYIE_Pos (12U) |
4344 | #define RCC_CIR_PLLRDYIE_Pos (12U) |
4344 | #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ |
4345 | #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ |
4345 | #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ |
4346 | #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ |
4346 | #define RCC_CIR_MSIRDYIE_Pos (13U) |
4347 | #define RCC_CIR_MSIRDYIE_Pos (13U) |
4347 | #define RCC_CIR_MSIRDYIE_Msk (0x1UL << RCC_CIR_MSIRDYIE_Pos) /*!< 0x00002000 */ |
4348 | #define RCC_CIR_MSIRDYIE_Msk (0x1UL << RCC_CIR_MSIRDYIE_Pos) /*!< 0x00002000 */ |
4348 | #define RCC_CIR_MSIRDYIE RCC_CIR_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */ |
4349 | #define RCC_CIR_MSIRDYIE RCC_CIR_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */ |
4349 | #define RCC_CIR_LSECSSIE_Pos (14U) |
4350 | #define RCC_CIR_LSECSSIE_Pos (14U) |
4350 | #define RCC_CIR_LSECSSIE_Msk (0x1UL << RCC_CIR_LSECSSIE_Pos) /*!< 0x00004000 */ |
4351 | #define RCC_CIR_LSECSSIE_Msk (0x1UL << RCC_CIR_LSECSSIE_Pos) /*!< 0x00004000 */ |
4351 | #define RCC_CIR_LSECSSIE RCC_CIR_LSECSSIE_Msk /*!< LSE CSS Interrupt Enable */ |
4352 | #define RCC_CIR_LSECSSIE RCC_CIR_LSECSSIE_Msk /*!< LSE CSS Interrupt Enable */ |
4352 | |
4353 | 4353 | #define RCC_CIR_LSIRDYC_Pos (16U) |
|
4354 | #define RCC_CIR_LSIRDYC_Pos (16U) |
4354 | #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ |
4355 | #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ |
4355 | #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ |
4356 | #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ |
4356 | #define RCC_CIR_LSERDYC_Pos (17U) |
4357 | #define RCC_CIR_LSERDYC_Pos (17U) |
4357 | #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ |
4358 | #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ |
4358 | #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ |
4359 | #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ |
4359 | #define RCC_CIR_HSIRDYC_Pos (18U) |
4360 | #define RCC_CIR_HSIRDYC_Pos (18U) |
4360 | #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ |
4361 | #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ |
4361 | #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ |
4362 | #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ |
4362 | #define RCC_CIR_HSERDYC_Pos (19U) |
4363 | #define RCC_CIR_HSERDYC_Pos (19U) |
4363 | #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ |
4364 | #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ |
4364 | #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ |
4365 | #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ |
4365 | #define RCC_CIR_PLLRDYC_Pos (20U) |
4366 | #define RCC_CIR_PLLRDYC_Pos (20U) |
4366 | #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ |
4367 | #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ |
4367 | #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ |
4368 | #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ |
4368 | #define RCC_CIR_MSIRDYC_Pos (21U) |
4369 | #define RCC_CIR_MSIRDYC_Pos (21U) |
4369 | #define RCC_CIR_MSIRDYC_Msk (0x1UL << RCC_CIR_MSIRDYC_Pos) /*!< 0x00200000 */ |
4370 | #define RCC_CIR_MSIRDYC_Msk (0x1UL << RCC_CIR_MSIRDYC_Pos) /*!< 0x00200000 */ |
4370 | #define RCC_CIR_MSIRDYC RCC_CIR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */ |
4371 | #define RCC_CIR_MSIRDYC RCC_CIR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */ |
4371 | #define RCC_CIR_LSECSSC_Pos (22U) |
4372 | #define RCC_CIR_LSECSSC_Pos (22U) |
4372 | #define RCC_CIR_LSECSSC_Msk (0x1UL << RCC_CIR_LSECSSC_Pos) /*!< 0x00400000 */ |
4373 | #define RCC_CIR_LSECSSC_Msk (0x1UL << RCC_CIR_LSECSSC_Pos) /*!< 0x00400000 */ |
4373 | #define RCC_CIR_LSECSSC RCC_CIR_LSECSSC_Msk /*!< LSE CSS Interrupt Clear */ |
4374 | #define RCC_CIR_LSECSSC RCC_CIR_LSECSSC_Msk /*!< LSE CSS Interrupt Clear */ |
4374 | #define RCC_CIR_CSSC_Pos (23U) |
4375 | #define RCC_CIR_CSSC_Pos (23U) |
4375 | #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ |
4376 | #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ |
4376 | #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ |
4377 | #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ |
4377 | |
4378 | 4378 | /***************** Bit definition for RCC_AHBRSTR register ******************/ |
|
4379 | /***************** Bit definition for RCC_AHBRSTR register ******************/ |
4379 | #define RCC_AHBRSTR_GPIOARST_Pos (0U) |
4380 | #define RCC_AHBRSTR_GPIOARST_Pos (0U) |
4380 | #define RCC_AHBRSTR_GPIOARST_Msk (0x1UL << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00000001 */ |
4381 | #define RCC_AHBRSTR_GPIOARST_Msk (0x1UL << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00000001 */ |
4381 | #define RCC_AHBRSTR_GPIOARST RCC_AHBRSTR_GPIOARST_Msk /*!< GPIO port A reset */ |
4382 | #define RCC_AHBRSTR_GPIOARST RCC_AHBRSTR_GPIOARST_Msk /*!< GPIO port A reset */ |
4382 | #define RCC_AHBRSTR_GPIOBRST_Pos (1U) |
4383 | #define RCC_AHBRSTR_GPIOBRST_Pos (1U) |
4383 | #define RCC_AHBRSTR_GPIOBRST_Msk (0x1UL << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00000002 */ |
4384 | #define RCC_AHBRSTR_GPIOBRST_Msk (0x1UL << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00000002 */ |
4384 | #define RCC_AHBRSTR_GPIOBRST RCC_AHBRSTR_GPIOBRST_Msk /*!< GPIO port B reset */ |
4385 | #define RCC_AHBRSTR_GPIOBRST RCC_AHBRSTR_GPIOBRST_Msk /*!< GPIO port B reset */ |
4385 | #define RCC_AHBRSTR_GPIOCRST_Pos (2U) |
4386 | #define RCC_AHBRSTR_GPIOCRST_Pos (2U) |
4386 | #define RCC_AHBRSTR_GPIOCRST_Msk (0x1UL << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00000004 */ |
4387 | #define RCC_AHBRSTR_GPIOCRST_Msk (0x1UL << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00000004 */ |
4387 | #define RCC_AHBRSTR_GPIOCRST RCC_AHBRSTR_GPIOCRST_Msk /*!< GPIO port C reset */ |
4388 | #define RCC_AHBRSTR_GPIOCRST RCC_AHBRSTR_GPIOCRST_Msk /*!< GPIO port C reset */ |
4388 | #define RCC_AHBRSTR_GPIODRST_Pos (3U) |
4389 | #define RCC_AHBRSTR_GPIODRST_Pos (3U) |
4389 | #define RCC_AHBRSTR_GPIODRST_Msk (0x1UL << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00000008 */ |
4390 | #define RCC_AHBRSTR_GPIODRST_Msk (0x1UL << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00000008 */ |
4390 | #define RCC_AHBRSTR_GPIODRST RCC_AHBRSTR_GPIODRST_Msk /*!< GPIO port D reset */ |
4391 | #define RCC_AHBRSTR_GPIODRST RCC_AHBRSTR_GPIODRST_Msk /*!< GPIO port D reset */ |
4391 | #define RCC_AHBRSTR_GPIOERST_Pos (4U) |
4392 | #define RCC_AHBRSTR_GPIOERST_Pos (4U) |
4392 | #define RCC_AHBRSTR_GPIOERST_Msk (0x1UL << RCC_AHBRSTR_GPIOERST_Pos) /*!< 0x00000010 */ |
4393 | #define RCC_AHBRSTR_GPIOERST_Msk (0x1UL << RCC_AHBRSTR_GPIOERST_Pos) /*!< 0x00000010 */ |
4393 | #define RCC_AHBRSTR_GPIOERST RCC_AHBRSTR_GPIOERST_Msk /*!< GPIO port E reset */ |
4394 | #define RCC_AHBRSTR_GPIOERST RCC_AHBRSTR_GPIOERST_Msk /*!< GPIO port E reset */ |
4394 | #define RCC_AHBRSTR_GPIOHRST_Pos (5U) |
4395 | #define RCC_AHBRSTR_GPIOHRST_Pos (5U) |
4395 | #define RCC_AHBRSTR_GPIOHRST_Msk (0x1UL << RCC_AHBRSTR_GPIOHRST_Pos) /*!< 0x00000020 */ |
4396 | #define RCC_AHBRSTR_GPIOHRST_Msk (0x1UL << RCC_AHBRSTR_GPIOHRST_Pos) /*!< 0x00000020 */ |
4396 | #define RCC_AHBRSTR_GPIOHRST RCC_AHBRSTR_GPIOHRST_Msk /*!< GPIO port H reset */ |
4397 | #define RCC_AHBRSTR_GPIOHRST RCC_AHBRSTR_GPIOHRST_Msk /*!< GPIO port H reset */ |
4397 | #define RCC_AHBRSTR_GPIOFRST_Pos (6U) |
4398 | #define RCC_AHBRSTR_GPIOFRST_Pos (6U) |
4398 | #define RCC_AHBRSTR_GPIOFRST_Msk (0x1UL << RCC_AHBRSTR_GPIOFRST_Pos) /*!< 0x00000040 */ |
4399 | #define RCC_AHBRSTR_GPIOFRST_Msk (0x1UL << RCC_AHBRSTR_GPIOFRST_Pos) /*!< 0x00000040 */ |
4399 | #define RCC_AHBRSTR_GPIOFRST RCC_AHBRSTR_GPIOFRST_Msk /*!< GPIO port F reset */ |
4400 | #define RCC_AHBRSTR_GPIOFRST RCC_AHBRSTR_GPIOFRST_Msk /*!< GPIO port F reset */ |
4400 | #define RCC_AHBRSTR_GPIOGRST_Pos (7U) |
4401 | #define RCC_AHBRSTR_GPIOGRST_Pos (7U) |
4401 | #define RCC_AHBRSTR_GPIOGRST_Msk (0x1UL << RCC_AHBRSTR_GPIOGRST_Pos) /*!< 0x00000080 */ |
4402 | #define RCC_AHBRSTR_GPIOGRST_Msk (0x1UL << RCC_AHBRSTR_GPIOGRST_Pos) /*!< 0x00000080 */ |
4402 | #define RCC_AHBRSTR_GPIOGRST RCC_AHBRSTR_GPIOGRST_Msk /*!< GPIO port G reset */ |
4403 | #define RCC_AHBRSTR_GPIOGRST RCC_AHBRSTR_GPIOGRST_Msk /*!< GPIO port G reset */ |
4403 | #define RCC_AHBRSTR_CRCRST_Pos (12U) |
4404 | #define RCC_AHBRSTR_CRCRST_Pos (12U) |
4404 | #define RCC_AHBRSTR_CRCRST_Msk (0x1UL << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */ |
4405 | #define RCC_AHBRSTR_CRCRST_Msk (0x1UL << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */ |
4405 | #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */ |
4406 | #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */ |
4406 | #define RCC_AHBRSTR_FLITFRST_Pos (15U) |
4407 | #define RCC_AHBRSTR_FLITFRST_Pos (15U) |
4407 | #define RCC_AHBRSTR_FLITFRST_Msk (0x1UL << RCC_AHBRSTR_FLITFRST_Pos) /*!< 0x00008000 */ |
4408 | #define RCC_AHBRSTR_FLITFRST_Msk (0x1UL << RCC_AHBRSTR_FLITFRST_Pos) /*!< 0x00008000 */ |
4408 | #define RCC_AHBRSTR_FLITFRST RCC_AHBRSTR_FLITFRST_Msk /*!< FLITF reset */ |
4409 | #define RCC_AHBRSTR_FLITFRST RCC_AHBRSTR_FLITFRST_Msk /*!< FLITF reset */ |
4409 | #define RCC_AHBRSTR_DMA1RST_Pos (24U) |
4410 | #define RCC_AHBRSTR_DMA1RST_Pos (24U) |
4410 | #define RCC_AHBRSTR_DMA1RST_Msk (0x1UL << RCC_AHBRSTR_DMA1RST_Pos) /*!< 0x01000000 */ |
4411 | #define RCC_AHBRSTR_DMA1RST_Msk (0x1UL << RCC_AHBRSTR_DMA1RST_Pos) /*!< 0x01000000 */ |
4411 | #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMA1RST_Msk /*!< DMA1 reset */ |
4412 | #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMA1RST_Msk /*!< DMA1 reset */ |
4412 | #define RCC_AHBRSTR_DMA2RST_Pos (25U) |
4413 | #define RCC_AHBRSTR_DMA2RST_Pos (25U) |
4413 | #define RCC_AHBRSTR_DMA2RST_Msk (0x1UL << RCC_AHBRSTR_DMA2RST_Pos) /*!< 0x02000000 */ |
4414 | #define RCC_AHBRSTR_DMA2RST_Msk (0x1UL << RCC_AHBRSTR_DMA2RST_Pos) /*!< 0x02000000 */ |
4414 | #define RCC_AHBRSTR_DMA2RST RCC_AHBRSTR_DMA2RST_Msk /*!< DMA2 reset */ |
4415 | #define RCC_AHBRSTR_DMA2RST RCC_AHBRSTR_DMA2RST_Msk /*!< DMA2 reset */ |
4415 | |
4416 | 4416 | /***************** Bit definition for RCC_APB2RSTR register *****************/ |
|
4417 | /***************** Bit definition for RCC_APB2RSTR register *****************/ |
4417 | #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) |
4418 | #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) |
4418 | #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */ |
4419 | #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */ |
4419 | #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< System Configuration SYSCFG reset */ |
4420 | #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< System Configuration SYSCFG reset */ |
4420 | #define RCC_APB2RSTR_TIM9RST_Pos (2U) |
4421 | #define RCC_APB2RSTR_TIM9RST_Pos (2U) |
4421 | #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00000004 */ |
4422 | #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00000004 */ |
4422 | #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk /*!< TIM9 reset */ |
4423 | #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk /*!< TIM9 reset */ |
4423 | #define RCC_APB2RSTR_TIM10RST_Pos (3U) |
4424 | #define RCC_APB2RSTR_TIM10RST_Pos (3U) |
4424 | #define RCC_APB2RSTR_TIM10RST_Msk (0x1UL << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00000008 */ |
4425 | #define RCC_APB2RSTR_TIM10RST_Msk (0x1UL << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00000008 */ |
4425 | #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk /*!< TIM10 reset */ |
4426 | #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk /*!< TIM10 reset */ |
4426 | #define RCC_APB2RSTR_TIM11RST_Pos (4U) |
4427 | #define RCC_APB2RSTR_TIM11RST_Pos (4U) |
4427 | #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00000010 */ |
4428 | #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00000010 */ |
4428 | #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk /*!< TIM11 reset */ |
4429 | #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk /*!< TIM11 reset */ |
4429 | #define RCC_APB2RSTR_ADC1RST_Pos (9U) |
4430 | #define RCC_APB2RSTR_ADC1RST_Pos (9U) |
4430 | #define RCC_APB2RSTR_ADC1RST_Msk (0x1UL << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */ |
4431 | #define RCC_APB2RSTR_ADC1RST_Msk (0x1UL << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */ |
4431 | #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC1 reset */ |
4432 | #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC1 reset */ |
4432 | #define RCC_APB2RSTR_SPI1RST_Pos (12U) |
4433 | #define RCC_APB2RSTR_SPI1RST_Pos (12U) |
4433 | #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ |
4434 | #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ |
4434 | #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 reset */ |
4435 | #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 reset */ |
4435 | #define RCC_APB2RSTR_USART1RST_Pos (14U) |
4436 | #define RCC_APB2RSTR_USART1RST_Pos (14U) |
4436 | #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ |
4437 | #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ |
4437 | #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ |
4438 | #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ |
4438 | |
4439 | 4439 | /***************** Bit definition for RCC_APB1RSTR register *****************/ |
|
4440 | /***************** Bit definition for RCC_APB1RSTR register *****************/ |
4440 | #define RCC_APB1RSTR_TIM2RST_Pos (0U) |
4441 | #define RCC_APB1RSTR_TIM2RST_Pos (0U) |
4441 | #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ |
4442 | #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ |
4442 | #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */ |
4443 | #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */ |
4443 | #define RCC_APB1RSTR_TIM3RST_Pos (1U) |
4444 | #define RCC_APB1RSTR_TIM3RST_Pos (1U) |
4444 | #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ |
4445 | #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ |
4445 | #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ |
4446 | #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ |
4446 | #define RCC_APB1RSTR_TIM4RST_Pos (2U) |
4447 | #define RCC_APB1RSTR_TIM4RST_Pos (2U) |
4447 | #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */ |
4448 | #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */ |
4448 | #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */ |
4449 | #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */ |
4449 | #define RCC_APB1RSTR_TIM5RST_Pos (3U) |
4450 | #define RCC_APB1RSTR_TIM5RST_Pos (3U) |
4450 | #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */ |
4451 | #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */ |
4451 | #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk /*!< Timer 5 reset */ |
4452 | #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk /*!< Timer 5 reset */ |
4452 | #define RCC_APB1RSTR_TIM6RST_Pos (4U) |
4453 | #define RCC_APB1RSTR_TIM6RST_Pos (4U) |
4453 | #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ |
4454 | #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ |
4454 | #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */ |
4455 | #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */ |
4455 | #define RCC_APB1RSTR_TIM7RST_Pos (5U) |
4456 | #define RCC_APB1RSTR_TIM7RST_Pos (5U) |
4456 | #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ |
4457 | #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ |
4457 | #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */ |
4458 | #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */ |
4458 | #define RCC_APB1RSTR_WWDGRST_Pos (11U) |
4459 | #define RCC_APB1RSTR_WWDGRST_Pos (11U) |
4459 | #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ |
4460 | #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ |
4460 | #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ |
4461 | #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ |
4461 | #define RCC_APB1RSTR_SPI2RST_Pos (14U) |
4462 | #define RCC_APB1RSTR_SPI2RST_Pos (14U) |
4462 | #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ |
4463 | #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ |
4463 | #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */ |
4464 | #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */ |
4464 | #define RCC_APB1RSTR_SPI3RST_Pos (15U) |
4465 | #define RCC_APB1RSTR_SPI3RST_Pos (15U) |
4465 | #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */ |
4466 | #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */ |
4466 | #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk /*!< SPI 3 reset */ |
4467 | #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk /*!< SPI 3 reset */ |
4467 | #define RCC_APB1RSTR_USART2RST_Pos (17U) |
4468 | #define RCC_APB1RSTR_USART2RST_Pos (17U) |
4468 | #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ |
4469 | #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ |
4469 | #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */ |
4470 | #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */ |
4470 | #define RCC_APB1RSTR_USART3RST_Pos (18U) |
4471 | #define RCC_APB1RSTR_USART3RST_Pos (18U) |
4471 | #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */ |
4472 | #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */ |
4472 | #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */ |
4473 | #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */ |
4473 | #define RCC_APB1RSTR_UART4RST_Pos (19U) |
4474 | #define RCC_APB1RSTR_UART4RST_Pos (19U) |
4474 | #define RCC_APB1RSTR_UART4RST_Msk (0x1UL << RCC_APB1RSTR_UART4RST_Pos) /*!< 0x00080000 */ |
4475 | #define RCC_APB1RSTR_UART4RST_Msk (0x1UL << RCC_APB1RSTR_UART4RST_Pos) /*!< 0x00080000 */ |
4475 | #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk /*!< UART 4 reset */ |
4476 | #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk /*!< UART 4 reset */ |
4476 | #define RCC_APB1RSTR_UART5RST_Pos (20U) |
4477 | #define RCC_APB1RSTR_UART5RST_Pos (20U) |
4477 | #define RCC_APB1RSTR_UART5RST_Msk (0x1UL << RCC_APB1RSTR_UART5RST_Pos) /*!< 0x00100000 */ |
4478 | #define RCC_APB1RSTR_UART5RST_Msk (0x1UL << RCC_APB1RSTR_UART5RST_Pos) /*!< 0x00100000 */ |
4478 | #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk /*!< UART 5 reset */ |
4479 | #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk /*!< UART 5 reset */ |
4479 | #define RCC_APB1RSTR_I2C1RST_Pos (21U) |
4480 | #define RCC_APB1RSTR_I2C1RST_Pos (21U) |
4480 | #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ |
4481 | #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ |
4481 | #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ |
4482 | #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ |
4482 | #define RCC_APB1RSTR_I2C2RST_Pos (22U) |
4483 | #define RCC_APB1RSTR_I2C2RST_Pos (22U) |
4483 | #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ |
4484 | #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ |
4484 | #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */ |
4485 | #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */ |
4485 | #define RCC_APB1RSTR_USBRST_Pos (23U) |
4486 | #define RCC_APB1RSTR_USBRST_Pos (23U) |
4486 | #define RCC_APB1RSTR_USBRST_Msk (0x1UL << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */ |
4487 | #define RCC_APB1RSTR_USBRST_Msk (0x1UL << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */ |
4487 | #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB reset */ |
4488 | #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB reset */ |
4488 | #define RCC_APB1RSTR_PWRRST_Pos (28U) |
4489 | #define RCC_APB1RSTR_PWRRST_Pos (28U) |
4489 | #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ |
4490 | #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ |
4490 | #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */ |
4491 | #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */ |
4491 | #define RCC_APB1RSTR_DACRST_Pos (29U) |
4492 | #define RCC_APB1RSTR_DACRST_Pos (29U) |
4492 | #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ |
4493 | #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ |
4493 | #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */ |
4494 | #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */ |
4494 | #define RCC_APB1RSTR_COMPRST_Pos (31U) |
4495 | #define RCC_APB1RSTR_COMPRST_Pos (31U) |
4495 | #define RCC_APB1RSTR_COMPRST_Msk (0x1UL << RCC_APB1RSTR_COMPRST_Pos) /*!< 0x80000000 */ |
4496 | #define RCC_APB1RSTR_COMPRST_Msk (0x1UL << RCC_APB1RSTR_COMPRST_Pos) /*!< 0x80000000 */ |
4496 | #define RCC_APB1RSTR_COMPRST RCC_APB1RSTR_COMPRST_Msk /*!< Comparator interface reset */ |
4497 | #define RCC_APB1RSTR_COMPRST RCC_APB1RSTR_COMPRST_Msk /*!< Comparator interface reset */ |
4497 | |
4498 | 4498 | /****************** Bit definition for RCC_AHBENR register ******************/ |
|
4499 | /****************** Bit definition for RCC_AHBENR register ******************/ |
4499 | #define RCC_AHBENR_GPIOAEN_Pos (0U) |
4500 | #define RCC_AHBENR_GPIOAEN_Pos (0U) |
4500 | #define RCC_AHBENR_GPIOAEN_Msk (0x1UL << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00000001 */ |
4501 | #define RCC_AHBENR_GPIOAEN_Msk (0x1UL << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00000001 */ |
4501 | #define RCC_AHBENR_GPIOAEN RCC_AHBENR_GPIOAEN_Msk /*!< GPIO port A clock enable */ |
4502 | #define RCC_AHBENR_GPIOAEN RCC_AHBENR_GPIOAEN_Msk /*!< GPIO port A clock enable */ |
4502 | #define RCC_AHBENR_GPIOBEN_Pos (1U) |
4503 | #define RCC_AHBENR_GPIOBEN_Pos (1U) |
4503 | #define RCC_AHBENR_GPIOBEN_Msk (0x1UL << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00000002 */ |
4504 | #define RCC_AHBENR_GPIOBEN_Msk (0x1UL << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00000002 */ |
4504 | #define RCC_AHBENR_GPIOBEN RCC_AHBENR_GPIOBEN_Msk /*!< GPIO port B clock enable */ |
4505 | #define RCC_AHBENR_GPIOBEN RCC_AHBENR_GPIOBEN_Msk /*!< GPIO port B clock enable */ |
4505 | #define RCC_AHBENR_GPIOCEN_Pos (2U) |
4506 | #define RCC_AHBENR_GPIOCEN_Pos (2U) |
4506 | #define RCC_AHBENR_GPIOCEN_Msk (0x1UL << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00000004 */ |
4507 | #define RCC_AHBENR_GPIOCEN_Msk (0x1UL << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00000004 */ |
4507 | #define RCC_AHBENR_GPIOCEN RCC_AHBENR_GPIOCEN_Msk /*!< GPIO port C clock enable */ |
4508 | #define RCC_AHBENR_GPIOCEN RCC_AHBENR_GPIOCEN_Msk /*!< GPIO port C clock enable */ |
4508 | #define RCC_AHBENR_GPIODEN_Pos (3U) |
4509 | #define RCC_AHBENR_GPIODEN_Pos (3U) |
4509 | #define RCC_AHBENR_GPIODEN_Msk (0x1UL << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00000008 */ |
4510 | #define RCC_AHBENR_GPIODEN_Msk (0x1UL << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00000008 */ |
4510 | #define RCC_AHBENR_GPIODEN RCC_AHBENR_GPIODEN_Msk /*!< GPIO port D clock enable */ |
4511 | #define RCC_AHBENR_GPIODEN RCC_AHBENR_GPIODEN_Msk /*!< GPIO port D clock enable */ |
4511 | #define RCC_AHBENR_GPIOEEN_Pos (4U) |
4512 | #define RCC_AHBENR_GPIOEEN_Pos (4U) |
4512 | #define RCC_AHBENR_GPIOEEN_Msk (0x1UL << RCC_AHBENR_GPIOEEN_Pos) /*!< 0x00000010 */ |
4513 | #define RCC_AHBENR_GPIOEEN_Msk (0x1UL << RCC_AHBENR_GPIOEEN_Pos) /*!< 0x00000010 */ |
4513 | #define RCC_AHBENR_GPIOEEN RCC_AHBENR_GPIOEEN_Msk /*!< GPIO port E clock enable */ |
4514 | #define RCC_AHBENR_GPIOEEN RCC_AHBENR_GPIOEEN_Msk /*!< GPIO port E clock enable */ |
4514 | #define RCC_AHBENR_GPIOHEN_Pos (5U) |
4515 | #define RCC_AHBENR_GPIOHEN_Pos (5U) |
4515 | #define RCC_AHBENR_GPIOHEN_Msk (0x1UL << RCC_AHBENR_GPIOHEN_Pos) /*!< 0x00000020 */ |
4516 | #define RCC_AHBENR_GPIOHEN_Msk (0x1UL << RCC_AHBENR_GPIOHEN_Pos) /*!< 0x00000020 */ |
4516 | #define RCC_AHBENR_GPIOHEN RCC_AHBENR_GPIOHEN_Msk /*!< GPIO port H clock enable */ |
4517 | #define RCC_AHBENR_GPIOHEN RCC_AHBENR_GPIOHEN_Msk /*!< GPIO port H clock enable */ |
4517 | #define RCC_AHBENR_GPIOFEN_Pos (6U) |
4518 | #define RCC_AHBENR_GPIOFEN_Pos (6U) |
4518 | #define RCC_AHBENR_GPIOFEN_Msk (0x1UL << RCC_AHBENR_GPIOFEN_Pos) /*!< 0x00000040 */ |
4519 | #define RCC_AHBENR_GPIOFEN_Msk (0x1UL << RCC_AHBENR_GPIOFEN_Pos) /*!< 0x00000040 */ |
4519 | #define RCC_AHBENR_GPIOFEN RCC_AHBENR_GPIOFEN_Msk /*!< GPIO port F clock enable */ |
4520 | #define RCC_AHBENR_GPIOFEN RCC_AHBENR_GPIOFEN_Msk /*!< GPIO port F clock enable */ |
4520 | #define RCC_AHBENR_GPIOGEN_Pos (7U) |
4521 | #define RCC_AHBENR_GPIOGEN_Pos (7U) |
4521 | #define RCC_AHBENR_GPIOGEN_Msk (0x1UL << RCC_AHBENR_GPIOGEN_Pos) /*!< 0x00000080 */ |
4522 | #define RCC_AHBENR_GPIOGEN_Msk (0x1UL << RCC_AHBENR_GPIOGEN_Pos) /*!< 0x00000080 */ |
4522 | #define RCC_AHBENR_GPIOGEN RCC_AHBENR_GPIOGEN_Msk /*!< GPIO port G clock enable */ |
4523 | #define RCC_AHBENR_GPIOGEN RCC_AHBENR_GPIOGEN_Msk /*!< GPIO port G clock enable */ |
4523 | #define RCC_AHBENR_CRCEN_Pos (12U) |
4524 | #define RCC_AHBENR_CRCEN_Pos (12U) |
4524 | #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */ |
4525 | #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */ |
4525 | #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ |
4526 | #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ |
4526 | #define RCC_AHBENR_FLITFEN_Pos (15U) |
4527 | #define RCC_AHBENR_FLITFEN_Pos (15U) |
4527 | #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00008000 */ |
4528 | #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00008000 */ |
4528 | #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable (has effect only when |
4529 | #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable (has effect only when |
4529 | the Flash memory is in power down mode) */ |
4530 | the Flash memory is in power down mode) */ |
4530 | #define RCC_AHBENR_DMA1EN_Pos (24U) |
4531 | #define RCC_AHBENR_DMA1EN_Pos (24U) |
4531 | #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x01000000 */ |
4532 | #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x01000000 */ |
4532 | #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */ |
4533 | #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */ |
4533 | #define RCC_AHBENR_DMA2EN_Pos (25U) |
4534 | #define RCC_AHBENR_DMA2EN_Pos (25U) |
4534 | #define RCC_AHBENR_DMA2EN_Msk (0x1UL << RCC_AHBENR_DMA2EN_Pos) /*!< 0x02000000 */ |
4535 | #define RCC_AHBENR_DMA2EN_Msk (0x1UL << RCC_AHBENR_DMA2EN_Pos) /*!< 0x02000000 */ |
4535 | #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk /*!< DMA2 clock enable */ |
4536 | #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk /*!< DMA2 clock enable */ |
4536 | |
4537 | 4537 | /****************** Bit definition for RCC_APB2ENR register *****************/ |
|
4538 | /****************** Bit definition for RCC_APB2ENR register *****************/ |
4538 | #define RCC_APB2ENR_SYSCFGEN_Pos (0U) |
4539 | #define RCC_APB2ENR_SYSCFGEN_Pos (0U) |
4539 | #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */ |
4540 | #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */ |
4540 | #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< System Configuration SYSCFG clock enable */ |
4541 | #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< System Configuration SYSCFG clock enable */ |
4541 | #define RCC_APB2ENR_TIM9EN_Pos (2U) |
4542 | #define RCC_APB2ENR_TIM9EN_Pos (2U) |
4542 | #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00000004 */ |
4543 | #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00000004 */ |
4543 | #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk /*!< TIM9 interface clock enable */ |
4544 | #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk /*!< TIM9 interface clock enable */ |
4544 | #define RCC_APB2ENR_TIM10EN_Pos (3U) |
4545 | #define RCC_APB2ENR_TIM10EN_Pos (3U) |
4545 | #define RCC_APB2ENR_TIM10EN_Msk (0x1UL << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00000008 */ |
4546 | #define RCC_APB2ENR_TIM10EN_Msk (0x1UL << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00000008 */ |
4546 | #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk /*!< TIM10 interface clock enable */ |
4547 | #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk /*!< TIM10 interface clock enable */ |
4547 | #define RCC_APB2ENR_TIM11EN_Pos (4U) |
4548 | #define RCC_APB2ENR_TIM11EN_Pos (4U) |
4548 | #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00000010 */ |
4549 | #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00000010 */ |
4549 | #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk /*!< TIM11 Timer clock enable */ |
4550 | #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk /*!< TIM11 Timer clock enable */ |
4550 | #define RCC_APB2ENR_ADC1EN_Pos (9U) |
4551 | #define RCC_APB2ENR_ADC1EN_Pos (9U) |
4551 | #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */ |
4552 | #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */ |
4552 | #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC1 clock enable */ |
4553 | #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC1 clock enable */ |
4553 | #define RCC_APB2ENR_SPI1EN_Pos (12U) |
4554 | #define RCC_APB2ENR_SPI1EN_Pos (12U) |
4554 | #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ |
4555 | #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ |
4555 | #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */ |
4556 | #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */ |
4556 | #define RCC_APB2ENR_USART1EN_Pos (14U) |
4557 | #define RCC_APB2ENR_USART1EN_Pos (14U) |
4557 | #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ |
4558 | #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ |
4558 | #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ |
4559 | #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ |
4559 | |
4560 | 4560 | /***************** Bit definition for RCC_APB1ENR register ******************/ |
|
4561 | /***************** Bit definition for RCC_APB1ENR register ******************/ |
4561 | #define RCC_APB1ENR_TIM2EN_Pos (0U) |
4562 | #define RCC_APB1ENR_TIM2EN_Pos (0U) |
4562 | #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ |
4563 | #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ |
4563 | #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/ |
4564 | #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/ |
4564 | #define RCC_APB1ENR_TIM3EN_Pos (1U) |
4565 | #define RCC_APB1ENR_TIM3EN_Pos (1U) |
4565 | #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ |
4566 | #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ |
4566 | #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ |
4567 | #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ |
4567 | #define RCC_APB1ENR_TIM4EN_Pos (2U) |
4568 | #define RCC_APB1ENR_TIM4EN_Pos (2U) |
4568 | #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */ |
4569 | #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */ |
4569 | #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */ |
4570 | #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */ |
4570 | #define RCC_APB1ENR_TIM5EN_Pos (3U) |
4571 | #define RCC_APB1ENR_TIM5EN_Pos (3U) |
4571 | #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */ |
4572 | #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */ |
4572 | #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk /*!< Timer 5 clock enable */ |
4573 | #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk /*!< Timer 5 clock enable */ |
4573 | #define RCC_APB1ENR_TIM6EN_Pos (4U) |
4574 | #define RCC_APB1ENR_TIM6EN_Pos (4U) |
4574 | #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ |
4575 | #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ |
4575 | #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ |
4576 | #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ |
4576 | #define RCC_APB1ENR_TIM7EN_Pos (5U) |
4577 | #define RCC_APB1ENR_TIM7EN_Pos (5U) |
4577 | #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ |
4578 | #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ |
4578 | #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ |
4579 | #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ |
4579 | #define RCC_APB1ENR_WWDGEN_Pos (11U) |
4580 | #define RCC_APB1ENR_WWDGEN_Pos (11U) |
4580 | #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ |
4581 | #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ |
4581 | #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ |
4582 | #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ |
4582 | #define RCC_APB1ENR_SPI2EN_Pos (14U) |
4583 | #define RCC_APB1ENR_SPI2EN_Pos (14U) |
4583 | #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ |
4584 | #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ |
4584 | #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */ |
4585 | #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */ |
4585 | #define RCC_APB1ENR_SPI3EN_Pos (15U) |
4586 | #define RCC_APB1ENR_SPI3EN_Pos (15U) |
4586 | #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */ |
4587 | #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */ |
4587 | #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk /*!< SPI 3 clock enable */ |
4588 | #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk /*!< SPI 3 clock enable */ |
4588 | #define RCC_APB1ENR_USART2EN_Pos (17U) |
4589 | #define RCC_APB1ENR_USART2EN_Pos (17U) |
4589 | #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ |
4590 | #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ |
4590 | #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */ |
4591 | #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */ |
4591 | #define RCC_APB1ENR_USART3EN_Pos (18U) |
4592 | #define RCC_APB1ENR_USART3EN_Pos (18U) |
4592 | #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */ |
4593 | #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */ |
4593 | #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */ |
4594 | #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */ |
4594 | #define RCC_APB1ENR_UART4EN_Pos (19U) |
4595 | #define RCC_APB1ENR_UART4EN_Pos (19U) |
4595 | #define RCC_APB1ENR_UART4EN_Msk (0x1UL << RCC_APB1ENR_UART4EN_Pos) /*!< 0x00080000 */ |
4596 | #define RCC_APB1ENR_UART4EN_Msk (0x1UL << RCC_APB1ENR_UART4EN_Pos) /*!< 0x00080000 */ |
4596 | #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk /*!< UART 4 clock enable */ |
4597 | #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk /*!< UART 4 clock enable */ |
4597 | #define RCC_APB1ENR_UART5EN_Pos (20U) |
4598 | #define RCC_APB1ENR_UART5EN_Pos (20U) |
4598 | #define RCC_APB1ENR_UART5EN_Msk (0x1UL << RCC_APB1ENR_UART5EN_Pos) /*!< 0x00100000 */ |
4599 | #define RCC_APB1ENR_UART5EN_Msk (0x1UL << RCC_APB1ENR_UART5EN_Pos) /*!< 0x00100000 */ |
4599 | #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk /*!< UART 5 clock enable */ |
4600 | #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk /*!< UART 5 clock enable */ |
4600 | #define RCC_APB1ENR_I2C1EN_Pos (21U) |
4601 | #define RCC_APB1ENR_I2C1EN_Pos (21U) |
4601 | #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ |
4602 | #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ |
4602 | #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */ |
4603 | #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */ |
4603 | #define RCC_APB1ENR_I2C2EN_Pos (22U) |
4604 | #define RCC_APB1ENR_I2C2EN_Pos (22U) |
4604 | #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ |
4605 | #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ |
4605 | #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */ |
4606 | #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */ |
4606 | #define RCC_APB1ENR_USBEN_Pos (23U) |
4607 | #define RCC_APB1ENR_USBEN_Pos (23U) |
4607 | #define RCC_APB1ENR_USBEN_Msk (0x1UL << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */ |
4608 | #define RCC_APB1ENR_USBEN_Msk (0x1UL << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */ |
4608 | #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */ |
4609 | #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */ |
4609 | #define RCC_APB1ENR_PWREN_Pos (28U) |
4610 | #define RCC_APB1ENR_PWREN_Pos (28U) |
4610 | #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ |
4611 | #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ |
4611 | #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */ |
4612 | #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */ |
4612 | #define RCC_APB1ENR_DACEN_Pos (29U) |
4613 | #define RCC_APB1ENR_DACEN_Pos (29U) |
4613 | #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ |
4614 | #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ |
4614 | #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */ |
4615 | #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */ |
4615 | #define RCC_APB1ENR_COMPEN_Pos (31U) |
4616 | #define RCC_APB1ENR_COMPEN_Pos (31U) |
4616 | #define RCC_APB1ENR_COMPEN_Msk (0x1UL << RCC_APB1ENR_COMPEN_Pos) /*!< 0x80000000 */ |
4617 | #define RCC_APB1ENR_COMPEN_Msk (0x1UL << RCC_APB1ENR_COMPEN_Pos) /*!< 0x80000000 */ |
4617 | #define RCC_APB1ENR_COMPEN RCC_APB1ENR_COMPEN_Msk /*!< Comparator interface clock enable */ |
4618 | #define RCC_APB1ENR_COMPEN RCC_APB1ENR_COMPEN_Msk /*!< Comparator interface clock enable */ |
4618 | |
4619 | 4619 | /****************** Bit definition for RCC_AHBLPENR register ****************/ |
|
4620 | /****************** Bit definition for RCC_AHBLPENR register ****************/ |
4620 | #define RCC_AHBLPENR_GPIOALPEN_Pos (0U) |
4621 | #define RCC_AHBLPENR_GPIOALPEN_Pos (0U) |
4621 | #define RCC_AHBLPENR_GPIOALPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOALPEN_Pos) /*!< 0x00000001 */ |
4622 | #define RCC_AHBLPENR_GPIOALPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOALPEN_Pos) /*!< 0x00000001 */ |
4622 | #define RCC_AHBLPENR_GPIOALPEN RCC_AHBLPENR_GPIOALPEN_Msk /*!< GPIO port A clock enabled in sleep mode */ |
4623 | #define RCC_AHBLPENR_GPIOALPEN RCC_AHBLPENR_GPIOALPEN_Msk /*!< GPIO port A clock enabled in sleep mode */ |
4623 | #define RCC_AHBLPENR_GPIOBLPEN_Pos (1U) |
4624 | #define RCC_AHBLPENR_GPIOBLPEN_Pos (1U) |
4624 | #define RCC_AHBLPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */ |
4625 | #define RCC_AHBLPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */ |
4625 | #define RCC_AHBLPENR_GPIOBLPEN RCC_AHBLPENR_GPIOBLPEN_Msk /*!< GPIO port B clock enabled in sleep mode */ |
4626 | #define RCC_AHBLPENR_GPIOBLPEN RCC_AHBLPENR_GPIOBLPEN_Msk /*!< GPIO port B clock enabled in sleep mode */ |
4626 | #define RCC_AHBLPENR_GPIOCLPEN_Pos (2U) |
4627 | #define RCC_AHBLPENR_GPIOCLPEN_Pos (2U) |
4627 | #define RCC_AHBLPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */ |
4628 | #define RCC_AHBLPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */ |
4628 | #define RCC_AHBLPENR_GPIOCLPEN RCC_AHBLPENR_GPIOCLPEN_Msk /*!< GPIO port C clock enabled in sleep mode */ |
4629 | #define RCC_AHBLPENR_GPIOCLPEN RCC_AHBLPENR_GPIOCLPEN_Msk /*!< GPIO port C clock enabled in sleep mode */ |
4629 | #define RCC_AHBLPENR_GPIODLPEN_Pos (3U) |
4630 | #define RCC_AHBLPENR_GPIODLPEN_Pos (3U) |
4630 | #define RCC_AHBLPENR_GPIODLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIODLPEN_Pos) /*!< 0x00000008 */ |
4631 | #define RCC_AHBLPENR_GPIODLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIODLPEN_Pos) /*!< 0x00000008 */ |
4631 | #define RCC_AHBLPENR_GPIODLPEN RCC_AHBLPENR_GPIODLPEN_Msk /*!< GPIO port D clock enabled in sleep mode */ |
4632 | #define RCC_AHBLPENR_GPIODLPEN RCC_AHBLPENR_GPIODLPEN_Msk /*!< GPIO port D clock enabled in sleep mode */ |
4632 | #define RCC_AHBLPENR_GPIOELPEN_Pos (4U) |
4633 | #define RCC_AHBLPENR_GPIOELPEN_Pos (4U) |
4633 | #define RCC_AHBLPENR_GPIOELPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOELPEN_Pos) /*!< 0x00000010 */ |
4634 | #define RCC_AHBLPENR_GPIOELPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOELPEN_Pos) /*!< 0x00000010 */ |
4634 | #define RCC_AHBLPENR_GPIOELPEN RCC_AHBLPENR_GPIOELPEN_Msk /*!< GPIO port E clock enabled in sleep mode */ |
4635 | #define RCC_AHBLPENR_GPIOELPEN RCC_AHBLPENR_GPIOELPEN_Msk /*!< GPIO port E clock enabled in sleep mode */ |
4635 | #define RCC_AHBLPENR_GPIOHLPEN_Pos (5U) |
4636 | #define RCC_AHBLPENR_GPIOHLPEN_Pos (5U) |
4636 | #define RCC_AHBLPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOHLPEN_Pos) /*!< 0x00000020 */ |
4637 | #define RCC_AHBLPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOHLPEN_Pos) /*!< 0x00000020 */ |
4637 | #define RCC_AHBLPENR_GPIOHLPEN RCC_AHBLPENR_GPIOHLPEN_Msk /*!< GPIO port H clock enabled in sleep mode */ |
4638 | #define RCC_AHBLPENR_GPIOHLPEN RCC_AHBLPENR_GPIOHLPEN_Msk /*!< GPIO port H clock enabled in sleep mode */ |
4638 | #define RCC_AHBLPENR_GPIOFLPEN_Pos (6U) |
4639 | #define RCC_AHBLPENR_GPIOFLPEN_Pos (6U) |
4639 | #define RCC_AHBLPENR_GPIOFLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOFLPEN_Pos) /*!< 0x00000040 */ |
4640 | #define RCC_AHBLPENR_GPIOFLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOFLPEN_Pos) /*!< 0x00000040 */ |
4640 | #define RCC_AHBLPENR_GPIOFLPEN RCC_AHBLPENR_GPIOFLPEN_Msk /*!< GPIO port F clock enabled in sleep mode */ |
4641 | #define RCC_AHBLPENR_GPIOFLPEN RCC_AHBLPENR_GPIOFLPEN_Msk /*!< GPIO port F clock enabled in sleep mode */ |
4641 | #define RCC_AHBLPENR_GPIOGLPEN_Pos (7U) |
4642 | #define RCC_AHBLPENR_GPIOGLPEN_Pos (7U) |
4642 | #define RCC_AHBLPENR_GPIOGLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOGLPEN_Pos) /*!< 0x00000080 */ |
4643 | #define RCC_AHBLPENR_GPIOGLPEN_Msk (0x1UL << RCC_AHBLPENR_GPIOGLPEN_Pos) /*!< 0x00000080 */ |
4643 | #define RCC_AHBLPENR_GPIOGLPEN RCC_AHBLPENR_GPIOGLPEN_Msk /*!< GPIO port G clock enabled in sleep mode */ |
4644 | #define RCC_AHBLPENR_GPIOGLPEN RCC_AHBLPENR_GPIOGLPEN_Msk /*!< GPIO port G clock enabled in sleep mode */ |
4644 | #define RCC_AHBLPENR_CRCLPEN_Pos (12U) |
4645 | #define RCC_AHBLPENR_CRCLPEN_Pos (12U) |
4645 | #define RCC_AHBLPENR_CRCLPEN_Msk (0x1UL << RCC_AHBLPENR_CRCLPEN_Pos) /*!< 0x00001000 */ |
4646 | #define RCC_AHBLPENR_CRCLPEN_Msk (0x1UL << RCC_AHBLPENR_CRCLPEN_Pos) /*!< 0x00001000 */ |
4646 | #define RCC_AHBLPENR_CRCLPEN RCC_AHBLPENR_CRCLPEN_Msk /*!< CRC clock enabled in sleep mode */ |
4647 | #define RCC_AHBLPENR_CRCLPEN RCC_AHBLPENR_CRCLPEN_Msk /*!< CRC clock enabled in sleep mode */ |
4647 | #define RCC_AHBLPENR_FLITFLPEN_Pos (15U) |
4648 | #define RCC_AHBLPENR_FLITFLPEN_Pos (15U) |
4648 | #define RCC_AHBLPENR_FLITFLPEN_Msk (0x1UL << RCC_AHBLPENR_FLITFLPEN_Pos) /*!< 0x00008000 */ |
4649 | #define RCC_AHBLPENR_FLITFLPEN_Msk (0x1UL << RCC_AHBLPENR_FLITFLPEN_Pos) /*!< 0x00008000 */ |
4649 | #define RCC_AHBLPENR_FLITFLPEN RCC_AHBLPENR_FLITFLPEN_Msk /*!< Flash Interface clock enabled in sleep mode |
4650 | #define RCC_AHBLPENR_FLITFLPEN RCC_AHBLPENR_FLITFLPEN_Msk /*!< Flash Interface clock enabled in sleep mode |
4650 | (has effect only when the Flash memory is |
4651 | (has effect only when the Flash memory is |
4651 | in power down mode) */ |
4652 | in power down mode) */ |
4652 | #define RCC_AHBLPENR_SRAMLPEN_Pos (16U) |
4653 | #define RCC_AHBLPENR_SRAMLPEN_Pos (16U) |
4653 | #define RCC_AHBLPENR_SRAMLPEN_Msk (0x1UL << RCC_AHBLPENR_SRAMLPEN_Pos) /*!< 0x00010000 */ |
4654 | #define RCC_AHBLPENR_SRAMLPEN_Msk (0x1UL << RCC_AHBLPENR_SRAMLPEN_Pos) /*!< 0x00010000 */ |
4654 | #define RCC_AHBLPENR_SRAMLPEN RCC_AHBLPENR_SRAMLPEN_Msk /*!< SRAM clock enabled in sleep mode */ |
4655 | #define RCC_AHBLPENR_SRAMLPEN RCC_AHBLPENR_SRAMLPEN_Msk /*!< SRAM clock enabled in sleep mode */ |
4655 | #define RCC_AHBLPENR_DMA1LPEN_Pos (24U) |
4656 | #define RCC_AHBLPENR_DMA1LPEN_Pos (24U) |
4656 | #define RCC_AHBLPENR_DMA1LPEN_Msk (0x1UL << RCC_AHBLPENR_DMA1LPEN_Pos) /*!< 0x01000000 */ |
4657 | #define RCC_AHBLPENR_DMA1LPEN_Msk (0x1UL << RCC_AHBLPENR_DMA1LPEN_Pos) /*!< 0x01000000 */ |
4657 | #define RCC_AHBLPENR_DMA1LPEN RCC_AHBLPENR_DMA1LPEN_Msk /*!< DMA1 clock enabled in sleep mode */ |
4658 | #define RCC_AHBLPENR_DMA1LPEN RCC_AHBLPENR_DMA1LPEN_Msk /*!< DMA1 clock enabled in sleep mode */ |
4658 | #define RCC_AHBLPENR_DMA2LPEN_Pos (25U) |
4659 | #define RCC_AHBLPENR_DMA2LPEN_Pos (25U) |
4659 | #define RCC_AHBLPENR_DMA2LPEN_Msk (0x1UL << RCC_AHBLPENR_DMA2LPEN_Pos) /*!< 0x02000000 */ |
4660 | #define RCC_AHBLPENR_DMA2LPEN_Msk (0x1UL << RCC_AHBLPENR_DMA2LPEN_Pos) /*!< 0x02000000 */ |
4660 | #define RCC_AHBLPENR_DMA2LPEN RCC_AHBLPENR_DMA2LPEN_Msk /*!< DMA2 clock enabled in sleep mode */ |
4661 | #define RCC_AHBLPENR_DMA2LPEN RCC_AHBLPENR_DMA2LPEN_Msk /*!< DMA2 clock enabled in sleep mode */ |
4661 | |
4662 | 4662 | /****************** Bit definition for RCC_APB2LPENR register ***************/ |
|
4663 | /****************** Bit definition for RCC_APB2LPENR register ***************/ |
4663 | #define RCC_APB2LPENR_SYSCFGLPEN_Pos (0U) |
4664 | #define RCC_APB2LPENR_SYSCFGLPEN_Pos (0U) |
4664 | #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB2LPENR_SYSCFGLPEN_Pos) /*!< 0x00000001 */ |
4665 | #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB2LPENR_SYSCFGLPEN_Pos) /*!< 0x00000001 */ |
4665 | #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk /*!< System Configuration SYSCFG clock enabled in sleep mode */ |
4666 | #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk /*!< System Configuration SYSCFG clock enabled in sleep mode */ |
4666 | #define RCC_APB2LPENR_TIM9LPEN_Pos (2U) |
4667 | #define RCC_APB2LPENR_TIM9LPEN_Pos (2U) |
4667 | #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM9LPEN_Pos) /*!< 0x00000004 */ |
4668 | #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM9LPEN_Pos) /*!< 0x00000004 */ |
4668 | #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk /*!< TIM9 interface clock enabled in sleep mode */ |
4669 | #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk /*!< TIM9 interface clock enabled in sleep mode */ |
4669 | #define RCC_APB2LPENR_TIM10LPEN_Pos (3U) |
4670 | #define RCC_APB2LPENR_TIM10LPEN_Pos (3U) |
4670 | #define RCC_APB2LPENR_TIM10LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM10LPEN_Pos) /*!< 0x00000008 */ |
4671 | #define RCC_APB2LPENR_TIM10LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM10LPEN_Pos) /*!< 0x00000008 */ |
4671 | #define RCC_APB2LPENR_TIM10LPEN RCC_APB2LPENR_TIM10LPEN_Msk /*!< TIM10 interface clock enabled in sleep mode */ |
4672 | #define RCC_APB2LPENR_TIM10LPEN RCC_APB2LPENR_TIM10LPEN_Msk /*!< TIM10 interface clock enabled in sleep mode */ |
4672 | #define RCC_APB2LPENR_TIM11LPEN_Pos (4U) |
4673 | #define RCC_APB2LPENR_TIM11LPEN_Pos (4U) |
4673 | #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM11LPEN_Pos) /*!< 0x00000010 */ |
4674 | #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM11LPEN_Pos) /*!< 0x00000010 */ |
4674 | #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk /*!< TIM11 Timer clock enabled in sleep mode */ |
4675 | #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk /*!< TIM11 Timer clock enabled in sleep mode */ |
4675 | #define RCC_APB2LPENR_ADC1LPEN_Pos (9U) |
4676 | #define RCC_APB2LPENR_ADC1LPEN_Pos (9U) |
4676 | #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1UL << RCC_APB2LPENR_ADC1LPEN_Pos) /*!< 0x00000200 */ |
4677 | #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1UL << RCC_APB2LPENR_ADC1LPEN_Pos) /*!< 0x00000200 */ |
4677 | #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk /*!< ADC1 clock enabled in sleep mode */ |
4678 | #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk /*!< ADC1 clock enabled in sleep mode */ |
4678 | #define RCC_APB2LPENR_SPI1LPEN_Pos (12U) |
4679 | #define RCC_APB2LPENR_SPI1LPEN_Pos (12U) |
4679 | #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */ |
4680 | #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */ |
4680 | #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk /*!< SPI1 clock enabled in sleep mode */ |
4681 | #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk /*!< SPI1 clock enabled in sleep mode */ |
4681 | #define RCC_APB2LPENR_USART1LPEN_Pos (14U) |
4682 | #define RCC_APB2LPENR_USART1LPEN_Pos (14U) |
4682 | #define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00004000 */ |
4683 | #define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00004000 */ |
4683 | #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk /*!< USART1 clock enabled in sleep mode */ |
4684 | #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk /*!< USART1 clock enabled in sleep mode */ |
4684 | |
4685 | 4685 | /***************** Bit definition for RCC_APB1LPENR register ****************/ |
|
4686 | /***************** Bit definition for RCC_APB1LPENR register ****************/ |
4686 | #define RCC_APB1LPENR_TIM2LPEN_Pos (0U) |
4687 | #define RCC_APB1LPENR_TIM2LPEN_Pos (0U) |
4687 | #define RCC_APB1LPENR_TIM2LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM2LPEN_Pos) /*!< 0x00000001 */ |
4688 | #define RCC_APB1LPENR_TIM2LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM2LPEN_Pos) /*!< 0x00000001 */ |
4688 | #define RCC_APB1LPENR_TIM2LPEN RCC_APB1LPENR_TIM2LPEN_Msk /*!< Timer 2 clock enabled in sleep mode */ |
4689 | #define RCC_APB1LPENR_TIM2LPEN RCC_APB1LPENR_TIM2LPEN_Msk /*!< Timer 2 clock enabled in sleep mode */ |
4689 | #define RCC_APB1LPENR_TIM3LPEN_Pos (1U) |
4690 | #define RCC_APB1LPENR_TIM3LPEN_Pos (1U) |
4690 | #define RCC_APB1LPENR_TIM3LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM3LPEN_Pos) /*!< 0x00000002 */ |
4691 | #define RCC_APB1LPENR_TIM3LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM3LPEN_Pos) /*!< 0x00000002 */ |
4691 | #define RCC_APB1LPENR_TIM3LPEN RCC_APB1LPENR_TIM3LPEN_Msk /*!< Timer 3 clock enabled in sleep mode */ |
4692 | #define RCC_APB1LPENR_TIM3LPEN RCC_APB1LPENR_TIM3LPEN_Msk /*!< Timer 3 clock enabled in sleep mode */ |
4692 | #define RCC_APB1LPENR_TIM4LPEN_Pos (2U) |
4693 | #define RCC_APB1LPENR_TIM4LPEN_Pos (2U) |
4693 | #define RCC_APB1LPENR_TIM4LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM4LPEN_Pos) /*!< 0x00000004 */ |
4694 | #define RCC_APB1LPENR_TIM4LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM4LPEN_Pos) /*!< 0x00000004 */ |
4694 | #define RCC_APB1LPENR_TIM4LPEN RCC_APB1LPENR_TIM4LPEN_Msk /*!< Timer 4 clock enabled in sleep mode */ |
4695 | #define RCC_APB1LPENR_TIM4LPEN RCC_APB1LPENR_TIM4LPEN_Msk /*!< Timer 4 clock enabled in sleep mode */ |
4695 | #define RCC_APB1LPENR_TIM5LPEN_Pos (3U) |
4696 | #define RCC_APB1LPENR_TIM5LPEN_Pos (3U) |
4696 | #define RCC_APB1LPENR_TIM5LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM5LPEN_Pos) /*!< 0x00000008 */ |
4697 | #define RCC_APB1LPENR_TIM5LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM5LPEN_Pos) /*!< 0x00000008 */ |
4697 | #define RCC_APB1LPENR_TIM5LPEN RCC_APB1LPENR_TIM5LPEN_Msk /*!< Timer 5 clock enabled in sleep mode */ |
4698 | #define RCC_APB1LPENR_TIM5LPEN RCC_APB1LPENR_TIM5LPEN_Msk /*!< Timer 5 clock enabled in sleep mode */ |
4698 | #define RCC_APB1LPENR_TIM6LPEN_Pos (4U) |
4699 | #define RCC_APB1LPENR_TIM6LPEN_Pos (4U) |
4699 | #define RCC_APB1LPENR_TIM6LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM6LPEN_Pos) /*!< 0x00000010 */ |
4700 | #define RCC_APB1LPENR_TIM6LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM6LPEN_Pos) /*!< 0x00000010 */ |
4700 | #define RCC_APB1LPENR_TIM6LPEN RCC_APB1LPENR_TIM6LPEN_Msk /*!< Timer 6 clock enabled in sleep mode */ |
4701 | #define RCC_APB1LPENR_TIM6LPEN RCC_APB1LPENR_TIM6LPEN_Msk /*!< Timer 6 clock enabled in sleep mode */ |
4701 | #define RCC_APB1LPENR_TIM7LPEN_Pos (5U) |
4702 | #define RCC_APB1LPENR_TIM7LPEN_Pos (5U) |
4702 | #define RCC_APB1LPENR_TIM7LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM7LPEN_Pos) /*!< 0x00000020 */ |
4703 | #define RCC_APB1LPENR_TIM7LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM7LPEN_Pos) /*!< 0x00000020 */ |
4703 | #define RCC_APB1LPENR_TIM7LPEN RCC_APB1LPENR_TIM7LPEN_Msk /*!< Timer 7 clock enabled in sleep mode */ |
4704 | #define RCC_APB1LPENR_TIM7LPEN RCC_APB1LPENR_TIM7LPEN_Msk /*!< Timer 7 clock enabled in sleep mode */ |
4704 | #define RCC_APB1LPENR_WWDGLPEN_Pos (11U) |
4705 | #define RCC_APB1LPENR_WWDGLPEN_Pos (11U) |
4705 | #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1UL << RCC_APB1LPENR_WWDGLPEN_Pos) /*!< 0x00000800 */ |
4706 | #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1UL << RCC_APB1LPENR_WWDGLPEN_Pos) /*!< 0x00000800 */ |
4706 | #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk /*!< Window Watchdog clock enabled in sleep mode */ |
4707 | #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk /*!< Window Watchdog clock enabled in sleep mode */ |
4707 | #define RCC_APB1LPENR_SPI2LPEN_Pos (14U) |
4708 | #define RCC_APB1LPENR_SPI2LPEN_Pos (14U) |
4708 | #define RCC_APB1LPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI2LPEN_Pos) /*!< 0x00004000 */ |
4709 | #define RCC_APB1LPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI2LPEN_Pos) /*!< 0x00004000 */ |
4709 | #define RCC_APB1LPENR_SPI2LPEN RCC_APB1LPENR_SPI2LPEN_Msk /*!< SPI 2 clock enabled in sleep mode */ |
4710 | #define RCC_APB1LPENR_SPI2LPEN RCC_APB1LPENR_SPI2LPEN_Msk /*!< SPI 2 clock enabled in sleep mode */ |
4710 | #define RCC_APB1LPENR_SPI3LPEN_Pos (15U) |
4711 | #define RCC_APB1LPENR_SPI3LPEN_Pos (15U) |
4711 | #define RCC_APB1LPENR_SPI3LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI3LPEN_Pos) /*!< 0x00008000 */ |
4712 | #define RCC_APB1LPENR_SPI3LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI3LPEN_Pos) /*!< 0x00008000 */ |
4712 | #define RCC_APB1LPENR_SPI3LPEN RCC_APB1LPENR_SPI3LPEN_Msk /*!< SPI 3 clock enabled in sleep mode */ |
4713 | #define RCC_APB1LPENR_SPI3LPEN RCC_APB1LPENR_SPI3LPEN_Msk /*!< SPI 3 clock enabled in sleep mode */ |
4713 | #define RCC_APB1LPENR_USART2LPEN_Pos (17U) |
4714 | #define RCC_APB1LPENR_USART2LPEN_Pos (17U) |
4714 | #define RCC_APB1LPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LPENR_USART2LPEN_Pos) /*!< 0x00020000 */ |
4715 | #define RCC_APB1LPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LPENR_USART2LPEN_Pos) /*!< 0x00020000 */ |
4715 | #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk /*!< USART 2 clock enabled in sleep mode */ |
4716 | #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk /*!< USART 2 clock enabled in sleep mode */ |
4716 | #define RCC_APB1LPENR_USART3LPEN_Pos (18U) |
4717 | #define RCC_APB1LPENR_USART3LPEN_Pos (18U) |
4717 | #define RCC_APB1LPENR_USART3LPEN_Msk (0x1UL << RCC_APB1LPENR_USART3LPEN_Pos) /*!< 0x00040000 */ |
4718 | #define RCC_APB1LPENR_USART3LPEN_Msk (0x1UL << RCC_APB1LPENR_USART3LPEN_Pos) /*!< 0x00040000 */ |
4718 | #define RCC_APB1LPENR_USART3LPEN RCC_APB1LPENR_USART3LPEN_Msk /*!< USART 3 clock enabled in sleep mode */ |
4719 | #define RCC_APB1LPENR_USART3LPEN RCC_APB1LPENR_USART3LPEN_Msk /*!< USART 3 clock enabled in sleep mode */ |
4719 | #define RCC_APB1LPENR_UART4LPEN_Pos (19U) |
4720 | #define RCC_APB1LPENR_UART4LPEN_Pos (19U) |
4720 | #define RCC_APB1LPENR_UART4LPEN_Msk (0x1UL << RCC_APB1LPENR_UART4LPEN_Pos) /*!< 0x00080000 */ |
4721 | #define RCC_APB1LPENR_UART4LPEN_Msk (0x1UL << RCC_APB1LPENR_UART4LPEN_Pos) /*!< 0x00080000 */ |
4721 | #define RCC_APB1LPENR_UART4LPEN RCC_APB1LPENR_UART4LPEN_Msk /*!< UART 4 clock enabled in sleep mode */ |
4722 | #define RCC_APB1LPENR_UART4LPEN RCC_APB1LPENR_UART4LPEN_Msk /*!< UART 4 clock enabled in sleep mode */ |
4722 | #define RCC_APB1LPENR_UART5LPEN_Pos (20U) |
4723 | #define RCC_APB1LPENR_UART5LPEN_Pos (20U) |
4723 | #define RCC_APB1LPENR_UART5LPEN_Msk (0x1UL << RCC_APB1LPENR_UART5LPEN_Pos) /*!< 0x00100000 */ |
4724 | #define RCC_APB1LPENR_UART5LPEN_Msk (0x1UL << RCC_APB1LPENR_UART5LPEN_Pos) /*!< 0x00100000 */ |
4724 | #define RCC_APB1LPENR_UART5LPEN RCC_APB1LPENR_UART5LPEN_Msk /*!< UART 5 clock enabled in sleep mode */ |
4725 | #define RCC_APB1LPENR_UART5LPEN RCC_APB1LPENR_UART5LPEN_Msk /*!< UART 5 clock enabled in sleep mode */ |
4725 | #define RCC_APB1LPENR_I2C1LPEN_Pos (21U) |
4726 | #define RCC_APB1LPENR_I2C1LPEN_Pos (21U) |
4726 | #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C1LPEN_Pos) /*!< 0x00200000 */ |
4727 | #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C1LPEN_Pos) /*!< 0x00200000 */ |
4727 | #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk /*!< I2C 1 clock enabled in sleep mode */ |
4728 | #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk /*!< I2C 1 clock enabled in sleep mode */ |
4728 | #define RCC_APB1LPENR_I2C2LPEN_Pos (22U) |
4729 | #define RCC_APB1LPENR_I2C2LPEN_Pos (22U) |
4729 | #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C2LPEN_Pos) /*!< 0x00400000 */ |
4730 | #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C2LPEN_Pos) /*!< 0x00400000 */ |
4730 | #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk /*!< I2C 2 clock enabled in sleep mode */ |
4731 | #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk /*!< I2C 2 clock enabled in sleep mode */ |
4731 | #define RCC_APB1LPENR_USBLPEN_Pos (23U) |
4732 | #define RCC_APB1LPENR_USBLPEN_Pos (23U) |
4732 | #define RCC_APB1LPENR_USBLPEN_Msk (0x1UL << RCC_APB1LPENR_USBLPEN_Pos) /*!< 0x00800000 */ |
4733 | #define RCC_APB1LPENR_USBLPEN_Msk (0x1UL << RCC_APB1LPENR_USBLPEN_Pos) /*!< 0x00800000 */ |
4733 | #define RCC_APB1LPENR_USBLPEN RCC_APB1LPENR_USBLPEN_Msk /*!< USB clock enabled in sleep mode */ |
4734 | #define RCC_APB1LPENR_USBLPEN RCC_APB1LPENR_USBLPEN_Msk /*!< USB clock enabled in sleep mode */ |
4734 | #define RCC_APB1LPENR_PWRLPEN_Pos (28U) |
4735 | #define RCC_APB1LPENR_PWRLPEN_Pos (28U) |
4735 | #define RCC_APB1LPENR_PWRLPEN_Msk (0x1UL << RCC_APB1LPENR_PWRLPEN_Pos) /*!< 0x10000000 */ |
4736 | #define RCC_APB1LPENR_PWRLPEN_Msk (0x1UL << RCC_APB1LPENR_PWRLPEN_Pos) /*!< 0x10000000 */ |
4736 | #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk /*!< Power interface clock enabled in sleep mode */ |
4737 | #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk /*!< Power interface clock enabled in sleep mode */ |
4737 | #define RCC_APB1LPENR_DACLPEN_Pos (29U) |
4738 | #define RCC_APB1LPENR_DACLPEN_Pos (29U) |
4738 | #define RCC_APB1LPENR_DACLPEN_Msk (0x1UL << RCC_APB1LPENR_DACLPEN_Pos) /*!< 0x20000000 */ |
4739 | #define RCC_APB1LPENR_DACLPEN_Msk (0x1UL << RCC_APB1LPENR_DACLPEN_Pos) /*!< 0x20000000 */ |
4739 | #define RCC_APB1LPENR_DACLPEN RCC_APB1LPENR_DACLPEN_Msk /*!< DAC interface clock enabled in sleep mode */ |
4740 | #define RCC_APB1LPENR_DACLPEN RCC_APB1LPENR_DACLPEN_Msk /*!< DAC interface clock enabled in sleep mode */ |
4740 | #define RCC_APB1LPENR_COMPLPEN_Pos (31U) |
4741 | #define RCC_APB1LPENR_COMPLPEN_Pos (31U) |
4741 | #define RCC_APB1LPENR_COMPLPEN_Msk (0x1UL << RCC_APB1LPENR_COMPLPEN_Pos) /*!< 0x80000000 */ |
4742 | #define RCC_APB1LPENR_COMPLPEN_Msk (0x1UL << RCC_APB1LPENR_COMPLPEN_Pos) /*!< 0x80000000 */ |
4742 | #define RCC_APB1LPENR_COMPLPEN RCC_APB1LPENR_COMPLPEN_Msk /*!< Comparator interface clock enabled in sleep mode*/ |
4743 | #define RCC_APB1LPENR_COMPLPEN RCC_APB1LPENR_COMPLPEN_Msk /*!< Comparator interface clock enabled in sleep mode*/ |
4743 | |
4744 | 4744 | /******************* Bit definition for RCC_CSR register ********************/ |
|
4745 | /******************* Bit definition for RCC_CSR register ********************/ |
4745 | #define RCC_CSR_LSION_Pos (0U) |
4746 | #define RCC_CSR_LSION_Pos (0U) |
4746 | #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ |
4747 | #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ |
4747 | #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ |
4748 | #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ |
4748 | #define RCC_CSR_LSIRDY_Pos (1U) |
4749 | #define RCC_CSR_LSIRDY_Pos (1U) |
4749 | #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ |
4750 | #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ |
4750 | #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ |
4751 | #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ |
4751 | |
4752 | 4752 | #define RCC_CSR_LSEON_Pos (8U) |
|
4753 | #define RCC_CSR_LSEON_Pos (8U) |
4753 | #define RCC_CSR_LSEON_Msk (0x1UL << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */ |
4754 | #define RCC_CSR_LSEON_Msk (0x1UL << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */ |
4754 | #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */ |
4755 | #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */ |
4755 | #define RCC_CSR_LSERDY_Pos (9U) |
4756 | #define RCC_CSR_LSERDY_Pos (9U) |
4756 | #define RCC_CSR_LSERDY_Msk (0x1UL << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */ |
4757 | #define RCC_CSR_LSERDY_Msk (0x1UL << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */ |
4757 | #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ |
4758 | #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ |
4758 | #define RCC_CSR_LSEBYP_Pos (10U) |
4759 | #define RCC_CSR_LSEBYP_Pos (10U) |
4759 | #define RCC_CSR_LSEBYP_Msk (0x1UL << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */ |
4760 | #define RCC_CSR_LSEBYP_Msk (0x1UL << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */ |
4760 | #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ |
4761 | #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ |
4761 | |
4762 | 4762 | #define RCC_CSR_LSECSSON_Pos (11U) |
|
4763 | #define RCC_CSR_LSECSSON_Pos (11U) |
4763 | #define RCC_CSR_LSECSSON_Msk (0x1UL << RCC_CSR_LSECSSON_Pos) /*!< 0x00000800 */ |
4764 | #define RCC_CSR_LSECSSON_Msk (0x1UL << RCC_CSR_LSECSSON_Pos) /*!< 0x00000800 */ |
4764 | #define RCC_CSR_LSECSSON RCC_CSR_LSECSSON_Msk /*!< External Low Speed oscillator CSS Enable */ |
4765 | #define RCC_CSR_LSECSSON RCC_CSR_LSECSSON_Msk /*!< External Low Speed oscillator CSS Enable */ |
4765 | #define RCC_CSR_LSECSSD_Pos (12U) |
4766 | #define RCC_CSR_LSECSSD_Pos (12U) |
4766 | #define RCC_CSR_LSECSSD_Msk (0x1UL << RCC_CSR_LSECSSD_Pos) /*!< 0x00001000 */ |
4767 | #define RCC_CSR_LSECSSD_Msk (0x1UL << RCC_CSR_LSECSSD_Pos) /*!< 0x00001000 */ |
4767 | #define RCC_CSR_LSECSSD RCC_CSR_LSECSSD_Msk /*!< External Low Speed oscillator CSS Detected */ |
4768 | #define RCC_CSR_LSECSSD RCC_CSR_LSECSSD_Msk /*!< External Low Speed oscillator CSS Detected */ |
4768 | |
4769 | 4769 | #define RCC_CSR_RTCSEL_Pos (16U) |
|
4770 | #define RCC_CSR_RTCSEL_Pos (16U) |
4770 | #define RCC_CSR_RTCSEL_Msk (0x3UL << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */ |
4771 | #define RCC_CSR_RTCSEL_Msk (0x3UL << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */ |
4771 | #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
4772 | #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
4772 | #define RCC_CSR_RTCSEL_0 (0x1UL << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */ |
4773 | #define RCC_CSR_RTCSEL_0 (0x1UL << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */ |
4773 | #define RCC_CSR_RTCSEL_1 (0x2UL << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */ |
4774 | #define RCC_CSR_RTCSEL_1 (0x2UL << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */ |
4774 | |
4775 | 4775 | /*!< RTC configuration */ |
|
4776 | /*!< RTC congiguration */ |
4776 | #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */ |
4777 | #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */ |
4777 | #define RCC_CSR_RTCSEL_LSE_Pos (16U) |
4778 | #define RCC_CSR_RTCSEL_LSE_Pos (16U) |
4778 | #define RCC_CSR_RTCSEL_LSE_Msk (0x1UL << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */ |
4779 | #define RCC_CSR_RTCSEL_LSE_Msk (0x1UL << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */ |
4779 | #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */ |
4780 | #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */ |
4780 | #define RCC_CSR_RTCSEL_LSI_Pos (17U) |
4781 | #define RCC_CSR_RTCSEL_LSI_Pos (17U) |
4781 | #define RCC_CSR_RTCSEL_LSI_Msk (0x1UL << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */ |
4782 | #define RCC_CSR_RTCSEL_LSI_Msk (0x1UL << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */ |
4782 | #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */ |
4783 | #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */ |
4783 | #define RCC_CSR_RTCSEL_HSE_Pos (16U) |
4784 | #define RCC_CSR_RTCSEL_HSE_Pos (16U) |
4784 | #define RCC_CSR_RTCSEL_HSE_Msk (0x3UL << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */ |
4785 | #define RCC_CSR_RTCSEL_HSE_Msk (0x3UL << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */ |
4785 | #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock divided by 2, 4, 8 or 16 by RTCPRE used as RTC clock */ |
4786 | #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock divided by 2, 4, 8 or 16 by RTCPRE used as RTC clock */ |
4786 | |
4787 | 4787 | #define RCC_CSR_RTCEN_Pos (22U) |
|
4788 | #define RCC_CSR_RTCEN_Pos (22U) |
4788 | #define RCC_CSR_RTCEN_Msk (0x1UL << RCC_CSR_RTCEN_Pos) /*!< 0x00400000 */ |
4789 | #define RCC_CSR_RTCEN_Msk (0x1UL << RCC_CSR_RTCEN_Pos) /*!< 0x00400000 */ |
4789 | #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */ |
4790 | #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */ |
4790 | #define RCC_CSR_RTCRST_Pos (23U) |
4791 | #define RCC_CSR_RTCRST_Pos (23U) |
4791 | #define RCC_CSR_RTCRST_Msk (0x1UL << RCC_CSR_RTCRST_Pos) /*!< 0x00800000 */ |
4792 | #define RCC_CSR_RTCRST_Msk (0x1UL << RCC_CSR_RTCRST_Pos) /*!< 0x00800000 */ |
4792 | #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC reset */ |
4793 | #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC reset */ |
4793 | |
4794 | 4794 | #define RCC_CSR_RMVF_Pos (24U) |
|
4795 | #define RCC_CSR_RMVF_Pos (24U) |
4795 | #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ |
4796 | #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ |
4796 | #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ |
4797 | #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ |
4797 | #define RCC_CSR_OBLRSTF_Pos (25U) |
4798 | #define RCC_CSR_OBLRSTF_Pos (25U) |
4798 | #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ |
4799 | #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ |
4799 | #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< Option Bytes Loader reset flag */ |
4800 | #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< Option Bytes Loader reset flag */ |
4800 | #define RCC_CSR_PINRSTF_Pos (26U) |
4801 | #define RCC_CSR_PINRSTF_Pos (26U) |
4801 | #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ |
4802 | #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ |
4802 | #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ |
4803 | #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ |
4803 | #define RCC_CSR_PORRSTF_Pos (27U) |
4804 | #define RCC_CSR_PORRSTF_Pos (27U) |
4804 | #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ |
4805 | #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ |
4805 | #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ |
4806 | #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ |
4806 | #define RCC_CSR_SFTRSTF_Pos (28U) |
4807 | #define RCC_CSR_SFTRSTF_Pos (28U) |
4807 | #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ |
4808 | #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ |
4808 | #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ |
4809 | #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ |
4809 | #define RCC_CSR_IWDGRSTF_Pos (29U) |
4810 | #define RCC_CSR_IWDGRSTF_Pos (29U) |
4810 | #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ |
4811 | #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ |
4811 | #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ |
4812 | #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ |
4812 | #define RCC_CSR_WWDGRSTF_Pos (30U) |
4813 | #define RCC_CSR_WWDGRSTF_Pos (30U) |
4813 | #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ |
4814 | #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ |
4814 | #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ |
4815 | #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ |
4815 | #define RCC_CSR_LPWRRSTF_Pos (31U) |
4816 | #define RCC_CSR_LPWRRSTF_Pos (31U) |
4816 | #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ |
4817 | #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ |
4817 | #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ |
4818 | #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ |
4818 | |
4819 | 4819 | /******************************************************************************/ |
|
4820 | /******************************************************************************/ |
4820 | /* */ |
4821 | /* */ |
4821 | /* Real-Time Clock (RTC) */ |
4822 | /* Real-Time Clock (RTC) */ |
4822 | /* */ |
4823 | /* */ |
4823 | /******************************************************************************/ |
4824 | /******************************************************************************/ |
4824 | /* |
4825 | /* |
4825 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 series) |
4826 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie) |
4826 | */ |
4827 | */ |
4827 | #define RTC_TAMPER1_SUPPORT /*!< TAMPER 1 feature support */ |
4828 | #define RTC_TAMPER1_SUPPORT /*!< TAMPER 1 feature support */ |
4828 | #define RTC_TAMPER2_SUPPORT /*!< TAMPER 2 feature support */ |
4829 | #define RTC_TAMPER2_SUPPORT /*!< TAMPER 2 feature support */ |
4829 | #define RTC_TAMPER3_SUPPORT /*!< TAMPER 3 feature support */ |
4830 | #define RTC_TAMPER3_SUPPORT /*!< TAMPER 3 feature support */ |
4830 | #define RTC_BACKUP_SUPPORT /*!< BACKUP register feature support */ |
4831 | #define RTC_BACKUP_SUPPORT /*!< BACKUP register feature support */ |
4831 | #define RTC_WAKEUP_SUPPORT /*!< WAKEUP feature support */ |
4832 | #define RTC_WAKEUP_SUPPORT /*!< WAKEUP feature support */ |
4832 | #define RTC_SMOOTHCALIB_SUPPORT /*!< Smooth digital calibration feature support */ |
4833 | #define RTC_SMOOTHCALIB_SUPPORT /*!< Smooth digital calibration feature support */ |
4833 | #define RTC_SUBSECOND_SUPPORT /*!< Sub-second feature support */ |
4834 | #define RTC_SUBSECOND_SUPPORT /*!< Sub-second feature support */ |
4834 | |
4835 | 4835 | /******************** Bits definition for RTC_TR register *******************/ |
|
4836 | /******************** Bits definition for RTC_TR register *******************/ |
4836 | #define RTC_TR_PM_Pos (22U) |
4837 | #define RTC_TR_PM_Pos (22U) |
4837 | #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ |
4838 | #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ |
4838 | #define RTC_TR_PM RTC_TR_PM_Msk |
4839 | #define RTC_TR_PM RTC_TR_PM_Msk |
4839 | #define RTC_TR_HT_Pos (20U) |
4840 | #define RTC_TR_HT_Pos (20U) |
4840 | #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ |
4841 | #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ |
4841 | #define RTC_TR_HT RTC_TR_HT_Msk |
4842 | #define RTC_TR_HT RTC_TR_HT_Msk |
4842 | #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ |
4843 | #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ |
4843 | #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ |
4844 | #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ |
4844 | #define RTC_TR_HU_Pos (16U) |
4845 | #define RTC_TR_HU_Pos (16U) |
4845 | #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ |
4846 | #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ |
4846 | #define RTC_TR_HU RTC_TR_HU_Msk |
4847 | #define RTC_TR_HU RTC_TR_HU_Msk |
4847 | #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ |
4848 | #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ |
4848 | #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ |
4849 | #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ |
4849 | #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ |
4850 | #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ |
4850 | #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ |
4851 | #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ |
4851 | #define RTC_TR_MNT_Pos (12U) |
4852 | #define RTC_TR_MNT_Pos (12U) |
4852 | #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ |
4853 | #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ |
4853 | #define RTC_TR_MNT RTC_TR_MNT_Msk |
4854 | #define RTC_TR_MNT RTC_TR_MNT_Msk |
4854 | #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ |
4855 | #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ |
4855 | #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ |
4856 | #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ |
4856 | #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ |
4857 | #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ |
4857 | #define RTC_TR_MNU_Pos (8U) |
4858 | #define RTC_TR_MNU_Pos (8U) |
4858 | #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ |
4859 | #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ |
4859 | #define RTC_TR_MNU RTC_TR_MNU_Msk |
4860 | #define RTC_TR_MNU RTC_TR_MNU_Msk |
4860 | #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ |
4861 | #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ |
4861 | #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ |
4862 | #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ |
4862 | #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ |
4863 | #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ |
4863 | #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ |
4864 | #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ |
4864 | #define RTC_TR_ST_Pos (4U) |
4865 | #define RTC_TR_ST_Pos (4U) |
4865 | #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ |
4866 | #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ |
4866 | #define RTC_TR_ST RTC_TR_ST_Msk |
4867 | #define RTC_TR_ST RTC_TR_ST_Msk |
4867 | #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ |
4868 | #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ |
4868 | #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ |
4869 | #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ |
4869 | #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ |
4870 | #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ |
4870 | #define RTC_TR_SU_Pos (0U) |
4871 | #define RTC_TR_SU_Pos (0U) |
4871 | #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ |
4872 | #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ |
4872 | #define RTC_TR_SU RTC_TR_SU_Msk |
4873 | #define RTC_TR_SU RTC_TR_SU_Msk |
4873 | #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ |
4874 | #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ |
4874 | #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ |
4875 | #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ |
4875 | #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ |
4876 | #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ |
4876 | #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ |
4877 | #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ |
4877 | |
4878 | 4878 | /******************** Bits definition for RTC_DR register *******************/ |
|
4879 | /******************** Bits definition for RTC_DR register *******************/ |
4879 | #define RTC_DR_YT_Pos (20U) |
4880 | #define RTC_DR_YT_Pos (20U) |
4880 | #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ |
4881 | #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ |
4881 | #define RTC_DR_YT RTC_DR_YT_Msk |
4882 | #define RTC_DR_YT RTC_DR_YT_Msk |
4882 | #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ |
4883 | #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ |
4883 | #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ |
4884 | #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ |
4884 | #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ |
4885 | #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ |
4885 | #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ |
4886 | #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ |
4886 | #define RTC_DR_YU_Pos (16U) |
4887 | #define RTC_DR_YU_Pos (16U) |
4887 | #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ |
4888 | #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ |
4888 | #define RTC_DR_YU RTC_DR_YU_Msk |
4889 | #define RTC_DR_YU RTC_DR_YU_Msk |
4889 | #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ |
4890 | #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ |
4890 | #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ |
4891 | #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ |
4891 | #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ |
4892 | #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ |
4892 | #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ |
4893 | #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ |
4893 | #define RTC_DR_WDU_Pos (13U) |
4894 | #define RTC_DR_WDU_Pos (13U) |
4894 | #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ |
4895 | #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ |
4895 | #define RTC_DR_WDU RTC_DR_WDU_Msk |
4896 | #define RTC_DR_WDU RTC_DR_WDU_Msk |
4896 | #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ |
4897 | #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ |
4897 | #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ |
4898 | #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ |
4898 | #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ |
4899 | #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ |
4899 | #define RTC_DR_MT_Pos (12U) |
4900 | #define RTC_DR_MT_Pos (12U) |
4900 | #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ |
4901 | #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ |
4901 | #define RTC_DR_MT RTC_DR_MT_Msk |
4902 | #define RTC_DR_MT RTC_DR_MT_Msk |
4902 | #define RTC_DR_MU_Pos (8U) |
4903 | #define RTC_DR_MU_Pos (8U) |
4903 | #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ |
4904 | #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ |
4904 | #define RTC_DR_MU RTC_DR_MU_Msk |
4905 | #define RTC_DR_MU RTC_DR_MU_Msk |
4905 | #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ |
4906 | #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ |
4906 | #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ |
4907 | #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ |
4907 | #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ |
4908 | #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ |
4908 | #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ |
4909 | #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ |
4909 | #define RTC_DR_DT_Pos (4U) |
4910 | #define RTC_DR_DT_Pos (4U) |
4910 | #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ |
4911 | #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ |
4911 | #define RTC_DR_DT RTC_DR_DT_Msk |
4912 | #define RTC_DR_DT RTC_DR_DT_Msk |
4912 | #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ |
4913 | #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ |
4913 | #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ |
4914 | #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ |
4914 | #define RTC_DR_DU_Pos (0U) |
4915 | #define RTC_DR_DU_Pos (0U) |
4915 | #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ |
4916 | #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ |
4916 | #define RTC_DR_DU RTC_DR_DU_Msk |
4917 | #define RTC_DR_DU RTC_DR_DU_Msk |
4917 | #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ |
4918 | #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ |
4918 | #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ |
4919 | #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ |
4919 | #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ |
4920 | #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ |
4920 | #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ |
4921 | #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ |
4921 | |
4922 | 4922 | /******************** Bits definition for RTC_CR register *******************/ |
|
4923 | /******************** Bits definition for RTC_CR register *******************/ |
4923 | #define RTC_CR_COE_Pos (23U) |
4924 | #define RTC_CR_COE_Pos (23U) |
4924 | #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ |
4925 | #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ |
4925 | #define RTC_CR_COE RTC_CR_COE_Msk |
4926 | #define RTC_CR_COE RTC_CR_COE_Msk |
4926 | #define RTC_CR_OSEL_Pos (21U) |
4927 | #define RTC_CR_OSEL_Pos (21U) |
4927 | #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ |
4928 | #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ |
4928 | #define RTC_CR_OSEL RTC_CR_OSEL_Msk |
4929 | #define RTC_CR_OSEL RTC_CR_OSEL_Msk |
4929 | #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ |
4930 | #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ |
4930 | #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ |
4931 | #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ |
4931 | #define RTC_CR_POL_Pos (20U) |
4932 | #define RTC_CR_POL_Pos (20U) |
4932 | #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ |
4933 | #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ |
4933 | #define RTC_CR_POL RTC_CR_POL_Msk |
4934 | #define RTC_CR_POL RTC_CR_POL_Msk |
4934 | #define RTC_CR_COSEL_Pos (19U) |
4935 | #define RTC_CR_COSEL_Pos (19U) |
4935 | #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ |
4936 | #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ |
4936 | #define RTC_CR_COSEL RTC_CR_COSEL_Msk |
4937 | #define RTC_CR_COSEL RTC_CR_COSEL_Msk |
4937 | #define RTC_CR_BKP_Pos (18U) |
4938 | #define RTC_CR_BKP_Pos (18U) |
4938 | #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ |
4939 | #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ |
4939 | #define RTC_CR_BKP RTC_CR_BKP_Msk |
4940 | #define RTC_CR_BKP RTC_CR_BKP_Msk |
4940 | #define RTC_CR_SUB1H_Pos (17U) |
4941 | #define RTC_CR_SUB1H_Pos (17U) |
4941 | #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ |
4942 | #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ |
4942 | #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk |
4943 | #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk |
4943 | #define RTC_CR_ADD1H_Pos (16U) |
4944 | #define RTC_CR_ADD1H_Pos (16U) |
4944 | #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ |
4945 | #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ |
4945 | #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk |
4946 | #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk |
4946 | #define RTC_CR_TSIE_Pos (15U) |
4947 | #define RTC_CR_TSIE_Pos (15U) |
4947 | #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ |
4948 | #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ |
4948 | #define RTC_CR_TSIE RTC_CR_TSIE_Msk |
4949 | #define RTC_CR_TSIE RTC_CR_TSIE_Msk |
4949 | #define RTC_CR_WUTIE_Pos (14U) |
4950 | #define RTC_CR_WUTIE_Pos (14U) |
4950 | #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ |
4951 | #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ |
4951 | #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk |
4952 | #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk |
4952 | #define RTC_CR_ALRBIE_Pos (13U) |
4953 | #define RTC_CR_ALRBIE_Pos (13U) |
4953 | #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ |
4954 | #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ |
4954 | #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk |
4955 | #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk |
4955 | #define RTC_CR_ALRAIE_Pos (12U) |
4956 | #define RTC_CR_ALRAIE_Pos (12U) |
4956 | #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ |
4957 | #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ |
4957 | #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk |
4958 | #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk |
4958 | #define RTC_CR_TSE_Pos (11U) |
4959 | #define RTC_CR_TSE_Pos (11U) |
4959 | #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ |
4960 | #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ |
4960 | #define RTC_CR_TSE RTC_CR_TSE_Msk |
4961 | #define RTC_CR_TSE RTC_CR_TSE_Msk |
4961 | #define RTC_CR_WUTE_Pos (10U) |
4962 | #define RTC_CR_WUTE_Pos (10U) |
4962 | #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ |
4963 | #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ |
4963 | #define RTC_CR_WUTE RTC_CR_WUTE_Msk |
4964 | #define RTC_CR_WUTE RTC_CR_WUTE_Msk |
4964 | #define RTC_CR_ALRBE_Pos (9U) |
4965 | #define RTC_CR_ALRBE_Pos (9U) |
4965 | #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ |
4966 | #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ |
4966 | #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk |
4967 | #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk |
4967 | #define RTC_CR_ALRAE_Pos (8U) |
4968 | #define RTC_CR_ALRAE_Pos (8U) |
4968 | #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ |
4969 | #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ |
4969 | #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk |
4970 | #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk |
4970 | #define RTC_CR_DCE_Pos (7U) |
4971 | #define RTC_CR_DCE_Pos (7U) |
4971 | #define RTC_CR_DCE_Msk (0x1UL << RTC_CR_DCE_Pos) /*!< 0x00000080 */ |
4972 | #define RTC_CR_DCE_Msk (0x1UL << RTC_CR_DCE_Pos) /*!< 0x00000080 */ |
4972 | #define RTC_CR_DCE RTC_CR_DCE_Msk |
4973 | #define RTC_CR_DCE RTC_CR_DCE_Msk |
4973 | #define RTC_CR_FMT_Pos (6U) |
4974 | #define RTC_CR_FMT_Pos (6U) |
4974 | #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ |
4975 | #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ |
4975 | #define RTC_CR_FMT RTC_CR_FMT_Msk |
4976 | #define RTC_CR_FMT RTC_CR_FMT_Msk |
4976 | #define RTC_CR_BYPSHAD_Pos (5U) |
4977 | #define RTC_CR_BYPSHAD_Pos (5U) |
4977 | #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ |
4978 | #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ |
4978 | #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk |
4979 | #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk |
4979 | #define RTC_CR_REFCKON_Pos (4U) |
4980 | #define RTC_CR_REFCKON_Pos (4U) |
4980 | #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ |
4981 | #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ |
4981 | #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk |
4982 | #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk |
4982 | #define RTC_CR_TSEDGE_Pos (3U) |
4983 | #define RTC_CR_TSEDGE_Pos (3U) |
4983 | #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ |
4984 | #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ |
4984 | #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk |
4985 | #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk |
4985 | #define RTC_CR_WUCKSEL_Pos (0U) |
4986 | #define RTC_CR_WUCKSEL_Pos (0U) |
4986 | #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ |
4987 | #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ |
4987 | #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk |
4988 | #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk |
4988 | #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ |
4989 | #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ |
4989 | #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ |
4990 | #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ |
4990 | #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ |
4991 | #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ |
4991 | |
4992 | 4992 | /* Legacy defines */ |
|
4993 | /* Legacy defines */ |
4993 | #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos |
4994 | #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos |
4994 | #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk |
4995 | #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk |
4995 | #define RTC_CR_BCK RTC_CR_BKP |
4996 | #define RTC_CR_BCK RTC_CR_BKP |
4996 | |
4997 | 4997 | /******************** Bits definition for RTC_ISR register ******************/ |
|
4998 | /******************** Bits definition for RTC_ISR register ******************/ |
4998 | #define RTC_ISR_RECALPF_Pos (16U) |
4999 | #define RTC_ISR_RECALPF_Pos (16U) |
4999 | #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ |
5000 | #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ |
5000 | #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk |
5001 | #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk |
5001 | #define RTC_ISR_TAMP3F_Pos (15U) |
5002 | #define RTC_ISR_TAMP3F_Pos (15U) |
5002 | #define RTC_ISR_TAMP3F_Msk (0x1UL << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */ |
5003 | #define RTC_ISR_TAMP3F_Msk (0x1UL << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */ |
5003 | #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk |
5004 | #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk |
5004 | #define RTC_ISR_TAMP2F_Pos (14U) |
5005 | #define RTC_ISR_TAMP2F_Pos (14U) |
5005 | #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ |
5006 | #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ |
5006 | #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk |
5007 | #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk |
5007 | #define RTC_ISR_TAMP1F_Pos (13U) |
5008 | #define RTC_ISR_TAMP1F_Pos (13U) |
5008 | #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ |
5009 | #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ |
5009 | #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk |
5010 | #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk |
5010 | #define RTC_ISR_TSOVF_Pos (12U) |
5011 | #define RTC_ISR_TSOVF_Pos (12U) |
5011 | #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ |
5012 | #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ |
5012 | #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk |
5013 | #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk |
5013 | #define RTC_ISR_TSF_Pos (11U) |
5014 | #define RTC_ISR_TSF_Pos (11U) |
5014 | #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ |
5015 | #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ |
5015 | #define RTC_ISR_TSF RTC_ISR_TSF_Msk |
5016 | #define RTC_ISR_TSF RTC_ISR_TSF_Msk |
5016 | #define RTC_ISR_WUTF_Pos (10U) |
5017 | #define RTC_ISR_WUTF_Pos (10U) |
5017 | #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ |
5018 | #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ |
5018 | #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk |
5019 | #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk |
5019 | #define RTC_ISR_ALRBF_Pos (9U) |
5020 | #define RTC_ISR_ALRBF_Pos (9U) |
5020 | #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ |
5021 | #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ |
5021 | #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk |
5022 | #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk |
5022 | #define RTC_ISR_ALRAF_Pos (8U) |
5023 | #define RTC_ISR_ALRAF_Pos (8U) |
5023 | #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ |
5024 | #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ |
5024 | #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk |
5025 | #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk |
5025 | #define RTC_ISR_INIT_Pos (7U) |
5026 | #define RTC_ISR_INIT_Pos (7U) |
5026 | #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ |
5027 | #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ |
5027 | #define RTC_ISR_INIT RTC_ISR_INIT_Msk |
5028 | #define RTC_ISR_INIT RTC_ISR_INIT_Msk |
5028 | #define RTC_ISR_INITF_Pos (6U) |
5029 | #define RTC_ISR_INITF_Pos (6U) |
5029 | #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ |
5030 | #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ |
5030 | #define RTC_ISR_INITF RTC_ISR_INITF_Msk |
5031 | #define RTC_ISR_INITF RTC_ISR_INITF_Msk |
5031 | #define RTC_ISR_RSF_Pos (5U) |
5032 | #define RTC_ISR_RSF_Pos (5U) |
5032 | #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ |
5033 | #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ |
5033 | #define RTC_ISR_RSF RTC_ISR_RSF_Msk |
5034 | #define RTC_ISR_RSF RTC_ISR_RSF_Msk |
5034 | #define RTC_ISR_INITS_Pos (4U) |
5035 | #define RTC_ISR_INITS_Pos (4U) |
5035 | #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ |
5036 | #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ |
5036 | #define RTC_ISR_INITS RTC_ISR_INITS_Msk |
5037 | #define RTC_ISR_INITS RTC_ISR_INITS_Msk |
5037 | #define RTC_ISR_SHPF_Pos (3U) |
5038 | #define RTC_ISR_SHPF_Pos (3U) |
5038 | #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ |
5039 | #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ |
5039 | #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk |
5040 | #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk |
5040 | #define RTC_ISR_WUTWF_Pos (2U) |
5041 | #define RTC_ISR_WUTWF_Pos (2U) |
5041 | #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ |
5042 | #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ |
5042 | #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk |
5043 | #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk |
5043 | #define RTC_ISR_ALRBWF_Pos (1U) |
5044 | #define RTC_ISR_ALRBWF_Pos (1U) |
5044 | #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ |
5045 | #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ |
5045 | #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk |
5046 | #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk |
5046 | #define RTC_ISR_ALRAWF_Pos (0U) |
5047 | #define RTC_ISR_ALRAWF_Pos (0U) |
5047 | #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ |
5048 | #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ |
5048 | #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk |
5049 | #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk |
5049 | |
5050 | 5050 | /******************** Bits definition for RTC_PRER register *****************/ |
|
5051 | /******************** Bits definition for RTC_PRER register *****************/ |
5051 | #define RTC_PRER_PREDIV_A_Pos (16U) |
5052 | #define RTC_PRER_PREDIV_A_Pos (16U) |
5052 | #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ |
5053 | #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ |
5053 | #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk |
5054 | #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk |
5054 | #define RTC_PRER_PREDIV_S_Pos (0U) |
5055 | #define RTC_PRER_PREDIV_S_Pos (0U) |
5055 | #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ |
5056 | #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ |
5056 | #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk |
5057 | #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk |
5057 | |
5058 | 5058 | /******************** Bits definition for RTC_WUTR register *****************/ |
|
5059 | /******************** Bits definition for RTC_WUTR register *****************/ |
5059 | #define RTC_WUTR_WUT_Pos (0U) |
5060 | #define RTC_WUTR_WUT_Pos (0U) |
5060 | #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ |
5061 | #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ |
5061 | #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk |
5062 | #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk |
5062 | |
5063 | 5063 | /******************** Bits definition for RTC_CALIBR register ***************/ |
|
5064 | /******************** Bits definition for RTC_CALIBR register ***************/ |
5064 | #define RTC_CALIBR_DCS_Pos (7U) |
5065 | #define RTC_CALIBR_DCS_Pos (7U) |
5065 | #define RTC_CALIBR_DCS_Msk (0x1UL << RTC_CALIBR_DCS_Pos) /*!< 0x00000080 */ |
5066 | #define RTC_CALIBR_DCS_Msk (0x1UL << RTC_CALIBR_DCS_Pos) /*!< 0x00000080 */ |
5066 | #define RTC_CALIBR_DCS RTC_CALIBR_DCS_Msk |
5067 | #define RTC_CALIBR_DCS RTC_CALIBR_DCS_Msk |
5067 | #define RTC_CALIBR_DC_Pos (0U) |
5068 | #define RTC_CALIBR_DC_Pos (0U) |
5068 | #define RTC_CALIBR_DC_Msk (0x1FUL << RTC_CALIBR_DC_Pos) /*!< 0x0000001F */ |
5069 | #define RTC_CALIBR_DC_Msk (0x1FUL << RTC_CALIBR_DC_Pos) /*!< 0x0000001F */ |
5069 | #define RTC_CALIBR_DC RTC_CALIBR_DC_Msk |
5070 | #define RTC_CALIBR_DC RTC_CALIBR_DC_Msk |
5070 | |
5071 | 5071 | /******************** Bits definition for RTC_ALRMAR register ***************/ |
|
5072 | /******************** Bits definition for RTC_ALRMAR register ***************/ |
5072 | #define RTC_ALRMAR_MSK4_Pos (31U) |
5073 | #define RTC_ALRMAR_MSK4_Pos (31U) |
5073 | #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ |
5074 | #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ |
5074 | #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk |
5075 | #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk |
5075 | #define RTC_ALRMAR_WDSEL_Pos (30U) |
5076 | #define RTC_ALRMAR_WDSEL_Pos (30U) |
5076 | #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ |
5077 | #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ |
5077 | #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk |
5078 | #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk |
5078 | #define RTC_ALRMAR_DT_Pos (28U) |
5079 | #define RTC_ALRMAR_DT_Pos (28U) |
5079 | #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ |
5080 | #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ |
5080 | #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk |
5081 | #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk |
5081 | #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ |
5082 | #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ |
5082 | #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ |
5083 | #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ |
5083 | #define RTC_ALRMAR_DU_Pos (24U) |
5084 | #define RTC_ALRMAR_DU_Pos (24U) |
5084 | #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ |
5085 | #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ |
5085 | #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk |
5086 | #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk |
5086 | #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ |
5087 | #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ |
5087 | #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ |
5088 | #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ |
5088 | #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ |
5089 | #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ |
5089 | #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ |
5090 | #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ |
5090 | #define RTC_ALRMAR_MSK3_Pos (23U) |
5091 | #define RTC_ALRMAR_MSK3_Pos (23U) |
5091 | #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ |
5092 | #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ |
5092 | #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk |
5093 | #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk |
5093 | #define RTC_ALRMAR_PM_Pos (22U) |
5094 | #define RTC_ALRMAR_PM_Pos (22U) |
5094 | #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ |
5095 | #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ |
5095 | #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk |
5096 | #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk |
5096 | #define RTC_ALRMAR_HT_Pos (20U) |
5097 | #define RTC_ALRMAR_HT_Pos (20U) |
5097 | #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ |
5098 | #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ |
5098 | #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk |
5099 | #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk |
5099 | #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ |
5100 | #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ |
5100 | #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ |
5101 | #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ |
5101 | #define RTC_ALRMAR_HU_Pos (16U) |
5102 | #define RTC_ALRMAR_HU_Pos (16U) |
5102 | #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ |
5103 | #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ |
5103 | #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk |
5104 | #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk |
5104 | #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ |
5105 | #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ |
5105 | #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ |
5106 | #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ |
5106 | #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ |
5107 | #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ |
5107 | #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ |
5108 | #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ |
5108 | #define RTC_ALRMAR_MSK2_Pos (15U) |
5109 | #define RTC_ALRMAR_MSK2_Pos (15U) |
5109 | #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ |
5110 | #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ |
5110 | #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk |
5111 | #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk |
5111 | #define RTC_ALRMAR_MNT_Pos (12U) |
5112 | #define RTC_ALRMAR_MNT_Pos (12U) |
5112 | #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ |
5113 | #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ |
5113 | #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk |
5114 | #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk |
5114 | #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ |
5115 | #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ |
5115 | #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ |
5116 | #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ |
5116 | #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ |
5117 | #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ |
5117 | #define RTC_ALRMAR_MNU_Pos (8U) |
5118 | #define RTC_ALRMAR_MNU_Pos (8U) |
5118 | #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ |
5119 | #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ |
5119 | #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk |
5120 | #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk |
5120 | #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ |
5121 | #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ |
5121 | #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ |
5122 | #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ |
5122 | #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ |
5123 | #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ |
5123 | #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ |
5124 | #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ |
5124 | #define RTC_ALRMAR_MSK1_Pos (7U) |
5125 | #define RTC_ALRMAR_MSK1_Pos (7U) |
5125 | #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ |
5126 | #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ |
5126 | #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk |
5127 | #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk |
5127 | #define RTC_ALRMAR_ST_Pos (4U) |
5128 | #define RTC_ALRMAR_ST_Pos (4U) |
5128 | #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ |
5129 | #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ |
5129 | #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk |
5130 | #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk |
5130 | #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ |
5131 | #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ |
5131 | #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ |
5132 | #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ |
5132 | #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ |
5133 | #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ |
5133 | #define RTC_ALRMAR_SU_Pos (0U) |
5134 | #define RTC_ALRMAR_SU_Pos (0U) |
5134 | #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ |
5135 | #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ |
5135 | #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk |
5136 | #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk |
5136 | #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ |
5137 | #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ |
5137 | #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ |
5138 | #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ |
5138 | #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ |
5139 | #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ |
5139 | #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ |
5140 | #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ |
5140 | |
5141 | 5141 | /******************** Bits definition for RTC_ALRMBR register ***************/ |
|
5142 | /******************** Bits definition for RTC_ALRMBR register ***************/ |
5142 | #define RTC_ALRMBR_MSK4_Pos (31U) |
5143 | #define RTC_ALRMBR_MSK4_Pos (31U) |
5143 | #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ |
5144 | #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ |
5144 | #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk |
5145 | #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk |
5145 | #define RTC_ALRMBR_WDSEL_Pos (30U) |
5146 | #define RTC_ALRMBR_WDSEL_Pos (30U) |
5146 | #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ |
5147 | #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ |
5147 | #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk |
5148 | #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk |
5148 | #define RTC_ALRMBR_DT_Pos (28U) |
5149 | #define RTC_ALRMBR_DT_Pos (28U) |
5149 | #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ |
5150 | #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ |
5150 | #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk |
5151 | #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk |
5151 | #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ |
5152 | #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ |
5152 | #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ |
5153 | #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ |
5153 | #define RTC_ALRMBR_DU_Pos (24U) |
5154 | #define RTC_ALRMBR_DU_Pos (24U) |
5154 | #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ |
5155 | #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ |
5155 | #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk |
5156 | #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk |
5156 | #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ |
5157 | #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ |
5157 | #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ |
5158 | #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ |
5158 | #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ |
5159 | #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ |
5159 | #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ |
5160 | #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ |
5160 | #define RTC_ALRMBR_MSK3_Pos (23U) |
5161 | #define RTC_ALRMBR_MSK3_Pos (23U) |
5161 | #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ |
5162 | #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ |
5162 | #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk |
5163 | #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk |
5163 | #define RTC_ALRMBR_PM_Pos (22U) |
5164 | #define RTC_ALRMBR_PM_Pos (22U) |
5164 | #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ |
5165 | #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ |
5165 | #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk |
5166 | #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk |
5166 | #define RTC_ALRMBR_HT_Pos (20U) |
5167 | #define RTC_ALRMBR_HT_Pos (20U) |
5167 | #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ |
5168 | #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ |
5168 | #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk |
5169 | #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk |
5169 | #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ |
5170 | #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ |
5170 | #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ |
5171 | #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ |
5171 | #define RTC_ALRMBR_HU_Pos (16U) |
5172 | #define RTC_ALRMBR_HU_Pos (16U) |
5172 | #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ |
5173 | #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ |
5173 | #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk |
5174 | #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk |
5174 | #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ |
5175 | #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ |
5175 | #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ |
5176 | #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ |
5176 | #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ |
5177 | #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ |
5177 | #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ |
5178 | #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ |
5178 | #define RTC_ALRMBR_MSK2_Pos (15U) |
5179 | #define RTC_ALRMBR_MSK2_Pos (15U) |
5179 | #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ |
5180 | #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ |
5180 | #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk |
5181 | #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk |
5181 | #define RTC_ALRMBR_MNT_Pos (12U) |
5182 | #define RTC_ALRMBR_MNT_Pos (12U) |
5182 | #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ |
5183 | #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ |
5183 | #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk |
5184 | #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk |
5184 | #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ |
5185 | #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ |
5185 | #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ |
5186 | #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ |
5186 | #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ |
5187 | #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ |
5187 | #define RTC_ALRMBR_MNU_Pos (8U) |
5188 | #define RTC_ALRMBR_MNU_Pos (8U) |
5188 | #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ |
5189 | #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ |
5189 | #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk |
5190 | #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk |
5190 | #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ |
5191 | #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ |
5191 | #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ |
5192 | #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ |
5192 | #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ |
5193 | #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ |
5193 | #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ |
5194 | #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ |
5194 | #define RTC_ALRMBR_MSK1_Pos (7U) |
5195 | #define RTC_ALRMBR_MSK1_Pos (7U) |
5195 | #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ |
5196 | #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ |
5196 | #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk |
5197 | #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk |
5197 | #define RTC_ALRMBR_ST_Pos (4U) |
5198 | #define RTC_ALRMBR_ST_Pos (4U) |
5198 | #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ |
5199 | #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ |
5199 | #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk |
5200 | #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk |
5200 | #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ |
5201 | #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ |
5201 | #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ |
5202 | #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ |
5202 | #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ |
5203 | #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ |
5203 | #define RTC_ALRMBR_SU_Pos (0U) |
5204 | #define RTC_ALRMBR_SU_Pos (0U) |
5204 | #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ |
5205 | #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ |
5205 | #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk |
5206 | #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk |
5206 | #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ |
5207 | #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ |
5207 | #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ |
5208 | #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ |
5208 | #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ |
5209 | #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ |
5209 | #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ |
5210 | #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ |
5210 | |
5211 | 5211 | /******************** Bits definition for RTC_WPR register ******************/ |
|
5212 | /******************** Bits definition for RTC_WPR register ******************/ |
5212 | #define RTC_WPR_KEY_Pos (0U) |
5213 | #define RTC_WPR_KEY_Pos (0U) |
5213 | #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ |
5214 | #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ |
5214 | #define RTC_WPR_KEY RTC_WPR_KEY_Msk |
5215 | #define RTC_WPR_KEY RTC_WPR_KEY_Msk |
5215 | |
5216 | 5216 | /******************** Bits definition for RTC_SSR register ******************/ |
|
5217 | /******************** Bits definition for RTC_SSR register ******************/ |
5217 | #define RTC_SSR_SS_Pos (0U) |
5218 | #define RTC_SSR_SS_Pos (0U) |
5218 | #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ |
5219 | #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ |
5219 | #define RTC_SSR_SS RTC_SSR_SS_Msk |
5220 | #define RTC_SSR_SS RTC_SSR_SS_Msk |
5220 | |
5221 | 5221 | /******************** Bits definition for RTC_SHIFTR register ***************/ |
|
5222 | /******************** Bits definition for RTC_SHIFTR register ***************/ |
5222 | #define RTC_SHIFTR_SUBFS_Pos (0U) |
5223 | #define RTC_SHIFTR_SUBFS_Pos (0U) |
5223 | #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ |
5224 | #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ |
5224 | #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk |
5225 | #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk |
5225 | #define RTC_SHIFTR_ADD1S_Pos (31U) |
5226 | #define RTC_SHIFTR_ADD1S_Pos (31U) |
5226 | #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ |
5227 | #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ |
5227 | #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk |
5228 | #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk |
5228 | |
5229 | 5229 | /******************** Bits definition for RTC_TSTR register *****************/ |
|
5230 | /******************** Bits definition for RTC_TSTR register *****************/ |
5230 | #define RTC_TSTR_PM_Pos (22U) |
5231 | #define RTC_TSTR_PM_Pos (22U) |
5231 | #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ |
5232 | #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ |
5232 | #define RTC_TSTR_PM RTC_TSTR_PM_Msk |
5233 | #define RTC_TSTR_PM RTC_TSTR_PM_Msk |
5233 | #define RTC_TSTR_HT_Pos (20U) |
5234 | #define RTC_TSTR_HT_Pos (20U) |
5234 | #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ |
5235 | #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ |
5235 | #define RTC_TSTR_HT RTC_TSTR_HT_Msk |
5236 | #define RTC_TSTR_HT RTC_TSTR_HT_Msk |
5236 | #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ |
5237 | #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ |
5237 | #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ |
5238 | #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ |
5238 | #define RTC_TSTR_HU_Pos (16U) |
5239 | #define RTC_TSTR_HU_Pos (16U) |
5239 | #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ |
5240 | #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ |
5240 | #define RTC_TSTR_HU RTC_TSTR_HU_Msk |
5241 | #define RTC_TSTR_HU RTC_TSTR_HU_Msk |
5241 | #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ |
5242 | #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ |
5242 | #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ |
5243 | #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ |
5243 | #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ |
5244 | #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ |
5244 | #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ |
5245 | #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ |
5245 | #define RTC_TSTR_MNT_Pos (12U) |
5246 | #define RTC_TSTR_MNT_Pos (12U) |
5246 | #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ |
5247 | #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ |
5247 | #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk |
5248 | #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk |
5248 | #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ |
5249 | #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ |
5249 | #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ |
5250 | #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ |
5250 | #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ |
5251 | #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ |
5251 | #define RTC_TSTR_MNU_Pos (8U) |
5252 | #define RTC_TSTR_MNU_Pos (8U) |
5252 | #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ |
5253 | #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ |
5253 | #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk |
5254 | #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk |
5254 | #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ |
5255 | #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ |
5255 | #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ |
5256 | #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ |
5256 | #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ |
5257 | #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ |
5257 | #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ |
5258 | #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ |
5258 | #define RTC_TSTR_ST_Pos (4U) |
5259 | #define RTC_TSTR_ST_Pos (4U) |
5259 | #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ |
5260 | #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ |
5260 | #define RTC_TSTR_ST RTC_TSTR_ST_Msk |
5261 | #define RTC_TSTR_ST RTC_TSTR_ST_Msk |
5261 | #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ |
5262 | #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ |
5262 | #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ |
5263 | #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ |
5263 | #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ |
5264 | #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ |
5264 | #define RTC_TSTR_SU_Pos (0U) |
5265 | #define RTC_TSTR_SU_Pos (0U) |
5265 | #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ |
5266 | #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ |
5266 | #define RTC_TSTR_SU RTC_TSTR_SU_Msk |
5267 | #define RTC_TSTR_SU RTC_TSTR_SU_Msk |
5267 | #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ |
5268 | #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ |
5268 | #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ |
5269 | #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ |
5269 | #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ |
5270 | #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ |
5270 | #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ |
5271 | #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ |
5271 | |
5272 | 5272 | /******************** Bits definition for RTC_TSDR register *****************/ |
|
5273 | /******************** Bits definition for RTC_TSDR register *****************/ |
5273 | #define RTC_TSDR_WDU_Pos (13U) |
5274 | #define RTC_TSDR_WDU_Pos (13U) |
5274 | #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ |
5275 | #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ |
5275 | #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk |
5276 | #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk |
5276 | #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ |
5277 | #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ |
5277 | #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ |
5278 | #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ |
5278 | #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ |
5279 | #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ |
5279 | #define RTC_TSDR_MT_Pos (12U) |
5280 | #define RTC_TSDR_MT_Pos (12U) |
5280 | #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ |
5281 | #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ |
5281 | #define RTC_TSDR_MT RTC_TSDR_MT_Msk |
5282 | #define RTC_TSDR_MT RTC_TSDR_MT_Msk |
5282 | #define RTC_TSDR_MU_Pos (8U) |
5283 | #define RTC_TSDR_MU_Pos (8U) |
5283 | #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ |
5284 | #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ |
5284 | #define RTC_TSDR_MU RTC_TSDR_MU_Msk |
5285 | #define RTC_TSDR_MU RTC_TSDR_MU_Msk |
5285 | #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ |
5286 | #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ |
5286 | #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ |
5287 | #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ |
5287 | #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ |
5288 | #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ |
5288 | #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ |
5289 | #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ |
5289 | #define RTC_TSDR_DT_Pos (4U) |
5290 | #define RTC_TSDR_DT_Pos (4U) |
5290 | #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ |
5291 | #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ |
5291 | #define RTC_TSDR_DT RTC_TSDR_DT_Msk |
5292 | #define RTC_TSDR_DT RTC_TSDR_DT_Msk |
5292 | #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ |
5293 | #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ |
5293 | #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ |
5294 | #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ |
5294 | #define RTC_TSDR_DU_Pos (0U) |
5295 | #define RTC_TSDR_DU_Pos (0U) |
5295 | #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ |
5296 | #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ |
5296 | #define RTC_TSDR_DU RTC_TSDR_DU_Msk |
5297 | #define RTC_TSDR_DU RTC_TSDR_DU_Msk |
5297 | #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ |
5298 | #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ |
5298 | #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ |
5299 | #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ |
5299 | #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ |
5300 | #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ |
5300 | #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ |
5301 | #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ |
5301 | |
5302 | 5302 | /******************** Bits definition for RTC_TSSSR register ****************/ |
|
5303 | /******************** Bits definition for RTC_TSSSR register ****************/ |
5303 | #define RTC_TSSSR_SS_Pos (0U) |
5304 | #define RTC_TSSSR_SS_Pos (0U) |
5304 | #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ |
5305 | #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ |
5305 | #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk |
5306 | #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk |
5306 | |
5307 | 5307 | /******************** Bits definition for RTC_CAL register *****************/ |
|
5308 | /******************** Bits definition for RTC_CAL register *****************/ |
5308 | #define RTC_CALR_CALP_Pos (15U) |
5309 | #define RTC_CALR_CALP_Pos (15U) |
5309 | #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ |
5310 | #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ |
5310 | #define RTC_CALR_CALP RTC_CALR_CALP_Msk |
5311 | #define RTC_CALR_CALP RTC_CALR_CALP_Msk |
5311 | #define RTC_CALR_CALW8_Pos (14U) |
5312 | #define RTC_CALR_CALW8_Pos (14U) |
5312 | #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ |
5313 | #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ |
5313 | #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk |
5314 | #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk |
5314 | #define RTC_CALR_CALW16_Pos (13U) |
5315 | #define RTC_CALR_CALW16_Pos (13U) |
5315 | #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ |
5316 | #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ |
5316 | #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk |
5317 | #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk |
5317 | #define RTC_CALR_CALM_Pos (0U) |
5318 | #define RTC_CALR_CALM_Pos (0U) |
5318 | #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ |
5319 | #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ |
5319 | #define RTC_CALR_CALM RTC_CALR_CALM_Msk |
5320 | #define RTC_CALR_CALM RTC_CALR_CALM_Msk |
5320 | #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ |
5321 | #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ |
5321 | #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ |
5322 | #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ |
5322 | #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ |
5323 | #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ |
5323 | #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ |
5324 | #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ |
5324 | #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ |
5325 | #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ |
5325 | #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ |
5326 | #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ |
5326 | #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ |
5327 | #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ |
5327 | #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ |
5328 | #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ |
5328 | #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ |
5329 | #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ |
5329 | |
5330 | 5330 | /******************** Bits definition for RTC_TAFCR register ****************/ |
|
5331 | /******************** Bits definition for RTC_TAFCR register ****************/ |
5331 | #define RTC_TAFCR_ALARMOUTTYPE_Pos (18U) |
5332 | #define RTC_TAFCR_ALARMOUTTYPE_Pos (18U) |
5332 | #define RTC_TAFCR_ALARMOUTTYPE_Msk (0x1UL << RTC_TAFCR_ALARMOUTTYPE_Pos) /*!< 0x00040000 */ |
5333 | #define RTC_TAFCR_ALARMOUTTYPE_Msk (0x1UL << RTC_TAFCR_ALARMOUTTYPE_Pos) /*!< 0x00040000 */ |
5333 | #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_ALARMOUTTYPE_Msk |
5334 | #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_ALARMOUTTYPE_Msk |
5334 | #define RTC_TAFCR_TAMPPUDIS_Pos (15U) |
5335 | #define RTC_TAFCR_TAMPPUDIS_Pos (15U) |
5335 | #define RTC_TAFCR_TAMPPUDIS_Msk (0x1UL << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ |
5336 | #define RTC_TAFCR_TAMPPUDIS_Msk (0x1UL << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ |
5336 | #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk |
5337 | #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk |
5337 | #define RTC_TAFCR_TAMPPRCH_Pos (13U) |
5338 | #define RTC_TAFCR_TAMPPRCH_Pos (13U) |
5338 | #define RTC_TAFCR_TAMPPRCH_Msk (0x3UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */ |
5339 | #define RTC_TAFCR_TAMPPRCH_Msk (0x3UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */ |
5339 | #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk |
5340 | #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk |
5340 | #define RTC_TAFCR_TAMPPRCH_0 (0x1UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */ |
5341 | #define RTC_TAFCR_TAMPPRCH_0 (0x1UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */ |
5341 | #define RTC_TAFCR_TAMPPRCH_1 (0x2UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */ |
5342 | #define RTC_TAFCR_TAMPPRCH_1 (0x2UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */ |
5342 | #define RTC_TAFCR_TAMPFLT_Pos (11U) |
5343 | #define RTC_TAFCR_TAMPFLT_Pos (11U) |
5343 | #define RTC_TAFCR_TAMPFLT_Msk (0x3UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */ |
5344 | #define RTC_TAFCR_TAMPFLT_Msk (0x3UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */ |
5344 | #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk |
5345 | #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk |
5345 | #define RTC_TAFCR_TAMPFLT_0 (0x1UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */ |
5346 | #define RTC_TAFCR_TAMPFLT_0 (0x1UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */ |
5346 | #define RTC_TAFCR_TAMPFLT_1 (0x2UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */ |
5347 | #define RTC_TAFCR_TAMPFLT_1 (0x2UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */ |
5347 | #define RTC_TAFCR_TAMPFREQ_Pos (8U) |
5348 | #define RTC_TAFCR_TAMPFREQ_Pos (8U) |
5348 | #define RTC_TAFCR_TAMPFREQ_Msk (0x7UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */ |
5349 | #define RTC_TAFCR_TAMPFREQ_Msk (0x7UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */ |
5349 | #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk |
5350 | #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk |
5350 | #define RTC_TAFCR_TAMPFREQ_0 (0x1UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */ |
5351 | #define RTC_TAFCR_TAMPFREQ_0 (0x1UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */ |
5351 | #define RTC_TAFCR_TAMPFREQ_1 (0x2UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */ |
5352 | #define RTC_TAFCR_TAMPFREQ_1 (0x2UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */ |
5352 | #define RTC_TAFCR_TAMPFREQ_2 (0x4UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */ |
5353 | #define RTC_TAFCR_TAMPFREQ_2 (0x4UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */ |
5353 | #define RTC_TAFCR_TAMPTS_Pos (7U) |
5354 | #define RTC_TAFCR_TAMPTS_Pos (7U) |
5354 | #define RTC_TAFCR_TAMPTS_Msk (0x1UL << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */ |
5355 | #define RTC_TAFCR_TAMPTS_Msk (0x1UL << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */ |
5355 | #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk |
5356 | #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk |
5356 | #define RTC_TAFCR_TAMP3TRG_Pos (6U) |
5357 | #define RTC_TAFCR_TAMP3TRG_Pos (6U) |
5357 | #define RTC_TAFCR_TAMP3TRG_Msk (0x1UL << RTC_TAFCR_TAMP3TRG_Pos) /*!< 0x00000040 */ |
5358 | #define RTC_TAFCR_TAMP3TRG_Msk (0x1UL << RTC_TAFCR_TAMP3TRG_Pos) /*!< 0x00000040 */ |
5358 | #define RTC_TAFCR_TAMP3TRG RTC_TAFCR_TAMP3TRG_Msk |
5359 | #define RTC_TAFCR_TAMP3TRG RTC_TAFCR_TAMP3TRG_Msk |
5359 | #define RTC_TAFCR_TAMP3E_Pos (5U) |
5360 | #define RTC_TAFCR_TAMP3E_Pos (5U) |
5360 | #define RTC_TAFCR_TAMP3E_Msk (0x1UL << RTC_TAFCR_TAMP3E_Pos) /*!< 0x00000020 */ |
5361 | #define RTC_TAFCR_TAMP3E_Msk (0x1UL << RTC_TAFCR_TAMP3E_Pos) /*!< 0x00000020 */ |
5361 | #define RTC_TAFCR_TAMP3E RTC_TAFCR_TAMP3E_Msk |
5362 | #define RTC_TAFCR_TAMP3E RTC_TAFCR_TAMP3E_Msk |
5362 | #define RTC_TAFCR_TAMP2TRG_Pos (4U) |
5363 | #define RTC_TAFCR_TAMP2TRG_Pos (4U) |
5363 | #define RTC_TAFCR_TAMP2TRG_Msk (0x1UL << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */ |
5364 | #define RTC_TAFCR_TAMP2TRG_Msk (0x1UL << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */ |
5364 | #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk |
5365 | #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk |
5365 | #define RTC_TAFCR_TAMP2E_Pos (3U) |
5366 | #define RTC_TAFCR_TAMP2E_Pos (3U) |
5366 | #define RTC_TAFCR_TAMP2E_Msk (0x1UL << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */ |
5367 | #define RTC_TAFCR_TAMP2E_Msk (0x1UL << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */ |
5367 | #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk |
5368 | #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk |
5368 | #define RTC_TAFCR_TAMPIE_Pos (2U) |
5369 | #define RTC_TAFCR_TAMPIE_Pos (2U) |
5369 | #define RTC_TAFCR_TAMPIE_Msk (0x1UL << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */ |
5370 | #define RTC_TAFCR_TAMPIE_Msk (0x1UL << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */ |
5370 | #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk |
5371 | #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk |
5371 | #define RTC_TAFCR_TAMP1TRG_Pos (1U) |
5372 | #define RTC_TAFCR_TAMP1TRG_Pos (1U) |
5372 | #define RTC_TAFCR_TAMP1TRG_Msk (0x1UL << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */ |
5373 | #define RTC_TAFCR_TAMP1TRG_Msk (0x1UL << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */ |
5373 | #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk |
5374 | #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk |
5374 | #define RTC_TAFCR_TAMP1E_Pos (0U) |
5375 | #define RTC_TAFCR_TAMP1E_Pos (0U) |
5375 | #define RTC_TAFCR_TAMP1E_Msk (0x1UL << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */ |
5376 | #define RTC_TAFCR_TAMP1E_Msk (0x1UL << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */ |
5376 | #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk |
5377 | #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk |
5377 | |
5378 | 5378 | /******************** Bits definition for RTC_ALRMASSR register *************/ |
|
5379 | /******************** Bits definition for RTC_ALRMASSR register *************/ |
5379 | #define RTC_ALRMASSR_MASKSS_Pos (24U) |
5380 | #define RTC_ALRMASSR_MASKSS_Pos (24U) |
5380 | #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ |
5381 | #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ |
5381 | #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk |
5382 | #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk |
5382 | #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ |
5383 | #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ |
5383 | #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ |
5384 | #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ |
5384 | #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ |
5385 | #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ |
5385 | #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ |
5386 | #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ |
5386 | #define RTC_ALRMASSR_SS_Pos (0U) |
5387 | #define RTC_ALRMASSR_SS_Pos (0U) |
5387 | #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ |
5388 | #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ |
5388 | #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk |
5389 | #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk |
5389 | |
5390 | 5390 | /******************** Bits definition for RTC_ALRMBSSR register *************/ |
|
5391 | /******************** Bits definition for RTC_ALRMBSSR register *************/ |
5391 | #define RTC_ALRMBSSR_MASKSS_Pos (24U) |
5392 | #define RTC_ALRMBSSR_MASKSS_Pos (24U) |
5392 | #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ |
5393 | #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ |
5393 | #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk |
5394 | #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk |
5394 | #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ |
5395 | #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ |
5395 | #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ |
5396 | #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ |
5396 | #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ |
5397 | #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ |
5397 | #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ |
5398 | #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ |
5398 | #define RTC_ALRMBSSR_SS_Pos (0U) |
5399 | #define RTC_ALRMBSSR_SS_Pos (0U) |
5399 | #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ |
5400 | #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ |
5400 | #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk |
5401 | #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk |
5401 | |
5402 | 5402 | /******************** Bits definition for RTC_BKP0R register ****************/ |
|
5403 | /******************** Bits definition for RTC_BKP0R register ****************/ |
5403 | #define RTC_BKP0R_Pos (0U) |
5404 | #define RTC_BKP0R_Pos (0U) |
5404 | #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ |
5405 | #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ |
5405 | #define RTC_BKP0R RTC_BKP0R_Msk |
5406 | #define RTC_BKP0R RTC_BKP0R_Msk |
5406 | |
5407 | 5407 | /******************** Bits definition for RTC_BKP1R register ****************/ |
|
5408 | /******************** Bits definition for RTC_BKP1R register ****************/ |
5408 | #define RTC_BKP1R_Pos (0U) |
5409 | #define RTC_BKP1R_Pos (0U) |
5409 | #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ |
5410 | #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ |
5410 | #define RTC_BKP1R RTC_BKP1R_Msk |
5411 | #define RTC_BKP1R RTC_BKP1R_Msk |
5411 | |
5412 | 5412 | /******************** Bits definition for RTC_BKP2R register ****************/ |
|
5413 | /******************** Bits definition for RTC_BKP2R register ****************/ |
5413 | #define RTC_BKP2R_Pos (0U) |
5414 | #define RTC_BKP2R_Pos (0U) |
5414 | #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ |
5415 | #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ |
5415 | #define RTC_BKP2R RTC_BKP2R_Msk |
5416 | #define RTC_BKP2R RTC_BKP2R_Msk |
5416 | |
5417 | 5417 | /******************** Bits definition for RTC_BKP3R register ****************/ |
|
5418 | /******************** Bits definition for RTC_BKP3R register ****************/ |
5418 | #define RTC_BKP3R_Pos (0U) |
5419 | #define RTC_BKP3R_Pos (0U) |
5419 | #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ |
5420 | #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ |
5420 | #define RTC_BKP3R RTC_BKP3R_Msk |
5421 | #define RTC_BKP3R RTC_BKP3R_Msk |
5421 | |
5422 | 5422 | /******************** Bits definition for RTC_BKP4R register ****************/ |
|
5423 | /******************** Bits definition for RTC_BKP4R register ****************/ |
5423 | #define RTC_BKP4R_Pos (0U) |
5424 | #define RTC_BKP4R_Pos (0U) |
5424 | #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ |
5425 | #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ |
5425 | #define RTC_BKP4R RTC_BKP4R_Msk |
5426 | #define RTC_BKP4R RTC_BKP4R_Msk |
5426 | |
5427 | 5427 | /******************** Bits definition for RTC_BKP5R register ****************/ |
|
5428 | /******************** Bits definition for RTC_BKP5R register ****************/ |
5428 | #define RTC_BKP5R_Pos (0U) |
5429 | #define RTC_BKP5R_Pos (0U) |
5429 | #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */ |
5430 | #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */ |
5430 | #define RTC_BKP5R RTC_BKP5R_Msk |
5431 | #define RTC_BKP5R RTC_BKP5R_Msk |
5431 | |
5432 | 5432 | /******************** Bits definition for RTC_BKP6R register ****************/ |
|
5433 | /******************** Bits definition for RTC_BKP6R register ****************/ |
5433 | #define RTC_BKP6R_Pos (0U) |
5434 | #define RTC_BKP6R_Pos (0U) |
5434 | #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */ |
5435 | #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */ |
5435 | #define RTC_BKP6R RTC_BKP6R_Msk |
5436 | #define RTC_BKP6R RTC_BKP6R_Msk |
5436 | |
5437 | 5437 | /******************** Bits definition for RTC_BKP7R register ****************/ |
|
5438 | /******************** Bits definition for RTC_BKP7R register ****************/ |
5438 | #define RTC_BKP7R_Pos (0U) |
5439 | #define RTC_BKP7R_Pos (0U) |
5439 | #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */ |
5440 | #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */ |
5440 | #define RTC_BKP7R RTC_BKP7R_Msk |
5441 | #define RTC_BKP7R RTC_BKP7R_Msk |
5441 | |
5442 | 5442 | /******************** Bits definition for RTC_BKP8R register ****************/ |
|
5443 | /******************** Bits definition for RTC_BKP8R register ****************/ |
5443 | #define RTC_BKP8R_Pos (0U) |
5444 | #define RTC_BKP8R_Pos (0U) |
5444 | #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */ |
5445 | #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */ |
5445 | #define RTC_BKP8R RTC_BKP8R_Msk |
5446 | #define RTC_BKP8R RTC_BKP8R_Msk |
5446 | |
5447 | 5447 | /******************** Bits definition for RTC_BKP9R register ****************/ |
|
5448 | /******************** Bits definition for RTC_BKP9R register ****************/ |
5448 | #define RTC_BKP9R_Pos (0U) |
5449 | #define RTC_BKP9R_Pos (0U) |
5449 | #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */ |
5450 | #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */ |
5450 | #define RTC_BKP9R RTC_BKP9R_Msk |
5451 | #define RTC_BKP9R RTC_BKP9R_Msk |
5451 | |
5452 | 5452 | /******************** Bits definition for RTC_BKP10R register ***************/ |
|
5453 | /******************** Bits definition for RTC_BKP10R register ***************/ |
5453 | #define RTC_BKP10R_Pos (0U) |
5454 | #define RTC_BKP10R_Pos (0U) |
5454 | #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */ |
5455 | #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */ |
5455 | #define RTC_BKP10R RTC_BKP10R_Msk |
5456 | #define RTC_BKP10R RTC_BKP10R_Msk |
5456 | |
5457 | 5457 | /******************** Bits definition for RTC_BKP11R register ***************/ |
|
5458 | /******************** Bits definition for RTC_BKP11R register ***************/ |
5458 | #define RTC_BKP11R_Pos (0U) |
5459 | #define RTC_BKP11R_Pos (0U) |
5459 | #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */ |
5460 | #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */ |
5460 | #define RTC_BKP11R RTC_BKP11R_Msk |
5461 | #define RTC_BKP11R RTC_BKP11R_Msk |
5461 | |
5462 | 5462 | /******************** Bits definition for RTC_BKP12R register ***************/ |
|
5463 | /******************** Bits definition for RTC_BKP12R register ***************/ |
5463 | #define RTC_BKP12R_Pos (0U) |
5464 | #define RTC_BKP12R_Pos (0U) |
5464 | #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */ |
5465 | #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */ |
5465 | #define RTC_BKP12R RTC_BKP12R_Msk |
5466 | #define RTC_BKP12R RTC_BKP12R_Msk |
5466 | |
5467 | 5467 | /******************** Bits definition for RTC_BKP13R register ***************/ |
|
5468 | /******************** Bits definition for RTC_BKP13R register ***************/ |
5468 | #define RTC_BKP13R_Pos (0U) |
5469 | #define RTC_BKP13R_Pos (0U) |
5469 | #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */ |
5470 | #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */ |
5470 | #define RTC_BKP13R RTC_BKP13R_Msk |
5471 | #define RTC_BKP13R RTC_BKP13R_Msk |
5471 | |
5472 | 5472 | /******************** Bits definition for RTC_BKP14R register ***************/ |
|
5473 | /******************** Bits definition for RTC_BKP14R register ***************/ |
5473 | #define RTC_BKP14R_Pos (0U) |
5474 | #define RTC_BKP14R_Pos (0U) |
5474 | #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */ |
5475 | #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */ |
5475 | #define RTC_BKP14R RTC_BKP14R_Msk |
5476 | #define RTC_BKP14R RTC_BKP14R_Msk |
5476 | |
5477 | 5477 | /******************** Bits definition for RTC_BKP15R register ***************/ |
|
5478 | /******************** Bits definition for RTC_BKP15R register ***************/ |
5478 | #define RTC_BKP15R_Pos (0U) |
5479 | #define RTC_BKP15R_Pos (0U) |
5479 | #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */ |
5480 | #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */ |
5480 | #define RTC_BKP15R RTC_BKP15R_Msk |
5481 | #define RTC_BKP15R RTC_BKP15R_Msk |
5481 | |
5482 | 5482 | /******************** Bits definition for RTC_BKP16R register ***************/ |
|
5483 | /******************** Bits definition for RTC_BKP16R register ***************/ |
5483 | #define RTC_BKP16R_Pos (0U) |
5484 | #define RTC_BKP16R_Pos (0U) |
5484 | #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */ |
5485 | #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */ |
5485 | #define RTC_BKP16R RTC_BKP16R_Msk |
5486 | #define RTC_BKP16R RTC_BKP16R_Msk |
5486 | |
5487 | 5487 | /******************** Bits definition for RTC_BKP17R register ***************/ |
|
5488 | /******************** Bits definition for RTC_BKP17R register ***************/ |
5488 | #define RTC_BKP17R_Pos (0U) |
5489 | #define RTC_BKP17R_Pos (0U) |
5489 | #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */ |
5490 | #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */ |
5490 | #define RTC_BKP17R RTC_BKP17R_Msk |
5491 | #define RTC_BKP17R RTC_BKP17R_Msk |
5491 | |
5492 | 5492 | /******************** Bits definition for RTC_BKP18R register ***************/ |
|
5493 | /******************** Bits definition for RTC_BKP18R register ***************/ |
5493 | #define RTC_BKP18R_Pos (0U) |
5494 | #define RTC_BKP18R_Pos (0U) |
5494 | #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */ |
5495 | #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */ |
5495 | #define RTC_BKP18R RTC_BKP18R_Msk |
5496 | #define RTC_BKP18R RTC_BKP18R_Msk |
5496 | |
5497 | 5497 | /******************** Bits definition for RTC_BKP19R register ***************/ |
|
5498 | /******************** Bits definition for RTC_BKP19R register ***************/ |
5498 | #define RTC_BKP19R_Pos (0U) |
5499 | #define RTC_BKP19R_Pos (0U) |
5499 | #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */ |
5500 | #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */ |
5500 | #define RTC_BKP19R RTC_BKP19R_Msk |
5501 | #define RTC_BKP19R RTC_BKP19R_Msk |
5501 | |
5502 | 5502 | /******************** Bits definition for RTC_BKP20R register ***************/ |
|
5503 | /******************** Bits definition for RTC_BKP20R register ***************/ |
5503 | #define RTC_BKP20R_Pos (0U) |
5504 | #define RTC_BKP20R_Pos (0U) |
5504 | #define RTC_BKP20R_Msk (0xFFFFFFFFUL << RTC_BKP20R_Pos) /*!< 0xFFFFFFFF */ |
5505 | #define RTC_BKP20R_Msk (0xFFFFFFFFUL << RTC_BKP20R_Pos) /*!< 0xFFFFFFFF */ |
5505 | #define RTC_BKP20R RTC_BKP20R_Msk |
5506 | #define RTC_BKP20R RTC_BKP20R_Msk |
5506 | |
5507 | 5507 | /******************** Bits definition for RTC_BKP21R register ***************/ |
|
5508 | /******************** Bits definition for RTC_BKP21R register ***************/ |
5508 | #define RTC_BKP21R_Pos (0U) |
5509 | #define RTC_BKP21R_Pos (0U) |
5509 | #define RTC_BKP21R_Msk (0xFFFFFFFFUL << RTC_BKP21R_Pos) /*!< 0xFFFFFFFF */ |
5510 | #define RTC_BKP21R_Msk (0xFFFFFFFFUL << RTC_BKP21R_Pos) /*!< 0xFFFFFFFF */ |
5510 | #define RTC_BKP21R RTC_BKP21R_Msk |
5511 | #define RTC_BKP21R RTC_BKP21R_Msk |
5511 | |
5512 | 5512 | /******************** Bits definition for RTC_BKP22R register ***************/ |
|
5513 | /******************** Bits definition for RTC_BKP22R register ***************/ |
5513 | #define RTC_BKP22R_Pos (0U) |
5514 | #define RTC_BKP22R_Pos (0U) |
5514 | #define RTC_BKP22R_Msk (0xFFFFFFFFUL << RTC_BKP22R_Pos) /*!< 0xFFFFFFFF */ |
5515 | #define RTC_BKP22R_Msk (0xFFFFFFFFUL << RTC_BKP22R_Pos) /*!< 0xFFFFFFFF */ |
5515 | #define RTC_BKP22R RTC_BKP22R_Msk |
5516 | #define RTC_BKP22R RTC_BKP22R_Msk |
5516 | |
5517 | 5517 | /******************** Bits definition for RTC_BKP23R register ***************/ |
|
5518 | /******************** Bits definition for RTC_BKP23R register ***************/ |
5518 | #define RTC_BKP23R_Pos (0U) |
5519 | #define RTC_BKP23R_Pos (0U) |
5519 | #define RTC_BKP23R_Msk (0xFFFFFFFFUL << RTC_BKP23R_Pos) /*!< 0xFFFFFFFF */ |
5520 | #define RTC_BKP23R_Msk (0xFFFFFFFFUL << RTC_BKP23R_Pos) /*!< 0xFFFFFFFF */ |
5520 | #define RTC_BKP23R RTC_BKP23R_Msk |
5521 | #define RTC_BKP23R RTC_BKP23R_Msk |
5521 | |
5522 | 5522 | /******************** Bits definition for RTC_BKP24R register ***************/ |
|
5523 | /******************** Bits definition for RTC_BKP24R register ***************/ |
5523 | #define RTC_BKP24R_Pos (0U) |
5524 | #define RTC_BKP24R_Pos (0U) |
5524 | #define RTC_BKP24R_Msk (0xFFFFFFFFUL << RTC_BKP24R_Pos) /*!< 0xFFFFFFFF */ |
5525 | #define RTC_BKP24R_Msk (0xFFFFFFFFUL << RTC_BKP24R_Pos) /*!< 0xFFFFFFFF */ |
5525 | #define RTC_BKP24R RTC_BKP24R_Msk |
5526 | #define RTC_BKP24R RTC_BKP24R_Msk |
5526 | |
5527 | 5527 | /******************** Bits definition for RTC_BKP25R register ***************/ |
|
5528 | /******************** Bits definition for RTC_BKP25R register ***************/ |
5528 | #define RTC_BKP25R_Pos (0U) |
5529 | #define RTC_BKP25R_Pos (0U) |
5529 | #define RTC_BKP25R_Msk (0xFFFFFFFFUL << RTC_BKP25R_Pos) /*!< 0xFFFFFFFF */ |
5530 | #define RTC_BKP25R_Msk (0xFFFFFFFFUL << RTC_BKP25R_Pos) /*!< 0xFFFFFFFF */ |
5530 | #define RTC_BKP25R RTC_BKP25R_Msk |
5531 | #define RTC_BKP25R RTC_BKP25R_Msk |
5531 | |
5532 | 5532 | /******************** Bits definition for RTC_BKP26R register ***************/ |
|
5533 | /******************** Bits definition for RTC_BKP26R register ***************/ |
5533 | #define RTC_BKP26R_Pos (0U) |
5534 | #define RTC_BKP26R_Pos (0U) |
5534 | #define RTC_BKP26R_Msk (0xFFFFFFFFUL << RTC_BKP26R_Pos) /*!< 0xFFFFFFFF */ |
5535 | #define RTC_BKP26R_Msk (0xFFFFFFFFUL << RTC_BKP26R_Pos) /*!< 0xFFFFFFFF */ |
5535 | #define RTC_BKP26R RTC_BKP26R_Msk |
5536 | #define RTC_BKP26R RTC_BKP26R_Msk |
5536 | |
5537 | 5537 | /******************** Bits definition for RTC_BKP27R register ***************/ |
|
5538 | /******************** Bits definition for RTC_BKP27R register ***************/ |
5538 | #define RTC_BKP27R_Pos (0U) |
5539 | #define RTC_BKP27R_Pos (0U) |
5539 | #define RTC_BKP27R_Msk (0xFFFFFFFFUL << RTC_BKP27R_Pos) /*!< 0xFFFFFFFF */ |
5540 | #define RTC_BKP27R_Msk (0xFFFFFFFFUL << RTC_BKP27R_Pos) /*!< 0xFFFFFFFF */ |
5540 | #define RTC_BKP27R RTC_BKP27R_Msk |
5541 | #define RTC_BKP27R RTC_BKP27R_Msk |
5541 | |
5542 | 5542 | /******************** Bits definition for RTC_BKP28R register ***************/ |
|
5543 | /******************** Bits definition for RTC_BKP28R register ***************/ |
5543 | #define RTC_BKP28R_Pos (0U) |
5544 | #define RTC_BKP28R_Pos (0U) |
5544 | #define RTC_BKP28R_Msk (0xFFFFFFFFUL << RTC_BKP28R_Pos) /*!< 0xFFFFFFFF */ |
5545 | #define RTC_BKP28R_Msk (0xFFFFFFFFUL << RTC_BKP28R_Pos) /*!< 0xFFFFFFFF */ |
5545 | #define RTC_BKP28R RTC_BKP28R_Msk |
5546 | #define RTC_BKP28R RTC_BKP28R_Msk |
5546 | |
5547 | 5547 | /******************** Bits definition for RTC_BKP29R register ***************/ |
|
5548 | /******************** Bits definition for RTC_BKP29R register ***************/ |
5548 | #define RTC_BKP29R_Pos (0U) |
5549 | #define RTC_BKP29R_Pos (0U) |
5549 | #define RTC_BKP29R_Msk (0xFFFFFFFFUL << RTC_BKP29R_Pos) /*!< 0xFFFFFFFF */ |
5550 | #define RTC_BKP29R_Msk (0xFFFFFFFFUL << RTC_BKP29R_Pos) /*!< 0xFFFFFFFF */ |
5550 | #define RTC_BKP29R RTC_BKP29R_Msk |
5551 | #define RTC_BKP29R RTC_BKP29R_Msk |
5551 | |
5552 | 5552 | /******************** Bits definition for RTC_BKP30R register ***************/ |
|
5553 | /******************** Bits definition for RTC_BKP30R register ***************/ |
5553 | #define RTC_BKP30R_Pos (0U) |
5554 | #define RTC_BKP30R_Pos (0U) |
5554 | #define RTC_BKP30R_Msk (0xFFFFFFFFUL << RTC_BKP30R_Pos) /*!< 0xFFFFFFFF */ |
5555 | #define RTC_BKP30R_Msk (0xFFFFFFFFUL << RTC_BKP30R_Pos) /*!< 0xFFFFFFFF */ |
5555 | #define RTC_BKP30R RTC_BKP30R_Msk |
5556 | #define RTC_BKP30R RTC_BKP30R_Msk |
5556 | |
5557 | 5557 | /******************** Bits definition for RTC_BKP31R register ***************/ |
|
5558 | /******************** Bits definition for RTC_BKP31R register ***************/ |
5558 | #define RTC_BKP31R_Pos (0U) |
5559 | #define RTC_BKP31R_Pos (0U) |
5559 | #define RTC_BKP31R_Msk (0xFFFFFFFFUL << RTC_BKP31R_Pos) /*!< 0xFFFFFFFF */ |
5560 | #define RTC_BKP31R_Msk (0xFFFFFFFFUL << RTC_BKP31R_Pos) /*!< 0xFFFFFFFF */ |
5560 | #define RTC_BKP31R RTC_BKP31R_Msk |
5561 | #define RTC_BKP31R RTC_BKP31R_Msk |
5561 | |
5562 | 5562 | /******************** Number of backup registers ******************************/ |
|
5563 | /******************** Number of backup registers ******************************/ |
5563 | #define RTC_BKP_NUMBER 32 |
5564 | #define RTC_BKP_NUMBER 32 |
5564 | |
5565 | 5565 | /******************************************************************************/ |
|
5566 | /******************************************************************************/ |
5566 | /* */ |
5567 | /* */ |
5567 | /* Serial Peripheral Interface (SPI) */ |
5568 | /* Serial Peripheral Interface (SPI) */ |
5568 | /* */ |
5569 | /* */ |
5569 | /******************************************************************************/ |
5570 | /******************************************************************************/ |
5570 | |
5571 | 5571 | /* |
|
5572 | /* |
5572 | * @brief Specific device feature definitions (not present on all devices in the STM32F3 series) |
5573 | * @brief Specific device feature definitions (not present on all devices in the STM32F3 serie) |
5573 | */ |
5574 | */ |
5574 | #define SPI_I2S_SUPPORT |
5575 | #define SPI_I2S_SUPPORT |
5575 | |
5576 | 5576 | /******************* Bit definition for SPI_CR1 register ********************/ |
|
5577 | /******************* Bit definition for SPI_CR1 register ********************/ |
5577 | #define SPI_CR1_CPHA_Pos (0U) |
5578 | #define SPI_CR1_CPHA_Pos (0U) |
5578 | #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ |
5579 | #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ |
5579 | #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ |
5580 | #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ |
5580 | #define SPI_CR1_CPOL_Pos (1U) |
5581 | #define SPI_CR1_CPOL_Pos (1U) |
5581 | #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ |
5582 | #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ |
5582 | #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ |
5583 | #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ |
5583 | #define SPI_CR1_MSTR_Pos (2U) |
5584 | #define SPI_CR1_MSTR_Pos (2U) |
5584 | #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ |
5585 | #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ |
5585 | #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ |
5586 | #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ |
5586 | |
5587 | 5587 | #define SPI_CR1_BR_Pos (3U) |
|
5588 | #define SPI_CR1_BR_Pos (3U) |
5588 | #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ |
5589 | #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ |
5589 | #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ |
5590 | #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ |
5590 | #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ |
5591 | #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ |
5591 | #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ |
5592 | #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ |
5592 | #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ |
5593 | #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ |
5593 | |
5594 | 5594 | #define SPI_CR1_SPE_Pos (6U) |
|
5595 | #define SPI_CR1_SPE_Pos (6U) |
5595 | #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ |
5596 | #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ |
5596 | #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ |
5597 | #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ |
5597 | #define SPI_CR1_LSBFIRST_Pos (7U) |
5598 | #define SPI_CR1_LSBFIRST_Pos (7U) |
5598 | #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ |
5599 | #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ |
5599 | #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ |
5600 | #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ |
5600 | #define SPI_CR1_SSI_Pos (8U) |
5601 | #define SPI_CR1_SSI_Pos (8U) |
5601 | #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ |
5602 | #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ |
5602 | #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ |
5603 | #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ |
5603 | #define SPI_CR1_SSM_Pos (9U) |
5604 | #define SPI_CR1_SSM_Pos (9U) |
5604 | #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ |
5605 | #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ |
5605 | #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ |
5606 | #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ |
5606 | #define SPI_CR1_RXONLY_Pos (10U) |
5607 | #define SPI_CR1_RXONLY_Pos (10U) |
5607 | #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ |
5608 | #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ |
5608 | #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ |
5609 | #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ |
5609 | #define SPI_CR1_DFF_Pos (11U) |
5610 | #define SPI_CR1_DFF_Pos (11U) |
5610 | #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */ |
5611 | #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */ |
5611 | #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */ |
5612 | #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */ |
5612 | #define SPI_CR1_CRCNEXT_Pos (12U) |
5613 | #define SPI_CR1_CRCNEXT_Pos (12U) |
5613 | #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ |
5614 | #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ |
5614 | #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ |
5615 | #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ |
5615 | #define SPI_CR1_CRCEN_Pos (13U) |
5616 | #define SPI_CR1_CRCEN_Pos (13U) |
5616 | #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ |
5617 | #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ |
5617 | #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ |
5618 | #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ |
5618 | #define SPI_CR1_BIDIOE_Pos (14U) |
5619 | #define SPI_CR1_BIDIOE_Pos (14U) |
5619 | #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ |
5620 | #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ |
5620 | #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ |
5621 | #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ |
5621 | #define SPI_CR1_BIDIMODE_Pos (15U) |
5622 | #define SPI_CR1_BIDIMODE_Pos (15U) |
5622 | #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ |
5623 | #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ |
5623 | #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ |
5624 | #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ |
5624 | |
5625 | 5625 | /******************* Bit definition for SPI_CR2 register ********************/ |
|
5626 | /******************* Bit definition for SPI_CR2 register ********************/ |
5626 | #define SPI_CR2_RXDMAEN_Pos (0U) |
5627 | #define SPI_CR2_RXDMAEN_Pos (0U) |
5627 | #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ |
5628 | #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ |
5628 | #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ |
5629 | #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ |
5629 | #define SPI_CR2_TXDMAEN_Pos (1U) |
5630 | #define SPI_CR2_TXDMAEN_Pos (1U) |
5630 | #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ |
5631 | #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ |
5631 | #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ |
5632 | #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ |
5632 | #define SPI_CR2_SSOE_Pos (2U) |
5633 | #define SPI_CR2_SSOE_Pos (2U) |
5633 | #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ |
5634 | #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ |
5634 | #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ |
5635 | #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ |
5635 | #define SPI_CR2_FRF_Pos (4U) |
5636 | #define SPI_CR2_FRF_Pos (4U) |
5636 | #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ |
5637 | #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ |
5637 | #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame format */ |
5638 | #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame format */ |
5638 | #define SPI_CR2_ERRIE_Pos (5U) |
5639 | #define SPI_CR2_ERRIE_Pos (5U) |
5639 | #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ |
5640 | #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ |
5640 | #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ |
5641 | #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ |
5641 | #define SPI_CR2_RXNEIE_Pos (6U) |
5642 | #define SPI_CR2_RXNEIE_Pos (6U) |
5642 | #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ |
5643 | #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ |
5643 | #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ |
5644 | #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ |
5644 | #define SPI_CR2_TXEIE_Pos (7U) |
5645 | #define SPI_CR2_TXEIE_Pos (7U) |
5645 | #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ |
5646 | #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ |
5646 | #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ |
5647 | #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ |
5647 | |
5648 | 5648 | /******************** Bit definition for SPI_SR register ********************/ |
|
5649 | /******************** Bit definition for SPI_SR register ********************/ |
5649 | #define SPI_SR_RXNE_Pos (0U) |
5650 | #define SPI_SR_RXNE_Pos (0U) |
5650 | #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ |
5651 | #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ |
5651 | #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ |
5652 | #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ |
5652 | #define SPI_SR_TXE_Pos (1U) |
5653 | #define SPI_SR_TXE_Pos (1U) |
5653 | #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ |
5654 | #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ |
5654 | #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ |
5655 | #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ |
5655 | #define SPI_SR_CHSIDE_Pos (2U) |
5656 | #define SPI_SR_CHSIDE_Pos (2U) |
5656 | #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ |
5657 | #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ |
5657 | #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ |
5658 | #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ |
5658 | #define SPI_SR_UDR_Pos (3U) |
5659 | #define SPI_SR_UDR_Pos (3U) |
5659 | #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ |
5660 | #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ |
5660 | #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ |
5661 | #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ |
5661 | #define SPI_SR_CRCERR_Pos (4U) |
5662 | #define SPI_SR_CRCERR_Pos (4U) |
5662 | #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ |
5663 | #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ |
5663 | #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ |
5664 | #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ |
5664 | #define SPI_SR_MODF_Pos (5U) |
5665 | #define SPI_SR_MODF_Pos (5U) |
5665 | #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ |
5666 | #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ |
5666 | #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ |
5667 | #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ |
5667 | #define SPI_SR_OVR_Pos (6U) |
5668 | #define SPI_SR_OVR_Pos (6U) |
5668 | #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ |
5669 | #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ |
5669 | #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ |
5670 | #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ |
5670 | #define SPI_SR_BSY_Pos (7U) |
5671 | #define SPI_SR_BSY_Pos (7U) |
5671 | #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ |
5672 | #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ |
5672 | #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ |
5673 | #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ |
5673 | #define SPI_SR_FRE_Pos (8U) |
5674 | #define SPI_SR_FRE_Pos (8U) |
5674 | #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ |
5675 | #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ |
5675 | #define SPI_SR_FRE SPI_SR_FRE_Msk /*!<Frame format error flag */ |
5676 | #define SPI_SR_FRE SPI_SR_FRE_Msk /*!<Frame format error flag */ |
5676 | |
5677 | 5677 | /******************** Bit definition for SPI_DR register ********************/ |
|
5678 | /******************** Bit definition for SPI_DR register ********************/ |
5678 | #define SPI_DR_DR_Pos (0U) |
5679 | #define SPI_DR_DR_Pos (0U) |
5679 | #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ |
5680 | #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ |
5680 | #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ |
5681 | #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ |
5681 | |
5682 | 5682 | /******************* Bit definition for SPI_CRCPR register ******************/ |
|
5683 | /******************* Bit definition for SPI_CRCPR register ******************/ |
5683 | #define SPI_CRCPR_CRCPOLY_Pos (0U) |
5684 | #define SPI_CRCPR_CRCPOLY_Pos (0U) |
5684 | #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ |
5685 | #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ |
5685 | #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ |
5686 | #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ |
5686 | |
5687 | 5687 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
|
5688 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
5688 | #define SPI_RXCRCR_RXCRC_Pos (0U) |
5689 | #define SPI_RXCRCR_RXCRC_Pos (0U) |
5689 | #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ |
5690 | #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ |
5690 | #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ |
5691 | #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ |
5691 | |
5692 | 5692 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
|
5693 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
5693 | #define SPI_TXCRCR_TXCRC_Pos (0U) |
5694 | #define SPI_TXCRCR_TXCRC_Pos (0U) |
5694 | #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ |
5695 | #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ |
5695 | #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ |
5696 | #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ |
5696 | |
5697 | 5697 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
|
5698 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
5698 | #define SPI_I2SCFGR_CHLEN_Pos (0U) |
5699 | #define SPI_I2SCFGR_CHLEN_Pos (0U) |
5699 | #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ |
5700 | #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ |
5700 | #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */ |
5701 | #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */ |
5701 | |
5702 | 5702 | #define SPI_I2SCFGR_DATLEN_Pos (1U) |
|
5703 | #define SPI_I2SCFGR_DATLEN_Pos (1U) |
5703 | #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ |
5704 | #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ |
5704 | #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */ |
5705 | #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */ |
5705 | #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ |
5706 | #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ |
5706 | #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ |
5707 | #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ |
5707 | |
5708 | 5708 | #define SPI_I2SCFGR_CKPOL_Pos (3U) |
|
5709 | #define SPI_I2SCFGR_CKPOL_Pos (3U) |
5709 | #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ |
5710 | #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ |
5710 | #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */ |
5711 | #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */ |
5711 | |
5712 | 5712 | #define SPI_I2SCFGR_I2SSTD_Pos (4U) |
|
5713 | #define SPI_I2SCFGR_I2SSTD_Pos (4U) |
5713 | #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ |
5714 | #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ |
5714 | #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */ |
5715 | #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */ |
5715 | #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ |
5716 | #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ |
5716 | #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ |
5717 | #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ |
5717 | |
5718 | 5718 | #define SPI_I2SCFGR_PCMSYNC_Pos (7U) |
|
5719 | #define SPI_I2SCFGR_PCMSYNC_Pos (7U) |
5719 | #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ |
5720 | #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ |
5720 | #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */ |
5721 | #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */ |
5721 | |
5722 | 5722 | #define SPI_I2SCFGR_I2SCFG_Pos (8U) |
|
5723 | #define SPI_I2SCFGR_I2SCFG_Pos (8U) |
5723 | #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ |
5724 | #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ |
5724 | #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */ |
5725 | #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */ |
5725 | #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ |
5726 | #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ |
5726 | #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ |
5727 | #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ |
5727 | |
5728 | 5728 | #define SPI_I2SCFGR_I2SE_Pos (10U) |
|
5729 | #define SPI_I2SCFGR_I2SE_Pos (10U) |
5729 | #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ |
5730 | #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ |
5730 | #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */ |
5731 | #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */ |
5731 | #define SPI_I2SCFGR_I2SMOD_Pos (11U) |
5732 | #define SPI_I2SCFGR_I2SMOD_Pos (11U) |
5732 | #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ |
5733 | #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ |
5733 | #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */ |
5734 | #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */ |
5734 | |
5735 | 5735 | /****************** Bit definition for SPI_I2SPR register *******************/ |
|
5736 | /****************** Bit definition for SPI_I2SPR register *******************/ |
5736 | #define SPI_I2SPR_I2SDIV_Pos (0U) |
5737 | #define SPI_I2SPR_I2SDIV_Pos (0U) |
5737 | #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ |
5738 | #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ |
5738 | #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */ |
5739 | #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */ |
5739 | #define SPI_I2SPR_ODD_Pos (8U) |
5740 | #define SPI_I2SPR_ODD_Pos (8U) |
5740 | #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ |
5741 | #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ |
5741 | #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */ |
5742 | #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */ |
5742 | #define SPI_I2SPR_MCKOE_Pos (9U) |
5743 | #define SPI_I2SPR_MCKOE_Pos (9U) |
5743 | #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ |
5744 | #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ |
5744 | #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */ |
5745 | #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */ |
5745 | |
5746 | 5746 | /******************************************************************************/ |
|
5747 | /******************************************************************************/ |
5747 | /* */ |
5748 | /* */ |
5748 | /* System Configuration (SYSCFG) */ |
5749 | /* System Configuration (SYSCFG) */ |
5749 | /* */ |
5750 | /* */ |
5750 | /******************************************************************************/ |
5751 | /******************************************************************************/ |
5751 | /***************** Bit definition for SYSCFG_MEMRMP register ****************/ |
5752 | /***************** Bit definition for SYSCFG_MEMRMP register ****************/ |
5752 | #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U) |
5753 | #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U) |
5753 | #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x3UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000003 */ |
5754 | #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x3UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000003 */ |
5754 | #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ |
5755 | #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ |
5755 | #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */ |
5756 | #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */ |
5756 | #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */ |
5757 | #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */ |
5757 | #define SYSCFG_MEMRMP_BOOT_MODE_Pos (8U) |
5758 | #define SYSCFG_MEMRMP_BOOT_MODE_Pos (8U) |
5758 | #define SYSCFG_MEMRMP_BOOT_MODE_Msk (0x3UL << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000300 */ |
5759 | #define SYSCFG_MEMRMP_BOOT_MODE_Msk (0x3UL << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000300 */ |
5759 | #define SYSCFG_MEMRMP_BOOT_MODE SYSCFG_MEMRMP_BOOT_MODE_Msk /*!< Boot mode Config */ |
5760 | #define SYSCFG_MEMRMP_BOOT_MODE SYSCFG_MEMRMP_BOOT_MODE_Msk /*!< Boot mode Config */ |
5760 | #define SYSCFG_MEMRMP_BOOT_MODE_0 (0x1UL << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000100 */ |
5761 | #define SYSCFG_MEMRMP_BOOT_MODE_0 (0x1UL << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000100 */ |
5761 | #define SYSCFG_MEMRMP_BOOT_MODE_1 (0x2UL << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000200 */ |
5762 | #define SYSCFG_MEMRMP_BOOT_MODE_1 (0x2UL << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000200 */ |
5762 | |
5763 | 5763 | /***************** Bit definition for SYSCFG_PMC register *******************/ |
|
5764 | /***************** Bit definition for SYSCFG_PMC register *******************/ |
5764 | #define SYSCFG_PMC_USB_PU_Pos (0U) |
5765 | #define SYSCFG_PMC_USB_PU_Pos (0U) |
5765 | #define SYSCFG_PMC_USB_PU_Msk (0x1UL << SYSCFG_PMC_USB_PU_Pos) /*!< 0x00000001 */ |
5766 | #define SYSCFG_PMC_USB_PU_Msk (0x1UL << SYSCFG_PMC_USB_PU_Pos) /*!< 0x00000001 */ |
5766 | #define SYSCFG_PMC_USB_PU SYSCFG_PMC_USB_PU_Msk /*!< SYSCFG PMC */ |
5767 | #define SYSCFG_PMC_USB_PU SYSCFG_PMC_USB_PU_Msk /*!< SYSCFG PMC */ |
5767 | |
5768 | 5768 | /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ |
|
5769 | /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ |
5769 | #define SYSCFG_EXTICR1_EXTI0_Pos (0U) |
5770 | #define SYSCFG_EXTICR1_EXTI0_Pos (0U) |
5770 | #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ |
5771 | #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ |
5771 | #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ |
5772 | #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ |
5772 | #define SYSCFG_EXTICR1_EXTI1_Pos (4U) |
5773 | #define SYSCFG_EXTICR1_EXTI1_Pos (4U) |
5773 | #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ |
5774 | #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ |
5774 | #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ |
5775 | #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ |
5775 | #define SYSCFG_EXTICR1_EXTI2_Pos (8U) |
5776 | #define SYSCFG_EXTICR1_EXTI2_Pos (8U) |
5776 | #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ |
5777 | #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ |
5777 | #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ |
5778 | #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ |
5778 | #define SYSCFG_EXTICR1_EXTI3_Pos (12U) |
5779 | #define SYSCFG_EXTICR1_EXTI3_Pos (12U) |
5779 | #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ |
5780 | #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ |
5780 | #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ |
5781 | #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ |
5781 | |
5782 | 5782 | /** |
|
5783 | /** |
5783 | * @brief EXTI0 configuration |
5784 | * @brief EXTI0 configuration |
5784 | */ |
5785 | */ |
5785 | #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */ |
5786 | #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */ |
5786 | #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */ |
5787 | #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */ |
5787 | #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */ |
5788 | #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */ |
5788 | #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */ |
5789 | #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */ |
5789 | #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */ |
5790 | #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */ |
5790 | #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U) /*!< PH[0] pin */ |
5791 | #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U) /*!< PH[0] pin */ |
5791 | #define SYSCFG_EXTICR1_EXTI0_PF (0x00000006U) /*!< PF[0] pin */ |
5792 | #define SYSCFG_EXTICR1_EXTI0_PF (0x00000006U) /*!< PF[0] pin */ |
5792 | #define SYSCFG_EXTICR1_EXTI0_PG (0x00000007U) /*!< PG[0] pin */ |
5793 | #define SYSCFG_EXTICR1_EXTI0_PG (0x00000007U) /*!< PG[0] pin */ |
5793 | |
5794 | 5794 | /** |
|
5795 | /** |
5795 | * @brief EXTI1 configuration |
5796 | * @brief EXTI1 configuration |
5796 | */ |
5797 | */ |
5797 | #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */ |
5798 | #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */ |
5798 | #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */ |
5799 | #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */ |
5799 | #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */ |
5800 | #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */ |
5800 | #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */ |
5801 | #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */ |
5801 | #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */ |
5802 | #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */ |
5802 | #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U) /*!< PH[1] pin */ |
5803 | #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U) /*!< PH[1] pin */ |
5803 | #define SYSCFG_EXTICR1_EXTI1_PF (0x00000060U) /*!< PF[1] pin */ |
5804 | #define SYSCFG_EXTICR1_EXTI1_PF (0x00000060U) /*!< PF[1] pin */ |
5804 | #define SYSCFG_EXTICR1_EXTI1_PG (0x00000070U) /*!< PG[1] pin */ |
5805 | #define SYSCFG_EXTICR1_EXTI1_PG (0x00000070U) /*!< PG[1] pin */ |
5805 | |
5806 | 5806 | /** |
|
5807 | /** |
5807 | * @brief EXTI2 configuration |
5808 | * @brief EXTI2 configuration |
5808 | */ |
5809 | */ |
5809 | #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */ |
5810 | #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */ |
5810 | #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */ |
5811 | #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */ |
5811 | #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */ |
5812 | #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */ |
5812 | #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */ |
5813 | #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */ |
5813 | #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */ |
5814 | #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */ |
5814 | #define SYSCFG_EXTICR1_EXTI2_PH (0x00000500U) /*!< PH[2] pin */ |
5815 | #define SYSCFG_EXTICR1_EXTI2_PH (0x00000500U) /*!< PH[2] pin */ |
5815 | #define SYSCFG_EXTICR1_EXTI2_PF (0x00000600U) /*!< PF[2] pin */ |
5816 | #define SYSCFG_EXTICR1_EXTI2_PF (0x00000600U) /*!< PF[2] pin */ |
5816 | #define SYSCFG_EXTICR1_EXTI2_PG (0x00000700U) /*!< PG[2] pin */ |
5817 | #define SYSCFG_EXTICR1_EXTI2_PG (0x00000700U) /*!< PG[2] pin */ |
5817 | |
5818 | 5818 | /** |
|
5819 | /** |
5819 | * @brief EXTI3 configuration |
5820 | * @brief EXTI3 configuration |
5820 | */ |
5821 | */ |
5821 | #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */ |
5822 | #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */ |
5822 | #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */ |
5823 | #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */ |
5823 | #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */ |
5824 | #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */ |
5824 | #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */ |
5825 | #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */ |
5825 | #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */ |
5826 | #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */ |
5826 | #define SYSCFG_EXTICR1_EXTI3_PF (0x00006000U) /*!< PF[3] pin */ |
5827 | #define SYSCFG_EXTICR1_EXTI3_PF (0x00006000U) /*!< PF[3] pin */ |
5827 | #define SYSCFG_EXTICR1_EXTI3_PG (0x00007000U) /*!< PG[3] pin */ |
5828 | #define SYSCFG_EXTICR1_EXTI3_PG (0x00007000U) /*!< PG[3] pin */ |
5828 | |
5829 | 5829 | /***************** Bit definition for SYSCFG_EXTICR2 register *****************/ |
|
5830 | /***************** Bit definition for SYSCFG_EXTICR2 register *****************/ |
5830 | #define SYSCFG_EXTICR2_EXTI4_Pos (0U) |
5831 | #define SYSCFG_EXTICR2_EXTI4_Pos (0U) |
5831 | #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ |
5832 | #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ |
5832 | #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ |
5833 | #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ |
5833 | #define SYSCFG_EXTICR2_EXTI5_Pos (4U) |
5834 | #define SYSCFG_EXTICR2_EXTI5_Pos (4U) |
5834 | #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ |
5835 | #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ |
5835 | #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ |
5836 | #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ |
5836 | #define SYSCFG_EXTICR2_EXTI6_Pos (8U) |
5837 | #define SYSCFG_EXTICR2_EXTI6_Pos (8U) |
5837 | #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ |
5838 | #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ |
5838 | #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ |
5839 | #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ |
5839 | #define SYSCFG_EXTICR2_EXTI7_Pos (12U) |
5840 | #define SYSCFG_EXTICR2_EXTI7_Pos (12U) |
5840 | #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ |
5841 | #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ |
5841 | #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ |
5842 | #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ |
5842 | |
5843 | 5843 | /** |
|
5844 | /** |
5844 | * @brief EXTI4 configuration |
5845 | * @brief EXTI4 configuration |
5845 | */ |
5846 | */ |
5846 | #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */ |
5847 | #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */ |
5847 | #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */ |
5848 | #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */ |
5848 | #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */ |
5849 | #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */ |
5849 | #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */ |
5850 | #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */ |
5850 | #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */ |
5851 | #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */ |
5851 | #define SYSCFG_EXTICR2_EXTI4_PF (0x00000006U) /*!< PF[4] pin */ |
5852 | #define SYSCFG_EXTICR2_EXTI4_PF (0x00000006U) /*!< PF[4] pin */ |
5852 | #define SYSCFG_EXTICR2_EXTI4_PG (0x00000007U) /*!< PG[4] pin */ |
5853 | #define SYSCFG_EXTICR2_EXTI4_PG (0x00000007U) /*!< PG[4] pin */ |
5853 | |
5854 | 5854 | /** |
|
5855 | /** |
5855 | * @brief EXTI5 configuration |
5856 | * @brief EXTI5 configuration |
5856 | */ |
5857 | */ |
5857 | #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */ |
5858 | #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */ |
5858 | #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */ |
5859 | #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */ |
5859 | #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */ |
5860 | #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */ |
5860 | #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */ |
5861 | #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */ |
5861 | #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */ |
5862 | #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */ |
5862 | #define SYSCFG_EXTICR2_EXTI5_PF (0x00000060U) /*!< PF[5] pin */ |
5863 | #define SYSCFG_EXTICR2_EXTI5_PF (0x00000060U) /*!< PF[5] pin */ |
5863 | #define SYSCFG_EXTICR2_EXTI5_PG (0x00000070U) /*!< PG[5] pin */ |
5864 | #define SYSCFG_EXTICR2_EXTI5_PG (0x00000070U) /*!< PG[5] pin */ |
5864 | |
5865 | 5865 | /** |
|
5866 | /** |
5866 | * @brief EXTI6 configuration |
5867 | * @brief EXTI6 configuration |
5867 | */ |
5868 | */ |
5868 | #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */ |
5869 | #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */ |
5869 | #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */ |
5870 | #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */ |
5870 | #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */ |
5871 | #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */ |
5871 | #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */ |
5872 | #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */ |
5872 | #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */ |
5873 | #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */ |
5873 | #define SYSCFG_EXTICR2_EXTI6_PF (0x00000600U) /*!< PF[6] pin */ |
5874 | #define SYSCFG_EXTICR2_EXTI6_PF (0x00000600U) /*!< PF[6] pin */ |
5874 | #define SYSCFG_EXTICR2_EXTI6_PG (0x00000700U) /*!< PG[6] pin */ |
5875 | #define SYSCFG_EXTICR2_EXTI6_PG (0x00000700U) /*!< PG[6] pin */ |
5875 | |
5876 | 5876 | /** |
|
5877 | /** |
5877 | * @brief EXTI7 configuration |
5878 | * @brief EXTI7 configuration |
5878 | */ |
5879 | */ |
5879 | #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */ |
5880 | #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */ |
5880 | #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */ |
5881 | #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */ |
5881 | #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */ |
5882 | #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */ |
5882 | #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */ |
5883 | #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */ |
5883 | #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */ |
5884 | #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */ |
5884 | #define SYSCFG_EXTICR2_EXTI7_PF (0x00006000U) /*!< PF[7] pin */ |
5885 | #define SYSCFG_EXTICR2_EXTI7_PF (0x00006000U) /*!< PF[7] pin */ |
5885 | #define SYSCFG_EXTICR2_EXTI7_PG (0x00007000U) /*!< PG[7] pin */ |
5886 | #define SYSCFG_EXTICR2_EXTI7_PG (0x00007000U) /*!< PG[7] pin */ |
5886 | |
5887 | 5887 | /***************** Bit definition for SYSCFG_EXTICR3 register *****************/ |
|
5888 | /***************** Bit definition for SYSCFG_EXTICR3 register *****************/ |
5888 | #define SYSCFG_EXTICR3_EXTI8_Pos (0U) |
5889 | #define SYSCFG_EXTICR3_EXTI8_Pos (0U) |
5889 | #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ |
5890 | #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ |
5890 | #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ |
5891 | #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ |
5891 | #define SYSCFG_EXTICR3_EXTI9_Pos (4U) |
5892 | #define SYSCFG_EXTICR3_EXTI9_Pos (4U) |
5892 | #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ |
5893 | #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ |
5893 | #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ |
5894 | #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ |
5894 | #define SYSCFG_EXTICR3_EXTI10_Pos (8U) |
5895 | #define SYSCFG_EXTICR3_EXTI10_Pos (8U) |
5895 | #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ |
5896 | #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ |
5896 | #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ |
5897 | #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ |
5897 | #define SYSCFG_EXTICR3_EXTI11_Pos (12U) |
5898 | #define SYSCFG_EXTICR3_EXTI11_Pos (12U) |
5898 | #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ |
5899 | #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ |
5899 | #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ |
5900 | #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ |
5900 | |
5901 | 5901 | /** |
|
5902 | /** |
5902 | * @brief EXTI8 configuration |
5903 | * @brief EXTI8 configuration |
5903 | */ |
5904 | */ |
5904 | #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */ |
5905 | #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */ |
5905 | #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */ |
5906 | #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */ |
5906 | #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */ |
5907 | #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */ |
5907 | #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */ |
5908 | #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */ |
5908 | #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */ |
5909 | #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */ |
5909 | #define SYSCFG_EXTICR3_EXTI8_PF (0x00000006U) /*!< PF[8] pin */ |
5910 | #define SYSCFG_EXTICR3_EXTI8_PF (0x00000006U) /*!< PF[8] pin */ |
5910 | #define SYSCFG_EXTICR3_EXTI8_PG (0x00000007U) /*!< PG[8] pin */ |
5911 | #define SYSCFG_EXTICR3_EXTI8_PG (0x00000007U) /*!< PG[8] pin */ |
5911 | |
5912 | 5912 | /** |
|
5913 | /** |
5913 | * @brief EXTI9 configuration |
5914 | * @brief EXTI9 configuration |
5914 | */ |
5915 | */ |
5915 | #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */ |
5916 | #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */ |
5916 | #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */ |
5917 | #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */ |
5917 | #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */ |
5918 | #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */ |
5918 | #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */ |
5919 | #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */ |
5919 | #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */ |
5920 | #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */ |
5920 | #define SYSCFG_EXTICR3_EXTI9_PF (0x00000060U) /*!< PF[9] pin */ |
5921 | #define SYSCFG_EXTICR3_EXTI9_PF (0x00000060U) /*!< PF[9] pin */ |
5921 | #define SYSCFG_EXTICR3_EXTI9_PG (0x00000070U) /*!< PG[9] pin */ |
5922 | #define SYSCFG_EXTICR3_EXTI9_PG (0x00000070U) /*!< PG[9] pin */ |
5922 | |
5923 | 5923 | /** |
|
5924 | /** |
5924 | * @brief EXTI10 configuration |
5925 | * @brief EXTI10 configuration |
5925 | */ |
5926 | */ |
5926 | #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */ |
5927 | #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */ |
5927 | #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */ |
5928 | #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */ |
5928 | #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */ |
5929 | #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */ |
5929 | #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */ |
5930 | #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */ |
5930 | #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */ |
5931 | #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */ |
5931 | #define SYSCFG_EXTICR3_EXTI10_PF (0x00000600U) /*!< PF[10] pin */ |
5932 | #define SYSCFG_EXTICR3_EXTI10_PF (0x00000600U) /*!< PF[10] pin */ |
5932 | #define SYSCFG_EXTICR3_EXTI10_PG (0x00000700U) /*!< PG[10] pin */ |
5933 | #define SYSCFG_EXTICR3_EXTI10_PG (0x00000700U) /*!< PG[10] pin */ |
5933 | |
5934 | 5934 | /** |
|
5935 | /** |
5935 | * @brief EXTI11 configuration |
5936 | * @brief EXTI11 configuration |
5936 | */ |
5937 | */ |
5937 | #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */ |
5938 | #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */ |
5938 | #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */ |
5939 | #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */ |
5939 | #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */ |
5940 | #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */ |
5940 | #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */ |
5941 | #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */ |
5941 | #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */ |
5942 | #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */ |
5942 | #define SYSCFG_EXTICR3_EXTI11_PF (0x00006000U) /*!< PF[11] pin */ |
5943 | #define SYSCFG_EXTICR3_EXTI11_PF (0x00006000U) /*!< PF[11] pin */ |
5943 | #define SYSCFG_EXTICR3_EXTI11_PG (0x00007000U) /*!< PG[11] pin */ |
5944 | #define SYSCFG_EXTICR3_EXTI11_PG (0x00007000U) /*!< PG[11] pin */ |
5944 | |
5945 | 5945 | /***************** Bit definition for SYSCFG_EXTICR4 register *****************/ |
|
5946 | /***************** Bit definition for SYSCFG_EXTICR4 register *****************/ |
5946 | #define SYSCFG_EXTICR4_EXTI12_Pos (0U) |
5947 | #define SYSCFG_EXTICR4_EXTI12_Pos (0U) |
5947 | #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ |
5948 | #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ |
5948 | #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ |
5949 | #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ |
5949 | #define SYSCFG_EXTICR4_EXTI13_Pos (4U) |
5950 | #define SYSCFG_EXTICR4_EXTI13_Pos (4U) |
5950 | #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ |
5951 | #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ |
5951 | #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ |
5952 | #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ |
5952 | #define SYSCFG_EXTICR4_EXTI14_Pos (8U) |
5953 | #define SYSCFG_EXTICR4_EXTI14_Pos (8U) |
5953 | #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ |
5954 | #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ |
5954 | #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ |
5955 | #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ |
5955 | #define SYSCFG_EXTICR4_EXTI15_Pos (12U) |
5956 | #define SYSCFG_EXTICR4_EXTI15_Pos (12U) |
5956 | #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ |
5957 | #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ |
5957 | #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ |
5958 | #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ |
5958 | |
5959 | 5959 | /** |
|
5960 | /** |
5960 | * @brief EXTI12 configuration |
5961 | * @brief EXTI12 configuration |
5961 | */ |
5962 | */ |
5962 | #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */ |
5963 | #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */ |
5963 | #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */ |
5964 | #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */ |
5964 | #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */ |
5965 | #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */ |
5965 | #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */ |
5966 | #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */ |
5966 | #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */ |
5967 | #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */ |
5967 | #define SYSCFG_EXTICR4_EXTI12_PF (0x00000006U) /*!< PF[12] pin */ |
5968 | #define SYSCFG_EXTICR4_EXTI12_PF (0x00000006U) /*!< PF[12] pin */ |
5968 | #define SYSCFG_EXTICR4_EXTI12_PG (0x00000007U) /*!< PG[12] pin */ |
5969 | #define SYSCFG_EXTICR4_EXTI12_PG (0x00000007U) /*!< PG[12] pin */ |
5969 | |
5970 | 5970 | /** |
|
5971 | /** |
5971 | * @brief EXTI13 configuration |
5972 | * @brief EXTI13 configuration |
5972 | */ |
5973 | */ |
5973 | #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */ |
5974 | #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */ |
5974 | #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */ |
5975 | #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */ |
5975 | #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */ |
5976 | #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */ |
5976 | #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */ |
5977 | #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */ |
5977 | #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */ |
5978 | #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */ |
5978 | #define SYSCFG_EXTICR4_EXTI13_PF (0x00000060U) /*!< PF[13] pin */ |
5979 | #define SYSCFG_EXTICR4_EXTI13_PF (0x00000060U) /*!< PF[13] pin */ |
5979 | #define SYSCFG_EXTICR4_EXTI13_PG (0x00000070U) /*!< PG[13] pin */ |
5980 | #define SYSCFG_EXTICR4_EXTI13_PG (0x00000070U) /*!< PG[13] pin */ |
5980 | |
5981 | 5981 | /** |
|
5982 | /** |
5982 | * @brief EXTI14 configuration |
5983 | * @brief EXTI14 configuration |
5983 | */ |
5984 | */ |
5984 | #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */ |
5985 | #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */ |
5985 | #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */ |
5986 | #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */ |
5986 | #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */ |
5987 | #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */ |
5987 | #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */ |
5988 | #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */ |
5988 | #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */ |
5989 | #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */ |
5989 | #define SYSCFG_EXTICR4_EXTI14_PF (0x00000600U) /*!< PF[14] pin */ |
5990 | #define SYSCFG_EXTICR4_EXTI14_PF (0x00000600U) /*!< PF[14] pin */ |
5990 | #define SYSCFG_EXTICR4_EXTI14_PG (0x00000700U) /*!< PG[14] pin */ |
5991 | #define SYSCFG_EXTICR4_EXTI14_PG (0x00000700U) /*!< PG[14] pin */ |
5991 | |
5992 | 5992 | /** |
|
5993 | /** |
5993 | * @brief EXTI15 configuration |
5994 | * @brief EXTI15 configuration |
5994 | */ |
5995 | */ |
5995 | #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */ |
5996 | #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */ |
5996 | #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */ |
5997 | #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */ |
5997 | #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */ |
5998 | #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */ |
5998 | #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */ |
5999 | #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */ |
5999 | #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */ |
6000 | #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */ |
6000 | #define SYSCFG_EXTICR4_EXTI15_PF (0x00006000U) /*!< PF[15] pin */ |
6001 | #define SYSCFG_EXTICR4_EXTI15_PF (0x00006000U) /*!< PF[15] pin */ |
6001 | #define SYSCFG_EXTICR4_EXTI15_PG (0x00007000U) /*!< PG[15] pin */ |
6002 | #define SYSCFG_EXTICR4_EXTI15_PG (0x00007000U) /*!< PG[15] pin */ |
6002 | |
6003 | 6003 | /******************************************************************************/ |
|
6004 | /******************************************************************************/ |
6004 | /* */ |
6005 | /* */ |
6005 | /* Routing Interface (RI) */ |
6006 | /* Routing Interface (RI) */ |
6006 | /* */ |
6007 | /* */ |
6007 | /******************************************************************************/ |
6008 | /******************************************************************************/ |
6008 | |
6009 | 6009 | /******************** Bit definition for RI_ICR register ********************/ |
|
6010 | /******************** Bit definition for RI_ICR register ********************/ |
6010 | #define RI_ICR_IC1OS_Pos (0U) |
6011 | #define RI_ICR_IC1OS_Pos (0U) |
6011 | #define RI_ICR_IC1OS_Msk (0xFUL << RI_ICR_IC1OS_Pos) /*!< 0x0000000F */ |
6012 | #define RI_ICR_IC1OS_Msk (0xFUL << RI_ICR_IC1OS_Pos) /*!< 0x0000000F */ |
6012 | #define RI_ICR_IC1OS RI_ICR_IC1OS_Msk /*!< IC1OS[3:0] bits (Input Capture 1 select bits) */ |
6013 | #define RI_ICR_IC1OS RI_ICR_IC1OS_Msk /*!< IC1OS[3:0] bits (Input Capture 1 select bits) */ |
6013 | #define RI_ICR_IC1OS_0 (0x1UL << RI_ICR_IC1OS_Pos) /*!< 0x00000001 */ |
6014 | #define RI_ICR_IC1OS_0 (0x1UL << RI_ICR_IC1OS_Pos) /*!< 0x00000001 */ |
6014 | #define RI_ICR_IC1OS_1 (0x2UL << RI_ICR_IC1OS_Pos) /*!< 0x00000002 */ |
6015 | #define RI_ICR_IC1OS_1 (0x2UL << RI_ICR_IC1OS_Pos) /*!< 0x00000002 */ |
6015 | #define RI_ICR_IC1OS_2 (0x4UL << RI_ICR_IC1OS_Pos) /*!< 0x00000004 */ |
6016 | #define RI_ICR_IC1OS_2 (0x4UL << RI_ICR_IC1OS_Pos) /*!< 0x00000004 */ |
6016 | #define RI_ICR_IC1OS_3 (0x8UL << RI_ICR_IC1OS_Pos) /*!< 0x00000008 */ |
6017 | #define RI_ICR_IC1OS_3 (0x8UL << RI_ICR_IC1OS_Pos) /*!< 0x00000008 */ |
6017 | |
6018 | 6018 | #define RI_ICR_IC2OS_Pos (4U) |
|
6019 | #define RI_ICR_IC2OS_Pos (4U) |
6019 | #define RI_ICR_IC2OS_Msk (0xFUL << RI_ICR_IC2OS_Pos) /*!< 0x000000F0 */ |
6020 | #define RI_ICR_IC2OS_Msk (0xFUL << RI_ICR_IC2OS_Pos) /*!< 0x000000F0 */ |
6020 | #define RI_ICR_IC2OS RI_ICR_IC2OS_Msk /*!< IC2OS[3:0] bits (Input Capture 2 select bits) */ |
6021 | #define RI_ICR_IC2OS RI_ICR_IC2OS_Msk /*!< IC2OS[3:0] bits (Input Capture 2 select bits) */ |
6021 | #define RI_ICR_IC2OS_0 (0x1UL << RI_ICR_IC2OS_Pos) /*!< 0x00000010 */ |
6022 | #define RI_ICR_IC2OS_0 (0x1UL << RI_ICR_IC2OS_Pos) /*!< 0x00000010 */ |
6022 | #define RI_ICR_IC2OS_1 (0x2UL << RI_ICR_IC2OS_Pos) /*!< 0x00000020 */ |
6023 | #define RI_ICR_IC2OS_1 (0x2UL << RI_ICR_IC2OS_Pos) /*!< 0x00000020 */ |
6023 | #define RI_ICR_IC2OS_2 (0x4UL << RI_ICR_IC2OS_Pos) /*!< 0x00000040 */ |
6024 | #define RI_ICR_IC2OS_2 (0x4UL << RI_ICR_IC2OS_Pos) /*!< 0x00000040 */ |
6024 | #define RI_ICR_IC2OS_3 (0x8UL << RI_ICR_IC2OS_Pos) /*!< 0x00000080 */ |
6025 | #define RI_ICR_IC2OS_3 (0x8UL << RI_ICR_IC2OS_Pos) /*!< 0x00000080 */ |
6025 | |
6026 | 6026 | #define RI_ICR_IC3OS_Pos (8U) |
|
6027 | #define RI_ICR_IC3OS_Pos (8U) |
6027 | #define RI_ICR_IC3OS_Msk (0xFUL << RI_ICR_IC3OS_Pos) /*!< 0x00000F00 */ |
6028 | #define RI_ICR_IC3OS_Msk (0xFUL << RI_ICR_IC3OS_Pos) /*!< 0x00000F00 */ |
6028 | #define RI_ICR_IC3OS RI_ICR_IC3OS_Msk /*!< IC3OS[3:0] bits (Input Capture 3 select bits) */ |
6029 | #define RI_ICR_IC3OS RI_ICR_IC3OS_Msk /*!< IC3OS[3:0] bits (Input Capture 3 select bits) */ |
6029 | #define RI_ICR_IC3OS_0 (0x1UL << RI_ICR_IC3OS_Pos) /*!< 0x00000100 */ |
6030 | #define RI_ICR_IC3OS_0 (0x1UL << RI_ICR_IC3OS_Pos) /*!< 0x00000100 */ |
6030 | #define RI_ICR_IC3OS_1 (0x2UL << RI_ICR_IC3OS_Pos) /*!< 0x00000200 */ |
6031 | #define RI_ICR_IC3OS_1 (0x2UL << RI_ICR_IC3OS_Pos) /*!< 0x00000200 */ |
6031 | #define RI_ICR_IC3OS_2 (0x4UL << RI_ICR_IC3OS_Pos) /*!< 0x00000400 */ |
6032 | #define RI_ICR_IC3OS_2 (0x4UL << RI_ICR_IC3OS_Pos) /*!< 0x00000400 */ |
6032 | #define RI_ICR_IC3OS_3 (0x8UL << RI_ICR_IC3OS_Pos) /*!< 0x00000800 */ |
6033 | #define RI_ICR_IC3OS_3 (0x8UL << RI_ICR_IC3OS_Pos) /*!< 0x00000800 */ |
6033 | |
6034 | 6034 | #define RI_ICR_IC4OS_Pos (12U) |
|
6035 | #define RI_ICR_IC4OS_Pos (12U) |
6035 | #define RI_ICR_IC4OS_Msk (0xFUL << RI_ICR_IC4OS_Pos) /*!< 0x0000F000 */ |
6036 | #define RI_ICR_IC4OS_Msk (0xFUL << RI_ICR_IC4OS_Pos) /*!< 0x0000F000 */ |
6036 | #define RI_ICR_IC4OS RI_ICR_IC4OS_Msk /*!< IC4OS[3:0] bits (Input Capture 4 select bits) */ |
6037 | #define RI_ICR_IC4OS RI_ICR_IC4OS_Msk /*!< IC4OS[3:0] bits (Input Capture 4 select bits) */ |
6037 | #define RI_ICR_IC4OS_0 (0x1UL << RI_ICR_IC4OS_Pos) /*!< 0x00001000 */ |
6038 | #define RI_ICR_IC4OS_0 (0x1UL << RI_ICR_IC4OS_Pos) /*!< 0x00001000 */ |
6038 | #define RI_ICR_IC4OS_1 (0x2UL << RI_ICR_IC4OS_Pos) /*!< 0x00002000 */ |
6039 | #define RI_ICR_IC4OS_1 (0x2UL << RI_ICR_IC4OS_Pos) /*!< 0x00002000 */ |
6039 | #define RI_ICR_IC4OS_2 (0x4UL << RI_ICR_IC4OS_Pos) /*!< 0x00004000 */ |
6040 | #define RI_ICR_IC4OS_2 (0x4UL << RI_ICR_IC4OS_Pos) /*!< 0x00004000 */ |
6040 | #define RI_ICR_IC4OS_3 (0x8UL << RI_ICR_IC4OS_Pos) /*!< 0x00008000 */ |
6041 | #define RI_ICR_IC4OS_3 (0x8UL << RI_ICR_IC4OS_Pos) /*!< 0x00008000 */ |
6041 | |
6042 | 6042 | #define RI_ICR_TIM_Pos (16U) |
|
6043 | #define RI_ICR_TIM_Pos (16U) |
6043 | #define RI_ICR_TIM_Msk (0x3UL << RI_ICR_TIM_Pos) /*!< 0x00030000 */ |
6044 | #define RI_ICR_TIM_Msk (0x3UL << RI_ICR_TIM_Pos) /*!< 0x00030000 */ |
6044 | #define RI_ICR_TIM RI_ICR_TIM_Msk /*!< TIM[3:0] bits (Timers select bits) */ |
6045 | #define RI_ICR_TIM RI_ICR_TIM_Msk /*!< TIM[3:0] bits (Timers select bits) */ |
6045 | #define RI_ICR_TIM_0 (0x1UL << RI_ICR_TIM_Pos) /*!< 0x00010000 */ |
6046 | #define RI_ICR_TIM_0 (0x1UL << RI_ICR_TIM_Pos) /*!< 0x00010000 */ |
6046 | #define RI_ICR_TIM_1 (0x2UL << RI_ICR_TIM_Pos) /*!< 0x00020000 */ |
6047 | #define RI_ICR_TIM_1 (0x2UL << RI_ICR_TIM_Pos) /*!< 0x00020000 */ |
6047 | |
6048 | 6048 | #define RI_ICR_IC1_Pos (18U) |
|
6049 | #define RI_ICR_IC1_Pos (18U) |
6049 | #define RI_ICR_IC1_Msk (0x1UL << RI_ICR_IC1_Pos) /*!< 0x00040000 */ |
6050 | #define RI_ICR_IC1_Msk (0x1UL << RI_ICR_IC1_Pos) /*!< 0x00040000 */ |
6050 | #define RI_ICR_IC1 RI_ICR_IC1_Msk /*!< Input capture 1 */ |
6051 | #define RI_ICR_IC1 RI_ICR_IC1_Msk /*!< Input capture 1 */ |
6051 | #define RI_ICR_IC2_Pos (19U) |
6052 | #define RI_ICR_IC2_Pos (19U) |
6052 | #define RI_ICR_IC2_Msk (0x1UL << RI_ICR_IC2_Pos) /*!< 0x00080000 */ |
6053 | #define RI_ICR_IC2_Msk (0x1UL << RI_ICR_IC2_Pos) /*!< 0x00080000 */ |
6053 | #define RI_ICR_IC2 RI_ICR_IC2_Msk /*!< Input capture 2 */ |
6054 | #define RI_ICR_IC2 RI_ICR_IC2_Msk /*!< Input capture 2 */ |
6054 | #define RI_ICR_IC3_Pos (20U) |
6055 | #define RI_ICR_IC3_Pos (20U) |
6055 | #define RI_ICR_IC3_Msk (0x1UL << RI_ICR_IC3_Pos) /*!< 0x00100000 */ |
6056 | #define RI_ICR_IC3_Msk (0x1UL << RI_ICR_IC3_Pos) /*!< 0x00100000 */ |
6056 | #define RI_ICR_IC3 RI_ICR_IC3_Msk /*!< Input capture 3 */ |
6057 | #define RI_ICR_IC3 RI_ICR_IC3_Msk /*!< Input capture 3 */ |
6057 | #define RI_ICR_IC4_Pos (21U) |
6058 | #define RI_ICR_IC4_Pos (21U) |
6058 | #define RI_ICR_IC4_Msk (0x1UL << RI_ICR_IC4_Pos) /*!< 0x00200000 */ |
6059 | #define RI_ICR_IC4_Msk (0x1UL << RI_ICR_IC4_Pos) /*!< 0x00200000 */ |
6059 | #define RI_ICR_IC4 RI_ICR_IC4_Msk /*!< Input capture 4 */ |
6060 | #define RI_ICR_IC4 RI_ICR_IC4_Msk /*!< Input capture 4 */ |
6060 | |
6061 | 6061 | /******************** Bit definition for RI_ASCR1 register ********************/ |
|
6062 | /******************** Bit definition for RI_ASCR1 register ********************/ |
6062 | #define RI_ASCR1_CH_Pos (0U) |
6063 | #define RI_ASCR1_CH_Pos (0U) |
6063 | #define RI_ASCR1_CH_Msk (0x7BFDFFFFUL << RI_ASCR1_CH_Pos) /*!< 0x7BFDFFFF */ |
6064 | #define RI_ASCR1_CH_Msk (0x7BFDFFFFUL << RI_ASCR1_CH_Pos) /*!< 0x7BFDFFFF */ |
6064 | #define RI_ASCR1_CH RI_ASCR1_CH_Msk /*!< AS_CH[25:18] & AS_CH[15:0] bits ( Analog switches selection bits) */ |
6065 | #define RI_ASCR1_CH RI_ASCR1_CH_Msk /*!< AS_CH[25:18] & AS_CH[15:0] bits ( Analog switches selection bits) */ |
6065 | #define RI_ASCR1_CH_0 (0x00000001U) /*!< Bit 0 */ |
6066 | #define RI_ASCR1_CH_0 (0x00000001U) /*!< Bit 0 */ |
6066 | #define RI_ASCR1_CH_1 (0x00000002U) /*!< Bit 1 */ |
6067 | #define RI_ASCR1_CH_1 (0x00000002U) /*!< Bit 1 */ |
6067 | #define RI_ASCR1_CH_2 (0x00000004U) /*!< Bit 2 */ |
6068 | #define RI_ASCR1_CH_2 (0x00000004U) /*!< Bit 2 */ |
6068 | #define RI_ASCR1_CH_3 (0x00000008U) /*!< Bit 3 */ |
6069 | #define RI_ASCR1_CH_3 (0x00000008U) /*!< Bit 3 */ |
6069 | #define RI_ASCR1_CH_4 (0x00000010U) /*!< Bit 4 */ |
6070 | #define RI_ASCR1_CH_4 (0x00000010U) /*!< Bit 4 */ |
6070 | #define RI_ASCR1_CH_5 (0x00000020U) /*!< Bit 5 */ |
6071 | #define RI_ASCR1_CH_5 (0x00000020U) /*!< Bit 5 */ |
6071 | #define RI_ASCR1_CH_6 (0x00000040U) /*!< Bit 6 */ |
6072 | #define RI_ASCR1_CH_6 (0x00000040U) /*!< Bit 6 */ |
6072 | #define RI_ASCR1_CH_7 (0x00000080U) /*!< Bit 7 */ |
6073 | #define RI_ASCR1_CH_7 (0x00000080U) /*!< Bit 7 */ |
6073 | #define RI_ASCR1_CH_8 (0x00000100U) /*!< Bit 8 */ |
6074 | #define RI_ASCR1_CH_8 (0x00000100U) /*!< Bit 8 */ |
6074 | #define RI_ASCR1_CH_9 (0x00000200U) /*!< Bit 9 */ |
6075 | #define RI_ASCR1_CH_9 (0x00000200U) /*!< Bit 9 */ |
6075 | #define RI_ASCR1_CH_10 (0x00000400U) /*!< Bit 10 */ |
6076 | #define RI_ASCR1_CH_10 (0x00000400U) /*!< Bit 10 */ |
6076 | #define RI_ASCR1_CH_11 (0x00000800U) /*!< Bit 11 */ |
6077 | #define RI_ASCR1_CH_11 (0x00000800U) /*!< Bit 11 */ |
6077 | #define RI_ASCR1_CH_12 (0x00001000U) /*!< Bit 12 */ |
6078 | #define RI_ASCR1_CH_12 (0x00001000U) /*!< Bit 12 */ |
6078 | #define RI_ASCR1_CH_13 (0x00002000U) /*!< Bit 13 */ |
6079 | #define RI_ASCR1_CH_13 (0x00002000U) /*!< Bit 13 */ |
6079 | #define RI_ASCR1_CH_14 (0x00004000U) /*!< Bit 14 */ |
6080 | #define RI_ASCR1_CH_14 (0x00004000U) /*!< Bit 14 */ |
6080 | #define RI_ASCR1_CH_15 (0x00008000U) /*!< Bit 15 */ |
6081 | #define RI_ASCR1_CH_15 (0x00008000U) /*!< Bit 15 */ |
6081 | #define RI_ASCR1_CH_31 (0x00010000U) /*!< Bit 16 */ |
6082 | #define RI_ASCR1_CH_31 (0x00010000U) /*!< Bit 16 */ |
6082 | #define RI_ASCR1_CH_18 (0x00040000U) /*!< Bit 18 */ |
6083 | #define RI_ASCR1_CH_18 (0x00040000U) /*!< Bit 18 */ |
6083 | #define RI_ASCR1_CH_19 (0x00080000U) /*!< Bit 19 */ |
6084 | #define RI_ASCR1_CH_19 (0x00080000U) /*!< Bit 19 */ |
6084 | #define RI_ASCR1_CH_20 (0x00100000U) /*!< Bit 20 */ |
6085 | #define RI_ASCR1_CH_20 (0x00100000U) /*!< Bit 20 */ |
6085 | #define RI_ASCR1_CH_21 (0x00200000U) /*!< Bit 21 */ |
6086 | #define RI_ASCR1_CH_21 (0x00200000U) /*!< Bit 21 */ |
6086 | #define RI_ASCR1_CH_22 (0x00400000U) /*!< Bit 22 */ |
6087 | #define RI_ASCR1_CH_22 (0x00400000U) /*!< Bit 22 */ |
6087 | #define RI_ASCR1_CH_23 (0x00800000U) /*!< Bit 23 */ |
6088 | #define RI_ASCR1_CH_23 (0x00800000U) /*!< Bit 23 */ |
6088 | #define RI_ASCR1_CH_24 (0x01000000U) /*!< Bit 24 */ |
6089 | #define RI_ASCR1_CH_24 (0x01000000U) /*!< Bit 24 */ |
6089 | #define RI_ASCR1_CH_25 (0x02000000U) /*!< Bit 25 */ |
6090 | #define RI_ASCR1_CH_25 (0x02000000U) /*!< Bit 25 */ |
6090 | #define RI_ASCR1_VCOMP_Pos (26U) |
6091 | #define RI_ASCR1_VCOMP_Pos (26U) |
6091 | #define RI_ASCR1_VCOMP_Msk (0x1UL << RI_ASCR1_VCOMP_Pos) /*!< 0x04000000 */ |
6092 | #define RI_ASCR1_VCOMP_Msk (0x1UL << RI_ASCR1_VCOMP_Pos) /*!< 0x04000000 */ |
6092 | #define RI_ASCR1_VCOMP RI_ASCR1_VCOMP_Msk /*!< ADC analog switch selection for internal node to COMP1 */ |
6093 | #define RI_ASCR1_VCOMP RI_ASCR1_VCOMP_Msk /*!< ADC analog switch selection for internal node to COMP1 */ |
6093 | #define RI_ASCR1_CH_27 (0x08000000U) /*!< Bit 27 */ |
6094 | #define RI_ASCR1_CH_27 (0x08000000U) /*!< Bit 27 */ |
6094 | #define RI_ASCR1_CH_28 (0x10000000U) /*!< Bit 28 */ |
6095 | #define RI_ASCR1_CH_28 (0x10000000U) /*!< Bit 28 */ |
6095 | #define RI_ASCR1_CH_29 (0x20000000U) /*!< Bit 29 */ |
6096 | #define RI_ASCR1_CH_29 (0x20000000U) /*!< Bit 29 */ |
6096 | #define RI_ASCR1_CH_30 (0x40000000U) /*!< Bit 30 */ |
6097 | #define RI_ASCR1_CH_30 (0x40000000U) /*!< Bit 30 */ |
6097 | #define RI_ASCR1_SCM_Pos (31U) |
6098 | #define RI_ASCR1_SCM_Pos (31U) |
6098 | #define RI_ASCR1_SCM_Msk (0x1UL << RI_ASCR1_SCM_Pos) /*!< 0x80000000 */ |
6099 | #define RI_ASCR1_SCM_Msk (0x1UL << RI_ASCR1_SCM_Pos) /*!< 0x80000000 */ |
6099 | #define RI_ASCR1_SCM RI_ASCR1_SCM_Msk /*!< I/O Switch control mode */ |
6100 | #define RI_ASCR1_SCM RI_ASCR1_SCM_Msk /*!< I/O Switch control mode */ |
6100 | |
6101 | 6101 | /******************** Bit definition for RI_ASCR2 register ********************/ |
|
6102 | /******************** Bit definition for RI_ASCR2 register ********************/ |
6102 | #define RI_ASCR2_GR10_1 (0x00000001U) /*!< GR10-1 selection bit */ |
6103 | #define RI_ASCR2_GR10_1 (0x00000001U) /*!< GR10-1 selection bit */ |
6103 | #define RI_ASCR2_GR10_2 (0x00000002U) /*!< GR10-2 selection bit */ |
6104 | #define RI_ASCR2_GR10_2 (0x00000002U) /*!< GR10-2 selection bit */ |
6104 | #define RI_ASCR2_GR10_3 (0x00000004U) /*!< GR10-3 selection bit */ |
6105 | #define RI_ASCR2_GR10_3 (0x00000004U) /*!< GR10-3 selection bit */ |
6105 | #define RI_ASCR2_GR10_4 (0x00000008U) /*!< GR10-4 selection bit */ |
6106 | #define RI_ASCR2_GR10_4 (0x00000008U) /*!< GR10-4 selection bit */ |
6106 | #define RI_ASCR2_GR6_Pos (4U) |
6107 | #define RI_ASCR2_GR6_Pos (4U) |
6107 | #define RI_ASCR2_GR6_Msk (0x1800003UL << RI_ASCR2_GR6_Pos) /*!< 0x18000030 */ |
6108 | #define RI_ASCR2_GR6_Msk (0x1800003UL << RI_ASCR2_GR6_Pos) /*!< 0x18000030 */ |
6108 | #define RI_ASCR2_GR6 RI_ASCR2_GR6_Msk /*!< GR6 selection bits */ |
6109 | #define RI_ASCR2_GR6 RI_ASCR2_GR6_Msk /*!< GR6 selection bits */ |
6109 | #define RI_ASCR2_GR6_1 (0x0000001UL << RI_ASCR2_GR6_Pos) /*!< 0x00000010 */ |
6110 | #define RI_ASCR2_GR6_1 (0x0000001UL << RI_ASCR2_GR6_Pos) /*!< 0x00000010 */ |
6110 | #define RI_ASCR2_GR6_2 (0x0000002UL << RI_ASCR2_GR6_Pos) /*!< 0x00000020 */ |
6111 | #define RI_ASCR2_GR6_2 (0x0000002UL << RI_ASCR2_GR6_Pos) /*!< 0x00000020 */ |
6111 | #define RI_ASCR2_GR6_3 (0x0800000UL << RI_ASCR2_GR6_Pos) /*!< 0x08000000 */ |
6112 | #define RI_ASCR2_GR6_3 (0x0800000UL << RI_ASCR2_GR6_Pos) /*!< 0x08000000 */ |
6112 | #define RI_ASCR2_GR6_4 (0x1000000UL << RI_ASCR2_GR6_Pos) /*!< 0x10000000 */ |
6113 | #define RI_ASCR2_GR6_4 (0x1000000UL << RI_ASCR2_GR6_Pos) /*!< 0x10000000 */ |
6113 | #define RI_ASCR2_GR5_1 (0x00000040U) /*!< GR5-1 selection bit */ |
6114 | #define RI_ASCR2_GR5_1 (0x00000040U) /*!< GR5-1 selection bit */ |
6114 | #define RI_ASCR2_GR5_2 (0x00000080U) /*!< GR5-2 selection bit */ |
6115 | #define RI_ASCR2_GR5_2 (0x00000080U) /*!< GR5-2 selection bit */ |
6115 | #define RI_ASCR2_GR5_3 (0x00000100U) /*!< GR5-3 selection bit */ |
6116 | #define RI_ASCR2_GR5_3 (0x00000100U) /*!< GR5-3 selection bit */ |
6116 | #define RI_ASCR2_GR4_1 (0x00000200U) /*!< GR4-1 selection bit */ |
6117 | #define RI_ASCR2_GR4_1 (0x00000200U) /*!< GR4-1 selection bit */ |
6117 | #define RI_ASCR2_GR4_2 (0x00000400U) /*!< GR4-2 selection bit */ |
6118 | #define RI_ASCR2_GR4_2 (0x00000400U) /*!< GR4-2 selection bit */ |
6118 | #define RI_ASCR2_GR4_3 (0x00000800U) /*!< GR4-3 selection bit */ |
6119 | #define RI_ASCR2_GR4_3 (0x00000800U) /*!< GR4-3 selection bit */ |
6119 | #define RI_ASCR2_GR4_4 (0x00008000U) /*!< GR4-4 selection bit */ |
6120 | #define RI_ASCR2_GR4_4 (0x00008000U) /*!< GR4-4 selection bit */ |
6120 | #define RI_ASCR2_CH0b_Pos (16U) |
6121 | #define RI_ASCR2_CH0b_Pos (16U) |
6121 | #define RI_ASCR2_CH0b_Msk (0x1UL << RI_ASCR2_CH0b_Pos) /*!< 0x00010000 */ |
6122 | #define RI_ASCR2_CH0b_Msk (0x1UL << RI_ASCR2_CH0b_Pos) /*!< 0x00010000 */ |
6122 | #define RI_ASCR2_CH0b RI_ASCR2_CH0b_Msk /*!< CH0b selection bit */ |
6123 | #define RI_ASCR2_CH0b RI_ASCR2_CH0b_Msk /*!< CH0b selection bit */ |
6123 | #define RI_ASCR2_CH1b_Pos (17U) |
6124 | #define RI_ASCR2_CH1b_Pos (17U) |
6124 | #define RI_ASCR2_CH1b_Msk (0x1UL << RI_ASCR2_CH1b_Pos) /*!< 0x00020000 */ |
6125 | #define RI_ASCR2_CH1b_Msk (0x1UL << RI_ASCR2_CH1b_Pos) /*!< 0x00020000 */ |
6125 | #define RI_ASCR2_CH1b RI_ASCR2_CH1b_Msk /*!< CH1b selection bit */ |
6126 | #define RI_ASCR2_CH1b RI_ASCR2_CH1b_Msk /*!< CH1b selection bit */ |
6126 | #define RI_ASCR2_CH2b_Pos (18U) |
6127 | #define RI_ASCR2_CH2b_Pos (18U) |
6127 | #define RI_ASCR2_CH2b_Msk (0x1UL << RI_ASCR2_CH2b_Pos) /*!< 0x00040000 */ |
6128 | #define RI_ASCR2_CH2b_Msk (0x1UL << RI_ASCR2_CH2b_Pos) /*!< 0x00040000 */ |
6128 | #define RI_ASCR2_CH2b RI_ASCR2_CH2b_Msk /*!< CH2b selection bit */ |
6129 | #define RI_ASCR2_CH2b RI_ASCR2_CH2b_Msk /*!< CH2b selection bit */ |
6129 | #define RI_ASCR2_CH3b_Pos (19U) |
6130 | #define RI_ASCR2_CH3b_Pos (19U) |
6130 | #define RI_ASCR2_CH3b_Msk (0x1UL << RI_ASCR2_CH3b_Pos) /*!< 0x00080000 */ |
6131 | #define RI_ASCR2_CH3b_Msk (0x1UL << RI_ASCR2_CH3b_Pos) /*!< 0x00080000 */ |
6131 | #define RI_ASCR2_CH3b RI_ASCR2_CH3b_Msk /*!< CH3b selection bit */ |
6132 | #define RI_ASCR2_CH3b RI_ASCR2_CH3b_Msk /*!< CH3b selection bit */ |
6132 | #define RI_ASCR2_CH6b_Pos (20U) |
6133 | #define RI_ASCR2_CH6b_Pos (20U) |
6133 | #define RI_ASCR2_CH6b_Msk (0x1UL << RI_ASCR2_CH6b_Pos) /*!< 0x00100000 */ |
6134 | #define RI_ASCR2_CH6b_Msk (0x1UL << RI_ASCR2_CH6b_Pos) /*!< 0x00100000 */ |
6134 | #define RI_ASCR2_CH6b RI_ASCR2_CH6b_Msk /*!< CH6b selection bit */ |
6135 | #define RI_ASCR2_CH6b RI_ASCR2_CH6b_Msk /*!< CH6b selection bit */ |
6135 | #define RI_ASCR2_CH7b_Pos (21U) |
6136 | #define RI_ASCR2_CH7b_Pos (21U) |
6136 | #define RI_ASCR2_CH7b_Msk (0x1UL << RI_ASCR2_CH7b_Pos) /*!< 0x00200000 */ |
6137 | #define RI_ASCR2_CH7b_Msk (0x1UL << RI_ASCR2_CH7b_Pos) /*!< 0x00200000 */ |
6137 | #define RI_ASCR2_CH7b RI_ASCR2_CH7b_Msk /*!< CH7b selection bit */ |
6138 | #define RI_ASCR2_CH7b RI_ASCR2_CH7b_Msk /*!< CH7b selection bit */ |
6138 | #define RI_ASCR2_CH8b_Pos (22U) |
6139 | #define RI_ASCR2_CH8b_Pos (22U) |
6139 | #define RI_ASCR2_CH8b_Msk (0x1UL << RI_ASCR2_CH8b_Pos) /*!< 0x00400000 */ |
6140 | #define RI_ASCR2_CH8b_Msk (0x1UL << RI_ASCR2_CH8b_Pos) /*!< 0x00400000 */ |
6140 | #define RI_ASCR2_CH8b RI_ASCR2_CH8b_Msk /*!< CH8b selection bit */ |
6141 | #define RI_ASCR2_CH8b RI_ASCR2_CH8b_Msk /*!< CH8b selection bit */ |
6141 | #define RI_ASCR2_CH9b_Pos (23U) |
6142 | #define RI_ASCR2_CH9b_Pos (23U) |
6142 | #define RI_ASCR2_CH9b_Msk (0x1UL << RI_ASCR2_CH9b_Pos) /*!< 0x00800000 */ |
6143 | #define RI_ASCR2_CH9b_Msk (0x1UL << RI_ASCR2_CH9b_Pos) /*!< 0x00800000 */ |
6143 | #define RI_ASCR2_CH9b RI_ASCR2_CH9b_Msk /*!< CH9b selection bit */ |
6144 | #define RI_ASCR2_CH9b RI_ASCR2_CH9b_Msk /*!< CH9b selection bit */ |
6144 | #define RI_ASCR2_CH10b_Pos (24U) |
6145 | #define RI_ASCR2_CH10b_Pos (24U) |
6145 | #define RI_ASCR2_CH10b_Msk (0x1UL << RI_ASCR2_CH10b_Pos) /*!< 0x01000000 */ |
6146 | #define RI_ASCR2_CH10b_Msk (0x1UL << RI_ASCR2_CH10b_Pos) /*!< 0x01000000 */ |
6146 | #define RI_ASCR2_CH10b RI_ASCR2_CH10b_Msk /*!< CH10b selection bit */ |
6147 | #define RI_ASCR2_CH10b RI_ASCR2_CH10b_Msk /*!< CH10b selection bit */ |
6147 | #define RI_ASCR2_CH11b_Pos (25U) |
6148 | #define RI_ASCR2_CH11b_Pos (25U) |
6148 | #define RI_ASCR2_CH11b_Msk (0x1UL << RI_ASCR2_CH11b_Pos) /*!< 0x02000000 */ |
6149 | #define RI_ASCR2_CH11b_Msk (0x1UL << RI_ASCR2_CH11b_Pos) /*!< 0x02000000 */ |
6149 | #define RI_ASCR2_CH11b RI_ASCR2_CH11b_Msk /*!< CH11b selection bit */ |
6150 | #define RI_ASCR2_CH11b RI_ASCR2_CH11b_Msk /*!< CH11b selection bit */ |
6150 | #define RI_ASCR2_CH12b_Pos (26U) |
6151 | #define RI_ASCR2_CH12b_Pos (26U) |
6151 | #define RI_ASCR2_CH12b_Msk (0x1UL << RI_ASCR2_CH12b_Pos) /*!< 0x04000000 */ |
6152 | #define RI_ASCR2_CH12b_Msk (0x1UL << RI_ASCR2_CH12b_Pos) /*!< 0x04000000 */ |
6152 | #define RI_ASCR2_CH12b RI_ASCR2_CH12b_Msk /*!< CH12b selection bit */ |
6153 | #define RI_ASCR2_CH12b RI_ASCR2_CH12b_Msk /*!< CH12b selection bit */ |
6153 | |
6154 | 6154 | /******************** Bit definition for RI_HYSCR1 register ********************/ |
|
6155 | /******************** Bit definition for RI_HYSCR1 register ********************/ |
6155 | #define RI_HYSCR1_PA_Pos (0U) |
6156 | #define RI_HYSCR1_PA_Pos (0U) |
6156 | #define RI_HYSCR1_PA_Msk (0xFFFFUL << RI_HYSCR1_PA_Pos) /*!< 0x0000FFFF */ |
6157 | #define RI_HYSCR1_PA_Msk (0xFFFFUL << RI_HYSCR1_PA_Pos) /*!< 0x0000FFFF */ |
6157 | #define RI_HYSCR1_PA RI_HYSCR1_PA_Msk /*!< PA[15:0] Port A Hysteresis selection */ |
6158 | #define RI_HYSCR1_PA RI_HYSCR1_PA_Msk /*!< PA[15:0] Port A Hysteresis selection */ |
6158 | #define RI_HYSCR1_PA_0 (0x0001UL << RI_HYSCR1_PA_Pos) /*!< 0x00000001 */ |
6159 | #define RI_HYSCR1_PA_0 (0x0001UL << RI_HYSCR1_PA_Pos) /*!< 0x00000001 */ |
6159 | #define RI_HYSCR1_PA_1 (0x0002UL << RI_HYSCR1_PA_Pos) /*!< 0x00000002 */ |
6160 | #define RI_HYSCR1_PA_1 (0x0002UL << RI_HYSCR1_PA_Pos) /*!< 0x00000002 */ |
6160 | #define RI_HYSCR1_PA_2 (0x0004UL << RI_HYSCR1_PA_Pos) /*!< 0x00000004 */ |
6161 | #define RI_HYSCR1_PA_2 (0x0004UL << RI_HYSCR1_PA_Pos) /*!< 0x00000004 */ |
6161 | #define RI_HYSCR1_PA_3 (0x0008UL << RI_HYSCR1_PA_Pos) /*!< 0x00000008 */ |
6162 | #define RI_HYSCR1_PA_3 (0x0008UL << RI_HYSCR1_PA_Pos) /*!< 0x00000008 */ |
6162 | #define RI_HYSCR1_PA_4 (0x0010UL << RI_HYSCR1_PA_Pos) /*!< 0x00000010 */ |
6163 | #define RI_HYSCR1_PA_4 (0x0010UL << RI_HYSCR1_PA_Pos) /*!< 0x00000010 */ |
6163 | #define RI_HYSCR1_PA_5 (0x0020UL << RI_HYSCR1_PA_Pos) /*!< 0x00000020 */ |
6164 | #define RI_HYSCR1_PA_5 (0x0020UL << RI_HYSCR1_PA_Pos) /*!< 0x00000020 */ |
6164 | #define RI_HYSCR1_PA_6 (0x0040UL << RI_HYSCR1_PA_Pos) /*!< 0x00000040 */ |
6165 | #define RI_HYSCR1_PA_6 (0x0040UL << RI_HYSCR1_PA_Pos) /*!< 0x00000040 */ |
6165 | #define RI_HYSCR1_PA_7 (0x0080UL << RI_HYSCR1_PA_Pos) /*!< 0x00000080 */ |
6166 | #define RI_HYSCR1_PA_7 (0x0080UL << RI_HYSCR1_PA_Pos) /*!< 0x00000080 */ |
6166 | #define RI_HYSCR1_PA_8 (0x0100UL << RI_HYSCR1_PA_Pos) /*!< 0x00000100 */ |
6167 | #define RI_HYSCR1_PA_8 (0x0100UL << RI_HYSCR1_PA_Pos) /*!< 0x00000100 */ |
6167 | #define RI_HYSCR1_PA_9 (0x0200UL << RI_HYSCR1_PA_Pos) /*!< 0x00000200 */ |
6168 | #define RI_HYSCR1_PA_9 (0x0200UL << RI_HYSCR1_PA_Pos) /*!< 0x00000200 */ |
6168 | #define RI_HYSCR1_PA_10 (0x0400UL << RI_HYSCR1_PA_Pos) /*!< 0x00000400 */ |
6169 | #define RI_HYSCR1_PA_10 (0x0400UL << RI_HYSCR1_PA_Pos) /*!< 0x00000400 */ |
6169 | #define RI_HYSCR1_PA_11 (0x0800UL << RI_HYSCR1_PA_Pos) /*!< 0x00000800 */ |
6170 | #define RI_HYSCR1_PA_11 (0x0800UL << RI_HYSCR1_PA_Pos) /*!< 0x00000800 */ |
6170 | #define RI_HYSCR1_PA_12 (0x1000UL << RI_HYSCR1_PA_Pos) /*!< 0x00001000 */ |
6171 | #define RI_HYSCR1_PA_12 (0x1000UL << RI_HYSCR1_PA_Pos) /*!< 0x00001000 */ |
6171 | #define RI_HYSCR1_PA_13 (0x2000UL << RI_HYSCR1_PA_Pos) /*!< 0x00002000 */ |
6172 | #define RI_HYSCR1_PA_13 (0x2000UL << RI_HYSCR1_PA_Pos) /*!< 0x00002000 */ |
6172 | #define RI_HYSCR1_PA_14 (0x4000UL << RI_HYSCR1_PA_Pos) /*!< 0x00004000 */ |
6173 | #define RI_HYSCR1_PA_14 (0x4000UL << RI_HYSCR1_PA_Pos) /*!< 0x00004000 */ |
6173 | #define RI_HYSCR1_PA_15 (0x8000UL << RI_HYSCR1_PA_Pos) /*!< 0x00008000 */ |
6174 | #define RI_HYSCR1_PA_15 (0x8000UL << RI_HYSCR1_PA_Pos) /*!< 0x00008000 */ |
6174 | |
6175 | 6175 | #define RI_HYSCR1_PB_Pos (16U) |
|
6176 | #define RI_HYSCR1_PB_Pos (16U) |
6176 | #define RI_HYSCR1_PB_Msk (0xFFFFUL << RI_HYSCR1_PB_Pos) /*!< 0xFFFF0000 */ |
6177 | #define RI_HYSCR1_PB_Msk (0xFFFFUL << RI_HYSCR1_PB_Pos) /*!< 0xFFFF0000 */ |
6177 | #define RI_HYSCR1_PB RI_HYSCR1_PB_Msk /*!< PB[15:0] Port B Hysteresis selection */ |
6178 | #define RI_HYSCR1_PB RI_HYSCR1_PB_Msk /*!< PB[15:0] Port B Hysteresis selection */ |
6178 | #define RI_HYSCR1_PB_0 (0x0001UL << RI_HYSCR1_PB_Pos) /*!< 0x00010000 */ |
6179 | #define RI_HYSCR1_PB_0 (0x0001UL << RI_HYSCR1_PB_Pos) /*!< 0x00010000 */ |
6179 | #define RI_HYSCR1_PB_1 (0x0002UL << RI_HYSCR1_PB_Pos) /*!< 0x00020000 */ |
6180 | #define RI_HYSCR1_PB_1 (0x0002UL << RI_HYSCR1_PB_Pos) /*!< 0x00020000 */ |
6180 | #define RI_HYSCR1_PB_2 (0x0004UL << RI_HYSCR1_PB_Pos) /*!< 0x00040000 */ |
6181 | #define RI_HYSCR1_PB_2 (0x0004UL << RI_HYSCR1_PB_Pos) /*!< 0x00040000 */ |
6181 | #define RI_HYSCR1_PB_3 (0x0008UL << RI_HYSCR1_PB_Pos) /*!< 0x00080000 */ |
6182 | #define RI_HYSCR1_PB_3 (0x0008UL << RI_HYSCR1_PB_Pos) /*!< 0x00080000 */ |
6182 | #define RI_HYSCR1_PB_4 (0x0010UL << RI_HYSCR1_PB_Pos) /*!< 0x00100000 */ |
6183 | #define RI_HYSCR1_PB_4 (0x0010UL << RI_HYSCR1_PB_Pos) /*!< 0x00100000 */ |
6183 | #define RI_HYSCR1_PB_5 (0x0020UL << RI_HYSCR1_PB_Pos) /*!< 0x00200000 */ |
6184 | #define RI_HYSCR1_PB_5 (0x0020UL << RI_HYSCR1_PB_Pos) /*!< 0x00200000 */ |
6184 | #define RI_HYSCR1_PB_6 (0x0040UL << RI_HYSCR1_PB_Pos) /*!< 0x00400000 */ |
6185 | #define RI_HYSCR1_PB_6 (0x0040UL << RI_HYSCR1_PB_Pos) /*!< 0x00400000 */ |
6185 | #define RI_HYSCR1_PB_7 (0x0080UL << RI_HYSCR1_PB_Pos) /*!< 0x00800000 */ |
6186 | #define RI_HYSCR1_PB_7 (0x0080UL << RI_HYSCR1_PB_Pos) /*!< 0x00800000 */ |
6186 | #define RI_HYSCR1_PB_8 (0x0100UL << RI_HYSCR1_PB_Pos) /*!< 0x01000000 */ |
6187 | #define RI_HYSCR1_PB_8 (0x0100UL << RI_HYSCR1_PB_Pos) /*!< 0x01000000 */ |
6187 | #define RI_HYSCR1_PB_9 (0x0200UL << RI_HYSCR1_PB_Pos) /*!< 0x02000000 */ |
6188 | #define RI_HYSCR1_PB_9 (0x0200UL << RI_HYSCR1_PB_Pos) /*!< 0x02000000 */ |
6188 | #define RI_HYSCR1_PB_10 (0x0400UL << RI_HYSCR1_PB_Pos) /*!< 0x04000000 */ |
6189 | #define RI_HYSCR1_PB_10 (0x0400UL << RI_HYSCR1_PB_Pos) /*!< 0x04000000 */ |
6189 | #define RI_HYSCR1_PB_11 (0x0800UL << RI_HYSCR1_PB_Pos) /*!< 0x08000000 */ |
6190 | #define RI_HYSCR1_PB_11 (0x0800UL << RI_HYSCR1_PB_Pos) /*!< 0x08000000 */ |
6190 | #define RI_HYSCR1_PB_12 (0x1000UL << RI_HYSCR1_PB_Pos) /*!< 0x10000000 */ |
6191 | #define RI_HYSCR1_PB_12 (0x1000UL << RI_HYSCR1_PB_Pos) /*!< 0x10000000 */ |
6191 | #define RI_HYSCR1_PB_13 (0x2000UL << RI_HYSCR1_PB_Pos) /*!< 0x20000000 */ |
6192 | #define RI_HYSCR1_PB_13 (0x2000UL << RI_HYSCR1_PB_Pos) /*!< 0x20000000 */ |
6192 | #define RI_HYSCR1_PB_14 (0x4000UL << RI_HYSCR1_PB_Pos) /*!< 0x40000000 */ |
6193 | #define RI_HYSCR1_PB_14 (0x4000UL << RI_HYSCR1_PB_Pos) /*!< 0x40000000 */ |
6193 | #define RI_HYSCR1_PB_15 (0x8000UL << RI_HYSCR1_PB_Pos) /*!< 0x80000000 */ |
6194 | #define RI_HYSCR1_PB_15 (0x8000UL << RI_HYSCR1_PB_Pos) /*!< 0x80000000 */ |
6194 | |
6195 | 6195 | /******************** Bit definition for RI_HYSCR2 register ********************/ |
|
6196 | /******************** Bit definition for RI_HYSCR2 register ********************/ |
6196 | #define RI_HYSCR2_PC_Pos (0U) |
6197 | #define RI_HYSCR2_PC_Pos (0U) |
6197 | #define RI_HYSCR2_PC_Msk (0xFFFFUL << RI_HYSCR2_PC_Pos) /*!< 0x0000FFFF */ |
6198 | #define RI_HYSCR2_PC_Msk (0xFFFFUL << RI_HYSCR2_PC_Pos) /*!< 0x0000FFFF */ |
6198 | #define RI_HYSCR2_PC RI_HYSCR2_PC_Msk /*!< PC[15:0] Port C Hysteresis selection */ |
6199 | #define RI_HYSCR2_PC RI_HYSCR2_PC_Msk /*!< PC[15:0] Port C Hysteresis selection */ |
6199 | #define RI_HYSCR2_PC_0 (0x0001UL << RI_HYSCR2_PC_Pos) /*!< 0x00000001 */ |
6200 | #define RI_HYSCR2_PC_0 (0x0001UL << RI_HYSCR2_PC_Pos) /*!< 0x00000001 */ |
6200 | #define RI_HYSCR2_PC_1 (0x0002UL << RI_HYSCR2_PC_Pos) /*!< 0x00000002 */ |
6201 | #define RI_HYSCR2_PC_1 (0x0002UL << RI_HYSCR2_PC_Pos) /*!< 0x00000002 */ |
6201 | #define RI_HYSCR2_PC_2 (0x0004UL << RI_HYSCR2_PC_Pos) /*!< 0x00000004 */ |
6202 | #define RI_HYSCR2_PC_2 (0x0004UL << RI_HYSCR2_PC_Pos) /*!< 0x00000004 */ |
6202 | #define RI_HYSCR2_PC_3 (0x0008UL << RI_HYSCR2_PC_Pos) /*!< 0x00000008 */ |
6203 | #define RI_HYSCR2_PC_3 (0x0008UL << RI_HYSCR2_PC_Pos) /*!< 0x00000008 */ |
6203 | #define RI_HYSCR2_PC_4 (0x0010UL << RI_HYSCR2_PC_Pos) /*!< 0x00000010 */ |
6204 | #define RI_HYSCR2_PC_4 (0x0010UL << RI_HYSCR2_PC_Pos) /*!< 0x00000010 */ |
6204 | #define RI_HYSCR2_PC_5 (0x0020UL << RI_HYSCR2_PC_Pos) /*!< 0x00000020 */ |
6205 | #define RI_HYSCR2_PC_5 (0x0020UL << RI_HYSCR2_PC_Pos) /*!< 0x00000020 */ |
6205 | #define RI_HYSCR2_PC_6 (0x0040UL << RI_HYSCR2_PC_Pos) /*!< 0x00000040 */ |
6206 | #define RI_HYSCR2_PC_6 (0x0040UL << RI_HYSCR2_PC_Pos) /*!< 0x00000040 */ |
6206 | #define RI_HYSCR2_PC_7 (0x0080UL << RI_HYSCR2_PC_Pos) /*!< 0x00000080 */ |
6207 | #define RI_HYSCR2_PC_7 (0x0080UL << RI_HYSCR2_PC_Pos) /*!< 0x00000080 */ |
6207 | #define RI_HYSCR2_PC_8 (0x0100UL << RI_HYSCR2_PC_Pos) /*!< 0x00000100 */ |
6208 | #define RI_HYSCR2_PC_8 (0x0100UL << RI_HYSCR2_PC_Pos) /*!< 0x00000100 */ |
6208 | #define RI_HYSCR2_PC_9 (0x0200UL << RI_HYSCR2_PC_Pos) /*!< 0x00000200 */ |
6209 | #define RI_HYSCR2_PC_9 (0x0200UL << RI_HYSCR2_PC_Pos) /*!< 0x00000200 */ |
6209 | #define RI_HYSCR2_PC_10 (0x0400UL << RI_HYSCR2_PC_Pos) /*!< 0x00000400 */ |
6210 | #define RI_HYSCR2_PC_10 (0x0400UL << RI_HYSCR2_PC_Pos) /*!< 0x00000400 */ |
6210 | #define RI_HYSCR2_PC_11 (0x0800UL << RI_HYSCR2_PC_Pos) /*!< 0x00000800 */ |
6211 | #define RI_HYSCR2_PC_11 (0x0800UL << RI_HYSCR2_PC_Pos) /*!< 0x00000800 */ |
6211 | #define RI_HYSCR2_PC_12 (0x1000UL << RI_HYSCR2_PC_Pos) /*!< 0x00001000 */ |
6212 | #define RI_HYSCR2_PC_12 (0x1000UL << RI_HYSCR2_PC_Pos) /*!< 0x00001000 */ |
6212 | #define RI_HYSCR2_PC_13 (0x2000UL << RI_HYSCR2_PC_Pos) /*!< 0x00002000 */ |
6213 | #define RI_HYSCR2_PC_13 (0x2000UL << RI_HYSCR2_PC_Pos) /*!< 0x00002000 */ |
6213 | #define RI_HYSCR2_PC_14 (0x4000UL << RI_HYSCR2_PC_Pos) /*!< 0x00004000 */ |
6214 | #define RI_HYSCR2_PC_14 (0x4000UL << RI_HYSCR2_PC_Pos) /*!< 0x00004000 */ |
6214 | #define RI_HYSCR2_PC_15 (0x8000UL << RI_HYSCR2_PC_Pos) /*!< 0x00008000 */ |
6215 | #define RI_HYSCR2_PC_15 (0x8000UL << RI_HYSCR2_PC_Pos) /*!< 0x00008000 */ |
6215 | |
6216 | 6216 | #define RI_HYSCR2_PD_Pos (16U) |
|
6217 | #define RI_HYSCR2_PD_Pos (16U) |
6217 | #define RI_HYSCR2_PD_Msk (0xFFFFUL << RI_HYSCR2_PD_Pos) /*!< 0xFFFF0000 */ |
6218 | #define RI_HYSCR2_PD_Msk (0xFFFFUL << RI_HYSCR2_PD_Pos) /*!< 0xFFFF0000 */ |
6218 | #define RI_HYSCR2_PD RI_HYSCR2_PD_Msk /*!< PD[15:0] Port D Hysteresis selection */ |
6219 | #define RI_HYSCR2_PD RI_HYSCR2_PD_Msk /*!< PD[15:0] Port D Hysteresis selection */ |
6219 | #define RI_HYSCR2_PD_0 (0x0001UL << RI_HYSCR2_PD_Pos) /*!< 0x00010000 */ |
6220 | #define RI_HYSCR2_PD_0 (0x0001UL << RI_HYSCR2_PD_Pos) /*!< 0x00010000 */ |
6220 | #define RI_HYSCR2_PD_1 (0x0002UL << RI_HYSCR2_PD_Pos) /*!< 0x00020000 */ |
6221 | #define RI_HYSCR2_PD_1 (0x0002UL << RI_HYSCR2_PD_Pos) /*!< 0x00020000 */ |
6221 | #define RI_HYSCR2_PD_2 (0x0004UL << RI_HYSCR2_PD_Pos) /*!< 0x00040000 */ |
6222 | #define RI_HYSCR2_PD_2 (0x0004UL << RI_HYSCR2_PD_Pos) /*!< 0x00040000 */ |
6222 | #define RI_HYSCR2_PD_3 (0x0008UL << RI_HYSCR2_PD_Pos) /*!< 0x00080000 */ |
6223 | #define RI_HYSCR2_PD_3 (0x0008UL << RI_HYSCR2_PD_Pos) /*!< 0x00080000 */ |
6223 | #define RI_HYSCR2_PD_4 (0x0010UL << RI_HYSCR2_PD_Pos) /*!< 0x00100000 */ |
6224 | #define RI_HYSCR2_PD_4 (0x0010UL << RI_HYSCR2_PD_Pos) /*!< 0x00100000 */ |
6224 | #define RI_HYSCR2_PD_5 (0x0020UL << RI_HYSCR2_PD_Pos) /*!< 0x00200000 */ |
6225 | #define RI_HYSCR2_PD_5 (0x0020UL << RI_HYSCR2_PD_Pos) /*!< 0x00200000 */ |
6225 | #define RI_HYSCR2_PD_6 (0x0040UL << RI_HYSCR2_PD_Pos) /*!< 0x00400000 */ |
6226 | #define RI_HYSCR2_PD_6 (0x0040UL << RI_HYSCR2_PD_Pos) /*!< 0x00400000 */ |
6226 | #define RI_HYSCR2_PD_7 (0x0080UL << RI_HYSCR2_PD_Pos) /*!< 0x00800000 */ |
6227 | #define RI_HYSCR2_PD_7 (0x0080UL << RI_HYSCR2_PD_Pos) /*!< 0x00800000 */ |
6227 | #define RI_HYSCR2_PD_8 (0x0100UL << RI_HYSCR2_PD_Pos) /*!< 0x01000000 */ |
6228 | #define RI_HYSCR2_PD_8 (0x0100UL << RI_HYSCR2_PD_Pos) /*!< 0x01000000 */ |
6228 | #define RI_HYSCR2_PD_9 (0x0200UL << RI_HYSCR2_PD_Pos) /*!< 0x02000000 */ |
6229 | #define RI_HYSCR2_PD_9 (0x0200UL << RI_HYSCR2_PD_Pos) /*!< 0x02000000 */ |
6229 | #define RI_HYSCR2_PD_10 (0x0400UL << RI_HYSCR2_PD_Pos) /*!< 0x04000000 */ |
6230 | #define RI_HYSCR2_PD_10 (0x0400UL << RI_HYSCR2_PD_Pos) /*!< 0x04000000 */ |
6230 | #define RI_HYSCR2_PD_11 (0x0800UL << RI_HYSCR2_PD_Pos) /*!< 0x08000000 */ |
6231 | #define RI_HYSCR2_PD_11 (0x0800UL << RI_HYSCR2_PD_Pos) /*!< 0x08000000 */ |
6231 | #define RI_HYSCR2_PD_12 (0x1000UL << RI_HYSCR2_PD_Pos) /*!< 0x10000000 */ |
6232 | #define RI_HYSCR2_PD_12 (0x1000UL << RI_HYSCR2_PD_Pos) /*!< 0x10000000 */ |
6232 | #define RI_HYSCR2_PD_13 (0x2000UL << RI_HYSCR2_PD_Pos) /*!< 0x20000000 */ |
6233 | #define RI_HYSCR2_PD_13 (0x2000UL << RI_HYSCR2_PD_Pos) /*!< 0x20000000 */ |
6233 | #define RI_HYSCR2_PD_14 (0x4000UL << RI_HYSCR2_PD_Pos) /*!< 0x40000000 */ |
6234 | #define RI_HYSCR2_PD_14 (0x4000UL << RI_HYSCR2_PD_Pos) /*!< 0x40000000 */ |
6234 | #define RI_HYSCR2_PD_15 (0x8000UL << RI_HYSCR2_PD_Pos) /*!< 0x80000000 */ |
6235 | #define RI_HYSCR2_PD_15 (0x8000UL << RI_HYSCR2_PD_Pos) /*!< 0x80000000 */ |
6235 | |
6236 | 6236 | /******************** Bit definition for RI_HYSCR3 register ********************/ |
|
6237 | /******************** Bit definition for RI_HYSCR3 register ********************/ |
6237 | #define RI_HYSCR3_PE_Pos (0U) |
6238 | #define RI_HYSCR3_PE_Pos (0U) |
6238 | #define RI_HYSCR3_PE_Msk (0xFFFFUL << RI_HYSCR3_PE_Pos) /*!< 0x0000FFFF */ |
6239 | #define RI_HYSCR3_PE_Msk (0xFFFFUL << RI_HYSCR3_PE_Pos) /*!< 0x0000FFFF */ |
6239 | #define RI_HYSCR3_PE RI_HYSCR3_PE_Msk /*!< PE[15:0] Port E Hysteresis selection */ |
6240 | #define RI_HYSCR3_PE RI_HYSCR3_PE_Msk /*!< PE[15:0] Port E Hysteresis selection */ |
6240 | #define RI_HYSCR3_PE_0 (0x0001UL << RI_HYSCR3_PE_Pos) /*!< 0x00000001 */ |
6241 | #define RI_HYSCR3_PE_0 (0x0001UL << RI_HYSCR3_PE_Pos) /*!< 0x00000001 */ |
6241 | #define RI_HYSCR3_PE_1 (0x0002UL << RI_HYSCR3_PE_Pos) /*!< 0x00000002 */ |
6242 | #define RI_HYSCR3_PE_1 (0x0002UL << RI_HYSCR3_PE_Pos) /*!< 0x00000002 */ |
6242 | #define RI_HYSCR3_PE_2 (0x0004UL << RI_HYSCR3_PE_Pos) /*!< 0x00000004 */ |
6243 | #define RI_HYSCR3_PE_2 (0x0004UL << RI_HYSCR3_PE_Pos) /*!< 0x00000004 */ |
6243 | #define RI_HYSCR3_PE_3 (0x0008UL << RI_HYSCR3_PE_Pos) /*!< 0x00000008 */ |
6244 | #define RI_HYSCR3_PE_3 (0x0008UL << RI_HYSCR3_PE_Pos) /*!< 0x00000008 */ |
6244 | #define RI_HYSCR3_PE_4 (0x0010UL << RI_HYSCR3_PE_Pos) /*!< 0x00000010 */ |
6245 | #define RI_HYSCR3_PE_4 (0x0010UL << RI_HYSCR3_PE_Pos) /*!< 0x00000010 */ |
6245 | #define RI_HYSCR3_PE_5 (0x0020UL << RI_HYSCR3_PE_Pos) /*!< 0x00000020 */ |
6246 | #define RI_HYSCR3_PE_5 (0x0020UL << RI_HYSCR3_PE_Pos) /*!< 0x00000020 */ |
6246 | #define RI_HYSCR3_PE_6 (0x0040UL << RI_HYSCR3_PE_Pos) /*!< 0x00000040 */ |
6247 | #define RI_HYSCR3_PE_6 (0x0040UL << RI_HYSCR3_PE_Pos) /*!< 0x00000040 */ |
6247 | #define RI_HYSCR3_PE_7 (0x0080UL << RI_HYSCR3_PE_Pos) /*!< 0x00000080 */ |
6248 | #define RI_HYSCR3_PE_7 (0x0080UL << RI_HYSCR3_PE_Pos) /*!< 0x00000080 */ |
6248 | #define RI_HYSCR3_PE_8 (0x0100UL << RI_HYSCR3_PE_Pos) /*!< 0x00000100 */ |
6249 | #define RI_HYSCR3_PE_8 (0x0100UL << RI_HYSCR3_PE_Pos) /*!< 0x00000100 */ |
6249 | #define RI_HYSCR3_PE_9 (0x0200UL << RI_HYSCR3_PE_Pos) /*!< 0x00000200 */ |
6250 | #define RI_HYSCR3_PE_9 (0x0200UL << RI_HYSCR3_PE_Pos) /*!< 0x00000200 */ |
6250 | #define RI_HYSCR3_PE_10 (0x0400UL << RI_HYSCR3_PE_Pos) /*!< 0x00000400 */ |
6251 | #define RI_HYSCR3_PE_10 (0x0400UL << RI_HYSCR3_PE_Pos) /*!< 0x00000400 */ |
6251 | #define RI_HYSCR3_PE_11 (0x0800UL << RI_HYSCR3_PE_Pos) /*!< 0x00000800 */ |
6252 | #define RI_HYSCR3_PE_11 (0x0800UL << RI_HYSCR3_PE_Pos) /*!< 0x00000800 */ |
6252 | #define RI_HYSCR3_PE_12 (0x1000UL << RI_HYSCR3_PE_Pos) /*!< 0x00001000 */ |
6253 | #define RI_HYSCR3_PE_12 (0x1000UL << RI_HYSCR3_PE_Pos) /*!< 0x00001000 */ |
6253 | #define RI_HYSCR3_PE_13 (0x2000UL << RI_HYSCR3_PE_Pos) /*!< 0x00002000 */ |
6254 | #define RI_HYSCR3_PE_13 (0x2000UL << RI_HYSCR3_PE_Pos) /*!< 0x00002000 */ |
6254 | #define RI_HYSCR3_PE_14 (0x4000UL << RI_HYSCR3_PE_Pos) /*!< 0x00004000 */ |
6255 | #define RI_HYSCR3_PE_14 (0x4000UL << RI_HYSCR3_PE_Pos) /*!< 0x00004000 */ |
6255 | #define RI_HYSCR3_PE_15 (0x8000UL << RI_HYSCR3_PE_Pos) /*!< 0x00008000 */ |
6256 | #define RI_HYSCR3_PE_15 (0x8000UL << RI_HYSCR3_PE_Pos) /*!< 0x00008000 */ |
6256 | #define RI_HYSCR3_PF_Pos (16U) |
6257 | #define RI_HYSCR3_PF_Pos (16U) |
6257 | #define RI_HYSCR3_PF_Msk (0xFFFFUL << RI_HYSCR3_PF_Pos) /*!< 0xFFFF0000 */ |
6258 | #define RI_HYSCR3_PF_Msk (0xFFFFUL << RI_HYSCR3_PF_Pos) /*!< 0xFFFF0000 */ |
6258 | #define RI_HYSCR3_PF RI_HYSCR3_PF_Msk /*!< PF[15:0] Port F Hysteresis selection */ |
6259 | #define RI_HYSCR3_PF RI_HYSCR3_PF_Msk /*!< PF[15:0] Port F Hysteresis selection */ |
6259 | #define RI_HYSCR3_PF_0 (0x0001UL << RI_HYSCR3_PF_Pos) /*!< 0x00010000 */ |
6260 | #define RI_HYSCR3_PF_0 (0x0001UL << RI_HYSCR3_PF_Pos) /*!< 0x00010000 */ |
6260 | #define RI_HYSCR3_PF_1 (0x0002UL << RI_HYSCR3_PF_Pos) /*!< 0x00020000 */ |
6261 | #define RI_HYSCR3_PF_1 (0x0002UL << RI_HYSCR3_PF_Pos) /*!< 0x00020000 */ |
6261 | #define RI_HYSCR3_PF_2 (0x0004UL << RI_HYSCR3_PF_Pos) /*!< 0x00040000 */ |
6262 | #define RI_HYSCR3_PF_2 (0x0004UL << RI_HYSCR3_PF_Pos) /*!< 0x00040000 */ |
6262 | #define RI_HYSCR3_PF_3 (0x0008UL << RI_HYSCR3_PF_Pos) /*!< 0x00080000 */ |
6263 | #define RI_HYSCR3_PF_3 (0x0008UL << RI_HYSCR3_PF_Pos) /*!< 0x00080000 */ |
6263 | #define RI_HYSCR3_PF_4 (0x0010UL << RI_HYSCR3_PF_Pos) /*!< 0x00100000 */ |
6264 | #define RI_HYSCR3_PF_4 (0x0010UL << RI_HYSCR3_PF_Pos) /*!< 0x00100000 */ |
6264 | #define RI_HYSCR3_PF_5 (0x0020UL << RI_HYSCR3_PF_Pos) /*!< 0x00200000 */ |
6265 | #define RI_HYSCR3_PF_5 (0x0020UL << RI_HYSCR3_PF_Pos) /*!< 0x00200000 */ |
6265 | #define RI_HYSCR3_PF_6 (0x0040UL << RI_HYSCR3_PF_Pos) /*!< 0x00400000 */ |
6266 | #define RI_HYSCR3_PF_6 (0x0040UL << RI_HYSCR3_PF_Pos) /*!< 0x00400000 */ |
6266 | #define RI_HYSCR3_PF_7 (0x0080UL << RI_HYSCR3_PF_Pos) /*!< 0x00800000 */ |
6267 | #define RI_HYSCR3_PF_7 (0x0080UL << RI_HYSCR3_PF_Pos) /*!< 0x00800000 */ |
6267 | #define RI_HYSCR3_PF_8 (0x0100UL << RI_HYSCR3_PF_Pos) /*!< 0x01000000 */ |
6268 | #define RI_HYSCR3_PF_8 (0x0100UL << RI_HYSCR3_PF_Pos) /*!< 0x01000000 */ |
6268 | #define RI_HYSCR3_PF_9 (0x0200UL << RI_HYSCR3_PF_Pos) /*!< 0x02000000 */ |
6269 | #define RI_HYSCR3_PF_9 (0x0200UL << RI_HYSCR3_PF_Pos) /*!< 0x02000000 */ |
6269 | #define RI_HYSCR3_PF_10 (0x0400UL << RI_HYSCR3_PF_Pos) /*!< 0x04000000 */ |
6270 | #define RI_HYSCR3_PF_10 (0x0400UL << RI_HYSCR3_PF_Pos) /*!< 0x04000000 */ |
6270 | #define RI_HYSCR3_PF_11 (0x0800UL << RI_HYSCR3_PF_Pos) /*!< 0x08000000 */ |
6271 | #define RI_HYSCR3_PF_11 (0x0800UL << RI_HYSCR3_PF_Pos) /*!< 0x08000000 */ |
6271 | #define RI_HYSCR3_PF_12 (0x1000UL << RI_HYSCR3_PF_Pos) /*!< 0x10000000 */ |
6272 | #define RI_HYSCR3_PF_12 (0x1000UL << RI_HYSCR3_PF_Pos) /*!< 0x10000000 */ |
6272 | #define RI_HYSCR3_PF_13 (0x2000UL << RI_HYSCR3_PF_Pos) /*!< 0x20000000 */ |
6273 | #define RI_HYSCR3_PF_13 (0x2000UL << RI_HYSCR3_PF_Pos) /*!< 0x20000000 */ |
6273 | #define RI_HYSCR3_PF_14 (0x4000UL << RI_HYSCR3_PF_Pos) /*!< 0x40000000 */ |
6274 | #define RI_HYSCR3_PF_14 (0x4000UL << RI_HYSCR3_PF_Pos) /*!< 0x40000000 */ |
6274 | #define RI_HYSCR3_PF_15 (0x8000UL << RI_HYSCR3_PF_Pos) /*!< 0x80000000 */ |
6275 | #define RI_HYSCR3_PF_15 (0x8000UL << RI_HYSCR3_PF_Pos) /*!< 0x80000000 */ |
6275 | /******************** Bit definition for RI_HYSCR4 register ********************/ |
6276 | /******************** Bit definition for RI_HYSCR4 register ********************/ |
6276 | #define RI_HYSCR4_PG_Pos (0U) |
6277 | #define RI_HYSCR4_PG_Pos (0U) |
6277 | #define RI_HYSCR4_PG_Msk (0xFFFFUL << RI_HYSCR4_PG_Pos) /*!< 0x0000FFFF */ |
6278 | #define RI_HYSCR4_PG_Msk (0xFFFFUL << RI_HYSCR4_PG_Pos) /*!< 0x0000FFFF */ |
6278 | #define RI_HYSCR4_PG RI_HYSCR4_PG_Msk /*!< PG[15:0] Port G Hysteresis selection */ |
6279 | #define RI_HYSCR4_PG RI_HYSCR4_PG_Msk /*!< PG[15:0] Port G Hysteresis selection */ |
6279 | #define RI_HYSCR4_PG_0 (0x0001UL << RI_HYSCR4_PG_Pos) /*!< 0x00000001 */ |
6280 | #define RI_HYSCR4_PG_0 (0x0001UL << RI_HYSCR4_PG_Pos) /*!< 0x00000001 */ |
6280 | #define RI_HYSCR4_PG_1 (0x0002UL << RI_HYSCR4_PG_Pos) /*!< 0x00000002 */ |
6281 | #define RI_HYSCR4_PG_1 (0x0002UL << RI_HYSCR4_PG_Pos) /*!< 0x00000002 */ |
6281 | #define RI_HYSCR4_PG_2 (0x0004UL << RI_HYSCR4_PG_Pos) /*!< 0x00000004 */ |
6282 | #define RI_HYSCR4_PG_2 (0x0004UL << RI_HYSCR4_PG_Pos) /*!< 0x00000004 */ |
6282 | #define RI_HYSCR4_PG_3 (0x0008UL << RI_HYSCR4_PG_Pos) /*!< 0x00000008 */ |
6283 | #define RI_HYSCR4_PG_3 (0x0008UL << RI_HYSCR4_PG_Pos) /*!< 0x00000008 */ |
6283 | #define RI_HYSCR4_PG_4 (0x0010UL << RI_HYSCR4_PG_Pos) /*!< 0x00000010 */ |
6284 | #define RI_HYSCR4_PG_4 (0x0010UL << RI_HYSCR4_PG_Pos) /*!< 0x00000010 */ |
6284 | #define RI_HYSCR4_PG_5 (0x0020UL << RI_HYSCR4_PG_Pos) /*!< 0x00000020 */ |
6285 | #define RI_HYSCR4_PG_5 (0x0020UL << RI_HYSCR4_PG_Pos) /*!< 0x00000020 */ |
6285 | #define RI_HYSCR4_PG_6 (0x0040UL << RI_HYSCR4_PG_Pos) /*!< 0x00000040 */ |
6286 | #define RI_HYSCR4_PG_6 (0x0040UL << RI_HYSCR4_PG_Pos) /*!< 0x00000040 */ |
6286 | #define RI_HYSCR4_PG_7 (0x0080UL << RI_HYSCR4_PG_Pos) /*!< 0x00000080 */ |
6287 | #define RI_HYSCR4_PG_7 (0x0080UL << RI_HYSCR4_PG_Pos) /*!< 0x00000080 */ |
6287 | #define RI_HYSCR4_PG_8 (0x0100UL << RI_HYSCR4_PG_Pos) /*!< 0x00000100 */ |
6288 | #define RI_HYSCR4_PG_8 (0x0100UL << RI_HYSCR4_PG_Pos) /*!< 0x00000100 */ |
6288 | #define RI_HYSCR4_PG_9 (0x0200UL << RI_HYSCR4_PG_Pos) /*!< 0x00000200 */ |
6289 | #define RI_HYSCR4_PG_9 (0x0200UL << RI_HYSCR4_PG_Pos) /*!< 0x00000200 */ |
6289 | #define RI_HYSCR4_PG_10 (0x0400UL << RI_HYSCR4_PG_Pos) /*!< 0x00000400 */ |
6290 | #define RI_HYSCR4_PG_10 (0x0400UL << RI_HYSCR4_PG_Pos) /*!< 0x00000400 */ |
6290 | #define RI_HYSCR4_PG_11 (0x0800UL << RI_HYSCR4_PG_Pos) /*!< 0x00000800 */ |
6291 | #define RI_HYSCR4_PG_11 (0x0800UL << RI_HYSCR4_PG_Pos) /*!< 0x00000800 */ |
6291 | #define RI_HYSCR4_PG_12 (0x1000UL << RI_HYSCR4_PG_Pos) /*!< 0x00001000 */ |
6292 | #define RI_HYSCR4_PG_12 (0x1000UL << RI_HYSCR4_PG_Pos) /*!< 0x00001000 */ |
6292 | #define RI_HYSCR4_PG_13 (0x2000UL << RI_HYSCR4_PG_Pos) /*!< 0x00002000 */ |
6293 | #define RI_HYSCR4_PG_13 (0x2000UL << RI_HYSCR4_PG_Pos) /*!< 0x00002000 */ |
6293 | #define RI_HYSCR4_PG_14 (0x4000UL << RI_HYSCR4_PG_Pos) /*!< 0x00004000 */ |
6294 | #define RI_HYSCR4_PG_14 (0x4000UL << RI_HYSCR4_PG_Pos) /*!< 0x00004000 */ |
6294 | #define RI_HYSCR4_PG_15 (0x8000UL << RI_HYSCR4_PG_Pos) /*!< 0x00008000 */ |
6295 | #define RI_HYSCR4_PG_15 (0x8000UL << RI_HYSCR4_PG_Pos) /*!< 0x00008000 */ |
6295 | |
6296 | 6296 | /******************** Bit definition for RI_ASMR1 register ********************/ |
|
6297 | /******************** Bit definition for RI_ASMR1 register ********************/ |
6297 | #define RI_ASMR1_PA_Pos (0U) |
6298 | #define RI_ASMR1_PA_Pos (0U) |
6298 | #define RI_ASMR1_PA_Msk (0xFFFFUL << RI_ASMR1_PA_Pos) /*!< 0x0000FFFF */ |
6299 | #define RI_ASMR1_PA_Msk (0xFFFFUL << RI_ASMR1_PA_Pos) /*!< 0x0000FFFF */ |
6299 | #define RI_ASMR1_PA RI_ASMR1_PA_Msk /*!< PA[15:0] Port A selection*/ |
6300 | #define RI_ASMR1_PA RI_ASMR1_PA_Msk /*!< PA[15:0] Port A selection*/ |
6300 | #define RI_ASMR1_PA_0 (0x0001UL << RI_ASMR1_PA_Pos) /*!< 0x00000001 */ |
6301 | #define RI_ASMR1_PA_0 (0x0001UL << RI_ASMR1_PA_Pos) /*!< 0x00000001 */ |
6301 | #define RI_ASMR1_PA_1 (0x0002UL << RI_ASMR1_PA_Pos) /*!< 0x00000002 */ |
6302 | #define RI_ASMR1_PA_1 (0x0002UL << RI_ASMR1_PA_Pos) /*!< 0x00000002 */ |
6302 | #define RI_ASMR1_PA_2 (0x0004UL << RI_ASMR1_PA_Pos) /*!< 0x00000004 */ |
6303 | #define RI_ASMR1_PA_2 (0x0004UL << RI_ASMR1_PA_Pos) /*!< 0x00000004 */ |
6303 | #define RI_ASMR1_PA_3 (0x0008UL << RI_ASMR1_PA_Pos) /*!< 0x00000008 */ |
6304 | #define RI_ASMR1_PA_3 (0x0008UL << RI_ASMR1_PA_Pos) /*!< 0x00000008 */ |
6304 | #define RI_ASMR1_PA_4 (0x0010UL << RI_ASMR1_PA_Pos) /*!< 0x00000010 */ |
6305 | #define RI_ASMR1_PA_4 (0x0010UL << RI_ASMR1_PA_Pos) /*!< 0x00000010 */ |
6305 | #define RI_ASMR1_PA_5 (0x0020UL << RI_ASMR1_PA_Pos) /*!< 0x00000020 */ |
6306 | #define RI_ASMR1_PA_5 (0x0020UL << RI_ASMR1_PA_Pos) /*!< 0x00000020 */ |
6306 | #define RI_ASMR1_PA_6 (0x0040UL << RI_ASMR1_PA_Pos) /*!< 0x00000040 */ |
6307 | #define RI_ASMR1_PA_6 (0x0040UL << RI_ASMR1_PA_Pos) /*!< 0x00000040 */ |
6307 | #define RI_ASMR1_PA_7 (0x0080UL << RI_ASMR1_PA_Pos) /*!< 0x00000080 */ |
6308 | #define RI_ASMR1_PA_7 (0x0080UL << RI_ASMR1_PA_Pos) /*!< 0x00000080 */ |
6308 | #define RI_ASMR1_PA_8 (0x0100UL << RI_ASMR1_PA_Pos) /*!< 0x00000100 */ |
6309 | #define RI_ASMR1_PA_8 (0x0100UL << RI_ASMR1_PA_Pos) /*!< 0x00000100 */ |
6309 | #define RI_ASMR1_PA_9 (0x0200UL << RI_ASMR1_PA_Pos) /*!< 0x00000200 */ |
6310 | #define RI_ASMR1_PA_9 (0x0200UL << RI_ASMR1_PA_Pos) /*!< 0x00000200 */ |
6310 | #define RI_ASMR1_PA_10 (0x0400UL << RI_ASMR1_PA_Pos) /*!< 0x00000400 */ |
6311 | #define RI_ASMR1_PA_10 (0x0400UL << RI_ASMR1_PA_Pos) /*!< 0x00000400 */ |
6311 | #define RI_ASMR1_PA_11 (0x0800UL << RI_ASMR1_PA_Pos) /*!< 0x00000800 */ |
6312 | #define RI_ASMR1_PA_11 (0x0800UL << RI_ASMR1_PA_Pos) /*!< 0x00000800 */ |
6312 | #define RI_ASMR1_PA_12 (0x1000UL << RI_ASMR1_PA_Pos) /*!< 0x00001000 */ |
6313 | #define RI_ASMR1_PA_12 (0x1000UL << RI_ASMR1_PA_Pos) /*!< 0x00001000 */ |
6313 | #define RI_ASMR1_PA_13 (0x2000UL << RI_ASMR1_PA_Pos) /*!< 0x00002000 */ |
6314 | #define RI_ASMR1_PA_13 (0x2000UL << RI_ASMR1_PA_Pos) /*!< 0x00002000 */ |
6314 | #define RI_ASMR1_PA_14 (0x4000UL << RI_ASMR1_PA_Pos) /*!< 0x00004000 */ |
6315 | #define RI_ASMR1_PA_14 (0x4000UL << RI_ASMR1_PA_Pos) /*!< 0x00004000 */ |
6315 | #define RI_ASMR1_PA_15 (0x8000UL << RI_ASMR1_PA_Pos) /*!< 0x00008000 */ |
6316 | #define RI_ASMR1_PA_15 (0x8000UL << RI_ASMR1_PA_Pos) /*!< 0x00008000 */ |
6316 | |
6317 | 6317 | /******************** Bit definition for RI_CMR1 register ********************/ |
|
6318 | /******************** Bit definition for RI_CMR1 register ********************/ |
6318 | #define RI_CMR1_PA_Pos (0U) |
6319 | #define RI_CMR1_PA_Pos (0U) |
6319 | #define RI_CMR1_PA_Msk (0xFFFFUL << RI_CMR1_PA_Pos) /*!< 0x0000FFFF */ |
6320 | #define RI_CMR1_PA_Msk (0xFFFFUL << RI_CMR1_PA_Pos) /*!< 0x0000FFFF */ |
6320 | #define RI_CMR1_PA RI_CMR1_PA_Msk /*!< PA[15:0] Port A selection*/ |
6321 | #define RI_CMR1_PA RI_CMR1_PA_Msk /*!< PA[15:0] Port A selection*/ |
6321 | #define RI_CMR1_PA_0 (0x0001UL << RI_CMR1_PA_Pos) /*!< 0x00000001 */ |
6322 | #define RI_CMR1_PA_0 (0x0001UL << RI_CMR1_PA_Pos) /*!< 0x00000001 */ |
6322 | #define RI_CMR1_PA_1 (0x0002UL << RI_CMR1_PA_Pos) /*!< 0x00000002 */ |
6323 | #define RI_CMR1_PA_1 (0x0002UL << RI_CMR1_PA_Pos) /*!< 0x00000002 */ |
6323 | #define RI_CMR1_PA_2 (0x0004UL << RI_CMR1_PA_Pos) /*!< 0x00000004 */ |
6324 | #define RI_CMR1_PA_2 (0x0004UL << RI_CMR1_PA_Pos) /*!< 0x00000004 */ |
6324 | #define RI_CMR1_PA_3 (0x0008UL << RI_CMR1_PA_Pos) /*!< 0x00000008 */ |
6325 | #define RI_CMR1_PA_3 (0x0008UL << RI_CMR1_PA_Pos) /*!< 0x00000008 */ |
6325 | #define RI_CMR1_PA_4 (0x0010UL << RI_CMR1_PA_Pos) /*!< 0x00000010 */ |
6326 | #define RI_CMR1_PA_4 (0x0010UL << RI_CMR1_PA_Pos) /*!< 0x00000010 */ |
6326 | #define RI_CMR1_PA_5 (0x0020UL << RI_CMR1_PA_Pos) /*!< 0x00000020 */ |
6327 | #define RI_CMR1_PA_5 (0x0020UL << RI_CMR1_PA_Pos) /*!< 0x00000020 */ |
6327 | #define RI_CMR1_PA_6 (0x0040UL << RI_CMR1_PA_Pos) /*!< 0x00000040 */ |
6328 | #define RI_CMR1_PA_6 (0x0040UL << RI_CMR1_PA_Pos) /*!< 0x00000040 */ |
6328 | #define RI_CMR1_PA_7 (0x0080UL << RI_CMR1_PA_Pos) /*!< 0x00000080 */ |
6329 | #define RI_CMR1_PA_7 (0x0080UL << RI_CMR1_PA_Pos) /*!< 0x00000080 */ |
6329 | #define RI_CMR1_PA_8 (0x0100UL << RI_CMR1_PA_Pos) /*!< 0x00000100 */ |
6330 | #define RI_CMR1_PA_8 (0x0100UL << RI_CMR1_PA_Pos) /*!< 0x00000100 */ |
6330 | #define RI_CMR1_PA_9 (0x0200UL << RI_CMR1_PA_Pos) /*!< 0x00000200 */ |
6331 | #define RI_CMR1_PA_9 (0x0200UL << RI_CMR1_PA_Pos) /*!< 0x00000200 */ |
6331 | #define RI_CMR1_PA_10 (0x0400UL << RI_CMR1_PA_Pos) /*!< 0x00000400 */ |
6332 | #define RI_CMR1_PA_10 (0x0400UL << RI_CMR1_PA_Pos) /*!< 0x00000400 */ |
6332 | #define RI_CMR1_PA_11 (0x0800UL << RI_CMR1_PA_Pos) /*!< 0x00000800 */ |
6333 | #define RI_CMR1_PA_11 (0x0800UL << RI_CMR1_PA_Pos) /*!< 0x00000800 */ |
6333 | #define RI_CMR1_PA_12 (0x1000UL << RI_CMR1_PA_Pos) /*!< 0x00001000 */ |
6334 | #define RI_CMR1_PA_12 (0x1000UL << RI_CMR1_PA_Pos) /*!< 0x00001000 */ |
6334 | #define RI_CMR1_PA_13 (0x2000UL << RI_CMR1_PA_Pos) /*!< 0x00002000 */ |
6335 | #define RI_CMR1_PA_13 (0x2000UL << RI_CMR1_PA_Pos) /*!< 0x00002000 */ |
6335 | #define RI_CMR1_PA_14 (0x4000UL << RI_CMR1_PA_Pos) /*!< 0x00004000 */ |
6336 | #define RI_CMR1_PA_14 (0x4000UL << RI_CMR1_PA_Pos) /*!< 0x00004000 */ |
6336 | #define RI_CMR1_PA_15 (0x8000UL << RI_CMR1_PA_Pos) /*!< 0x00008000 */ |
6337 | #define RI_CMR1_PA_15 (0x8000UL << RI_CMR1_PA_Pos) /*!< 0x00008000 */ |
6337 | |
6338 | 6338 | /******************** Bit definition for RI_CICR1 register ********************/ |
|
6339 | /******************** Bit definition for RI_CICR1 register ********************/ |
6339 | #define RI_CICR1_PA_Pos (0U) |
6340 | #define RI_CICR1_PA_Pos (0U) |
6340 | #define RI_CICR1_PA_Msk (0xFFFFUL << RI_CICR1_PA_Pos) /*!< 0x0000FFFF */ |
6341 | #define RI_CICR1_PA_Msk (0xFFFFUL << RI_CICR1_PA_Pos) /*!< 0x0000FFFF */ |
6341 | #define RI_CICR1_PA RI_CICR1_PA_Msk /*!< PA[15:0] Port A selection*/ |
6342 | #define RI_CICR1_PA RI_CICR1_PA_Msk /*!< PA[15:0] Port A selection*/ |
6342 | #define RI_CICR1_PA_0 (0x0001UL << RI_CICR1_PA_Pos) /*!< 0x00000001 */ |
6343 | #define RI_CICR1_PA_0 (0x0001UL << RI_CICR1_PA_Pos) /*!< 0x00000001 */ |
6343 | #define RI_CICR1_PA_1 (0x0002UL << RI_CICR1_PA_Pos) /*!< 0x00000002 */ |
6344 | #define RI_CICR1_PA_1 (0x0002UL << RI_CICR1_PA_Pos) /*!< 0x00000002 */ |
6344 | #define RI_CICR1_PA_2 (0x0004UL << RI_CICR1_PA_Pos) /*!< 0x00000004 */ |
6345 | #define RI_CICR1_PA_2 (0x0004UL << RI_CICR1_PA_Pos) /*!< 0x00000004 */ |
6345 | #define RI_CICR1_PA_3 (0x0008UL << RI_CICR1_PA_Pos) /*!< 0x00000008 */ |
6346 | #define RI_CICR1_PA_3 (0x0008UL << RI_CICR1_PA_Pos) /*!< 0x00000008 */ |
6346 | #define RI_CICR1_PA_4 (0x0010UL << RI_CICR1_PA_Pos) /*!< 0x00000010 */ |
6347 | #define RI_CICR1_PA_4 (0x0010UL << RI_CICR1_PA_Pos) /*!< 0x00000010 */ |
6347 | #define RI_CICR1_PA_5 (0x0020UL << RI_CICR1_PA_Pos) /*!< 0x00000020 */ |
6348 | #define RI_CICR1_PA_5 (0x0020UL << RI_CICR1_PA_Pos) /*!< 0x00000020 */ |
6348 | #define RI_CICR1_PA_6 (0x0040UL << RI_CICR1_PA_Pos) /*!< 0x00000040 */ |
6349 | #define RI_CICR1_PA_6 (0x0040UL << RI_CICR1_PA_Pos) /*!< 0x00000040 */ |
6349 | #define RI_CICR1_PA_7 (0x0080UL << RI_CICR1_PA_Pos) /*!< 0x00000080 */ |
6350 | #define RI_CICR1_PA_7 (0x0080UL << RI_CICR1_PA_Pos) /*!< 0x00000080 */ |
6350 | #define RI_CICR1_PA_8 (0x0100UL << RI_CICR1_PA_Pos) /*!< 0x00000100 */ |
6351 | #define RI_CICR1_PA_8 (0x0100UL << RI_CICR1_PA_Pos) /*!< 0x00000100 */ |
6351 | #define RI_CICR1_PA_9 (0x0200UL << RI_CICR1_PA_Pos) /*!< 0x00000200 */ |
6352 | #define RI_CICR1_PA_9 (0x0200UL << RI_CICR1_PA_Pos) /*!< 0x00000200 */ |
6352 | #define RI_CICR1_PA_10 (0x0400UL << RI_CICR1_PA_Pos) /*!< 0x00000400 */ |
6353 | #define RI_CICR1_PA_10 (0x0400UL << RI_CICR1_PA_Pos) /*!< 0x00000400 */ |
6353 | #define RI_CICR1_PA_11 (0x0800UL << RI_CICR1_PA_Pos) /*!< 0x00000800 */ |
6354 | #define RI_CICR1_PA_11 (0x0800UL << RI_CICR1_PA_Pos) /*!< 0x00000800 */ |
6354 | #define RI_CICR1_PA_12 (0x1000UL << RI_CICR1_PA_Pos) /*!< 0x00001000 */ |
6355 | #define RI_CICR1_PA_12 (0x1000UL << RI_CICR1_PA_Pos) /*!< 0x00001000 */ |
6355 | #define RI_CICR1_PA_13 (0x2000UL << RI_CICR1_PA_Pos) /*!< 0x00002000 */ |
6356 | #define RI_CICR1_PA_13 (0x2000UL << RI_CICR1_PA_Pos) /*!< 0x00002000 */ |
6356 | #define RI_CICR1_PA_14 (0x4000UL << RI_CICR1_PA_Pos) /*!< 0x00004000 */ |
6357 | #define RI_CICR1_PA_14 (0x4000UL << RI_CICR1_PA_Pos) /*!< 0x00004000 */ |
6357 | #define RI_CICR1_PA_15 (0x8000UL << RI_CICR1_PA_Pos) /*!< 0x00008000 */ |
6358 | #define RI_CICR1_PA_15 (0x8000UL << RI_CICR1_PA_Pos) /*!< 0x00008000 */ |
6358 | |
6359 | 6359 | /******************** Bit definition for RI_ASMR2 register ********************/ |
|
6360 | /******************** Bit definition for RI_ASMR2 register ********************/ |
6360 | #define RI_ASMR2_PB_Pos (0U) |
6361 | #define RI_ASMR2_PB_Pos (0U) |
6361 | #define RI_ASMR2_PB_Msk (0xFFFFUL << RI_ASMR2_PB_Pos) /*!< 0x0000FFFF */ |
6362 | #define RI_ASMR2_PB_Msk (0xFFFFUL << RI_ASMR2_PB_Pos) /*!< 0x0000FFFF */ |
6362 | #define RI_ASMR2_PB RI_ASMR2_PB_Msk /*!< PB[15:0] Port B selection */ |
6363 | #define RI_ASMR2_PB RI_ASMR2_PB_Msk /*!< PB[15:0] Port B selection */ |
6363 | #define RI_ASMR2_PB_0 (0x0001UL << RI_ASMR2_PB_Pos) /*!< 0x00000001 */ |
6364 | #define RI_ASMR2_PB_0 (0x0001UL << RI_ASMR2_PB_Pos) /*!< 0x00000001 */ |
6364 | #define RI_ASMR2_PB_1 (0x0002UL << RI_ASMR2_PB_Pos) /*!< 0x00000002 */ |
6365 | #define RI_ASMR2_PB_1 (0x0002UL << RI_ASMR2_PB_Pos) /*!< 0x00000002 */ |
6365 | #define RI_ASMR2_PB_2 (0x0004UL << RI_ASMR2_PB_Pos) /*!< 0x00000004 */ |
6366 | #define RI_ASMR2_PB_2 (0x0004UL << RI_ASMR2_PB_Pos) /*!< 0x00000004 */ |
6366 | #define RI_ASMR2_PB_3 (0x0008UL << RI_ASMR2_PB_Pos) /*!< 0x00000008 */ |
6367 | #define RI_ASMR2_PB_3 (0x0008UL << RI_ASMR2_PB_Pos) /*!< 0x00000008 */ |
6367 | #define RI_ASMR2_PB_4 (0x0010UL << RI_ASMR2_PB_Pos) /*!< 0x00000010 */ |
6368 | #define RI_ASMR2_PB_4 (0x0010UL << RI_ASMR2_PB_Pos) /*!< 0x00000010 */ |
6368 | #define RI_ASMR2_PB_5 (0x0020UL << RI_ASMR2_PB_Pos) /*!< 0x00000020 */ |
6369 | #define RI_ASMR2_PB_5 (0x0020UL << RI_ASMR2_PB_Pos) /*!< 0x00000020 */ |
6369 | #define RI_ASMR2_PB_6 (0x0040UL << RI_ASMR2_PB_Pos) /*!< 0x00000040 */ |
6370 | #define RI_ASMR2_PB_6 (0x0040UL << RI_ASMR2_PB_Pos) /*!< 0x00000040 */ |
6370 | #define RI_ASMR2_PB_7 (0x0080UL << RI_ASMR2_PB_Pos) /*!< 0x00000080 */ |
6371 | #define RI_ASMR2_PB_7 (0x0080UL << RI_ASMR2_PB_Pos) /*!< 0x00000080 */ |
6371 | #define RI_ASMR2_PB_8 (0x0100UL << RI_ASMR2_PB_Pos) /*!< 0x00000100 */ |
6372 | #define RI_ASMR2_PB_8 (0x0100UL << RI_ASMR2_PB_Pos) /*!< 0x00000100 */ |
6372 | #define RI_ASMR2_PB_9 (0x0200UL << RI_ASMR2_PB_Pos) /*!< 0x00000200 */ |
6373 | #define RI_ASMR2_PB_9 (0x0200UL << RI_ASMR2_PB_Pos) /*!< 0x00000200 */ |
6373 | #define RI_ASMR2_PB_10 (0x0400UL << RI_ASMR2_PB_Pos) /*!< 0x00000400 */ |
6374 | #define RI_ASMR2_PB_10 (0x0400UL << RI_ASMR2_PB_Pos) /*!< 0x00000400 */ |
6374 | #define RI_ASMR2_PB_11 (0x0800UL << RI_ASMR2_PB_Pos) /*!< 0x00000800 */ |
6375 | #define RI_ASMR2_PB_11 (0x0800UL << RI_ASMR2_PB_Pos) /*!< 0x00000800 */ |
6375 | #define RI_ASMR2_PB_12 (0x1000UL << RI_ASMR2_PB_Pos) /*!< 0x00001000 */ |
6376 | #define RI_ASMR2_PB_12 (0x1000UL << RI_ASMR2_PB_Pos) /*!< 0x00001000 */ |
6376 | #define RI_ASMR2_PB_13 (0x2000UL << RI_ASMR2_PB_Pos) /*!< 0x00002000 */ |
6377 | #define RI_ASMR2_PB_13 (0x2000UL << RI_ASMR2_PB_Pos) /*!< 0x00002000 */ |
6377 | #define RI_ASMR2_PB_14 (0x4000UL << RI_ASMR2_PB_Pos) /*!< 0x00004000 */ |
6378 | #define RI_ASMR2_PB_14 (0x4000UL << RI_ASMR2_PB_Pos) /*!< 0x00004000 */ |
6378 | #define RI_ASMR2_PB_15 (0x8000UL << RI_ASMR2_PB_Pos) /*!< 0x00008000 */ |
6379 | #define RI_ASMR2_PB_15 (0x8000UL << RI_ASMR2_PB_Pos) /*!< 0x00008000 */ |
6379 | |
6380 | 6380 | /******************** Bit definition for RI_CMR2 register ********************/ |
|
6381 | /******************** Bit definition for RI_CMR2 register ********************/ |
6381 | #define RI_CMR2_PB_Pos (0U) |
6382 | #define RI_CMR2_PB_Pos (0U) |
6382 | #define RI_CMR2_PB_Msk (0xFFFFUL << RI_CMR2_PB_Pos) /*!< 0x0000FFFF */ |
6383 | #define RI_CMR2_PB_Msk (0xFFFFUL << RI_CMR2_PB_Pos) /*!< 0x0000FFFF */ |
6383 | #define RI_CMR2_PB RI_CMR2_PB_Msk /*!< PB[15:0] Port B selection */ |
6384 | #define RI_CMR2_PB RI_CMR2_PB_Msk /*!< PB[15:0] Port B selection */ |
6384 | #define RI_CMR2_PB_0 (0x0001UL << RI_CMR2_PB_Pos) /*!< 0x00000001 */ |
6385 | #define RI_CMR2_PB_0 (0x0001UL << RI_CMR2_PB_Pos) /*!< 0x00000001 */ |
6385 | #define RI_CMR2_PB_1 (0x0002UL << RI_CMR2_PB_Pos) /*!< 0x00000002 */ |
6386 | #define RI_CMR2_PB_1 (0x0002UL << RI_CMR2_PB_Pos) /*!< 0x00000002 */ |
6386 | #define RI_CMR2_PB_2 (0x0004UL << RI_CMR2_PB_Pos) /*!< 0x00000004 */ |
6387 | #define RI_CMR2_PB_2 (0x0004UL << RI_CMR2_PB_Pos) /*!< 0x00000004 */ |
6387 | #define RI_CMR2_PB_3 (0x0008UL << RI_CMR2_PB_Pos) /*!< 0x00000008 */ |
6388 | #define RI_CMR2_PB_3 (0x0008UL << RI_CMR2_PB_Pos) /*!< 0x00000008 */ |
6388 | #define RI_CMR2_PB_4 (0x0010UL << RI_CMR2_PB_Pos) /*!< 0x00000010 */ |
6389 | #define RI_CMR2_PB_4 (0x0010UL << RI_CMR2_PB_Pos) /*!< 0x00000010 */ |
6389 | #define RI_CMR2_PB_5 (0x0020UL << RI_CMR2_PB_Pos) /*!< 0x00000020 */ |
6390 | #define RI_CMR2_PB_5 (0x0020UL << RI_CMR2_PB_Pos) /*!< 0x00000020 */ |
6390 | #define RI_CMR2_PB_6 (0x0040UL << RI_CMR2_PB_Pos) /*!< 0x00000040 */ |
6391 | #define RI_CMR2_PB_6 (0x0040UL << RI_CMR2_PB_Pos) /*!< 0x00000040 */ |
6391 | #define RI_CMR2_PB_7 (0x0080UL << RI_CMR2_PB_Pos) /*!< 0x00000080 */ |
6392 | #define RI_CMR2_PB_7 (0x0080UL << RI_CMR2_PB_Pos) /*!< 0x00000080 */ |
6392 | #define RI_CMR2_PB_8 (0x0100UL << RI_CMR2_PB_Pos) /*!< 0x00000100 */ |
6393 | #define RI_CMR2_PB_8 (0x0100UL << RI_CMR2_PB_Pos) /*!< 0x00000100 */ |
6393 | #define RI_CMR2_PB_9 (0x0200UL << RI_CMR2_PB_Pos) /*!< 0x00000200 */ |
6394 | #define RI_CMR2_PB_9 (0x0200UL << RI_CMR2_PB_Pos) /*!< 0x00000200 */ |
6394 | #define RI_CMR2_PB_10 (0x0400UL << RI_CMR2_PB_Pos) /*!< 0x00000400 */ |
6395 | #define RI_CMR2_PB_10 (0x0400UL << RI_CMR2_PB_Pos) /*!< 0x00000400 */ |
6395 | #define RI_CMR2_PB_11 (0x0800UL << RI_CMR2_PB_Pos) /*!< 0x00000800 */ |
6396 | #define RI_CMR2_PB_11 (0x0800UL << RI_CMR2_PB_Pos) /*!< 0x00000800 */ |
6396 | #define RI_CMR2_PB_12 (0x1000UL << RI_CMR2_PB_Pos) /*!< 0x00001000 */ |
6397 | #define RI_CMR2_PB_12 (0x1000UL << RI_CMR2_PB_Pos) /*!< 0x00001000 */ |
6397 | #define RI_CMR2_PB_13 (0x2000UL << RI_CMR2_PB_Pos) /*!< 0x00002000 */ |
6398 | #define RI_CMR2_PB_13 (0x2000UL << RI_CMR2_PB_Pos) /*!< 0x00002000 */ |
6398 | #define RI_CMR2_PB_14 (0x4000UL << RI_CMR2_PB_Pos) /*!< 0x00004000 */ |
6399 | #define RI_CMR2_PB_14 (0x4000UL << RI_CMR2_PB_Pos) /*!< 0x00004000 */ |
6399 | #define RI_CMR2_PB_15 (0x8000UL << RI_CMR2_PB_Pos) /*!< 0x00008000 */ |
6400 | #define RI_CMR2_PB_15 (0x8000UL << RI_CMR2_PB_Pos) /*!< 0x00008000 */ |
6400 | |
6401 | 6401 | /******************** Bit definition for RI_CICR2 register ********************/ |
|
6402 | /******************** Bit definition for RI_CICR2 register ********************/ |
6402 | #define RI_CICR2_PB_Pos (0U) |
6403 | #define RI_CICR2_PB_Pos (0U) |
6403 | #define RI_CICR2_PB_Msk (0xFFFFUL << RI_CICR2_PB_Pos) /*!< 0x0000FFFF */ |
6404 | #define RI_CICR2_PB_Msk (0xFFFFUL << RI_CICR2_PB_Pos) /*!< 0x0000FFFF */ |
6404 | #define RI_CICR2_PB RI_CICR2_PB_Msk /*!< PB[15:0] Port B selection */ |
6405 | #define RI_CICR2_PB RI_CICR2_PB_Msk /*!< PB[15:0] Port B selection */ |
6405 | #define RI_CICR2_PB_0 (0x0001UL << RI_CICR2_PB_Pos) /*!< 0x00000001 */ |
6406 | #define RI_CICR2_PB_0 (0x0001UL << RI_CICR2_PB_Pos) /*!< 0x00000001 */ |
6406 | #define RI_CICR2_PB_1 (0x0002UL << RI_CICR2_PB_Pos) /*!< 0x00000002 */ |
6407 | #define RI_CICR2_PB_1 (0x0002UL << RI_CICR2_PB_Pos) /*!< 0x00000002 */ |
6407 | #define RI_CICR2_PB_2 (0x0004UL << RI_CICR2_PB_Pos) /*!< 0x00000004 */ |
6408 | #define RI_CICR2_PB_2 (0x0004UL << RI_CICR2_PB_Pos) /*!< 0x00000004 */ |
6408 | #define RI_CICR2_PB_3 (0x0008UL << RI_CICR2_PB_Pos) /*!< 0x00000008 */ |
6409 | #define RI_CICR2_PB_3 (0x0008UL << RI_CICR2_PB_Pos) /*!< 0x00000008 */ |
6409 | #define RI_CICR2_PB_4 (0x0010UL << RI_CICR2_PB_Pos) /*!< 0x00000010 */ |
6410 | #define RI_CICR2_PB_4 (0x0010UL << RI_CICR2_PB_Pos) /*!< 0x00000010 */ |
6410 | #define RI_CICR2_PB_5 (0x0020UL << RI_CICR2_PB_Pos) /*!< 0x00000020 */ |
6411 | #define RI_CICR2_PB_5 (0x0020UL << RI_CICR2_PB_Pos) /*!< 0x00000020 */ |
6411 | #define RI_CICR2_PB_6 (0x0040UL << RI_CICR2_PB_Pos) /*!< 0x00000040 */ |
6412 | #define RI_CICR2_PB_6 (0x0040UL << RI_CICR2_PB_Pos) /*!< 0x00000040 */ |
6412 | #define RI_CICR2_PB_7 (0x0080UL << RI_CICR2_PB_Pos) /*!< 0x00000080 */ |
6413 | #define RI_CICR2_PB_7 (0x0080UL << RI_CICR2_PB_Pos) /*!< 0x00000080 */ |
6413 | #define RI_CICR2_PB_8 (0x0100UL << RI_CICR2_PB_Pos) /*!< 0x00000100 */ |
6414 | #define RI_CICR2_PB_8 (0x0100UL << RI_CICR2_PB_Pos) /*!< 0x00000100 */ |
6414 | #define RI_CICR2_PB_9 (0x0200UL << RI_CICR2_PB_Pos) /*!< 0x00000200 */ |
6415 | #define RI_CICR2_PB_9 (0x0200UL << RI_CICR2_PB_Pos) /*!< 0x00000200 */ |
6415 | #define RI_CICR2_PB_10 (0x0400UL << RI_CICR2_PB_Pos) /*!< 0x00000400 */ |
6416 | #define RI_CICR2_PB_10 (0x0400UL << RI_CICR2_PB_Pos) /*!< 0x00000400 */ |
6416 | #define RI_CICR2_PB_11 (0x0800UL << RI_CICR2_PB_Pos) /*!< 0x00000800 */ |
6417 | #define RI_CICR2_PB_11 (0x0800UL << RI_CICR2_PB_Pos) /*!< 0x00000800 */ |
6417 | #define RI_CICR2_PB_12 (0x1000UL << RI_CICR2_PB_Pos) /*!< 0x00001000 */ |
6418 | #define RI_CICR2_PB_12 (0x1000UL << RI_CICR2_PB_Pos) /*!< 0x00001000 */ |
6418 | #define RI_CICR2_PB_13 (0x2000UL << RI_CICR2_PB_Pos) /*!< 0x00002000 */ |
6419 | #define RI_CICR2_PB_13 (0x2000UL << RI_CICR2_PB_Pos) /*!< 0x00002000 */ |
6419 | #define RI_CICR2_PB_14 (0x4000UL << RI_CICR2_PB_Pos) /*!< 0x00004000 */ |
6420 | #define RI_CICR2_PB_14 (0x4000UL << RI_CICR2_PB_Pos) /*!< 0x00004000 */ |
6420 | #define RI_CICR2_PB_15 (0x8000UL << RI_CICR2_PB_Pos) /*!< 0x00008000 */ |
6421 | #define RI_CICR2_PB_15 (0x8000UL << RI_CICR2_PB_Pos) /*!< 0x00008000 */ |
6421 | |
6422 | 6422 | /******************** Bit definition for RI_ASMR3 register ********************/ |
|
6423 | /******************** Bit definition for RI_ASMR3 register ********************/ |
6423 | #define RI_ASMR3_PC_Pos (0U) |
6424 | #define RI_ASMR3_PC_Pos (0U) |
6424 | #define RI_ASMR3_PC_Msk (0xFFFFUL << RI_ASMR3_PC_Pos) /*!< 0x0000FFFF */ |
6425 | #define RI_ASMR3_PC_Msk (0xFFFFUL << RI_ASMR3_PC_Pos) /*!< 0x0000FFFF */ |
6425 | #define RI_ASMR3_PC RI_ASMR3_PC_Msk /*!< PC[15:0] Port C selection */ |
6426 | #define RI_ASMR3_PC RI_ASMR3_PC_Msk /*!< PC[15:0] Port C selection */ |
6426 | #define RI_ASMR3_PC_0 (0x0001UL << RI_ASMR3_PC_Pos) /*!< 0x00000001 */ |
6427 | #define RI_ASMR3_PC_0 (0x0001UL << RI_ASMR3_PC_Pos) /*!< 0x00000001 */ |
6427 | #define RI_ASMR3_PC_1 (0x0002UL << RI_ASMR3_PC_Pos) /*!< 0x00000002 */ |
6428 | #define RI_ASMR3_PC_1 (0x0002UL << RI_ASMR3_PC_Pos) /*!< 0x00000002 */ |
6428 | #define RI_ASMR3_PC_2 (0x0004UL << RI_ASMR3_PC_Pos) /*!< 0x00000004 */ |
6429 | #define RI_ASMR3_PC_2 (0x0004UL << RI_ASMR3_PC_Pos) /*!< 0x00000004 */ |
6429 | #define RI_ASMR3_PC_3 (0x0008UL << RI_ASMR3_PC_Pos) /*!< 0x00000008 */ |
6430 | #define RI_ASMR3_PC_3 (0x0008UL << RI_ASMR3_PC_Pos) /*!< 0x00000008 */ |
6430 | #define RI_ASMR3_PC_4 (0x0010UL << RI_ASMR3_PC_Pos) /*!< 0x00000010 */ |
6431 | #define RI_ASMR3_PC_4 (0x0010UL << RI_ASMR3_PC_Pos) /*!< 0x00000010 */ |
6431 | #define RI_ASMR3_PC_5 (0x0020UL << RI_ASMR3_PC_Pos) /*!< 0x00000020 */ |
6432 | #define RI_ASMR3_PC_5 (0x0020UL << RI_ASMR3_PC_Pos) /*!< 0x00000020 */ |
6432 | #define RI_ASMR3_PC_6 (0x0040UL << RI_ASMR3_PC_Pos) /*!< 0x00000040 */ |
6433 | #define RI_ASMR3_PC_6 (0x0040UL << RI_ASMR3_PC_Pos) /*!< 0x00000040 */ |
6433 | #define RI_ASMR3_PC_7 (0x0080UL << RI_ASMR3_PC_Pos) /*!< 0x00000080 */ |
6434 | #define RI_ASMR3_PC_7 (0x0080UL << RI_ASMR3_PC_Pos) /*!< 0x00000080 */ |
6434 | #define RI_ASMR3_PC_8 (0x0100UL << RI_ASMR3_PC_Pos) /*!< 0x00000100 */ |
6435 | #define RI_ASMR3_PC_8 (0x0100UL << RI_ASMR3_PC_Pos) /*!< 0x00000100 */ |
6435 | #define RI_ASMR3_PC_9 (0x0200UL << RI_ASMR3_PC_Pos) /*!< 0x00000200 */ |
6436 | #define RI_ASMR3_PC_9 (0x0200UL << RI_ASMR3_PC_Pos) /*!< 0x00000200 */ |
6436 | #define RI_ASMR3_PC_10 (0x0400UL << RI_ASMR3_PC_Pos) /*!< 0x00000400 */ |
6437 | #define RI_ASMR3_PC_10 (0x0400UL << RI_ASMR3_PC_Pos) /*!< 0x00000400 */ |
6437 | #define RI_ASMR3_PC_11 (0x0800UL << RI_ASMR3_PC_Pos) /*!< 0x00000800 */ |
6438 | #define RI_ASMR3_PC_11 (0x0800UL << RI_ASMR3_PC_Pos) /*!< 0x00000800 */ |
6438 | #define RI_ASMR3_PC_12 (0x1000UL << RI_ASMR3_PC_Pos) /*!< 0x00001000 */ |
6439 | #define RI_ASMR3_PC_12 (0x1000UL << RI_ASMR3_PC_Pos) /*!< 0x00001000 */ |
6439 | #define RI_ASMR3_PC_13 (0x2000UL << RI_ASMR3_PC_Pos) /*!< 0x00002000 */ |
6440 | #define RI_ASMR3_PC_13 (0x2000UL << RI_ASMR3_PC_Pos) /*!< 0x00002000 */ |
6440 | #define RI_ASMR3_PC_14 (0x4000UL << RI_ASMR3_PC_Pos) /*!< 0x00004000 */ |
6441 | #define RI_ASMR3_PC_14 (0x4000UL << RI_ASMR3_PC_Pos) /*!< 0x00004000 */ |
6441 | #define RI_ASMR3_PC_15 (0x8000UL << RI_ASMR3_PC_Pos) /*!< 0x00008000 */ |
6442 | #define RI_ASMR3_PC_15 (0x8000UL << RI_ASMR3_PC_Pos) /*!< 0x00008000 */ |
6442 | |
6443 | 6443 | /******************** Bit definition for RI_CMR3 register ********************/ |
|
6444 | /******************** Bit definition for RI_CMR3 register ********************/ |
6444 | #define RI_CMR3_PC_Pos (0U) |
6445 | #define RI_CMR3_PC_Pos (0U) |
6445 | #define RI_CMR3_PC_Msk (0xFFFFUL << RI_CMR3_PC_Pos) /*!< 0x0000FFFF */ |
6446 | #define RI_CMR3_PC_Msk (0xFFFFUL << RI_CMR3_PC_Pos) /*!< 0x0000FFFF */ |
6446 | #define RI_CMR3_PC RI_CMR3_PC_Msk /*!< PC[15:0] Port C selection */ |
6447 | #define RI_CMR3_PC RI_CMR3_PC_Msk /*!< PC[15:0] Port C selection */ |
6447 | #define RI_CMR3_PC_0 (0x0001UL << RI_CMR3_PC_Pos) /*!< 0x00000001 */ |
6448 | #define RI_CMR3_PC_0 (0x0001UL << RI_CMR3_PC_Pos) /*!< 0x00000001 */ |
6448 | #define RI_CMR3_PC_1 (0x0002UL << RI_CMR3_PC_Pos) /*!< 0x00000002 */ |
6449 | #define RI_CMR3_PC_1 (0x0002UL << RI_CMR3_PC_Pos) /*!< 0x00000002 */ |
6449 | #define RI_CMR3_PC_2 (0x0004UL << RI_CMR3_PC_Pos) /*!< 0x00000004 */ |
6450 | #define RI_CMR3_PC_2 (0x0004UL << RI_CMR3_PC_Pos) /*!< 0x00000004 */ |
6450 | #define RI_CMR3_PC_3 (0x0008UL << RI_CMR3_PC_Pos) /*!< 0x00000008 */ |
6451 | #define RI_CMR3_PC_3 (0x0008UL << RI_CMR3_PC_Pos) /*!< 0x00000008 */ |
6451 | #define RI_CMR3_PC_4 (0x0010UL << RI_CMR3_PC_Pos) /*!< 0x00000010 */ |
6452 | #define RI_CMR3_PC_4 (0x0010UL << RI_CMR3_PC_Pos) /*!< 0x00000010 */ |
6452 | #define RI_CMR3_PC_5 (0x0020UL << RI_CMR3_PC_Pos) /*!< 0x00000020 */ |
6453 | #define RI_CMR3_PC_5 (0x0020UL << RI_CMR3_PC_Pos) /*!< 0x00000020 */ |
6453 | #define RI_CMR3_PC_6 (0x0040UL << RI_CMR3_PC_Pos) /*!< 0x00000040 */ |
6454 | #define RI_CMR3_PC_6 (0x0040UL << RI_CMR3_PC_Pos) /*!< 0x00000040 */ |
6454 | #define RI_CMR3_PC_7 (0x0080UL << RI_CMR3_PC_Pos) /*!< 0x00000080 */ |
6455 | #define RI_CMR3_PC_7 (0x0080UL << RI_CMR3_PC_Pos) /*!< 0x00000080 */ |
6455 | #define RI_CMR3_PC_8 (0x0100UL << RI_CMR3_PC_Pos) /*!< 0x00000100 */ |
6456 | #define RI_CMR3_PC_8 (0x0100UL << RI_CMR3_PC_Pos) /*!< 0x00000100 */ |
6456 | #define RI_CMR3_PC_9 (0x0200UL << RI_CMR3_PC_Pos) /*!< 0x00000200 */ |
6457 | #define RI_CMR3_PC_9 (0x0200UL << RI_CMR3_PC_Pos) /*!< 0x00000200 */ |
6457 | #define RI_CMR3_PC_10 (0x0400UL << RI_CMR3_PC_Pos) /*!< 0x00000400 */ |
6458 | #define RI_CMR3_PC_10 (0x0400UL << RI_CMR3_PC_Pos) /*!< 0x00000400 */ |
6458 | #define RI_CMR3_PC_11 (0x0800UL << RI_CMR3_PC_Pos) /*!< 0x00000800 */ |
6459 | #define RI_CMR3_PC_11 (0x0800UL << RI_CMR3_PC_Pos) /*!< 0x00000800 */ |
6459 | #define RI_CMR3_PC_12 (0x1000UL << RI_CMR3_PC_Pos) /*!< 0x00001000 */ |
6460 | #define RI_CMR3_PC_12 (0x1000UL << RI_CMR3_PC_Pos) /*!< 0x00001000 */ |
6460 | #define RI_CMR3_PC_13 (0x2000UL << RI_CMR3_PC_Pos) /*!< 0x00002000 */ |
6461 | #define RI_CMR3_PC_13 (0x2000UL << RI_CMR3_PC_Pos) /*!< 0x00002000 */ |
6461 | #define RI_CMR3_PC_14 (0x4000UL << RI_CMR3_PC_Pos) /*!< 0x00004000 */ |
6462 | #define RI_CMR3_PC_14 (0x4000UL << RI_CMR3_PC_Pos) /*!< 0x00004000 */ |
6462 | #define RI_CMR3_PC_15 (0x8000UL << RI_CMR3_PC_Pos) /*!< 0x00008000 */ |
6463 | #define RI_CMR3_PC_15 (0x8000UL << RI_CMR3_PC_Pos) /*!< 0x00008000 */ |
6463 | |
6464 | 6464 | /******************** Bit definition for RI_CICR3 register ********************/ |
|
6465 | /******************** Bit definition for RI_CICR3 register ********************/ |
6465 | #define RI_CICR3_PC_Pos (0U) |
6466 | #define RI_CICR3_PC_Pos (0U) |
6466 | #define RI_CICR3_PC_Msk (0xFFFFUL << RI_CICR3_PC_Pos) /*!< 0x0000FFFF */ |
6467 | #define RI_CICR3_PC_Msk (0xFFFFUL << RI_CICR3_PC_Pos) /*!< 0x0000FFFF */ |
6467 | #define RI_CICR3_PC RI_CICR3_PC_Msk /*!< PC[15:0] Port C selection */ |
6468 | #define RI_CICR3_PC RI_CICR3_PC_Msk /*!< PC[15:0] Port C selection */ |
6468 | #define RI_CICR3_PC_0 (0x0001UL << RI_CICR3_PC_Pos) /*!< 0x00000001 */ |
6469 | #define RI_CICR3_PC_0 (0x0001UL << RI_CICR3_PC_Pos) /*!< 0x00000001 */ |
6469 | #define RI_CICR3_PC_1 (0x0002UL << RI_CICR3_PC_Pos) /*!< 0x00000002 */ |
6470 | #define RI_CICR3_PC_1 (0x0002UL << RI_CICR3_PC_Pos) /*!< 0x00000002 */ |
6470 | #define RI_CICR3_PC_2 (0x0004UL << RI_CICR3_PC_Pos) /*!< 0x00000004 */ |
6471 | #define RI_CICR3_PC_2 (0x0004UL << RI_CICR3_PC_Pos) /*!< 0x00000004 */ |
6471 | #define RI_CICR3_PC_3 (0x0008UL << RI_CICR3_PC_Pos) /*!< 0x00000008 */ |
6472 | #define RI_CICR3_PC_3 (0x0008UL << RI_CICR3_PC_Pos) /*!< 0x00000008 */ |
6472 | #define RI_CICR3_PC_4 (0x0010UL << RI_CICR3_PC_Pos) /*!< 0x00000010 */ |
6473 | #define RI_CICR3_PC_4 (0x0010UL << RI_CICR3_PC_Pos) /*!< 0x00000010 */ |
6473 | #define RI_CICR3_PC_5 (0x0020UL << RI_CICR3_PC_Pos) /*!< 0x00000020 */ |
6474 | #define RI_CICR3_PC_5 (0x0020UL << RI_CICR3_PC_Pos) /*!< 0x00000020 */ |
6474 | #define RI_CICR3_PC_6 (0x0040UL << RI_CICR3_PC_Pos) /*!< 0x00000040 */ |
6475 | #define RI_CICR3_PC_6 (0x0040UL << RI_CICR3_PC_Pos) /*!< 0x00000040 */ |
6475 | #define RI_CICR3_PC_7 (0x0080UL << RI_CICR3_PC_Pos) /*!< 0x00000080 */ |
6476 | #define RI_CICR3_PC_7 (0x0080UL << RI_CICR3_PC_Pos) /*!< 0x00000080 */ |
6476 | #define RI_CICR3_PC_8 (0x0100UL << RI_CICR3_PC_Pos) /*!< 0x00000100 */ |
6477 | #define RI_CICR3_PC_8 (0x0100UL << RI_CICR3_PC_Pos) /*!< 0x00000100 */ |
6477 | #define RI_CICR3_PC_9 (0x0200UL << RI_CICR3_PC_Pos) /*!< 0x00000200 */ |
6478 | #define RI_CICR3_PC_9 (0x0200UL << RI_CICR3_PC_Pos) /*!< 0x00000200 */ |
6478 | #define RI_CICR3_PC_10 (0x0400UL << RI_CICR3_PC_Pos) /*!< 0x00000400 */ |
6479 | #define RI_CICR3_PC_10 (0x0400UL << RI_CICR3_PC_Pos) /*!< 0x00000400 */ |
6479 | #define RI_CICR3_PC_11 (0x0800UL << RI_CICR3_PC_Pos) /*!< 0x00000800 */ |
6480 | #define RI_CICR3_PC_11 (0x0800UL << RI_CICR3_PC_Pos) /*!< 0x00000800 */ |
6480 | #define RI_CICR3_PC_12 (0x1000UL << RI_CICR3_PC_Pos) /*!< 0x00001000 */ |
6481 | #define RI_CICR3_PC_12 (0x1000UL << RI_CICR3_PC_Pos) /*!< 0x00001000 */ |
6481 | #define RI_CICR3_PC_13 (0x2000UL << RI_CICR3_PC_Pos) /*!< 0x00002000 */ |
6482 | #define RI_CICR3_PC_13 (0x2000UL << RI_CICR3_PC_Pos) /*!< 0x00002000 */ |
6482 | #define RI_CICR3_PC_14 (0x4000UL << RI_CICR3_PC_Pos) /*!< 0x00004000 */ |
6483 | #define RI_CICR3_PC_14 (0x4000UL << RI_CICR3_PC_Pos) /*!< 0x00004000 */ |
6483 | #define RI_CICR3_PC_15 (0x8000UL << RI_CICR3_PC_Pos) /*!< 0x00008000 */ |
6484 | #define RI_CICR3_PC_15 (0x8000UL << RI_CICR3_PC_Pos) /*!< 0x00008000 */ |
6484 | |
6485 | 6485 | /******************** Bit definition for RI_ASMR4 register ********************/ |
|
6486 | /******************** Bit definition for RI_ASMR4 register ********************/ |
6486 | #define RI_ASMR4_PF_Pos (0U) |
6487 | #define RI_ASMR4_PF_Pos (0U) |
6487 | #define RI_ASMR4_PF_Msk (0xFFFFUL << RI_ASMR4_PF_Pos) /*!< 0x0000FFFF */ |
6488 | #define RI_ASMR4_PF_Msk (0xFFFFUL << RI_ASMR4_PF_Pos) /*!< 0x0000FFFF */ |
6488 | #define RI_ASMR4_PF RI_ASMR4_PF_Msk /*!< PF[15:0] Port F selection */ |
6489 | #define RI_ASMR4_PF RI_ASMR4_PF_Msk /*!< PF[15:0] Port F selection */ |
6489 | #define RI_ASMR4_PF_0 (0x0001UL << RI_ASMR4_PF_Pos) /*!< 0x00000001 */ |
6490 | #define RI_ASMR4_PF_0 (0x0001UL << RI_ASMR4_PF_Pos) /*!< 0x00000001 */ |
6490 | #define RI_ASMR4_PF_1 (0x0002UL << RI_ASMR4_PF_Pos) /*!< 0x00000002 */ |
6491 | #define RI_ASMR4_PF_1 (0x0002UL << RI_ASMR4_PF_Pos) /*!< 0x00000002 */ |
6491 | #define RI_ASMR4_PF_2 (0x0004UL << RI_ASMR4_PF_Pos) /*!< 0x00000004 */ |
6492 | #define RI_ASMR4_PF_2 (0x0004UL << RI_ASMR4_PF_Pos) /*!< 0x00000004 */ |
6492 | #define RI_ASMR4_PF_3 (0x0008UL << RI_ASMR4_PF_Pos) /*!< 0x00000008 */ |
6493 | #define RI_ASMR4_PF_3 (0x0008UL << RI_ASMR4_PF_Pos) /*!< 0x00000008 */ |
6493 | #define RI_ASMR4_PF_4 (0x0010UL << RI_ASMR4_PF_Pos) /*!< 0x00000010 */ |
6494 | #define RI_ASMR4_PF_4 (0x0010UL << RI_ASMR4_PF_Pos) /*!< 0x00000010 */ |
6494 | #define RI_ASMR4_PF_5 (0x0020UL << RI_ASMR4_PF_Pos) /*!< 0x00000020 */ |
6495 | #define RI_ASMR4_PF_5 (0x0020UL << RI_ASMR4_PF_Pos) /*!< 0x00000020 */ |
6495 | #define RI_ASMR4_PF_6 (0x0040UL << RI_ASMR4_PF_Pos) /*!< 0x00000040 */ |
6496 | #define RI_ASMR4_PF_6 (0x0040UL << RI_ASMR4_PF_Pos) /*!< 0x00000040 */ |
6496 | #define RI_ASMR4_PF_7 (0x0080UL << RI_ASMR4_PF_Pos) /*!< 0x00000080 */ |
6497 | #define RI_ASMR4_PF_7 (0x0080UL << RI_ASMR4_PF_Pos) /*!< 0x00000080 */ |
6497 | #define RI_ASMR4_PF_8 (0x0100UL << RI_ASMR4_PF_Pos) /*!< 0x00000100 */ |
6498 | #define RI_ASMR4_PF_8 (0x0100UL << RI_ASMR4_PF_Pos) /*!< 0x00000100 */ |
6498 | #define RI_ASMR4_PF_9 (0x0200UL << RI_ASMR4_PF_Pos) /*!< 0x00000200 */ |
6499 | #define RI_ASMR4_PF_9 (0x0200UL << RI_ASMR4_PF_Pos) /*!< 0x00000200 */ |
6499 | #define RI_ASMR4_PF_10 (0x0400UL << RI_ASMR4_PF_Pos) /*!< 0x00000400 */ |
6500 | #define RI_ASMR4_PF_10 (0x0400UL << RI_ASMR4_PF_Pos) /*!< 0x00000400 */ |
6500 | #define RI_ASMR4_PF_11 (0x0800UL << RI_ASMR4_PF_Pos) /*!< 0x00000800 */ |
6501 | #define RI_ASMR4_PF_11 (0x0800UL << RI_ASMR4_PF_Pos) /*!< 0x00000800 */ |
6501 | #define RI_ASMR4_PF_12 (0x1000UL << RI_ASMR4_PF_Pos) /*!< 0x00001000 */ |
6502 | #define RI_ASMR4_PF_12 (0x1000UL << RI_ASMR4_PF_Pos) /*!< 0x00001000 */ |
6502 | #define RI_ASMR4_PF_13 (0x2000UL << RI_ASMR4_PF_Pos) /*!< 0x00002000 */ |
6503 | #define RI_ASMR4_PF_13 (0x2000UL << RI_ASMR4_PF_Pos) /*!< 0x00002000 */ |
6503 | #define RI_ASMR4_PF_14 (0x4000UL << RI_ASMR4_PF_Pos) /*!< 0x00004000 */ |
6504 | #define RI_ASMR4_PF_14 (0x4000UL << RI_ASMR4_PF_Pos) /*!< 0x00004000 */ |
6504 | #define RI_ASMR4_PF_15 (0x8000UL << RI_ASMR4_PF_Pos) /*!< 0x00008000 */ |
6505 | #define RI_ASMR4_PF_15 (0x8000UL << RI_ASMR4_PF_Pos) /*!< 0x00008000 */ |
6505 | |
6506 | 6506 | /******************** Bit definition for RI_CMR4 register ********************/ |
|
6507 | /******************** Bit definition for RI_CMR4 register ********************/ |
6507 | #define RI_CMR4_PF_Pos (0U) |
6508 | #define RI_CMR4_PF_Pos (0U) |
6508 | #define RI_CMR4_PF_Msk (0xFFFFUL << RI_CMR4_PF_Pos) /*!< 0x0000FFFF */ |
6509 | #define RI_CMR4_PF_Msk (0xFFFFUL << RI_CMR4_PF_Pos) /*!< 0x0000FFFF */ |
6509 | #define RI_CMR4_PF RI_CMR4_PF_Msk /*!< PF[15:0] Port F selection */ |
6510 | #define RI_CMR4_PF RI_CMR4_PF_Msk /*!< PF[15:0] Port F selection */ |
6510 | #define RI_CMR4_PF_0 (0x0001UL << RI_CMR4_PF_Pos) /*!< 0x00000001 */ |
6511 | #define RI_CMR4_PF_0 (0x0001UL << RI_CMR4_PF_Pos) /*!< 0x00000001 */ |
6511 | #define RI_CMR4_PF_1 (0x0002UL << RI_CMR4_PF_Pos) /*!< 0x00000002 */ |
6512 | #define RI_CMR4_PF_1 (0x0002UL << RI_CMR4_PF_Pos) /*!< 0x00000002 */ |
6512 | #define RI_CMR4_PF_2 (0x0004UL << RI_CMR4_PF_Pos) /*!< 0x00000004 */ |
6513 | #define RI_CMR4_PF_2 (0x0004UL << RI_CMR4_PF_Pos) /*!< 0x00000004 */ |
6513 | #define RI_CMR4_PF_3 (0x0008UL << RI_CMR4_PF_Pos) /*!< 0x00000008 */ |
6514 | #define RI_CMR4_PF_3 (0x0008UL << RI_CMR4_PF_Pos) /*!< 0x00000008 */ |
6514 | #define RI_CMR4_PF_4 (0x0010UL << RI_CMR4_PF_Pos) /*!< 0x00000010 */ |
6515 | #define RI_CMR4_PF_4 (0x0010UL << RI_CMR4_PF_Pos) /*!< 0x00000010 */ |
6515 | #define RI_CMR4_PF_5 (0x0020UL << RI_CMR4_PF_Pos) /*!< 0x00000020 */ |
6516 | #define RI_CMR4_PF_5 (0x0020UL << RI_CMR4_PF_Pos) /*!< 0x00000020 */ |
6516 | #define RI_CMR4_PF_6 (0x0040UL << RI_CMR4_PF_Pos) /*!< 0x00000040 */ |
6517 | #define RI_CMR4_PF_6 (0x0040UL << RI_CMR4_PF_Pos) /*!< 0x00000040 */ |
6517 | #define RI_CMR4_PF_7 (0x0080UL << RI_CMR4_PF_Pos) /*!< 0x00000080 */ |
6518 | #define RI_CMR4_PF_7 (0x0080UL << RI_CMR4_PF_Pos) /*!< 0x00000080 */ |
6518 | #define RI_CMR4_PF_8 (0x0100UL << RI_CMR4_PF_Pos) /*!< 0x00000100 */ |
6519 | #define RI_CMR4_PF_8 (0x0100UL << RI_CMR4_PF_Pos) /*!< 0x00000100 */ |
6519 | #define RI_CMR4_PF_9 (0x0200UL << RI_CMR4_PF_Pos) /*!< 0x00000200 */ |
6520 | #define RI_CMR4_PF_9 (0x0200UL << RI_CMR4_PF_Pos) /*!< 0x00000200 */ |
6520 | #define RI_CMR4_PF_10 (0x0400UL << RI_CMR4_PF_Pos) /*!< 0x00000400 */ |
6521 | #define RI_CMR4_PF_10 (0x0400UL << RI_CMR4_PF_Pos) /*!< 0x00000400 */ |
6521 | #define RI_CMR4_PF_11 (0x0800UL << RI_CMR4_PF_Pos) /*!< 0x00000800 */ |
6522 | #define RI_CMR4_PF_11 (0x0800UL << RI_CMR4_PF_Pos) /*!< 0x00000800 */ |
6522 | #define RI_CMR4_PF_12 (0x1000UL << RI_CMR4_PF_Pos) /*!< 0x00001000 */ |
6523 | #define RI_CMR4_PF_12 (0x1000UL << RI_CMR4_PF_Pos) /*!< 0x00001000 */ |
6523 | #define RI_CMR4_PF_13 (0x2000UL << RI_CMR4_PF_Pos) /*!< 0x00002000 */ |
6524 | #define RI_CMR4_PF_13 (0x2000UL << RI_CMR4_PF_Pos) /*!< 0x00002000 */ |
6524 | #define RI_CMR4_PF_14 (0x4000UL << RI_CMR4_PF_Pos) /*!< 0x00004000 */ |
6525 | #define RI_CMR4_PF_14 (0x4000UL << RI_CMR4_PF_Pos) /*!< 0x00004000 */ |
6525 | #define RI_CMR4_PF_15 (0x8000UL << RI_CMR4_PF_Pos) /*!< 0x00008000 */ |
6526 | #define RI_CMR4_PF_15 (0x8000UL << RI_CMR4_PF_Pos) /*!< 0x00008000 */ |
6526 | |
6527 | 6527 | /******************** Bit definition for RI_CICR4 register ********************/ |
|
6528 | /******************** Bit definition for RI_CICR4 register ********************/ |
6528 | #define RI_CICR4_PF_Pos (0U) |
6529 | #define RI_CICR4_PF_Pos (0U) |
6529 | #define RI_CICR4_PF_Msk (0xFFFFUL << RI_CICR4_PF_Pos) /*!< 0x0000FFFF */ |
6530 | #define RI_CICR4_PF_Msk (0xFFFFUL << RI_CICR4_PF_Pos) /*!< 0x0000FFFF */ |
6530 | #define RI_CICR4_PF RI_CICR4_PF_Msk /*!< PF[15:0] Port F selection */ |
6531 | #define RI_CICR4_PF RI_CICR4_PF_Msk /*!< PF[15:0] Port F selection */ |
6531 | #define RI_CICR4_PF_0 (0x0001UL << RI_CICR4_PF_Pos) /*!< 0x00000001 */ |
6532 | #define RI_CICR4_PF_0 (0x0001UL << RI_CICR4_PF_Pos) /*!< 0x00000001 */ |
6532 | #define RI_CICR4_PF_1 (0x0002UL << RI_CICR4_PF_Pos) /*!< 0x00000002 */ |
6533 | #define RI_CICR4_PF_1 (0x0002UL << RI_CICR4_PF_Pos) /*!< 0x00000002 */ |
6533 | #define RI_CICR4_PF_2 (0x0004UL << RI_CICR4_PF_Pos) /*!< 0x00000004 */ |
6534 | #define RI_CICR4_PF_2 (0x0004UL << RI_CICR4_PF_Pos) /*!< 0x00000004 */ |
6534 | #define RI_CICR4_PF_3 (0x0008UL << RI_CICR4_PF_Pos) /*!< 0x00000008 */ |
6535 | #define RI_CICR4_PF_3 (0x0008UL << RI_CICR4_PF_Pos) /*!< 0x00000008 */ |
6535 | #define RI_CICR4_PF_4 (0x0010UL << RI_CICR4_PF_Pos) /*!< 0x00000010 */ |
6536 | #define RI_CICR4_PF_4 (0x0010UL << RI_CICR4_PF_Pos) /*!< 0x00000010 */ |
6536 | #define RI_CICR4_PF_5 (0x0020UL << RI_CICR4_PF_Pos) /*!< 0x00000020 */ |
6537 | #define RI_CICR4_PF_5 (0x0020UL << RI_CICR4_PF_Pos) /*!< 0x00000020 */ |
6537 | #define RI_CICR4_PF_6 (0x0040UL << RI_CICR4_PF_Pos) /*!< 0x00000040 */ |
6538 | #define RI_CICR4_PF_6 (0x0040UL << RI_CICR4_PF_Pos) /*!< 0x00000040 */ |
6538 | #define RI_CICR4_PF_7 (0x0080UL << RI_CICR4_PF_Pos) /*!< 0x00000080 */ |
6539 | #define RI_CICR4_PF_7 (0x0080UL << RI_CICR4_PF_Pos) /*!< 0x00000080 */ |
6539 | #define RI_CICR4_PF_8 (0x0100UL << RI_CICR4_PF_Pos) /*!< 0x00000100 */ |
6540 | #define RI_CICR4_PF_8 (0x0100UL << RI_CICR4_PF_Pos) /*!< 0x00000100 */ |
6540 | #define RI_CICR4_PF_9 (0x0200UL << RI_CICR4_PF_Pos) /*!< 0x00000200 */ |
6541 | #define RI_CICR4_PF_9 (0x0200UL << RI_CICR4_PF_Pos) /*!< 0x00000200 */ |
6541 | #define RI_CICR4_PF_10 (0x0400UL << RI_CICR4_PF_Pos) /*!< 0x00000400 */ |
6542 | #define RI_CICR4_PF_10 (0x0400UL << RI_CICR4_PF_Pos) /*!< 0x00000400 */ |
6542 | #define RI_CICR4_PF_11 (0x0800UL << RI_CICR4_PF_Pos) /*!< 0x00000800 */ |
6543 | #define RI_CICR4_PF_11 (0x0800UL << RI_CICR4_PF_Pos) /*!< 0x00000800 */ |
6543 | #define RI_CICR4_PF_12 (0x1000UL << RI_CICR4_PF_Pos) /*!< 0x00001000 */ |
6544 | #define RI_CICR4_PF_12 (0x1000UL << RI_CICR4_PF_Pos) /*!< 0x00001000 */ |
6544 | #define RI_CICR4_PF_13 (0x2000UL << RI_CICR4_PF_Pos) /*!< 0x00002000 */ |
6545 | #define RI_CICR4_PF_13 (0x2000UL << RI_CICR4_PF_Pos) /*!< 0x00002000 */ |
6545 | #define RI_CICR4_PF_14 (0x4000UL << RI_CICR4_PF_Pos) /*!< 0x00004000 */ |
6546 | #define RI_CICR4_PF_14 (0x4000UL << RI_CICR4_PF_Pos) /*!< 0x00004000 */ |
6546 | #define RI_CICR4_PF_15 (0x8000UL << RI_CICR4_PF_Pos) /*!< 0x00008000 */ |
6547 | #define RI_CICR4_PF_15 (0x8000UL << RI_CICR4_PF_Pos) /*!< 0x00008000 */ |
6547 | |
6548 | 6548 | /******************** Bit definition for RI_ASMR5 register ********************/ |
|
6549 | /******************** Bit definition for RI_ASMR5 register ********************/ |
6549 | #define RI_ASMR5_PG_Pos (0U) |
6550 | #define RI_ASMR5_PG_Pos (0U) |
6550 | #define RI_ASMR5_PG_Msk (0xFFFFUL << RI_ASMR5_PG_Pos) /*!< 0x0000FFFF */ |
6551 | #define RI_ASMR5_PG_Msk (0xFFFFUL << RI_ASMR5_PG_Pos) /*!< 0x0000FFFF */ |
6551 | #define RI_ASMR5_PG RI_ASMR5_PG_Msk /*!< PG[15:0] Port G selection */ |
6552 | #define RI_ASMR5_PG RI_ASMR5_PG_Msk /*!< PG[15:0] Port G selection */ |
6552 | #define RI_ASMR5_PG_0 (0x0001UL << RI_ASMR5_PG_Pos) /*!< 0x00000001 */ |
6553 | #define RI_ASMR5_PG_0 (0x0001UL << RI_ASMR5_PG_Pos) /*!< 0x00000001 */ |
6553 | #define RI_ASMR5_PG_1 (0x0002UL << RI_ASMR5_PG_Pos) /*!< 0x00000002 */ |
6554 | #define RI_ASMR5_PG_1 (0x0002UL << RI_ASMR5_PG_Pos) /*!< 0x00000002 */ |
6554 | #define RI_ASMR5_PG_2 (0x0004UL << RI_ASMR5_PG_Pos) /*!< 0x00000004 */ |
6555 | #define RI_ASMR5_PG_2 (0x0004UL << RI_ASMR5_PG_Pos) /*!< 0x00000004 */ |
6555 | #define RI_ASMR5_PG_3 (0x0008UL << RI_ASMR5_PG_Pos) /*!< 0x00000008 */ |
6556 | #define RI_ASMR5_PG_3 (0x0008UL << RI_ASMR5_PG_Pos) /*!< 0x00000008 */ |
6556 | #define RI_ASMR5_PG_4 (0x0010UL << RI_ASMR5_PG_Pos) /*!< 0x00000010 */ |
6557 | #define RI_ASMR5_PG_4 (0x0010UL << RI_ASMR5_PG_Pos) /*!< 0x00000010 */ |
6557 | #define RI_ASMR5_PG_5 (0x0020UL << RI_ASMR5_PG_Pos) /*!< 0x00000020 */ |
6558 | #define RI_ASMR5_PG_5 (0x0020UL << RI_ASMR5_PG_Pos) /*!< 0x00000020 */ |
6558 | #define RI_ASMR5_PG_6 (0x0040UL << RI_ASMR5_PG_Pos) /*!< 0x00000040 */ |
6559 | #define RI_ASMR5_PG_6 (0x0040UL << RI_ASMR5_PG_Pos) /*!< 0x00000040 */ |
6559 | #define RI_ASMR5_PG_7 (0x0080UL << RI_ASMR5_PG_Pos) /*!< 0x00000080 */ |
6560 | #define RI_ASMR5_PG_7 (0x0080UL << RI_ASMR5_PG_Pos) /*!< 0x00000080 */ |
6560 | #define RI_ASMR5_PG_8 (0x0100UL << RI_ASMR5_PG_Pos) /*!< 0x00000100 */ |
6561 | #define RI_ASMR5_PG_8 (0x0100UL << RI_ASMR5_PG_Pos) /*!< 0x00000100 */ |
6561 | #define RI_ASMR5_PG_9 (0x0200UL << RI_ASMR5_PG_Pos) /*!< 0x00000200 */ |
6562 | #define RI_ASMR5_PG_9 (0x0200UL << RI_ASMR5_PG_Pos) /*!< 0x00000200 */ |
6562 | #define RI_ASMR5_PG_10 (0x0400UL << RI_ASMR5_PG_Pos) /*!< 0x00000400 */ |
6563 | #define RI_ASMR5_PG_10 (0x0400UL << RI_ASMR5_PG_Pos) /*!< 0x00000400 */ |
6563 | #define RI_ASMR5_PG_11 (0x0800UL << RI_ASMR5_PG_Pos) /*!< 0x00000800 */ |
6564 | #define RI_ASMR5_PG_11 (0x0800UL << RI_ASMR5_PG_Pos) /*!< 0x00000800 */ |
6564 | #define RI_ASMR5_PG_12 (0x1000UL << RI_ASMR5_PG_Pos) /*!< 0x00001000 */ |
6565 | #define RI_ASMR5_PG_12 (0x1000UL << RI_ASMR5_PG_Pos) /*!< 0x00001000 */ |
6565 | #define RI_ASMR5_PG_13 (0x2000UL << RI_ASMR5_PG_Pos) /*!< 0x00002000 */ |
6566 | #define RI_ASMR5_PG_13 (0x2000UL << RI_ASMR5_PG_Pos) /*!< 0x00002000 */ |
6566 | #define RI_ASMR5_PG_14 (0x4000UL << RI_ASMR5_PG_Pos) /*!< 0x00004000 */ |
6567 | #define RI_ASMR5_PG_14 (0x4000UL << RI_ASMR5_PG_Pos) /*!< 0x00004000 */ |
6567 | #define RI_ASMR5_PG_15 (0x8000UL << RI_ASMR5_PG_Pos) /*!< 0x00008000 */ |
6568 | #define RI_ASMR5_PG_15 (0x8000UL << RI_ASMR5_PG_Pos) /*!< 0x00008000 */ |
6568 | |
6569 | 6569 | /******************** Bit definition for RI_CMR5 register ********************/ |
|
6570 | /******************** Bit definition for RI_CMR5 register ********************/ |
6570 | #define RI_CMR5_PG_Pos (0U) |
6571 | #define RI_CMR5_PG_Pos (0U) |
6571 | #define RI_CMR5_PG_Msk (0xFFFFUL << RI_CMR5_PG_Pos) /*!< 0x0000FFFF */ |
6572 | #define RI_CMR5_PG_Msk (0xFFFFUL << RI_CMR5_PG_Pos) /*!< 0x0000FFFF */ |
6572 | #define RI_CMR5_PG RI_CMR5_PG_Msk /*!< PG[15:0] Port G selection */ |
6573 | #define RI_CMR5_PG RI_CMR5_PG_Msk /*!< PG[15:0] Port G selection */ |
6573 | #define RI_CMR5_PG_0 (0x0001UL << RI_CMR5_PG_Pos) /*!< 0x00000001 */ |
6574 | #define RI_CMR5_PG_0 (0x0001UL << RI_CMR5_PG_Pos) /*!< 0x00000001 */ |
6574 | #define RI_CMR5_PG_1 (0x0002UL << RI_CMR5_PG_Pos) /*!< 0x00000002 */ |
6575 | #define RI_CMR5_PG_1 (0x0002UL << RI_CMR5_PG_Pos) /*!< 0x00000002 */ |
6575 | #define RI_CMR5_PG_2 (0x0004UL << RI_CMR5_PG_Pos) /*!< 0x00000004 */ |
6576 | #define RI_CMR5_PG_2 (0x0004UL << RI_CMR5_PG_Pos) /*!< 0x00000004 */ |
6576 | #define RI_CMR5_PG_3 (0x0008UL << RI_CMR5_PG_Pos) /*!< 0x00000008 */ |
6577 | #define RI_CMR5_PG_3 (0x0008UL << RI_CMR5_PG_Pos) /*!< 0x00000008 */ |
6577 | #define RI_CMR5_PG_4 (0x0010UL << RI_CMR5_PG_Pos) /*!< 0x00000010 */ |
6578 | #define RI_CMR5_PG_4 (0x0010UL << RI_CMR5_PG_Pos) /*!< 0x00000010 */ |
6578 | #define RI_CMR5_PG_5 (0x0020UL << RI_CMR5_PG_Pos) /*!< 0x00000020 */ |
6579 | #define RI_CMR5_PG_5 (0x0020UL << RI_CMR5_PG_Pos) /*!< 0x00000020 */ |
6579 | #define RI_CMR5_PG_6 (0x0040UL << RI_CMR5_PG_Pos) /*!< 0x00000040 */ |
6580 | #define RI_CMR5_PG_6 (0x0040UL << RI_CMR5_PG_Pos) /*!< 0x00000040 */ |
6580 | #define RI_CMR5_PG_7 (0x0080UL << RI_CMR5_PG_Pos) /*!< 0x00000080 */ |
6581 | #define RI_CMR5_PG_7 (0x0080UL << RI_CMR5_PG_Pos) /*!< 0x00000080 */ |
6581 | #define RI_CMR5_PG_8 (0x0100UL << RI_CMR5_PG_Pos) /*!< 0x00000100 */ |
6582 | #define RI_CMR5_PG_8 (0x0100UL << RI_CMR5_PG_Pos) /*!< 0x00000100 */ |
6582 | #define RI_CMR5_PG_9 (0x0200UL << RI_CMR5_PG_Pos) /*!< 0x00000200 */ |
6583 | #define RI_CMR5_PG_9 (0x0200UL << RI_CMR5_PG_Pos) /*!< 0x00000200 */ |
6583 | #define RI_CMR5_PG_10 (0x0400UL << RI_CMR5_PG_Pos) /*!< 0x00000400 */ |
6584 | #define RI_CMR5_PG_10 (0x0400UL << RI_CMR5_PG_Pos) /*!< 0x00000400 */ |
6584 | #define RI_CMR5_PG_11 (0x0800UL << RI_CMR5_PG_Pos) /*!< 0x00000800 */ |
6585 | #define RI_CMR5_PG_11 (0x0800UL << RI_CMR5_PG_Pos) /*!< 0x00000800 */ |
6585 | #define RI_CMR5_PG_12 (0x1000UL << RI_CMR5_PG_Pos) /*!< 0x00001000 */ |
6586 | #define RI_CMR5_PG_12 (0x1000UL << RI_CMR5_PG_Pos) /*!< 0x00001000 */ |
6586 | #define RI_CMR5_PG_13 (0x2000UL << RI_CMR5_PG_Pos) /*!< 0x00002000 */ |
6587 | #define RI_CMR5_PG_13 (0x2000UL << RI_CMR5_PG_Pos) /*!< 0x00002000 */ |
6587 | #define RI_CMR5_PG_14 (0x4000UL << RI_CMR5_PG_Pos) /*!< 0x00004000 */ |
6588 | #define RI_CMR5_PG_14 (0x4000UL << RI_CMR5_PG_Pos) /*!< 0x00004000 */ |
6588 | #define RI_CMR5_PG_15 (0x8000UL << RI_CMR5_PG_Pos) /*!< 0x00008000 */ |
6589 | #define RI_CMR5_PG_15 (0x8000UL << RI_CMR5_PG_Pos) /*!< 0x00008000 */ |
6589 | |
6590 | 6590 | /******************** Bit definition for RI_CICR5 register ********************/ |
|
6591 | /******************** Bit definition for RI_CICR5 register ********************/ |
6591 | #define RI_CICR5_PG_Pos (0U) |
6592 | #define RI_CICR5_PG_Pos (0U) |
6592 | #define RI_CICR5_PG_Msk (0xFFFFUL << RI_CICR5_PG_Pos) /*!< 0x0000FFFF */ |
6593 | #define RI_CICR5_PG_Msk (0xFFFFUL << RI_CICR5_PG_Pos) /*!< 0x0000FFFF */ |
6593 | #define RI_CICR5_PG RI_CICR5_PG_Msk /*!< PG[15:0] Port G selection */ |
6594 | #define RI_CICR5_PG RI_CICR5_PG_Msk /*!< PG[15:0] Port G selection */ |
6594 | #define RI_CICR5_PG_0 (0x0001UL << RI_CICR5_PG_Pos) /*!< 0x00000001 */ |
6595 | #define RI_CICR5_PG_0 (0x0001UL << RI_CICR5_PG_Pos) /*!< 0x00000001 */ |
6595 | #define RI_CICR5_PG_1 (0x0002UL << RI_CICR5_PG_Pos) /*!< 0x00000002 */ |
6596 | #define RI_CICR5_PG_1 (0x0002UL << RI_CICR5_PG_Pos) /*!< 0x00000002 */ |
6596 | #define RI_CICR5_PG_2 (0x0004UL << RI_CICR5_PG_Pos) /*!< 0x00000004 */ |
6597 | #define RI_CICR5_PG_2 (0x0004UL << RI_CICR5_PG_Pos) /*!< 0x00000004 */ |
6597 | #define RI_CICR5_PG_3 (0x0008UL << RI_CICR5_PG_Pos) /*!< 0x00000008 */ |
6598 | #define RI_CICR5_PG_3 (0x0008UL << RI_CICR5_PG_Pos) /*!< 0x00000008 */ |
6598 | #define RI_CICR5_PG_4 (0x0010UL << RI_CICR5_PG_Pos) /*!< 0x00000010 */ |
6599 | #define RI_CICR5_PG_4 (0x0010UL << RI_CICR5_PG_Pos) /*!< 0x00000010 */ |
6599 | #define RI_CICR5_PG_5 (0x0020UL << RI_CICR5_PG_Pos) /*!< 0x00000020 */ |
6600 | #define RI_CICR5_PG_5 (0x0020UL << RI_CICR5_PG_Pos) /*!< 0x00000020 */ |
6600 | #define RI_CICR5_PG_6 (0x0040UL << RI_CICR5_PG_Pos) /*!< 0x00000040 */ |
6601 | #define RI_CICR5_PG_6 (0x0040UL << RI_CICR5_PG_Pos) /*!< 0x00000040 */ |
6601 | #define RI_CICR5_PG_7 (0x0080UL << RI_CICR5_PG_Pos) /*!< 0x00000080 */ |
6602 | #define RI_CICR5_PG_7 (0x0080UL << RI_CICR5_PG_Pos) /*!< 0x00000080 */ |
6602 | #define RI_CICR5_PG_8 (0x0100UL << RI_CICR5_PG_Pos) /*!< 0x00000100 */ |
6603 | #define RI_CICR5_PG_8 (0x0100UL << RI_CICR5_PG_Pos) /*!< 0x00000100 */ |
6603 | #define RI_CICR5_PG_9 (0x0200UL << RI_CICR5_PG_Pos) /*!< 0x00000200 */ |
6604 | #define RI_CICR5_PG_9 (0x0200UL << RI_CICR5_PG_Pos) /*!< 0x00000200 */ |
6604 | #define RI_CICR5_PG_10 (0x0400UL << RI_CICR5_PG_Pos) /*!< 0x00000400 */ |
6605 | #define RI_CICR5_PG_10 (0x0400UL << RI_CICR5_PG_Pos) /*!< 0x00000400 */ |
6605 | #define RI_CICR5_PG_11 (0x0800UL << RI_CICR5_PG_Pos) /*!< 0x00000800 */ |
6606 | #define RI_CICR5_PG_11 (0x0800UL << RI_CICR5_PG_Pos) /*!< 0x00000800 */ |
6606 | #define RI_CICR5_PG_12 (0x1000UL << RI_CICR5_PG_Pos) /*!< 0x00001000 */ |
6607 | #define RI_CICR5_PG_12 (0x1000UL << RI_CICR5_PG_Pos) /*!< 0x00001000 */ |
6607 | #define RI_CICR5_PG_13 (0x2000UL << RI_CICR5_PG_Pos) /*!< 0x00002000 */ |
6608 | #define RI_CICR5_PG_13 (0x2000UL << RI_CICR5_PG_Pos) /*!< 0x00002000 */ |
6608 | #define RI_CICR5_PG_14 (0x4000UL << RI_CICR5_PG_Pos) /*!< 0x00004000 */ |
6609 | #define RI_CICR5_PG_14 (0x4000UL << RI_CICR5_PG_Pos) /*!< 0x00004000 */ |
6609 | #define RI_CICR5_PG_15 (0x8000UL << RI_CICR5_PG_Pos) /*!< 0x00008000 */ |
6610 | #define RI_CICR5_PG_15 (0x8000UL << RI_CICR5_PG_Pos) /*!< 0x00008000 */ |
6610 | |
6611 | 6611 | /******************************************************************************/ |
|
6612 | /******************************************************************************/ |
6612 | /* */ |
6613 | /* */ |
6613 | /* Timers (TIM) */ |
6614 | /* Timers (TIM) */ |
6614 | /* */ |
6615 | /* */ |
6615 | /******************************************************************************/ |
6616 | /******************************************************************************/ |
6616 | |
6617 | 6617 | /******************* Bit definition for TIM_CR1 register ********************/ |
|
6618 | /******************* Bit definition for TIM_CR1 register ********************/ |
6618 | #define TIM_CR1_CEN_Pos (0U) |
6619 | #define TIM_CR1_CEN_Pos (0U) |
6619 | #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ |
6620 | #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ |
6620 | #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ |
6621 | #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ |
6621 | #define TIM_CR1_UDIS_Pos (1U) |
6622 | #define TIM_CR1_UDIS_Pos (1U) |
6622 | #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ |
6623 | #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ |
6623 | #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ |
6624 | #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ |
6624 | #define TIM_CR1_URS_Pos (2U) |
6625 | #define TIM_CR1_URS_Pos (2U) |
6625 | #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ |
6626 | #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ |
6626 | #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ |
6627 | #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ |
6627 | #define TIM_CR1_OPM_Pos (3U) |
6628 | #define TIM_CR1_OPM_Pos (3U) |
6628 | #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ |
6629 | #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ |
6629 | #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ |
6630 | #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ |
6630 | #define TIM_CR1_DIR_Pos (4U) |
6631 | #define TIM_CR1_DIR_Pos (4U) |
6631 | #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ |
6632 | #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ |
6632 | #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ |
6633 | #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ |
6633 | |
6634 | 6634 | #define TIM_CR1_CMS_Pos (5U) |
|
6635 | #define TIM_CR1_CMS_Pos (5U) |
6635 | #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ |
6636 | #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ |
6636 | #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
6637 | #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
6637 | #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ |
6638 | #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ |
6638 | #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ |
6639 | #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ |
6639 | |
6640 | 6640 | #define TIM_CR1_ARPE_Pos (7U) |
|
6641 | #define TIM_CR1_ARPE_Pos (7U) |
6641 | #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ |
6642 | #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ |
6642 | #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ |
6643 | #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ |
6643 | |
6644 | 6644 | #define TIM_CR1_CKD_Pos (8U) |
|
6645 | #define TIM_CR1_CKD_Pos (8U) |
6645 | #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ |
6646 | #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ |
6646 | #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ |
6647 | #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ |
6647 | #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ |
6648 | #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ |
6648 | #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ |
6649 | #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ |
6649 | |
6650 | 6650 | /******************* Bit definition for TIM_CR2 register ********************/ |
|
6651 | /******************* Bit definition for TIM_CR2 register ********************/ |
6651 | #define TIM_CR2_CCDS_Pos (3U) |
6652 | #define TIM_CR2_CCDS_Pos (3U) |
6652 | #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ |
6653 | #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ |
6653 | #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ |
6654 | #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ |
6654 | |
6655 | 6655 | #define TIM_CR2_MMS_Pos (4U) |
|
6656 | #define TIM_CR2_MMS_Pos (4U) |
6656 | #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ |
6657 | #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ |
6657 | #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ |
6658 | #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ |
6658 | #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ |
6659 | #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ |
6659 | #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ |
6660 | #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ |
6660 | #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ |
6661 | #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ |
6661 | |
6662 | 6662 | #define TIM_CR2_TI1S_Pos (7U) |
|
6663 | #define TIM_CR2_TI1S_Pos (7U) |
6663 | #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ |
6664 | #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ |
6664 | #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ |
6665 | #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ |
6665 | |
6666 | 6666 | /******************* Bit definition for TIM_SMCR register *******************/ |
|
6667 | /******************* Bit definition for TIM_SMCR register *******************/ |
6667 | #define TIM_SMCR_SMS_Pos (0U) |
6668 | #define TIM_SMCR_SMS_Pos (0U) |
6668 | #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ |
6669 | #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ |
6669 | #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ |
6670 | #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ |
6670 | #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ |
6671 | #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ |
6671 | #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ |
6672 | #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ |
6672 | #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ |
6673 | #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ |
6673 | |
6674 | 6674 | #define TIM_SMCR_OCCS_Pos (3U) |
|
6675 | #define TIM_SMCR_OCCS_Pos (3U) |
6675 | #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ |
6676 | #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ |
6676 | #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ |
6677 | #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ |
6677 | |
6678 | 6678 | #define TIM_SMCR_TS_Pos (4U) |
|
6679 | #define TIM_SMCR_TS_Pos (4U) |
6679 | #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ |
6680 | #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ |
6680 | #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ |
6681 | #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ |
6681 | #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ |
6682 | #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ |
6682 | #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ |
6683 | #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ |
6683 | #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ |
6684 | #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ |
6684 | |
6685 | 6685 | #define TIM_SMCR_MSM_Pos (7U) |
|
6686 | #define TIM_SMCR_MSM_Pos (7U) |
6686 | #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ |
6687 | #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ |
6687 | #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ |
6688 | #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ |
6688 | |
6689 | 6689 | #define TIM_SMCR_ETF_Pos (8U) |
|
6690 | #define TIM_SMCR_ETF_Pos (8U) |
6690 | #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ |
6691 | #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ |
6691 | #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ |
6692 | #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ |
6692 | #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ |
6693 | #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ |
6693 | #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ |
6694 | #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ |
6694 | #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ |
6695 | #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ |
6695 | #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ |
6696 | #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ |
6696 | |
6697 | 6697 | #define TIM_SMCR_ETPS_Pos (12U) |
|
6698 | #define TIM_SMCR_ETPS_Pos (12U) |
6698 | #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ |
6699 | #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ |
6699 | #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ |
6700 | #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ |
6700 | #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ |
6701 | #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ |
6701 | #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ |
6702 | #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ |
6702 | |
6703 | 6703 | #define TIM_SMCR_ECE_Pos (14U) |
|
6704 | #define TIM_SMCR_ECE_Pos (14U) |
6704 | #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ |
6705 | #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ |
6705 | #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ |
6706 | #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ |
6706 | #define TIM_SMCR_ETP_Pos (15U) |
6707 | #define TIM_SMCR_ETP_Pos (15U) |
6707 | #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ |
6708 | #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ |
6708 | #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ |
6709 | #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ |
6709 | |
6710 | 6710 | /******************* Bit definition for TIM_DIER register *******************/ |
|
6711 | /******************* Bit definition for TIM_DIER register *******************/ |
6711 | #define TIM_DIER_UIE_Pos (0U) |
6712 | #define TIM_DIER_UIE_Pos (0U) |
6712 | #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ |
6713 | #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ |
6713 | #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ |
6714 | #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ |
6714 | #define TIM_DIER_CC1IE_Pos (1U) |
6715 | #define TIM_DIER_CC1IE_Pos (1U) |
6715 | #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ |
6716 | #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ |
6716 | #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ |
6717 | #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ |
6717 | #define TIM_DIER_CC2IE_Pos (2U) |
6718 | #define TIM_DIER_CC2IE_Pos (2U) |
6718 | #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ |
6719 | #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ |
6719 | #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ |
6720 | #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ |
6720 | #define TIM_DIER_CC3IE_Pos (3U) |
6721 | #define TIM_DIER_CC3IE_Pos (3U) |
6721 | #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ |
6722 | #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ |
6722 | #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ |
6723 | #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ |
6723 | #define TIM_DIER_CC4IE_Pos (4U) |
6724 | #define TIM_DIER_CC4IE_Pos (4U) |
6724 | #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ |
6725 | #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ |
6725 | #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ |
6726 | #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ |
6726 | #define TIM_DIER_TIE_Pos (6U) |
6727 | #define TIM_DIER_TIE_Pos (6U) |
6727 | #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ |
6728 | #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ |
6728 | #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ |
6729 | #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ |
6729 | #define TIM_DIER_UDE_Pos (8U) |
6730 | #define TIM_DIER_UDE_Pos (8U) |
6730 | #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ |
6731 | #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ |
6731 | #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ |
6732 | #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ |
6732 | #define TIM_DIER_CC1DE_Pos (9U) |
6733 | #define TIM_DIER_CC1DE_Pos (9U) |
6733 | #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ |
6734 | #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ |
6734 | #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ |
6735 | #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ |
6735 | #define TIM_DIER_CC2DE_Pos (10U) |
6736 | #define TIM_DIER_CC2DE_Pos (10U) |
6736 | #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ |
6737 | #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ |
6737 | #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ |
6738 | #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ |
6738 | #define TIM_DIER_CC3DE_Pos (11U) |
6739 | #define TIM_DIER_CC3DE_Pos (11U) |
6739 | #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ |
6740 | #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ |
6740 | #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ |
6741 | #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ |
6741 | #define TIM_DIER_CC4DE_Pos (12U) |
6742 | #define TIM_DIER_CC4DE_Pos (12U) |
6742 | #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ |
6743 | #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ |
6743 | #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ |
6744 | #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ |
6744 | #define TIM_DIER_COMDE ((uint16_t)0x2000U) /*!<COM DMA request enable */ |
6745 | #define TIM_DIER_COMDE ((uint16_t)0x2000U) /*!<COM DMA request enable */ |
6745 | #define TIM_DIER_TDE_Pos (14U) |
6746 | #define TIM_DIER_TDE_Pos (14U) |
6746 | #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ |
6747 | #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ |
6747 | #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ |
6748 | #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ |
6748 | |
6749 | 6749 | /******************** Bit definition for TIM_SR register ********************/ |
|
6750 | /******************** Bit definition for TIM_SR register ********************/ |
6750 | #define TIM_SR_UIF_Pos (0U) |
6751 | #define TIM_SR_UIF_Pos (0U) |
6751 | #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ |
6752 | #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ |
6752 | #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ |
6753 | #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ |
6753 | #define TIM_SR_CC1IF_Pos (1U) |
6754 | #define TIM_SR_CC1IF_Pos (1U) |
6754 | #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ |
6755 | #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ |
6755 | #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ |
6756 | #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ |
6756 | #define TIM_SR_CC2IF_Pos (2U) |
6757 | #define TIM_SR_CC2IF_Pos (2U) |
6757 | #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ |
6758 | #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ |
6758 | #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ |
6759 | #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ |
6759 | #define TIM_SR_CC3IF_Pos (3U) |
6760 | #define TIM_SR_CC3IF_Pos (3U) |
6760 | #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ |
6761 | #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ |
6761 | #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ |
6762 | #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ |
6762 | #define TIM_SR_CC4IF_Pos (4U) |
6763 | #define TIM_SR_CC4IF_Pos (4U) |
6763 | #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ |
6764 | #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ |
6764 | #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ |
6765 | #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ |
6765 | #define TIM_SR_TIF_Pos (6U) |
6766 | #define TIM_SR_TIF_Pos (6U) |
6766 | #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ |
6767 | #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ |
6767 | #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ |
6768 | #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ |
6768 | #define TIM_SR_CC1OF_Pos (9U) |
6769 | #define TIM_SR_CC1OF_Pos (9U) |
6769 | #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ |
6770 | #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ |
6770 | #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ |
6771 | #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ |
6771 | #define TIM_SR_CC2OF_Pos (10U) |
6772 | #define TIM_SR_CC2OF_Pos (10U) |
6772 | #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ |
6773 | #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ |
6773 | #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ |
6774 | #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ |
6774 | #define TIM_SR_CC3OF_Pos (11U) |
6775 | #define TIM_SR_CC3OF_Pos (11U) |
6775 | #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ |
6776 | #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ |
6776 | #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ |
6777 | #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ |
6777 | #define TIM_SR_CC4OF_Pos (12U) |
6778 | #define TIM_SR_CC4OF_Pos (12U) |
6778 | #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ |
6779 | #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ |
6779 | #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ |
6780 | #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ |
6780 | |
6781 | 6781 | /******************* Bit definition for TIM_EGR register ********************/ |
|
6782 | /******************* Bit definition for TIM_EGR register ********************/ |
6782 | #define TIM_EGR_UG_Pos (0U) |
6783 | #define TIM_EGR_UG_Pos (0U) |
6783 | #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ |
6784 | #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ |
6784 | #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ |
6785 | #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ |
6785 | #define TIM_EGR_CC1G_Pos (1U) |
6786 | #define TIM_EGR_CC1G_Pos (1U) |
6786 | #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ |
6787 | #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ |
6787 | #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ |
6788 | #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ |
6788 | #define TIM_EGR_CC2G_Pos (2U) |
6789 | #define TIM_EGR_CC2G_Pos (2U) |
6789 | #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ |
6790 | #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ |
6790 | #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ |
6791 | #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ |
6791 | #define TIM_EGR_CC3G_Pos (3U) |
6792 | #define TIM_EGR_CC3G_Pos (3U) |
6792 | #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ |
6793 | #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ |
6793 | #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ |
6794 | #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ |
6794 | #define TIM_EGR_CC4G_Pos (4U) |
6795 | #define TIM_EGR_CC4G_Pos (4U) |
6795 | #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ |
6796 | #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ |
6796 | #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ |
6797 | #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ |
6797 | #define TIM_EGR_TG_Pos (6U) |
6798 | #define TIM_EGR_TG_Pos (6U) |
6798 | #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ |
6799 | #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ |
6799 | #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ |
6800 | #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ |
6800 | |
6801 | 6801 | /****************** Bit definition for TIM_CCMR1 register *******************/ |
|
6802 | /****************** Bit definition for TIM_CCMR1 register *******************/ |
6802 | #define TIM_CCMR1_CC1S_Pos (0U) |
6803 | #define TIM_CCMR1_CC1S_Pos (0U) |
6803 | #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ |
6804 | #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ |
6804 | #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
6805 | #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
6805 | #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ |
6806 | #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ |
6806 | #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ |
6807 | #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ |
6807 | |
6808 | 6808 | #define TIM_CCMR1_OC1FE_Pos (2U) |
|
6809 | #define TIM_CCMR1_OC1FE_Pos (2U) |
6809 | #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ |
6810 | #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ |
6810 | #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ |
6811 | #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ |
6811 | #define TIM_CCMR1_OC1PE_Pos (3U) |
6812 | #define TIM_CCMR1_OC1PE_Pos (3U) |
6812 | #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ |
6813 | #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ |
6813 | #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ |
6814 | #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ |
6814 | |
6815 | 6815 | #define TIM_CCMR1_OC1M_Pos (4U) |
|
6816 | #define TIM_CCMR1_OC1M_Pos (4U) |
6816 | #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ |
6817 | #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ |
6817 | #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
6818 | #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
6818 | #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ |
6819 | #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ |
6819 | #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ |
6820 | #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ |
6820 | #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ |
6821 | #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ |
6821 | |
6822 | 6822 | #define TIM_CCMR1_OC1CE_Pos (7U) |
|
6823 | #define TIM_CCMR1_OC1CE_Pos (7U) |
6823 | #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ |
6824 | #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ |
6824 | #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ |
6825 | #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ |
6825 | |
6826 | 6826 | #define TIM_CCMR1_CC2S_Pos (8U) |
|
6827 | #define TIM_CCMR1_CC2S_Pos (8U) |
6827 | #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ |
6828 | #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ |
6828 | #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
6829 | #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
6829 | #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ |
6830 | #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ |
6830 | #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ |
6831 | #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ |
6831 | |
6832 | 6832 | #define TIM_CCMR1_OC2FE_Pos (10U) |
|
6833 | #define TIM_CCMR1_OC2FE_Pos (10U) |
6833 | #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ |
6834 | #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ |
6834 | #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ |
6835 | #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ |
6835 | #define TIM_CCMR1_OC2PE_Pos (11U) |
6836 | #define TIM_CCMR1_OC2PE_Pos (11U) |
6836 | #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ |
6837 | #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ |
6837 | #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ |
6838 | #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ |
6838 | |
6839 | 6839 | #define TIM_CCMR1_OC2M_Pos (12U) |
|
6840 | #define TIM_CCMR1_OC2M_Pos (12U) |
6840 | #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ |
6841 | #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ |
6841 | #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
6842 | #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
6842 | #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ |
6843 | #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ |
6843 | #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ |
6844 | #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ |
6844 | #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ |
6845 | #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ |
6845 | |
6846 | 6846 | #define TIM_CCMR1_OC2CE_Pos (15U) |
|
6847 | #define TIM_CCMR1_OC2CE_Pos (15U) |
6847 | #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ |
6848 | #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ |
6848 | #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ |
6849 | #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ |
6849 | |
6850 | 6850 | /*----------------------------------------------------------------------------*/ |
|
6851 | /*----------------------------------------------------------------------------*/ |
6851 | |
6852 | 6852 | #define TIM_CCMR1_IC1PSC_Pos (2U) |
|
6853 | #define TIM_CCMR1_IC1PSC_Pos (2U) |
6853 | #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ |
6854 | #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ |
6854 | #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
6855 | #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
6855 | #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ |
6856 | #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ |
6856 | #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ |
6857 | #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ |
6857 | |
6858 | 6858 | #define TIM_CCMR1_IC1F_Pos (4U) |
|
6859 | #define TIM_CCMR1_IC1F_Pos (4U) |
6859 | #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ |
6860 | #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ |
6860 | #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
6861 | #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
6861 | #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ |
6862 | #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ |
6862 | #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ |
6863 | #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ |
6863 | #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ |
6864 | #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ |
6864 | #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ |
6865 | #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ |
6865 | |
6866 | 6866 | #define TIM_CCMR1_IC2PSC_Pos (10U) |
|
6867 | #define TIM_CCMR1_IC2PSC_Pos (10U) |
6867 | #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ |
6868 | #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ |
6868 | #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
6869 | #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
6869 | #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ |
6870 | #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ |
6870 | #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ |
6871 | #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ |
6871 | |
6872 | 6872 | #define TIM_CCMR1_IC2F_Pos (12U) |
|
6873 | #define TIM_CCMR1_IC2F_Pos (12U) |
6873 | #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ |
6874 | #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ |
6874 | #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
6875 | #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
6875 | #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ |
6876 | #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ |
6876 | #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ |
6877 | #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ |
6877 | #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ |
6878 | #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ |
6878 | #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ |
6879 | #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ |
6879 | |
6880 | 6880 | /****************** Bit definition for TIM_CCMR2 register *******************/ |
|
6881 | /****************** Bit definition for TIM_CCMR2 register *******************/ |
6881 | #define TIM_CCMR2_CC3S_Pos (0U) |
6882 | #define TIM_CCMR2_CC3S_Pos (0U) |
6882 | #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ |
6883 | #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ |
6883 | #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
6884 | #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
6884 | #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ |
6885 | #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ |
6885 | #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ |
6886 | #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ |
6886 | |
6887 | 6887 | #define TIM_CCMR2_OC3FE_Pos (2U) |
|
6888 | #define TIM_CCMR2_OC3FE_Pos (2U) |
6888 | #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ |
6889 | #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ |
6889 | #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ |
6890 | #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ |
6890 | #define TIM_CCMR2_OC3PE_Pos (3U) |
6891 | #define TIM_CCMR2_OC3PE_Pos (3U) |
6891 | #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ |
6892 | #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ |
6892 | #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ |
6893 | #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ |
6893 | |
6894 | 6894 | #define TIM_CCMR2_OC3M_Pos (4U) |
|
6895 | #define TIM_CCMR2_OC3M_Pos (4U) |
6895 | #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ |
6896 | #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ |
6896 | #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
6897 | #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
6897 | #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ |
6898 | #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ |
6898 | #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ |
6899 | #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ |
6899 | #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ |
6900 | #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ |
6900 | |
6901 | 6901 | #define TIM_CCMR2_OC3CE_Pos (7U) |
|
6902 | #define TIM_CCMR2_OC3CE_Pos (7U) |
6902 | #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ |
6903 | #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ |
6903 | #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ |
6904 | #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ |
6904 | |
6905 | 6905 | #define TIM_CCMR2_CC4S_Pos (8U) |
|
6906 | #define TIM_CCMR2_CC4S_Pos (8U) |
6906 | #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ |
6907 | #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ |
6907 | #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
6908 | #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
6908 | #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ |
6909 | #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ |
6909 | #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ |
6910 | #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ |
6910 | |
6911 | 6911 | #define TIM_CCMR2_OC4FE_Pos (10U) |
|
6912 | #define TIM_CCMR2_OC4FE_Pos (10U) |
6912 | #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ |
6913 | #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ |
6913 | #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ |
6914 | #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ |
6914 | #define TIM_CCMR2_OC4PE_Pos (11U) |
6915 | #define TIM_CCMR2_OC4PE_Pos (11U) |
6915 | #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ |
6916 | #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ |
6916 | #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ |
6917 | #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ |
6917 | |
6918 | 6918 | #define TIM_CCMR2_OC4M_Pos (12U) |
|
6919 | #define TIM_CCMR2_OC4M_Pos (12U) |
6919 | #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ |
6920 | #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ |
6920 | #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
6921 | #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
6921 | #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ |
6922 | #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ |
6922 | #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ |
6923 | #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ |
6923 | #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ |
6924 | #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ |
6924 | |
6925 | 6925 | #define TIM_CCMR2_OC4CE_Pos (15U) |
|
6926 | #define TIM_CCMR2_OC4CE_Pos (15U) |
6926 | #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ |
6927 | #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ |
6927 | #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ |
6928 | #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ |
6928 | |
6929 | 6929 | /*----------------------------------------------------------------------------*/ |
|
6930 | /*----------------------------------------------------------------------------*/ |
6930 | |
6931 | 6931 | #define TIM_CCMR2_IC3PSC_Pos (2U) |
|
6932 | #define TIM_CCMR2_IC3PSC_Pos (2U) |
6932 | #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ |
6933 | #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ |
6933 | #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
6934 | #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
6934 | #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ |
6935 | #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ |
6935 | #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ |
6936 | #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ |
6936 | |
6937 | 6937 | #define TIM_CCMR2_IC3F_Pos (4U) |
|
6938 | #define TIM_CCMR2_IC3F_Pos (4U) |
6938 | #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ |
6939 | #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ |
6939 | #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
6940 | #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
6940 | #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ |
6941 | #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ |
6941 | #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ |
6942 | #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ |
6942 | #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ |
6943 | #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ |
6943 | #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ |
6944 | #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ |
6944 | |
6945 | 6945 | #define TIM_CCMR2_IC4PSC_Pos (10U) |
|
6946 | #define TIM_CCMR2_IC4PSC_Pos (10U) |
6946 | #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ |
6947 | #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ |
6947 | #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
6948 | #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
6948 | #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ |
6949 | #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ |
6949 | #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ |
6950 | #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ |
6950 | |
6951 | 6951 | #define TIM_CCMR2_IC4F_Pos (12U) |
|
6952 | #define TIM_CCMR2_IC4F_Pos (12U) |
6952 | #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ |
6953 | #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ |
6953 | #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
6954 | #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
6954 | #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ |
6955 | #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ |
6955 | #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ |
6956 | #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ |
6956 | #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ |
6957 | #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ |
6957 | #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ |
6958 | #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ |
6958 | |
6959 | 6959 | /******************* Bit definition for TIM_CCER register *******************/ |
|
6960 | /******************* Bit definition for TIM_CCER register *******************/ |
6960 | #define TIM_CCER_CC1E_Pos (0U) |
6961 | #define TIM_CCER_CC1E_Pos (0U) |
6961 | #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ |
6962 | #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ |
6962 | #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ |
6963 | #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ |
6963 | #define TIM_CCER_CC1P_Pos (1U) |
6964 | #define TIM_CCER_CC1P_Pos (1U) |
6964 | #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ |
6965 | #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ |
6965 | #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ |
6966 | #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ |
6966 | #define TIM_CCER_CC1NP_Pos (3U) |
6967 | #define TIM_CCER_CC1NP_Pos (3U) |
6967 | #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ |
6968 | #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ |
6968 | #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ |
6969 | #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ |
6969 | #define TIM_CCER_CC2E_Pos (4U) |
6970 | #define TIM_CCER_CC2E_Pos (4U) |
6970 | #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ |
6971 | #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ |
6971 | #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ |
6972 | #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ |
6972 | #define TIM_CCER_CC2P_Pos (5U) |
6973 | #define TIM_CCER_CC2P_Pos (5U) |
6973 | #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ |
6974 | #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ |
6974 | #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ |
6975 | #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ |
6975 | #define TIM_CCER_CC2NP_Pos (7U) |
6976 | #define TIM_CCER_CC2NP_Pos (7U) |
6976 | #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ |
6977 | #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ |
6977 | #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ |
6978 | #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ |
6978 | #define TIM_CCER_CC3E_Pos (8U) |
6979 | #define TIM_CCER_CC3E_Pos (8U) |
6979 | #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ |
6980 | #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ |
6980 | #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ |
6981 | #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ |
6981 | #define TIM_CCER_CC3P_Pos (9U) |
6982 | #define TIM_CCER_CC3P_Pos (9U) |
6982 | #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ |
6983 | #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ |
6983 | #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ |
6984 | #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ |
6984 | #define TIM_CCER_CC3NP_Pos (11U) |
6985 | #define TIM_CCER_CC3NP_Pos (11U) |
6985 | #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ |
6986 | #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ |
6986 | #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ |
6987 | #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ |
6987 | #define TIM_CCER_CC4E_Pos (12U) |
6988 | #define TIM_CCER_CC4E_Pos (12U) |
6988 | #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ |
6989 | #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ |
6989 | #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ |
6990 | #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ |
6990 | #define TIM_CCER_CC4P_Pos (13U) |
6991 | #define TIM_CCER_CC4P_Pos (13U) |
6991 | #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ |
6992 | #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ |
6992 | #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ |
6993 | #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ |
6993 | #define TIM_CCER_CC4NP_Pos (15U) |
6994 | #define TIM_CCER_CC4NP_Pos (15U) |
6994 | #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ |
6995 | #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ |
6995 | #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ |
6996 | #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ |
6996 | |
6997 | 6997 | /******************* Bit definition for TIM_CNT register ********************/ |
|
6998 | /******************* Bit definition for TIM_CNT register ********************/ |
6998 | #define TIM_CNT_CNT_Pos (0U) |
6999 | #define TIM_CNT_CNT_Pos (0U) |
6999 | #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ |
7000 | #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ |
7000 | #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ |
7001 | #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ |
7001 | |
7002 | 7002 | /******************* Bit definition for TIM_PSC register ********************/ |
|
7003 | /******************* Bit definition for TIM_PSC register ********************/ |
7003 | #define TIM_PSC_PSC_Pos (0U) |
7004 | #define TIM_PSC_PSC_Pos (0U) |
7004 | #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ |
7005 | #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ |
7005 | #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ |
7006 | #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ |
7006 | |
7007 | 7007 | /******************* Bit definition for TIM_ARR register ********************/ |
|
7008 | /******************* Bit definition for TIM_ARR register ********************/ |
7008 | #define TIM_ARR_ARR_Pos (0U) |
7009 | #define TIM_ARR_ARR_Pos (0U) |
7009 | #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ |
7010 | #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ |
7010 | #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ |
7011 | #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ |
7011 | |
7012 | 7012 | /******************* Bit definition for TIM_CCR1 register *******************/ |
|
7013 | /******************* Bit definition for TIM_CCR1 register *******************/ |
7013 | #define TIM_CCR1_CCR1_Pos (0U) |
7014 | #define TIM_CCR1_CCR1_Pos (0U) |
7014 | #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ |
7015 | #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ |
7015 | #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ |
7016 | #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ |
7016 | |
7017 | 7017 | /******************* Bit definition for TIM_CCR2 register *******************/ |
|
7018 | /******************* Bit definition for TIM_CCR2 register *******************/ |
7018 | #define TIM_CCR2_CCR2_Pos (0U) |
7019 | #define TIM_CCR2_CCR2_Pos (0U) |
7019 | #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ |
7020 | #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ |
7020 | #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ |
7021 | #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ |
7021 | |
7022 | 7022 | /******************* Bit definition for TIM_CCR3 register *******************/ |
|
7023 | /******************* Bit definition for TIM_CCR3 register *******************/ |
7023 | #define TIM_CCR3_CCR3_Pos (0U) |
7024 | #define TIM_CCR3_CCR3_Pos (0U) |
7024 | #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ |
7025 | #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ |
7025 | #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ |
7026 | #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ |
7026 | |
7027 | 7027 | /******************* Bit definition for TIM_CCR4 register *******************/ |
|
7028 | /******************* Bit definition for TIM_CCR4 register *******************/ |
7028 | #define TIM_CCR4_CCR4_Pos (0U) |
7029 | #define TIM_CCR4_CCR4_Pos (0U) |
7029 | #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ |
7030 | #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ |
7030 | #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ |
7031 | #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ |
7031 | |
7032 | 7032 | /******************* Bit definition for TIM_DCR register ********************/ |
|
7033 | /******************* Bit definition for TIM_DCR register ********************/ |
7033 | #define TIM_DCR_DBA_Pos (0U) |
7034 | #define TIM_DCR_DBA_Pos (0U) |
7034 | #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ |
7035 | #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ |
7035 | #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ |
7036 | #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ |
7036 | #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ |
7037 | #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ |
7037 | #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ |
7038 | #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ |
7038 | #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ |
7039 | #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ |
7039 | #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ |
7040 | #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ |
7040 | #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ |
7041 | #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ |
7041 | |
7042 | 7042 | #define TIM_DCR_DBL_Pos (8U) |
|
7043 | #define TIM_DCR_DBL_Pos (8U) |
7043 | #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ |
7044 | #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ |
7044 | #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ |
7045 | #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ |
7045 | #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ |
7046 | #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ |
7046 | #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ |
7047 | #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ |
7047 | #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ |
7048 | #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ |
7048 | #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ |
7049 | #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ |
7049 | #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ |
7050 | #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ |
7050 | |
7051 | 7051 | /******************* Bit definition for TIM_DMAR register *******************/ |
|
7052 | /******************* Bit definition for TIM_DMAR register *******************/ |
7052 | #define TIM_DMAR_DMAB_Pos (0U) |
7053 | #define TIM_DMAR_DMAB_Pos (0U) |
7053 | #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ |
7054 | #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ |
7054 | #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ |
7055 | #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ |
7055 | |
7056 | 7056 | /******************* Bit definition for TIM_OR register *********************/ |
|
7057 | /******************* Bit definition for TIM_OR register *********************/ |
7057 | #define TIM_OR_TI1RMP_Pos (0U) |
7058 | #define TIM_OR_TI1RMP_Pos (0U) |
7058 | #define TIM_OR_TI1RMP_Msk (0x3UL << TIM_OR_TI1RMP_Pos) /*!< 0x00000003 */ |
7059 | #define TIM_OR_TI1RMP_Msk (0x3UL << TIM_OR_TI1RMP_Pos) /*!< 0x00000003 */ |
7059 | #define TIM_OR_TI1RMP TIM_OR_TI1RMP_Msk /*!<TI1_RMP[1:0] bits (TIM Input 1 remap) */ |
7060 | #define TIM_OR_TI1RMP TIM_OR_TI1RMP_Msk /*!<TI1_RMP[1:0] bits (TIM Input 1 remap) */ |
7060 | #define TIM_OR_TI1RMP_0 (0x1UL << TIM_OR_TI1RMP_Pos) /*!< 0x00000001 */ |
7061 | #define TIM_OR_TI1RMP_0 (0x1UL << TIM_OR_TI1RMP_Pos) /*!< 0x00000001 */ |
7061 | #define TIM_OR_TI1RMP_1 (0x2UL << TIM_OR_TI1RMP_Pos) /*!< 0x00000002 */ |
7062 | #define TIM_OR_TI1RMP_1 (0x2UL << TIM_OR_TI1RMP_Pos) /*!< 0x00000002 */ |
7062 | |
7063 | 7063 | #define TIM_OR_ETR_RMP_Pos (2U) |
|
7064 | #define TIM_OR_ETR_RMP_Pos (2U) |
7064 | #define TIM_OR_ETR_RMP_Msk (0x1UL << TIM_OR_ETR_RMP_Pos) /*!< 0x00000004 */ |
7065 | #define TIM_OR_ETR_RMP_Msk (0x1UL << TIM_OR_ETR_RMP_Pos) /*!< 0x00000004 */ |
7065 | #define TIM_OR_ETR_RMP TIM_OR_ETR_RMP_Msk /*!<ETR_RMP bit (TIM10/11 ETR remap)*/ |
7066 | #define TIM_OR_ETR_RMP TIM_OR_ETR_RMP_Msk /*!<ETR_RMP bit (TIM10/11 ETR remap)*/ |
7066 | #define TIM_OR_TI1_RMP_RI_Pos (3U) |
7067 | #define TIM_OR_TI1_RMP_RI_Pos (3U) |
7067 | #define TIM_OR_TI1_RMP_RI_Msk (0x1UL << TIM_OR_TI1_RMP_RI_Pos) /*!< 0x00000008 */ |
7068 | #define TIM_OR_TI1_RMP_RI_Msk (0x1UL << TIM_OR_TI1_RMP_RI_Pos) /*!< 0x00000008 */ |
7068 | #define TIM_OR_TI1_RMP_RI TIM_OR_TI1_RMP_RI_Msk /*!<TI1_RMP_RI bit (TIM10/11 Input 1 remap for Routing interface) */ |
7069 | #define TIM_OR_TI1_RMP_RI TIM_OR_TI1_RMP_RI_Msk /*!<TI1_RMP_RI bit (TIM10/11 Input 1 remap for Routing interface) */ |
7069 | |
7070 | 7070 | /*----------------------------------------------------------------------------*/ |
|
7071 | /*----------------------------------------------------------------------------*/ |
7071 | #define TIM9_OR_ITR1_RMP_Pos (2U) |
7072 | #define TIM9_OR_ITR1_RMP_Pos (2U) |
7072 | #define TIM9_OR_ITR1_RMP_Msk (0x1UL << TIM9_OR_ITR1_RMP_Pos) /*!< 0x00000004 */ |
7073 | #define TIM9_OR_ITR1_RMP_Msk (0x1UL << TIM9_OR_ITR1_RMP_Pos) /*!< 0x00000004 */ |
7073 | #define TIM9_OR_ITR1_RMP TIM9_OR_ITR1_RMP_Msk /*!<ITR1_RMP bit (TIM9 Internal trigger 1 remap) */ |
7074 | #define TIM9_OR_ITR1_RMP TIM9_OR_ITR1_RMP_Msk /*!<ITR1_RMP bit (TIM9 Internal trigger 1 remap) */ |
7074 | |
7075 | 7075 | /*----------------------------------------------------------------------------*/ |
|
7076 | /*----------------------------------------------------------------------------*/ |
7076 | #define TIM2_OR_ITR1_RMP_Pos (0U) |
7077 | #define TIM2_OR_ITR1_RMP_Pos (0U) |
7077 | #define TIM2_OR_ITR1_RMP_Msk (0x1UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000001 */ |
7078 | #define TIM2_OR_ITR1_RMP_Msk (0x1UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000001 */ |
7078 | #define TIM2_OR_ITR1_RMP TIM2_OR_ITR1_RMP_Msk /*!<ITR1_RMP bit (TIM2 Internal trigger 1 remap) */ |
7079 | #define TIM2_OR_ITR1_RMP TIM2_OR_ITR1_RMP_Msk /*!<ITR1_RMP bit (TIM2 Internal trigger 1 remap) */ |
7079 | |
7080 | 7080 | /*----------------------------------------------------------------------------*/ |
|
7081 | /*----------------------------------------------------------------------------*/ |
7081 | #define TIM3_OR_ITR2_RMP_Pos (0U) |
7082 | #define TIM3_OR_ITR2_RMP_Pos (0U) |
7082 | #define TIM3_OR_ITR2_RMP_Msk (0x1UL << TIM3_OR_ITR2_RMP_Pos) /*!< 0x00000001 */ |
7083 | #define TIM3_OR_ITR2_RMP_Msk (0x1UL << TIM3_OR_ITR2_RMP_Pos) /*!< 0x00000001 */ |
7083 | #define TIM3_OR_ITR2_RMP TIM3_OR_ITR2_RMP_Msk /*!<ITR2_RMP bit (TIM3 Internal trigger 2 remap) */ |
7084 | #define TIM3_OR_ITR2_RMP TIM3_OR_ITR2_RMP_Msk /*!<ITR2_RMP bit (TIM3 Internal trigger 2 remap) */ |
7084 | |
7085 | 7085 | /*----------------------------------------------------------------------------*/ |
|
7086 | /*----------------------------------------------------------------------------*/ |
7086 | |
7087 | 7087 | /******************************************************************************/ |
|
7088 | /******************************************************************************/ |
7088 | /* */ |
7089 | /* */ |
7089 | /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ |
7090 | /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ |
7090 | /* */ |
7091 | /* */ |
7091 | /******************************************************************************/ |
7092 | /******************************************************************************/ |
7092 | |
7093 | 7093 | /******************* Bit definition for USART_SR register *******************/ |
|
7094 | /******************* Bit definition for USART_SR register *******************/ |
7094 | #define USART_SR_PE_Pos (0U) |
7095 | #define USART_SR_PE_Pos (0U) |
7095 | #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */ |
7096 | #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */ |
7096 | #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */ |
7097 | #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */ |
7097 | #define USART_SR_FE_Pos (1U) |
7098 | #define USART_SR_FE_Pos (1U) |
7098 | #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */ |
7099 | #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */ |
7099 | #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */ |
7100 | #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */ |
7100 | #define USART_SR_NE_Pos (2U) |
7101 | #define USART_SR_NE_Pos (2U) |
7101 | #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */ |
7102 | #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */ |
7102 | #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */ |
7103 | #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */ |
7103 | #define USART_SR_ORE_Pos (3U) |
7104 | #define USART_SR_ORE_Pos (3U) |
7104 | #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */ |
7105 | #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */ |
7105 | #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */ |
7106 | #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */ |
7106 | #define USART_SR_IDLE_Pos (4U) |
7107 | #define USART_SR_IDLE_Pos (4U) |
7107 | #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */ |
7108 | #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */ |
7108 | #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */ |
7109 | #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */ |
7109 | #define USART_SR_RXNE_Pos (5U) |
7110 | #define USART_SR_RXNE_Pos (5U) |
7110 | #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */ |
7111 | #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */ |
7111 | #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */ |
7112 | #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */ |
7112 | #define USART_SR_TC_Pos (6U) |
7113 | #define USART_SR_TC_Pos (6U) |
7113 | #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */ |
7114 | #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */ |
7114 | #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */ |
7115 | #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */ |
7115 | #define USART_SR_TXE_Pos (7U) |
7116 | #define USART_SR_TXE_Pos (7U) |
7116 | #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */ |
7117 | #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */ |
7117 | #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */ |
7118 | #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */ |
7118 | #define USART_SR_LBD_Pos (8U) |
7119 | #define USART_SR_LBD_Pos (8U) |
7119 | #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos) /*!< 0x00000100 */ |
7120 | #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos) /*!< 0x00000100 */ |
7120 | #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */ |
7121 | #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */ |
7121 | #define USART_SR_CTS_Pos (9U) |
7122 | #define USART_SR_CTS_Pos (9U) |
7122 | #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */ |
7123 | #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */ |
7123 | #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */ |
7124 | #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */ |
7124 | |
7125 | 7125 | /******************* Bit definition for USART_DR register *******************/ |
|
7126 | /******************* Bit definition for USART_DR register *******************/ |
7126 | #define USART_DR_DR_Pos (0U) |
7127 | #define USART_DR_DR_Pos (0U) |
7127 | #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */ |
7128 | #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */ |
7128 | #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */ |
7129 | #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */ |
7129 | |
7130 | 7130 | /****************** Bit definition for USART_BRR register *******************/ |
|
7131 | /****************** Bit definition for USART_BRR register *******************/ |
7131 | #define USART_BRR_DIV_Fraction_Pos (0U) |
7132 | #define USART_BRR_DIV_FRACTION_Pos (0U) |
7132 | #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */ |
7133 | #define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */ |
7133 | #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!<Fraction of USARTDIV */ |
7134 | #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */ |
7134 | #define USART_BRR_DIV_Mantissa_Pos (4U) |
7135 | #define USART_BRR_DIV_MANTISSA_Pos (4U) |
7135 | #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */ |
7136 | #define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */ |
7136 | #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!<Mantissa of USARTDIV */ |
7137 | #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */ |
7137 | |
7138 | 7138 | /* Legacy aliases */ |
|
7139 | /****************** Bit definition for USART_CR1 register *******************/ |
7139 | #define USART_BRR_DIV_FRACTION_Pos USART_BRR_DIV_Fraction_Pos |
7140 | #define USART_CR1_SBK_Pos (0U) |
7140 | #define USART_BRR_DIV_FRACTION_Msk USART_BRR_DIV_Fraction_Msk |
7141 | #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos) /*!< 0x00000001 */ |
7141 | #define USART_BRR_DIV_FRACTION USART_BRR_DIV_Fraction |
7142 | #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */ |
7142 | |
7143 | #define USART_CR1_RWU_Pos (1U) |
7143 | #define USART_BRR_DIV_MANTISSA_Pos USART_BRR_DIV_Mantissa_Pos |
7144 | #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */ |
7144 | #define USART_BRR_DIV_MANTISSA_Msk USART_BRR_DIV_Mantissa_Msk |
7145 | #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */ |
7145 | #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_Mantissa |
7146 | #define USART_CR1_RE_Pos (2U) |
7146 | |
7147 | #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ |
7147 | /****************** Bit definition for USART_CR1 register *******************/ |
7148 | #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ |
7148 | #define USART_CR1_SBK_Pos (0U) |
7149 | #define USART_CR1_TE_Pos (3U) |
7149 | #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos) /*!< 0x00000001 */ |
7150 | #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ |
7150 | #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */ |
7151 | #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ |
7151 | #define USART_CR1_RWU_Pos (1U) |
7152 | #define USART_CR1_IDLEIE_Pos (4U) |
7152 | #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */ |
7153 | #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ |
7153 | #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */ |
7154 | #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ |
7154 | #define USART_CR1_RE_Pos (2U) |
7155 | #define USART_CR1_RXNEIE_Pos (5U) |
7155 | #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ |
7156 | #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ |
7156 | #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ |
7157 | #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ |
7157 | #define USART_CR1_TE_Pos (3U) |
7158 | #define USART_CR1_TCIE_Pos (6U) |
7158 | #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ |
7159 | #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ |
7159 | #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ |
7160 | #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ |
7160 | #define USART_CR1_IDLEIE_Pos (4U) |
7161 | #define USART_CR1_TXEIE_Pos (7U) |
7161 | #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ |
7162 | #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ |
7162 | #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ |
7163 | #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */ |
7163 | #define USART_CR1_RXNEIE_Pos (5U) |
7164 | #define USART_CR1_PEIE_Pos (8U) |
7164 | #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ |
7165 | #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ |
7165 | #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ |
7166 | #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ |
7166 | #define USART_CR1_TCIE_Pos (6U) |
7167 | #define USART_CR1_PS_Pos (9U) |
7167 | #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ |
7168 | #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ |
7168 | #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ |
7169 | #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ |
7169 | #define USART_CR1_TXEIE_Pos (7U) |
7170 | #define USART_CR1_PCE_Pos (10U) |
7170 | #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ |
7171 | #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ |
7171 | #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */ |
7172 | #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ |
7172 | #define USART_CR1_PEIE_Pos (8U) |
7173 | #define USART_CR1_WAKE_Pos (11U) |
7173 | #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ |
7174 | #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ |
7174 | #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ |
7175 | #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */ |
7175 | #define USART_CR1_PS_Pos (9U) |
7176 | #define USART_CR1_M_Pos (12U) |
7176 | #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ |
7177 | #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */ |
7177 | #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ |
7178 | #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ |
7178 | #define USART_CR1_PCE_Pos (10U) |
7179 | #define USART_CR1_UE_Pos (13U) |
7179 | #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ |
7180 | #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */ |
7180 | #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ |
7181 | #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ |
7181 | #define USART_CR1_WAKE_Pos (11U) |
7182 | #define USART_CR1_OVER8_Pos (15U) |
7182 | #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ |
7183 | #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ |
7183 | #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */ |
7184 | #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit mode */ |
7184 | #define USART_CR1_M_Pos (12U) |
7185 | 7185 | #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */ |
|
7186 | /****************** Bit definition for USART_CR2 register *******************/ |
7186 | #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ |
7187 | #define USART_CR2_ADD_Pos (0U) |
7187 | #define USART_CR1_UE_Pos (13U) |
7188 | #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */ |
7188 | #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */ |
7189 | #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ |
7189 | #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ |
7190 | #define USART_CR2_LBDL_Pos (5U) |
7190 | #define USART_CR1_OVER8_Pos (15U) |
7191 | #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ |
7191 | #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ |
7192 | #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ |
7192 | #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit mode */ |
7193 | #define USART_CR2_LBDIE_Pos (6U) |
7193 | |
7194 | #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ |
7194 | /****************** Bit definition for USART_CR2 register *******************/ |
7195 | #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ |
7195 | #define USART_CR2_ADD_Pos (0U) |
7196 | #define USART_CR2_LBCL_Pos (8U) |
7196 | #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */ |
7197 | #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ |
7197 | #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ |
7198 | #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ |
7198 | #define USART_CR2_LBDL_Pos (5U) |
7199 | #define USART_CR2_CPHA_Pos (9U) |
7199 | #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ |
7200 | #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ |
7200 | #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ |
7201 | #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ |
7201 | #define USART_CR2_LBDIE_Pos (6U) |
7202 | #define USART_CR2_CPOL_Pos (10U) |
7202 | #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ |
7203 | #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ |
7203 | #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ |
7204 | #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ |
7204 | #define USART_CR2_LBCL_Pos (8U) |
7205 | #define USART_CR2_CLKEN_Pos (11U) |
7205 | #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ |
7206 | #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ |
7206 | #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ |
7207 | #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ |
7207 | #define USART_CR2_CPHA_Pos (9U) |
7208 | 7208 | #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ |
|
7209 | #define USART_CR2_STOP_Pos (12U) |
7209 | #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ |
7210 | #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ |
7210 | #define USART_CR2_CPOL_Pos (10U) |
7211 | #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ |
7211 | #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ |
7212 | #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ |
7212 | #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ |
7213 | #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ |
7213 | #define USART_CR2_CLKEN_Pos (11U) |
7214 | 7214 | #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ |
|
7215 | #define USART_CR2_LINEN_Pos (14U) |
7215 | #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ |
7216 | #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ |
7216 | |
7217 | #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ |
7217 | #define USART_CR2_STOP_Pos (12U) |
7218 | 7218 | #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ |
|
7219 | /****************** Bit definition for USART_CR3 register *******************/ |
7219 | #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ |
7220 | #define USART_CR3_EIE_Pos (0U) |
7220 | #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ |
7221 | #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ |
7221 | #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ |
7222 | #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ |
7222 | |
7223 | #define USART_CR3_IREN_Pos (1U) |
7223 | #define USART_CR2_LINEN_Pos (14U) |
7224 | #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ |
7224 | #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ |
7225 | #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ |
7225 | #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ |
7226 | #define USART_CR3_IRLP_Pos (2U) |
7226 | |
7227 | #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ |
7227 | /****************** Bit definition for USART_CR3 register *******************/ |
7228 | #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ |
7228 | #define USART_CR3_EIE_Pos (0U) |
7229 | #define USART_CR3_HDSEL_Pos (3U) |
7229 | #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ |
7230 | #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ |
7230 | #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ |
7231 | #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ |
7231 | #define USART_CR3_IREN_Pos (1U) |
7232 | #define USART_CR3_NACK_Pos (4U) |
7232 | #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ |
7233 | #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ |
7233 | #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ |
7234 | #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */ |
7234 | #define USART_CR3_IRLP_Pos (2U) |
7235 | #define USART_CR3_SCEN_Pos (5U) |
7235 | #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ |
7236 | #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ |
7236 | #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ |
7237 | #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */ |
7237 | #define USART_CR3_HDSEL_Pos (3U) |
7238 | #define USART_CR3_DMAR_Pos (6U) |
7238 | #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ |
7239 | #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ |
7239 | #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ |
7240 | #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ |
7240 | #define USART_CR3_NACK_Pos (4U) |
7241 | #define USART_CR3_DMAT_Pos (7U) |
7241 | #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ |
7242 | #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ |
7242 | #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */ |
7243 | #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ |
7243 | #define USART_CR3_SCEN_Pos (5U) |
7244 | #define USART_CR3_RTSE_Pos (8U) |
7244 | #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ |
7245 | #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ |
7245 | #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */ |
7246 | #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ |
7246 | #define USART_CR3_DMAR_Pos (6U) |
7247 | #define USART_CR3_CTSE_Pos (9U) |
7247 | #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ |
7248 | #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ |
7248 | #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ |
7249 | #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ |
7249 | #define USART_CR3_DMAT_Pos (7U) |
7250 | #define USART_CR3_CTSIE_Pos (10U) |
7250 | #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ |
7251 | #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ |
7251 | #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ |
7252 | #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ |
7252 | #define USART_CR3_RTSE_Pos (8U) |
7253 | #define USART_CR3_ONEBIT_Pos (11U) |
7253 | #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ |
7254 | #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ |
7254 | #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ |
7255 | #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ |
7255 | #define USART_CR3_CTSE_Pos (9U) |
7256 | 7256 | #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ |
|
7257 | /****************** Bit definition for USART_GTPR register ******************/ |
7257 | #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ |
7258 | #define USART_GTPR_PSC_Pos (0U) |
7258 | #define USART_CR3_CTSIE_Pos (10U) |
7259 | #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ |
7259 | #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ |
7260 | #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ |
7260 | #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ |
7261 | #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos) /*!< 0x00000001 */ |
7261 | #define USART_CR3_ONEBIT_Pos (11U) |
7262 | #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos) /*!< 0x00000002 */ |
7262 | #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ |
7263 | #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos) /*!< 0x00000004 */ |
7263 | #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ |
7264 | #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos) /*!< 0x00000008 */ |
7264 | |
7265 | #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos) /*!< 0x00000010 */ |
7265 | /****************** Bit definition for USART_GTPR register ******************/ |
7266 | #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos) /*!< 0x00000020 */ |
7266 | #define USART_GTPR_PSC_Pos (0U) |
7267 | #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos) /*!< 0x00000040 */ |
7267 | #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ |
7268 | #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos) /*!< 0x00000080 */ |
7268 | #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ |
7269 | 7269 | #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos) /*!< 0x00000001 */ |
|
7270 | #define USART_GTPR_GT_Pos (8U) |
7270 | #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos) /*!< 0x00000002 */ |
7271 | #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ |
7271 | #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos) /*!< 0x00000004 */ |
7272 | #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */ |
7272 | #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos) /*!< 0x00000008 */ |
7273 | 7273 | #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos) /*!< 0x00000010 */ |
|
7274 | /******************************************************************************/ |
7274 | #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos) /*!< 0x00000020 */ |
7275 | /* */ |
7275 | #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos) /*!< 0x00000040 */ |
7276 | /* Universal Serial Bus (USB) */ |
7276 | #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos) /*!< 0x00000080 */ |
7277 | /* */ |
7277 | |
7278 | /******************************************************************************/ |
7278 | #define USART_GTPR_GT_Pos (8U) |
7279 | 7279 | #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ |
|
7280 | /*!<Endpoint-specific registers */ |
7280 | #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */ |
7281 | 7281 | ||
7282 | #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ |
7282 | /******************************************************************************/ |
7283 | #define USB_EP1R (USB_BASE + 0x00000004U) /*!< endpoint 1 register address */ |
7283 | /* */ |
7284 | #define USB_EP2R (USB_BASE + 0x00000008U) /*!< endpoint 2 register address */ |
7284 | /* Universal Serial Bus (USB) */ |
7285 | #define USB_EP3R (USB_BASE + 0x0000000CU) /*!< endpoint 3 register address */ |
7285 | /* */ |
7286 | #define USB_EP4R (USB_BASE + 0x00000010U) /*!< endpoint 4 register address */ |
7286 | /******************************************************************************/ |
7287 | #define USB_EP5R (USB_BASE + 0x00000014U) /*!< endpoint 5 register address */ |
7287 | |
7288 | #define USB_EP6R (USB_BASE + 0x00000018U) /*!< endpoint 6 register address */ |
7288 | /*!<Endpoint-specific registers */ |
7289 | #define USB_EP7R (USB_BASE + 0x0000001CU) /*!< endpoint 7 register address */ |
7289 | |
7290 | 7290 | #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ |
|
7291 | /* bit positions */ |
7291 | #define USB_EP1R (USB_BASE + 0x00000004U) /*!< endpoint 1 register address */ |
7292 | #define USB_EP_CTR_RX_Pos (15U) |
7292 | #define USB_EP2R (USB_BASE + 0x00000008U) /*!< endpoint 2 register address */ |
7293 | #define USB_EP_CTR_RX_Msk (0x1UL << USB_EP_CTR_RX_Pos) /*!< 0x00008000 */ |
7293 | #define USB_EP3R (USB_BASE + 0x0000000CU) /*!< endpoint 3 register address */ |
7294 | #define USB_EP_CTR_RX USB_EP_CTR_RX_Msk /*!< EndPoint Correct TRansfer RX */ |
7294 | #define USB_EP4R (USB_BASE + 0x00000010U) /*!< endpoint 4 register address */ |
7295 | #define USB_EP_DTOG_RX_Pos (14U) |
7295 | #define USB_EP5R (USB_BASE + 0x00000014U) /*!< endpoint 5 register address */ |
7296 | #define USB_EP_DTOG_RX_Msk (0x1UL << USB_EP_DTOG_RX_Pos) /*!< 0x00004000 */ |
7296 | #define USB_EP6R (USB_BASE + 0x00000018U) /*!< endpoint 6 register address */ |
7297 | #define USB_EP_DTOG_RX USB_EP_DTOG_RX_Msk /*!< EndPoint Data TOGGLE RX */ |
7297 | #define USB_EP7R (USB_BASE + 0x0000001CU) /*!< endpoint 7 register address */ |
7298 | #define USB_EPRX_STAT_Pos (12U) |
7298 | |
7299 | #define USB_EPRX_STAT_Msk (0x3UL << USB_EPRX_STAT_Pos) /*!< 0x00003000 */ |
7299 | /* bit positions */ |
7300 | #define USB_EPRX_STAT USB_EPRX_STAT_Msk /*!< EndPoint RX STATus bit field */ |
7300 | #define USB_EP_CTR_RX_Pos (15U) |
7301 | #define USB_EP_SETUP_Pos (11U) |
7301 | #define USB_EP_CTR_RX_Msk (0x1UL << USB_EP_CTR_RX_Pos) /*!< 0x00008000 */ |
7302 | #define USB_EP_SETUP_Msk (0x1UL << USB_EP_SETUP_Pos) /*!< 0x00000800 */ |
7302 | #define USB_EP_CTR_RX USB_EP_CTR_RX_Msk /*!< EndPoint Correct TRansfer RX */ |
7303 | #define USB_EP_SETUP USB_EP_SETUP_Msk /*!< EndPoint SETUP */ |
7303 | #define USB_EP_DTOG_RX_Pos (14U) |
7304 | #define USB_EP_T_FIELD_Pos (9U) |
7304 | #define USB_EP_DTOG_RX_Msk (0x1UL << USB_EP_DTOG_RX_Pos) /*!< 0x00004000 */ |
7305 | #define USB_EP_T_FIELD_Msk (0x3UL << USB_EP_T_FIELD_Pos) /*!< 0x00000600 */ |
7305 | #define USB_EP_DTOG_RX USB_EP_DTOG_RX_Msk /*!< EndPoint Data TOGGLE RX */ |
7306 | #define USB_EP_T_FIELD USB_EP_T_FIELD_Msk /*!< EndPoint TYPE */ |
7306 | #define USB_EPRX_STAT_Pos (12U) |
7307 | #define USB_EP_KIND_Pos (8U) |
7307 | #define USB_EPRX_STAT_Msk (0x3UL << USB_EPRX_STAT_Pos) /*!< 0x00003000 */ |
7308 | #define USB_EP_KIND_Msk (0x1UL << USB_EP_KIND_Pos) /*!< 0x00000100 */ |
7308 | #define USB_EPRX_STAT USB_EPRX_STAT_Msk /*!< EndPoint RX STATus bit field */ |
7309 | #define USB_EP_KIND USB_EP_KIND_Msk /*!< EndPoint KIND */ |
7309 | #define USB_EP_SETUP_Pos (11U) |
7310 | #define USB_EP_CTR_TX_Pos (7U) |
7310 | #define USB_EP_SETUP_Msk (0x1UL << USB_EP_SETUP_Pos) /*!< 0x00000800 */ |
7311 | #define USB_EP_CTR_TX_Msk (0x1UL << USB_EP_CTR_TX_Pos) /*!< 0x00000080 */ |
7311 | #define USB_EP_SETUP USB_EP_SETUP_Msk /*!< EndPoint SETUP */ |
7312 | #define USB_EP_CTR_TX USB_EP_CTR_TX_Msk /*!< EndPoint Correct TRansfer TX */ |
7312 | #define USB_EP_T_FIELD_Pos (9U) |
7313 | #define USB_EP_DTOG_TX_Pos (6U) |
7313 | #define USB_EP_T_FIELD_Msk (0x3UL << USB_EP_T_FIELD_Pos) /*!< 0x00000600 */ |
7314 | #define USB_EP_DTOG_TX_Msk (0x1UL << USB_EP_DTOG_TX_Pos) /*!< 0x00000040 */ |
7314 | #define USB_EP_T_FIELD USB_EP_T_FIELD_Msk /*!< EndPoint TYPE */ |
7315 | #define USB_EP_DTOG_TX USB_EP_DTOG_TX_Msk /*!< EndPoint Data TOGGLE TX */ |
7315 | #define USB_EP_KIND_Pos (8U) |
7316 | #define USB_EPTX_STAT_Pos (4U) |
7316 | #define USB_EP_KIND_Msk (0x1UL << USB_EP_KIND_Pos) /*!< 0x00000100 */ |
7317 | #define USB_EPTX_STAT_Msk (0x3UL << USB_EPTX_STAT_Pos) /*!< 0x00000030 */ |
7317 | #define USB_EP_KIND USB_EP_KIND_Msk /*!< EndPoint KIND */ |
7318 | #define USB_EPTX_STAT USB_EPTX_STAT_Msk /*!< EndPoint TX STATus bit field */ |
7318 | #define USB_EP_CTR_TX_Pos (7U) |
7319 | #define USB_EPADDR_FIELD_Pos (0U) |
7319 | #define USB_EP_CTR_TX_Msk (0x1UL << USB_EP_CTR_TX_Pos) /*!< 0x00000080 */ |
7320 | #define USB_EPADDR_FIELD_Msk (0xFUL << USB_EPADDR_FIELD_Pos) /*!< 0x0000000F */ |
7320 | #define USB_EP_CTR_TX USB_EP_CTR_TX_Msk /*!< EndPoint Correct TRansfer TX */ |
7321 | #define USB_EPADDR_FIELD USB_EPADDR_FIELD_Msk /*!< EndPoint ADDRess FIELD */ |
7321 | #define USB_EP_DTOG_TX_Pos (6U) |
7322 | 7322 | #define USB_EP_DTOG_TX_Msk (0x1UL << USB_EP_DTOG_TX_Pos) /*!< 0x00000040 */ |
|
7323 | /* EndPoint REGister MASK (no toggle fields) */ |
7323 | #define USB_EP_DTOG_TX USB_EP_DTOG_TX_Msk /*!< EndPoint Data TOGGLE TX */ |
7324 | #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) |
7324 | #define USB_EPTX_STAT_Pos (4U) |
7325 | /*!< EP_TYPE[1:0] EndPoint TYPE */ |
7325 | #define USB_EPTX_STAT_Msk (0x3UL << USB_EPTX_STAT_Pos) /*!< 0x00000030 */ |
7326 | #define USB_EP_TYPE_MASK_Pos (9U) |
7326 | #define USB_EPTX_STAT USB_EPTX_STAT_Msk /*!< EndPoint TX STATus bit field */ |
7327 | #define USB_EP_TYPE_MASK_Msk (0x3UL << USB_EP_TYPE_MASK_Pos) /*!< 0x00000600 */ |
7327 | #define USB_EPADDR_FIELD_Pos (0U) |
7328 | #define USB_EP_TYPE_MASK USB_EP_TYPE_MASK_Msk /*!< EndPoint TYPE Mask */ |
7328 | #define USB_EPADDR_FIELD_Msk (0xFUL << USB_EPADDR_FIELD_Pos) /*!< 0x0000000F */ |
7329 | #define USB_EP_BULK (0x00000000U) /*!< EndPoint BULK */ |
7329 | #define USB_EPADDR_FIELD USB_EPADDR_FIELD_Msk /*!< EndPoint ADDRess FIELD */ |
7330 | #define USB_EP_CONTROL (0x00000200U) /*!< EndPoint CONTROL */ |
7330 | |
7331 | #define USB_EP_ISOCHRONOUS (0x00000400U) /*!< EndPoint ISOCHRONOUS */ |
7331 | /* EndPoint REGister MASK (no toggle fields) */ |
7332 | #define USB_EP_INTERRUPT (0x00000600U) /*!< EndPoint INTERRUPT */ |
7332 | #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) |
7333 | #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK) |
7333 | /*!< EP_TYPE[1:0] EndPoint TYPE */ |
7334 | 7334 | #define USB_EP_TYPE_MASK_Pos (9U) |
|
7335 | #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ |
7335 | #define USB_EP_TYPE_MASK_Msk (0x3UL << USB_EP_TYPE_MASK_Pos) /*!< 0x00000600 */ |
7336 | /*!< STAT_TX[1:0] STATus for TX transfer */ |
7336 | #define USB_EP_TYPE_MASK USB_EP_TYPE_MASK_Msk /*!< EndPoint TYPE Mask */ |
7337 | #define USB_EP_TX_DIS (0x00000000U) /*!< EndPoint TX DISabled */ |
7337 | #define USB_EP_BULK (0x00000000U) /*!< EndPoint BULK */ |
7338 | #define USB_EP_TX_STALL (0x00000010U) /*!< EndPoint TX STALLed */ |
7338 | #define USB_EP_CONTROL (0x00000200U) /*!< EndPoint CONTROL */ |
7339 | #define USB_EP_TX_NAK (0x00000020U) /*!< EndPoint TX NAKed */ |
7339 | #define USB_EP_ISOCHRONOUS (0x00000400U) /*!< EndPoint ISOCHRONOUS */ |
7340 | #define USB_EP_TX_VALID (0x00000030U) /*!< EndPoint TX VALID */ |
7340 | #define USB_EP_INTERRUPT (0x00000600U) /*!< EndPoint INTERRUPT */ |
7341 | #define USB_EPTX_DTOG1 (0x00000010U) /*!< EndPoint TX Data TOGgle bit1 */ |
7341 | #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK) |
7342 | #define USB_EPTX_DTOG2 (0x00000020U) /*!< EndPoint TX Data TOGgle bit2 */ |
7342 | |
7343 | #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) |
7343 | #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ |
7344 | /*!< STAT_RX[1:0] STATus for RX transfer */ |
7344 | /*!< STAT_TX[1:0] STATus for TX transfer */ |
7345 | #define USB_EP_RX_DIS (0x00000000U) /*!< EndPoint RX DISabled */ |
7345 | #define USB_EP_TX_DIS (0x00000000U) /*!< EndPoint TX DISabled */ |
7346 | #define USB_EP_RX_STALL (0x00001000U) /*!< EndPoint RX STALLed */ |
7346 | #define USB_EP_TX_STALL (0x00000010U) /*!< EndPoint TX STALLed */ |
7347 | #define USB_EP_RX_NAK (0x00002000U) /*!< EndPoint RX NAKed */ |
7347 | #define USB_EP_TX_NAK (0x00000020U) /*!< EndPoint TX NAKed */ |
7348 | #define USB_EP_RX_VALID (0x00003000U) /*!< EndPoint RX VALID */ |
7348 | #define USB_EP_TX_VALID (0x00000030U) /*!< EndPoint TX VALID */ |
7349 | #define USB_EPRX_DTOG1 (0x00001000U) /*!< EndPoint RX Data TOGgle bit1 */ |
7349 | #define USB_EPTX_DTOG1 (0x00000010U) /*!< EndPoint TX Data TOGgle bit1 */ |
7350 | #define USB_EPRX_DTOG2 (0x00002000U) /*!< EndPoint RX Data TOGgle bit1 */ |
7350 | #define USB_EPTX_DTOG2 (0x00000020U) /*!< EndPoint TX Data TOGgle bit2 */ |
7351 | #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) |
7351 | #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) |
7352 | 7352 | /*!< STAT_RX[1:0] STATus for RX transfer */ |
|
7353 | /******************* Bit definition for USB_EP0R register *******************/ |
7353 | #define USB_EP_RX_DIS (0x00000000U) /*!< EndPoint RX DISabled */ |
7354 | #define USB_EP0R_EA_Pos (0U) |
7354 | #define USB_EP_RX_STALL (0x00001000U) /*!< EndPoint RX STALLed */ |
7355 | #define USB_EP0R_EA_Msk (0xFUL << USB_EP0R_EA_Pos) /*!< 0x0000000F */ |
7355 | #define USB_EP_RX_NAK (0x00002000U) /*!< EndPoint RX NAKed */ |
7356 | #define USB_EP0R_EA USB_EP0R_EA_Msk /*!<Endpoint Address */ |
7356 | #define USB_EP_RX_VALID (0x00003000U) /*!< EndPoint RX VALID */ |
7357 | 7357 | #define USB_EPRX_DTOG1 (0x00001000U) /*!< EndPoint RX Data TOGgle bit1 */ |
|
7358 | #define USB_EP0R_STAT_TX_Pos (4U) |
7358 | #define USB_EPRX_DTOG2 (0x00002000U) /*!< EndPoint RX Data TOGgle bit1 */ |
7359 | #define USB_EP0R_STAT_TX_Msk (0x3UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000030 */ |
7359 | #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) |
7360 | #define USB_EP0R_STAT_TX USB_EP0R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7360 | |
7361 | #define USB_EP0R_STAT_TX_0 (0x1UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000010 */ |
7361 | /******************* Bit definition for USB_EP0R register *******************/ |
7362 | #define USB_EP0R_STAT_TX_1 (0x2UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000020 */ |
7362 | #define USB_EP0R_EA_Pos (0U) |
7363 | 7363 | #define USB_EP0R_EA_Msk (0xFUL << USB_EP0R_EA_Pos) /*!< 0x0000000F */ |
|
7364 | #define USB_EP0R_DTOG_TX_Pos (6U) |
7364 | #define USB_EP0R_EA USB_EP0R_EA_Msk /*!<Endpoint Address */ |
7365 | #define USB_EP0R_DTOG_TX_Msk (0x1UL << USB_EP0R_DTOG_TX_Pos) /*!< 0x00000040 */ |
7365 | |
7366 | #define USB_EP0R_DTOG_TX USB_EP0R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7366 | #define USB_EP0R_STAT_TX_Pos (4U) |
7367 | #define USB_EP0R_CTR_TX_Pos (7U) |
7367 | #define USB_EP0R_STAT_TX_Msk (0x3UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000030 */ |
7368 | #define USB_EP0R_CTR_TX_Msk (0x1UL << USB_EP0R_CTR_TX_Pos) /*!< 0x00000080 */ |
7368 | #define USB_EP0R_STAT_TX USB_EP0R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7369 | #define USB_EP0R_CTR_TX USB_EP0R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7369 | #define USB_EP0R_STAT_TX_0 (0x1UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000010 */ |
7370 | #define USB_EP0R_EP_KIND_Pos (8U) |
7370 | #define USB_EP0R_STAT_TX_1 (0x2UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000020 */ |
7371 | #define USB_EP0R_EP_KIND_Msk (0x1UL << USB_EP0R_EP_KIND_Pos) /*!< 0x00000100 */ |
7371 | |
7372 | #define USB_EP0R_EP_KIND USB_EP0R_EP_KIND_Msk /*!<Endpoint Kind */ |
7372 | #define USB_EP0R_DTOG_TX_Pos (6U) |
7373 | 7373 | #define USB_EP0R_DTOG_TX_Msk (0x1UL << USB_EP0R_DTOG_TX_Pos) /*!< 0x00000040 */ |
|
7374 | #define USB_EP0R_EP_TYPE_Pos (9U) |
7374 | #define USB_EP0R_DTOG_TX USB_EP0R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7375 | #define USB_EP0R_EP_TYPE_Msk (0x3UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000600 */ |
7375 | #define USB_EP0R_CTR_TX_Pos (7U) |
7376 | #define USB_EP0R_EP_TYPE USB_EP0R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7376 | #define USB_EP0R_CTR_TX_Msk (0x1UL << USB_EP0R_CTR_TX_Pos) /*!< 0x00000080 */ |
7377 | #define USB_EP0R_EP_TYPE_0 (0x1UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7377 | #define USB_EP0R_CTR_TX USB_EP0R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7378 | #define USB_EP0R_EP_TYPE_1 (0x2UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7378 | #define USB_EP0R_EP_KIND_Pos (8U) |
7379 | 7379 | #define USB_EP0R_EP_KIND_Msk (0x1UL << USB_EP0R_EP_KIND_Pos) /*!< 0x00000100 */ |
|
7380 | #define USB_EP0R_SETUP_Pos (11U) |
7380 | #define USB_EP0R_EP_KIND USB_EP0R_EP_KIND_Msk /*!<Endpoint Kind */ |
7381 | #define USB_EP0R_SETUP_Msk (0x1UL << USB_EP0R_SETUP_Pos) /*!< 0x00000800 */ |
7381 | |
7382 | #define USB_EP0R_SETUP USB_EP0R_SETUP_Msk /*!<Setup transaction completed */ |
7382 | #define USB_EP0R_EP_TYPE_Pos (9U) |
7383 | 7383 | #define USB_EP0R_EP_TYPE_Msk (0x3UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000600 */ |
|
7384 | #define USB_EP0R_STAT_RX_Pos (12U) |
7384 | #define USB_EP0R_EP_TYPE USB_EP0R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7385 | #define USB_EP0R_STAT_RX_Msk (0x3UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00003000 */ |
7385 | #define USB_EP0R_EP_TYPE_0 (0x1UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7386 | #define USB_EP0R_STAT_RX USB_EP0R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7386 | #define USB_EP0R_EP_TYPE_1 (0x2UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7387 | #define USB_EP0R_STAT_RX_0 (0x1UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00001000 */ |
7387 | |
7388 | #define USB_EP0R_STAT_RX_1 (0x2UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00002000 */ |
7388 | #define USB_EP0R_SETUP_Pos (11U) |
7389 | 7389 | #define USB_EP0R_SETUP_Msk (0x1UL << USB_EP0R_SETUP_Pos) /*!< 0x00000800 */ |
|
7390 | #define USB_EP0R_DTOG_RX_Pos (14U) |
7390 | #define USB_EP0R_SETUP USB_EP0R_SETUP_Msk /*!<Setup transaction completed */ |
7391 | #define USB_EP0R_DTOG_RX_Msk (0x1UL << USB_EP0R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7391 | |
7392 | #define USB_EP0R_DTOG_RX USB_EP0R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7392 | #define USB_EP0R_STAT_RX_Pos (12U) |
7393 | #define USB_EP0R_CTR_RX_Pos (15U) |
7393 | #define USB_EP0R_STAT_RX_Msk (0x3UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00003000 */ |
7394 | #define USB_EP0R_CTR_RX_Msk (0x1UL << USB_EP0R_CTR_RX_Pos) /*!< 0x00008000 */ |
7394 | #define USB_EP0R_STAT_RX USB_EP0R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7395 | #define USB_EP0R_CTR_RX USB_EP0R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7395 | #define USB_EP0R_STAT_RX_0 (0x1UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00001000 */ |
7396 | 7396 | #define USB_EP0R_STAT_RX_1 (0x2UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00002000 */ |
|
7397 | /******************* Bit definition for USB_EP1R register *******************/ |
7397 | |
7398 | #define USB_EP1R_EA_Pos (0U) |
7398 | #define USB_EP0R_DTOG_RX_Pos (14U) |
7399 | #define USB_EP1R_EA_Msk (0xFUL << USB_EP1R_EA_Pos) /*!< 0x0000000F */ |
7399 | #define USB_EP0R_DTOG_RX_Msk (0x1UL << USB_EP0R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7400 | #define USB_EP1R_EA USB_EP1R_EA_Msk /*!<Endpoint Address */ |
7400 | #define USB_EP0R_DTOG_RX USB_EP0R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7401 | 7401 | #define USB_EP0R_CTR_RX_Pos (15U) |
|
7402 | #define USB_EP1R_STAT_TX_Pos (4U) |
7402 | #define USB_EP0R_CTR_RX_Msk (0x1UL << USB_EP0R_CTR_RX_Pos) /*!< 0x00008000 */ |
7403 | #define USB_EP1R_STAT_TX_Msk (0x3UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000030 */ |
7403 | #define USB_EP0R_CTR_RX USB_EP0R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7404 | #define USB_EP1R_STAT_TX USB_EP1R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7404 | |
7405 | #define USB_EP1R_STAT_TX_0 (0x1UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000010 */ |
7405 | /******************* Bit definition for USB_EP1R register *******************/ |
7406 | #define USB_EP1R_STAT_TX_1 (0x2UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000020 */ |
7406 | #define USB_EP1R_EA_Pos (0U) |
7407 | 7407 | #define USB_EP1R_EA_Msk (0xFUL << USB_EP1R_EA_Pos) /*!< 0x0000000F */ |
|
7408 | #define USB_EP1R_DTOG_TX_Pos (6U) |
7408 | #define USB_EP1R_EA USB_EP1R_EA_Msk /*!<Endpoint Address */ |
7409 | #define USB_EP1R_DTOG_TX_Msk (0x1UL << USB_EP1R_DTOG_TX_Pos) /*!< 0x00000040 */ |
7409 | |
7410 | #define USB_EP1R_DTOG_TX USB_EP1R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7410 | #define USB_EP1R_STAT_TX_Pos (4U) |
7411 | #define USB_EP1R_CTR_TX_Pos (7U) |
7411 | #define USB_EP1R_STAT_TX_Msk (0x3UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000030 */ |
7412 | #define USB_EP1R_CTR_TX_Msk (0x1UL << USB_EP1R_CTR_TX_Pos) /*!< 0x00000080 */ |
7412 | #define USB_EP1R_STAT_TX USB_EP1R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7413 | #define USB_EP1R_CTR_TX USB_EP1R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7413 | #define USB_EP1R_STAT_TX_0 (0x1UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000010 */ |
7414 | #define USB_EP1R_EP_KIND_Pos (8U) |
7414 | #define USB_EP1R_STAT_TX_1 (0x2UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000020 */ |
7415 | #define USB_EP1R_EP_KIND_Msk (0x1UL << USB_EP1R_EP_KIND_Pos) /*!< 0x00000100 */ |
7415 | |
7416 | #define USB_EP1R_EP_KIND USB_EP1R_EP_KIND_Msk /*!<Endpoint Kind */ |
7416 | #define USB_EP1R_DTOG_TX_Pos (6U) |
7417 | 7417 | #define USB_EP1R_DTOG_TX_Msk (0x1UL << USB_EP1R_DTOG_TX_Pos) /*!< 0x00000040 */ |
|
7418 | #define USB_EP1R_EP_TYPE_Pos (9U) |
7418 | #define USB_EP1R_DTOG_TX USB_EP1R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7419 | #define USB_EP1R_EP_TYPE_Msk (0x3UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000600 */ |
7419 | #define USB_EP1R_CTR_TX_Pos (7U) |
7420 | #define USB_EP1R_EP_TYPE USB_EP1R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7420 | #define USB_EP1R_CTR_TX_Msk (0x1UL << USB_EP1R_CTR_TX_Pos) /*!< 0x00000080 */ |
7421 | #define USB_EP1R_EP_TYPE_0 (0x1UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7421 | #define USB_EP1R_CTR_TX USB_EP1R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7422 | #define USB_EP1R_EP_TYPE_1 (0x2UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7422 | #define USB_EP1R_EP_KIND_Pos (8U) |
7423 | 7423 | #define USB_EP1R_EP_KIND_Msk (0x1UL << USB_EP1R_EP_KIND_Pos) /*!< 0x00000100 */ |
|
7424 | #define USB_EP1R_SETUP_Pos (11U) |
7424 | #define USB_EP1R_EP_KIND USB_EP1R_EP_KIND_Msk /*!<Endpoint Kind */ |
7425 | #define USB_EP1R_SETUP_Msk (0x1UL << USB_EP1R_SETUP_Pos) /*!< 0x00000800 */ |
7425 | |
7426 | #define USB_EP1R_SETUP USB_EP1R_SETUP_Msk /*!<Setup transaction completed */ |
7426 | #define USB_EP1R_EP_TYPE_Pos (9U) |
7427 | 7427 | #define USB_EP1R_EP_TYPE_Msk (0x3UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000600 */ |
|
7428 | #define USB_EP1R_STAT_RX_Pos (12U) |
7428 | #define USB_EP1R_EP_TYPE USB_EP1R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7429 | #define USB_EP1R_STAT_RX_Msk (0x3UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00003000 */ |
7429 | #define USB_EP1R_EP_TYPE_0 (0x1UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7430 | #define USB_EP1R_STAT_RX USB_EP1R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7430 | #define USB_EP1R_EP_TYPE_1 (0x2UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7431 | #define USB_EP1R_STAT_RX_0 (0x1UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00001000 */ |
7431 | |
7432 | #define USB_EP1R_STAT_RX_1 (0x2UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00002000 */ |
7432 | #define USB_EP1R_SETUP_Pos (11U) |
7433 | 7433 | #define USB_EP1R_SETUP_Msk (0x1UL << USB_EP1R_SETUP_Pos) /*!< 0x00000800 */ |
|
7434 | #define USB_EP1R_DTOG_RX_Pos (14U) |
7434 | #define USB_EP1R_SETUP USB_EP1R_SETUP_Msk /*!<Setup transaction completed */ |
7435 | #define USB_EP1R_DTOG_RX_Msk (0x1UL << USB_EP1R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7435 | |
7436 | #define USB_EP1R_DTOG_RX USB_EP1R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7436 | #define USB_EP1R_STAT_RX_Pos (12U) |
7437 | #define USB_EP1R_CTR_RX_Pos (15U) |
7437 | #define USB_EP1R_STAT_RX_Msk (0x3UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00003000 */ |
7438 | #define USB_EP1R_CTR_RX_Msk (0x1UL << USB_EP1R_CTR_RX_Pos) /*!< 0x00008000 */ |
7438 | #define USB_EP1R_STAT_RX USB_EP1R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7439 | #define USB_EP1R_CTR_RX USB_EP1R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7439 | #define USB_EP1R_STAT_RX_0 (0x1UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00001000 */ |
7440 | 7440 | #define USB_EP1R_STAT_RX_1 (0x2UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00002000 */ |
|
7441 | /******************* Bit definition for USB_EP2R register *******************/ |
7441 | |
7442 | #define USB_EP2R_EA_Pos (0U) |
7442 | #define USB_EP1R_DTOG_RX_Pos (14U) |
7443 | #define USB_EP2R_EA_Msk (0xFUL << USB_EP2R_EA_Pos) /*!< 0x0000000F */ |
7443 | #define USB_EP1R_DTOG_RX_Msk (0x1UL << USB_EP1R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7444 | #define USB_EP2R_EA USB_EP2R_EA_Msk /*!<Endpoint Address */ |
7444 | #define USB_EP1R_DTOG_RX USB_EP1R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7445 | 7445 | #define USB_EP1R_CTR_RX_Pos (15U) |
|
7446 | #define USB_EP2R_STAT_TX_Pos (4U) |
7446 | #define USB_EP1R_CTR_RX_Msk (0x1UL << USB_EP1R_CTR_RX_Pos) /*!< 0x00008000 */ |
7447 | #define USB_EP2R_STAT_TX_Msk (0x3UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000030 */ |
7447 | #define USB_EP1R_CTR_RX USB_EP1R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7448 | #define USB_EP2R_STAT_TX USB_EP2R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7448 | |
7449 | #define USB_EP2R_STAT_TX_0 (0x1UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000010 */ |
7449 | /******************* Bit definition for USB_EP2R register *******************/ |
7450 | #define USB_EP2R_STAT_TX_1 (0x2UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000020 */ |
7450 | #define USB_EP2R_EA_Pos (0U) |
7451 | 7451 | #define USB_EP2R_EA_Msk (0xFUL << USB_EP2R_EA_Pos) /*!< 0x0000000F */ |
|
7452 | #define USB_EP2R_DTOG_TX_Pos (6U) |
7452 | #define USB_EP2R_EA USB_EP2R_EA_Msk /*!<Endpoint Address */ |
7453 | #define USB_EP2R_DTOG_TX_Msk (0x1UL << USB_EP2R_DTOG_TX_Pos) /*!< 0x00000040 */ |
7453 | |
7454 | #define USB_EP2R_DTOG_TX USB_EP2R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7454 | #define USB_EP2R_STAT_TX_Pos (4U) |
7455 | #define USB_EP2R_CTR_TX_Pos (7U) |
7455 | #define USB_EP2R_STAT_TX_Msk (0x3UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000030 */ |
7456 | #define USB_EP2R_CTR_TX_Msk (0x1UL << USB_EP2R_CTR_TX_Pos) /*!< 0x00000080 */ |
7456 | #define USB_EP2R_STAT_TX USB_EP2R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7457 | #define USB_EP2R_CTR_TX USB_EP2R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7457 | #define USB_EP2R_STAT_TX_0 (0x1UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000010 */ |
7458 | #define USB_EP2R_EP_KIND_Pos (8U) |
7458 | #define USB_EP2R_STAT_TX_1 (0x2UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000020 */ |
7459 | #define USB_EP2R_EP_KIND_Msk (0x1UL << USB_EP2R_EP_KIND_Pos) /*!< 0x00000100 */ |
7459 | |
7460 | #define USB_EP2R_EP_KIND USB_EP2R_EP_KIND_Msk /*!<Endpoint Kind */ |
7460 | #define USB_EP2R_DTOG_TX_Pos (6U) |
7461 | 7461 | #define USB_EP2R_DTOG_TX_Msk (0x1UL << USB_EP2R_DTOG_TX_Pos) /*!< 0x00000040 */ |
|
7462 | #define USB_EP2R_EP_TYPE_Pos (9U) |
7462 | #define USB_EP2R_DTOG_TX USB_EP2R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7463 | #define USB_EP2R_EP_TYPE_Msk (0x3UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000600 */ |
7463 | #define USB_EP2R_CTR_TX_Pos (7U) |
7464 | #define USB_EP2R_EP_TYPE USB_EP2R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7464 | #define USB_EP2R_CTR_TX_Msk (0x1UL << USB_EP2R_CTR_TX_Pos) /*!< 0x00000080 */ |
7465 | #define USB_EP2R_EP_TYPE_0 (0x1UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7465 | #define USB_EP2R_CTR_TX USB_EP2R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7466 | #define USB_EP2R_EP_TYPE_1 (0x2UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7466 | #define USB_EP2R_EP_KIND_Pos (8U) |
7467 | 7467 | #define USB_EP2R_EP_KIND_Msk (0x1UL << USB_EP2R_EP_KIND_Pos) /*!< 0x00000100 */ |
|
7468 | #define USB_EP2R_SETUP_Pos (11U) |
7468 | #define USB_EP2R_EP_KIND USB_EP2R_EP_KIND_Msk /*!<Endpoint Kind */ |
7469 | #define USB_EP2R_SETUP_Msk (0x1UL << USB_EP2R_SETUP_Pos) /*!< 0x00000800 */ |
7469 | |
7470 | #define USB_EP2R_SETUP USB_EP2R_SETUP_Msk /*!<Setup transaction completed */ |
7470 | #define USB_EP2R_EP_TYPE_Pos (9U) |
7471 | 7471 | #define USB_EP2R_EP_TYPE_Msk (0x3UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000600 */ |
|
7472 | #define USB_EP2R_STAT_RX_Pos (12U) |
7472 | #define USB_EP2R_EP_TYPE USB_EP2R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7473 | #define USB_EP2R_STAT_RX_Msk (0x3UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00003000 */ |
7473 | #define USB_EP2R_EP_TYPE_0 (0x1UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7474 | #define USB_EP2R_STAT_RX USB_EP2R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7474 | #define USB_EP2R_EP_TYPE_1 (0x2UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7475 | #define USB_EP2R_STAT_RX_0 (0x1UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00001000 */ |
7475 | |
7476 | #define USB_EP2R_STAT_RX_1 (0x2UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00002000 */ |
7476 | #define USB_EP2R_SETUP_Pos (11U) |
7477 | 7477 | #define USB_EP2R_SETUP_Msk (0x1UL << USB_EP2R_SETUP_Pos) /*!< 0x00000800 */ |
|
7478 | #define USB_EP2R_DTOG_RX_Pos (14U) |
7478 | #define USB_EP2R_SETUP USB_EP2R_SETUP_Msk /*!<Setup transaction completed */ |
7479 | #define USB_EP2R_DTOG_RX_Msk (0x1UL << USB_EP2R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7479 | |
7480 | #define USB_EP2R_DTOG_RX USB_EP2R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7480 | #define USB_EP2R_STAT_RX_Pos (12U) |
7481 | #define USB_EP2R_CTR_RX_Pos (15U) |
7481 | #define USB_EP2R_STAT_RX_Msk (0x3UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00003000 */ |
7482 | #define USB_EP2R_CTR_RX_Msk (0x1UL << USB_EP2R_CTR_RX_Pos) /*!< 0x00008000 */ |
7482 | #define USB_EP2R_STAT_RX USB_EP2R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7483 | #define USB_EP2R_CTR_RX USB_EP2R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7483 | #define USB_EP2R_STAT_RX_0 (0x1UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00001000 */ |
7484 | 7484 | #define USB_EP2R_STAT_RX_1 (0x2UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00002000 */ |
|
7485 | /******************* Bit definition for USB_EP3R register *******************/ |
7485 | |
7486 | #define USB_EP3R_EA_Pos (0U) |
7486 | #define USB_EP2R_DTOG_RX_Pos (14U) |
7487 | #define USB_EP3R_EA_Msk (0xFUL << USB_EP3R_EA_Pos) /*!< 0x0000000F */ |
7487 | #define USB_EP2R_DTOG_RX_Msk (0x1UL << USB_EP2R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7488 | #define USB_EP3R_EA USB_EP3R_EA_Msk /*!<Endpoint Address */ |
7488 | #define USB_EP2R_DTOG_RX USB_EP2R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7489 | 7489 | #define USB_EP2R_CTR_RX_Pos (15U) |
|
7490 | #define USB_EP3R_STAT_TX_Pos (4U) |
7490 | #define USB_EP2R_CTR_RX_Msk (0x1UL << USB_EP2R_CTR_RX_Pos) /*!< 0x00008000 */ |
7491 | #define USB_EP3R_STAT_TX_Msk (0x3UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000030 */ |
7491 | #define USB_EP2R_CTR_RX USB_EP2R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7492 | #define USB_EP3R_STAT_TX USB_EP3R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7492 | |
7493 | #define USB_EP3R_STAT_TX_0 (0x1UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000010 */ |
7493 | /******************* Bit definition for USB_EP3R register *******************/ |
7494 | #define USB_EP3R_STAT_TX_1 (0x2UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000020 */ |
7494 | #define USB_EP3R_EA_Pos (0U) |
7495 | 7495 | #define USB_EP3R_EA_Msk (0xFUL << USB_EP3R_EA_Pos) /*!< 0x0000000F */ |
|
7496 | #define USB_EP3R_DTOG_TX_Pos (6U) |
7496 | #define USB_EP3R_EA USB_EP3R_EA_Msk /*!<Endpoint Address */ |
7497 | #define USB_EP3R_DTOG_TX_Msk (0x1UL << USB_EP3R_DTOG_TX_Pos) /*!< 0x00000040 */ |
7497 | |
7498 | #define USB_EP3R_DTOG_TX USB_EP3R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7498 | #define USB_EP3R_STAT_TX_Pos (4U) |
7499 | #define USB_EP3R_CTR_TX_Pos (7U) |
7499 | #define USB_EP3R_STAT_TX_Msk (0x3UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000030 */ |
7500 | #define USB_EP3R_CTR_TX_Msk (0x1UL << USB_EP3R_CTR_TX_Pos) /*!< 0x00000080 */ |
7500 | #define USB_EP3R_STAT_TX USB_EP3R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7501 | #define USB_EP3R_CTR_TX USB_EP3R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7501 | #define USB_EP3R_STAT_TX_0 (0x1UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000010 */ |
7502 | #define USB_EP3R_EP_KIND_Pos (8U) |
7502 | #define USB_EP3R_STAT_TX_1 (0x2UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000020 */ |
7503 | #define USB_EP3R_EP_KIND_Msk (0x1UL << USB_EP3R_EP_KIND_Pos) /*!< 0x00000100 */ |
7503 | |
7504 | #define USB_EP3R_EP_KIND USB_EP3R_EP_KIND_Msk /*!<Endpoint Kind */ |
7504 | #define USB_EP3R_DTOG_TX_Pos (6U) |
7505 | 7505 | #define USB_EP3R_DTOG_TX_Msk (0x1UL << USB_EP3R_DTOG_TX_Pos) /*!< 0x00000040 */ |
|
7506 | #define USB_EP3R_EP_TYPE_Pos (9U) |
7506 | #define USB_EP3R_DTOG_TX USB_EP3R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7507 | #define USB_EP3R_EP_TYPE_Msk (0x3UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000600 */ |
7507 | #define USB_EP3R_CTR_TX_Pos (7U) |
7508 | #define USB_EP3R_EP_TYPE USB_EP3R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7508 | #define USB_EP3R_CTR_TX_Msk (0x1UL << USB_EP3R_CTR_TX_Pos) /*!< 0x00000080 */ |
7509 | #define USB_EP3R_EP_TYPE_0 (0x1UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7509 | #define USB_EP3R_CTR_TX USB_EP3R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7510 | #define USB_EP3R_EP_TYPE_1 (0x2UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7510 | #define USB_EP3R_EP_KIND_Pos (8U) |
7511 | 7511 | #define USB_EP3R_EP_KIND_Msk (0x1UL << USB_EP3R_EP_KIND_Pos) /*!< 0x00000100 */ |
|
7512 | #define USB_EP3R_SETUP_Pos (11U) |
7512 | #define USB_EP3R_EP_KIND USB_EP3R_EP_KIND_Msk /*!<Endpoint Kind */ |
7513 | #define USB_EP3R_SETUP_Msk (0x1UL << USB_EP3R_SETUP_Pos) /*!< 0x00000800 */ |
7513 | |
7514 | #define USB_EP3R_SETUP USB_EP3R_SETUP_Msk /*!<Setup transaction completed */ |
7514 | #define USB_EP3R_EP_TYPE_Pos (9U) |
7515 | 7515 | #define USB_EP3R_EP_TYPE_Msk (0x3UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000600 */ |
|
7516 | #define USB_EP3R_STAT_RX_Pos (12U) |
7516 | #define USB_EP3R_EP_TYPE USB_EP3R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7517 | #define USB_EP3R_STAT_RX_Msk (0x3UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00003000 */ |
7517 | #define USB_EP3R_EP_TYPE_0 (0x1UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7518 | #define USB_EP3R_STAT_RX USB_EP3R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7518 | #define USB_EP3R_EP_TYPE_1 (0x2UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7519 | #define USB_EP3R_STAT_RX_0 (0x1UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00001000 */ |
7519 | |
7520 | #define USB_EP3R_STAT_RX_1 (0x2UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00002000 */ |
7520 | #define USB_EP3R_SETUP_Pos (11U) |
7521 | 7521 | #define USB_EP3R_SETUP_Msk (0x1UL << USB_EP3R_SETUP_Pos) /*!< 0x00000800 */ |
|
7522 | #define USB_EP3R_DTOG_RX_Pos (14U) |
7522 | #define USB_EP3R_SETUP USB_EP3R_SETUP_Msk /*!<Setup transaction completed */ |
7523 | #define USB_EP3R_DTOG_RX_Msk (0x1UL << USB_EP3R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7523 | |
7524 | #define USB_EP3R_DTOG_RX USB_EP3R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7524 | #define USB_EP3R_STAT_RX_Pos (12U) |
7525 | #define USB_EP3R_CTR_RX_Pos (15U) |
7525 | #define USB_EP3R_STAT_RX_Msk (0x3UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00003000 */ |
7526 | #define USB_EP3R_CTR_RX_Msk (0x1UL << USB_EP3R_CTR_RX_Pos) /*!< 0x00008000 */ |
7526 | #define USB_EP3R_STAT_RX USB_EP3R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7527 | #define USB_EP3R_CTR_RX USB_EP3R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7527 | #define USB_EP3R_STAT_RX_0 (0x1UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00001000 */ |
7528 | 7528 | #define USB_EP3R_STAT_RX_1 (0x2UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00002000 */ |
|
7529 | /******************* Bit definition for USB_EP4R register *******************/ |
7529 | |
7530 | #define USB_EP4R_EA_Pos (0U) |
7530 | #define USB_EP3R_DTOG_RX_Pos (14U) |
7531 | #define USB_EP4R_EA_Msk (0xFUL << USB_EP4R_EA_Pos) /*!< 0x0000000F */ |
7531 | #define USB_EP3R_DTOG_RX_Msk (0x1UL << USB_EP3R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7532 | #define USB_EP4R_EA USB_EP4R_EA_Msk /*!<Endpoint Address */ |
7532 | #define USB_EP3R_DTOG_RX USB_EP3R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7533 | 7533 | #define USB_EP3R_CTR_RX_Pos (15U) |
|
7534 | #define USB_EP4R_STAT_TX_Pos (4U) |
7534 | #define USB_EP3R_CTR_RX_Msk (0x1UL << USB_EP3R_CTR_RX_Pos) /*!< 0x00008000 */ |
7535 | #define USB_EP4R_STAT_TX_Msk (0x3UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000030 */ |
7535 | #define USB_EP3R_CTR_RX USB_EP3R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7536 | #define USB_EP4R_STAT_TX USB_EP4R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7536 | |
7537 | #define USB_EP4R_STAT_TX_0 (0x1UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000010 */ |
7537 | /******************* Bit definition for USB_EP4R register *******************/ |
7538 | #define USB_EP4R_STAT_TX_1 (0x2UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000020 */ |
7538 | #define USB_EP4R_EA_Pos (0U) |
7539 | 7539 | #define USB_EP4R_EA_Msk (0xFUL << USB_EP4R_EA_Pos) /*!< 0x0000000F */ |
|
7540 | #define USB_EP4R_DTOG_TX_Pos (6U) |
7540 | #define USB_EP4R_EA USB_EP4R_EA_Msk /*!<Endpoint Address */ |
7541 | #define USB_EP4R_DTOG_TX_Msk (0x1UL << USB_EP4R_DTOG_TX_Pos) /*!< 0x00000040 */ |
7541 | |
7542 | #define USB_EP4R_DTOG_TX USB_EP4R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7542 | #define USB_EP4R_STAT_TX_Pos (4U) |
7543 | #define USB_EP4R_CTR_TX_Pos (7U) |
7543 | #define USB_EP4R_STAT_TX_Msk (0x3UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000030 */ |
7544 | #define USB_EP4R_CTR_TX_Msk (0x1UL << USB_EP4R_CTR_TX_Pos) /*!< 0x00000080 */ |
7544 | #define USB_EP4R_STAT_TX USB_EP4R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7545 | #define USB_EP4R_CTR_TX USB_EP4R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7545 | #define USB_EP4R_STAT_TX_0 (0x1UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000010 */ |
7546 | #define USB_EP4R_EP_KIND_Pos (8U) |
7546 | #define USB_EP4R_STAT_TX_1 (0x2UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000020 */ |
7547 | #define USB_EP4R_EP_KIND_Msk (0x1UL << USB_EP4R_EP_KIND_Pos) /*!< 0x00000100 */ |
7547 | |
7548 | #define USB_EP4R_EP_KIND USB_EP4R_EP_KIND_Msk /*!<Endpoint Kind */ |
7548 | #define USB_EP4R_DTOG_TX_Pos (6U) |
7549 | 7549 | #define USB_EP4R_DTOG_TX_Msk (0x1UL << USB_EP4R_DTOG_TX_Pos) /*!< 0x00000040 */ |
|
7550 | #define USB_EP4R_EP_TYPE_Pos (9U) |
7550 | #define USB_EP4R_DTOG_TX USB_EP4R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7551 | #define USB_EP4R_EP_TYPE_Msk (0x3UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000600 */ |
7551 | #define USB_EP4R_CTR_TX_Pos (7U) |
7552 | #define USB_EP4R_EP_TYPE USB_EP4R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7552 | #define USB_EP4R_CTR_TX_Msk (0x1UL << USB_EP4R_CTR_TX_Pos) /*!< 0x00000080 */ |
7553 | #define USB_EP4R_EP_TYPE_0 (0x1UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7553 | #define USB_EP4R_CTR_TX USB_EP4R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7554 | #define USB_EP4R_EP_TYPE_1 (0x2UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7554 | #define USB_EP4R_EP_KIND_Pos (8U) |
7555 | 7555 | #define USB_EP4R_EP_KIND_Msk (0x1UL << USB_EP4R_EP_KIND_Pos) /*!< 0x00000100 */ |
|
7556 | #define USB_EP4R_SETUP_Pos (11U) |
7556 | #define USB_EP4R_EP_KIND USB_EP4R_EP_KIND_Msk /*!<Endpoint Kind */ |
7557 | #define USB_EP4R_SETUP_Msk (0x1UL << USB_EP4R_SETUP_Pos) /*!< 0x00000800 */ |
7557 | |
7558 | #define USB_EP4R_SETUP USB_EP4R_SETUP_Msk /*!<Setup transaction completed */ |
7558 | #define USB_EP4R_EP_TYPE_Pos (9U) |
7559 | 7559 | #define USB_EP4R_EP_TYPE_Msk (0x3UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000600 */ |
|
7560 | #define USB_EP4R_STAT_RX_Pos (12U) |
7560 | #define USB_EP4R_EP_TYPE USB_EP4R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7561 | #define USB_EP4R_STAT_RX_Msk (0x3UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00003000 */ |
7561 | #define USB_EP4R_EP_TYPE_0 (0x1UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7562 | #define USB_EP4R_STAT_RX USB_EP4R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7562 | #define USB_EP4R_EP_TYPE_1 (0x2UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7563 | #define USB_EP4R_STAT_RX_0 (0x1UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00001000 */ |
7563 | |
7564 | #define USB_EP4R_STAT_RX_1 (0x2UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00002000 */ |
7564 | #define USB_EP4R_SETUP_Pos (11U) |
7565 | 7565 | #define USB_EP4R_SETUP_Msk (0x1UL << USB_EP4R_SETUP_Pos) /*!< 0x00000800 */ |
|
7566 | #define USB_EP4R_DTOG_RX_Pos (14U) |
7566 | #define USB_EP4R_SETUP USB_EP4R_SETUP_Msk /*!<Setup transaction completed */ |
7567 | #define USB_EP4R_DTOG_RX_Msk (0x1UL << USB_EP4R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7567 | |
7568 | #define USB_EP4R_DTOG_RX USB_EP4R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7568 | #define USB_EP4R_STAT_RX_Pos (12U) |
7569 | #define USB_EP4R_CTR_RX_Pos (15U) |
7569 | #define USB_EP4R_STAT_RX_Msk (0x3UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00003000 */ |
7570 | #define USB_EP4R_CTR_RX_Msk (0x1UL << USB_EP4R_CTR_RX_Pos) /*!< 0x00008000 */ |
7570 | #define USB_EP4R_STAT_RX USB_EP4R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7571 | #define USB_EP4R_CTR_RX USB_EP4R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7571 | #define USB_EP4R_STAT_RX_0 (0x1UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00001000 */ |
7572 | 7572 | #define USB_EP4R_STAT_RX_1 (0x2UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00002000 */ |
|
7573 | /******************* Bit definition for USB_EP5R register *******************/ |
7573 | |
7574 | #define USB_EP5R_EA_Pos (0U) |
7574 | #define USB_EP4R_DTOG_RX_Pos (14U) |
7575 | #define USB_EP5R_EA_Msk (0xFUL << USB_EP5R_EA_Pos) /*!< 0x0000000F */ |
7575 | #define USB_EP4R_DTOG_RX_Msk (0x1UL << USB_EP4R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7576 | #define USB_EP5R_EA USB_EP5R_EA_Msk /*!<Endpoint Address */ |
7576 | #define USB_EP4R_DTOG_RX USB_EP4R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7577 | 7577 | #define USB_EP4R_CTR_RX_Pos (15U) |
|
7578 | #define USB_EP5R_STAT_TX_Pos (4U) |
7578 | #define USB_EP4R_CTR_RX_Msk (0x1UL << USB_EP4R_CTR_RX_Pos) /*!< 0x00008000 */ |
7579 | #define USB_EP5R_STAT_TX_Msk (0x3UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000030 */ |
7579 | #define USB_EP4R_CTR_RX USB_EP4R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7580 | #define USB_EP5R_STAT_TX USB_EP5R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7580 | |
7581 | #define USB_EP5R_STAT_TX_0 (0x1UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000010 */ |
7581 | /******************* Bit definition for USB_EP5R register *******************/ |
7582 | #define USB_EP5R_STAT_TX_1 (0x2UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000020 */ |
7582 | #define USB_EP5R_EA_Pos (0U) |
7583 | 7583 | #define USB_EP5R_EA_Msk (0xFUL << USB_EP5R_EA_Pos) /*!< 0x0000000F */ |
|
7584 | #define USB_EP5R_DTOG_TX_Pos (6U) |
7584 | #define USB_EP5R_EA USB_EP5R_EA_Msk /*!<Endpoint Address */ |
7585 | #define USB_EP5R_DTOG_TX_Msk (0x1UL << USB_EP5R_DTOG_TX_Pos) /*!< 0x00000040 */ |
7585 | |
7586 | #define USB_EP5R_DTOG_TX USB_EP5R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7586 | #define USB_EP5R_STAT_TX_Pos (4U) |
7587 | #define USB_EP5R_CTR_TX_Pos (7U) |
7587 | #define USB_EP5R_STAT_TX_Msk (0x3UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000030 */ |
7588 | #define USB_EP5R_CTR_TX_Msk (0x1UL << USB_EP5R_CTR_TX_Pos) /*!< 0x00000080 */ |
7588 | #define USB_EP5R_STAT_TX USB_EP5R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7589 | #define USB_EP5R_CTR_TX USB_EP5R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7589 | #define USB_EP5R_STAT_TX_0 (0x1UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000010 */ |
7590 | #define USB_EP5R_EP_KIND_Pos (8U) |
7590 | #define USB_EP5R_STAT_TX_1 (0x2UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000020 */ |
7591 | #define USB_EP5R_EP_KIND_Msk (0x1UL << USB_EP5R_EP_KIND_Pos) /*!< 0x00000100 */ |
7591 | |
7592 | #define USB_EP5R_EP_KIND USB_EP5R_EP_KIND_Msk /*!<Endpoint Kind */ |
7592 | #define USB_EP5R_DTOG_TX_Pos (6U) |
7593 | 7593 | #define USB_EP5R_DTOG_TX_Msk (0x1UL << USB_EP5R_DTOG_TX_Pos) /*!< 0x00000040 */ |
|
7594 | #define USB_EP5R_EP_TYPE_Pos (9U) |
7594 | #define USB_EP5R_DTOG_TX USB_EP5R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7595 | #define USB_EP5R_EP_TYPE_Msk (0x3UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000600 */ |
7595 | #define USB_EP5R_CTR_TX_Pos (7U) |
7596 | #define USB_EP5R_EP_TYPE USB_EP5R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7596 | #define USB_EP5R_CTR_TX_Msk (0x1UL << USB_EP5R_CTR_TX_Pos) /*!< 0x00000080 */ |
7597 | #define USB_EP5R_EP_TYPE_0 (0x1UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7597 | #define USB_EP5R_CTR_TX USB_EP5R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7598 | #define USB_EP5R_EP_TYPE_1 (0x2UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7598 | #define USB_EP5R_EP_KIND_Pos (8U) |
7599 | 7599 | #define USB_EP5R_EP_KIND_Msk (0x1UL << USB_EP5R_EP_KIND_Pos) /*!< 0x00000100 */ |
|
7600 | #define USB_EP5R_SETUP_Pos (11U) |
7600 | #define USB_EP5R_EP_KIND USB_EP5R_EP_KIND_Msk /*!<Endpoint Kind */ |
7601 | #define USB_EP5R_SETUP_Msk (0x1UL << USB_EP5R_SETUP_Pos) /*!< 0x00000800 */ |
7601 | |
7602 | #define USB_EP5R_SETUP USB_EP5R_SETUP_Msk /*!<Setup transaction completed */ |
7602 | #define USB_EP5R_EP_TYPE_Pos (9U) |
7603 | 7603 | #define USB_EP5R_EP_TYPE_Msk (0x3UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000600 */ |
|
7604 | #define USB_EP5R_STAT_RX_Pos (12U) |
7604 | #define USB_EP5R_EP_TYPE USB_EP5R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7605 | #define USB_EP5R_STAT_RX_Msk (0x3UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00003000 */ |
7605 | #define USB_EP5R_EP_TYPE_0 (0x1UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7606 | #define USB_EP5R_STAT_RX USB_EP5R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7606 | #define USB_EP5R_EP_TYPE_1 (0x2UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7607 | #define USB_EP5R_STAT_RX_0 (0x1UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00001000 */ |
7607 | |
7608 | #define USB_EP5R_STAT_RX_1 (0x2UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00002000 */ |
7608 | #define USB_EP5R_SETUP_Pos (11U) |
7609 | 7609 | #define USB_EP5R_SETUP_Msk (0x1UL << USB_EP5R_SETUP_Pos) /*!< 0x00000800 */ |
|
7610 | #define USB_EP5R_DTOG_RX_Pos (14U) |
7610 | #define USB_EP5R_SETUP USB_EP5R_SETUP_Msk /*!<Setup transaction completed */ |
7611 | #define USB_EP5R_DTOG_RX_Msk (0x1UL << USB_EP5R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7611 | |
7612 | #define USB_EP5R_DTOG_RX USB_EP5R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7612 | #define USB_EP5R_STAT_RX_Pos (12U) |
7613 | #define USB_EP5R_CTR_RX_Pos (15U) |
7613 | #define USB_EP5R_STAT_RX_Msk (0x3UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00003000 */ |
7614 | #define USB_EP5R_CTR_RX_Msk (0x1UL << USB_EP5R_CTR_RX_Pos) /*!< 0x00008000 */ |
7614 | #define USB_EP5R_STAT_RX USB_EP5R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7615 | #define USB_EP5R_CTR_RX USB_EP5R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7615 | #define USB_EP5R_STAT_RX_0 (0x1UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00001000 */ |
7616 | 7616 | #define USB_EP5R_STAT_RX_1 (0x2UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00002000 */ |
|
7617 | /******************* Bit definition for USB_EP6R register *******************/ |
7617 | |
7618 | #define USB_EP6R_EA_Pos (0U) |
7618 | #define USB_EP5R_DTOG_RX_Pos (14U) |
7619 | #define USB_EP6R_EA_Msk (0xFUL << USB_EP6R_EA_Pos) /*!< 0x0000000F */ |
7619 | #define USB_EP5R_DTOG_RX_Msk (0x1UL << USB_EP5R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7620 | #define USB_EP6R_EA USB_EP6R_EA_Msk /*!<Endpoint Address */ |
7620 | #define USB_EP5R_DTOG_RX USB_EP5R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7621 | 7621 | #define USB_EP5R_CTR_RX_Pos (15U) |
|
7622 | #define USB_EP6R_STAT_TX_Pos (4U) |
7622 | #define USB_EP5R_CTR_RX_Msk (0x1UL << USB_EP5R_CTR_RX_Pos) /*!< 0x00008000 */ |
7623 | #define USB_EP6R_STAT_TX_Msk (0x3UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000030 */ |
7623 | #define USB_EP5R_CTR_RX USB_EP5R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7624 | #define USB_EP6R_STAT_TX USB_EP6R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7624 | |
7625 | #define USB_EP6R_STAT_TX_0 (0x1UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000010 */ |
7625 | /******************* Bit definition for USB_EP6R register *******************/ |
7626 | #define USB_EP6R_STAT_TX_1 (0x2UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000020 */ |
7626 | #define USB_EP6R_EA_Pos (0U) |
7627 | 7627 | #define USB_EP6R_EA_Msk (0xFUL << USB_EP6R_EA_Pos) /*!< 0x0000000F */ |
|
7628 | #define USB_EP6R_DTOG_TX_Pos (6U) |
7628 | #define USB_EP6R_EA USB_EP6R_EA_Msk /*!<Endpoint Address */ |
7629 | #define USB_EP6R_DTOG_TX_Msk (0x1UL << USB_EP6R_DTOG_TX_Pos) /*!< 0x00000040 */ |
7629 | |
7630 | #define USB_EP6R_DTOG_TX USB_EP6R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7630 | #define USB_EP6R_STAT_TX_Pos (4U) |
7631 | #define USB_EP6R_CTR_TX_Pos (7U) |
7631 | #define USB_EP6R_STAT_TX_Msk (0x3UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000030 */ |
7632 | #define USB_EP6R_CTR_TX_Msk (0x1UL << USB_EP6R_CTR_TX_Pos) /*!< 0x00000080 */ |
7632 | #define USB_EP6R_STAT_TX USB_EP6R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7633 | #define USB_EP6R_CTR_TX USB_EP6R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7633 | #define USB_EP6R_STAT_TX_0 (0x1UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000010 */ |
7634 | #define USB_EP6R_EP_KIND_Pos (8U) |
7634 | #define USB_EP6R_STAT_TX_1 (0x2UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000020 */ |
7635 | #define USB_EP6R_EP_KIND_Msk (0x1UL << USB_EP6R_EP_KIND_Pos) /*!< 0x00000100 */ |
7635 | |
7636 | #define USB_EP6R_EP_KIND USB_EP6R_EP_KIND_Msk /*!<Endpoint Kind */ |
7636 | #define USB_EP6R_DTOG_TX_Pos (6U) |
7637 | 7637 | #define USB_EP6R_DTOG_TX_Msk (0x1UL << USB_EP6R_DTOG_TX_Pos) /*!< 0x00000040 */ |
|
7638 | #define USB_EP6R_EP_TYPE_Pos (9U) |
7638 | #define USB_EP6R_DTOG_TX USB_EP6R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7639 | #define USB_EP6R_EP_TYPE_Msk (0x3UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000600 */ |
7639 | #define USB_EP6R_CTR_TX_Pos (7U) |
7640 | #define USB_EP6R_EP_TYPE USB_EP6R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7640 | #define USB_EP6R_CTR_TX_Msk (0x1UL << USB_EP6R_CTR_TX_Pos) /*!< 0x00000080 */ |
7641 | #define USB_EP6R_EP_TYPE_0 (0x1UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7641 | #define USB_EP6R_CTR_TX USB_EP6R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7642 | #define USB_EP6R_EP_TYPE_1 (0x2UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7642 | #define USB_EP6R_EP_KIND_Pos (8U) |
7643 | 7643 | #define USB_EP6R_EP_KIND_Msk (0x1UL << USB_EP6R_EP_KIND_Pos) /*!< 0x00000100 */ |
|
7644 | #define USB_EP6R_SETUP_Pos (11U) |
7644 | #define USB_EP6R_EP_KIND USB_EP6R_EP_KIND_Msk /*!<Endpoint Kind */ |
7645 | #define USB_EP6R_SETUP_Msk (0x1UL << USB_EP6R_SETUP_Pos) /*!< 0x00000800 */ |
7645 | |
7646 | #define USB_EP6R_SETUP USB_EP6R_SETUP_Msk /*!<Setup transaction completed */ |
7646 | #define USB_EP6R_EP_TYPE_Pos (9U) |
7647 | 7647 | #define USB_EP6R_EP_TYPE_Msk (0x3UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000600 */ |
|
7648 | #define USB_EP6R_STAT_RX_Pos (12U) |
7648 | #define USB_EP6R_EP_TYPE USB_EP6R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7649 | #define USB_EP6R_STAT_RX_Msk (0x3UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00003000 */ |
7649 | #define USB_EP6R_EP_TYPE_0 (0x1UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7650 | #define USB_EP6R_STAT_RX USB_EP6R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7650 | #define USB_EP6R_EP_TYPE_1 (0x2UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7651 | #define USB_EP6R_STAT_RX_0 (0x1UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00001000 */ |
7651 | |
7652 | #define USB_EP6R_STAT_RX_1 (0x2UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00002000 */ |
7652 | #define USB_EP6R_SETUP_Pos (11U) |
7653 | 7653 | #define USB_EP6R_SETUP_Msk (0x1UL << USB_EP6R_SETUP_Pos) /*!< 0x00000800 */ |
|
7654 | #define USB_EP6R_DTOG_RX_Pos (14U) |
7654 | #define USB_EP6R_SETUP USB_EP6R_SETUP_Msk /*!<Setup transaction completed */ |
7655 | #define USB_EP6R_DTOG_RX_Msk (0x1UL << USB_EP6R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7655 | |
7656 | #define USB_EP6R_DTOG_RX USB_EP6R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7656 | #define USB_EP6R_STAT_RX_Pos (12U) |
7657 | #define USB_EP6R_CTR_RX_Pos (15U) |
7657 | #define USB_EP6R_STAT_RX_Msk (0x3UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00003000 */ |
7658 | #define USB_EP6R_CTR_RX_Msk (0x1UL << USB_EP6R_CTR_RX_Pos) /*!< 0x00008000 */ |
7658 | #define USB_EP6R_STAT_RX USB_EP6R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7659 | #define USB_EP6R_CTR_RX USB_EP6R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7659 | #define USB_EP6R_STAT_RX_0 (0x1UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00001000 */ |
7660 | 7660 | #define USB_EP6R_STAT_RX_1 (0x2UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00002000 */ |
|
7661 | /******************* Bit definition for USB_EP7R register *******************/ |
7661 | |
7662 | #define USB_EP7R_EA_Pos (0U) |
7662 | #define USB_EP6R_DTOG_RX_Pos (14U) |
7663 | #define USB_EP7R_EA_Msk (0xFUL << USB_EP7R_EA_Pos) /*!< 0x0000000F */ |
7663 | #define USB_EP6R_DTOG_RX_Msk (0x1UL << USB_EP6R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7664 | #define USB_EP7R_EA USB_EP7R_EA_Msk /*!<Endpoint Address */ |
7664 | #define USB_EP6R_DTOG_RX USB_EP6R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7665 | 7665 | #define USB_EP6R_CTR_RX_Pos (15U) |
|
7666 | #define USB_EP7R_STAT_TX_Pos (4U) |
7666 | #define USB_EP6R_CTR_RX_Msk (0x1UL << USB_EP6R_CTR_RX_Pos) /*!< 0x00008000 */ |
7667 | #define USB_EP7R_STAT_TX_Msk (0x3UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000030 */ |
7667 | #define USB_EP6R_CTR_RX USB_EP6R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7668 | #define USB_EP7R_STAT_TX USB_EP7R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7668 | |
7669 | #define USB_EP7R_STAT_TX_0 (0x1UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000010 */ |
7669 | /******************* Bit definition for USB_EP7R register *******************/ |
7670 | #define USB_EP7R_STAT_TX_1 (0x2UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000020 */ |
7670 | #define USB_EP7R_EA_Pos (0U) |
7671 | 7671 | #define USB_EP7R_EA_Msk (0xFUL << USB_EP7R_EA_Pos) /*!< 0x0000000F */ |
|
7672 | #define USB_EP7R_DTOG_TX_Pos (6U) |
7672 | #define USB_EP7R_EA USB_EP7R_EA_Msk /*!<Endpoint Address */ |
7673 | #define USB_EP7R_DTOG_TX_Msk (0x1UL << USB_EP7R_DTOG_TX_Pos) /*!< 0x00000040 */ |
7673 | |
7674 | #define USB_EP7R_DTOG_TX USB_EP7R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7674 | #define USB_EP7R_STAT_TX_Pos (4U) |
7675 | #define USB_EP7R_CTR_TX_Pos (7U) |
7675 | #define USB_EP7R_STAT_TX_Msk (0x3UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000030 */ |
7676 | #define USB_EP7R_CTR_TX_Msk (0x1UL << USB_EP7R_CTR_TX_Pos) /*!< 0x00000080 */ |
7676 | #define USB_EP7R_STAT_TX USB_EP7R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
7677 | #define USB_EP7R_CTR_TX USB_EP7R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7677 | #define USB_EP7R_STAT_TX_0 (0x1UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000010 */ |
7678 | #define USB_EP7R_EP_KIND_Pos (8U) |
7678 | #define USB_EP7R_STAT_TX_1 (0x2UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000020 */ |
7679 | #define USB_EP7R_EP_KIND_Msk (0x1UL << USB_EP7R_EP_KIND_Pos) /*!< 0x00000100 */ |
7679 | |
7680 | #define USB_EP7R_EP_KIND USB_EP7R_EP_KIND_Msk /*!<Endpoint Kind */ |
7680 | #define USB_EP7R_DTOG_TX_Pos (6U) |
7681 | 7681 | #define USB_EP7R_DTOG_TX_Msk (0x1UL << USB_EP7R_DTOG_TX_Pos) /*!< 0x00000040 */ |
|
7682 | #define USB_EP7R_EP_TYPE_Pos (9U) |
7682 | #define USB_EP7R_DTOG_TX USB_EP7R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */ |
7683 | #define USB_EP7R_EP_TYPE_Msk (0x3UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000600 */ |
7683 | #define USB_EP7R_CTR_TX_Pos (7U) |
7684 | #define USB_EP7R_EP_TYPE USB_EP7R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7684 | #define USB_EP7R_CTR_TX_Msk (0x1UL << USB_EP7R_CTR_TX_Pos) /*!< 0x00000080 */ |
7685 | #define USB_EP7R_EP_TYPE_0 (0x1UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7685 | #define USB_EP7R_CTR_TX USB_EP7R_CTR_TX_Msk /*!<Correct Transfer for transmission */ |
7686 | #define USB_EP7R_EP_TYPE_1 (0x2UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7686 | #define USB_EP7R_EP_KIND_Pos (8U) |
7687 | 7687 | #define USB_EP7R_EP_KIND_Msk (0x1UL << USB_EP7R_EP_KIND_Pos) /*!< 0x00000100 */ |
|
7688 | #define USB_EP7R_SETUP_Pos (11U) |
7688 | #define USB_EP7R_EP_KIND USB_EP7R_EP_KIND_Msk /*!<Endpoint Kind */ |
7689 | #define USB_EP7R_SETUP_Msk (0x1UL << USB_EP7R_SETUP_Pos) /*!< 0x00000800 */ |
7689 | |
7690 | #define USB_EP7R_SETUP USB_EP7R_SETUP_Msk /*!<Setup transaction completed */ |
7690 | #define USB_EP7R_EP_TYPE_Pos (9U) |
7691 | 7691 | #define USB_EP7R_EP_TYPE_Msk (0x3UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000600 */ |
|
7692 | #define USB_EP7R_STAT_RX_Pos (12U) |
7692 | #define USB_EP7R_EP_TYPE USB_EP7R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
7693 | #define USB_EP7R_STAT_RX_Msk (0x3UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00003000 */ |
7693 | #define USB_EP7R_EP_TYPE_0 (0x1UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000200 */ |
7694 | #define USB_EP7R_STAT_RX USB_EP7R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7694 | #define USB_EP7R_EP_TYPE_1 (0x2UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000400 */ |
7695 | #define USB_EP7R_STAT_RX_0 (0x1UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00001000 */ |
7695 | |
7696 | #define USB_EP7R_STAT_RX_1 (0x2UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00002000 */ |
7696 | #define USB_EP7R_SETUP_Pos (11U) |
7697 | 7697 | #define USB_EP7R_SETUP_Msk (0x1UL << USB_EP7R_SETUP_Pos) /*!< 0x00000800 */ |
|
7698 | #define USB_EP7R_DTOG_RX_Pos (14U) |
7698 | #define USB_EP7R_SETUP USB_EP7R_SETUP_Msk /*!<Setup transaction completed */ |
7699 | #define USB_EP7R_DTOG_RX_Msk (0x1UL << USB_EP7R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7699 | |
7700 | #define USB_EP7R_DTOG_RX USB_EP7R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7700 | #define USB_EP7R_STAT_RX_Pos (12U) |
7701 | #define USB_EP7R_CTR_RX_Pos (15U) |
7701 | #define USB_EP7R_STAT_RX_Msk (0x3UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00003000 */ |
7702 | #define USB_EP7R_CTR_RX_Msk (0x1UL << USB_EP7R_CTR_RX_Pos) /*!< 0x00008000 */ |
7702 | #define USB_EP7R_STAT_RX USB_EP7R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
7703 | #define USB_EP7R_CTR_RX USB_EP7R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7703 | #define USB_EP7R_STAT_RX_0 (0x1UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00001000 */ |
7704 | 7704 | #define USB_EP7R_STAT_RX_1 (0x2UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00002000 */ |
|
7705 | /*!<Common registers */ |
7705 | |
7706 | 7706 | #define USB_EP7R_DTOG_RX_Pos (14U) |
|
7707 | #define USB_CNTR (USB_BASE + 0x00000040U) /*!< Control register */ |
7707 | #define USB_EP7R_DTOG_RX_Msk (0x1UL << USB_EP7R_DTOG_RX_Pos) /*!< 0x00004000 */ |
7708 | #define USB_ISTR (USB_BASE + 0x00000044U) /*!< Interrupt status register */ |
7708 | #define USB_EP7R_DTOG_RX USB_EP7R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */ |
7709 | #define USB_FNR (USB_BASE + 0x00000048U) /*!< Frame number register */ |
7709 | #define USB_EP7R_CTR_RX_Pos (15U) |
7710 | #define USB_DADDR (USB_BASE + 0x0000004CU) /*!< Device address register */ |
7710 | #define USB_EP7R_CTR_RX_Msk (0x1UL << USB_EP7R_CTR_RX_Pos) /*!< 0x00008000 */ |
7711 | #define USB_BTABLE (USB_BASE + 0x00000050U) /*!< Buffer Table address register */ |
7711 | #define USB_EP7R_CTR_RX USB_EP7R_CTR_RX_Msk /*!<Correct Transfer for reception */ |
7712 | 7712 | ||
7713 | 7713 | /*!<Common registers */ |
|
7714 | 7714 | ||
7715 | /******************* Bit definition for USB_CNTR register *******************/ |
7715 | #define USB_CNTR (USB_BASE + 0x00000040U) /*!< Control register */ |
7716 | #define USB_CNTR_FRES_Pos (0U) |
7716 | #define USB_ISTR (USB_BASE + 0x00000044U) /*!< Interrupt status register */ |
7717 | #define USB_CNTR_FRES_Msk (0x1UL << USB_CNTR_FRES_Pos) /*!< 0x00000001 */ |
7717 | #define USB_FNR (USB_BASE + 0x00000048U) /*!< Frame number register */ |
7718 | #define USB_CNTR_FRES USB_CNTR_FRES_Msk /*!<Force USB Reset */ |
7718 | #define USB_DADDR (USB_BASE + 0x0000004CU) /*!< Device address register */ |
7719 | #define USB_CNTR_PDWN_Pos (1U) |
7719 | #define USB_BTABLE (USB_BASE + 0x00000050U) /*!< Buffer Table address register */ |
7720 | #define USB_CNTR_PDWN_Msk (0x1UL << USB_CNTR_PDWN_Pos) /*!< 0x00000002 */ |
7720 | |
7721 | #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk /*!<Power down */ |
7721 | |
7722 | #define USB_CNTR_LPMODE_Pos (2U) |
7722 | |
7723 | #define USB_CNTR_LPMODE_Msk (0x1UL << USB_CNTR_LPMODE_Pos) /*!< 0x00000004 */ |
7723 | /******************* Bit definition for USB_CNTR register *******************/ |
7724 | #define USB_CNTR_LPMODE USB_CNTR_LPMODE_Msk /*!<Low-power mode */ |
7724 | #define USB_CNTR_FRES_Pos (0U) |
7725 | #define USB_CNTR_FSUSP_Pos (3U) |
7725 | #define USB_CNTR_FRES_Msk (0x1UL << USB_CNTR_FRES_Pos) /*!< 0x00000001 */ |
7726 | #define USB_CNTR_FSUSP_Msk (0x1UL << USB_CNTR_FSUSP_Pos) /*!< 0x00000008 */ |
7726 | #define USB_CNTR_FRES USB_CNTR_FRES_Msk /*!<Force USB Reset */ |
7727 | #define USB_CNTR_FSUSP USB_CNTR_FSUSP_Msk /*!<Force suspend */ |
7727 | #define USB_CNTR_PDWN_Pos (1U) |
7728 | #define USB_CNTR_RESUME_Pos (4U) |
7728 | #define USB_CNTR_PDWN_Msk (0x1UL << USB_CNTR_PDWN_Pos) /*!< 0x00000002 */ |
7729 | #define USB_CNTR_RESUME_Msk (0x1UL << USB_CNTR_RESUME_Pos) /*!< 0x00000010 */ |
7729 | #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk /*!<Power down */ |
7730 | #define USB_CNTR_RESUME USB_CNTR_RESUME_Msk /*!<Resume request */ |
7730 | #define USB_CNTR_LPMODE_Pos (2U) |
7731 | #define USB_CNTR_ESOFM_Pos (8U) |
7731 | #define USB_CNTR_LPMODE_Msk (0x1UL << USB_CNTR_LPMODE_Pos) /*!< 0x00000004 */ |
7732 | #define USB_CNTR_ESOFM_Msk (0x1UL << USB_CNTR_ESOFM_Pos) /*!< 0x00000100 */ |
7732 | #define USB_CNTR_LPMODE USB_CNTR_LPMODE_Msk /*!<Low-power mode */ |
7733 | #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk /*!<Expected Start Of Frame Interrupt Mask */ |
7733 | #define USB_CNTR_FSUSP_Pos (3U) |
7734 | #define USB_CNTR_SOFM_Pos (9U) |
7734 | #define USB_CNTR_FSUSP_Msk (0x1UL << USB_CNTR_FSUSP_Pos) /*!< 0x00000008 */ |
7735 | #define USB_CNTR_SOFM_Msk (0x1UL << USB_CNTR_SOFM_Pos) /*!< 0x00000200 */ |
7735 | #define USB_CNTR_FSUSP USB_CNTR_FSUSP_Msk /*!<Force suspend */ |
7736 | #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk /*!<Start Of Frame Interrupt Mask */ |
7736 | #define USB_CNTR_RESUME_Pos (4U) |
7737 | #define USB_CNTR_RESETM_Pos (10U) |
7737 | #define USB_CNTR_RESUME_Msk (0x1UL << USB_CNTR_RESUME_Pos) /*!< 0x00000010 */ |
7738 | #define USB_CNTR_RESETM_Msk (0x1UL << USB_CNTR_RESETM_Pos) /*!< 0x00000400 */ |
7738 | #define USB_CNTR_RESUME USB_CNTR_RESUME_Msk /*!<Resume request */ |
7739 | #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk /*!<RESET Interrupt Mask */ |
7739 | #define USB_CNTR_ESOFM_Pos (8U) |
7740 | #define USB_CNTR_SUSPM_Pos (11U) |
7740 | #define USB_CNTR_ESOFM_Msk (0x1UL << USB_CNTR_ESOFM_Pos) /*!< 0x00000100 */ |
7741 | #define USB_CNTR_SUSPM_Msk (0x1UL << USB_CNTR_SUSPM_Pos) /*!< 0x00000800 */ |
7741 | #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk /*!<Expected Start Of Frame Interrupt Mask */ |
7742 | #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk /*!<Suspend mode Interrupt Mask */ |
7742 | #define USB_CNTR_SOFM_Pos (9U) |
7743 | #define USB_CNTR_WKUPM_Pos (12U) |
7743 | #define USB_CNTR_SOFM_Msk (0x1UL << USB_CNTR_SOFM_Pos) /*!< 0x00000200 */ |
7744 | #define USB_CNTR_WKUPM_Msk (0x1UL << USB_CNTR_WKUPM_Pos) /*!< 0x00001000 */ |
7744 | #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk /*!<Start Of Frame Interrupt Mask */ |
7745 | #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk /*!<Wakeup Interrupt Mask */ |
7745 | #define USB_CNTR_RESETM_Pos (10U) |
7746 | #define USB_CNTR_ERRM_Pos (13U) |
7746 | #define USB_CNTR_RESETM_Msk (0x1UL << USB_CNTR_RESETM_Pos) /*!< 0x00000400 */ |
7747 | #define USB_CNTR_ERRM_Msk (0x1UL << USB_CNTR_ERRM_Pos) /*!< 0x00002000 */ |
7747 | #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk /*!<RESET Interrupt Mask */ |
7748 | #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk /*!<Error Interrupt Mask */ |
7748 | #define USB_CNTR_SUSPM_Pos (11U) |
7749 | #define USB_CNTR_PMAOVRM_Pos (14U) |
7749 | #define USB_CNTR_SUSPM_Msk (0x1UL << USB_CNTR_SUSPM_Pos) /*!< 0x00000800 */ |
7750 | #define USB_CNTR_PMAOVRM_Msk (0x1UL << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */ |
7750 | #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk /*!<Suspend mode Interrupt Mask */ |
7751 | #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk /*!<Packet Memory Area Over / Underrun Interrupt Mask */ |
7751 | #define USB_CNTR_WKUPM_Pos (12U) |
7752 | #define USB_CNTR_CTRM_Pos (15U) |
7752 | #define USB_CNTR_WKUPM_Msk (0x1UL << USB_CNTR_WKUPM_Pos) /*!< 0x00001000 */ |
7753 | #define USB_CNTR_CTRM_Msk (0x1UL << USB_CNTR_CTRM_Pos) /*!< 0x00008000 */ |
7753 | #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk /*!<Wakeup Interrupt Mask */ |
7754 | #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk /*!<Correct Transfer Interrupt Mask */ |
7754 | #define USB_CNTR_ERRM_Pos (13U) |
7755 | 7755 | #define USB_CNTR_ERRM_Msk (0x1UL << USB_CNTR_ERRM_Pos) /*!< 0x00002000 */ |
|
7756 | /******************* Bit definition for USB_ISTR register *******************/ |
7756 | #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk /*!<Error Interrupt Mask */ |
7757 | #define USB_ISTR_EP_ID_Pos (0U) |
7757 | #define USB_CNTR_PMAOVRM_Pos (14U) |
7758 | #define USB_ISTR_EP_ID_Msk (0xFUL << USB_ISTR_EP_ID_Pos) /*!< 0x0000000F */ |
7758 | #define USB_CNTR_PMAOVRM_Msk (0x1UL << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */ |
7759 | #define USB_ISTR_EP_ID USB_ISTR_EP_ID_Msk /*!<Endpoint Identifier */ |
7759 | #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk /*!<Packet Memory Area Over / Underrun Interrupt Mask */ |
7760 | #define USB_ISTR_DIR_Pos (4U) |
7760 | #define USB_CNTR_CTRM_Pos (15U) |
7761 | #define USB_ISTR_DIR_Msk (0x1UL << USB_ISTR_DIR_Pos) /*!< 0x00000010 */ |
7761 | #define USB_CNTR_CTRM_Msk (0x1UL << USB_CNTR_CTRM_Pos) /*!< 0x00008000 */ |
7762 | #define USB_ISTR_DIR USB_ISTR_DIR_Msk /*!<Direction of transaction */ |
7762 | #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk /*!<Correct Transfer Interrupt Mask */ |
7763 | #define USB_ISTR_ESOF_Pos (8U) |
7763 | |
7764 | #define USB_ISTR_ESOF_Msk (0x1UL << USB_ISTR_ESOF_Pos) /*!< 0x00000100 */ |
7764 | /******************* Bit definition for USB_ISTR register *******************/ |
7765 | #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk /*!<Expected Start Of Frame */ |
7765 | #define USB_ISTR_EP_ID_Pos (0U) |
7766 | #define USB_ISTR_SOF_Pos (9U) |
7766 | #define USB_ISTR_EP_ID_Msk (0xFUL << USB_ISTR_EP_ID_Pos) /*!< 0x0000000F */ |
7767 | #define USB_ISTR_SOF_Msk (0x1UL << USB_ISTR_SOF_Pos) /*!< 0x00000200 */ |
7767 | #define USB_ISTR_EP_ID USB_ISTR_EP_ID_Msk /*!<Endpoint Identifier */ |
7768 | #define USB_ISTR_SOF USB_ISTR_SOF_Msk /*!<Start Of Frame */ |
7768 | #define USB_ISTR_DIR_Pos (4U) |
7769 | #define USB_ISTR_RESET_Pos (10U) |
7769 | #define USB_ISTR_DIR_Msk (0x1UL << USB_ISTR_DIR_Pos) /*!< 0x00000010 */ |
7770 | #define USB_ISTR_RESET_Msk (0x1UL << USB_ISTR_RESET_Pos) /*!< 0x00000400 */ |
7770 | #define USB_ISTR_DIR USB_ISTR_DIR_Msk /*!<Direction of transaction */ |
7771 | #define USB_ISTR_RESET USB_ISTR_RESET_Msk /*!<USB RESET request */ |
7771 | #define USB_ISTR_ESOF_Pos (8U) |
7772 | #define USB_ISTR_SUSP_Pos (11U) |
7772 | #define USB_ISTR_ESOF_Msk (0x1UL << USB_ISTR_ESOF_Pos) /*!< 0x00000100 */ |
7773 | #define USB_ISTR_SUSP_Msk (0x1UL << USB_ISTR_SUSP_Pos) /*!< 0x00000800 */ |
7773 | #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk /*!<Expected Start Of Frame */ |
7774 | #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk /*!<Suspend mode request */ |
7774 | #define USB_ISTR_SOF_Pos (9U) |
7775 | #define USB_ISTR_WKUP_Pos (12U) |
7775 | #define USB_ISTR_SOF_Msk (0x1UL << USB_ISTR_SOF_Pos) /*!< 0x00000200 */ |
7776 | #define USB_ISTR_WKUP_Msk (0x1UL << USB_ISTR_WKUP_Pos) /*!< 0x00001000 */ |
7776 | #define USB_ISTR_SOF USB_ISTR_SOF_Msk /*!<Start Of Frame */ |
7777 | #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk /*!<Wake up */ |
7777 | #define USB_ISTR_RESET_Pos (10U) |
7778 | #define USB_ISTR_ERR_Pos (13U) |
7778 | #define USB_ISTR_RESET_Msk (0x1UL << USB_ISTR_RESET_Pos) /*!< 0x00000400 */ |
7779 | #define USB_ISTR_ERR_Msk (0x1UL << USB_ISTR_ERR_Pos) /*!< 0x00002000 */ |
7779 | #define USB_ISTR_RESET USB_ISTR_RESET_Msk /*!<USB RESET request */ |
7780 | #define USB_ISTR_ERR USB_ISTR_ERR_Msk /*!<Error */ |
7780 | #define USB_ISTR_SUSP_Pos (11U) |
7781 | #define USB_ISTR_PMAOVR_Pos (14U) |
7781 | #define USB_ISTR_SUSP_Msk (0x1UL << USB_ISTR_SUSP_Pos) /*!< 0x00000800 */ |
7782 | #define USB_ISTR_PMAOVR_Msk (0x1UL << USB_ISTR_PMAOVR_Pos) /*!< 0x00004000 */ |
7782 | #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk /*!<Suspend mode request */ |
7783 | #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk /*!<Packet Memory Area Over / Underrun */ |
7783 | #define USB_ISTR_WKUP_Pos (12U) |
7784 | #define USB_ISTR_CTR_Pos (15U) |
7784 | #define USB_ISTR_WKUP_Msk (0x1UL << USB_ISTR_WKUP_Pos) /*!< 0x00001000 */ |
7785 | #define USB_ISTR_CTR_Msk (0x1UL << USB_ISTR_CTR_Pos) /*!< 0x00008000 */ |
7785 | #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk /*!<Wake up */ |
7786 | #define USB_ISTR_CTR USB_ISTR_CTR_Msk /*!<Correct Transfer */ |
7786 | #define USB_ISTR_ERR_Pos (13U) |
7787 | 7787 | #define USB_ISTR_ERR_Msk (0x1UL << USB_ISTR_ERR_Pos) /*!< 0x00002000 */ |
|
7788 | #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ |
7788 | #define USB_ISTR_ERR USB_ISTR_ERR_Msk /*!<Error */ |
7789 | #define USB_CLR_PMAOVRM (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ |
7789 | #define USB_ISTR_PMAOVR_Pos (14U) |
7790 | #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ |
7790 | #define USB_ISTR_PMAOVR_Msk (0x1UL << USB_ISTR_PMAOVR_Pos) /*!< 0x00004000 */ |
7791 | #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ |
7791 | #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk /*!<Packet Memory Area Over / Underrun */ |
7792 | #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ |
7792 | #define USB_ISTR_CTR_Pos (15U) |
7793 | #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ |
7793 | #define USB_ISTR_CTR_Msk (0x1UL << USB_ISTR_CTR_Pos) /*!< 0x00008000 */ |
7794 | #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ |
7794 | #define USB_ISTR_CTR USB_ISTR_CTR_Msk /*!<Correct Transfer */ |
7795 | #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ |
7795 | |
7796 | 7796 | #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ |
|
7797 | 7797 | #define USB_CLR_PMAOVRM (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ |
|
7798 | /******************* Bit definition for USB_FNR register ********************/ |
7798 | #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ |
7799 | #define USB_FNR_FN_Pos (0U) |
7799 | #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ |
7800 | #define USB_FNR_FN_Msk (0x7FFUL << USB_FNR_FN_Pos) /*!< 0x000007FF */ |
7800 | #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ |
7801 | #define USB_FNR_FN USB_FNR_FN_Msk /*!<Frame Number */ |
7801 | #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ |
7802 | #define USB_FNR_LSOF_Pos (11U) |
7802 | #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ |
7803 | #define USB_FNR_LSOF_Msk (0x3UL << USB_FNR_LSOF_Pos) /*!< 0x00001800 */ |
7803 | #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ |
7804 | #define USB_FNR_LSOF USB_FNR_LSOF_Msk /*!<Lost SOF */ |
7804 | |
7805 | #define USB_FNR_LCK_Pos (13U) |
7805 | |
7806 | #define USB_FNR_LCK_Msk (0x1UL << USB_FNR_LCK_Pos) /*!< 0x00002000 */ |
7806 | /******************* Bit definition for USB_FNR register ********************/ |
7807 | #define USB_FNR_LCK USB_FNR_LCK_Msk /*!<Locked */ |
7807 | #define USB_FNR_FN_Pos (0U) |
7808 | #define USB_FNR_RXDM_Pos (14U) |
7808 | #define USB_FNR_FN_Msk (0x7FFUL << USB_FNR_FN_Pos) /*!< 0x000007FF */ |
7809 | #define USB_FNR_RXDM_Msk (0x1UL << USB_FNR_RXDM_Pos) /*!< 0x00004000 */ |
7809 | #define USB_FNR_FN USB_FNR_FN_Msk /*!<Frame Number */ |
7810 | #define USB_FNR_RXDM USB_FNR_RXDM_Msk /*!<Receive Data - Line Status */ |
7810 | #define USB_FNR_LSOF_Pos (11U) |
7811 | #define USB_FNR_RXDP_Pos (15U) |
7811 | #define USB_FNR_LSOF_Msk (0x3UL << USB_FNR_LSOF_Pos) /*!< 0x00001800 */ |
7812 | #define USB_FNR_RXDP_Msk (0x1UL << USB_FNR_RXDP_Pos) /*!< 0x00008000 */ |
7812 | #define USB_FNR_LSOF USB_FNR_LSOF_Msk /*!<Lost SOF */ |
7813 | #define USB_FNR_RXDP USB_FNR_RXDP_Msk /*!<Receive Data + Line Status */ |
7813 | #define USB_FNR_LCK_Pos (13U) |
7814 | 7814 | #define USB_FNR_LCK_Msk (0x1UL << USB_FNR_LCK_Pos) /*!< 0x00002000 */ |
|
7815 | /****************** Bit definition for USB_DADDR register *******************/ |
7815 | #define USB_FNR_LCK USB_FNR_LCK_Msk /*!<Locked */ |
7816 | #define USB_DADDR_ADD_Pos (0U) |
7816 | #define USB_FNR_RXDM_Pos (14U) |
7817 | #define USB_DADDR_ADD_Msk (0x7FUL << USB_DADDR_ADD_Pos) /*!< 0x0000007F */ |
7817 | #define USB_FNR_RXDM_Msk (0x1UL << USB_FNR_RXDM_Pos) /*!< 0x00004000 */ |
7818 | #define USB_DADDR_ADD USB_DADDR_ADD_Msk /*!<ADD[6:0] bits (Device Address) */ |
7818 | #define USB_FNR_RXDM USB_FNR_RXDM_Msk /*!<Receive Data - Line Status */ |
7819 | #define USB_DADDR_ADD0_Pos (0U) |
7819 | #define USB_FNR_RXDP_Pos (15U) |
7820 | #define USB_DADDR_ADD0_Msk (0x1UL << USB_DADDR_ADD0_Pos) /*!< 0x00000001 */ |
7820 | #define USB_FNR_RXDP_Msk (0x1UL << USB_FNR_RXDP_Pos) /*!< 0x00008000 */ |
7821 | #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk /*!<Bit 0 */ |
7821 | #define USB_FNR_RXDP USB_FNR_RXDP_Msk /*!<Receive Data + Line Status */ |
7822 | #define USB_DADDR_ADD1_Pos (1U) |
7822 | |
7823 | #define USB_DADDR_ADD1_Msk (0x1UL << USB_DADDR_ADD1_Pos) /*!< 0x00000002 */ |
7823 | /****************** Bit definition for USB_DADDR register *******************/ |
7824 | #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk /*!<Bit 1 */ |
7824 | #define USB_DADDR_ADD_Pos (0U) |
7825 | #define USB_DADDR_ADD2_Pos (2U) |
7825 | #define USB_DADDR_ADD_Msk (0x7FUL << USB_DADDR_ADD_Pos) /*!< 0x0000007F */ |
7826 | #define USB_DADDR_ADD2_Msk (0x1UL << USB_DADDR_ADD2_Pos) /*!< 0x00000004 */ |
7826 | #define USB_DADDR_ADD USB_DADDR_ADD_Msk /*!<ADD[6:0] bits (Device Address) */ |
7827 | #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk /*!<Bit 2 */ |
7827 | #define USB_DADDR_ADD0_Pos (0U) |
7828 | #define USB_DADDR_ADD3_Pos (3U) |
7828 | #define USB_DADDR_ADD0_Msk (0x1UL << USB_DADDR_ADD0_Pos) /*!< 0x00000001 */ |
7829 | #define USB_DADDR_ADD3_Msk (0x1UL << USB_DADDR_ADD3_Pos) /*!< 0x00000008 */ |
7829 | #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk /*!<Bit 0 */ |
7830 | #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk /*!<Bit 3 */ |
7830 | #define USB_DADDR_ADD1_Pos (1U) |
7831 | #define USB_DADDR_ADD4_Pos (4U) |
7831 | #define USB_DADDR_ADD1_Msk (0x1UL << USB_DADDR_ADD1_Pos) /*!< 0x00000002 */ |
7832 | #define USB_DADDR_ADD4_Msk (0x1UL << USB_DADDR_ADD4_Pos) /*!< 0x00000010 */ |
7832 | #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk /*!<Bit 1 */ |
7833 | #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk /*!<Bit 4 */ |
7833 | #define USB_DADDR_ADD2_Pos (2U) |
7834 | #define USB_DADDR_ADD5_Pos (5U) |
7834 | #define USB_DADDR_ADD2_Msk (0x1UL << USB_DADDR_ADD2_Pos) /*!< 0x00000004 */ |
7835 | #define USB_DADDR_ADD5_Msk (0x1UL << USB_DADDR_ADD5_Pos) /*!< 0x00000020 */ |
7835 | #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk /*!<Bit 2 */ |
7836 | #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk /*!<Bit 5 */ |
7836 | #define USB_DADDR_ADD3_Pos (3U) |
7837 | #define USB_DADDR_ADD6_Pos (6U) |
7837 | #define USB_DADDR_ADD3_Msk (0x1UL << USB_DADDR_ADD3_Pos) /*!< 0x00000008 */ |
7838 | #define USB_DADDR_ADD6_Msk (0x1UL << USB_DADDR_ADD6_Pos) /*!< 0x00000040 */ |
7838 | #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk /*!<Bit 3 */ |
7839 | #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk /*!<Bit 6 */ |
7839 | #define USB_DADDR_ADD4_Pos (4U) |
7840 | 7840 | #define USB_DADDR_ADD4_Msk (0x1UL << USB_DADDR_ADD4_Pos) /*!< 0x00000010 */ |
|
7841 | #define USB_DADDR_EF_Pos (7U) |
7841 | #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk /*!<Bit 4 */ |
7842 | #define USB_DADDR_EF_Msk (0x1UL << USB_DADDR_EF_Pos) /*!< 0x00000080 */ |
7842 | #define USB_DADDR_ADD5_Pos (5U) |
7843 | #define USB_DADDR_EF USB_DADDR_EF_Msk /*!<Enable Function */ |
7843 | #define USB_DADDR_ADD5_Msk (0x1UL << USB_DADDR_ADD5_Pos) /*!< 0x00000020 */ |
7844 | 7844 | #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk /*!<Bit 5 */ |
|
7845 | /****************** Bit definition for USB_BTABLE register ******************/ |
7845 | #define USB_DADDR_ADD6_Pos (6U) |
7846 | #define USB_BTABLE_BTABLE_Pos (3U) |
7846 | #define USB_DADDR_ADD6_Msk (0x1UL << USB_DADDR_ADD6_Pos) /*!< 0x00000040 */ |
7847 | #define USB_BTABLE_BTABLE_Msk (0x1FFFUL << USB_BTABLE_BTABLE_Pos) /*!< 0x0000FFF8 */ |
7847 | #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk /*!<Bit 6 */ |
7848 | #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk /*!<Buffer Table */ |
7848 | |
7849 | 7849 | #define USB_DADDR_EF_Pos (7U) |
|
7850 | /*!< Buffer descriptor table */ |
7850 | #define USB_DADDR_EF_Msk (0x1UL << USB_DADDR_EF_Pos) /*!< 0x00000080 */ |
7851 | /***************** Bit definition for USB_ADDR0_TX register *****************/ |
7851 | #define USB_DADDR_EF USB_DADDR_EF_Msk /*!<Enable Function */ |
7852 | #define USB_ADDR0_TX_ADDR0_TX_Pos (1U) |
7852 | |
7853 | #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */ |
7853 | /****************** Bit definition for USB_BTABLE register ******************/ |
7854 | #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */ |
7854 | #define USB_BTABLE_BTABLE_Pos (3U) |
7855 | 7855 | #define USB_BTABLE_BTABLE_Msk (0x1FFFUL << USB_BTABLE_BTABLE_Pos) /*!< 0x0000FFF8 */ |
|
7856 | /***************** Bit definition for USB_ADDR1_TX register *****************/ |
7856 | #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk /*!<Buffer Table */ |
7857 | #define USB_ADDR1_TX_ADDR1_TX_Pos (1U) |
7857 | |
7858 | #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */ |
7858 | /*!< Buffer descriptor table */ |
7859 | #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */ |
7859 | /***************** Bit definition for USB_ADDR0_TX register *****************/ |
7860 | 7860 | #define USB_ADDR0_TX_ADDR0_TX_Pos (1U) |
|
7861 | /***************** Bit definition for USB_ADDR2_TX register *****************/ |
7861 | #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */ |
7862 | #define USB_ADDR2_TX_ADDR2_TX_Pos (1U) |
7862 | #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */ |
7863 | #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */ |
7863 | |
7864 | #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */ |
7864 | /***************** Bit definition for USB_ADDR1_TX register *****************/ |
7865 | 7865 | #define USB_ADDR1_TX_ADDR1_TX_Pos (1U) |
|
7866 | /***************** Bit definition for USB_ADDR3_TX register *****************/ |
7866 | #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */ |
7867 | #define USB_ADDR3_TX_ADDR3_TX_Pos (1U) |
7867 | #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */ |
7868 | #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */ |
7868 | |
7869 | #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */ |
7869 | /***************** Bit definition for USB_ADDR2_TX register *****************/ |
7870 | 7870 | #define USB_ADDR2_TX_ADDR2_TX_Pos (1U) |
|
7871 | /***************** Bit definition for USB_ADDR4_TX register *****************/ |
7871 | #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */ |
7872 | #define USB_ADDR4_TX_ADDR4_TX_Pos (1U) |
7872 | #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */ |
7873 | #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */ |
7873 | |
7874 | #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */ |
7874 | /***************** Bit definition for USB_ADDR3_TX register *****************/ |
7875 | 7875 | #define USB_ADDR3_TX_ADDR3_TX_Pos (1U) |
|
7876 | /***************** Bit definition for USB_ADDR5_TX register *****************/ |
7876 | #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */ |
7877 | #define USB_ADDR5_TX_ADDR5_TX_Pos (1U) |
7877 | #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */ |
7878 | #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */ |
7878 | |
7879 | #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */ |
7879 | /***************** Bit definition for USB_ADDR4_TX register *****************/ |
7880 | 7880 | #define USB_ADDR4_TX_ADDR4_TX_Pos (1U) |
|
7881 | /***************** Bit definition for USB_ADDR6_TX register *****************/ |
7881 | #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */ |
7882 | #define USB_ADDR6_TX_ADDR6_TX_Pos (1U) |
7882 | #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */ |
7883 | #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */ |
7883 | |
7884 | #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */ |
7884 | /***************** Bit definition for USB_ADDR5_TX register *****************/ |
7885 | 7885 | #define USB_ADDR5_TX_ADDR5_TX_Pos (1U) |
|
7886 | /***************** Bit definition for USB_ADDR7_TX register *****************/ |
7886 | #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */ |
7887 | #define USB_ADDR7_TX_ADDR7_TX_Pos (1U) |
7887 | #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */ |
7888 | #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */ |
7888 | |
7889 | #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */ |
7889 | /***************** Bit definition for USB_ADDR6_TX register *****************/ |
7890 | 7890 | #define USB_ADDR6_TX_ADDR6_TX_Pos (1U) |
|
7891 | /*----------------------------------------------------------------------------*/ |
7891 | #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */ |
7892 | 7892 | #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */ |
|
7893 | /***************** Bit definition for USB_COUNT0_TX register ****************/ |
7893 | |
7894 | #define USB_COUNT0_TX_COUNT0_TX_Pos (0U) |
7894 | /***************** Bit definition for USB_ADDR7_TX register *****************/ |
7895 | #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */ |
7895 | #define USB_ADDR7_TX_ADDR7_TX_Pos (1U) |
7896 | #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */ |
7896 | #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */ |
7897 | 7897 | #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */ |
|
7898 | /***************** Bit definition for USB_COUNT1_TX register ****************/ |
7898 | |
7899 | #define USB_COUNT1_TX_COUNT1_TX_Pos (0U) |
7899 | /*----------------------------------------------------------------------------*/ |
7900 | #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */ |
7900 | |
7901 | #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */ |
7901 | /***************** Bit definition for USB_COUNT0_TX register ****************/ |
7902 | 7902 | #define USB_COUNT0_TX_COUNT0_TX_Pos (0U) |
|
7903 | /***************** Bit definition for USB_COUNT2_TX register ****************/ |
7903 | #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */ |
7904 | #define USB_COUNT2_TX_COUNT2_TX_Pos (0U) |
7904 | #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */ |
7905 | #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */ |
7905 | |
7906 | #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */ |
7906 | /***************** Bit definition for USB_COUNT1_TX register ****************/ |
7907 | 7907 | #define USB_COUNT1_TX_COUNT1_TX_Pos (0U) |
|
7908 | /***************** Bit definition for USB_COUNT3_TX register ****************/ |
7908 | #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */ |
7909 | #define USB_COUNT3_TX_COUNT3_TX_Pos (0U) |
7909 | #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */ |
7910 | #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */ |
7910 | |
7911 | #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */ |
7911 | /***************** Bit definition for USB_COUNT2_TX register ****************/ |
7912 | 7912 | #define USB_COUNT2_TX_COUNT2_TX_Pos (0U) |
|
7913 | /***************** Bit definition for USB_COUNT4_TX register ****************/ |
7913 | #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */ |
7914 | #define USB_COUNT4_TX_COUNT4_TX_Pos (0U) |
7914 | #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */ |
7915 | #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */ |
7915 | |
7916 | #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */ |
7916 | /***************** Bit definition for USB_COUNT3_TX register ****************/ |
7917 | 7917 | #define USB_COUNT3_TX_COUNT3_TX_Pos (0U) |
|
7918 | /***************** Bit definition for USB_COUNT5_TX register ****************/ |
7918 | #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */ |
7919 | #define USB_COUNT5_TX_COUNT5_TX_Pos (0U) |
7919 | #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */ |
7920 | #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */ |
7920 | |
7921 | #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */ |
7921 | /***************** Bit definition for USB_COUNT4_TX register ****************/ |
7922 | 7922 | #define USB_COUNT4_TX_COUNT4_TX_Pos (0U) |
|
7923 | /***************** Bit definition for USB_COUNT6_TX register ****************/ |
7923 | #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */ |
7924 | #define USB_COUNT6_TX_COUNT6_TX_Pos (0U) |
7924 | #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */ |
7925 | #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */ |
7925 | |
7926 | #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */ |
7926 | /***************** Bit definition for USB_COUNT5_TX register ****************/ |
7927 | 7927 | #define USB_COUNT5_TX_COUNT5_TX_Pos (0U) |
|
7928 | /***************** Bit definition for USB_COUNT7_TX register ****************/ |
7928 | #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */ |
7929 | #define USB_COUNT7_TX_COUNT7_TX_Pos (0U) |
7929 | #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */ |
7930 | #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */ |
7930 | |
7931 | #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */ |
7931 | /***************** Bit definition for USB_COUNT6_TX register ****************/ |
7932 | 7932 | #define USB_COUNT6_TX_COUNT6_TX_Pos (0U) |
|
7933 | /*----------------------------------------------------------------------------*/ |
7933 | #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */ |
7934 | 7934 | #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */ |
|
7935 | /**************** Bit definition for USB_COUNT0_TX_0 register ***************/ |
7935 | |
7936 | #define USB_COUNT0_TX_0_COUNT0_TX_0 (0x000003FFU) /*!< Transmission Byte Count 0 (low) */ |
7936 | /***************** Bit definition for USB_COUNT7_TX register ****************/ |
7937 | 7937 | #define USB_COUNT7_TX_COUNT7_TX_Pos (0U) |
|
7938 | /**************** Bit definition for USB_COUNT0_TX_1 register ***************/ |
7938 | #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */ |
7939 | #define USB_COUNT0_TX_1_COUNT0_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 0 (high) */ |
7939 | #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */ |
7940 | 7940 | ||
7941 | /**************** Bit definition for USB_COUNT1_TX_0 register ***************/ |
7941 | /*----------------------------------------------------------------------------*/ |
7942 | #define USB_COUNT1_TX_0_COUNT1_TX_0 (0x000003FFU) /*!< Transmission Byte Count 1 (low) */ |
7942 | |
7943 | 7943 | /**************** Bit definition for USB_COUNT0_TX_0 register ***************/ |
|
7944 | /**************** Bit definition for USB_COUNT1_TX_1 register ***************/ |
7944 | #define USB_COUNT0_TX_0_COUNT0_TX_0 (0x000003FFU) /*!< Transmission Byte Count 0 (low) */ |
7945 | #define USB_COUNT1_TX_1_COUNT1_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 1 (high) */ |
7945 | |
7946 | 7946 | /**************** Bit definition for USB_COUNT0_TX_1 register ***************/ |
|
7947 | /**************** Bit definition for USB_COUNT2_TX_0 register ***************/ |
7947 | #define USB_COUNT0_TX_1_COUNT0_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 0 (high) */ |
7948 | #define USB_COUNT2_TX_0_COUNT2_TX_0 (0x000003FFU) /*!< Transmission Byte Count 2 (low) */ |
7948 | |
7949 | 7949 | /**************** Bit definition for USB_COUNT1_TX_0 register ***************/ |
|
7950 | /**************** Bit definition for USB_COUNT2_TX_1 register ***************/ |
7950 | #define USB_COUNT1_TX_0_COUNT1_TX_0 (0x000003FFU) /*!< Transmission Byte Count 1 (low) */ |
7951 | #define USB_COUNT2_TX_1_COUNT2_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 2 (high) */ |
7951 | |
7952 | 7952 | /**************** Bit definition for USB_COUNT1_TX_1 register ***************/ |
|
7953 | /**************** Bit definition for USB_COUNT3_TX_0 register ***************/ |
7953 | #define USB_COUNT1_TX_1_COUNT1_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 1 (high) */ |
7954 | #define USB_COUNT3_TX_0_COUNT3_TX_0 (0x000003FFU) /*!< Transmission Byte Count 3 (low) */ |
7954 | |
7955 | 7955 | /**************** Bit definition for USB_COUNT2_TX_0 register ***************/ |
|
7956 | /**************** Bit definition for USB_COUNT3_TX_1 register ***************/ |
7956 | #define USB_COUNT2_TX_0_COUNT2_TX_0 (0x000003FFU) /*!< Transmission Byte Count 2 (low) */ |
7957 | #define USB_COUNT3_TX_1_COUNT3_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 3 (high) */ |
7957 | |
7958 | 7958 | /**************** Bit definition for USB_COUNT2_TX_1 register ***************/ |
|
7959 | /**************** Bit definition for USB_COUNT4_TX_0 register ***************/ |
7959 | #define USB_COUNT2_TX_1_COUNT2_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 2 (high) */ |
7960 | #define USB_COUNT4_TX_0_COUNT4_TX_0 (0x000003FFU) /*!< Transmission Byte Count 4 (low) */ |
7960 | |
7961 | 7961 | /**************** Bit definition for USB_COUNT3_TX_0 register ***************/ |
|
7962 | /**************** Bit definition for USB_COUNT4_TX_1 register ***************/ |
7962 | #define USB_COUNT3_TX_0_COUNT3_TX_0 (0x000003FFU) /*!< Transmission Byte Count 3 (low) */ |
7963 | #define USB_COUNT4_TX_1_COUNT4_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 4 (high) */ |
7963 | |
7964 | 7964 | /**************** Bit definition for USB_COUNT3_TX_1 register ***************/ |
|
7965 | /**************** Bit definition for USB_COUNT5_TX_0 register ***************/ |
7965 | #define USB_COUNT3_TX_1_COUNT3_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 3 (high) */ |
7966 | #define USB_COUNT5_TX_0_COUNT5_TX_0 (0x000003FFU) /*!< Transmission Byte Count 5 (low) */ |
7966 | |
7967 | 7967 | /**************** Bit definition for USB_COUNT4_TX_0 register ***************/ |
|
7968 | /**************** Bit definition for USB_COUNT5_TX_1 register ***************/ |
7968 | #define USB_COUNT4_TX_0_COUNT4_TX_0 (0x000003FFU) /*!< Transmission Byte Count 4 (low) */ |
7969 | #define USB_COUNT5_TX_1_COUNT5_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 5 (high) */ |
7969 | |
7970 | 7970 | /**************** Bit definition for USB_COUNT4_TX_1 register ***************/ |
|
7971 | /**************** Bit definition for USB_COUNT6_TX_0 register ***************/ |
7971 | #define USB_COUNT4_TX_1_COUNT4_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 4 (high) */ |
7972 | #define USB_COUNT6_TX_0_COUNT6_TX_0 (0x000003FFU) /*!< Transmission Byte Count 6 (low) */ |
7972 | |
7973 | 7973 | /**************** Bit definition for USB_COUNT5_TX_0 register ***************/ |
|
7974 | /**************** Bit definition for USB_COUNT6_TX_1 register ***************/ |
7974 | #define USB_COUNT5_TX_0_COUNT5_TX_0 (0x000003FFU) /*!< Transmission Byte Count 5 (low) */ |
7975 | #define USB_COUNT6_TX_1_COUNT6_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 6 (high) */ |
7975 | |
7976 | 7976 | /**************** Bit definition for USB_COUNT5_TX_1 register ***************/ |
|
7977 | /**************** Bit definition for USB_COUNT7_TX_0 register ***************/ |
7977 | #define USB_COUNT5_TX_1_COUNT5_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 5 (high) */ |
7978 | #define USB_COUNT7_TX_0_COUNT7_TX_0 (0x000003FFU) /*!< Transmission Byte Count 7 (low) */ |
7978 | |
7979 | 7979 | /**************** Bit definition for USB_COUNT6_TX_0 register ***************/ |
|
7980 | /**************** Bit definition for USB_COUNT7_TX_1 register ***************/ |
7980 | #define USB_COUNT6_TX_0_COUNT6_TX_0 (0x000003FFU) /*!< Transmission Byte Count 6 (low) */ |
7981 | #define USB_COUNT7_TX_1_COUNT7_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 7 (high) */ |
7981 | |
7982 | 7982 | /**************** Bit definition for USB_COUNT6_TX_1 register ***************/ |
|
7983 | /*----------------------------------------------------------------------------*/ |
7983 | #define USB_COUNT6_TX_1_COUNT6_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 6 (high) */ |
7984 | 7984 | ||
7985 | /***************** Bit definition for USB_ADDR0_RX register *****************/ |
7985 | /**************** Bit definition for USB_COUNT7_TX_0 register ***************/ |
7986 | #define USB_ADDR0_RX_ADDR0_RX_Pos (1U) |
7986 | #define USB_COUNT7_TX_0_COUNT7_TX_0 (0x000003FFU) /*!< Transmission Byte Count 7 (low) */ |
7987 | #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */ |
7987 | |
7988 | #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */ |
7988 | /**************** Bit definition for USB_COUNT7_TX_1 register ***************/ |
7989 | 7989 | #define USB_COUNT7_TX_1_COUNT7_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 7 (high) */ |
|
7990 | /***************** Bit definition for USB_ADDR1_RX register *****************/ |
7990 | |
7991 | #define USB_ADDR1_RX_ADDR1_RX_Pos (1U) |
7991 | /*----------------------------------------------------------------------------*/ |
7992 | #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */ |
7992 | |
7993 | #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */ |
7993 | /***************** Bit definition for USB_ADDR0_RX register *****************/ |
7994 | 7994 | #define USB_ADDR0_RX_ADDR0_RX_Pos (1U) |
|
7995 | /***************** Bit definition for USB_ADDR2_RX register *****************/ |
7995 | #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */ |
7996 | #define USB_ADDR2_RX_ADDR2_RX_Pos (1U) |
7996 | #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */ |
7997 | #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */ |
7997 | |
7998 | #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */ |
7998 | /***************** Bit definition for USB_ADDR1_RX register *****************/ |
7999 | 7999 | #define USB_ADDR1_RX_ADDR1_RX_Pos (1U) |
|
8000 | /***************** Bit definition for USB_ADDR3_RX register *****************/ |
8000 | #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */ |
8001 | #define USB_ADDR3_RX_ADDR3_RX_Pos (1U) |
8001 | #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */ |
8002 | #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */ |
8002 | |
8003 | #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */ |
8003 | /***************** Bit definition for USB_ADDR2_RX register *****************/ |
8004 | 8004 | #define USB_ADDR2_RX_ADDR2_RX_Pos (1U) |
|
8005 | /***************** Bit definition for USB_ADDR4_RX register *****************/ |
8005 | #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */ |
8006 | #define USB_ADDR4_RX_ADDR4_RX_Pos (1U) |
8006 | #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */ |
8007 | #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */ |
8007 | |
8008 | #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */ |
8008 | /***************** Bit definition for USB_ADDR3_RX register *****************/ |
8009 | 8009 | #define USB_ADDR3_RX_ADDR3_RX_Pos (1U) |
|
8010 | /***************** Bit definition for USB_ADDR5_RX register *****************/ |
8010 | #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */ |
8011 | #define USB_ADDR5_RX_ADDR5_RX_Pos (1U) |
8011 | #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */ |
8012 | #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */ |
8012 | |
8013 | #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */ |
8013 | /***************** Bit definition for USB_ADDR4_RX register *****************/ |
8014 | 8014 | #define USB_ADDR4_RX_ADDR4_RX_Pos (1U) |
|
8015 | /***************** Bit definition for USB_ADDR6_RX register *****************/ |
8015 | #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */ |
8016 | #define USB_ADDR6_RX_ADDR6_RX_Pos (1U) |
8016 | #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */ |
8017 | #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */ |
8017 | |
8018 | #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */ |
8018 | /***************** Bit definition for USB_ADDR5_RX register *****************/ |
8019 | 8019 | #define USB_ADDR5_RX_ADDR5_RX_Pos (1U) |
|
8020 | /***************** Bit definition for USB_ADDR7_RX register *****************/ |
8020 | #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */ |
8021 | #define USB_ADDR7_RX_ADDR7_RX_Pos (1U) |
8021 | #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */ |
8022 | #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */ |
8022 | |
8023 | #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */ |
8023 | /***************** Bit definition for USB_ADDR6_RX register *****************/ |
8024 | 8024 | #define USB_ADDR6_RX_ADDR6_RX_Pos (1U) |
|
8025 | /*----------------------------------------------------------------------------*/ |
8025 | #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */ |
8026 | 8026 | #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */ |
|
8027 | /***************** Bit definition for USB_COUNT0_RX register ****************/ |
8027 | |
8028 | #define USB_COUNT0_RX_COUNT0_RX_Pos (0U) |
8028 | /***************** Bit definition for USB_ADDR7_RX register *****************/ |
8029 | #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */ |
8029 | #define USB_ADDR7_RX_ADDR7_RX_Pos (1U) |
8030 | #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */ |
8030 | #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */ |
8031 | 8031 | #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */ |
|
8032 | #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U) |
8032 | |
8033 | #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8033 | /*----------------------------------------------------------------------------*/ |
8034 | #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8034 | |
8035 | #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8035 | /***************** Bit definition for USB_COUNT0_RX register ****************/ |
8036 | #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
8036 | #define USB_COUNT0_RX_COUNT0_RX_Pos (0U) |
8037 | #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8037 | #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */ |
8038 | #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8038 | #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */ |
8039 | #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8039 | |
8040 | 8040 | #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U) |
|
8041 | #define USB_COUNT0_RX_BLSIZE_Pos (15U) |
8041 | #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8042 | #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8042 | #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8043 | #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8043 | #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8044 | 8044 | #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
|
8045 | /***************** Bit definition for USB_COUNT1_RX register ****************/ |
8045 | #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8046 | #define USB_COUNT1_RX_COUNT1_RX_Pos (0U) |
8046 | #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8047 | #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */ |
8047 | #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8048 | #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */ |
8048 | |
8049 | 8049 | #define USB_COUNT0_RX_BLSIZE_Pos (15U) |
|
8050 | #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U) |
8050 | #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8051 | #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8051 | #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8052 | #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8052 | |
8053 | #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8053 | /***************** Bit definition for USB_COUNT1_RX register ****************/ |
8054 | #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
8054 | #define USB_COUNT1_RX_COUNT1_RX_Pos (0U) |
8055 | #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8055 | #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */ |
8056 | #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8056 | #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */ |
8057 | #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8057 | |
8058 | 8058 | #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U) |
|
8059 | #define USB_COUNT1_RX_BLSIZE_Pos (15U) |
8059 | #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8060 | #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8060 | #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8061 | #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8061 | #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8062 | 8062 | #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
|
8063 | /***************** Bit definition for USB_COUNT2_RX register ****************/ |
8063 | #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8064 | #define USB_COUNT2_RX_COUNT2_RX_Pos (0U) |
8064 | #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8065 | #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */ |
8065 | #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8066 | #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */ |
8066 | |
8067 | 8067 | #define USB_COUNT1_RX_BLSIZE_Pos (15U) |
|
8068 | #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U) |
8068 | #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8069 | #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8069 | #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8070 | #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8070 | |
8071 | #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8071 | /***************** Bit definition for USB_COUNT2_RX register ****************/ |
8072 | #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
8072 | #define USB_COUNT2_RX_COUNT2_RX_Pos (0U) |
8073 | #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8073 | #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */ |
8074 | #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8074 | #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */ |
8075 | #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8075 | |
8076 | 8076 | #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U) |
|
8077 | #define USB_COUNT2_RX_BLSIZE_Pos (15U) |
8077 | #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8078 | #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8078 | #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8079 | #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8079 | #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8080 | 8080 | #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
|
8081 | /***************** Bit definition for USB_COUNT3_RX register ****************/ |
8081 | #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8082 | #define USB_COUNT3_RX_COUNT3_RX_Pos (0U) |
8082 | #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8083 | #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */ |
8083 | #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8084 | #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */ |
8084 | |
8085 | 8085 | #define USB_COUNT2_RX_BLSIZE_Pos (15U) |
|
8086 | #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U) |
8086 | #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8087 | #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8087 | #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8088 | #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8088 | |
8089 | #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8089 | /***************** Bit definition for USB_COUNT3_RX register ****************/ |
8090 | #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
8090 | #define USB_COUNT3_RX_COUNT3_RX_Pos (0U) |
8091 | #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8091 | #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */ |
8092 | #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8092 | #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */ |
8093 | #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8093 | |
8094 | 8094 | #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U) |
|
8095 | #define USB_COUNT3_RX_BLSIZE_Pos (15U) |
8095 | #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8096 | #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8096 | #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8097 | #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8097 | #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8098 | 8098 | #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
|
8099 | /***************** Bit definition for USB_COUNT4_RX register ****************/ |
8099 | #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8100 | #define USB_COUNT4_RX_COUNT4_RX_Pos (0U) |
8100 | #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8101 | #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */ |
8101 | #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8102 | #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */ |
8102 | |
8103 | 8103 | #define USB_COUNT3_RX_BLSIZE_Pos (15U) |
|
8104 | #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U) |
8104 | #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8105 | #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8105 | #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8106 | #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8106 | |
8107 | #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8107 | /***************** Bit definition for USB_COUNT4_RX register ****************/ |
8108 | #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
8108 | #define USB_COUNT4_RX_COUNT4_RX_Pos (0U) |
8109 | #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8109 | #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */ |
8110 | #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8110 | #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */ |
8111 | #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8111 | |
8112 | 8112 | #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U) |
|
8113 | #define USB_COUNT4_RX_BLSIZE_Pos (15U) |
8113 | #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8114 | #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8114 | #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8115 | #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8115 | #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8116 | 8116 | #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
|
8117 | /***************** Bit definition for USB_COUNT5_RX register ****************/ |
8117 | #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8118 | #define USB_COUNT5_RX_COUNT5_RX_Pos (0U) |
8118 | #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8119 | #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */ |
8119 | #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8120 | #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */ |
8120 | |
8121 | 8121 | #define USB_COUNT4_RX_BLSIZE_Pos (15U) |
|
8122 | #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U) |
8122 | #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8123 | #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8123 | #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8124 | #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8124 | |
8125 | #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8125 | /***************** Bit definition for USB_COUNT5_RX register ****************/ |
8126 | #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
8126 | #define USB_COUNT5_RX_COUNT5_RX_Pos (0U) |
8127 | #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8127 | #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */ |
8128 | #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8128 | #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */ |
8129 | #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8129 | |
8130 | 8130 | #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U) |
|
8131 | #define USB_COUNT5_RX_BLSIZE_Pos (15U) |
8131 | #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8132 | #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8132 | #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8133 | #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8133 | #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8134 | 8134 | #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
|
8135 | /***************** Bit definition for USB_COUNT6_RX register ****************/ |
8135 | #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8136 | #define USB_COUNT6_RX_COUNT6_RX_Pos (0U) |
8136 | #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8137 | #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */ |
8137 | #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8138 | #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */ |
8138 | |
8139 | 8139 | #define USB_COUNT5_RX_BLSIZE_Pos (15U) |
|
8140 | #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U) |
8140 | #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8141 | #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8141 | #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8142 | #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8142 | |
8143 | #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8143 | /***************** Bit definition for USB_COUNT6_RX register ****************/ |
8144 | #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
8144 | #define USB_COUNT6_RX_COUNT6_RX_Pos (0U) |
8145 | #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8145 | #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */ |
8146 | #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8146 | #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */ |
8147 | #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8147 | |
8148 | 8148 | #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U) |
|
8149 | #define USB_COUNT6_RX_BLSIZE_Pos (15U) |
8149 | #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8150 | #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8150 | #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8151 | #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8151 | #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8152 | 8152 | #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
|
8153 | /***************** Bit definition for USB_COUNT7_RX register ****************/ |
8153 | #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8154 | #define USB_COUNT7_RX_COUNT7_RX_Pos (0U) |
8154 | #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8155 | #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */ |
8155 | #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8156 | #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */ |
8156 | |
8157 | 8157 | #define USB_COUNT6_RX_BLSIZE_Pos (15U) |
|
8158 | #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U) |
8158 | #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8159 | #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8159 | #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8160 | #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8160 | |
8161 | #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8161 | /***************** Bit definition for USB_COUNT7_RX register ****************/ |
8162 | #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
8162 | #define USB_COUNT7_RX_COUNT7_RX_Pos (0U) |
8163 | #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8163 | #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */ |
8164 | #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
8164 | #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */ |
8165 | #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8165 | |
8166 | 8166 | #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U) |
|
8167 | #define USB_COUNT7_RX_BLSIZE_Pos (15U) |
8167 | #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
8168 | #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8168 | #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
8169 | #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8169 | #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
8170 | 8170 | #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
|
8171 | /*----------------------------------------------------------------------------*/ |
8171 | #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
8172 | 8172 | #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
|
8173 | /**************** Bit definition for USB_COUNT0_RX_0 register ***************/ |
8173 | #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
8174 | #define USB_COUNT0_RX_0_COUNT0_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
8174 | |
8175 | 8175 | #define USB_COUNT7_RX_BLSIZE_Pos (15U) |
|
8176 | #define USB_COUNT0_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
8176 | #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
8177 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8177 | #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */ |
8178 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8178 | |
8179 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
8179 | /*----------------------------------------------------------------------------*/ |
8180 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8180 | |
8181 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8181 | /**************** Bit definition for USB_COUNT0_RX_0 register ***************/ |
8182 | 8182 | #define USB_COUNT0_RX_0_COUNT0_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
|
8183 | #define USB_COUNT0_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8183 | |
8184 | 8184 | #define USB_COUNT0_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
|
8185 | /**************** Bit definition for USB_COUNT0_RX_1 register ***************/ |
8185 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8186 | #define USB_COUNT0_RX_1_COUNT0_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
8186 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8187 | 8187 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
|
8188 | #define USB_COUNT0_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
8188 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8189 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 1 */ |
8189 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8190 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8190 | |
8191 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
8191 | #define USB_COUNT0_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8192 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8192 | |
8193 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8193 | /**************** Bit definition for USB_COUNT0_RX_1 register ***************/ |
8194 | 8194 | #define USB_COUNT0_RX_1_COUNT0_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
|
8195 | #define USB_COUNT0_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8195 | |
8196 | 8196 | #define USB_COUNT0_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
|
8197 | /**************** Bit definition for USB_COUNT1_RX_0 register ***************/ |
8197 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 1 */ |
8198 | #define USB_COUNT1_RX_0_COUNT1_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
8198 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8199 | 8199 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
|
8200 | #define USB_COUNT1_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
8200 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8201 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8201 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8202 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8202 | |
8203 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
8203 | #define USB_COUNT0_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8204 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8204 | |
8205 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8205 | /**************** Bit definition for USB_COUNT1_RX_0 register ***************/ |
8206 | 8206 | #define USB_COUNT1_RX_0_COUNT1_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
|
8207 | #define USB_COUNT1_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8207 | |
8208 | 8208 | #define USB_COUNT1_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
|
8209 | /**************** Bit definition for USB_COUNT1_RX_1 register ***************/ |
8209 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8210 | #define USB_COUNT1_RX_1_COUNT1_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
8210 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8211 | 8211 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
|
8212 | #define USB_COUNT1_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
8212 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8213 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8213 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8214 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8214 | |
8215 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
8215 | #define USB_COUNT1_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8216 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8216 | |
8217 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8217 | /**************** Bit definition for USB_COUNT1_RX_1 register ***************/ |
8218 | 8218 | #define USB_COUNT1_RX_1_COUNT1_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
|
8219 | #define USB_COUNT1_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8219 | |
8220 | 8220 | #define USB_COUNT1_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
|
8221 | /**************** Bit definition for USB_COUNT2_RX_0 register ***************/ |
8221 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8222 | #define USB_COUNT2_RX_0_COUNT2_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
8222 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8223 | 8223 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
|
8224 | #define USB_COUNT2_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
8224 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8225 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8225 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8226 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8226 | |
8227 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
8227 | #define USB_COUNT1_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8228 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8228 | |
8229 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8229 | /**************** Bit definition for USB_COUNT2_RX_0 register ***************/ |
8230 | 8230 | #define USB_COUNT2_RX_0_COUNT2_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
|
8231 | #define USB_COUNT2_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8231 | |
8232 | 8232 | #define USB_COUNT2_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
|
8233 | /**************** Bit definition for USB_COUNT2_RX_1 register ***************/ |
8233 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8234 | #define USB_COUNT2_RX_1_COUNT2_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
8234 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8235 | 8235 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
|
8236 | #define USB_COUNT2_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
8236 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8237 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8237 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8238 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8238 | |
8239 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
8239 | #define USB_COUNT2_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8240 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8240 | |
8241 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8241 | /**************** Bit definition for USB_COUNT2_RX_1 register ***************/ |
8242 | 8242 | #define USB_COUNT2_RX_1_COUNT2_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
|
8243 | #define USB_COUNT2_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8243 | |
8244 | 8244 | #define USB_COUNT2_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
|
8245 | /**************** Bit definition for USB_COUNT3_RX_0 register ***************/ |
8245 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8246 | #define USB_COUNT3_RX_0_COUNT3_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
8246 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8247 | 8247 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
|
8248 | #define USB_COUNT3_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
8248 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8249 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8249 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8250 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8250 | |
8251 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
8251 | #define USB_COUNT2_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8252 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8252 | |
8253 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8253 | /**************** Bit definition for USB_COUNT3_RX_0 register ***************/ |
8254 | 8254 | #define USB_COUNT3_RX_0_COUNT3_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
|
8255 | #define USB_COUNT3_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8255 | |
8256 | 8256 | #define USB_COUNT3_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
|
8257 | /**************** Bit definition for USB_COUNT3_RX_1 register ***************/ |
8257 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8258 | #define USB_COUNT3_RX_1_COUNT3_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
8258 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8259 | 8259 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
|
8260 | #define USB_COUNT3_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
8260 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8261 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8261 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8262 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8262 | |
8263 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
8263 | #define USB_COUNT3_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8264 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8264 | |
8265 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8265 | /**************** Bit definition for USB_COUNT3_RX_1 register ***************/ |
8266 | 8266 | #define USB_COUNT3_RX_1_COUNT3_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
|
8267 | #define USB_COUNT3_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8267 | |
8268 | 8268 | #define USB_COUNT3_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
|
8269 | /**************** Bit definition for USB_COUNT4_RX_0 register ***************/ |
8269 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8270 | #define USB_COUNT4_RX_0_COUNT4_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
8270 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8271 | 8271 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
|
8272 | #define USB_COUNT4_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
8272 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8273 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8273 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8274 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8274 | |
8275 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
8275 | #define USB_COUNT3_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8276 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8276 | |
8277 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8277 | /**************** Bit definition for USB_COUNT4_RX_0 register ***************/ |
8278 | 8278 | #define USB_COUNT4_RX_0_COUNT4_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
|
8279 | #define USB_COUNT4_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8279 | |
8280 | 8280 | #define USB_COUNT4_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
|
8281 | /**************** Bit definition for USB_COUNT4_RX_1 register ***************/ |
8281 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8282 | #define USB_COUNT4_RX_1_COUNT4_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
8282 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8283 | 8283 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
|
8284 | #define USB_COUNT4_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
8284 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8285 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8285 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8286 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8286 | |
8287 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
8287 | #define USB_COUNT4_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8288 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8288 | |
8289 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8289 | /**************** Bit definition for USB_COUNT4_RX_1 register ***************/ |
8290 | 8290 | #define USB_COUNT4_RX_1_COUNT4_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
|
8291 | #define USB_COUNT4_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8291 | |
8292 | 8292 | #define USB_COUNT4_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
|
8293 | /**************** Bit definition for USB_COUNT5_RX_0 register ***************/ |
8293 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8294 | #define USB_COUNT5_RX_0_COUNT5_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
8294 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8295 | 8295 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
|
8296 | #define USB_COUNT5_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
8296 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8297 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8297 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8298 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8298 | |
8299 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
8299 | #define USB_COUNT4_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8300 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8300 | |
8301 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8301 | /**************** Bit definition for USB_COUNT5_RX_0 register ***************/ |
8302 | 8302 | #define USB_COUNT5_RX_0_COUNT5_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
|
8303 | #define USB_COUNT5_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8303 | |
8304 | 8304 | #define USB_COUNT5_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
|
8305 | /**************** Bit definition for USB_COUNT5_RX_1 register ***************/ |
8305 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8306 | #define USB_COUNT5_RX_1_COUNT5_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
8306 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8307 | 8307 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
|
8308 | #define USB_COUNT5_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
8308 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8309 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8309 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8310 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8310 | |
8311 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
8311 | #define USB_COUNT5_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8312 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8312 | |
8313 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8313 | /**************** Bit definition for USB_COUNT5_RX_1 register ***************/ |
8314 | 8314 | #define USB_COUNT5_RX_1_COUNT5_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
|
8315 | #define USB_COUNT5_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8315 | |
8316 | 8316 | #define USB_COUNT5_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
|
8317 | /*************** Bit definition for USB_COUNT6_RX_0 register ***************/ |
8317 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8318 | #define USB_COUNT6_RX_0_COUNT6_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
8318 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8319 | 8319 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
|
8320 | #define USB_COUNT6_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
8320 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8321 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8321 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8322 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8322 | |
8323 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
8323 | #define USB_COUNT5_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8324 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8324 | |
8325 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8325 | /*************** Bit definition for USB_COUNT6_RX_0 register ***************/ |
8326 | 8326 | #define USB_COUNT6_RX_0_COUNT6_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
|
8327 | #define USB_COUNT6_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8327 | |
8328 | 8328 | #define USB_COUNT6_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
|
8329 | /**************** Bit definition for USB_COUNT6_RX_1 register ***************/ |
8329 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8330 | #define USB_COUNT6_RX_1_COUNT6_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
8330 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8331 | 8331 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
|
8332 | #define USB_COUNT6_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
8332 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8333 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8333 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8334 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8334 | |
8335 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
8335 | #define USB_COUNT6_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8336 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8336 | |
8337 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8337 | /**************** Bit definition for USB_COUNT6_RX_1 register ***************/ |
8338 | 8338 | #define USB_COUNT6_RX_1_COUNT6_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
|
8339 | #define USB_COUNT6_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8339 | |
8340 | 8340 | #define USB_COUNT6_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
|
8341 | /*************** Bit definition for USB_COUNT7_RX_0 register ****************/ |
8341 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8342 | #define USB_COUNT7_RX_0_COUNT7_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
8342 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8343 | 8343 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
|
8344 | #define USB_COUNT7_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
8344 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8345 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8345 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8346 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8346 | |
8347 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
8347 | #define USB_COUNT6_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8348 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8348 | |
8349 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8349 | /*************** Bit definition for USB_COUNT7_RX_0 register ****************/ |
8350 | 8350 | #define USB_COUNT7_RX_0_COUNT7_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ |
|
8351 | #define USB_COUNT7_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8351 | |
8352 | 8352 | #define USB_COUNT7_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
|
8353 | /*************** Bit definition for USB_COUNT7_RX_1 register ****************/ |
8353 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ |
8354 | #define USB_COUNT7_RX_1_COUNT7_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
8354 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ |
8355 | 8355 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ |
|
8356 | #define USB_COUNT7_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
8356 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ |
8357 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8357 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ |
8358 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8358 | |
8359 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
8359 | #define USB_COUNT7_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ |
8360 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8360 | |
8361 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8361 | /*************** Bit definition for USB_COUNT7_RX_1 register ****************/ |
8362 | 8362 | #define USB_COUNT7_RX_1_COUNT7_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ |
|
8363 | #define USB_COUNT7_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8363 | |
8364 | 8364 | #define USB_COUNT7_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
|
8365 | /******************************************************************************/ |
8365 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ |
8366 | /* */ |
8366 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ |
8367 | /* Window WATCHDOG (WWDG) */ |
8367 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ |
8368 | /* */ |
8368 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ |
8369 | /******************************************************************************/ |
8369 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ |
8370 | 8370 | ||
8371 | /******************* Bit definition for WWDG_CR register ********************/ |
8371 | #define USB_COUNT7_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ |
8372 | #define WWDG_CR_T_Pos (0U) |
8372 | |
8373 | #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ |
8373 | /******************************************************************************/ |
8374 | #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
8374 | /* */ |
8375 | #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ |
8375 | /* Window WATCHDOG (WWDG) */ |
8376 | #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ |
8376 | /* */ |
8377 | #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ |
8377 | /******************************************************************************/ |
8378 | #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ |
8378 | |
8379 | #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ |
8379 | /******************* Bit definition for WWDG_CR register ********************/ |
8380 | #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ |
8380 | #define WWDG_CR_T_Pos (0U) |
8381 | #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ |
8381 | #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ |
8382 | 8382 | #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
|
8383 | /* Legacy defines */ |
8383 | #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ |
8384 | #define WWDG_CR_T0 WWDG_CR_T_0 |
8384 | #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ |
8385 | #define WWDG_CR_T1 WWDG_CR_T_1 |
8385 | #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ |
8386 | #define WWDG_CR_T2 WWDG_CR_T_2 |
8386 | #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ |
8387 | #define WWDG_CR_T3 WWDG_CR_T_3 |
8387 | #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ |
8388 | #define WWDG_CR_T4 WWDG_CR_T_4 |
8388 | #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ |
8389 | #define WWDG_CR_T5 WWDG_CR_T_5 |
8389 | #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ |
8390 | #define WWDG_CR_T6 WWDG_CR_T_6 |
8390 | |
8391 | 8391 | /* Legacy defines */ |
|
8392 | #define WWDG_CR_WDGA_Pos (7U) |
8392 | #define WWDG_CR_T0 WWDG_CR_T_0 |
8393 | #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ |
8393 | #define WWDG_CR_T1 WWDG_CR_T_1 |
8394 | #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ |
8394 | #define WWDG_CR_T2 WWDG_CR_T_2 |
8395 | 8395 | #define WWDG_CR_T3 WWDG_CR_T_3 |
|
8396 | /******************* Bit definition for WWDG_CFR register *******************/ |
8396 | #define WWDG_CR_T4 WWDG_CR_T_4 |
8397 | #define WWDG_CFR_W_Pos (0U) |
8397 | #define WWDG_CR_T5 WWDG_CR_T_5 |
8398 | #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ |
8398 | #define WWDG_CR_T6 WWDG_CR_T_6 |
8399 | #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ |
8399 | |
8400 | #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ |
8400 | #define WWDG_CR_WDGA_Pos (7U) |
8401 | #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ |
8401 | #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ |
8402 | #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ |
8402 | #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ |
8403 | #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ |
8403 | |
8404 | #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ |
8404 | /******************* Bit definition for WWDG_CFR register *******************/ |
8405 | #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ |
8405 | #define WWDG_CFR_W_Pos (0U) |
8406 | #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ |
8406 | #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ |
8407 | 8407 | #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ |
|
8408 | /* Legacy defines */ |
8408 | #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ |
8409 | #define WWDG_CFR_W0 WWDG_CFR_W_0 |
8409 | #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ |
8410 | #define WWDG_CFR_W1 WWDG_CFR_W_1 |
8410 | #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ |
8411 | #define WWDG_CFR_W2 WWDG_CFR_W_2 |
8411 | #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ |
8412 | #define WWDG_CFR_W3 WWDG_CFR_W_3 |
8412 | #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ |
8413 | #define WWDG_CFR_W4 WWDG_CFR_W_4 |
8413 | #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ |
8414 | #define WWDG_CFR_W5 WWDG_CFR_W_5 |
8414 | #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ |
8415 | #define WWDG_CFR_W6 WWDG_CFR_W_6 |
8415 | |
8416 | 8416 | /* Legacy defines */ |
|
8417 | #define WWDG_CFR_WDGTB_Pos (7U) |
8417 | #define WWDG_CFR_W0 WWDG_CFR_W_0 |
8418 | #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ |
8418 | #define WWDG_CFR_W1 WWDG_CFR_W_1 |
8419 | #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ |
8419 | #define WWDG_CFR_W2 WWDG_CFR_W_2 |
8420 | #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ |
8420 | #define WWDG_CFR_W3 WWDG_CFR_W_3 |
8421 | #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ |
8421 | #define WWDG_CFR_W4 WWDG_CFR_W_4 |
8422 | 8422 | #define WWDG_CFR_W5 WWDG_CFR_W_5 |
|
8423 | /* Legacy defines */ |
8423 | #define WWDG_CFR_W6 WWDG_CFR_W_6 |
8424 | #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 |
8424 | |
8425 | #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 |
8425 | #define WWDG_CFR_WDGTB_Pos (7U) |
8426 | 8426 | #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ |
|
8427 | #define WWDG_CFR_EWI_Pos (9U) |
8427 | #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ |
8428 | #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ |
8428 | #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ |
8429 | #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ |
8429 | #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ |
8430 | 8430 | ||
8431 | /******************* Bit definition for WWDG_SR register ********************/ |
8431 | /* Legacy defines */ |
8432 | #define WWDG_SR_EWIF_Pos (0U) |
8432 | #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 |
8433 | #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ |
8433 | #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 |
8434 | #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ |
8434 | |
8435 | 8435 | #define WWDG_CFR_EWI_Pos (9U) |
|
8436 | /** |
8436 | #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ |
8437 | * @} |
8437 | #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ |
8438 | */ |
8438 | |
8439 | /** @addtogroup Exported_macro |
8439 | /******************* Bit definition for WWDG_SR register ********************/ |
8440 | * @{ |
8440 | #define WWDG_SR_EWIF_Pos (0U) |
8441 | */ |
8441 | #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ |
8442 | 8442 | #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ |
|
8443 | /****************************** ADC Instances *********************************/ |
8443 | |
8444 | #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) |
8444 | /** |
8445 | 8445 | * @} |
|
8446 | #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) |
8446 | */ |
8447 | 8447 | /** @addtogroup Exported_macro |
|
8448 | /******************************** COMP Instances ******************************/ |
8448 | * @{ |
8449 | #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ |
8449 | */ |
8450 | ((INSTANCE) == COMP2)) |
8450 | |
8451 | 8451 | /****************************** ADC Instances *********************************/ |
|
8452 | #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON) |
8452 | #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) |
8453 | 8453 | ||
8454 | /****************************** CRC Instances *********************************/ |
8454 | #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) |
8455 | #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) |
8455 | |
8456 | 8456 | /******************************** COMP Instances ******************************/ |
|
8457 | /****************************** DAC Instances *********************************/ |
8457 | #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ |
8458 | #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC) |
8458 | ((INSTANCE) == COMP2)) |
8459 | 8459 | ||
8460 | /****************************** DMA Instances *********************************/ |
8460 | #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON) |
8461 | #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ |
8461 | |
8462 | ((INSTANCE) == DMA1_Channel2) || \ |
8462 | /****************************** CRC Instances *********************************/ |
8463 | ((INSTANCE) == DMA1_Channel3) || \ |
8463 | #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) |
8464 | ((INSTANCE) == DMA1_Channel4) || \ |
8464 | |
8465 | ((INSTANCE) == DMA1_Channel5) || \ |
8465 | /****************************** DAC Instances *********************************/ |
8466 | ((INSTANCE) == DMA1_Channel6) || \ |
8466 | #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC) |
8467 | ((INSTANCE) == DMA1_Channel7) || \ |
8467 | |
8468 | ((INSTANCE) == DMA2_Channel1) || \ |
8468 | /****************************** DMA Instances *********************************/ |
8469 | ((INSTANCE) == DMA2_Channel2) || \ |
8469 | #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ |
8470 | ((INSTANCE) == DMA2_Channel3) || \ |
8470 | ((INSTANCE) == DMA1_Channel2) || \ |
8471 | ((INSTANCE) == DMA2_Channel4) || \ |
8471 | ((INSTANCE) == DMA1_Channel3) || \ |
8472 | ((INSTANCE) == DMA2_Channel5)) |
8472 | ((INSTANCE) == DMA1_Channel4) || \ |
8473 | 8473 | ((INSTANCE) == DMA1_Channel5) || \ |
|
8474 | /******************************* GPIO Instances *******************************/ |
8474 | ((INSTANCE) == DMA1_Channel6) || \ |
8475 | #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
8475 | ((INSTANCE) == DMA1_Channel7) || \ |
8476 | ((INSTANCE) == GPIOB) || \ |
8476 | ((INSTANCE) == DMA2_Channel1) || \ |
8477 | ((INSTANCE) == GPIOC) || \ |
8477 | ((INSTANCE) == DMA2_Channel2) || \ |
8478 | ((INSTANCE) == GPIOD) || \ |
8478 | ((INSTANCE) == DMA2_Channel3) || \ |
8479 | ((INSTANCE) == GPIOE) || \ |
8479 | ((INSTANCE) == DMA2_Channel4) || \ |
8480 | ((INSTANCE) == GPIOF) || \ |
8480 | ((INSTANCE) == DMA2_Channel5)) |
8481 | ((INSTANCE) == GPIOG) || \ |
8481 | |
8482 | ((INSTANCE) == GPIOH)) |
8482 | /******************************* GPIO Instances *******************************/ |
8483 | 8483 | #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
|
8484 | /**************************** GPIO Alternate Function Instances ***************/ |
8484 | ((INSTANCE) == GPIOB) || \ |
8485 | #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) |
8485 | ((INSTANCE) == GPIOC) || \ |
8486 | 8486 | ((INSTANCE) == GPIOD) || \ |
|
8487 | /**************************** GPIO Lock Instances *****************************/ |
8487 | ((INSTANCE) == GPIOE) || \ |
8488 | /* On L1, all GPIO Bank support the Lock mechanism */ |
8488 | ((INSTANCE) == GPIOF) || \ |
8489 | #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) |
8489 | ((INSTANCE) == GPIOG) || \ |
8490 | 8490 | ((INSTANCE) == GPIOH)) |
|
8491 | /******************************** I2C Instances *******************************/ |
8491 | |
8492 | #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ |
8492 | /**************************** GPIO Alternate Function Instances ***************/ |
8493 | ((INSTANCE) == I2C2)) |
8493 | #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) |
8494 | 8494 | ||
8495 | /****************************** SMBUS Instances *******************************/ |
8495 | /**************************** GPIO Lock Instances *****************************/ |
8496 | #define IS_SMBUS_ALL_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) |
8496 | /* On L1, all GPIO Bank support the Lock mechanism */ |
8497 | 8497 | #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) |
|
8498 | /******************************** I2S Instances *******************************/ |
8498 | |
8499 | #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \ |
8499 | /******************************** I2C Instances *******************************/ |
8500 | ((INSTANCE) == SPI3)) |
8500 | #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ |
8501 | /****************************** IWDG Instances ********************************/ |
8501 | ((INSTANCE) == I2C2)) |
8502 | #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) |
8502 | |
8503 | 8503 | /****************************** SMBUS Instances *******************************/ |
|
8504 | /****************************** OPAMP Instances *******************************/ |
8504 | #define IS_SMBUS_ALL_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) |
8505 | #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \ |
8505 | |
8506 | ((INSTANCE) == OPAMP2)) |
8506 | /******************************** I2S Instances *******************************/ |
8507 | 8507 | #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \ |
|
8508 | #define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP12_COMMON) |
8508 | ((INSTANCE) == SPI3)) |
8509 | 8509 | /****************************** IWDG Instances ********************************/ |
|
8510 | /****************************** RTC Instances *********************************/ |
8510 | #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) |
8511 | #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) |
8511 | |
8512 | 8512 | /****************************** OPAMP Instances *******************************/ |
|
8513 | /******************************** SPI Instances *******************************/ |
8513 | #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \ |
8514 | #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ |
8514 | ((INSTANCE) == OPAMP2)) |
8515 | ((INSTANCE) == SPI2) || \ |
8515 | |
8516 | ((INSTANCE) == SPI3)) |
8516 | #define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP12_COMMON) |
8517 | 8517 | ||
8518 | /****************************** TIM Instances *********************************/ |
8518 | /****************************** RTC Instances *********************************/ |
8519 | #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8519 | #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) |
8520 | ((INSTANCE) == TIM3) || \ |
8520 | |
8521 | ((INSTANCE) == TIM4) || \ |
8521 | /******************************** SPI Instances *******************************/ |
8522 | ((INSTANCE) == TIM5) || \ |
8522 | #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ |
8523 | ((INSTANCE) == TIM6) || \ |
8523 | ((INSTANCE) == SPI2) || \ |
8524 | ((INSTANCE) == TIM7) || \ |
8524 | ((INSTANCE) == SPI3)) |
8525 | ((INSTANCE) == TIM9) || \ |
8525 | |
8526 | ((INSTANCE) == TIM10) || \ |
8526 | /****************************** TIM Instances *********************************/ |
8527 | ((INSTANCE) == TIM11)) |
8527 | #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8528 | 8528 | ((INSTANCE) == TIM3) || \ |
|
8529 | #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8529 | ((INSTANCE) == TIM4) || \ |
8530 | ((INSTANCE) == TIM3) || \ |
8530 | ((INSTANCE) == TIM5) || \ |
8531 | ((INSTANCE) == TIM4) || \ |
8531 | ((INSTANCE) == TIM6) || \ |
8532 | ((INSTANCE) == TIM5) || \ |
8532 | ((INSTANCE) == TIM7) || \ |
8533 | ((INSTANCE) == TIM9) || \ |
8533 | ((INSTANCE) == TIM9) || \ |
8534 | ((INSTANCE) == TIM10) || \ |
8534 | ((INSTANCE) == TIM10) || \ |
8535 | ((INSTANCE) == TIM11)) |
8535 | ((INSTANCE) == TIM11)) |
8536 | 8536 | ||
8537 | #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8537 | #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8538 | ((INSTANCE) == TIM3) || \ |
8538 | ((INSTANCE) == TIM3) || \ |
8539 | ((INSTANCE) == TIM4) || \ |
8539 | ((INSTANCE) == TIM4) || \ |
8540 | ((INSTANCE) == TIM5) || \ |
8540 | ((INSTANCE) == TIM5) || \ |
8541 | ((INSTANCE) == TIM9)) |
8541 | ((INSTANCE) == TIM9) || \ |
8542 | 8542 | ((INSTANCE) == TIM10) || \ |
|
8543 | #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8543 | ((INSTANCE) == TIM11)) |
8544 | ((INSTANCE) == TIM3) || \ |
8544 | |
8545 | ((INSTANCE) == TIM4) || \ |
8545 | #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8546 | ((INSTANCE) == TIM5)) |
8546 | ((INSTANCE) == TIM3) || \ |
8547 | 8547 | ((INSTANCE) == TIM4) || \ |
|
8548 | #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8548 | ((INSTANCE) == TIM5) || \ |
8549 | ((INSTANCE) == TIM3) || \ |
8549 | ((INSTANCE) == TIM9)) |
8550 | ((INSTANCE) == TIM4) || \ |
8550 | |
8551 | ((INSTANCE) == TIM5)) |
8551 | #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8552 | 8552 | ((INSTANCE) == TIM3) || \ |
|
8553 | #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8553 | ((INSTANCE) == TIM4) || \ |
8554 | ((INSTANCE) == TIM3) || \ |
8554 | ((INSTANCE) == TIM5)) |
8555 | ((INSTANCE) == TIM4) || \ |
8555 | |
8556 | ((INSTANCE) == TIM5) || \ |
8556 | #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8557 | ((INSTANCE) == TIM9)) |
8557 | ((INSTANCE) == TIM3) || \ |
8558 | 8558 | ((INSTANCE) == TIM4) || \ |
|
8559 | #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8559 | ((INSTANCE) == TIM5)) |
8560 | ((INSTANCE) == TIM3) || \ |
8560 | |
8561 | ((INSTANCE) == TIM4) || \ |
8561 | #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8562 | ((INSTANCE) == TIM5) || \ |
8562 | ((INSTANCE) == TIM3) || \ |
8563 | ((INSTANCE) == TIM9) || \ |
8563 | ((INSTANCE) == TIM4) || \ |
8564 | ((INSTANCE) == TIM10) || \ |
8564 | ((INSTANCE) == TIM5) || \ |
8565 | ((INSTANCE) == TIM11)) |
8565 | ((INSTANCE) == TIM9)) |
8566 | 8566 | ||
8567 | #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8567 | #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8568 | ((INSTANCE) == TIM3) || \ |
8568 | ((INSTANCE) == TIM3) || \ |
8569 | ((INSTANCE) == TIM4) || \ |
8569 | ((INSTANCE) == TIM4) || \ |
8570 | ((INSTANCE) == TIM5) || \ |
8570 | ((INSTANCE) == TIM5) || \ |
8571 | ((INSTANCE) == TIM9)) |
8571 | ((INSTANCE) == TIM9) || \ |
8572 | 8572 | ((INSTANCE) == TIM10) || \ |
|
8573 | #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8573 | ((INSTANCE) == TIM11)) |
8574 | ((INSTANCE) == TIM3) || \ |
8574 | |
8575 | ((INSTANCE) == TIM4) || \ |
8575 | #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8576 | ((INSTANCE) == TIM5) || \ |
8576 | ((INSTANCE) == TIM3) || \ |
8577 | ((INSTANCE) == TIM9)) |
8577 | ((INSTANCE) == TIM4) || \ |
8578 | 8578 | ((INSTANCE) == TIM5) || \ |
|
8579 | #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8579 | ((INSTANCE) == TIM9)) |
8580 | ((INSTANCE) == TIM3) || \ |
8580 | |
8581 | ((INSTANCE) == TIM4)) |
8581 | #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8582 | 8582 | ((INSTANCE) == TIM3) || \ |
|
8583 | #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8583 | ((INSTANCE) == TIM4) || \ |
8584 | ((INSTANCE) == TIM3) || \ |
8584 | ((INSTANCE) == TIM5) || \ |
8585 | ((INSTANCE) == TIM4) || \ |
8585 | ((INSTANCE) == TIM9)) |
8586 | ((INSTANCE) == TIM5)) |
8586 | |
8587 | 8587 | #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
|
8588 | #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8588 | ((INSTANCE) == TIM3) || \ |
8589 | ((INSTANCE) == TIM3) || \ |
8589 | ((INSTANCE) == TIM4)) |
8590 | ((INSTANCE) == TIM4) || \ |
8590 | |
8591 | ((INSTANCE) == TIM5) || \ |
8591 | #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8592 | ((INSTANCE) == TIM9)) |
8592 | ((INSTANCE) == TIM3) || \ |
8593 | 8593 | ((INSTANCE) == TIM4) || \ |
|
8594 | 8594 | ((INSTANCE) == TIM5)) |
|
8595 | #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8595 | |
8596 | ((INSTANCE) == TIM3) || \ |
8596 | #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8597 | ((INSTANCE) == TIM4) || \ |
8597 | ((INSTANCE) == TIM3) || \ |
8598 | ((INSTANCE) == TIM5) || \ |
8598 | ((INSTANCE) == TIM4) || \ |
8599 | ((INSTANCE) == TIM6) || \ |
8599 | ((INSTANCE) == TIM5) || \ |
8600 | ((INSTANCE) == TIM7) || \ |
8600 | ((INSTANCE) == TIM9)) |
8601 | ((INSTANCE) == TIM9)) |
8601 | |
8602 | 8602 | ||
8603 | #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8603 | #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8604 | ((INSTANCE) == TIM3) || \ |
8604 | ((INSTANCE) == TIM3) || \ |
8605 | ((INSTANCE) == TIM4) || \ |
8605 | ((INSTANCE) == TIM4) || \ |
8606 | ((INSTANCE) == TIM9)) |
8606 | ((INSTANCE) == TIM5) || \ |
8607 | 8607 | ((INSTANCE) == TIM6) || \ |
|
8608 | #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM5) |
8608 | ((INSTANCE) == TIM7) || \ |
8609 | 8609 | ((INSTANCE) == TIM9)) |
|
8610 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8610 | |
8611 | ((INSTANCE) == TIM3) || \ |
8611 | #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8612 | ((INSTANCE) == TIM4) || \ |
8612 | ((INSTANCE) == TIM3) || \ |
8613 | ((INSTANCE) == TIM5)) |
8613 | ((INSTANCE) == TIM4) || \ |
8614 | 8614 | ((INSTANCE) == TIM9)) |
|
8615 | #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ |
8615 | |
8616 | ((((INSTANCE) == TIM2) && \ |
8616 | #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM5) |
8617 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
8617 | |
8618 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
8618 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8619 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
8619 | ((INSTANCE) == TIM3) || \ |
8620 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
8620 | ((INSTANCE) == TIM4) || \ |
8621 | || \ |
8621 | ((INSTANCE) == TIM5)) |
8622 | (((INSTANCE) == TIM3) && \ |
8622 | |
8623 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
8623 | #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ |
8624 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
8624 | ((((INSTANCE) == TIM2) && \ |
8625 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
8625 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
8626 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
8626 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
8627 | || \ |
8627 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
8628 | (((INSTANCE) == TIM4) && \ |
8628 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
8629 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
8629 | || \ |
8630 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
8630 | (((INSTANCE) == TIM3) && \ |
8631 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
8631 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
8632 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
8632 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
8633 | || \ |
8633 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
8634 | (((INSTANCE) == TIM5) && \ |
8634 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
8635 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
8635 | || \ |
8636 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
8636 | (((INSTANCE) == TIM4) && \ |
8637 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
8637 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
8638 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
8638 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
8639 | || \ |
8639 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
8640 | (((INSTANCE) == TIM9) && \ |
8640 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
8641 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
8641 | || \ |
8642 | ((CHANNEL) == TIM_CHANNEL_2))) \ |
8642 | (((INSTANCE) == TIM5) && \ |
8643 | || \ |
8643 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
8644 | (((INSTANCE) == TIM10) && \ |
8644 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
8645 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
8645 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
8646 | || \ |
8646 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
8647 | (((INSTANCE) == TIM11) && \ |
8647 | || \ |
8648 | (((CHANNEL) == TIM_CHANNEL_1)))) |
8648 | (((INSTANCE) == TIM9) && \ |
8649 | 8649 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
|
8650 | #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8650 | ((CHANNEL) == TIM_CHANNEL_2))) \ |
8651 | ((INSTANCE) == TIM3) || \ |
8651 | || \ |
8652 | ((INSTANCE) == TIM4) || \ |
8652 | (((INSTANCE) == TIM10) && \ |
8653 | ((INSTANCE) == TIM5) || \ |
8653 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
8654 | ((INSTANCE) == TIM9) || \ |
8654 | || \ |
8655 | ((INSTANCE) == TIM10) || \ |
8655 | (((INSTANCE) == TIM11) && \ |
8656 | ((INSTANCE) == TIM11)) |
8656 | (((CHANNEL) == TIM_CHANNEL_1)))) |
8657 | 8657 | ||
8658 | #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8658 | #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8659 | ((INSTANCE) == TIM3) || \ |
8659 | ((INSTANCE) == TIM3) || \ |
8660 | ((INSTANCE) == TIM4) || \ |
8660 | ((INSTANCE) == TIM4) || \ |
8661 | ((INSTANCE) == TIM5) || \ |
8661 | ((INSTANCE) == TIM5) || \ |
8662 | ((INSTANCE) == TIM6) || \ |
8662 | ((INSTANCE) == TIM9) || \ |
8663 | ((INSTANCE) == TIM7)) |
8663 | ((INSTANCE) == TIM10) || \ |
8664 | 8664 | ((INSTANCE) == TIM11)) |
|
8665 | #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8665 | |
8666 | ((INSTANCE) == TIM3) || \ |
8666 | #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8667 | ((INSTANCE) == TIM4) || \ |
8667 | ((INSTANCE) == TIM3) || \ |
8668 | ((INSTANCE) == TIM5)) |
8668 | ((INSTANCE) == TIM4) || \ |
8669 | 8669 | ((INSTANCE) == TIM5) || \ |
|
8670 | #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8670 | ((INSTANCE) == TIM6) || \ |
8671 | ((INSTANCE) == TIM3) || \ |
8671 | ((INSTANCE) == TIM7)) |
8672 | ((INSTANCE) == TIM4) || \ |
8672 | |
8673 | ((INSTANCE) == TIM5) || \ |
8673 | #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8674 | ((INSTANCE) == TIM9)) |
8674 | ((INSTANCE) == TIM3) || \ |
8675 | 8675 | ((INSTANCE) == TIM4) || \ |
|
8676 | #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8676 | ((INSTANCE) == TIM5)) |
8677 | ((INSTANCE) == TIM3) || \ |
8677 | |
8678 | ((INSTANCE) == TIM4) || \ |
8678 | #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8679 | ((INSTANCE) == TIM5) || \ |
8679 | ((INSTANCE) == TIM3) || \ |
8680 | ((INSTANCE) == TIM9)) |
8680 | ((INSTANCE) == TIM4) || \ |
8681 | 8681 | ((INSTANCE) == TIM5) || \ |
|
8682 | #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8682 | ((INSTANCE) == TIM9)) |
8683 | ((INSTANCE) == TIM3) || \ |
8683 | |
8684 | ((INSTANCE) == TIM9) || \ |
8684 | #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8685 | ((INSTANCE) == TIM10) || \ |
8685 | ((INSTANCE) == TIM3) || \ |
8686 | ((INSTANCE) == TIM11)) |
8686 | ((INSTANCE) == TIM4) || \ |
8687 | 8687 | ((INSTANCE) == TIM5) || \ |
|
8688 | /******************** USART Instances : Synchronous mode **********************/ |
8688 | ((INSTANCE) == TIM9)) |
8689 | #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8689 | |
8690 | ((INSTANCE) == USART2) || \ |
8690 | #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
8691 | ((INSTANCE) == USART3)) |
8691 | ((INSTANCE) == TIM3) || \ |
8692 | 8692 | ((INSTANCE) == TIM9) || \ |
|
8693 | /******************** UART Instances : Asynchronous mode **********************/ |
8693 | ((INSTANCE) == TIM10) || \ |
8694 | #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8694 | ((INSTANCE) == TIM11)) |
8695 | ((INSTANCE) == USART2) || \ |
8695 | |
8696 | ((INSTANCE) == USART3) || \ |
8696 | /******************** USART Instances : Synchronous mode **********************/ |
8697 | ((INSTANCE) == UART4) || \ |
8697 | #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8698 | ((INSTANCE) == UART5)) |
8698 | ((INSTANCE) == USART2) || \ |
8699 | 8699 | ((INSTANCE) == USART3)) |
|
8700 | /******************** UART Instances : Half-Duplex mode **********************/ |
8700 | |
8701 | #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8701 | /******************** UART Instances : Asynchronous mode **********************/ |
8702 | ((INSTANCE) == USART2) || \ |
8702 | #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8703 | ((INSTANCE) == USART3) || \ |
8703 | ((INSTANCE) == USART2) || \ |
8704 | ((INSTANCE) == UART4) || \ |
8704 | ((INSTANCE) == USART3) || \ |
8705 | ((INSTANCE) == UART5)) |
8705 | ((INSTANCE) == UART4) || \ |
8706 | 8706 | ((INSTANCE) == UART5)) |
|
8707 | /******************** UART Instances : LIN mode **********************/ |
8707 | |
8708 | #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8708 | /******************** UART Instances : Half-Duplex mode **********************/ |
8709 | ((INSTANCE) == USART2) || \ |
8709 | #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8710 | ((INSTANCE) == USART3) || \ |
8710 | ((INSTANCE) == USART2) || \ |
8711 | ((INSTANCE) == UART4) || \ |
8711 | ((INSTANCE) == USART3) || \ |
8712 | ((INSTANCE) == UART5)) |
8712 | ((INSTANCE) == UART4) || \ |
8713 | 8713 | ((INSTANCE) == UART5)) |
|
8714 | /****************** UART Instances : Hardware Flow control ********************/ |
8714 | |
8715 | #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8715 | /******************** UART Instances : LIN mode **********************/ |
8716 | ((INSTANCE) == USART2) || \ |
8716 | #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8717 | ((INSTANCE) == USART3)) |
8717 | ((INSTANCE) == USART2) || \ |
8718 | 8718 | ((INSTANCE) == USART3) || \ |
|
8719 | /********************* UART Instances : Smard card mode ***********************/ |
8719 | ((INSTANCE) == UART4) || \ |
8720 | #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8720 | ((INSTANCE) == UART5)) |
8721 | ((INSTANCE) == USART2) || \ |
8721 | |
8722 | ((INSTANCE) == USART3)) |
8722 | /****************** UART Instances : Hardware Flow control ********************/ |
8723 | 8723 | #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
|
8724 | /*********************** UART Instances : IRDA mode ***************************/ |
8724 | ((INSTANCE) == USART2) || \ |
8725 | #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8725 | ((INSTANCE) == USART3)) |
8726 | ((INSTANCE) == USART2) || \ |
8726 | |
8727 | ((INSTANCE) == USART3) || \ |
8727 | /********************* UART Instances : Smard card mode ***********************/ |
8728 | ((INSTANCE) == UART4) || \ |
8728 | #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8729 | ((INSTANCE) == UART5)) |
8729 | ((INSTANCE) == USART2) || \ |
8730 | 8730 | ((INSTANCE) == USART3)) |
|
8731 | /***************** UART Instances : Multi-Processor mode **********************/ |
8731 | |
8732 | #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8732 | /*********************** UART Instances : IRDA mode ***************************/ |
8733 | ((INSTANCE) == USART2) || \ |
8733 | #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
8734 | ((INSTANCE) == USART3) || \ |
8734 | ((INSTANCE) == USART2) || \ |
8735 | ((INSTANCE) == UART4) || \ |
8735 | ((INSTANCE) == USART3) || \ |
8736 | ((INSTANCE) == UART5)) |
8736 | ((INSTANCE) == UART4) || \ |
8737 | 8737 | ((INSTANCE) == UART5)) |
|
8738 | /****************************** WWDG Instances ********************************/ |
8738 | |
8739 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
8739 | /***************** UART Instances : Multi-Processor mode **********************/ |
8740 | 8740 | #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
|
8741 | /****************************** USB Instances ********************************/ |
8741 | ((INSTANCE) == USART2) || \ |
8742 | #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) |
8742 | ((INSTANCE) == USART3) || \ |
8743 | #define IS_PCD_ALL_INSTANCE IS_USB_ALL_INSTANCE |
8743 | ((INSTANCE) == UART4) || \ |
8744 | 8744 | ((INSTANCE) == UART5)) |
|
8745 | /** |
8745 | |
8746 | * @} |
8746 | /****************************** WWDG Instances ********************************/ |
8747 | */ |
8747 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
8748 | 8748 | ||
8749 | /******************************************************************************/ |
8749 | /****************************** USB Instances ********************************/ |
8750 | /* For a painless codes migration between the STM32L1xx device product */ |
8750 | #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) |
8751 | /* lines, the aliases defined below are put in place to overcome the */ |
8751 | #define IS_PCD_ALL_INSTANCE IS_USB_ALL_INSTANCE |
8752 | /* differences in the interrupt handlers and IRQn definitions. */ |
8752 | |
8753 | /* No need to update developed interrupt code when moving across */ |
8753 | /** |
8754 | /* product lines within the same STM32L1 Family */ |
8754 | * @} |
8755 | /******************************************************************************/ |
8755 | */ |
8756 | 8756 | ||
8757 | /* Aliases for __IRQn */ |
8757 | /******************************************************************************/ |
8758 | 8758 | /* For a painless codes migration between the STM32L1xx device product */ |
|
8759 | /* Aliases for __IRQHandler */ |
8759 | /* lines, the aliases defined below are put in place to overcome the */ |
8760 | 8760 | /* differences in the interrupt handlers and IRQn definitions. */ |
|
8761 | /** |
8761 | /* No need to update developed interrupt code when moving across */ |
8762 | * @} |
8762 | /* product lines within the same STM32L1 Family */ |
8763 | */ |
8763 | /******************************************************************************/ |
8764 | 8764 | ||
8765 | /** |
8765 | /* Aliases for __IRQn */ |
8766 | * @} |
8766 | |
8767 | */ |
8767 | /* Aliases for __IRQHandler */ |
8768 | 8768 | ||
8769 | #ifdef __cplusplus |
8769 | /** |
8770 | } |
8770 | * @} |
8771 | #endif /* __cplusplus */ |
8771 | */ |
8772 | 8772 | ||
8773 | #endif /* __STM32L151xE_H */ |
8773 | /** |
8774 | 8774 | * @} |
|
8775 | 8775 | */ |
|
8776 | 8776 | ||
8777 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |
8777 | #ifdef __cplusplus |
- | 8778 | } |
|
- | 8779 | #endif /* __cplusplus */ |
|
- | 8780 | ||
- | 8781 | #endif /* __STM32L151xE_H */ |
|
- | 8782 | ||
- | 8783 | ||
- | 8784 |