Subversion Repositories LedShow

Rev

Go to most recent revision | Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2 mjames 1
/**
2
  ******************************************************************************
3
  * @file    stm32f1xx_hal_eth.h
4
  * @author  MCD Application Team
5
  * @brief   Header file of ETH HAL module.
6
  ******************************************************************************
7
  * @attention
8
  *
9
  * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
10
  *
11
  * Redistribution and use in source and binary forms, with or without modification,
12
  * are permitted provided that the following conditions are met:
13
  *   1. Redistributions of source code must retain the above copyright notice,
14
  *      this list of conditions and the following disclaimer.
15
  *   2. Redistributions in binary form must reproduce the above copyright notice,
16
  *      this list of conditions and the following disclaimer in the documentation
17
  *      and/or other materials provided with the distribution.
18
  *   3. Neither the name of STMicroelectronics nor the names of its contributors
19
  *      may be used to endorse or promote products derived from this software
20
  *      without specific prior written permission.
21
  *
22
  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
23
  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24
  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
25
  * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
26
  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27
  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
28
  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
29
  * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
30
  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31
  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32
  *
33
  ******************************************************************************
34
  */
35
 
36
/* Define to prevent recursive inclusion -------------------------------------*/
37
#ifndef __STM32F1xx_HAL_ETH_H
38
#define __STM32F1xx_HAL_ETH_H
39
 
40
#ifdef __cplusplus
41
extern "C" {
42
#endif
43
 
44
/* Includes ------------------------------------------------------------------*/
45
#include "stm32f1xx_hal_def.h"
46
 
47
/** @addtogroup STM32F1xx_HAL_Driver
48
  * @{
49
  */
50
#if defined (STM32F107xC)
51
 
52
/** @addtogroup ETH
53
  * @{
54
  */
55
 
56
/** @addtogroup ETH_Private_Macros
57
  * @{
58
  */
59
#define IS_ETH_PHY_ADDRESS(ADDRESS) ((ADDRESS) <= 0x20U)
60
#define IS_ETH_AUTONEGOTIATION(CMD) (((CMD) == ETH_AUTONEGOTIATION_ENABLE) || \
61
                                     ((CMD) == ETH_AUTONEGOTIATION_DISABLE))
62
#define IS_ETH_SPEED(SPEED) (((SPEED) == ETH_SPEED_10M) || \
63
                             ((SPEED) == ETH_SPEED_100M))
64
#define IS_ETH_DUPLEX_MODE(MODE)  (((MODE) == ETH_MODE_FULLDUPLEX) || \
65
                                  ((MODE) == ETH_MODE_HALFDUPLEX))
66
#define IS_ETH_RX_MODE(MODE)    (((MODE) == ETH_RXPOLLING_MODE) || \
67
                                 ((MODE) == ETH_RXINTERRUPT_MODE))
68
#define IS_ETH_CHECKSUM_MODE(MODE)    (((MODE) == ETH_CHECKSUM_BY_HARDWARE) || \
69
                                      ((MODE) == ETH_CHECKSUM_BY_SOFTWARE))
70
#define IS_ETH_MEDIA_INTERFACE(MODE)         (((MODE) == ETH_MEDIA_INTERFACE_MII) || \
71
                                              ((MODE) == ETH_MEDIA_INTERFACE_RMII))
72
#define IS_ETH_WATCHDOG(CMD) (((CMD) == ETH_WATCHDOG_ENABLE) || \
73
                              ((CMD) == ETH_WATCHDOG_DISABLE))
74
#define IS_ETH_JABBER(CMD) (((CMD) == ETH_JABBER_ENABLE) || \
75
                            ((CMD) == ETH_JABBER_DISABLE))
76
#define IS_ETH_INTER_FRAME_GAP(GAP) (((GAP) == ETH_INTERFRAMEGAP_96BIT) || \
77
                                     ((GAP) == ETH_INTERFRAMEGAP_88BIT) || \
78
                                     ((GAP) == ETH_INTERFRAMEGAP_80BIT) || \
79
                                     ((GAP) == ETH_INTERFRAMEGAP_72BIT) || \
80
                                     ((GAP) == ETH_INTERFRAMEGAP_64BIT) || \
81
                                     ((GAP) == ETH_INTERFRAMEGAP_56BIT) || \
82
                                     ((GAP) == ETH_INTERFRAMEGAP_48BIT) || \
83
                                     ((GAP) == ETH_INTERFRAMEGAP_40BIT))
84
#define IS_ETH_CARRIER_SENSE(CMD) (((CMD) == ETH_CARRIERSENCE_ENABLE) || \
85
                                   ((CMD) == ETH_CARRIERSENCE_DISABLE))
86
#define IS_ETH_RECEIVE_OWN(CMD) (((CMD) == ETH_RECEIVEOWN_ENABLE) || \
87
                                 ((CMD) == ETH_RECEIVEOWN_DISABLE))
88
#define IS_ETH_LOOPBACK_MODE(CMD) (((CMD) == ETH_LOOPBACKMODE_ENABLE) || \
89
                                   ((CMD) == ETH_LOOPBACKMODE_DISABLE))
90
#define IS_ETH_CHECKSUM_OFFLOAD(CMD) (((CMD) == ETH_CHECKSUMOFFLAOD_ENABLE) || \
91
                                      ((CMD) == ETH_CHECKSUMOFFLAOD_DISABLE))
92
#define IS_ETH_RETRY_TRANSMISSION(CMD) (((CMD) == ETH_RETRYTRANSMISSION_ENABLE) || \
93
                                        ((CMD) == ETH_RETRYTRANSMISSION_DISABLE))
94
#define IS_ETH_AUTOMATIC_PADCRC_STRIP(CMD) (((CMD) == ETH_AUTOMATICPADCRCSTRIP_ENABLE) || \
95
                                            ((CMD) == ETH_AUTOMATICPADCRCSTRIP_DISABLE))
96
#define IS_ETH_BACKOFF_LIMIT(LIMIT) (((LIMIT) == ETH_BACKOFFLIMIT_10) || \
97
                                     ((LIMIT) == ETH_BACKOFFLIMIT_8) || \
98
                                     ((LIMIT) == ETH_BACKOFFLIMIT_4) || \
99
                                     ((LIMIT) == ETH_BACKOFFLIMIT_1))
100
#define IS_ETH_DEFERRAL_CHECK(CMD) (((CMD) == ETH_DEFFERRALCHECK_ENABLE) || \
101
                                    ((CMD) == ETH_DEFFERRALCHECK_DISABLE))
102
#define IS_ETH_RECEIVE_ALL(CMD) (((CMD) == ETH_RECEIVEALL_ENABLE) || \
103
                                 ((CMD) == ETH_RECEIVEAll_DISABLE))
104
#define IS_ETH_SOURCE_ADDR_FILTER(CMD) (((CMD) == ETH_SOURCEADDRFILTER_NORMAL_ENABLE) || \
105
                                        ((CMD) == ETH_SOURCEADDRFILTER_INVERSE_ENABLE) || \
106
                                        ((CMD) == ETH_SOURCEADDRFILTER_DISABLE))
107
#define IS_ETH_CONTROL_FRAMES(PASS) (((PASS) == ETH_PASSCONTROLFRAMES_BLOCKALL) || \
108
                                     ((PASS) == ETH_PASSCONTROLFRAMES_FORWARDALL) || \
109
                                     ((PASS) == ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER))
110
#define IS_ETH_BROADCAST_FRAMES_RECEPTION(CMD) (((CMD) == ETH_BROADCASTFRAMESRECEPTION_ENABLE) || \
111
                                                ((CMD) == ETH_BROADCASTFRAMESRECEPTION_DISABLE))
112
#define IS_ETH_DESTINATION_ADDR_FILTER(FILTER) (((FILTER) == ETH_DESTINATIONADDRFILTER_NORMAL) || \
113
                                                ((FILTER) == ETH_DESTINATIONADDRFILTER_INVERSE))
114
#define IS_ETH_PROMISCUOUS_MODE(CMD) (((CMD) == ETH_PROMISCUOUS_MODE_ENABLE) || \
115
                                      ((CMD) == ETH_PROMISCUOUS_MODE_DISABLE))
116
#define IS_ETH_MULTICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE) || \
117
                                                ((FILTER) == ETH_MULTICASTFRAMESFILTER_HASHTABLE) || \
118
                                                ((FILTER) == ETH_MULTICASTFRAMESFILTER_PERFECT) || \
119
                                                ((FILTER) == ETH_MULTICASTFRAMESFILTER_NONE))
120
#define IS_ETH_UNICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE) || \
121
                                              ((FILTER) == ETH_UNICASTFRAMESFILTER_HASHTABLE) || \
122
                                              ((FILTER) == ETH_UNICASTFRAMESFILTER_PERFECT))
123
#define IS_ETH_PAUSE_TIME(TIME) ((TIME) <= 0xFFFFU)
124
#define IS_ETH_ZEROQUANTA_PAUSE(CMD)   (((CMD) == ETH_ZEROQUANTAPAUSE_ENABLE) || \
125
                                        ((CMD) == ETH_ZEROQUANTAPAUSE_DISABLE))
126
#define IS_ETH_PAUSE_LOW_THRESHOLD(THRESHOLD) (((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS4) || \
127
                                               ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS28) || \
128
                                               ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS144) || \
129
                                               ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS256))
130
#define IS_ETH_UNICAST_PAUSE_FRAME_DETECT(CMD) (((CMD) == ETH_UNICASTPAUSEFRAMEDETECT_ENABLE) || \
131
                                                ((CMD) == ETH_UNICASTPAUSEFRAMEDETECT_DISABLE))
132
#define IS_ETH_RECEIVE_FLOWCONTROL(CMD) (((CMD) == ETH_RECEIVEFLOWCONTROL_ENABLE) || \
133
                                         ((CMD) == ETH_RECEIVEFLOWCONTROL_DISABLE))
134
#define IS_ETH_TRANSMIT_FLOWCONTROL(CMD) (((CMD) == ETH_TRANSMITFLOWCONTROL_ENABLE) || \
135
                                          ((CMD) == ETH_TRANSMITFLOWCONTROL_DISABLE))
136
#define IS_ETH_VLAN_TAG_COMPARISON(COMPARISON) (((COMPARISON) == ETH_VLANTAGCOMPARISON_12BIT) || \
137
                                                ((COMPARISON) == ETH_VLANTAGCOMPARISON_16BIT))
138
#define IS_ETH_VLAN_TAG_IDENTIFIER(IDENTIFIER) ((IDENTIFIER) <= 0xFFFFU)
139
#define IS_ETH_MAC_ADDRESS0123(ADDRESS) (((ADDRESS) == ETH_MAC_ADDRESS0) || \
140
                                         ((ADDRESS) == ETH_MAC_ADDRESS1) || \
141
                                         ((ADDRESS) == ETH_MAC_ADDRESS2) || \
142
                                         ((ADDRESS) == ETH_MAC_ADDRESS3))
143
#define IS_ETH_MAC_ADDRESS123(ADDRESS) (((ADDRESS) == ETH_MAC_ADDRESS1) || \
144
                                        ((ADDRESS) == ETH_MAC_ADDRESS2) || \
145
                                        ((ADDRESS) == ETH_MAC_ADDRESS3))
146
#define IS_ETH_MAC_ADDRESS_FILTER(FILTER) (((FILTER) == ETH_MAC_ADDRESSFILTER_SA) || \
147
                                           ((FILTER) == ETH_MAC_ADDRESSFILTER_DA))
148
#define IS_ETH_MAC_ADDRESS_MASK(MASK) (((MASK) == ETH_MAC_ADDRESSMASK_BYTE6) || \
149
                                       ((MASK) == ETH_MAC_ADDRESSMASK_BYTE5) || \
150
                                       ((MASK) == ETH_MAC_ADDRESSMASK_BYTE4) || \
151
                                       ((MASK) == ETH_MAC_ADDRESSMASK_BYTE3) || \
152
                                       ((MASK) == ETH_MAC_ADDRESSMASK_BYTE2) || \
153
                                       ((MASK) == ETH_MAC_ADDRESSMASK_BYTE1))
154
#define IS_ETH_DROP_TCPIP_CHECKSUM_FRAME(CMD) (((CMD) == ETH_DROPTCPIPCHECKSUMERRORFRAME_ENABLE) || \
155
                                               ((CMD) == ETH_DROPTCPIPCHECKSUMERRORFRAME_DISABLE))
156
#define IS_ETH_RECEIVE_STORE_FORWARD(CMD) (((CMD) == ETH_RECEIVESTOREFORWARD_ENABLE) || \
157
                                           ((CMD) == ETH_RECEIVESTOREFORWARD_DISABLE))
158
#define IS_ETH_FLUSH_RECEIVE_FRAME(CMD) (((CMD) == ETH_FLUSHRECEIVEDFRAME_ENABLE) || \
159
                                         ((CMD) == ETH_FLUSHRECEIVEDFRAME_DISABLE))
160
#define IS_ETH_TRANSMIT_STORE_FORWARD(CMD) (((CMD) == ETH_TRANSMITSTOREFORWARD_ENABLE) || \
161
                                            ((CMD) == ETH_TRANSMITSTOREFORWARD_DISABLE))
162
#define IS_ETH_TRANSMIT_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_64BYTES) || \
163
                                                      ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_128BYTES) || \
164
                                                      ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_192BYTES) || \
165
                                                      ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_256BYTES) || \
166
                                                      ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_40BYTES) || \
167
                                                      ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_32BYTES) || \
168
                                                      ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_24BYTES) || \
169
                                                      ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_16BYTES))
170
#define IS_ETH_FORWARD_ERROR_FRAMES(CMD) (((CMD) == ETH_FORWARDERRORFRAMES_ENABLE) || \
171
                                          ((CMD) == ETH_FORWARDERRORFRAMES_DISABLE))
172
#define IS_ETH_FORWARD_UNDERSIZED_GOOD_FRAMES(CMD) (((CMD) == ETH_FORWARDUNDERSIZEDGOODFRAMES_ENABLE) || \
173
                                                    ((CMD) == ETH_FORWARDUNDERSIZEDGOODFRAMES_DISABLE))
174
#define IS_ETH_RECEIVE_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES) || \
175
                                                     ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES) || \
176
                                                     ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES) || \
177
                                                     ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES))
178
#define IS_ETH_SECOND_FRAME_OPERATE(CMD) (((CMD) == ETH_SECONDFRAMEOPERARTE_ENABLE) || \
179
                                          ((CMD) == ETH_SECONDFRAMEOPERARTE_DISABLE))
180
#define IS_ETH_ADDRESS_ALIGNED_BEATS(CMD) (((CMD) == ETH_ADDRESSALIGNEDBEATS_ENABLE) || \
181
                                           ((CMD) == ETH_ADDRESSALIGNEDBEATS_DISABLE))
182
#define IS_ETH_FIXED_BURST(CMD) (((CMD) == ETH_FIXEDBURST_ENABLE) || \
183
                                 ((CMD) == ETH_FIXEDBURST_DISABLE))
184
#define IS_ETH_RXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_RXDMABURSTLENGTH_1BEAT) || \
185
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_2BEAT) || \
186
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_4BEAT) || \
187
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_8BEAT) || \
188
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_16BEAT) || \
189
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_32BEAT) || \
190
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_4BEAT) || \
191
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_8BEAT) || \
192
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_16BEAT) || \
193
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_32BEAT) || \
194
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_64BEAT) || \
195
                                           ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_128BEAT))
196
#define IS_ETH_TXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_TXDMABURSTLENGTH_1BEAT) || \
197
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_2BEAT) || \
198
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_4BEAT) || \
199
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_8BEAT) || \
200
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_16BEAT) || \
201
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_32BEAT) || \
202
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_4BEAT) || \
203
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_8BEAT) || \
204
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_16BEAT) || \
205
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_32BEAT) || \
206
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_64BEAT) || \
207
                                           ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_128BEAT))
208
#define IS_ETH_DMA_DESC_SKIP_LENGTH(LENGTH) ((LENGTH) <= 0x1FU)
209
#define IS_ETH_DMA_ARBITRATION_ROUNDROBIN_RXTX(RATIO) (((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1) || \
210
                                                       ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1) || \
211
                                                       ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1) || \
212
                                                       ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1) || \
213
                                                       ((RATIO) == ETH_DMAARBITRATION_RXPRIORTX))
214
#define IS_ETH_DMATXDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMATXDESC_OWN) || \
215
                                         ((FLAG) == ETH_DMATXDESC_IC) || \
216
                                         ((FLAG) == ETH_DMATXDESC_LS) || \
217
                                         ((FLAG) == ETH_DMATXDESC_FS) || \
218
                                         ((FLAG) == ETH_DMATXDESC_DC) || \
219
                                         ((FLAG) == ETH_DMATXDESC_DP) || \
220
                                         ((FLAG) == ETH_DMATXDESC_TTSE) || \
221
                                         ((FLAG) == ETH_DMATXDESC_TER) || \
222
                                         ((FLAG) == ETH_DMATXDESC_TCH) || \
223
                                         ((FLAG) == ETH_DMATXDESC_TTSS) || \
224
                                         ((FLAG) == ETH_DMATXDESC_IHE) || \
225
                                         ((FLAG) == ETH_DMATXDESC_ES) || \
226
                                         ((FLAG) == ETH_DMATXDESC_JT) || \
227
                                         ((FLAG) == ETH_DMATXDESC_FF) || \
228
                                         ((FLAG) == ETH_DMATXDESC_PCE) || \
229
                                         ((FLAG) == ETH_DMATXDESC_LCA) || \
230
                                         ((FLAG) == ETH_DMATXDESC_NC) || \
231
                                         ((FLAG) == ETH_DMATXDESC_LCO) || \
232
                                         ((FLAG) == ETH_DMATXDESC_EC) || \
233
                                         ((FLAG) == ETH_DMATXDESC_VF) || \
234
                                         ((FLAG) == ETH_DMATXDESC_CC) || \
235
                                         ((FLAG) == ETH_DMATXDESC_ED) || \
236
                                         ((FLAG) == ETH_DMATXDESC_UF) || \
237
                                         ((FLAG) == ETH_DMATXDESC_DB))
238
#define IS_ETH_DMA_TXDESC_SEGMENT(SEGMENT) (((SEGMENT) == ETH_DMATXDESC_LASTSEGMENTS) || \
239
                                            ((SEGMENT) == ETH_DMATXDESC_FIRSTSEGMENT))
240
#define IS_ETH_DMA_TXDESC_CHECKSUM(CHECKSUM) (((CHECKSUM) == ETH_DMATXDESC_CHECKSUMBYPASS) || \
241
                                              ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMIPV4HEADER) || \
242
                                              ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT) || \
243
                                              ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL))
244
#define IS_ETH_DMATXDESC_BUFFER_SIZE(SIZE) ((SIZE) <= 0x1FFFU)
245
#define IS_ETH_DMARXDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMARXDESC_OWN) || \
246
                                         ((FLAG) == ETH_DMARXDESC_AFM) || \
247
                                         ((FLAG) == ETH_DMARXDESC_ES) || \
248
                                         ((FLAG) == ETH_DMARXDESC_DE) || \
249
                                         ((FLAG) == ETH_DMARXDESC_SAF) || \
250
                                         ((FLAG) == ETH_DMARXDESC_LE) || \
251
                                         ((FLAG) == ETH_DMARXDESC_OE) || \
252
                                         ((FLAG) == ETH_DMARXDESC_VLAN) || \
253
                                         ((FLAG) == ETH_DMARXDESC_FS) || \
254
                                         ((FLAG) == ETH_DMARXDESC_LS) || \
255
                                         ((FLAG) == ETH_DMARXDESC_IPV4HCE) || \
256
                                         ((FLAG) == ETH_DMARXDESC_LC) || \
257
                                         ((FLAG) == ETH_DMARXDESC_FT) || \
258
                                         ((FLAG) == ETH_DMARXDESC_RWT) || \
259
                                         ((FLAG) == ETH_DMARXDESC_RE) || \
260
                                         ((FLAG) == ETH_DMARXDESC_DBE) || \
261
                                         ((FLAG) == ETH_DMARXDESC_CE) || \
262
                                         ((FLAG) == ETH_DMARXDESC_MAMPCE))
263
#define IS_ETH_DMA_RXDESC_BUFFER(BUFFER) (((BUFFER) == ETH_DMARXDESC_BUFFER1) || \
264
                                          ((BUFFER) == ETH_DMARXDESC_BUFFER2))
265
#define IS_ETH_PMT_GET_FLAG(FLAG) (((FLAG) == ETH_PMT_FLAG_WUFR) || \
266
                                   ((FLAG) == ETH_PMT_FLAG_MPR))
267
#define IS_ETH_DMA_FLAG(FLAG) ((((FLAG) & 0xC7FE1800U) == 0x00U) && ((FLAG) != 0x00U))
268
#define IS_ETH_DMA_GET_FLAG(FLAG) (((FLAG) == ETH_DMA_FLAG_TST) || ((FLAG) == ETH_DMA_FLAG_PMT) || \
269
                                   ((FLAG) == ETH_DMA_FLAG_MMC) || ((FLAG) == ETH_DMA_FLAG_DATATRANSFERERROR) || \
270
                                   ((FLAG) == ETH_DMA_FLAG_READWRITEERROR) || ((FLAG) == ETH_DMA_FLAG_ACCESSERROR) || \
271
                                   ((FLAG) == ETH_DMA_FLAG_NIS) || ((FLAG) == ETH_DMA_FLAG_AIS) || \
272
                                   ((FLAG) == ETH_DMA_FLAG_ER) || ((FLAG) == ETH_DMA_FLAG_FBE) || \
273
                                   ((FLAG) == ETH_DMA_FLAG_ET) || ((FLAG) == ETH_DMA_FLAG_RWT) || \
274
                                   ((FLAG) == ETH_DMA_FLAG_RPS) || ((FLAG) == ETH_DMA_FLAG_RBU) || \
275
                                   ((FLAG) == ETH_DMA_FLAG_R) || ((FLAG) == ETH_DMA_FLAG_TU) || \
276
                                   ((FLAG) == ETH_DMA_FLAG_RO) || ((FLAG) == ETH_DMA_FLAG_TJT) || \
277
                                   ((FLAG) == ETH_DMA_FLAG_TBU) || ((FLAG) == ETH_DMA_FLAG_TPS) || \
278
                                   ((FLAG) == ETH_DMA_FLAG_T))
279
#define IS_ETH_MAC_IT(IT) ((((IT) & 0xFFFFFDF1U) == 0x00U) && ((IT) != 0x00U))
280
#define IS_ETH_MAC_GET_IT(IT) (((IT) == ETH_MAC_IT_TST) || ((IT) == ETH_MAC_IT_MMCT) || \
281
                               ((IT) == ETH_MAC_IT_MMCR) || ((IT) == ETH_MAC_IT_MMC) || \
282
                               ((IT) == ETH_MAC_IT_PMT))
283
#define IS_ETH_MAC_GET_FLAG(FLAG) (((FLAG) == ETH_MAC_FLAG_TST) || ((FLAG) == ETH_MAC_FLAG_MMCT) || \
284
                                   ((FLAG) == ETH_MAC_FLAG_MMCR) || ((FLAG) == ETH_MAC_FLAG_MMC) || \
285
                                   ((FLAG) == ETH_MAC_FLAG_PMT))
286
#define IS_ETH_DMA_IT(IT) ((((IT) & 0xC7FE1800U) == 0x00U) && ((IT) != 0x00U))
287
#define IS_ETH_DMA_GET_IT(IT) (((IT) == ETH_DMA_IT_TST) || ((IT) == ETH_DMA_IT_PMT) || \
288
                               ((IT) == ETH_DMA_IT_MMC) || ((IT) == ETH_DMA_IT_NIS) || \
289
                               ((IT) == ETH_DMA_IT_AIS) || ((IT) == ETH_DMA_IT_ER) || \
290
                               ((IT) == ETH_DMA_IT_FBE) || ((IT) == ETH_DMA_IT_ET) || \
291
                               ((IT) == ETH_DMA_IT_RWT) || ((IT) == ETH_DMA_IT_RPS) || \
292
                               ((IT) == ETH_DMA_IT_RBU) || ((IT) == ETH_DMA_IT_R) || \
293
                               ((IT) == ETH_DMA_IT_TU) || ((IT) == ETH_DMA_IT_RO) || \
294
                               ((IT) == ETH_DMA_IT_TJT) || ((IT) == ETH_DMA_IT_TBU) || \
295
                               ((IT) == ETH_DMA_IT_TPS) || ((IT) == ETH_DMA_IT_T))
296
#define IS_ETH_DMA_GET_OVERFLOW(OVERFLOW) (((OVERFLOW) == ETH_DMA_OVERFLOW_RXFIFOCOUNTER) || \
297
                                           ((OVERFLOW) == ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER))
298
#define IS_ETH_MMC_IT(IT) (((((IT) & 0xFFDF3FFFU) == 0x00U) || (((IT) & 0xEFFDFF9FU) == 0x00U)) && \
299
                           ((IT) != 0x00U))
300
#define IS_ETH_MMC_GET_IT(IT) (((IT) == ETH_MMC_IT_TGF) || ((IT) == ETH_MMC_IT_TGFMSC) || \
301
                               ((IT) == ETH_MMC_IT_TGFSC) || ((IT) == ETH_MMC_IT_RGUF) || \
302
                               ((IT) == ETH_MMC_IT_RFAE) || ((IT) == ETH_MMC_IT_RFCE))
303
#define IS_ETH_ENHANCED_DESCRIPTOR_FORMAT(CMD) (((CMD) == ETH_DMAENHANCEDDESCRIPTOR_ENABLE) || \
304
                                                ((CMD) == ETH_DMAENHANCEDDESCRIPTOR_DISABLE))
305
 
306
/**
307
  * @}
308
  */
309
 
310
/** @addtogroup ETH_Private_Defines
311
  * @{
312
  */
313
/* Delay to wait when writing to some Ethernet registers */
314
#define ETH_REG_WRITE_DELAY     0x00000001U
315
 
316
/* ETHERNET Errors */
317
#define  ETH_SUCCESS            0U
318
#define  ETH_ERROR              1U
319
 
320
/* ETHERNET DMA Tx descriptors Collision Count Shift */
321
#define  ETH_DMATXDESC_COLLISION_COUNTSHIFT        3U
322
 
323
/* ETHERNET DMA Tx descriptors Buffer2 Size Shift */
324
#define  ETH_DMATXDESC_BUFFER2_SIZESHIFT           16U
325
 
326
/* ETHERNET DMA Rx descriptors Frame Length Shift */
327
#define  ETH_DMARXDESC_FRAME_LENGTHSHIFT           16U
328
 
329
/* ETHERNET DMA Rx descriptors Buffer2 Size Shift */
330
#define  ETH_DMARXDESC_BUFFER2_SIZESHIFT           16U
331
 
332
/* ETHERNET DMA Rx descriptors Frame length Shift */
333
#define  ETH_DMARXDESC_FRAMELENGTHSHIFT            16U
334
 
335
/* ETHERNET MAC address offsets */
336
#define ETH_MAC_ADDR_HBASE    (uint32_t)(ETH_MAC_BASE + 0x40U)  /* ETHERNET MAC address high offset */
337
#define ETH_MAC_ADDR_LBASE    (uint32_t)(ETH_MAC_BASE + 0x44U)  /* ETHERNET MAC address low offset */
338
 
339
/* ETHERNET MACMIIAR register Mask */
340
#define ETH_MACMIIAR_CR_MASK    0xFFFFFFE3U
341
 
342
/* ETHERNET MACCR register Mask */
343
#define ETH_MACCR_CLEAR_MASK    0xFF20810FU
344
 
345
/* ETHERNET MACFCR register Mask */
346
#define ETH_MACFCR_CLEAR_MASK   0x0000FF41U
347
 
348
/* ETHERNET DMAOMR register Mask */
349
#define ETH_DMAOMR_CLEAR_MASK   0xF8DE3F23U
350
 
351
/* ETHERNET Remote Wake-up frame register length */
352
#define ETH_WAKEUP_REGISTER_LENGTH      8U
353
 
354
/* ETHERNET Missed frames counter Shift */
355
#define  ETH_DMA_RX_OVERFLOW_MISSEDFRAMES_COUNTERSHIFT     17U
356
/**
357
 * @}
358
 */
359
 
360
/* Exported types ------------------------------------------------------------*/
361
/** @defgroup ETH_Exported_Types ETH Exported Types
362
  * @{
363
  */
364
 
365
/**
366
  * @brief  HAL State structures definition
367
  */
368
typedef enum
369
{
370
  HAL_ETH_STATE_RESET             = 0x00U,    /*!< Peripheral not yet Initialized or disabled         */
371
  HAL_ETH_STATE_READY             = 0x01U,    /*!< Peripheral Initialized and ready for use           */
372
  HAL_ETH_STATE_BUSY              = 0x02U,    /*!< an internal process is ongoing                     */
373
  HAL_ETH_STATE_BUSY_TX           = 0x12U,    /*!< Data Transmission process is ongoing               */
374
  HAL_ETH_STATE_BUSY_RX           = 0x22U,    /*!< Data Reception process is ongoing                  */
375
  HAL_ETH_STATE_BUSY_TX_RX        = 0x32U,    /*!< Data Transmission and Reception process is ongoing */
376
  HAL_ETH_STATE_BUSY_WR           = 0x42U,    /*!< Write process is ongoing                           */
377
  HAL_ETH_STATE_BUSY_RD           = 0x82U,    /*!< Read process is ongoing                            */
378
  HAL_ETH_STATE_TIMEOUT           = 0x03U,    /*!< Timeout state                                      */
379
  HAL_ETH_STATE_ERROR             = 0x04U     /*!< Reception process is ongoing                       */
380
} HAL_ETH_StateTypeDef;
381
 
382
/**
383
  * @brief  ETH Init Structure definition
384
  */
385
 
386
typedef struct
387
{
388
  uint32_t             AutoNegotiation;           /*!< Selects or not the AutoNegotiation mode for the external PHY
389
                                                           The AutoNegotiation allows an automatic setting of the Speed (10/100Mbps)
390
                                                           and the mode (half/full-duplex).
391
                                                           This parameter can be a value of @ref ETH_AutoNegotiation */
392
 
393
  uint32_t             Speed;                     /*!< Sets the Ethernet speed: 10/100 Mbps.
394
                                                           This parameter can be a value of @ref ETH_Speed */
395
 
396
  uint32_t             DuplexMode;                /*!< Selects the MAC duplex mode: Half-Duplex or Full-Duplex mode
397
                                                           This parameter can be a value of @ref ETH_Duplex_Mode */
398
 
399
  uint16_t             PhyAddress;                /*!< Ethernet PHY address.
400
                                                           This parameter must be a number between Min_Data = 0 and Max_Data = 32 */
401
 
402
  uint8_t             *MACAddr;                   /*!< MAC Address of used Hardware: must be pointer on an array of 6 bytes */
403
 
404
  uint32_t             RxMode;                    /*!< Selects the Ethernet Rx mode: Polling mode, Interrupt mode.
405
                                                           This parameter can be a value of @ref ETH_Rx_Mode */
406
 
407
  uint32_t             ChecksumMode;              /*!< Selects if the checksum is check by hardware or by software.
408
                                                         This parameter can be a value of @ref ETH_Checksum_Mode */
409
 
410
  uint32_t             MediaInterface;            /*!< Selects the media-independent interface or the reduced media-independent interface.
411
                                                         This parameter can be a value of @ref ETH_Media_Interface */
412
 
413
} ETH_InitTypeDef;
414
 
415
 
416
/**
417
 * @brief  ETH MAC Configuration Structure definition
418
 */
419
 
420
typedef struct
421
{
422
  uint32_t             Watchdog;                  /*!< Selects or not the Watchdog timer
423
                                                           When enabled, the MAC allows no more then 2048 bytes to be received.
424
                                                           When disabled, the MAC can receive up to 16384 bytes.
425
                                                           This parameter can be a value of @ref ETH_Watchdog */
426
 
427
  uint32_t             Jabber;                    /*!< Selects or not Jabber timer
428
                                                           When enabled, the MAC allows no more then 2048 bytes to be sent.
429
                                                           When disabled, the MAC can send up to 16384 bytes.
430
                                                           This parameter can be a value of @ref ETH_Jabber */
431
 
432
  uint32_t             InterFrameGap;             /*!< Selects the minimum IFG between frames during transmission.
433
                                                           This parameter can be a value of @ref ETH_Inter_Frame_Gap */
434
 
435
  uint32_t             CarrierSense;              /*!< Selects or not the Carrier Sense.
436
                                                           This parameter can be a value of @ref ETH_Carrier_Sense */
437
 
438
  uint32_t             ReceiveOwn;                /*!< Selects or not the ReceiveOwn,
439
                                                           ReceiveOwn allows the reception of frames when the TX_EN signal is asserted
440
                                                           in Half-Duplex mode.
441
                                                           This parameter can be a value of @ref ETH_Receive_Own */
442
 
443
  uint32_t             LoopbackMode;              /*!< Selects or not the internal MAC MII Loopback mode.
444
                                                           This parameter can be a value of @ref ETH_Loop_Back_Mode */
445
 
446
  uint32_t             ChecksumOffload;           /*!< Selects or not the IPv4 checksum checking for received frame payloads' TCP/UDP/ICMP headers.
447
                                                           This parameter can be a value of @ref ETH_Checksum_Offload */
448
 
449
  uint32_t             RetryTransmission;         /*!< Selects or not the MAC attempt retries transmission, based on the settings of BL,
450
                                                           when a collision occurs (Half-Duplex mode).
451
                                                           This parameter can be a value of @ref ETH_Retry_Transmission */
452
 
453
  uint32_t             AutomaticPadCRCStrip;      /*!< Selects or not the Automatic MAC Pad/CRC Stripping.
454
                                                           This parameter can be a value of @ref ETH_Automatic_Pad_CRC_Strip */
455
 
456
  uint32_t             BackOffLimit;              /*!< Selects the BackOff limit value.
457
                                                           This parameter can be a value of @ref ETH_Back_Off_Limit */
458
 
459
  uint32_t             DeferralCheck;             /*!< Selects or not the deferral check function (Half-Duplex mode).
460
                                                           This parameter can be a value of @ref ETH_Deferral_Check */
461
 
462
  uint32_t             ReceiveAll;                /*!< Selects or not all frames reception by the MAC (No filtering).
463
                                                           This parameter can be a value of @ref ETH_Receive_All */
464
 
465
  uint32_t             SourceAddrFilter;          /*!< Selects the Source Address Filter mode.
466
                                                           This parameter can be a value of @ref ETH_Source_Addr_Filter */
467
 
468
  uint32_t             PassControlFrames;         /*!< Sets the forwarding mode of the control frames (including unicast and multicast PAUSE frames)
469
                                                           This parameter can be a value of @ref ETH_Pass_Control_Frames */
470
 
471
  uint32_t             BroadcastFramesReception;  /*!< Selects or not the reception of Broadcast Frames.
472
                                                           This parameter can be a value of @ref ETH_Broadcast_Frames_Reception */
473
 
474
  uint32_t             DestinationAddrFilter;     /*!< Sets the destination filter mode for both unicast and multicast frames.
475
                                                           This parameter can be a value of @ref ETH_Destination_Addr_Filter */
476
 
477
  uint32_t             PromiscuousMode;           /*!< Selects or not the Promiscuous Mode
478
                                                           This parameter can be a value of @ref ETH_Promiscuous_Mode */
479
 
480
  uint32_t             MulticastFramesFilter;     /*!< Selects the Multicast Frames filter mode: None/HashTableFilter/PerfectFilter/PerfectHashTableFilter.
481
                                                           This parameter can be a value of @ref ETH_Multicast_Frames_Filter */
482
 
483
  uint32_t             UnicastFramesFilter;       /*!< Selects the Unicast Frames filter mode: HashTableFilter/PerfectFilter/PerfectHashTableFilter.
484
                                                           This parameter can be a value of @ref ETH_Unicast_Frames_Filter */
485
 
486
  uint32_t             HashTableHigh;             /*!< This field holds the higher 32 bits of Hash table.
487
                                                           This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFFFFFFU */
488
 
489
  uint32_t             HashTableLow;              /*!< This field holds the lower 32 bits of Hash table.
490
                                                           This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFFFFFFU  */
491
 
492
  uint32_t             PauseTime;                 /*!< This field holds the value to be used in the Pause Time field in the transmit control frame.
493
                                                           This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFFU */
494
 
495
  uint32_t             ZeroQuantaPause;           /*!< Selects or not the automatic generation of Zero-Quanta Pause Control frames.
496
                                                           This parameter can be a value of @ref ETH_Zero_Quanta_Pause */
497
 
498
  uint32_t             PauseLowThreshold;         /*!< This field configures the threshold of the PAUSE to be checked for
499
                                                           automatic retransmission of PAUSE Frame.
500
                                                           This parameter can be a value of @ref ETH_Pause_Low_Threshold */
501
 
502
  uint32_t             UnicastPauseFrameDetect;   /*!< Selects or not the MAC detection of the Pause frames (with MAC Address0
503
                                                           unicast address and unique multicast address).
504
                                                           This parameter can be a value of @ref ETH_Unicast_Pause_Frame_Detect */
505
 
506
  uint32_t             ReceiveFlowControl;        /*!< Enables or disables the MAC to decode the received Pause frame and
507
                                                           disable its transmitter for a specified time (Pause Time)
508
                                                           This parameter can be a value of @ref ETH_Receive_Flow_Control */
509
 
510
  uint32_t             TransmitFlowControl;       /*!< Enables or disables the MAC to transmit Pause frames (Full-Duplex mode)
511
                                                           or the MAC back-pressure operation (Half-Duplex mode)
512
                                                           This parameter can be a value of @ref ETH_Transmit_Flow_Control */
513
 
514
  uint32_t             VLANTagComparison;         /*!< Selects the 12-bit VLAN identifier or the complete 16-bit VLAN tag for
515
                                                           comparison and filtering.
516
                                                           This parameter can be a value of @ref ETH_VLAN_Tag_Comparison */
517
 
518
  uint32_t             VLANTagIdentifier;         /*!< Holds the VLAN tag identifier for receive frames */
519
 
520
} ETH_MACInitTypeDef;
521
 
522
/**
523
  * @brief  ETH DMA Configuration Structure definition
524
  */
525
 
526
typedef struct
527
{
528
  uint32_t              DropTCPIPChecksumErrorFrame; /*!< Selects or not the Dropping of TCP/IP Checksum Error Frames.
529
                                                             This parameter can be a value of @ref ETH_Drop_TCP_IP_Checksum_Error_Frame */
530
 
531
  uint32_t             ReceiveStoreForward;         /*!< Enables or disables the Receive store and forward mode.
532
                                                             This parameter can be a value of @ref ETH_Receive_Store_Forward */
533
 
534
  uint32_t             FlushReceivedFrame;          /*!< Enables or disables the flushing of received frames.
535
                                                             This parameter can be a value of @ref ETH_Flush_Received_Frame */
536
 
537
  uint32_t             TransmitStoreForward;        /*!< Enables or disables Transmit store and forward mode.
538
                                                             This parameter can be a value of @ref ETH_Transmit_Store_Forward */
539
 
540
  uint32_t             TransmitThresholdControl;    /*!< Selects or not the Transmit Threshold Control.
541
                                                             This parameter can be a value of @ref ETH_Transmit_Threshold_Control */
542
 
543
  uint32_t             ForwardErrorFrames;          /*!< Selects or not the forward to the DMA of erroneous frames.
544
                                                             This parameter can be a value of @ref ETH_Forward_Error_Frames */
545
 
546
  uint32_t             ForwardUndersizedGoodFrames; /*!< Enables or disables the Rx FIFO to forward Undersized frames (frames with no Error
547
                                                             and length less than 64 bytes) including pad-bytes and CRC)
548
                                                             This parameter can be a value of @ref ETH_Forward_Undersized_Good_Frames */
549
 
550
  uint32_t             ReceiveThresholdControl;     /*!< Selects the threshold level of the Receive FIFO.
551
                                                             This parameter can be a value of @ref ETH_Receive_Threshold_Control */
552
 
553
  uint32_t             SecondFrameOperate;          /*!< Selects or not the Operate on second frame mode, which allows the DMA to process a second
554
                                                             frame of Transmit data even before obtaining the status for the first frame.
555
                                                             This parameter can be a value of @ref ETH_Second_Frame_Operate */
556
 
557
  uint32_t             AddressAlignedBeats;         /*!< Enables or disables the Address Aligned Beats.
558
                                                             This parameter can be a value of @ref ETH_Address_Aligned_Beats */
559
 
560
  uint32_t             FixedBurst;                  /*!< Enables or disables the AHB Master interface fixed burst transfers.
561
                                                             This parameter can be a value of @ref ETH_Fixed_Burst */
562
 
563
  uint32_t             RxDMABurstLength;            /*!< Indicates the maximum number of beats to be transferred in one Rx DMA transaction.
564
                                                             This parameter can be a value of @ref ETH_Rx_DMA_Burst_Length */
565
 
566
  uint32_t             TxDMABurstLength;            /*!< Indicates the maximum number of beats to be transferred in one Tx DMA transaction.
567
                                                             This parameter can be a value of @ref ETH_Tx_DMA_Burst_Length */
568
 
569
  uint32_t             DescriptorSkipLength;        /*!< Specifies the number of word to skip between two unchained descriptors (Ring mode)
570
                                                             This parameter must be a number between Min_Data = 0 and Max_Data = 32 */
571
 
572
  uint32_t             DMAArbitration;              /*!< Selects the DMA Tx/Rx arbitration.
573
                                                             This parameter can be a value of @ref ETH_DMA_Arbitration */
574
} ETH_DMAInitTypeDef;
575
 
576
 
577
/**
578
  * @brief  ETH DMA Descriptors data structure definition
579
  */
580
 
581
typedef struct
582
{
583
  __IO uint32_t   Status;           /*!< Status */
584
 
585
  uint32_t   ControlBufferSize;     /*!< Control and Buffer1, Buffer2 lengths */
586
 
587
  uint32_t   Buffer1Addr;           /*!< Buffer1 address pointer */
588
 
589
  uint32_t   Buffer2NextDescAddr;   /*!< Buffer2 or next descriptor address pointer */
590
 
591
} ETH_DMADescTypeDef;
592
 
593
/**
594
  * @brief  Received Frame Informations structure definition
595
  */
596
typedef struct
597
{
598
  ETH_DMADescTypeDef *FSRxDesc;          /*!< First Segment Rx Desc */
599
 
600
  ETH_DMADescTypeDef *LSRxDesc;          /*!< Last Segment Rx Desc */
601
 
602
  uint32_t  SegCount;                    /*!< Segment count */
603
 
604
  uint32_t length;                       /*!< Frame length */
605
 
606
  uint32_t buffer;                       /*!< Frame buffer */
607
 
608
} ETH_DMARxFrameInfos;
609
 
610
/**
611
  * @brief  ETH Handle Structure definition
612
  */
613
 
614
typedef struct
615
{
616
  ETH_TypeDef                *Instance;     /*!< Register base address       */
617
 
618
  ETH_InitTypeDef            Init;          /*!< Ethernet Init Configuration */
619
 
620
  uint32_t                   LinkStatus;    /*!< Ethernet link status        */
621
 
622
  ETH_DMADescTypeDef         *RxDesc;       /*!< Rx descriptor to Get        */
623
 
624
  ETH_DMADescTypeDef         *TxDesc;       /*!< Tx descriptor to Set        */
625
 
626
  ETH_DMARxFrameInfos        RxFrameInfos;  /*!< last Rx frame infos         */
627
 
628
  __IO HAL_ETH_StateTypeDef  State;         /*!< ETH communication state     */
629
 
630
  HAL_LockTypeDef            Lock;          /*!< ETH Lock                    */
631
 
632
} ETH_HandleTypeDef;
633
 
634
/**
635
 * @}
636
 */
637
 
638
/* Exported constants --------------------------------------------------------*/
639
/** @defgroup ETH_Exported_Constants ETH Exported Constants
640
  * @{
641
  */
642
 
643
/** @defgroup ETH_Buffers_setting ETH Buffers setting
644
  * @{
645
  */
646
#define ETH_MAX_PACKET_SIZE       1524U    /*!< ETH_HEADER + ETH_EXTRA + ETH_VLAN_TAG + ETH_MAX_ETH_PAYLOAD + ETH_CRC */
647
#define ETH_HEADER                14U      /*!< 6 byte Dest addr, 6 byte Src addr, 2 byte length/type */
648
#define ETH_CRC                   4U       /*!< Ethernet CRC */
649
#define ETH_EXTRA                 2U       /*!< Extra bytes in some cases */
650
#define ETH_VLAN_TAG              4U       /*!< optional 802.1q VLAN Tag */
651
#define ETH_MIN_ETH_PAYLOAD       46U      /*!< Minimum Ethernet payload size */
652
#define ETH_MAX_ETH_PAYLOAD       1500U    /*!< Maximum Ethernet payload size */
653
#define ETH_JUMBO_FRAME_PAYLOAD   9000U    /*!< Jumbo frame payload size */
654
 
655
/* Ethernet driver receive buffers are organized in a chained linked-list, when
656
   an ethernet packet is received, the Rx-DMA will transfer the packet from RxFIFO
657
   to the driver receive buffers memory.
658
 
659
   Depending on the size of the received ethernet packet and the size of
660
   each ethernet driver receive buffer, the received packet can take one or more
661
   ethernet driver receive buffer.
662
 
663
   In below are defined the size of one ethernet driver receive buffer ETH_RX_BUF_SIZE
664
   and the total count of the driver receive buffers ETH_RXBUFNB.
665
 
666
   The configured value for ETH_RX_BUF_SIZE and ETH_RXBUFNB are only provided as
667
   example, they can be reconfigured in the application layer to fit the application
668
   needs */
669
 
670
/* Here we configure each Ethernet driver receive buffer to fit the Max size Ethernet
671
   packet */
672
#ifndef ETH_RX_BUF_SIZE
673
#define ETH_RX_BUF_SIZE         ETH_MAX_PACKET_SIZE
674
#endif
675
 
676
/* 5 Ethernet driver receive buffers are used (in a chained linked list)*/
677
#ifndef ETH_RXBUFNB
678
#define ETH_RXBUFNB             5U     /*  5 Rx buffers of size ETH_RX_BUF_SIZE */
679
#endif
680
 
681
 
682
/* Ethernet driver transmit buffers are organized in a chained linked-list, when
683
   an ethernet packet is transmitted, Tx-DMA will transfer the packet from the
684
   driver transmit buffers memory to the TxFIFO.
685
 
686
   Depending on the size of the Ethernet packet to be transmitted and the size of
687
   each ethernet driver transmit buffer, the packet to be transmitted can take
688
   one or more ethernet driver transmit buffer.
689
 
690
   In below are defined the size of one ethernet driver transmit buffer ETH_TX_BUF_SIZE
691
   and the total count of the driver transmit buffers ETH_TXBUFNB.
692
 
693
   The configured value for ETH_TX_BUF_SIZE and ETH_TXBUFNB are only provided as
694
   example, they can be reconfigured in the application layer to fit the application
695
   needs */
696
 
697
/* Here we configure each Ethernet driver transmit buffer to fit the Max size Ethernet
698
   packet */
699
#ifndef ETH_TX_BUF_SIZE
700
#define ETH_TX_BUF_SIZE         ETH_MAX_PACKET_SIZE
701
#endif
702
 
703
/* 5 ethernet driver transmit buffers are used (in a chained linked list)*/
704
#ifndef ETH_TXBUFNB
705
#define ETH_TXBUFNB             5U      /* 5  Tx buffers of size ETH_TX_BUF_SIZE */
706
#endif
707
 
708
/**
709
 * @}
710
 */
711
 
712
/** @defgroup ETH_DMA_TX_Descriptor ETH DMA TX Descriptor
713
  * @{
714
  */
715
 
716
/*
717
   DMA Tx Descriptor
718
  -----------------------------------------------------------------------------------------------
719
  TDES0 | OWN(31) | CTRL[30:26] | Reserved[25:24] | CTRL[23:20] | Reserved[19:17] | Status[16:0] |
720
  -----------------------------------------------------------------------------------------------
721
  TDES1 | Reserved[31:29] | Buffer2 ByteCount[28:16] | Reserved[15:13] | Buffer1 ByteCount[12:0] |
722
  -----------------------------------------------------------------------------------------------
723
  TDES2 |                         Buffer1 Address [31:0]                                         |
724
  -----------------------------------------------------------------------------------------------
725
  TDES3 |                   Buffer2 Address [31:0] / Next Descriptor Address [31:0]              |
726
  -----------------------------------------------------------------------------------------------
727
*/
728
 
729
/**
730
  * @brief  Bit definition of TDES0 register: DMA Tx descriptor status register
731
  */
732
#define ETH_DMATXDESC_OWN                     0x80000000U  /*!< OWN bit: descriptor is owned by DMA engine */
733
#define ETH_DMATXDESC_IC                      0x40000000U  /*!< Interrupt on Completion */
734
#define ETH_DMATXDESC_LS                      0x20000000U  /*!< Last Segment */
735
#define ETH_DMATXDESC_FS                      0x10000000U  /*!< First Segment */
736
#define ETH_DMATXDESC_DC                      0x08000000U  /*!< Disable CRC */
737
#define ETH_DMATXDESC_DP                      0x04000000U  /*!< Disable Padding */
738
#define ETH_DMATXDESC_TTSE                    0x02000000U  /*!< Transmit Time Stamp Enable */
739
#define ETH_DMATXDESC_CIC                     0x00C00000U  /*!< Checksum Insertion Control: 4 cases */
740
#define ETH_DMATXDESC_CIC_BYPASS              0x00000000U  /*!< Do Nothing: Checksum Engine is bypassed */
741
#define ETH_DMATXDESC_CIC_IPV4HEADER          0x00400000U  /*!< IPV4 header Checksum Insertion */
742
#define ETH_DMATXDESC_CIC_TCPUDPICMP_SEGMENT  0x00800000U  /*!< TCP/UDP/ICMP Checksum Insertion calculated over segment only */
743
#define ETH_DMATXDESC_CIC_TCPUDPICMP_FULL     0x00C00000U  /*!< TCP/UDP/ICMP Checksum Insertion fully calculated */
744
#define ETH_DMATXDESC_TER                     0x00200000U  /*!< Transmit End of Ring */
745
#define ETH_DMATXDESC_TCH                     0x00100000U  /*!< Second Address Chained */
746
#define ETH_DMATXDESC_TTSS                    0x00020000U  /*!< Tx Time Stamp Status */
747
#define ETH_DMATXDESC_IHE                     0x00010000U  /*!< IP Header Error */
748
#define ETH_DMATXDESC_ES                      0x00008000U  /*!< Error summary: OR of the following bits: UE || ED || EC || LCO || NC || LCA || FF || JT */
749
#define ETH_DMATXDESC_JT                      0x00004000U  /*!< Jabber Timeout */
750
#define ETH_DMATXDESC_FF                      0x00002000U  /*!< Frame Flushed: DMA/MTL flushed the frame due to SW flush */
751
#define ETH_DMATXDESC_PCE                     0x00001000U  /*!< Payload Checksum Error */
752
#define ETH_DMATXDESC_LCA                     0x00000800U  /*!< Loss of Carrier: carrier lost during transmission */
753
#define ETH_DMATXDESC_NC                      0x00000400U  /*!< No Carrier: no carrier signal from the transceiver */
754
#define ETH_DMATXDESC_LCO                     0x00000200U  /*!< Late Collision: transmission aborted due to collision */
755
#define ETH_DMATXDESC_EC                      0x00000100U  /*!< Excessive Collision: transmission aborted after 16 collisions */
756
#define ETH_DMATXDESC_VF                      0x00000080U  /*!< VLAN Frame */
757
#define ETH_DMATXDESC_CC                      0x00000078U  /*!< Collision Count */
758
#define ETH_DMATXDESC_ED                      0x00000004U  /*!< Excessive Deferral */
759
#define ETH_DMATXDESC_UF                      0x00000002U  /*!< Underflow Error: late data arrival from the memory */
760
#define ETH_DMATXDESC_DB                      0x00000001U  /*!< Deferred Bit */
761
 
762
/**
763
  * @brief  Bit definition of TDES1 register
764
  */
765
#define ETH_DMATXDESC_TBS2  0x1FFF0000U  /*!< Transmit Buffer2 Size */
766
#define ETH_DMATXDESC_TBS1  0x00001FFFU  /*!< Transmit Buffer1 Size */
767
 
768
/**
769
  * @brief  Bit definition of TDES2 register
770
  */
771
#define ETH_DMATXDESC_B1AP  0xFFFFFFFFU  /*!< Buffer1 Address Pointer */
772
 
773
/**
774
  * @brief  Bit definition of TDES3 register
775
  */
776
#define ETH_DMATXDESC_B2AP  0xFFFFFFFFU  /*!< Buffer2 Address Pointer */
777
 
778
/**
779
  * @}
780
  */
781
/** @defgroup ETH_DMA_RX_Descriptor ETH DMA RX Descriptor
782
  * @{
783
  */
784
 
785
/*
786
  DMA Rx Descriptor
787
  --------------------------------------------------------------------------------------------------------------------
788
  RDES0 | OWN(31) |                                             Status [30:0]                                          |
789
  ---------------------------------------------------------------------------------------------------------------------
790
  RDES1 | CTRL(31) | Reserved[30:29] | Buffer2 ByteCount[28:16] | CTRL[15:14] | Reserved(13) | Buffer1 ByteCount[12:0] |
791
  ---------------------------------------------------------------------------------------------------------------------
792
  RDES2 |                                       Buffer1 Address [31:0]                                                 |
793
  ---------------------------------------------------------------------------------------------------------------------
794
  RDES3 |                          Buffer2 Address [31:0] / Next Descriptor Address [31:0]                             |
795
  ---------------------------------------------------------------------------------------------------------------------
796
*/
797
 
798
/**
799
  * @brief  Bit definition of RDES0 register: DMA Rx descriptor status register
800
  */
801
#define ETH_DMARXDESC_OWN         0x80000000U  /*!< OWN bit: descriptor is owned by DMA engine  */
802
#define ETH_DMARXDESC_AFM         0x40000000U  /*!< DA Filter Fail for the rx frame  */
803
#define ETH_DMARXDESC_FL          0x3FFF0000U  /*!< Receive descriptor frame length  */
804
#define ETH_DMARXDESC_ES          0x00008000U  /*!< Error summary: OR of the following bits: DE || OE || IPC || LC || RWT || RE || CE */
805
#define ETH_DMARXDESC_DE          0x00004000U  /*!< Descriptor error: no more descriptors for receive frame  */
806
#define ETH_DMARXDESC_SAF         0x00002000U  /*!< SA Filter Fail for the received frame */
807
#define ETH_DMARXDESC_LE          0x00001000U  /*!< Frame size not matching with length field */
808
#define ETH_DMARXDESC_OE          0x00000800U  /*!< Overflow Error: Frame was damaged due to buffer overflow */
809
#define ETH_DMARXDESC_VLAN        0x00000400U  /*!< VLAN Tag: received frame is a VLAN frame */
810
#define ETH_DMARXDESC_FS          0x00000200U  /*!< First descriptor of the frame  */
811
#define ETH_DMARXDESC_LS          0x00000100U  /*!< Last descriptor of the frame  */
812
#define ETH_DMARXDESC_IPV4HCE     0x00000080U  /*!< IPC Checksum Error: Rx Ipv4 header checksum error   */
813
#define ETH_DMARXDESC_LC          0x00000040U  /*!< Late collision occurred during reception   */
814
#define ETH_DMARXDESC_FT          0x00000020U  /*!< Frame type - Ethernet, otherwise 802.3    */
815
#define ETH_DMARXDESC_RWT         0x00000010U  /*!< Receive Watchdog Timeout: watchdog timer expired during reception    */
816
#define ETH_DMARXDESC_RE          0x00000008U  /*!< Receive error: error reported by MII interface  */
817
#define ETH_DMARXDESC_DBE         0x00000004U  /*!< Dribble bit error: frame contains non int multiple of 8 bits  */
818
#define ETH_DMARXDESC_CE          0x00000002U  /*!< CRC error */
819
#define ETH_DMARXDESC_MAMPCE      0x00000001U  /*!< Rx MAC Address/Payload Checksum Error: Rx MAC address matched/ Rx Payload Checksum Error */
820
 
821
/**
822
  * @brief  Bit definition of RDES1 register
823
  */
824
#define ETH_DMARXDESC_DIC   0x80000000U  /*!< Disable Interrupt on Completion */
825
#define ETH_DMARXDESC_RBS2  0x1FFF0000U  /*!< Receive Buffer2 Size */
826
#define ETH_DMARXDESC_RER   0x00008000U  /*!< Receive End of Ring */
827
#define ETH_DMARXDESC_RCH   0x00004000U  /*!< Second Address Chained */
828
#define ETH_DMARXDESC_RBS1  0x00001FFFU  /*!< Receive Buffer1 Size */
829
 
830
/**
831
  * @brief  Bit definition of RDES2 register
832
  */
833
#define ETH_DMARXDESC_B1AP  0xFFFFFFFFU  /*!< Buffer1 Address Pointer */
834
 
835
/**
836
  * @brief  Bit definition of RDES3 register
837
  */
838
#define ETH_DMARXDESC_B2AP  0xFFFFFFFFU  /*!< Buffer2 Address Pointer */
839
 
840
/**
841
  * @}
842
  */
843
/** @defgroup ETH_AutoNegotiation ETH AutoNegotiation
844
 * @{
845
 */
846
#define ETH_AUTONEGOTIATION_ENABLE     0x00000001U
847
#define ETH_AUTONEGOTIATION_DISABLE    0x00000000U
848
 
849
/**
850
  * @}
851
  */
852
/** @defgroup ETH_Speed ETH Speed
853
  * @{
854
  */
855
#define ETH_SPEED_10M        0x00000000U
856
#define ETH_SPEED_100M       0x00004000U
857
 
858
/**
859
  * @}
860
  */
861
/** @defgroup ETH_Duplex_Mode ETH Duplex Mode
862
  * @{
863
  */
864
#define ETH_MODE_FULLDUPLEX       0x00000800U
865
#define ETH_MODE_HALFDUPLEX       0x00000000U
866
/**
867
  * @}
868
  */
869
/** @defgroup ETH_Rx_Mode ETH Rx Mode
870
  * @{
871
  */
872
#define ETH_RXPOLLING_MODE      0x00000000U
873
#define ETH_RXINTERRUPT_MODE    0x00000001U
874
/**
875
  * @}
876
  */
877
 
878
/** @defgroup ETH_Checksum_Mode ETH Checksum Mode
879
  * @{
880
  */
881
#define ETH_CHECKSUM_BY_HARDWARE      0x00000000U
882
#define ETH_CHECKSUM_BY_SOFTWARE      0x00000001U
883
/**
884
  * @}
885
  */
886
 
887
/** @defgroup ETH_Media_Interface ETH Media Interface
888
  * @{
889
  */
890
#define ETH_MEDIA_INTERFACE_MII       0x00000000U
891
#define ETH_MEDIA_INTERFACE_RMII      ((uint32_t)AFIO_MAPR_MII_RMII_SEL)
892
 
893
/**
894
  * @}
895
  */
896
 
897
/** @defgroup ETH_Watchdog ETH Watchdog
898
  * @{
899
  */
900
#define ETH_WATCHDOG_ENABLE       0x00000000U
901
#define ETH_WATCHDOG_DISABLE      0x00800000U
902
/**
903
  * @}
904
  */
905
 
906
/** @defgroup ETH_Jabber ETH Jabber
907
  * @{
908
  */
909
#define ETH_JABBER_ENABLE    0x00000000U
910
#define ETH_JABBER_DISABLE   0x00400000U
911
/**
912
  * @}
913
  */
914
 
915
/** @defgroup ETH_Inter_Frame_Gap ETH Inter Frame Gap
916
  * @{
917
  */
918
#define ETH_INTERFRAMEGAP_96BIT   0x00000000U  /*!< minimum IFG between frames during transmission is 96Bit */
919
#define ETH_INTERFRAMEGAP_88BIT   0x00020000U  /*!< minimum IFG between frames during transmission is 88Bit */
920
#define ETH_INTERFRAMEGAP_80BIT   0x00040000U  /*!< minimum IFG between frames during transmission is 80Bit */
921
#define ETH_INTERFRAMEGAP_72BIT   0x00060000U  /*!< minimum IFG between frames during transmission is 72Bit */
922
#define ETH_INTERFRAMEGAP_64BIT   0x00080000U  /*!< minimum IFG between frames during transmission is 64Bit */
923
#define ETH_INTERFRAMEGAP_56BIT   0x000A0000U  /*!< minimum IFG between frames during transmission is 56Bit */
924
#define ETH_INTERFRAMEGAP_48BIT   0x000C0000U  /*!< minimum IFG between frames during transmission is 48Bit */
925
#define ETH_INTERFRAMEGAP_40BIT   0x000E0000U  /*!< minimum IFG between frames during transmission is 40Bit */
926
/**
927
  * @}
928
  */
929
 
930
/** @defgroup ETH_Carrier_Sense ETH Carrier Sense
931
  * @{
932
  */
933
#define ETH_CARRIERSENCE_ENABLE   0x00000000U
934
#define ETH_CARRIERSENCE_DISABLE  0x00010000U
935
/**
936
  * @}
937
  */
938
 
939
/** @defgroup ETH_Receive_Own ETH Receive Own
940
  * @{
941
  */
942
#define ETH_RECEIVEOWN_ENABLE     0x00000000U
943
#define ETH_RECEIVEOWN_DISABLE    0x00002000U
944
/**
945
  * @}
946
  */
947
 
948
/** @defgroup ETH_Loop_Back_Mode ETH Loop Back Mode
949
  * @{
950
  */
951
#define ETH_LOOPBACKMODE_ENABLE        0x00001000U
952
#define ETH_LOOPBACKMODE_DISABLE       0x00000000U
953
/**
954
  * @}
955
  */
956
 
957
/** @defgroup ETH_Checksum_Offload ETH Checksum Offload
958
  * @{
959
  */
960
#define ETH_CHECKSUMOFFLAOD_ENABLE     0x00000400U
961
#define ETH_CHECKSUMOFFLAOD_DISABLE    0x00000000U
962
/**
963
  * @}
964
  */
965
 
966
/** @defgroup ETH_Retry_Transmission ETH Retry Transmission
967
  * @{
968
  */
969
#define ETH_RETRYTRANSMISSION_ENABLE   0x00000000U
970
#define ETH_RETRYTRANSMISSION_DISABLE  0x00000200U
971
/**
972
  * @}
973
  */
974
 
975
/** @defgroup ETH_Automatic_Pad_CRC_Strip ETH Automatic Pad CRC Strip
976
  * @{
977
  */
978
#define ETH_AUTOMATICPADCRCSTRIP_ENABLE     0x00000080U
979
#define ETH_AUTOMATICPADCRCSTRIP_DISABLE    0x00000000U
980
/**
981
  * @}
982
  */
983
 
984
/** @defgroup ETH_Back_Off_Limit ETH Back Off Limit
985
  * @{
986
  */
987
#define ETH_BACKOFFLIMIT_10  0x00000000U
988
#define ETH_BACKOFFLIMIT_8   0x00000020U
989
#define ETH_BACKOFFLIMIT_4   0x00000040U
990
#define ETH_BACKOFFLIMIT_1   0x00000060U
991
/**
992
  * @}
993
  */
994
 
995
/** @defgroup ETH_Deferral_Check ETH Deferral Check
996
  * @{
997
  */
998
#define ETH_DEFFERRALCHECK_ENABLE       0x00000010U
999
#define ETH_DEFFERRALCHECK_DISABLE      0x00000000U
1000
/**
1001
  * @}
1002
  */
1003
 
1004
/** @defgroup ETH_Receive_All ETH Receive All
1005
  * @{
1006
  */
1007
#define ETH_RECEIVEALL_ENABLE     0x80000000U
1008
#define ETH_RECEIVEAll_DISABLE    0x00000000U
1009
/**
1010
  * @}
1011
  */
1012
 
1013
/** @defgroup ETH_Source_Addr_Filter ETH Source Addr Filter
1014
  * @{
1015
  */
1016
#define ETH_SOURCEADDRFILTER_NORMAL_ENABLE       0x00000200U
1017
#define ETH_SOURCEADDRFILTER_INVERSE_ENABLE      0x00000300U
1018
#define ETH_SOURCEADDRFILTER_DISABLE             0x00000000U
1019
/**
1020
  * @}
1021
  */
1022
 
1023
/** @defgroup ETH_Pass_Control_Frames ETH Pass Control Frames
1024
  * @{
1025
  */
1026
#define ETH_PASSCONTROLFRAMES_BLOCKALL                0x00000040U  /*!< MAC filters all control frames from reaching the application */
1027
#define ETH_PASSCONTROLFRAMES_FORWARDALL              0x00000080U  /*!< MAC forwards all control frames to application even if they fail the Address Filter */
1028
#define ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER 0x000000C0U  /*!< MAC forwards control frames that pass the Address Filter. */
1029
/**
1030
  * @}
1031
  */
1032
 
1033
/** @defgroup ETH_Broadcast_Frames_Reception ETH Broadcast Frames Reception
1034
  * @{
1035
  */
1036
#define ETH_BROADCASTFRAMESRECEPTION_ENABLE     0x00000000U
1037
#define ETH_BROADCASTFRAMESRECEPTION_DISABLE    0x00000020U
1038
/**
1039
  * @}
1040
  */
1041
 
1042
/** @defgroup ETH_Destination_Addr_Filter ETH Destination Addr Filter
1043
  * @{
1044
  */
1045
#define ETH_DESTINATIONADDRFILTER_NORMAL    0x00000000U
1046
#define ETH_DESTINATIONADDRFILTER_INVERSE   0x00000008U
1047
/**
1048
  * @}
1049
  */
1050
 
1051
/** @defgroup ETH_Promiscuous_Mode ETH Promiscuous Mode
1052
  * @{
1053
  */
1054
#define ETH_PROMISCUOUS_MODE_ENABLE     0x00000001U
1055
#define ETH_PROMISCUOUS_MODE_DISABLE    0x00000000U
1056
/**
1057
  * @}
1058
  */
1059
 
1060
/** @defgroup ETH_Multicast_Frames_Filter ETH Multicast Frames Filter
1061
  * @{
1062
  */
1063
#define ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE    0x00000404U
1064
#define ETH_MULTICASTFRAMESFILTER_HASHTABLE           0x00000004U
1065
#define ETH_MULTICASTFRAMESFILTER_PERFECT             0x00000000U
1066
#define ETH_MULTICASTFRAMESFILTER_NONE                0x00000010U
1067
/**
1068
  * @}
1069
  */
1070
 
1071
/** @defgroup ETH_Unicast_Frames_Filter ETH Unicast Frames Filter
1072
  * @{
1073
  */
1074
#define ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE 0x00000402U
1075
#define ETH_UNICASTFRAMESFILTER_HASHTABLE        0x00000002U
1076
#define ETH_UNICASTFRAMESFILTER_PERFECT          0x00000000U
1077
/**
1078
  * @}
1079
  */
1080
 
1081
/** @defgroup ETH_Zero_Quanta_Pause ETH Zero Quanta Pause
1082
  * @{
1083
  */
1084
#define ETH_ZEROQUANTAPAUSE_ENABLE     0x00000000U
1085
#define ETH_ZEROQUANTAPAUSE_DISABLE    0x00000080U
1086
/**
1087
  * @}
1088
  */
1089
 
1090
/** @defgroup ETH_Pause_Low_Threshold ETH Pause Low Threshold
1091
  * @{
1092
  */
1093
#define ETH_PAUSELOWTHRESHOLD_MINUS4        0x00000000U  /*!< Pause time minus 4 slot times */
1094
#define ETH_PAUSELOWTHRESHOLD_MINUS28       0x00000010U  /*!< Pause time minus 28 slot times */
1095
#define ETH_PAUSELOWTHRESHOLD_MINUS144      0x00000020U  /*!< Pause time minus 144 slot times */
1096
#define ETH_PAUSELOWTHRESHOLD_MINUS256      0x00000030U  /*!< Pause time minus 256 slot times */
1097
/**
1098
  * @}
1099
  */
1100
 
1101
/** @defgroup ETH_Unicast_Pause_Frame_Detect ETH Unicast Pause Frame Detect
1102
  * @{
1103
  */
1104
#define ETH_UNICASTPAUSEFRAMEDETECT_ENABLE  0x00000008U
1105
#define ETH_UNICASTPAUSEFRAMEDETECT_DISABLE 0x00000000U
1106
/**
1107
  * @}
1108
  */
1109
 
1110
/** @defgroup ETH_Receive_Flow_Control ETH Receive Flow Control
1111
  * @{
1112
  */
1113
#define ETH_RECEIVEFLOWCONTROL_ENABLE       0x00000004U
1114
#define ETH_RECEIVEFLOWCONTROL_DISABLE      0x00000000U
1115
/**
1116
  * @}
1117
  */
1118
 
1119
/** @defgroup ETH_Transmit_Flow_Control ETH Transmit Flow Control
1120
  * @{
1121
  */
1122
#define ETH_TRANSMITFLOWCONTROL_ENABLE      0x00000002U
1123
#define ETH_TRANSMITFLOWCONTROL_DISABLE     0x00000000U
1124
/**
1125
  * @}
1126
  */
1127
 
1128
/** @defgroup ETH_VLAN_Tag_Comparison ETH VLAN Tag Comparison
1129
  * @{
1130
  */
1131
#define ETH_VLANTAGCOMPARISON_12BIT    0x00010000U
1132
#define ETH_VLANTAGCOMPARISON_16BIT    0x00000000U
1133
/**
1134
  * @}
1135
  */
1136
 
1137
/** @defgroup ETH_MAC_addresses ETH MAC addresses
1138
  * @{
1139
  */
1140
#define ETH_MAC_ADDRESS0     0x00000000U
1141
#define ETH_MAC_ADDRESS1     0x00000008U
1142
#define ETH_MAC_ADDRESS2     0x00000010U
1143
#define ETH_MAC_ADDRESS3     0x00000018U
1144
/**
1145
  * @}
1146
  */
1147
 
1148
/** @defgroup ETH_MAC_addresses_filter_SA_DA ETH MAC addresses filter SA DA
1149
  * @{
1150
  */
1151
#define ETH_MAC_ADDRESSFILTER_SA       0x00000000U
1152
#define ETH_MAC_ADDRESSFILTER_DA       0x00000008U
1153
/**
1154
  * @}
1155
  */
1156
 
1157
/** @defgroup ETH_MAC_addresses_filter_Mask_bytes ETH MAC addresses filter Mask bytes
1158
  * @{
1159
  */
1160
#define ETH_MAC_ADDRESSMASK_BYTE6      0x20000000U  /*!< Mask MAC Address high reg bits [15:8] */
1161
#define ETH_MAC_ADDRESSMASK_BYTE5      0x10000000U  /*!< Mask MAC Address high reg bits [7:0] */
1162
#define ETH_MAC_ADDRESSMASK_BYTE4      0x08000000U  /*!< Mask MAC Address low reg bits [31:24] */
1163
#define ETH_MAC_ADDRESSMASK_BYTE3      0x04000000U  /*!< Mask MAC Address low reg bits [23:16] */
1164
#define ETH_MAC_ADDRESSMASK_BYTE2      0x02000000U  /*!< Mask MAC Address low reg bits [15:8] */
1165
#define ETH_MAC_ADDRESSMASK_BYTE1      0x01000000U  /*!< Mask MAC Address low reg bits [70] */
1166
/**
1167
  * @}
1168
  */
1169
 
1170
/** @defgroup ETH_Drop_TCP_IP_Checksum_Error_Frame ETH Drop TCP IP Checksum Error Frame
1171
  * @{
1172
  */
1173
#define ETH_DROPTCPIPCHECKSUMERRORFRAME_ENABLE   0x00000000U
1174
#define ETH_DROPTCPIPCHECKSUMERRORFRAME_DISABLE  0x04000000U
1175
/**
1176
  * @}
1177
  */
1178
 
1179
/** @defgroup ETH_Receive_Store_Forward ETH Receive Store Forward
1180
  * @{
1181
  */
1182
#define ETH_RECEIVESTOREFORWARD_ENABLE      0x02000000U
1183
#define ETH_RECEIVESTOREFORWARD_DISABLE     0x00000000U
1184
/**
1185
  * @}
1186
  */
1187
 
1188
/** @defgroup ETH_Flush_Received_Frame ETH Flush Received Frame
1189
  * @{
1190
  */
1191
#define ETH_FLUSHRECEIVEDFRAME_ENABLE       0x00000000U
1192
#define ETH_FLUSHRECEIVEDFRAME_DISABLE      0x01000000U
1193
/**
1194
  * @}
1195
  */
1196
 
1197
/** @defgroup ETH_Transmit_Store_Forward ETH Transmit Store Forward
1198
  * @{
1199
  */
1200
#define ETH_TRANSMITSTOREFORWARD_ENABLE     0x00200000U
1201
#define ETH_TRANSMITSTOREFORWARD_DISABLE    0x00000000U
1202
/**
1203
  * @}
1204
  */
1205
 
1206
/** @defgroup ETH_Transmit_Threshold_Control ETH Transmit Threshold Control
1207
  * @{
1208
  */
1209
#define ETH_TRANSMITTHRESHOLDCONTROL_64BYTES     0x00000000U  /*!< threshold level of the MTL Transmit FIFO is 64 Bytes */
1210
#define ETH_TRANSMITTHRESHOLDCONTROL_128BYTES    0x00004000U  /*!< threshold level of the MTL Transmit FIFO is 128 Bytes */
1211
#define ETH_TRANSMITTHRESHOLDCONTROL_192BYTES    0x00008000U  /*!< threshold level of the MTL Transmit FIFO is 192 Bytes */
1212
#define ETH_TRANSMITTHRESHOLDCONTROL_256BYTES    0x0000C000U  /*!< threshold level of the MTL Transmit FIFO is 256 Bytes */
1213
#define ETH_TRANSMITTHRESHOLDCONTROL_40BYTES     0x00010000U  /*!< threshold level of the MTL Transmit FIFO is 40 Bytes */
1214
#define ETH_TRANSMITTHRESHOLDCONTROL_32BYTES     0x00014000U  /*!< threshold level of the MTL Transmit FIFO is 32 Bytes */
1215
#define ETH_TRANSMITTHRESHOLDCONTROL_24BYTES     0x00018000U  /*!< threshold level of the MTL Transmit FIFO is 24 Bytes */
1216
#define ETH_TRANSMITTHRESHOLDCONTROL_16BYTES     0x0001C000U  /*!< threshold level of the MTL Transmit FIFO is 16 Bytes */
1217
/**
1218
  * @}
1219
  */
1220
 
1221
/** @defgroup ETH_Forward_Error_Frames ETH Forward Error Frames
1222
  * @{
1223
  */
1224
#define ETH_FORWARDERRORFRAMES_ENABLE       0x00000080U
1225
#define ETH_FORWARDERRORFRAMES_DISABLE      0x00000000U
1226
/**
1227
  * @}
1228
  */
1229
 
1230
/** @defgroup ETH_Forward_Undersized_Good_Frames ETH Forward Undersized Good Frames
1231
  * @{
1232
  */
1233
#define ETH_FORWARDUNDERSIZEDGOODFRAMES_ENABLE   0x00000040U
1234
#define ETH_FORWARDUNDERSIZEDGOODFRAMES_DISABLE  0x00000000U
1235
/**
1236
  * @}
1237
  */
1238
 
1239
/** @defgroup ETH_Receive_Threshold_Control ETH Receive Threshold Control
1240
  * @{
1241
  */
1242
#define ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES      0x00000000U  /*!< threshold level of the MTL Receive FIFO is 64 Bytes */
1243
#define ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES      0x00000008U  /*!< threshold level of the MTL Receive FIFO is 32 Bytes */
1244
#define ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES      0x00000010U  /*!< threshold level of the MTL Receive FIFO is 96 Bytes */
1245
#define ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES     0x00000018U  /*!< threshold level of the MTL Receive FIFO is 128 Bytes */
1246
/**
1247
  * @}
1248
  */
1249
 
1250
/** @defgroup ETH_Second_Frame_Operate ETH Second Frame Operate
1251
  * @{
1252
  */
1253
#define ETH_SECONDFRAMEOPERARTE_ENABLE       0x00000004U
1254
#define ETH_SECONDFRAMEOPERARTE_DISABLE      0x00000000U
1255
/**
1256
  * @}
1257
  */
1258
 
1259
/** @defgroup ETH_Address_Aligned_Beats ETH Address Aligned Beats
1260
  * @{
1261
  */
1262
#define ETH_ADDRESSALIGNEDBEATS_ENABLE      0x02000000U
1263
#define ETH_ADDRESSALIGNEDBEATS_DISABLE     0x00000000U
1264
/**
1265
  * @}
1266
  */
1267
 
1268
/** @defgroup ETH_Fixed_Burst ETH Fixed Burst
1269
  * @{
1270
  */
1271
#define ETH_FIXEDBURST_ENABLE     0x00010000U
1272
#define ETH_FIXEDBURST_DISABLE    0x00000000U
1273
/**
1274
  * @}
1275
  */
1276
 
1277
/** @defgroup ETH_Rx_DMA_Burst_Length ETH Rx DMA Burst Length
1278
  * @{
1279
  */
1280
#define ETH_RXDMABURSTLENGTH_1BEAT          0x00020000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 1 */
1281
#define ETH_RXDMABURSTLENGTH_2BEAT          0x00040000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 2 */
1282
#define ETH_RXDMABURSTLENGTH_4BEAT          0x00080000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */
1283
#define ETH_RXDMABURSTLENGTH_8BEAT          0x00100000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */
1284
#define ETH_RXDMABURSTLENGTH_16BEAT         0x00200000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */
1285
#define ETH_RXDMABURSTLENGTH_32BEAT         0x00400000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */
1286
#define ETH_RXDMABURSTLENGTH_4XPBL_4BEAT    0x01020000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */
1287
#define ETH_RXDMABURSTLENGTH_4XPBL_8BEAT    0x01040000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */
1288
#define ETH_RXDMABURSTLENGTH_4XPBL_16BEAT   0x01080000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */
1289
#define ETH_RXDMABURSTLENGTH_4XPBL_32BEAT   0x01100000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */
1290
#define ETH_RXDMABURSTLENGTH_4XPBL_64BEAT   0x01200000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 64 */
1291
#define ETH_RXDMABURSTLENGTH_4XPBL_128BEAT  0x01400000U  /*!< maximum number of beats to be transferred in one RxDMA transaction is 128 */
1292
/**
1293
  * @}
1294
  */
1295
 
1296
/** @defgroup ETH_Tx_DMA_Burst_Length ETH Tx DMA Burst Length
1297
  * @{
1298
  */
1299
#define ETH_TXDMABURSTLENGTH_1BEAT          0x00000100U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
1300
#define ETH_TXDMABURSTLENGTH_2BEAT          0x00000200U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
1301
#define ETH_TXDMABURSTLENGTH_4BEAT          0x00000400U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
1302
#define ETH_TXDMABURSTLENGTH_8BEAT          0x00000800U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
1303
#define ETH_TXDMABURSTLENGTH_16BEAT         0x00001000U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
1304
#define ETH_TXDMABURSTLENGTH_32BEAT         0x00002000U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
1305
#define ETH_TXDMABURSTLENGTH_4XPBL_4BEAT    0x01000100U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
1306
#define ETH_TXDMABURSTLENGTH_4XPBL_8BEAT    0x01000200U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
1307
#define ETH_TXDMABURSTLENGTH_4XPBL_16BEAT   0x01000400U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
1308
#define ETH_TXDMABURSTLENGTH_4XPBL_32BEAT   0x01000800U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
1309
#define ETH_TXDMABURSTLENGTH_4XPBL_64BEAT   0x01001000U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
1310
#define ETH_TXDMABURSTLENGTH_4XPBL_128BEAT  0x01002000U  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
1311
 
1312
/**
1313
  * @}
1314
  */
1315
 
1316
/** @defgroup ETH_DMA_Arbitration ETH DMA Arbitration
1317
  * @{
1318
  */
1319
#define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1   0x00000000U
1320
#define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1   0x00004000U
1321
#define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1   0x00008000U
1322
#define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1   0x0000C000U
1323
#define ETH_DMAARBITRATION_RXPRIORTX             0x00000002U
1324
/**
1325
  * @}
1326
  */
1327
 
1328
/** @defgroup ETH_DMA_Tx_descriptor_segment ETH DMA Tx descriptor segment
1329
  * @{
1330
  */
1331
#define ETH_DMATXDESC_LASTSEGMENTS      0x40000000U  /*!< Last Segment */
1332
#define ETH_DMATXDESC_FIRSTSEGMENT      0x20000000U  /*!< First Segment */
1333
/**
1334
  * @}
1335
  */
1336
 
1337
/** @defgroup ETH_DMA_Tx_descriptor_Checksum_Insertion_Control ETH DMA Tx descriptor Checksum Insertion Control
1338
  * @{
1339
  */
1340
#define ETH_DMATXDESC_CHECKSUMBYPASS             0x00000000U   /*!< Checksum engine bypass */
1341
#define ETH_DMATXDESC_CHECKSUMIPV4HEADER         0x00400000U   /*!< IPv4 header checksum insertion  */
1342
#define ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT  0x00800000U   /*!< TCP/UDP/ICMP checksum insertion. Pseudo header checksum is assumed to be present */
1343
#define ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL     0x00C00000U   /*!< TCP/UDP/ICMP checksum fully in hardware including pseudo header */
1344
/**
1345
  * @}
1346
  */
1347
 
1348
/** @defgroup ETH_DMA_Rx_descriptor_buffers ETH DMA Rx descriptor buffers
1349
  * @{
1350
  */
1351
#define ETH_DMARXDESC_BUFFER1     0x00000000U  /*!< DMA Rx Desc Buffer1 */
1352
#define ETH_DMARXDESC_BUFFER2     0x00000001U  /*!< DMA Rx Desc Buffer2 */
1353
/**
1354
  * @}
1355
  */
1356
 
1357
/** @defgroup ETH_PMT_Flags ETH PMT Flags
1358
  * @{
1359
  */
1360
#define ETH_PMT_FLAG_WUFFRPR      0x80000000U  /*!< Wake-Up Frame Filter Register Pointer Reset */
1361
#define ETH_PMT_FLAG_WUFR         0x00000040U  /*!< Wake-Up Frame Received */
1362
#define ETH_PMT_FLAG_MPR          0x00000020U  /*!< Magic Packet Received */
1363
/**
1364
  * @}
1365
  */
1366
 
1367
/** @defgroup ETH_MMC_Tx_Interrupts ETH MMC Tx Interrupts
1368
  * @{
1369
  */
1370
#define ETH_MMC_IT_TGF       0x00200000U  /*!< When Tx good frame counter reaches half the maximum value */
1371
#define ETH_MMC_IT_TGFMSC    0x00008000U  /*!< When Tx good multi col counter reaches half the maximum value */
1372
#define ETH_MMC_IT_TGFSC     0x00004000U  /*!< When Tx good single col counter reaches half the maximum value */
1373
/**
1374
  * @}
1375
  */
1376
 
1377
/** @defgroup ETH_MMC_Rx_Interrupts ETH MMC Rx Interrupts
1378
  * @{
1379
  */
1380
#define ETH_MMC_IT_RGUF      0x10020000U  /*!< When Rx good unicast frames counter reaches half the maximum value */
1381
#define ETH_MMC_IT_RFAE      0x10000040U  /*!< When Rx alignment error counter reaches half the maximum value */
1382
#define ETH_MMC_IT_RFCE      0x10000020U  /*!< When Rx crc error counter reaches half the maximum value */
1383
/**
1384
  * @}
1385
  */
1386
 
1387
/** @defgroup ETH_MAC_Flags ETH MAC Flags
1388
  * @{
1389
  */
1390
#define ETH_MAC_FLAG_TST     0x00000200U  /*!< Time stamp trigger flag (on MAC) */
1391
#define ETH_MAC_FLAG_MMCT    0x00000040U  /*!< MMC transmit flag  */
1392
#define ETH_MAC_FLAG_MMCR    0x00000020U  /*!< MMC receive flag */
1393
#define ETH_MAC_FLAG_MMC     0x00000010U  /*!< MMC flag (on MAC) */
1394
#define ETH_MAC_FLAG_PMT     0x00000008U  /*!< PMT flag (on MAC) */
1395
/**
1396
  * @}
1397
  */
1398
 
1399
/** @defgroup ETH_DMA_Flags ETH DMA Flags
1400
  * @{
1401
  */
1402
#define ETH_DMA_FLAG_TST               0x20000000U  /*!< Time-stamp trigger interrupt (on DMA) */
1403
#define ETH_DMA_FLAG_PMT               0x10000000U  /*!< PMT interrupt (on DMA) */
1404
#define ETH_DMA_FLAG_MMC               0x08000000U  /*!< MMC interrupt (on DMA) */
1405
#define ETH_DMA_FLAG_DATATRANSFERERROR 0x00800000U  /*!< Error bits 0-Rx DMA, 1-Tx DMA */
1406
#define ETH_DMA_FLAG_READWRITEERROR    0x01000000U  /*!< Error bits 0-write transfer, 1-read transfer */
1407
#define ETH_DMA_FLAG_ACCESSERROR       0x02000000U  /*!< Error bits 0-data buffer, 1-desc. access */
1408
#define ETH_DMA_FLAG_NIS               0x00010000U  /*!< Normal interrupt summary flag */
1409
#define ETH_DMA_FLAG_AIS               0x00008000U  /*!< Abnormal interrupt summary flag */
1410
#define ETH_DMA_FLAG_ER                0x00004000U  /*!< Early receive flag */
1411
#define ETH_DMA_FLAG_FBE               0x00002000U  /*!< Fatal bus error flag */
1412
#define ETH_DMA_FLAG_ET                0x00000400U  /*!< Early transmit flag */
1413
#define ETH_DMA_FLAG_RWT               0x00000200U  /*!< Receive watchdog timeout flag */
1414
#define ETH_DMA_FLAG_RPS               0x00000100U  /*!< Receive process stopped flag */
1415
#define ETH_DMA_FLAG_RBU               0x00000080U  /*!< Receive buffer unavailable flag */
1416
#define ETH_DMA_FLAG_R                 0x00000040U  /*!< Receive flag */
1417
#define ETH_DMA_FLAG_TU                0x00000020U  /*!< Underflow flag */
1418
#define ETH_DMA_FLAG_RO                0x00000010U  /*!< Overflow flag */
1419
#define ETH_DMA_FLAG_TJT               0x00000008U  /*!< Transmit jabber timeout flag */
1420
#define ETH_DMA_FLAG_TBU               0x00000004U  /*!< Transmit buffer unavailable flag */
1421
#define ETH_DMA_FLAG_TPS               0x00000002U  /*!< Transmit process stopped flag */
1422
#define ETH_DMA_FLAG_T                 0x00000001U  /*!< Transmit flag */
1423
/**
1424
  * @}
1425
  */
1426
 
1427
/** @defgroup ETH_MAC_Interrupts ETH MAC Interrupts
1428
  * @{
1429
  */
1430
#define ETH_MAC_IT_TST       0x00000200U  /*!< Time stamp trigger interrupt (on MAC) */
1431
#define ETH_MAC_IT_MMCT      0x00000040U  /*!< MMC transmit interrupt */
1432
#define ETH_MAC_IT_MMCR      0x00000020U  /*!< MMC receive interrupt */
1433
#define ETH_MAC_IT_MMC       0x00000010U  /*!< MMC interrupt (on MAC) */
1434
#define ETH_MAC_IT_PMT       0x00000008U  /*!< PMT interrupt (on MAC) */
1435
/**
1436
  * @}
1437
  */
1438
 
1439
/** @defgroup ETH_DMA_Interrupts ETH DMA Interrupts
1440
  * @{
1441
  */
1442
#define ETH_DMA_IT_TST       0x20000000U  /*!< Time-stamp trigger interrupt (on DMA) */
1443
#define ETH_DMA_IT_PMT       0x10000000U  /*!< PMT interrupt (on DMA) */
1444
#define ETH_DMA_IT_MMC       0x08000000U  /*!< MMC interrupt (on DMA) */
1445
#define ETH_DMA_IT_NIS       0x00010000U  /*!< Normal interrupt summary */
1446
#define ETH_DMA_IT_AIS       0x00008000U  /*!< Abnormal interrupt summary */
1447
#define ETH_DMA_IT_ER        0x00004000U  /*!< Early receive interrupt */
1448
#define ETH_DMA_IT_FBE       0x00002000U  /*!< Fatal bus error interrupt */
1449
#define ETH_DMA_IT_ET        0x00000400U  /*!< Early transmit interrupt */
1450
#define ETH_DMA_IT_RWT       0x00000200U  /*!< Receive watchdog timeout interrupt */
1451
#define ETH_DMA_IT_RPS       0x00000100U  /*!< Receive process stopped interrupt */
1452
#define ETH_DMA_IT_RBU       0x00000080U  /*!< Receive buffer unavailable interrupt */
1453
#define ETH_DMA_IT_R         0x00000040U  /*!< Receive interrupt */
1454
#define ETH_DMA_IT_TU        0x00000020U  /*!< Underflow interrupt */
1455
#define ETH_DMA_IT_RO        0x00000010U  /*!< Overflow interrupt */
1456
#define ETH_DMA_IT_TJT       0x00000008U  /*!< Transmit jabber timeout interrupt */
1457
#define ETH_DMA_IT_TBU       0x00000004U  /*!< Transmit buffer unavailable interrupt */
1458
#define ETH_DMA_IT_TPS       0x00000002U  /*!< Transmit process stopped interrupt */
1459
#define ETH_DMA_IT_T         0x00000001U  /*!< Transmit interrupt */
1460
/**
1461
  * @}
1462
  */
1463
 
1464
/** @defgroup ETH_DMA_transmit_process_state ETH DMA transmit process state
1465
  * @{
1466
  */
1467
#define ETH_DMA_TRANSMITPROCESS_STOPPED     0x00000000U  /*!< Stopped - Reset or Stop Tx Command issued */
1468
#define ETH_DMA_TRANSMITPROCESS_FETCHING    0x00100000U  /*!< Running - fetching the Tx descriptor */
1469
#define ETH_DMA_TRANSMITPROCESS_WAITING     0x00200000U  /*!< Running - waiting for status */
1470
#define ETH_DMA_TRANSMITPROCESS_READING     0x00300000U  /*!< Running - reading the data from host memory */
1471
#define ETH_DMA_TRANSMITPROCESS_SUSPENDED   0x00600000U  /*!< Suspended - Tx Descriptor unavailable */
1472
#define ETH_DMA_TRANSMITPROCESS_CLOSING     0x00700000U  /*!< Running - closing Rx descriptor */
1473
 
1474
/**
1475
  * @}
1476
  */
1477
 
1478
 
1479
/** @defgroup ETH_DMA_receive_process_state ETH DMA receive process state
1480
  * @{
1481
  */
1482
#define ETH_DMA_RECEIVEPROCESS_STOPPED      0x00000000U  /*!< Stopped - Reset or Stop Rx Command issued */
1483
#define ETH_DMA_RECEIVEPROCESS_FETCHING     0x00020000U  /*!< Running - fetching the Rx descriptor */
1484
#define ETH_DMA_RECEIVEPROCESS_WAITING      0x00060000U  /*!< Running - waiting for packet */
1485
#define ETH_DMA_RECEIVEPROCESS_SUSPENDED    0x00080000U  /*!< Suspended - Rx Descriptor unavailable */
1486
#define ETH_DMA_RECEIVEPROCESS_CLOSING      0x000A0000U  /*!< Running - closing descriptor */
1487
#define ETH_DMA_RECEIVEPROCESS_QUEUING      0x000E0000U  /*!< Running - queuing the receive frame into host memory */
1488
 
1489
/**
1490
  * @}
1491
  */
1492
 
1493
/** @defgroup ETH_DMA_overflow ETH DMA overflow
1494
  * @{
1495
  */
1496
#define ETH_DMA_OVERFLOW_RXFIFOCOUNTER      0x10000000U  /*!< Overflow bit for FIFO overflow counter */
1497
#define ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER 0x00010000U  /*!< Overflow bit for missed frame counter */
1498
/**
1499
  * @}
1500
  */
1501
 
1502
/** @defgroup ETH_EXTI_LINE_WAKEUP ETH EXTI LINE WAKEUP
1503
  * @{
1504
  */
1505
#define ETH_EXTI_LINE_WAKEUP              0x00080000U  /*!< External interrupt line 19 Connected to the ETH EXTI Line */
1506
 
1507
/**
1508
  * @}
1509
  */
1510
 
1511
/**
1512
  * @}
1513
  */
1514
 
1515
/* Exported macro ------------------------------------------------------------*/
1516
/** @defgroup ETH_Exported_Macros ETH Exported Macros
1517
 *  @brief macros to handle interrupts and specific clock configurations
1518
 * @{
1519
 */
1520
 
1521
/** @brief Reset ETH handle state
1522
  * @param  __HANDLE__: specifies the ETH handle.
1523
  * @retval None
1524
  */
1525
#define __HAL_ETH_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_ETH_STATE_RESET)
1526
 
1527
/**
1528
  * @brief  Checks whether the specified ETHERNET DMA Tx Desc flag is set or not.
1529
  * @param  __HANDLE__: ETH Handle
1530
  * @param  __FLAG__: specifies the flag of TDES0 to check.
1531
  * @retval the ETH_DMATxDescFlag (SET or RESET).
1532
  */
1533
#define __HAL_ETH_DMATXDESC_GET_FLAG(__HANDLE__, __FLAG__)             ((__HANDLE__)->TxDesc->Status & (__FLAG__) == (__FLAG__))
1534
 
1535
/**
1536
  * @brief  Checks whether the specified ETHERNET DMA Rx Desc flag is set or not.
1537
  * @param  __HANDLE__: ETH Handle
1538
  * @param  __FLAG__: specifies the flag of RDES0 to check.
1539
  * @retval the ETH_DMATxDescFlag (SET or RESET).
1540
  */
1541
#define __HAL_ETH_DMARXDESC_GET_FLAG(__HANDLE__, __FLAG__)             ((__HANDLE__)->RxDesc->Status & (__FLAG__) == (__FLAG__))
1542
 
1543
/**
1544
  * @brief  Enables the specified DMA Rx Desc receive interrupt.
1545
  * @param  __HANDLE__: ETH Handle
1546
  * @retval None
1547
  */
1548
#define __HAL_ETH_DMARXDESC_ENABLE_IT(__HANDLE__)                          ((__HANDLE__)->RxDesc->ControlBufferSize &=(~(uint32_t)ETH_DMARXDESC_DIC))
1549
 
1550
/**
1551
  * @brief  Disables the specified DMA Rx Desc receive interrupt.
1552
  * @param  __HANDLE__: ETH Handle
1553
  * @retval None
1554
  */
1555
#define __HAL_ETH_DMARXDESC_DISABLE_IT(__HANDLE__)                         ((__HANDLE__)->RxDesc->ControlBufferSize |= ETH_DMARXDESC_DIC)
1556
 
1557
/**
1558
  * @brief  Set the specified DMA Rx Desc Own bit.
1559
  * @param  __HANDLE__: ETH Handle
1560
  * @retval None
1561
  */
1562
#define __HAL_ETH_DMARXDESC_SET_OWN_BIT(__HANDLE__)                           ((__HANDLE__)->RxDesc->Status |= ETH_DMARXDESC_OWN)
1563
 
1564
/**
1565
  * @brief  Returns the specified ETHERNET DMA Tx Desc collision count.
1566
  * @param  __HANDLE__: ETH Handle
1567
  * @retval The Transmit descriptor collision counter value.
1568
  */
1569
#define __HAL_ETH_DMATXDESC_GET_COLLISION_COUNT(__HANDLE__)                   (((__HANDLE__)->TxDesc->Status & ETH_DMATXDESC_CC) >> ETH_DMATXDESC_COLLISION_COUNTSHIFT)
1570
 
1571
/**
1572
  * @brief  Set the specified DMA Tx Desc Own bit.
1573
  * @param  __HANDLE__: ETH Handle
1574
  * @retval None
1575
  */
1576
#define __HAL_ETH_DMATXDESC_SET_OWN_BIT(__HANDLE__)                       ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_OWN)
1577
 
1578
/**
1579
  * @brief  Enables the specified DMA Tx Desc Transmit interrupt.
1580
  * @param  __HANDLE__: ETH Handle
1581
  * @retval None
1582
  */
1583
#define __HAL_ETH_DMATXDESC_ENABLE_IT(__HANDLE__)                          ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_IC)
1584
 
1585
/**
1586
  * @brief  Disables the specified DMA Tx Desc Transmit interrupt.
1587
  * @param  __HANDLE__: ETH Handle
1588
  * @retval None
1589
  */
1590
#define __HAL_ETH_DMATXDESC_DISABLE_IT(__HANDLE__)                          ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_IC)
1591
 
1592
/**
1593
  * @brief  Selects the specified ETHERNET DMA Tx Desc Checksum Insertion.
1594
  * @param  __HANDLE__: ETH Handle
1595
  * @param  __CHECKSUM__: specifies is the DMA Tx desc checksum insertion.
1596
  *   This parameter can be one of the following values:
1597
  *     @arg ETH_DMATXDESC_CHECKSUMBYPASS : Checksum bypass
1598
  *     @arg ETH_DMATXDESC_CHECKSUMIPV4HEADER : IPv4 header checksum
1599
  *     @arg ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT : TCP/UDP/ICMP checksum. Pseudo header checksum is assumed to be present
1600
  *     @arg ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL : TCP/UDP/ICMP checksum fully in hardware including pseudo header
1601
  * @retval None
1602
  */
1603
#define __HAL_ETH_DMATXDESC_CHECKSUM_INSERTION(__HANDLE__, __CHECKSUM__)     ((__HANDLE__)->TxDesc->Status |= (__CHECKSUM__))
1604
 
1605
/**
1606
  * @brief  Enables the DMA Tx Desc CRC.
1607
  * @param  __HANDLE__: ETH Handle
1608
  * @retval None
1609
  */
1610
#define __HAL_ETH_DMATXDESC_CRC_ENABLE(__HANDLE__)                          ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_DC)
1611
 
1612
/**
1613
  * @brief  Disables the DMA Tx Desc CRC.
1614
  * @param  __HANDLE__: ETH Handle
1615
  * @retval None
1616
  */
1617
#define __HAL_ETH_DMATXDESC_CRC_DISABLE(__HANDLE__)                         ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_DC)
1618
 
1619
/**
1620
  * @brief  Enables the DMA Tx Desc padding for frame shorter than 64 bytes.
1621
  * @param  __HANDLE__: ETH Handle
1622
  * @retval None
1623
  */
1624
#define __HAL_ETH_DMATXDESC_SHORT_FRAME_PADDING_ENABLE(__HANDLE__)            ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_DP)
1625
 
1626
/**
1627
  * @brief  Disables the DMA Tx Desc padding for frame shorter than 64 bytes.
1628
  * @param  __HANDLE__: ETH Handle
1629
  * @retval None
1630
  */
1631
#define __HAL_ETH_DMATXDESC_SHORT_FRAME_PADDING_DISABLE(__HANDLE__)           ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_DP)
1632
 
1633
/**
1634
 * @brief  Enables the specified ETHERNET MAC interrupts.
1635
  * @param  __HANDLE__   : ETH Handle
1636
  * @param  __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be
1637
  *   enabled or disabled.
1638
  *   This parameter can be any combination of the following values:
1639
  *     @arg ETH_MAC_IT_TST : Time stamp trigger interrupt
1640
  *     @arg ETH_MAC_IT_PMT : PMT interrupt
1641
  * @retval None
1642
  */
1643
#define __HAL_ETH_MAC_ENABLE_IT(__HANDLE__, __INTERRUPT__)                 ((__HANDLE__)->Instance->MACIMR |= (__INTERRUPT__))
1644
 
1645
/**
1646
  * @brief  Disables the specified ETHERNET MAC interrupts.
1647
  * @param  __HANDLE__   : ETH Handle
1648
  * @param  __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be
1649
  *   enabled or disabled.
1650
  *   This parameter can be any combination of the following values:
1651
  *     @arg ETH_MAC_IT_TST : Time stamp trigger interrupt
1652
  *     @arg ETH_MAC_IT_PMT : PMT interrupt
1653
  * @retval None
1654
  */
1655
#define __HAL_ETH_MAC_DISABLE_IT(__HANDLE__, __INTERRUPT__)                ((__HANDLE__)->Instance->MACIMR &= ~(__INTERRUPT__))
1656
 
1657
/**
1658
  * @brief  Initiate a Pause Control Frame (Full-duplex only).
1659
  * @param  __HANDLE__: ETH Handle
1660
  * @retval None
1661
  */
1662
#define __HAL_ETH_INITIATE_PAUSE_CONTROL_FRAME(__HANDLE__)              ((__HANDLE__)->Instance->MACFCR |= ETH_MACFCR_FCBBPA)
1663
 
1664
/**
1665
  * @brief  Checks whether the ETHERNET flow control busy bit is set or not.
1666
  * @param  __HANDLE__: ETH Handle
1667
  * @retval The new state of flow control busy status bit (SET or RESET).
1668
  */
1669
#define __HAL_ETH_GET_FLOW_CONTROL_BUSY_STATUS(__HANDLE__)               (((__HANDLE__)->Instance->MACFCR & ETH_MACFCR_FCBBPA) == ETH_MACFCR_FCBBPA)
1670
 
1671
/**
1672
  * @brief  Enables the MAC Back Pressure operation activation (Half-duplex only).
1673
  * @param  __HANDLE__: ETH Handle
1674
  * @retval None
1675
  */
1676
#define __HAL_ETH_BACK_PRESSURE_ACTIVATION_ENABLE(__HANDLE__)          ((__HANDLE__)->Instance->MACFCR |= ETH_MACFCR_FCBBPA)
1677
 
1678
/**
1679
  * @brief  Disables the MAC BackPressure operation activation (Half-duplex only).
1680
  * @param  __HANDLE__: ETH Handle
1681
  * @retval None
1682
  */
1683
#define __HAL_ETH_BACK_PRESSURE_ACTIVATION_DISABLE(__HANDLE__)         ((__HANDLE__)->Instance->MACFCR &= ~ETH_MACFCR_FCBBPA)
1684
 
1685
/**
1686
  * @brief  Checks whether the specified ETHERNET MAC flag is set or not.
1687
  * @param  __HANDLE__: ETH Handle
1688
  * @param  __FLAG__: specifies the flag to check.
1689
  *   This parameter can be one of the following values:
1690
  *     @arg ETH_MAC_FLAG_TST  : Time stamp trigger flag
1691
  *     @arg ETH_MAC_FLAG_MMCT : MMC transmit flag
1692
  *     @arg ETH_MAC_FLAG_MMCR : MMC receive flag
1693
  *     @arg ETH_MAC_FLAG_MMC  : MMC flag
1694
  *     @arg ETH_MAC_FLAG_PMT  : PMT flag
1695
  * @retval The state of ETHERNET MAC flag.
1696
  */
1697
#define __HAL_ETH_MAC_GET_FLAG(__HANDLE__, __FLAG__)                   (((__HANDLE__)->Instance->MACSR &( __FLAG__)) == ( __FLAG__))
1698
 
1699
/**
1700
  * @brief  Enables the specified ETHERNET DMA interrupts.
1701
  * @param  __HANDLE__   : ETH Handle
1702
  * @param  __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be
1703
  *   enabled @ref ETH_DMA_Interrupts
1704
  * @retval None
1705
  */
1706
#define __HAL_ETH_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__)                 ((__HANDLE__)->Instance->DMAIER |= (__INTERRUPT__))
1707
 
1708
/**
1709
  * @brief  Disables the specified ETHERNET DMA interrupts.
1710
  * @param  __HANDLE__   : ETH Handle
1711
  * @param  __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be
1712
  *   disabled. @ref ETH_DMA_Interrupts
1713
  * @retval None
1714
  */
1715
#define __HAL_ETH_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__)                ((__HANDLE__)->Instance->DMAIER &= ~(__INTERRUPT__))
1716
 
1717
/**
1718
  * @brief  Clears the ETHERNET DMA IT pending bit.
1719
  * @param  __HANDLE__   : ETH Handle
1720
  * @param  __INTERRUPT__: specifies the interrupt pending bit to clear. @ref ETH_DMA_Interrupts
1721
  * @retval None
1722
  */
1723
#define __HAL_ETH_DMA_CLEAR_IT(__HANDLE__, __INTERRUPT__)      ((__HANDLE__)->Instance->DMASR =(__INTERRUPT__))
1724
 
1725
/**
1726
  * @brief  Checks whether the specified ETHERNET DMA flag is set or not.
1727
* @param  __HANDLE__: ETH Handle
1728
  * @param  __FLAG__: specifies the flag to check. @ref ETH_DMA_Flags
1729
  * @retval The new state of ETH_DMA_FLAG (SET or RESET).
1730
  */
1731
#define __HAL_ETH_DMA_GET_FLAG(__HANDLE__, __FLAG__)                   (((__HANDLE__)->Instance->DMASR &( __FLAG__)) == ( __FLAG__))
1732
 
1733
/**
1734
  * @brief  Checks whether the specified ETHERNET DMA flag is set or not.
1735
  * @param  __HANDLE__: ETH Handle
1736
  * @param  __FLAG__: specifies the flag to clear. @ref ETH_DMA_Flags
1737
  * @retval The new state of ETH_DMA_FLAG (SET or RESET).
1738
  */
1739
#define __HAL_ETH_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__)                 ((__HANDLE__)->Instance->DMASR = (__FLAG__))
1740
 
1741
/**
1742
  * @brief  Checks whether the specified ETHERNET DMA overflow flag is set or not.
1743
  * @param  __HANDLE__: ETH Handle
1744
  * @param  __OVERFLOW__: specifies the DMA overflow flag to check.
1745
  *   This parameter can be one of the following values:
1746
  *     @arg ETH_DMA_OVERFLOW_RXFIFOCOUNTER : Overflow for FIFO Overflows Counter
1747
  *     @arg ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER : Overflow for Buffer Unavailable Missed Frame Counter
1748
  * @retval The state of ETHERNET DMA overflow Flag (SET or RESET).
1749
  */
1750
#define __HAL_ETH_GET_DMA_OVERFLOW_STATUS(__HANDLE__, __OVERFLOW__)       (((__HANDLE__)->Instance->DMAMFBOCR & (__OVERFLOW__)) == (__OVERFLOW__))
1751
 
1752
/**
1753
  * @brief  Set the DMA Receive status watchdog timer register value
1754
  * @param  __HANDLE__: ETH Handle
1755
  * @param  __VALUE__: DMA Receive status watchdog timer register value
1756
  * @retval None
1757
  */
1758
#define __HAL_ETH_SET_RECEIVE_WATCHDOG_TIMER(__HANDLE__, __VALUE__)       ((__HANDLE__)->Instance->DMARSWTR = (__VALUE__))
1759
 
1760
/**
1761
  * @brief  Enables any unicast packet filtered by the MAC address
1762
  *   recognition to be a wake-up frame.
1763
  * @param  __HANDLE__: ETH Handle.
1764
  * @retval None
1765
  */
1766
#define __HAL_ETH_GLOBAL_UNICAST_WAKEUP_ENABLE(__HANDLE__)               ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_GU)
1767
 
1768
/**
1769
  * @brief  Disables any unicast packet filtered by the MAC address
1770
  *   recognition to be a wake-up frame.
1771
  * @param  __HANDLE__: ETH Handle.
1772
  * @retval None
1773
  */
1774
#define __HAL_ETH_GLOBAL_UNICAST_WAKEUP_DISABLE(__HANDLE__)              ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_GU)
1775
 
1776
/**
1777
  * @brief  Enables the MAC Wake-Up Frame Detection.
1778
  * @param  __HANDLE__: ETH Handle.
1779
  * @retval None
1780
  */
1781
#define __HAL_ETH_WAKEUP_FRAME_DETECTION_ENABLE(__HANDLE__)              ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_WFE)
1782
 
1783
/**
1784
  * @brief  Disables the MAC Wake-Up Frame Detection.
1785
  * @param  __HANDLE__: ETH Handle.
1786
  * @retval None
1787
  */
1788
#define __HAL_ETH_WAKEUP_FRAME_DETECTION_DISABLE(__HANDLE__)             ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_WFE)
1789
 
1790
/**
1791
  * @brief  Enables the MAC Magic Packet Detection.
1792
  * @param  __HANDLE__: ETH Handle.
1793
  * @retval None
1794
  */
1795
#define __HAL_ETH_MAGIC_PACKET_DETECTION_ENABLE(__HANDLE__)              ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_MPE)
1796
 
1797
/**
1798
  * @brief  Disables the MAC Magic Packet Detection.
1799
  * @param  __HANDLE__: ETH Handle.
1800
  * @retval None
1801
  */
1802
#define __HAL_ETH_MAGIC_PACKET_DETECTION_DISABLE(__HANDLE__)             ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_WFE)
1803
 
1804
/**
1805
  * @brief  Enables the MAC Power Down.
1806
  * @param  __HANDLE__: ETH Handle
1807
  * @retval None
1808
  */
1809
#define __HAL_ETH_POWER_DOWN_ENABLE(__HANDLE__)                         ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_PD)
1810
 
1811
/**
1812
  * @brief  Disables the MAC Power Down.
1813
  * @param  __HANDLE__: ETH Handle
1814
  * @retval None
1815
  */
1816
#define __HAL_ETH_POWER_DOWN_DISABLE(__HANDLE__)                        ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_PD)
1817
 
1818
/**
1819
  * @brief  Checks whether the specified ETHERNET PMT flag is set or not.
1820
  * @param  __HANDLE__: ETH Handle.
1821
  * @param  __FLAG__: specifies the flag to check.
1822
  *   This parameter can be one of the following values:
1823
  *     @arg ETH_PMT_FLAG_WUFFRPR : Wake-Up Frame Filter Register Pointer Reset
1824
  *     @arg ETH_PMT_FLAG_WUFR    : Wake-Up Frame Received
1825
  *     @arg ETH_PMT_FLAG_MPR     : Magic Packet Received
1826
  * @retval The new state of ETHERNET PMT Flag (SET or RESET).
1827
  */
1828
#define __HAL_ETH_GET_PMT_FLAG_STATUS(__HANDLE__, __FLAG__)               (((__HANDLE__)->Instance->MACPMTCSR &( __FLAG__)) == ( __FLAG__))
1829
 
1830
/**
1831
  * @brief  Preset and Initialize the MMC counters to almost-full value: 0xFFFF_FFF0 (full - 16)
1832
  * @param   __HANDLE__: ETH Handle.
1833
  * @retval None
1834
  */
1835
#define __HAL_ETH_MMC_COUNTER_FULL_PRESET(__HANDLE__)                     ((__HANDLE__)->Instance->MMCCR |= (ETH_MMCCR_MCFHP | ETH_MMCCR_MCP))
1836
 
1837
/**
1838
  * @brief  Preset and Initialize the MMC counters to almost-half value: 0x7FFF_FFF0 (half - 16)
1839
  * @param  __HANDLE__: ETH Handle.
1840
  * @retval None
1841
  */
1842
#define __HAL_ETH_MMC_COUNTER_HALF_PRESET(__HANDLE__)                     do{(__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_MCFHP;\
1843
                                                                          (__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_MCP;} while(0U)
1844
 
1845
/**
1846
  * @brief  Enables the MMC Counter Freeze.
1847
  * @param  __HANDLE__: ETH Handle.
1848
  * @retval None
1849
  */
1850
#define __HAL_ETH_MMC_COUNTER_FREEZE_ENABLE(__HANDLE__)                  ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_MCF)
1851
 
1852
/**
1853
  * @brief  Disables the MMC Counter Freeze.
1854
  * @param  __HANDLE__: ETH Handle.
1855
  * @retval None
1856
  */
1857
#define __HAL_ETH_MMC_COUNTER_FREEZE_DISABLE(__HANDLE__)                 ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_MCF)
1858
 
1859
/**
1860
  * @brief  Enables the MMC Reset On Read.
1861
  * @param  __HANDLE__: ETH Handle.
1862
  * @retval None
1863
  */
1864
#define __HAL_ETH_ETH_MMC_RESET_ONREAD_ENABLE(__HANDLE__)                ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_ROR)
1865
 
1866
/**
1867
  * @brief  Disables the MMC Reset On Read.
1868
  * @param  __HANDLE__: ETH Handle.
1869
  * @retval None
1870
  */
1871
#define __HAL_ETH_ETH_MMC_RESET_ONREAD_DISABLE(__HANDLE__)               ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_ROR)
1872
 
1873
/**
1874
  * @brief  Enables the MMC Counter Stop Rollover.
1875
  * @param  __HANDLE__: ETH Handle.
1876
  * @retval None
1877
  */
1878
#define __HAL_ETH_ETH_MMC_COUNTER_ROLLOVER_ENABLE(__HANDLE__)            ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_CSR)
1879
 
1880
/**
1881
  * @brief  Disables the MMC Counter Stop Rollover.
1882
  * @param  __HANDLE__: ETH Handle.
1883
  * @retval None
1884
  */
1885
#define __HAL_ETH_ETH_MMC_COUNTER_ROLLOVER_DISABLE(__HANDLE__)           ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_CSR)
1886
 
1887
/**
1888
  * @brief  Resets the MMC Counters.
1889
  * @param   __HANDLE__: ETH Handle.
1890
  * @retval None
1891
  */
1892
#define __HAL_ETH_MMC_COUNTERS_RESET(__HANDLE__)                         ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_CR)
1893
 
1894
/**
1895
  * @brief  Enables the specified ETHERNET MMC Rx interrupts.
1896
  * @param   __HANDLE__: ETH Handle.
1897
  * @param  __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
1898
  *   This parameter can be one of the following values:
1899
  *     @arg ETH_MMC_IT_RGUF  : When Rx good unicast frames counter reaches half the maximum value
1900
  *     @arg ETH_MMC_IT_RFAE  : When Rx alignment error counter reaches half the maximum value
1901
  *     @arg ETH_MMC_IT_RFCE  : When Rx crc error counter reaches half the maximum value
1902
  * @retval None
1903
  */
1904
#define __HAL_ETH_MMC_RX_IT_ENABLE(__HANDLE__, __INTERRUPT__)               (__HANDLE__)->Instance->MMCRIMR &= ~((__INTERRUPT__) & 0xEFFFFFFFU)
1905
/**
1906
  * @brief  Disables the specified ETHERNET MMC Rx interrupts.
1907
  * @param   __HANDLE__: ETH Handle.
1908
  * @param  __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
1909
  *   This parameter can be one of the following values:
1910
  *     @arg ETH_MMC_IT_RGUF  : When Rx good unicast frames counter reaches half the maximum value
1911
  *     @arg ETH_MMC_IT_RFAE  : When Rx alignment error counter reaches half the maximum value
1912
  *     @arg ETH_MMC_IT_RFCE  : When Rx crc error counter reaches half the maximum value
1913
  * @retval None
1914
  */
1915
#define __HAL_ETH_MMC_RX_IT_DISABLE(__HANDLE__, __INTERRUPT__)              (__HANDLE__)->Instance->MMCRIMR |= ((__INTERRUPT__) & 0xEFFFFFFFU)
1916
/**
1917
  * @brief  Enables the specified ETHERNET MMC Tx interrupts.
1918
  * @param   __HANDLE__: ETH Handle.
1919
  * @param  __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
1920
  *   This parameter can be one of the following values:
1921
  *     @arg ETH_MMC_IT_TGF   : When Tx good frame counter reaches half the maximum value
1922
  *     @arg ETH_MMC_IT_TGFMSC: When Tx good multi col counter reaches half the maximum value
1923
  *     @arg ETH_MMC_IT_TGFSC : When Tx good single col counter reaches half the maximum value
1924
  * @retval None
1925
  */
1926
#define __HAL_ETH_MMC_TX_IT_ENABLE(__HANDLE__, __INTERRUPT__)            ((__HANDLE__)->Instance->MMCRIMR &= ~ (__INTERRUPT__))
1927
 
1928
/**
1929
  * @brief  Disables the specified ETHERNET MMC Tx interrupts.
1930
  * @param   __HANDLE__: ETH Handle.
1931
  * @param  __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
1932
  *   This parameter can be one of the following values:
1933
  *     @arg ETH_MMC_IT_TGF   : When Tx good frame counter reaches half the maximum value
1934
  *     @arg ETH_MMC_IT_TGFMSC: When Tx good multi col counter reaches half the maximum value
1935
  *     @arg ETH_MMC_IT_TGFSC : When Tx good single col counter reaches half the maximum value
1936
  * @retval None
1937
  */
1938
#define __HAL_ETH_MMC_TX_IT_DISABLE(__HANDLE__, __INTERRUPT__)           ((__HANDLE__)->Instance->MMCRIMR |= (__INTERRUPT__))
1939
 
1940
/**
1941
  * @brief  Enables the ETH External interrupt line.
1942
  * @retval None
1943
  */
1944
#define __HAL_ETH_WAKEUP_EXTI_ENABLE_IT()    EXTI->IMR |= (ETH_EXTI_LINE_WAKEUP)
1945
 
1946
/**
1947
  * @brief  Disables the ETH External interrupt line.
1948
  * @retval None
1949
  */
1950
#define __HAL_ETH_WAKEUP_EXTI_DISABLE_IT()   EXTI->IMR &= ~(ETH_EXTI_LINE_WAKEUP)
1951
 
1952
/**
1953
  * @brief Enable event on ETH External event line.
1954
  * @retval None.
1955
  */
1956
#define __HAL_ETH_WAKEUP_EXTI_ENABLE_EVENT()  EXTI->EMR |= (ETH_EXTI_LINE_WAKEUP)
1957
 
1958
/**
1959
  * @brief Disable event on ETH External event line
1960
  * @retval None.
1961
  */
1962
#define __HAL_ETH_WAKEUP_EXTI_DISABLE_EVENT() EXTI->EMR &= ~(ETH_EXTI_LINE_WAKEUP)
1963
 
1964
/**
1965
  * @brief  Get flag of the ETH External interrupt line.
1966
  * @retval None
1967
  */
1968
#define __HAL_ETH_WAKEUP_EXTI_GET_FLAG()     EXTI->PR & (ETH_EXTI_LINE_WAKEUP)
1969
 
1970
/**
1971
  * @brief  Clear flag of the ETH External interrupt line.
1972
  * @retval None
1973
  */
1974
#define __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG()   EXTI->PR = (ETH_EXTI_LINE_WAKEUP)
1975
 
1976
/**
1977
  * @brief  Enables rising edge trigger to the ETH External interrupt line.
1978
  * @retval None
1979
  */
1980
#define __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER()  EXTI->RTSR |= ETH_EXTI_LINE_WAKEUP
1981
 
1982
/**
1983
  * @brief  Disables the rising edge trigger to the ETH External interrupt line.
1984
  * @retval None
1985
  */
1986
#define __HAL_ETH_WAKEUP_EXTI_DISABLE_RISING_EDGE_TRIGGER()  EXTI->RTSR &= ~(ETH_EXTI_LINE_WAKEUP)
1987
 
1988
/**
1989
  * @brief  Enables falling edge trigger to the ETH External interrupt line.
1990
  * @retval None
1991
  */
1992
#define __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER()  EXTI->FTSR |= (ETH_EXTI_LINE_WAKEUP)
1993
 
1994
/**
1995
  * @brief  Disables falling edge trigger to the ETH External interrupt line.
1996
  * @retval None
1997
  */
1998
#define __HAL_ETH_WAKEUP_EXTI_DISABLE_FALLING_EDGE_TRIGGER()  EXTI->FTSR &= ~(ETH_EXTI_LINE_WAKEUP)
1999
 
2000
/**
2001
  * @brief  Enables rising/falling edge trigger to the ETH External interrupt line.
2002
  * @retval None
2003
  */
2004
#define __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER()  do{EXTI->RTSR |= ETH_EXTI_LINE_WAKEUP;\
2005
                                                                 EXTI->FTSR |= ETH_EXTI_LINE_WAKEUP;\
2006
                                                                }while(0U)
2007
 
2008
/**
2009
  * @brief  Disables rising/falling edge trigger to the ETH External interrupt line.
2010
  * @retval None
2011
  */
2012
#define __HAL_ETH_WAKEUP_EXTI_DISABLE_FALLINGRISING_TRIGGER() do{EXTI->RTSR &= ~(ETH_EXTI_LINE_WAKEUP);\
2013
                                                                 EXTI->FTSR &= ~(ETH_EXTI_LINE_WAKEUP);\
2014
                                                                }while(0U)
2015
 
2016
/**
2017
  * @brief Generate a Software interrupt on selected EXTI line.
2018
  * @retval None.
2019
  */
2020
#define __HAL_ETH_WAKEUP_EXTI_GENERATE_SWIT()                  EXTI->SWIER|= ETH_EXTI_LINE_WAKEUP
2021
 
2022
/**
2023
  * @}
2024
  */
2025
/* Exported functions --------------------------------------------------------*/
2026
 
2027
/** @addtogroup ETH_Exported_Functions
2028
  * @{
2029
  */
2030
 
2031
/* Initialization and de-initialization functions  ****************************/
2032
 
2033
/** @addtogroup ETH_Exported_Functions_Group1
2034
  * @{
2035
  */
2036
HAL_StatusTypeDef HAL_ETH_Init(ETH_HandleTypeDef *heth);
2037
HAL_StatusTypeDef HAL_ETH_DeInit(ETH_HandleTypeDef *heth);
2038
void HAL_ETH_MspInit(ETH_HandleTypeDef *heth);
2039
void HAL_ETH_MspDeInit(ETH_HandleTypeDef *heth);
2040
HAL_StatusTypeDef HAL_ETH_DMATxDescListInit(ETH_HandleTypeDef *heth, ETH_DMADescTypeDef *DMATxDescTab, uint8_t *TxBuff, uint32_t TxBuffCount);
2041
HAL_StatusTypeDef HAL_ETH_DMARxDescListInit(ETH_HandleTypeDef *heth, ETH_DMADescTypeDef *DMARxDescTab, uint8_t *RxBuff, uint32_t RxBuffCount);
2042
 
2043
/**
2044
  * @}
2045
  */
2046
/* IO operation functions  ****************************************************/
2047
 
2048
/** @addtogroup ETH_Exported_Functions_Group2
2049
  * @{
2050
  */
2051
HAL_StatusTypeDef HAL_ETH_TransmitFrame(ETH_HandleTypeDef *heth, uint32_t FrameLength);
2052
HAL_StatusTypeDef HAL_ETH_GetReceivedFrame(ETH_HandleTypeDef *heth);
2053
/* Communication with PHY functions*/
2054
HAL_StatusTypeDef HAL_ETH_ReadPHYRegister(ETH_HandleTypeDef *heth, uint16_t PHYReg, uint32_t *RegValue);
2055
HAL_StatusTypeDef HAL_ETH_WritePHYRegister(ETH_HandleTypeDef *heth, uint16_t PHYReg, uint32_t RegValue);
2056
/* Non-Blocking mode: Interrupt */
2057
HAL_StatusTypeDef HAL_ETH_GetReceivedFrame_IT(ETH_HandleTypeDef *heth);
2058
void HAL_ETH_IRQHandler(ETH_HandleTypeDef *heth);
2059
/* Callback in non blocking modes (Interrupt) */
2060
void HAL_ETH_TxCpltCallback(ETH_HandleTypeDef *heth);
2061
void HAL_ETH_RxCpltCallback(ETH_HandleTypeDef *heth);
2062
void HAL_ETH_ErrorCallback(ETH_HandleTypeDef *heth);
2063
/**
2064
  * @}
2065
  */
2066
 
2067
/* Peripheral Control functions  **********************************************/
2068
 
2069
/** @addtogroup ETH_Exported_Functions_Group3
2070
  * @{
2071
  */
2072
 
2073
HAL_StatusTypeDef HAL_ETH_Start(ETH_HandleTypeDef *heth);
2074
HAL_StatusTypeDef HAL_ETH_Stop(ETH_HandleTypeDef *heth);
2075
HAL_StatusTypeDef HAL_ETH_ConfigMAC(ETH_HandleTypeDef *heth, ETH_MACInitTypeDef *macconf);
2076
HAL_StatusTypeDef HAL_ETH_ConfigDMA(ETH_HandleTypeDef *heth, ETH_DMAInitTypeDef *dmaconf);
2077
/**
2078
  * @}
2079
  */
2080
 
2081
/* Peripheral State functions  ************************************************/
2082
 
2083
/** @addtogroup ETH_Exported_Functions_Group4
2084
  * @{
2085
  */
2086
HAL_ETH_StateTypeDef HAL_ETH_GetState(ETH_HandleTypeDef *heth);
2087
/**
2088
  * @}
2089
  */
2090
 
2091
/**
2092
  * @}
2093
  */
2094
 
2095
/**
2096
  * @}
2097
  */
2098
 
2099
#endif /* STM32F107xC */
2100
/**
2101
  * @}
2102
  */
2103
 
2104
#ifdef __cplusplus
2105
}
2106
#endif
2107
 
2108
#endif /* __STM32F1xx_HAL_ETH_H */
2109
 
2110
 
2111
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/