Subversion Repositories dashGPS

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2 mjames 1
/**
2
  ******************************************************************************
3
  * @file    stm32_hal_legacy.h
4
  * @author  MCD Application Team
5
  * @brief   This file contains aliases definition for the STM32Cube HAL constants
6
  *          macros and functions maintained for legacy purpose.
7
  ******************************************************************************
8
  * @attention
9
  *
10
  * <h2><center>&copy; Copyright (c) 2019 STMicroelectronics.
11
  * All rights reserved.</center></h2>
12
  *
13
  * This software component is licensed by ST under BSD 3-Clause license,
14
  * the "License"; You may not use this file except in compliance with the
15
  * License. You may obtain a copy of the License at:
16
  *                        opensource.org/licenses/BSD-3-Clause
17
  *
18
  ******************************************************************************
19
  */
20
 
21
/* Define to prevent recursive inclusion -------------------------------------*/
22
#ifndef STM32_HAL_LEGACY
23
#define STM32_HAL_LEGACY
24
 
25
#ifdef __cplusplus
26
 extern "C" {
27
#endif
28
 
29
/* Includes ------------------------------------------------------------------*/
30
/* Exported types ------------------------------------------------------------*/
31
/* Exported constants --------------------------------------------------------*/
32
 
33
/** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
34
  * @{
35
  */
36
#define AES_FLAG_RDERR                  CRYP_FLAG_RDERR
37
#define AES_FLAG_WRERR                  CRYP_FLAG_WRERR
38
#define AES_CLEARFLAG_CCF               CRYP_CLEARFLAG_CCF
39
#define AES_CLEARFLAG_RDERR             CRYP_CLEARFLAG_RDERR
40
#define AES_CLEARFLAG_WRERR             CRYP_CLEARFLAG_WRERR
41
 
42
/**
43
  * @}
44
  */
45
 
46
/** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
47
  * @{
48
  */
49
#define ADC_RESOLUTION12b               ADC_RESOLUTION_12B
50
#define ADC_RESOLUTION10b               ADC_RESOLUTION_10B
51
#define ADC_RESOLUTION8b                ADC_RESOLUTION_8B
52
#define ADC_RESOLUTION6b                ADC_RESOLUTION_6B
53
#define OVR_DATA_OVERWRITTEN            ADC_OVR_DATA_OVERWRITTEN
54
#define OVR_DATA_PRESERVED              ADC_OVR_DATA_PRESERVED
55
#define EOC_SINGLE_CONV                 ADC_EOC_SINGLE_CONV
56
#define EOC_SEQ_CONV                    ADC_EOC_SEQ_CONV
57
#define EOC_SINGLE_SEQ_CONV             ADC_EOC_SINGLE_SEQ_CONV
58
#define REGULAR_GROUP                   ADC_REGULAR_GROUP
59
#define INJECTED_GROUP                  ADC_INJECTED_GROUP
60
#define REGULAR_INJECTED_GROUP          ADC_REGULAR_INJECTED_GROUP
61
#define AWD_EVENT                       ADC_AWD_EVENT
62
#define AWD1_EVENT                      ADC_AWD1_EVENT
63
#define AWD2_EVENT                      ADC_AWD2_EVENT
64
#define AWD3_EVENT                      ADC_AWD3_EVENT
65
#define OVR_EVENT                       ADC_OVR_EVENT
66
#define JQOVF_EVENT                     ADC_JQOVF_EVENT
67
#define ALL_CHANNELS                    ADC_ALL_CHANNELS
68
#define REGULAR_CHANNELS                ADC_REGULAR_CHANNELS
69
#define INJECTED_CHANNELS               ADC_INJECTED_CHANNELS
70
#define SYSCFG_FLAG_SENSOR_ADC          ADC_FLAG_SENSOR
71
#define SYSCFG_FLAG_VREF_ADC            ADC_FLAG_VREFINT
72
#define ADC_CLOCKPRESCALER_PCLK_DIV1    ADC_CLOCK_SYNC_PCLK_DIV1
73
#define ADC_CLOCKPRESCALER_PCLK_DIV2    ADC_CLOCK_SYNC_PCLK_DIV2
74
#define ADC_CLOCKPRESCALER_PCLK_DIV4    ADC_CLOCK_SYNC_PCLK_DIV4
75
#define ADC_CLOCKPRESCALER_PCLK_DIV6    ADC_CLOCK_SYNC_PCLK_DIV6
76
#define ADC_CLOCKPRESCALER_PCLK_DIV8    ADC_CLOCK_SYNC_PCLK_DIV8
77
#define ADC_EXTERNALTRIG0_T6_TRGO       ADC_EXTERNALTRIGCONV_T6_TRGO
78
#define ADC_EXTERNALTRIG1_T21_CC2       ADC_EXTERNALTRIGCONV_T21_CC2
79
#define ADC_EXTERNALTRIG2_T2_TRGO       ADC_EXTERNALTRIGCONV_T2_TRGO
80
#define ADC_EXTERNALTRIG3_T2_CC4        ADC_EXTERNALTRIGCONV_T2_CC4
81
#define ADC_EXTERNALTRIG4_T22_TRGO      ADC_EXTERNALTRIGCONV_T22_TRGO
82
#define ADC_EXTERNALTRIG7_EXT_IT11      ADC_EXTERNALTRIGCONV_EXT_IT11
83
#define ADC_CLOCK_ASYNC                 ADC_CLOCK_ASYNC_DIV1
84
#define ADC_EXTERNALTRIG_EDGE_NONE      ADC_EXTERNALTRIGCONVEDGE_NONE
85
#define ADC_EXTERNALTRIG_EDGE_RISING    ADC_EXTERNALTRIGCONVEDGE_RISING
86
#define ADC_EXTERNALTRIG_EDGE_FALLING   ADC_EXTERNALTRIGCONVEDGE_FALLING
87
#define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
88
#define ADC_SAMPLETIME_2CYCLE_5         ADC_SAMPLETIME_2CYCLES_5
89
 
90
#define HAL_ADC_STATE_BUSY_REG          HAL_ADC_STATE_REG_BUSY
91
#define HAL_ADC_STATE_BUSY_INJ          HAL_ADC_STATE_INJ_BUSY
92
#define HAL_ADC_STATE_EOC_REG           HAL_ADC_STATE_REG_EOC
93
#define HAL_ADC_STATE_EOC_INJ           HAL_ADC_STATE_INJ_EOC
94
#define HAL_ADC_STATE_ERROR             HAL_ADC_STATE_ERROR_INTERNAL
95
#define HAL_ADC_STATE_BUSY              HAL_ADC_STATE_BUSY_INTERNAL
96
#define HAL_ADC_STATE_AWD               HAL_ADC_STATE_AWD1
97
 
98
#if defined(STM32H7)
99
#define ADC_CHANNEL_VBAT_DIV4           ADC_CHANNEL_VBAT
100
#endif /* STM32H7 */
101
/**
102
  * @}
103
  */
104
 
105
/** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
106
  * @{
107
  */
108
 
109
#define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
110
 
111
/**
112
  * @}
113
  */
114
 
115
/** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
116
  * @{
117
  */
118
#define COMP_WINDOWMODE_DISABLED       COMP_WINDOWMODE_DISABLE
119
#define COMP_WINDOWMODE_ENABLED        COMP_WINDOWMODE_ENABLE
120
#define COMP_EXTI_LINE_COMP1_EVENT     COMP_EXTI_LINE_COMP1
121
#define COMP_EXTI_LINE_COMP2_EVENT     COMP_EXTI_LINE_COMP2
122
#define COMP_EXTI_LINE_COMP3_EVENT     COMP_EXTI_LINE_COMP3
123
#define COMP_EXTI_LINE_COMP4_EVENT     COMP_EXTI_LINE_COMP4
124
#define COMP_EXTI_LINE_COMP5_EVENT     COMP_EXTI_LINE_COMP5
125
#define COMP_EXTI_LINE_COMP6_EVENT     COMP_EXTI_LINE_COMP6
126
#define COMP_EXTI_LINE_COMP7_EVENT     COMP_EXTI_LINE_COMP7
127
#if defined(STM32L0)
128
#define COMP_LPTIMCONNECTION_ENABLED   ((uint32_t)0x00000003U)    /*!< COMPX output generic naming: connected to LPTIM input 1 for COMP1, LPTIM input 2 for COMP2 */
129
#endif
130
#define COMP_OUTPUT_COMP6TIM2OCREFCLR  COMP_OUTPUT_COMP6_TIM2OCREFCLR
131
#if defined(STM32F373xC) || defined(STM32F378xx)
132
#define COMP_OUTPUT_TIM3IC1            COMP_OUTPUT_COMP1_TIM3IC1
133
#define COMP_OUTPUT_TIM3OCREFCLR       COMP_OUTPUT_COMP1_TIM3OCREFCLR
134
#endif /* STM32F373xC || STM32F378xx */
135
 
136
#if defined(STM32L0) || defined(STM32L4)
137
#define COMP_WINDOWMODE_ENABLE         COMP_WINDOWMODE_COMP1_INPUT_PLUS_COMMON
138
 
139
#define COMP_NONINVERTINGINPUT_IO1      COMP_INPUT_PLUS_IO1
140
#define COMP_NONINVERTINGINPUT_IO2      COMP_INPUT_PLUS_IO2
141
#define COMP_NONINVERTINGINPUT_IO3      COMP_INPUT_PLUS_IO3
142
#define COMP_NONINVERTINGINPUT_IO4      COMP_INPUT_PLUS_IO4
143
#define COMP_NONINVERTINGINPUT_IO5      COMP_INPUT_PLUS_IO5
144
#define COMP_NONINVERTINGINPUT_IO6      COMP_INPUT_PLUS_IO6
145
 
146
#define COMP_INVERTINGINPUT_1_4VREFINT  COMP_INPUT_MINUS_1_4VREFINT
147
#define COMP_INVERTINGINPUT_1_2VREFINT  COMP_INPUT_MINUS_1_2VREFINT
148
#define COMP_INVERTINGINPUT_3_4VREFINT  COMP_INPUT_MINUS_3_4VREFINT
149
#define COMP_INVERTINGINPUT_VREFINT     COMP_INPUT_MINUS_VREFINT
150
#define COMP_INVERTINGINPUT_DAC1_CH1    COMP_INPUT_MINUS_DAC1_CH1
151
#define COMP_INVERTINGINPUT_DAC1_CH2    COMP_INPUT_MINUS_DAC1_CH2
152
#define COMP_INVERTINGINPUT_DAC1        COMP_INPUT_MINUS_DAC1_CH1
153
#define COMP_INVERTINGINPUT_DAC2        COMP_INPUT_MINUS_DAC1_CH2
154
#define COMP_INVERTINGINPUT_IO1         COMP_INPUT_MINUS_IO1
155
#if defined(STM32L0)
156
/* Issue fixed on STM32L0 COMP driver: only 2 dedicated IO (IO1 and IO2),     */
157
/* IO2 was wrongly assigned to IO shared with DAC and IO3 was corresponding   */
158
/* to the second dedicated IO (only for COMP2).                               */
159
#define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_DAC1_CH2
160
#define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO2
161
#else
162
#define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_IO2
163
#define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO3
164
#endif
165
#define COMP_INVERTINGINPUT_IO4         COMP_INPUT_MINUS_IO4
166
#define COMP_INVERTINGINPUT_IO5         COMP_INPUT_MINUS_IO5
167
 
168
#define COMP_OUTPUTLEVEL_LOW            COMP_OUTPUT_LEVEL_LOW
169
#define COMP_OUTPUTLEVEL_HIGH           COMP_OUTPUT_LEVEL_HIGH
170
 
171
/* Note: Literal "COMP_FLAG_LOCK" kept for legacy purpose.                    */
172
/*       To check COMP lock state, use macro "__HAL_COMP_IS_LOCKED()".        */
173
#if defined(COMP_CSR_LOCK)
174
#define COMP_FLAG_LOCK                 COMP_CSR_LOCK
175
#elif defined(COMP_CSR_COMP1LOCK)
176
#define COMP_FLAG_LOCK                 COMP_CSR_COMP1LOCK
177
#elif defined(COMP_CSR_COMPxLOCK)
178
#define COMP_FLAG_LOCK                 COMP_CSR_COMPxLOCK
179
#endif
180
 
181
#if defined(STM32L4)
182
#define COMP_BLANKINGSRCE_TIM1OC5        COMP_BLANKINGSRC_TIM1_OC5_COMP1
183
#define COMP_BLANKINGSRCE_TIM2OC3        COMP_BLANKINGSRC_TIM2_OC3_COMP1
184
#define COMP_BLANKINGSRCE_TIM3OC3        COMP_BLANKINGSRC_TIM3_OC3_COMP1
185
#define COMP_BLANKINGSRCE_TIM3OC4        COMP_BLANKINGSRC_TIM3_OC4_COMP2
186
#define COMP_BLANKINGSRCE_TIM8OC5        COMP_BLANKINGSRC_TIM8_OC5_COMP2
187
#define COMP_BLANKINGSRCE_TIM15OC1       COMP_BLANKINGSRC_TIM15_OC1_COMP2
188
#define COMP_BLANKINGSRCE_NONE           COMP_BLANKINGSRC_NONE
189
#endif
190
 
191
#if defined(STM32L0)
192
#define COMP_MODE_HIGHSPEED              COMP_POWERMODE_MEDIUMSPEED
193
#define COMP_MODE_LOWSPEED               COMP_POWERMODE_ULTRALOWPOWER
194
#else
195
#define COMP_MODE_HIGHSPEED              COMP_POWERMODE_HIGHSPEED
196
#define COMP_MODE_MEDIUMSPEED            COMP_POWERMODE_MEDIUMSPEED
197
#define COMP_MODE_LOWPOWER               COMP_POWERMODE_LOWPOWER
198
#define COMP_MODE_ULTRALOWPOWER          COMP_POWERMODE_ULTRALOWPOWER
199
#endif
200
 
201
#endif
202
/**
203
  * @}
204
  */
205
 
206
/** @defgroup HAL_CORTEX_Aliased_Defines HAL CORTEX Aliased Defines maintained for legacy purpose
207
  * @{
208
  */
209
#define __HAL_CORTEX_SYSTICKCLK_CONFIG HAL_SYSTICK_CLKSourceConfig
210
/**
211
  * @}
212
  */
213
 
214
/** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
215
  * @{
216
  */
217
 
218
#define CRC_OUTPUTDATA_INVERSION_DISABLED    CRC_OUTPUTDATA_INVERSION_DISABLE
219
#define CRC_OUTPUTDATA_INVERSION_ENABLED     CRC_OUTPUTDATA_INVERSION_ENABLE
220
 
221
/**
222
  * @}
223
  */
224
 
225
/** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
226
  * @{
227
  */
228
 
229
#define DAC1_CHANNEL_1                                  DAC_CHANNEL_1
230
#define DAC1_CHANNEL_2                                  DAC_CHANNEL_2
231
#define DAC2_CHANNEL_1                                  DAC_CHANNEL_1
232
#define DAC_WAVE_NONE                                   0x00000000U
233
#define DAC_WAVE_NOISE                                  DAC_CR_WAVE1_0
234
#define DAC_WAVE_TRIANGLE                               DAC_CR_WAVE1_1
235
#define DAC_WAVEGENERATION_NONE                         DAC_WAVE_NONE
236
#define DAC_WAVEGENERATION_NOISE                        DAC_WAVE_NOISE
237
#define DAC_WAVEGENERATION_TRIANGLE                     DAC_WAVE_TRIANGLE
238
 
239
#if defined(STM32G4)
240
#define DAC_CHIPCONNECT_DISABLE       (DAC_CHIPCONNECT_EXTERNAL | DAC_CHIPCONNECT_BOTH)
241
#define DAC_CHIPCONNECT_ENABLE        (DAC_CHIPCONNECT_INTERNAL | DAC_CHIPCONNECT_BOTH)
242
#endif
243
 
244
#if defined(STM32L1) || defined(STM32L4) || defined(STM32G0)
245
#define HAL_DAC_MSP_INIT_CB_ID       HAL_DAC_MSPINIT_CB_ID
246
#define HAL_DAC_MSP_DEINIT_CB_ID     HAL_DAC_MSPDEINIT_CB_ID
247
#endif
248
 
249
/**
250
  * @}
251
  */
252
 
253
/** @defgroup HAL_DMA_Aliased_Defines HAL DMA Aliased Defines maintained for legacy purpose
254
  * @{
255
  */
256
#define HAL_REMAPDMA_ADC_DMA_CH2                DMA_REMAP_ADC_DMA_CH2
257
#define HAL_REMAPDMA_USART1_TX_DMA_CH4          DMA_REMAP_USART1_TX_DMA_CH4
258
#define HAL_REMAPDMA_USART1_RX_DMA_CH5          DMA_REMAP_USART1_RX_DMA_CH5
259
#define HAL_REMAPDMA_TIM16_DMA_CH4              DMA_REMAP_TIM16_DMA_CH4
260
#define HAL_REMAPDMA_TIM17_DMA_CH2              DMA_REMAP_TIM17_DMA_CH2
261
#define HAL_REMAPDMA_USART3_DMA_CH32            DMA_REMAP_USART3_DMA_CH32
262
#define HAL_REMAPDMA_TIM16_DMA_CH6              DMA_REMAP_TIM16_DMA_CH6
263
#define HAL_REMAPDMA_TIM17_DMA_CH7              DMA_REMAP_TIM17_DMA_CH7
264
#define HAL_REMAPDMA_SPI2_DMA_CH67              DMA_REMAP_SPI2_DMA_CH67
265
#define HAL_REMAPDMA_USART2_DMA_CH67            DMA_REMAP_USART2_DMA_CH67
266
#define HAL_REMAPDMA_I2C1_DMA_CH76              DMA_REMAP_I2C1_DMA_CH76
267
#define HAL_REMAPDMA_TIM1_DMA_CH6               DMA_REMAP_TIM1_DMA_CH6
268
#define HAL_REMAPDMA_TIM2_DMA_CH7               DMA_REMAP_TIM2_DMA_CH7
269
#define HAL_REMAPDMA_TIM3_DMA_CH6               DMA_REMAP_TIM3_DMA_CH6
270
 
271
#define IS_HAL_REMAPDMA                          IS_DMA_REMAP
272
#define __HAL_REMAPDMA_CHANNEL_ENABLE            __HAL_DMA_REMAP_CHANNEL_ENABLE
273
#define __HAL_REMAPDMA_CHANNEL_DISABLE           __HAL_DMA_REMAP_CHANNEL_DISABLE
274
 
275
#if defined(STM32L4)
276
 
277
#define HAL_DMAMUX1_REQUEST_GEN_EXTI0            HAL_DMAMUX1_REQ_GEN_EXTI0
278
#define HAL_DMAMUX1_REQUEST_GEN_EXTI1            HAL_DMAMUX1_REQ_GEN_EXTI1
279
#define HAL_DMAMUX1_REQUEST_GEN_EXTI2            HAL_DMAMUX1_REQ_GEN_EXTI2
280
#define HAL_DMAMUX1_REQUEST_GEN_EXTI3            HAL_DMAMUX1_REQ_GEN_EXTI3
281
#define HAL_DMAMUX1_REQUEST_GEN_EXTI4            HAL_DMAMUX1_REQ_GEN_EXTI4
282
#define HAL_DMAMUX1_REQUEST_GEN_EXTI5            HAL_DMAMUX1_REQ_GEN_EXTI5
283
#define HAL_DMAMUX1_REQUEST_GEN_EXTI6            HAL_DMAMUX1_REQ_GEN_EXTI6
284
#define HAL_DMAMUX1_REQUEST_GEN_EXTI7            HAL_DMAMUX1_REQ_GEN_EXTI7
285
#define HAL_DMAMUX1_REQUEST_GEN_EXTI8            HAL_DMAMUX1_REQ_GEN_EXTI8
286
#define HAL_DMAMUX1_REQUEST_GEN_EXTI9            HAL_DMAMUX1_REQ_GEN_EXTI9
287
#define HAL_DMAMUX1_REQUEST_GEN_EXTI10           HAL_DMAMUX1_REQ_GEN_EXTI10
288
#define HAL_DMAMUX1_REQUEST_GEN_EXTI11           HAL_DMAMUX1_REQ_GEN_EXTI11
289
#define HAL_DMAMUX1_REQUEST_GEN_EXTI12           HAL_DMAMUX1_REQ_GEN_EXTI12
290
#define HAL_DMAMUX1_REQUEST_GEN_EXTI13           HAL_DMAMUX1_REQ_GEN_EXTI13
291
#define HAL_DMAMUX1_REQUEST_GEN_EXTI14           HAL_DMAMUX1_REQ_GEN_EXTI14
292
#define HAL_DMAMUX1_REQUEST_GEN_EXTI15           HAL_DMAMUX1_REQ_GEN_EXTI15
293
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
294
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
295
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
296
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH3_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH3_EVT
297
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
298
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
299
#define HAL_DMAMUX1_REQUEST_GEN_DSI_TE           HAL_DMAMUX1_REQ_GEN_DSI_TE
300
#define HAL_DMAMUX1_REQUEST_GEN_DSI_EOT          HAL_DMAMUX1_REQ_GEN_DSI_EOT
301
#define HAL_DMAMUX1_REQUEST_GEN_DMA2D_EOT        HAL_DMAMUX1_REQ_GEN_DMA2D_EOT
302
#define HAL_DMAMUX1_REQUEST_GEN_LTDC_IT          HAL_DMAMUX1_REQ_GEN_LTDC_IT
303
 
304
#define HAL_DMAMUX_REQUEST_GEN_NO_EVENT          HAL_DMAMUX_REQ_GEN_NO_EVENT
305
#define HAL_DMAMUX_REQUEST_GEN_RISING            HAL_DMAMUX_REQ_GEN_RISING
306
#define HAL_DMAMUX_REQUEST_GEN_FALLING           HAL_DMAMUX_REQ_GEN_FALLING
307
#define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING    HAL_DMAMUX_REQ_GEN_RISING_FALLING
308
 
309
#endif /* STM32L4 */
310
 
311
#if defined(STM32H7)
312
 
313
#define DMA_REQUEST_DAC1 DMA_REQUEST_DAC1_CH1
314
#define DMA_REQUEST_DAC2 DMA_REQUEST_DAC1_CH2
315
 
316
#define BDMA_REQUEST_LP_UART1_RX BDMA_REQUEST_LPUART1_RX
317
#define BDMA_REQUEST_LP_UART1_TX BDMA_REQUEST_LPUART1_TX
318
 
319
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
320
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
321
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
322
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
323
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
324
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM3_OUT
325
#define HAL_DMAMUX1_REQUEST_GEN_EXTI0              HAL_DMAMUX1_REQ_GEN_EXTI0
326
#define HAL_DMAMUX1_REQUEST_GEN_TIM12_TRGO         HAL_DMAMUX1_REQ_GEN_TIM12_TRGO
327
 
328
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH0_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH0_EVT
329
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH1_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH1_EVT
330
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH2_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH2_EVT
331
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH3_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH3_EVT
332
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH4_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH4_EVT
333
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH5_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH5_EVT
334
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH6_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH6_EVT
335
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_RX_WKUP
336
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_TX_WKUP
337
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM2_WKUP
338
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM2_OUT
339
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM3_WKUP
340
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM3_OUT
341
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM4_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM4_WKUP
342
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM5_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM5_WKUP
343
#define HAL_DMAMUX2_REQUEST_GEN_I2C4_WKUP          HAL_DMAMUX2_REQ_GEN_I2C4_WKUP
344
#define HAL_DMAMUX2_REQUEST_GEN_SPI6_WKUP          HAL_DMAMUX2_REQ_GEN_SPI6_WKUP
345
#define HAL_DMAMUX2_REQUEST_GEN_COMP1_OUT          HAL_DMAMUX2_REQ_GEN_COMP1_OUT
346
#define HAL_DMAMUX2_REQUEST_GEN_COMP2_OUT          HAL_DMAMUX2_REQ_GEN_COMP2_OUT
347
#define HAL_DMAMUX2_REQUEST_GEN_RTC_WKUP           HAL_DMAMUX2_REQ_GEN_RTC_WKUP
348
#define HAL_DMAMUX2_REQUEST_GEN_EXTI0              HAL_DMAMUX2_REQ_GEN_EXTI0
349
#define HAL_DMAMUX2_REQUEST_GEN_EXTI2              HAL_DMAMUX2_REQ_GEN_EXTI2
350
#define HAL_DMAMUX2_REQUEST_GEN_I2C4_IT_EVT        HAL_DMAMUX2_REQ_GEN_I2C4_IT_EVT
351
#define HAL_DMAMUX2_REQUEST_GEN_SPI6_IT            HAL_DMAMUX2_REQ_GEN_SPI6_IT
352
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_TX_IT
353
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_RX_IT
354
#define HAL_DMAMUX2_REQUEST_GEN_ADC3_IT            HAL_DMAMUX2_REQ_GEN_ADC3_IT
355
#define HAL_DMAMUX2_REQUEST_GEN_ADC3_AWD1_OUT      HAL_DMAMUX2_REQ_GEN_ADC3_AWD1_OUT
356
#define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH0_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH0_IT
357
#define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH1_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH1_IT
358
 
359
#define HAL_DMAMUX_REQUEST_GEN_NO_EVENT            HAL_DMAMUX_REQ_GEN_NO_EVENT
360
#define HAL_DMAMUX_REQUEST_GEN_RISING              HAL_DMAMUX_REQ_GEN_RISING
361
#define HAL_DMAMUX_REQUEST_GEN_FALLING             HAL_DMAMUX_REQ_GEN_FALLING
362
#define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING      HAL_DMAMUX_REQ_GEN_RISING_FALLING
363
 
364
#define DFSDM_FILTER_EXT_TRIG_LPTIM1               DFSDM_FILTER_EXT_TRIG_LPTIM1_OUT
365
#define DFSDM_FILTER_EXT_TRIG_LPTIM2               DFSDM_FILTER_EXT_TRIG_LPTIM2_OUT
366
#define DFSDM_FILTER_EXT_TRIG_LPTIM3               DFSDM_FILTER_EXT_TRIG_LPTIM3_OUT
367
 
368
#endif /* STM32H7 */
369
 
370
/**
371
  * @}
372
  */
373
 
374
/** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
375
  * @{
376
  */
377
 
378
#define TYPEPROGRAM_BYTE              FLASH_TYPEPROGRAM_BYTE
379
#define TYPEPROGRAM_HALFWORD          FLASH_TYPEPROGRAM_HALFWORD
380
#define TYPEPROGRAM_WORD              FLASH_TYPEPROGRAM_WORD
381
#define TYPEPROGRAM_DOUBLEWORD        FLASH_TYPEPROGRAM_DOUBLEWORD
382
#define TYPEERASE_SECTORS             FLASH_TYPEERASE_SECTORS
383
#define TYPEERASE_PAGES               FLASH_TYPEERASE_PAGES
384
#define TYPEERASE_PAGEERASE           FLASH_TYPEERASE_PAGES
385
#define TYPEERASE_MASSERASE           FLASH_TYPEERASE_MASSERASE
386
#define WRPSTATE_DISABLE              OB_WRPSTATE_DISABLE
387
#define WRPSTATE_ENABLE               OB_WRPSTATE_ENABLE
388
#define HAL_FLASH_TIMEOUT_VALUE       FLASH_TIMEOUT_VALUE
389
#define OBEX_PCROP                    OPTIONBYTE_PCROP
390
#define OBEX_BOOTCONFIG               OPTIONBYTE_BOOTCONFIG
391
#define PCROPSTATE_DISABLE            OB_PCROP_STATE_DISABLE
392
#define PCROPSTATE_ENABLE             OB_PCROP_STATE_ENABLE
393
#define TYPEERASEDATA_BYTE            FLASH_TYPEERASEDATA_BYTE
394
#define TYPEERASEDATA_HALFWORD        FLASH_TYPEERASEDATA_HALFWORD
395
#define TYPEERASEDATA_WORD            FLASH_TYPEERASEDATA_WORD
396
#define TYPEPROGRAMDATA_BYTE          FLASH_TYPEPROGRAMDATA_BYTE
397
#define TYPEPROGRAMDATA_HALFWORD      FLASH_TYPEPROGRAMDATA_HALFWORD
398
#define TYPEPROGRAMDATA_WORD          FLASH_TYPEPROGRAMDATA_WORD
399
#define TYPEPROGRAMDATA_FASTBYTE      FLASH_TYPEPROGRAMDATA_FASTBYTE
400
#define TYPEPROGRAMDATA_FASTHALFWORD  FLASH_TYPEPROGRAMDATA_FASTHALFWORD
401
#define TYPEPROGRAMDATA_FASTWORD      FLASH_TYPEPROGRAMDATA_FASTWORD
402
#define PAGESIZE                      FLASH_PAGE_SIZE
403
#define TYPEPROGRAM_FASTBYTE          FLASH_TYPEPROGRAM_BYTE
404
#define TYPEPROGRAM_FASTHALFWORD      FLASH_TYPEPROGRAM_HALFWORD
405
#define TYPEPROGRAM_FASTWORD          FLASH_TYPEPROGRAM_WORD
406
#define VOLTAGE_RANGE_1               FLASH_VOLTAGE_RANGE_1
407
#define VOLTAGE_RANGE_2               FLASH_VOLTAGE_RANGE_2
408
#define VOLTAGE_RANGE_3               FLASH_VOLTAGE_RANGE_3
409
#define VOLTAGE_RANGE_4               FLASH_VOLTAGE_RANGE_4
410
#define TYPEPROGRAM_FAST              FLASH_TYPEPROGRAM_FAST
411
#define TYPEPROGRAM_FAST_AND_LAST     FLASH_TYPEPROGRAM_FAST_AND_LAST
412
#define WRPAREA_BANK1_AREAA           OB_WRPAREA_BANK1_AREAA
413
#define WRPAREA_BANK1_AREAB           OB_WRPAREA_BANK1_AREAB
414
#define WRPAREA_BANK2_AREAA           OB_WRPAREA_BANK2_AREAA
415
#define WRPAREA_BANK2_AREAB           OB_WRPAREA_BANK2_AREAB
416
#define IWDG_STDBY_FREEZE             OB_IWDG_STDBY_FREEZE
417
#define IWDG_STDBY_ACTIVE             OB_IWDG_STDBY_RUN
418
#define IWDG_STOP_FREEZE              OB_IWDG_STOP_FREEZE
419
#define IWDG_STOP_ACTIVE              OB_IWDG_STOP_RUN
420
#define FLASH_ERROR_NONE              HAL_FLASH_ERROR_NONE
421
#define FLASH_ERROR_RD                HAL_FLASH_ERROR_RD
422
#define FLASH_ERROR_PG                HAL_FLASH_ERROR_PROG
423
#define FLASH_ERROR_PGP               HAL_FLASH_ERROR_PGS
424
#define FLASH_ERROR_WRP               HAL_FLASH_ERROR_WRP
425
#define FLASH_ERROR_OPTV              HAL_FLASH_ERROR_OPTV
426
#define FLASH_ERROR_OPTVUSR           HAL_FLASH_ERROR_OPTVUSR
427
#define FLASH_ERROR_PROG              HAL_FLASH_ERROR_PROG
428
#define FLASH_ERROR_OP                HAL_FLASH_ERROR_OPERATION
429
#define FLASH_ERROR_PGA               HAL_FLASH_ERROR_PGA
430
#define FLASH_ERROR_SIZE              HAL_FLASH_ERROR_SIZE
431
#define FLASH_ERROR_SIZ               HAL_FLASH_ERROR_SIZE
432
#define FLASH_ERROR_PGS               HAL_FLASH_ERROR_PGS
433
#define FLASH_ERROR_MIS               HAL_FLASH_ERROR_MIS
434
#define FLASH_ERROR_FAST              HAL_FLASH_ERROR_FAST
435
#define FLASH_ERROR_FWWERR            HAL_FLASH_ERROR_FWWERR
436
#define FLASH_ERROR_NOTZERO           HAL_FLASH_ERROR_NOTZERO
437
#define FLASH_ERROR_OPERATION         HAL_FLASH_ERROR_OPERATION
438
#define FLASH_ERROR_ERS               HAL_FLASH_ERROR_ERS
439
#define OB_WDG_SW                     OB_IWDG_SW
440
#define OB_WDG_HW                     OB_IWDG_HW
441
#define OB_SDADC12_VDD_MONITOR_SET    OB_SDACD_VDD_MONITOR_SET
442
#define OB_SDADC12_VDD_MONITOR_RESET  OB_SDACD_VDD_MONITOR_RESET
443
#define OB_RAM_PARITY_CHECK_SET       OB_SRAM_PARITY_SET
444
#define OB_RAM_PARITY_CHECK_RESET     OB_SRAM_PARITY_RESET
445
#define IS_OB_SDADC12_VDD_MONITOR     IS_OB_SDACD_VDD_MONITOR
446
#define OB_RDP_LEVEL0                 OB_RDP_LEVEL_0
447
#define OB_RDP_LEVEL1                 OB_RDP_LEVEL_1
448
#define OB_RDP_LEVEL2                 OB_RDP_LEVEL_2
449
#if defined(STM32G0)
450
#define OB_BOOT_LOCK_DISABLE          OB_BOOT_ENTRY_FORCED_NONE
451
#define OB_BOOT_LOCK_ENABLE           OB_BOOT_ENTRY_FORCED_FLASH
452
#else
453
#define OB_BOOT_ENTRY_FORCED_NONE     OB_BOOT_LOCK_DISABLE
454
#define OB_BOOT_ENTRY_FORCED_FLASH    OB_BOOT_LOCK_ENABLE
455
#endif
456
#if defined(STM32H7)
457
#define FLASH_FLAG_SNECCE_BANK1RR FLASH_FLAG_SNECCERR_BANK1
458
#define FLASH_FLAG_DBECCE_BANK1RR FLASH_FLAG_DBECCERR_BANK1
459
#define FLASH_FLAG_STRBER_BANK1R  FLASH_FLAG_STRBERR_BANK1
460
#define FLASH_FLAG_SNECCE_BANK2RR FLASH_FLAG_SNECCERR_BANK2
461
#define FLASH_FLAG_DBECCE_BANK2RR FLASH_FLAG_DBECCERR_BANK2
462
#define FLASH_FLAG_STRBER_BANK2R  FLASH_FLAG_STRBERR_BANK2
463
#endif
464
 
465
/**
466
  * @}
467
  */
468
 
469
/** @defgroup HAL_JPEG_Aliased_Macros HAL JPEG Aliased Macros maintained for legacy purpose
470
  * @{
471
  */
472
 
473
#if defined(STM32H7)
474
#define __HAL_RCC_JPEG_CLK_ENABLE               __HAL_RCC_JPGDECEN_CLK_ENABLE
475
#define __HAL_RCC_JPEG_CLK_DISABLE              __HAL_RCC_JPGDECEN_CLK_DISABLE
476
#define __HAL_RCC_JPEG_FORCE_RESET              __HAL_RCC_JPGDECRST_FORCE_RESET
477
#define __HAL_RCC_JPEG_RELEASE_RESET            __HAL_RCC_JPGDECRST_RELEASE_RESET
478
#define __HAL_RCC_JPEG_CLK_SLEEP_ENABLE         __HAL_RCC_JPGDEC_CLK_SLEEP_ENABLE
479
#define __HAL_RCC_JPEG_CLK_SLEEP_DISABLE        __HAL_RCC_JPGDEC_CLK_SLEEP_DISABLE
480
#endif /* STM32H7 */
481
 
482
/**
483
  * @}
484
  */
485
 
486
/** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
487
  * @{
488
  */
489
 
490
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PA9    I2C_FASTMODEPLUS_PA9
491
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PA10   I2C_FASTMODEPLUS_PA10
492
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB6    I2C_FASTMODEPLUS_PB6
493
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB7    I2C_FASTMODEPLUS_PB7
494
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB8    I2C_FASTMODEPLUS_PB8
495
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB9    I2C_FASTMODEPLUS_PB9
496
#define HAL_SYSCFG_FASTMODEPLUS_I2C1       I2C_FASTMODEPLUS_I2C1
497
#define HAL_SYSCFG_FASTMODEPLUS_I2C2       I2C_FASTMODEPLUS_I2C2
498
#define HAL_SYSCFG_FASTMODEPLUS_I2C3       I2C_FASTMODEPLUS_I2C3
499
#if defined(STM32G4)
500
 
501
#define HAL_SYSCFG_EnableIOAnalogSwitchBooster    HAL_SYSCFG_EnableIOSwitchBooster
502
#define HAL_SYSCFG_DisableIOAnalogSwitchBooster   HAL_SYSCFG_DisableIOSwitchBooster
503
#define HAL_SYSCFG_EnableIOAnalogSwitchVDD        HAL_SYSCFG_EnableIOSwitchVDD
504
#define HAL_SYSCFG_DisableIOAnalogSwitchVDD       HAL_SYSCFG_DisableIOSwitchVDD
505
#endif /* STM32G4 */
506
/**
507
  * @}
508
  */
509
 
510
 
511
/** @defgroup LL_FMC_Aliased_Defines LL FMC Aliased Defines maintained for compatibility purpose
512
  * @{
513
  */
514
#if defined(STM32L4) || defined(STM32F7) || defined(STM32H7) || defined(STM32G4)
515
#define FMC_NAND_PCC_WAIT_FEATURE_DISABLE       FMC_NAND_WAIT_FEATURE_DISABLE
516
#define FMC_NAND_PCC_WAIT_FEATURE_ENABLE        FMC_NAND_WAIT_FEATURE_ENABLE
517
#define FMC_NAND_PCC_MEM_BUS_WIDTH_8            FMC_NAND_MEM_BUS_WIDTH_8
518
#define FMC_NAND_PCC_MEM_BUS_WIDTH_16           FMC_NAND_MEM_BUS_WIDTH_16
519
#elif defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4)
520
#define FMC_NAND_WAIT_FEATURE_DISABLE           FMC_NAND_PCC_WAIT_FEATURE_DISABLE
521
#define FMC_NAND_WAIT_FEATURE_ENABLE            FMC_NAND_PCC_WAIT_FEATURE_ENABLE
522
#define FMC_NAND_MEM_BUS_WIDTH_8                FMC_NAND_PCC_MEM_BUS_WIDTH_8
523
#define FMC_NAND_MEM_BUS_WIDTH_16               FMC_NAND_PCC_MEM_BUS_WIDTH_16
524
#endif
525
/**
526
  * @}
527
  */
528
 
529
/** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
530
  * @{
531
  */
532
 
533
#define FSMC_NORSRAM_TYPEDEF                      FSMC_NORSRAM_TypeDef
534
#define FSMC_NORSRAM_EXTENDED_TYPEDEF             FSMC_NORSRAM_EXTENDED_TypeDef
535
/**
536
  * @}
537
  */
538
 
539
/** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
540
  * @{
541
  */
542
#define GET_GPIO_SOURCE                           GPIO_GET_INDEX
543
#define GET_GPIO_INDEX                            GPIO_GET_INDEX
544
 
545
#if defined(STM32F4)
546
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDIO
547
#define GPIO_AF12_SDMMC1                          GPIO_AF12_SDIO
548
#endif
549
 
550
#if defined(STM32F7)
551
#define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
552
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
553
#endif
554
 
555
#if defined(STM32L4)
556
#define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
557
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
558
#endif
559
 
560
#if defined(STM32H7)
561
#define GPIO_AF7_SDIO1                            GPIO_AF7_SDMMC1
562
#define GPIO_AF8_SDIO1                            GPIO_AF8_SDMMC1
563
#define GPIO_AF12_SDIO1                           GPIO_AF12_SDMMC1
564
#define GPIO_AF9_SDIO2                            GPIO_AF9_SDMMC2
565
#define GPIO_AF10_SDIO2                           GPIO_AF10_SDMMC2
566
#define GPIO_AF11_SDIO2                           GPIO_AF11_SDMMC2
567
#endif
568
 
569
#define GPIO_AF0_LPTIM                            GPIO_AF0_LPTIM1
570
#define GPIO_AF1_LPTIM                            GPIO_AF1_LPTIM1
571
#define GPIO_AF2_LPTIM                            GPIO_AF2_LPTIM1
572
 
573
#if defined(STM32L0) || defined(STM32L4) || defined(STM32F4) || defined(STM32F2) || defined(STM32F7) || defined(STM32G4) || defined(STM32H7)
574
#define  GPIO_SPEED_LOW                           GPIO_SPEED_FREQ_LOW
575
#define  GPIO_SPEED_MEDIUM                        GPIO_SPEED_FREQ_MEDIUM
576
#define  GPIO_SPEED_FAST                          GPIO_SPEED_FREQ_HIGH
577
#define  GPIO_SPEED_HIGH                          GPIO_SPEED_FREQ_VERY_HIGH
578
#endif /* STM32L0 || STM32L4 || STM32F4 || STM32F2 || STM32F7 || STM32G4 || STM32H7*/
579
 
580
#if defined(STM32L1)
581
 #define  GPIO_SPEED_VERY_LOW    GPIO_SPEED_FREQ_LOW
582
 #define  GPIO_SPEED_LOW         GPIO_SPEED_FREQ_MEDIUM
583
 #define  GPIO_SPEED_MEDIUM      GPIO_SPEED_FREQ_HIGH
584
 #define  GPIO_SPEED_HIGH        GPIO_SPEED_FREQ_VERY_HIGH
585
#endif /* STM32L1 */
586
 
587
#if defined(STM32F0) || defined(STM32F3) || defined(STM32F1)
588
 #define  GPIO_SPEED_LOW    GPIO_SPEED_FREQ_LOW
589
 #define  GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_MEDIUM
590
 #define  GPIO_SPEED_HIGH   GPIO_SPEED_FREQ_HIGH
591
#endif /* STM32F0 || STM32F3 || STM32F1 */
592
 
593
#define GPIO_AF6_DFSDM                            GPIO_AF6_DFSDM1
594
/**
595
  * @}
596
  */
597
 
598
/** @defgroup HAL_HRTIM_Aliased_Macros HAL HRTIM Aliased Macros maintained for legacy purpose
599
  * @{
600
  */
601
#define HRTIM_TIMDELAYEDPROTECTION_DISABLED           HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DISABLED
602
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_EEV6
603
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_EEV6
604
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV6
605
#define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV68     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV6
606
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_DEEV7
607
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_DEEV7
608
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV79  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV7
609
#define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV79     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV7
610
 
611
#define __HAL_HRTIM_SetCounter        __HAL_HRTIM_SETCOUNTER
612
#define __HAL_HRTIM_GetCounter        __HAL_HRTIM_GETCOUNTER
613
#define __HAL_HRTIM_SetPeriod         __HAL_HRTIM_SETPERIOD
614
#define __HAL_HRTIM_GetPeriod         __HAL_HRTIM_GETPERIOD
615
#define __HAL_HRTIM_SetClockPrescaler __HAL_HRTIM_SETCLOCKPRESCALER
616
#define __HAL_HRTIM_GetClockPrescaler __HAL_HRTIM_GETCLOCKPRESCALER
617
#define __HAL_HRTIM_SetCompare        __HAL_HRTIM_SETCOMPARE
618
#define __HAL_HRTIM_GetCompare        __HAL_HRTIM_GETCOMPARE
619
 
620
#if defined(STM32G4)
621
#define HAL_HRTIM_ExternalEventCounterConfig    HAL_HRTIM_ExtEventCounterConfig
622
#define HAL_HRTIM_ExternalEventCounterEnable    HAL_HRTIM_ExtEventCounterEnable
623
#define HAL_HRTIM_ExternalEventCounterDisable   HAL_HRTIM_ExtEventCounterDisable
624
#define HAL_HRTIM_ExternalEventCounterReset     HAL_HRTIM_ExtEventCounterReset
625
#endif /* STM32G4 */
626
 
627
#if defined(STM32H7)
628
#define HRTIM_OUTPUTSET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
629
#define HRTIM_OUTPUTSET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
630
#define HRTIM_OUTPUTSET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
631
#define HRTIM_OUTPUTSET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
632
#define HRTIM_OUTPUTSET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
633
#define HRTIM_OUTPUTSET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
634
#define HRTIM_OUTPUTSET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
635
#define HRTIM_OUTPUTSET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
636
#define HRTIM_OUTPUTSET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
637
#define HRTIM_OUTPUTSET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
638
#define HRTIM_OUTPUTSET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
639
#define HRTIM_OUTPUTSET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
640
#define HRTIM_OUTPUTSET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
641
#define HRTIM_OUTPUTSET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
642
#define HRTIM_OUTPUTSET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
643
#define HRTIM_OUTPUTSET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
644
#define HRTIM_OUTPUTSET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
645
#define HRTIM_OUTPUTSET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
646
#define HRTIM_OUTPUTSET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
647
#define HRTIM_OUTPUTSET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
648
#define HRTIM_OUTPUTSET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
649
#define HRTIM_OUTPUTSET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
650
#define HRTIM_OUTPUTSET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
651
#define HRTIM_OUTPUTSET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
652
#define HRTIM_OUTPUTSET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
653
#define HRTIM_OUTPUTSET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
654
#define HRTIM_OUTPUTSET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
655
#define HRTIM_OUTPUTSET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
656
#define HRTIM_OUTPUTSET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
657
#define HRTIM_OUTPUTSET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
658
#define HRTIM_OUTPUTSET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
659
#define HRTIM_OUTPUTSET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
660
#define HRTIM_OUTPUTSET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
661
#define HRTIM_OUTPUTSET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
662
#define HRTIM_OUTPUTSET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
663
#define HRTIM_OUTPUTSET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
664
#define HRTIM_OUTPUTSET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
665
#define HRTIM_OUTPUTSET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
666
#define HRTIM_OUTPUTSET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
667
#define HRTIM_OUTPUTSET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
668
#define HRTIM_OUTPUTSET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
669
#define HRTIM_OUTPUTSET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
670
#define HRTIM_OUTPUTSET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
671
#define HRTIM_OUTPUTSET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
672
#define HRTIM_OUTPUTSET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
673
#define HRTIM_OUTPUTSET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
674
#define HRTIM_OUTPUTSET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
675
#define HRTIM_OUTPUTSET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
676
#define HRTIM_OUTPUTSET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
677
#define HRTIM_OUTPUTSET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
678
#define HRTIM_OUTPUTSET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
679
#define HRTIM_OUTPUTSET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
680
#define HRTIM_OUTPUTSET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
681
#define HRTIM_OUTPUTSET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
682
 
683
#define HRTIM_OUTPUTRESET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
684
#define HRTIM_OUTPUTRESET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
685
#define HRTIM_OUTPUTRESET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
686
#define HRTIM_OUTPUTRESET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
687
#define HRTIM_OUTPUTRESET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
688
#define HRTIM_OUTPUTRESET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
689
#define HRTIM_OUTPUTRESET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
690
#define HRTIM_OUTPUTRESET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
691
#define HRTIM_OUTPUTRESET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
692
#define HRTIM_OUTPUTRESET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
693
#define HRTIM_OUTPUTRESET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
694
#define HRTIM_OUTPUTRESET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
695
#define HRTIM_OUTPUTRESET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
696
#define HRTIM_OUTPUTRESET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
697
#define HRTIM_OUTPUTRESET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
698
#define HRTIM_OUTPUTRESET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
699
#define HRTIM_OUTPUTRESET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
700
#define HRTIM_OUTPUTRESET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
701
#define HRTIM_OUTPUTRESET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
702
#define HRTIM_OUTPUTRESET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
703
#define HRTIM_OUTPUTRESET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
704
#define HRTIM_OUTPUTRESET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
705
#define HRTIM_OUTPUTRESET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
706
#define HRTIM_OUTPUTRESET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
707
#define HRTIM_OUTPUTRESET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
708
#define HRTIM_OUTPUTRESET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
709
#define HRTIM_OUTPUTRESET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
710
#define HRTIM_OUTPUTRESET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
711
#define HRTIM_OUTPUTRESET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
712
#define HRTIM_OUTPUTRESET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
713
#define HRTIM_OUTPUTRESET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
714
#define HRTIM_OUTPUTRESET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
715
#define HRTIM_OUTPUTRESET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
716
#define HRTIM_OUTPUTRESET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
717
#define HRTIM_OUTPUTRESET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
718
#define HRTIM_OUTPUTRESET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
719
#define HRTIM_OUTPUTRESET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
720
#define HRTIM_OUTPUTRESET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
721
#define HRTIM_OUTPUTRESET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
722
#define HRTIM_OUTPUTRESET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
723
#define HRTIM_OUTPUTRESET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
724
#define HRTIM_OUTPUTRESET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
725
#define HRTIM_OUTPUTRESET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
726
#define HRTIM_OUTPUTRESET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
727
#define HRTIM_OUTPUTRESET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
728
#define HRTIM_OUTPUTRESET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
729
#define HRTIM_OUTPUTRESET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
730
#define HRTIM_OUTPUTRESET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
731
#define HRTIM_OUTPUTRESET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
732
#define HRTIM_OUTPUTRESET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
733
#define HRTIM_OUTPUTRESET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
734
#define HRTIM_OUTPUTRESET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
735
#define HRTIM_OUTPUTRESET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
736
#define HRTIM_OUTPUTRESET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
737
#endif /* STM32H7 */
738
/**
739
  * @}
740
  */
741
 
742
/** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
743
  * @{
744
  */
745
#define I2C_DUALADDRESS_DISABLED                I2C_DUALADDRESS_DISABLE
746
#define I2C_DUALADDRESS_ENABLED                 I2C_DUALADDRESS_ENABLE
747
#define I2C_GENERALCALL_DISABLED                I2C_GENERALCALL_DISABLE
748
#define I2C_GENERALCALL_ENABLED                 I2C_GENERALCALL_ENABLE
749
#define I2C_NOSTRETCH_DISABLED                  I2C_NOSTRETCH_DISABLE
750
#define I2C_NOSTRETCH_ENABLED                   I2C_NOSTRETCH_ENABLE
751
#define I2C_ANALOGFILTER_ENABLED                I2C_ANALOGFILTER_ENABLE
752
#define I2C_ANALOGFILTER_DISABLED               I2C_ANALOGFILTER_DISABLE
753
#if defined(STM32F0) || defined(STM32F1) || defined(STM32F3) || defined(STM32G0) || defined(STM32L4) || defined(STM32L1) || defined(STM32F7)
754
#define HAL_I2C_STATE_MEM_BUSY_TX               HAL_I2C_STATE_BUSY_TX
755
#define HAL_I2C_STATE_MEM_BUSY_RX               HAL_I2C_STATE_BUSY_RX
756
#define HAL_I2C_STATE_MASTER_BUSY_TX            HAL_I2C_STATE_BUSY_TX
757
#define HAL_I2C_STATE_MASTER_BUSY_RX            HAL_I2C_STATE_BUSY_RX
758
#define HAL_I2C_STATE_SLAVE_BUSY_TX             HAL_I2C_STATE_BUSY_TX
759
#define HAL_I2C_STATE_SLAVE_BUSY_RX             HAL_I2C_STATE_BUSY_RX
760
#endif
761
/**
762
  * @}
763
  */
764
 
765
/** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
766
  * @{
767
  */
768
#define IRDA_ONE_BIT_SAMPLE_DISABLED            IRDA_ONE_BIT_SAMPLE_DISABLE
769
#define IRDA_ONE_BIT_SAMPLE_ENABLED             IRDA_ONE_BIT_SAMPLE_ENABLE
770
 
771
/**
772
  * @}
773
  */
774
 
775
/** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
776
  * @{
777
  */
778
#define KR_KEY_RELOAD                   IWDG_KEY_RELOAD
779
#define KR_KEY_ENABLE                   IWDG_KEY_ENABLE
780
#define KR_KEY_EWA                      IWDG_KEY_WRITE_ACCESS_ENABLE
781
#define KR_KEY_DWA                      IWDG_KEY_WRITE_ACCESS_DISABLE
782
/**
783
  * @}
784
  */
785
 
786
/** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
787
  * @{
788
  */
789
 
790
#define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
791
#define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
792
#define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
793
#define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
794
 
795
#define LPTIM_CLOCKPOLARITY_RISINGEDGE          LPTIM_CLOCKPOLARITY_RISING
796
#define LPTIM_CLOCKPOLARITY_FALLINGEDGE         LPTIM_CLOCKPOLARITY_FALLING
797
#define LPTIM_CLOCKPOLARITY_BOTHEDGES           LPTIM_CLOCKPOLARITY_RISING_FALLING
798
 
799
#define LPTIM_TRIGSAMPLETIME_DIRECTTRANSISTION  LPTIM_TRIGSAMPLETIME_DIRECTTRANSITION
800
#define LPTIM_TRIGSAMPLETIME_2TRANSISTIONS      LPTIM_TRIGSAMPLETIME_2TRANSITIONS
801
#define LPTIM_TRIGSAMPLETIME_4TRANSISTIONS      LPTIM_TRIGSAMPLETIME_4TRANSITIONS
802
#define LPTIM_TRIGSAMPLETIME_8TRANSISTIONS      LPTIM_TRIGSAMPLETIME_8TRANSITIONS
803
 
804
/* The following 3 definition have also been present in a temporary version of lptim.h */
805
/* They need to be renamed also to the right name, just in case */
806
#define LPTIM_TRIGSAMPLETIME_2TRANSITION        LPTIM_TRIGSAMPLETIME_2TRANSITIONS
807
#define LPTIM_TRIGSAMPLETIME_4TRANSITION        LPTIM_TRIGSAMPLETIME_4TRANSITIONS
808
#define LPTIM_TRIGSAMPLETIME_8TRANSITION        LPTIM_TRIGSAMPLETIME_8TRANSITIONS
809
 
810
/**
811
  * @}
812
  */
813
 
814
/** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
815
  * @{
816
  */
817
#define HAL_NAND_Read_Page              HAL_NAND_Read_Page_8b
818
#define HAL_NAND_Write_Page             HAL_NAND_Write_Page_8b
819
#define HAL_NAND_Read_SpareArea         HAL_NAND_Read_SpareArea_8b
820
#define HAL_NAND_Write_SpareArea        HAL_NAND_Write_SpareArea_8b
821
 
822
#define NAND_AddressTypedef             NAND_AddressTypeDef
823
 
824
#define __ARRAY_ADDRESS                 ARRAY_ADDRESS
825
#define __ADDR_1st_CYCLE                ADDR_1ST_CYCLE
826
#define __ADDR_2nd_CYCLE                ADDR_2ND_CYCLE
827
#define __ADDR_3rd_CYCLE                ADDR_3RD_CYCLE
828
#define __ADDR_4th_CYCLE                ADDR_4TH_CYCLE
829
/**
830
  * @}
831
  */
832
 
833
/** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
834
  * @{
835
  */
836
#define NOR_StatusTypedef              HAL_NOR_StatusTypeDef
837
#define NOR_SUCCESS                    HAL_NOR_STATUS_SUCCESS
838
#define NOR_ONGOING                    HAL_NOR_STATUS_ONGOING
839
#define NOR_ERROR                      HAL_NOR_STATUS_ERROR
840
#define NOR_TIMEOUT                    HAL_NOR_STATUS_TIMEOUT
841
 
842
#define __NOR_WRITE                    NOR_WRITE
843
#define __NOR_ADDR_SHIFT               NOR_ADDR_SHIFT
844
/**
845
  * @}
846
  */
847
 
848
/** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
849
  * @{
850
  */
851
 
852
#define OPAMP_NONINVERTINGINPUT_VP0           OPAMP_NONINVERTINGINPUT_IO0
853
#define OPAMP_NONINVERTINGINPUT_VP1           OPAMP_NONINVERTINGINPUT_IO1
854
#define OPAMP_NONINVERTINGINPUT_VP2           OPAMP_NONINVERTINGINPUT_IO2
855
#define OPAMP_NONINVERTINGINPUT_VP3           OPAMP_NONINVERTINGINPUT_IO3
856
 
857
#define OPAMP_SEC_NONINVERTINGINPUT_VP0       OPAMP_SEC_NONINVERTINGINPUT_IO0
858
#define OPAMP_SEC_NONINVERTINGINPUT_VP1       OPAMP_SEC_NONINVERTINGINPUT_IO1
859
#define OPAMP_SEC_NONINVERTINGINPUT_VP2       OPAMP_SEC_NONINVERTINGINPUT_IO2
860
#define OPAMP_SEC_NONINVERTINGINPUT_VP3       OPAMP_SEC_NONINVERTINGINPUT_IO3
861
 
862
#define OPAMP_INVERTINGINPUT_VM0              OPAMP_INVERTINGINPUT_IO0
863
#define OPAMP_INVERTINGINPUT_VM1              OPAMP_INVERTINGINPUT_IO1
864
 
865
#define IOPAMP_INVERTINGINPUT_VM0             OPAMP_INVERTINGINPUT_IO0
866
#define IOPAMP_INVERTINGINPUT_VM1             OPAMP_INVERTINGINPUT_IO1
867
 
868
#define OPAMP_SEC_INVERTINGINPUT_VM0          OPAMP_SEC_INVERTINGINPUT_IO0
869
#define OPAMP_SEC_INVERTINGINPUT_VM1          OPAMP_SEC_INVERTINGINPUT_IO1
870
 
871
#define OPAMP_INVERTINGINPUT_VINM             OPAMP_SEC_INVERTINGINPUT_IO1
872
 
873
#define OPAMP_PGACONNECT_NO                   OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
874
#define OPAMP_PGACONNECT_VM0                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
875
#define OPAMP_PGACONNECT_VM1                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
876
 
877
#if defined(STM32L1) || defined(STM32L4)
878
#define HAL_OPAMP_MSP_INIT_CB_ID       HAL_OPAMP_MSPINIT_CB_ID
879
#define HAL_OPAMP_MSP_DEINIT_CB_ID     HAL_OPAMP_MSPDEINIT_CB_ID
880
#endif
881
 
882
 
883
/**
884
  * @}
885
  */
886
 
887
/** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
888
  * @{
889
  */
890
#define I2S_STANDARD_PHILLIPS      I2S_STANDARD_PHILIPS
891
 
892
#if defined(STM32H7)
893
  #define I2S_IT_TXE               I2S_IT_TXP
894
  #define I2S_IT_RXNE              I2S_IT_RXP
895
 
896
  #define I2S_FLAG_TXE             I2S_FLAG_TXP
897
  #define I2S_FLAG_RXNE            I2S_FLAG_RXP
898
#endif
899
 
900
#if defined(STM32F7)
901
  #define I2S_CLOCK_SYSCLK           I2S_CLOCK_PLL
902
#endif
903
/**
904
  * @}
905
  */
906
 
907
/** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
908
  * @{
909
  */
910
 
911
/* Compact Flash-ATA registers description */
912
#define CF_DATA                       ATA_DATA
913
#define CF_SECTOR_COUNT               ATA_SECTOR_COUNT
914
#define CF_SECTOR_NUMBER              ATA_SECTOR_NUMBER
915
#define CF_CYLINDER_LOW               ATA_CYLINDER_LOW
916
#define CF_CYLINDER_HIGH              ATA_CYLINDER_HIGH
917
#define CF_CARD_HEAD                  ATA_CARD_HEAD
918
#define CF_STATUS_CMD                 ATA_STATUS_CMD
919
#define CF_STATUS_CMD_ALTERNATE       ATA_STATUS_CMD_ALTERNATE
920
#define CF_COMMON_DATA_AREA           ATA_COMMON_DATA_AREA
921
 
922
/* Compact Flash-ATA commands */
923
#define CF_READ_SECTOR_CMD            ATA_READ_SECTOR_CMD
924
#define CF_WRITE_SECTOR_CMD           ATA_WRITE_SECTOR_CMD
925
#define CF_ERASE_SECTOR_CMD           ATA_ERASE_SECTOR_CMD
926
#define CF_IDENTIFY_CMD               ATA_IDENTIFY_CMD
927
 
928
#define PCCARD_StatusTypedef          HAL_PCCARD_StatusTypeDef
929
#define PCCARD_SUCCESS                HAL_PCCARD_STATUS_SUCCESS
930
#define PCCARD_ONGOING                HAL_PCCARD_STATUS_ONGOING
931
#define PCCARD_ERROR                  HAL_PCCARD_STATUS_ERROR
932
#define PCCARD_TIMEOUT                HAL_PCCARD_STATUS_TIMEOUT
933
/**
934
  * @}
935
  */
936
 
937
/** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
938
  * @{
939
  */
940
 
941
#define FORMAT_BIN                  RTC_FORMAT_BIN
942
#define FORMAT_BCD                  RTC_FORMAT_BCD
943
 
944
#define RTC_ALARMSUBSECONDMASK_None     RTC_ALARMSUBSECONDMASK_NONE
945
#define RTC_TAMPERERASEBACKUP_DISABLED  RTC_TAMPER_ERASE_BACKUP_DISABLE
946
#define RTC_TAMPERMASK_FLAG_DISABLED    RTC_TAMPERMASK_FLAG_DISABLE
947
#define RTC_TAMPERMASK_FLAG_ENABLED     RTC_TAMPERMASK_FLAG_ENABLE
948
 
949
#define RTC_MASKTAMPERFLAG_DISABLED     RTC_TAMPERMASK_FLAG_DISABLE
950
#define RTC_MASKTAMPERFLAG_ENABLED      RTC_TAMPERMASK_FLAG_ENABLE
951
#define RTC_TAMPERERASEBACKUP_ENABLED   RTC_TAMPER_ERASE_BACKUP_ENABLE
952
#define RTC_TAMPER1_2_INTERRUPT         RTC_ALL_TAMPER_INTERRUPT
953
#define RTC_TAMPER1_2_3_INTERRUPT       RTC_ALL_TAMPER_INTERRUPT
954
 
955
#define RTC_TIMESTAMPPIN_PC13  RTC_TIMESTAMPPIN_DEFAULT
956
#define RTC_TIMESTAMPPIN_PA0 RTC_TIMESTAMPPIN_POS1
957
#define RTC_TIMESTAMPPIN_PI8 RTC_TIMESTAMPPIN_POS1
958
#define RTC_TIMESTAMPPIN_PC1   RTC_TIMESTAMPPIN_POS2
959
 
960
#define RTC_OUTPUT_REMAP_PC13  RTC_OUTPUT_REMAP_NONE
961
#define RTC_OUTPUT_REMAP_PB14  RTC_OUTPUT_REMAP_POS1
962
#define RTC_OUTPUT_REMAP_PB2   RTC_OUTPUT_REMAP_POS1
963
 
964
#define RTC_TAMPERPIN_PC13 RTC_TAMPERPIN_DEFAULT
965
#define RTC_TAMPERPIN_PA0  RTC_TAMPERPIN_POS1
966
#define RTC_TAMPERPIN_PI8  RTC_TAMPERPIN_POS1
967
 
968
/**
969
  * @}
970
  */
971
 
972
 
973
/** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
974
  * @{
975
  */
976
#define SMARTCARD_NACK_ENABLED                  SMARTCARD_NACK_ENABLE
977
#define SMARTCARD_NACK_DISABLED                 SMARTCARD_NACK_DISABLE
978
 
979
#define SMARTCARD_ONEBIT_SAMPLING_DISABLED      SMARTCARD_ONE_BIT_SAMPLE_DISABLE
980
#define SMARTCARD_ONEBIT_SAMPLING_ENABLED       SMARTCARD_ONE_BIT_SAMPLE_ENABLE
981
#define SMARTCARD_ONEBIT_SAMPLING_DISABLE       SMARTCARD_ONE_BIT_SAMPLE_DISABLE
982
#define SMARTCARD_ONEBIT_SAMPLING_ENABLE        SMARTCARD_ONE_BIT_SAMPLE_ENABLE
983
 
984
#define SMARTCARD_TIMEOUT_DISABLED              SMARTCARD_TIMEOUT_DISABLE
985
#define SMARTCARD_TIMEOUT_ENABLED               SMARTCARD_TIMEOUT_ENABLE
986
 
987
#define SMARTCARD_LASTBIT_DISABLED              SMARTCARD_LASTBIT_DISABLE
988
#define SMARTCARD_LASTBIT_ENABLED               SMARTCARD_LASTBIT_ENABLE
989
/**
990
  * @}
991
  */
992
 
993
 
994
/** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
995
  * @{
996
  */
997
#define SMBUS_DUALADDRESS_DISABLED      SMBUS_DUALADDRESS_DISABLE
998
#define SMBUS_DUALADDRESS_ENABLED       SMBUS_DUALADDRESS_ENABLE
999
#define SMBUS_GENERALCALL_DISABLED      SMBUS_GENERALCALL_DISABLE
1000
#define SMBUS_GENERALCALL_ENABLED       SMBUS_GENERALCALL_ENABLE
1001
#define SMBUS_NOSTRETCH_DISABLED        SMBUS_NOSTRETCH_DISABLE
1002
#define SMBUS_NOSTRETCH_ENABLED         SMBUS_NOSTRETCH_ENABLE
1003
#define SMBUS_ANALOGFILTER_ENABLED      SMBUS_ANALOGFILTER_ENABLE
1004
#define SMBUS_ANALOGFILTER_DISABLED     SMBUS_ANALOGFILTER_DISABLE
1005
#define SMBUS_PEC_DISABLED              SMBUS_PEC_DISABLE
1006
#define SMBUS_PEC_ENABLED               SMBUS_PEC_ENABLE
1007
#define HAL_SMBUS_STATE_SLAVE_LISTEN    HAL_SMBUS_STATE_LISTEN
1008
/**
1009
  * @}
1010
  */
1011
 
1012
/** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
1013
  * @{
1014
  */
1015
#define SPI_TIMODE_DISABLED             SPI_TIMODE_DISABLE
1016
#define SPI_TIMODE_ENABLED              SPI_TIMODE_ENABLE
1017
 
1018
#define SPI_CRCCALCULATION_DISABLED     SPI_CRCCALCULATION_DISABLE
1019
#define SPI_CRCCALCULATION_ENABLED      SPI_CRCCALCULATION_ENABLE
1020
 
1021
#define SPI_NSS_PULSE_DISABLED          SPI_NSS_PULSE_DISABLE
1022
#define SPI_NSS_PULSE_ENABLED           SPI_NSS_PULSE_ENABLE
1023
 
1024
#if defined(STM32H7)
1025
 
1026
 #define SPI_FLAG_TXE                    SPI_FLAG_TXP
1027
 #define SPI_FLAG_RXNE                   SPI_FLAG_RXP
1028
 
1029
 #define SPI_IT_TXE                      SPI_IT_TXP
1030
 #define SPI_IT_RXNE                     SPI_IT_RXP
1031
 
1032
 #define SPI_FRLVL_EMPTY                 SPI_RX_FIFO_0PACKET
1033
 #define SPI_FRLVL_QUARTER_FULL          SPI_RX_FIFO_1PACKET
1034
 #define SPI_FRLVL_HALF_FULL             SPI_RX_FIFO_2PACKET
1035
 #define SPI_FRLVL_FULL                  SPI_RX_FIFO_3PACKET
1036
 
1037
#endif /* STM32H7 */
1038
 
1039
/**
1040
  * @}
1041
  */
1042
 
1043
/** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
1044
  * @{
1045
  */
1046
#define CCER_CCxE_MASK                   TIM_CCER_CCxE_MASK
1047
#define CCER_CCxNE_MASK                  TIM_CCER_CCxNE_MASK
1048
 
1049
#define TIM_DMABase_CR1                  TIM_DMABASE_CR1
1050
#define TIM_DMABase_CR2                  TIM_DMABASE_CR2
1051
#define TIM_DMABase_SMCR                 TIM_DMABASE_SMCR
1052
#define TIM_DMABase_DIER                 TIM_DMABASE_DIER
1053
#define TIM_DMABase_SR                   TIM_DMABASE_SR
1054
#define TIM_DMABase_EGR                  TIM_DMABASE_EGR
1055
#define TIM_DMABase_CCMR1                TIM_DMABASE_CCMR1
1056
#define TIM_DMABase_CCMR2                TIM_DMABASE_CCMR2
1057
#define TIM_DMABase_CCER                 TIM_DMABASE_CCER
1058
#define TIM_DMABase_CNT                  TIM_DMABASE_CNT
1059
#define TIM_DMABase_PSC                  TIM_DMABASE_PSC
1060
#define TIM_DMABase_ARR                  TIM_DMABASE_ARR
1061
#define TIM_DMABase_RCR                  TIM_DMABASE_RCR
1062
#define TIM_DMABase_CCR1                 TIM_DMABASE_CCR1
1063
#define TIM_DMABase_CCR2                 TIM_DMABASE_CCR2
1064
#define TIM_DMABase_CCR3                 TIM_DMABASE_CCR3
1065
#define TIM_DMABase_CCR4                 TIM_DMABASE_CCR4
1066
#define TIM_DMABase_BDTR                 TIM_DMABASE_BDTR
1067
#define TIM_DMABase_DCR                  TIM_DMABASE_DCR
1068
#define TIM_DMABase_DMAR                 TIM_DMABASE_DMAR
1069
#define TIM_DMABase_OR1                  TIM_DMABASE_OR1
1070
#define TIM_DMABase_CCMR3                TIM_DMABASE_CCMR3
1071
#define TIM_DMABase_CCR5                 TIM_DMABASE_CCR5
1072
#define TIM_DMABase_CCR6                 TIM_DMABASE_CCR6
1073
#define TIM_DMABase_OR2                  TIM_DMABASE_OR2
1074
#define TIM_DMABase_OR3                  TIM_DMABASE_OR3
1075
#define TIM_DMABase_OR                   TIM_DMABASE_OR
1076
 
1077
#define TIM_EventSource_Update           TIM_EVENTSOURCE_UPDATE
1078
#define TIM_EventSource_CC1              TIM_EVENTSOURCE_CC1
1079
#define TIM_EventSource_CC2              TIM_EVENTSOURCE_CC2
1080
#define TIM_EventSource_CC3              TIM_EVENTSOURCE_CC3
1081
#define TIM_EventSource_CC4              TIM_EVENTSOURCE_CC4
1082
#define TIM_EventSource_COM              TIM_EVENTSOURCE_COM
1083
#define TIM_EventSource_Trigger          TIM_EVENTSOURCE_TRIGGER
1084
#define TIM_EventSource_Break            TIM_EVENTSOURCE_BREAK
1085
#define TIM_EventSource_Break2           TIM_EVENTSOURCE_BREAK2
1086
 
1087
#define TIM_DMABurstLength_1Transfer     TIM_DMABURSTLENGTH_1TRANSFER
1088
#define TIM_DMABurstLength_2Transfers    TIM_DMABURSTLENGTH_2TRANSFERS
1089
#define TIM_DMABurstLength_3Transfers    TIM_DMABURSTLENGTH_3TRANSFERS
1090
#define TIM_DMABurstLength_4Transfers    TIM_DMABURSTLENGTH_4TRANSFERS
1091
#define TIM_DMABurstLength_5Transfers    TIM_DMABURSTLENGTH_5TRANSFERS
1092
#define TIM_DMABurstLength_6Transfers    TIM_DMABURSTLENGTH_6TRANSFERS
1093
#define TIM_DMABurstLength_7Transfers    TIM_DMABURSTLENGTH_7TRANSFERS
1094
#define TIM_DMABurstLength_8Transfers    TIM_DMABURSTLENGTH_8TRANSFERS
1095
#define TIM_DMABurstLength_9Transfers    TIM_DMABURSTLENGTH_9TRANSFERS
1096
#define TIM_DMABurstLength_10Transfers   TIM_DMABURSTLENGTH_10TRANSFERS
1097
#define TIM_DMABurstLength_11Transfers   TIM_DMABURSTLENGTH_11TRANSFERS
1098
#define TIM_DMABurstLength_12Transfers   TIM_DMABURSTLENGTH_12TRANSFERS
1099
#define TIM_DMABurstLength_13Transfers   TIM_DMABURSTLENGTH_13TRANSFERS
1100
#define TIM_DMABurstLength_14Transfers   TIM_DMABURSTLENGTH_14TRANSFERS
1101
#define TIM_DMABurstLength_15Transfers   TIM_DMABURSTLENGTH_15TRANSFERS
1102
#define TIM_DMABurstLength_16Transfers   TIM_DMABURSTLENGTH_16TRANSFERS
1103
#define TIM_DMABurstLength_17Transfers   TIM_DMABURSTLENGTH_17TRANSFERS
1104
#define TIM_DMABurstLength_18Transfers   TIM_DMABURSTLENGTH_18TRANSFERS
1105
 
1106
#if defined(STM32L0)
1107
#define TIM22_TI1_GPIO1   TIM22_TI1_GPIO
1108
#define TIM22_TI1_GPIO2   TIM22_TI1_GPIO
1109
#endif
1110
 
1111
#if defined(STM32F3)
1112
#define IS_TIM_HALL_INTERFACE_INSTANCE   IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE
1113
#endif
1114
 
1115
#if defined(STM32H7)
1116
#define TIM_TIM1_ETR_COMP1_OUT        TIM_TIM1_ETR_COMP1
1117
#define TIM_TIM1_ETR_COMP2_OUT        TIM_TIM1_ETR_COMP2
1118
#define TIM_TIM8_ETR_COMP1_OUT        TIM_TIM8_ETR_COMP1
1119
#define TIM_TIM8_ETR_COMP2_OUT        TIM_TIM8_ETR_COMP2
1120
#define TIM_TIM2_ETR_COMP1_OUT        TIM_TIM2_ETR_COMP1
1121
#define TIM_TIM2_ETR_COMP2_OUT        TIM_TIM2_ETR_COMP2
1122
#define TIM_TIM3_ETR_COMP1_OUT        TIM_TIM3_ETR_COMP1
1123
#define TIM_TIM1_TI1_COMP1_OUT        TIM_TIM1_TI1_COMP1
1124
#define TIM_TIM8_TI1_COMP2_OUT        TIM_TIM8_TI1_COMP2
1125
#define TIM_TIM2_TI4_COMP1_OUT        TIM_TIM2_TI4_COMP1
1126
#define TIM_TIM2_TI4_COMP2_OUT        TIM_TIM2_TI4_COMP2
1127
#define TIM_TIM2_TI4_COMP1COMP2_OUT   TIM_TIM2_TI4_COMP1_COMP2
1128
#define TIM_TIM3_TI1_COMP1_OUT        TIM_TIM3_TI1_COMP1
1129
#define TIM_TIM3_TI1_COMP2_OUT        TIM_TIM3_TI1_COMP2
1130
#define TIM_TIM3_TI1_COMP1COMP2_OUT   TIM_TIM3_TI1_COMP1_COMP2
1131
#endif
1132
 
1133
/**
1134
  * @}
1135
  */
1136
 
1137
/** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
1138
  * @{
1139
  */
1140
#define TSC_SYNC_POL_FALL        TSC_SYNC_POLARITY_FALLING
1141
#define TSC_SYNC_POL_RISE_HIGH   TSC_SYNC_POLARITY_RISING
1142
/**
1143
  * @}
1144
  */
1145
 
1146
/** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
1147
  * @{
1148
  */
1149
#define UART_ONEBIT_SAMPLING_DISABLED   UART_ONE_BIT_SAMPLE_DISABLE
1150
#define UART_ONEBIT_SAMPLING_ENABLED    UART_ONE_BIT_SAMPLE_ENABLE
1151
#define UART_ONE_BIT_SAMPLE_DISABLED    UART_ONE_BIT_SAMPLE_DISABLE
1152
#define UART_ONE_BIT_SAMPLE_ENABLED     UART_ONE_BIT_SAMPLE_ENABLE
1153
 
1154
#define __HAL_UART_ONEBIT_ENABLE        __HAL_UART_ONE_BIT_SAMPLE_ENABLE
1155
#define __HAL_UART_ONEBIT_DISABLE       __HAL_UART_ONE_BIT_SAMPLE_DISABLE
1156
 
1157
#define __DIV_SAMPLING16                UART_DIV_SAMPLING16
1158
#define __DIVMANT_SAMPLING16            UART_DIVMANT_SAMPLING16
1159
#define __DIVFRAQ_SAMPLING16            UART_DIVFRAQ_SAMPLING16
1160
#define __UART_BRR_SAMPLING16           UART_BRR_SAMPLING16
1161
 
1162
#define __DIV_SAMPLING8                 UART_DIV_SAMPLING8
1163
#define __DIVMANT_SAMPLING8             UART_DIVMANT_SAMPLING8
1164
#define __DIVFRAQ_SAMPLING8             UART_DIVFRAQ_SAMPLING8
1165
#define __UART_BRR_SAMPLING8            UART_BRR_SAMPLING8
1166
 
1167
#define __DIV_LPUART                    UART_DIV_LPUART
1168
 
1169
#define UART_WAKEUPMETHODE_IDLELINE     UART_WAKEUPMETHOD_IDLELINE
1170
#define UART_WAKEUPMETHODE_ADDRESSMARK  UART_WAKEUPMETHOD_ADDRESSMARK
1171
 
1172
/**
1173
  * @}
1174
  */
1175
 
1176
 
1177
/** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
1178
  * @{
1179
  */
1180
 
1181
#define USART_CLOCK_DISABLED            USART_CLOCK_DISABLE
1182
#define USART_CLOCK_ENABLED             USART_CLOCK_ENABLE
1183
 
1184
#define USARTNACK_ENABLED               USART_NACK_ENABLE
1185
#define USARTNACK_DISABLED              USART_NACK_DISABLE
1186
/**
1187
  * @}
1188
  */
1189
 
1190
/** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
1191
  * @{
1192
  */
1193
#define CFR_BASE                    WWDG_CFR_BASE
1194
 
1195
/**
1196
  * @}
1197
  */
1198
 
1199
/** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
1200
  * @{
1201
  */
1202
#define CAN_FilterFIFO0             CAN_FILTER_FIFO0
1203
#define CAN_FilterFIFO1             CAN_FILTER_FIFO1
1204
#define CAN_IT_RQCP0                CAN_IT_TME
1205
#define CAN_IT_RQCP1                CAN_IT_TME
1206
#define CAN_IT_RQCP2                CAN_IT_TME
1207
#define INAK_TIMEOUT                CAN_TIMEOUT_VALUE
1208
#define SLAK_TIMEOUT                CAN_TIMEOUT_VALUE
1209
#define CAN_TXSTATUS_FAILED         ((uint8_t)0x00U)
1210
#define CAN_TXSTATUS_OK             ((uint8_t)0x01U)
1211
#define CAN_TXSTATUS_PENDING        ((uint8_t)0x02U)
1212
 
1213
/**
1214
  * @}
1215
  */
1216
 
1217
/** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
1218
  * @{
1219
  */
1220
 
1221
#define VLAN_TAG                ETH_VLAN_TAG
1222
#define MIN_ETH_PAYLOAD         ETH_MIN_ETH_PAYLOAD
1223
#define MAX_ETH_PAYLOAD         ETH_MAX_ETH_PAYLOAD
1224
#define JUMBO_FRAME_PAYLOAD     ETH_JUMBO_FRAME_PAYLOAD
1225
#define MACMIIAR_CR_MASK        ETH_MACMIIAR_CR_MASK
1226
#define MACCR_CLEAR_MASK        ETH_MACCR_CLEAR_MASK
1227
#define MACFCR_CLEAR_MASK       ETH_MACFCR_CLEAR_MASK
1228
#define DMAOMR_CLEAR_MASK       ETH_DMAOMR_CLEAR_MASK
1229
 
1230
#define ETH_MMCCR              0x00000100U
1231
#define ETH_MMCRIR             0x00000104U
1232
#define ETH_MMCTIR             0x00000108U
1233
#define ETH_MMCRIMR            0x0000010CU
1234
#define ETH_MMCTIMR            0x00000110U
1235
#define ETH_MMCTGFSCCR         0x0000014CU
1236
#define ETH_MMCTGFMSCCR        0x00000150U
1237
#define ETH_MMCTGFCR           0x00000168U
1238
#define ETH_MMCRFCECR          0x00000194U
1239
#define ETH_MMCRFAECR          0x00000198U
1240
#define ETH_MMCRGUFCR          0x000001C4U
1241
 
1242
#define ETH_MAC_TXFIFO_FULL                             0x02000000U  /* Tx FIFO full */
1243
#define ETH_MAC_TXFIFONOT_EMPTY                         0x01000000U  /* Tx FIFO not empty */
1244
#define ETH_MAC_TXFIFO_WRITE_ACTIVE                     0x00400000U  /* Tx FIFO write active */
1245
#define ETH_MAC_TXFIFO_IDLE                             0x00000000U  /* Tx FIFO read status: Idle */
1246
#define ETH_MAC_TXFIFO_READ                             0x00100000U  /* Tx FIFO read status: Read (transferring data to the MAC transmitter) */
1247
#define ETH_MAC_TXFIFO_WAITING                          0x00200000U  /* Tx FIFO read status: Waiting for TxStatus from MAC transmitter */
1248
#define ETH_MAC_TXFIFO_WRITING                          0x00300000U  /* Tx FIFO read status: Writing the received TxStatus or flushing the TxFIFO */
1249
#define ETH_MAC_TRANSMISSION_PAUSE                      0x00080000U  /* MAC transmitter in pause */
1250
#define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE            0x00000000U  /* MAC transmit frame controller: Idle */
1251
#define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING         0x00020000U  /* MAC transmit frame controller: Waiting for Status of previous frame or IFG/backoff period to be over */
1252
#define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF   0x00040000U  /* MAC transmit frame controller: Generating and transmitting a Pause control frame (in full duplex mode) */
1253
#define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING    0x00060000U  /* MAC transmit frame controller: Transferring input frame for transmission */
1254
#define ETH_MAC_MII_TRANSMIT_ACTIVE           0x00010000U  /* MAC MII transmit engine active */
1255
#define ETH_MAC_RXFIFO_EMPTY                  0x00000000U  /* Rx FIFO fill level: empty */
1256
#define ETH_MAC_RXFIFO_BELOW_THRESHOLD        0x00000100U  /* Rx FIFO fill level: fill-level below flow-control de-activate threshold */
1257
#define ETH_MAC_RXFIFO_ABOVE_THRESHOLD        0x00000200U  /* Rx FIFO fill level: fill-level above flow-control activate threshold */
1258
#define ETH_MAC_RXFIFO_FULL                   0x00000300U  /* Rx FIFO fill level: full */
1259
#if defined(STM32F1)
1260
#else
1261
#define ETH_MAC_READCONTROLLER_IDLE           0x00000000U  /* Rx FIFO read controller IDLE state */
1262
#define ETH_MAC_READCONTROLLER_READING_DATA   0x00000020U  /* Rx FIFO read controller Reading frame data */
1263
#define ETH_MAC_READCONTROLLER_READING_STATUS 0x00000040U  /* Rx FIFO read controller Reading frame status (or time-stamp) */
1264
#endif
1265
#define ETH_MAC_READCONTROLLER_FLUSHING       0x00000060U  /* Rx FIFO read controller Flushing the frame data and status */
1266
#define ETH_MAC_RXFIFO_WRITE_ACTIVE           0x00000010U  /* Rx FIFO write controller active */
1267
#define ETH_MAC_SMALL_FIFO_NOTACTIVE          0x00000000U  /* MAC small FIFO read / write controllers not active */
1268
#define ETH_MAC_SMALL_FIFO_READ_ACTIVE        0x00000002U  /* MAC small FIFO read controller active */
1269
#define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE       0x00000004U  /* MAC small FIFO write controller active */
1270
#define ETH_MAC_SMALL_FIFO_RW_ACTIVE          0x00000006U  /* MAC small FIFO read / write controllers active */
1271
#define ETH_MAC_MII_RECEIVE_PROTOCOL_ACTIVE   0x00000001U  /* MAC MII receive protocol engine active */
1272
 
1273
/**
1274
  * @}
1275
  */
1276
 
1277
/** @defgroup HAL_DCMI_Aliased_Defines HAL DCMI Aliased Defines maintained for legacy purpose
1278
  * @{
1279
  */
1280
#define HAL_DCMI_ERROR_OVF      HAL_DCMI_ERROR_OVR
1281
#define DCMI_IT_OVF             DCMI_IT_OVR
1282
#define DCMI_FLAG_OVFRI         DCMI_FLAG_OVRRI
1283
#define DCMI_FLAG_OVFMI         DCMI_FLAG_OVRMI
1284
 
1285
#define HAL_DCMI_ConfigCROP     HAL_DCMI_ConfigCrop
1286
#define HAL_DCMI_EnableCROP     HAL_DCMI_EnableCrop
1287
#define HAL_DCMI_DisableCROP    HAL_DCMI_DisableCrop
1288
 
1289
/**
1290
  * @}
1291
  */
1292
 
1293
#if defined(STM32L4) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) \
1294
  || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx) \
1295
  || defined(STM32H7)
1296
/** @defgroup HAL_DMA2D_Aliased_Defines HAL DMA2D Aliased Defines maintained for legacy purpose
1297
  * @{
1298
  */
1299
#define DMA2D_ARGB8888          DMA2D_OUTPUT_ARGB8888
1300
#define DMA2D_RGB888            DMA2D_OUTPUT_RGB888
1301
#define DMA2D_RGB565            DMA2D_OUTPUT_RGB565
1302
#define DMA2D_ARGB1555          DMA2D_OUTPUT_ARGB1555
1303
#define DMA2D_ARGB4444          DMA2D_OUTPUT_ARGB4444
1304
 
1305
#define CM_ARGB8888             DMA2D_INPUT_ARGB8888
1306
#define CM_RGB888               DMA2D_INPUT_RGB888
1307
#define CM_RGB565               DMA2D_INPUT_RGB565
1308
#define CM_ARGB1555             DMA2D_INPUT_ARGB1555
1309
#define CM_ARGB4444             DMA2D_INPUT_ARGB4444
1310
#define CM_L8                   DMA2D_INPUT_L8
1311
#define CM_AL44                 DMA2D_INPUT_AL44
1312
#define CM_AL88                 DMA2D_INPUT_AL88
1313
#define CM_L4                   DMA2D_INPUT_L4
1314
#define CM_A8                   DMA2D_INPUT_A8
1315
#define CM_A4                   DMA2D_INPUT_A4
1316
/**
1317
  * @}
1318
  */
1319
#endif  /* STM32L4 ||  STM32F7 ||  STM32F4 ||  STM32H7 */
1320
 
1321
/** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
1322
  * @{
1323
  */
1324
 
1325
/**
1326
  * @}
1327
  */
1328
 
1329
/* Exported functions --------------------------------------------------------*/
1330
 
1331
/** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
1332
  * @{
1333
  */
1334
#define HAL_CRYP_ComputationCpltCallback     HAL_CRYPEx_ComputationCpltCallback
1335
/**
1336
  * @}
1337
  */
1338
 
1339
/** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
1340
  * @{
1341
  */
1342
#define HAL_HASH_STATETypeDef        HAL_HASH_StateTypeDef
1343
#define HAL_HASHPhaseTypeDef         HAL_HASH_PhaseTypeDef
1344
#define HAL_HMAC_MD5_Finish          HAL_HASH_MD5_Finish
1345
#define HAL_HMAC_SHA1_Finish         HAL_HASH_SHA1_Finish
1346
#define HAL_HMAC_SHA224_Finish       HAL_HASH_SHA224_Finish
1347
#define HAL_HMAC_SHA256_Finish       HAL_HASH_SHA256_Finish
1348
 
1349
/*HASH Algorithm Selection*/
1350
 
1351
#define HASH_AlgoSelection_SHA1      HASH_ALGOSELECTION_SHA1
1352
#define HASH_AlgoSelection_SHA224    HASH_ALGOSELECTION_SHA224
1353
#define HASH_AlgoSelection_SHA256    HASH_ALGOSELECTION_SHA256
1354
#define HASH_AlgoSelection_MD5       HASH_ALGOSELECTION_MD5
1355
 
1356
#define HASH_AlgoMode_HASH         HASH_ALGOMODE_HASH
1357
#define HASH_AlgoMode_HMAC         HASH_ALGOMODE_HMAC
1358
 
1359
#define HASH_HMACKeyType_ShortKey  HASH_HMAC_KEYTYPE_SHORTKEY
1360
#define HASH_HMACKeyType_LongKey   HASH_HMAC_KEYTYPE_LONGKEY
1361
/**
1362
  * @}
1363
  */
1364
 
1365
/** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
1366
  * @{
1367
  */
1368
#define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
1369
#define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
1370
#define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
1371
#define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
1372
#define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
1373
#define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
1374
#define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd)==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
1375
#define HAL_VREFINT_OutputSelect  HAL_SYSCFG_VREFINT_OutputSelect
1376
#define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
1377
#if defined(STM32L0)
1378
#else
1379
#define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
1380
#endif
1381
#define HAL_ADC_EnableBuffer_Cmd(cmd)  (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
1382
#define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd)==ENABLE) ?  HAL_ADCEx_EnableVREFINTTempSensor() : HAL_ADCEx_DisableVREFINTTempSensor())
1383
/**
1384
  * @}
1385
  */
1386
 
1387
/** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
1388
  * @{
1389
  */
1390
#define FLASH_HalfPageProgram      HAL_FLASHEx_HalfPageProgram
1391
#define FLASH_EnableRunPowerDown   HAL_FLASHEx_EnableRunPowerDown
1392
#define FLASH_DisableRunPowerDown  HAL_FLASHEx_DisableRunPowerDown
1393
#define HAL_DATA_EEPROMEx_Unlock   HAL_FLASHEx_DATAEEPROM_Unlock
1394
#define HAL_DATA_EEPROMEx_Lock     HAL_FLASHEx_DATAEEPROM_Lock
1395
#define HAL_DATA_EEPROMEx_Erase    HAL_FLASHEx_DATAEEPROM_Erase
1396
#define HAL_DATA_EEPROMEx_Program  HAL_FLASHEx_DATAEEPROM_Program
1397
 
1398
 /**
1399
  * @}
1400
  */
1401
 
1402
/** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
1403
  * @{
1404
  */
1405
#define HAL_I2CEx_AnalogFilter_Config         HAL_I2CEx_ConfigAnalogFilter
1406
#define HAL_I2CEx_DigitalFilter_Config        HAL_I2CEx_ConfigDigitalFilter
1407
#define HAL_FMPI2CEx_AnalogFilter_Config      HAL_FMPI2CEx_ConfigAnalogFilter
1408
#define HAL_FMPI2CEx_DigitalFilter_Config     HAL_FMPI2CEx_ConfigDigitalFilter
1409
 
1410
#define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) (((cmd)==ENABLE)? HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
1411
 
1412
#if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4) || defined(STM32G4)
1413
#define HAL_I2C_Master_Sequential_Transmit_IT  HAL_I2C_Master_Seq_Transmit_IT
1414
#define HAL_I2C_Master_Sequential_Receive_IT   HAL_I2C_Master_Seq_Receive_IT
1415
#define HAL_I2C_Slave_Sequential_Transmit_IT   HAL_I2C_Slave_Seq_Transmit_IT
1416
#define HAL_I2C_Slave_Sequential_Receive_IT    HAL_I2C_Slave_Seq_Receive_IT
1417
#define HAL_I2C_Master_Sequential_Transmit_DMA HAL_I2C_Master_Seq_Transmit_DMA
1418
#define HAL_I2C_Master_Sequential_Receive_DMA  HAL_I2C_Master_Seq_Receive_DMA
1419
#define HAL_I2C_Slave_Sequential_Transmit_DMA  HAL_I2C_Slave_Seq_Transmit_DMA
1420
#define HAL_I2C_Slave_Sequential_Receive_DMA   HAL_I2C_Slave_Seq_Receive_DMA
1421
#endif /* STM32H7 || STM32WB  || STM32G0 || STM32F4 || STM32F7 || STM32L0 || STM32L4 */
1422
 
1423
#if defined(STM32F4)
1424
#define HAL_FMPI2C_Master_Sequential_Transmit_IT  HAL_FMPI2C_Master_Seq_Transmit_IT
1425
#define HAL_FMPI2C_Master_Sequential_Receive_IT   HAL_FMPI2C_Master_Seq_Receive_IT
1426
#define HAL_FMPI2C_Slave_Sequential_Transmit_IT   HAL_FMPI2C_Slave_Seq_Transmit_IT
1427
#define HAL_FMPI2C_Slave_Sequential_Receive_IT    HAL_FMPI2C_Slave_Seq_Receive_IT
1428
#define HAL_FMPI2C_Master_Sequential_Transmit_DMA HAL_FMPI2C_Master_Seq_Transmit_DMA
1429
#define HAL_FMPI2C_Master_Sequential_Receive_DMA  HAL_FMPI2C_Master_Seq_Receive_DMA
1430
#define HAL_FMPI2C_Slave_Sequential_Transmit_DMA  HAL_FMPI2C_Slave_Seq_Transmit_DMA
1431
#define HAL_FMPI2C_Slave_Sequential_Receive_DMA   HAL_FMPI2C_Slave_Seq_Receive_DMA
1432
#endif /* STM32F4 */
1433
 /**
1434
  * @}
1435
  */
1436
 
1437
/** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
1438
  * @{
1439
  */
1440
#define HAL_PWR_PVDConfig                             HAL_PWR_ConfigPVD
1441
#define HAL_PWR_DisableBkUpReg                        HAL_PWREx_DisableBkUpReg
1442
#define HAL_PWR_DisableFlashPowerDown                 HAL_PWREx_DisableFlashPowerDown
1443
#define HAL_PWR_DisableVddio2Monitor                  HAL_PWREx_DisableVddio2Monitor
1444
#define HAL_PWR_EnableBkUpReg                         HAL_PWREx_EnableBkUpReg
1445
#define HAL_PWR_EnableFlashPowerDown                  HAL_PWREx_EnableFlashPowerDown
1446
#define HAL_PWR_EnableVddio2Monitor                   HAL_PWREx_EnableVddio2Monitor
1447
#define HAL_PWR_PVD_PVM_IRQHandler                    HAL_PWREx_PVD_PVM_IRQHandler
1448
#define HAL_PWR_PVDLevelConfig                        HAL_PWR_ConfigPVD
1449
#define HAL_PWR_Vddio2Monitor_IRQHandler              HAL_PWREx_Vddio2Monitor_IRQHandler
1450
#define HAL_PWR_Vddio2MonitorCallback                 HAL_PWREx_Vddio2MonitorCallback
1451
#define HAL_PWREx_ActivateOverDrive                   HAL_PWREx_EnableOverDrive
1452
#define HAL_PWREx_DeactivateOverDrive                 HAL_PWREx_DisableOverDrive
1453
#define HAL_PWREx_DisableSDADCAnalog                  HAL_PWREx_DisableSDADC
1454
#define HAL_PWREx_EnableSDADCAnalog                   HAL_PWREx_EnableSDADC
1455
#define HAL_PWREx_PVMConfig                           HAL_PWREx_ConfigPVM
1456
 
1457
#define PWR_MODE_NORMAL                               PWR_PVD_MODE_NORMAL
1458
#define PWR_MODE_IT_RISING                            PWR_PVD_MODE_IT_RISING
1459
#define PWR_MODE_IT_FALLING                           PWR_PVD_MODE_IT_FALLING
1460
#define PWR_MODE_IT_RISING_FALLING                    PWR_PVD_MODE_IT_RISING_FALLING
1461
#define PWR_MODE_EVENT_RISING                         PWR_PVD_MODE_EVENT_RISING
1462
#define PWR_MODE_EVENT_FALLING                        PWR_PVD_MODE_EVENT_FALLING
1463
#define PWR_MODE_EVENT_RISING_FALLING                 PWR_PVD_MODE_EVENT_RISING_FALLING
1464
 
1465
#define CR_OFFSET_BB                                  PWR_CR_OFFSET_BB
1466
#define CSR_OFFSET_BB                                 PWR_CSR_OFFSET_BB
1467
#define PMODE_BIT_NUMBER                              VOS_BIT_NUMBER
1468
#define CR_PMODE_BB                                   CR_VOS_BB
1469
 
1470
#define DBP_BitNumber                                 DBP_BIT_NUMBER
1471
#define PVDE_BitNumber                                PVDE_BIT_NUMBER
1472
#define PMODE_BitNumber                               PMODE_BIT_NUMBER
1473
#define EWUP_BitNumber                                EWUP_BIT_NUMBER
1474
#define FPDS_BitNumber                                FPDS_BIT_NUMBER
1475
#define ODEN_BitNumber                                ODEN_BIT_NUMBER
1476
#define ODSWEN_BitNumber                              ODSWEN_BIT_NUMBER
1477
#define MRLVDS_BitNumber                              MRLVDS_BIT_NUMBER
1478
#define LPLVDS_BitNumber                              LPLVDS_BIT_NUMBER
1479
#define BRE_BitNumber                                 BRE_BIT_NUMBER
1480
 
1481
#define PWR_MODE_EVT                                  PWR_PVD_MODE_NORMAL
1482
 
1483
 /**
1484
  * @}
1485
  */
1486
 
1487
/** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
1488
  * @{
1489
  */
1490
#define HAL_SMBUS_Slave_Listen_IT          HAL_SMBUS_EnableListen_IT
1491
#define HAL_SMBUS_SlaveAddrCallback        HAL_SMBUS_AddrCallback
1492
#define HAL_SMBUS_SlaveListenCpltCallback  HAL_SMBUS_ListenCpltCallback
1493
/**
1494
  * @}
1495
  */
1496
 
1497
/** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
1498
  * @{
1499
  */
1500
#define HAL_SPI_FlushRxFifo                HAL_SPIEx_FlushRxFifo
1501
/**
1502
  * @}
1503
  */
1504
 
1505
/** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
1506
  * @{
1507
  */
1508
#define HAL_TIM_DMADelayPulseCplt                       TIM_DMADelayPulseCplt
1509
#define HAL_TIM_DMAError                                TIM_DMAError
1510
#define HAL_TIM_DMACaptureCplt                          TIM_DMACaptureCplt
1511
#define HAL_TIMEx_DMACommutationCplt                    TIMEx_DMACommutationCplt
1512
#if defined(STM32H7) || defined(STM32G0) || defined(STM32F7) || defined(STM32F4) || defined(STM32L0) || defined(STM32L4)
1513
#define HAL_TIM_SlaveConfigSynchronization              HAL_TIM_SlaveConfigSynchro
1514
#define HAL_TIM_SlaveConfigSynchronization_IT           HAL_TIM_SlaveConfigSynchro_IT
1515
#define HAL_TIMEx_CommutationCallback                   HAL_TIMEx_CommutCallback
1516
#define HAL_TIMEx_ConfigCommutationEvent                HAL_TIMEx_ConfigCommutEvent
1517
#define HAL_TIMEx_ConfigCommutationEvent_IT             HAL_TIMEx_ConfigCommutEvent_IT
1518
#define HAL_TIMEx_ConfigCommutationEvent_DMA            HAL_TIMEx_ConfigCommutEvent_DMA
1519
#endif /* STM32H7 || STM32G0 || STM32F7 || STM32F4  || STM32L0 */
1520
/**
1521
  * @}
1522
  */
1523
 
1524
/** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
1525
  * @{
1526
  */
1527
#define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
1528
/**
1529
  * @}
1530
  */
1531
 
1532
/** @defgroup HAL_LTDC_Aliased_Functions HAL LTDC Aliased Functions maintained for legacy purpose
1533
  * @{
1534
  */
1535
#define HAL_LTDC_LineEvenCallback HAL_LTDC_LineEventCallback
1536
#define HAL_LTDC_Relaod           HAL_LTDC_Reload
1537
#define HAL_LTDC_StructInitFromVideoConfig  HAL_LTDCEx_StructInitFromVideoConfig
1538
#define HAL_LTDC_StructInitFromAdaptedCommandConfig  HAL_LTDCEx_StructInitFromAdaptedCommandConfig
1539
/**
1540
  * @}
1541
  */
1542
 
1543
 
1544
/** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
1545
  * @{
1546
  */
1547
 
1548
/**
1549
  * @}
1550
  */
1551
 
1552
/* Exported macros ------------------------------------------------------------*/
1553
 
1554
/** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
1555
  * @{
1556
  */
1557
#define AES_IT_CC                      CRYP_IT_CC
1558
#define AES_IT_ERR                     CRYP_IT_ERR
1559
#define AES_FLAG_CCF                   CRYP_FLAG_CCF
1560
/**
1561
  * @}
1562
  */
1563
 
1564
/** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
1565
  * @{
1566
  */
1567
#define __HAL_GET_BOOT_MODE                   __HAL_SYSCFG_GET_BOOT_MODE
1568
#define __HAL_REMAPMEMORY_FLASH               __HAL_SYSCFG_REMAPMEMORY_FLASH
1569
#define __HAL_REMAPMEMORY_SYSTEMFLASH         __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
1570
#define __HAL_REMAPMEMORY_SRAM                __HAL_SYSCFG_REMAPMEMORY_SRAM
1571
#define __HAL_REMAPMEMORY_FMC                 __HAL_SYSCFG_REMAPMEMORY_FMC
1572
#define __HAL_REMAPMEMORY_FMC_SDRAM           __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
1573
#define __HAL_REMAPMEMORY_FSMC                __HAL_SYSCFG_REMAPMEMORY_FSMC
1574
#define __HAL_REMAPMEMORY_QUADSPI             __HAL_SYSCFG_REMAPMEMORY_QUADSPI
1575
#define __HAL_FMC_BANK                        __HAL_SYSCFG_FMC_BANK
1576
#define __HAL_GET_FLAG                        __HAL_SYSCFG_GET_FLAG
1577
#define __HAL_CLEAR_FLAG                      __HAL_SYSCFG_CLEAR_FLAG
1578
#define __HAL_VREFINT_OUT_ENABLE              __HAL_SYSCFG_VREFINT_OUT_ENABLE
1579
#define __HAL_VREFINT_OUT_DISABLE             __HAL_SYSCFG_VREFINT_OUT_DISABLE
1580
#define __HAL_SYSCFG_SRAM2_WRP_ENABLE         __HAL_SYSCFG_SRAM2_WRP_0_31_ENABLE
1581
 
1582
#define SYSCFG_FLAG_VREF_READY                SYSCFG_FLAG_VREFINT_READY
1583
#define SYSCFG_FLAG_RC48                      RCC_FLAG_HSI48
1584
#define IS_SYSCFG_FASTMODEPLUS_CONFIG         IS_I2C_FASTMODEPLUS
1585
#define UFB_MODE_BitNumber                    UFB_MODE_BIT_NUMBER
1586
#define CMP_PD_BitNumber                      CMP_PD_BIT_NUMBER
1587
 
1588
/**
1589
  * @}
1590
  */
1591
 
1592
 
1593
/** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
1594
  * @{
1595
  */
1596
#define __ADC_ENABLE                                     __HAL_ADC_ENABLE
1597
#define __ADC_DISABLE                                    __HAL_ADC_DISABLE
1598
#define __HAL_ADC_ENABLING_CONDITIONS                    ADC_ENABLING_CONDITIONS
1599
#define __HAL_ADC_DISABLING_CONDITIONS                   ADC_DISABLING_CONDITIONS
1600
#define __HAL_ADC_IS_ENABLED                             ADC_IS_ENABLE
1601
#define __ADC_IS_ENABLED                                 ADC_IS_ENABLE
1602
#define __HAL_ADC_IS_SOFTWARE_START_REGULAR              ADC_IS_SOFTWARE_START_REGULAR
1603
#define __HAL_ADC_IS_SOFTWARE_START_INJECTED             ADC_IS_SOFTWARE_START_INJECTED
1604
#define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
1605
#define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR          ADC_IS_CONVERSION_ONGOING_REGULAR
1606
#define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED         ADC_IS_CONVERSION_ONGOING_INJECTED
1607
#define __HAL_ADC_IS_CONVERSION_ONGOING                  ADC_IS_CONVERSION_ONGOING
1608
#define __HAL_ADC_CLEAR_ERRORCODE                        ADC_CLEAR_ERRORCODE
1609
 
1610
#define __HAL_ADC_GET_RESOLUTION                         ADC_GET_RESOLUTION
1611
#define __HAL_ADC_JSQR_RK                                ADC_JSQR_RK
1612
#define __HAL_ADC_CFGR_AWD1CH                            ADC_CFGR_AWD1CH_SHIFT
1613
#define __HAL_ADC_CFGR_AWD23CR                           ADC_CFGR_AWD23CR
1614
#define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION            ADC_CFGR_INJECT_AUTO_CONVERSION
1615
#define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE              ADC_CFGR_INJECT_CONTEXT_QUEUE
1616
#define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS             ADC_CFGR_INJECT_DISCCONTINUOUS
1617
#define __HAL_ADC_CFGR_REG_DISCCONTINUOUS                ADC_CFGR_REG_DISCCONTINUOUS
1618
#define __HAL_ADC_CFGR_DISCONTINUOUS_NUM                 ADC_CFGR_DISCONTINUOUS_NUM
1619
#define __HAL_ADC_CFGR_AUTOWAIT                          ADC_CFGR_AUTOWAIT
1620
#define __HAL_ADC_CFGR_CONTINUOUS                        ADC_CFGR_CONTINUOUS
1621
#define __HAL_ADC_CFGR_OVERRUN                           ADC_CFGR_OVERRUN
1622
#define __HAL_ADC_CFGR_DMACONTREQ                        ADC_CFGR_DMACONTREQ
1623
#define __HAL_ADC_CFGR_EXTSEL                            ADC_CFGR_EXTSEL_SET
1624
#define __HAL_ADC_JSQR_JEXTSEL                           ADC_JSQR_JEXTSEL_SET
1625
#define __HAL_ADC_OFR_CHANNEL                            ADC_OFR_CHANNEL
1626
#define __HAL_ADC_DIFSEL_CHANNEL                         ADC_DIFSEL_CHANNEL
1627
#define __HAL_ADC_CALFACT_DIFF_SET                       ADC_CALFACT_DIFF_SET
1628
#define __HAL_ADC_CALFACT_DIFF_GET                       ADC_CALFACT_DIFF_GET
1629
#define __HAL_ADC_TRX_HIGHTHRESHOLD                      ADC_TRX_HIGHTHRESHOLD
1630
 
1631
#define __HAL_ADC_OFFSET_SHIFT_RESOLUTION                ADC_OFFSET_SHIFT_RESOLUTION
1632
#define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION         ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
1633
#define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION        ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
1634
#define __HAL_ADC_COMMON_REGISTER                        ADC_COMMON_REGISTER
1635
#define __HAL_ADC_COMMON_CCR_MULTI                       ADC_COMMON_CCR_MULTI
1636
#define __HAL_ADC_MULTIMODE_IS_ENABLED                   ADC_MULTIMODE_IS_ENABLE
1637
#define __ADC_MULTIMODE_IS_ENABLED                       ADC_MULTIMODE_IS_ENABLE
1638
#define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER        ADC_NONMULTIMODE_OR_MULTIMODEMASTER
1639
#define __HAL_ADC_COMMON_ADC_OTHER                       ADC_COMMON_ADC_OTHER
1640
#define __HAL_ADC_MULTI_SLAVE                            ADC_MULTI_SLAVE
1641
 
1642
#define __HAL_ADC_SQR1_L                                 ADC_SQR1_L_SHIFT
1643
#define __HAL_ADC_JSQR_JL                                ADC_JSQR_JL_SHIFT
1644
#define __HAL_ADC_JSQR_RK_JL                             ADC_JSQR_RK_JL
1645
#define __HAL_ADC_CR1_DISCONTINUOUS_NUM                  ADC_CR1_DISCONTINUOUS_NUM
1646
#define __HAL_ADC_CR1_SCAN                               ADC_CR1_SCAN_SET
1647
#define __HAL_ADC_CONVCYCLES_MAX_RANGE                   ADC_CONVCYCLES_MAX_RANGE
1648
#define __HAL_ADC_CLOCK_PRESCALER_RANGE                  ADC_CLOCK_PRESCALER_RANGE
1649
#define __HAL_ADC_GET_CLOCK_PRESCALER                    ADC_GET_CLOCK_PRESCALER
1650
 
1651
#define __HAL_ADC_SQR1                                   ADC_SQR1
1652
#define __HAL_ADC_SMPR1                                  ADC_SMPR1
1653
#define __HAL_ADC_SMPR2                                  ADC_SMPR2
1654
#define __HAL_ADC_SQR3_RK                                ADC_SQR3_RK
1655
#define __HAL_ADC_SQR2_RK                                ADC_SQR2_RK
1656
#define __HAL_ADC_SQR1_RK                                ADC_SQR1_RK
1657
#define __HAL_ADC_CR2_CONTINUOUS                         ADC_CR2_CONTINUOUS
1658
#define __HAL_ADC_CR1_DISCONTINUOUS                      ADC_CR1_DISCONTINUOUS
1659
#define __HAL_ADC_CR1_SCANCONV                           ADC_CR1_SCANCONV
1660
#define __HAL_ADC_CR2_EOCSelection                       ADC_CR2_EOCSelection
1661
#define __HAL_ADC_CR2_DMAContReq                         ADC_CR2_DMAContReq
1662
#define __HAL_ADC_JSQR                                   ADC_JSQR
1663
 
1664
#define __HAL_ADC_CHSELR_CHANNEL                         ADC_CHSELR_CHANNEL
1665
#define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS               ADC_CFGR1_REG_DISCCONTINUOUS
1666
#define __HAL_ADC_CFGR1_AUTOOFF                          ADC_CFGR1_AUTOOFF
1667
#define __HAL_ADC_CFGR1_AUTOWAIT                         ADC_CFGR1_AUTOWAIT
1668
#define __HAL_ADC_CFGR1_CONTINUOUS                       ADC_CFGR1_CONTINUOUS
1669
#define __HAL_ADC_CFGR1_OVERRUN                          ADC_CFGR1_OVERRUN
1670
#define __HAL_ADC_CFGR1_SCANDIR                          ADC_CFGR1_SCANDIR
1671
#define __HAL_ADC_CFGR1_DMACONTREQ                       ADC_CFGR1_DMACONTREQ
1672
 
1673
/**
1674
  * @}
1675
  */
1676
 
1677
/** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
1678
  * @{
1679
  */
1680
#define __HAL_DHR12R1_ALIGNEMENT                        DAC_DHR12R1_ALIGNMENT
1681
#define __HAL_DHR12R2_ALIGNEMENT                        DAC_DHR12R2_ALIGNMENT
1682
#define __HAL_DHR12RD_ALIGNEMENT                        DAC_DHR12RD_ALIGNMENT
1683
#define IS_DAC_GENERATE_WAVE                            IS_DAC_WAVE
1684
 
1685
/**
1686
  * @}
1687
  */
1688
 
1689
/** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
1690
  * @{
1691
  */
1692
#define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
1693
#define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
1694
#define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
1695
#define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
1696
#define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
1697
#define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
1698
#define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
1699
#define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
1700
#define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
1701
#define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
1702
#define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
1703
#define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
1704
#define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
1705
#define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
1706
#define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
1707
#define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
1708
 
1709
#define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
1710
#define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
1711
#define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
1712
#define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
1713
#define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
1714
#define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
1715
#define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
1716
#define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
1717
#define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
1718
#define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
1719
#define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
1720
#define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
1721
#define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
1722
#define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
1723
 
1724
 
1725
#define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
1726
#define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
1727
#define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
1728
#define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
1729
#define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
1730
#define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
1731
#define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
1732
#define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
1733
#if defined(STM32H7)
1734
  #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG1
1735
  #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UnFreeze_WWDG1
1736
  #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG1
1737
  #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UnFreeze_IWDG1
1738
#else
1739
  #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
1740
  #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
1741
  #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
1742
  #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
1743
#endif /* STM32H7 */
1744
#define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
1745
#define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
1746
#define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
1747
#define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
1748
#define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
1749
#define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
1750
#define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
1751
#define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
1752
#define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
1753
#define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
1754
#define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
1755
#define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
1756
 
1757
/**
1758
  * @}
1759
  */
1760
 
1761
/** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
1762
  * @{
1763
  */
1764
#if defined(STM32F3)
1765
#define COMP_START                                       __HAL_COMP_ENABLE
1766
#define COMP_STOP                                        __HAL_COMP_DISABLE
1767
#define COMP_LOCK                                        __HAL_COMP_LOCK
1768
 
1769
#if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx) || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
1770
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
1771
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
1772
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
1773
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
1774
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
1775
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
1776
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
1777
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
1778
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
1779
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
1780
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
1781
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
1782
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
1783
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
1784
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_IT())
1785
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
1786
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
1787
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_IT())
1788
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
1789
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
1790
                                                          __HAL_COMP_COMP6_EXTI_GET_FLAG())
1791
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
1792
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
1793
                                                          __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
1794
# endif
1795
# if defined(STM32F302xE) || defined(STM32F302xC)
1796
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
1797
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
1798
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
1799
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
1800
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
1801
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
1802
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
1803
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
1804
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
1805
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
1806
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
1807
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
1808
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
1809
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
1810
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
1811
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
1812
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
1813
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
1814
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
1815
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_IT())
1816
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
1817
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
1818
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
1819
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_IT())
1820
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
1821
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
1822
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
1823
                                                          __HAL_COMP_COMP6_EXTI_GET_FLAG())
1824
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
1825
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
1826
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
1827
                                                          __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
1828
# endif
1829
# if defined(STM32F303xE) || defined(STM32F398xx) || defined(STM32F303xC) || defined(STM32F358xx)
1830
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
1831
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
1832
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_RISING_EDGE() : \
1833
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
1834
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_RISING_EDGE() : \
1835
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE() : \
1836
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_RISING_EDGE())
1837
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
1838
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
1839
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_RISING_EDGE() : \
1840
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
1841
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_RISING_EDGE() : \
1842
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE() : \
1843
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_RISING_EDGE())
1844
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
1845
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
1846
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_FALLING_EDGE() : \
1847
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
1848
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_FALLING_EDGE() : \
1849
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE() : \
1850
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_FALLING_EDGE())
1851
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
1852
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
1853
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_FALLING_EDGE() : \
1854
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
1855
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_FALLING_EDGE() : \
1856
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE() : \
1857
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_FALLING_EDGE())
1858
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
1859
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
1860
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_IT() : \
1861
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
1862
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_IT() : \
1863
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_IT() : \
1864
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_IT())
1865
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
1866
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
1867
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_IT() : \
1868
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
1869
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_IT() : \
1870
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_IT() : \
1871
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_IT())
1872
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
1873
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
1874
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_GET_FLAG() : \
1875
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
1876
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_GET_FLAG() : \
1877
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_GET_FLAG() : \
1878
                                                          __HAL_COMP_COMP7_EXTI_GET_FLAG())
1879
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
1880
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
1881
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_CLEAR_FLAG() : \
1882
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
1883
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_CLEAR_FLAG() : \
1884
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_CLEAR_FLAG() : \
1885
                                                          __HAL_COMP_COMP7_EXTI_CLEAR_FLAG())
1886
# endif
1887
# if defined(STM32F373xC) ||defined(STM32F378xx)
1888
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
1889
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
1890
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
1891
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
1892
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
1893
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
1894
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
1895
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
1896
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
1897
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_IT())
1898
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
1899
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_IT())
1900
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
1901
                                                          __HAL_COMP_COMP2_EXTI_GET_FLAG())
1902
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
1903
                                                          __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
1904
# endif
1905
#else
1906
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
1907
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
1908
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
1909
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
1910
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
1911
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
1912
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
1913
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
1914
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
1915
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_IT())
1916
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
1917
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_IT())
1918
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
1919
                                                          __HAL_COMP_COMP2_EXTI_GET_FLAG())
1920
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
1921
                                                          __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
1922
#endif
1923
 
1924
#define __HAL_COMP_GET_EXTI_LINE  COMP_GET_EXTI_LINE
1925
 
1926
#if defined(STM32L0) || defined(STM32L4)
1927
/* Note: On these STM32 families, the only argument of this macro             */
1928
/*       is COMP_FLAG_LOCK.                                                   */
1929
/*       This macro is replaced by __HAL_COMP_IS_LOCKED with only HAL handle  */
1930
/*       argument.                                                            */
1931
#define __HAL_COMP_GET_FLAG(__HANDLE__, __FLAG__)  (__HAL_COMP_IS_LOCKED(__HANDLE__))
1932
#endif
1933
/**
1934
  * @}
1935
  */
1936
 
1937
#if defined(STM32L0) || defined(STM32L4)
1938
/** @defgroup HAL_COMP_Aliased_Functions HAL COMP Aliased Functions maintained for legacy purpose
1939
  * @{
1940
  */
1941
#define HAL_COMP_Start_IT       HAL_COMP_Start /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
1942
#define HAL_COMP_Stop_IT        HAL_COMP_Stop  /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
1943
/**
1944
  * @}
1945
  */
1946
#endif
1947
 
1948
/** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
1949
  * @{
1950
  */
1951
 
1952
#define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
1953
                          ((WAVE) == DAC_WAVE_NOISE)|| \
1954
                          ((WAVE) == DAC_WAVE_TRIANGLE))
1955
 
1956
/**
1957
  * @}
1958
  */
1959
 
1960
/** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
1961
  * @{
1962
  */
1963
 
1964
#define IS_WRPAREA          IS_OB_WRPAREA
1965
#define IS_TYPEPROGRAM      IS_FLASH_TYPEPROGRAM
1966
#define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
1967
#define IS_TYPEERASE        IS_FLASH_TYPEERASE
1968
#define IS_NBSECTORS        IS_FLASH_NBSECTORS
1969
#define IS_OB_WDG_SOURCE    IS_OB_IWDG_SOURCE
1970
 
1971
/**
1972
  * @}
1973
  */
1974
 
1975
/** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
1976
  * @{
1977
  */
1978
 
1979
#define __HAL_I2C_RESET_CR2             I2C_RESET_CR2
1980
#define __HAL_I2C_GENERATE_START        I2C_GENERATE_START
1981
#if defined(STM32F1)
1982
#define __HAL_I2C_FREQ_RANGE            I2C_FREQRANGE
1983
#else
1984
#define __HAL_I2C_FREQ_RANGE            I2C_FREQ_RANGE
1985
#endif /* STM32F1 */
1986
#define __HAL_I2C_RISE_TIME             I2C_RISE_TIME
1987
#define __HAL_I2C_SPEED_STANDARD        I2C_SPEED_STANDARD
1988
#define __HAL_I2C_SPEED_FAST            I2C_SPEED_FAST
1989
#define __HAL_I2C_SPEED                 I2C_SPEED
1990
#define __HAL_I2C_7BIT_ADD_WRITE        I2C_7BIT_ADD_WRITE
1991
#define __HAL_I2C_7BIT_ADD_READ         I2C_7BIT_ADD_READ
1992
#define __HAL_I2C_10BIT_ADDRESS         I2C_10BIT_ADDRESS
1993
#define __HAL_I2C_10BIT_HEADER_WRITE    I2C_10BIT_HEADER_WRITE
1994
#define __HAL_I2C_10BIT_HEADER_READ     I2C_10BIT_HEADER_READ
1995
#define __HAL_I2C_MEM_ADD_MSB           I2C_MEM_ADD_MSB
1996
#define __HAL_I2C_MEM_ADD_LSB           I2C_MEM_ADD_LSB
1997
#define __HAL_I2C_FREQRANGE             I2C_FREQRANGE
1998
/**
1999
  * @}
2000
  */
2001
 
2002
/** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
2003
  * @{
2004
  */
2005
 
2006
#define IS_I2S_INSTANCE                 IS_I2S_ALL_INSTANCE
2007
#define IS_I2S_INSTANCE_EXT             IS_I2S_ALL_INSTANCE_EXT
2008
 
2009
#if defined(STM32H7)
2010
  #define __HAL_I2S_CLEAR_FREFLAG       __HAL_I2S_CLEAR_TIFREFLAG
2011
#endif
2012
 
2013
/**
2014
  * @}
2015
  */
2016
 
2017
/** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
2018
  * @{
2019
  */
2020
 
2021
#define __IRDA_DISABLE                  __HAL_IRDA_DISABLE
2022
#define __IRDA_ENABLE                   __HAL_IRDA_ENABLE
2023
 
2024
#define __HAL_IRDA_GETCLOCKSOURCE       IRDA_GETCLOCKSOURCE
2025
#define __HAL_IRDA_MASK_COMPUTATION     IRDA_MASK_COMPUTATION
2026
#define __IRDA_GETCLOCKSOURCE           IRDA_GETCLOCKSOURCE
2027
#define __IRDA_MASK_COMPUTATION         IRDA_MASK_COMPUTATION
2028
 
2029
#define IS_IRDA_ONEBIT_SAMPLE           IS_IRDA_ONE_BIT_SAMPLE
2030
 
2031
 
2032
/**
2033
  * @}
2034
  */
2035
 
2036
 
2037
/** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
2038
  * @{
2039
  */
2040
#define __HAL_IWDG_ENABLE_WRITE_ACCESS  IWDG_ENABLE_WRITE_ACCESS
2041
#define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
2042
/**
2043
  * @}
2044
  */
2045
 
2046
 
2047
/** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
2048
  * @{
2049
  */
2050
 
2051
#define __HAL_LPTIM_ENABLE_INTERRUPT    __HAL_LPTIM_ENABLE_IT
2052
#define __HAL_LPTIM_DISABLE_INTERRUPT   __HAL_LPTIM_DISABLE_IT
2053
#define __HAL_LPTIM_GET_ITSTATUS        __HAL_LPTIM_GET_IT_SOURCE
2054
 
2055
/**
2056
  * @}
2057
  */
2058
 
2059
 
2060
/** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
2061
  * @{
2062
  */
2063
#define __OPAMP_CSR_OPAXPD                OPAMP_CSR_OPAXPD
2064
#define __OPAMP_CSR_S3SELX                OPAMP_CSR_S3SELX
2065
#define __OPAMP_CSR_S4SELX                OPAMP_CSR_S4SELX
2066
#define __OPAMP_CSR_S5SELX                OPAMP_CSR_S5SELX
2067
#define __OPAMP_CSR_S6SELX                OPAMP_CSR_S6SELX
2068
#define __OPAMP_CSR_OPAXCAL_L             OPAMP_CSR_OPAXCAL_L
2069
#define __OPAMP_CSR_OPAXCAL_H             OPAMP_CSR_OPAXCAL_H
2070
#define __OPAMP_CSR_OPAXLPM               OPAMP_CSR_OPAXLPM
2071
#define __OPAMP_CSR_ALL_SWITCHES          OPAMP_CSR_ALL_SWITCHES
2072
#define __OPAMP_CSR_ANAWSELX              OPAMP_CSR_ANAWSELX
2073
#define __OPAMP_CSR_OPAXCALOUT            OPAMP_CSR_OPAXCALOUT
2074
#define __OPAMP_OFFSET_TRIM_BITSPOSITION  OPAMP_OFFSET_TRIM_BITSPOSITION
2075
#define __OPAMP_OFFSET_TRIM_SET           OPAMP_OFFSET_TRIM_SET
2076
 
2077
/**
2078
  * @}
2079
  */
2080
 
2081
 
2082
/** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
2083
  * @{
2084
  */
2085
#define __HAL_PVD_EVENT_DISABLE                                  __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2086
#define __HAL_PVD_EVENT_ENABLE                                   __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2087
#define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2088
#define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2089
#define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2090
#define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2091
#define __HAL_PVM_EVENT_DISABLE                                  __HAL_PWR_PVM_EVENT_DISABLE
2092
#define __HAL_PVM_EVENT_ENABLE                                   __HAL_PWR_PVM_EVENT_ENABLE
2093
#define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
2094
#define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
2095
#define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
2096
#define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
2097
#define __HAL_PWR_INTERNALWAKEUP_DISABLE                         HAL_PWREx_DisableInternalWakeUpLine
2098
#define __HAL_PWR_INTERNALWAKEUP_ENABLE                          HAL_PWREx_EnableInternalWakeUpLine
2099
#define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE                    HAL_PWREx_DisablePullUpPullDownConfig
2100
#define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE                     HAL_PWREx_EnablePullUpPullDownConfig
2101
#define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER()                  do { __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE();__HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE(); } while(0)
2102
#define __HAL_PWR_PVD_EXTI_EVENT_DISABLE                         __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2103
#define __HAL_PWR_PVD_EXTI_EVENT_ENABLE                          __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2104
#define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE                __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2105
#define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE                 __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2106
#define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE                 __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2107
#define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE                  __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2108
#define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER              __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2109
#define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER               __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2110
#define __HAL_PWR_PVM_DISABLE()                                  do { HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2();HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4(); } while(0)
2111
#define __HAL_PWR_PVM_ENABLE()                                   do { HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2();HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4(); } while(0)
2112
#define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE                  HAL_PWREx_DisableSRAM2ContentRetention
2113
#define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE                   HAL_PWREx_EnableSRAM2ContentRetention
2114
#define __HAL_PWR_VDDIO2_DISABLE                                 HAL_PWREx_DisableVddIO2
2115
#define __HAL_PWR_VDDIO2_ENABLE                                  HAL_PWREx_EnableVddIO2
2116
#define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER                 __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
2117
#define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER           __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
2118
#define __HAL_PWR_VDDUSB_DISABLE                                 HAL_PWREx_DisableVddUSB
2119
#define __HAL_PWR_VDDUSB_ENABLE                                  HAL_PWREx_EnableVddUSB
2120
 
2121
#if defined (STM32F4)
2122
#define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD)         __HAL_PWR_PVD_EXTI_ENABLE_IT()
2123
#define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_DISABLE_IT()
2124
#define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD)          __HAL_PWR_PVD_EXTI_GET_FLAG()
2125
#define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
2126
#define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD)     __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
2127
#else
2128
#define __HAL_PVD_EXTI_CLEAR_FLAG                                __HAL_PWR_PVD_EXTI_CLEAR_FLAG
2129
#define __HAL_PVD_EXTI_DISABLE_IT                                __HAL_PWR_PVD_EXTI_DISABLE_IT
2130
#define __HAL_PVD_EXTI_ENABLE_IT                                 __HAL_PWR_PVD_EXTI_ENABLE_IT
2131
#define __HAL_PVD_EXTI_GENERATE_SWIT                             __HAL_PWR_PVD_EXTI_GENERATE_SWIT
2132
#define __HAL_PVD_EXTI_GET_FLAG                                  __HAL_PWR_PVD_EXTI_GET_FLAG
2133
#endif /* STM32F4 */
2134
/**
2135
  * @}
2136
  */
2137
 
2138
 
2139
/** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
2140
  * @{
2141
  */
2142
 
2143
#define RCC_StopWakeUpClock_MSI     RCC_STOP_WAKEUPCLOCK_MSI
2144
#define RCC_StopWakeUpClock_HSI     RCC_STOP_WAKEUPCLOCK_HSI
2145
 
2146
#define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
2147
#define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
2148
 
2149
#define __ADC_CLK_DISABLE          __HAL_RCC_ADC_CLK_DISABLE
2150
#define __ADC_CLK_ENABLE           __HAL_RCC_ADC_CLK_ENABLE
2151
#define __ADC_CLK_SLEEP_DISABLE    __HAL_RCC_ADC_CLK_SLEEP_DISABLE
2152
#define __ADC_CLK_SLEEP_ENABLE     __HAL_RCC_ADC_CLK_SLEEP_ENABLE
2153
#define __ADC_FORCE_RESET          __HAL_RCC_ADC_FORCE_RESET
2154
#define __ADC_RELEASE_RESET        __HAL_RCC_ADC_RELEASE_RESET
2155
#define __ADC1_CLK_DISABLE         __HAL_RCC_ADC1_CLK_DISABLE
2156
#define __ADC1_CLK_ENABLE          __HAL_RCC_ADC1_CLK_ENABLE
2157
#define __ADC1_FORCE_RESET         __HAL_RCC_ADC1_FORCE_RESET
2158
#define __ADC1_RELEASE_RESET       __HAL_RCC_ADC1_RELEASE_RESET
2159
#define __ADC1_CLK_SLEEP_ENABLE    __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
2160
#define __ADC1_CLK_SLEEP_DISABLE   __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
2161
#define __ADC2_CLK_DISABLE         __HAL_RCC_ADC2_CLK_DISABLE
2162
#define __ADC2_CLK_ENABLE          __HAL_RCC_ADC2_CLK_ENABLE
2163
#define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
2164
#define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
2165
#define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
2166
#define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
2167
#define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
2168
#define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
2169
#define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
2170
#define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
2171
#define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
2172
#define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
2173
#define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
2174
#define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
2175
#define __CRYP_CLK_SLEEP_ENABLE      __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
2176
#define __CRYP_CLK_SLEEP_DISABLE  __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
2177
#define __CRYP_CLK_ENABLE  __HAL_RCC_CRYP_CLK_ENABLE
2178
#define __CRYP_CLK_DISABLE  __HAL_RCC_CRYP_CLK_DISABLE
2179
#define __CRYP_FORCE_RESET       __HAL_RCC_CRYP_FORCE_RESET
2180
#define __CRYP_RELEASE_RESET  __HAL_RCC_CRYP_RELEASE_RESET
2181
#define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
2182
#define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
2183
#define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
2184
#define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
2185
#define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
2186
#define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
2187
#define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
2188
#define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
2189
#define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
2190
#define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
2191
#define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
2192
#define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
2193
#define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
2194
#define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
2195
#define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
2196
#define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
2197
#define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
2198
#define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
2199
#define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
2200
#define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
2201
#define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
2202
#define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
2203
#define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
2204
#define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
2205
#define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
2206
#define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
2207
#define __CAN_CLK_DISABLE         __HAL_RCC_CAN1_CLK_DISABLE
2208
#define __CAN_CLK_ENABLE          __HAL_RCC_CAN1_CLK_ENABLE
2209
#define __CAN_FORCE_RESET         __HAL_RCC_CAN1_FORCE_RESET
2210
#define __CAN_RELEASE_RESET       __HAL_RCC_CAN1_RELEASE_RESET
2211
#define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
2212
#define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
2213
#define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
2214
#define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
2215
#define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
2216
#define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
2217
#define __COMP_CLK_DISABLE        __HAL_RCC_COMP_CLK_DISABLE
2218
#define __COMP_CLK_ENABLE         __HAL_RCC_COMP_CLK_ENABLE
2219
#define __COMP_FORCE_RESET        __HAL_RCC_COMP_FORCE_RESET
2220
#define __COMP_RELEASE_RESET      __HAL_RCC_COMP_RELEASE_RESET
2221
#define __COMP_CLK_SLEEP_ENABLE   __HAL_RCC_COMP_CLK_SLEEP_ENABLE
2222
#define __COMP_CLK_SLEEP_DISABLE  __HAL_RCC_COMP_CLK_SLEEP_DISABLE
2223
#define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
2224
#define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
2225
#define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
2226
#define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
2227
#define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
2228
#define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
2229
#define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
2230
#define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
2231
#define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
2232
#define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
2233
#define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
2234
#define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
2235
#define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
2236
#define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
2237
#define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
2238
#define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
2239
#define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
2240
#define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
2241
#define __DBGMCU_CLK_ENABLE     __HAL_RCC_DBGMCU_CLK_ENABLE
2242
#define __DBGMCU_CLK_DISABLE     __HAL_RCC_DBGMCU_CLK_DISABLE
2243
#define __DBGMCU_FORCE_RESET    __HAL_RCC_DBGMCU_FORCE_RESET
2244
#define __DBGMCU_RELEASE_RESET  __HAL_RCC_DBGMCU_RELEASE_RESET
2245
#define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
2246
#define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
2247
#define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
2248
#define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
2249
#define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
2250
#define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
2251
#define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
2252
#define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
2253
#define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
2254
#define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
2255
#define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
2256
#define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
2257
#define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
2258
#define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
2259
#define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
2260
#define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
2261
#define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
2262
#define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
2263
#define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
2264
#define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
2265
#define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
2266
#define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
2267
#define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
2268
#define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
2269
#define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
2270
#define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
2271
#define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
2272
#define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
2273
#define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
2274
#define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
2275
#define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
2276
#define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
2277
#define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
2278
#define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
2279
#define __FLITF_CLK_DISABLE       __HAL_RCC_FLITF_CLK_DISABLE
2280
#define __FLITF_CLK_ENABLE        __HAL_RCC_FLITF_CLK_ENABLE
2281
#define __FLITF_FORCE_RESET       __HAL_RCC_FLITF_FORCE_RESET
2282
#define __FLITF_RELEASE_RESET     __HAL_RCC_FLITF_RELEASE_RESET
2283
#define __FLITF_CLK_SLEEP_ENABLE  __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
2284
#define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
2285
#define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
2286
#define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
2287
#define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
2288
#define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
2289
#define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
2290
#define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
2291
#define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
2292
#define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
2293
#define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
2294
#define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
2295
#define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
2296
#define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
2297
#define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
2298
#define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
2299
#define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
2300
#define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
2301
#define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
2302
#define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
2303
#define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
2304
#define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
2305
#define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
2306
#define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
2307
#define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
2308
#define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
2309
#define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
2310
#define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
2311
#define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
2312
#define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
2313
#define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
2314
#define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
2315
#define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
2316
#define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
2317
#define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
2318
#define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
2319
#define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
2320
#define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
2321
#define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
2322
#define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
2323
#define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
2324
#define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
2325
#define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
2326
#define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
2327
#define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
2328
#define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
2329
#define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
2330
#define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
2331
#define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
2332
#define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
2333
#define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
2334
#define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
2335
#define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
2336
#define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
2337
#define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
2338
#define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
2339
#define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
2340
#define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
2341
#define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
2342
#define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
2343
#define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
2344
#define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
2345
#define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
2346
#define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
2347
#define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
2348
#define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
2349
#define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
2350
#define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
2351
#define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
2352
#define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
2353
#define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
2354
#define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
2355
#define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
2356
#define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
2357
#define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
2358
#define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
2359
#define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
2360
#define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
2361
#define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
2362
#define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
2363
#define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
2364
#define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
2365
#define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
2366
#define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
2367
#define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
2368
#define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
2369
#define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
2370
#define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
2371
#define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
2372
#define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
2373
#define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
2374
#define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
2375
#define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
2376
#define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
2377
#define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
2378
#define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
2379
#define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
2380
#define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
2381
#define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
2382
#define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
2383
#define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
2384
#define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
2385
#define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
2386
#define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
2387
#define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
2388
#define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
2389
#define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
2390
#define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
2391
#define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
2392
#define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
2393
#define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
2394
#define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
2395
#define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
2396
#define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
2397
#define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
2398
#define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
2399
#define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
2400
#define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
2401
#define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
2402
#define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
2403
#define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
2404
#define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
2405
#define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
2406
#define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
2407
 
2408
#if defined(STM32WB)
2409
#define __HAL_RCC_QSPI_CLK_DISABLE            __HAL_RCC_QUADSPI_CLK_DISABLE
2410
#define __HAL_RCC_QSPI_CLK_ENABLE             __HAL_RCC_QUADSPI_CLK_ENABLE
2411
#define __HAL_RCC_QSPI_CLK_SLEEP_DISABLE      __HAL_RCC_QUADSPI_CLK_SLEEP_DISABLE
2412
#define __HAL_RCC_QSPI_CLK_SLEEP_ENABLE       __HAL_RCC_QUADSPI_CLK_SLEEP_ENABLE
2413
#define __HAL_RCC_QSPI_FORCE_RESET            __HAL_RCC_QUADSPI_FORCE_RESET
2414
#define __HAL_RCC_QSPI_RELEASE_RESET          __HAL_RCC_QUADSPI_RELEASE_RESET
2415
#define __HAL_RCC_QSPI_IS_CLK_ENABLED         __HAL_RCC_QUADSPI_IS_CLK_ENABLED
2416
#define __HAL_RCC_QSPI_IS_CLK_DISABLED        __HAL_RCC_QUADSPI_IS_CLK_DISABLED
2417
#define __HAL_RCC_QSPI_IS_CLK_SLEEP_ENABLED   __HAL_RCC_QUADSPI_IS_CLK_SLEEP_ENABLED
2418
#define __HAL_RCC_QSPI_IS_CLK_SLEEP_DISABLED  __HAL_RCC_QUADSPI_IS_CLK_SLEEP_DISABLED
2419
#define QSPI_IRQHandler QUADSPI_IRQHandler
2420
#endif /* __HAL_RCC_QUADSPI_CLK_ENABLE */
2421
 
2422
#define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
2423
#define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
2424
#define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
2425
#define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
2426
#define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
2427
#define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
2428
#define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
2429
#define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
2430
#define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
2431
#define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
2432
#define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
2433
#define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
2434
#define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
2435
#define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
2436
#define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
2437
#define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
2438
#define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
2439
#define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
2440
#define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
2441
#define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
2442
#define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
2443
#define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
2444
#define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
2445
#define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
2446
#define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
2447
#define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
2448
#define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
2449
#define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
2450
#define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
2451
#define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
2452
#define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
2453
#define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
2454
#define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
2455
#define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
2456
#define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
2457
#define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
2458
#define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
2459
#define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
2460
#define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
2461
#define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
2462
#define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
2463
#define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
2464
#define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
2465
#define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
2466
#define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
2467
#define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
2468
#define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
2469
#define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
2470
#define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
2471
#define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
2472
#define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
2473
#define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
2474
#define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
2475
#define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
2476
#define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
2477
#define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
2478
#define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
2479
#define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
2480
#define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
2481
#define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
2482
#define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
2483
#define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
2484
#define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
2485
#define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
2486
#define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
2487
#define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
2488
#define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
2489
#define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
2490
#define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
2491
#define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
2492
#define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
2493
#define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
2494
#define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
2495
#define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
2496
#define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
2497
#define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
2498
#define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
2499
#define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
2500
#define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
2501
#define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
2502
#define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
2503
#define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
2504
#define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
2505
#define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
2506
#define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
2507
#define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
2508
#define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
2509
#define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
2510
#define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
2511
#define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
2512
#define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
2513
#define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
2514
#define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
2515
#define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
2516
#define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
2517
#define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
2518
#define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
2519
#define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
2520
#define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
2521
#define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
2522
#define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
2523
#define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
2524
#define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
2525
#define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
2526
#define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
2527
#define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
2528
#define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
2529
#define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
2530
#define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
2531
#define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
2532
#define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
2533
#define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
2534
#define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
2535
#define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
2536
#define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
2537
#define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
2538
#define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
2539
#define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
2540
#define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
2541
#define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
2542
#define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
2543
#define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
2544
#define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
2545
#define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
2546
#define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
2547
#define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
2548
#define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
2549
#define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
2550
#define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
2551
#define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
2552
#define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
2553
#define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
2554
#define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
2555
#define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
2556
#define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
2557
#define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
2558
#define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
2559
#define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
2560
#define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
2561
#define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
2562
#define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
2563
#define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
2564
#define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
2565
#define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
2566
#define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
2567
#define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
2568
#define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
2569
#define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
2570
#define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
2571
#define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
2572
#define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
2573
#define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
2574
#define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
2575
#define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
2576
#define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
2577
#define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
2578
#define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
2579
#define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
2580
#define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
2581
#define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
2582
#define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
2583
#define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
2584
#define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
2585
#define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
2586
#define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
2587
#define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
2588
#define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
2589
#define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
2590
#define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
2591
#define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
2592
#define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
2593
#define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
2594
#define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
2595
#define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
2596
#define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
2597
#define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
2598
#define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
2599
#define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
2600
#define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
2601
#define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
2602
#define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
2603
#define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
2604
#define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
2605
#define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
2606
#define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
2607
#define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
2608
#define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
2609
#define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
2610
#define __USART4_CLK_DISABLE        __HAL_RCC_UART4_CLK_DISABLE
2611
#define __USART4_CLK_ENABLE         __HAL_RCC_UART4_CLK_ENABLE
2612
#define __USART4_CLK_SLEEP_ENABLE   __HAL_RCC_UART4_CLK_SLEEP_ENABLE
2613
#define __USART4_CLK_SLEEP_DISABLE  __HAL_RCC_UART4_CLK_SLEEP_DISABLE
2614
#define __USART4_FORCE_RESET        __HAL_RCC_UART4_FORCE_RESET
2615
#define __USART4_RELEASE_RESET      __HAL_RCC_UART4_RELEASE_RESET
2616
#define __USART5_CLK_DISABLE        __HAL_RCC_UART5_CLK_DISABLE
2617
#define __USART5_CLK_ENABLE         __HAL_RCC_UART5_CLK_ENABLE
2618
#define __USART5_CLK_SLEEP_ENABLE   __HAL_RCC_UART5_CLK_SLEEP_ENABLE
2619
#define __USART5_CLK_SLEEP_DISABLE  __HAL_RCC_UART5_CLK_SLEEP_DISABLE
2620
#define __USART5_FORCE_RESET        __HAL_RCC_UART5_FORCE_RESET
2621
#define __USART5_RELEASE_RESET      __HAL_RCC_UART5_RELEASE_RESET
2622
#define __USART7_CLK_DISABLE        __HAL_RCC_UART7_CLK_DISABLE
2623
#define __USART7_CLK_ENABLE         __HAL_RCC_UART7_CLK_ENABLE
2624
#define __USART7_FORCE_RESET        __HAL_RCC_UART7_FORCE_RESET
2625
#define __USART7_RELEASE_RESET      __HAL_RCC_UART7_RELEASE_RESET
2626
#define __USART8_CLK_DISABLE        __HAL_RCC_UART8_CLK_DISABLE
2627
#define __USART8_CLK_ENABLE         __HAL_RCC_UART8_CLK_ENABLE
2628
#define __USART8_FORCE_RESET        __HAL_RCC_UART8_FORCE_RESET
2629
#define __USART8_RELEASE_RESET      __HAL_RCC_UART8_RELEASE_RESET
2630
#define __USB_CLK_DISABLE         __HAL_RCC_USB_CLK_DISABLE
2631
#define __USB_CLK_ENABLE          __HAL_RCC_USB_CLK_ENABLE
2632
#define __USB_FORCE_RESET         __HAL_RCC_USB_FORCE_RESET
2633
#define __USB_CLK_SLEEP_ENABLE    __HAL_RCC_USB_CLK_SLEEP_ENABLE
2634
#define __USB_CLK_SLEEP_DISABLE   __HAL_RCC_USB_CLK_SLEEP_DISABLE
2635
#define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
2636
#define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
2637
#define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
2638
 
2639
#if defined(STM32H7)
2640
#define __HAL_RCC_WWDG_CLK_DISABLE   __HAL_RCC_WWDG1_CLK_DISABLE
2641
#define __HAL_RCC_WWDG_CLK_ENABLE   __HAL_RCC_WWDG1_CLK_ENABLE
2642
#define __HAL_RCC_WWDG_CLK_SLEEP_DISABLE  __HAL_RCC_WWDG1_CLK_SLEEP_DISABLE
2643
#define __HAL_RCC_WWDG_CLK_SLEEP_ENABLE  __HAL_RCC_WWDG1_CLK_SLEEP_ENABLE
2644
 
2645
#define __HAL_RCC_WWDG_FORCE_RESET    ((void)0U)  /* Not available on the STM32H7*/
2646
#define __HAL_RCC_WWDG_RELEASE_RESET ((void)0U) /* Not available on the STM32H7*/
2647
 
2648
 
2649
#define  __HAL_RCC_WWDG_IS_CLK_ENABLED    __HAL_RCC_WWDG1_IS_CLK_ENABLED
2650
#define  __HAL_RCC_WWDG_IS_CLK_DISABLED  __HAL_RCC_WWDG1_IS_CLK_DISABLED
2651
#endif
2652
 
2653
#define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
2654
#define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
2655
#define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
2656
#define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
2657
#define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
2658
#define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
2659
 
2660
#define __TIM21_CLK_ENABLE   __HAL_RCC_TIM21_CLK_ENABLE
2661
#define __TIM21_CLK_DISABLE   __HAL_RCC_TIM21_CLK_DISABLE
2662
#define __TIM21_FORCE_RESET   __HAL_RCC_TIM21_FORCE_RESET
2663
#define __TIM21_RELEASE_RESET  __HAL_RCC_TIM21_RELEASE_RESET
2664
#define __TIM21_CLK_SLEEP_ENABLE   __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
2665
#define __TIM21_CLK_SLEEP_DISABLE   __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
2666
#define __TIM22_CLK_ENABLE   __HAL_RCC_TIM22_CLK_ENABLE
2667
#define __TIM22_CLK_DISABLE   __HAL_RCC_TIM22_CLK_DISABLE
2668
#define __TIM22_FORCE_RESET   __HAL_RCC_TIM22_FORCE_RESET
2669
#define __TIM22_RELEASE_RESET  __HAL_RCC_TIM22_RELEASE_RESET
2670
#define __TIM22_CLK_SLEEP_ENABLE   __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
2671
#define __TIM22_CLK_SLEEP_DISABLE   __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
2672
#define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
2673
#define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
2674
#define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
2675
#define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
2676
#define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
2677
#define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
2678
#define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
2679
#define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
2680
 
2681
#define __USB_OTG_FS_FORCE_RESET  __HAL_RCC_USB_OTG_FS_FORCE_RESET
2682
#define __USB_OTG_FS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
2683
#define __USB_OTG_FS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
2684
#define __USB_OTG_FS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
2685
#define __USB_OTG_HS_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_DISABLE
2686
#define __USB_OTG_HS_CLK_ENABLE          __HAL_RCC_USB_OTG_HS_CLK_ENABLE
2687
#define __USB_OTG_HS_ULPI_CLK_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
2688
#define __USB_OTG_HS_ULPI_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
2689
#define __TIM9_CLK_SLEEP_ENABLE          __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
2690
#define __TIM9_CLK_SLEEP_DISABLE  __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
2691
#define __TIM10_CLK_SLEEP_ENABLE  __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
2692
#define __TIM10_CLK_SLEEP_DISABLE  __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
2693
#define __TIM11_CLK_SLEEP_ENABLE  __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
2694
#define __TIM11_CLK_SLEEP_DISABLE  __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
2695
#define __ETHMACPTP_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
2696
#define __ETHMACPTP_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
2697
#define __ETHMACPTP_CLK_ENABLE          __HAL_RCC_ETHMACPTP_CLK_ENABLE
2698
#define __ETHMACPTP_CLK_DISABLE          __HAL_RCC_ETHMACPTP_CLK_DISABLE
2699
#define __HASH_CLK_ENABLE          __HAL_RCC_HASH_CLK_ENABLE
2700
#define __HASH_FORCE_RESET          __HAL_RCC_HASH_FORCE_RESET
2701
#define __HASH_RELEASE_RESET          __HAL_RCC_HASH_RELEASE_RESET
2702
#define __HASH_CLK_SLEEP_ENABLE          __HAL_RCC_HASH_CLK_SLEEP_ENABLE
2703
#define __HASH_CLK_SLEEP_DISABLE  __HAL_RCC_HASH_CLK_SLEEP_DISABLE
2704
#define __HASH_CLK_DISABLE            __HAL_RCC_HASH_CLK_DISABLE
2705
#define __SPI5_CLK_ENABLE          __HAL_RCC_SPI5_CLK_ENABLE
2706
#define __SPI5_CLK_DISABLE              __HAL_RCC_SPI5_CLK_DISABLE
2707
#define __SPI5_FORCE_RESET          __HAL_RCC_SPI5_FORCE_RESET
2708
#define __SPI5_RELEASE_RESET          __HAL_RCC_SPI5_RELEASE_RESET
2709
#define __SPI5_CLK_SLEEP_ENABLE          __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
2710
#define __SPI5_CLK_SLEEP_DISABLE  __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
2711
#define __SPI6_CLK_ENABLE          __HAL_RCC_SPI6_CLK_ENABLE
2712
#define __SPI6_CLK_DISABLE          __HAL_RCC_SPI6_CLK_DISABLE
2713
#define __SPI6_FORCE_RESET          __HAL_RCC_SPI6_FORCE_RESET
2714
#define __SPI6_RELEASE_RESET         __HAL_RCC_SPI6_RELEASE_RESET
2715
#define __SPI6_CLK_SLEEP_ENABLE          __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
2716
#define __SPI6_CLK_SLEEP_DISABLE  __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
2717
#define __LTDC_CLK_ENABLE          __HAL_RCC_LTDC_CLK_ENABLE
2718
#define __LTDC_CLK_DISABLE          __HAL_RCC_LTDC_CLK_DISABLE
2719
#define __LTDC_FORCE_RESET          __HAL_RCC_LTDC_FORCE_RESET
2720
#define __LTDC_RELEASE_RESET          __HAL_RCC_LTDC_RELEASE_RESET
2721
#define __LTDC_CLK_SLEEP_ENABLE          __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
2722
#define __ETHMAC_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
2723
#define __ETHMAC_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
2724
#define __ETHMACTX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
2725
#define __ETHMACTX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
2726
#define __ETHMACRX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
2727
#define __ETHMACRX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
2728
#define __TIM12_CLK_SLEEP_ENABLE  __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
2729
#define __TIM12_CLK_SLEEP_DISABLE  __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
2730
#define __TIM13_CLK_SLEEP_ENABLE  __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
2731
#define __TIM13_CLK_SLEEP_DISABLE  __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
2732
#define __TIM14_CLK_SLEEP_ENABLE  __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
2733
#define __TIM14_CLK_SLEEP_DISABLE  __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
2734
#define __BKPSRAM_CLK_ENABLE          __HAL_RCC_BKPSRAM_CLK_ENABLE
2735
#define __BKPSRAM_CLK_DISABLE          __HAL_RCC_BKPSRAM_CLK_DISABLE
2736
#define __BKPSRAM_CLK_SLEEP_ENABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
2737
#define __BKPSRAM_CLK_SLEEP_DISABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
2738
#define __CCMDATARAMEN_CLK_ENABLE  __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
2739
#define __CCMDATARAMEN_CLK_DISABLE  __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
2740
#define __USART6_CLK_ENABLE          __HAL_RCC_USART6_CLK_ENABLE
2741
#define __USART6_CLK_DISABLE          __HAL_RCC_USART6_CLK_DISABLE
2742
#define __USART6_FORCE_RESET        __HAL_RCC_USART6_FORCE_RESET
2743
#define __USART6_RELEASE_RESET        __HAL_RCC_USART6_RELEASE_RESET
2744
#define __USART6_CLK_SLEEP_ENABLE  __HAL_RCC_USART6_CLK_SLEEP_ENABLE
2745
#define __USART6_CLK_SLEEP_DISABLE  __HAL_RCC_USART6_CLK_SLEEP_DISABLE
2746
#define __SPI4_CLK_ENABLE          __HAL_RCC_SPI4_CLK_ENABLE
2747
#define __SPI4_CLK_DISABLE          __HAL_RCC_SPI4_CLK_DISABLE
2748
#define __SPI4_FORCE_RESET          __HAL_RCC_SPI4_FORCE_RESET
2749
#define __SPI4_RELEASE_RESET        __HAL_RCC_SPI4_RELEASE_RESET
2750
#define __SPI4_CLK_SLEEP_ENABLE   __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
2751
#define __SPI4_CLK_SLEEP_DISABLE  __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
2752
#define __GPIOI_CLK_ENABLE          __HAL_RCC_GPIOI_CLK_ENABLE
2753
#define __GPIOI_CLK_DISABLE          __HAL_RCC_GPIOI_CLK_DISABLE
2754
#define __GPIOI_FORCE_RESET          __HAL_RCC_GPIOI_FORCE_RESET
2755
#define __GPIOI_RELEASE_RESET          __HAL_RCC_GPIOI_RELEASE_RESET
2756
#define __GPIOI_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
2757
#define __GPIOI_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
2758
#define __GPIOJ_CLK_ENABLE          __HAL_RCC_GPIOJ_CLK_ENABLE
2759
#define __GPIOJ_CLK_DISABLE          __HAL_RCC_GPIOJ_CLK_DISABLE
2760
#define __GPIOJ_FORCE_RESET         __HAL_RCC_GPIOJ_FORCE_RESET
2761
#define __GPIOJ_RELEASE_RESET          __HAL_RCC_GPIOJ_RELEASE_RESET
2762
#define __GPIOJ_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
2763
#define __GPIOJ_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
2764
#define __GPIOK_CLK_ENABLE          __HAL_RCC_GPIOK_CLK_ENABLE
2765
#define __GPIOK_CLK_DISABLE          __HAL_RCC_GPIOK_CLK_DISABLE
2766
#define __GPIOK_RELEASE_RESET          __HAL_RCC_GPIOK_RELEASE_RESET
2767
#define __GPIOK_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
2768
#define __GPIOK_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
2769
#define __ETH_CLK_ENABLE          __HAL_RCC_ETH_CLK_ENABLE
2770
#define __ETH_CLK_DISABLE          __HAL_RCC_ETH_CLK_DISABLE
2771
#define __DCMI_CLK_ENABLE          __HAL_RCC_DCMI_CLK_ENABLE
2772
#define __DCMI_CLK_DISABLE          __HAL_RCC_DCMI_CLK_DISABLE
2773
#define __DCMI_FORCE_RESET          __HAL_RCC_DCMI_FORCE_RESET
2774
#define __DCMI_RELEASE_RESET          __HAL_RCC_DCMI_RELEASE_RESET
2775
#define __DCMI_CLK_SLEEP_ENABLE   __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
2776
#define __DCMI_CLK_SLEEP_DISABLE  __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
2777
#define __UART7_CLK_ENABLE          __HAL_RCC_UART7_CLK_ENABLE
2778
#define __UART7_CLK_DISABLE          __HAL_RCC_UART7_CLK_DISABLE
2779
#define __UART7_RELEASE_RESET       __HAL_RCC_UART7_RELEASE_RESET
2780
#define __UART7_FORCE_RESET       __HAL_RCC_UART7_FORCE_RESET
2781
#define __UART7_CLK_SLEEP_ENABLE  __HAL_RCC_UART7_CLK_SLEEP_ENABLE
2782
#define __UART7_CLK_SLEEP_DISABLE  __HAL_RCC_UART7_CLK_SLEEP_DISABLE
2783
#define __UART8_CLK_ENABLE          __HAL_RCC_UART8_CLK_ENABLE
2784
#define __UART8_CLK_DISABLE          __HAL_RCC_UART8_CLK_DISABLE
2785
#define __UART8_FORCE_RESET          __HAL_RCC_UART8_FORCE_RESET
2786
#define __UART8_RELEASE_RESET          __HAL_RCC_UART8_RELEASE_RESET
2787
#define __UART8_CLK_SLEEP_ENABLE  __HAL_RCC_UART8_CLK_SLEEP_ENABLE
2788
#define __UART8_CLK_SLEEP_DISABLE  __HAL_RCC_UART8_CLK_SLEEP_DISABLE
2789
#define __OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
2790
#define __OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
2791
#define __OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
2792
#define __OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
2793
#define __OTGHSULPI_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
2794
#define __OTGHSULPI_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
2795
#define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
2796
#define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
2797
#define __HAL_RCC_OTGHS_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_ENABLED
2798
#define __HAL_RCC_OTGHS_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_DISABLED
2799
#define __HAL_RCC_OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
2800
#define __HAL_RCC_OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
2801
#define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE      __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
2802
#define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE     __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
2803
#define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_ENABLED  __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED
2804
#define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED
2805
#define __SRAM3_CLK_SLEEP_ENABLE       __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
2806
#define __CAN2_CLK_SLEEP_ENABLE        __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
2807
#define __CAN2_CLK_SLEEP_DISABLE       __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
2808
#define __DAC_CLK_SLEEP_ENABLE         __HAL_RCC_DAC_CLK_SLEEP_ENABLE
2809
#define __DAC_CLK_SLEEP_DISABLE        __HAL_RCC_DAC_CLK_SLEEP_DISABLE
2810
#define __ADC2_CLK_SLEEP_ENABLE        __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
2811
#define __ADC2_CLK_SLEEP_DISABLE       __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
2812
#define __ADC3_CLK_SLEEP_ENABLE        __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
2813
#define __ADC3_CLK_SLEEP_DISABLE       __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
2814
#define __FSMC_FORCE_RESET             __HAL_RCC_FSMC_FORCE_RESET
2815
#define __FSMC_RELEASE_RESET           __HAL_RCC_FSMC_RELEASE_RESET
2816
#define __FSMC_CLK_SLEEP_ENABLE        __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
2817
#define __FSMC_CLK_SLEEP_DISABLE       __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
2818
#define __SDIO_FORCE_RESET             __HAL_RCC_SDIO_FORCE_RESET
2819
#define __SDIO_RELEASE_RESET           __HAL_RCC_SDIO_RELEASE_RESET
2820
#define __SDIO_CLK_SLEEP_DISABLE       __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
2821
#define __SDIO_CLK_SLEEP_ENABLE        __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
2822
#define __DMA2D_CLK_ENABLE             __HAL_RCC_DMA2D_CLK_ENABLE
2823
#define __DMA2D_CLK_DISABLE            __HAL_RCC_DMA2D_CLK_DISABLE
2824
#define __DMA2D_FORCE_RESET            __HAL_RCC_DMA2D_FORCE_RESET
2825
#define __DMA2D_RELEASE_RESET          __HAL_RCC_DMA2D_RELEASE_RESET
2826
#define __DMA2D_CLK_SLEEP_ENABLE       __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
2827
#define __DMA2D_CLK_SLEEP_DISABLE      __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
2828
 
2829
/* alias define maintained for legacy */
2830
#define __HAL_RCC_OTGFS_FORCE_RESET    __HAL_RCC_USB_OTG_FS_FORCE_RESET
2831
#define __HAL_RCC_OTGFS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
2832
 
2833
#define __ADC12_CLK_ENABLE          __HAL_RCC_ADC12_CLK_ENABLE
2834
#define __ADC12_CLK_DISABLE         __HAL_RCC_ADC12_CLK_DISABLE
2835
#define __ADC34_CLK_ENABLE          __HAL_RCC_ADC34_CLK_ENABLE
2836
#define __ADC34_CLK_DISABLE         __HAL_RCC_ADC34_CLK_DISABLE
2837
#define __DAC2_CLK_ENABLE           __HAL_RCC_DAC2_CLK_ENABLE
2838
#define __DAC2_CLK_DISABLE          __HAL_RCC_DAC2_CLK_DISABLE
2839
#define __TIM18_CLK_ENABLE          __HAL_RCC_TIM18_CLK_ENABLE
2840
#define __TIM18_CLK_DISABLE         __HAL_RCC_TIM18_CLK_DISABLE
2841
#define __TIM19_CLK_ENABLE          __HAL_RCC_TIM19_CLK_ENABLE
2842
#define __TIM19_CLK_DISABLE         __HAL_RCC_TIM19_CLK_DISABLE
2843
#define __TIM20_CLK_ENABLE          __HAL_RCC_TIM20_CLK_ENABLE
2844
#define __TIM20_CLK_DISABLE         __HAL_RCC_TIM20_CLK_DISABLE
2845
#define __HRTIM1_CLK_ENABLE         __HAL_RCC_HRTIM1_CLK_ENABLE
2846
#define __HRTIM1_CLK_DISABLE        __HAL_RCC_HRTIM1_CLK_DISABLE
2847
#define __SDADC1_CLK_ENABLE         __HAL_RCC_SDADC1_CLK_ENABLE
2848
#define __SDADC2_CLK_ENABLE         __HAL_RCC_SDADC2_CLK_ENABLE
2849
#define __SDADC3_CLK_ENABLE         __HAL_RCC_SDADC3_CLK_ENABLE
2850
#define __SDADC1_CLK_DISABLE        __HAL_RCC_SDADC1_CLK_DISABLE
2851
#define __SDADC2_CLK_DISABLE        __HAL_RCC_SDADC2_CLK_DISABLE
2852
#define __SDADC3_CLK_DISABLE        __HAL_RCC_SDADC3_CLK_DISABLE
2853
 
2854
#define __ADC12_FORCE_RESET         __HAL_RCC_ADC12_FORCE_RESET
2855
#define __ADC12_RELEASE_RESET       __HAL_RCC_ADC12_RELEASE_RESET
2856
#define __ADC34_FORCE_RESET         __HAL_RCC_ADC34_FORCE_RESET
2857
#define __ADC34_RELEASE_RESET       __HAL_RCC_ADC34_RELEASE_RESET
2858
#define __DAC2_FORCE_RESET          __HAL_RCC_DAC2_FORCE_RESET
2859
#define __DAC2_RELEASE_RESET        __HAL_RCC_DAC2_RELEASE_RESET
2860
#define __TIM18_FORCE_RESET         __HAL_RCC_TIM18_FORCE_RESET
2861
#define __TIM18_RELEASE_RESET       __HAL_RCC_TIM18_RELEASE_RESET
2862
#define __TIM19_FORCE_RESET         __HAL_RCC_TIM19_FORCE_RESET
2863
#define __TIM19_RELEASE_RESET       __HAL_RCC_TIM19_RELEASE_RESET
2864
#define __TIM20_FORCE_RESET         __HAL_RCC_TIM20_FORCE_RESET
2865
#define __TIM20_RELEASE_RESET       __HAL_RCC_TIM20_RELEASE_RESET
2866
#define __HRTIM1_FORCE_RESET        __HAL_RCC_HRTIM1_FORCE_RESET
2867
#define __HRTIM1_RELEASE_RESET      __HAL_RCC_HRTIM1_RELEASE_RESET
2868
#define __SDADC1_FORCE_RESET        __HAL_RCC_SDADC1_FORCE_RESET
2869
#define __SDADC2_FORCE_RESET        __HAL_RCC_SDADC2_FORCE_RESET
2870
#define __SDADC3_FORCE_RESET        __HAL_RCC_SDADC3_FORCE_RESET
2871
#define __SDADC1_RELEASE_RESET      __HAL_RCC_SDADC1_RELEASE_RESET
2872
#define __SDADC2_RELEASE_RESET      __HAL_RCC_SDADC2_RELEASE_RESET
2873
#define __SDADC3_RELEASE_RESET      __HAL_RCC_SDADC3_RELEASE_RESET
2874
 
2875
#define __ADC1_IS_CLK_ENABLED       __HAL_RCC_ADC1_IS_CLK_ENABLED
2876
#define __ADC1_IS_CLK_DISABLED      __HAL_RCC_ADC1_IS_CLK_DISABLED
2877
#define __ADC12_IS_CLK_ENABLED      __HAL_RCC_ADC12_IS_CLK_ENABLED
2878
#define __ADC12_IS_CLK_DISABLED     __HAL_RCC_ADC12_IS_CLK_DISABLED
2879
#define __ADC34_IS_CLK_ENABLED      __HAL_RCC_ADC34_IS_CLK_ENABLED
2880
#define __ADC34_IS_CLK_DISABLED     __HAL_RCC_ADC34_IS_CLK_DISABLED
2881
#define __CEC_IS_CLK_ENABLED        __HAL_RCC_CEC_IS_CLK_ENABLED
2882
#define __CEC_IS_CLK_DISABLED       __HAL_RCC_CEC_IS_CLK_DISABLED
2883
#define __CRC_IS_CLK_ENABLED        __HAL_RCC_CRC_IS_CLK_ENABLED
2884
#define __CRC_IS_CLK_DISABLED       __HAL_RCC_CRC_IS_CLK_DISABLED
2885
#define __DAC1_IS_CLK_ENABLED       __HAL_RCC_DAC1_IS_CLK_ENABLED
2886
#define __DAC1_IS_CLK_DISABLED      __HAL_RCC_DAC1_IS_CLK_DISABLED
2887
#define __DAC2_IS_CLK_ENABLED       __HAL_RCC_DAC2_IS_CLK_ENABLED
2888
#define __DAC2_IS_CLK_DISABLED      __HAL_RCC_DAC2_IS_CLK_DISABLED
2889
#define __DMA1_IS_CLK_ENABLED       __HAL_RCC_DMA1_IS_CLK_ENABLED
2890
#define __DMA1_IS_CLK_DISABLED      __HAL_RCC_DMA1_IS_CLK_DISABLED
2891
#define __DMA2_IS_CLK_ENABLED       __HAL_RCC_DMA2_IS_CLK_ENABLED
2892
#define __DMA2_IS_CLK_DISABLED      __HAL_RCC_DMA2_IS_CLK_DISABLED
2893
#define __FLITF_IS_CLK_ENABLED      __HAL_RCC_FLITF_IS_CLK_ENABLED
2894
#define __FLITF_IS_CLK_DISABLED     __HAL_RCC_FLITF_IS_CLK_DISABLED
2895
#define __FMC_IS_CLK_ENABLED        __HAL_RCC_FMC_IS_CLK_ENABLED
2896
#define __FMC_IS_CLK_DISABLED       __HAL_RCC_FMC_IS_CLK_DISABLED
2897
#define __GPIOA_IS_CLK_ENABLED      __HAL_RCC_GPIOA_IS_CLK_ENABLED
2898
#define __GPIOA_IS_CLK_DISABLED     __HAL_RCC_GPIOA_IS_CLK_DISABLED
2899
#define __GPIOB_IS_CLK_ENABLED      __HAL_RCC_GPIOB_IS_CLK_ENABLED
2900
#define __GPIOB_IS_CLK_DISABLED     __HAL_RCC_GPIOB_IS_CLK_DISABLED
2901
#define __GPIOC_IS_CLK_ENABLED      __HAL_RCC_GPIOC_IS_CLK_ENABLED
2902
#define __GPIOC_IS_CLK_DISABLED     __HAL_RCC_GPIOC_IS_CLK_DISABLED
2903
#define __GPIOD_IS_CLK_ENABLED      __HAL_RCC_GPIOD_IS_CLK_ENABLED
2904
#define __GPIOD_IS_CLK_DISABLED     __HAL_RCC_GPIOD_IS_CLK_DISABLED
2905
#define __GPIOE_IS_CLK_ENABLED      __HAL_RCC_GPIOE_IS_CLK_ENABLED
2906
#define __GPIOE_IS_CLK_DISABLED     __HAL_RCC_GPIOE_IS_CLK_DISABLED
2907
#define __GPIOF_IS_CLK_ENABLED      __HAL_RCC_GPIOF_IS_CLK_ENABLED
2908
#define __GPIOF_IS_CLK_DISABLED     __HAL_RCC_GPIOF_IS_CLK_DISABLED
2909
#define __GPIOG_IS_CLK_ENABLED      __HAL_RCC_GPIOG_IS_CLK_ENABLED
2910
#define __GPIOG_IS_CLK_DISABLED     __HAL_RCC_GPIOG_IS_CLK_DISABLED
2911
#define __GPIOH_IS_CLK_ENABLED      __HAL_RCC_GPIOH_IS_CLK_ENABLED
2912
#define __GPIOH_IS_CLK_DISABLED     __HAL_RCC_GPIOH_IS_CLK_DISABLED
2913
#define __HRTIM1_IS_CLK_ENABLED     __HAL_RCC_HRTIM1_IS_CLK_ENABLED
2914
#define __HRTIM1_IS_CLK_DISABLED    __HAL_RCC_HRTIM1_IS_CLK_DISABLED
2915
#define __I2C1_IS_CLK_ENABLED       __HAL_RCC_I2C1_IS_CLK_ENABLED
2916
#define __I2C1_IS_CLK_DISABLED      __HAL_RCC_I2C1_IS_CLK_DISABLED
2917
#define __I2C2_IS_CLK_ENABLED       __HAL_RCC_I2C2_IS_CLK_ENABLED
2918
#define __I2C2_IS_CLK_DISABLED      __HAL_RCC_I2C2_IS_CLK_DISABLED
2919
#define __I2C3_IS_CLK_ENABLED       __HAL_RCC_I2C3_IS_CLK_ENABLED
2920
#define __I2C3_IS_CLK_DISABLED      __HAL_RCC_I2C3_IS_CLK_DISABLED
2921
#define __PWR_IS_CLK_ENABLED        __HAL_RCC_PWR_IS_CLK_ENABLED
2922
#define __PWR_IS_CLK_DISABLED       __HAL_RCC_PWR_IS_CLK_DISABLED
2923
#define __SYSCFG_IS_CLK_ENABLED     __HAL_RCC_SYSCFG_IS_CLK_ENABLED
2924
#define __SYSCFG_IS_CLK_DISABLED    __HAL_RCC_SYSCFG_IS_CLK_DISABLED
2925
#define __SPI1_IS_CLK_ENABLED       __HAL_RCC_SPI1_IS_CLK_ENABLED
2926
#define __SPI1_IS_CLK_DISABLED      __HAL_RCC_SPI1_IS_CLK_DISABLED
2927
#define __SPI2_IS_CLK_ENABLED       __HAL_RCC_SPI2_IS_CLK_ENABLED
2928
#define __SPI2_IS_CLK_DISABLED      __HAL_RCC_SPI2_IS_CLK_DISABLED
2929
#define __SPI3_IS_CLK_ENABLED       __HAL_RCC_SPI3_IS_CLK_ENABLED
2930
#define __SPI3_IS_CLK_DISABLED      __HAL_RCC_SPI3_IS_CLK_DISABLED
2931
#define __SPI4_IS_CLK_ENABLED       __HAL_RCC_SPI4_IS_CLK_ENABLED
2932
#define __SPI4_IS_CLK_DISABLED      __HAL_RCC_SPI4_IS_CLK_DISABLED
2933
#define __SDADC1_IS_CLK_ENABLED     __HAL_RCC_SDADC1_IS_CLK_ENABLED
2934
#define __SDADC1_IS_CLK_DISABLED    __HAL_RCC_SDADC1_IS_CLK_DISABLED
2935
#define __SDADC2_IS_CLK_ENABLED     __HAL_RCC_SDADC2_IS_CLK_ENABLED
2936
#define __SDADC2_IS_CLK_DISABLED    __HAL_RCC_SDADC2_IS_CLK_DISABLED
2937
#define __SDADC3_IS_CLK_ENABLED     __HAL_RCC_SDADC3_IS_CLK_ENABLED
2938
#define __SDADC3_IS_CLK_DISABLED    __HAL_RCC_SDADC3_IS_CLK_DISABLED
2939
#define __SRAM_IS_CLK_ENABLED       __HAL_RCC_SRAM_IS_CLK_ENABLED
2940
#define __SRAM_IS_CLK_DISABLED      __HAL_RCC_SRAM_IS_CLK_DISABLED
2941
#define __TIM1_IS_CLK_ENABLED       __HAL_RCC_TIM1_IS_CLK_ENABLED
2942
#define __TIM1_IS_CLK_DISABLED      __HAL_RCC_TIM1_IS_CLK_DISABLED
2943
#define __TIM2_IS_CLK_ENABLED       __HAL_RCC_TIM2_IS_CLK_ENABLED
2944
#define __TIM2_IS_CLK_DISABLED      __HAL_RCC_TIM2_IS_CLK_DISABLED
2945
#define __TIM3_IS_CLK_ENABLED       __HAL_RCC_TIM3_IS_CLK_ENABLED
2946
#define __TIM3_IS_CLK_DISABLED      __HAL_RCC_TIM3_IS_CLK_DISABLED
2947
#define __TIM4_IS_CLK_ENABLED       __HAL_RCC_TIM4_IS_CLK_ENABLED
2948
#define __TIM4_IS_CLK_DISABLED      __HAL_RCC_TIM4_IS_CLK_DISABLED
2949
#define __TIM5_IS_CLK_ENABLED       __HAL_RCC_TIM5_IS_CLK_ENABLED
2950
#define __TIM5_IS_CLK_DISABLED      __HAL_RCC_TIM5_IS_CLK_DISABLED
2951
#define __TIM6_IS_CLK_ENABLED       __HAL_RCC_TIM6_IS_CLK_ENABLED
2952
#define __TIM6_IS_CLK_DISABLED      __HAL_RCC_TIM6_IS_CLK_DISABLED
2953
#define __TIM7_IS_CLK_ENABLED       __HAL_RCC_TIM7_IS_CLK_ENABLED
2954
#define __TIM7_IS_CLK_DISABLED      __HAL_RCC_TIM7_IS_CLK_DISABLED
2955
#define __TIM8_IS_CLK_ENABLED       __HAL_RCC_TIM8_IS_CLK_ENABLED
2956
#define __TIM8_IS_CLK_DISABLED      __HAL_RCC_TIM8_IS_CLK_DISABLED
2957
#define __TIM12_IS_CLK_ENABLED      __HAL_RCC_TIM12_IS_CLK_ENABLED
2958
#define __TIM12_IS_CLK_DISABLED     __HAL_RCC_TIM12_IS_CLK_DISABLED
2959
#define __TIM13_IS_CLK_ENABLED      __HAL_RCC_TIM13_IS_CLK_ENABLED
2960
#define __TIM13_IS_CLK_DISABLED     __HAL_RCC_TIM13_IS_CLK_DISABLED
2961
#define __TIM14_IS_CLK_ENABLED      __HAL_RCC_TIM14_IS_CLK_ENABLED
2962
#define __TIM14_IS_CLK_DISABLED     __HAL_RCC_TIM14_IS_CLK_DISABLED
2963
#define __TIM15_IS_CLK_ENABLED      __HAL_RCC_TIM15_IS_CLK_ENABLED
2964
#define __TIM15_IS_CLK_DISABLED     __HAL_RCC_TIM15_IS_CLK_DISABLED
2965
#define __TIM16_IS_CLK_ENABLED      __HAL_RCC_TIM16_IS_CLK_ENABLED
2966
#define __TIM16_IS_CLK_DISABLED     __HAL_RCC_TIM16_IS_CLK_DISABLED
2967
#define __TIM17_IS_CLK_ENABLED      __HAL_RCC_TIM17_IS_CLK_ENABLED
2968
#define __TIM17_IS_CLK_DISABLED     __HAL_RCC_TIM17_IS_CLK_DISABLED
2969
#define __TIM18_IS_CLK_ENABLED      __HAL_RCC_TIM18_IS_CLK_ENABLED
2970
#define __TIM18_IS_CLK_DISABLED     __HAL_RCC_TIM18_IS_CLK_DISABLED
2971
#define __TIM19_IS_CLK_ENABLED      __HAL_RCC_TIM19_IS_CLK_ENABLED
2972
#define __TIM19_IS_CLK_DISABLED     __HAL_RCC_TIM19_IS_CLK_DISABLED
2973
#define __TIM20_IS_CLK_ENABLED      __HAL_RCC_TIM20_IS_CLK_ENABLED
2974
#define __TIM20_IS_CLK_DISABLED     __HAL_RCC_TIM20_IS_CLK_DISABLED
2975
#define __TSC_IS_CLK_ENABLED        __HAL_RCC_TSC_IS_CLK_ENABLED
2976
#define __TSC_IS_CLK_DISABLED       __HAL_RCC_TSC_IS_CLK_DISABLED
2977
#define __UART4_IS_CLK_ENABLED      __HAL_RCC_UART4_IS_CLK_ENABLED
2978
#define __UART4_IS_CLK_DISABLED     __HAL_RCC_UART4_IS_CLK_DISABLED
2979
#define __UART5_IS_CLK_ENABLED      __HAL_RCC_UART5_IS_CLK_ENABLED
2980
#define __UART5_IS_CLK_DISABLED     __HAL_RCC_UART5_IS_CLK_DISABLED
2981
#define __USART1_IS_CLK_ENABLED     __HAL_RCC_USART1_IS_CLK_ENABLED
2982
#define __USART1_IS_CLK_DISABLED    __HAL_RCC_USART1_IS_CLK_DISABLED
2983
#define __USART2_IS_CLK_ENABLED     __HAL_RCC_USART2_IS_CLK_ENABLED
2984
#define __USART2_IS_CLK_DISABLED    __HAL_RCC_USART2_IS_CLK_DISABLED
2985
#define __USART3_IS_CLK_ENABLED     __HAL_RCC_USART3_IS_CLK_ENABLED
2986
#define __USART3_IS_CLK_DISABLED    __HAL_RCC_USART3_IS_CLK_DISABLED
2987
#define __USB_IS_CLK_ENABLED        __HAL_RCC_USB_IS_CLK_ENABLED
2988
#define __USB_IS_CLK_DISABLED       __HAL_RCC_USB_IS_CLK_DISABLED
2989
#define __WWDG_IS_CLK_ENABLED       __HAL_RCC_WWDG_IS_CLK_ENABLED
2990
#define __WWDG_IS_CLK_DISABLED      __HAL_RCC_WWDG_IS_CLK_DISABLED
2991
 
2992
#if defined(STM32L1)
2993
#define __HAL_RCC_CRYP_CLK_DISABLE         __HAL_RCC_AES_CLK_DISABLE
2994
#define __HAL_RCC_CRYP_CLK_ENABLE          __HAL_RCC_AES_CLK_ENABLE
2995
#define __HAL_RCC_CRYP_CLK_SLEEP_DISABLE   __HAL_RCC_AES_CLK_SLEEP_DISABLE
2996
#define __HAL_RCC_CRYP_CLK_SLEEP_ENABLE    __HAL_RCC_AES_CLK_SLEEP_ENABLE
2997
#define __HAL_RCC_CRYP_FORCE_RESET         __HAL_RCC_AES_FORCE_RESET
2998
#define __HAL_RCC_CRYP_RELEASE_RESET       __HAL_RCC_AES_RELEASE_RESET
2999
#endif /* STM32L1 */
3000
 
3001
#if defined(STM32F4)
3002
#define __HAL_RCC_SDMMC1_FORCE_RESET       __HAL_RCC_SDIO_FORCE_RESET
3003
#define __HAL_RCC_SDMMC1_RELEASE_RESET     __HAL_RCC_SDIO_RELEASE_RESET
3004
#define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE  __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
3005
#define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
3006
#define __HAL_RCC_SDMMC1_CLK_ENABLE        __HAL_RCC_SDIO_CLK_ENABLE
3007
#define __HAL_RCC_SDMMC1_CLK_DISABLE       __HAL_RCC_SDIO_CLK_DISABLE
3008
#define __HAL_RCC_SDMMC1_IS_CLK_ENABLED    __HAL_RCC_SDIO_IS_CLK_ENABLED
3009
#define __HAL_RCC_SDMMC1_IS_CLK_DISABLED   __HAL_RCC_SDIO_IS_CLK_DISABLED
3010
#define Sdmmc1ClockSelection               SdioClockSelection
3011
#define RCC_PERIPHCLK_SDMMC1               RCC_PERIPHCLK_SDIO
3012
#define RCC_SDMMC1CLKSOURCE_CLK48          RCC_SDIOCLKSOURCE_CK48
3013
#define RCC_SDMMC1CLKSOURCE_SYSCLK         RCC_SDIOCLKSOURCE_SYSCLK
3014
#define __HAL_RCC_SDMMC1_CONFIG            __HAL_RCC_SDIO_CONFIG
3015
#define __HAL_RCC_GET_SDMMC1_SOURCE        __HAL_RCC_GET_SDIO_SOURCE
3016
#endif
3017
 
3018
#if defined(STM32F7) || defined(STM32L4)
3019
#define __HAL_RCC_SDIO_FORCE_RESET         __HAL_RCC_SDMMC1_FORCE_RESET
3020
#define __HAL_RCC_SDIO_RELEASE_RESET       __HAL_RCC_SDMMC1_RELEASE_RESET
3021
#define __HAL_RCC_SDIO_CLK_SLEEP_ENABLE    __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE
3022
#define __HAL_RCC_SDIO_CLK_SLEEP_DISABLE   __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE
3023
#define __HAL_RCC_SDIO_CLK_ENABLE          __HAL_RCC_SDMMC1_CLK_ENABLE
3024
#define __HAL_RCC_SDIO_CLK_DISABLE         __HAL_RCC_SDMMC1_CLK_DISABLE
3025
#define __HAL_RCC_SDIO_IS_CLK_ENABLED      __HAL_RCC_SDMMC1_IS_CLK_ENABLED
3026
#define __HAL_RCC_SDIO_IS_CLK_DISABLED     __HAL_RCC_SDMMC1_IS_CLK_DISABLED
3027
#define SdioClockSelection                 Sdmmc1ClockSelection
3028
#define RCC_PERIPHCLK_SDIO                 RCC_PERIPHCLK_SDMMC1
3029
#define __HAL_RCC_SDIO_CONFIG              __HAL_RCC_SDMMC1_CONFIG
3030
#define __HAL_RCC_GET_SDIO_SOURCE          __HAL_RCC_GET_SDMMC1_SOURCE
3031
#endif
3032
 
3033
#if defined(STM32F7)
3034
#define RCC_SDIOCLKSOURCE_CLK48             RCC_SDMMC1CLKSOURCE_CLK48
3035
#define RCC_SDIOCLKSOURCE_SYSCLK           RCC_SDMMC1CLKSOURCE_SYSCLK
3036
#endif
3037
 
3038
#if defined(STM32H7)
3039
#define __HAL_RCC_USB_OTG_HS_CLK_ENABLE()              __HAL_RCC_USB1_OTG_HS_CLK_ENABLE()
3040
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE()         __HAL_RCC_USB1_OTG_HS_ULPI_CLK_ENABLE()
3041
#define __HAL_RCC_USB_OTG_HS_CLK_DISABLE()             __HAL_RCC_USB1_OTG_HS_CLK_DISABLE()
3042
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE()        __HAL_RCC_USB1_OTG_HS_ULPI_CLK_DISABLE()
3043
#define __HAL_RCC_USB_OTG_HS_FORCE_RESET()             __HAL_RCC_USB1_OTG_HS_FORCE_RESET()
3044
#define __HAL_RCC_USB_OTG_HS_RELEASE_RESET()           __HAL_RCC_USB1_OTG_HS_RELEASE_RESET()
3045
#define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE()        __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_ENABLE()
3046
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE()   __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE()
3047
#define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE()       __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_DISABLE()
3048
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE()  __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE()
3049
 
3050
#define __HAL_RCC_USB_OTG_FS_CLK_ENABLE()             __HAL_RCC_USB2_OTG_FS_CLK_ENABLE()
3051
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_ENABLE()        __HAL_RCC_USB2_OTG_FS_ULPI_CLK_ENABLE()
3052
#define __HAL_RCC_USB_OTG_FS_CLK_DISABLE()            __HAL_RCC_USB2_OTG_FS_CLK_DISABLE()
3053
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_DISABLE()       __HAL_RCC_USB2_OTG_FS_ULPI_CLK_DISABLE()
3054
#define __HAL_RCC_USB_OTG_FS_FORCE_RESET()            __HAL_RCC_USB2_OTG_FS_FORCE_RESET()
3055
#define __HAL_RCC_USB_OTG_FS_RELEASE_RESET()          __HAL_RCC_USB2_OTG_FS_RELEASE_RESET()
3056
#define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE()       __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_ENABLE()
3057
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_ENABLE()  __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_ENABLE()
3058
#define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE()      __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_DISABLE()
3059
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_DISABLE() __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_DISABLE()
3060
#endif
3061
 
3062
#define __HAL_RCC_I2SCLK            __HAL_RCC_I2S_CONFIG
3063
#define __HAL_RCC_I2SCLK_CONFIG     __HAL_RCC_I2S_CONFIG
3064
 
3065
#define __RCC_PLLSRC                RCC_GET_PLL_OSCSOURCE
3066
 
3067
#define IS_RCC_MSIRANGE             IS_RCC_MSI_CLOCK_RANGE
3068
#define IS_RCC_RTCCLK_SOURCE        IS_RCC_RTCCLKSOURCE
3069
#define IS_RCC_SYSCLK_DIV           IS_RCC_HCLK
3070
#define IS_RCC_HCLK_DIV             IS_RCC_PCLK
3071
#define IS_RCC_PERIPHCLK            IS_RCC_PERIPHCLOCK
3072
 
3073
#define RCC_IT_HSI14                RCC_IT_HSI14RDY
3074
 
3075
#define RCC_IT_CSSLSE               RCC_IT_LSECSS
3076
#define RCC_IT_CSSHSE               RCC_IT_CSS
3077
 
3078
#define RCC_PLLMUL_3                RCC_PLL_MUL3
3079
#define RCC_PLLMUL_4                RCC_PLL_MUL4
3080
#define RCC_PLLMUL_6                RCC_PLL_MUL6
3081
#define RCC_PLLMUL_8                RCC_PLL_MUL8
3082
#define RCC_PLLMUL_12               RCC_PLL_MUL12
3083
#define RCC_PLLMUL_16               RCC_PLL_MUL16
3084
#define RCC_PLLMUL_24               RCC_PLL_MUL24
3085
#define RCC_PLLMUL_32               RCC_PLL_MUL32
3086
#define RCC_PLLMUL_48               RCC_PLL_MUL48
3087
 
3088
#define RCC_PLLDIV_2                RCC_PLL_DIV2
3089
#define RCC_PLLDIV_3                RCC_PLL_DIV3
3090
#define RCC_PLLDIV_4                RCC_PLL_DIV4
3091
 
3092
#define IS_RCC_MCOSOURCE            IS_RCC_MCO1SOURCE
3093
#define __HAL_RCC_MCO_CONFIG        __HAL_RCC_MCO1_CONFIG
3094
#define RCC_MCO_NODIV               RCC_MCODIV_1
3095
#define RCC_MCO_DIV1                RCC_MCODIV_1
3096
#define RCC_MCO_DIV2                RCC_MCODIV_2
3097
#define RCC_MCO_DIV4                RCC_MCODIV_4
3098
#define RCC_MCO_DIV8                RCC_MCODIV_8
3099
#define RCC_MCO_DIV16               RCC_MCODIV_16
3100
#define RCC_MCO_DIV32               RCC_MCODIV_32
3101
#define RCC_MCO_DIV64               RCC_MCODIV_64
3102
#define RCC_MCO_DIV128              RCC_MCODIV_128
3103
#define RCC_MCOSOURCE_NONE          RCC_MCO1SOURCE_NOCLOCK
3104
#define RCC_MCOSOURCE_LSI           RCC_MCO1SOURCE_LSI
3105
#define RCC_MCOSOURCE_LSE           RCC_MCO1SOURCE_LSE
3106
#define RCC_MCOSOURCE_SYSCLK        RCC_MCO1SOURCE_SYSCLK
3107
#define RCC_MCOSOURCE_HSI           RCC_MCO1SOURCE_HSI
3108
#define RCC_MCOSOURCE_HSI14         RCC_MCO1SOURCE_HSI14
3109
#define RCC_MCOSOURCE_HSI48         RCC_MCO1SOURCE_HSI48
3110
#define RCC_MCOSOURCE_HSE           RCC_MCO1SOURCE_HSE
3111
#define RCC_MCOSOURCE_PLLCLK_DIV1   RCC_MCO1SOURCE_PLLCLK
3112
#define RCC_MCOSOURCE_PLLCLK_NODIV  RCC_MCO1SOURCE_PLLCLK
3113
#define RCC_MCOSOURCE_PLLCLK_DIV2   RCC_MCO1SOURCE_PLLCLK_DIV2
3114
 
3115
#if defined(STM32L4)
3116
#define RCC_RTCCLKSOURCE_NO_CLK     RCC_RTCCLKSOURCE_NONE
3117
#elif defined(STM32WB) || defined(STM32G0) || defined(STM32G4)
3118
#else
3119
#define RCC_RTCCLKSOURCE_NONE       RCC_RTCCLKSOURCE_NO_CLK
3120
#endif
3121
 
3122
#define RCC_USBCLK_PLLSAI1          RCC_USBCLKSOURCE_PLLSAI1
3123
#define RCC_USBCLK_PLL              RCC_USBCLKSOURCE_PLL
3124
#define RCC_USBCLK_MSI              RCC_USBCLKSOURCE_MSI
3125
#define RCC_USBCLKSOURCE_PLLCLK     RCC_USBCLKSOURCE_PLL
3126
#define RCC_USBPLLCLK_DIV1          RCC_USBCLKSOURCE_PLL
3127
#define RCC_USBPLLCLK_DIV1_5        RCC_USBCLKSOURCE_PLL_DIV1_5
3128
#define RCC_USBPLLCLK_DIV2          RCC_USBCLKSOURCE_PLL_DIV2
3129
#define RCC_USBPLLCLK_DIV3          RCC_USBCLKSOURCE_PLL_DIV3
3130
 
3131
#define HSION_BitNumber        RCC_HSION_BIT_NUMBER
3132
#define HSION_BITNUMBER        RCC_HSION_BIT_NUMBER
3133
#define HSEON_BitNumber        RCC_HSEON_BIT_NUMBER
3134
#define HSEON_BITNUMBER        RCC_HSEON_BIT_NUMBER
3135
#define MSION_BITNUMBER        RCC_MSION_BIT_NUMBER
3136
#define CSSON_BitNumber        RCC_CSSON_BIT_NUMBER
3137
#define CSSON_BITNUMBER        RCC_CSSON_BIT_NUMBER
3138
#define PLLON_BitNumber        RCC_PLLON_BIT_NUMBER
3139
#define PLLON_BITNUMBER        RCC_PLLON_BIT_NUMBER
3140
#define PLLI2SON_BitNumber     RCC_PLLI2SON_BIT_NUMBER
3141
#define I2SSRC_BitNumber       RCC_I2SSRC_BIT_NUMBER
3142
#define RTCEN_BitNumber        RCC_RTCEN_BIT_NUMBER
3143
#define RTCEN_BITNUMBER        RCC_RTCEN_BIT_NUMBER
3144
#define BDRST_BitNumber        RCC_BDRST_BIT_NUMBER
3145
#define BDRST_BITNUMBER        RCC_BDRST_BIT_NUMBER
3146
#define RTCRST_BITNUMBER       RCC_RTCRST_BIT_NUMBER
3147
#define LSION_BitNumber        RCC_LSION_BIT_NUMBER
3148
#define LSION_BITNUMBER        RCC_LSION_BIT_NUMBER
3149
#define LSEON_BitNumber        RCC_LSEON_BIT_NUMBER
3150
#define LSEON_BITNUMBER        RCC_LSEON_BIT_NUMBER
3151
#define LSEBYP_BITNUMBER       RCC_LSEBYP_BIT_NUMBER
3152
#define PLLSAION_BitNumber     RCC_PLLSAION_BIT_NUMBER
3153
#define TIMPRE_BitNumber       RCC_TIMPRE_BIT_NUMBER
3154
#define RMVF_BitNumber         RCC_RMVF_BIT_NUMBER
3155
#define RMVF_BITNUMBER         RCC_RMVF_BIT_NUMBER
3156
#define RCC_CR2_HSI14TRIM_BitNumber RCC_HSI14TRIM_BIT_NUMBER
3157
#define CR_BYTE2_ADDRESS       RCC_CR_BYTE2_ADDRESS
3158
#define CIR_BYTE1_ADDRESS      RCC_CIR_BYTE1_ADDRESS
3159
#define CIR_BYTE2_ADDRESS      RCC_CIR_BYTE2_ADDRESS
3160
#define BDCR_BYTE0_ADDRESS     RCC_BDCR_BYTE0_ADDRESS
3161
#define DBP_TIMEOUT_VALUE      RCC_DBP_TIMEOUT_VALUE
3162
#define LSE_TIMEOUT_VALUE      RCC_LSE_TIMEOUT_VALUE
3163
 
3164
#define CR_HSION_BB            RCC_CR_HSION_BB
3165
#define CR_CSSON_BB            RCC_CR_CSSON_BB
3166
#define CR_PLLON_BB            RCC_CR_PLLON_BB
3167
#define CR_PLLI2SON_BB         RCC_CR_PLLI2SON_BB
3168
#define CR_MSION_BB            RCC_CR_MSION_BB
3169
#define CSR_LSION_BB           RCC_CSR_LSION_BB
3170
#define CSR_LSEON_BB           RCC_CSR_LSEON_BB
3171
#define CSR_LSEBYP_BB          RCC_CSR_LSEBYP_BB
3172
#define CSR_RTCEN_BB           RCC_CSR_RTCEN_BB
3173
#define CSR_RTCRST_BB          RCC_CSR_RTCRST_BB
3174
#define CFGR_I2SSRC_BB         RCC_CFGR_I2SSRC_BB
3175
#define BDCR_RTCEN_BB          RCC_BDCR_RTCEN_BB
3176
#define BDCR_BDRST_BB          RCC_BDCR_BDRST_BB
3177
#define CR_HSEON_BB            RCC_CR_HSEON_BB
3178
#define CSR_RMVF_BB            RCC_CSR_RMVF_BB
3179
#define CR_PLLSAION_BB         RCC_CR_PLLSAION_BB
3180
#define DCKCFGR_TIMPRE_BB      RCC_DCKCFGR_TIMPRE_BB
3181
 
3182
#define __HAL_RCC_CRS_ENABLE_FREQ_ERROR_COUNTER     __HAL_RCC_CRS_FREQ_ERROR_COUNTER_ENABLE
3183
#define __HAL_RCC_CRS_DISABLE_FREQ_ERROR_COUNTER    __HAL_RCC_CRS_FREQ_ERROR_COUNTER_DISABLE
3184
#define __HAL_RCC_CRS_ENABLE_AUTOMATIC_CALIB        __HAL_RCC_CRS_AUTOMATIC_CALIB_ENABLE
3185
#define __HAL_RCC_CRS_DISABLE_AUTOMATIC_CALIB       __HAL_RCC_CRS_AUTOMATIC_CALIB_DISABLE
3186
#define __HAL_RCC_CRS_CALCULATE_RELOADVALUE         __HAL_RCC_CRS_RELOADVALUE_CALCULATE
3187
 
3188
#define __HAL_RCC_GET_IT_SOURCE                     __HAL_RCC_GET_IT
3189
 
3190
#define RCC_CRS_SYNCWARM       RCC_CRS_SYNCWARN
3191
#define RCC_CRS_TRIMOV         RCC_CRS_TRIMOVF
3192
 
3193
#define RCC_PERIPHCLK_CK48               RCC_PERIPHCLK_CLK48
3194
#define RCC_CK48CLKSOURCE_PLLQ           RCC_CLK48CLKSOURCE_PLLQ
3195
#define RCC_CK48CLKSOURCE_PLLSAIP        RCC_CLK48CLKSOURCE_PLLSAIP
3196
#define RCC_CK48CLKSOURCE_PLLI2SQ        RCC_CLK48CLKSOURCE_PLLI2SQ
3197
#define IS_RCC_CK48CLKSOURCE             IS_RCC_CLK48CLKSOURCE
3198
#define RCC_SDIOCLKSOURCE_CK48           RCC_SDIOCLKSOURCE_CLK48
3199
 
3200
#define __HAL_RCC_DFSDM_CLK_ENABLE             __HAL_RCC_DFSDM1_CLK_ENABLE
3201
#define __HAL_RCC_DFSDM_CLK_DISABLE            __HAL_RCC_DFSDM1_CLK_DISABLE
3202
#define __HAL_RCC_DFSDM_IS_CLK_ENABLED         __HAL_RCC_DFSDM1_IS_CLK_ENABLED
3203
#define __HAL_RCC_DFSDM_IS_CLK_DISABLED        __HAL_RCC_DFSDM1_IS_CLK_DISABLED
3204
#define __HAL_RCC_DFSDM_FORCE_RESET            __HAL_RCC_DFSDM1_FORCE_RESET
3205
#define __HAL_RCC_DFSDM_RELEASE_RESET          __HAL_RCC_DFSDM1_RELEASE_RESET
3206
#define __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE       __HAL_RCC_DFSDM1_CLK_SLEEP_ENABLE
3207
#define __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE      __HAL_RCC_DFSDM1_CLK_SLEEP_DISABLE
3208
#define __HAL_RCC_DFSDM_IS_CLK_SLEEP_ENABLED   __HAL_RCC_DFSDM1_IS_CLK_SLEEP_ENABLED
3209
#define __HAL_RCC_DFSDM_IS_CLK_SLEEP_DISABLED  __HAL_RCC_DFSDM1_IS_CLK_SLEEP_DISABLED
3210
#define DfsdmClockSelection         Dfsdm1ClockSelection
3211
#define RCC_PERIPHCLK_DFSDM         RCC_PERIPHCLK_DFSDM1
3212
#define RCC_DFSDMCLKSOURCE_PCLK     RCC_DFSDM1CLKSOURCE_PCLK2
3213
#define RCC_DFSDMCLKSOURCE_SYSCLK   RCC_DFSDM1CLKSOURCE_SYSCLK
3214
#define __HAL_RCC_DFSDM_CONFIG      __HAL_RCC_DFSDM1_CONFIG
3215
#define __HAL_RCC_GET_DFSDM_SOURCE  __HAL_RCC_GET_DFSDM1_SOURCE
3216
#define RCC_DFSDM1CLKSOURCE_PCLK    RCC_DFSDM1CLKSOURCE_PCLK2
3217
#define RCC_SWPMI1CLKSOURCE_PCLK    RCC_SWPMI1CLKSOURCE_PCLK1
3218
#define RCC_LPTIM1CLKSOURCE_PCLK    RCC_LPTIM1CLKSOURCE_PCLK1
3219
#define RCC_LPTIM2CLKSOURCE_PCLK    RCC_LPTIM2CLKSOURCE_PCLK1
3220
 
3221
#define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM1AUDIOCLKSOURCE_I2S1
3222
#define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM1AUDIOCLKSOURCE_I2S2
3223
#define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM2AUDIOCLKSOURCE_I2S1
3224
#define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM2AUDIOCLKSOURCE_I2S2
3225
#define RCC_DFSDM1CLKSOURCE_APB2            RCC_DFSDM1CLKSOURCE_PCLK2
3226
#define RCC_DFSDM2CLKSOURCE_APB2            RCC_DFSDM2CLKSOURCE_PCLK2
3227
#define RCC_FMPI2C1CLKSOURCE_APB            RCC_FMPI2C1CLKSOURCE_PCLK1
3228
 
3229
/**
3230
  * @}
3231
  */
3232
 
3233
/** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
3234
  * @{
3235
  */
3236
#define  HAL_RNG_ReadyCallback(__HANDLE__)  HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
3237
 
3238
/**
3239
  * @}
3240
  */
3241
 
3242
/** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
3243
  * @{
3244
  */
3245
#if defined (STM32G0) || defined (STM32L412xx) || defined (STM32L422xx) || defined (STM32G4)
3246
#else
3247
#define __HAL_RTC_CLEAR_FLAG                      __HAL_RTC_EXTI_CLEAR_FLAG
3248
#endif
3249
#define __HAL_RTC_DISABLE_IT                      __HAL_RTC_EXTI_DISABLE_IT
3250
#define __HAL_RTC_ENABLE_IT                       __HAL_RTC_EXTI_ENABLE_IT
3251
 
3252
#if defined (STM32F1)
3253
#define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
3254
 
3255
#define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_ENABLE_IT()
3256
 
3257
#define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_DISABLE_IT()
3258
 
3259
#define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT)    __HAL_RTC_ALARM_EXTI_GET_FLAG()
3260
 
3261
#define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
3262
#else
3263
#define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
3264
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
3265
                                                      __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
3266
#define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__)   (((__EXTI_LINE__)  == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
3267
                                                  (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
3268
                                                      __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
3269
#define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
3270
                                                  (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
3271
                                                      __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
3272
#define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__)    (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
3273
                                                  (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
3274
                                                      __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
3275
#define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__)   (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
3276
                                                      (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() :  \
3277
                                                          __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
3278
#endif   /* STM32F1 */
3279
 
3280
#define IS_ALARM                                  IS_RTC_ALARM
3281
#define IS_ALARM_MASK                             IS_RTC_ALARM_MASK
3282
#define IS_TAMPER                                 IS_RTC_TAMPER
3283
#define IS_TAMPER_ERASE_MODE                      IS_RTC_TAMPER_ERASE_MODE
3284
#define IS_TAMPER_FILTER                          IS_RTC_TAMPER_FILTER
3285
#define IS_TAMPER_INTERRUPT                       IS_RTC_TAMPER_INTERRUPT
3286
#define IS_TAMPER_MASKFLAG_STATE                  IS_RTC_TAMPER_MASKFLAG_STATE
3287
#define IS_TAMPER_PRECHARGE_DURATION              IS_RTC_TAMPER_PRECHARGE_DURATION
3288
#define IS_TAMPER_PULLUP_STATE                    IS_RTC_TAMPER_PULLUP_STATE
3289
#define IS_TAMPER_SAMPLING_FREQ                   IS_RTC_TAMPER_SAMPLING_FREQ
3290
#define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION     IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
3291
#define IS_TAMPER_TRIGGER                         IS_RTC_TAMPER_TRIGGER
3292
#define IS_WAKEUP_CLOCK                           IS_RTC_WAKEUP_CLOCK
3293
#define IS_WAKEUP_COUNTER                         IS_RTC_WAKEUP_COUNTER
3294
 
3295
#define __RTC_WRITEPROTECTION_ENABLE  __HAL_RTC_WRITEPROTECTION_ENABLE
3296
#define __RTC_WRITEPROTECTION_DISABLE  __HAL_RTC_WRITEPROTECTION_DISABLE
3297
 
3298
/**
3299
  * @}
3300
  */
3301
 
3302
/** @defgroup HAL_SD_Aliased_Macros HAL SD Aliased Macros maintained for legacy purpose
3303
  * @{
3304
  */
3305
 
3306
#define SD_OCR_CID_CSD_OVERWRIETE   SD_OCR_CID_CSD_OVERWRITE
3307
#define SD_CMD_SD_APP_STAUS         SD_CMD_SD_APP_STATUS
3308
 
3309
#if defined(STM32F4) || defined(STM32F2)
3310
#define  SD_SDMMC_DISABLED          SD_SDIO_DISABLED
3311
#define  SD_SDMMC_FUNCTION_BUSY     SD_SDIO_FUNCTION_BUSY
3312
#define  SD_SDMMC_FUNCTION_FAILED   SD_SDIO_FUNCTION_FAILED
3313
#define  SD_SDMMC_UNKNOWN_FUNCTION  SD_SDIO_UNKNOWN_FUNCTION
3314
#define  SD_CMD_SDMMC_SEN_OP_COND   SD_CMD_SDIO_SEN_OP_COND
3315
#define  SD_CMD_SDMMC_RW_DIRECT     SD_CMD_SDIO_RW_DIRECT
3316
#define  SD_CMD_SDMMC_RW_EXTENDED   SD_CMD_SDIO_RW_EXTENDED
3317
#define  __HAL_SD_SDMMC_ENABLE      __HAL_SD_SDIO_ENABLE
3318
#define  __HAL_SD_SDMMC_DISABLE     __HAL_SD_SDIO_DISABLE
3319
#define  __HAL_SD_SDMMC_DMA_ENABLE  __HAL_SD_SDIO_DMA_ENABLE
3320
#define  __HAL_SD_SDMMC_DMA_DISABLE __HAL_SD_SDIO_DMA_DISABL
3321
#define  __HAL_SD_SDMMC_ENABLE_IT   __HAL_SD_SDIO_ENABLE_IT
3322
#define  __HAL_SD_SDMMC_DISABLE_IT  __HAL_SD_SDIO_DISABLE_IT
3323
#define  __HAL_SD_SDMMC_GET_FLAG    __HAL_SD_SDIO_GET_FLAG
3324
#define  __HAL_SD_SDMMC_CLEAR_FLAG  __HAL_SD_SDIO_CLEAR_FLAG
3325
#define  __HAL_SD_SDMMC_GET_IT      __HAL_SD_SDIO_GET_IT
3326
#define  __HAL_SD_SDMMC_CLEAR_IT    __HAL_SD_SDIO_CLEAR_IT
3327
#define  SDMMC_STATIC_FLAGS         SDIO_STATIC_FLAGS
3328
#define  SDMMC_CMD0TIMEOUT          SDIO_CMD0TIMEOUT
3329
#define  SD_SDMMC_SEND_IF_COND      SD_SDIO_SEND_IF_COND
3330
/* alias CMSIS */
3331
#define  SDMMC1_IRQn                SDIO_IRQn
3332
#define  SDMMC1_IRQHandler          SDIO_IRQHandler
3333
#endif
3334
 
3335
#if defined(STM32F7) || defined(STM32L4)
3336
#define  SD_SDIO_DISABLED           SD_SDMMC_DISABLED
3337
#define  SD_SDIO_FUNCTION_BUSY      SD_SDMMC_FUNCTION_BUSY
3338
#define  SD_SDIO_FUNCTION_FAILED    SD_SDMMC_FUNCTION_FAILED
3339
#define  SD_SDIO_UNKNOWN_FUNCTION   SD_SDMMC_UNKNOWN_FUNCTION
3340
#define  SD_CMD_SDIO_SEN_OP_COND    SD_CMD_SDMMC_SEN_OP_COND
3341
#define  SD_CMD_SDIO_RW_DIRECT      SD_CMD_SDMMC_RW_DIRECT
3342
#define  SD_CMD_SDIO_RW_EXTENDED    SD_CMD_SDMMC_RW_EXTENDED
3343
#define  __HAL_SD_SDIO_ENABLE       __HAL_SD_SDMMC_ENABLE
3344
#define  __HAL_SD_SDIO_DISABLE      __HAL_SD_SDMMC_DISABLE
3345
#define  __HAL_SD_SDIO_DMA_ENABLE   __HAL_SD_SDMMC_DMA_ENABLE
3346
#define  __HAL_SD_SDIO_DMA_DISABL   __HAL_SD_SDMMC_DMA_DISABLE
3347
#define  __HAL_SD_SDIO_ENABLE_IT    __HAL_SD_SDMMC_ENABLE_IT
3348
#define  __HAL_SD_SDIO_DISABLE_IT   __HAL_SD_SDMMC_DISABLE_IT
3349
#define  __HAL_SD_SDIO_GET_FLAG     __HAL_SD_SDMMC_GET_FLAG
3350
#define  __HAL_SD_SDIO_CLEAR_FLAG   __HAL_SD_SDMMC_CLEAR_FLAG
3351
#define  __HAL_SD_SDIO_GET_IT       __HAL_SD_SDMMC_GET_IT
3352
#define  __HAL_SD_SDIO_CLEAR_IT     __HAL_SD_SDMMC_CLEAR_IT
3353
#define  SDIO_STATIC_FLAGS              SDMMC_STATIC_FLAGS
3354
#define  SDIO_CMD0TIMEOUT                 SDMMC_CMD0TIMEOUT
3355
#define  SD_SDIO_SEND_IF_COND         SD_SDMMC_SEND_IF_COND
3356
/* alias CMSIS for compatibilities */
3357
#define  SDIO_IRQn                  SDMMC1_IRQn
3358
#define  SDIO_IRQHandler            SDMMC1_IRQHandler
3359
#endif
3360
 
3361
#if defined(STM32F7) || defined(STM32F4) || defined(STM32F2) || defined(STM32L4) || defined(STM32H7)
3362
#define  HAL_SD_CardCIDTypedef       HAL_SD_CardCIDTypeDef
3363
#define  HAL_SD_CardCSDTypedef       HAL_SD_CardCSDTypeDef
3364
#define  HAL_SD_CardStatusTypedef    HAL_SD_CardStatusTypeDef
3365
#define  HAL_SD_CardStateTypedef     HAL_SD_CardStateTypeDef
3366
#endif
3367
 
3368
#if defined(STM32H7)
3369
#define HAL_MMCEx_Read_DMADoubleBuffer0CpltCallback   HAL_MMCEx_Read_DMADoubleBuf0CpltCallback
3370
#define HAL_MMCEx_Read_DMADoubleBuffer1CpltCallback   HAL_MMCEx_Read_DMADoubleBuf1CpltCallback
3371
#define HAL_MMCEx_Write_DMADoubleBuffer0CpltCallback  HAL_MMCEx_Write_DMADoubleBuf0CpltCallback
3372
#define HAL_MMCEx_Write_DMADoubleBuffer1CpltCallback  HAL_MMCEx_Write_DMADoubleBuf1CpltCallback
3373
#define HAL_SDEx_Read_DMADoubleBuffer0CpltCallback    HAL_SDEx_Read_DMADoubleBuf0CpltCallback
3374
#define HAL_SDEx_Read_DMADoubleBuffer1CpltCallback    HAL_SDEx_Read_DMADoubleBuf1CpltCallback
3375
#define HAL_SDEx_Write_DMADoubleBuffer0CpltCallback   HAL_SDEx_Write_DMADoubleBuf0CpltCallback
3376
#define HAL_SDEx_Write_DMADoubleBuffer1CpltCallback   HAL_SDEx_Write_DMADoubleBuf1CpltCallback
3377
#define HAL_SD_DriveTransciver_1_8V_Callback          HAL_SD_DriveTransceiver_1_8V_Callback
3378
#endif
3379
/**
3380
  * @}
3381
  */
3382
 
3383
/** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
3384
  * @{
3385
  */
3386
 
3387
#define __SMARTCARD_ENABLE_IT           __HAL_SMARTCARD_ENABLE_IT
3388
#define __SMARTCARD_DISABLE_IT          __HAL_SMARTCARD_DISABLE_IT
3389
#define __SMARTCARD_ENABLE              __HAL_SMARTCARD_ENABLE
3390
#define __SMARTCARD_DISABLE             __HAL_SMARTCARD_DISABLE
3391
#define __SMARTCARD_DMA_REQUEST_ENABLE  __HAL_SMARTCARD_DMA_REQUEST_ENABLE
3392
#define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
3393
 
3394
#define __HAL_SMARTCARD_GETCLOCKSOURCE  SMARTCARD_GETCLOCKSOURCE
3395
#define __SMARTCARD_GETCLOCKSOURCE      SMARTCARD_GETCLOCKSOURCE
3396
 
3397
#define IS_SMARTCARD_ONEBIT_SAMPLING    IS_SMARTCARD_ONE_BIT_SAMPLE
3398
 
3399
/**
3400
  * @}
3401
  */
3402
 
3403
/** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
3404
  * @{
3405
  */
3406
#define __HAL_SMBUS_RESET_CR1           SMBUS_RESET_CR1
3407
#define __HAL_SMBUS_RESET_CR2           SMBUS_RESET_CR2
3408
#define __HAL_SMBUS_GENERATE_START      SMBUS_GENERATE_START
3409
#define __HAL_SMBUS_GET_ADDR_MATCH      SMBUS_GET_ADDR_MATCH
3410
#define __HAL_SMBUS_GET_DIR             SMBUS_GET_DIR
3411
#define __HAL_SMBUS_GET_STOP_MODE       SMBUS_GET_STOP_MODE
3412
#define __HAL_SMBUS_GET_PEC_MODE        SMBUS_GET_PEC_MODE
3413
#define __HAL_SMBUS_GET_ALERT_ENABLED   SMBUS_GET_ALERT_ENABLED
3414
/**
3415
  * @}
3416
  */
3417
 
3418
/** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
3419
  * @{
3420
  */
3421
 
3422
#define __HAL_SPI_1LINE_TX              SPI_1LINE_TX
3423
#define __HAL_SPI_1LINE_RX              SPI_1LINE_RX
3424
#define __HAL_SPI_RESET_CRC             SPI_RESET_CRC
3425
 
3426
/**
3427
  * @}
3428
  */
3429
 
3430
/** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
3431
  * @{
3432
  */
3433
 
3434
#define __HAL_UART_GETCLOCKSOURCE       UART_GETCLOCKSOURCE
3435
#define __HAL_UART_MASK_COMPUTATION     UART_MASK_COMPUTATION
3436
#define __UART_GETCLOCKSOURCE           UART_GETCLOCKSOURCE
3437
#define __UART_MASK_COMPUTATION         UART_MASK_COMPUTATION
3438
 
3439
#define IS_UART_WAKEUPMETHODE           IS_UART_WAKEUPMETHOD
3440
 
3441
#define IS_UART_ONEBIT_SAMPLE           IS_UART_ONE_BIT_SAMPLE
3442
#define IS_UART_ONEBIT_SAMPLING         IS_UART_ONE_BIT_SAMPLE
3443
 
3444
/**
3445
  * @}
3446
  */
3447
 
3448
 
3449
/** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
3450
  * @{
3451
  */
3452
 
3453
#define __USART_ENABLE_IT               __HAL_USART_ENABLE_IT
3454
#define __USART_DISABLE_IT              __HAL_USART_DISABLE_IT
3455
#define __USART_ENABLE                  __HAL_USART_ENABLE
3456
#define __USART_DISABLE                 __HAL_USART_DISABLE
3457
 
3458
#define __HAL_USART_GETCLOCKSOURCE      USART_GETCLOCKSOURCE
3459
#define __USART_GETCLOCKSOURCE          USART_GETCLOCKSOURCE
3460
 
3461
/**
3462
  * @}
3463
  */
3464
 
3465
/** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
3466
  * @{
3467
  */
3468
#define USB_EXTI_LINE_WAKEUP                               USB_WAKEUP_EXTI_LINE
3469
 
3470
#define USB_FS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
3471
#define USB_FS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
3472
#define USB_FS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
3473
#define USB_FS_EXTI_LINE_WAKEUP                            USB_OTG_FS_WAKEUP_EXTI_LINE
3474
 
3475
#define USB_HS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
3476
#define USB_HS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
3477
#define USB_HS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
3478
#define USB_HS_EXTI_LINE_WAKEUP                            USB_OTG_HS_WAKEUP_EXTI_LINE
3479
 
3480
#define __HAL_USB_EXTI_ENABLE_IT                           __HAL_USB_WAKEUP_EXTI_ENABLE_IT
3481
#define __HAL_USB_EXTI_DISABLE_IT                          __HAL_USB_WAKEUP_EXTI_DISABLE_IT
3482
#define __HAL_USB_EXTI_GET_FLAG                            __HAL_USB_WAKEUP_EXTI_GET_FLAG
3483
#define __HAL_USB_EXTI_CLEAR_FLAG                          __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
3484
#define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER             __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
3485
#define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER            __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
3486
#define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER           __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
3487
 
3488
#define __HAL_USB_FS_EXTI_ENABLE_IT                        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
3489
#define __HAL_USB_FS_EXTI_DISABLE_IT                       __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
3490
#define __HAL_USB_FS_EXTI_GET_FLAG                         __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
3491
#define __HAL_USB_FS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
3492
#define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
3493
#define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
3494
#define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
3495
#define __HAL_USB_FS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
3496
 
3497
#define __HAL_USB_HS_EXTI_ENABLE_IT                        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
3498
#define __HAL_USB_HS_EXTI_DISABLE_IT                       __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
3499
#define __HAL_USB_HS_EXTI_GET_FLAG                         __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
3500
#define __HAL_USB_HS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
3501
#define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
3502
#define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
3503
#define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
3504
#define __HAL_USB_HS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
3505
 
3506
#define HAL_PCD_ActiveRemoteWakeup                         HAL_PCD_ActivateRemoteWakeup
3507
#define HAL_PCD_DeActiveRemoteWakeup                       HAL_PCD_DeActivateRemoteWakeup
3508
 
3509
#define HAL_PCD_SetTxFiFo                                  HAL_PCDEx_SetTxFiFo
3510
#define HAL_PCD_SetRxFiFo                                  HAL_PCDEx_SetRxFiFo
3511
/**
3512
  * @}
3513
  */
3514
 
3515
/** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
3516
  * @{
3517
  */
3518
#define __HAL_TIM_SetICPrescalerValue   TIM_SET_ICPRESCALERVALUE
3519
#define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
3520
 
3521
#define TIM_GET_ITSTATUS                __HAL_TIM_GET_IT_SOURCE
3522
#define TIM_GET_CLEAR_IT                __HAL_TIM_CLEAR_IT
3523
 
3524
#define __HAL_TIM_GET_ITSTATUS          __HAL_TIM_GET_IT_SOURCE
3525
 
3526
#define __HAL_TIM_DIRECTION_STATUS      __HAL_TIM_IS_TIM_COUNTING_DOWN
3527
#define __HAL_TIM_PRESCALER             __HAL_TIM_SET_PRESCALER
3528
#define __HAL_TIM_SetCounter            __HAL_TIM_SET_COUNTER
3529
#define __HAL_TIM_GetCounter            __HAL_TIM_GET_COUNTER
3530
#define __HAL_TIM_SetAutoreload         __HAL_TIM_SET_AUTORELOAD
3531
#define __HAL_TIM_GetAutoreload         __HAL_TIM_GET_AUTORELOAD
3532
#define __HAL_TIM_SetClockDivision      __HAL_TIM_SET_CLOCKDIVISION
3533
#define __HAL_TIM_GetClockDivision      __HAL_TIM_GET_CLOCKDIVISION
3534
#define __HAL_TIM_SetICPrescaler        __HAL_TIM_SET_ICPRESCALER
3535
#define __HAL_TIM_GetICPrescaler        __HAL_TIM_GET_ICPRESCALER
3536
#define __HAL_TIM_SetCompare            __HAL_TIM_SET_COMPARE
3537
#define __HAL_TIM_GetCompare            __HAL_TIM_GET_COMPARE
3538
 
3539
#define TIM_BREAKINPUTSOURCE_DFSDM  TIM_BREAKINPUTSOURCE_DFSDM1
3540
/**
3541
  * @}
3542
  */
3543
 
3544
/** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
3545
  * @{
3546
  */
3547
 
3548
#define __HAL_ETH_EXTI_ENABLE_IT                   __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
3549
#define __HAL_ETH_EXTI_DISABLE_IT                  __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
3550
#define __HAL_ETH_EXTI_GET_FLAG                    __HAL_ETH_WAKEUP_EXTI_GET_FLAG
3551
#define __HAL_ETH_EXTI_CLEAR_FLAG                  __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
3552
#define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER     __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
3553
#define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER    __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
3554
#define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER   __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
3555
 
3556
#define ETH_PROMISCIOUSMODE_ENABLE   ETH_PROMISCUOUS_MODE_ENABLE
3557
#define ETH_PROMISCIOUSMODE_DISABLE  ETH_PROMISCUOUS_MODE_DISABLE
3558
#define IS_ETH_PROMISCIOUS_MODE      IS_ETH_PROMISCUOUS_MODE
3559
/**
3560
  * @}
3561
  */
3562
 
3563
/** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
3564
  * @{
3565
  */
3566
#define __HAL_LTDC_LAYER LTDC_LAYER
3567
#define __HAL_LTDC_RELOAD_CONFIG  __HAL_LTDC_RELOAD_IMMEDIATE_CONFIG
3568
/**
3569
  * @}
3570
  */
3571
 
3572
/** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
3573
  * @{
3574
  */
3575
#define SAI_OUTPUTDRIVE_DISABLED          SAI_OUTPUTDRIVE_DISABLE
3576
#define SAI_OUTPUTDRIVE_ENABLED           SAI_OUTPUTDRIVE_ENABLE
3577
#define SAI_MASTERDIVIDER_ENABLED         SAI_MASTERDIVIDER_ENABLE
3578
#define SAI_MASTERDIVIDER_DISABLED        SAI_MASTERDIVIDER_DISABLE
3579
#define SAI_STREOMODE                     SAI_STEREOMODE
3580
#define SAI_FIFOStatus_Empty              SAI_FIFOSTATUS_EMPTY
3581
#define SAI_FIFOStatus_Less1QuarterFull   SAI_FIFOSTATUS_LESS1QUARTERFULL
3582
#define SAI_FIFOStatus_1QuarterFull       SAI_FIFOSTATUS_1QUARTERFULL
3583
#define SAI_FIFOStatus_HalfFull           SAI_FIFOSTATUS_HALFFULL
3584
#define SAI_FIFOStatus_3QuartersFull      SAI_FIFOSTATUS_3QUARTERFULL
3585
#define SAI_FIFOStatus_Full               SAI_FIFOSTATUS_FULL
3586
#define IS_SAI_BLOCK_MONO_STREO_MODE      IS_SAI_BLOCK_MONO_STEREO_MODE
3587
#define SAI_SYNCHRONOUS_EXT               SAI_SYNCHRONOUS_EXT_SAI1
3588
#define SAI_SYNCEXT_IN_ENABLE             SAI_SYNCEXT_OUTBLOCKA_ENABLE
3589
/**
3590
  * @}
3591
  */
3592
 
3593
/** @defgroup HAL_SPDIFRX_Aliased_Macros HAL SPDIFRX Aliased Macros maintained for legacy purpose
3594
  * @{
3595
  */
3596
#if defined(STM32H7)
3597
#define HAL_SPDIFRX_ReceiveControlFlow      HAL_SPDIFRX_ReceiveCtrlFlow
3598
#define HAL_SPDIFRX_ReceiveControlFlow_IT   HAL_SPDIFRX_ReceiveCtrlFlow_IT
3599
#define HAL_SPDIFRX_ReceiveControlFlow_DMA  HAL_SPDIFRX_ReceiveCtrlFlow_DMA
3600
#endif
3601
/**
3602
  * @}
3603
  */
3604
 
3605
/** @defgroup HAL_HRTIM_Aliased_Functions HAL HRTIM Aliased Functions maintained for legacy purpose
3606
  * @{
3607
  */
3608
#if defined (STM32H7) || defined (STM32G4) || defined (STM32F3)
3609
#define HAL_HRTIM_WaveformCounterStart_IT HAL_HRTIM_WaveformCountStart_IT
3610
#define HAL_HRTIM_WaveformCounterStart_DMA HAL_HRTIM_WaveformCountStart_DMA
3611
#define HAL_HRTIM_WaveformCounterStart HAL_HRTIM_WaveformCountStart
3612
#define HAL_HRTIM_WaveformCounterStop_IT HAL_HRTIM_WaveformCountStop_IT
3613
#define HAL_HRTIM_WaveformCounterStop_DMA HAL_HRTIM_WaveformCountStop_DMA
3614
#define HAL_HRTIM_WaveformCounterStop HAL_HRTIM_WaveformCountStop
3615
#endif
3616
/**
3617
  * @}
3618
  */
3619
 
3620
/** @defgroup HAL_QSPI_Aliased_Macros HAL QSPI Aliased Macros maintained for legacy purpose
3621
  * @{
3622
  */
3623
#if defined (STM32L4)
3624
#define HAL_QPSI_TIMEOUT_DEFAULT_VALUE HAL_QSPI_TIMEOUT_DEFAULT_VALUE
3625
#endif
3626
/**
3627
  * @}
3628
  */
3629
 
3630
/** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
3631
  * @{
3632
  */
3633
 
3634
/**
3635
  * @}
3636
  */
3637
 
3638
#ifdef __cplusplus
3639
}
3640
#endif
3641
 
3642
#endif /* STM32_HAL_LEGACY */
3643
 
3644
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
3645