Go to most recent revision | Details | Last modification | View Log | RSS feed
| Rev | Author | Line No. | Line |
|---|---|---|---|
| 2 | mjames | 1 | /** |
| 2 | ****************************************************************************** |
||
| 3 | * @file stm32f102x6.h |
||
| 4 | * @author MCD Application Team |
||
| 5 | * @version V4.2.0 |
||
| 6 | * @date 31-March-2017 |
||
| 7 | * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File. |
||
| 8 | * This file contains all the peripheral register's definitions, bits |
||
| 9 | * definitions and memory mapping for STM32F1xx devices. |
||
| 10 | * |
||
| 11 | * This file contains: |
||
| 12 | * - Data structures and the address mapping for all peripherals |
||
| 13 | * - Peripheral's registers declarations and bits definition |
||
| 14 | * - Macros to access peripheral’s registers hardware |
||
| 15 | * |
||
| 16 | ****************************************************************************** |
||
| 17 | * @attention |
||
| 18 | * |
||
| 19 | * <h2><center>© COPYRIGHT(c) 2017 STMicroelectronics</center></h2> |
||
| 20 | * |
||
| 21 | * Redistribution and use in source and binary forms, with or without modification, |
||
| 22 | * are permitted provided that the following conditions are met: |
||
| 23 | * 1. Redistributions of source code must retain the above copyright notice, |
||
| 24 | * this list of conditions and the following disclaimer. |
||
| 25 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
||
| 26 | * this list of conditions and the following disclaimer in the documentation |
||
| 27 | * and/or other materials provided with the distribution. |
||
| 28 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
||
| 29 | * may be used to endorse or promote products derived from this software |
||
| 30 | * without specific prior written permission. |
||
| 31 | * |
||
| 32 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
||
| 33 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
||
| 34 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
||
| 35 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
||
| 36 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
||
| 37 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
||
| 38 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
||
| 39 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
||
| 40 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
||
| 41 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
||
| 42 | * |
||
| 43 | ****************************************************************************** |
||
| 44 | */ |
||
| 45 | |||
| 46 | |||
| 47 | /** @addtogroup CMSIS |
||
| 48 | * @{ |
||
| 49 | */ |
||
| 50 | |||
| 51 | /** @addtogroup stm32f102x6 |
||
| 52 | * @{ |
||
| 53 | */ |
||
| 54 | |||
| 55 | #ifndef __STM32F102x6_H |
||
| 56 | #define __STM32F102x6_H |
||
| 57 | |||
| 58 | #ifdef __cplusplus |
||
| 59 | extern "C" { |
||
| 60 | #endif |
||
| 61 | |||
| 62 | /** @addtogroup Configuration_section_for_CMSIS |
||
| 63 | * @{ |
||
| 64 | */ |
||
| 65 | /** |
||
| 66 | * @brief Configuration of the Cortex-M3 Processor and Core Peripherals |
||
| 67 | */ |
||
| 68 | #define __CM3_REV 0x0200U /*!< Core Revision r2p0 */ |
||
| 69 | #define __MPU_PRESENT 0U /*!< Other STM32 devices does not provide an MPU */ |
||
| 70 | #define __NVIC_PRIO_BITS 4U /*!< STM32 uses 4 Bits for the Priority Levels */ |
||
| 71 | #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ |
||
| 72 | |||
| 73 | /** |
||
| 74 | * @} |
||
| 75 | */ |
||
| 76 | |||
| 77 | /** @addtogroup Peripheral_interrupt_number_definition |
||
| 78 | * @{ |
||
| 79 | */ |
||
| 80 | |||
| 81 | /** |
||
| 82 | * @brief STM32F10x Interrupt Number Definition, according to the selected device |
||
| 83 | * in @ref Library_configuration_section |
||
| 84 | */ |
||
| 85 | |||
| 86 | /*!< Interrupt Number Definition */ |
||
| 87 | typedef enum |
||
| 88 | { |
||
| 89 | /****** Cortex-M3 Processor Exceptions Numbers ***************************************************/ |
||
| 90 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
||
| 91 | HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */ |
||
| 92 | MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */ |
||
| 93 | BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */ |
||
| 94 | UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */ |
||
| 95 | SVCall_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */ |
||
| 96 | DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */ |
||
| 97 | PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */ |
||
| 98 | SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */ |
||
| 99 | |||
| 100 | /****** STM32 specific Interrupt Numbers *********************************************************/ |
||
| 101 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
||
| 102 | PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ |
||
| 103 | TAMPER_IRQn = 2, /*!< Tamper Interrupt */ |
||
| 104 | RTC_IRQn = 3, /*!< RTC global Interrupt */ |
||
| 105 | FLASH_IRQn = 4, /*!< FLASH global Interrupt */ |
||
| 106 | RCC_IRQn = 5, /*!< RCC global Interrupt */ |
||
| 107 | EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ |
||
| 108 | EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ |
||
| 109 | EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ |
||
| 110 | EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ |
||
| 111 | EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ |
||
| 112 | DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */ |
||
| 113 | DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */ |
||
| 114 | DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */ |
||
| 115 | DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */ |
||
| 116 | DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */ |
||
| 117 | DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */ |
||
| 118 | DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */ |
||
| 119 | ADC1_IRQn = 18, /*!< ADC1 global Interrupt */ |
||
| 120 | USB_HP_IRQn = 19, /*!< USB Device High Priority */ |
||
| 121 | USB_LP_IRQn = 20, /*!< USB Device Low Priority */ |
||
| 122 | EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ |
||
| 123 | TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ |
||
| 124 | TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ |
||
| 125 | I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ |
||
| 126 | I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ |
||
| 127 | SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ |
||
| 128 | USART1_IRQn = 37, /*!< USART1 global Interrupt */ |
||
| 129 | USART2_IRQn = 38, /*!< USART2 global Interrupt */ |
||
| 130 | EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ |
||
| 131 | RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */ |
||
| 132 | USBWakeUp_IRQn = 42, /*!< USB Device WakeUp from suspend through EXTI Line Interrupt */ |
||
| 133 | } IRQn_Type; |
||
| 134 | |||
| 135 | /** |
||
| 136 | * @} |
||
| 137 | */ |
||
| 138 | |||
| 139 | #include "core_cm3.h" |
||
| 140 | #include "system_stm32f1xx.h" |
||
| 141 | #include <stdint.h> |
||
| 142 | |||
| 143 | /** @addtogroup Peripheral_registers_structures |
||
| 144 | * @{ |
||
| 145 | */ |
||
| 146 | |||
| 147 | /** |
||
| 148 | * @brief Analog to Digital Converter |
||
| 149 | */ |
||
| 150 | |||
| 151 | typedef struct |
||
| 152 | { |
||
| 153 | __IO uint32_t SR; |
||
| 154 | __IO uint32_t CR1; |
||
| 155 | __IO uint32_t CR2; |
||
| 156 | __IO uint32_t SMPR1; |
||
| 157 | __IO uint32_t SMPR2; |
||
| 158 | __IO uint32_t JOFR1; |
||
| 159 | __IO uint32_t JOFR2; |
||
| 160 | __IO uint32_t JOFR3; |
||
| 161 | __IO uint32_t JOFR4; |
||
| 162 | __IO uint32_t HTR; |
||
| 163 | __IO uint32_t LTR; |
||
| 164 | __IO uint32_t SQR1; |
||
| 165 | __IO uint32_t SQR2; |
||
| 166 | __IO uint32_t SQR3; |
||
| 167 | __IO uint32_t JSQR; |
||
| 168 | __IO uint32_t JDR1; |
||
| 169 | __IO uint32_t JDR2; |
||
| 170 | __IO uint32_t JDR3; |
||
| 171 | __IO uint32_t JDR4; |
||
| 172 | __IO uint32_t DR; |
||
| 173 | } ADC_TypeDef; |
||
| 174 | |||
| 175 | typedef struct |
||
| 176 | { |
||
| 177 | __IO uint32_t SR; /*!< ADC status register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address */ |
||
| 178 | __IO uint32_t CR1; /*!< ADC control register 1, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x04 */ |
||
| 179 | __IO uint32_t CR2; /*!< ADC control register 2, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x08 */ |
||
| 180 | uint32_t RESERVED[16]; |
||
| 181 | __IO uint32_t DR; /*!< ADC data register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x4C */ |
||
| 182 | } ADC_Common_TypeDef; |
||
| 183 | |||
| 184 | /** |
||
| 185 | * @brief Backup Registers |
||
| 186 | */ |
||
| 187 | |||
| 188 | typedef struct |
||
| 189 | { |
||
| 190 | uint32_t RESERVED0; |
||
| 191 | __IO uint32_t DR1; |
||
| 192 | __IO uint32_t DR2; |
||
| 193 | __IO uint32_t DR3; |
||
| 194 | __IO uint32_t DR4; |
||
| 195 | __IO uint32_t DR5; |
||
| 196 | __IO uint32_t DR6; |
||
| 197 | __IO uint32_t DR7; |
||
| 198 | __IO uint32_t DR8; |
||
| 199 | __IO uint32_t DR9; |
||
| 200 | __IO uint32_t DR10; |
||
| 201 | __IO uint32_t RTCCR; |
||
| 202 | __IO uint32_t CR; |
||
| 203 | __IO uint32_t CSR; |
||
| 204 | } BKP_TypeDef; |
||
| 205 | |||
| 206 | |||
| 207 | /** |
||
| 208 | * @brief CRC calculation unit |
||
| 209 | */ |
||
| 210 | |||
| 211 | typedef struct |
||
| 212 | { |
||
| 213 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ |
||
| 214 | __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ |
||
| 215 | uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */ |
||
| 216 | uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */ |
||
| 217 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ |
||
| 218 | } CRC_TypeDef; |
||
| 219 | |||
| 220 | |||
| 221 | /** |
||
| 222 | * @brief Debug MCU |
||
| 223 | */ |
||
| 224 | |||
| 225 | typedef struct |
||
| 226 | { |
||
| 227 | __IO uint32_t IDCODE; |
||
| 228 | __IO uint32_t CR; |
||
| 229 | }DBGMCU_TypeDef; |
||
| 230 | |||
| 231 | /** |
||
| 232 | * @brief DMA Controller |
||
| 233 | */ |
||
| 234 | |||
| 235 | typedef struct |
||
| 236 | { |
||
| 237 | __IO uint32_t CCR; |
||
| 238 | __IO uint32_t CNDTR; |
||
| 239 | __IO uint32_t CPAR; |
||
| 240 | __IO uint32_t CMAR; |
||
| 241 | } DMA_Channel_TypeDef; |
||
| 242 | |||
| 243 | typedef struct |
||
| 244 | { |
||
| 245 | __IO uint32_t ISR; |
||
| 246 | __IO uint32_t IFCR; |
||
| 247 | } DMA_TypeDef; |
||
| 248 | |||
| 249 | |||
| 250 | |||
| 251 | /** |
||
| 252 | * @brief External Interrupt/Event Controller |
||
| 253 | */ |
||
| 254 | |||
| 255 | typedef struct |
||
| 256 | { |
||
| 257 | __IO uint32_t IMR; |
||
| 258 | __IO uint32_t EMR; |
||
| 259 | __IO uint32_t RTSR; |
||
| 260 | __IO uint32_t FTSR; |
||
| 261 | __IO uint32_t SWIER; |
||
| 262 | __IO uint32_t PR; |
||
| 263 | } EXTI_TypeDef; |
||
| 264 | |||
| 265 | /** |
||
| 266 | * @brief FLASH Registers |
||
| 267 | */ |
||
| 268 | |||
| 269 | typedef struct |
||
| 270 | { |
||
| 271 | __IO uint32_t ACR; |
||
| 272 | __IO uint32_t KEYR; |
||
| 273 | __IO uint32_t OPTKEYR; |
||
| 274 | __IO uint32_t SR; |
||
| 275 | __IO uint32_t CR; |
||
| 276 | __IO uint32_t AR; |
||
| 277 | __IO uint32_t RESERVED; |
||
| 278 | __IO uint32_t OBR; |
||
| 279 | __IO uint32_t WRPR; |
||
| 280 | } FLASH_TypeDef; |
||
| 281 | |||
| 282 | /** |
||
| 283 | * @brief Option Bytes Registers |
||
| 284 | */ |
||
| 285 | |||
| 286 | typedef struct |
||
| 287 | { |
||
| 288 | __IO uint16_t RDP; |
||
| 289 | __IO uint16_t USER; |
||
| 290 | __IO uint16_t Data0; |
||
| 291 | __IO uint16_t Data1; |
||
| 292 | __IO uint16_t WRP0; |
||
| 293 | __IO uint16_t WRP1; |
||
| 294 | __IO uint16_t WRP2; |
||
| 295 | __IO uint16_t WRP3; |
||
| 296 | } OB_TypeDef; |
||
| 297 | |||
| 298 | /** |
||
| 299 | * @brief General Purpose I/O |
||
| 300 | */ |
||
| 301 | |||
| 302 | typedef struct |
||
| 303 | { |
||
| 304 | __IO uint32_t CRL; |
||
| 305 | __IO uint32_t CRH; |
||
| 306 | __IO uint32_t IDR; |
||
| 307 | __IO uint32_t ODR; |
||
| 308 | __IO uint32_t BSRR; |
||
| 309 | __IO uint32_t BRR; |
||
| 310 | __IO uint32_t LCKR; |
||
| 311 | } GPIO_TypeDef; |
||
| 312 | |||
| 313 | /** |
||
| 314 | * @brief Alternate Function I/O |
||
| 315 | */ |
||
| 316 | |||
| 317 | typedef struct |
||
| 318 | { |
||
| 319 | __IO uint32_t EVCR; |
||
| 320 | __IO uint32_t MAPR; |
||
| 321 | __IO uint32_t EXTICR[4]; |
||
| 322 | uint32_t RESERVED0; |
||
| 323 | __IO uint32_t MAPR2; |
||
| 324 | } AFIO_TypeDef; |
||
| 325 | /** |
||
| 326 | * @brief Inter Integrated Circuit Interface |
||
| 327 | */ |
||
| 328 | |||
| 329 | typedef struct |
||
| 330 | { |
||
| 331 | __IO uint32_t CR1; |
||
| 332 | __IO uint32_t CR2; |
||
| 333 | __IO uint32_t OAR1; |
||
| 334 | __IO uint32_t OAR2; |
||
| 335 | __IO uint32_t DR; |
||
| 336 | __IO uint32_t SR1; |
||
| 337 | __IO uint32_t SR2; |
||
| 338 | __IO uint32_t CCR; |
||
| 339 | __IO uint32_t TRISE; |
||
| 340 | } I2C_TypeDef; |
||
| 341 | |||
| 342 | /** |
||
| 343 | * @brief Independent WATCHDOG |
||
| 344 | */ |
||
| 345 | |||
| 346 | typedef struct |
||
| 347 | { |
||
| 348 | __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */ |
||
| 349 | __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */ |
||
| 350 | __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */ |
||
| 351 | __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */ |
||
| 352 | } IWDG_TypeDef; |
||
| 353 | |||
| 354 | /** |
||
| 355 | * @brief Power Control |
||
| 356 | */ |
||
| 357 | |||
| 358 | typedef struct |
||
| 359 | { |
||
| 360 | __IO uint32_t CR; |
||
| 361 | __IO uint32_t CSR; |
||
| 362 | } PWR_TypeDef; |
||
| 363 | |||
| 364 | /** |
||
| 365 | * @brief Reset and Clock Control |
||
| 366 | */ |
||
| 367 | |||
| 368 | typedef struct |
||
| 369 | { |
||
| 370 | __IO uint32_t CR; |
||
| 371 | __IO uint32_t CFGR; |
||
| 372 | __IO uint32_t CIR; |
||
| 373 | __IO uint32_t APB2RSTR; |
||
| 374 | __IO uint32_t APB1RSTR; |
||
| 375 | __IO uint32_t AHBENR; |
||
| 376 | __IO uint32_t APB2ENR; |
||
| 377 | __IO uint32_t APB1ENR; |
||
| 378 | __IO uint32_t BDCR; |
||
| 379 | __IO uint32_t CSR; |
||
| 380 | |||
| 381 | |||
| 382 | } RCC_TypeDef; |
||
| 383 | |||
| 384 | /** |
||
| 385 | * @brief Real-Time Clock |
||
| 386 | */ |
||
| 387 | |||
| 388 | typedef struct |
||
| 389 | { |
||
| 390 | __IO uint32_t CRH; |
||
| 391 | __IO uint32_t CRL; |
||
| 392 | __IO uint32_t PRLH; |
||
| 393 | __IO uint32_t PRLL; |
||
| 394 | __IO uint32_t DIVH; |
||
| 395 | __IO uint32_t DIVL; |
||
| 396 | __IO uint32_t CNTH; |
||
| 397 | __IO uint32_t CNTL; |
||
| 398 | __IO uint32_t ALRH; |
||
| 399 | __IO uint32_t ALRL; |
||
| 400 | } RTC_TypeDef; |
||
| 401 | |||
| 402 | /** |
||
| 403 | * @brief SD host Interface |
||
| 404 | */ |
||
| 405 | |||
| 406 | typedef struct |
||
| 407 | { |
||
| 408 | __IO uint32_t POWER; |
||
| 409 | __IO uint32_t CLKCR; |
||
| 410 | __IO uint32_t ARG; |
||
| 411 | __IO uint32_t CMD; |
||
| 412 | __I uint32_t RESPCMD; |
||
| 413 | __I uint32_t RESP1; |
||
| 414 | __I uint32_t RESP2; |
||
| 415 | __I uint32_t RESP3; |
||
| 416 | __I uint32_t RESP4; |
||
| 417 | __IO uint32_t DTIMER; |
||
| 418 | __IO uint32_t DLEN; |
||
| 419 | __IO uint32_t DCTRL; |
||
| 420 | __I uint32_t DCOUNT; |
||
| 421 | __I uint32_t STA; |
||
| 422 | __IO uint32_t ICR; |
||
| 423 | __IO uint32_t MASK; |
||
| 424 | uint32_t RESERVED0[2]; |
||
| 425 | __I uint32_t FIFOCNT; |
||
| 426 | uint32_t RESERVED1[13]; |
||
| 427 | __IO uint32_t FIFO; |
||
| 428 | } SDIO_TypeDef; |
||
| 429 | |||
| 430 | /** |
||
| 431 | * @brief Serial Peripheral Interface |
||
| 432 | */ |
||
| 433 | |||
| 434 | typedef struct |
||
| 435 | { |
||
| 436 | __IO uint32_t CR1; |
||
| 437 | __IO uint32_t CR2; |
||
| 438 | __IO uint32_t SR; |
||
| 439 | __IO uint32_t DR; |
||
| 440 | __IO uint32_t CRCPR; |
||
| 441 | __IO uint32_t RXCRCR; |
||
| 442 | __IO uint32_t TXCRCR; |
||
| 443 | __IO uint32_t I2SCFGR; |
||
| 444 | } SPI_TypeDef; |
||
| 445 | |||
| 446 | /** |
||
| 447 | * @brief TIM Timers |
||
| 448 | */ |
||
| 449 | typedef struct |
||
| 450 | { |
||
| 451 | __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ |
||
| 452 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ |
||
| 453 | __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ |
||
| 454 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ |
||
| 455 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ |
||
| 456 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ |
||
| 457 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ |
||
| 458 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ |
||
| 459 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ |
||
| 460 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ |
||
| 461 | __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ |
||
| 462 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ |
||
| 463 | __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ |
||
| 464 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ |
||
| 465 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ |
||
| 466 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ |
||
| 467 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ |
||
| 468 | __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ |
||
| 469 | __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ |
||
| 470 | __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */ |
||
| 471 | __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ |
||
| 472 | }TIM_TypeDef; |
||
| 473 | |||
| 474 | |||
| 475 | /** |
||
| 476 | * @brief Universal Synchronous Asynchronous Receiver Transmitter |
||
| 477 | */ |
||
| 478 | |||
| 479 | typedef struct |
||
| 480 | { |
||
| 481 | __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */ |
||
| 482 | __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */ |
||
| 483 | __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */ |
||
| 484 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */ |
||
| 485 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */ |
||
| 486 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */ |
||
| 487 | __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */ |
||
| 488 | } USART_TypeDef; |
||
| 489 | |||
| 490 | /** |
||
| 491 | * @brief Universal Serial Bus Full Speed Device |
||
| 492 | */ |
||
| 493 | |||
| 494 | typedef struct |
||
| 495 | { |
||
| 496 | __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ |
||
| 497 | __IO uint16_t RESERVED0; /*!< Reserved */ |
||
| 498 | __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ |
||
| 499 | __IO uint16_t RESERVED1; /*!< Reserved */ |
||
| 500 | __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ |
||
| 501 | __IO uint16_t RESERVED2; /*!< Reserved */ |
||
| 502 | __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ |
||
| 503 | __IO uint16_t RESERVED3; /*!< Reserved */ |
||
| 504 | __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ |
||
| 505 | __IO uint16_t RESERVED4; /*!< Reserved */ |
||
| 506 | __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ |
||
| 507 | __IO uint16_t RESERVED5; /*!< Reserved */ |
||
| 508 | __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ |
||
| 509 | __IO uint16_t RESERVED6; /*!< Reserved */ |
||
| 510 | __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ |
||
| 511 | __IO uint16_t RESERVED7[17]; /*!< Reserved */ |
||
| 512 | __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ |
||
| 513 | __IO uint16_t RESERVED8; /*!< Reserved */ |
||
| 514 | __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ |
||
| 515 | __IO uint16_t RESERVED9; /*!< Reserved */ |
||
| 516 | __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ |
||
| 517 | __IO uint16_t RESERVEDA; /*!< Reserved */ |
||
| 518 | __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ |
||
| 519 | __IO uint16_t RESERVEDB; /*!< Reserved */ |
||
| 520 | __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ |
||
| 521 | __IO uint16_t RESERVEDC; /*!< Reserved */ |
||
| 522 | } USB_TypeDef; |
||
| 523 | |||
| 524 | |||
| 525 | /** |
||
| 526 | * @brief Window WATCHDOG |
||
| 527 | */ |
||
| 528 | |||
| 529 | typedef struct |
||
| 530 | { |
||
| 531 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ |
||
| 532 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ |
||
| 533 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ |
||
| 534 | } WWDG_TypeDef; |
||
| 535 | |||
| 536 | /** |
||
| 537 | * @} |
||
| 538 | */ |
||
| 539 | |||
| 540 | /** @addtogroup Peripheral_memory_map |
||
| 541 | * @{ |
||
| 542 | */ |
||
| 543 | |||
| 544 | |||
| 545 | #define FLASH_BASE 0x08000000U /*!< FLASH base address in the alias region */ |
||
| 546 | #define FLASH_BANK1_END 0x08007FFFU /*!< FLASH END address of bank1 */ |
||
| 547 | #define SRAM_BASE 0x20000000U /*!< SRAM base address in the alias region */ |
||
| 548 | #define PERIPH_BASE 0x40000000U /*!< Peripheral base address in the alias region */ |
||
| 549 | |||
| 550 | #define SRAM_BB_BASE 0x22000000U /*!< SRAM base address in the bit-band region */ |
||
| 551 | #define PERIPH_BB_BASE 0x42000000U /*!< Peripheral base address in the bit-band region */ |
||
| 552 | |||
| 553 | |||
| 554 | /*!< Peripheral memory map */ |
||
| 555 | #define APB1PERIPH_BASE PERIPH_BASE |
||
| 556 | #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U) |
||
| 557 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U) |
||
| 558 | |||
| 559 | #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000U) |
||
| 560 | #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400U) |
||
| 561 | #define RTC_BASE (APB1PERIPH_BASE + 0x00002800U) |
||
| 562 | #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00U) |
||
| 563 | #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000U) |
||
| 564 | #define USART2_BASE (APB1PERIPH_BASE + 0x00004400U) |
||
| 565 | #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400U) |
||
| 566 | #define BKP_BASE (APB1PERIPH_BASE + 0x00006C00U) |
||
| 567 | #define PWR_BASE (APB1PERIPH_BASE + 0x00007000U) |
||
| 568 | #define AFIO_BASE (APB2PERIPH_BASE + 0x00000000U) |
||
| 569 | #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400U) |
||
| 570 | #define GPIOA_BASE (APB2PERIPH_BASE + 0x00000800U) |
||
| 571 | #define GPIOB_BASE (APB2PERIPH_BASE + 0x00000C00U) |
||
| 572 | #define GPIOC_BASE (APB2PERIPH_BASE + 0x00001000U) |
||
| 573 | #define GPIOD_BASE (APB2PERIPH_BASE + 0x00001400U) |
||
| 574 | #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400U) |
||
| 575 | #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000U) |
||
| 576 | #define USART1_BASE (APB2PERIPH_BASE + 0x00003800U) |
||
| 577 | |||
| 578 | #define SDIO_BASE (PERIPH_BASE + 0x00018000U) |
||
| 579 | |||
| 580 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U) |
||
| 581 | #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x00000008U) |
||
| 582 | #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x0000001CU) |
||
| 583 | #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x00000030U) |
||
| 584 | #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x00000044U) |
||
| 585 | #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x00000058U) |
||
| 586 | #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x0000006CU) |
||
| 587 | #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x00000080U) |
||
| 588 | #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U) |
||
| 589 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U) |
||
| 590 | |||
| 591 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U) /*!< Flash registers base address */ |
||
| 592 | #define FLASHSIZE_BASE 0x1FFFF7E0U /*!< FLASH Size register base address */ |
||
| 593 | #define UID_BASE 0x1FFFF7E8U /*!< Unique device ID register base address */ |
||
| 594 | #define OB_BASE 0x1FFFF800U /*!< Flash Option Bytes base address */ |
||
| 595 | |||
| 596 | |||
| 597 | |||
| 598 | #define DBGMCU_BASE 0xE0042000U /*!< Debug MCU registers base address */ |
||
| 599 | |||
| 600 | /* USB device FS */ |
||
| 601 | #define USB_BASE (APB1PERIPH_BASE + 0x00005C00U) /*!< USB_IP Peripheral Registers base address */ |
||
| 602 | #define USB_PMAADDR (APB1PERIPH_BASE + 0x00006000U) /*!< USB_IP Packet Memory Area base address */ |
||
| 603 | |||
| 604 | |||
| 605 | /** |
||
| 606 | * @} |
||
| 607 | */ |
||
| 608 | |||
| 609 | /** @addtogroup Peripheral_declaration |
||
| 610 | * @{ |
||
| 611 | */ |
||
| 612 | |||
| 613 | #define TIM2 ((TIM_TypeDef *)TIM2_BASE) |
||
| 614 | #define TIM3 ((TIM_TypeDef *)TIM3_BASE) |
||
| 615 | #define RTC ((RTC_TypeDef *)RTC_BASE) |
||
| 616 | #define WWDG ((WWDG_TypeDef *)WWDG_BASE) |
||
| 617 | #define IWDG ((IWDG_TypeDef *)IWDG_BASE) |
||
| 618 | #define USART2 ((USART_TypeDef *)USART2_BASE) |
||
| 619 | #define I2C1 ((I2C_TypeDef *)I2C1_BASE) |
||
| 620 | #define USB ((USB_TypeDef *)USB_BASE) |
||
| 621 | #define BKP ((BKP_TypeDef *)BKP_BASE) |
||
| 622 | #define PWR ((PWR_TypeDef *)PWR_BASE) |
||
| 623 | #define AFIO ((AFIO_TypeDef *)AFIO_BASE) |
||
| 624 | #define EXTI ((EXTI_TypeDef *)EXTI_BASE) |
||
| 625 | #define GPIOA ((GPIO_TypeDef *)GPIOA_BASE) |
||
| 626 | #define GPIOB ((GPIO_TypeDef *)GPIOB_BASE) |
||
| 627 | #define GPIOC ((GPIO_TypeDef *)GPIOC_BASE) |
||
| 628 | #define GPIOD ((GPIO_TypeDef *)GPIOD_BASE) |
||
| 629 | #define ADC1 ((ADC_TypeDef *)ADC1_BASE) |
||
| 630 | #define ADC1_COMMON ((ADC_Common_TypeDef *)ADC1_BASE) |
||
| 631 | #define SPI1 ((SPI_TypeDef *)SPI1_BASE) |
||
| 632 | #define USART1 ((USART_TypeDef *)USART1_BASE) |
||
| 633 | #define SDIO ((SDIO_TypeDef *)SDIO_BASE) |
||
| 634 | #define DMA1 ((DMA_TypeDef *)DMA1_BASE) |
||
| 635 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *)DMA1_Channel1_BASE) |
||
| 636 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *)DMA1_Channel2_BASE) |
||
| 637 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *)DMA1_Channel3_BASE) |
||
| 638 | #define DMA1_Channel4 ((DMA_Channel_TypeDef *)DMA1_Channel4_BASE) |
||
| 639 | #define DMA1_Channel5 ((DMA_Channel_TypeDef *)DMA1_Channel5_BASE) |
||
| 640 | #define DMA1_Channel6 ((DMA_Channel_TypeDef *)DMA1_Channel6_BASE) |
||
| 641 | #define DMA1_Channel7 ((DMA_Channel_TypeDef *)DMA1_Channel7_BASE) |
||
| 642 | #define RCC ((RCC_TypeDef *)RCC_BASE) |
||
| 643 | #define CRC ((CRC_TypeDef *)CRC_BASE) |
||
| 644 | #define FLASH ((FLASH_TypeDef *)FLASH_R_BASE) |
||
| 645 | #define OB ((OB_TypeDef *)OB_BASE) |
||
| 646 | #define DBGMCU ((DBGMCU_TypeDef *)DBGMCU_BASE) |
||
| 647 | |||
| 648 | |||
| 649 | /** |
||
| 650 | * @} |
||
| 651 | */ |
||
| 652 | |||
| 653 | /** @addtogroup Exported_constants |
||
| 654 | * @{ |
||
| 655 | */ |
||
| 656 | |||
| 657 | /** @addtogroup Peripheral_Registers_Bits_Definition |
||
| 658 | * @{ |
||
| 659 | */ |
||
| 660 | |||
| 661 | /******************************************************************************/ |
||
| 662 | /* Peripheral Registers_Bits_Definition */ |
||
| 663 | /******************************************************************************/ |
||
| 664 | |||
| 665 | /******************************************************************************/ |
||
| 666 | /* */ |
||
| 667 | /* CRC calculation unit (CRC) */ |
||
| 668 | /* */ |
||
| 669 | /******************************************************************************/ |
||
| 670 | |||
| 671 | /******************* Bit definition for CRC_DR register *********************/ |
||
| 672 | #define CRC_DR_DR_Pos (0U) |
||
| 673 | #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ |
||
| 674 | #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ |
||
| 675 | |||
| 676 | /******************* Bit definition for CRC_IDR register ********************/ |
||
| 677 | #define CRC_IDR_IDR_Pos (0U) |
||
| 678 | #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ |
||
| 679 | #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ |
||
| 680 | |||
| 681 | /******************** Bit definition for CRC_CR register ********************/ |
||
| 682 | #define CRC_CR_RESET_Pos (0U) |
||
| 683 | #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */ |
||
| 684 | #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */ |
||
| 685 | |||
| 686 | /******************************************************************************/ |
||
| 687 | /* */ |
||
| 688 | /* Power Control */ |
||
| 689 | /* */ |
||
| 690 | /******************************************************************************/ |
||
| 691 | |||
| 692 | /******************** Bit definition for PWR_CR register ********************/ |
||
| 693 | #define PWR_CR_LPDS_Pos (0U) |
||
| 694 | #define PWR_CR_LPDS_Msk (0x1U << PWR_CR_LPDS_Pos) /*!< 0x00000001 */ |
||
| 695 | #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */ |
||
| 696 | #define PWR_CR_PDDS_Pos (1U) |
||
| 697 | #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ |
||
| 698 | #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ |
||
| 699 | #define PWR_CR_CWUF_Pos (2U) |
||
| 700 | #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ |
||
| 701 | #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ |
||
| 702 | #define PWR_CR_CSBF_Pos (3U) |
||
| 703 | #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ |
||
| 704 | #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ |
||
| 705 | #define PWR_CR_PVDE_Pos (4U) |
||
| 706 | #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ |
||
| 707 | #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ |
||
| 708 | |||
| 709 | #define PWR_CR_PLS_Pos (5U) |
||
| 710 | #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ |
||
| 711 | #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ |
||
| 712 | #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */ |
||
| 713 | #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */ |
||
| 714 | #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */ |
||
| 715 | |||
| 716 | /*!< PVD level configuration */ |
||
| 717 | #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 2.2V */ |
||
| 718 | #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 2.3V */ |
||
| 719 | #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2.4V */ |
||
| 720 | #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 2.5V */ |
||
| 721 | #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 2.6V */ |
||
| 722 | #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 2.7V */ |
||
| 723 | #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 2.8V */ |
||
| 724 | #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 2.9V */ |
||
| 725 | |||
| 726 | /* Legacy defines */ |
||
| 727 | #define PWR_CR_PLS_2V2 PWR_CR_PLS_LEV0 |
||
| 728 | #define PWR_CR_PLS_2V3 PWR_CR_PLS_LEV1 |
||
| 729 | #define PWR_CR_PLS_2V4 PWR_CR_PLS_LEV2 |
||
| 730 | #define PWR_CR_PLS_2V5 PWR_CR_PLS_LEV3 |
||
| 731 | #define PWR_CR_PLS_2V6 PWR_CR_PLS_LEV4 |
||
| 732 | #define PWR_CR_PLS_2V7 PWR_CR_PLS_LEV5 |
||
| 733 | #define PWR_CR_PLS_2V8 PWR_CR_PLS_LEV6 |
||
| 734 | #define PWR_CR_PLS_2V9 PWR_CR_PLS_LEV7 |
||
| 735 | |||
| 736 | #define PWR_CR_DBP_Pos (8U) |
||
| 737 | #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */ |
||
| 738 | #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ |
||
| 739 | |||
| 740 | |||
| 741 | /******************* Bit definition for PWR_CSR register ********************/ |
||
| 742 | #define PWR_CSR_WUF_Pos (0U) |
||
| 743 | #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ |
||
| 744 | #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ |
||
| 745 | #define PWR_CSR_SBF_Pos (1U) |
||
| 746 | #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ |
||
| 747 | #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ |
||
| 748 | #define PWR_CSR_PVDO_Pos (2U) |
||
| 749 | #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ |
||
| 750 | #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ |
||
| 751 | #define PWR_CSR_EWUP_Pos (8U) |
||
| 752 | #define PWR_CSR_EWUP_Msk (0x1U << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */ |
||
| 753 | #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */ |
||
| 754 | |||
| 755 | /******************************************************************************/ |
||
| 756 | /* */ |
||
| 757 | /* Backup registers */ |
||
| 758 | /* */ |
||
| 759 | /******************************************************************************/ |
||
| 760 | |||
| 761 | /******************* Bit definition for BKP_DR1 register ********************/ |
||
| 762 | #define BKP_DR1_D_Pos (0U) |
||
| 763 | #define BKP_DR1_D_Msk (0xFFFFU << BKP_DR1_D_Pos) /*!< 0x0000FFFF */ |
||
| 764 | #define BKP_DR1_D BKP_DR1_D_Msk /*!< Backup data */ |
||
| 765 | |||
| 766 | /******************* Bit definition for BKP_DR2 register ********************/ |
||
| 767 | #define BKP_DR2_D_Pos (0U) |
||
| 768 | #define BKP_DR2_D_Msk (0xFFFFU << BKP_DR2_D_Pos) /*!< 0x0000FFFF */ |
||
| 769 | #define BKP_DR2_D BKP_DR2_D_Msk /*!< Backup data */ |
||
| 770 | |||
| 771 | /******************* Bit definition for BKP_DR3 register ********************/ |
||
| 772 | #define BKP_DR3_D_Pos (0U) |
||
| 773 | #define BKP_DR3_D_Msk (0xFFFFU << BKP_DR3_D_Pos) /*!< 0x0000FFFF */ |
||
| 774 | #define BKP_DR3_D BKP_DR3_D_Msk /*!< Backup data */ |
||
| 775 | |||
| 776 | /******************* Bit definition for BKP_DR4 register ********************/ |
||
| 777 | #define BKP_DR4_D_Pos (0U) |
||
| 778 | #define BKP_DR4_D_Msk (0xFFFFU << BKP_DR4_D_Pos) /*!< 0x0000FFFF */ |
||
| 779 | #define BKP_DR4_D BKP_DR4_D_Msk /*!< Backup data */ |
||
| 780 | |||
| 781 | /******************* Bit definition for BKP_DR5 register ********************/ |
||
| 782 | #define BKP_DR5_D_Pos (0U) |
||
| 783 | #define BKP_DR5_D_Msk (0xFFFFU << BKP_DR5_D_Pos) /*!< 0x0000FFFF */ |
||
| 784 | #define BKP_DR5_D BKP_DR5_D_Msk /*!< Backup data */ |
||
| 785 | |||
| 786 | /******************* Bit definition for BKP_DR6 register ********************/ |
||
| 787 | #define BKP_DR6_D_Pos (0U) |
||
| 788 | #define BKP_DR6_D_Msk (0xFFFFU << BKP_DR6_D_Pos) /*!< 0x0000FFFF */ |
||
| 789 | #define BKP_DR6_D BKP_DR6_D_Msk /*!< Backup data */ |
||
| 790 | |||
| 791 | /******************* Bit definition for BKP_DR7 register ********************/ |
||
| 792 | #define BKP_DR7_D_Pos (0U) |
||
| 793 | #define BKP_DR7_D_Msk (0xFFFFU << BKP_DR7_D_Pos) /*!< 0x0000FFFF */ |
||
| 794 | #define BKP_DR7_D BKP_DR7_D_Msk /*!< Backup data */ |
||
| 795 | |||
| 796 | /******************* Bit definition for BKP_DR8 register ********************/ |
||
| 797 | #define BKP_DR8_D_Pos (0U) |
||
| 798 | #define BKP_DR8_D_Msk (0xFFFFU << BKP_DR8_D_Pos) /*!< 0x0000FFFF */ |
||
| 799 | #define BKP_DR8_D BKP_DR8_D_Msk /*!< Backup data */ |
||
| 800 | |||
| 801 | /******************* Bit definition for BKP_DR9 register ********************/ |
||
| 802 | #define BKP_DR9_D_Pos (0U) |
||
| 803 | #define BKP_DR9_D_Msk (0xFFFFU << BKP_DR9_D_Pos) /*!< 0x0000FFFF */ |
||
| 804 | #define BKP_DR9_D BKP_DR9_D_Msk /*!< Backup data */ |
||
| 805 | |||
| 806 | /******************* Bit definition for BKP_DR10 register *******************/ |
||
| 807 | #define BKP_DR10_D_Pos (0U) |
||
| 808 | #define BKP_DR10_D_Msk (0xFFFFU << BKP_DR10_D_Pos) /*!< 0x0000FFFF */ |
||
| 809 | #define BKP_DR10_D BKP_DR10_D_Msk /*!< Backup data */ |
||
| 810 | |||
| 811 | #define RTC_BKP_NUMBER 10 |
||
| 812 | |||
| 813 | /****************** Bit definition for BKP_RTCCR register *******************/ |
||
| 814 | #define BKP_RTCCR_CAL_Pos (0U) |
||
| 815 | #define BKP_RTCCR_CAL_Msk (0x7FU << BKP_RTCCR_CAL_Pos) /*!< 0x0000007F */ |
||
| 816 | #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk /*!< Calibration value */ |
||
| 817 | #define BKP_RTCCR_CCO_Pos (7U) |
||
| 818 | #define BKP_RTCCR_CCO_Msk (0x1U << BKP_RTCCR_CCO_Pos) /*!< 0x00000080 */ |
||
| 819 | #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk /*!< Calibration Clock Output */ |
||
| 820 | #define BKP_RTCCR_ASOE_Pos (8U) |
||
| 821 | #define BKP_RTCCR_ASOE_Msk (0x1U << BKP_RTCCR_ASOE_Pos) /*!< 0x00000100 */ |
||
| 822 | #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk /*!< Alarm or Second Output Enable */ |
||
| 823 | #define BKP_RTCCR_ASOS_Pos (9U) |
||
| 824 | #define BKP_RTCCR_ASOS_Msk (0x1U << BKP_RTCCR_ASOS_Pos) /*!< 0x00000200 */ |
||
| 825 | #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk /*!< Alarm or Second Output Selection */ |
||
| 826 | |||
| 827 | /******************** Bit definition for BKP_CR register ********************/ |
||
| 828 | #define BKP_CR_TPE_Pos (0U) |
||
| 829 | #define BKP_CR_TPE_Msk (0x1U << BKP_CR_TPE_Pos) /*!< 0x00000001 */ |
||
| 830 | #define BKP_CR_TPE BKP_CR_TPE_Msk /*!< TAMPER pin enable */ |
||
| 831 | #define BKP_CR_TPAL_Pos (1U) |
||
| 832 | #define BKP_CR_TPAL_Msk (0x1U << BKP_CR_TPAL_Pos) /*!< 0x00000002 */ |
||
| 833 | #define BKP_CR_TPAL BKP_CR_TPAL_Msk /*!< TAMPER pin active level */ |
||
| 834 | |||
| 835 | /******************* Bit definition for BKP_CSR register ********************/ |
||
| 836 | #define BKP_CSR_CTE_Pos (0U) |
||
| 837 | #define BKP_CSR_CTE_Msk (0x1U << BKP_CSR_CTE_Pos) /*!< 0x00000001 */ |
||
| 838 | #define BKP_CSR_CTE BKP_CSR_CTE_Msk /*!< Clear Tamper event */ |
||
| 839 | #define BKP_CSR_CTI_Pos (1U) |
||
| 840 | #define BKP_CSR_CTI_Msk (0x1U << BKP_CSR_CTI_Pos) /*!< 0x00000002 */ |
||
| 841 | #define BKP_CSR_CTI BKP_CSR_CTI_Msk /*!< Clear Tamper Interrupt */ |
||
| 842 | #define BKP_CSR_TPIE_Pos (2U) |
||
| 843 | #define BKP_CSR_TPIE_Msk (0x1U << BKP_CSR_TPIE_Pos) /*!< 0x00000004 */ |
||
| 844 | #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk /*!< TAMPER Pin interrupt enable */ |
||
| 845 | #define BKP_CSR_TEF_Pos (8U) |
||
| 846 | #define BKP_CSR_TEF_Msk (0x1U << BKP_CSR_TEF_Pos) /*!< 0x00000100 */ |
||
| 847 | #define BKP_CSR_TEF BKP_CSR_TEF_Msk /*!< Tamper Event Flag */ |
||
| 848 | #define BKP_CSR_TIF_Pos (9U) |
||
| 849 | #define BKP_CSR_TIF_Msk (0x1U << BKP_CSR_TIF_Pos) /*!< 0x00000200 */ |
||
| 850 | #define BKP_CSR_TIF BKP_CSR_TIF_Msk /*!< Tamper Interrupt Flag */ |
||
| 851 | |||
| 852 | /******************************************************************************/ |
||
| 853 | /* */ |
||
| 854 | /* Reset and Clock Control */ |
||
| 855 | /* */ |
||
| 856 | /******************************************************************************/ |
||
| 857 | |||
| 858 | /******************** Bit definition for RCC_CR register ********************/ |
||
| 859 | #define RCC_CR_HSION_Pos (0U) |
||
| 860 | #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */ |
||
| 861 | #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ |
||
| 862 | #define RCC_CR_HSIRDY_Pos (1U) |
||
| 863 | #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ |
||
| 864 | #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ |
||
| 865 | #define RCC_CR_HSITRIM_Pos (3U) |
||
| 866 | #define RCC_CR_HSITRIM_Msk (0x1FU << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */ |
||
| 867 | #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ |
||
| 868 | #define RCC_CR_HSICAL_Pos (8U) |
||
| 869 | #define RCC_CR_HSICAL_Msk (0xFFU << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */ |
||
| 870 | #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ |
||
| 871 | #define RCC_CR_HSEON_Pos (16U) |
||
| 872 | #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ |
||
| 873 | #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ |
||
| 874 | #define RCC_CR_HSERDY_Pos (17U) |
||
| 875 | #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ |
||
| 876 | #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ |
||
| 877 | #define RCC_CR_HSEBYP_Pos (18U) |
||
| 878 | #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ |
||
| 879 | #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ |
||
| 880 | #define RCC_CR_CSSON_Pos (19U) |
||
| 881 | #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ |
||
| 882 | #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */ |
||
| 883 | #define RCC_CR_PLLON_Pos (24U) |
||
| 884 | #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ |
||
| 885 | #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ |
||
| 886 | #define RCC_CR_PLLRDY_Pos (25U) |
||
| 887 | #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ |
||
| 888 | #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ |
||
| 889 | |||
| 890 | |||
| 891 | /******************* Bit definition for RCC_CFGR register *******************/ |
||
| 892 | /*!< SW configuration */ |
||
| 893 | #define RCC_CFGR_SW_Pos (0U) |
||
| 894 | #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ |
||
| 895 | #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ |
||
| 896 | #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ |
||
| 897 | #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ |
||
| 898 | |||
| 899 | #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */ |
||
| 900 | #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */ |
||
| 901 | #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */ |
||
| 902 | |||
| 903 | /*!< SWS configuration */ |
||
| 904 | #define RCC_CFGR_SWS_Pos (2U) |
||
| 905 | #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ |
||
| 906 | #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ |
||
| 907 | #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ |
||
| 908 | #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ |
||
| 909 | |||
| 910 | #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */ |
||
| 911 | #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */ |
||
| 912 | #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */ |
||
| 913 | |||
| 914 | /*!< HPRE configuration */ |
||
| 915 | #define RCC_CFGR_HPRE_Pos (4U) |
||
| 916 | #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ |
||
| 917 | #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ |
||
| 918 | #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ |
||
| 919 | #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ |
||
| 920 | #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ |
||
| 921 | #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ |
||
| 922 | |||
| 923 | #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */ |
||
| 924 | #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */ |
||
| 925 | #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */ |
||
| 926 | #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */ |
||
| 927 | #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */ |
||
| 928 | #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */ |
||
| 929 | #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */ |
||
| 930 | #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */ |
||
| 931 | #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */ |
||
| 932 | |||
| 933 | /*!< PPRE1 configuration */ |
||
| 934 | #define RCC_CFGR_PPRE1_Pos (8U) |
||
| 935 | #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ |
||
| 936 | #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ |
||
| 937 | #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ |
||
| 938 | #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ |
||
| 939 | #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ |
||
| 940 | |||
| 941 | #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */ |
||
| 942 | #define RCC_CFGR_PPRE1_DIV2 0x00000400U /*!< HCLK divided by 2 */ |
||
| 943 | #define RCC_CFGR_PPRE1_DIV4 0x00000500U /*!< HCLK divided by 4 */ |
||
| 944 | #define RCC_CFGR_PPRE1_DIV8 0x00000600U /*!< HCLK divided by 8 */ |
||
| 945 | #define RCC_CFGR_PPRE1_DIV16 0x00000700U /*!< HCLK divided by 16 */ |
||
| 946 | |||
| 947 | /*!< PPRE2 configuration */ |
||
| 948 | #define RCC_CFGR_PPRE2_Pos (11U) |
||
| 949 | #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ |
||
| 950 | #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ |
||
| 951 | #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ |
||
| 952 | #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ |
||
| 953 | #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ |
||
| 954 | |||
| 955 | #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */ |
||
| 956 | #define RCC_CFGR_PPRE2_DIV2 0x00002000U /*!< HCLK divided by 2 */ |
||
| 957 | #define RCC_CFGR_PPRE2_DIV4 0x00002800U /*!< HCLK divided by 4 */ |
||
| 958 | #define RCC_CFGR_PPRE2_DIV8 0x00003000U /*!< HCLK divided by 8 */ |
||
| 959 | #define RCC_CFGR_PPRE2_DIV16 0x00003800U /*!< HCLK divided by 16 */ |
||
| 960 | |||
| 961 | /*!< ADCPPRE configuration */ |
||
| 962 | #define RCC_CFGR_ADCPRE_Pos (14U) |
||
| 963 | #define RCC_CFGR_ADCPRE_Msk (0x3U << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */ |
||
| 964 | #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE[1:0] bits (ADC prescaler) */ |
||
| 965 | #define RCC_CFGR_ADCPRE_0 (0x1U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */ |
||
| 966 | #define RCC_CFGR_ADCPRE_1 (0x2U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */ |
||
| 967 | |||
| 968 | #define RCC_CFGR_ADCPRE_DIV2 0x00000000U /*!< PCLK2 divided by 2 */ |
||
| 969 | #define RCC_CFGR_ADCPRE_DIV4 0x00004000U /*!< PCLK2 divided by 4 */ |
||
| 970 | #define RCC_CFGR_ADCPRE_DIV6 0x00008000U /*!< PCLK2 divided by 6 */ |
||
| 971 | #define RCC_CFGR_ADCPRE_DIV8 0x0000C000U /*!< PCLK2 divided by 8 */ |
||
| 972 | |||
| 973 | #define RCC_CFGR_PLLSRC_Pos (16U) |
||
| 974 | #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ |
||
| 975 | #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ |
||
| 976 | |||
| 977 | #define RCC_CFGR_PLLXTPRE_Pos (17U) |
||
| 978 | #define RCC_CFGR_PLLXTPRE_Msk (0x1U << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */ |
||
| 979 | #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */ |
||
| 980 | |||
| 981 | /*!< PLLMUL configuration */ |
||
| 982 | #define RCC_CFGR_PLLMULL_Pos (18U) |
||
| 983 | #define RCC_CFGR_PLLMULL_Msk (0xFU << RCC_CFGR_PLLMULL_Pos) /*!< 0x003C0000 */ |
||
| 984 | #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
||
| 985 | #define RCC_CFGR_PLLMULL_0 (0x1U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00040000 */ |
||
| 986 | #define RCC_CFGR_PLLMULL_1 (0x2U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00080000 */ |
||
| 987 | #define RCC_CFGR_PLLMULL_2 (0x4U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00100000 */ |
||
| 988 | #define RCC_CFGR_PLLMULL_3 (0x8U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00200000 */ |
||
| 989 | |||
| 990 | #define RCC_CFGR_PLLXTPRE_HSE 0x00000000U /*!< HSE clock not divided for PLL entry */ |
||
| 991 | #define RCC_CFGR_PLLXTPRE_HSE_DIV2 0x00020000U /*!< HSE clock divided by 2 for PLL entry */ |
||
| 992 | |||
| 993 | #define RCC_CFGR_PLLMULL2 0x00000000U /*!< PLL input clock*2 */ |
||
| 994 | #define RCC_CFGR_PLLMULL3_Pos (18U) |
||
| 995 | #define RCC_CFGR_PLLMULL3_Msk (0x1U << RCC_CFGR_PLLMULL3_Pos) /*!< 0x00040000 */ |
||
| 996 | #define RCC_CFGR_PLLMULL3 RCC_CFGR_PLLMULL3_Msk /*!< PLL input clock*3 */ |
||
| 997 | #define RCC_CFGR_PLLMULL4_Pos (19U) |
||
| 998 | #define RCC_CFGR_PLLMULL4_Msk (0x1U << RCC_CFGR_PLLMULL4_Pos) /*!< 0x00080000 */ |
||
| 999 | #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk /*!< PLL input clock*4 */ |
||
| 1000 | #define RCC_CFGR_PLLMULL5_Pos (18U) |
||
| 1001 | #define RCC_CFGR_PLLMULL5_Msk (0x3U << RCC_CFGR_PLLMULL5_Pos) /*!< 0x000C0000 */ |
||
| 1002 | #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk /*!< PLL input clock*5 */ |
||
| 1003 | #define RCC_CFGR_PLLMULL6_Pos (20U) |
||
| 1004 | #define RCC_CFGR_PLLMULL6_Msk (0x1U << RCC_CFGR_PLLMULL6_Pos) /*!< 0x00100000 */ |
||
| 1005 | #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk /*!< PLL input clock*6 */ |
||
| 1006 | #define RCC_CFGR_PLLMULL7_Pos (18U) |
||
| 1007 | #define RCC_CFGR_PLLMULL7_Msk (0x5U << RCC_CFGR_PLLMULL7_Pos) /*!< 0x00140000 */ |
||
| 1008 | #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk /*!< PLL input clock*7 */ |
||
| 1009 | #define RCC_CFGR_PLLMULL8_Pos (19U) |
||
| 1010 | #define RCC_CFGR_PLLMULL8_Msk (0x3U << RCC_CFGR_PLLMULL8_Pos) /*!< 0x00180000 */ |
||
| 1011 | #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk /*!< PLL input clock*8 */ |
||
| 1012 | #define RCC_CFGR_PLLMULL9_Pos (18U) |
||
| 1013 | #define RCC_CFGR_PLLMULL9_Msk (0x7U << RCC_CFGR_PLLMULL9_Pos) /*!< 0x001C0000 */ |
||
| 1014 | #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk /*!< PLL input clock*9 */ |
||
| 1015 | #define RCC_CFGR_PLLMULL10_Pos (21U) |
||
| 1016 | #define RCC_CFGR_PLLMULL10_Msk (0x1U << RCC_CFGR_PLLMULL10_Pos) /*!< 0x00200000 */ |
||
| 1017 | #define RCC_CFGR_PLLMULL10 RCC_CFGR_PLLMULL10_Msk /*!< PLL input clock10 */ |
||
| 1018 | #define RCC_CFGR_PLLMULL11_Pos (18U) |
||
| 1019 | #define RCC_CFGR_PLLMULL11_Msk (0x9U << RCC_CFGR_PLLMULL11_Pos) /*!< 0x00240000 */ |
||
| 1020 | #define RCC_CFGR_PLLMULL11 RCC_CFGR_PLLMULL11_Msk /*!< PLL input clock*11 */ |
||
| 1021 | #define RCC_CFGR_PLLMULL12_Pos (19U) |
||
| 1022 | #define RCC_CFGR_PLLMULL12_Msk (0x5U << RCC_CFGR_PLLMULL12_Pos) /*!< 0x00280000 */ |
||
| 1023 | #define RCC_CFGR_PLLMULL12 RCC_CFGR_PLLMULL12_Msk /*!< PLL input clock*12 */ |
||
| 1024 | #define RCC_CFGR_PLLMULL13_Pos (18U) |
||
| 1025 | #define RCC_CFGR_PLLMULL13_Msk (0xBU << RCC_CFGR_PLLMULL13_Pos) /*!< 0x002C0000 */ |
||
| 1026 | #define RCC_CFGR_PLLMULL13 RCC_CFGR_PLLMULL13_Msk /*!< PLL input clock*13 */ |
||
| 1027 | #define RCC_CFGR_PLLMULL14_Pos (20U) |
||
| 1028 | #define RCC_CFGR_PLLMULL14_Msk (0x3U << RCC_CFGR_PLLMULL14_Pos) /*!< 0x00300000 */ |
||
| 1029 | #define RCC_CFGR_PLLMULL14 RCC_CFGR_PLLMULL14_Msk /*!< PLL input clock*14 */ |
||
| 1030 | #define RCC_CFGR_PLLMULL15_Pos (18U) |
||
| 1031 | #define RCC_CFGR_PLLMULL15_Msk (0xDU << RCC_CFGR_PLLMULL15_Pos) /*!< 0x00340000 */ |
||
| 1032 | #define RCC_CFGR_PLLMULL15 RCC_CFGR_PLLMULL15_Msk /*!< PLL input clock*15 */ |
||
| 1033 | #define RCC_CFGR_PLLMULL16_Pos (19U) |
||
| 1034 | #define RCC_CFGR_PLLMULL16_Msk (0x7U << RCC_CFGR_PLLMULL16_Pos) /*!< 0x00380000 */ |
||
| 1035 | #define RCC_CFGR_PLLMULL16 RCC_CFGR_PLLMULL16_Msk /*!< PLL input clock*16 */ |
||
| 1036 | #define RCC_CFGR_USBPRE_Pos (22U) |
||
| 1037 | #define RCC_CFGR_USBPRE_Msk (0x1U << RCC_CFGR_USBPRE_Pos) /*!< 0x00400000 */ |
||
| 1038 | #define RCC_CFGR_USBPRE RCC_CFGR_USBPRE_Msk /*!< USB Device prescaler */ |
||
| 1039 | |||
| 1040 | /*!< MCO configuration */ |
||
| 1041 | #define RCC_CFGR_MCO_Pos (24U) |
||
| 1042 | #define RCC_CFGR_MCO_Msk (0x7U << RCC_CFGR_MCO_Pos) /*!< 0x07000000 */ |
||
| 1043 | #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */ |
||
| 1044 | #define RCC_CFGR_MCO_0 (0x1U << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */ |
||
| 1045 | #define RCC_CFGR_MCO_1 (0x2U << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */ |
||
| 1046 | #define RCC_CFGR_MCO_2 (0x4U << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */ |
||
| 1047 | |||
| 1048 | #define RCC_CFGR_MCO_NOCLOCK 0x00000000U /*!< No clock */ |
||
| 1049 | #define RCC_CFGR_MCO_SYSCLK 0x04000000U /*!< System clock selected as MCO source */ |
||
| 1050 | #define RCC_CFGR_MCO_HSI 0x05000000U /*!< HSI clock selected as MCO source */ |
||
| 1051 | #define RCC_CFGR_MCO_HSE 0x06000000U /*!< HSE clock selected as MCO source */ |
||
| 1052 | #define RCC_CFGR_MCO_PLLCLK_DIV2 0x07000000U /*!< PLL clock divided by 2 selected as MCO source */ |
||
| 1053 | |||
| 1054 | /* Reference defines */ |
||
| 1055 | #define RCC_CFGR_MCOSEL RCC_CFGR_MCO |
||
| 1056 | #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0 |
||
| 1057 | #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1 |
||
| 1058 | #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2 |
||
| 1059 | #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK |
||
| 1060 | #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK |
||
| 1061 | #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI |
||
| 1062 | #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE |
||
| 1063 | #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLLCLK_DIV2 |
||
| 1064 | |||
| 1065 | /*!<****************** Bit definition for RCC_CIR register ********************/ |
||
| 1066 | #define RCC_CIR_LSIRDYF_Pos (0U) |
||
| 1067 | #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ |
||
| 1068 | #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ |
||
| 1069 | #define RCC_CIR_LSERDYF_Pos (1U) |
||
| 1070 | #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ |
||
| 1071 | #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ |
||
| 1072 | #define RCC_CIR_HSIRDYF_Pos (2U) |
||
| 1073 | #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ |
||
| 1074 | #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ |
||
| 1075 | #define RCC_CIR_HSERDYF_Pos (3U) |
||
| 1076 | #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ |
||
| 1077 | #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ |
||
| 1078 | #define RCC_CIR_PLLRDYF_Pos (4U) |
||
| 1079 | #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ |
||
| 1080 | #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ |
||
| 1081 | #define RCC_CIR_CSSF_Pos (7U) |
||
| 1082 | #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ |
||
| 1083 | #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ |
||
| 1084 | #define RCC_CIR_LSIRDYIE_Pos (8U) |
||
| 1085 | #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ |
||
| 1086 | #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ |
||
| 1087 | #define RCC_CIR_LSERDYIE_Pos (9U) |
||
| 1088 | #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ |
||
| 1089 | #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ |
||
| 1090 | #define RCC_CIR_HSIRDYIE_Pos (10U) |
||
| 1091 | #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ |
||
| 1092 | #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ |
||
| 1093 | #define RCC_CIR_HSERDYIE_Pos (11U) |
||
| 1094 | #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ |
||
| 1095 | #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ |
||
| 1096 | #define RCC_CIR_PLLRDYIE_Pos (12U) |
||
| 1097 | #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ |
||
| 1098 | #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ |
||
| 1099 | #define RCC_CIR_LSIRDYC_Pos (16U) |
||
| 1100 | #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ |
||
| 1101 | #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ |
||
| 1102 | #define RCC_CIR_LSERDYC_Pos (17U) |
||
| 1103 | #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ |
||
| 1104 | #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ |
||
| 1105 | #define RCC_CIR_HSIRDYC_Pos (18U) |
||
| 1106 | #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ |
||
| 1107 | #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ |
||
| 1108 | #define RCC_CIR_HSERDYC_Pos (19U) |
||
| 1109 | #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ |
||
| 1110 | #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ |
||
| 1111 | #define RCC_CIR_PLLRDYC_Pos (20U) |
||
| 1112 | #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ |
||
| 1113 | #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ |
||
| 1114 | #define RCC_CIR_CSSC_Pos (23U) |
||
| 1115 | #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ |
||
| 1116 | #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ |
||
| 1117 | |||
| 1118 | |||
| 1119 | /***************** Bit definition for RCC_APB2RSTR register *****************/ |
||
| 1120 | #define RCC_APB2RSTR_AFIORST_Pos (0U) |
||
| 1121 | #define RCC_APB2RSTR_AFIORST_Msk (0x1U << RCC_APB2RSTR_AFIORST_Pos) /*!< 0x00000001 */ |
||
| 1122 | #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk /*!< Alternate Function I/O reset */ |
||
| 1123 | #define RCC_APB2RSTR_IOPARST_Pos (2U) |
||
| 1124 | #define RCC_APB2RSTR_IOPARST_Msk (0x1U << RCC_APB2RSTR_IOPARST_Pos) /*!< 0x00000004 */ |
||
| 1125 | #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk /*!< I/O port A reset */ |
||
| 1126 | #define RCC_APB2RSTR_IOPBRST_Pos (3U) |
||
| 1127 | #define RCC_APB2RSTR_IOPBRST_Msk (0x1U << RCC_APB2RSTR_IOPBRST_Pos) /*!< 0x00000008 */ |
||
| 1128 | #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk /*!< I/O port B reset */ |
||
| 1129 | #define RCC_APB2RSTR_IOPCRST_Pos (4U) |
||
| 1130 | #define RCC_APB2RSTR_IOPCRST_Msk (0x1U << RCC_APB2RSTR_IOPCRST_Pos) /*!< 0x00000010 */ |
||
| 1131 | #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk /*!< I/O port C reset */ |
||
| 1132 | #define RCC_APB2RSTR_IOPDRST_Pos (5U) |
||
| 1133 | #define RCC_APB2RSTR_IOPDRST_Msk (0x1U << RCC_APB2RSTR_IOPDRST_Pos) /*!< 0x00000020 */ |
||
| 1134 | #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk /*!< I/O port D reset */ |
||
| 1135 | #define RCC_APB2RSTR_ADC1RST_Pos (9U) |
||
| 1136 | #define RCC_APB2RSTR_ADC1RST_Msk (0x1U << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */ |
||
| 1137 | #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC 1 interface reset */ |
||
| 1138 | |||
| 1139 | |||
| 1140 | #define RCC_APB2RSTR_TIM1RST_Pos (11U) |
||
| 1141 | #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ |
||
| 1142 | #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 Timer reset */ |
||
| 1143 | #define RCC_APB2RSTR_SPI1RST_Pos (12U) |
||
| 1144 | #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ |
||
| 1145 | #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI 1 reset */ |
||
| 1146 | #define RCC_APB2RSTR_USART1RST_Pos (14U) |
||
| 1147 | #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ |
||
| 1148 | #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ |
||
| 1149 | |||
| 1150 | |||
| 1151 | |||
| 1152 | |||
| 1153 | |||
| 1154 | |||
| 1155 | /***************** Bit definition for RCC_APB1RSTR register *****************/ |
||
| 1156 | #define RCC_APB1RSTR_TIM2RST_Pos (0U) |
||
| 1157 | #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ |
||
| 1158 | #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */ |
||
| 1159 | #define RCC_APB1RSTR_TIM3RST_Pos (1U) |
||
| 1160 | #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ |
||
| 1161 | #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ |
||
| 1162 | #define RCC_APB1RSTR_WWDGRST_Pos (11U) |
||
| 1163 | #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ |
||
| 1164 | #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ |
||
| 1165 | #define RCC_APB1RSTR_USART2RST_Pos (17U) |
||
| 1166 | #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ |
||
| 1167 | #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */ |
||
| 1168 | #define RCC_APB1RSTR_I2C1RST_Pos (21U) |
||
| 1169 | #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ |
||
| 1170 | #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ |
||
| 1171 | |||
| 1172 | |||
| 1173 | #define RCC_APB1RSTR_BKPRST_Pos (27U) |
||
| 1174 | #define RCC_APB1RSTR_BKPRST_Msk (0x1U << RCC_APB1RSTR_BKPRST_Pos) /*!< 0x08000000 */ |
||
| 1175 | #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk /*!< Backup interface reset */ |
||
| 1176 | #define RCC_APB1RSTR_PWRRST_Pos (28U) |
||
| 1177 | #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ |
||
| 1178 | #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */ |
||
| 1179 | |||
| 1180 | |||
| 1181 | #define RCC_APB1RSTR_USBRST_Pos (23U) |
||
| 1182 | #define RCC_APB1RSTR_USBRST_Msk (0x1U << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */ |
||
| 1183 | #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB Device reset */ |
||
| 1184 | |||
| 1185 | |||
| 1186 | |||
| 1187 | |||
| 1188 | |||
| 1189 | |||
| 1190 | /****************** Bit definition for RCC_AHBENR register ******************/ |
||
| 1191 | #define RCC_AHBENR_DMA1EN_Pos (0U) |
||
| 1192 | #define RCC_AHBENR_DMA1EN_Msk (0x1U << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */ |
||
| 1193 | #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */ |
||
| 1194 | #define RCC_AHBENR_SRAMEN_Pos (2U) |
||
| 1195 | #define RCC_AHBENR_SRAMEN_Msk (0x1U << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */ |
||
| 1196 | #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */ |
||
| 1197 | #define RCC_AHBENR_FLITFEN_Pos (4U) |
||
| 1198 | #define RCC_AHBENR_FLITFEN_Msk (0x1U << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */ |
||
| 1199 | #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */ |
||
| 1200 | #define RCC_AHBENR_CRCEN_Pos (6U) |
||
| 1201 | #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */ |
||
| 1202 | #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ |
||
| 1203 | |||
| 1204 | |||
| 1205 | |||
| 1206 | |||
| 1207 | /****************** Bit definition for RCC_APB2ENR register *****************/ |
||
| 1208 | #define RCC_APB2ENR_AFIOEN_Pos (0U) |
||
| 1209 | #define RCC_APB2ENR_AFIOEN_Msk (0x1U << RCC_APB2ENR_AFIOEN_Pos) /*!< 0x00000001 */ |
||
| 1210 | #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk /*!< Alternate Function I/O clock enable */ |
||
| 1211 | #define RCC_APB2ENR_IOPAEN_Pos (2U) |
||
| 1212 | #define RCC_APB2ENR_IOPAEN_Msk (0x1U << RCC_APB2ENR_IOPAEN_Pos) /*!< 0x00000004 */ |
||
| 1213 | #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk /*!< I/O port A clock enable */ |
||
| 1214 | #define RCC_APB2ENR_IOPBEN_Pos (3U) |
||
| 1215 | #define RCC_APB2ENR_IOPBEN_Msk (0x1U << RCC_APB2ENR_IOPBEN_Pos) /*!< 0x00000008 */ |
||
| 1216 | #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk /*!< I/O port B clock enable */ |
||
| 1217 | #define RCC_APB2ENR_IOPCEN_Pos (4U) |
||
| 1218 | #define RCC_APB2ENR_IOPCEN_Msk (0x1U << RCC_APB2ENR_IOPCEN_Pos) /*!< 0x00000010 */ |
||
| 1219 | #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk /*!< I/O port C clock enable */ |
||
| 1220 | #define RCC_APB2ENR_IOPDEN_Pos (5U) |
||
| 1221 | #define RCC_APB2ENR_IOPDEN_Msk (0x1U << RCC_APB2ENR_IOPDEN_Pos) /*!< 0x00000020 */ |
||
| 1222 | #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk /*!< I/O port D clock enable */ |
||
| 1223 | #define RCC_APB2ENR_ADC1EN_Pos (9U) |
||
| 1224 | #define RCC_APB2ENR_ADC1EN_Msk (0x1U << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */ |
||
| 1225 | #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC 1 interface clock enable */ |
||
| 1226 | |||
| 1227 | |||
| 1228 | #define RCC_APB2ENR_TIM1EN_Pos (11U) |
||
| 1229 | #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ |
||
| 1230 | #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 Timer clock enable */ |
||
| 1231 | #define RCC_APB2ENR_SPI1EN_Pos (12U) |
||
| 1232 | #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ |
||
| 1233 | #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI 1 clock enable */ |
||
| 1234 | #define RCC_APB2ENR_USART1EN_Pos (14U) |
||
| 1235 | #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ |
||
| 1236 | #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ |
||
| 1237 | |||
| 1238 | |||
| 1239 | |||
| 1240 | |||
| 1241 | |||
| 1242 | |||
| 1243 | /***************** Bit definition for RCC_APB1ENR register ******************/ |
||
| 1244 | #define RCC_APB1ENR_TIM2EN_Pos (0U) |
||
| 1245 | #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ |
||
| 1246 | #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/ |
||
| 1247 | #define RCC_APB1ENR_TIM3EN_Pos (1U) |
||
| 1248 | #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ |
||
| 1249 | #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ |
||
| 1250 | #define RCC_APB1ENR_WWDGEN_Pos (11U) |
||
| 1251 | #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ |
||
| 1252 | #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ |
||
| 1253 | #define RCC_APB1ENR_USART2EN_Pos (17U) |
||
| 1254 | #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ |
||
| 1255 | #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */ |
||
| 1256 | #define RCC_APB1ENR_I2C1EN_Pos (21U) |
||
| 1257 | #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ |
||
| 1258 | #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */ |
||
| 1259 | |||
| 1260 | |||
| 1261 | #define RCC_APB1ENR_BKPEN_Pos (27U) |
||
| 1262 | #define RCC_APB1ENR_BKPEN_Msk (0x1U << RCC_APB1ENR_BKPEN_Pos) /*!< 0x08000000 */ |
||
| 1263 | #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk /*!< Backup interface clock enable */ |
||
| 1264 | #define RCC_APB1ENR_PWREN_Pos (28U) |
||
| 1265 | #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ |
||
| 1266 | #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */ |
||
| 1267 | |||
| 1268 | |||
| 1269 | #define RCC_APB1ENR_USBEN_Pos (23U) |
||
| 1270 | #define RCC_APB1ENR_USBEN_Msk (0x1U << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */ |
||
| 1271 | #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB Device clock enable */ |
||
| 1272 | |||
| 1273 | |||
| 1274 | |||
| 1275 | |||
| 1276 | |||
| 1277 | |||
| 1278 | /******************* Bit definition for RCC_BDCR register *******************/ |
||
| 1279 | #define RCC_BDCR_LSEON_Pos (0U) |
||
| 1280 | #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ |
||
| 1281 | #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */ |
||
| 1282 | #define RCC_BDCR_LSERDY_Pos (1U) |
||
| 1283 | #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ |
||
| 1284 | #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ |
||
| 1285 | #define RCC_BDCR_LSEBYP_Pos (2U) |
||
| 1286 | #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ |
||
| 1287 | #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ |
||
| 1288 | |||
| 1289 | #define RCC_BDCR_RTCSEL_Pos (8U) |
||
| 1290 | #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ |
||
| 1291 | #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
||
| 1292 | #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ |
||
| 1293 | #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ |
||
| 1294 | |||
| 1295 | /*!< RTC congiguration */ |
||
| 1296 | #define RCC_BDCR_RTCSEL_NOCLOCK 0x00000000U /*!< No clock */ |
||
| 1297 | #define RCC_BDCR_RTCSEL_LSE 0x00000100U /*!< LSE oscillator clock used as RTC clock */ |
||
| 1298 | #define RCC_BDCR_RTCSEL_LSI 0x00000200U /*!< LSI oscillator clock used as RTC clock */ |
||
| 1299 | #define RCC_BDCR_RTCSEL_HSE 0x00000300U /*!< HSE oscillator clock divided by 128 used as RTC clock */ |
||
| 1300 | |||
| 1301 | #define RCC_BDCR_RTCEN_Pos (15U) |
||
| 1302 | #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ |
||
| 1303 | #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */ |
||
| 1304 | #define RCC_BDCR_BDRST_Pos (16U) |
||
| 1305 | #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ |
||
| 1306 | #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */ |
||
| 1307 | |||
| 1308 | /******************* Bit definition for RCC_CSR register ********************/ |
||
| 1309 | #define RCC_CSR_LSION_Pos (0U) |
||
| 1310 | #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ |
||
| 1311 | #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ |
||
| 1312 | #define RCC_CSR_LSIRDY_Pos (1U) |
||
| 1313 | #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ |
||
| 1314 | #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ |
||
| 1315 | #define RCC_CSR_RMVF_Pos (24U) |
||
| 1316 | #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ |
||
| 1317 | #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ |
||
| 1318 | #define RCC_CSR_PINRSTF_Pos (26U) |
||
| 1319 | #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ |
||
| 1320 | #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ |
||
| 1321 | #define RCC_CSR_PORRSTF_Pos (27U) |
||
| 1322 | #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ |
||
| 1323 | #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ |
||
| 1324 | #define RCC_CSR_SFTRSTF_Pos (28U) |
||
| 1325 | #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ |
||
| 1326 | #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ |
||
| 1327 | #define RCC_CSR_IWDGRSTF_Pos (29U) |
||
| 1328 | #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ |
||
| 1329 | #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ |
||
| 1330 | #define RCC_CSR_WWDGRSTF_Pos (30U) |
||
| 1331 | #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ |
||
| 1332 | #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ |
||
| 1333 | #define RCC_CSR_LPWRRSTF_Pos (31U) |
||
| 1334 | #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ |
||
| 1335 | #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ |
||
| 1336 | |||
| 1337 | |||
| 1338 | |||
| 1339 | /******************************************************************************/ |
||
| 1340 | /* */ |
||
| 1341 | /* General Purpose and Alternate Function I/O */ |
||
| 1342 | /* */ |
||
| 1343 | /******************************************************************************/ |
||
| 1344 | |||
| 1345 | /******************* Bit definition for GPIO_CRL register *******************/ |
||
| 1346 | #define GPIO_CRL_MODE_Pos (0U) |
||
| 1347 | #define GPIO_CRL_MODE_Msk (0x33333333U << GPIO_CRL_MODE_Pos) /*!< 0x33333333 */ |
||
| 1348 | #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk /*!< Port x mode bits */ |
||
| 1349 | |||
| 1350 | #define GPIO_CRL_MODE0_Pos (0U) |
||
| 1351 | #define GPIO_CRL_MODE0_Msk (0x3U << GPIO_CRL_MODE0_Pos) /*!< 0x00000003 */ |
||
| 1352 | #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk /*!< MODE0[1:0] bits (Port x mode bits, pin 0) */ |
||
| 1353 | #define GPIO_CRL_MODE0_0 (0x1U << GPIO_CRL_MODE0_Pos) /*!< 0x00000001 */ |
||
| 1354 | #define GPIO_CRL_MODE0_1 (0x2U << GPIO_CRL_MODE0_Pos) /*!< 0x00000002 */ |
||
| 1355 | |||
| 1356 | #define GPIO_CRL_MODE1_Pos (4U) |
||
| 1357 | #define GPIO_CRL_MODE1_Msk (0x3U << GPIO_CRL_MODE1_Pos) /*!< 0x00000030 */ |
||
| 1358 | #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk /*!< MODE1[1:0] bits (Port x mode bits, pin 1) */ |
||
| 1359 | #define GPIO_CRL_MODE1_0 (0x1U << GPIO_CRL_MODE1_Pos) /*!< 0x00000010 */ |
||
| 1360 | #define GPIO_CRL_MODE1_1 (0x2U << GPIO_CRL_MODE1_Pos) /*!< 0x00000020 */ |
||
| 1361 | |||
| 1362 | #define GPIO_CRL_MODE2_Pos (8U) |
||
| 1363 | #define GPIO_CRL_MODE2_Msk (0x3U << GPIO_CRL_MODE2_Pos) /*!< 0x00000300 */ |
||
| 1364 | #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk /*!< MODE2[1:0] bits (Port x mode bits, pin 2) */ |
||
| 1365 | #define GPIO_CRL_MODE2_0 (0x1U << GPIO_CRL_MODE2_Pos) /*!< 0x00000100 */ |
||
| 1366 | #define GPIO_CRL_MODE2_1 (0x2U << GPIO_CRL_MODE2_Pos) /*!< 0x00000200 */ |
||
| 1367 | |||
| 1368 | #define GPIO_CRL_MODE3_Pos (12U) |
||
| 1369 | #define GPIO_CRL_MODE3_Msk (0x3U << GPIO_CRL_MODE3_Pos) /*!< 0x00003000 */ |
||
| 1370 | #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk /*!< MODE3[1:0] bits (Port x mode bits, pin 3) */ |
||
| 1371 | #define GPIO_CRL_MODE3_0 (0x1U << GPIO_CRL_MODE3_Pos) /*!< 0x00001000 */ |
||
| 1372 | #define GPIO_CRL_MODE3_1 (0x2U << GPIO_CRL_MODE3_Pos) /*!< 0x00002000 */ |
||
| 1373 | |||
| 1374 | #define GPIO_CRL_MODE4_Pos (16U) |
||
| 1375 | #define GPIO_CRL_MODE4_Msk (0x3U << GPIO_CRL_MODE4_Pos) /*!< 0x00030000 */ |
||
| 1376 | #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk /*!< MODE4[1:0] bits (Port x mode bits, pin 4) */ |
||
| 1377 | #define GPIO_CRL_MODE4_0 (0x1U << GPIO_CRL_MODE4_Pos) /*!< 0x00010000 */ |
||
| 1378 | #define GPIO_CRL_MODE4_1 (0x2U << GPIO_CRL_MODE4_Pos) /*!< 0x00020000 */ |
||
| 1379 | |||
| 1380 | #define GPIO_CRL_MODE5_Pos (20U) |
||
| 1381 | #define GPIO_CRL_MODE5_Msk (0x3U << GPIO_CRL_MODE5_Pos) /*!< 0x00300000 */ |
||
| 1382 | #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk /*!< MODE5[1:0] bits (Port x mode bits, pin 5) */ |
||
| 1383 | #define GPIO_CRL_MODE5_0 (0x1U << GPIO_CRL_MODE5_Pos) /*!< 0x00100000 */ |
||
| 1384 | #define GPIO_CRL_MODE5_1 (0x2U << GPIO_CRL_MODE5_Pos) /*!< 0x00200000 */ |
||
| 1385 | |||
| 1386 | #define GPIO_CRL_MODE6_Pos (24U) |
||
| 1387 | #define GPIO_CRL_MODE6_Msk (0x3U << GPIO_CRL_MODE6_Pos) /*!< 0x03000000 */ |
||
| 1388 | #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk /*!< MODE6[1:0] bits (Port x mode bits, pin 6) */ |
||
| 1389 | #define GPIO_CRL_MODE6_0 (0x1U << GPIO_CRL_MODE6_Pos) /*!< 0x01000000 */ |
||
| 1390 | #define GPIO_CRL_MODE6_1 (0x2U << GPIO_CRL_MODE6_Pos) /*!< 0x02000000 */ |
||
| 1391 | |||
| 1392 | #define GPIO_CRL_MODE7_Pos (28U) |
||
| 1393 | #define GPIO_CRL_MODE7_Msk (0x3U << GPIO_CRL_MODE7_Pos) /*!< 0x30000000 */ |
||
| 1394 | #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk /*!< MODE7[1:0] bits (Port x mode bits, pin 7) */ |
||
| 1395 | #define GPIO_CRL_MODE7_0 (0x1U << GPIO_CRL_MODE7_Pos) /*!< 0x10000000 */ |
||
| 1396 | #define GPIO_CRL_MODE7_1 (0x2U << GPIO_CRL_MODE7_Pos) /*!< 0x20000000 */ |
||
| 1397 | |||
| 1398 | #define GPIO_CRL_CNF_Pos (2U) |
||
| 1399 | #define GPIO_CRL_CNF_Msk (0x33333333U << GPIO_CRL_CNF_Pos) /*!< 0xCCCCCCCC */ |
||
| 1400 | #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk /*!< Port x configuration bits */ |
||
| 1401 | |||
| 1402 | #define GPIO_CRL_CNF0_Pos (2U) |
||
| 1403 | #define GPIO_CRL_CNF0_Msk (0x3U << GPIO_CRL_CNF0_Pos) /*!< 0x0000000C */ |
||
| 1404 | #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk /*!< CNF0[1:0] bits (Port x configuration bits, pin 0) */ |
||
| 1405 | #define GPIO_CRL_CNF0_0 (0x1U << GPIO_CRL_CNF0_Pos) /*!< 0x00000004 */ |
||
| 1406 | #define GPIO_CRL_CNF0_1 (0x2U << GPIO_CRL_CNF0_Pos) /*!< 0x00000008 */ |
||
| 1407 | |||
| 1408 | #define GPIO_CRL_CNF1_Pos (6U) |
||
| 1409 | #define GPIO_CRL_CNF1_Msk (0x3U << GPIO_CRL_CNF1_Pos) /*!< 0x000000C0 */ |
||
| 1410 | #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk /*!< CNF1[1:0] bits (Port x configuration bits, pin 1) */ |
||
| 1411 | #define GPIO_CRL_CNF1_0 (0x1U << GPIO_CRL_CNF1_Pos) /*!< 0x00000040 */ |
||
| 1412 | #define GPIO_CRL_CNF1_1 (0x2U << GPIO_CRL_CNF1_Pos) /*!< 0x00000080 */ |
||
| 1413 | |||
| 1414 | #define GPIO_CRL_CNF2_Pos (10U) |
||
| 1415 | #define GPIO_CRL_CNF2_Msk (0x3U << GPIO_CRL_CNF2_Pos) /*!< 0x00000C00 */ |
||
| 1416 | #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk /*!< CNF2[1:0] bits (Port x configuration bits, pin 2) */ |
||
| 1417 | #define GPIO_CRL_CNF2_0 (0x1U << GPIO_CRL_CNF2_Pos) /*!< 0x00000400 */ |
||
| 1418 | #define GPIO_CRL_CNF2_1 (0x2U << GPIO_CRL_CNF2_Pos) /*!< 0x00000800 */ |
||
| 1419 | |||
| 1420 | #define GPIO_CRL_CNF3_Pos (14U) |
||
| 1421 | #define GPIO_CRL_CNF3_Msk (0x3U << GPIO_CRL_CNF3_Pos) /*!< 0x0000C000 */ |
||
| 1422 | #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk /*!< CNF3[1:0] bits (Port x configuration bits, pin 3) */ |
||
| 1423 | #define GPIO_CRL_CNF3_0 (0x1U << GPIO_CRL_CNF3_Pos) /*!< 0x00004000 */ |
||
| 1424 | #define GPIO_CRL_CNF3_1 (0x2U << GPIO_CRL_CNF3_Pos) /*!< 0x00008000 */ |
||
| 1425 | |||
| 1426 | #define GPIO_CRL_CNF4_Pos (18U) |
||
| 1427 | #define GPIO_CRL_CNF4_Msk (0x3U << GPIO_CRL_CNF4_Pos) /*!< 0x000C0000 */ |
||
| 1428 | #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk /*!< CNF4[1:0] bits (Port x configuration bits, pin 4) */ |
||
| 1429 | #define GPIO_CRL_CNF4_0 (0x1U << GPIO_CRL_CNF4_Pos) /*!< 0x00040000 */ |
||
| 1430 | #define GPIO_CRL_CNF4_1 (0x2U << GPIO_CRL_CNF4_Pos) /*!< 0x00080000 */ |
||
| 1431 | |||
| 1432 | #define GPIO_CRL_CNF5_Pos (22U) |
||
| 1433 | #define GPIO_CRL_CNF5_Msk (0x3U << GPIO_CRL_CNF5_Pos) /*!< 0x00C00000 */ |
||
| 1434 | #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk /*!< CNF5[1:0] bits (Port x configuration bits, pin 5) */ |
||
| 1435 | #define GPIO_CRL_CNF5_0 (0x1U << GPIO_CRL_CNF5_Pos) /*!< 0x00400000 */ |
||
| 1436 | #define GPIO_CRL_CNF5_1 (0x2U << GPIO_CRL_CNF5_Pos) /*!< 0x00800000 */ |
||
| 1437 | |||
| 1438 | #define GPIO_CRL_CNF6_Pos (26U) |
||
| 1439 | #define GPIO_CRL_CNF6_Msk (0x3U << GPIO_CRL_CNF6_Pos) /*!< 0x0C000000 */ |
||
| 1440 | #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk /*!< CNF6[1:0] bits (Port x configuration bits, pin 6) */ |
||
| 1441 | #define GPIO_CRL_CNF6_0 (0x1U << GPIO_CRL_CNF6_Pos) /*!< 0x04000000 */ |
||
| 1442 | #define GPIO_CRL_CNF6_1 (0x2U << GPIO_CRL_CNF6_Pos) /*!< 0x08000000 */ |
||
| 1443 | |||
| 1444 | #define GPIO_CRL_CNF7_Pos (30U) |
||
| 1445 | #define GPIO_CRL_CNF7_Msk (0x3U << GPIO_CRL_CNF7_Pos) /*!< 0xC0000000 */ |
||
| 1446 | #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk /*!< CNF7[1:0] bits (Port x configuration bits, pin 7) */ |
||
| 1447 | #define GPIO_CRL_CNF7_0 (0x1U << GPIO_CRL_CNF7_Pos) /*!< 0x40000000 */ |
||
| 1448 | #define GPIO_CRL_CNF7_1 (0x2U << GPIO_CRL_CNF7_Pos) /*!< 0x80000000 */ |
||
| 1449 | |||
| 1450 | /******************* Bit definition for GPIO_CRH register *******************/ |
||
| 1451 | #define GPIO_CRH_MODE_Pos (0U) |
||
| 1452 | #define GPIO_CRH_MODE_Msk (0x33333333U << GPIO_CRH_MODE_Pos) /*!< 0x33333333 */ |
||
| 1453 | #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk /*!< Port x mode bits */ |
||
| 1454 | |||
| 1455 | #define GPIO_CRH_MODE8_Pos (0U) |
||
| 1456 | #define GPIO_CRH_MODE8_Msk (0x3U << GPIO_CRH_MODE8_Pos) /*!< 0x00000003 */ |
||
| 1457 | #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk /*!< MODE8[1:0] bits (Port x mode bits, pin 8) */ |
||
| 1458 | #define GPIO_CRH_MODE8_0 (0x1U << GPIO_CRH_MODE8_Pos) /*!< 0x00000001 */ |
||
| 1459 | #define GPIO_CRH_MODE8_1 (0x2U << GPIO_CRH_MODE8_Pos) /*!< 0x00000002 */ |
||
| 1460 | |||
| 1461 | #define GPIO_CRH_MODE9_Pos (4U) |
||
| 1462 | #define GPIO_CRH_MODE9_Msk (0x3U << GPIO_CRH_MODE9_Pos) /*!< 0x00000030 */ |
||
| 1463 | #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk /*!< MODE9[1:0] bits (Port x mode bits, pin 9) */ |
||
| 1464 | #define GPIO_CRH_MODE9_0 (0x1U << GPIO_CRH_MODE9_Pos) /*!< 0x00000010 */ |
||
| 1465 | #define GPIO_CRH_MODE9_1 (0x2U << GPIO_CRH_MODE9_Pos) /*!< 0x00000020 */ |
||
| 1466 | |||
| 1467 | #define GPIO_CRH_MODE10_Pos (8U) |
||
| 1468 | #define GPIO_CRH_MODE10_Msk (0x3U << GPIO_CRH_MODE10_Pos) /*!< 0x00000300 */ |
||
| 1469 | #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk /*!< MODE10[1:0] bits (Port x mode bits, pin 10) */ |
||
| 1470 | #define GPIO_CRH_MODE10_0 (0x1U << GPIO_CRH_MODE10_Pos) /*!< 0x00000100 */ |
||
| 1471 | #define GPIO_CRH_MODE10_1 (0x2U << GPIO_CRH_MODE10_Pos) /*!< 0x00000200 */ |
||
| 1472 | |||
| 1473 | #define GPIO_CRH_MODE11_Pos (12U) |
||
| 1474 | #define GPIO_CRH_MODE11_Msk (0x3U << GPIO_CRH_MODE11_Pos) /*!< 0x00003000 */ |
||
| 1475 | #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk /*!< MODE11[1:0] bits (Port x mode bits, pin 11) */ |
||
| 1476 | #define GPIO_CRH_MODE11_0 (0x1U << GPIO_CRH_MODE11_Pos) /*!< 0x00001000 */ |
||
| 1477 | #define GPIO_CRH_MODE11_1 (0x2U << GPIO_CRH_MODE11_Pos) /*!< 0x00002000 */ |
||
| 1478 | |||
| 1479 | #define GPIO_CRH_MODE12_Pos (16U) |
||
| 1480 | #define GPIO_CRH_MODE12_Msk (0x3U << GPIO_CRH_MODE12_Pos) /*!< 0x00030000 */ |
||
| 1481 | #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk /*!< MODE12[1:0] bits (Port x mode bits, pin 12) */ |
||
| 1482 | #define GPIO_CRH_MODE12_0 (0x1U << GPIO_CRH_MODE12_Pos) /*!< 0x00010000 */ |
||
| 1483 | #define GPIO_CRH_MODE12_1 (0x2U << GPIO_CRH_MODE12_Pos) /*!< 0x00020000 */ |
||
| 1484 | |||
| 1485 | #define GPIO_CRH_MODE13_Pos (20U) |
||
| 1486 | #define GPIO_CRH_MODE13_Msk (0x3U << GPIO_CRH_MODE13_Pos) /*!< 0x00300000 */ |
||
| 1487 | #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk /*!< MODE13[1:0] bits (Port x mode bits, pin 13) */ |
||
| 1488 | #define GPIO_CRH_MODE13_0 (0x1U << GPIO_CRH_MODE13_Pos) /*!< 0x00100000 */ |
||
| 1489 | #define GPIO_CRH_MODE13_1 (0x2U << GPIO_CRH_MODE13_Pos) /*!< 0x00200000 */ |
||
| 1490 | |||
| 1491 | #define GPIO_CRH_MODE14_Pos (24U) |
||
| 1492 | #define GPIO_CRH_MODE14_Msk (0x3U << GPIO_CRH_MODE14_Pos) /*!< 0x03000000 */ |
||
| 1493 | #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk /*!< MODE14[1:0] bits (Port x mode bits, pin 14) */ |
||
| 1494 | #define GPIO_CRH_MODE14_0 (0x1U << GPIO_CRH_MODE14_Pos) /*!< 0x01000000 */ |
||
| 1495 | #define GPIO_CRH_MODE14_1 (0x2U << GPIO_CRH_MODE14_Pos) /*!< 0x02000000 */ |
||
| 1496 | |||
| 1497 | #define GPIO_CRH_MODE15_Pos (28U) |
||
| 1498 | #define GPIO_CRH_MODE15_Msk (0x3U << GPIO_CRH_MODE15_Pos) /*!< 0x30000000 */ |
||
| 1499 | #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk /*!< MODE15[1:0] bits (Port x mode bits, pin 15) */ |
||
| 1500 | #define GPIO_CRH_MODE15_0 (0x1U << GPIO_CRH_MODE15_Pos) /*!< 0x10000000 */ |
||
| 1501 | #define GPIO_CRH_MODE15_1 (0x2U << GPIO_CRH_MODE15_Pos) /*!< 0x20000000 */ |
||
| 1502 | |||
| 1503 | #define GPIO_CRH_CNF_Pos (2U) |
||
| 1504 | #define GPIO_CRH_CNF_Msk (0x33333333U << GPIO_CRH_CNF_Pos) /*!< 0xCCCCCCCC */ |
||
| 1505 | #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk /*!< Port x configuration bits */ |
||
| 1506 | |||
| 1507 | #define GPIO_CRH_CNF8_Pos (2U) |
||
| 1508 | #define GPIO_CRH_CNF8_Msk (0x3U << GPIO_CRH_CNF8_Pos) /*!< 0x0000000C */ |
||
| 1509 | #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk /*!< CNF8[1:0] bits (Port x configuration bits, pin 8) */ |
||
| 1510 | #define GPIO_CRH_CNF8_0 (0x1U << GPIO_CRH_CNF8_Pos) /*!< 0x00000004 */ |
||
| 1511 | #define GPIO_CRH_CNF8_1 (0x2U << GPIO_CRH_CNF8_Pos) /*!< 0x00000008 */ |
||
| 1512 | |||
| 1513 | #define GPIO_CRH_CNF9_Pos (6U) |
||
| 1514 | #define GPIO_CRH_CNF9_Msk (0x3U << GPIO_CRH_CNF9_Pos) /*!< 0x000000C0 */ |
||
| 1515 | #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk /*!< CNF9[1:0] bits (Port x configuration bits, pin 9) */ |
||
| 1516 | #define GPIO_CRH_CNF9_0 (0x1U << GPIO_CRH_CNF9_Pos) /*!< 0x00000040 */ |
||
| 1517 | #define GPIO_CRH_CNF9_1 (0x2U << GPIO_CRH_CNF9_Pos) /*!< 0x00000080 */ |
||
| 1518 | |||
| 1519 | #define GPIO_CRH_CNF10_Pos (10U) |
||
| 1520 | #define GPIO_CRH_CNF10_Msk (0x3U << GPIO_CRH_CNF10_Pos) /*!< 0x00000C00 */ |
||
| 1521 | #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk /*!< CNF10[1:0] bits (Port x configuration bits, pin 10) */ |
||
| 1522 | #define GPIO_CRH_CNF10_0 (0x1U << GPIO_CRH_CNF10_Pos) /*!< 0x00000400 */ |
||
| 1523 | #define GPIO_CRH_CNF10_1 (0x2U << GPIO_CRH_CNF10_Pos) /*!< 0x00000800 */ |
||
| 1524 | |||
| 1525 | #define GPIO_CRH_CNF11_Pos (14U) |
||
| 1526 | #define GPIO_CRH_CNF11_Msk (0x3U << GPIO_CRH_CNF11_Pos) /*!< 0x0000C000 */ |
||
| 1527 | #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk /*!< CNF11[1:0] bits (Port x configuration bits, pin 11) */ |
||
| 1528 | #define GPIO_CRH_CNF11_0 (0x1U << GPIO_CRH_CNF11_Pos) /*!< 0x00004000 */ |
||
| 1529 | #define GPIO_CRH_CNF11_1 (0x2U << GPIO_CRH_CNF11_Pos) /*!< 0x00008000 */ |
||
| 1530 | |||
| 1531 | #define GPIO_CRH_CNF12_Pos (18U) |
||
| 1532 | #define GPIO_CRH_CNF12_Msk (0x3U << GPIO_CRH_CNF12_Pos) /*!< 0x000C0000 */ |
||
| 1533 | #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk /*!< CNF12[1:0] bits (Port x configuration bits, pin 12) */ |
||
| 1534 | #define GPIO_CRH_CNF12_0 (0x1U << GPIO_CRH_CNF12_Pos) /*!< 0x00040000 */ |
||
| 1535 | #define GPIO_CRH_CNF12_1 (0x2U << GPIO_CRH_CNF12_Pos) /*!< 0x00080000 */ |
||
| 1536 | |||
| 1537 | #define GPIO_CRH_CNF13_Pos (22U) |
||
| 1538 | #define GPIO_CRH_CNF13_Msk (0x3U << GPIO_CRH_CNF13_Pos) /*!< 0x00C00000 */ |
||
| 1539 | #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk /*!< CNF13[1:0] bits (Port x configuration bits, pin 13) */ |
||
| 1540 | #define GPIO_CRH_CNF13_0 (0x1U << GPIO_CRH_CNF13_Pos) /*!< 0x00400000 */ |
||
| 1541 | #define GPIO_CRH_CNF13_1 (0x2U << GPIO_CRH_CNF13_Pos) /*!< 0x00800000 */ |
||
| 1542 | |||
| 1543 | #define GPIO_CRH_CNF14_Pos (26U) |
||
| 1544 | #define GPIO_CRH_CNF14_Msk (0x3U << GPIO_CRH_CNF14_Pos) /*!< 0x0C000000 */ |
||
| 1545 | #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk /*!< CNF14[1:0] bits (Port x configuration bits, pin 14) */ |
||
| 1546 | #define GPIO_CRH_CNF14_0 (0x1U << GPIO_CRH_CNF14_Pos) /*!< 0x04000000 */ |
||
| 1547 | #define GPIO_CRH_CNF14_1 (0x2U << GPIO_CRH_CNF14_Pos) /*!< 0x08000000 */ |
||
| 1548 | |||
| 1549 | #define GPIO_CRH_CNF15_Pos (30U) |
||
| 1550 | #define GPIO_CRH_CNF15_Msk (0x3U << GPIO_CRH_CNF15_Pos) /*!< 0xC0000000 */ |
||
| 1551 | #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk /*!< CNF15[1:0] bits (Port x configuration bits, pin 15) */ |
||
| 1552 | #define GPIO_CRH_CNF15_0 (0x1U << GPIO_CRH_CNF15_Pos) /*!< 0x40000000 */ |
||
| 1553 | #define GPIO_CRH_CNF15_1 (0x2U << GPIO_CRH_CNF15_Pos) /*!< 0x80000000 */ |
||
| 1554 | |||
| 1555 | /*!<****************** Bit definition for GPIO_IDR register *******************/ |
||
| 1556 | #define GPIO_IDR_IDR0_Pos (0U) |
||
| 1557 | #define GPIO_IDR_IDR0_Msk (0x1U << GPIO_IDR_IDR0_Pos) /*!< 0x00000001 */ |
||
| 1558 | #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk /*!< Port input data, bit 0 */ |
||
| 1559 | #define GPIO_IDR_IDR1_Pos (1U) |
||
| 1560 | #define GPIO_IDR_IDR1_Msk (0x1U << GPIO_IDR_IDR1_Pos) /*!< 0x00000002 */ |
||
| 1561 | #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk /*!< Port input data, bit 1 */ |
||
| 1562 | #define GPIO_IDR_IDR2_Pos (2U) |
||
| 1563 | #define GPIO_IDR_IDR2_Msk (0x1U << GPIO_IDR_IDR2_Pos) /*!< 0x00000004 */ |
||
| 1564 | #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk /*!< Port input data, bit 2 */ |
||
| 1565 | #define GPIO_IDR_IDR3_Pos (3U) |
||
| 1566 | #define GPIO_IDR_IDR3_Msk (0x1U << GPIO_IDR_IDR3_Pos) /*!< 0x00000008 */ |
||
| 1567 | #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk /*!< Port input data, bit 3 */ |
||
| 1568 | #define GPIO_IDR_IDR4_Pos (4U) |
||
| 1569 | #define GPIO_IDR_IDR4_Msk (0x1U << GPIO_IDR_IDR4_Pos) /*!< 0x00000010 */ |
||
| 1570 | #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk /*!< Port input data, bit 4 */ |
||
| 1571 | #define GPIO_IDR_IDR5_Pos (5U) |
||
| 1572 | #define GPIO_IDR_IDR5_Msk (0x1U << GPIO_IDR_IDR5_Pos) /*!< 0x00000020 */ |
||
| 1573 | #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk /*!< Port input data, bit 5 */ |
||
| 1574 | #define GPIO_IDR_IDR6_Pos (6U) |
||
| 1575 | #define GPIO_IDR_IDR6_Msk (0x1U << GPIO_IDR_IDR6_Pos) /*!< 0x00000040 */ |
||
| 1576 | #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk /*!< Port input data, bit 6 */ |
||
| 1577 | #define GPIO_IDR_IDR7_Pos (7U) |
||
| 1578 | #define GPIO_IDR_IDR7_Msk (0x1U << GPIO_IDR_IDR7_Pos) /*!< 0x00000080 */ |
||
| 1579 | #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk /*!< Port input data, bit 7 */ |
||
| 1580 | #define GPIO_IDR_IDR8_Pos (8U) |
||
| 1581 | #define GPIO_IDR_IDR8_Msk (0x1U << GPIO_IDR_IDR8_Pos) /*!< 0x00000100 */ |
||
| 1582 | #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk /*!< Port input data, bit 8 */ |
||
| 1583 | #define GPIO_IDR_IDR9_Pos (9U) |
||
| 1584 | #define GPIO_IDR_IDR9_Msk (0x1U << GPIO_IDR_IDR9_Pos) /*!< 0x00000200 */ |
||
| 1585 | #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk /*!< Port input data, bit 9 */ |
||
| 1586 | #define GPIO_IDR_IDR10_Pos (10U) |
||
| 1587 | #define GPIO_IDR_IDR10_Msk (0x1U << GPIO_IDR_IDR10_Pos) /*!< 0x00000400 */ |
||
| 1588 | #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk /*!< Port input data, bit 10 */ |
||
| 1589 | #define GPIO_IDR_IDR11_Pos (11U) |
||
| 1590 | #define GPIO_IDR_IDR11_Msk (0x1U << GPIO_IDR_IDR11_Pos) /*!< 0x00000800 */ |
||
| 1591 | #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk /*!< Port input data, bit 11 */ |
||
| 1592 | #define GPIO_IDR_IDR12_Pos (12U) |
||
| 1593 | #define GPIO_IDR_IDR12_Msk (0x1U << GPIO_IDR_IDR12_Pos) /*!< 0x00001000 */ |
||
| 1594 | #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk /*!< Port input data, bit 12 */ |
||
| 1595 | #define GPIO_IDR_IDR13_Pos (13U) |
||
| 1596 | #define GPIO_IDR_IDR13_Msk (0x1U << GPIO_IDR_IDR13_Pos) /*!< 0x00002000 */ |
||
| 1597 | #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk /*!< Port input data, bit 13 */ |
||
| 1598 | #define GPIO_IDR_IDR14_Pos (14U) |
||
| 1599 | #define GPIO_IDR_IDR14_Msk (0x1U << GPIO_IDR_IDR14_Pos) /*!< 0x00004000 */ |
||
| 1600 | #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk /*!< Port input data, bit 14 */ |
||
| 1601 | #define GPIO_IDR_IDR15_Pos (15U) |
||
| 1602 | #define GPIO_IDR_IDR15_Msk (0x1U << GPIO_IDR_IDR15_Pos) /*!< 0x00008000 */ |
||
| 1603 | #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk /*!< Port input data, bit 15 */ |
||
| 1604 | |||
| 1605 | /******************* Bit definition for GPIO_ODR register *******************/ |
||
| 1606 | #define GPIO_ODR_ODR0_Pos (0U) |
||
| 1607 | #define GPIO_ODR_ODR0_Msk (0x1U << GPIO_ODR_ODR0_Pos) /*!< 0x00000001 */ |
||
| 1608 | #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk /*!< Port output data, bit 0 */ |
||
| 1609 | #define GPIO_ODR_ODR1_Pos (1U) |
||
| 1610 | #define GPIO_ODR_ODR1_Msk (0x1U << GPIO_ODR_ODR1_Pos) /*!< 0x00000002 */ |
||
| 1611 | #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk /*!< Port output data, bit 1 */ |
||
| 1612 | #define GPIO_ODR_ODR2_Pos (2U) |
||
| 1613 | #define GPIO_ODR_ODR2_Msk (0x1U << GPIO_ODR_ODR2_Pos) /*!< 0x00000004 */ |
||
| 1614 | #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk /*!< Port output data, bit 2 */ |
||
| 1615 | #define GPIO_ODR_ODR3_Pos (3U) |
||
| 1616 | #define GPIO_ODR_ODR3_Msk (0x1U << GPIO_ODR_ODR3_Pos) /*!< 0x00000008 */ |
||
| 1617 | #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk /*!< Port output data, bit 3 */ |
||
| 1618 | #define GPIO_ODR_ODR4_Pos (4U) |
||
| 1619 | #define GPIO_ODR_ODR4_Msk (0x1U << GPIO_ODR_ODR4_Pos) /*!< 0x00000010 */ |
||
| 1620 | #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk /*!< Port output data, bit 4 */ |
||
| 1621 | #define GPIO_ODR_ODR5_Pos (5U) |
||
| 1622 | #define GPIO_ODR_ODR5_Msk (0x1U << GPIO_ODR_ODR5_Pos) /*!< 0x00000020 */ |
||
| 1623 | #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk /*!< Port output data, bit 5 */ |
||
| 1624 | #define GPIO_ODR_ODR6_Pos (6U) |
||
| 1625 | #define GPIO_ODR_ODR6_Msk (0x1U << GPIO_ODR_ODR6_Pos) /*!< 0x00000040 */ |
||
| 1626 | #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk /*!< Port output data, bit 6 */ |
||
| 1627 | #define GPIO_ODR_ODR7_Pos (7U) |
||
| 1628 | #define GPIO_ODR_ODR7_Msk (0x1U << GPIO_ODR_ODR7_Pos) /*!< 0x00000080 */ |
||
| 1629 | #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk /*!< Port output data, bit 7 */ |
||
| 1630 | #define GPIO_ODR_ODR8_Pos (8U) |
||
| 1631 | #define GPIO_ODR_ODR8_Msk (0x1U << GPIO_ODR_ODR8_Pos) /*!< 0x00000100 */ |
||
| 1632 | #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk /*!< Port output data, bit 8 */ |
||
| 1633 | #define GPIO_ODR_ODR9_Pos (9U) |
||
| 1634 | #define GPIO_ODR_ODR9_Msk (0x1U << GPIO_ODR_ODR9_Pos) /*!< 0x00000200 */ |
||
| 1635 | #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk /*!< Port output data, bit 9 */ |
||
| 1636 | #define GPIO_ODR_ODR10_Pos (10U) |
||
| 1637 | #define GPIO_ODR_ODR10_Msk (0x1U << GPIO_ODR_ODR10_Pos) /*!< 0x00000400 */ |
||
| 1638 | #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk /*!< Port output data, bit 10 */ |
||
| 1639 | #define GPIO_ODR_ODR11_Pos (11U) |
||
| 1640 | #define GPIO_ODR_ODR11_Msk (0x1U << GPIO_ODR_ODR11_Pos) /*!< 0x00000800 */ |
||
| 1641 | #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk /*!< Port output data, bit 11 */ |
||
| 1642 | #define GPIO_ODR_ODR12_Pos (12U) |
||
| 1643 | #define GPIO_ODR_ODR12_Msk (0x1U << GPIO_ODR_ODR12_Pos) /*!< 0x00001000 */ |
||
| 1644 | #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk /*!< Port output data, bit 12 */ |
||
| 1645 | #define GPIO_ODR_ODR13_Pos (13U) |
||
| 1646 | #define GPIO_ODR_ODR13_Msk (0x1U << GPIO_ODR_ODR13_Pos) /*!< 0x00002000 */ |
||
| 1647 | #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk /*!< Port output data, bit 13 */ |
||
| 1648 | #define GPIO_ODR_ODR14_Pos (14U) |
||
| 1649 | #define GPIO_ODR_ODR14_Msk (0x1U << GPIO_ODR_ODR14_Pos) /*!< 0x00004000 */ |
||
| 1650 | #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk /*!< Port output data, bit 14 */ |
||
| 1651 | #define GPIO_ODR_ODR15_Pos (15U) |
||
| 1652 | #define GPIO_ODR_ODR15_Msk (0x1U << GPIO_ODR_ODR15_Pos) /*!< 0x00008000 */ |
||
| 1653 | #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk /*!< Port output data, bit 15 */ |
||
| 1654 | |||
| 1655 | /****************** Bit definition for GPIO_BSRR register *******************/ |
||
| 1656 | #define GPIO_BSRR_BS0_Pos (0U) |
||
| 1657 | #define GPIO_BSRR_BS0_Msk (0x1U << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ |
||
| 1658 | #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk /*!< Port x Set bit 0 */ |
||
| 1659 | #define GPIO_BSRR_BS1_Pos (1U) |
||
| 1660 | #define GPIO_BSRR_BS1_Msk (0x1U << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ |
||
| 1661 | #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk /*!< Port x Set bit 1 */ |
||
| 1662 | #define GPIO_BSRR_BS2_Pos (2U) |
||
| 1663 | #define GPIO_BSRR_BS2_Msk (0x1U << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ |
||
| 1664 | #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk /*!< Port x Set bit 2 */ |
||
| 1665 | #define GPIO_BSRR_BS3_Pos (3U) |
||
| 1666 | #define GPIO_BSRR_BS3_Msk (0x1U << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ |
||
| 1667 | #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk /*!< Port x Set bit 3 */ |
||
| 1668 | #define GPIO_BSRR_BS4_Pos (4U) |
||
| 1669 | #define GPIO_BSRR_BS4_Msk (0x1U << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ |
||
| 1670 | #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk /*!< Port x Set bit 4 */ |
||
| 1671 | #define GPIO_BSRR_BS5_Pos (5U) |
||
| 1672 | #define GPIO_BSRR_BS5_Msk (0x1U << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ |
||
| 1673 | #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk /*!< Port x Set bit 5 */ |
||
| 1674 | #define GPIO_BSRR_BS6_Pos (6U) |
||
| 1675 | #define GPIO_BSRR_BS6_Msk (0x1U << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ |
||
| 1676 | #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk /*!< Port x Set bit 6 */ |
||
| 1677 | #define GPIO_BSRR_BS7_Pos (7U) |
||
| 1678 | #define GPIO_BSRR_BS7_Msk (0x1U << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ |
||
| 1679 | #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk /*!< Port x Set bit 7 */ |
||
| 1680 | #define GPIO_BSRR_BS8_Pos (8U) |
||
| 1681 | #define GPIO_BSRR_BS8_Msk (0x1U << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ |
||
| 1682 | #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk /*!< Port x Set bit 8 */ |
||
| 1683 | #define GPIO_BSRR_BS9_Pos (9U) |
||
| 1684 | #define GPIO_BSRR_BS9_Msk (0x1U << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ |
||
| 1685 | #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk /*!< Port x Set bit 9 */ |
||
| 1686 | #define GPIO_BSRR_BS10_Pos (10U) |
||
| 1687 | #define GPIO_BSRR_BS10_Msk (0x1U << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ |
||
| 1688 | #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk /*!< Port x Set bit 10 */ |
||
| 1689 | #define GPIO_BSRR_BS11_Pos (11U) |
||
| 1690 | #define GPIO_BSRR_BS11_Msk (0x1U << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ |
||
| 1691 | #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk /*!< Port x Set bit 11 */ |
||
| 1692 | #define GPIO_BSRR_BS12_Pos (12U) |
||
| 1693 | #define GPIO_BSRR_BS12_Msk (0x1U << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ |
||
| 1694 | #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk /*!< Port x Set bit 12 */ |
||
| 1695 | #define GPIO_BSRR_BS13_Pos (13U) |
||
| 1696 | #define GPIO_BSRR_BS13_Msk (0x1U << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ |
||
| 1697 | #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk /*!< Port x Set bit 13 */ |
||
| 1698 | #define GPIO_BSRR_BS14_Pos (14U) |
||
| 1699 | #define GPIO_BSRR_BS14_Msk (0x1U << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ |
||
| 1700 | #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk /*!< Port x Set bit 14 */ |
||
| 1701 | #define GPIO_BSRR_BS15_Pos (15U) |
||
| 1702 | #define GPIO_BSRR_BS15_Msk (0x1U << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ |
||
| 1703 | #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk /*!< Port x Set bit 15 */ |
||
| 1704 | |||
| 1705 | #define GPIO_BSRR_BR0_Pos (16U) |
||
| 1706 | #define GPIO_BSRR_BR0_Msk (0x1U << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ |
||
| 1707 | #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk /*!< Port x Reset bit 0 */ |
||
| 1708 | #define GPIO_BSRR_BR1_Pos (17U) |
||
| 1709 | #define GPIO_BSRR_BR1_Msk (0x1U << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ |
||
| 1710 | #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk /*!< Port x Reset bit 1 */ |
||
| 1711 | #define GPIO_BSRR_BR2_Pos (18U) |
||
| 1712 | #define GPIO_BSRR_BR2_Msk (0x1U << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ |
||
| 1713 | #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk /*!< Port x Reset bit 2 */ |
||
| 1714 | #define GPIO_BSRR_BR3_Pos (19U) |
||
| 1715 | #define GPIO_BSRR_BR3_Msk (0x1U << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ |
||
| 1716 | #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk /*!< Port x Reset bit 3 */ |
||
| 1717 | #define GPIO_BSRR_BR4_Pos (20U) |
||
| 1718 | #define GPIO_BSRR_BR4_Msk (0x1U << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ |
||
| 1719 | #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk /*!< Port x Reset bit 4 */ |
||
| 1720 | #define GPIO_BSRR_BR5_Pos (21U) |
||
| 1721 | #define GPIO_BSRR_BR5_Msk (0x1U << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ |
||
| 1722 | #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk /*!< Port x Reset bit 5 */ |
||
| 1723 | #define GPIO_BSRR_BR6_Pos (22U) |
||
| 1724 | #define GPIO_BSRR_BR6_Msk (0x1U << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ |
||
| 1725 | #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk /*!< Port x Reset bit 6 */ |
||
| 1726 | #define GPIO_BSRR_BR7_Pos (23U) |
||
| 1727 | #define GPIO_BSRR_BR7_Msk (0x1U << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ |
||
| 1728 | #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk /*!< Port x Reset bit 7 */ |
||
| 1729 | #define GPIO_BSRR_BR8_Pos (24U) |
||
| 1730 | #define GPIO_BSRR_BR8_Msk (0x1U << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ |
||
| 1731 | #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk /*!< Port x Reset bit 8 */ |
||
| 1732 | #define GPIO_BSRR_BR9_Pos (25U) |
||
| 1733 | #define GPIO_BSRR_BR9_Msk (0x1U << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ |
||
| 1734 | #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk /*!< Port x Reset bit 9 */ |
||
| 1735 | #define GPIO_BSRR_BR10_Pos (26U) |
||
| 1736 | #define GPIO_BSRR_BR10_Msk (0x1U << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ |
||
| 1737 | #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk /*!< Port x Reset bit 10 */ |
||
| 1738 | #define GPIO_BSRR_BR11_Pos (27U) |
||
| 1739 | #define GPIO_BSRR_BR11_Msk (0x1U << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ |
||
| 1740 | #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk /*!< Port x Reset bit 11 */ |
||
| 1741 | #define GPIO_BSRR_BR12_Pos (28U) |
||
| 1742 | #define GPIO_BSRR_BR12_Msk (0x1U << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ |
||
| 1743 | #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk /*!< Port x Reset bit 12 */ |
||
| 1744 | #define GPIO_BSRR_BR13_Pos (29U) |
||
| 1745 | #define GPIO_BSRR_BR13_Msk (0x1U << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ |
||
| 1746 | #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk /*!< Port x Reset bit 13 */ |
||
| 1747 | #define GPIO_BSRR_BR14_Pos (30U) |
||
| 1748 | #define GPIO_BSRR_BR14_Msk (0x1U << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ |
||
| 1749 | #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk /*!< Port x Reset bit 14 */ |
||
| 1750 | #define GPIO_BSRR_BR15_Pos (31U) |
||
| 1751 | #define GPIO_BSRR_BR15_Msk (0x1U << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ |
||
| 1752 | #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk /*!< Port x Reset bit 15 */ |
||
| 1753 | |||
| 1754 | /******************* Bit definition for GPIO_BRR register *******************/ |
||
| 1755 | #define GPIO_BRR_BR0_Pos (0U) |
||
| 1756 | #define GPIO_BRR_BR0_Msk (0x1U << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ |
||
| 1757 | #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk /*!< Port x Reset bit 0 */ |
||
| 1758 | #define GPIO_BRR_BR1_Pos (1U) |
||
| 1759 | #define GPIO_BRR_BR1_Msk (0x1U << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ |
||
| 1760 | #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk /*!< Port x Reset bit 1 */ |
||
| 1761 | #define GPIO_BRR_BR2_Pos (2U) |
||
| 1762 | #define GPIO_BRR_BR2_Msk (0x1U << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ |
||
| 1763 | #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk /*!< Port x Reset bit 2 */ |
||
| 1764 | #define GPIO_BRR_BR3_Pos (3U) |
||
| 1765 | #define GPIO_BRR_BR3_Msk (0x1U << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ |
||
| 1766 | #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk /*!< Port x Reset bit 3 */ |
||
| 1767 | #define GPIO_BRR_BR4_Pos (4U) |
||
| 1768 | #define GPIO_BRR_BR4_Msk (0x1U << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ |
||
| 1769 | #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk /*!< Port x Reset bit 4 */ |
||
| 1770 | #define GPIO_BRR_BR5_Pos (5U) |
||
| 1771 | #define GPIO_BRR_BR5_Msk (0x1U << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ |
||
| 1772 | #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk /*!< Port x Reset bit 5 */ |
||
| 1773 | #define GPIO_BRR_BR6_Pos (6U) |
||
| 1774 | #define GPIO_BRR_BR6_Msk (0x1U << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ |
||
| 1775 | #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk /*!< Port x Reset bit 6 */ |
||
| 1776 | #define GPIO_BRR_BR7_Pos (7U) |
||
| 1777 | #define GPIO_BRR_BR7_Msk (0x1U << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ |
||
| 1778 | #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk /*!< Port x Reset bit 7 */ |
||
| 1779 | #define GPIO_BRR_BR8_Pos (8U) |
||
| 1780 | #define GPIO_BRR_BR8_Msk (0x1U << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ |
||
| 1781 | #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk /*!< Port x Reset bit 8 */ |
||
| 1782 | #define GPIO_BRR_BR9_Pos (9U) |
||
| 1783 | #define GPIO_BRR_BR9_Msk (0x1U << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ |
||
| 1784 | #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk /*!< Port x Reset bit 9 */ |
||
| 1785 | #define GPIO_BRR_BR10_Pos (10U) |
||
| 1786 | #define GPIO_BRR_BR10_Msk (0x1U << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ |
||
| 1787 | #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk /*!< Port x Reset bit 10 */ |
||
| 1788 | #define GPIO_BRR_BR11_Pos (11U) |
||
| 1789 | #define GPIO_BRR_BR11_Msk (0x1U << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ |
||
| 1790 | #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk /*!< Port x Reset bit 11 */ |
||
| 1791 | #define GPIO_BRR_BR12_Pos (12U) |
||
| 1792 | #define GPIO_BRR_BR12_Msk (0x1U << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ |
||
| 1793 | #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk /*!< Port x Reset bit 12 */ |
||
| 1794 | #define GPIO_BRR_BR13_Pos (13U) |
||
| 1795 | #define GPIO_BRR_BR13_Msk (0x1U << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ |
||
| 1796 | #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk /*!< Port x Reset bit 13 */ |
||
| 1797 | #define GPIO_BRR_BR14_Pos (14U) |
||
| 1798 | #define GPIO_BRR_BR14_Msk (0x1U << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ |
||
| 1799 | #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk /*!< Port x Reset bit 14 */ |
||
| 1800 | #define GPIO_BRR_BR15_Pos (15U) |
||
| 1801 | #define GPIO_BRR_BR15_Msk (0x1U << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ |
||
| 1802 | #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk /*!< Port x Reset bit 15 */ |
||
| 1803 | |||
| 1804 | /****************** Bit definition for GPIO_LCKR register *******************/ |
||
| 1805 | #define GPIO_LCKR_LCK0_Pos (0U) |
||
| 1806 | #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ |
||
| 1807 | #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk /*!< Port x Lock bit 0 */ |
||
| 1808 | #define GPIO_LCKR_LCK1_Pos (1U) |
||
| 1809 | #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ |
||
| 1810 | #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk /*!< Port x Lock bit 1 */ |
||
| 1811 | #define GPIO_LCKR_LCK2_Pos (2U) |
||
| 1812 | #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ |
||
| 1813 | #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk /*!< Port x Lock bit 2 */ |
||
| 1814 | #define GPIO_LCKR_LCK3_Pos (3U) |
||
| 1815 | #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ |
||
| 1816 | #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk /*!< Port x Lock bit 3 */ |
||
| 1817 | #define GPIO_LCKR_LCK4_Pos (4U) |
||
| 1818 | #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ |
||
| 1819 | #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk /*!< Port x Lock bit 4 */ |
||
| 1820 | #define GPIO_LCKR_LCK5_Pos (5U) |
||
| 1821 | #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ |
||
| 1822 | #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk /*!< Port x Lock bit 5 */ |
||
| 1823 | #define GPIO_LCKR_LCK6_Pos (6U) |
||
| 1824 | #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ |
||
| 1825 | #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk /*!< Port x Lock bit 6 */ |
||
| 1826 | #define GPIO_LCKR_LCK7_Pos (7U) |
||
| 1827 | #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ |
||
| 1828 | #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk /*!< Port x Lock bit 7 */ |
||
| 1829 | #define GPIO_LCKR_LCK8_Pos (8U) |
||
| 1830 | #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ |
||
| 1831 | #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk /*!< Port x Lock bit 8 */ |
||
| 1832 | #define GPIO_LCKR_LCK9_Pos (9U) |
||
| 1833 | #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ |
||
| 1834 | #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk /*!< Port x Lock bit 9 */ |
||
| 1835 | #define GPIO_LCKR_LCK10_Pos (10U) |
||
| 1836 | #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ |
||
| 1837 | #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk /*!< Port x Lock bit 10 */ |
||
| 1838 | #define GPIO_LCKR_LCK11_Pos (11U) |
||
| 1839 | #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ |
||
| 1840 | #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk /*!< Port x Lock bit 11 */ |
||
| 1841 | #define GPIO_LCKR_LCK12_Pos (12U) |
||
| 1842 | #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ |
||
| 1843 | #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk /*!< Port x Lock bit 12 */ |
||
| 1844 | #define GPIO_LCKR_LCK13_Pos (13U) |
||
| 1845 | #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ |
||
| 1846 | #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk /*!< Port x Lock bit 13 */ |
||
| 1847 | #define GPIO_LCKR_LCK14_Pos (14U) |
||
| 1848 | #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ |
||
| 1849 | #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk /*!< Port x Lock bit 14 */ |
||
| 1850 | #define GPIO_LCKR_LCK15_Pos (15U) |
||
| 1851 | #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ |
||
| 1852 | #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk /*!< Port x Lock bit 15 */ |
||
| 1853 | #define GPIO_LCKR_LCKK_Pos (16U) |
||
| 1854 | #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ |
||
| 1855 | #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk /*!< Lock key */ |
||
| 1856 | |||
| 1857 | /*----------------------------------------------------------------------------*/ |
||
| 1858 | |||
| 1859 | /****************** Bit definition for AFIO_EVCR register *******************/ |
||
| 1860 | #define AFIO_EVCR_PIN_Pos (0U) |
||
| 1861 | #define AFIO_EVCR_PIN_Msk (0xFU << AFIO_EVCR_PIN_Pos) /*!< 0x0000000F */ |
||
| 1862 | #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk /*!< PIN[3:0] bits (Pin selection) */ |
||
| 1863 | #define AFIO_EVCR_PIN_0 (0x1U << AFIO_EVCR_PIN_Pos) /*!< 0x00000001 */ |
||
| 1864 | #define AFIO_EVCR_PIN_1 (0x2U << AFIO_EVCR_PIN_Pos) /*!< 0x00000002 */ |
||
| 1865 | #define AFIO_EVCR_PIN_2 (0x4U << AFIO_EVCR_PIN_Pos) /*!< 0x00000004 */ |
||
| 1866 | #define AFIO_EVCR_PIN_3 (0x8U << AFIO_EVCR_PIN_Pos) /*!< 0x00000008 */ |
||
| 1867 | |||
| 1868 | /*!< PIN configuration */ |
||
| 1869 | #define AFIO_EVCR_PIN_PX0 0x00000000U /*!< Pin 0 selected */ |
||
| 1870 | #define AFIO_EVCR_PIN_PX1_Pos (0U) |
||
| 1871 | #define AFIO_EVCR_PIN_PX1_Msk (0x1U << AFIO_EVCR_PIN_PX1_Pos) /*!< 0x00000001 */ |
||
| 1872 | #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk /*!< Pin 1 selected */ |
||
| 1873 | #define AFIO_EVCR_PIN_PX2_Pos (1U) |
||
| 1874 | #define AFIO_EVCR_PIN_PX2_Msk (0x1U << AFIO_EVCR_PIN_PX2_Pos) /*!< 0x00000002 */ |
||
| 1875 | #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk /*!< Pin 2 selected */ |
||
| 1876 | #define AFIO_EVCR_PIN_PX3_Pos (0U) |
||
| 1877 | #define AFIO_EVCR_PIN_PX3_Msk (0x3U << AFIO_EVCR_PIN_PX3_Pos) /*!< 0x00000003 */ |
||
| 1878 | #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk /*!< Pin 3 selected */ |
||
| 1879 | #define AFIO_EVCR_PIN_PX4_Pos (2U) |
||
| 1880 | #define AFIO_EVCR_PIN_PX4_Msk (0x1U << AFIO_EVCR_PIN_PX4_Pos) /*!< 0x00000004 */ |
||
| 1881 | #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk /*!< Pin 4 selected */ |
||
| 1882 | #define AFIO_EVCR_PIN_PX5_Pos (0U) |
||
| 1883 | #define AFIO_EVCR_PIN_PX5_Msk (0x5U << AFIO_EVCR_PIN_PX5_Pos) /*!< 0x00000005 */ |
||
| 1884 | #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk /*!< Pin 5 selected */ |
||
| 1885 | #define AFIO_EVCR_PIN_PX6_Pos (1U) |
||
| 1886 | #define AFIO_EVCR_PIN_PX6_Msk (0x3U << AFIO_EVCR_PIN_PX6_Pos) /*!< 0x00000006 */ |
||
| 1887 | #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk /*!< Pin 6 selected */ |
||
| 1888 | #define AFIO_EVCR_PIN_PX7_Pos (0U) |
||
| 1889 | #define AFIO_EVCR_PIN_PX7_Msk (0x7U << AFIO_EVCR_PIN_PX7_Pos) /*!< 0x00000007 */ |
||
| 1890 | #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk /*!< Pin 7 selected */ |
||
| 1891 | #define AFIO_EVCR_PIN_PX8_Pos (3U) |
||
| 1892 | #define AFIO_EVCR_PIN_PX8_Msk (0x1U << AFIO_EVCR_PIN_PX8_Pos) /*!< 0x00000008 */ |
||
| 1893 | #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk /*!< Pin 8 selected */ |
||
| 1894 | #define AFIO_EVCR_PIN_PX9_Pos (0U) |
||
| 1895 | #define AFIO_EVCR_PIN_PX9_Msk (0x9U << AFIO_EVCR_PIN_PX9_Pos) /*!< 0x00000009 */ |
||
| 1896 | #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk /*!< Pin 9 selected */ |
||
| 1897 | #define AFIO_EVCR_PIN_PX10_Pos (1U) |
||
| 1898 | #define AFIO_EVCR_PIN_PX10_Msk (0x5U << AFIO_EVCR_PIN_PX10_Pos) /*!< 0x0000000A */ |
||
| 1899 | #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk /*!< Pin 10 selected */ |
||
| 1900 | #define AFIO_EVCR_PIN_PX11_Pos (0U) |
||
| 1901 | #define AFIO_EVCR_PIN_PX11_Msk (0xBU << AFIO_EVCR_PIN_PX11_Pos) /*!< 0x0000000B */ |
||
| 1902 | #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk /*!< Pin 11 selected */ |
||
| 1903 | #define AFIO_EVCR_PIN_PX12_Pos (2U) |
||
| 1904 | #define AFIO_EVCR_PIN_PX12_Msk (0x3U << AFIO_EVCR_PIN_PX12_Pos) /*!< 0x0000000C */ |
||
| 1905 | #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk /*!< Pin 12 selected */ |
||
| 1906 | #define AFIO_EVCR_PIN_PX13_Pos (0U) |
||
| 1907 | #define AFIO_EVCR_PIN_PX13_Msk (0xDU << AFIO_EVCR_PIN_PX13_Pos) /*!< 0x0000000D */ |
||
| 1908 | #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk /*!< Pin 13 selected */ |
||
| 1909 | #define AFIO_EVCR_PIN_PX14_Pos (1U) |
||
| 1910 | #define AFIO_EVCR_PIN_PX14_Msk (0x7U << AFIO_EVCR_PIN_PX14_Pos) /*!< 0x0000000E */ |
||
| 1911 | #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk /*!< Pin 14 selected */ |
||
| 1912 | #define AFIO_EVCR_PIN_PX15_Pos (0U) |
||
| 1913 | #define AFIO_EVCR_PIN_PX15_Msk (0xFU << AFIO_EVCR_PIN_PX15_Pos) /*!< 0x0000000F */ |
||
| 1914 | #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk /*!< Pin 15 selected */ |
||
| 1915 | |||
| 1916 | #define AFIO_EVCR_PORT_Pos (4U) |
||
| 1917 | #define AFIO_EVCR_PORT_Msk (0x7U << AFIO_EVCR_PORT_Pos) /*!< 0x00000070 */ |
||
| 1918 | #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk /*!< PORT[2:0] bits (Port selection) */ |
||
| 1919 | #define AFIO_EVCR_PORT_0 (0x1U << AFIO_EVCR_PORT_Pos) /*!< 0x00000010 */ |
||
| 1920 | #define AFIO_EVCR_PORT_1 (0x2U << AFIO_EVCR_PORT_Pos) /*!< 0x00000020 */ |
||
| 1921 | #define AFIO_EVCR_PORT_2 (0x4U << AFIO_EVCR_PORT_Pos) /*!< 0x00000040 */ |
||
| 1922 | |||
| 1923 | /*!< PORT configuration */ |
||
| 1924 | #define AFIO_EVCR_PORT_PA 0x00000000 /*!< Port A selected */ |
||
| 1925 | #define AFIO_EVCR_PORT_PB_Pos (4U) |
||
| 1926 | #define AFIO_EVCR_PORT_PB_Msk (0x1U << AFIO_EVCR_PORT_PB_Pos) /*!< 0x00000010 */ |
||
| 1927 | #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk /*!< Port B selected */ |
||
| 1928 | #define AFIO_EVCR_PORT_PC_Pos (5U) |
||
| 1929 | #define AFIO_EVCR_PORT_PC_Msk (0x1U << AFIO_EVCR_PORT_PC_Pos) /*!< 0x00000020 */ |
||
| 1930 | #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk /*!< Port C selected */ |
||
| 1931 | #define AFIO_EVCR_PORT_PD_Pos (4U) |
||
| 1932 | #define AFIO_EVCR_PORT_PD_Msk (0x3U << AFIO_EVCR_PORT_PD_Pos) /*!< 0x00000030 */ |
||
| 1933 | #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk /*!< Port D selected */ |
||
| 1934 | #define AFIO_EVCR_PORT_PE_Pos (6U) |
||
| 1935 | #define AFIO_EVCR_PORT_PE_Msk (0x1U << AFIO_EVCR_PORT_PE_Pos) /*!< 0x00000040 */ |
||
| 1936 | #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk /*!< Port E selected */ |
||
| 1937 | |||
| 1938 | #define AFIO_EVCR_EVOE_Pos (7U) |
||
| 1939 | #define AFIO_EVCR_EVOE_Msk (0x1U << AFIO_EVCR_EVOE_Pos) /*!< 0x00000080 */ |
||
| 1940 | #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk /*!< Event Output Enable */ |
||
| 1941 | |||
| 1942 | /****************** Bit definition for AFIO_MAPR register *******************/ |
||
| 1943 | #define AFIO_MAPR_SPI1_REMAP_Pos (0U) |
||
| 1944 | #define AFIO_MAPR_SPI1_REMAP_Msk (0x1U << AFIO_MAPR_SPI1_REMAP_Pos) /*!< 0x00000001 */ |
||
| 1945 | #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk /*!< SPI1 remapping */ |
||
| 1946 | #define AFIO_MAPR_I2C1_REMAP_Pos (1U) |
||
| 1947 | #define AFIO_MAPR_I2C1_REMAP_Msk (0x1U << AFIO_MAPR_I2C1_REMAP_Pos) /*!< 0x00000002 */ |
||
| 1948 | #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk /*!< I2C1 remapping */ |
||
| 1949 | #define AFIO_MAPR_USART1_REMAP_Pos (2U) |
||
| 1950 | #define AFIO_MAPR_USART1_REMAP_Msk (0x1U << AFIO_MAPR_USART1_REMAP_Pos) /*!< 0x00000004 */ |
||
| 1951 | #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk /*!< USART1 remapping */ |
||
| 1952 | #define AFIO_MAPR_USART2_REMAP_Pos (3U) |
||
| 1953 | #define AFIO_MAPR_USART2_REMAP_Msk (0x1U << AFIO_MAPR_USART2_REMAP_Pos) /*!< 0x00000008 */ |
||
| 1954 | #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk /*!< USART2 remapping */ |
||
| 1955 | |||
| 1956 | |||
| 1957 | #define AFIO_MAPR_TIM1_REMAP_Pos (6U) |
||
| 1958 | #define AFIO_MAPR_TIM1_REMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x000000C0 */ |
||
| 1959 | #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk /*!< TIM1_REMAP[1:0] bits (TIM1 remapping) */ |
||
| 1960 | #define AFIO_MAPR_TIM1_REMAP_0 (0x1U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000040 */ |
||
| 1961 | #define AFIO_MAPR_TIM1_REMAP_1 (0x2U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000080 */ |
||
| 1962 | |||
| 1963 | /*!< TIM1_REMAP configuration */ |
||
| 1964 | #define AFIO_MAPR_TIM1_REMAP_NOREMAP 0x00000000U /*!< No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15) */ |
||
| 1965 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U) |
||
| 1966 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos) /*!< 0x00000040 */ |
||
| 1967 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk /*!< Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1) */ |
||
| 1968 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U) |
||
| 1969 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos) /*!< 0x000000C0 */ |
||
| 1970 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk /*!< Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12) */ |
||
| 1971 | |||
| 1972 | #define AFIO_MAPR_TIM2_REMAP_Pos (8U) |
||
| 1973 | #define AFIO_MAPR_TIM2_REMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000300 */ |
||
| 1974 | #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk /*!< TIM2_REMAP[1:0] bits (TIM2 remapping) */ |
||
| 1975 | #define AFIO_MAPR_TIM2_REMAP_0 (0x1U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000100 */ |
||
| 1976 | #define AFIO_MAPR_TIM2_REMAP_1 (0x2U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000200 */ |
||
| 1977 | |||
| 1978 | /*!< TIM2_REMAP configuration */ |
||
| 1979 | #define AFIO_MAPR_TIM2_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3) */ |
||
| 1980 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U) |
||
| 1981 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos) /*!< 0x00000100 */ |
||
| 1982 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk /*!< Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3) */ |
||
| 1983 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U) |
||
| 1984 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos) /*!< 0x00000200 */ |
||
| 1985 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk /*!< Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11) */ |
||
| 1986 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U) |
||
| 1987 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos) /*!< 0x00000300 */ |
||
| 1988 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11) */ |
||
| 1989 | |||
| 1990 | #define AFIO_MAPR_TIM3_REMAP_Pos (10U) |
||
| 1991 | #define AFIO_MAPR_TIM3_REMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000C00 */ |
||
| 1992 | #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk /*!< TIM3_REMAP[1:0] bits (TIM3 remapping) */ |
||
| 1993 | #define AFIO_MAPR_TIM3_REMAP_0 (0x1U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000400 */ |
||
| 1994 | #define AFIO_MAPR_TIM3_REMAP_1 (0x2U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000800 */ |
||
| 1995 | |||
| 1996 | /*!< TIM3_REMAP configuration */ |
||
| 1997 | #define AFIO_MAPR_TIM3_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1) */ |
||
| 1998 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U) |
||
| 1999 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000800 */ |
||
| 2000 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1) */ |
||
| 2001 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U) |
||
| 2002 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos) /*!< 0x00000C00 */ |
||
| 2003 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9) */ |
||
| 2004 | |||
| 2005 | |||
| 2006 | |||
| 2007 | #define AFIO_MAPR_PD01_REMAP_Pos (15U) |
||
| 2008 | #define AFIO_MAPR_PD01_REMAP_Msk (0x1U << AFIO_MAPR_PD01_REMAP_Pos) /*!< 0x00008000 */ |
||
| 2009 | #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk /*!< Port D0/Port D1 mapping on OSC_IN/OSC_OUT */ |
||
| 2010 | |||
| 2011 | /*!< SWJ_CFG configuration */ |
||
| 2012 | #define AFIO_MAPR_SWJ_CFG_Pos (24U) |
||
| 2013 | #define AFIO_MAPR_SWJ_CFG_Msk (0x7U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x07000000 */ |
||
| 2014 | #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk /*!< SWJ_CFG[2:0] bits (Serial Wire JTAG configuration) */ |
||
| 2015 | #define AFIO_MAPR_SWJ_CFG_0 (0x1U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x01000000 */ |
||
| 2016 | #define AFIO_MAPR_SWJ_CFG_1 (0x2U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x02000000 */ |
||
| 2017 | #define AFIO_MAPR_SWJ_CFG_2 (0x4U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x04000000 */ |
||
| 2018 | |||
| 2019 | #define AFIO_MAPR_SWJ_CFG_RESET 0x00000000U /*!< Full SWJ (JTAG-DP + SW-DP) : Reset State */ |
||
| 2020 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U) |
||
| 2021 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1U << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos) /*!< 0x01000000 */ |
||
| 2022 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk /*!< Full SWJ (JTAG-DP + SW-DP) but without JNTRST */ |
||
| 2023 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U) |
||
| 2024 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos) /*!< 0x02000000 */ |
||
| 2025 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Enabled */ |
||
| 2026 | #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U) |
||
| 2027 | #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_DISABLE_Pos) /*!< 0x04000000 */ |
||
| 2028 | #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Disabled */ |
||
| 2029 | |||
| 2030 | |||
| 2031 | /***************** Bit definition for AFIO_EXTICR1 register *****************/ |
||
| 2032 | #define AFIO_EXTICR1_EXTI0_Pos (0U) |
||
| 2033 | #define AFIO_EXTICR1_EXTI0_Msk (0xFU << AFIO_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ |
||
| 2034 | #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ |
||
| 2035 | #define AFIO_EXTICR1_EXTI1_Pos (4U) |
||
| 2036 | #define AFIO_EXTICR1_EXTI1_Msk (0xFU << AFIO_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ |
||
| 2037 | #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ |
||
| 2038 | #define AFIO_EXTICR1_EXTI2_Pos (8U) |
||
| 2039 | #define AFIO_EXTICR1_EXTI2_Msk (0xFU << AFIO_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ |
||
| 2040 | #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ |
||
| 2041 | #define AFIO_EXTICR1_EXTI3_Pos (12U) |
||
| 2042 | #define AFIO_EXTICR1_EXTI3_Msk (0xFU << AFIO_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ |
||
| 2043 | #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ |
||
| 2044 | |||
| 2045 | /*!< EXTI0 configuration */ |
||
| 2046 | #define AFIO_EXTICR1_EXTI0_PA 0x00000000U /*!< PA[0] pin */ |
||
| 2047 | #define AFIO_EXTICR1_EXTI0_PB_Pos (0U) |
||
| 2048 | #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1U << AFIO_EXTICR1_EXTI0_PB_Pos) /*!< 0x00000001 */ |
||
| 2049 | #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk /*!< PB[0] pin */ |
||
| 2050 | #define AFIO_EXTICR1_EXTI0_PC_Pos (1U) |
||
| 2051 | #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1U << AFIO_EXTICR1_EXTI0_PC_Pos) /*!< 0x00000002 */ |
||
| 2052 | #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk /*!< PC[0] pin */ |
||
| 2053 | #define AFIO_EXTICR1_EXTI0_PD_Pos (0U) |
||
| 2054 | #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3U << AFIO_EXTICR1_EXTI0_PD_Pos) /*!< 0x00000003 */ |
||
| 2055 | #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk /*!< PD[0] pin */ |
||
| 2056 | #define AFIO_EXTICR1_EXTI0_PE_Pos (2U) |
||
| 2057 | #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1U << AFIO_EXTICR1_EXTI0_PE_Pos) /*!< 0x00000004 */ |
||
| 2058 | #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk /*!< PE[0] pin */ |
||
| 2059 | #define AFIO_EXTICR1_EXTI0_PF_Pos (0U) |
||
| 2060 | #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5U << AFIO_EXTICR1_EXTI0_PF_Pos) /*!< 0x00000005 */ |
||
| 2061 | #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk /*!< PF[0] pin */ |
||
| 2062 | #define AFIO_EXTICR1_EXTI0_PG_Pos (1U) |
||
| 2063 | #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3U << AFIO_EXTICR1_EXTI0_PG_Pos) /*!< 0x00000006 */ |
||
| 2064 | #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk /*!< PG[0] pin */ |
||
| 2065 | |||
| 2066 | /*!< EXTI1 configuration */ |
||
| 2067 | #define AFIO_EXTICR1_EXTI1_PA 0x00000000U /*!< PA[1] pin */ |
||
| 2068 | #define AFIO_EXTICR1_EXTI1_PB_Pos (4U) |
||
| 2069 | #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1U << AFIO_EXTICR1_EXTI1_PB_Pos) /*!< 0x00000010 */ |
||
| 2070 | #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk /*!< PB[1] pin */ |
||
| 2071 | #define AFIO_EXTICR1_EXTI1_PC_Pos (5U) |
||
| 2072 | #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1U << AFIO_EXTICR1_EXTI1_PC_Pos) /*!< 0x00000020 */ |
||
| 2073 | #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk /*!< PC[1] pin */ |
||
| 2074 | #define AFIO_EXTICR1_EXTI1_PD_Pos (4U) |
||
| 2075 | #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3U << AFIO_EXTICR1_EXTI1_PD_Pos) /*!< 0x00000030 */ |
||
| 2076 | #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk /*!< PD[1] pin */ |
||
| 2077 | #define AFIO_EXTICR1_EXTI1_PE_Pos (6U) |
||
| 2078 | #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1U << AFIO_EXTICR1_EXTI1_PE_Pos) /*!< 0x00000040 */ |
||
| 2079 | #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk /*!< PE[1] pin */ |
||
| 2080 | #define AFIO_EXTICR1_EXTI1_PF_Pos (4U) |
||
| 2081 | #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5U << AFIO_EXTICR1_EXTI1_PF_Pos) /*!< 0x00000050 */ |
||
| 2082 | #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk /*!< PF[1] pin */ |
||
| 2083 | #define AFIO_EXTICR1_EXTI1_PG_Pos (5U) |
||
| 2084 | #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3U << AFIO_EXTICR1_EXTI1_PG_Pos) /*!< 0x00000060 */ |
||
| 2085 | #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk /*!< PG[1] pin */ |
||
| 2086 | |||
| 2087 | /*!< EXTI2 configuration */ |
||
| 2088 | #define AFIO_EXTICR1_EXTI2_PA 0x00000000U /*!< PA[2] pin */ |
||
| 2089 | #define AFIO_EXTICR1_EXTI2_PB_Pos (8U) |
||
| 2090 | #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1U << AFIO_EXTICR1_EXTI2_PB_Pos) /*!< 0x00000100 */ |
||
| 2091 | #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk /*!< PB[2] pin */ |
||
| 2092 | #define AFIO_EXTICR1_EXTI2_PC_Pos (9U) |
||
| 2093 | #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1U << AFIO_EXTICR1_EXTI2_PC_Pos) /*!< 0x00000200 */ |
||
| 2094 | #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk /*!< PC[2] pin */ |
||
| 2095 | #define AFIO_EXTICR1_EXTI2_PD_Pos (8U) |
||
| 2096 | #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3U << AFIO_EXTICR1_EXTI2_PD_Pos) /*!< 0x00000300 */ |
||
| 2097 | #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk /*!< PD[2] pin */ |
||
| 2098 | #define AFIO_EXTICR1_EXTI2_PE_Pos (10U) |
||
| 2099 | #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1U << AFIO_EXTICR1_EXTI2_PE_Pos) /*!< 0x00000400 */ |
||
| 2100 | #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk /*!< PE[2] pin */ |
||
| 2101 | #define AFIO_EXTICR1_EXTI2_PF_Pos (8U) |
||
| 2102 | #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5U << AFIO_EXTICR1_EXTI2_PF_Pos) /*!< 0x00000500 */ |
||
| 2103 | #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk /*!< PF[2] pin */ |
||
| 2104 | #define AFIO_EXTICR1_EXTI2_PG_Pos (9U) |
||
| 2105 | #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3U << AFIO_EXTICR1_EXTI2_PG_Pos) /*!< 0x00000600 */ |
||
| 2106 | #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk /*!< PG[2] pin */ |
||
| 2107 | |||
| 2108 | /*!< EXTI3 configuration */ |
||
| 2109 | #define AFIO_EXTICR1_EXTI3_PA 0x00000000U /*!< PA[3] pin */ |
||
| 2110 | #define AFIO_EXTICR1_EXTI3_PB_Pos (12U) |
||
| 2111 | #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1U << AFIO_EXTICR1_EXTI3_PB_Pos) /*!< 0x00001000 */ |
||
| 2112 | #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk /*!< PB[3] pin */ |
||
| 2113 | #define AFIO_EXTICR1_EXTI3_PC_Pos (13U) |
||
| 2114 | #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1U << AFIO_EXTICR1_EXTI3_PC_Pos) /*!< 0x00002000 */ |
||
| 2115 | #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk /*!< PC[3] pin */ |
||
| 2116 | #define AFIO_EXTICR1_EXTI3_PD_Pos (12U) |
||
| 2117 | #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3U << AFIO_EXTICR1_EXTI3_PD_Pos) /*!< 0x00003000 */ |
||
| 2118 | #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk /*!< PD[3] pin */ |
||
| 2119 | #define AFIO_EXTICR1_EXTI3_PE_Pos (14U) |
||
| 2120 | #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1U << AFIO_EXTICR1_EXTI3_PE_Pos) /*!< 0x00004000 */ |
||
| 2121 | #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk /*!< PE[3] pin */ |
||
| 2122 | #define AFIO_EXTICR1_EXTI3_PF_Pos (12U) |
||
| 2123 | #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5U << AFIO_EXTICR1_EXTI3_PF_Pos) /*!< 0x00005000 */ |
||
| 2124 | #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk /*!< PF[3] pin */ |
||
| 2125 | #define AFIO_EXTICR1_EXTI3_PG_Pos (13U) |
||
| 2126 | #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3U << AFIO_EXTICR1_EXTI3_PG_Pos) /*!< 0x00006000 */ |
||
| 2127 | #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk /*!< PG[3] pin */ |
||
| 2128 | |||
| 2129 | /***************** Bit definition for AFIO_EXTICR2 register *****************/ |
||
| 2130 | #define AFIO_EXTICR2_EXTI4_Pos (0U) |
||
| 2131 | #define AFIO_EXTICR2_EXTI4_Msk (0xFU << AFIO_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ |
||
| 2132 | #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ |
||
| 2133 | #define AFIO_EXTICR2_EXTI5_Pos (4U) |
||
| 2134 | #define AFIO_EXTICR2_EXTI5_Msk (0xFU << AFIO_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ |
||
| 2135 | #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ |
||
| 2136 | #define AFIO_EXTICR2_EXTI6_Pos (8U) |
||
| 2137 | #define AFIO_EXTICR2_EXTI6_Msk (0xFU << AFIO_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ |
||
| 2138 | #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ |
||
| 2139 | #define AFIO_EXTICR2_EXTI7_Pos (12U) |
||
| 2140 | #define AFIO_EXTICR2_EXTI7_Msk (0xFU << AFIO_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ |
||
| 2141 | #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ |
||
| 2142 | |||
| 2143 | /*!< EXTI4 configuration */ |
||
| 2144 | #define AFIO_EXTICR2_EXTI4_PA 0x00000000U /*!< PA[4] pin */ |
||
| 2145 | #define AFIO_EXTICR2_EXTI4_PB_Pos (0U) |
||
| 2146 | #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1U << AFIO_EXTICR2_EXTI4_PB_Pos) /*!< 0x00000001 */ |
||
| 2147 | #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk /*!< PB[4] pin */ |
||
| 2148 | #define AFIO_EXTICR2_EXTI4_PC_Pos (1U) |
||
| 2149 | #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1U << AFIO_EXTICR2_EXTI4_PC_Pos) /*!< 0x00000002 */ |
||
| 2150 | #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk /*!< PC[4] pin */ |
||
| 2151 | #define AFIO_EXTICR2_EXTI4_PD_Pos (0U) |
||
| 2152 | #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3U << AFIO_EXTICR2_EXTI4_PD_Pos) /*!< 0x00000003 */ |
||
| 2153 | #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk /*!< PD[4] pin */ |
||
| 2154 | #define AFIO_EXTICR2_EXTI4_PE_Pos (2U) |
||
| 2155 | #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1U << AFIO_EXTICR2_EXTI4_PE_Pos) /*!< 0x00000004 */ |
||
| 2156 | #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk /*!< PE[4] pin */ |
||
| 2157 | #define AFIO_EXTICR2_EXTI4_PF_Pos (0U) |
||
| 2158 | #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5U << AFIO_EXTICR2_EXTI4_PF_Pos) /*!< 0x00000005 */ |
||
| 2159 | #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk /*!< PF[4] pin */ |
||
| 2160 | #define AFIO_EXTICR2_EXTI4_PG_Pos (1U) |
||
| 2161 | #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3U << AFIO_EXTICR2_EXTI4_PG_Pos) /*!< 0x00000006 */ |
||
| 2162 | #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk /*!< PG[4] pin */ |
||
| 2163 | |||
| 2164 | /* EXTI5 configuration */ |
||
| 2165 | #define AFIO_EXTICR2_EXTI5_PA 0x00000000U /*!< PA[5] pin */ |
||
| 2166 | #define AFIO_EXTICR2_EXTI5_PB_Pos (4U) |
||
| 2167 | #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1U << AFIO_EXTICR2_EXTI5_PB_Pos) /*!< 0x00000010 */ |
||
| 2168 | #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk /*!< PB[5] pin */ |
||
| 2169 | #define AFIO_EXTICR2_EXTI5_PC_Pos (5U) |
||
| 2170 | #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1U << AFIO_EXTICR2_EXTI5_PC_Pos) /*!< 0x00000020 */ |
||
| 2171 | #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk /*!< PC[5] pin */ |
||
| 2172 | #define AFIO_EXTICR2_EXTI5_PD_Pos (4U) |
||
| 2173 | #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3U << AFIO_EXTICR2_EXTI5_PD_Pos) /*!< 0x00000030 */ |
||
| 2174 | #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk /*!< PD[5] pin */ |
||
| 2175 | #define AFIO_EXTICR2_EXTI5_PE_Pos (6U) |
||
| 2176 | #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1U << AFIO_EXTICR2_EXTI5_PE_Pos) /*!< 0x00000040 */ |
||
| 2177 | #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk /*!< PE[5] pin */ |
||
| 2178 | #define AFIO_EXTICR2_EXTI5_PF_Pos (4U) |
||
| 2179 | #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5U << AFIO_EXTICR2_EXTI5_PF_Pos) /*!< 0x00000050 */ |
||
| 2180 | #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk /*!< PF[5] pin */ |
||
| 2181 | #define AFIO_EXTICR2_EXTI5_PG_Pos (5U) |
||
| 2182 | #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3U << AFIO_EXTICR2_EXTI5_PG_Pos) /*!< 0x00000060 */ |
||
| 2183 | #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk /*!< PG[5] pin */ |
||
| 2184 | |||
| 2185 | /*!< EXTI6 configuration */ |
||
| 2186 | #define AFIO_EXTICR2_EXTI6_PA 0x00000000U /*!< PA[6] pin */ |
||
| 2187 | #define AFIO_EXTICR2_EXTI6_PB_Pos (8U) |
||
| 2188 | #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1U << AFIO_EXTICR2_EXTI6_PB_Pos) /*!< 0x00000100 */ |
||
| 2189 | #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk /*!< PB[6] pin */ |
||
| 2190 | #define AFIO_EXTICR2_EXTI6_PC_Pos (9U) |
||
| 2191 | #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1U << AFIO_EXTICR2_EXTI6_PC_Pos) /*!< 0x00000200 */ |
||
| 2192 | #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk /*!< PC[6] pin */ |
||
| 2193 | #define AFIO_EXTICR2_EXTI6_PD_Pos (8U) |
||
| 2194 | #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3U << AFIO_EXTICR2_EXTI6_PD_Pos) /*!< 0x00000300 */ |
||
| 2195 | #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk /*!< PD[6] pin */ |
||
| 2196 | #define AFIO_EXTICR2_EXTI6_PE_Pos (10U) |
||
| 2197 | #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1U << AFIO_EXTICR2_EXTI6_PE_Pos) /*!< 0x00000400 */ |
||
| 2198 | #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk /*!< PE[6] pin */ |
||
| 2199 | #define AFIO_EXTICR2_EXTI6_PF_Pos (8U) |
||
| 2200 | #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5U << AFIO_EXTICR2_EXTI6_PF_Pos) /*!< 0x00000500 */ |
||
| 2201 | #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk /*!< PF[6] pin */ |
||
| 2202 | #define AFIO_EXTICR2_EXTI6_PG_Pos (9U) |
||
| 2203 | #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3U << AFIO_EXTICR2_EXTI6_PG_Pos) /*!< 0x00000600 */ |
||
| 2204 | #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk /*!< PG[6] pin */ |
||
| 2205 | |||
| 2206 | /*!< EXTI7 configuration */ |
||
| 2207 | #define AFIO_EXTICR2_EXTI7_PA 0x00000000U /*!< PA[7] pin */ |
||
| 2208 | #define AFIO_EXTICR2_EXTI7_PB_Pos (12U) |
||
| 2209 | #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1U << AFIO_EXTICR2_EXTI7_PB_Pos) /*!< 0x00001000 */ |
||
| 2210 | #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk /*!< PB[7] pin */ |
||
| 2211 | #define AFIO_EXTICR2_EXTI7_PC_Pos (13U) |
||
| 2212 | #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1U << AFIO_EXTICR2_EXTI7_PC_Pos) /*!< 0x00002000 */ |
||
| 2213 | #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk /*!< PC[7] pin */ |
||
| 2214 | #define AFIO_EXTICR2_EXTI7_PD_Pos (12U) |
||
| 2215 | #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3U << AFIO_EXTICR2_EXTI7_PD_Pos) /*!< 0x00003000 */ |
||
| 2216 | #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk /*!< PD[7] pin */ |
||
| 2217 | #define AFIO_EXTICR2_EXTI7_PE_Pos (14U) |
||
| 2218 | #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1U << AFIO_EXTICR2_EXTI7_PE_Pos) /*!< 0x00004000 */ |
||
| 2219 | #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk /*!< PE[7] pin */ |
||
| 2220 | #define AFIO_EXTICR2_EXTI7_PF_Pos (12U) |
||
| 2221 | #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5U << AFIO_EXTICR2_EXTI7_PF_Pos) /*!< 0x00005000 */ |
||
| 2222 | #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk /*!< PF[7] pin */ |
||
| 2223 | #define AFIO_EXTICR2_EXTI7_PG_Pos (13U) |
||
| 2224 | #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3U << AFIO_EXTICR2_EXTI7_PG_Pos) /*!< 0x00006000 */ |
||
| 2225 | #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk /*!< PG[7] pin */ |
||
| 2226 | |||
| 2227 | /***************** Bit definition for AFIO_EXTICR3 register *****************/ |
||
| 2228 | #define AFIO_EXTICR3_EXTI8_Pos (0U) |
||
| 2229 | #define AFIO_EXTICR3_EXTI8_Msk (0xFU << AFIO_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ |
||
| 2230 | #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ |
||
| 2231 | #define AFIO_EXTICR3_EXTI9_Pos (4U) |
||
| 2232 | #define AFIO_EXTICR3_EXTI9_Msk (0xFU << AFIO_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ |
||
| 2233 | #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ |
||
| 2234 | #define AFIO_EXTICR3_EXTI10_Pos (8U) |
||
| 2235 | #define AFIO_EXTICR3_EXTI10_Msk (0xFU << AFIO_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ |
||
| 2236 | #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ |
||
| 2237 | #define AFIO_EXTICR3_EXTI11_Pos (12U) |
||
| 2238 | #define AFIO_EXTICR3_EXTI11_Msk (0xFU << AFIO_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ |
||
| 2239 | #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ |
||
| 2240 | |||
| 2241 | /*!< EXTI8 configuration */ |
||
| 2242 | #define AFIO_EXTICR3_EXTI8_PA 0x00000000U /*!< PA[8] pin */ |
||
| 2243 | #define AFIO_EXTICR3_EXTI8_PB_Pos (0U) |
||
| 2244 | #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1U << AFIO_EXTICR3_EXTI8_PB_Pos) /*!< 0x00000001 */ |
||
| 2245 | #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk /*!< PB[8] pin */ |
||
| 2246 | #define AFIO_EXTICR3_EXTI8_PC_Pos (1U) |
||
| 2247 | #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1U << AFIO_EXTICR3_EXTI8_PC_Pos) /*!< 0x00000002 */ |
||
| 2248 | #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk /*!< PC[8] pin */ |
||
| 2249 | #define AFIO_EXTICR3_EXTI8_PD_Pos (0U) |
||
| 2250 | #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3U << AFIO_EXTICR3_EXTI8_PD_Pos) /*!< 0x00000003 */ |
||
| 2251 | #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk /*!< PD[8] pin */ |
||
| 2252 | #define AFIO_EXTICR3_EXTI8_PE_Pos (2U) |
||
| 2253 | #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1U << AFIO_EXTICR3_EXTI8_PE_Pos) /*!< 0x00000004 */ |
||
| 2254 | #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk /*!< PE[8] pin */ |
||
| 2255 | #define AFIO_EXTICR3_EXTI8_PF_Pos (0U) |
||
| 2256 | #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5U << AFIO_EXTICR3_EXTI8_PF_Pos) /*!< 0x00000005 */ |
||
| 2257 | #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk /*!< PF[8] pin */ |
||
| 2258 | #define AFIO_EXTICR3_EXTI8_PG_Pos (1U) |
||
| 2259 | #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3U << AFIO_EXTICR3_EXTI8_PG_Pos) /*!< 0x00000006 */ |
||
| 2260 | #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk /*!< PG[8] pin */ |
||
| 2261 | |||
| 2262 | /*!< EXTI9 configuration */ |
||
| 2263 | #define AFIO_EXTICR3_EXTI9_PA 0x00000000U /*!< PA[9] pin */ |
||
| 2264 | #define AFIO_EXTICR3_EXTI9_PB_Pos (4U) |
||
| 2265 | #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1U << AFIO_EXTICR3_EXTI9_PB_Pos) /*!< 0x00000010 */ |
||
| 2266 | #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk /*!< PB[9] pin */ |
||
| 2267 | #define AFIO_EXTICR3_EXTI9_PC_Pos (5U) |
||
| 2268 | #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1U << AFIO_EXTICR3_EXTI9_PC_Pos) /*!< 0x00000020 */ |
||
| 2269 | #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk /*!< PC[9] pin */ |
||
| 2270 | #define AFIO_EXTICR3_EXTI9_PD_Pos (4U) |
||
| 2271 | #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3U << AFIO_EXTICR3_EXTI9_PD_Pos) /*!< 0x00000030 */ |
||
| 2272 | #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk /*!< PD[9] pin */ |
||
| 2273 | #define AFIO_EXTICR3_EXTI9_PE_Pos (6U) |
||
| 2274 | #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1U << AFIO_EXTICR3_EXTI9_PE_Pos) /*!< 0x00000040 */ |
||
| 2275 | #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk /*!< PE[9] pin */ |
||
| 2276 | #define AFIO_EXTICR3_EXTI9_PF_Pos (4U) |
||
| 2277 | #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5U << AFIO_EXTICR3_EXTI9_PF_Pos) /*!< 0x00000050 */ |
||
| 2278 | #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk /*!< PF[9] pin */ |
||
| 2279 | #define AFIO_EXTICR3_EXTI9_PG_Pos (5U) |
||
| 2280 | #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3U << AFIO_EXTICR3_EXTI9_PG_Pos) /*!< 0x00000060 */ |
||
| 2281 | #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk /*!< PG[9] pin */ |
||
| 2282 | |||
| 2283 | /*!< EXTI10 configuration */ |
||
| 2284 | #define AFIO_EXTICR3_EXTI10_PA 0x00000000U /*!< PA[10] pin */ |
||
| 2285 | #define AFIO_EXTICR3_EXTI10_PB_Pos (8U) |
||
| 2286 | #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1U << AFIO_EXTICR3_EXTI10_PB_Pos) /*!< 0x00000100 */ |
||
| 2287 | #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk /*!< PB[10] pin */ |
||
| 2288 | #define AFIO_EXTICR3_EXTI10_PC_Pos (9U) |
||
| 2289 | #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1U << AFIO_EXTICR3_EXTI10_PC_Pos) /*!< 0x00000200 */ |
||
| 2290 | #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk /*!< PC[10] pin */ |
||
| 2291 | #define AFIO_EXTICR3_EXTI10_PD_Pos (8U) |
||
| 2292 | #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3U << AFIO_EXTICR3_EXTI10_PD_Pos) /*!< 0x00000300 */ |
||
| 2293 | #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk /*!< PD[10] pin */ |
||
| 2294 | #define AFIO_EXTICR3_EXTI10_PE_Pos (10U) |
||
| 2295 | #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1U << AFIO_EXTICR3_EXTI10_PE_Pos) /*!< 0x00000400 */ |
||
| 2296 | #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk /*!< PE[10] pin */ |
||
| 2297 | #define AFIO_EXTICR3_EXTI10_PF_Pos (8U) |
||
| 2298 | #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5U << AFIO_EXTICR3_EXTI10_PF_Pos) /*!< 0x00000500 */ |
||
| 2299 | #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk /*!< PF[10] pin */ |
||
| 2300 | #define AFIO_EXTICR3_EXTI10_PG_Pos (9U) |
||
| 2301 | #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3U << AFIO_EXTICR3_EXTI10_PG_Pos) /*!< 0x00000600 */ |
||
| 2302 | #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk /*!< PG[10] pin */ |
||
| 2303 | |||
| 2304 | /*!< EXTI11 configuration */ |
||
| 2305 | #define AFIO_EXTICR3_EXTI11_PA 0x00000000U /*!< PA[11] pin */ |
||
| 2306 | #define AFIO_EXTICR3_EXTI11_PB_Pos (12U) |
||
| 2307 | #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1U << AFIO_EXTICR3_EXTI11_PB_Pos) /*!< 0x00001000 */ |
||
| 2308 | #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk /*!< PB[11] pin */ |
||
| 2309 | #define AFIO_EXTICR3_EXTI11_PC_Pos (13U) |
||
| 2310 | #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1U << AFIO_EXTICR3_EXTI11_PC_Pos) /*!< 0x00002000 */ |
||
| 2311 | #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk /*!< PC[11] pin */ |
||
| 2312 | #define AFIO_EXTICR3_EXTI11_PD_Pos (12U) |
||
| 2313 | #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3U << AFIO_EXTICR3_EXTI11_PD_Pos) /*!< 0x00003000 */ |
||
| 2314 | #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk /*!< PD[11] pin */ |
||
| 2315 | #define AFIO_EXTICR3_EXTI11_PE_Pos (14U) |
||
| 2316 | #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1U << AFIO_EXTICR3_EXTI11_PE_Pos) /*!< 0x00004000 */ |
||
| 2317 | #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk /*!< PE[11] pin */ |
||
| 2318 | #define AFIO_EXTICR3_EXTI11_PF_Pos (12U) |
||
| 2319 | #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5U << AFIO_EXTICR3_EXTI11_PF_Pos) /*!< 0x00005000 */ |
||
| 2320 | #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk /*!< PF[11] pin */ |
||
| 2321 | #define AFIO_EXTICR3_EXTI11_PG_Pos (13U) |
||
| 2322 | #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3U << AFIO_EXTICR3_EXTI11_PG_Pos) /*!< 0x00006000 */ |
||
| 2323 | #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk /*!< PG[11] pin */ |
||
| 2324 | |||
| 2325 | /***************** Bit definition for AFIO_EXTICR4 register *****************/ |
||
| 2326 | #define AFIO_EXTICR4_EXTI12_Pos (0U) |
||
| 2327 | #define AFIO_EXTICR4_EXTI12_Msk (0xFU << AFIO_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ |
||
| 2328 | #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ |
||
| 2329 | #define AFIO_EXTICR4_EXTI13_Pos (4U) |
||
| 2330 | #define AFIO_EXTICR4_EXTI13_Msk (0xFU << AFIO_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ |
||
| 2331 | #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ |
||
| 2332 | #define AFIO_EXTICR4_EXTI14_Pos (8U) |
||
| 2333 | #define AFIO_EXTICR4_EXTI14_Msk (0xFU << AFIO_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ |
||
| 2334 | #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ |
||
| 2335 | #define AFIO_EXTICR4_EXTI15_Pos (12U) |
||
| 2336 | #define AFIO_EXTICR4_EXTI15_Msk (0xFU << AFIO_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ |
||
| 2337 | #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ |
||
| 2338 | |||
| 2339 | /* EXTI12 configuration */ |
||
| 2340 | #define AFIO_EXTICR4_EXTI12_PA 0x00000000U /*!< PA[12] pin */ |
||
| 2341 | #define AFIO_EXTICR4_EXTI12_PB_Pos (0U) |
||
| 2342 | #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1U << AFIO_EXTICR4_EXTI12_PB_Pos) /*!< 0x00000001 */ |
||
| 2343 | #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk /*!< PB[12] pin */ |
||
| 2344 | #define AFIO_EXTICR4_EXTI12_PC_Pos (1U) |
||
| 2345 | #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1U << AFIO_EXTICR4_EXTI12_PC_Pos) /*!< 0x00000002 */ |
||
| 2346 | #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk /*!< PC[12] pin */ |
||
| 2347 | #define AFIO_EXTICR4_EXTI12_PD_Pos (0U) |
||
| 2348 | #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3U << AFIO_EXTICR4_EXTI12_PD_Pos) /*!< 0x00000003 */ |
||
| 2349 | #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk /*!< PD[12] pin */ |
||
| 2350 | #define AFIO_EXTICR4_EXTI12_PE_Pos (2U) |
||
| 2351 | #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1U << AFIO_EXTICR4_EXTI12_PE_Pos) /*!< 0x00000004 */ |
||
| 2352 | #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk /*!< PE[12] pin */ |
||
| 2353 | #define AFIO_EXTICR4_EXTI12_PF_Pos (0U) |
||
| 2354 | #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5U << AFIO_EXTICR4_EXTI12_PF_Pos) /*!< 0x00000005 */ |
||
| 2355 | #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk /*!< PF[12] pin */ |
||
| 2356 | #define AFIO_EXTICR4_EXTI12_PG_Pos (1U) |
||
| 2357 | #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3U << AFIO_EXTICR4_EXTI12_PG_Pos) /*!< 0x00000006 */ |
||
| 2358 | #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk /*!< PG[12] pin */ |
||
| 2359 | |||
| 2360 | /* EXTI13 configuration */ |
||
| 2361 | #define AFIO_EXTICR4_EXTI13_PA 0x00000000U /*!< PA[13] pin */ |
||
| 2362 | #define AFIO_EXTICR4_EXTI13_PB_Pos (4U) |
||
| 2363 | #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1U << AFIO_EXTICR4_EXTI13_PB_Pos) /*!< 0x00000010 */ |
||
| 2364 | #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk /*!< PB[13] pin */ |
||
| 2365 | #define AFIO_EXTICR4_EXTI13_PC_Pos (5U) |
||
| 2366 | #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1U << AFIO_EXTICR4_EXTI13_PC_Pos) /*!< 0x00000020 */ |
||
| 2367 | #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk /*!< PC[13] pin */ |
||
| 2368 | #define AFIO_EXTICR4_EXTI13_PD_Pos (4U) |
||
| 2369 | #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3U << AFIO_EXTICR4_EXTI13_PD_Pos) /*!< 0x00000030 */ |
||
| 2370 | #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk /*!< PD[13] pin */ |
||
| 2371 | #define AFIO_EXTICR4_EXTI13_PE_Pos (6U) |
||
| 2372 | #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1U << AFIO_EXTICR4_EXTI13_PE_Pos) /*!< 0x00000040 */ |
||
| 2373 | #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk /*!< PE[13] pin */ |
||
| 2374 | #define AFIO_EXTICR4_EXTI13_PF_Pos (4U) |
||
| 2375 | #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5U << AFIO_EXTICR4_EXTI13_PF_Pos) /*!< 0x00000050 */ |
||
| 2376 | #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk /*!< PF[13] pin */ |
||
| 2377 | #define AFIO_EXTICR4_EXTI13_PG_Pos (5U) |
||
| 2378 | #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3U << AFIO_EXTICR4_EXTI13_PG_Pos) /*!< 0x00000060 */ |
||
| 2379 | #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk /*!< PG[13] pin */ |
||
| 2380 | |||
| 2381 | /*!< EXTI14 configuration */ |
||
| 2382 | #define AFIO_EXTICR4_EXTI14_PA 0x00000000U /*!< PA[14] pin */ |
||
| 2383 | #define AFIO_EXTICR4_EXTI14_PB_Pos (8U) |
||
| 2384 | #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1U << AFIO_EXTICR4_EXTI14_PB_Pos) /*!< 0x00000100 */ |
||
| 2385 | #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk /*!< PB[14] pin */ |
||
| 2386 | #define AFIO_EXTICR4_EXTI14_PC_Pos (9U) |
||
| 2387 | #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1U << AFIO_EXTICR4_EXTI14_PC_Pos) /*!< 0x00000200 */ |
||
| 2388 | #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk /*!< PC[14] pin */ |
||
| 2389 | #define AFIO_EXTICR4_EXTI14_PD_Pos (8U) |
||
| 2390 | #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3U << AFIO_EXTICR4_EXTI14_PD_Pos) /*!< 0x00000300 */ |
||
| 2391 | #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk /*!< PD[14] pin */ |
||
| 2392 | #define AFIO_EXTICR4_EXTI14_PE_Pos (10U) |
||
| 2393 | #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1U << AFIO_EXTICR4_EXTI14_PE_Pos) /*!< 0x00000400 */ |
||
| 2394 | #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk /*!< PE[14] pin */ |
||
| 2395 | #define AFIO_EXTICR4_EXTI14_PF_Pos (8U) |
||
| 2396 | #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5U << AFIO_EXTICR4_EXTI14_PF_Pos) /*!< 0x00000500 */ |
||
| 2397 | #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk /*!< PF[14] pin */ |
||
| 2398 | #define AFIO_EXTICR4_EXTI14_PG_Pos (9U) |
||
| 2399 | #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3U << AFIO_EXTICR4_EXTI14_PG_Pos) /*!< 0x00000600 */ |
||
| 2400 | #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk /*!< PG[14] pin */ |
||
| 2401 | |||
| 2402 | /*!< EXTI15 configuration */ |
||
| 2403 | #define AFIO_EXTICR4_EXTI15_PA 0x00000000U /*!< PA[15] pin */ |
||
| 2404 | #define AFIO_EXTICR4_EXTI15_PB_Pos (12U) |
||
| 2405 | #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1U << AFIO_EXTICR4_EXTI15_PB_Pos) /*!< 0x00001000 */ |
||
| 2406 | #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk /*!< PB[15] pin */ |
||
| 2407 | #define AFIO_EXTICR4_EXTI15_PC_Pos (13U) |
||
| 2408 | #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1U << AFIO_EXTICR4_EXTI15_PC_Pos) /*!< 0x00002000 */ |
||
| 2409 | #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk /*!< PC[15] pin */ |
||
| 2410 | #define AFIO_EXTICR4_EXTI15_PD_Pos (12U) |
||
| 2411 | #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3U << AFIO_EXTICR4_EXTI15_PD_Pos) /*!< 0x00003000 */ |
||
| 2412 | #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk /*!< PD[15] pin */ |
||
| 2413 | #define AFIO_EXTICR4_EXTI15_PE_Pos (14U) |
||
| 2414 | #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1U << AFIO_EXTICR4_EXTI15_PE_Pos) /*!< 0x00004000 */ |
||
| 2415 | #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk /*!< PE[15] pin */ |
||
| 2416 | #define AFIO_EXTICR4_EXTI15_PF_Pos (12U) |
||
| 2417 | #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5U << AFIO_EXTICR4_EXTI15_PF_Pos) /*!< 0x00005000 */ |
||
| 2418 | #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk /*!< PF[15] pin */ |
||
| 2419 | #define AFIO_EXTICR4_EXTI15_PG_Pos (13U) |
||
| 2420 | #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3U << AFIO_EXTICR4_EXTI15_PG_Pos) /*!< 0x00006000 */ |
||
| 2421 | #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk /*!< PG[15] pin */ |
||
| 2422 | |||
| 2423 | /****************** Bit definition for AFIO_MAPR2 register ******************/ |
||
| 2424 | |||
| 2425 | |||
| 2426 | |||
| 2427 | /******************************************************************************/ |
||
| 2428 | /* */ |
||
| 2429 | /* External Interrupt/Event Controller */ |
||
| 2430 | /* */ |
||
| 2431 | /******************************************************************************/ |
||
| 2432 | |||
| 2433 | /******************* Bit definition for EXTI_IMR register *******************/ |
||
| 2434 | #define EXTI_IMR_MR0_Pos (0U) |
||
| 2435 | #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ |
||
| 2436 | #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ |
||
| 2437 | #define EXTI_IMR_MR1_Pos (1U) |
||
| 2438 | #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ |
||
| 2439 | #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ |
||
| 2440 | #define EXTI_IMR_MR2_Pos (2U) |
||
| 2441 | #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ |
||
| 2442 | #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ |
||
| 2443 | #define EXTI_IMR_MR3_Pos (3U) |
||
| 2444 | #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ |
||
| 2445 | #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ |
||
| 2446 | #define EXTI_IMR_MR4_Pos (4U) |
||
| 2447 | #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ |
||
| 2448 | #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ |
||
| 2449 | #define EXTI_IMR_MR5_Pos (5U) |
||
| 2450 | #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ |
||
| 2451 | #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ |
||
| 2452 | #define EXTI_IMR_MR6_Pos (6U) |
||
| 2453 | #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ |
||
| 2454 | #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ |
||
| 2455 | #define EXTI_IMR_MR7_Pos (7U) |
||
| 2456 | #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ |
||
| 2457 | #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ |
||
| 2458 | #define EXTI_IMR_MR8_Pos (8U) |
||
| 2459 | #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ |
||
| 2460 | #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ |
||
| 2461 | #define EXTI_IMR_MR9_Pos (9U) |
||
| 2462 | #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ |
||
| 2463 | #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ |
||
| 2464 | #define EXTI_IMR_MR10_Pos (10U) |
||
| 2465 | #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ |
||
| 2466 | #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ |
||
| 2467 | #define EXTI_IMR_MR11_Pos (11U) |
||
| 2468 | #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ |
||
| 2469 | #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ |
||
| 2470 | #define EXTI_IMR_MR12_Pos (12U) |
||
| 2471 | #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ |
||
| 2472 | #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ |
||
| 2473 | #define EXTI_IMR_MR13_Pos (13U) |
||
| 2474 | #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ |
||
| 2475 | #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ |
||
| 2476 | #define EXTI_IMR_MR14_Pos (14U) |
||
| 2477 | #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ |
||
| 2478 | #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ |
||
| 2479 | #define EXTI_IMR_MR15_Pos (15U) |
||
| 2480 | #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ |
||
| 2481 | #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ |
||
| 2482 | #define EXTI_IMR_MR16_Pos (16U) |
||
| 2483 | #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ |
||
| 2484 | #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ |
||
| 2485 | #define EXTI_IMR_MR17_Pos (17U) |
||
| 2486 | #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ |
||
| 2487 | #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ |
||
| 2488 | #define EXTI_IMR_MR18_Pos (18U) |
||
| 2489 | #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ |
||
| 2490 | #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ |
||
| 2491 | |||
| 2492 | /* References Defines */ |
||
| 2493 | #define EXTI_IMR_IM0 EXTI_IMR_MR0 |
||
| 2494 | #define EXTI_IMR_IM1 EXTI_IMR_MR1 |
||
| 2495 | #define EXTI_IMR_IM2 EXTI_IMR_MR2 |
||
| 2496 | #define EXTI_IMR_IM3 EXTI_IMR_MR3 |
||
| 2497 | #define EXTI_IMR_IM4 EXTI_IMR_MR4 |
||
| 2498 | #define EXTI_IMR_IM5 EXTI_IMR_MR5 |
||
| 2499 | #define EXTI_IMR_IM6 EXTI_IMR_MR6 |
||
| 2500 | #define EXTI_IMR_IM7 EXTI_IMR_MR7 |
||
| 2501 | #define EXTI_IMR_IM8 EXTI_IMR_MR8 |
||
| 2502 | #define EXTI_IMR_IM9 EXTI_IMR_MR9 |
||
| 2503 | #define EXTI_IMR_IM10 EXTI_IMR_MR10 |
||
| 2504 | #define EXTI_IMR_IM11 EXTI_IMR_MR11 |
||
| 2505 | #define EXTI_IMR_IM12 EXTI_IMR_MR12 |
||
| 2506 | #define EXTI_IMR_IM13 EXTI_IMR_MR13 |
||
| 2507 | #define EXTI_IMR_IM14 EXTI_IMR_MR14 |
||
| 2508 | #define EXTI_IMR_IM15 EXTI_IMR_MR15 |
||
| 2509 | #define EXTI_IMR_IM16 EXTI_IMR_MR16 |
||
| 2510 | #define EXTI_IMR_IM17 EXTI_IMR_MR17 |
||
| 2511 | #define EXTI_IMR_IM18 EXTI_IMR_MR18 |
||
| 2512 | #define EXTI_IMR_IM 0x0007FFFFU /*!< Interrupt Mask All */ |
||
| 2513 | |||
| 2514 | /******************* Bit definition for EXTI_EMR register *******************/ |
||
| 2515 | #define EXTI_EMR_MR0_Pos (0U) |
||
| 2516 | #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ |
||
| 2517 | #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ |
||
| 2518 | #define EXTI_EMR_MR1_Pos (1U) |
||
| 2519 | #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ |
||
| 2520 | #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ |
||
| 2521 | #define EXTI_EMR_MR2_Pos (2U) |
||
| 2522 | #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ |
||
| 2523 | #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ |
||
| 2524 | #define EXTI_EMR_MR3_Pos (3U) |
||
| 2525 | #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ |
||
| 2526 | #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ |
||
| 2527 | #define EXTI_EMR_MR4_Pos (4U) |
||
| 2528 | #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ |
||
| 2529 | #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ |
||
| 2530 | #define EXTI_EMR_MR5_Pos (5U) |
||
| 2531 | #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ |
||
| 2532 | #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ |
||
| 2533 | #define EXTI_EMR_MR6_Pos (6U) |
||
| 2534 | #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ |
||
| 2535 | #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ |
||
| 2536 | #define EXTI_EMR_MR7_Pos (7U) |
||
| 2537 | #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ |
||
| 2538 | #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ |
||
| 2539 | #define EXTI_EMR_MR8_Pos (8U) |
||
| 2540 | #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ |
||
| 2541 | #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ |
||
| 2542 | #define EXTI_EMR_MR9_Pos (9U) |
||
| 2543 | #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ |
||
| 2544 | #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ |
||
| 2545 | #define EXTI_EMR_MR10_Pos (10U) |
||
| 2546 | #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ |
||
| 2547 | #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ |
||
| 2548 | #define EXTI_EMR_MR11_Pos (11U) |
||
| 2549 | #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ |
||
| 2550 | #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ |
||
| 2551 | #define EXTI_EMR_MR12_Pos (12U) |
||
| 2552 | #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ |
||
| 2553 | #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ |
||
| 2554 | #define EXTI_EMR_MR13_Pos (13U) |
||
| 2555 | #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ |
||
| 2556 | #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ |
||
| 2557 | #define EXTI_EMR_MR14_Pos (14U) |
||
| 2558 | #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ |
||
| 2559 | #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ |
||
| 2560 | #define EXTI_EMR_MR15_Pos (15U) |
||
| 2561 | #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ |
||
| 2562 | #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ |
||
| 2563 | #define EXTI_EMR_MR16_Pos (16U) |
||
| 2564 | #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ |
||
| 2565 | #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ |
||
| 2566 | #define EXTI_EMR_MR17_Pos (17U) |
||
| 2567 | #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ |
||
| 2568 | #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ |
||
| 2569 | #define EXTI_EMR_MR18_Pos (18U) |
||
| 2570 | #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ |
||
| 2571 | #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ |
||
| 2572 | |||
| 2573 | /* References Defines */ |
||
| 2574 | #define EXTI_EMR_EM0 EXTI_EMR_MR0 |
||
| 2575 | #define EXTI_EMR_EM1 EXTI_EMR_MR1 |
||
| 2576 | #define EXTI_EMR_EM2 EXTI_EMR_MR2 |
||
| 2577 | #define EXTI_EMR_EM3 EXTI_EMR_MR3 |
||
| 2578 | #define EXTI_EMR_EM4 EXTI_EMR_MR4 |
||
| 2579 | #define EXTI_EMR_EM5 EXTI_EMR_MR5 |
||
| 2580 | #define EXTI_EMR_EM6 EXTI_EMR_MR6 |
||
| 2581 | #define EXTI_EMR_EM7 EXTI_EMR_MR7 |
||
| 2582 | #define EXTI_EMR_EM8 EXTI_EMR_MR8 |
||
| 2583 | #define EXTI_EMR_EM9 EXTI_EMR_MR9 |
||
| 2584 | #define EXTI_EMR_EM10 EXTI_EMR_MR10 |
||
| 2585 | #define EXTI_EMR_EM11 EXTI_EMR_MR11 |
||
| 2586 | #define EXTI_EMR_EM12 EXTI_EMR_MR12 |
||
| 2587 | #define EXTI_EMR_EM13 EXTI_EMR_MR13 |
||
| 2588 | #define EXTI_EMR_EM14 EXTI_EMR_MR14 |
||
| 2589 | #define EXTI_EMR_EM15 EXTI_EMR_MR15 |
||
| 2590 | #define EXTI_EMR_EM16 EXTI_EMR_MR16 |
||
| 2591 | #define EXTI_EMR_EM17 EXTI_EMR_MR17 |
||
| 2592 | #define EXTI_EMR_EM18 EXTI_EMR_MR18 |
||
| 2593 | |||
| 2594 | /****************** Bit definition for EXTI_RTSR register *******************/ |
||
| 2595 | #define EXTI_RTSR_TR0_Pos (0U) |
||
| 2596 | #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ |
||
| 2597 | #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ |
||
| 2598 | #define EXTI_RTSR_TR1_Pos (1U) |
||
| 2599 | #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ |
||
| 2600 | #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ |
||
| 2601 | #define EXTI_RTSR_TR2_Pos (2U) |
||
| 2602 | #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ |
||
| 2603 | #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ |
||
| 2604 | #define EXTI_RTSR_TR3_Pos (3U) |
||
| 2605 | #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ |
||
| 2606 | #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ |
||
| 2607 | #define EXTI_RTSR_TR4_Pos (4U) |
||
| 2608 | #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ |
||
| 2609 | #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ |
||
| 2610 | #define EXTI_RTSR_TR5_Pos (5U) |
||
| 2611 | #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ |
||
| 2612 | #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ |
||
| 2613 | #define EXTI_RTSR_TR6_Pos (6U) |
||
| 2614 | #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ |
||
| 2615 | #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ |
||
| 2616 | #define EXTI_RTSR_TR7_Pos (7U) |
||
| 2617 | #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ |
||
| 2618 | #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ |
||
| 2619 | #define EXTI_RTSR_TR8_Pos (8U) |
||
| 2620 | #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ |
||
| 2621 | #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ |
||
| 2622 | #define EXTI_RTSR_TR9_Pos (9U) |
||
| 2623 | #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ |
||
| 2624 | #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ |
||
| 2625 | #define EXTI_RTSR_TR10_Pos (10U) |
||
| 2626 | #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ |
||
| 2627 | #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ |
||
| 2628 | #define EXTI_RTSR_TR11_Pos (11U) |
||
| 2629 | #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ |
||
| 2630 | #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ |
||
| 2631 | #define EXTI_RTSR_TR12_Pos (12U) |
||
| 2632 | #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ |
||
| 2633 | #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ |
||
| 2634 | #define EXTI_RTSR_TR13_Pos (13U) |
||
| 2635 | #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ |
||
| 2636 | #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ |
||
| 2637 | #define EXTI_RTSR_TR14_Pos (14U) |
||
| 2638 | #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ |
||
| 2639 | #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ |
||
| 2640 | #define EXTI_RTSR_TR15_Pos (15U) |
||
| 2641 | #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ |
||
| 2642 | #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ |
||
| 2643 | #define EXTI_RTSR_TR16_Pos (16U) |
||
| 2644 | #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ |
||
| 2645 | #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ |
||
| 2646 | #define EXTI_RTSR_TR17_Pos (17U) |
||
| 2647 | #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ |
||
| 2648 | #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ |
||
| 2649 | #define EXTI_RTSR_TR18_Pos (18U) |
||
| 2650 | #define EXTI_RTSR_TR18_Msk (0x1U << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ |
||
| 2651 | #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ |
||
| 2652 | |||
| 2653 | /* References Defines */ |
||
| 2654 | #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 |
||
| 2655 | #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 |
||
| 2656 | #define EXTI_RTSR_RT2 EXTI_RTSR_TR2 |
||
| 2657 | #define EXTI_RTSR_RT3 EXTI_RTSR_TR3 |
||
| 2658 | #define EXTI_RTSR_RT4 EXTI_RTSR_TR4 |
||
| 2659 | #define EXTI_RTSR_RT5 EXTI_RTSR_TR5 |
||
| 2660 | #define EXTI_RTSR_RT6 EXTI_RTSR_TR6 |
||
| 2661 | #define EXTI_RTSR_RT7 EXTI_RTSR_TR7 |
||
| 2662 | #define EXTI_RTSR_RT8 EXTI_RTSR_TR8 |
||
| 2663 | #define EXTI_RTSR_RT9 EXTI_RTSR_TR9 |
||
| 2664 | #define EXTI_RTSR_RT10 EXTI_RTSR_TR10 |
||
| 2665 | #define EXTI_RTSR_RT11 EXTI_RTSR_TR11 |
||
| 2666 | #define EXTI_RTSR_RT12 EXTI_RTSR_TR12 |
||
| 2667 | #define EXTI_RTSR_RT13 EXTI_RTSR_TR13 |
||
| 2668 | #define EXTI_RTSR_RT14 EXTI_RTSR_TR14 |
||
| 2669 | #define EXTI_RTSR_RT15 EXTI_RTSR_TR15 |
||
| 2670 | #define EXTI_RTSR_RT16 EXTI_RTSR_TR16 |
||
| 2671 | #define EXTI_RTSR_RT17 EXTI_RTSR_TR17 |
||
| 2672 | #define EXTI_RTSR_RT18 EXTI_RTSR_TR18 |
||
| 2673 | |||
| 2674 | /****************** Bit definition for EXTI_FTSR register *******************/ |
||
| 2675 | #define EXTI_FTSR_TR0_Pos (0U) |
||
| 2676 | #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ |
||
| 2677 | #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ |
||
| 2678 | #define EXTI_FTSR_TR1_Pos (1U) |
||
| 2679 | #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ |
||
| 2680 | #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ |
||
| 2681 | #define EXTI_FTSR_TR2_Pos (2U) |
||
| 2682 | #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ |
||
| 2683 | #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ |
||
| 2684 | #define EXTI_FTSR_TR3_Pos (3U) |
||
| 2685 | #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ |
||
| 2686 | #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ |
||
| 2687 | #define EXTI_FTSR_TR4_Pos (4U) |
||
| 2688 | #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ |
||
| 2689 | #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ |
||
| 2690 | #define EXTI_FTSR_TR5_Pos (5U) |
||
| 2691 | #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ |
||
| 2692 | #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ |
||
| 2693 | #define EXTI_FTSR_TR6_Pos (6U) |
||
| 2694 | #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ |
||
| 2695 | #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ |
||
| 2696 | #define EXTI_FTSR_TR7_Pos (7U) |
||
| 2697 | #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ |
||
| 2698 | #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ |
||
| 2699 | #define EXTI_FTSR_TR8_Pos (8U) |
||
| 2700 | #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ |
||
| 2701 | #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ |
||
| 2702 | #define EXTI_FTSR_TR9_Pos (9U) |
||
| 2703 | #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ |
||
| 2704 | #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ |
||
| 2705 | #define EXTI_FTSR_TR10_Pos (10U) |
||
| 2706 | #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ |
||
| 2707 | #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ |
||
| 2708 | #define EXTI_FTSR_TR11_Pos (11U) |
||
| 2709 | #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ |
||
| 2710 | #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ |
||
| 2711 | #define EXTI_FTSR_TR12_Pos (12U) |
||
| 2712 | #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ |
||
| 2713 | #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ |
||
| 2714 | #define EXTI_FTSR_TR13_Pos (13U) |
||
| 2715 | #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ |
||
| 2716 | #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ |
||
| 2717 | #define EXTI_FTSR_TR14_Pos (14U) |
||
| 2718 | #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ |
||
| 2719 | #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ |
||
| 2720 | #define EXTI_FTSR_TR15_Pos (15U) |
||
| 2721 | #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ |
||
| 2722 | #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ |
||
| 2723 | #define EXTI_FTSR_TR16_Pos (16U) |
||
| 2724 | #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ |
||
| 2725 | #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ |
||
| 2726 | #define EXTI_FTSR_TR17_Pos (17U) |
||
| 2727 | #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ |
||
| 2728 | #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ |
||
| 2729 | #define EXTI_FTSR_TR18_Pos (18U) |
||
| 2730 | #define EXTI_FTSR_TR18_Msk (0x1U << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ |
||
| 2731 | #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ |
||
| 2732 | |||
| 2733 | /* References Defines */ |
||
| 2734 | #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 |
||
| 2735 | #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 |
||
| 2736 | #define EXTI_FTSR_FT2 EXTI_FTSR_TR2 |
||
| 2737 | #define EXTI_FTSR_FT3 EXTI_FTSR_TR3 |
||
| 2738 | #define EXTI_FTSR_FT4 EXTI_FTSR_TR4 |
||
| 2739 | #define EXTI_FTSR_FT5 EXTI_FTSR_TR5 |
||
| 2740 | #define EXTI_FTSR_FT6 EXTI_FTSR_TR6 |
||
| 2741 | #define EXTI_FTSR_FT7 EXTI_FTSR_TR7 |
||
| 2742 | #define EXTI_FTSR_FT8 EXTI_FTSR_TR8 |
||
| 2743 | #define EXTI_FTSR_FT9 EXTI_FTSR_TR9 |
||
| 2744 | #define EXTI_FTSR_FT10 EXTI_FTSR_TR10 |
||
| 2745 | #define EXTI_FTSR_FT11 EXTI_FTSR_TR11 |
||
| 2746 | #define EXTI_FTSR_FT12 EXTI_FTSR_TR12 |
||
| 2747 | #define EXTI_FTSR_FT13 EXTI_FTSR_TR13 |
||
| 2748 | #define EXTI_FTSR_FT14 EXTI_FTSR_TR14 |
||
| 2749 | #define EXTI_FTSR_FT15 EXTI_FTSR_TR15 |
||
| 2750 | #define EXTI_FTSR_FT16 EXTI_FTSR_TR16 |
||
| 2751 | #define EXTI_FTSR_FT17 EXTI_FTSR_TR17 |
||
| 2752 | #define EXTI_FTSR_FT18 EXTI_FTSR_TR18 |
||
| 2753 | |||
| 2754 | /****************** Bit definition for EXTI_SWIER register ******************/ |
||
| 2755 | #define EXTI_SWIER_SWIER0_Pos (0U) |
||
| 2756 | #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ |
||
| 2757 | #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ |
||
| 2758 | #define EXTI_SWIER_SWIER1_Pos (1U) |
||
| 2759 | #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ |
||
| 2760 | #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ |
||
| 2761 | #define EXTI_SWIER_SWIER2_Pos (2U) |
||
| 2762 | #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ |
||
| 2763 | #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ |
||
| 2764 | #define EXTI_SWIER_SWIER3_Pos (3U) |
||
| 2765 | #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ |
||
| 2766 | #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ |
||
| 2767 | #define EXTI_SWIER_SWIER4_Pos (4U) |
||
| 2768 | #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ |
||
| 2769 | #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ |
||
| 2770 | #define EXTI_SWIER_SWIER5_Pos (5U) |
||
| 2771 | #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ |
||
| 2772 | #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ |
||
| 2773 | #define EXTI_SWIER_SWIER6_Pos (6U) |
||
| 2774 | #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ |
||
| 2775 | #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ |
||
| 2776 | #define EXTI_SWIER_SWIER7_Pos (7U) |
||
| 2777 | #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ |
||
| 2778 | #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ |
||
| 2779 | #define EXTI_SWIER_SWIER8_Pos (8U) |
||
| 2780 | #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ |
||
| 2781 | #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ |
||
| 2782 | #define EXTI_SWIER_SWIER9_Pos (9U) |
||
| 2783 | #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ |
||
| 2784 | #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ |
||
| 2785 | #define EXTI_SWIER_SWIER10_Pos (10U) |
||
| 2786 | #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ |
||
| 2787 | #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ |
||
| 2788 | #define EXTI_SWIER_SWIER11_Pos (11U) |
||
| 2789 | #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ |
||
| 2790 | #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ |
||
| 2791 | #define EXTI_SWIER_SWIER12_Pos (12U) |
||
| 2792 | #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ |
||
| 2793 | #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ |
||
| 2794 | #define EXTI_SWIER_SWIER13_Pos (13U) |
||
| 2795 | #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ |
||
| 2796 | #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ |
||
| 2797 | #define EXTI_SWIER_SWIER14_Pos (14U) |
||
| 2798 | #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ |
||
| 2799 | #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ |
||
| 2800 | #define EXTI_SWIER_SWIER15_Pos (15U) |
||
| 2801 | #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ |
||
| 2802 | #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ |
||
| 2803 | #define EXTI_SWIER_SWIER16_Pos (16U) |
||
| 2804 | #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ |
||
| 2805 | #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ |
||
| 2806 | #define EXTI_SWIER_SWIER17_Pos (17U) |
||
| 2807 | #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ |
||
| 2808 | #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ |
||
| 2809 | #define EXTI_SWIER_SWIER18_Pos (18U) |
||
| 2810 | #define EXTI_SWIER_SWIER18_Msk (0x1U << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ |
||
| 2811 | #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ |
||
| 2812 | |||
| 2813 | /* References Defines */ |
||
| 2814 | #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 |
||
| 2815 | #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 |
||
| 2816 | #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2 |
||
| 2817 | #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3 |
||
| 2818 | #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4 |
||
| 2819 | #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5 |
||
| 2820 | #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6 |
||
| 2821 | #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7 |
||
| 2822 | #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8 |
||
| 2823 | #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9 |
||
| 2824 | #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10 |
||
| 2825 | #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11 |
||
| 2826 | #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12 |
||
| 2827 | #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13 |
||
| 2828 | #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14 |
||
| 2829 | #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15 |
||
| 2830 | #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16 |
||
| 2831 | #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17 |
||
| 2832 | #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18 |
||
| 2833 | |||
| 2834 | /******************* Bit definition for EXTI_PR register ********************/ |
||
| 2835 | #define EXTI_PR_PR0_Pos (0U) |
||
| 2836 | #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ |
||
| 2837 | #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ |
||
| 2838 | #define EXTI_PR_PR1_Pos (1U) |
||
| 2839 | #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ |
||
| 2840 | #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ |
||
| 2841 | #define EXTI_PR_PR2_Pos (2U) |
||
| 2842 | #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ |
||
| 2843 | #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ |
||
| 2844 | #define EXTI_PR_PR3_Pos (3U) |
||
| 2845 | #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ |
||
| 2846 | #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ |
||
| 2847 | #define EXTI_PR_PR4_Pos (4U) |
||
| 2848 | #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ |
||
| 2849 | #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ |
||
| 2850 | #define EXTI_PR_PR5_Pos (5U) |
||
| 2851 | #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ |
||
| 2852 | #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ |
||
| 2853 | #define EXTI_PR_PR6_Pos (6U) |
||
| 2854 | #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ |
||
| 2855 | #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ |
||
| 2856 | #define EXTI_PR_PR7_Pos (7U) |
||
| 2857 | #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ |
||
| 2858 | #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ |
||
| 2859 | #define EXTI_PR_PR8_Pos (8U) |
||
| 2860 | #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ |
||
| 2861 | #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ |
||
| 2862 | #define EXTI_PR_PR9_Pos (9U) |
||
| 2863 | #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ |
||
| 2864 | #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ |
||
| 2865 | #define EXTI_PR_PR10_Pos (10U) |
||
| 2866 | #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ |
||
| 2867 | #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ |
||
| 2868 | #define EXTI_PR_PR11_Pos (11U) |
||
| 2869 | #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ |
||
| 2870 | #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ |
||
| 2871 | #define EXTI_PR_PR12_Pos (12U) |
||
| 2872 | #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ |
||
| 2873 | #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ |
||
| 2874 | #define EXTI_PR_PR13_Pos (13U) |
||
| 2875 | #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ |
||
| 2876 | #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ |
||
| 2877 | #define EXTI_PR_PR14_Pos (14U) |
||
| 2878 | #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ |
||
| 2879 | #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ |
||
| 2880 | #define EXTI_PR_PR15_Pos (15U) |
||
| 2881 | #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ |
||
| 2882 | #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ |
||
| 2883 | #define EXTI_PR_PR16_Pos (16U) |
||
| 2884 | #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ |
||
| 2885 | #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ |
||
| 2886 | #define EXTI_PR_PR17_Pos (17U) |
||
| 2887 | #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ |
||
| 2888 | #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ |
||
| 2889 | #define EXTI_PR_PR18_Pos (18U) |
||
| 2890 | #define EXTI_PR_PR18_Msk (0x1U << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ |
||
| 2891 | #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ |
||
| 2892 | |||
| 2893 | /* References Defines */ |
||
| 2894 | #define EXTI_PR_PIF0 EXTI_PR_PR0 |
||
| 2895 | #define EXTI_PR_PIF1 EXTI_PR_PR1 |
||
| 2896 | #define EXTI_PR_PIF2 EXTI_PR_PR2 |
||
| 2897 | #define EXTI_PR_PIF3 EXTI_PR_PR3 |
||
| 2898 | #define EXTI_PR_PIF4 EXTI_PR_PR4 |
||
| 2899 | #define EXTI_PR_PIF5 EXTI_PR_PR5 |
||
| 2900 | #define EXTI_PR_PIF6 EXTI_PR_PR6 |
||
| 2901 | #define EXTI_PR_PIF7 EXTI_PR_PR7 |
||
| 2902 | #define EXTI_PR_PIF8 EXTI_PR_PR8 |
||
| 2903 | #define EXTI_PR_PIF9 EXTI_PR_PR9 |
||
| 2904 | #define EXTI_PR_PIF10 EXTI_PR_PR10 |
||
| 2905 | #define EXTI_PR_PIF11 EXTI_PR_PR11 |
||
| 2906 | #define EXTI_PR_PIF12 EXTI_PR_PR12 |
||
| 2907 | #define EXTI_PR_PIF13 EXTI_PR_PR13 |
||
| 2908 | #define EXTI_PR_PIF14 EXTI_PR_PR14 |
||
| 2909 | #define EXTI_PR_PIF15 EXTI_PR_PR15 |
||
| 2910 | #define EXTI_PR_PIF16 EXTI_PR_PR16 |
||
| 2911 | #define EXTI_PR_PIF17 EXTI_PR_PR17 |
||
| 2912 | #define EXTI_PR_PIF18 EXTI_PR_PR18 |
||
| 2913 | |||
| 2914 | /******************************************************************************/ |
||
| 2915 | /* */ |
||
| 2916 | /* DMA Controller */ |
||
| 2917 | /* */ |
||
| 2918 | /******************************************************************************/ |
||
| 2919 | |||
| 2920 | /******************* Bit definition for DMA_ISR register ********************/ |
||
| 2921 | #define DMA_ISR_GIF1_Pos (0U) |
||
| 2922 | #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ |
||
| 2923 | #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ |
||
| 2924 | #define DMA_ISR_TCIF1_Pos (1U) |
||
| 2925 | #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ |
||
| 2926 | #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ |
||
| 2927 | #define DMA_ISR_HTIF1_Pos (2U) |
||
| 2928 | #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ |
||
| 2929 | #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ |
||
| 2930 | #define DMA_ISR_TEIF1_Pos (3U) |
||
| 2931 | #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ |
||
| 2932 | #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ |
||
| 2933 | #define DMA_ISR_GIF2_Pos (4U) |
||
| 2934 | #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ |
||
| 2935 | #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ |
||
| 2936 | #define DMA_ISR_TCIF2_Pos (5U) |
||
| 2937 | #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ |
||
| 2938 | #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ |
||
| 2939 | #define DMA_ISR_HTIF2_Pos (6U) |
||
| 2940 | #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ |
||
| 2941 | #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ |
||
| 2942 | #define DMA_ISR_TEIF2_Pos (7U) |
||
| 2943 | #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ |
||
| 2944 | #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ |
||
| 2945 | #define DMA_ISR_GIF3_Pos (8U) |
||
| 2946 | #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ |
||
| 2947 | #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ |
||
| 2948 | #define DMA_ISR_TCIF3_Pos (9U) |
||
| 2949 | #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ |
||
| 2950 | #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ |
||
| 2951 | #define DMA_ISR_HTIF3_Pos (10U) |
||
| 2952 | #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ |
||
| 2953 | #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ |
||
| 2954 | #define DMA_ISR_TEIF3_Pos (11U) |
||
| 2955 | #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ |
||
| 2956 | #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ |
||
| 2957 | #define DMA_ISR_GIF4_Pos (12U) |
||
| 2958 | #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ |
||
| 2959 | #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ |
||
| 2960 | #define DMA_ISR_TCIF4_Pos (13U) |
||
| 2961 | #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ |
||
| 2962 | #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ |
||
| 2963 | #define DMA_ISR_HTIF4_Pos (14U) |
||
| 2964 | #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ |
||
| 2965 | #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ |
||
| 2966 | #define DMA_ISR_TEIF4_Pos (15U) |
||
| 2967 | #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ |
||
| 2968 | #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ |
||
| 2969 | #define DMA_ISR_GIF5_Pos (16U) |
||
| 2970 | #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ |
||
| 2971 | #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ |
||
| 2972 | #define DMA_ISR_TCIF5_Pos (17U) |
||
| 2973 | #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ |
||
| 2974 | #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ |
||
| 2975 | #define DMA_ISR_HTIF5_Pos (18U) |
||
| 2976 | #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ |
||
| 2977 | #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ |
||
| 2978 | #define DMA_ISR_TEIF5_Pos (19U) |
||
| 2979 | #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ |
||
| 2980 | #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ |
||
| 2981 | #define DMA_ISR_GIF6_Pos (20U) |
||
| 2982 | #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ |
||
| 2983 | #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ |
||
| 2984 | #define DMA_ISR_TCIF6_Pos (21U) |
||
| 2985 | #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ |
||
| 2986 | #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ |
||
| 2987 | #define DMA_ISR_HTIF6_Pos (22U) |
||
| 2988 | #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ |
||
| 2989 | #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ |
||
| 2990 | #define DMA_ISR_TEIF6_Pos (23U) |
||
| 2991 | #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ |
||
| 2992 | #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ |
||
| 2993 | #define DMA_ISR_GIF7_Pos (24U) |
||
| 2994 | #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ |
||
| 2995 | #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ |
||
| 2996 | #define DMA_ISR_TCIF7_Pos (25U) |
||
| 2997 | #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ |
||
| 2998 | #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ |
||
| 2999 | #define DMA_ISR_HTIF7_Pos (26U) |
||
| 3000 | #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ |
||
| 3001 | #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ |
||
| 3002 | #define DMA_ISR_TEIF7_Pos (27U) |
||
| 3003 | #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ |
||
| 3004 | #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ |
||
| 3005 | |||
| 3006 | /******************* Bit definition for DMA_IFCR register *******************/ |
||
| 3007 | #define DMA_IFCR_CGIF1_Pos (0U) |
||
| 3008 | #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ |
||
| 3009 | #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ |
||
| 3010 | #define DMA_IFCR_CTCIF1_Pos (1U) |
||
| 3011 | #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ |
||
| 3012 | #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ |
||
| 3013 | #define DMA_IFCR_CHTIF1_Pos (2U) |
||
| 3014 | #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ |
||
| 3015 | #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ |
||
| 3016 | #define DMA_IFCR_CTEIF1_Pos (3U) |
||
| 3017 | #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ |
||
| 3018 | #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ |
||
| 3019 | #define DMA_IFCR_CGIF2_Pos (4U) |
||
| 3020 | #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ |
||
| 3021 | #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ |
||
| 3022 | #define DMA_IFCR_CTCIF2_Pos (5U) |
||
| 3023 | #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ |
||
| 3024 | #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ |
||
| 3025 | #define DMA_IFCR_CHTIF2_Pos (6U) |
||
| 3026 | #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ |
||
| 3027 | #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ |
||
| 3028 | #define DMA_IFCR_CTEIF2_Pos (7U) |
||
| 3029 | #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ |
||
| 3030 | #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ |
||
| 3031 | #define DMA_IFCR_CGIF3_Pos (8U) |
||
| 3032 | #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ |
||
| 3033 | #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ |
||
| 3034 | #define DMA_IFCR_CTCIF3_Pos (9U) |
||
| 3035 | #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ |
||
| 3036 | #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ |
||
| 3037 | #define DMA_IFCR_CHTIF3_Pos (10U) |
||
| 3038 | #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ |
||
| 3039 | #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ |
||
| 3040 | #define DMA_IFCR_CTEIF3_Pos (11U) |
||
| 3041 | #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ |
||
| 3042 | #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ |
||
| 3043 | #define DMA_IFCR_CGIF4_Pos (12U) |
||
| 3044 | #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ |
||
| 3045 | #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ |
||
| 3046 | #define DMA_IFCR_CTCIF4_Pos (13U) |
||
| 3047 | #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ |
||
| 3048 | #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ |
||
| 3049 | #define DMA_IFCR_CHTIF4_Pos (14U) |
||
| 3050 | #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ |
||
| 3051 | #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ |
||
| 3052 | #define DMA_IFCR_CTEIF4_Pos (15U) |
||
| 3053 | #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ |
||
| 3054 | #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ |
||
| 3055 | #define DMA_IFCR_CGIF5_Pos (16U) |
||
| 3056 | #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ |
||
| 3057 | #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ |
||
| 3058 | #define DMA_IFCR_CTCIF5_Pos (17U) |
||
| 3059 | #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ |
||
| 3060 | #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ |
||
| 3061 | #define DMA_IFCR_CHTIF5_Pos (18U) |
||
| 3062 | #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ |
||
| 3063 | #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ |
||
| 3064 | #define DMA_IFCR_CTEIF5_Pos (19U) |
||
| 3065 | #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ |
||
| 3066 | #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ |
||
| 3067 | #define DMA_IFCR_CGIF6_Pos (20U) |
||
| 3068 | #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ |
||
| 3069 | #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ |
||
| 3070 | #define DMA_IFCR_CTCIF6_Pos (21U) |
||
| 3071 | #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ |
||
| 3072 | #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ |
||
| 3073 | #define DMA_IFCR_CHTIF6_Pos (22U) |
||
| 3074 | #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ |
||
| 3075 | #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ |
||
| 3076 | #define DMA_IFCR_CTEIF6_Pos (23U) |
||
| 3077 | #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ |
||
| 3078 | #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ |
||
| 3079 | #define DMA_IFCR_CGIF7_Pos (24U) |
||
| 3080 | #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ |
||
| 3081 | #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ |
||
| 3082 | #define DMA_IFCR_CTCIF7_Pos (25U) |
||
| 3083 | #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ |
||
| 3084 | #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ |
||
| 3085 | #define DMA_IFCR_CHTIF7_Pos (26U) |
||
| 3086 | #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ |
||
| 3087 | #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ |
||
| 3088 | #define DMA_IFCR_CTEIF7_Pos (27U) |
||
| 3089 | #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ |
||
| 3090 | #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ |
||
| 3091 | |||
| 3092 | /******************* Bit definition for DMA_CCR register *******************/ |
||
| 3093 | #define DMA_CCR_EN_Pos (0U) |
||
| 3094 | #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */ |
||
| 3095 | #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ |
||
| 3096 | #define DMA_CCR_TCIE_Pos (1U) |
||
| 3097 | #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ |
||
| 3098 | #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ |
||
| 3099 | #define DMA_CCR_HTIE_Pos (2U) |
||
| 3100 | #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ |
||
| 3101 | #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ |
||
| 3102 | #define DMA_CCR_TEIE_Pos (3U) |
||
| 3103 | #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ |
||
| 3104 | #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ |
||
| 3105 | #define DMA_CCR_DIR_Pos (4U) |
||
| 3106 | #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ |
||
| 3107 | #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ |
||
| 3108 | #define DMA_CCR_CIRC_Pos (5U) |
||
| 3109 | #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ |
||
| 3110 | #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ |
||
| 3111 | #define DMA_CCR_PINC_Pos (6U) |
||
| 3112 | #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ |
||
| 3113 | #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ |
||
| 3114 | #define DMA_CCR_MINC_Pos (7U) |
||
| 3115 | #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ |
||
| 3116 | #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ |
||
| 3117 | |||
| 3118 | #define DMA_CCR_PSIZE_Pos (8U) |
||
| 3119 | #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ |
||
| 3120 | #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ |
||
| 3121 | #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ |
||
| 3122 | #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ |
||
| 3123 | |||
| 3124 | #define DMA_CCR_MSIZE_Pos (10U) |
||
| 3125 | #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ |
||
| 3126 | #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ |
||
| 3127 | #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ |
||
| 3128 | #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ |
||
| 3129 | |||
| 3130 | #define DMA_CCR_PL_Pos (12U) |
||
| 3131 | #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */ |
||
| 3132 | #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */ |
||
| 3133 | #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */ |
||
| 3134 | #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */ |
||
| 3135 | |||
| 3136 | #define DMA_CCR_MEM2MEM_Pos (14U) |
||
| 3137 | #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ |
||
| 3138 | #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ |
||
| 3139 | |||
| 3140 | /****************** Bit definition for DMA_CNDTR register ******************/ |
||
| 3141 | #define DMA_CNDTR_NDT_Pos (0U) |
||
| 3142 | #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ |
||
| 3143 | #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ |
||
| 3144 | |||
| 3145 | /****************** Bit definition for DMA_CPAR register *******************/ |
||
| 3146 | #define DMA_CPAR_PA_Pos (0U) |
||
| 3147 | #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ |
||
| 3148 | #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ |
||
| 3149 | |||
| 3150 | /****************** Bit definition for DMA_CMAR register *******************/ |
||
| 3151 | #define DMA_CMAR_MA_Pos (0U) |
||
| 3152 | #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ |
||
| 3153 | #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ |
||
| 3154 | |||
| 3155 | /******************************************************************************/ |
||
| 3156 | /* */ |
||
| 3157 | /* Analog to Digital Converter (ADC) */ |
||
| 3158 | /* */ |
||
| 3159 | /******************************************************************************/ |
||
| 3160 | |||
| 3161 | /* |
||
| 3162 | * @brief Specific device feature definitions (not present on all devices in the STM32F1 family) |
||
| 3163 | */ |
||
| 3164 | /* Note: No specific macro feature on this device */ |
||
| 3165 | |||
| 3166 | /******************** Bit definition for ADC_SR register ********************/ |
||
| 3167 | #define ADC_SR_AWD_Pos (0U) |
||
| 3168 | #define ADC_SR_AWD_Msk (0x1U << ADC_SR_AWD_Pos) /*!< 0x00000001 */ |
||
| 3169 | #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */ |
||
| 3170 | #define ADC_SR_EOS_Pos (1U) |
||
| 3171 | #define ADC_SR_EOS_Msk (0x1U << ADC_SR_EOS_Pos) /*!< 0x00000002 */ |
||
| 3172 | #define ADC_SR_EOS ADC_SR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ |
||
| 3173 | #define ADC_SR_JEOS_Pos (2U) |
||
| 3174 | #define ADC_SR_JEOS_Msk (0x1U << ADC_SR_JEOS_Pos) /*!< 0x00000004 */ |
||
| 3175 | #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ |
||
| 3176 | #define ADC_SR_JSTRT_Pos (3U) |
||
| 3177 | #define ADC_SR_JSTRT_Msk (0x1U << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ |
||
| 3178 | #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */ |
||
| 3179 | #define ADC_SR_STRT_Pos (4U) |
||
| 3180 | #define ADC_SR_STRT_Msk (0x1U << ADC_SR_STRT_Pos) /*!< 0x00000010 */ |
||
| 3181 | #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */ |
||
| 3182 | |||
| 3183 | /* Legacy defines */ |
||
| 3184 | #define ADC_SR_EOC (ADC_SR_EOS) |
||
| 3185 | #define ADC_SR_JEOC (ADC_SR_JEOS) |
||
| 3186 | |||
| 3187 | /******************* Bit definition for ADC_CR1 register ********************/ |
||
| 3188 | #define ADC_CR1_AWDCH_Pos (0U) |
||
| 3189 | #define ADC_CR1_AWDCH_Msk (0x1FU << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ |
||
| 3190 | #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ |
||
| 3191 | #define ADC_CR1_AWDCH_0 (0x01U << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ |
||
| 3192 | #define ADC_CR1_AWDCH_1 (0x02U << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ |
||
| 3193 | #define ADC_CR1_AWDCH_2 (0x04U << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ |
||
| 3194 | #define ADC_CR1_AWDCH_3 (0x08U << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ |
||
| 3195 | #define ADC_CR1_AWDCH_4 (0x10U << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ |
||
| 3196 | |||
| 3197 | #define ADC_CR1_EOSIE_Pos (5U) |
||
| 3198 | #define ADC_CR1_EOSIE_Msk (0x1U << ADC_CR1_EOSIE_Pos) /*!< 0x00000020 */ |
||
| 3199 | #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ |
||
| 3200 | #define ADC_CR1_AWDIE_Pos (6U) |
||
| 3201 | #define ADC_CR1_AWDIE_Msk (0x1U << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ |
||
| 3202 | #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */ |
||
| 3203 | #define ADC_CR1_JEOSIE_Pos (7U) |
||
| 3204 | #define ADC_CR1_JEOSIE_Msk (0x1U << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */ |
||
| 3205 | #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ |
||
| 3206 | #define ADC_CR1_SCAN_Pos (8U) |
||
| 3207 | #define ADC_CR1_SCAN_Msk (0x1U << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ |
||
| 3208 | #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */ |
||
| 3209 | #define ADC_CR1_AWDSGL_Pos (9U) |
||
| 3210 | #define ADC_CR1_AWDSGL_Msk (0x1U << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ |
||
| 3211 | #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ |
||
| 3212 | #define ADC_CR1_JAUTO_Pos (10U) |
||
| 3213 | #define ADC_CR1_JAUTO_Msk (0x1U << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ |
||
| 3214 | #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ |
||
| 3215 | #define ADC_CR1_DISCEN_Pos (11U) |
||
| 3216 | #define ADC_CR1_DISCEN_Msk (0x1U << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ |
||
| 3217 | #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ |
||
| 3218 | #define ADC_CR1_JDISCEN_Pos (12U) |
||
| 3219 | #define ADC_CR1_JDISCEN_Msk (0x1U << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ |
||
| 3220 | #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */ |
||
| 3221 | |||
| 3222 | #define ADC_CR1_DISCNUM_Pos (13U) |
||
| 3223 | #define ADC_CR1_DISCNUM_Msk (0x7U << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ |
||
| 3224 | #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */ |
||
| 3225 | #define ADC_CR1_DISCNUM_0 (0x1U << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ |
||
| 3226 | #define ADC_CR1_DISCNUM_1 (0x2U << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ |
||
| 3227 | #define ADC_CR1_DISCNUM_2 (0x4U << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ |
||
| 3228 | |||
| 3229 | #define ADC_CR1_JAWDEN_Pos (22U) |
||
| 3230 | #define ADC_CR1_JAWDEN_Msk (0x1U << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ |
||
| 3231 | #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ |
||
| 3232 | #define ADC_CR1_AWDEN_Pos (23U) |
||
| 3233 | #define ADC_CR1_AWDEN_Msk (0x1U << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ |
||
| 3234 | #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ |
||
| 3235 | |||
| 3236 | /* Legacy defines */ |
||
| 3237 | #define ADC_CR1_EOCIE (ADC_CR1_EOSIE) |
||
| 3238 | #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE) |
||
| 3239 | |||
| 3240 | /******************* Bit definition for ADC_CR2 register ********************/ |
||
| 3241 | #define ADC_CR2_ADON_Pos (0U) |
||
| 3242 | #define ADC_CR2_ADON_Msk (0x1U << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ |
||
| 3243 | #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */ |
||
| 3244 | #define ADC_CR2_CONT_Pos (1U) |
||
| 3245 | #define ADC_CR2_CONT_Msk (0x1U << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ |
||
| 3246 | #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */ |
||
| 3247 | #define ADC_CR2_CAL_Pos (2U) |
||
| 3248 | #define ADC_CR2_CAL_Msk (0x1U << ADC_CR2_CAL_Pos) /*!< 0x00000004 */ |
||
| 3249 | #define ADC_CR2_CAL ADC_CR2_CAL_Msk /*!< ADC calibration start */ |
||
| 3250 | #define ADC_CR2_RSTCAL_Pos (3U) |
||
| 3251 | #define ADC_CR2_RSTCAL_Msk (0x1U << ADC_CR2_RSTCAL_Pos) /*!< 0x00000008 */ |
||
| 3252 | #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk /*!< ADC calibration reset */ |
||
| 3253 | #define ADC_CR2_DMA_Pos (8U) |
||
| 3254 | #define ADC_CR2_DMA_Msk (0x1U << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ |
||
| 3255 | #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */ |
||
| 3256 | #define ADC_CR2_ALIGN_Pos (11U) |
||
| 3257 | #define ADC_CR2_ALIGN_Msk (0x1U << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ |
||
| 3258 | #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignement */ |
||
| 3259 | |||
| 3260 | #define ADC_CR2_JEXTSEL_Pos (12U) |
||
| 3261 | #define ADC_CR2_JEXTSEL_Msk (0x7U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00007000 */ |
||
| 3262 | #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */ |
||
| 3263 | #define ADC_CR2_JEXTSEL_0 (0x1U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00001000 */ |
||
| 3264 | #define ADC_CR2_JEXTSEL_1 (0x2U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00002000 */ |
||
| 3265 | #define ADC_CR2_JEXTSEL_2 (0x4U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00004000 */ |
||
| 3266 | |||
| 3267 | #define ADC_CR2_JEXTTRIG_Pos (15U) |
||
| 3268 | #define ADC_CR2_JEXTTRIG_Msk (0x1U << ADC_CR2_JEXTTRIG_Pos) /*!< 0x00008000 */ |
||
| 3269 | #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk /*!< ADC group injected external trigger enable */ |
||
| 3270 | |||
| 3271 | #define ADC_CR2_EXTSEL_Pos (17U) |
||
| 3272 | #define ADC_CR2_EXTSEL_Msk (0x7U << ADC_CR2_EXTSEL_Pos) /*!< 0x000E0000 */ |
||
| 3273 | #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */ |
||
| 3274 | #define ADC_CR2_EXTSEL_0 (0x1U << ADC_CR2_EXTSEL_Pos) /*!< 0x00020000 */ |
||
| 3275 | #define ADC_CR2_EXTSEL_1 (0x2U << ADC_CR2_EXTSEL_Pos) /*!< 0x00040000 */ |
||
| 3276 | #define ADC_CR2_EXTSEL_2 (0x4U << ADC_CR2_EXTSEL_Pos) /*!< 0x00080000 */ |
||
| 3277 | |||
| 3278 | #define ADC_CR2_EXTTRIG_Pos (20U) |
||
| 3279 | #define ADC_CR2_EXTTRIG_Msk (0x1U << ADC_CR2_EXTTRIG_Pos) /*!< 0x00100000 */ |
||
| 3280 | #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk /*!< ADC group regular external trigger enable */ |
||
| 3281 | #define ADC_CR2_JSWSTART_Pos (21U) |
||
| 3282 | #define ADC_CR2_JSWSTART_Msk (0x1U << ADC_CR2_JSWSTART_Pos) /*!< 0x00200000 */ |
||
| 3283 | #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */ |
||
| 3284 | #define ADC_CR2_SWSTART_Pos (22U) |
||
| 3285 | #define ADC_CR2_SWSTART_Msk (0x1U << ADC_CR2_SWSTART_Pos) /*!< 0x00400000 */ |
||
| 3286 | #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */ |
||
| 3287 | #define ADC_CR2_TSVREFE_Pos (23U) |
||
| 3288 | #define ADC_CR2_TSVREFE_Msk (0x1U << ADC_CR2_TSVREFE_Pos) /*!< 0x00800000 */ |
||
| 3289 | #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */ |
||
| 3290 | |||
| 3291 | /****************** Bit definition for ADC_SMPR1 register *******************/ |
||
| 3292 | #define ADC_SMPR1_SMP10_Pos (0U) |
||
| 3293 | #define ADC_SMPR1_SMP10_Msk (0x7U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */ |
||
| 3294 | #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!< ADC channel 10 sampling time selection */ |
||
| 3295 | #define ADC_SMPR1_SMP10_0 (0x1U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */ |
||
| 3296 | #define ADC_SMPR1_SMP10_1 (0x2U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */ |
||
| 3297 | #define ADC_SMPR1_SMP10_2 (0x4U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */ |
||
| 3298 | |||
| 3299 | #define ADC_SMPR1_SMP11_Pos (3U) |
||
| 3300 | #define ADC_SMPR1_SMP11_Msk (0x7U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */ |
||
| 3301 | #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!< ADC channel 11 sampling time selection */ |
||
| 3302 | #define ADC_SMPR1_SMP11_0 (0x1U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */ |
||
| 3303 | #define ADC_SMPR1_SMP11_1 (0x2U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */ |
||
| 3304 | #define ADC_SMPR1_SMP11_2 (0x4U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */ |
||
| 3305 | |||
| 3306 | #define ADC_SMPR1_SMP12_Pos (6U) |
||
| 3307 | #define ADC_SMPR1_SMP12_Msk (0x7U << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */ |
||
| 3308 | #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!< ADC channel 12 sampling time selection */ |
||
| 3309 | #define ADC_SMPR1_SMP12_0 (0x1U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */ |
||
| 3310 | #define ADC_SMPR1_SMP12_1 (0x2U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */ |
||
| 3311 | #define ADC_SMPR1_SMP12_2 (0x4U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */ |
||
| 3312 | |||
| 3313 | #define ADC_SMPR1_SMP13_Pos (9U) |
||
| 3314 | #define ADC_SMPR1_SMP13_Msk (0x7U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */ |
||
| 3315 | #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!< ADC channel 13 sampling time selection */ |
||
| 3316 | #define ADC_SMPR1_SMP13_0 (0x1U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */ |
||
| 3317 | #define ADC_SMPR1_SMP13_1 (0x2U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */ |
||
| 3318 | #define ADC_SMPR1_SMP13_2 (0x4U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */ |
||
| 3319 | |||
| 3320 | #define ADC_SMPR1_SMP14_Pos (12U) |
||
| 3321 | #define ADC_SMPR1_SMP14_Msk (0x7U << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */ |
||
| 3322 | #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!< ADC channel 14 sampling time selection */ |
||
| 3323 | #define ADC_SMPR1_SMP14_0 (0x1U << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */ |
||
| 3324 | #define ADC_SMPR1_SMP14_1 (0x2U << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */ |
||
| 3325 | #define ADC_SMPR1_SMP14_2 (0x4U << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */ |
||
| 3326 | |||
| 3327 | #define ADC_SMPR1_SMP15_Pos (15U) |
||
| 3328 | #define ADC_SMPR1_SMP15_Msk (0x7U << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */ |
||
| 3329 | #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!< ADC channel 15 sampling time selection */ |
||
| 3330 | #define ADC_SMPR1_SMP15_0 (0x1U << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */ |
||
| 3331 | #define ADC_SMPR1_SMP15_1 (0x2U << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */ |
||
| 3332 | #define ADC_SMPR1_SMP15_2 (0x4U << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */ |
||
| 3333 | |||
| 3334 | #define ADC_SMPR1_SMP16_Pos (18U) |
||
| 3335 | #define ADC_SMPR1_SMP16_Msk (0x7U << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */ |
||
| 3336 | #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!< ADC channel 16 sampling time selection */ |
||
| 3337 | #define ADC_SMPR1_SMP16_0 (0x1U << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */ |
||
| 3338 | #define ADC_SMPR1_SMP16_1 (0x2U << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */ |
||
| 3339 | #define ADC_SMPR1_SMP16_2 (0x4U << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */ |
||
| 3340 | |||
| 3341 | #define ADC_SMPR1_SMP17_Pos (21U) |
||
| 3342 | #define ADC_SMPR1_SMP17_Msk (0x7U << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */ |
||
| 3343 | #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!< ADC channel 17 sampling time selection */ |
||
| 3344 | #define ADC_SMPR1_SMP17_0 (0x1U << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */ |
||
| 3345 | #define ADC_SMPR1_SMP17_1 (0x2U << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */ |
||
| 3346 | #define ADC_SMPR1_SMP17_2 (0x4U << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */ |
||
| 3347 | |||
| 3348 | /****************** Bit definition for ADC_SMPR2 register *******************/ |
||
| 3349 | #define ADC_SMPR2_SMP0_Pos (0U) |
||
| 3350 | #define ADC_SMPR2_SMP0_Msk (0x7U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */ |
||
| 3351 | #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!< ADC channel 0 sampling time selection */ |
||
| 3352 | #define ADC_SMPR2_SMP0_0 (0x1U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */ |
||
| 3353 | #define ADC_SMPR2_SMP0_1 (0x2U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */ |
||
| 3354 | #define ADC_SMPR2_SMP0_2 (0x4U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */ |
||
| 3355 | |||
| 3356 | #define ADC_SMPR2_SMP1_Pos (3U) |
||
| 3357 | #define ADC_SMPR2_SMP1_Msk (0x7U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */ |
||
| 3358 | #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!< ADC channel 1 sampling time selection */ |
||
| 3359 | #define ADC_SMPR2_SMP1_0 (0x1U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */ |
||
| 3360 | #define ADC_SMPR2_SMP1_1 (0x2U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */ |
||
| 3361 | #define ADC_SMPR2_SMP1_2 (0x4U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */ |
||
| 3362 | |||
| 3363 | #define ADC_SMPR2_SMP2_Pos (6U) |
||
| 3364 | #define ADC_SMPR2_SMP2_Msk (0x7U << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */ |
||
| 3365 | #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!< ADC channel 2 sampling time selection */ |
||
| 3366 | #define ADC_SMPR2_SMP2_0 (0x1U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */ |
||
| 3367 | #define ADC_SMPR2_SMP2_1 (0x2U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */ |
||
| 3368 | #define ADC_SMPR2_SMP2_2 (0x4U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */ |
||
| 3369 | |||
| 3370 | #define ADC_SMPR2_SMP3_Pos (9U) |
||
| 3371 | #define ADC_SMPR2_SMP3_Msk (0x7U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */ |
||
| 3372 | #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!< ADC channel 3 sampling time selection */ |
||
| 3373 | #define ADC_SMPR2_SMP3_0 (0x1U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */ |
||
| 3374 | #define ADC_SMPR2_SMP3_1 (0x2U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */ |
||
| 3375 | #define ADC_SMPR2_SMP3_2 (0x4U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */ |
||
| 3376 | |||
| 3377 | #define ADC_SMPR2_SMP4_Pos (12U) |
||
| 3378 | #define ADC_SMPR2_SMP4_Msk (0x7U << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */ |
||
| 3379 | #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!< ADC channel 4 sampling time selection */ |
||
| 3380 | #define ADC_SMPR2_SMP4_0 (0x1U << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */ |
||
| 3381 | #define ADC_SMPR2_SMP4_1 (0x2U << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */ |
||
| 3382 | #define ADC_SMPR2_SMP4_2 (0x4U << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */ |
||
| 3383 | |||
| 3384 | #define ADC_SMPR2_SMP5_Pos (15U) |
||
| 3385 | #define ADC_SMPR2_SMP5_Msk (0x7U << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */ |
||
| 3386 | #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!< ADC channel 5 sampling time selection */ |
||
| 3387 | #define ADC_SMPR2_SMP5_0 (0x1U << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */ |
||
| 3388 | #define ADC_SMPR2_SMP5_1 (0x2U << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */ |
||
| 3389 | #define ADC_SMPR2_SMP5_2 (0x4U << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */ |
||
| 3390 | |||
| 3391 | #define ADC_SMPR2_SMP6_Pos (18U) |
||
| 3392 | #define ADC_SMPR2_SMP6_Msk (0x7U << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */ |
||
| 3393 | #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!< ADC channel 6 sampling time selection */ |
||
| 3394 | #define ADC_SMPR2_SMP6_0 (0x1U << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */ |
||
| 3395 | #define ADC_SMPR2_SMP6_1 (0x2U << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */ |
||
| 3396 | #define ADC_SMPR2_SMP6_2 (0x4U << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */ |
||
| 3397 | |||
| 3398 | #define ADC_SMPR2_SMP7_Pos (21U) |
||
| 3399 | #define ADC_SMPR2_SMP7_Msk (0x7U << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */ |
||
| 3400 | #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!< ADC channel 7 sampling time selection */ |
||
| 3401 | #define ADC_SMPR2_SMP7_0 (0x1U << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */ |
||
| 3402 | #define ADC_SMPR2_SMP7_1 (0x2U << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */ |
||
| 3403 | #define ADC_SMPR2_SMP7_2 (0x4U << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */ |
||
| 3404 | |||
| 3405 | #define ADC_SMPR2_SMP8_Pos (24U) |
||
| 3406 | #define ADC_SMPR2_SMP8_Msk (0x7U << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */ |
||
| 3407 | #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!< ADC channel 8 sampling time selection */ |
||
| 3408 | #define ADC_SMPR2_SMP8_0 (0x1U << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */ |
||
| 3409 | #define ADC_SMPR2_SMP8_1 (0x2U << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */ |
||
| 3410 | #define ADC_SMPR2_SMP8_2 (0x4U << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */ |
||
| 3411 | |||
| 3412 | #define ADC_SMPR2_SMP9_Pos (27U) |
||
| 3413 | #define ADC_SMPR2_SMP9_Msk (0x7U << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */ |
||
| 3414 | #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!< ADC channel 9 sampling time selection */ |
||
| 3415 | #define ADC_SMPR2_SMP9_0 (0x1U << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */ |
||
| 3416 | #define ADC_SMPR2_SMP9_1 (0x2U << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */ |
||
| 3417 | #define ADC_SMPR2_SMP9_2 (0x4U << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */ |
||
| 3418 | |||
| 3419 | /****************** Bit definition for ADC_JOFR1 register *******************/ |
||
| 3420 | #define ADC_JOFR1_JOFFSET1_Pos (0U) |
||
| 3421 | #define ADC_JOFR1_JOFFSET1_Msk (0xFFFU << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ |
||
| 3422 | #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */ |
||
| 3423 | |||
| 3424 | /****************** Bit definition for ADC_JOFR2 register *******************/ |
||
| 3425 | #define ADC_JOFR2_JOFFSET2_Pos (0U) |
||
| 3426 | #define ADC_JOFR2_JOFFSET2_Msk (0xFFFU << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ |
||
| 3427 | #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */ |
||
| 3428 | |||
| 3429 | /****************** Bit definition for ADC_JOFR3 register *******************/ |
||
| 3430 | #define ADC_JOFR3_JOFFSET3_Pos (0U) |
||
| 3431 | #define ADC_JOFR3_JOFFSET3_Msk (0xFFFU << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ |
||
| 3432 | #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */ |
||
| 3433 | |||
| 3434 | /****************** Bit definition for ADC_JOFR4 register *******************/ |
||
| 3435 | #define ADC_JOFR4_JOFFSET4_Pos (0U) |
||
| 3436 | #define ADC_JOFR4_JOFFSET4_Msk (0xFFFU << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ |
||
| 3437 | #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */ |
||
| 3438 | |||
| 3439 | /******************* Bit definition for ADC_HTR register ********************/ |
||
| 3440 | #define ADC_HTR_HT_Pos (0U) |
||
| 3441 | #define ADC_HTR_HT_Msk (0xFFFU << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ |
||
| 3442 | #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */ |
||
| 3443 | |||
| 3444 | /******************* Bit definition for ADC_LTR register ********************/ |
||
| 3445 | #define ADC_LTR_LT_Pos (0U) |
||
| 3446 | #define ADC_LTR_LT_Msk (0xFFFU << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ |
||
| 3447 | #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */ |
||
| 3448 | |||
| 3449 | /******************* Bit definition for ADC_SQR1 register *******************/ |
||
| 3450 | #define ADC_SQR1_SQ13_Pos (0U) |
||
| 3451 | #define ADC_SQR1_SQ13_Msk (0x1FU << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */ |
||
| 3452 | #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ |
||
| 3453 | #define ADC_SQR1_SQ13_0 (0x01U << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */ |
||
| 3454 | #define ADC_SQR1_SQ13_1 (0x02U << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */ |
||
| 3455 | #define ADC_SQR1_SQ13_2 (0x04U << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */ |
||
| 3456 | #define ADC_SQR1_SQ13_3 (0x08U << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */ |
||
| 3457 | #define ADC_SQR1_SQ13_4 (0x10U << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */ |
||
| 3458 | |||
| 3459 | #define ADC_SQR1_SQ14_Pos (5U) |
||
| 3460 | #define ADC_SQR1_SQ14_Msk (0x1FU << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */ |
||
| 3461 | #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ |
||
| 3462 | #define ADC_SQR1_SQ14_0 (0x01U << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */ |
||
| 3463 | #define ADC_SQR1_SQ14_1 (0x02U << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */ |
||
| 3464 | #define ADC_SQR1_SQ14_2 (0x04U << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */ |
||
| 3465 | #define ADC_SQR1_SQ14_3 (0x08U << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */ |
||
| 3466 | #define ADC_SQR1_SQ14_4 (0x10U << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */ |
||
| 3467 | |||
| 3468 | #define ADC_SQR1_SQ15_Pos (10U) |
||
| 3469 | #define ADC_SQR1_SQ15_Msk (0x1FU << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */ |
||
| 3470 | #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ |
||
| 3471 | #define ADC_SQR1_SQ15_0 (0x01U << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */ |
||
| 3472 | #define ADC_SQR1_SQ15_1 (0x02U << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */ |
||
| 3473 | #define ADC_SQR1_SQ15_2 (0x04U << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */ |
||
| 3474 | #define ADC_SQR1_SQ15_3 (0x08U << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */ |
||
| 3475 | #define ADC_SQR1_SQ15_4 (0x10U << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */ |
||
| 3476 | |||
| 3477 | #define ADC_SQR1_SQ16_Pos (15U) |
||
| 3478 | #define ADC_SQR1_SQ16_Msk (0x1FU << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */ |
||
| 3479 | #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ |
||
| 3480 | #define ADC_SQR1_SQ16_0 (0x01U << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */ |
||
| 3481 | #define ADC_SQR1_SQ16_1 (0x02U << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */ |
||
| 3482 | #define ADC_SQR1_SQ16_2 (0x04U << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */ |
||
| 3483 | #define ADC_SQR1_SQ16_3 (0x08U << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */ |
||
| 3484 | #define ADC_SQR1_SQ16_4 (0x10U << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */ |
||
| 3485 | |||
| 3486 | #define ADC_SQR1_L_Pos (20U) |
||
| 3487 | #define ADC_SQR1_L_Msk (0xFU << ADC_SQR1_L_Pos) /*!< 0x00F00000 */ |
||
| 3488 | #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ |
||
| 3489 | #define ADC_SQR1_L_0 (0x1U << ADC_SQR1_L_Pos) /*!< 0x00100000 */ |
||
| 3490 | #define ADC_SQR1_L_1 (0x2U << ADC_SQR1_L_Pos) /*!< 0x00200000 */ |
||
| 3491 | #define ADC_SQR1_L_2 (0x4U << ADC_SQR1_L_Pos) /*!< 0x00400000 */ |
||
| 3492 | #define ADC_SQR1_L_3 (0x8U << ADC_SQR1_L_Pos) /*!< 0x00800000 */ |
||
| 3493 | |||
| 3494 | /******************* Bit definition for ADC_SQR2 register *******************/ |
||
| 3495 | #define ADC_SQR2_SQ7_Pos (0U) |
||
| 3496 | #define ADC_SQR2_SQ7_Msk (0x1FU << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */ |
||
| 3497 | #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ |
||
| 3498 | #define ADC_SQR2_SQ7_0 (0x01U << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */ |
||
| 3499 | #define ADC_SQR2_SQ7_1 (0x02U << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */ |
||
| 3500 | #define ADC_SQR2_SQ7_2 (0x04U << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */ |
||
| 3501 | #define ADC_SQR2_SQ7_3 (0x08U << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */ |
||
| 3502 | #define ADC_SQR2_SQ7_4 (0x10U << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */ |
||
| 3503 | |||
| 3504 | #define ADC_SQR2_SQ8_Pos (5U) |
||
| 3505 | #define ADC_SQR2_SQ8_Msk (0x1FU << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */ |
||
| 3506 | #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ |
||
| 3507 | #define ADC_SQR2_SQ8_0 (0x01U << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */ |
||
| 3508 | #define ADC_SQR2_SQ8_1 (0x02U << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */ |
||
| 3509 | #define ADC_SQR2_SQ8_2 (0x04U << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */ |
||
| 3510 | #define ADC_SQR2_SQ8_3 (0x08U << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */ |
||
| 3511 | #define ADC_SQR2_SQ8_4 (0x10U << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */ |
||
| 3512 | |||
| 3513 | #define ADC_SQR2_SQ9_Pos (10U) |
||
| 3514 | #define ADC_SQR2_SQ9_Msk (0x1FU << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */ |
||
| 3515 | #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ |
||
| 3516 | #define ADC_SQR2_SQ9_0 (0x01U << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */ |
||
| 3517 | #define ADC_SQR2_SQ9_1 (0x02U << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */ |
||
| 3518 | #define ADC_SQR2_SQ9_2 (0x04U << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */ |
||
| 3519 | #define ADC_SQR2_SQ9_3 (0x08U << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */ |
||
| 3520 | #define ADC_SQR2_SQ9_4 (0x10U << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */ |
||
| 3521 | |||
| 3522 | #define ADC_SQR2_SQ10_Pos (15U) |
||
| 3523 | #define ADC_SQR2_SQ10_Msk (0x1FU << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */ |
||
| 3524 | #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ |
||
| 3525 | #define ADC_SQR2_SQ10_0 (0x01U << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */ |
||
| 3526 | #define ADC_SQR2_SQ10_1 (0x02U << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */ |
||
| 3527 | #define ADC_SQR2_SQ10_2 (0x04U << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */ |
||
| 3528 | #define ADC_SQR2_SQ10_3 (0x08U << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */ |
||
| 3529 | #define ADC_SQR2_SQ10_4 (0x10U << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */ |
||
| 3530 | |||
| 3531 | #define ADC_SQR2_SQ11_Pos (20U) |
||
| 3532 | #define ADC_SQR2_SQ11_Msk (0x1FU << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */ |
||
| 3533 | #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!< ADC group regular sequencer rank 1 */ |
||
| 3534 | #define ADC_SQR2_SQ11_0 (0x01U << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */ |
||
| 3535 | #define ADC_SQR2_SQ11_1 (0x02U << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */ |
||
| 3536 | #define ADC_SQR2_SQ11_2 (0x04U << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */ |
||
| 3537 | #define ADC_SQR2_SQ11_3 (0x08U << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */ |
||
| 3538 | #define ADC_SQR2_SQ11_4 (0x10U << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */ |
||
| 3539 | |||
| 3540 | #define ADC_SQR2_SQ12_Pos (25U) |
||
| 3541 | #define ADC_SQR2_SQ12_Msk (0x1FU << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */ |
||
| 3542 | #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ |
||
| 3543 | #define ADC_SQR2_SQ12_0 (0x01U << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */ |
||
| 3544 | #define ADC_SQR2_SQ12_1 (0x02U << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */ |
||
| 3545 | #define ADC_SQR2_SQ12_2 (0x04U << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */ |
||
| 3546 | #define ADC_SQR2_SQ12_3 (0x08U << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */ |
||
| 3547 | #define ADC_SQR2_SQ12_4 (0x10U << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */ |
||
| 3548 | |||
| 3549 | /******************* Bit definition for ADC_SQR3 register *******************/ |
||
| 3550 | #define ADC_SQR3_SQ1_Pos (0U) |
||
| 3551 | #define ADC_SQR3_SQ1_Msk (0x1FU << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */ |
||
| 3552 | #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ |
||
| 3553 | #define ADC_SQR3_SQ1_0 (0x01U << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */ |
||
| 3554 | #define ADC_SQR3_SQ1_1 (0x02U << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */ |
||
| 3555 | #define ADC_SQR3_SQ1_2 (0x04U << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */ |
||
| 3556 | #define ADC_SQR3_SQ1_3 (0x08U << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */ |
||
| 3557 | #define ADC_SQR3_SQ1_4 (0x10U << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */ |
||
| 3558 | |||
| 3559 | #define ADC_SQR3_SQ2_Pos (5U) |
||
| 3560 | #define ADC_SQR3_SQ2_Msk (0x1FU << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */ |
||
| 3561 | #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ |
||
| 3562 | #define ADC_SQR3_SQ2_0 (0x01U << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */ |
||
| 3563 | #define ADC_SQR3_SQ2_1 (0x02U << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */ |
||
| 3564 | #define ADC_SQR3_SQ2_2 (0x04U << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */ |
||
| 3565 | #define ADC_SQR3_SQ2_3 (0x08U << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */ |
||
| 3566 | #define ADC_SQR3_SQ2_4 (0x10U << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */ |
||
| 3567 | |||
| 3568 | #define ADC_SQR3_SQ3_Pos (10U) |
||
| 3569 | #define ADC_SQR3_SQ3_Msk (0x1FU << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */ |
||
| 3570 | #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ |
||
| 3571 | #define ADC_SQR3_SQ3_0 (0x01U << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */ |
||
| 3572 | #define ADC_SQR3_SQ3_1 (0x02U << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */ |
||
| 3573 | #define ADC_SQR3_SQ3_2 (0x04U << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */ |
||
| 3574 | #define ADC_SQR3_SQ3_3 (0x08U << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */ |
||
| 3575 | #define ADC_SQR3_SQ3_4 (0x10U << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */ |
||
| 3576 | |||
| 3577 | #define ADC_SQR3_SQ4_Pos (15U) |
||
| 3578 | #define ADC_SQR3_SQ4_Msk (0x1FU << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */ |
||
| 3579 | #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ |
||
| 3580 | #define ADC_SQR3_SQ4_0 (0x01U << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */ |
||
| 3581 | #define ADC_SQR3_SQ4_1 (0x02U << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */ |
||
| 3582 | #define ADC_SQR3_SQ4_2 (0x04U << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */ |
||
| 3583 | #define ADC_SQR3_SQ4_3 (0x08U << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */ |
||
| 3584 | #define ADC_SQR3_SQ4_4 (0x10U << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */ |
||
| 3585 | |||
| 3586 | #define ADC_SQR3_SQ5_Pos (20U) |
||
| 3587 | #define ADC_SQR3_SQ5_Msk (0x1FU << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */ |
||
| 3588 | #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ |
||
| 3589 | #define ADC_SQR3_SQ5_0 (0x01U << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */ |
||
| 3590 | #define ADC_SQR3_SQ5_1 (0x02U << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */ |
||
| 3591 | #define ADC_SQR3_SQ5_2 (0x04U << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */ |
||
| 3592 | #define ADC_SQR3_SQ5_3 (0x08U << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */ |
||
| 3593 | #define ADC_SQR3_SQ5_4 (0x10U << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */ |
||
| 3594 | |||
| 3595 | #define ADC_SQR3_SQ6_Pos (25U) |
||
| 3596 | #define ADC_SQR3_SQ6_Msk (0x1FU << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */ |
||
| 3597 | #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ |
||
| 3598 | #define ADC_SQR3_SQ6_0 (0x01U << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */ |
||
| 3599 | #define ADC_SQR3_SQ6_1 (0x02U << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */ |
||
| 3600 | #define ADC_SQR3_SQ6_2 (0x04U << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */ |
||
| 3601 | #define ADC_SQR3_SQ6_3 (0x08U << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */ |
||
| 3602 | #define ADC_SQR3_SQ6_4 (0x10U << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */ |
||
| 3603 | |||
| 3604 | /******************* Bit definition for ADC_JSQR register *******************/ |
||
| 3605 | #define ADC_JSQR_JSQ1_Pos (0U) |
||
| 3606 | #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ |
||
| 3607 | #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ |
||
| 3608 | #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ |
||
| 3609 | #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ |
||
| 3610 | #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ |
||
| 3611 | #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ |
||
| 3612 | #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ |
||
| 3613 | |||
| 3614 | #define ADC_JSQR_JSQ2_Pos (5U) |
||
| 3615 | #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ |
||
| 3616 | #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ |
||
| 3617 | #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ |
||
| 3618 | #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ |
||
| 3619 | #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ |
||
| 3620 | #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ |
||
| 3621 | #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ |
||
| 3622 | |||
| 3623 | #define ADC_JSQR_JSQ3_Pos (10U) |
||
| 3624 | #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ |
||
| 3625 | #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ |
||
| 3626 | #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ |
||
| 3627 | #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ |
||
| 3628 | #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ |
||
| 3629 | #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ |
||
| 3630 | #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ |
||
| 3631 | |||
| 3632 | #define ADC_JSQR_JSQ4_Pos (15U) |
||
| 3633 | #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ |
||
| 3634 | #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ |
||
| 3635 | #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ |
||
| 3636 | #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ |
||
| 3637 | #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ |
||
| 3638 | #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ |
||
| 3639 | #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ |
||
| 3640 | |||
| 3641 | #define ADC_JSQR_JL_Pos (20U) |
||
| 3642 | #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ |
||
| 3643 | #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ |
||
| 3644 | #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ |
||
| 3645 | #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ |
||
| 3646 | |||
| 3647 | /******************* Bit definition for ADC_JDR1 register *******************/ |
||
| 3648 | #define ADC_JDR1_JDATA_Pos (0U) |
||
| 3649 | #define ADC_JDR1_JDATA_Msk (0xFFFFU << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ |
||
| 3650 | #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ |
||
| 3651 | |||
| 3652 | /******************* Bit definition for ADC_JDR2 register *******************/ |
||
| 3653 | #define ADC_JDR2_JDATA_Pos (0U) |
||
| 3654 | #define ADC_JDR2_JDATA_Msk (0xFFFFU << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ |
||
| 3655 | #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ |
||
| 3656 | |||
| 3657 | /******************* Bit definition for ADC_JDR3 register *******************/ |
||
| 3658 | #define ADC_JDR3_JDATA_Pos (0U) |
||
| 3659 | #define ADC_JDR3_JDATA_Msk (0xFFFFU << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ |
||
| 3660 | #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ |
||
| 3661 | |||
| 3662 | /******************* Bit definition for ADC_JDR4 register *******************/ |
||
| 3663 | #define ADC_JDR4_JDATA_Pos (0U) |
||
| 3664 | #define ADC_JDR4_JDATA_Msk (0xFFFFU << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ |
||
| 3665 | #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ |
||
| 3666 | |||
| 3667 | /******************** Bit definition for ADC_DR register ********************/ |
||
| 3668 | #define ADC_DR_DATA_Pos (0U) |
||
| 3669 | #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ |
||
| 3670 | #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ |
||
| 3671 | |||
| 3672 | |||
| 3673 | /*****************************************************************************/ |
||
| 3674 | /* */ |
||
| 3675 | /* Timers (TIM) */ |
||
| 3676 | /* */ |
||
| 3677 | /*****************************************************************************/ |
||
| 3678 | /******************* Bit definition for TIM_CR1 register *******************/ |
||
| 3679 | #define TIM_CR1_CEN_Pos (0U) |
||
| 3680 | #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ |
||
| 3681 | #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ |
||
| 3682 | #define TIM_CR1_UDIS_Pos (1U) |
||
| 3683 | #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ |
||
| 3684 | #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ |
||
| 3685 | #define TIM_CR1_URS_Pos (2U) |
||
| 3686 | #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */ |
||
| 3687 | #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ |
||
| 3688 | #define TIM_CR1_OPM_Pos (3U) |
||
| 3689 | #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ |
||
| 3690 | #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ |
||
| 3691 | #define TIM_CR1_DIR_Pos (4U) |
||
| 3692 | #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ |
||
| 3693 | #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ |
||
| 3694 | |||
| 3695 | #define TIM_CR1_CMS_Pos (5U) |
||
| 3696 | #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ |
||
| 3697 | #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
||
| 3698 | #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ |
||
| 3699 | #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ |
||
| 3700 | |||
| 3701 | #define TIM_CR1_ARPE_Pos (7U) |
||
| 3702 | #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ |
||
| 3703 | #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ |
||
| 3704 | |||
| 3705 | #define TIM_CR1_CKD_Pos (8U) |
||
| 3706 | #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ |
||
| 3707 | #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ |
||
| 3708 | #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ |
||
| 3709 | #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ |
||
| 3710 | |||
| 3711 | /******************* Bit definition for TIM_CR2 register *******************/ |
||
| 3712 | #define TIM_CR2_CCPC_Pos (0U) |
||
| 3713 | #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ |
||
| 3714 | #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ |
||
| 3715 | #define TIM_CR2_CCUS_Pos (2U) |
||
| 3716 | #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ |
||
| 3717 | #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ |
||
| 3718 | #define TIM_CR2_CCDS_Pos (3U) |
||
| 3719 | #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ |
||
| 3720 | #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ |
||
| 3721 | |||
| 3722 | #define TIM_CR2_MMS_Pos (4U) |
||
| 3723 | #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ |
||
| 3724 | #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ |
||
| 3725 | #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ |
||
| 3726 | #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ |
||
| 3727 | #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ |
||
| 3728 | |||
| 3729 | #define TIM_CR2_TI1S_Pos (7U) |
||
| 3730 | #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ |
||
| 3731 | #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ |
||
| 3732 | #define TIM_CR2_OIS1_Pos (8U) |
||
| 3733 | #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ |
||
| 3734 | #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ |
||
| 3735 | #define TIM_CR2_OIS1N_Pos (9U) |
||
| 3736 | #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ |
||
| 3737 | #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ |
||
| 3738 | #define TIM_CR2_OIS2_Pos (10U) |
||
| 3739 | #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ |
||
| 3740 | #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ |
||
| 3741 | #define TIM_CR2_OIS2N_Pos (11U) |
||
| 3742 | #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ |
||
| 3743 | #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ |
||
| 3744 | #define TIM_CR2_OIS3_Pos (12U) |
||
| 3745 | #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ |
||
| 3746 | #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ |
||
| 3747 | #define TIM_CR2_OIS3N_Pos (13U) |
||
| 3748 | #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ |
||
| 3749 | #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ |
||
| 3750 | #define TIM_CR2_OIS4_Pos (14U) |
||
| 3751 | #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ |
||
| 3752 | #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ |
||
| 3753 | |||
| 3754 | /******************* Bit definition for TIM_SMCR register ******************/ |
||
| 3755 | #define TIM_SMCR_SMS_Pos (0U) |
||
| 3756 | #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ |
||
| 3757 | #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ |
||
| 3758 | #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ |
||
| 3759 | #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ |
||
| 3760 | #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ |
||
| 3761 | |||
| 3762 | #define TIM_SMCR_TS_Pos (4U) |
||
| 3763 | #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ |
||
| 3764 | #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ |
||
| 3765 | #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ |
||
| 3766 | #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ |
||
| 3767 | #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ |
||
| 3768 | |||
| 3769 | #define TIM_SMCR_MSM_Pos (7U) |
||
| 3770 | #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ |
||
| 3771 | #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ |
||
| 3772 | |||
| 3773 | #define TIM_SMCR_ETF_Pos (8U) |
||
| 3774 | #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ |
||
| 3775 | #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ |
||
| 3776 | #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ |
||
| 3777 | #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ |
||
| 3778 | #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ |
||
| 3779 | #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ |
||
| 3780 | |||
| 3781 | #define TIM_SMCR_ETPS_Pos (12U) |
||
| 3782 | #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ |
||
| 3783 | #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ |
||
| 3784 | #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ |
||
| 3785 | #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ |
||
| 3786 | |||
| 3787 | #define TIM_SMCR_ECE_Pos (14U) |
||
| 3788 | #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ |
||
| 3789 | #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ |
||
| 3790 | #define TIM_SMCR_ETP_Pos (15U) |
||
| 3791 | #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ |
||
| 3792 | #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ |
||
| 3793 | |||
| 3794 | /******************* Bit definition for TIM_DIER register ******************/ |
||
| 3795 | #define TIM_DIER_UIE_Pos (0U) |
||
| 3796 | #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ |
||
| 3797 | #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ |
||
| 3798 | #define TIM_DIER_CC1IE_Pos (1U) |
||
| 3799 | #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ |
||
| 3800 | #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ |
||
| 3801 | #define TIM_DIER_CC2IE_Pos (2U) |
||
| 3802 | #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ |
||
| 3803 | #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ |
||
| 3804 | #define TIM_DIER_CC3IE_Pos (3U) |
||
| 3805 | #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ |
||
| 3806 | #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ |
||
| 3807 | #define TIM_DIER_CC4IE_Pos (4U) |
||
| 3808 | #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ |
||
| 3809 | #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ |
||
| 3810 | #define TIM_DIER_COMIE_Pos (5U) |
||
| 3811 | #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ |
||
| 3812 | #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ |
||
| 3813 | #define TIM_DIER_TIE_Pos (6U) |
||
| 3814 | #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ |
||
| 3815 | #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ |
||
| 3816 | #define TIM_DIER_BIE_Pos (7U) |
||
| 3817 | #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ |
||
| 3818 | #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ |
||
| 3819 | #define TIM_DIER_UDE_Pos (8U) |
||
| 3820 | #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ |
||
| 3821 | #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ |
||
| 3822 | #define TIM_DIER_CC1DE_Pos (9U) |
||
| 3823 | #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ |
||
| 3824 | #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ |
||
| 3825 | #define TIM_DIER_CC2DE_Pos (10U) |
||
| 3826 | #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ |
||
| 3827 | #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ |
||
| 3828 | #define TIM_DIER_CC3DE_Pos (11U) |
||
| 3829 | #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ |
||
| 3830 | #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ |
||
| 3831 | #define TIM_DIER_CC4DE_Pos (12U) |
||
| 3832 | #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ |
||
| 3833 | #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ |
||
| 3834 | #define TIM_DIER_COMDE_Pos (13U) |
||
| 3835 | #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ |
||
| 3836 | #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ |
||
| 3837 | #define TIM_DIER_TDE_Pos (14U) |
||
| 3838 | #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ |
||
| 3839 | #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ |
||
| 3840 | |||
| 3841 | /******************** Bit definition for TIM_SR register *******************/ |
||
| 3842 | #define TIM_SR_UIF_Pos (0U) |
||
| 3843 | #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */ |
||
| 3844 | #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ |
||
| 3845 | #define TIM_SR_CC1IF_Pos (1U) |
||
| 3846 | #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ |
||
| 3847 | #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ |
||
| 3848 | #define TIM_SR_CC2IF_Pos (2U) |
||
| 3849 | #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ |
||
| 3850 | #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ |
||
| 3851 | #define TIM_SR_CC3IF_Pos (3U) |
||
| 3852 | #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ |
||
| 3853 | #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ |
||
| 3854 | #define TIM_SR_CC4IF_Pos (4U) |
||
| 3855 | #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ |
||
| 3856 | #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ |
||
| 3857 | #define TIM_SR_COMIF_Pos (5U) |
||
| 3858 | #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ |
||
| 3859 | #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ |
||
| 3860 | #define TIM_SR_TIF_Pos (6U) |
||
| 3861 | #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */ |
||
| 3862 | #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ |
||
| 3863 | #define TIM_SR_BIF_Pos (7U) |
||
| 3864 | #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */ |
||
| 3865 | #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ |
||
| 3866 | #define TIM_SR_CC1OF_Pos (9U) |
||
| 3867 | #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ |
||
| 3868 | #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ |
||
| 3869 | #define TIM_SR_CC2OF_Pos (10U) |
||
| 3870 | #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ |
||
| 3871 | #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ |
||
| 3872 | #define TIM_SR_CC3OF_Pos (11U) |
||
| 3873 | #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ |
||
| 3874 | #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ |
||
| 3875 | #define TIM_SR_CC4OF_Pos (12U) |
||
| 3876 | #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ |
||
| 3877 | #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ |
||
| 3878 | |||
| 3879 | /******************* Bit definition for TIM_EGR register *******************/ |
||
| 3880 | #define TIM_EGR_UG_Pos (0U) |
||
| 3881 | #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */ |
||
| 3882 | #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ |
||
| 3883 | #define TIM_EGR_CC1G_Pos (1U) |
||
| 3884 | #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ |
||
| 3885 | #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ |
||
| 3886 | #define TIM_EGR_CC2G_Pos (2U) |
||
| 3887 | #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ |
||
| 3888 | #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ |
||
| 3889 | #define TIM_EGR_CC3G_Pos (3U) |
||
| 3890 | #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ |
||
| 3891 | #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ |
||
| 3892 | #define TIM_EGR_CC4G_Pos (4U) |
||
| 3893 | #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ |
||
| 3894 | #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ |
||
| 3895 | #define TIM_EGR_COMG_Pos (5U) |
||
| 3896 | #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ |
||
| 3897 | #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ |
||
| 3898 | #define TIM_EGR_TG_Pos (6U) |
||
| 3899 | #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */ |
||
| 3900 | #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ |
||
| 3901 | #define TIM_EGR_BG_Pos (7U) |
||
| 3902 | #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */ |
||
| 3903 | #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ |
||
| 3904 | |||
| 3905 | /****************** Bit definition for TIM_CCMR1 register ******************/ |
||
| 3906 | #define TIM_CCMR1_CC1S_Pos (0U) |
||
| 3907 | #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ |
||
| 3908 | #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
||
| 3909 | #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ |
||
| 3910 | #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ |
||
| 3911 | |||
| 3912 | #define TIM_CCMR1_OC1FE_Pos (2U) |
||
| 3913 | #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ |
||
| 3914 | #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ |
||
| 3915 | #define TIM_CCMR1_OC1PE_Pos (3U) |
||
| 3916 | #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ |
||
| 3917 | #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ |
||
| 3918 | |||
| 3919 | #define TIM_CCMR1_OC1M_Pos (4U) |
||
| 3920 | #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ |
||
| 3921 | #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
||
| 3922 | #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ |
||
| 3923 | #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ |
||
| 3924 | #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ |
||
| 3925 | |||
| 3926 | #define TIM_CCMR1_OC1CE_Pos (7U) |
||
| 3927 | #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ |
||
| 3928 | #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ |
||
| 3929 | |||
| 3930 | #define TIM_CCMR1_CC2S_Pos (8U) |
||
| 3931 | #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ |
||
| 3932 | #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
||
| 3933 | #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ |
||
| 3934 | #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ |
||
| 3935 | |||
| 3936 | #define TIM_CCMR1_OC2FE_Pos (10U) |
||
| 3937 | #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ |
||
| 3938 | #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ |
||
| 3939 | #define TIM_CCMR1_OC2PE_Pos (11U) |
||
| 3940 | #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ |
||
| 3941 | #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ |
||
| 3942 | |||
| 3943 | #define TIM_CCMR1_OC2M_Pos (12U) |
||
| 3944 | #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ |
||
| 3945 | #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
||
| 3946 | #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ |
||
| 3947 | #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ |
||
| 3948 | #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ |
||
| 3949 | |||
| 3950 | #define TIM_CCMR1_OC2CE_Pos (15U) |
||
| 3951 | #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ |
||
| 3952 | #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ |
||
| 3953 | |||
| 3954 | /*---------------------------------------------------------------------------*/ |
||
| 3955 | |||
| 3956 | #define TIM_CCMR1_IC1PSC_Pos (2U) |
||
| 3957 | #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ |
||
| 3958 | #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
||
| 3959 | #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ |
||
| 3960 | #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ |
||
| 3961 | |||
| 3962 | #define TIM_CCMR1_IC1F_Pos (4U) |
||
| 3963 | #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ |
||
| 3964 | #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
||
| 3965 | #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ |
||
| 3966 | #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ |
||
| 3967 | #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ |
||
| 3968 | #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ |
||
| 3969 | |||
| 3970 | #define TIM_CCMR1_IC2PSC_Pos (10U) |
||
| 3971 | #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ |
||
| 3972 | #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
||
| 3973 | #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ |
||
| 3974 | #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ |
||
| 3975 | |||
| 3976 | #define TIM_CCMR1_IC2F_Pos (12U) |
||
| 3977 | #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ |
||
| 3978 | #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
||
| 3979 | #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ |
||
| 3980 | #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ |
||
| 3981 | #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ |
||
| 3982 | #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ |
||
| 3983 | |||
| 3984 | /****************** Bit definition for TIM_CCMR2 register ******************/ |
||
| 3985 | #define TIM_CCMR2_CC3S_Pos (0U) |
||
| 3986 | #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ |
||
| 3987 | #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
||
| 3988 | #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ |
||
| 3989 | #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ |
||
| 3990 | |||
| 3991 | #define TIM_CCMR2_OC3FE_Pos (2U) |
||
| 3992 | #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ |
||
| 3993 | #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ |
||
| 3994 | #define TIM_CCMR2_OC3PE_Pos (3U) |
||
| 3995 | #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ |
||
| 3996 | #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ |
||
| 3997 | |||
| 3998 | #define TIM_CCMR2_OC3M_Pos (4U) |
||
| 3999 | #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ |
||
| 4000 | #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
||
| 4001 | #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ |
||
| 4002 | #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ |
||
| 4003 | #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ |
||
| 4004 | |||
| 4005 | #define TIM_CCMR2_OC3CE_Pos (7U) |
||
| 4006 | #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ |
||
| 4007 | #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ |
||
| 4008 | |||
| 4009 | #define TIM_CCMR2_CC4S_Pos (8U) |
||
| 4010 | #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ |
||
| 4011 | #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
||
| 4012 | #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ |
||
| 4013 | #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ |
||
| 4014 | |||
| 4015 | #define TIM_CCMR2_OC4FE_Pos (10U) |
||
| 4016 | #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ |
||
| 4017 | #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ |
||
| 4018 | #define TIM_CCMR2_OC4PE_Pos (11U) |
||
| 4019 | #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ |
||
| 4020 | #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ |
||
| 4021 | |||
| 4022 | #define TIM_CCMR2_OC4M_Pos (12U) |
||
| 4023 | #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ |
||
| 4024 | #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
||
| 4025 | #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ |
||
| 4026 | #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ |
||
| 4027 | #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ |
||
| 4028 | |||
| 4029 | #define TIM_CCMR2_OC4CE_Pos (15U) |
||
| 4030 | #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ |
||
| 4031 | #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ |
||
| 4032 | |||
| 4033 | /*---------------------------------------------------------------------------*/ |
||
| 4034 | |||
| 4035 | #define TIM_CCMR2_IC3PSC_Pos (2U) |
||
| 4036 | #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ |
||
| 4037 | #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
||
| 4038 | #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ |
||
| 4039 | #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ |
||
| 4040 | |||
| 4041 | #define TIM_CCMR2_IC3F_Pos (4U) |
||
| 4042 | #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ |
||
| 4043 | #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
||
| 4044 | #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ |
||
| 4045 | #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ |
||
| 4046 | #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ |
||
| 4047 | #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ |
||
| 4048 | |||
| 4049 | #define TIM_CCMR2_IC4PSC_Pos (10U) |
||
| 4050 | #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ |
||
| 4051 | #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
||
| 4052 | #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ |
||
| 4053 | #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ |
||
| 4054 | |||
| 4055 | #define TIM_CCMR2_IC4F_Pos (12U) |
||
| 4056 | #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ |
||
| 4057 | #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
||
| 4058 | #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ |
||
| 4059 | #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ |
||
| 4060 | #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ |
||
| 4061 | #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ |
||
| 4062 | |||
| 4063 | /******************* Bit definition for TIM_CCER register ******************/ |
||
| 4064 | #define TIM_CCER_CC1E_Pos (0U) |
||
| 4065 | #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ |
||
| 4066 | #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ |
||
| 4067 | #define TIM_CCER_CC1P_Pos (1U) |
||
| 4068 | #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ |
||
| 4069 | #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ |
||
| 4070 | #define TIM_CCER_CC1NE_Pos (2U) |
||
| 4071 | #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ |
||
| 4072 | #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ |
||
| 4073 | #define TIM_CCER_CC1NP_Pos (3U) |
||
| 4074 | #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ |
||
| 4075 | #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ |
||
| 4076 | #define TIM_CCER_CC2E_Pos (4U) |
||
| 4077 | #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ |
||
| 4078 | #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ |
||
| 4079 | #define TIM_CCER_CC2P_Pos (5U) |
||
| 4080 | #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ |
||
| 4081 | #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ |
||
| 4082 | #define TIM_CCER_CC2NE_Pos (6U) |
||
| 4083 | #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ |
||
| 4084 | #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ |
||
| 4085 | #define TIM_CCER_CC2NP_Pos (7U) |
||
| 4086 | #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ |
||
| 4087 | #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ |
||
| 4088 | #define TIM_CCER_CC3E_Pos (8U) |
||
| 4089 | #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ |
||
| 4090 | #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ |
||
| 4091 | #define TIM_CCER_CC3P_Pos (9U) |
||
| 4092 | #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ |
||
| 4093 | #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ |
||
| 4094 | #define TIM_CCER_CC3NE_Pos (10U) |
||
| 4095 | #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ |
||
| 4096 | #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ |
||
| 4097 | #define TIM_CCER_CC3NP_Pos (11U) |
||
| 4098 | #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ |
||
| 4099 | #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ |
||
| 4100 | #define TIM_CCER_CC4E_Pos (12U) |
||
| 4101 | #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ |
||
| 4102 | #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ |
||
| 4103 | #define TIM_CCER_CC4P_Pos (13U) |
||
| 4104 | #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ |
||
| 4105 | #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ |
||
| 4106 | |||
| 4107 | /******************* Bit definition for TIM_CNT register *******************/ |
||
| 4108 | #define TIM_CNT_CNT_Pos (0U) |
||
| 4109 | #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ |
||
| 4110 | #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ |
||
| 4111 | |||
| 4112 | /******************* Bit definition for TIM_PSC register *******************/ |
||
| 4113 | #define TIM_PSC_PSC_Pos (0U) |
||
| 4114 | #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ |
||
| 4115 | #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ |
||
| 4116 | |||
| 4117 | /******************* Bit definition for TIM_ARR register *******************/ |
||
| 4118 | #define TIM_ARR_ARR_Pos (0U) |
||
| 4119 | #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ |
||
| 4120 | #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ |
||
| 4121 | |||
| 4122 | /******************* Bit definition for TIM_RCR register *******************/ |
||
| 4123 | #define TIM_RCR_REP_Pos (0U) |
||
| 4124 | #define TIM_RCR_REP_Msk (0xFFU << TIM_RCR_REP_Pos) /*!< 0x000000FF */ |
||
| 4125 | #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ |
||
| 4126 | |||
| 4127 | /******************* Bit definition for TIM_CCR1 register ******************/ |
||
| 4128 | #define TIM_CCR1_CCR1_Pos (0U) |
||
| 4129 | #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ |
||
| 4130 | #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ |
||
| 4131 | |||
| 4132 | /******************* Bit definition for TIM_CCR2 register ******************/ |
||
| 4133 | #define TIM_CCR2_CCR2_Pos (0U) |
||
| 4134 | #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ |
||
| 4135 | #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ |
||
| 4136 | |||
| 4137 | /******************* Bit definition for TIM_CCR3 register ******************/ |
||
| 4138 | #define TIM_CCR3_CCR3_Pos (0U) |
||
| 4139 | #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ |
||
| 4140 | #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ |
||
| 4141 | |||
| 4142 | /******************* Bit definition for TIM_CCR4 register ******************/ |
||
| 4143 | #define TIM_CCR4_CCR4_Pos (0U) |
||
| 4144 | #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ |
||
| 4145 | #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ |
||
| 4146 | |||
| 4147 | /******************* Bit definition for TIM_BDTR register ******************/ |
||
| 4148 | #define TIM_BDTR_DTG_Pos (0U) |
||
| 4149 | #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ |
||
| 4150 | #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ |
||
| 4151 | #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ |
||
| 4152 | #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ |
||
| 4153 | #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ |
||
| 4154 | #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ |
||
| 4155 | #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ |
||
| 4156 | #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ |
||
| 4157 | #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ |
||
| 4158 | #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ |
||
| 4159 | |||
| 4160 | #define TIM_BDTR_LOCK_Pos (8U) |
||
| 4161 | #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ |
||
| 4162 | #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ |
||
| 4163 | #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ |
||
| 4164 | #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ |
||
| 4165 | |||
| 4166 | #define TIM_BDTR_OSSI_Pos (10U) |
||
| 4167 | #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ |
||
| 4168 | #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ |
||
| 4169 | #define TIM_BDTR_OSSR_Pos (11U) |
||
| 4170 | #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ |
||
| 4171 | #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ |
||
| 4172 | #define TIM_BDTR_BKE_Pos (12U) |
||
| 4173 | #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ |
||
| 4174 | #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */ |
||
| 4175 | #define TIM_BDTR_BKP_Pos (13U) |
||
| 4176 | #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ |
||
| 4177 | #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */ |
||
| 4178 | #define TIM_BDTR_AOE_Pos (14U) |
||
| 4179 | #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ |
||
| 4180 | #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ |
||
| 4181 | #define TIM_BDTR_MOE_Pos (15U) |
||
| 4182 | #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ |
||
| 4183 | #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ |
||
| 4184 | |||
| 4185 | /******************* Bit definition for TIM_DCR register *******************/ |
||
| 4186 | #define TIM_DCR_DBA_Pos (0U) |
||
| 4187 | #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ |
||
| 4188 | #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ |
||
| 4189 | #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ |
||
| 4190 | #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ |
||
| 4191 | #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ |
||
| 4192 | #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ |
||
| 4193 | #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ |
||
| 4194 | |||
| 4195 | #define TIM_DCR_DBL_Pos (8U) |
||
| 4196 | #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ |
||
| 4197 | #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ |
||
| 4198 | #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ |
||
| 4199 | #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ |
||
| 4200 | #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ |
||
| 4201 | #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ |
||
| 4202 | #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ |
||
| 4203 | |||
| 4204 | /******************* Bit definition for TIM_DMAR register ******************/ |
||
| 4205 | #define TIM_DMAR_DMAB_Pos (0U) |
||
| 4206 | #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ |
||
| 4207 | #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ |
||
| 4208 | |||
| 4209 | /******************************************************************************/ |
||
| 4210 | /* */ |
||
| 4211 | /* Real-Time Clock */ |
||
| 4212 | /* */ |
||
| 4213 | /******************************************************************************/ |
||
| 4214 | |||
| 4215 | /******************* Bit definition for RTC_CRH register ********************/ |
||
| 4216 | #define RTC_CRH_SECIE_Pos (0U) |
||
| 4217 | #define RTC_CRH_SECIE_Msk (0x1U << RTC_CRH_SECIE_Pos) /*!< 0x00000001 */ |
||
| 4218 | #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk /*!< Second Interrupt Enable */ |
||
| 4219 | #define RTC_CRH_ALRIE_Pos (1U) |
||
| 4220 | #define RTC_CRH_ALRIE_Msk (0x1U << RTC_CRH_ALRIE_Pos) /*!< 0x00000002 */ |
||
| 4221 | #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk /*!< Alarm Interrupt Enable */ |
||
| 4222 | #define RTC_CRH_OWIE_Pos (2U) |
||
| 4223 | #define RTC_CRH_OWIE_Msk (0x1U << RTC_CRH_OWIE_Pos) /*!< 0x00000004 */ |
||
| 4224 | #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk /*!< OverfloW Interrupt Enable */ |
||
| 4225 | |||
| 4226 | /******************* Bit definition for RTC_CRL register ********************/ |
||
| 4227 | #define RTC_CRL_SECF_Pos (0U) |
||
| 4228 | #define RTC_CRL_SECF_Msk (0x1U << RTC_CRL_SECF_Pos) /*!< 0x00000001 */ |
||
| 4229 | #define RTC_CRL_SECF RTC_CRL_SECF_Msk /*!< Second Flag */ |
||
| 4230 | #define RTC_CRL_ALRF_Pos (1U) |
||
| 4231 | #define RTC_CRL_ALRF_Msk (0x1U << RTC_CRL_ALRF_Pos) /*!< 0x00000002 */ |
||
| 4232 | #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk /*!< Alarm Flag */ |
||
| 4233 | #define RTC_CRL_OWF_Pos (2U) |
||
| 4234 | #define RTC_CRL_OWF_Msk (0x1U << RTC_CRL_OWF_Pos) /*!< 0x00000004 */ |
||
| 4235 | #define RTC_CRL_OWF RTC_CRL_OWF_Msk /*!< OverfloW Flag */ |
||
| 4236 | #define RTC_CRL_RSF_Pos (3U) |
||
| 4237 | #define RTC_CRL_RSF_Msk (0x1U << RTC_CRL_RSF_Pos) /*!< 0x00000008 */ |
||
| 4238 | #define RTC_CRL_RSF RTC_CRL_RSF_Msk /*!< Registers Synchronized Flag */ |
||
| 4239 | #define RTC_CRL_CNF_Pos (4U) |
||
| 4240 | #define RTC_CRL_CNF_Msk (0x1U << RTC_CRL_CNF_Pos) /*!< 0x00000010 */ |
||
| 4241 | #define RTC_CRL_CNF RTC_CRL_CNF_Msk /*!< Configuration Flag */ |
||
| 4242 | #define RTC_CRL_RTOFF_Pos (5U) |
||
| 4243 | #define RTC_CRL_RTOFF_Msk (0x1U << RTC_CRL_RTOFF_Pos) /*!< 0x00000020 */ |
||
| 4244 | #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk /*!< RTC operation OFF */ |
||
| 4245 | |||
| 4246 | /******************* Bit definition for RTC_PRLH register *******************/ |
||
| 4247 | #define RTC_PRLH_PRL_Pos (0U) |
||
| 4248 | #define RTC_PRLH_PRL_Msk (0xFU << RTC_PRLH_PRL_Pos) /*!< 0x0000000F */ |
||
| 4249 | #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk /*!< RTC Prescaler Reload Value High */ |
||
| 4250 | |||
| 4251 | /******************* Bit definition for RTC_PRLL register *******************/ |
||
| 4252 | #define RTC_PRLL_PRL_Pos (0U) |
||
| 4253 | #define RTC_PRLL_PRL_Msk (0xFFFFU << RTC_PRLL_PRL_Pos) /*!< 0x0000FFFF */ |
||
| 4254 | #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk /*!< RTC Prescaler Reload Value Low */ |
||
| 4255 | |||
| 4256 | /******************* Bit definition for RTC_DIVH register *******************/ |
||
| 4257 | #define RTC_DIVH_RTC_DIV_Pos (0U) |
||
| 4258 | #define RTC_DIVH_RTC_DIV_Msk (0xFU << RTC_DIVH_RTC_DIV_Pos) /*!< 0x0000000F */ |
||
| 4259 | #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk /*!< RTC Clock Divider High */ |
||
| 4260 | |||
| 4261 | /******************* Bit definition for RTC_DIVL register *******************/ |
||
| 4262 | #define RTC_DIVL_RTC_DIV_Pos (0U) |
||
| 4263 | #define RTC_DIVL_RTC_DIV_Msk (0xFFFFU << RTC_DIVL_RTC_DIV_Pos) /*!< 0x0000FFFF */ |
||
| 4264 | #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk /*!< RTC Clock Divider Low */ |
||
| 4265 | |||
| 4266 | /******************* Bit definition for RTC_CNTH register *******************/ |
||
| 4267 | #define RTC_CNTH_RTC_CNT_Pos (0U) |
||
| 4268 | #define RTC_CNTH_RTC_CNT_Msk (0xFFFFU << RTC_CNTH_RTC_CNT_Pos) /*!< 0x0000FFFF */ |
||
| 4269 | #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk /*!< RTC Counter High */ |
||
| 4270 | |||
| 4271 | /******************* Bit definition for RTC_CNTL register *******************/ |
||
| 4272 | #define RTC_CNTL_RTC_CNT_Pos (0U) |
||
| 4273 | #define RTC_CNTL_RTC_CNT_Msk (0xFFFFU << RTC_CNTL_RTC_CNT_Pos) /*!< 0x0000FFFF */ |
||
| 4274 | #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk /*!< RTC Counter Low */ |
||
| 4275 | |||
| 4276 | /******************* Bit definition for RTC_ALRH register *******************/ |
||
| 4277 | #define RTC_ALRH_RTC_ALR_Pos (0U) |
||
| 4278 | #define RTC_ALRH_RTC_ALR_Msk (0xFFFFU << RTC_ALRH_RTC_ALR_Pos) /*!< 0x0000FFFF */ |
||
| 4279 | #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk /*!< RTC Alarm High */ |
||
| 4280 | |||
| 4281 | /******************* Bit definition for RTC_ALRL register *******************/ |
||
| 4282 | #define RTC_ALRL_RTC_ALR_Pos (0U) |
||
| 4283 | #define RTC_ALRL_RTC_ALR_Msk (0xFFFFU << RTC_ALRL_RTC_ALR_Pos) /*!< 0x0000FFFF */ |
||
| 4284 | #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk /*!< RTC Alarm Low */ |
||
| 4285 | |||
| 4286 | /******************************************************************************/ |
||
| 4287 | /* */ |
||
| 4288 | /* Independent WATCHDOG (IWDG) */ |
||
| 4289 | /* */ |
||
| 4290 | /******************************************************************************/ |
||
| 4291 | |||
| 4292 | /******************* Bit definition for IWDG_KR register ********************/ |
||
| 4293 | #define IWDG_KR_KEY_Pos (0U) |
||
| 4294 | #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ |
||
| 4295 | #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ |
||
| 4296 | |||
| 4297 | /******************* Bit definition for IWDG_PR register ********************/ |
||
| 4298 | #define IWDG_PR_PR_Pos (0U) |
||
| 4299 | #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */ |
||
| 4300 | #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ |
||
| 4301 | #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */ |
||
| 4302 | #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */ |
||
| 4303 | #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */ |
||
| 4304 | |||
| 4305 | /******************* Bit definition for IWDG_RLR register *******************/ |
||
| 4306 | #define IWDG_RLR_RL_Pos (0U) |
||
| 4307 | #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ |
||
| 4308 | #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ |
||
| 4309 | |||
| 4310 | /******************* Bit definition for IWDG_SR register ********************/ |
||
| 4311 | #define IWDG_SR_PVU_Pos (0U) |
||
| 4312 | #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ |
||
| 4313 | #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ |
||
| 4314 | #define IWDG_SR_RVU_Pos (1U) |
||
| 4315 | #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ |
||
| 4316 | #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ |
||
| 4317 | |||
| 4318 | /******************************************************************************/ |
||
| 4319 | /* */ |
||
| 4320 | /* Window WATCHDOG (WWDG) */ |
||
| 4321 | /* */ |
||
| 4322 | /******************************************************************************/ |
||
| 4323 | |||
| 4324 | /******************* Bit definition for WWDG_CR register ********************/ |
||
| 4325 | #define WWDG_CR_T_Pos (0U) |
||
| 4326 | #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */ |
||
| 4327 | #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
||
| 4328 | #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */ |
||
| 4329 | #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */ |
||
| 4330 | #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */ |
||
| 4331 | #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */ |
||
| 4332 | #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */ |
||
| 4333 | #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */ |
||
| 4334 | #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */ |
||
| 4335 | |||
| 4336 | /* Legacy defines */ |
||
| 4337 | #define WWDG_CR_T0 WWDG_CR_T_0 |
||
| 4338 | #define WWDG_CR_T1 WWDG_CR_T_1 |
||
| 4339 | #define WWDG_CR_T2 WWDG_CR_T_2 |
||
| 4340 | #define WWDG_CR_T3 WWDG_CR_T_3 |
||
| 4341 | #define WWDG_CR_T4 WWDG_CR_T_4 |
||
| 4342 | #define WWDG_CR_T5 WWDG_CR_T_5 |
||
| 4343 | #define WWDG_CR_T6 WWDG_CR_T_6 |
||
| 4344 | |||
| 4345 | #define WWDG_CR_WDGA_Pos (7U) |
||
| 4346 | #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ |
||
| 4347 | #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ |
||
| 4348 | |||
| 4349 | /******************* Bit definition for WWDG_CFR register *******************/ |
||
| 4350 | #define WWDG_CFR_W_Pos (0U) |
||
| 4351 | #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */ |
||
| 4352 | #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ |
||
| 4353 | #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */ |
||
| 4354 | #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */ |
||
| 4355 | #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */ |
||
| 4356 | #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */ |
||
| 4357 | #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */ |
||
| 4358 | #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */ |
||
| 4359 | #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */ |
||
| 4360 | |||
| 4361 | /* Legacy defines */ |
||
| 4362 | #define WWDG_CFR_W0 WWDG_CFR_W_0 |
||
| 4363 | #define WWDG_CFR_W1 WWDG_CFR_W_1 |
||
| 4364 | #define WWDG_CFR_W2 WWDG_CFR_W_2 |
||
| 4365 | #define WWDG_CFR_W3 WWDG_CFR_W_3 |
||
| 4366 | #define WWDG_CFR_W4 WWDG_CFR_W_4 |
||
| 4367 | #define WWDG_CFR_W5 WWDG_CFR_W_5 |
||
| 4368 | #define WWDG_CFR_W6 WWDG_CFR_W_6 |
||
| 4369 | |||
| 4370 | #define WWDG_CFR_WDGTB_Pos (7U) |
||
| 4371 | #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ |
||
| 4372 | #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ |
||
| 4373 | #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ |
||
| 4374 | #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ |
||
| 4375 | |||
| 4376 | /* Legacy defines */ |
||
| 4377 | #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 |
||
| 4378 | #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 |
||
| 4379 | |||
| 4380 | #define WWDG_CFR_EWI_Pos (9U) |
||
| 4381 | #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ |
||
| 4382 | #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ |
||
| 4383 | |||
| 4384 | /******************* Bit definition for WWDG_SR register ********************/ |
||
| 4385 | #define WWDG_SR_EWIF_Pos (0U) |
||
| 4386 | #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ |
||
| 4387 | #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ |
||
| 4388 | |||
| 4389 | |||
| 4390 | /******************************************************************************/ |
||
| 4391 | /* */ |
||
| 4392 | /* SD host Interface */ |
||
| 4393 | /* */ |
||
| 4394 | /******************************************************************************/ |
||
| 4395 | |||
| 4396 | /****************** Bit definition for SDIO_POWER register ******************/ |
||
| 4397 | #define SDIO_POWER_PWRCTRL_Pos (0U) |
||
| 4398 | #define SDIO_POWER_PWRCTRL_Msk (0x3U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x00000003 */ |
||
| 4399 | #define SDIO_POWER_PWRCTRL SDIO_POWER_PWRCTRL_Msk /*!< PWRCTRL[1:0] bits (Power supply control bits) */ |
||
| 4400 | #define SDIO_POWER_PWRCTRL_0 (0x1U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x01 */ |
||
| 4401 | #define SDIO_POWER_PWRCTRL_1 (0x2U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x02 */ |
||
| 4402 | |||
| 4403 | /****************** Bit definition for SDIO_CLKCR register ******************/ |
||
| 4404 | #define SDIO_CLKCR_CLKDIV_Pos (0U) |
||
| 4405 | #define SDIO_CLKCR_CLKDIV_Msk (0xFFU << SDIO_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */ |
||
| 4406 | #define SDIO_CLKCR_CLKDIV SDIO_CLKCR_CLKDIV_Msk /*!< Clock divide factor */ |
||
| 4407 | #define SDIO_CLKCR_CLKEN_Pos (8U) |
||
| 4408 | #define SDIO_CLKCR_CLKEN_Msk (0x1U << SDIO_CLKCR_CLKEN_Pos) /*!< 0x00000100 */ |
||
| 4409 | #define SDIO_CLKCR_CLKEN SDIO_CLKCR_CLKEN_Msk /*!< Clock enable bit */ |
||
| 4410 | #define SDIO_CLKCR_PWRSAV_Pos (9U) |
||
| 4411 | #define SDIO_CLKCR_PWRSAV_Msk (0x1U << SDIO_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */ |
||
| 4412 | #define SDIO_CLKCR_PWRSAV SDIO_CLKCR_PWRSAV_Msk /*!< Power saving configuration bit */ |
||
| 4413 | #define SDIO_CLKCR_BYPASS_Pos (10U) |
||
| 4414 | #define SDIO_CLKCR_BYPASS_Msk (0x1U << SDIO_CLKCR_BYPASS_Pos) /*!< 0x00000400 */ |
||
| 4415 | #define SDIO_CLKCR_BYPASS SDIO_CLKCR_BYPASS_Msk /*!< Clock divider bypass enable bit */ |
||
| 4416 | |||
| 4417 | #define SDIO_CLKCR_WIDBUS_Pos (11U) |
||
| 4418 | #define SDIO_CLKCR_WIDBUS_Msk (0x3U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */ |
||
| 4419 | #define SDIO_CLKCR_WIDBUS SDIO_CLKCR_WIDBUS_Msk /*!< WIDBUS[1:0] bits (Wide bus mode enable bit) */ |
||
| 4420 | #define SDIO_CLKCR_WIDBUS_0 (0x1U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x0800 */ |
||
| 4421 | #define SDIO_CLKCR_WIDBUS_1 (0x2U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x1000 */ |
||
| 4422 | |||
| 4423 | #define SDIO_CLKCR_NEGEDGE_Pos (13U) |
||
| 4424 | #define SDIO_CLKCR_NEGEDGE_Msk (0x1U << SDIO_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */ |
||
| 4425 | #define SDIO_CLKCR_NEGEDGE SDIO_CLKCR_NEGEDGE_Msk /*!< SDIO_CK dephasing selection bit */ |
||
| 4426 | #define SDIO_CLKCR_HWFC_EN_Pos (14U) |
||
| 4427 | #define SDIO_CLKCR_HWFC_EN_Msk (0x1U << SDIO_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */ |
||
| 4428 | #define SDIO_CLKCR_HWFC_EN SDIO_CLKCR_HWFC_EN_Msk /*!< HW Flow Control enable */ |
||
| 4429 | |||
| 4430 | /******************* Bit definition for SDIO_ARG register *******************/ |
||
| 4431 | #define SDIO_ARG_CMDARG_Pos (0U) |
||
| 4432 | #define SDIO_ARG_CMDARG_Msk (0xFFFFFFFFU << SDIO_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */ |
||
| 4433 | #define SDIO_ARG_CMDARG SDIO_ARG_CMDARG_Msk /*!< Command argument */ |
||
| 4434 | |||
| 4435 | /******************* Bit definition for SDIO_CMD register *******************/ |
||
| 4436 | #define SDIO_CMD_CMDINDEX_Pos (0U) |
||
| 4437 | #define SDIO_CMD_CMDINDEX_Msk (0x3FU << SDIO_CMD_CMDINDEX_Pos) /*!< 0x0000003F */ |
||
| 4438 | #define SDIO_CMD_CMDINDEX SDIO_CMD_CMDINDEX_Msk /*!< Command Index */ |
||
| 4439 | |||
| 4440 | #define SDIO_CMD_WAITRESP_Pos (6U) |
||
| 4441 | #define SDIO_CMD_WAITRESP_Msk (0x3U << SDIO_CMD_WAITRESP_Pos) /*!< 0x000000C0 */ |
||
| 4442 | #define SDIO_CMD_WAITRESP SDIO_CMD_WAITRESP_Msk /*!< WAITRESP[1:0] bits (Wait for response bits) */ |
||
| 4443 | #define SDIO_CMD_WAITRESP_0 (0x1U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0040 */ |
||
| 4444 | #define SDIO_CMD_WAITRESP_1 (0x2U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0080 */ |
||
| 4445 | |||
| 4446 | #define SDIO_CMD_WAITINT_Pos (8U) |
||
| 4447 | #define SDIO_CMD_WAITINT_Msk (0x1U << SDIO_CMD_WAITINT_Pos) /*!< 0x00000100 */ |
||
| 4448 | #define SDIO_CMD_WAITINT SDIO_CMD_WAITINT_Msk /*!< CPSM Waits for Interrupt Request */ |
||
| 4449 | #define SDIO_CMD_WAITPEND_Pos (9U) |
||
| 4450 | #define SDIO_CMD_WAITPEND_Msk (0x1U << SDIO_CMD_WAITPEND_Pos) /*!< 0x00000200 */ |
||
| 4451 | #define SDIO_CMD_WAITPEND SDIO_CMD_WAITPEND_Msk /*!< CPSM Waits for ends of data transfer (CmdPend internal signal) */ |
||
| 4452 | #define SDIO_CMD_CPSMEN_Pos (10U) |
||
| 4453 | #define SDIO_CMD_CPSMEN_Msk (0x1U << SDIO_CMD_CPSMEN_Pos) /*!< 0x00000400 */ |
||
| 4454 | #define SDIO_CMD_CPSMEN SDIO_CMD_CPSMEN_Msk /*!< Command path state machine (CPSM) Enable bit */ |
||
| 4455 | #define SDIO_CMD_SDIOSUSPEND_Pos (11U) |
||
| 4456 | #define SDIO_CMD_SDIOSUSPEND_Msk (0x1U << SDIO_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */ |
||
| 4457 | #define SDIO_CMD_SDIOSUSPEND SDIO_CMD_SDIOSUSPEND_Msk /*!< SD I/O suspend command */ |
||
| 4458 | #define SDIO_CMD_ENCMDCOMPL_Pos (12U) |
||
| 4459 | #define SDIO_CMD_ENCMDCOMPL_Msk (0x1U << SDIO_CMD_ENCMDCOMPL_Pos) /*!< 0x00001000 */ |
||
| 4460 | #define SDIO_CMD_ENCMDCOMPL SDIO_CMD_ENCMDCOMPL_Msk /*!< Enable CMD completion */ |
||
| 4461 | #define SDIO_CMD_NIEN_Pos (13U) |
||
| 4462 | #define SDIO_CMD_NIEN_Msk (0x1U << SDIO_CMD_NIEN_Pos) /*!< 0x00002000 */ |
||
| 4463 | #define SDIO_CMD_NIEN SDIO_CMD_NIEN_Msk /*!< Not Interrupt Enable */ |
||
| 4464 | #define SDIO_CMD_CEATACMD_Pos (14U) |
||
| 4465 | #define SDIO_CMD_CEATACMD_Msk (0x1U << SDIO_CMD_CEATACMD_Pos) /*!< 0x00004000 */ |
||
| 4466 | #define SDIO_CMD_CEATACMD SDIO_CMD_CEATACMD_Msk /*!< CE-ATA command */ |
||
| 4467 | |||
| 4468 | /***************** Bit definition for SDIO_RESPCMD register *****************/ |
||
| 4469 | #define SDIO_RESPCMD_RESPCMD_Pos (0U) |
||
| 4470 | #define SDIO_RESPCMD_RESPCMD_Msk (0x3FU << SDIO_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */ |
||
| 4471 | #define SDIO_RESPCMD_RESPCMD SDIO_RESPCMD_RESPCMD_Msk /*!< Response command index */ |
||
| 4472 | |||
| 4473 | /****************** Bit definition for SDIO_RESP0 register ******************/ |
||
| 4474 | #define SDIO_RESP0_CARDSTATUS0_Pos (0U) |
||
| 4475 | #define SDIO_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFU << SDIO_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */ |
||
| 4476 | #define SDIO_RESP0_CARDSTATUS0 SDIO_RESP0_CARDSTATUS0_Msk /*!< Card Status */ |
||
| 4477 | |||
| 4478 | /****************** Bit definition for SDIO_RESP1 register ******************/ |
||
| 4479 | #define SDIO_RESP1_CARDSTATUS1_Pos (0U) |
||
| 4480 | #define SDIO_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFU << SDIO_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */ |
||
| 4481 | #define SDIO_RESP1_CARDSTATUS1 SDIO_RESP1_CARDSTATUS1_Msk /*!< Card Status */ |
||
| 4482 | |||
| 4483 | /****************** Bit definition for SDIO_RESP2 register ******************/ |
||
| 4484 | #define SDIO_RESP2_CARDSTATUS2_Pos (0U) |
||
| 4485 | #define SDIO_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFU << SDIO_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */ |
||
| 4486 | #define SDIO_RESP2_CARDSTATUS2 SDIO_RESP2_CARDSTATUS2_Msk /*!< Card Status */ |
||
| 4487 | |||
| 4488 | /****************** Bit definition for SDIO_RESP3 register ******************/ |
||
| 4489 | #define SDIO_RESP3_CARDSTATUS3_Pos (0U) |
||
| 4490 | #define SDIO_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFU << SDIO_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */ |
||
| 4491 | #define SDIO_RESP3_CARDSTATUS3 SDIO_RESP3_CARDSTATUS3_Msk /*!< Card Status */ |
||
| 4492 | |||
| 4493 | /****************** Bit definition for SDIO_RESP4 register ******************/ |
||
| 4494 | #define SDIO_RESP4_CARDSTATUS4_Pos (0U) |
||
| 4495 | #define SDIO_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFU << SDIO_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */ |
||
| 4496 | #define SDIO_RESP4_CARDSTATUS4 SDIO_RESP4_CARDSTATUS4_Msk /*!< Card Status */ |
||
| 4497 | |||
| 4498 | /****************** Bit definition for SDIO_DTIMER register *****************/ |
||
| 4499 | #define SDIO_DTIMER_DATATIME_Pos (0U) |
||
| 4500 | #define SDIO_DTIMER_DATATIME_Msk (0xFFFFFFFFU << SDIO_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */ |
||
| 4501 | #define SDIO_DTIMER_DATATIME SDIO_DTIMER_DATATIME_Msk /*!< Data timeout period. */ |
||
| 4502 | |||
| 4503 | /****************** Bit definition for SDIO_DLEN register *******************/ |
||
| 4504 | #define SDIO_DLEN_DATALENGTH_Pos (0U) |
||
| 4505 | #define SDIO_DLEN_DATALENGTH_Msk (0x1FFFFFFU << SDIO_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */ |
||
| 4506 | #define SDIO_DLEN_DATALENGTH SDIO_DLEN_DATALENGTH_Msk /*!< Data length value */ |
||
| 4507 | |||
| 4508 | /****************** Bit definition for SDIO_DCTRL register ******************/ |
||
| 4509 | #define SDIO_DCTRL_DTEN_Pos (0U) |
||
| 4510 | #define SDIO_DCTRL_DTEN_Msk (0x1U << SDIO_DCTRL_DTEN_Pos) /*!< 0x00000001 */ |
||
| 4511 | #define SDIO_DCTRL_DTEN SDIO_DCTRL_DTEN_Msk /*!< Data transfer enabled bit */ |
||
| 4512 | #define SDIO_DCTRL_DTDIR_Pos (1U) |
||
| 4513 | #define SDIO_DCTRL_DTDIR_Msk (0x1U << SDIO_DCTRL_DTDIR_Pos) /*!< 0x00000002 */ |
||
| 4514 | #define SDIO_DCTRL_DTDIR SDIO_DCTRL_DTDIR_Msk /*!< Data transfer direction selection */ |
||
| 4515 | #define SDIO_DCTRL_DTMODE_Pos (2U) |
||
| 4516 | #define SDIO_DCTRL_DTMODE_Msk (0x1U << SDIO_DCTRL_DTMODE_Pos) /*!< 0x00000004 */ |
||
| 4517 | #define SDIO_DCTRL_DTMODE SDIO_DCTRL_DTMODE_Msk /*!< Data transfer mode selection */ |
||
| 4518 | #define SDIO_DCTRL_DMAEN_Pos (3U) |
||
| 4519 | #define SDIO_DCTRL_DMAEN_Msk (0x1U << SDIO_DCTRL_DMAEN_Pos) /*!< 0x00000008 */ |
||
| 4520 | #define SDIO_DCTRL_DMAEN SDIO_DCTRL_DMAEN_Msk /*!< DMA enabled bit */ |
||
| 4521 | |||
| 4522 | #define SDIO_DCTRL_DBLOCKSIZE_Pos (4U) |
||
| 4523 | #define SDIO_DCTRL_DBLOCKSIZE_Msk (0xFU << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */ |
||
| 4524 | #define SDIO_DCTRL_DBLOCKSIZE SDIO_DCTRL_DBLOCKSIZE_Msk /*!< DBLOCKSIZE[3:0] bits (Data block size) */ |
||
| 4525 | #define SDIO_DCTRL_DBLOCKSIZE_0 (0x1U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */ |
||
| 4526 | #define SDIO_DCTRL_DBLOCKSIZE_1 (0x2U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */ |
||
| 4527 | #define SDIO_DCTRL_DBLOCKSIZE_2 (0x4U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */ |
||
| 4528 | #define SDIO_DCTRL_DBLOCKSIZE_3 (0x8U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */ |
||
| 4529 | |||
| 4530 | #define SDIO_DCTRL_RWSTART_Pos (8U) |
||
| 4531 | #define SDIO_DCTRL_RWSTART_Msk (0x1U << SDIO_DCTRL_RWSTART_Pos) /*!< 0x00000100 */ |
||
| 4532 | #define SDIO_DCTRL_RWSTART SDIO_DCTRL_RWSTART_Msk /*!< Read wait start */ |
||
| 4533 | #define SDIO_DCTRL_RWSTOP_Pos (9U) |
||
| 4534 | #define SDIO_DCTRL_RWSTOP_Msk (0x1U << SDIO_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */ |
||
| 4535 | #define SDIO_DCTRL_RWSTOP SDIO_DCTRL_RWSTOP_Msk /*!< Read wait stop */ |
||
| 4536 | #define SDIO_DCTRL_RWMOD_Pos (10U) |
||
| 4537 | #define SDIO_DCTRL_RWMOD_Msk (0x1U << SDIO_DCTRL_RWMOD_Pos) /*!< 0x00000400 */ |
||
| 4538 | #define SDIO_DCTRL_RWMOD SDIO_DCTRL_RWMOD_Msk /*!< Read wait mode */ |
||
| 4539 | #define SDIO_DCTRL_SDIOEN_Pos (11U) |
||
| 4540 | #define SDIO_DCTRL_SDIOEN_Msk (0x1U << SDIO_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */ |
||
| 4541 | #define SDIO_DCTRL_SDIOEN SDIO_DCTRL_SDIOEN_Msk /*!< SD I/O enable functions */ |
||
| 4542 | |||
| 4543 | /****************** Bit definition for SDIO_DCOUNT register *****************/ |
||
| 4544 | #define SDIO_DCOUNT_DATACOUNT_Pos (0U) |
||
| 4545 | #define SDIO_DCOUNT_DATACOUNT_Msk (0x1FFFFFFU << SDIO_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */ |
||
| 4546 | #define SDIO_DCOUNT_DATACOUNT SDIO_DCOUNT_DATACOUNT_Msk /*!< Data count value */ |
||
| 4547 | |||
| 4548 | /****************** Bit definition for SDIO_STA register ********************/ |
||
| 4549 | #define SDIO_STA_CCRCFAIL_Pos (0U) |
||
| 4550 | #define SDIO_STA_CCRCFAIL_Msk (0x1U << SDIO_STA_CCRCFAIL_Pos) /*!< 0x00000001 */ |
||
| 4551 | #define SDIO_STA_CCRCFAIL SDIO_STA_CCRCFAIL_Msk /*!< Command response received (CRC check failed) */ |
||
| 4552 | #define SDIO_STA_DCRCFAIL_Pos (1U) |
||
| 4553 | #define SDIO_STA_DCRCFAIL_Msk (0x1U << SDIO_STA_DCRCFAIL_Pos) /*!< 0x00000002 */ |
||
| 4554 | #define SDIO_STA_DCRCFAIL SDIO_STA_DCRCFAIL_Msk /*!< Data block sent/received (CRC check failed) */ |
||
| 4555 | #define SDIO_STA_CTIMEOUT_Pos (2U) |
||
| 4556 | #define SDIO_STA_CTIMEOUT_Msk (0x1U << SDIO_STA_CTIMEOUT_Pos) /*!< 0x00000004 */ |
||
| 4557 | #define SDIO_STA_CTIMEOUT SDIO_STA_CTIMEOUT_Msk /*!< Command response timeout */ |
||
| 4558 | #define SDIO_STA_DTIMEOUT_Pos (3U) |
||
| 4559 | #define SDIO_STA_DTIMEOUT_Msk (0x1U << SDIO_STA_DTIMEOUT_Pos) /*!< 0x00000008 */ |
||
| 4560 | #define SDIO_STA_DTIMEOUT SDIO_STA_DTIMEOUT_Msk /*!< Data timeout */ |
||
| 4561 | #define SDIO_STA_TXUNDERR_Pos (4U) |
||
| 4562 | #define SDIO_STA_TXUNDERR_Msk (0x1U << SDIO_STA_TXUNDERR_Pos) /*!< 0x00000010 */ |
||
| 4563 | #define SDIO_STA_TXUNDERR SDIO_STA_TXUNDERR_Msk /*!< Transmit FIFO underrun error */ |
||
| 4564 | #define SDIO_STA_RXOVERR_Pos (5U) |
||
| 4565 | #define SDIO_STA_RXOVERR_Msk (0x1U << SDIO_STA_RXOVERR_Pos) /*!< 0x00000020 */ |
||
| 4566 | #define SDIO_STA_RXOVERR SDIO_STA_RXOVERR_Msk /*!< Received FIFO overrun error */ |
||
| 4567 | #define SDIO_STA_CMDREND_Pos (6U) |
||
| 4568 | #define SDIO_STA_CMDREND_Msk (0x1U << SDIO_STA_CMDREND_Pos) /*!< 0x00000040 */ |
||
| 4569 | #define SDIO_STA_CMDREND SDIO_STA_CMDREND_Msk /*!< Command response received (CRC check passed) */ |
||
| 4570 | #define SDIO_STA_CMDSENT_Pos (7U) |
||
| 4571 | #define SDIO_STA_CMDSENT_Msk (0x1U << SDIO_STA_CMDSENT_Pos) /*!< 0x00000080 */ |
||
| 4572 | #define SDIO_STA_CMDSENT SDIO_STA_CMDSENT_Msk /*!< Command sent (no response required) */ |
||
| 4573 | #define SDIO_STA_DATAEND_Pos (8U) |
||
| 4574 | #define SDIO_STA_DATAEND_Msk (0x1U << SDIO_STA_DATAEND_Pos) /*!< 0x00000100 */ |
||
| 4575 | #define SDIO_STA_DATAEND SDIO_STA_DATAEND_Msk /*!< Data end (data counter, SDIDCOUNT, is zero) */ |
||
| 4576 | #define SDIO_STA_STBITERR_Pos (9U) |
||
| 4577 | #define SDIO_STA_STBITERR_Msk (0x1U << SDIO_STA_STBITERR_Pos) /*!< 0x00000200 */ |
||
| 4578 | #define SDIO_STA_STBITERR SDIO_STA_STBITERR_Msk /*!< Start bit not detected on all data signals in wide bus mode */ |
||
| 4579 | #define SDIO_STA_DBCKEND_Pos (10U) |
||
| 4580 | #define SDIO_STA_DBCKEND_Msk (0x1U << SDIO_STA_DBCKEND_Pos) /*!< 0x00000400 */ |
||
| 4581 | #define SDIO_STA_DBCKEND SDIO_STA_DBCKEND_Msk /*!< Data block sent/received (CRC check passed) */ |
||
| 4582 | #define SDIO_STA_CMDACT_Pos (11U) |
||
| 4583 | #define SDIO_STA_CMDACT_Msk (0x1U << SDIO_STA_CMDACT_Pos) /*!< 0x00000800 */ |
||
| 4584 | #define SDIO_STA_CMDACT SDIO_STA_CMDACT_Msk /*!< Command transfer in progress */ |
||
| 4585 | #define SDIO_STA_TXACT_Pos (12U) |
||
| 4586 | #define SDIO_STA_TXACT_Msk (0x1U << SDIO_STA_TXACT_Pos) /*!< 0x00001000 */ |
||
| 4587 | #define SDIO_STA_TXACT SDIO_STA_TXACT_Msk /*!< Data transmit in progress */ |
||
| 4588 | #define SDIO_STA_RXACT_Pos (13U) |
||
| 4589 | #define SDIO_STA_RXACT_Msk (0x1U << SDIO_STA_RXACT_Pos) /*!< 0x00002000 */ |
||
| 4590 | #define SDIO_STA_RXACT SDIO_STA_RXACT_Msk /*!< Data receive in progress */ |
||
| 4591 | #define SDIO_STA_TXFIFOHE_Pos (14U) |
||
| 4592 | #define SDIO_STA_TXFIFOHE_Msk (0x1U << SDIO_STA_TXFIFOHE_Pos) /*!< 0x00004000 */ |
||
| 4593 | #define SDIO_STA_TXFIFOHE SDIO_STA_TXFIFOHE_Msk /*!< Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */ |
||
| 4594 | #define SDIO_STA_RXFIFOHF_Pos (15U) |
||
| 4595 | #define SDIO_STA_RXFIFOHF_Msk (0x1U << SDIO_STA_RXFIFOHF_Pos) /*!< 0x00008000 */ |
||
| 4596 | #define SDIO_STA_RXFIFOHF SDIO_STA_RXFIFOHF_Msk /*!< Receive FIFO Half Full: there are at least 8 words in the FIFO */ |
||
| 4597 | #define SDIO_STA_TXFIFOF_Pos (16U) |
||
| 4598 | #define SDIO_STA_TXFIFOF_Msk (0x1U << SDIO_STA_TXFIFOF_Pos) /*!< 0x00010000 */ |
||
| 4599 | #define SDIO_STA_TXFIFOF SDIO_STA_TXFIFOF_Msk /*!< Transmit FIFO full */ |
||
| 4600 | #define SDIO_STA_RXFIFOF_Pos (17U) |
||
| 4601 | #define SDIO_STA_RXFIFOF_Msk (0x1U << SDIO_STA_RXFIFOF_Pos) /*!< 0x00020000 */ |
||
| 4602 | #define SDIO_STA_RXFIFOF SDIO_STA_RXFIFOF_Msk /*!< Receive FIFO full */ |
||
| 4603 | #define SDIO_STA_TXFIFOE_Pos (18U) |
||
| 4604 | #define SDIO_STA_TXFIFOE_Msk (0x1U << SDIO_STA_TXFIFOE_Pos) /*!< 0x00040000 */ |
||
| 4605 | #define SDIO_STA_TXFIFOE SDIO_STA_TXFIFOE_Msk /*!< Transmit FIFO empty */ |
||
| 4606 | #define SDIO_STA_RXFIFOE_Pos (19U) |
||
| 4607 | #define SDIO_STA_RXFIFOE_Msk (0x1U << SDIO_STA_RXFIFOE_Pos) /*!< 0x00080000 */ |
||
| 4608 | #define SDIO_STA_RXFIFOE SDIO_STA_RXFIFOE_Msk /*!< Receive FIFO empty */ |
||
| 4609 | #define SDIO_STA_TXDAVL_Pos (20U) |
||
| 4610 | #define SDIO_STA_TXDAVL_Msk (0x1U << SDIO_STA_TXDAVL_Pos) /*!< 0x00100000 */ |
||
| 4611 | #define SDIO_STA_TXDAVL SDIO_STA_TXDAVL_Msk /*!< Data available in transmit FIFO */ |
||
| 4612 | #define SDIO_STA_RXDAVL_Pos (21U) |
||
| 4613 | #define SDIO_STA_RXDAVL_Msk (0x1U << SDIO_STA_RXDAVL_Pos) /*!< 0x00200000 */ |
||
| 4614 | #define SDIO_STA_RXDAVL SDIO_STA_RXDAVL_Msk /*!< Data available in receive FIFO */ |
||
| 4615 | #define SDIO_STA_SDIOIT_Pos (22U) |
||
| 4616 | #define SDIO_STA_SDIOIT_Msk (0x1U << SDIO_STA_SDIOIT_Pos) /*!< 0x00400000 */ |
||
| 4617 | #define SDIO_STA_SDIOIT SDIO_STA_SDIOIT_Msk /*!< SDIO interrupt received */ |
||
| 4618 | #define SDIO_STA_CEATAEND_Pos (23U) |
||
| 4619 | #define SDIO_STA_CEATAEND_Msk (0x1U << SDIO_STA_CEATAEND_Pos) /*!< 0x00800000 */ |
||
| 4620 | #define SDIO_STA_CEATAEND SDIO_STA_CEATAEND_Msk /*!< CE-ATA command completion signal received for CMD61 */ |
||
| 4621 | |||
| 4622 | /******************* Bit definition for SDIO_ICR register *******************/ |
||
| 4623 | #define SDIO_ICR_CCRCFAILC_Pos (0U) |
||
| 4624 | #define SDIO_ICR_CCRCFAILC_Msk (0x1U << SDIO_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */ |
||
| 4625 | #define SDIO_ICR_CCRCFAILC SDIO_ICR_CCRCFAILC_Msk /*!< CCRCFAIL flag clear bit */ |
||
| 4626 | #define SDIO_ICR_DCRCFAILC_Pos (1U) |
||
| 4627 | #define SDIO_ICR_DCRCFAILC_Msk (0x1U << SDIO_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */ |
||
| 4628 | #define SDIO_ICR_DCRCFAILC SDIO_ICR_DCRCFAILC_Msk /*!< DCRCFAIL flag clear bit */ |
||
| 4629 | #define SDIO_ICR_CTIMEOUTC_Pos (2U) |
||
| 4630 | #define SDIO_ICR_CTIMEOUTC_Msk (0x1U << SDIO_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */ |
||
| 4631 | #define SDIO_ICR_CTIMEOUTC SDIO_ICR_CTIMEOUTC_Msk /*!< CTIMEOUT flag clear bit */ |
||
| 4632 | #define SDIO_ICR_DTIMEOUTC_Pos (3U) |
||
| 4633 | #define SDIO_ICR_DTIMEOUTC_Msk (0x1U << SDIO_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */ |
||
| 4634 | #define SDIO_ICR_DTIMEOUTC SDIO_ICR_DTIMEOUTC_Msk /*!< DTIMEOUT flag clear bit */ |
||
| 4635 | #define SDIO_ICR_TXUNDERRC_Pos (4U) |
||
| 4636 | #define SDIO_ICR_TXUNDERRC_Msk (0x1U << SDIO_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */ |
||
| 4637 | #define SDIO_ICR_TXUNDERRC SDIO_ICR_TXUNDERRC_Msk /*!< TXUNDERR flag clear bit */ |
||
| 4638 | #define SDIO_ICR_RXOVERRC_Pos (5U) |
||
| 4639 | #define SDIO_ICR_RXOVERRC_Msk (0x1U << SDIO_ICR_RXOVERRC_Pos) /*!< 0x00000020 */ |
||
| 4640 | #define SDIO_ICR_RXOVERRC SDIO_ICR_RXOVERRC_Msk /*!< RXOVERR flag clear bit */ |
||
| 4641 | #define SDIO_ICR_CMDRENDC_Pos (6U) |
||
| 4642 | #define SDIO_ICR_CMDRENDC_Msk (0x1U << SDIO_ICR_CMDRENDC_Pos) /*!< 0x00000040 */ |
||
| 4643 | #define SDIO_ICR_CMDRENDC SDIO_ICR_CMDRENDC_Msk /*!< CMDREND flag clear bit */ |
||
| 4644 | #define SDIO_ICR_CMDSENTC_Pos (7U) |
||
| 4645 | #define SDIO_ICR_CMDSENTC_Msk (0x1U << SDIO_ICR_CMDSENTC_Pos) /*!< 0x00000080 */ |
||
| 4646 | #define SDIO_ICR_CMDSENTC SDIO_ICR_CMDSENTC_Msk /*!< CMDSENT flag clear bit */ |
||
| 4647 | #define SDIO_ICR_DATAENDC_Pos (8U) |
||
| 4648 | #define SDIO_ICR_DATAENDC_Msk (0x1U << SDIO_ICR_DATAENDC_Pos) /*!< 0x00000100 */ |
||
| 4649 | #define SDIO_ICR_DATAENDC SDIO_ICR_DATAENDC_Msk /*!< DATAEND flag clear bit */ |
||
| 4650 | #define SDIO_ICR_STBITERRC_Pos (9U) |
||
| 4651 | #define SDIO_ICR_STBITERRC_Msk (0x1U << SDIO_ICR_STBITERRC_Pos) /*!< 0x00000200 */ |
||
| 4652 | #define SDIO_ICR_STBITERRC SDIO_ICR_STBITERRC_Msk /*!< STBITERR flag clear bit */ |
||
| 4653 | #define SDIO_ICR_DBCKENDC_Pos (10U) |
||
| 4654 | #define SDIO_ICR_DBCKENDC_Msk (0x1U << SDIO_ICR_DBCKENDC_Pos) /*!< 0x00000400 */ |
||
| 4655 | #define SDIO_ICR_DBCKENDC SDIO_ICR_DBCKENDC_Msk /*!< DBCKEND flag clear bit */ |
||
| 4656 | #define SDIO_ICR_SDIOITC_Pos (22U) |
||
| 4657 | #define SDIO_ICR_SDIOITC_Msk (0x1U << SDIO_ICR_SDIOITC_Pos) /*!< 0x00400000 */ |
||
| 4658 | #define SDIO_ICR_SDIOITC SDIO_ICR_SDIOITC_Msk /*!< SDIOIT flag clear bit */ |
||
| 4659 | #define SDIO_ICR_CEATAENDC_Pos (23U) |
||
| 4660 | #define SDIO_ICR_CEATAENDC_Msk (0x1U << SDIO_ICR_CEATAENDC_Pos) /*!< 0x00800000 */ |
||
| 4661 | #define SDIO_ICR_CEATAENDC SDIO_ICR_CEATAENDC_Msk /*!< CEATAEND flag clear bit */ |
||
| 4662 | |||
| 4663 | /****************** Bit definition for SDIO_MASK register *******************/ |
||
| 4664 | #define SDIO_MASK_CCRCFAILIE_Pos (0U) |
||
| 4665 | #define SDIO_MASK_CCRCFAILIE_Msk (0x1U << SDIO_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */ |
||
| 4666 | #define SDIO_MASK_CCRCFAILIE SDIO_MASK_CCRCFAILIE_Msk /*!< Command CRC Fail Interrupt Enable */ |
||
| 4667 | #define SDIO_MASK_DCRCFAILIE_Pos (1U) |
||
| 4668 | #define SDIO_MASK_DCRCFAILIE_Msk (0x1U << SDIO_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */ |
||
| 4669 | #define SDIO_MASK_DCRCFAILIE SDIO_MASK_DCRCFAILIE_Msk /*!< Data CRC Fail Interrupt Enable */ |
||
| 4670 | #define SDIO_MASK_CTIMEOUTIE_Pos (2U) |
||
| 4671 | #define SDIO_MASK_CTIMEOUTIE_Msk (0x1U << SDIO_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */ |
||
| 4672 | #define SDIO_MASK_CTIMEOUTIE SDIO_MASK_CTIMEOUTIE_Msk /*!< Command TimeOut Interrupt Enable */ |
||
| 4673 | #define SDIO_MASK_DTIMEOUTIE_Pos (3U) |
||
| 4674 | #define SDIO_MASK_DTIMEOUTIE_Msk (0x1U << SDIO_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */ |
||
| 4675 | #define SDIO_MASK_DTIMEOUTIE SDIO_MASK_DTIMEOUTIE_Msk /*!< Data TimeOut Interrupt Enable */ |
||
| 4676 | #define SDIO_MASK_TXUNDERRIE_Pos (4U) |
||
| 4677 | #define SDIO_MASK_TXUNDERRIE_Msk (0x1U << SDIO_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */ |
||
| 4678 | #define SDIO_MASK_TXUNDERRIE SDIO_MASK_TXUNDERRIE_Msk /*!< Tx FIFO UnderRun Error Interrupt Enable */ |
||
| 4679 | #define SDIO_MASK_RXOVERRIE_Pos (5U) |
||
| 4680 | #define SDIO_MASK_RXOVERRIE_Msk (0x1U << SDIO_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */ |
||
| 4681 | #define SDIO_MASK_RXOVERRIE SDIO_MASK_RXOVERRIE_Msk /*!< Rx FIFO OverRun Error Interrupt Enable */ |
||
| 4682 | #define SDIO_MASK_CMDRENDIE_Pos (6U) |
||
| 4683 | #define SDIO_MASK_CMDRENDIE_Msk (0x1U << SDIO_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */ |
||
| 4684 | #define SDIO_MASK_CMDRENDIE SDIO_MASK_CMDRENDIE_Msk /*!< Command Response Received Interrupt Enable */ |
||
| 4685 | #define SDIO_MASK_CMDSENTIE_Pos (7U) |
||
| 4686 | #define SDIO_MASK_CMDSENTIE_Msk (0x1U << SDIO_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */ |
||
| 4687 | #define SDIO_MASK_CMDSENTIE SDIO_MASK_CMDSENTIE_Msk /*!< Command Sent Interrupt Enable */ |
||
| 4688 | #define SDIO_MASK_DATAENDIE_Pos (8U) |
||
| 4689 | #define SDIO_MASK_DATAENDIE_Msk (0x1U << SDIO_MASK_DATAENDIE_Pos) /*!< 0x00000100 */ |
||
| 4690 | #define SDIO_MASK_DATAENDIE SDIO_MASK_DATAENDIE_Msk /*!< Data End Interrupt Enable */ |
||
| 4691 | #define SDIO_MASK_STBITERRIE_Pos (9U) |
||
| 4692 | #define SDIO_MASK_STBITERRIE_Msk (0x1U << SDIO_MASK_STBITERRIE_Pos) /*!< 0x00000200 */ |
||
| 4693 | #define SDIO_MASK_STBITERRIE SDIO_MASK_STBITERRIE_Msk /*!< Start Bit Error Interrupt Enable */ |
||
| 4694 | #define SDIO_MASK_DBCKENDIE_Pos (10U) |
||
| 4695 | #define SDIO_MASK_DBCKENDIE_Msk (0x1U << SDIO_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */ |
||
| 4696 | #define SDIO_MASK_DBCKENDIE SDIO_MASK_DBCKENDIE_Msk /*!< Data Block End Interrupt Enable */ |
||
| 4697 | #define SDIO_MASK_CMDACTIE_Pos (11U) |
||
| 4698 | #define SDIO_MASK_CMDACTIE_Msk (0x1U << SDIO_MASK_CMDACTIE_Pos) /*!< 0x00000800 */ |
||
| 4699 | #define SDIO_MASK_CMDACTIE SDIO_MASK_CMDACTIE_Msk /*!< Command Acting Interrupt Enable */ |
||
| 4700 | #define SDIO_MASK_TXACTIE_Pos (12U) |
||
| 4701 | #define SDIO_MASK_TXACTIE_Msk (0x1U << SDIO_MASK_TXACTIE_Pos) /*!< 0x00001000 */ |
||
| 4702 | #define SDIO_MASK_TXACTIE SDIO_MASK_TXACTIE_Msk /*!< Data Transmit Acting Interrupt Enable */ |
||
| 4703 | #define SDIO_MASK_RXACTIE_Pos (13U) |
||
| 4704 | #define SDIO_MASK_RXACTIE_Msk (0x1U << SDIO_MASK_RXACTIE_Pos) /*!< 0x00002000 */ |
||
| 4705 | #define SDIO_MASK_RXACTIE SDIO_MASK_RXACTIE_Msk /*!< Data receive acting interrupt enabled */ |
||
| 4706 | #define SDIO_MASK_TXFIFOHEIE_Pos (14U) |
||
| 4707 | #define SDIO_MASK_TXFIFOHEIE_Msk (0x1U << SDIO_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */ |
||
| 4708 | #define SDIO_MASK_TXFIFOHEIE SDIO_MASK_TXFIFOHEIE_Msk /*!< Tx FIFO Half Empty interrupt Enable */ |
||
| 4709 | #define SDIO_MASK_RXFIFOHFIE_Pos (15U) |
||
| 4710 | #define SDIO_MASK_RXFIFOHFIE_Msk (0x1U << SDIO_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */ |
||
| 4711 | #define SDIO_MASK_RXFIFOHFIE SDIO_MASK_RXFIFOHFIE_Msk /*!< Rx FIFO Half Full interrupt Enable */ |
||
| 4712 | #define SDIO_MASK_TXFIFOFIE_Pos (16U) |
||
| 4713 | #define SDIO_MASK_TXFIFOFIE_Msk (0x1U << SDIO_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */ |
||
| 4714 | #define SDIO_MASK_TXFIFOFIE SDIO_MASK_TXFIFOFIE_Msk /*!< Tx FIFO Full interrupt Enable */ |
||
| 4715 | #define SDIO_MASK_RXFIFOFIE_Pos (17U) |
||
| 4716 | #define SDIO_MASK_RXFIFOFIE_Msk (0x1U << SDIO_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */ |
||
| 4717 | #define SDIO_MASK_RXFIFOFIE SDIO_MASK_RXFIFOFIE_Msk /*!< Rx FIFO Full interrupt Enable */ |
||
| 4718 | #define SDIO_MASK_TXFIFOEIE_Pos (18U) |
||
| 4719 | #define SDIO_MASK_TXFIFOEIE_Msk (0x1U << SDIO_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */ |
||
| 4720 | #define SDIO_MASK_TXFIFOEIE SDIO_MASK_TXFIFOEIE_Msk /*!< Tx FIFO Empty interrupt Enable */ |
||
| 4721 | #define SDIO_MASK_RXFIFOEIE_Pos (19U) |
||
| 4722 | #define SDIO_MASK_RXFIFOEIE_Msk (0x1U << SDIO_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */ |
||
| 4723 | #define SDIO_MASK_RXFIFOEIE SDIO_MASK_RXFIFOEIE_Msk /*!< Rx FIFO Empty interrupt Enable */ |
||
| 4724 | #define SDIO_MASK_TXDAVLIE_Pos (20U) |
||
| 4725 | #define SDIO_MASK_TXDAVLIE_Msk (0x1U << SDIO_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */ |
||
| 4726 | #define SDIO_MASK_TXDAVLIE SDIO_MASK_TXDAVLIE_Msk /*!< Data available in Tx FIFO interrupt Enable */ |
||
| 4727 | #define SDIO_MASK_RXDAVLIE_Pos (21U) |
||
| 4728 | #define SDIO_MASK_RXDAVLIE_Msk (0x1U << SDIO_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */ |
||
| 4729 | #define SDIO_MASK_RXDAVLIE SDIO_MASK_RXDAVLIE_Msk /*!< Data available in Rx FIFO interrupt Enable */ |
||
| 4730 | #define SDIO_MASK_SDIOITIE_Pos (22U) |
||
| 4731 | #define SDIO_MASK_SDIOITIE_Msk (0x1U << SDIO_MASK_SDIOITIE_Pos) /*!< 0x00400000 */ |
||
| 4732 | #define SDIO_MASK_SDIOITIE SDIO_MASK_SDIOITIE_Msk /*!< SDIO Mode Interrupt Received interrupt Enable */ |
||
| 4733 | #define SDIO_MASK_CEATAENDIE_Pos (23U) |
||
| 4734 | #define SDIO_MASK_CEATAENDIE_Msk (0x1U << SDIO_MASK_CEATAENDIE_Pos) /*!< 0x00800000 */ |
||
| 4735 | #define SDIO_MASK_CEATAENDIE SDIO_MASK_CEATAENDIE_Msk /*!< CE-ATA command completion signal received Interrupt Enable */ |
||
| 4736 | |||
| 4737 | /***************** Bit definition for SDIO_FIFOCNT register *****************/ |
||
| 4738 | #define SDIO_FIFOCNT_FIFOCOUNT_Pos (0U) |
||
| 4739 | #define SDIO_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFU << SDIO_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */ |
||
| 4740 | #define SDIO_FIFOCNT_FIFOCOUNT SDIO_FIFOCNT_FIFOCOUNT_Msk /*!< Remaining number of words to be written to or read from the FIFO */ |
||
| 4741 | |||
| 4742 | /****************** Bit definition for SDIO_FIFO register *******************/ |
||
| 4743 | #define SDIO_FIFO_FIFODATA_Pos (0U) |
||
| 4744 | #define SDIO_FIFO_FIFODATA_Msk (0xFFFFFFFFU << SDIO_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */ |
||
| 4745 | #define SDIO_FIFO_FIFODATA SDIO_FIFO_FIFODATA_Msk /*!< Receive and transmit FIFO data */ |
||
| 4746 | |||
| 4747 | /******************************************************************************/ |
||
| 4748 | /* */ |
||
| 4749 | /* USB Device FS */ |
||
| 4750 | /* */ |
||
| 4751 | /******************************************************************************/ |
||
| 4752 | |||
| 4753 | /*!< Endpoint-specific registers */ |
||
| 4754 | #define USB_EP0R USB_BASE /*!< Endpoint 0 register address */ |
||
| 4755 | #define USB_EP1R (USB_BASE + 0x00000004) /*!< Endpoint 1 register address */ |
||
| 4756 | #define USB_EP2R (USB_BASE + 0x00000008) /*!< Endpoint 2 register address */ |
||
| 4757 | #define USB_EP3R (USB_BASE + 0x0000000C) /*!< Endpoint 3 register address */ |
||
| 4758 | #define USB_EP4R (USB_BASE + 0x00000010) /*!< Endpoint 4 register address */ |
||
| 4759 | #define USB_EP5R (USB_BASE + 0x00000014) /*!< Endpoint 5 register address */ |
||
| 4760 | #define USB_EP6R (USB_BASE + 0x00000018) /*!< Endpoint 6 register address */ |
||
| 4761 | #define USB_EP7R (USB_BASE + 0x0000001C) /*!< Endpoint 7 register address */ |
||
| 4762 | |||
| 4763 | /* bit positions */ |
||
| 4764 | #define USB_EP_CTR_RX_Pos (15U) |
||
| 4765 | #define USB_EP_CTR_RX_Msk (0x1U << USB_EP_CTR_RX_Pos) /*!< 0x00008000 */ |
||
| 4766 | #define USB_EP_CTR_RX USB_EP_CTR_RX_Msk /*!< EndPoint Correct TRansfer RX */ |
||
| 4767 | #define USB_EP_DTOG_RX_Pos (14U) |
||
| 4768 | #define USB_EP_DTOG_RX_Msk (0x1U << USB_EP_DTOG_RX_Pos) /*!< 0x00004000 */ |
||
| 4769 | #define USB_EP_DTOG_RX USB_EP_DTOG_RX_Msk /*!< EndPoint Data TOGGLE RX */ |
||
| 4770 | #define USB_EPRX_STAT_Pos (12U) |
||
| 4771 | #define USB_EPRX_STAT_Msk (0x3U << USB_EPRX_STAT_Pos) /*!< 0x00003000 */ |
||
| 4772 | #define USB_EPRX_STAT USB_EPRX_STAT_Msk /*!< EndPoint RX STATus bit field */ |
||
| 4773 | #define USB_EP_SETUP_Pos (11U) |
||
| 4774 | #define USB_EP_SETUP_Msk (0x1U << USB_EP_SETUP_Pos) /*!< 0x00000800 */ |
||
| 4775 | #define USB_EP_SETUP USB_EP_SETUP_Msk /*!< EndPoint SETUP */ |
||
| 4776 | #define USB_EP_T_FIELD_Pos (9U) |
||
| 4777 | #define USB_EP_T_FIELD_Msk (0x3U << USB_EP_T_FIELD_Pos) /*!< 0x00000600 */ |
||
| 4778 | #define USB_EP_T_FIELD USB_EP_T_FIELD_Msk /*!< EndPoint TYPE */ |
||
| 4779 | #define USB_EP_KIND_Pos (8U) |
||
| 4780 | #define USB_EP_KIND_Msk (0x1U << USB_EP_KIND_Pos) /*!< 0x00000100 */ |
||
| 4781 | #define USB_EP_KIND USB_EP_KIND_Msk /*!< EndPoint KIND */ |
||
| 4782 | #define USB_EP_CTR_TX_Pos (7U) |
||
| 4783 | #define USB_EP_CTR_TX_Msk (0x1U << USB_EP_CTR_TX_Pos) /*!< 0x00000080 */ |
||
| 4784 | #define USB_EP_CTR_TX USB_EP_CTR_TX_Msk /*!< EndPoint Correct TRansfer TX */ |
||
| 4785 | #define USB_EP_DTOG_TX_Pos (6U) |
||
| 4786 | #define USB_EP_DTOG_TX_Msk (0x1U << USB_EP_DTOG_TX_Pos) /*!< 0x00000040 */ |
||
| 4787 | #define USB_EP_DTOG_TX USB_EP_DTOG_TX_Msk /*!< EndPoint Data TOGGLE TX */ |
||
| 4788 | #define USB_EPTX_STAT_Pos (4U) |
||
| 4789 | #define USB_EPTX_STAT_Msk (0x3U << USB_EPTX_STAT_Pos) /*!< 0x00000030 */ |
||
| 4790 | #define USB_EPTX_STAT USB_EPTX_STAT_Msk /*!< EndPoint TX STATus bit field */ |
||
| 4791 | #define USB_EPADDR_FIELD_Pos (0U) |
||
| 4792 | #define USB_EPADDR_FIELD_Msk (0xFU << USB_EPADDR_FIELD_Pos) /*!< 0x0000000F */ |
||
| 4793 | #define USB_EPADDR_FIELD USB_EPADDR_FIELD_Msk /*!< EndPoint ADDRess FIELD */ |
||
| 4794 | |||
| 4795 | /* EndPoint REGister MASK (no toggle fields) */ |
||
| 4796 | #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) |
||
| 4797 | /*!< EP_TYPE[1:0] EndPoint TYPE */ |
||
| 4798 | #define USB_EP_TYPE_MASK_Pos (9U) |
||
| 4799 | #define USB_EP_TYPE_MASK_Msk (0x3U << USB_EP_TYPE_MASK_Pos) /*!< 0x00000600 */ |
||
| 4800 | #define USB_EP_TYPE_MASK USB_EP_TYPE_MASK_Msk /*!< EndPoint TYPE Mask */ |
||
| 4801 | #define USB_EP_BULK 0x00000000U /*!< EndPoint BULK */ |
||
| 4802 | #define USB_EP_CONTROL 0x00000200U /*!< EndPoint CONTROL */ |
||
| 4803 | #define USB_EP_ISOCHRONOUS 0x00000400U /*!< EndPoint ISOCHRONOUS */ |
||
| 4804 | #define USB_EP_INTERRUPT 0x00000600U /*!< EndPoint INTERRUPT */ |
||
| 4805 | #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK) |
||
| 4806 | |||
| 4807 | #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ |
||
| 4808 | /*!< STAT_TX[1:0] STATus for TX transfer */ |
||
| 4809 | #define USB_EP_TX_DIS 0x00000000U /*!< EndPoint TX DISabled */ |
||
| 4810 | #define USB_EP_TX_STALL 0x00000010U /*!< EndPoint TX STALLed */ |
||
| 4811 | #define USB_EP_TX_NAK 0x00000020U /*!< EndPoint TX NAKed */ |
||
| 4812 | #define USB_EP_TX_VALID 0x00000030U /*!< EndPoint TX VALID */ |
||
| 4813 | #define USB_EPTX_DTOG1 0x00000010U /*!< EndPoint TX Data TOGgle bit1 */ |
||
| 4814 | #define USB_EPTX_DTOG2 0x00000020U /*!< EndPoint TX Data TOGgle bit2 */ |
||
| 4815 | #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) |
||
| 4816 | /*!< STAT_RX[1:0] STATus for RX transfer */ |
||
| 4817 | #define USB_EP_RX_DIS 0x00000000U /*!< EndPoint RX DISabled */ |
||
| 4818 | #define USB_EP_RX_STALL 0x00001000U /*!< EndPoint RX STALLed */ |
||
| 4819 | #define USB_EP_RX_NAK 0x00002000U /*!< EndPoint RX NAKed */ |
||
| 4820 | #define USB_EP_RX_VALID 0x00003000U /*!< EndPoint RX VALID */ |
||
| 4821 | #define USB_EPRX_DTOG1 0x00001000U /*!< EndPoint RX Data TOGgle bit1 */ |
||
| 4822 | #define USB_EPRX_DTOG2 0x00002000U /*!< EndPoint RX Data TOGgle bit1 */ |
||
| 4823 | #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) |
||
| 4824 | |||
| 4825 | /******************* Bit definition for USB_EP0R register *******************/ |
||
| 4826 | #define USB_EP0R_EA_Pos (0U) |
||
| 4827 | #define USB_EP0R_EA_Msk (0xFU << USB_EP0R_EA_Pos) /*!< 0x0000000F */ |
||
| 4828 | #define USB_EP0R_EA USB_EP0R_EA_Msk /*!< Endpoint Address */ |
||
| 4829 | |||
| 4830 | #define USB_EP0R_STAT_TX_Pos (4U) |
||
| 4831 | #define USB_EP0R_STAT_TX_Msk (0x3U << USB_EP0R_STAT_TX_Pos) /*!< 0x00000030 */ |
||
| 4832 | #define USB_EP0R_STAT_TX USB_EP0R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
||
| 4833 | #define USB_EP0R_STAT_TX_0 (0x1U << USB_EP0R_STAT_TX_Pos) /*!< 0x00000010 */ |
||
| 4834 | #define USB_EP0R_STAT_TX_1 (0x2U << USB_EP0R_STAT_TX_Pos) /*!< 0x00000020 */ |
||
| 4835 | |||
| 4836 | #define USB_EP0R_DTOG_TX_Pos (6U) |
||
| 4837 | #define USB_EP0R_DTOG_TX_Msk (0x1U << USB_EP0R_DTOG_TX_Pos) /*!< 0x00000040 */ |
||
| 4838 | #define USB_EP0R_DTOG_TX USB_EP0R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */ |
||
| 4839 | #define USB_EP0R_CTR_TX_Pos (7U) |
||
| 4840 | #define USB_EP0R_CTR_TX_Msk (0x1U << USB_EP0R_CTR_TX_Pos) /*!< 0x00000080 */ |
||
| 4841 | #define USB_EP0R_CTR_TX USB_EP0R_CTR_TX_Msk /*!< Correct Transfer for transmission */ |
||
| 4842 | #define USB_EP0R_EP_KIND_Pos (8U) |
||
| 4843 | #define USB_EP0R_EP_KIND_Msk (0x1U << USB_EP0R_EP_KIND_Pos) /*!< 0x00000100 */ |
||
| 4844 | #define USB_EP0R_EP_KIND USB_EP0R_EP_KIND_Msk /*!< Endpoint Kind */ |
||
| 4845 | |||
| 4846 | #define USB_EP0R_EP_TYPE_Pos (9U) |
||
| 4847 | #define USB_EP0R_EP_TYPE_Msk (0x3U << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000600 */ |
||
| 4848 | #define USB_EP0R_EP_TYPE USB_EP0R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */ |
||
| 4849 | #define USB_EP0R_EP_TYPE_0 (0x1U << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000200 */ |
||
| 4850 | #define USB_EP0R_EP_TYPE_1 (0x2U << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000400 */ |
||
| 4851 | |||
| 4852 | #define USB_EP0R_SETUP_Pos (11U) |
||
| 4853 | #define USB_EP0R_SETUP_Msk (0x1U << USB_EP0R_SETUP_Pos) /*!< 0x00000800 */ |
||
| 4854 | #define USB_EP0R_SETUP USB_EP0R_SETUP_Msk /*!< Setup transaction completed */ |
||
| 4855 | |||
| 4856 | #define USB_EP0R_STAT_RX_Pos (12U) |
||
| 4857 | #define USB_EP0R_STAT_RX_Msk (0x3U << USB_EP0R_STAT_RX_Pos) /*!< 0x00003000 */ |
||
| 4858 | #define USB_EP0R_STAT_RX USB_EP0R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
||
| 4859 | #define USB_EP0R_STAT_RX_0 (0x1U << USB_EP0R_STAT_RX_Pos) /*!< 0x00001000 */ |
||
| 4860 | #define USB_EP0R_STAT_RX_1 (0x2U << USB_EP0R_STAT_RX_Pos) /*!< 0x00002000 */ |
||
| 4861 | |||
| 4862 | #define USB_EP0R_DTOG_RX_Pos (14U) |
||
| 4863 | #define USB_EP0R_DTOG_RX_Msk (0x1U << USB_EP0R_DTOG_RX_Pos) /*!< 0x00004000 */ |
||
| 4864 | #define USB_EP0R_DTOG_RX USB_EP0R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */ |
||
| 4865 | #define USB_EP0R_CTR_RX_Pos (15U) |
||
| 4866 | #define USB_EP0R_CTR_RX_Msk (0x1U << USB_EP0R_CTR_RX_Pos) /*!< 0x00008000 */ |
||
| 4867 | #define USB_EP0R_CTR_RX USB_EP0R_CTR_RX_Msk /*!< Correct Transfer for reception */ |
||
| 4868 | |||
| 4869 | /******************* Bit definition for USB_EP1R register *******************/ |
||
| 4870 | #define USB_EP1R_EA_Pos (0U) |
||
| 4871 | #define USB_EP1R_EA_Msk (0xFU << USB_EP1R_EA_Pos) /*!< 0x0000000F */ |
||
| 4872 | #define USB_EP1R_EA USB_EP1R_EA_Msk /*!< Endpoint Address */ |
||
| 4873 | |||
| 4874 | #define USB_EP1R_STAT_TX_Pos (4U) |
||
| 4875 | #define USB_EP1R_STAT_TX_Msk (0x3U << USB_EP1R_STAT_TX_Pos) /*!< 0x00000030 */ |
||
| 4876 | #define USB_EP1R_STAT_TX USB_EP1R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
||
| 4877 | #define USB_EP1R_STAT_TX_0 (0x1U << USB_EP1R_STAT_TX_Pos) /*!< 0x00000010 */ |
||
| 4878 | #define USB_EP1R_STAT_TX_1 (0x2U << USB_EP1R_STAT_TX_Pos) /*!< 0x00000020 */ |
||
| 4879 | |||
| 4880 | #define USB_EP1R_DTOG_TX_Pos (6U) |
||
| 4881 | #define USB_EP1R_DTOG_TX_Msk (0x1U << USB_EP1R_DTOG_TX_Pos) /*!< 0x00000040 */ |
||
| 4882 | #define USB_EP1R_DTOG_TX USB_EP1R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */ |
||
| 4883 | #define USB_EP1R_CTR_TX_Pos (7U) |
||
| 4884 | #define USB_EP1R_CTR_TX_Msk (0x1U << USB_EP1R_CTR_TX_Pos) /*!< 0x00000080 */ |
||
| 4885 | #define USB_EP1R_CTR_TX USB_EP1R_CTR_TX_Msk /*!< Correct Transfer for transmission */ |
||
| 4886 | #define USB_EP1R_EP_KIND_Pos (8U) |
||
| 4887 | #define USB_EP1R_EP_KIND_Msk (0x1U << USB_EP1R_EP_KIND_Pos) /*!< 0x00000100 */ |
||
| 4888 | #define USB_EP1R_EP_KIND USB_EP1R_EP_KIND_Msk /*!< Endpoint Kind */ |
||
| 4889 | |||
| 4890 | #define USB_EP1R_EP_TYPE_Pos (9U) |
||
| 4891 | #define USB_EP1R_EP_TYPE_Msk (0x3U << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000600 */ |
||
| 4892 | #define USB_EP1R_EP_TYPE USB_EP1R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */ |
||
| 4893 | #define USB_EP1R_EP_TYPE_0 (0x1U << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000200 */ |
||
| 4894 | #define USB_EP1R_EP_TYPE_1 (0x2U << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000400 */ |
||
| 4895 | |||
| 4896 | #define USB_EP1R_SETUP_Pos (11U) |
||
| 4897 | #define USB_EP1R_SETUP_Msk (0x1U << USB_EP1R_SETUP_Pos) /*!< 0x00000800 */ |
||
| 4898 | #define USB_EP1R_SETUP USB_EP1R_SETUP_Msk /*!< Setup transaction completed */ |
||
| 4899 | |||
| 4900 | #define USB_EP1R_STAT_RX_Pos (12U) |
||
| 4901 | #define USB_EP1R_STAT_RX_Msk (0x3U << USB_EP1R_STAT_RX_Pos) /*!< 0x00003000 */ |
||
| 4902 | #define USB_EP1R_STAT_RX USB_EP1R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
||
| 4903 | #define USB_EP1R_STAT_RX_0 (0x1U << USB_EP1R_STAT_RX_Pos) /*!< 0x00001000 */ |
||
| 4904 | #define USB_EP1R_STAT_RX_1 (0x2U << USB_EP1R_STAT_RX_Pos) /*!< 0x00002000 */ |
||
| 4905 | |||
| 4906 | #define USB_EP1R_DTOG_RX_Pos (14U) |
||
| 4907 | #define USB_EP1R_DTOG_RX_Msk (0x1U << USB_EP1R_DTOG_RX_Pos) /*!< 0x00004000 */ |
||
| 4908 | #define USB_EP1R_DTOG_RX USB_EP1R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */ |
||
| 4909 | #define USB_EP1R_CTR_RX_Pos (15U) |
||
| 4910 | #define USB_EP1R_CTR_RX_Msk (0x1U << USB_EP1R_CTR_RX_Pos) /*!< 0x00008000 */ |
||
| 4911 | #define USB_EP1R_CTR_RX USB_EP1R_CTR_RX_Msk /*!< Correct Transfer for reception */ |
||
| 4912 | |||
| 4913 | /******************* Bit definition for USB_EP2R register *******************/ |
||
| 4914 | #define USB_EP2R_EA_Pos (0U) |
||
| 4915 | #define USB_EP2R_EA_Msk (0xFU << USB_EP2R_EA_Pos) /*!< 0x0000000F */ |
||
| 4916 | #define USB_EP2R_EA USB_EP2R_EA_Msk /*!< Endpoint Address */ |
||
| 4917 | |||
| 4918 | #define USB_EP2R_STAT_TX_Pos (4U) |
||
| 4919 | #define USB_EP2R_STAT_TX_Msk (0x3U << USB_EP2R_STAT_TX_Pos) /*!< 0x00000030 */ |
||
| 4920 | #define USB_EP2R_STAT_TX USB_EP2R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
||
| 4921 | #define USB_EP2R_STAT_TX_0 (0x1U << USB_EP2R_STAT_TX_Pos) /*!< 0x00000010 */ |
||
| 4922 | #define USB_EP2R_STAT_TX_1 (0x2U << USB_EP2R_STAT_TX_Pos) /*!< 0x00000020 */ |
||
| 4923 | |||
| 4924 | #define USB_EP2R_DTOG_TX_Pos (6U) |
||
| 4925 | #define USB_EP2R_DTOG_TX_Msk (0x1U << USB_EP2R_DTOG_TX_Pos) /*!< 0x00000040 */ |
||
| 4926 | #define USB_EP2R_DTOG_TX USB_EP2R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */ |
||
| 4927 | #define USB_EP2R_CTR_TX_Pos (7U) |
||
| 4928 | #define USB_EP2R_CTR_TX_Msk (0x1U << USB_EP2R_CTR_TX_Pos) /*!< 0x00000080 */ |
||
| 4929 | #define USB_EP2R_CTR_TX USB_EP2R_CTR_TX_Msk /*!< Correct Transfer for transmission */ |
||
| 4930 | #define USB_EP2R_EP_KIND_Pos (8U) |
||
| 4931 | #define USB_EP2R_EP_KIND_Msk (0x1U << USB_EP2R_EP_KIND_Pos) /*!< 0x00000100 */ |
||
| 4932 | #define USB_EP2R_EP_KIND USB_EP2R_EP_KIND_Msk /*!< Endpoint Kind */ |
||
| 4933 | |||
| 4934 | #define USB_EP2R_EP_TYPE_Pos (9U) |
||
| 4935 | #define USB_EP2R_EP_TYPE_Msk (0x3U << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000600 */ |
||
| 4936 | #define USB_EP2R_EP_TYPE USB_EP2R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */ |
||
| 4937 | #define USB_EP2R_EP_TYPE_0 (0x1U << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000200 */ |
||
| 4938 | #define USB_EP2R_EP_TYPE_1 (0x2U << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000400 */ |
||
| 4939 | |||
| 4940 | #define USB_EP2R_SETUP_Pos (11U) |
||
| 4941 | #define USB_EP2R_SETUP_Msk (0x1U << USB_EP2R_SETUP_Pos) /*!< 0x00000800 */ |
||
| 4942 | #define USB_EP2R_SETUP USB_EP2R_SETUP_Msk /*!< Setup transaction completed */ |
||
| 4943 | |||
| 4944 | #define USB_EP2R_STAT_RX_Pos (12U) |
||
| 4945 | #define USB_EP2R_STAT_RX_Msk (0x3U << USB_EP2R_STAT_RX_Pos) /*!< 0x00003000 */ |
||
| 4946 | #define USB_EP2R_STAT_RX USB_EP2R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
||
| 4947 | #define USB_EP2R_STAT_RX_0 (0x1U << USB_EP2R_STAT_RX_Pos) /*!< 0x00001000 */ |
||
| 4948 | #define USB_EP2R_STAT_RX_1 (0x2U << USB_EP2R_STAT_RX_Pos) /*!< 0x00002000 */ |
||
| 4949 | |||
| 4950 | #define USB_EP2R_DTOG_RX_Pos (14U) |
||
| 4951 | #define USB_EP2R_DTOG_RX_Msk (0x1U << USB_EP2R_DTOG_RX_Pos) /*!< 0x00004000 */ |
||
| 4952 | #define USB_EP2R_DTOG_RX USB_EP2R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */ |
||
| 4953 | #define USB_EP2R_CTR_RX_Pos (15U) |
||
| 4954 | #define USB_EP2R_CTR_RX_Msk (0x1U << USB_EP2R_CTR_RX_Pos) /*!< 0x00008000 */ |
||
| 4955 | #define USB_EP2R_CTR_RX USB_EP2R_CTR_RX_Msk /*!< Correct Transfer for reception */ |
||
| 4956 | |||
| 4957 | /******************* Bit definition for USB_EP3R register *******************/ |
||
| 4958 | #define USB_EP3R_EA_Pos (0U) |
||
| 4959 | #define USB_EP3R_EA_Msk (0xFU << USB_EP3R_EA_Pos) /*!< 0x0000000F */ |
||
| 4960 | #define USB_EP3R_EA USB_EP3R_EA_Msk /*!< Endpoint Address */ |
||
| 4961 | |||
| 4962 | #define USB_EP3R_STAT_TX_Pos (4U) |
||
| 4963 | #define USB_EP3R_STAT_TX_Msk (0x3U << USB_EP3R_STAT_TX_Pos) /*!< 0x00000030 */ |
||
| 4964 | #define USB_EP3R_STAT_TX USB_EP3R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
||
| 4965 | #define USB_EP3R_STAT_TX_0 (0x1U << USB_EP3R_STAT_TX_Pos) /*!< 0x00000010 */ |
||
| 4966 | #define USB_EP3R_STAT_TX_1 (0x2U << USB_EP3R_STAT_TX_Pos) /*!< 0x00000020 */ |
||
| 4967 | |||
| 4968 | #define USB_EP3R_DTOG_TX_Pos (6U) |
||
| 4969 | #define USB_EP3R_DTOG_TX_Msk (0x1U << USB_EP3R_DTOG_TX_Pos) /*!< 0x00000040 */ |
||
| 4970 | #define USB_EP3R_DTOG_TX USB_EP3R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */ |
||
| 4971 | #define USB_EP3R_CTR_TX_Pos (7U) |
||
| 4972 | #define USB_EP3R_CTR_TX_Msk (0x1U << USB_EP3R_CTR_TX_Pos) /*!< 0x00000080 */ |
||
| 4973 | #define USB_EP3R_CTR_TX USB_EP3R_CTR_TX_Msk /*!< Correct Transfer for transmission */ |
||
| 4974 | #define USB_EP3R_EP_KIND_Pos (8U) |
||
| 4975 | #define USB_EP3R_EP_KIND_Msk (0x1U << USB_EP3R_EP_KIND_Pos) /*!< 0x00000100 */ |
||
| 4976 | #define USB_EP3R_EP_KIND USB_EP3R_EP_KIND_Msk /*!< Endpoint Kind */ |
||
| 4977 | |||
| 4978 | #define USB_EP3R_EP_TYPE_Pos (9U) |
||
| 4979 | #define USB_EP3R_EP_TYPE_Msk (0x3U << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000600 */ |
||
| 4980 | #define USB_EP3R_EP_TYPE USB_EP3R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */ |
||
| 4981 | #define USB_EP3R_EP_TYPE_0 (0x1U << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000200 */ |
||
| 4982 | #define USB_EP3R_EP_TYPE_1 (0x2U << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000400 */ |
||
| 4983 | |||
| 4984 | #define USB_EP3R_SETUP_Pos (11U) |
||
| 4985 | #define USB_EP3R_SETUP_Msk (0x1U << USB_EP3R_SETUP_Pos) /*!< 0x00000800 */ |
||
| 4986 | #define USB_EP3R_SETUP USB_EP3R_SETUP_Msk /*!< Setup transaction completed */ |
||
| 4987 | |||
| 4988 | #define USB_EP3R_STAT_RX_Pos (12U) |
||
| 4989 | #define USB_EP3R_STAT_RX_Msk (0x3U << USB_EP3R_STAT_RX_Pos) /*!< 0x00003000 */ |
||
| 4990 | #define USB_EP3R_STAT_RX USB_EP3R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
||
| 4991 | #define USB_EP3R_STAT_RX_0 (0x1U << USB_EP3R_STAT_RX_Pos) /*!< 0x00001000 */ |
||
| 4992 | #define USB_EP3R_STAT_RX_1 (0x2U << USB_EP3R_STAT_RX_Pos) /*!< 0x00002000 */ |
||
| 4993 | |||
| 4994 | #define USB_EP3R_DTOG_RX_Pos (14U) |
||
| 4995 | #define USB_EP3R_DTOG_RX_Msk (0x1U << USB_EP3R_DTOG_RX_Pos) /*!< 0x00004000 */ |
||
| 4996 | #define USB_EP3R_DTOG_RX USB_EP3R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */ |
||
| 4997 | #define USB_EP3R_CTR_RX_Pos (15U) |
||
| 4998 | #define USB_EP3R_CTR_RX_Msk (0x1U << USB_EP3R_CTR_RX_Pos) /*!< 0x00008000 */ |
||
| 4999 | #define USB_EP3R_CTR_RX USB_EP3R_CTR_RX_Msk /*!< Correct Transfer for reception */ |
||
| 5000 | |||
| 5001 | /******************* Bit definition for USB_EP4R register *******************/ |
||
| 5002 | #define USB_EP4R_EA_Pos (0U) |
||
| 5003 | #define USB_EP4R_EA_Msk (0xFU << USB_EP4R_EA_Pos) /*!< 0x0000000F */ |
||
| 5004 | #define USB_EP4R_EA USB_EP4R_EA_Msk /*!< Endpoint Address */ |
||
| 5005 | |||
| 5006 | #define USB_EP4R_STAT_TX_Pos (4U) |
||
| 5007 | #define USB_EP4R_STAT_TX_Msk (0x3U << USB_EP4R_STAT_TX_Pos) /*!< 0x00000030 */ |
||
| 5008 | #define USB_EP4R_STAT_TX USB_EP4R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
||
| 5009 | #define USB_EP4R_STAT_TX_0 (0x1U << USB_EP4R_STAT_TX_Pos) /*!< 0x00000010 */ |
||
| 5010 | #define USB_EP4R_STAT_TX_1 (0x2U << USB_EP4R_STAT_TX_Pos) /*!< 0x00000020 */ |
||
| 5011 | |||
| 5012 | #define USB_EP4R_DTOG_TX_Pos (6U) |
||
| 5013 | #define USB_EP4R_DTOG_TX_Msk (0x1U << USB_EP4R_DTOG_TX_Pos) /*!< 0x00000040 */ |
||
| 5014 | #define USB_EP4R_DTOG_TX USB_EP4R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */ |
||
| 5015 | #define USB_EP4R_CTR_TX_Pos (7U) |
||
| 5016 | #define USB_EP4R_CTR_TX_Msk (0x1U << USB_EP4R_CTR_TX_Pos) /*!< 0x00000080 */ |
||
| 5017 | #define USB_EP4R_CTR_TX USB_EP4R_CTR_TX_Msk /*!< Correct Transfer for transmission */ |
||
| 5018 | #define USB_EP4R_EP_KIND_Pos (8U) |
||
| 5019 | #define USB_EP4R_EP_KIND_Msk (0x1U << USB_EP4R_EP_KIND_Pos) /*!< 0x00000100 */ |
||
| 5020 | #define USB_EP4R_EP_KIND USB_EP4R_EP_KIND_Msk /*!< Endpoint Kind */ |
||
| 5021 | |||
| 5022 | #define USB_EP4R_EP_TYPE_Pos (9U) |
||
| 5023 | #define USB_EP4R_EP_TYPE_Msk (0x3U << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000600 */ |
||
| 5024 | #define USB_EP4R_EP_TYPE USB_EP4R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */ |
||
| 5025 | #define USB_EP4R_EP_TYPE_0 (0x1U << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000200 */ |
||
| 5026 | #define USB_EP4R_EP_TYPE_1 (0x2U << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000400 */ |
||
| 5027 | |||
| 5028 | #define USB_EP4R_SETUP_Pos (11U) |
||
| 5029 | #define USB_EP4R_SETUP_Msk (0x1U << USB_EP4R_SETUP_Pos) /*!< 0x00000800 */ |
||
| 5030 | #define USB_EP4R_SETUP USB_EP4R_SETUP_Msk /*!< Setup transaction completed */ |
||
| 5031 | |||
| 5032 | #define USB_EP4R_STAT_RX_Pos (12U) |
||
| 5033 | #define USB_EP4R_STAT_RX_Msk (0x3U << USB_EP4R_STAT_RX_Pos) /*!< 0x00003000 */ |
||
| 5034 | #define USB_EP4R_STAT_RX USB_EP4R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
||
| 5035 | #define USB_EP4R_STAT_RX_0 (0x1U << USB_EP4R_STAT_RX_Pos) /*!< 0x00001000 */ |
||
| 5036 | #define USB_EP4R_STAT_RX_1 (0x2U << USB_EP4R_STAT_RX_Pos) /*!< 0x00002000 */ |
||
| 5037 | |||
| 5038 | #define USB_EP4R_DTOG_RX_Pos (14U) |
||
| 5039 | #define USB_EP4R_DTOG_RX_Msk (0x1U << USB_EP4R_DTOG_RX_Pos) /*!< 0x00004000 */ |
||
| 5040 | #define USB_EP4R_DTOG_RX USB_EP4R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */ |
||
| 5041 | #define USB_EP4R_CTR_RX_Pos (15U) |
||
| 5042 | #define USB_EP4R_CTR_RX_Msk (0x1U << USB_EP4R_CTR_RX_Pos) /*!< 0x00008000 */ |
||
| 5043 | #define USB_EP4R_CTR_RX USB_EP4R_CTR_RX_Msk /*!< Correct Transfer for reception */ |
||
| 5044 | |||
| 5045 | /******************* Bit definition for USB_EP5R register *******************/ |
||
| 5046 | #define USB_EP5R_EA_Pos (0U) |
||
| 5047 | #define USB_EP5R_EA_Msk (0xFU << USB_EP5R_EA_Pos) /*!< 0x0000000F */ |
||
| 5048 | #define USB_EP5R_EA USB_EP5R_EA_Msk /*!< Endpoint Address */ |
||
| 5049 | |||
| 5050 | #define USB_EP5R_STAT_TX_Pos (4U) |
||
| 5051 | #define USB_EP5R_STAT_TX_Msk (0x3U << USB_EP5R_STAT_TX_Pos) /*!< 0x00000030 */ |
||
| 5052 | #define USB_EP5R_STAT_TX USB_EP5R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
||
| 5053 | #define USB_EP5R_STAT_TX_0 (0x1U << USB_EP5R_STAT_TX_Pos) /*!< 0x00000010 */ |
||
| 5054 | #define USB_EP5R_STAT_TX_1 (0x2U << USB_EP5R_STAT_TX_Pos) /*!< 0x00000020 */ |
||
| 5055 | |||
| 5056 | #define USB_EP5R_DTOG_TX_Pos (6U) |
||
| 5057 | #define USB_EP5R_DTOG_TX_Msk (0x1U << USB_EP5R_DTOG_TX_Pos) /*!< 0x00000040 */ |
||
| 5058 | #define USB_EP5R_DTOG_TX USB_EP5R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */ |
||
| 5059 | #define USB_EP5R_CTR_TX_Pos (7U) |
||
| 5060 | #define USB_EP5R_CTR_TX_Msk (0x1U << USB_EP5R_CTR_TX_Pos) /*!< 0x00000080 */ |
||
| 5061 | #define USB_EP5R_CTR_TX USB_EP5R_CTR_TX_Msk /*!< Correct Transfer for transmission */ |
||
| 5062 | #define USB_EP5R_EP_KIND_Pos (8U) |
||
| 5063 | #define USB_EP5R_EP_KIND_Msk (0x1U << USB_EP5R_EP_KIND_Pos) /*!< 0x00000100 */ |
||
| 5064 | #define USB_EP5R_EP_KIND USB_EP5R_EP_KIND_Msk /*!< Endpoint Kind */ |
||
| 5065 | |||
| 5066 | #define USB_EP5R_EP_TYPE_Pos (9U) |
||
| 5067 | #define USB_EP5R_EP_TYPE_Msk (0x3U << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000600 */ |
||
| 5068 | #define USB_EP5R_EP_TYPE USB_EP5R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */ |
||
| 5069 | #define USB_EP5R_EP_TYPE_0 (0x1U << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000200 */ |
||
| 5070 | #define USB_EP5R_EP_TYPE_1 (0x2U << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000400 */ |
||
| 5071 | |||
| 5072 | #define USB_EP5R_SETUP_Pos (11U) |
||
| 5073 | #define USB_EP5R_SETUP_Msk (0x1U << USB_EP5R_SETUP_Pos) /*!< 0x00000800 */ |
||
| 5074 | #define USB_EP5R_SETUP USB_EP5R_SETUP_Msk /*!< Setup transaction completed */ |
||
| 5075 | |||
| 5076 | #define USB_EP5R_STAT_RX_Pos (12U) |
||
| 5077 | #define USB_EP5R_STAT_RX_Msk (0x3U << USB_EP5R_STAT_RX_Pos) /*!< 0x00003000 */ |
||
| 5078 | #define USB_EP5R_STAT_RX USB_EP5R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
||
| 5079 | #define USB_EP5R_STAT_RX_0 (0x1U << USB_EP5R_STAT_RX_Pos) /*!< 0x00001000 */ |
||
| 5080 | #define USB_EP5R_STAT_RX_1 (0x2U << USB_EP5R_STAT_RX_Pos) /*!< 0x00002000 */ |
||
| 5081 | |||
| 5082 | #define USB_EP5R_DTOG_RX_Pos (14U) |
||
| 5083 | #define USB_EP5R_DTOG_RX_Msk (0x1U << USB_EP5R_DTOG_RX_Pos) /*!< 0x00004000 */ |
||
| 5084 | #define USB_EP5R_DTOG_RX USB_EP5R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */ |
||
| 5085 | #define USB_EP5R_CTR_RX_Pos (15U) |
||
| 5086 | #define USB_EP5R_CTR_RX_Msk (0x1U << USB_EP5R_CTR_RX_Pos) /*!< 0x00008000 */ |
||
| 5087 | #define USB_EP5R_CTR_RX USB_EP5R_CTR_RX_Msk /*!< Correct Transfer for reception */ |
||
| 5088 | |||
| 5089 | /******************* Bit definition for USB_EP6R register *******************/ |
||
| 5090 | #define USB_EP6R_EA_Pos (0U) |
||
| 5091 | #define USB_EP6R_EA_Msk (0xFU << USB_EP6R_EA_Pos) /*!< 0x0000000F */ |
||
| 5092 | #define USB_EP6R_EA USB_EP6R_EA_Msk /*!< Endpoint Address */ |
||
| 5093 | |||
| 5094 | #define USB_EP6R_STAT_TX_Pos (4U) |
||
| 5095 | #define USB_EP6R_STAT_TX_Msk (0x3U << USB_EP6R_STAT_TX_Pos) /*!< 0x00000030 */ |
||
| 5096 | #define USB_EP6R_STAT_TX USB_EP6R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
||
| 5097 | #define USB_EP6R_STAT_TX_0 (0x1U << USB_EP6R_STAT_TX_Pos) /*!< 0x00000010 */ |
||
| 5098 | #define USB_EP6R_STAT_TX_1 (0x2U << USB_EP6R_STAT_TX_Pos) /*!< 0x00000020 */ |
||
| 5099 | |||
| 5100 | #define USB_EP6R_DTOG_TX_Pos (6U) |
||
| 5101 | #define USB_EP6R_DTOG_TX_Msk (0x1U << USB_EP6R_DTOG_TX_Pos) /*!< 0x00000040 */ |
||
| 5102 | #define USB_EP6R_DTOG_TX USB_EP6R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */ |
||
| 5103 | #define USB_EP6R_CTR_TX_Pos (7U) |
||
| 5104 | #define USB_EP6R_CTR_TX_Msk (0x1U << USB_EP6R_CTR_TX_Pos) /*!< 0x00000080 */ |
||
| 5105 | #define USB_EP6R_CTR_TX USB_EP6R_CTR_TX_Msk /*!< Correct Transfer for transmission */ |
||
| 5106 | #define USB_EP6R_EP_KIND_Pos (8U) |
||
| 5107 | #define USB_EP6R_EP_KIND_Msk (0x1U << USB_EP6R_EP_KIND_Pos) /*!< 0x00000100 */ |
||
| 5108 | #define USB_EP6R_EP_KIND USB_EP6R_EP_KIND_Msk /*!< Endpoint Kind */ |
||
| 5109 | |||
| 5110 | #define USB_EP6R_EP_TYPE_Pos (9U) |
||
| 5111 | #define USB_EP6R_EP_TYPE_Msk (0x3U << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000600 */ |
||
| 5112 | #define USB_EP6R_EP_TYPE USB_EP6R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */ |
||
| 5113 | #define USB_EP6R_EP_TYPE_0 (0x1U << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000200 */ |
||
| 5114 | #define USB_EP6R_EP_TYPE_1 (0x2U << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000400 */ |
||
| 5115 | |||
| 5116 | #define USB_EP6R_SETUP_Pos (11U) |
||
| 5117 | #define USB_EP6R_SETUP_Msk (0x1U << USB_EP6R_SETUP_Pos) /*!< 0x00000800 */ |
||
| 5118 | #define USB_EP6R_SETUP USB_EP6R_SETUP_Msk /*!< Setup transaction completed */ |
||
| 5119 | |||
| 5120 | #define USB_EP6R_STAT_RX_Pos (12U) |
||
| 5121 | #define USB_EP6R_STAT_RX_Msk (0x3U << USB_EP6R_STAT_RX_Pos) /*!< 0x00003000 */ |
||
| 5122 | #define USB_EP6R_STAT_RX USB_EP6R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
||
| 5123 | #define USB_EP6R_STAT_RX_0 (0x1U << USB_EP6R_STAT_RX_Pos) /*!< 0x00001000 */ |
||
| 5124 | #define USB_EP6R_STAT_RX_1 (0x2U << USB_EP6R_STAT_RX_Pos) /*!< 0x00002000 */ |
||
| 5125 | |||
| 5126 | #define USB_EP6R_DTOG_RX_Pos (14U) |
||
| 5127 | #define USB_EP6R_DTOG_RX_Msk (0x1U << USB_EP6R_DTOG_RX_Pos) /*!< 0x00004000 */ |
||
| 5128 | #define USB_EP6R_DTOG_RX USB_EP6R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */ |
||
| 5129 | #define USB_EP6R_CTR_RX_Pos (15U) |
||
| 5130 | #define USB_EP6R_CTR_RX_Msk (0x1U << USB_EP6R_CTR_RX_Pos) /*!< 0x00008000 */ |
||
| 5131 | #define USB_EP6R_CTR_RX USB_EP6R_CTR_RX_Msk /*!< Correct Transfer for reception */ |
||
| 5132 | |||
| 5133 | /******************* Bit definition for USB_EP7R register *******************/ |
||
| 5134 | #define USB_EP7R_EA_Pos (0U) |
||
| 5135 | #define USB_EP7R_EA_Msk (0xFU << USB_EP7R_EA_Pos) /*!< 0x0000000F */ |
||
| 5136 | #define USB_EP7R_EA USB_EP7R_EA_Msk /*!< Endpoint Address */ |
||
| 5137 | |||
| 5138 | #define USB_EP7R_STAT_TX_Pos (4U) |
||
| 5139 | #define USB_EP7R_STAT_TX_Msk (0x3U << USB_EP7R_STAT_TX_Pos) /*!< 0x00000030 */ |
||
| 5140 | #define USB_EP7R_STAT_TX USB_EP7R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
||
| 5141 | #define USB_EP7R_STAT_TX_0 (0x1U << USB_EP7R_STAT_TX_Pos) /*!< 0x00000010 */ |
||
| 5142 | #define USB_EP7R_STAT_TX_1 (0x2U << USB_EP7R_STAT_TX_Pos) /*!< 0x00000020 */ |
||
| 5143 | |||
| 5144 | #define USB_EP7R_DTOG_TX_Pos (6U) |
||
| 5145 | #define USB_EP7R_DTOG_TX_Msk (0x1U << USB_EP7R_DTOG_TX_Pos) /*!< 0x00000040 */ |
||
| 5146 | #define USB_EP7R_DTOG_TX USB_EP7R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */ |
||
| 5147 | #define USB_EP7R_CTR_TX_Pos (7U) |
||
| 5148 | #define USB_EP7R_CTR_TX_Msk (0x1U << USB_EP7R_CTR_TX_Pos) /*!< 0x00000080 */ |
||
| 5149 | #define USB_EP7R_CTR_TX USB_EP7R_CTR_TX_Msk /*!< Correct Transfer for transmission */ |
||
| 5150 | #define USB_EP7R_EP_KIND_Pos (8U) |
||
| 5151 | #define USB_EP7R_EP_KIND_Msk (0x1U << USB_EP7R_EP_KIND_Pos) /*!< 0x00000100 */ |
||
| 5152 | #define USB_EP7R_EP_KIND USB_EP7R_EP_KIND_Msk /*!< Endpoint Kind */ |
||
| 5153 | |||
| 5154 | #define USB_EP7R_EP_TYPE_Pos (9U) |
||
| 5155 | #define USB_EP7R_EP_TYPE_Msk (0x3U << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000600 */ |
||
| 5156 | #define USB_EP7R_EP_TYPE USB_EP7R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */ |
||
| 5157 | #define USB_EP7R_EP_TYPE_0 (0x1U << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000200 */ |
||
| 5158 | #define USB_EP7R_EP_TYPE_1 (0x2U << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000400 */ |
||
| 5159 | |||
| 5160 | #define USB_EP7R_SETUP_Pos (11U) |
||
| 5161 | #define USB_EP7R_SETUP_Msk (0x1U << USB_EP7R_SETUP_Pos) /*!< 0x00000800 */ |
||
| 5162 | #define USB_EP7R_SETUP USB_EP7R_SETUP_Msk /*!< Setup transaction completed */ |
||
| 5163 | |||
| 5164 | #define USB_EP7R_STAT_RX_Pos (12U) |
||
| 5165 | #define USB_EP7R_STAT_RX_Msk (0x3U << USB_EP7R_STAT_RX_Pos) /*!< 0x00003000 */ |
||
| 5166 | #define USB_EP7R_STAT_RX USB_EP7R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
||
| 5167 | #define USB_EP7R_STAT_RX_0 (0x1U << USB_EP7R_STAT_RX_Pos) /*!< 0x00001000 */ |
||
| 5168 | #define USB_EP7R_STAT_RX_1 (0x2U << USB_EP7R_STAT_RX_Pos) /*!< 0x00002000 */ |
||
| 5169 | |||
| 5170 | #define USB_EP7R_DTOG_RX_Pos (14U) |
||
| 5171 | #define USB_EP7R_DTOG_RX_Msk (0x1U << USB_EP7R_DTOG_RX_Pos) /*!< 0x00004000 */ |
||
| 5172 | #define USB_EP7R_DTOG_RX USB_EP7R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */ |
||
| 5173 | #define USB_EP7R_CTR_RX_Pos (15U) |
||
| 5174 | #define USB_EP7R_CTR_RX_Msk (0x1U << USB_EP7R_CTR_RX_Pos) /*!< 0x00008000 */ |
||
| 5175 | #define USB_EP7R_CTR_RX USB_EP7R_CTR_RX_Msk /*!< Correct Transfer for reception */ |
||
| 5176 | |||
| 5177 | /*!< Common registers */ |
||
| 5178 | /******************* Bit definition for USB_CNTR register *******************/ |
||
| 5179 | #define USB_CNTR_FRES_Pos (0U) |
||
| 5180 | #define USB_CNTR_FRES_Msk (0x1U << USB_CNTR_FRES_Pos) /*!< 0x00000001 */ |
||
| 5181 | #define USB_CNTR_FRES USB_CNTR_FRES_Msk /*!< Force USB Reset */ |
||
| 5182 | #define USB_CNTR_PDWN_Pos (1U) |
||
| 5183 | #define USB_CNTR_PDWN_Msk (0x1U << USB_CNTR_PDWN_Pos) /*!< 0x00000002 */ |
||
| 5184 | #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk /*!< Power down */ |
||
| 5185 | #define USB_CNTR_LP_MODE_Pos (2U) |
||
| 5186 | #define USB_CNTR_LP_MODE_Msk (0x1U << USB_CNTR_LP_MODE_Pos) /*!< 0x00000004 */ |
||
| 5187 | #define USB_CNTR_LP_MODE USB_CNTR_LP_MODE_Msk /*!< Low-power mode */ |
||
| 5188 | #define USB_CNTR_FSUSP_Pos (3U) |
||
| 5189 | #define USB_CNTR_FSUSP_Msk (0x1U << USB_CNTR_FSUSP_Pos) /*!< 0x00000008 */ |
||
| 5190 | #define USB_CNTR_FSUSP USB_CNTR_FSUSP_Msk /*!< Force suspend */ |
||
| 5191 | #define USB_CNTR_RESUME_Pos (4U) |
||
| 5192 | #define USB_CNTR_RESUME_Msk (0x1U << USB_CNTR_RESUME_Pos) /*!< 0x00000010 */ |
||
| 5193 | #define USB_CNTR_RESUME USB_CNTR_RESUME_Msk /*!< Resume request */ |
||
| 5194 | #define USB_CNTR_ESOFM_Pos (8U) |
||
| 5195 | #define USB_CNTR_ESOFM_Msk (0x1U << USB_CNTR_ESOFM_Pos) /*!< 0x00000100 */ |
||
| 5196 | #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk /*!< Expected Start Of Frame Interrupt Mask */ |
||
| 5197 | #define USB_CNTR_SOFM_Pos (9U) |
||
| 5198 | #define USB_CNTR_SOFM_Msk (0x1U << USB_CNTR_SOFM_Pos) /*!< 0x00000200 */ |
||
| 5199 | #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk /*!< Start Of Frame Interrupt Mask */ |
||
| 5200 | #define USB_CNTR_RESETM_Pos (10U) |
||
| 5201 | #define USB_CNTR_RESETM_Msk (0x1U << USB_CNTR_RESETM_Pos) /*!< 0x00000400 */ |
||
| 5202 | #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk /*!< RESET Interrupt Mask */ |
||
| 5203 | #define USB_CNTR_SUSPM_Pos (11U) |
||
| 5204 | #define USB_CNTR_SUSPM_Msk (0x1U << USB_CNTR_SUSPM_Pos) /*!< 0x00000800 */ |
||
| 5205 | #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk /*!< Suspend mode Interrupt Mask */ |
||
| 5206 | #define USB_CNTR_WKUPM_Pos (12U) |
||
| 5207 | #define USB_CNTR_WKUPM_Msk (0x1U << USB_CNTR_WKUPM_Pos) /*!< 0x00001000 */ |
||
| 5208 | #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk /*!< Wakeup Interrupt Mask */ |
||
| 5209 | #define USB_CNTR_ERRM_Pos (13U) |
||
| 5210 | #define USB_CNTR_ERRM_Msk (0x1U << USB_CNTR_ERRM_Pos) /*!< 0x00002000 */ |
||
| 5211 | #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk /*!< Error Interrupt Mask */ |
||
| 5212 | #define USB_CNTR_PMAOVRM_Pos (14U) |
||
| 5213 | #define USB_CNTR_PMAOVRM_Msk (0x1U << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */ |
||
| 5214 | #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk /*!< Packet Memory Area Over / Underrun Interrupt Mask */ |
||
| 5215 | #define USB_CNTR_CTRM_Pos (15U) |
||
| 5216 | #define USB_CNTR_CTRM_Msk (0x1U << USB_CNTR_CTRM_Pos) /*!< 0x00008000 */ |
||
| 5217 | #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk /*!< Correct Transfer Interrupt Mask */ |
||
| 5218 | |||
| 5219 | /******************* Bit definition for USB_ISTR register *******************/ |
||
| 5220 | #define USB_ISTR_EP_ID_Pos (0U) |
||
| 5221 | #define USB_ISTR_EP_ID_Msk (0xFU << USB_ISTR_EP_ID_Pos) /*!< 0x0000000F */ |
||
| 5222 | #define USB_ISTR_EP_ID USB_ISTR_EP_ID_Msk /*!< Endpoint Identifier */ |
||
| 5223 | #define USB_ISTR_DIR_Pos (4U) |
||
| 5224 | #define USB_ISTR_DIR_Msk (0x1U << USB_ISTR_DIR_Pos) /*!< 0x00000010 */ |
||
| 5225 | #define USB_ISTR_DIR USB_ISTR_DIR_Msk /*!< Direction of transaction */ |
||
| 5226 | #define USB_ISTR_ESOF_Pos (8U) |
||
| 5227 | #define USB_ISTR_ESOF_Msk (0x1U << USB_ISTR_ESOF_Pos) /*!< 0x00000100 */ |
||
| 5228 | #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk /*!< Expected Start Of Frame */ |
||
| 5229 | #define USB_ISTR_SOF_Pos (9U) |
||
| 5230 | #define USB_ISTR_SOF_Msk (0x1U << USB_ISTR_SOF_Pos) /*!< 0x00000200 */ |
||
| 5231 | #define USB_ISTR_SOF USB_ISTR_SOF_Msk /*!< Start Of Frame */ |
||
| 5232 | #define USB_ISTR_RESET_Pos (10U) |
||
| 5233 | #define USB_ISTR_RESET_Msk (0x1U << USB_ISTR_RESET_Pos) /*!< 0x00000400 */ |
||
| 5234 | #define USB_ISTR_RESET USB_ISTR_RESET_Msk /*!< USB RESET request */ |
||
| 5235 | #define USB_ISTR_SUSP_Pos (11U) |
||
| 5236 | #define USB_ISTR_SUSP_Msk (0x1U << USB_ISTR_SUSP_Pos) /*!< 0x00000800 */ |
||
| 5237 | #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk /*!< Suspend mode request */ |
||
| 5238 | #define USB_ISTR_WKUP_Pos (12U) |
||
| 5239 | #define USB_ISTR_WKUP_Msk (0x1U << USB_ISTR_WKUP_Pos) /*!< 0x00001000 */ |
||
| 5240 | #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk /*!< Wake up */ |
||
| 5241 | #define USB_ISTR_ERR_Pos (13U) |
||
| 5242 | #define USB_ISTR_ERR_Msk (0x1U << USB_ISTR_ERR_Pos) /*!< 0x00002000 */ |
||
| 5243 | #define USB_ISTR_ERR USB_ISTR_ERR_Msk /*!< Error */ |
||
| 5244 | #define USB_ISTR_PMAOVR_Pos (14U) |
||
| 5245 | #define USB_ISTR_PMAOVR_Msk (0x1U << USB_ISTR_PMAOVR_Pos) /*!< 0x00004000 */ |
||
| 5246 | #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk /*!< Packet Memory Area Over / Underrun */ |
||
| 5247 | #define USB_ISTR_CTR_Pos (15U) |
||
| 5248 | #define USB_ISTR_CTR_Msk (0x1U << USB_ISTR_CTR_Pos) /*!< 0x00008000 */ |
||
| 5249 | #define USB_ISTR_CTR USB_ISTR_CTR_Msk /*!< Correct Transfer */ |
||
| 5250 | |||
| 5251 | /******************* Bit definition for USB_FNR register ********************/ |
||
| 5252 | #define USB_FNR_FN_Pos (0U) |
||
| 5253 | #define USB_FNR_FN_Msk (0x7FFU << USB_FNR_FN_Pos) /*!< 0x000007FF */ |
||
| 5254 | #define USB_FNR_FN USB_FNR_FN_Msk /*!< Frame Number */ |
||
| 5255 | #define USB_FNR_LSOF_Pos (11U) |
||
| 5256 | #define USB_FNR_LSOF_Msk (0x3U << USB_FNR_LSOF_Pos) /*!< 0x00001800 */ |
||
| 5257 | #define USB_FNR_LSOF USB_FNR_LSOF_Msk /*!< Lost SOF */ |
||
| 5258 | #define USB_FNR_LCK_Pos (13U) |
||
| 5259 | #define USB_FNR_LCK_Msk (0x1U << USB_FNR_LCK_Pos) /*!< 0x00002000 */ |
||
| 5260 | #define USB_FNR_LCK USB_FNR_LCK_Msk /*!< Locked */ |
||
| 5261 | #define USB_FNR_RXDM_Pos (14U) |
||
| 5262 | #define USB_FNR_RXDM_Msk (0x1U << USB_FNR_RXDM_Pos) /*!< 0x00004000 */ |
||
| 5263 | #define USB_FNR_RXDM USB_FNR_RXDM_Msk /*!< Receive Data - Line Status */ |
||
| 5264 | #define USB_FNR_RXDP_Pos (15U) |
||
| 5265 | #define USB_FNR_RXDP_Msk (0x1U << USB_FNR_RXDP_Pos) /*!< 0x00008000 */ |
||
| 5266 | #define USB_FNR_RXDP USB_FNR_RXDP_Msk /*!< Receive Data + Line Status */ |
||
| 5267 | |||
| 5268 | /****************** Bit definition for USB_DADDR register *******************/ |
||
| 5269 | #define USB_DADDR_ADD_Pos (0U) |
||
| 5270 | #define USB_DADDR_ADD_Msk (0x7FU << USB_DADDR_ADD_Pos) /*!< 0x0000007F */ |
||
| 5271 | #define USB_DADDR_ADD USB_DADDR_ADD_Msk /*!< ADD[6:0] bits (Device Address) */ |
||
| 5272 | #define USB_DADDR_ADD0_Pos (0U) |
||
| 5273 | #define USB_DADDR_ADD0_Msk (0x1U << USB_DADDR_ADD0_Pos) /*!< 0x00000001 */ |
||
| 5274 | #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk /*!< Bit 0 */ |
||
| 5275 | #define USB_DADDR_ADD1_Pos (1U) |
||
| 5276 | #define USB_DADDR_ADD1_Msk (0x1U << USB_DADDR_ADD1_Pos) /*!< 0x00000002 */ |
||
| 5277 | #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk /*!< Bit 1 */ |
||
| 5278 | #define USB_DADDR_ADD2_Pos (2U) |
||
| 5279 | #define USB_DADDR_ADD2_Msk (0x1U << USB_DADDR_ADD2_Pos) /*!< 0x00000004 */ |
||
| 5280 | #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk /*!< Bit 2 */ |
||
| 5281 | #define USB_DADDR_ADD3_Pos (3U) |
||
| 5282 | #define USB_DADDR_ADD3_Msk (0x1U << USB_DADDR_ADD3_Pos) /*!< 0x00000008 */ |
||
| 5283 | #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk /*!< Bit 3 */ |
||
| 5284 | #define USB_DADDR_ADD4_Pos (4U) |
||
| 5285 | #define USB_DADDR_ADD4_Msk (0x1U << USB_DADDR_ADD4_Pos) /*!< 0x00000010 */ |
||
| 5286 | #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk /*!< Bit 4 */ |
||
| 5287 | #define USB_DADDR_ADD5_Pos (5U) |
||
| 5288 | #define USB_DADDR_ADD5_Msk (0x1U << USB_DADDR_ADD5_Pos) /*!< 0x00000020 */ |
||
| 5289 | #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk /*!< Bit 5 */ |
||
| 5290 | #define USB_DADDR_ADD6_Pos (6U) |
||
| 5291 | #define USB_DADDR_ADD6_Msk (0x1U << USB_DADDR_ADD6_Pos) /*!< 0x00000040 */ |
||
| 5292 | #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk /*!< Bit 6 */ |
||
| 5293 | |||
| 5294 | #define USB_DADDR_EF_Pos (7U) |
||
| 5295 | #define USB_DADDR_EF_Msk (0x1U << USB_DADDR_EF_Pos) /*!< 0x00000080 */ |
||
| 5296 | #define USB_DADDR_EF USB_DADDR_EF_Msk /*!< Enable Function */ |
||
| 5297 | |||
| 5298 | /****************** Bit definition for USB_BTABLE register ******************/ |
||
| 5299 | #define USB_BTABLE_BTABLE_Pos (3U) |
||
| 5300 | #define USB_BTABLE_BTABLE_Msk (0x1FFFU << USB_BTABLE_BTABLE_Pos) /*!< 0x0000FFF8 */ |
||
| 5301 | #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk /*!< Buffer Table */ |
||
| 5302 | |||
| 5303 | /*!< Buffer descriptor table */ |
||
| 5304 | /***************** Bit definition for USB_ADDR0_TX register *****************/ |
||
| 5305 | #define USB_ADDR0_TX_ADDR0_TX_Pos (1U) |
||
| 5306 | #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFU << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */ |
||
| 5307 | #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */ |
||
| 5308 | |||
| 5309 | /***************** Bit definition for USB_ADDR1_TX register *****************/ |
||
| 5310 | #define USB_ADDR1_TX_ADDR1_TX_Pos (1U) |
||
| 5311 | #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFU << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */ |
||
| 5312 | #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */ |
||
| 5313 | |||
| 5314 | /***************** Bit definition for USB_ADDR2_TX register *****************/ |
||
| 5315 | #define USB_ADDR2_TX_ADDR2_TX_Pos (1U) |
||
| 5316 | #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFU << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */ |
||
| 5317 | #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */ |
||
| 5318 | |||
| 5319 | /***************** Bit definition for USB_ADDR3_TX register *****************/ |
||
| 5320 | #define USB_ADDR3_TX_ADDR3_TX_Pos (1U) |
||
| 5321 | #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFU << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */ |
||
| 5322 | #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */ |
||
| 5323 | |||
| 5324 | /***************** Bit definition for USB_ADDR4_TX register *****************/ |
||
| 5325 | #define USB_ADDR4_TX_ADDR4_TX_Pos (1U) |
||
| 5326 | #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFU << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */ |
||
| 5327 | #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */ |
||
| 5328 | |||
| 5329 | /***************** Bit definition for USB_ADDR5_TX register *****************/ |
||
| 5330 | #define USB_ADDR5_TX_ADDR5_TX_Pos (1U) |
||
| 5331 | #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFU << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */ |
||
| 5332 | #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */ |
||
| 5333 | |||
| 5334 | /***************** Bit definition for USB_ADDR6_TX register *****************/ |
||
| 5335 | #define USB_ADDR6_TX_ADDR6_TX_Pos (1U) |
||
| 5336 | #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFU << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */ |
||
| 5337 | #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */ |
||
| 5338 | |||
| 5339 | /***************** Bit definition for USB_ADDR7_TX register *****************/ |
||
| 5340 | #define USB_ADDR7_TX_ADDR7_TX_Pos (1U) |
||
| 5341 | #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFU << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */ |
||
| 5342 | #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */ |
||
| 5343 | |||
| 5344 | /*----------------------------------------------------------------------------*/ |
||
| 5345 | |||
| 5346 | /***************** Bit definition for USB_COUNT0_TX register ****************/ |
||
| 5347 | #define USB_COUNT0_TX_COUNT0_TX_Pos (0U) |
||
| 5348 | #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFU << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */ |
||
| 5349 | #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */ |
||
| 5350 | |||
| 5351 | /***************** Bit definition for USB_COUNT1_TX register ****************/ |
||
| 5352 | #define USB_COUNT1_TX_COUNT1_TX_Pos (0U) |
||
| 5353 | #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFU << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */ |
||
| 5354 | #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */ |
||
| 5355 | |||
| 5356 | /***************** Bit definition for USB_COUNT2_TX register ****************/ |
||
| 5357 | #define USB_COUNT2_TX_COUNT2_TX_Pos (0U) |
||
| 5358 | #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFU << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */ |
||
| 5359 | #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */ |
||
| 5360 | |||
| 5361 | /***************** Bit definition for USB_COUNT3_TX register ****************/ |
||
| 5362 | #define USB_COUNT3_TX_COUNT3_TX_Pos (0U) |
||
| 5363 | #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFU << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */ |
||
| 5364 | #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */ |
||
| 5365 | |||
| 5366 | /***************** Bit definition for USB_COUNT4_TX register ****************/ |
||
| 5367 | #define USB_COUNT4_TX_COUNT4_TX_Pos (0U) |
||
| 5368 | #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFU << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */ |
||
| 5369 | #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */ |
||
| 5370 | |||
| 5371 | /***************** Bit definition for USB_COUNT5_TX register ****************/ |
||
| 5372 | #define USB_COUNT5_TX_COUNT5_TX_Pos (0U) |
||
| 5373 | #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFU << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */ |
||
| 5374 | #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */ |
||
| 5375 | |||
| 5376 | /***************** Bit definition for USB_COUNT6_TX register ****************/ |
||
| 5377 | #define USB_COUNT6_TX_COUNT6_TX_Pos (0U) |
||
| 5378 | #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFU << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */ |
||
| 5379 | #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */ |
||
| 5380 | |||
| 5381 | /***************** Bit definition for USB_COUNT7_TX register ****************/ |
||
| 5382 | #define USB_COUNT7_TX_COUNT7_TX_Pos (0U) |
||
| 5383 | #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFU << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */ |
||
| 5384 | #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */ |
||
| 5385 | |||
| 5386 | /*----------------------------------------------------------------------------*/ |
||
| 5387 | |||
| 5388 | /**************** Bit definition for USB_COUNT0_TX_0 register ***************/ |
||
| 5389 | #define USB_COUNT0_TX_0_COUNT0_TX_0 0x000003FFU /*!< Transmission Byte Count 0 (low) */ |
||
| 5390 | |||
| 5391 | /**************** Bit definition for USB_COUNT0_TX_1 register ***************/ |
||
| 5392 | #define USB_COUNT0_TX_1_COUNT0_TX_1 0x03FF0000U /*!< Transmission Byte Count 0 (high) */ |
||
| 5393 | |||
| 5394 | /**************** Bit definition for USB_COUNT1_TX_0 register ***************/ |
||
| 5395 | #define USB_COUNT1_TX_0_COUNT1_TX_0 0x000003FFU /*!< Transmission Byte Count 1 (low) */ |
||
| 5396 | |||
| 5397 | /**************** Bit definition for USB_COUNT1_TX_1 register ***************/ |
||
| 5398 | #define USB_COUNT1_TX_1_COUNT1_TX_1 0x03FF0000U /*!< Transmission Byte Count 1 (high) */ |
||
| 5399 | |||
| 5400 | /**************** Bit definition for USB_COUNT2_TX_0 register ***************/ |
||
| 5401 | #define USB_COUNT2_TX_0_COUNT2_TX_0 0x000003FFU /*!< Transmission Byte Count 2 (low) */ |
||
| 5402 | |||
| 5403 | /**************** Bit definition for USB_COUNT2_TX_1 register ***************/ |
||
| 5404 | #define USB_COUNT2_TX_1_COUNT2_TX_1 0x03FF0000U /*!< Transmission Byte Count 2 (high) */ |
||
| 5405 | |||
| 5406 | /**************** Bit definition for USB_COUNT3_TX_0 register ***************/ |
||
| 5407 | #define USB_COUNT3_TX_0_COUNT3_TX_0 0x000003FFU /*!< Transmission Byte Count 3 (low) */ |
||
| 5408 | |||
| 5409 | /**************** Bit definition for USB_COUNT3_TX_1 register ***************/ |
||
| 5410 | #define USB_COUNT3_TX_1_COUNT3_TX_1 0x03FF0000U /*!< Transmission Byte Count 3 (high) */ |
||
| 5411 | |||
| 5412 | /**************** Bit definition for USB_COUNT4_TX_0 register ***************/ |
||
| 5413 | #define USB_COUNT4_TX_0_COUNT4_TX_0 0x000003FFU /*!< Transmission Byte Count 4 (low) */ |
||
| 5414 | |||
| 5415 | /**************** Bit definition for USB_COUNT4_TX_1 register ***************/ |
||
| 5416 | #define USB_COUNT4_TX_1_COUNT4_TX_1 0x03FF0000U /*!< Transmission Byte Count 4 (high) */ |
||
| 5417 | |||
| 5418 | /**************** Bit definition for USB_COUNT5_TX_0 register ***************/ |
||
| 5419 | #define USB_COUNT5_TX_0_COUNT5_TX_0 0x000003FFU /*!< Transmission Byte Count 5 (low) */ |
||
| 5420 | |||
| 5421 | /**************** Bit definition for USB_COUNT5_TX_1 register ***************/ |
||
| 5422 | #define USB_COUNT5_TX_1_COUNT5_TX_1 0x03FF0000U /*!< Transmission Byte Count 5 (high) */ |
||
| 5423 | |||
| 5424 | /**************** Bit definition for USB_COUNT6_TX_0 register ***************/ |
||
| 5425 | #define USB_COUNT6_TX_0_COUNT6_TX_0 0x000003FFU /*!< Transmission Byte Count 6 (low) */ |
||
| 5426 | |||
| 5427 | /**************** Bit definition for USB_COUNT6_TX_1 register ***************/ |
||
| 5428 | #define USB_COUNT6_TX_1_COUNT6_TX_1 0x03FF0000U /*!< Transmission Byte Count 6 (high) */ |
||
| 5429 | |||
| 5430 | /**************** Bit definition for USB_COUNT7_TX_0 register ***************/ |
||
| 5431 | #define USB_COUNT7_TX_0_COUNT7_TX_0 0x000003FFU /*!< Transmission Byte Count 7 (low) */ |
||
| 5432 | |||
| 5433 | /**************** Bit definition for USB_COUNT7_TX_1 register ***************/ |
||
| 5434 | #define USB_COUNT7_TX_1_COUNT7_TX_1 0x03FF0000U /*!< Transmission Byte Count 7 (high) */ |
||
| 5435 | |||
| 5436 | /*----------------------------------------------------------------------------*/ |
||
| 5437 | |||
| 5438 | /***************** Bit definition for USB_ADDR0_RX register *****************/ |
||
| 5439 | #define USB_ADDR0_RX_ADDR0_RX_Pos (1U) |
||
| 5440 | #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFU << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */ |
||
| 5441 | #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */ |
||
| 5442 | |||
| 5443 | /***************** Bit definition for USB_ADDR1_RX register *****************/ |
||
| 5444 | #define USB_ADDR1_RX_ADDR1_RX_Pos (1U) |
||
| 5445 | #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFU << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */ |
||
| 5446 | #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */ |
||
| 5447 | |||
| 5448 | /***************** Bit definition for USB_ADDR2_RX register *****************/ |
||
| 5449 | #define USB_ADDR2_RX_ADDR2_RX_Pos (1U) |
||
| 5450 | #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFU << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */ |
||
| 5451 | #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */ |
||
| 5452 | |||
| 5453 | /***************** Bit definition for USB_ADDR3_RX register *****************/ |
||
| 5454 | #define USB_ADDR3_RX_ADDR3_RX_Pos (1U) |
||
| 5455 | #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFU << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */ |
||
| 5456 | #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */ |
||
| 5457 | |||
| 5458 | /***************** Bit definition for USB_ADDR4_RX register *****************/ |
||
| 5459 | #define USB_ADDR4_RX_ADDR4_RX_Pos (1U) |
||
| 5460 | #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFU << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */ |
||
| 5461 | #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */ |
||
| 5462 | |||
| 5463 | /***************** Bit definition for USB_ADDR5_RX register *****************/ |
||
| 5464 | #define USB_ADDR5_RX_ADDR5_RX_Pos (1U) |
||
| 5465 | #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFU << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */ |
||
| 5466 | #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */ |
||
| 5467 | |||
| 5468 | /***************** Bit definition for USB_ADDR6_RX register *****************/ |
||
| 5469 | #define USB_ADDR6_RX_ADDR6_RX_Pos (1U) |
||
| 5470 | #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFU << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */ |
||
| 5471 | #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */ |
||
| 5472 | |||
| 5473 | /***************** Bit definition for USB_ADDR7_RX register *****************/ |
||
| 5474 | #define USB_ADDR7_RX_ADDR7_RX_Pos (1U) |
||
| 5475 | #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFU << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */ |
||
| 5476 | #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */ |
||
| 5477 | |||
| 5478 | /*----------------------------------------------------------------------------*/ |
||
| 5479 | |||
| 5480 | /***************** Bit definition for USB_COUNT0_RX register ****************/ |
||
| 5481 | #define USB_COUNT0_RX_COUNT0_RX_Pos (0U) |
||
| 5482 | #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFU << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */ |
||
| 5483 | #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */ |
||
| 5484 | |||
| 5485 | #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U) |
||
| 5486 | #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
||
| 5487 | #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
||
| 5488 | #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
||
| 5489 | #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
||
| 5490 | #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
||
| 5491 | #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
||
| 5492 | #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
||
| 5493 | |||
| 5494 | #define USB_COUNT0_RX_BLSIZE_Pos (15U) |
||
| 5495 | #define USB_COUNT0_RX_BLSIZE_Msk (0x1U << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
||
| 5496 | #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */ |
||
| 5497 | |||
| 5498 | /***************** Bit definition for USB_COUNT1_RX register ****************/ |
||
| 5499 | #define USB_COUNT1_RX_COUNT1_RX_Pos (0U) |
||
| 5500 | #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFU << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */ |
||
| 5501 | #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */ |
||
| 5502 | |||
| 5503 | #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U) |
||
| 5504 | #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
||
| 5505 | #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
||
| 5506 | #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
||
| 5507 | #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
||
| 5508 | #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
||
| 5509 | #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
||
| 5510 | #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
||
| 5511 | |||
| 5512 | #define USB_COUNT1_RX_BLSIZE_Pos (15U) |
||
| 5513 | #define USB_COUNT1_RX_BLSIZE_Msk (0x1U << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
||
| 5514 | #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */ |
||
| 5515 | |||
| 5516 | /***************** Bit definition for USB_COUNT2_RX register ****************/ |
||
| 5517 | #define USB_COUNT2_RX_COUNT2_RX_Pos (0U) |
||
| 5518 | #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFU << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */ |
||
| 5519 | #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */ |
||
| 5520 | |||
| 5521 | #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U) |
||
| 5522 | #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
||
| 5523 | #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
||
| 5524 | #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
||
| 5525 | #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
||
| 5526 | #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
||
| 5527 | #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
||
| 5528 | #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
||
| 5529 | |||
| 5530 | #define USB_COUNT2_RX_BLSIZE_Pos (15U) |
||
| 5531 | #define USB_COUNT2_RX_BLSIZE_Msk (0x1U << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
||
| 5532 | #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */ |
||
| 5533 | |||
| 5534 | /***************** Bit definition for USB_COUNT3_RX register ****************/ |
||
| 5535 | #define USB_COUNT3_RX_COUNT3_RX_Pos (0U) |
||
| 5536 | #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFU << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */ |
||
| 5537 | #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */ |
||
| 5538 | |||
| 5539 | #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U) |
||
| 5540 | #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
||
| 5541 | #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
||
| 5542 | #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
||
| 5543 | #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
||
| 5544 | #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
||
| 5545 | #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
||
| 5546 | #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
||
| 5547 | |||
| 5548 | #define USB_COUNT3_RX_BLSIZE_Pos (15U) |
||
| 5549 | #define USB_COUNT3_RX_BLSIZE_Msk (0x1U << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
||
| 5550 | #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */ |
||
| 5551 | |||
| 5552 | /***************** Bit definition for USB_COUNT4_RX register ****************/ |
||
| 5553 | #define USB_COUNT4_RX_COUNT4_RX_Pos (0U) |
||
| 5554 | #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFU << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */ |
||
| 5555 | #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */ |
||
| 5556 | |||
| 5557 | #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U) |
||
| 5558 | #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
||
| 5559 | #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
||
| 5560 | #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
||
| 5561 | #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
||
| 5562 | #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
||
| 5563 | #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
||
| 5564 | #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
||
| 5565 | |||
| 5566 | #define USB_COUNT4_RX_BLSIZE_Pos (15U) |
||
| 5567 | #define USB_COUNT4_RX_BLSIZE_Msk (0x1U << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
||
| 5568 | #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */ |
||
| 5569 | |||
| 5570 | /***************** Bit definition for USB_COUNT5_RX register ****************/ |
||
| 5571 | #define USB_COUNT5_RX_COUNT5_RX_Pos (0U) |
||
| 5572 | #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFU << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */ |
||
| 5573 | #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */ |
||
| 5574 | |||
| 5575 | #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U) |
||
| 5576 | #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
||
| 5577 | #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
||
| 5578 | #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
||
| 5579 | #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
||
| 5580 | #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
||
| 5581 | #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
||
| 5582 | #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
||
| 5583 | |||
| 5584 | #define USB_COUNT5_RX_BLSIZE_Pos (15U) |
||
| 5585 | #define USB_COUNT5_RX_BLSIZE_Msk (0x1U << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
||
| 5586 | #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */ |
||
| 5587 | |||
| 5588 | /***************** Bit definition for USB_COUNT6_RX register ****************/ |
||
| 5589 | #define USB_COUNT6_RX_COUNT6_RX_Pos (0U) |
||
| 5590 | #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFU << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */ |
||
| 5591 | #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */ |
||
| 5592 | |||
| 5593 | #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U) |
||
| 5594 | #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
||
| 5595 | #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
||
| 5596 | #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
||
| 5597 | #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
||
| 5598 | #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
||
| 5599 | #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
||
| 5600 | #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
||
| 5601 | |||
| 5602 | #define USB_COUNT6_RX_BLSIZE_Pos (15U) |
||
| 5603 | #define USB_COUNT6_RX_BLSIZE_Msk (0x1U << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
||
| 5604 | #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */ |
||
| 5605 | |||
| 5606 | /***************** Bit definition for USB_COUNT7_RX register ****************/ |
||
| 5607 | #define USB_COUNT7_RX_COUNT7_RX_Pos (0U) |
||
| 5608 | #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFU << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */ |
||
| 5609 | #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */ |
||
| 5610 | |||
| 5611 | #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U) |
||
| 5612 | #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */ |
||
| 5613 | #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
||
| 5614 | #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */ |
||
| 5615 | #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */ |
||
| 5616 | #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */ |
||
| 5617 | #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */ |
||
| 5618 | #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */ |
||
| 5619 | |||
| 5620 | #define USB_COUNT7_RX_BLSIZE_Pos (15U) |
||
| 5621 | #define USB_COUNT7_RX_BLSIZE_Msk (0x1U << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */ |
||
| 5622 | #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */ |
||
| 5623 | |||
| 5624 | /*----------------------------------------------------------------------------*/ |
||
| 5625 | |||
| 5626 | /**************** Bit definition for USB_COUNT0_RX_0 register ***************/ |
||
| 5627 | #define USB_COUNT0_RX_0_COUNT0_RX_0 0x000003FFU /*!< Reception Byte Count (low) */ |
||
| 5628 | |||
| 5629 | #define USB_COUNT0_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
||
| 5630 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */ |
||
| 5631 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */ |
||
| 5632 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */ |
||
| 5633 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */ |
||
| 5634 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */ |
||
| 5635 | |||
| 5636 | #define USB_COUNT0_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */ |
||
| 5637 | |||
| 5638 | /**************** Bit definition for USB_COUNT0_RX_1 register ***************/ |
||
| 5639 | #define USB_COUNT0_RX_1_COUNT0_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */ |
||
| 5640 | |||
| 5641 | #define USB_COUNT0_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
||
| 5642 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 1 */ |
||
| 5643 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */ |
||
| 5644 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */ |
||
| 5645 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */ |
||
| 5646 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */ |
||
| 5647 | |||
| 5648 | #define USB_COUNT0_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */ |
||
| 5649 | |||
| 5650 | /**************** Bit definition for USB_COUNT1_RX_0 register ***************/ |
||
| 5651 | #define USB_COUNT1_RX_0_COUNT1_RX_0 0x000003FFU /*!< Reception Byte Count (low) */ |
||
| 5652 | |||
| 5653 | #define USB_COUNT1_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
||
| 5654 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */ |
||
| 5655 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */ |
||
| 5656 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */ |
||
| 5657 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */ |
||
| 5658 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */ |
||
| 5659 | |||
| 5660 | #define USB_COUNT1_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */ |
||
| 5661 | |||
| 5662 | /**************** Bit definition for USB_COUNT1_RX_1 register ***************/ |
||
| 5663 | #define USB_COUNT1_RX_1_COUNT1_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */ |
||
| 5664 | |||
| 5665 | #define USB_COUNT1_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
||
| 5666 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */ |
||
| 5667 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */ |
||
| 5668 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */ |
||
| 5669 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */ |
||
| 5670 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */ |
||
| 5671 | |||
| 5672 | #define USB_COUNT1_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */ |
||
| 5673 | |||
| 5674 | /**************** Bit definition for USB_COUNT2_RX_0 register ***************/ |
||
| 5675 | #define USB_COUNT2_RX_0_COUNT2_RX_0 0x000003FFU /*!< Reception Byte Count (low) */ |
||
| 5676 | |||
| 5677 | #define USB_COUNT2_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
||
| 5678 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */ |
||
| 5679 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */ |
||
| 5680 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */ |
||
| 5681 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */ |
||
| 5682 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */ |
||
| 5683 | |||
| 5684 | #define USB_COUNT2_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */ |
||
| 5685 | |||
| 5686 | /**************** Bit definition for USB_COUNT2_RX_1 register ***************/ |
||
| 5687 | #define USB_COUNT2_RX_1_COUNT2_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */ |
||
| 5688 | |||
| 5689 | #define USB_COUNT2_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
||
| 5690 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */ |
||
| 5691 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */ |
||
| 5692 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */ |
||
| 5693 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */ |
||
| 5694 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */ |
||
| 5695 | |||
| 5696 | #define USB_COUNT2_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */ |
||
| 5697 | |||
| 5698 | /**************** Bit definition for USB_COUNT3_RX_0 register ***************/ |
||
| 5699 | #define USB_COUNT3_RX_0_COUNT3_RX_0 0x000003FFU /*!< Reception Byte Count (low) */ |
||
| 5700 | |||
| 5701 | #define USB_COUNT3_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
||
| 5702 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */ |
||
| 5703 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */ |
||
| 5704 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */ |
||
| 5705 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */ |
||
| 5706 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */ |
||
| 5707 | |||
| 5708 | #define USB_COUNT3_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */ |
||
| 5709 | |||
| 5710 | /**************** Bit definition for USB_COUNT3_RX_1 register ***************/ |
||
| 5711 | #define USB_COUNT3_RX_1_COUNT3_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */ |
||
| 5712 | |||
| 5713 | #define USB_COUNT3_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
||
| 5714 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */ |
||
| 5715 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */ |
||
| 5716 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */ |
||
| 5717 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */ |
||
| 5718 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */ |
||
| 5719 | |||
| 5720 | #define USB_COUNT3_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */ |
||
| 5721 | |||
| 5722 | /**************** Bit definition for USB_COUNT4_RX_0 register ***************/ |
||
| 5723 | #define USB_COUNT4_RX_0_COUNT4_RX_0 0x000003FFU /*!< Reception Byte Count (low) */ |
||
| 5724 | |||
| 5725 | #define USB_COUNT4_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
||
| 5726 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */ |
||
| 5727 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */ |
||
| 5728 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */ |
||
| 5729 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */ |
||
| 5730 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */ |
||
| 5731 | |||
| 5732 | #define USB_COUNT4_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */ |
||
| 5733 | |||
| 5734 | /**************** Bit definition for USB_COUNT4_RX_1 register ***************/ |
||
| 5735 | #define USB_COUNT4_RX_1_COUNT4_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */ |
||
| 5736 | |||
| 5737 | #define USB_COUNT4_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
||
| 5738 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */ |
||
| 5739 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */ |
||
| 5740 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */ |
||
| 5741 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */ |
||
| 5742 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */ |
||
| 5743 | |||
| 5744 | #define USB_COUNT4_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */ |
||
| 5745 | |||
| 5746 | /**************** Bit definition for USB_COUNT5_RX_0 register ***************/ |
||
| 5747 | #define USB_COUNT5_RX_0_COUNT5_RX_0 0x000003FFU /*!< Reception Byte Count (low) */ |
||
| 5748 | |||
| 5749 | #define USB_COUNT5_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
||
| 5750 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */ |
||
| 5751 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */ |
||
| 5752 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */ |
||
| 5753 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */ |
||
| 5754 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */ |
||
| 5755 | |||
| 5756 | #define USB_COUNT5_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */ |
||
| 5757 | |||
| 5758 | /**************** Bit definition for USB_COUNT5_RX_1 register ***************/ |
||
| 5759 | #define USB_COUNT5_RX_1_COUNT5_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */ |
||
| 5760 | |||
| 5761 | #define USB_COUNT5_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
||
| 5762 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */ |
||
| 5763 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */ |
||
| 5764 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */ |
||
| 5765 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */ |
||
| 5766 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */ |
||
| 5767 | |||
| 5768 | #define USB_COUNT5_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */ |
||
| 5769 | |||
| 5770 | /*************** Bit definition for USB_COUNT6_RX_0 register ***************/ |
||
| 5771 | #define USB_COUNT6_RX_0_COUNT6_RX_0 0x000003FFU /*!< Reception Byte Count (low) */ |
||
| 5772 | |||
| 5773 | #define USB_COUNT6_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
||
| 5774 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */ |
||
| 5775 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */ |
||
| 5776 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */ |
||
| 5777 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */ |
||
| 5778 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */ |
||
| 5779 | |||
| 5780 | #define USB_COUNT6_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */ |
||
| 5781 | |||
| 5782 | /**************** Bit definition for USB_COUNT6_RX_1 register ***************/ |
||
| 5783 | #define USB_COUNT6_RX_1_COUNT6_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */ |
||
| 5784 | |||
| 5785 | #define USB_COUNT6_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
||
| 5786 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */ |
||
| 5787 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */ |
||
| 5788 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */ |
||
| 5789 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */ |
||
| 5790 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */ |
||
| 5791 | |||
| 5792 | #define USB_COUNT6_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */ |
||
| 5793 | |||
| 5794 | /*************** Bit definition for USB_COUNT7_RX_0 register ****************/ |
||
| 5795 | #define USB_COUNT7_RX_0_COUNT7_RX_0 0x000003FFU /*!< Reception Byte Count (low) */ |
||
| 5796 | |||
| 5797 | #define USB_COUNT7_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
||
| 5798 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */ |
||
| 5799 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */ |
||
| 5800 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */ |
||
| 5801 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */ |
||
| 5802 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */ |
||
| 5803 | |||
| 5804 | #define USB_COUNT7_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */ |
||
| 5805 | |||
| 5806 | /*************** Bit definition for USB_COUNT7_RX_1 register ****************/ |
||
| 5807 | #define USB_COUNT7_RX_1_COUNT7_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */ |
||
| 5808 | |||
| 5809 | #define USB_COUNT7_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
||
| 5810 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */ |
||
| 5811 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */ |
||
| 5812 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */ |
||
| 5813 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */ |
||
| 5814 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */ |
||
| 5815 | |||
| 5816 | #define USB_COUNT7_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */ |
||
| 5817 | |||
| 5818 | |||
| 5819 | /******************************************************************************/ |
||
| 5820 | /* */ |
||
| 5821 | /* Serial Peripheral Interface */ |
||
| 5822 | /* */ |
||
| 5823 | /******************************************************************************/ |
||
| 5824 | |||
| 5825 | /******************* Bit definition for SPI_CR1 register ********************/ |
||
| 5826 | #define SPI_CR1_CPHA_Pos (0U) |
||
| 5827 | #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ |
||
| 5828 | #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ |
||
| 5829 | #define SPI_CR1_CPOL_Pos (1U) |
||
| 5830 | #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ |
||
| 5831 | #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ |
||
| 5832 | #define SPI_CR1_MSTR_Pos (2U) |
||
| 5833 | #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ |
||
| 5834 | #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ |
||
| 5835 | |||
| 5836 | #define SPI_CR1_BR_Pos (3U) |
||
| 5837 | #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */ |
||
| 5838 | #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ |
||
| 5839 | #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */ |
||
| 5840 | #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */ |
||
| 5841 | #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */ |
||
| 5842 | |||
| 5843 | #define SPI_CR1_SPE_Pos (6U) |
||
| 5844 | #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ |
||
| 5845 | #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ |
||
| 5846 | #define SPI_CR1_LSBFIRST_Pos (7U) |
||
| 5847 | #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ |
||
| 5848 | #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ |
||
| 5849 | #define SPI_CR1_SSI_Pos (8U) |
||
| 5850 | #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ |
||
| 5851 | #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ |
||
| 5852 | #define SPI_CR1_SSM_Pos (9U) |
||
| 5853 | #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ |
||
| 5854 | #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ |
||
| 5855 | #define SPI_CR1_RXONLY_Pos (10U) |
||
| 5856 | #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ |
||
| 5857 | #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ |
||
| 5858 | #define SPI_CR1_DFF_Pos (11U) |
||
| 5859 | #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */ |
||
| 5860 | #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */ |
||
| 5861 | #define SPI_CR1_CRCNEXT_Pos (12U) |
||
| 5862 | #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ |
||
| 5863 | #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ |
||
| 5864 | #define SPI_CR1_CRCEN_Pos (13U) |
||
| 5865 | #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ |
||
| 5866 | #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ |
||
| 5867 | #define SPI_CR1_BIDIOE_Pos (14U) |
||
| 5868 | #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ |
||
| 5869 | #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ |
||
| 5870 | #define SPI_CR1_BIDIMODE_Pos (15U) |
||
| 5871 | #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ |
||
| 5872 | #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ |
||
| 5873 | |||
| 5874 | /******************* Bit definition for SPI_CR2 register ********************/ |
||
| 5875 | #define SPI_CR2_RXDMAEN_Pos (0U) |
||
| 5876 | #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ |
||
| 5877 | #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ |
||
| 5878 | #define SPI_CR2_TXDMAEN_Pos (1U) |
||
| 5879 | #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ |
||
| 5880 | #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ |
||
| 5881 | #define SPI_CR2_SSOE_Pos (2U) |
||
| 5882 | #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ |
||
| 5883 | #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ |
||
| 5884 | #define SPI_CR2_ERRIE_Pos (5U) |
||
| 5885 | #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ |
||
| 5886 | #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ |
||
| 5887 | #define SPI_CR2_RXNEIE_Pos (6U) |
||
| 5888 | #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ |
||
| 5889 | #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ |
||
| 5890 | #define SPI_CR2_TXEIE_Pos (7U) |
||
| 5891 | #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ |
||
| 5892 | #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ |
||
| 5893 | |||
| 5894 | /******************** Bit definition for SPI_SR register ********************/ |
||
| 5895 | #define SPI_SR_RXNE_Pos (0U) |
||
| 5896 | #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ |
||
| 5897 | #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ |
||
| 5898 | #define SPI_SR_TXE_Pos (1U) |
||
| 5899 | #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */ |
||
| 5900 | #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ |
||
| 5901 | #define SPI_SR_CHSIDE_Pos (2U) |
||
| 5902 | #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ |
||
| 5903 | #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ |
||
| 5904 | #define SPI_SR_UDR_Pos (3U) |
||
| 5905 | #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */ |
||
| 5906 | #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ |
||
| 5907 | #define SPI_SR_CRCERR_Pos (4U) |
||
| 5908 | #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ |
||
| 5909 | #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ |
||
| 5910 | #define SPI_SR_MODF_Pos (5U) |
||
| 5911 | #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */ |
||
| 5912 | #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ |
||
| 5913 | #define SPI_SR_OVR_Pos (6U) |
||
| 5914 | #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */ |
||
| 5915 | #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ |
||
| 5916 | #define SPI_SR_BSY_Pos (7U) |
||
| 5917 | #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */ |
||
| 5918 | #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ |
||
| 5919 | |||
| 5920 | /******************** Bit definition for SPI_DR register ********************/ |
||
| 5921 | #define SPI_DR_DR_Pos (0U) |
||
| 5922 | #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ |
||
| 5923 | #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ |
||
| 5924 | |||
| 5925 | /******************* Bit definition for SPI_CRCPR register ******************/ |
||
| 5926 | #define SPI_CRCPR_CRCPOLY_Pos (0U) |
||
| 5927 | #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ |
||
| 5928 | #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ |
||
| 5929 | |||
| 5930 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
||
| 5931 | #define SPI_RXCRCR_RXCRC_Pos (0U) |
||
| 5932 | #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ |
||
| 5933 | #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ |
||
| 5934 | |||
| 5935 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
||
| 5936 | #define SPI_TXCRCR_TXCRC_Pos (0U) |
||
| 5937 | #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ |
||
| 5938 | #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ |
||
| 5939 | |||
| 5940 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
||
| 5941 | #define SPI_I2SCFGR_I2SMOD_Pos (11U) |
||
| 5942 | #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ |
||
| 5943 | #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!< I2S mode selection */ |
||
| 5944 | |||
| 5945 | |||
| 5946 | /******************************************************************************/ |
||
| 5947 | /* */ |
||
| 5948 | /* Inter-integrated Circuit Interface */ |
||
| 5949 | /* */ |
||
| 5950 | /******************************************************************************/ |
||
| 5951 | |||
| 5952 | /******************* Bit definition for I2C_CR1 register ********************/ |
||
| 5953 | #define I2C_CR1_PE_Pos (0U) |
||
| 5954 | #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */ |
||
| 5955 | #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */ |
||
| 5956 | #define I2C_CR1_SMBUS_Pos (1U) |
||
| 5957 | #define I2C_CR1_SMBUS_Msk (0x1U << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */ |
||
| 5958 | #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */ |
||
| 5959 | #define I2C_CR1_SMBTYPE_Pos (3U) |
||
| 5960 | #define I2C_CR1_SMBTYPE_Msk (0x1U << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */ |
||
| 5961 | #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */ |
||
| 5962 | #define I2C_CR1_ENARP_Pos (4U) |
||
| 5963 | #define I2C_CR1_ENARP_Msk (0x1U << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */ |
||
| 5964 | #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */ |
||
| 5965 | #define I2C_CR1_ENPEC_Pos (5U) |
||
| 5966 | #define I2C_CR1_ENPEC_Msk (0x1U << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */ |
||
| 5967 | #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */ |
||
| 5968 | #define I2C_CR1_ENGC_Pos (6U) |
||
| 5969 | #define I2C_CR1_ENGC_Msk (0x1U << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */ |
||
| 5970 | #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */ |
||
| 5971 | #define I2C_CR1_NOSTRETCH_Pos (7U) |
||
| 5972 | #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */ |
||
| 5973 | #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */ |
||
| 5974 | #define I2C_CR1_START_Pos (8U) |
||
| 5975 | #define I2C_CR1_START_Msk (0x1U << I2C_CR1_START_Pos) /*!< 0x00000100 */ |
||
| 5976 | #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */ |
||
| 5977 | #define I2C_CR1_STOP_Pos (9U) |
||
| 5978 | #define I2C_CR1_STOP_Msk (0x1U << I2C_CR1_STOP_Pos) /*!< 0x00000200 */ |
||
| 5979 | #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */ |
||
| 5980 | #define I2C_CR1_ACK_Pos (10U) |
||
| 5981 | #define I2C_CR1_ACK_Msk (0x1U << I2C_CR1_ACK_Pos) /*!< 0x00000400 */ |
||
| 5982 | #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */ |
||
| 5983 | #define I2C_CR1_POS_Pos (11U) |
||
| 5984 | #define I2C_CR1_POS_Msk (0x1U << I2C_CR1_POS_Pos) /*!< 0x00000800 */ |
||
| 5985 | #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */ |
||
| 5986 | #define I2C_CR1_PEC_Pos (12U) |
||
| 5987 | #define I2C_CR1_PEC_Msk (0x1U << I2C_CR1_PEC_Pos) /*!< 0x00001000 */ |
||
| 5988 | #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */ |
||
| 5989 | #define I2C_CR1_ALERT_Pos (13U) |
||
| 5990 | #define I2C_CR1_ALERT_Msk (0x1U << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */ |
||
| 5991 | #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */ |
||
| 5992 | #define I2C_CR1_SWRST_Pos (15U) |
||
| 5993 | #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */ |
||
| 5994 | #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */ |
||
| 5995 | |||
| 5996 | /******************* Bit definition for I2C_CR2 register ********************/ |
||
| 5997 | #define I2C_CR2_FREQ_Pos (0U) |
||
| 5998 | #define I2C_CR2_FREQ_Msk (0x3FU << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */ |
||
| 5999 | #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */ |
||
| 6000 | #define I2C_CR2_FREQ_0 (0x01U << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */ |
||
| 6001 | #define I2C_CR2_FREQ_1 (0x02U << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */ |
||
| 6002 | #define I2C_CR2_FREQ_2 (0x04U << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */ |
||
| 6003 | #define I2C_CR2_FREQ_3 (0x08U << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */ |
||
| 6004 | #define I2C_CR2_FREQ_4 (0x10U << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */ |
||
| 6005 | #define I2C_CR2_FREQ_5 (0x20U << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */ |
||
| 6006 | |||
| 6007 | #define I2C_CR2_ITERREN_Pos (8U) |
||
| 6008 | #define I2C_CR2_ITERREN_Msk (0x1U << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */ |
||
| 6009 | #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */ |
||
| 6010 | #define I2C_CR2_ITEVTEN_Pos (9U) |
||
| 6011 | #define I2C_CR2_ITEVTEN_Msk (0x1U << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */ |
||
| 6012 | #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */ |
||
| 6013 | #define I2C_CR2_ITBUFEN_Pos (10U) |
||
| 6014 | #define I2C_CR2_ITBUFEN_Msk (0x1U << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */ |
||
| 6015 | #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */ |
||
| 6016 | #define I2C_CR2_DMAEN_Pos (11U) |
||
| 6017 | #define I2C_CR2_DMAEN_Msk (0x1U << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */ |
||
| 6018 | #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */ |
||
| 6019 | #define I2C_CR2_LAST_Pos (12U) |
||
| 6020 | #define I2C_CR2_LAST_Msk (0x1U << I2C_CR2_LAST_Pos) /*!< 0x00001000 */ |
||
| 6021 | #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */ |
||
| 6022 | |||
| 6023 | /******************* Bit definition for I2C_OAR1 register *******************/ |
||
| 6024 | #define I2C_OAR1_ADD1_7 0x000000FEU /*!< Interface Address */ |
||
| 6025 | #define I2C_OAR1_ADD8_9 0x00000300U /*!< Interface Address */ |
||
| 6026 | |||
| 6027 | #define I2C_OAR1_ADD0_Pos (0U) |
||
| 6028 | #define I2C_OAR1_ADD0_Msk (0x1U << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */ |
||
| 6029 | #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */ |
||
| 6030 | #define I2C_OAR1_ADD1_Pos (1U) |
||
| 6031 | #define I2C_OAR1_ADD1_Msk (0x1U << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */ |
||
| 6032 | #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */ |
||
| 6033 | #define I2C_OAR1_ADD2_Pos (2U) |
||
| 6034 | #define I2C_OAR1_ADD2_Msk (0x1U << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */ |
||
| 6035 | #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */ |
||
| 6036 | #define I2C_OAR1_ADD3_Pos (3U) |
||
| 6037 | #define I2C_OAR1_ADD3_Msk (0x1U << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */ |
||
| 6038 | #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */ |
||
| 6039 | #define I2C_OAR1_ADD4_Pos (4U) |
||
| 6040 | #define I2C_OAR1_ADD4_Msk (0x1U << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */ |
||
| 6041 | #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */ |
||
| 6042 | #define I2C_OAR1_ADD5_Pos (5U) |
||
| 6043 | #define I2C_OAR1_ADD5_Msk (0x1U << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */ |
||
| 6044 | #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */ |
||
| 6045 | #define I2C_OAR1_ADD6_Pos (6U) |
||
| 6046 | #define I2C_OAR1_ADD6_Msk (0x1U << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */ |
||
| 6047 | #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */ |
||
| 6048 | #define I2C_OAR1_ADD7_Pos (7U) |
||
| 6049 | #define I2C_OAR1_ADD7_Msk (0x1U << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */ |
||
| 6050 | #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */ |
||
| 6051 | #define I2C_OAR1_ADD8_Pos (8U) |
||
| 6052 | #define I2C_OAR1_ADD8_Msk (0x1U << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */ |
||
| 6053 | #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */ |
||
| 6054 | #define I2C_OAR1_ADD9_Pos (9U) |
||
| 6055 | #define I2C_OAR1_ADD9_Msk (0x1U << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */ |
||
| 6056 | #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */ |
||
| 6057 | |||
| 6058 | #define I2C_OAR1_ADDMODE_Pos (15U) |
||
| 6059 | #define I2C_OAR1_ADDMODE_Msk (0x1U << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */ |
||
| 6060 | #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */ |
||
| 6061 | |||
| 6062 | /******************* Bit definition for I2C_OAR2 register *******************/ |
||
| 6063 | #define I2C_OAR2_ENDUAL_Pos (0U) |
||
| 6064 | #define I2C_OAR2_ENDUAL_Msk (0x1U << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */ |
||
| 6065 | #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */ |
||
| 6066 | #define I2C_OAR2_ADD2_Pos (1U) |
||
| 6067 | #define I2C_OAR2_ADD2_Msk (0x7FU << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */ |
||
| 6068 | #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */ |
||
| 6069 | |||
| 6070 | /******************** Bit definition for I2C_DR register ********************/ |
||
| 6071 | #define I2C_DR_DR_Pos (0U) |
||
| 6072 | #define I2C_DR_DR_Msk (0xFFU << I2C_DR_DR_Pos) /*!< 0x000000FF */ |
||
| 6073 | #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */ |
||
| 6074 | |||
| 6075 | /******************* Bit definition for I2C_SR1 register ********************/ |
||
| 6076 | #define I2C_SR1_SB_Pos (0U) |
||
| 6077 | #define I2C_SR1_SB_Msk (0x1U << I2C_SR1_SB_Pos) /*!< 0x00000001 */ |
||
| 6078 | #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */ |
||
| 6079 | #define I2C_SR1_ADDR_Pos (1U) |
||
| 6080 | #define I2C_SR1_ADDR_Msk (0x1U << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */ |
||
| 6081 | #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */ |
||
| 6082 | #define I2C_SR1_BTF_Pos (2U) |
||
| 6083 | #define I2C_SR1_BTF_Msk (0x1U << I2C_SR1_BTF_Pos) /*!< 0x00000004 */ |
||
| 6084 | #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */ |
||
| 6085 | #define I2C_SR1_ADD10_Pos (3U) |
||
| 6086 | #define I2C_SR1_ADD10_Msk (0x1U << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */ |
||
| 6087 | #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */ |
||
| 6088 | #define I2C_SR1_STOPF_Pos (4U) |
||
| 6089 | #define I2C_SR1_STOPF_Msk (0x1U << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */ |
||
| 6090 | #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */ |
||
| 6091 | #define I2C_SR1_RXNE_Pos (6U) |
||
| 6092 | #define I2C_SR1_RXNE_Msk (0x1U << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */ |
||
| 6093 | #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */ |
||
| 6094 | #define I2C_SR1_TXE_Pos (7U) |
||
| 6095 | #define I2C_SR1_TXE_Msk (0x1U << I2C_SR1_TXE_Pos) /*!< 0x00000080 */ |
||
| 6096 | #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */ |
||
| 6097 | #define I2C_SR1_BERR_Pos (8U) |
||
| 6098 | #define I2C_SR1_BERR_Msk (0x1U << I2C_SR1_BERR_Pos) /*!< 0x00000100 */ |
||
| 6099 | #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */ |
||
| 6100 | #define I2C_SR1_ARLO_Pos (9U) |
||
| 6101 | #define I2C_SR1_ARLO_Msk (0x1U << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */ |
||
| 6102 | #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */ |
||
| 6103 | #define I2C_SR1_AF_Pos (10U) |
||
| 6104 | #define I2C_SR1_AF_Msk (0x1U << I2C_SR1_AF_Pos) /*!< 0x00000400 */ |
||
| 6105 | #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */ |
||
| 6106 | #define I2C_SR1_OVR_Pos (11U) |
||
| 6107 | #define I2C_SR1_OVR_Msk (0x1U << I2C_SR1_OVR_Pos) /*!< 0x00000800 */ |
||
| 6108 | #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */ |
||
| 6109 | #define I2C_SR1_PECERR_Pos (12U) |
||
| 6110 | #define I2C_SR1_PECERR_Msk (0x1U << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */ |
||
| 6111 | #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */ |
||
| 6112 | #define I2C_SR1_TIMEOUT_Pos (14U) |
||
| 6113 | #define I2C_SR1_TIMEOUT_Msk (0x1U << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */ |
||
| 6114 | #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */ |
||
| 6115 | #define I2C_SR1_SMBALERT_Pos (15U) |
||
| 6116 | #define I2C_SR1_SMBALERT_Msk (0x1U << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */ |
||
| 6117 | #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */ |
||
| 6118 | |||
| 6119 | /******************* Bit definition for I2C_SR2 register ********************/ |
||
| 6120 | #define I2C_SR2_MSL_Pos (0U) |
||
| 6121 | #define I2C_SR2_MSL_Msk (0x1U << I2C_SR2_MSL_Pos) /*!< 0x00000001 */ |
||
| 6122 | #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */ |
||
| 6123 | #define I2C_SR2_BUSY_Pos (1U) |
||
| 6124 | #define I2C_SR2_BUSY_Msk (0x1U << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */ |
||
| 6125 | #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */ |
||
| 6126 | #define I2C_SR2_TRA_Pos (2U) |
||
| 6127 | #define I2C_SR2_TRA_Msk (0x1U << I2C_SR2_TRA_Pos) /*!< 0x00000004 */ |
||
| 6128 | #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */ |
||
| 6129 | #define I2C_SR2_GENCALL_Pos (4U) |
||
| 6130 | #define I2C_SR2_GENCALL_Msk (0x1U << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */ |
||
| 6131 | #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */ |
||
| 6132 | #define I2C_SR2_SMBDEFAULT_Pos (5U) |
||
| 6133 | #define I2C_SR2_SMBDEFAULT_Msk (0x1U << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */ |
||
| 6134 | #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */ |
||
| 6135 | #define I2C_SR2_SMBHOST_Pos (6U) |
||
| 6136 | #define I2C_SR2_SMBHOST_Msk (0x1U << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */ |
||
| 6137 | #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */ |
||
| 6138 | #define I2C_SR2_DUALF_Pos (7U) |
||
| 6139 | #define I2C_SR2_DUALF_Msk (0x1U << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */ |
||
| 6140 | #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */ |
||
| 6141 | #define I2C_SR2_PEC_Pos (8U) |
||
| 6142 | #define I2C_SR2_PEC_Msk (0xFFU << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */ |
||
| 6143 | #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */ |
||
| 6144 | |||
| 6145 | /******************* Bit definition for I2C_CCR register ********************/ |
||
| 6146 | #define I2C_CCR_CCR_Pos (0U) |
||
| 6147 | #define I2C_CCR_CCR_Msk (0xFFFU << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */ |
||
| 6148 | #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */ |
||
| 6149 | #define I2C_CCR_DUTY_Pos (14U) |
||
| 6150 | #define I2C_CCR_DUTY_Msk (0x1U << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */ |
||
| 6151 | #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */ |
||
| 6152 | #define I2C_CCR_FS_Pos (15U) |
||
| 6153 | #define I2C_CCR_FS_Msk (0x1U << I2C_CCR_FS_Pos) /*!< 0x00008000 */ |
||
| 6154 | #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */ |
||
| 6155 | |||
| 6156 | /****************** Bit definition for I2C_TRISE register *******************/ |
||
| 6157 | #define I2C_TRISE_TRISE_Pos (0U) |
||
| 6158 | #define I2C_TRISE_TRISE_Msk (0x3FU << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */ |
||
| 6159 | #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */ |
||
| 6160 | |||
| 6161 | /******************************************************************************/ |
||
| 6162 | /* */ |
||
| 6163 | /* Universal Synchronous Asynchronous Receiver Transmitter */ |
||
| 6164 | /* */ |
||
| 6165 | /******************************************************************************/ |
||
| 6166 | |||
| 6167 | /******************* Bit definition for USART_SR register *******************/ |
||
| 6168 | #define USART_SR_PE_Pos (0U) |
||
| 6169 | #define USART_SR_PE_Msk (0x1U << USART_SR_PE_Pos) /*!< 0x00000001 */ |
||
| 6170 | #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */ |
||
| 6171 | #define USART_SR_FE_Pos (1U) |
||
| 6172 | #define USART_SR_FE_Msk (0x1U << USART_SR_FE_Pos) /*!< 0x00000002 */ |
||
| 6173 | #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */ |
||
| 6174 | #define USART_SR_NE_Pos (2U) |
||
| 6175 | #define USART_SR_NE_Msk (0x1U << USART_SR_NE_Pos) /*!< 0x00000004 */ |
||
| 6176 | #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */ |
||
| 6177 | #define USART_SR_ORE_Pos (3U) |
||
| 6178 | #define USART_SR_ORE_Msk (0x1U << USART_SR_ORE_Pos) /*!< 0x00000008 */ |
||
| 6179 | #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */ |
||
| 6180 | #define USART_SR_IDLE_Pos (4U) |
||
| 6181 | #define USART_SR_IDLE_Msk (0x1U << USART_SR_IDLE_Pos) /*!< 0x00000010 */ |
||
| 6182 | #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */ |
||
| 6183 | #define USART_SR_RXNE_Pos (5U) |
||
| 6184 | #define USART_SR_RXNE_Msk (0x1U << USART_SR_RXNE_Pos) /*!< 0x00000020 */ |
||
| 6185 | #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */ |
||
| 6186 | #define USART_SR_TC_Pos (6U) |
||
| 6187 | #define USART_SR_TC_Msk (0x1U << USART_SR_TC_Pos) /*!< 0x00000040 */ |
||
| 6188 | #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */ |
||
| 6189 | #define USART_SR_TXE_Pos (7U) |
||
| 6190 | #define USART_SR_TXE_Msk (0x1U << USART_SR_TXE_Pos) /*!< 0x00000080 */ |
||
| 6191 | #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */ |
||
| 6192 | #define USART_SR_LBD_Pos (8U) |
||
| 6193 | #define USART_SR_LBD_Msk (0x1U << USART_SR_LBD_Pos) /*!< 0x00000100 */ |
||
| 6194 | #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */ |
||
| 6195 | #define USART_SR_CTS_Pos (9U) |
||
| 6196 | #define USART_SR_CTS_Msk (0x1U << USART_SR_CTS_Pos) /*!< 0x00000200 */ |
||
| 6197 | #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */ |
||
| 6198 | |||
| 6199 | /******************* Bit definition for USART_DR register *******************/ |
||
| 6200 | #define USART_DR_DR_Pos (0U) |
||
| 6201 | #define USART_DR_DR_Msk (0x1FFU << USART_DR_DR_Pos) /*!< 0x000001FF */ |
||
| 6202 | #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */ |
||
| 6203 | |||
| 6204 | /****************** Bit definition for USART_BRR register *******************/ |
||
| 6205 | #define USART_BRR_DIV_Fraction_Pos (0U) |
||
| 6206 | #define USART_BRR_DIV_Fraction_Msk (0xFU << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */ |
||
| 6207 | #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */ |
||
| 6208 | #define USART_BRR_DIV_Mantissa_Pos (4U) |
||
| 6209 | #define USART_BRR_DIV_Mantissa_Msk (0xFFFU << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */ |
||
| 6210 | #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */ |
||
| 6211 | |||
| 6212 | /****************** Bit definition for USART_CR1 register *******************/ |
||
| 6213 | #define USART_CR1_SBK_Pos (0U) |
||
| 6214 | #define USART_CR1_SBK_Msk (0x1U << USART_CR1_SBK_Pos) /*!< 0x00000001 */ |
||
| 6215 | #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */ |
||
| 6216 | #define USART_CR1_RWU_Pos (1U) |
||
| 6217 | #define USART_CR1_RWU_Msk (0x1U << USART_CR1_RWU_Pos) /*!< 0x00000002 */ |
||
| 6218 | #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */ |
||
| 6219 | #define USART_CR1_RE_Pos (2U) |
||
| 6220 | #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */ |
||
| 6221 | #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ |
||
| 6222 | #define USART_CR1_TE_Pos (3U) |
||
| 6223 | #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */ |
||
| 6224 | #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ |
||
| 6225 | #define USART_CR1_IDLEIE_Pos (4U) |
||
| 6226 | #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ |
||
| 6227 | #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ |
||
| 6228 | #define USART_CR1_RXNEIE_Pos (5U) |
||
| 6229 | #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ |
||
| 6230 | #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ |
||
| 6231 | #define USART_CR1_TCIE_Pos (6U) |
||
| 6232 | #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ |
||
| 6233 | #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ |
||
| 6234 | #define USART_CR1_TXEIE_Pos (7U) |
||
| 6235 | #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ |
||
| 6236 | #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */ |
||
| 6237 | #define USART_CR1_PEIE_Pos (8U) |
||
| 6238 | #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ |
||
| 6239 | #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ |
||
| 6240 | #define USART_CR1_PS_Pos (9U) |
||
| 6241 | #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */ |
||
| 6242 | #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ |
||
| 6243 | #define USART_CR1_PCE_Pos (10U) |
||
| 6244 | #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */ |
||
| 6245 | #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ |
||
| 6246 | #define USART_CR1_WAKE_Pos (11U) |
||
| 6247 | #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ |
||
| 6248 | #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */ |
||
| 6249 | #define USART_CR1_M_Pos (12U) |
||
| 6250 | #define USART_CR1_M_Msk (0x1U << USART_CR1_M_Pos) /*!< 0x00001000 */ |
||
| 6251 | #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ |
||
| 6252 | #define USART_CR1_UE_Pos (13U) |
||
| 6253 | #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00002000 */ |
||
| 6254 | #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ |
||
| 6255 | |||
| 6256 | /****************** Bit definition for USART_CR2 register *******************/ |
||
| 6257 | #define USART_CR2_ADD_Pos (0U) |
||
| 6258 | #define USART_CR2_ADD_Msk (0xFU << USART_CR2_ADD_Pos) /*!< 0x0000000F */ |
||
| 6259 | #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ |
||
| 6260 | #define USART_CR2_LBDL_Pos (5U) |
||
| 6261 | #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ |
||
| 6262 | #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ |
||
| 6263 | #define USART_CR2_LBDIE_Pos (6U) |
||
| 6264 | #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ |
||
| 6265 | #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ |
||
| 6266 | #define USART_CR2_LBCL_Pos (8U) |
||
| 6267 | #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ |
||
| 6268 | #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ |
||
| 6269 | #define USART_CR2_CPHA_Pos (9U) |
||
| 6270 | #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ |
||
| 6271 | #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ |
||
| 6272 | #define USART_CR2_CPOL_Pos (10U) |
||
| 6273 | #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ |
||
| 6274 | #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ |
||
| 6275 | #define USART_CR2_CLKEN_Pos (11U) |
||
| 6276 | #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ |
||
| 6277 | #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ |
||
| 6278 | |||
| 6279 | #define USART_CR2_STOP_Pos (12U) |
||
| 6280 | #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */ |
||
| 6281 | #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ |
||
| 6282 | #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */ |
||
| 6283 | #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */ |
||
| 6284 | |||
| 6285 | #define USART_CR2_LINEN_Pos (14U) |
||
| 6286 | #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ |
||
| 6287 | #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ |
||
| 6288 | |||
| 6289 | /****************** Bit definition for USART_CR3 register *******************/ |
||
| 6290 | #define USART_CR3_EIE_Pos (0U) |
||
| 6291 | #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */ |
||
| 6292 | #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ |
||
| 6293 | #define USART_CR3_IREN_Pos (1U) |
||
| 6294 | #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */ |
||
| 6295 | #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ |
||
| 6296 | #define USART_CR3_IRLP_Pos (2U) |
||
| 6297 | #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ |
||
| 6298 | #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ |
||
| 6299 | #define USART_CR3_HDSEL_Pos (3U) |
||
| 6300 | #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ |
||
| 6301 | #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ |
||
| 6302 | #define USART_CR3_NACK_Pos (4U) |
||
| 6303 | #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */ |
||
| 6304 | #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */ |
||
| 6305 | #define USART_CR3_SCEN_Pos (5U) |
||
| 6306 | #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ |
||
| 6307 | #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */ |
||
| 6308 | #define USART_CR3_DMAR_Pos (6U) |
||
| 6309 | #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ |
||
| 6310 | #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ |
||
| 6311 | #define USART_CR3_DMAT_Pos (7U) |
||
| 6312 | #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ |
||
| 6313 | #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ |
||
| 6314 | #define USART_CR3_RTSE_Pos (8U) |
||
| 6315 | #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ |
||
| 6316 | #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ |
||
| 6317 | #define USART_CR3_CTSE_Pos (9U) |
||
| 6318 | #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ |
||
| 6319 | #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ |
||
| 6320 | #define USART_CR3_CTSIE_Pos (10U) |
||
| 6321 | #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ |
||
| 6322 | #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ |
||
| 6323 | |||
| 6324 | /****************** Bit definition for USART_GTPR register ******************/ |
||
| 6325 | #define USART_GTPR_PSC_Pos (0U) |
||
| 6326 | #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ |
||
| 6327 | #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ |
||
| 6328 | #define USART_GTPR_PSC_0 (0x01U << USART_GTPR_PSC_Pos) /*!< 0x00000001 */ |
||
| 6329 | #define USART_GTPR_PSC_1 (0x02U << USART_GTPR_PSC_Pos) /*!< 0x00000002 */ |
||
| 6330 | #define USART_GTPR_PSC_2 (0x04U << USART_GTPR_PSC_Pos) /*!< 0x00000004 */ |
||
| 6331 | #define USART_GTPR_PSC_3 (0x08U << USART_GTPR_PSC_Pos) /*!< 0x00000008 */ |
||
| 6332 | #define USART_GTPR_PSC_4 (0x10U << USART_GTPR_PSC_Pos) /*!< 0x00000010 */ |
||
| 6333 | #define USART_GTPR_PSC_5 (0x20U << USART_GTPR_PSC_Pos) /*!< 0x00000020 */ |
||
| 6334 | #define USART_GTPR_PSC_6 (0x40U << USART_GTPR_PSC_Pos) /*!< 0x00000040 */ |
||
| 6335 | #define USART_GTPR_PSC_7 (0x80U << USART_GTPR_PSC_Pos) /*!< 0x00000080 */ |
||
| 6336 | |||
| 6337 | #define USART_GTPR_GT_Pos (8U) |
||
| 6338 | #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ |
||
| 6339 | #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */ |
||
| 6340 | |||
| 6341 | /******************************************************************************/ |
||
| 6342 | /* */ |
||
| 6343 | /* Debug MCU */ |
||
| 6344 | /* */ |
||
| 6345 | /******************************************************************************/ |
||
| 6346 | |||
| 6347 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ |
||
| 6348 | #define DBGMCU_IDCODE_DEV_ID_Pos (0U) |
||
| 6349 | #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ |
||
| 6350 | #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ |
||
| 6351 | |||
| 6352 | #define DBGMCU_IDCODE_REV_ID_Pos (16U) |
||
| 6353 | #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ |
||
| 6354 | #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ |
||
| 6355 | #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ |
||
| 6356 | #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ |
||
| 6357 | #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ |
||
| 6358 | #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ |
||
| 6359 | #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ |
||
| 6360 | #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ |
||
| 6361 | #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ |
||
| 6362 | #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ |
||
| 6363 | #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ |
||
| 6364 | #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ |
||
| 6365 | #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ |
||
| 6366 | #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ |
||
| 6367 | #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ |
||
| 6368 | #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ |
||
| 6369 | #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ |
||
| 6370 | #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ |
||
| 6371 | |||
| 6372 | /****************** Bit definition for DBGMCU_CR register *******************/ |
||
| 6373 | #define DBGMCU_CR_DBG_SLEEP_Pos (0U) |
||
| 6374 | #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ |
||
| 6375 | #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */ |
||
| 6376 | #define DBGMCU_CR_DBG_STOP_Pos (1U) |
||
| 6377 | #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ |
||
| 6378 | #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ |
||
| 6379 | #define DBGMCU_CR_DBG_STANDBY_Pos (2U) |
||
| 6380 | #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ |
||
| 6381 | #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ |
||
| 6382 | #define DBGMCU_CR_TRACE_IOEN_Pos (5U) |
||
| 6383 | #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ |
||
| 6384 | #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */ |
||
| 6385 | |||
| 6386 | #define DBGMCU_CR_TRACE_MODE_Pos (6U) |
||
| 6387 | #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ |
||
| 6388 | #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */ |
||
| 6389 | #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ |
||
| 6390 | #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ |
||
| 6391 | |||
| 6392 | #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U) |
||
| 6393 | #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_IWDG_STOP_Pos) /*!< 0x00000100 */ |
||
| 6394 | #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ |
||
| 6395 | #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U) |
||
| 6396 | #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_WWDG_STOP_Pos) /*!< 0x00000200 */ |
||
| 6397 | #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ |
||
| 6398 | #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U) |
||
| 6399 | #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM2_STOP_Pos) /*!< 0x00000800 */ |
||
| 6400 | #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ |
||
| 6401 | #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U) |
||
| 6402 | #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM3_STOP_Pos) /*!< 0x00001000 */ |
||
| 6403 | #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */ |
||
| 6404 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U) |
||
| 6405 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00008000 */ |
||
| 6406 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
||
| 6407 | |||
| 6408 | /******************************************************************************/ |
||
| 6409 | /* */ |
||
| 6410 | /* FLASH and Option Bytes Registers */ |
||
| 6411 | /* */ |
||
| 6412 | /******************************************************************************/ |
||
| 6413 | /******************* Bit definition for FLASH_ACR register ******************/ |
||
| 6414 | #define FLASH_ACR_LATENCY_Pos (0U) |
||
| 6415 | #define FLASH_ACR_LATENCY_Msk (0x7U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ |
||
| 6416 | #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY[2:0] bits (Latency) */ |
||
| 6417 | #define FLASH_ACR_LATENCY_0 (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ |
||
| 6418 | #define FLASH_ACR_LATENCY_1 (0x2U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */ |
||
| 6419 | #define FLASH_ACR_LATENCY_2 (0x4U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */ |
||
| 6420 | |||
| 6421 | #define FLASH_ACR_HLFCYA_Pos (3U) |
||
| 6422 | #define FLASH_ACR_HLFCYA_Msk (0x1U << FLASH_ACR_HLFCYA_Pos) /*!< 0x00000008 */ |
||
| 6423 | #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk /*!< Flash Half Cycle Access Enable */ |
||
| 6424 | #define FLASH_ACR_PRFTBE_Pos (4U) |
||
| 6425 | #define FLASH_ACR_PRFTBE_Msk (0x1U << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */ |
||
| 6426 | #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */ |
||
| 6427 | #define FLASH_ACR_PRFTBS_Pos (5U) |
||
| 6428 | #define FLASH_ACR_PRFTBS_Msk (0x1U << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */ |
||
| 6429 | #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */ |
||
| 6430 | |||
| 6431 | /****************** Bit definition for FLASH_KEYR register ******************/ |
||
| 6432 | #define FLASH_KEYR_FKEYR_Pos (0U) |
||
| 6433 | #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFU << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */ |
||
| 6434 | #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */ |
||
| 6435 | |||
| 6436 | #define RDP_KEY_Pos (0U) |
||
| 6437 | #define RDP_KEY_Msk (0xA5U << RDP_KEY_Pos) /*!< 0x000000A5 */ |
||
| 6438 | #define RDP_KEY RDP_KEY_Msk /*!< RDP Key */ |
||
| 6439 | #define FLASH_KEY1_Pos (0U) |
||
| 6440 | #define FLASH_KEY1_Msk (0x45670123U << FLASH_KEY1_Pos) /*!< 0x45670123 */ |
||
| 6441 | #define FLASH_KEY1 FLASH_KEY1_Msk /*!< FPEC Key1 */ |
||
| 6442 | #define FLASH_KEY2_Pos (0U) |
||
| 6443 | #define FLASH_KEY2_Msk (0xCDEF89ABU << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */ |
||
| 6444 | #define FLASH_KEY2 FLASH_KEY2_Msk /*!< FPEC Key2 */ |
||
| 6445 | |||
| 6446 | /***************** Bit definition for FLASH_OPTKEYR register ****************/ |
||
| 6447 | #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) |
||
| 6448 | #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ |
||
| 6449 | #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */ |
||
| 6450 | |||
| 6451 | #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */ |
||
| 6452 | #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */ |
||
| 6453 | |||
| 6454 | /****************** Bit definition for FLASH_SR register ********************/ |
||
| 6455 | #define FLASH_SR_BSY_Pos (0U) |
||
| 6456 | #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ |
||
| 6457 | #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ |
||
| 6458 | #define FLASH_SR_PGERR_Pos (2U) |
||
| 6459 | #define FLASH_SR_PGERR_Msk (0x1U << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */ |
||
| 6460 | #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */ |
||
| 6461 | #define FLASH_SR_WRPRTERR_Pos (4U) |
||
| 6462 | #define FLASH_SR_WRPRTERR_Msk (0x1U << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */ |
||
| 6463 | #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */ |
||
| 6464 | #define FLASH_SR_EOP_Pos (5U) |
||
| 6465 | #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000020 */ |
||
| 6466 | #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */ |
||
| 6467 | |||
| 6468 | /******************* Bit definition for FLASH_CR register *******************/ |
||
| 6469 | #define FLASH_CR_PG_Pos (0U) |
||
| 6470 | #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */ |
||
| 6471 | #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */ |
||
| 6472 | #define FLASH_CR_PER_Pos (1U) |
||
| 6473 | #define FLASH_CR_PER_Msk (0x1U << FLASH_CR_PER_Pos) /*!< 0x00000002 */ |
||
| 6474 | #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */ |
||
| 6475 | #define FLASH_CR_MER_Pos (2U) |
||
| 6476 | #define FLASH_CR_MER_Msk (0x1U << FLASH_CR_MER_Pos) /*!< 0x00000004 */ |
||
| 6477 | #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */ |
||
| 6478 | #define FLASH_CR_OPTPG_Pos (4U) |
||
| 6479 | #define FLASH_CR_OPTPG_Msk (0x1U << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */ |
||
| 6480 | #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */ |
||
| 6481 | #define FLASH_CR_OPTER_Pos (5U) |
||
| 6482 | #define FLASH_CR_OPTER_Msk (0x1U << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */ |
||
| 6483 | #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */ |
||
| 6484 | #define FLASH_CR_STRT_Pos (6U) |
||
| 6485 | #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00000040 */ |
||
| 6486 | #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */ |
||
| 6487 | #define FLASH_CR_LOCK_Pos (7U) |
||
| 6488 | #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */ |
||
| 6489 | #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */ |
||
| 6490 | #define FLASH_CR_OPTWRE_Pos (9U) |
||
| 6491 | #define FLASH_CR_OPTWRE_Msk (0x1U << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */ |
||
| 6492 | #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */ |
||
| 6493 | #define FLASH_CR_ERRIE_Pos (10U) |
||
| 6494 | #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */ |
||
| 6495 | #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */ |
||
| 6496 | #define FLASH_CR_EOPIE_Pos (12U) |
||
| 6497 | #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */ |
||
| 6498 | #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */ |
||
| 6499 | |||
| 6500 | /******************* Bit definition for FLASH_AR register *******************/ |
||
| 6501 | #define FLASH_AR_FAR_Pos (0U) |
||
| 6502 | #define FLASH_AR_FAR_Msk (0xFFFFFFFFU << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */ |
||
| 6503 | #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */ |
||
| 6504 | |||
| 6505 | /****************** Bit definition for FLASH_OBR register *******************/ |
||
| 6506 | #define FLASH_OBR_OPTERR_Pos (0U) |
||
| 6507 | #define FLASH_OBR_OPTERR_Msk (0x1U << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */ |
||
| 6508 | #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */ |
||
| 6509 | #define FLASH_OBR_RDPRT_Pos (1U) |
||
| 6510 | #define FLASH_OBR_RDPRT_Msk (0x1U << FLASH_OBR_RDPRT_Pos) /*!< 0x00000002 */ |
||
| 6511 | #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read protection */ |
||
| 6512 | |||
| 6513 | #define FLASH_OBR_IWDG_SW_Pos (2U) |
||
| 6514 | #define FLASH_OBR_IWDG_SW_Msk (0x1U << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000004 */ |
||
| 6515 | #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */ |
||
| 6516 | #define FLASH_OBR_nRST_STOP_Pos (3U) |
||
| 6517 | #define FLASH_OBR_nRST_STOP_Msk (0x1U << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000008 */ |
||
| 6518 | #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ |
||
| 6519 | #define FLASH_OBR_nRST_STDBY_Pos (4U) |
||
| 6520 | #define FLASH_OBR_nRST_STDBY_Msk (0x1U << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000010 */ |
||
| 6521 | #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ |
||
| 6522 | #define FLASH_OBR_USER_Pos (2U) |
||
| 6523 | #define FLASH_OBR_USER_Msk (0x7U << FLASH_OBR_USER_Pos) /*!< 0x0000001C */ |
||
| 6524 | #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ |
||
| 6525 | #define FLASH_OBR_DATA0_Pos (10U) |
||
| 6526 | #define FLASH_OBR_DATA0_Msk (0xFFU << FLASH_OBR_DATA0_Pos) /*!< 0x0003FC00 */ |
||
| 6527 | #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */ |
||
| 6528 | #define FLASH_OBR_DATA1_Pos (18U) |
||
| 6529 | #define FLASH_OBR_DATA1_Msk (0xFFU << FLASH_OBR_DATA1_Pos) /*!< 0x03FC0000 */ |
||
| 6530 | #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */ |
||
| 6531 | |||
| 6532 | /****************** Bit definition for FLASH_WRPR register ******************/ |
||
| 6533 | #define FLASH_WRPR_WRP_Pos (0U) |
||
| 6534 | #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */ |
||
| 6535 | #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */ |
||
| 6536 | |||
| 6537 | /*----------------------------------------------------------------------------*/ |
||
| 6538 | |||
| 6539 | /****************** Bit definition for FLASH_RDP register *******************/ |
||
| 6540 | #define FLASH_RDP_RDP_Pos (0U) |
||
| 6541 | #define FLASH_RDP_RDP_Msk (0xFFU << FLASH_RDP_RDP_Pos) /*!< 0x000000FF */ |
||
| 6542 | #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk /*!< Read protection option byte */ |
||
| 6543 | #define FLASH_RDP_nRDP_Pos (8U) |
||
| 6544 | #define FLASH_RDP_nRDP_Msk (0xFFU << FLASH_RDP_nRDP_Pos) /*!< 0x0000FF00 */ |
||
| 6545 | #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk /*!< Read protection complemented option byte */ |
||
| 6546 | |||
| 6547 | /****************** Bit definition for FLASH_USER register ******************/ |
||
| 6548 | #define FLASH_USER_USER_Pos (16U) |
||
| 6549 | #define FLASH_USER_USER_Msk (0xFFU << FLASH_USER_USER_Pos) /*!< 0x00FF0000 */ |
||
| 6550 | #define FLASH_USER_USER FLASH_USER_USER_Msk /*!< User option byte */ |
||
| 6551 | #define FLASH_USER_nUSER_Pos (24U) |
||
| 6552 | #define FLASH_USER_nUSER_Msk (0xFFU << FLASH_USER_nUSER_Pos) /*!< 0xFF000000 */ |
||
| 6553 | #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk /*!< User complemented option byte */ |
||
| 6554 | |||
| 6555 | /****************** Bit definition for FLASH_Data0 register *****************/ |
||
| 6556 | #define FLASH_DATA0_DATA0_Pos (0U) |
||
| 6557 | #define FLASH_DATA0_DATA0_Msk (0xFFU << FLASH_DATA0_DATA0_Pos) /*!< 0x000000FF */ |
||
| 6558 | #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk /*!< User data storage option byte */ |
||
| 6559 | #define FLASH_DATA0_nDATA0_Pos (8U) |
||
| 6560 | #define FLASH_DATA0_nDATA0_Msk (0xFFU << FLASH_DATA0_nDATA0_Pos) /*!< 0x0000FF00 */ |
||
| 6561 | #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk /*!< User data storage complemented option byte */ |
||
| 6562 | |||
| 6563 | /****************** Bit definition for FLASH_Data1 register *****************/ |
||
| 6564 | #define FLASH_DATA1_DATA1_Pos (16U) |
||
| 6565 | #define FLASH_DATA1_DATA1_Msk (0xFFU << FLASH_DATA1_DATA1_Pos) /*!< 0x00FF0000 */ |
||
| 6566 | #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk /*!< User data storage option byte */ |
||
| 6567 | #define FLASH_DATA1_nDATA1_Pos (24U) |
||
| 6568 | #define FLASH_DATA1_nDATA1_Msk (0xFFU << FLASH_DATA1_nDATA1_Pos) /*!< 0xFF000000 */ |
||
| 6569 | #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk /*!< User data storage complemented option byte */ |
||
| 6570 | |||
| 6571 | /****************** Bit definition for FLASH_WRP0 register ******************/ |
||
| 6572 | #define FLASH_WRP0_WRP0_Pos (0U) |
||
| 6573 | #define FLASH_WRP0_WRP0_Msk (0xFFU << FLASH_WRP0_WRP0_Pos) /*!< 0x000000FF */ |
||
| 6574 | #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */ |
||
| 6575 | #define FLASH_WRP0_nWRP0_Pos (8U) |
||
| 6576 | #define FLASH_WRP0_nWRP0_Msk (0xFFU << FLASH_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */ |
||
| 6577 | #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */ |
||
| 6578 | |||
| 6579 | |||
| 6580 | |||
| 6581 | /** |
||
| 6582 | * @} |
||
| 6583 | */ |
||
| 6584 | |||
| 6585 | /** |
||
| 6586 | * @} |
||
| 6587 | */ |
||
| 6588 | |||
| 6589 | /** @addtogroup Exported_macro |
||
| 6590 | * @{ |
||
| 6591 | */ |
||
| 6592 | |||
| 6593 | /****************************** ADC Instances *********************************/ |
||
| 6594 | #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1)) |
||
| 6595 | |||
| 6596 | #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) |
||
| 6597 | |||
| 6598 | #define IS_ADC_DMA_CAPABILITY_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) |
||
| 6599 | |||
| 6600 | /****************************** CRC Instances *********************************/ |
||
| 6601 | #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) |
||
| 6602 | |||
| 6603 | /****************************** DAC Instances *********************************/ |
||
| 6604 | |||
| 6605 | /****************************** DMA Instances *********************************/ |
||
| 6606 | #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ |
||
| 6607 | ((INSTANCE) == DMA1_Channel2) || \ |
||
| 6608 | ((INSTANCE) == DMA1_Channel3) || \ |
||
| 6609 | ((INSTANCE) == DMA1_Channel4) || \ |
||
| 6610 | ((INSTANCE) == DMA1_Channel5) || \ |
||
| 6611 | ((INSTANCE) == DMA1_Channel6) || \ |
||
| 6612 | ((INSTANCE) == DMA1_Channel7)) |
||
| 6613 | |||
| 6614 | /******************************* GPIO Instances *******************************/ |
||
| 6615 | #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
||
| 6616 | ((INSTANCE) == GPIOB) || \ |
||
| 6617 | ((INSTANCE) == GPIOC) || \ |
||
| 6618 | ((INSTANCE) == GPIOD)) |
||
| 6619 | |||
| 6620 | /**************************** GPIO Alternate Function Instances ***************/ |
||
| 6621 | #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) |
||
| 6622 | |||
| 6623 | /**************************** GPIO Lock Instances *****************************/ |
||
| 6624 | #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) |
||
| 6625 | |||
| 6626 | /******************************** I2C Instances *******************************/ |
||
| 6627 | #define IS_I2C_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1) |
||
| 6628 | |||
| 6629 | /******************************* SMBUS Instances ******************************/ |
||
| 6630 | #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE |
||
| 6631 | |||
| 6632 | /****************************** IWDG Instances ********************************/ |
||
| 6633 | #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) |
||
| 6634 | |||
| 6635 | /******************************** SPI Instances *******************************/ |
||
| 6636 | #define IS_SPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1) |
||
| 6637 | |||
| 6638 | /****************************** START TIM Instances ***************************/ |
||
| 6639 | /****************************** TIM Instances *********************************/ |
||
| 6640 | #define IS_TIM_INSTANCE(INSTANCE)\ |
||
| 6641 | (((INSTANCE) == TIM2) || \ |
||
| 6642 | ((INSTANCE) == TIM3)) |
||
| 6643 | |||
| 6644 | #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) 0U |
||
| 6645 | |||
| 6646 | #define IS_TIM_CC1_INSTANCE(INSTANCE)\ |
||
| 6647 | (((INSTANCE) == TIM2) || \ |
||
| 6648 | ((INSTANCE) == TIM3)) |
||
| 6649 | |||
| 6650 | #define IS_TIM_CC2_INSTANCE(INSTANCE)\ |
||
| 6651 | (((INSTANCE) == TIM2) || \ |
||
| 6652 | ((INSTANCE) == TIM3)) |
||
| 6653 | |||
| 6654 | #define IS_TIM_CC3_INSTANCE(INSTANCE)\ |
||
| 6655 | (((INSTANCE) == TIM2) || \ |
||
| 6656 | ((INSTANCE) == TIM3)) |
||
| 6657 | |||
| 6658 | #define IS_TIM_CC4_INSTANCE(INSTANCE)\ |
||
| 6659 | (((INSTANCE) == TIM2) || \ |
||
| 6660 | ((INSTANCE) == TIM3)) |
||
| 6661 | |||
| 6662 | #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\ |
||
| 6663 | (((INSTANCE) == TIM2) || \ |
||
| 6664 | ((INSTANCE) == TIM3)) |
||
| 6665 | |||
| 6666 | #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\ |
||
| 6667 | (((INSTANCE) == TIM2) || \ |
||
| 6668 | ((INSTANCE) == TIM3)) |
||
| 6669 | |||
| 6670 | #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\ |
||
| 6671 | (((INSTANCE) == TIM2) || \ |
||
| 6672 | ((INSTANCE) == TIM3)) |
||
| 6673 | |||
| 6674 | #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\ |
||
| 6675 | (((INSTANCE) == TIM2) || \ |
||
| 6676 | ((INSTANCE) == TIM3)) |
||
| 6677 | |||
| 6678 | #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\ |
||
| 6679 | (((INSTANCE) == TIM2) || \ |
||
| 6680 | ((INSTANCE) == TIM3)) |
||
| 6681 | |||
| 6682 | #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\ |
||
| 6683 | (((INSTANCE) == TIM2) || \ |
||
| 6684 | ((INSTANCE) == TIM3)) |
||
| 6685 | |||
| 6686 | #define IS_TIM_XOR_INSTANCE(INSTANCE)\ |
||
| 6687 | (((INSTANCE) == TIM2) || \ |
||
| 6688 | ((INSTANCE) == TIM3)) |
||
| 6689 | |||
| 6690 | #define IS_TIM_MASTER_INSTANCE(INSTANCE)\ |
||
| 6691 | (((INSTANCE) == TIM2) || \ |
||
| 6692 | ((INSTANCE) == TIM3)) |
||
| 6693 | |||
| 6694 | #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\ |
||
| 6695 | (((INSTANCE) == TIM2) || \ |
||
| 6696 | ((INSTANCE) == TIM3)) |
||
| 6697 | |||
| 6698 | #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE) |
||
| 6699 | |||
| 6700 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\ |
||
| 6701 | (((INSTANCE) == TIM2) || \ |
||
| 6702 | ((INSTANCE) == TIM3)) |
||
| 6703 | |||
| 6704 | #define IS_TIM_BREAK_INSTANCE(INSTANCE) 0U |
||
| 6705 | |||
| 6706 | #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ |
||
| 6707 | ((((INSTANCE) == TIM2) && \ |
||
| 6708 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
| 6709 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
| 6710 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
||
| 6711 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
||
| 6712 | || \ |
||
| 6713 | (((INSTANCE) == TIM3) && \ |
||
| 6714 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
| 6715 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
| 6716 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
||
| 6717 | ((CHANNEL) == TIM_CHANNEL_4)))) |
||
| 6718 | |||
| 6719 | #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) 0U |
||
| 6720 | |||
| 6721 | #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\ |
||
| 6722 | (((INSTANCE) == TIM2) || \ |
||
| 6723 | ((INSTANCE) == TIM3)) |
||
| 6724 | |||
| 6725 | #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) 0U |
||
| 6726 | |||
| 6727 | #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\ |
||
| 6728 | (((INSTANCE) == TIM2) || \ |
||
| 6729 | ((INSTANCE) == TIM3)) |
||
| 6730 | |||
| 6731 | #define IS_TIM_DMA_INSTANCE(INSTANCE)\ |
||
| 6732 | (((INSTANCE) == TIM2) || \ |
||
| 6733 | ((INSTANCE) == TIM3)) |
||
| 6734 | |||
| 6735 | #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\ |
||
| 6736 | (((INSTANCE) == TIM2) || \ |
||
| 6737 | ((INSTANCE) == TIM3)) |
||
| 6738 | |||
| 6739 | #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) 0U |
||
| 6740 | |||
| 6741 | #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
||
| 6742 | ((INSTANCE) == TIM3)) |
||
| 6743 | |||
| 6744 | #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
||
| 6745 | ((INSTANCE) == TIM3)) |
||
| 6746 | |||
| 6747 | #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) 0U |
||
| 6748 | |||
| 6749 | /****************************** END TIM Instances *****************************/ |
||
| 6750 | |||
| 6751 | |||
| 6752 | /******************** USART Instances : Synchronous mode **********************/ |
||
| 6753 | #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
| 6754 | ((INSTANCE) == USART2)) |
||
| 6755 | |||
| 6756 | /******************** UART Instances : Asynchronous mode **********************/ |
||
| 6757 | #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
| 6758 | ((INSTANCE) == USART2) ) |
||
| 6759 | |||
| 6760 | /******************** UART Instances : Half-Duplex mode **********************/ |
||
| 6761 | #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
| 6762 | ((INSTANCE) == USART2) ) |
||
| 6763 | |||
| 6764 | /******************** UART Instances : LIN mode **********************/ |
||
| 6765 | #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
| 6766 | ((INSTANCE) == USART2) ) |
||
| 6767 | |||
| 6768 | /****************** UART Instances : Hardware Flow control ********************/ |
||
| 6769 | #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
| 6770 | ((INSTANCE) == USART2) ) |
||
| 6771 | |||
| 6772 | /********************* UART Instances : Smard card mode ***********************/ |
||
| 6773 | #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
| 6774 | ((INSTANCE) == USART2) ) |
||
| 6775 | |||
| 6776 | /*********************** UART Instances : IRDA mode ***************************/ |
||
| 6777 | #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
| 6778 | ((INSTANCE) == USART2) ) |
||
| 6779 | |||
| 6780 | /***************** UART Instances : Multi-Processor mode **********************/ |
||
| 6781 | #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
| 6782 | ((INSTANCE) == USART2) ) |
||
| 6783 | |||
| 6784 | /***************** UART Instances : DMA mode available **********************/ |
||
| 6785 | #define IS_UART_DMA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
| 6786 | ((INSTANCE) == USART2)) |
||
| 6787 | |||
| 6788 | /****************************** RTC Instances *********************************/ |
||
| 6789 | #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) |
||
| 6790 | |||
| 6791 | /**************************** WWDG Instances *****************************/ |
||
| 6792 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
||
| 6793 | |||
| 6794 | /****************************** USB Instances ********************************/ |
||
| 6795 | #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) |
||
| 6796 | |||
| 6797 | |||
| 6798 | |||
| 6799 | #define RCC_HSE_MIN 4000000U |
||
| 6800 | #define RCC_HSE_MAX 16000000U |
||
| 6801 | |||
| 6802 | #define RCC_MAX_FREQUENCY 72000000U |
||
| 6803 | |||
| 6804 | /** |
||
| 6805 | * @} |
||
| 6806 | */ |
||
| 6807 | /******************************************************************************/ |
||
| 6808 | /* For a painless codes migration between the STM32F1xx device product */ |
||
| 6809 | /* lines, the aliases defined below are put in place to overcome the */ |
||
| 6810 | /* differences in the interrupt handlers and IRQn definitions. */ |
||
| 6811 | /* No need to update developed interrupt code when moving across */ |
||
| 6812 | /* product lines within the same STM32F1 Family */ |
||
| 6813 | /******************************************************************************/ |
||
| 6814 | |||
| 6815 | /* Aliases for __IRQn */ |
||
| 6816 | #define ADC1_2_IRQn ADC1_IRQn |
||
| 6817 | #define OTG_FS_WKUP_IRQn USBWakeUp_IRQn |
||
| 6818 | #define CEC_IRQn USBWakeUp_IRQn |
||
| 6819 | #define CAN1_TX_IRQn USB_HP_IRQn |
||
| 6820 | #define USB_HP_CAN1_TX_IRQn USB_HP_IRQn |
||
| 6821 | #define CAN1_RX0_IRQn USB_LP_IRQn |
||
| 6822 | #define USB_LP_CAN1_RX0_IRQn USB_LP_IRQn |
||
| 6823 | |||
| 6824 | |||
| 6825 | /* Aliases for __IRQHandler */ |
||
| 6826 | #define ADC1_2_IRQHandler ADC1_IRQHandler |
||
| 6827 | #define OTG_FS_WKUP_IRQHandler USBWakeUp_IRQHandler |
||
| 6828 | #define CEC_IRQHandler USBWakeUp_IRQHandler |
||
| 6829 | #define CAN1_TX_IRQHandler USB_HP_IRQHandler |
||
| 6830 | #define USB_HP_CAN1_TX_IRQHandler USB_HP_IRQHandler |
||
| 6831 | #define CAN1_RX0_IRQHandler USB_LP_IRQHandler |
||
| 6832 | #define USB_LP_CAN1_RX0_IRQHandler USB_LP_IRQHandler |
||
| 6833 | |||
| 6834 | |||
| 6835 | /** |
||
| 6836 | * @} |
||
| 6837 | */ |
||
| 6838 | |||
| 6839 | /** |
||
| 6840 | * @} |
||
| 6841 | */ |
||
| 6842 | |||
| 6843 | |||
| 6844 | #ifdef __cplusplus |
||
| 6845 | } |
||
| 6846 | #endif /* __cplusplus */ |
||
| 6847 | |||
| 6848 | #endif /* __STM32F102x6_H */ |
||
| 6849 | |||
| 6850 | |||
| 6851 | |||
| 6852 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |