Rev 2 | Details | Compare with Previous | Last modification | View Log | RSS feed
Rev | Author | Line No. | Line |
---|---|---|---|
2 | mjames | 1 | /** |
2 | ****************************************************************************** |
||
3 | * @file stm32f101xg.h |
||
4 | * @author MCD Application Team |
||
5 | * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File. |
||
6 | * This file contains all the peripheral register's definitions, bits |
||
7 | * definitions and memory mapping for STM32F1xx devices. |
||
8 | * |
||
9 | * This file contains: |
||
10 | * - Data structures and the address mapping for all peripherals |
||
11 | * - Peripheral's registers declarations and bits definition |
||
12 | * - Macros to access peripheral’s registers hardware |
||
13 | * |
||
14 | ****************************************************************************** |
||
15 | * @attention |
||
16 | * |
||
9 | mjames | 17 | * <h2><center>© Copyright (c) 2017 STMicroelectronics. |
18 | * All rights reserved.</center></h2> |
||
2 | mjames | 19 | * |
9 | mjames | 20 | * This software component is licensed by ST under BSD 3-Clause license, |
21 | * the "License"; You may not use this file except in compliance with the |
||
22 | * License. You may obtain a copy of the License at: |
||
23 | * opensource.org/licenses/BSD-3-Clause |
||
2 | mjames | 24 | * |
25 | ****************************************************************************** |
||
26 | */ |
||
27 | |||
28 | |||
29 | /** @addtogroup CMSIS |
||
30 | * @{ |
||
31 | */ |
||
32 | |||
33 | /** @addtogroup stm32f101xg |
||
34 | * @{ |
||
35 | */ |
||
36 | |||
37 | #ifndef __STM32F101xG_H |
||
38 | #define __STM32F101xG_H |
||
39 | |||
40 | #ifdef __cplusplus |
||
41 | extern "C" { |
||
42 | #endif |
||
43 | |||
44 | /** @addtogroup Configuration_section_for_CMSIS |
||
45 | * @{ |
||
46 | */ |
||
47 | /** |
||
48 | * @brief Configuration of the Cortex-M3 Processor and Core Peripherals |
||
49 | */ |
||
50 | #define __CM3_REV 0x0200U /*!< Core Revision r2p0 */ |
||
51 | #define __MPU_PRESENT 1U /*!< STM32 XL-density devices provide an MPU */ |
||
52 | #define __NVIC_PRIO_BITS 4U /*!< STM32 uses 4 Bits for the Priority Levels */ |
||
53 | #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ |
||
54 | |||
55 | /** |
||
56 | * @} |
||
57 | */ |
||
58 | |||
59 | /** @addtogroup Peripheral_interrupt_number_definition |
||
60 | * @{ |
||
61 | */ |
||
62 | |||
63 | /** |
||
64 | * @brief STM32F10x Interrupt Number Definition, according to the selected device |
||
65 | * in @ref Library_configuration_section |
||
66 | */ |
||
67 | |||
68 | /*!< Interrupt Number Definition */ |
||
69 | typedef enum |
||
70 | { |
||
71 | /****** Cortex-M3 Processor Exceptions Numbers ***************************************************/ |
||
72 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
||
73 | HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */ |
||
74 | MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */ |
||
75 | BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */ |
||
76 | UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */ |
||
77 | SVCall_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */ |
||
78 | DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */ |
||
79 | PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */ |
||
80 | SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */ |
||
81 | |||
82 | /****** STM32 specific Interrupt Numbers *********************************************************/ |
||
83 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
||
84 | PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ |
||
85 | TAMPER_IRQn = 2, /*!< Tamper Interrupt */ |
||
86 | RTC_IRQn = 3, /*!< RTC global Interrupt */ |
||
87 | FLASH_IRQn = 4, /*!< FLASH global Interrupt */ |
||
88 | RCC_IRQn = 5, /*!< RCC global Interrupt */ |
||
89 | EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ |
||
90 | EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ |
||
91 | EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ |
||
92 | EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ |
||
93 | EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ |
||
94 | DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */ |
||
95 | DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */ |
||
96 | DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */ |
||
97 | DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */ |
||
98 | DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */ |
||
99 | DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */ |
||
100 | DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */ |
||
101 | ADC1_IRQn = 18, /*!< ADC1 global Interrupt */ |
||
102 | EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ |
||
103 | TIM9_IRQn = 24, /*!< TIM9 global Interrupt */ |
||
104 | TIM10_IRQn = 25, /*!< TIM10 global Interrupt */ |
||
105 | TIM11_IRQn = 26, /*!< TIM11 global interrupt */ |
||
106 | TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ |
||
107 | TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ |
||
108 | TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ |
||
109 | I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ |
||
110 | I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ |
||
111 | I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ |
||
112 | I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ |
||
113 | SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ |
||
114 | SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ |
||
115 | USART1_IRQn = 37, /*!< USART1 global Interrupt */ |
||
116 | USART2_IRQn = 38, /*!< USART2 global Interrupt */ |
||
117 | USART3_IRQn = 39, /*!< USART3 global Interrupt */ |
||
118 | EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ |
||
119 | RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */ |
||
120 | TIM12_IRQn = 43, /*!< TIM12 global Interrupt */ |
||
121 | TIM13_IRQn = 44, /*!< TIM13 global Interrupt */ |
||
122 | TIM14_IRQn = 45, /*!< TIM14 global Interrupt */ |
||
123 | FSMC_IRQn = 48, /*!< FSMC global Interrupt */ |
||
124 | TIM5_IRQn = 50, /*!< TIM5 global Interrupt */ |
||
125 | SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ |
||
126 | UART4_IRQn = 52, /*!< UART4 global Interrupt */ |
||
127 | UART5_IRQn = 53, /*!< UART5 global Interrupt */ |
||
128 | TIM6_IRQn = 54, /*!< TIM6 global Interrupt */ |
||
129 | TIM7_IRQn = 55, /*!< TIM7 global Interrupt */ |
||
130 | DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */ |
||
131 | DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */ |
||
132 | DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */ |
||
133 | DMA2_Channel4_5_IRQn = 59, /*!< DMA2 Channel 4 and Channel 5 global Interrupt */ |
||
134 | } IRQn_Type; |
||
135 | |||
136 | /** |
||
137 | * @} |
||
138 | */ |
||
139 | |||
140 | #include "core_cm3.h" |
||
141 | #include "system_stm32f1xx.h" |
||
142 | #include <stdint.h> |
||
143 | |||
144 | /** @addtogroup Peripheral_registers_structures |
||
145 | * @{ |
||
146 | */ |
||
147 | |||
148 | /** |
||
149 | * @brief Analog to Digital Converter |
||
150 | */ |
||
151 | |||
152 | typedef struct |
||
153 | { |
||
154 | __IO uint32_t SR; |
||
155 | __IO uint32_t CR1; |
||
156 | __IO uint32_t CR2; |
||
157 | __IO uint32_t SMPR1; |
||
158 | __IO uint32_t SMPR2; |
||
159 | __IO uint32_t JOFR1; |
||
160 | __IO uint32_t JOFR2; |
||
161 | __IO uint32_t JOFR3; |
||
162 | __IO uint32_t JOFR4; |
||
163 | __IO uint32_t HTR; |
||
164 | __IO uint32_t LTR; |
||
165 | __IO uint32_t SQR1; |
||
166 | __IO uint32_t SQR2; |
||
167 | __IO uint32_t SQR3; |
||
168 | __IO uint32_t JSQR; |
||
169 | __IO uint32_t JDR1; |
||
170 | __IO uint32_t JDR2; |
||
171 | __IO uint32_t JDR3; |
||
172 | __IO uint32_t JDR4; |
||
173 | __IO uint32_t DR; |
||
174 | } ADC_TypeDef; |
||
175 | |||
176 | typedef struct |
||
177 | { |
||
178 | __IO uint32_t SR; /*!< ADC status register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address */ |
||
179 | __IO uint32_t CR1; /*!< ADC control register 1, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x04 */ |
||
180 | __IO uint32_t CR2; /*!< ADC control register 2, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x08 */ |
||
181 | uint32_t RESERVED[16]; |
||
182 | __IO uint32_t DR; /*!< ADC data register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x4C */ |
||
183 | } ADC_Common_TypeDef; |
||
184 | |||
185 | /** |
||
186 | * @brief Backup Registers |
||
187 | */ |
||
188 | |||
189 | typedef struct |
||
190 | { |
||
191 | uint32_t RESERVED0; |
||
192 | __IO uint32_t DR1; |
||
193 | __IO uint32_t DR2; |
||
194 | __IO uint32_t DR3; |
||
195 | __IO uint32_t DR4; |
||
196 | __IO uint32_t DR5; |
||
197 | __IO uint32_t DR6; |
||
198 | __IO uint32_t DR7; |
||
199 | __IO uint32_t DR8; |
||
200 | __IO uint32_t DR9; |
||
201 | __IO uint32_t DR10; |
||
202 | __IO uint32_t RTCCR; |
||
203 | __IO uint32_t CR; |
||
204 | __IO uint32_t CSR; |
||
205 | uint32_t RESERVED13[2]; |
||
206 | __IO uint32_t DR11; |
||
207 | __IO uint32_t DR12; |
||
208 | __IO uint32_t DR13; |
||
209 | __IO uint32_t DR14; |
||
210 | __IO uint32_t DR15; |
||
211 | __IO uint32_t DR16; |
||
212 | __IO uint32_t DR17; |
||
213 | __IO uint32_t DR18; |
||
214 | __IO uint32_t DR19; |
||
215 | __IO uint32_t DR20; |
||
216 | __IO uint32_t DR21; |
||
217 | __IO uint32_t DR22; |
||
218 | __IO uint32_t DR23; |
||
219 | __IO uint32_t DR24; |
||
220 | __IO uint32_t DR25; |
||
221 | __IO uint32_t DR26; |
||
222 | __IO uint32_t DR27; |
||
223 | __IO uint32_t DR28; |
||
224 | __IO uint32_t DR29; |
||
225 | __IO uint32_t DR30; |
||
226 | __IO uint32_t DR31; |
||
227 | __IO uint32_t DR32; |
||
228 | __IO uint32_t DR33; |
||
229 | __IO uint32_t DR34; |
||
230 | __IO uint32_t DR35; |
||
231 | __IO uint32_t DR36; |
||
232 | __IO uint32_t DR37; |
||
233 | __IO uint32_t DR38; |
||
234 | __IO uint32_t DR39; |
||
235 | __IO uint32_t DR40; |
||
236 | __IO uint32_t DR41; |
||
237 | __IO uint32_t DR42; |
||
238 | } BKP_TypeDef; |
||
239 | |||
240 | |||
241 | /** |
||
242 | * @brief CRC calculation unit |
||
243 | */ |
||
244 | |||
245 | typedef struct |
||
246 | { |
||
247 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ |
||
248 | __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ |
||
249 | uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */ |
||
250 | uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */ |
||
251 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ |
||
252 | } CRC_TypeDef; |
||
253 | |||
254 | /** |
||
255 | * @brief Digital to Analog Converter |
||
256 | */ |
||
257 | |||
258 | typedef struct |
||
259 | { |
||
260 | __IO uint32_t CR; |
||
261 | __IO uint32_t SWTRIGR; |
||
262 | __IO uint32_t DHR12R1; |
||
263 | __IO uint32_t DHR12L1; |
||
264 | __IO uint32_t DHR8R1; |
||
265 | __IO uint32_t DHR12R2; |
||
266 | __IO uint32_t DHR12L2; |
||
267 | __IO uint32_t DHR8R2; |
||
268 | __IO uint32_t DHR12RD; |
||
269 | __IO uint32_t DHR12LD; |
||
270 | __IO uint32_t DHR8RD; |
||
271 | __IO uint32_t DOR1; |
||
272 | __IO uint32_t DOR2; |
||
273 | } DAC_TypeDef; |
||
274 | |||
275 | /** |
||
276 | * @brief Debug MCU |
||
277 | */ |
||
278 | |||
279 | typedef struct |
||
280 | { |
||
281 | __IO uint32_t IDCODE; |
||
282 | __IO uint32_t CR; |
||
283 | }DBGMCU_TypeDef; |
||
284 | |||
285 | /** |
||
286 | * @brief DMA Controller |
||
287 | */ |
||
288 | |||
289 | typedef struct |
||
290 | { |
||
291 | __IO uint32_t CCR; |
||
292 | __IO uint32_t CNDTR; |
||
293 | __IO uint32_t CPAR; |
||
294 | __IO uint32_t CMAR; |
||
295 | } DMA_Channel_TypeDef; |
||
296 | |||
297 | typedef struct |
||
298 | { |
||
299 | __IO uint32_t ISR; |
||
300 | __IO uint32_t IFCR; |
||
301 | } DMA_TypeDef; |
||
302 | |||
303 | |||
304 | |||
305 | /** |
||
306 | * @brief External Interrupt/Event Controller |
||
307 | */ |
||
308 | |||
309 | typedef struct |
||
310 | { |
||
311 | __IO uint32_t IMR; |
||
312 | __IO uint32_t EMR; |
||
313 | __IO uint32_t RTSR; |
||
314 | __IO uint32_t FTSR; |
||
315 | __IO uint32_t SWIER; |
||
316 | __IO uint32_t PR; |
||
317 | } EXTI_TypeDef; |
||
318 | |||
319 | /** |
||
320 | * @brief FLASH Registers |
||
321 | */ |
||
322 | |||
323 | typedef struct |
||
324 | { |
||
325 | __IO uint32_t ACR; |
||
326 | __IO uint32_t KEYR; |
||
327 | __IO uint32_t OPTKEYR; |
||
328 | __IO uint32_t SR; |
||
329 | __IO uint32_t CR; |
||
330 | __IO uint32_t AR; |
||
331 | __IO uint32_t RESERVED; |
||
332 | __IO uint32_t OBR; |
||
333 | __IO uint32_t WRPR; |
||
334 | uint32_t RESERVED1[8]; |
||
335 | __IO uint32_t KEYR2; |
||
336 | uint32_t RESERVED2; |
||
337 | __IO uint32_t SR2; |
||
338 | __IO uint32_t CR2; |
||
339 | __IO uint32_t AR2; |
||
340 | } FLASH_TypeDef; |
||
341 | |||
342 | /** |
||
343 | * @brief Option Bytes Registers |
||
344 | */ |
||
345 | |||
346 | typedef struct |
||
347 | { |
||
348 | __IO uint16_t RDP; |
||
349 | __IO uint16_t USER; |
||
350 | __IO uint16_t Data0; |
||
351 | __IO uint16_t Data1; |
||
352 | __IO uint16_t WRP0; |
||
353 | __IO uint16_t WRP1; |
||
354 | __IO uint16_t WRP2; |
||
355 | __IO uint16_t WRP3; |
||
356 | } OB_TypeDef; |
||
357 | |||
358 | /** |
||
359 | * @brief Flexible Static Memory Controller |
||
360 | */ |
||
361 | |||
362 | typedef struct |
||
363 | { |
||
364 | __IO uint32_t BTCR[8]; |
||
365 | } FSMC_Bank1_TypeDef; |
||
366 | |||
367 | /** |
||
368 | * @brief Flexible Static Memory Controller Bank1E |
||
369 | */ |
||
370 | |||
371 | typedef struct |
||
372 | { |
||
373 | __IO uint32_t BWTR[7]; |
||
374 | } FSMC_Bank1E_TypeDef; |
||
375 | |||
376 | /** |
||
377 | * @brief Flexible Static Memory Controller Bank2 |
||
378 | */ |
||
379 | |||
380 | typedef struct |
||
381 | { |
||
382 | __IO uint32_t PCR2; /*!< NAND Flash control register 2, Address offset: 0x60 */ |
||
383 | __IO uint32_t SR2; /*!< NAND Flash FIFO status and interrupt register 2, Address offset: 0x64 */ |
||
384 | __IO uint32_t PMEM2; /*!< NAND Flash Common memory space timing register 2, Address offset: 0x68 */ |
||
385 | __IO uint32_t PATT2; /*!< NAND Flash Attribute memory space timing register 2, Address offset: 0x6C */ |
||
386 | uint32_t RESERVED0; /*!< Reserved, 0x70 */ |
||
387 | __IO uint32_t ECCR2; /*!< NAND Flash ECC result registers 2, Address offset: 0x74 */ |
||
388 | uint32_t RESERVED1; /*!< Reserved, 0x78 */ |
||
389 | uint32_t RESERVED2; /*!< Reserved, 0x7C */ |
||
390 | __IO uint32_t PCR3; /*!< NAND Flash control register 3, Address offset: 0x80 */ |
||
391 | __IO uint32_t SR3; /*!< NAND Flash FIFO status and interrupt register 3, Address offset: 0x84 */ |
||
392 | __IO uint32_t PMEM3; /*!< NAND Flash Common memory space timing register 3, Address offset: 0x88 */ |
||
393 | __IO uint32_t PATT3; /*!< NAND Flash Attribute memory space timing register 3, Address offset: 0x8C */ |
||
394 | uint32_t RESERVED3; /*!< Reserved, 0x90 */ |
||
395 | __IO uint32_t ECCR3; /*!< NAND Flash ECC result registers 3, Address offset: 0x94 */ |
||
396 | } FSMC_Bank2_3_TypeDef; |
||
397 | |||
398 | /** |
||
399 | * @brief Flexible Static Memory Controller Bank4 |
||
400 | */ |
||
401 | |||
402 | typedef struct |
||
403 | { |
||
404 | __IO uint32_t PCR4; |
||
405 | __IO uint32_t SR4; |
||
406 | __IO uint32_t PMEM4; |
||
407 | __IO uint32_t PATT4; |
||
408 | __IO uint32_t PIO4; |
||
409 | } FSMC_Bank4_TypeDef; |
||
410 | |||
411 | /** |
||
412 | * @brief General Purpose I/O |
||
413 | */ |
||
414 | |||
415 | typedef struct |
||
416 | { |
||
417 | __IO uint32_t CRL; |
||
418 | __IO uint32_t CRH; |
||
419 | __IO uint32_t IDR; |
||
420 | __IO uint32_t ODR; |
||
421 | __IO uint32_t BSRR; |
||
422 | __IO uint32_t BRR; |
||
423 | __IO uint32_t LCKR; |
||
424 | } GPIO_TypeDef; |
||
425 | |||
426 | /** |
||
427 | * @brief Alternate Function I/O |
||
428 | */ |
||
429 | |||
430 | typedef struct |
||
431 | { |
||
432 | __IO uint32_t EVCR; |
||
433 | __IO uint32_t MAPR; |
||
434 | __IO uint32_t EXTICR[4]; |
||
435 | uint32_t RESERVED0; |
||
436 | __IO uint32_t MAPR2; |
||
437 | } AFIO_TypeDef; |
||
438 | /** |
||
439 | * @brief Inter Integrated Circuit Interface |
||
440 | */ |
||
441 | |||
442 | typedef struct |
||
443 | { |
||
444 | __IO uint32_t CR1; |
||
445 | __IO uint32_t CR2; |
||
446 | __IO uint32_t OAR1; |
||
447 | __IO uint32_t OAR2; |
||
448 | __IO uint32_t DR; |
||
449 | __IO uint32_t SR1; |
||
450 | __IO uint32_t SR2; |
||
451 | __IO uint32_t CCR; |
||
452 | __IO uint32_t TRISE; |
||
453 | } I2C_TypeDef; |
||
454 | |||
455 | /** |
||
456 | * @brief Independent WATCHDOG |
||
457 | */ |
||
458 | |||
459 | typedef struct |
||
460 | { |
||
461 | __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */ |
||
462 | __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */ |
||
463 | __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */ |
||
464 | __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */ |
||
465 | } IWDG_TypeDef; |
||
466 | |||
467 | /** |
||
468 | * @brief Power Control |
||
469 | */ |
||
470 | |||
471 | typedef struct |
||
472 | { |
||
473 | __IO uint32_t CR; |
||
474 | __IO uint32_t CSR; |
||
475 | } PWR_TypeDef; |
||
476 | |||
477 | /** |
||
478 | * @brief Reset and Clock Control |
||
479 | */ |
||
480 | |||
481 | typedef struct |
||
482 | { |
||
483 | __IO uint32_t CR; |
||
484 | __IO uint32_t CFGR; |
||
485 | __IO uint32_t CIR; |
||
486 | __IO uint32_t APB2RSTR; |
||
487 | __IO uint32_t APB1RSTR; |
||
488 | __IO uint32_t AHBENR; |
||
489 | __IO uint32_t APB2ENR; |
||
490 | __IO uint32_t APB1ENR; |
||
491 | __IO uint32_t BDCR; |
||
492 | __IO uint32_t CSR; |
||
493 | |||
494 | |||
495 | } RCC_TypeDef; |
||
496 | |||
497 | /** |
||
498 | * @brief Real-Time Clock |
||
499 | */ |
||
500 | |||
501 | typedef struct |
||
502 | { |
||
503 | __IO uint32_t CRH; |
||
504 | __IO uint32_t CRL; |
||
505 | __IO uint32_t PRLH; |
||
506 | __IO uint32_t PRLL; |
||
507 | __IO uint32_t DIVH; |
||
508 | __IO uint32_t DIVL; |
||
509 | __IO uint32_t CNTH; |
||
510 | __IO uint32_t CNTL; |
||
511 | __IO uint32_t ALRH; |
||
512 | __IO uint32_t ALRL; |
||
513 | } RTC_TypeDef; |
||
514 | |||
515 | /** |
||
516 | * @brief Serial Peripheral Interface |
||
517 | */ |
||
518 | |||
519 | typedef struct |
||
520 | { |
||
521 | __IO uint32_t CR1; |
||
522 | __IO uint32_t CR2; |
||
523 | __IO uint32_t SR; |
||
524 | __IO uint32_t DR; |
||
525 | __IO uint32_t CRCPR; |
||
526 | __IO uint32_t RXCRCR; |
||
527 | __IO uint32_t TXCRCR; |
||
528 | __IO uint32_t I2SCFGR; |
||
9 | mjames | 529 | __IO uint32_t I2SPR; |
2 | mjames | 530 | } SPI_TypeDef; |
531 | |||
532 | /** |
||
533 | * @brief TIM Timers |
||
534 | */ |
||
535 | typedef struct |
||
536 | { |
||
537 | __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ |
||
538 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ |
||
539 | __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ |
||
540 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ |
||
541 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ |
||
542 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ |
||
543 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ |
||
544 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ |
||
545 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ |
||
546 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ |
||
547 | __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ |
||
548 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ |
||
549 | __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ |
||
550 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ |
||
551 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ |
||
552 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ |
||
553 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ |
||
554 | __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ |
||
555 | __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ |
||
556 | __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */ |
||
557 | __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ |
||
558 | }TIM_TypeDef; |
||
559 | |||
560 | |||
561 | /** |
||
562 | * @brief Universal Synchronous Asynchronous Receiver Transmitter |
||
563 | */ |
||
564 | |||
565 | typedef struct |
||
566 | { |
||
567 | __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */ |
||
568 | __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */ |
||
569 | __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */ |
||
570 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */ |
||
571 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */ |
||
572 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */ |
||
573 | __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */ |
||
574 | } USART_TypeDef; |
||
575 | |||
576 | |||
577 | |||
578 | /** |
||
579 | * @brief Window WATCHDOG |
||
580 | */ |
||
581 | |||
582 | typedef struct |
||
583 | { |
||
584 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ |
||
585 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ |
||
586 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ |
||
587 | } WWDG_TypeDef; |
||
588 | |||
589 | /** |
||
590 | * @} |
||
591 | */ |
||
592 | |||
593 | /** @addtogroup Peripheral_memory_map |
||
594 | * @{ |
||
595 | */ |
||
596 | |||
597 | |||
9 | mjames | 598 | #define FLASH_BASE 0x08000000UL /*!< FLASH base address in the alias region */ |
599 | #define FLASH_BANK1_END 0x0807FFFFUL /*!< FLASH END address of bank1 */ |
||
600 | #define FLASH_BANK2_END 0x080FFFFFUL /*!< FLASH END address of bank2 */ |
||
601 | #define SRAM_BASE 0x20000000UL /*!< SRAM base address in the alias region */ |
||
602 | #define PERIPH_BASE 0x40000000UL /*!< Peripheral base address in the alias region */ |
||
2 | mjames | 603 | |
9 | mjames | 604 | #define SRAM_BB_BASE 0x22000000UL /*!< SRAM base address in the bit-band region */ |
605 | #define PERIPH_BB_BASE 0x42000000UL /*!< Peripheral base address in the bit-band region */ |
||
2 | mjames | 606 | |
9 | mjames | 607 | #define FSMC_BASE 0x60000000UL /*!< FSMC base address */ |
608 | #define FSMC_R_BASE 0xA0000000UL /*!< FSMC registers base address */ |
||
2 | mjames | 609 | |
610 | /*!< Peripheral memory map */ |
||
611 | #define APB1PERIPH_BASE PERIPH_BASE |
||
9 | mjames | 612 | #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) |
613 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
||
2 | mjames | 614 | |
9 | mjames | 615 | #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL) |
616 | #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400UL) |
||
617 | #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800UL) |
||
618 | #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00UL) |
||
619 | #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000UL) |
||
620 | #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400UL) |
||
621 | #define TIM12_BASE (APB1PERIPH_BASE + 0x00001800UL) |
||
622 | #define TIM13_BASE (APB1PERIPH_BASE + 0x00001C00UL) |
||
623 | #define TIM14_BASE (APB1PERIPH_BASE + 0x00002000UL) |
||
624 | #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL) |
||
625 | #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL) |
||
626 | #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL) |
||
627 | #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL) |
||
628 | #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00UL) |
||
629 | #define USART2_BASE (APB1PERIPH_BASE + 0x00004400UL) |
||
630 | #define USART3_BASE (APB1PERIPH_BASE + 0x00004800UL) |
||
631 | #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00UL) |
||
632 | #define UART5_BASE (APB1PERIPH_BASE + 0x00005000UL) |
||
633 | #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL) |
||
634 | #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800UL) |
||
635 | #define BKP_BASE (APB1PERIPH_BASE + 0x00006C00UL) |
||
636 | #define PWR_BASE (APB1PERIPH_BASE + 0x00007000UL) |
||
637 | #define DAC_BASE (APB1PERIPH_BASE + 0x00007400UL) |
||
638 | #define AFIO_BASE (APB2PERIPH_BASE + 0x00000000UL) |
||
639 | #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400UL) |
||
640 | #define GPIOA_BASE (APB2PERIPH_BASE + 0x00000800UL) |
||
641 | #define GPIOB_BASE (APB2PERIPH_BASE + 0x00000C00UL) |
||
642 | #define GPIOC_BASE (APB2PERIPH_BASE + 0x00001000UL) |
||
643 | #define GPIOD_BASE (APB2PERIPH_BASE + 0x00001400UL) |
||
644 | #define GPIOE_BASE (APB2PERIPH_BASE + 0x00001800UL) |
||
645 | #define GPIOF_BASE (APB2PERIPH_BASE + 0x00001C00UL) |
||
646 | #define GPIOG_BASE (APB2PERIPH_BASE + 0x00002000UL) |
||
647 | #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL) |
||
648 | #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL) |
||
649 | #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL) |
||
650 | #define TIM9_BASE (APB2PERIPH_BASE + 0x00004C00UL) |
||
651 | #define TIM10_BASE (APB2PERIPH_BASE + 0x00005000UL) |
||
652 | #define TIM11_BASE (APB2PERIPH_BASE + 0x00005400UL) |
||
2 | mjames | 653 | |
654 | |||
9 | mjames | 655 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000UL) |
656 | #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x00000008UL) |
||
657 | #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x0000001CUL) |
||
658 | #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x00000030UL) |
||
659 | #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x00000044UL) |
||
660 | #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x00000058UL) |
||
661 | #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x0000006CUL) |
||
662 | #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x00000080UL) |
||
663 | #define DMA2_BASE (AHBPERIPH_BASE + 0x00000400UL) |
||
664 | #define DMA2_Channel1_BASE (AHBPERIPH_BASE + 0x00000408UL) |
||
665 | #define DMA2_Channel2_BASE (AHBPERIPH_BASE + 0x0000041CUL) |
||
666 | #define DMA2_Channel3_BASE (AHBPERIPH_BASE + 0x00000430UL) |
||
667 | #define DMA2_Channel4_BASE (AHBPERIPH_BASE + 0x00000444UL) |
||
668 | #define DMA2_Channel5_BASE (AHBPERIPH_BASE + 0x00000458UL) |
||
669 | #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL) |
||
670 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL) |
||
2 | mjames | 671 | |
9 | mjames | 672 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL) /*!< Flash registers base address */ |
673 | #define FLASHSIZE_BASE 0x1FFFF7E0UL /*!< FLASH Size register base address */ |
||
674 | #define UID_BASE 0x1FFFF7E8UL /*!< Unique device ID register base address */ |
||
675 | #define OB_BASE 0x1FFFF800UL /*!< Flash Option Bytes base address */ |
||
2 | mjames | 676 | |
677 | |||
678 | #define FSMC_BANK1 (FSMC_BASE) /*!< FSMC Bank1 base address */ |
||
679 | #define FSMC_BANK1_1 (FSMC_BANK1) /*!< FSMC Bank1_1 base address */ |
||
9 | mjames | 680 | #define FSMC_BANK1_2 (FSMC_BANK1 + 0x04000000UL) /*!< FSMC Bank1_2 base address */ |
681 | #define FSMC_BANK1_3 (FSMC_BANK1 + 0x08000000UL) /*!< FSMC Bank1_3 base address */ |
||
682 | #define FSMC_BANK1_4 (FSMC_BANK1 + 0x0C000000UL) /*!< FSMC Bank1_4 base address */ |
||
2 | mjames | 683 | |
9 | mjames | 684 | #define FSMC_BANK2 (FSMC_BASE + 0x10000000UL) /*!< FSMC Bank2 base address */ |
685 | #define FSMC_BANK3 (FSMC_BASE + 0x20000000UL) /*!< FSMC Bank3 base address */ |
||
686 | #define FSMC_BANK4 (FSMC_BASE + 0x30000000UL) /*!< FSMC Bank4 base address */ |
||
2 | mjames | 687 | |
9 | mjames | 688 | #define FSMC_BANK1_R_BASE (FSMC_R_BASE + 0x00000000UL) /*!< FSMC Bank1 registers base address */ |
689 | #define FSMC_BANK1E_R_BASE (FSMC_R_BASE + 0x00000104UL) /*!< FSMC Bank1E registers base address */ |
||
690 | #define FSMC_BANK2_3_R_BASE (FSMC_R_BASE + 0x00000060UL) /*!< FSMC Bank2/Bank3 registers base address */ |
||
691 | #define FSMC_BANK4_R_BASE (FSMC_R_BASE + 0x000000A0UL) /*!< FSMC Bank4 registers base address */ |
||
2 | mjames | 692 | |
9 | mjames | 693 | #define DBGMCU_BASE 0xE0042000UL /*!< Debug MCU registers base address */ |
2 | mjames | 694 | |
695 | |||
696 | |||
697 | /** |
||
698 | * @} |
||
699 | */ |
||
700 | |||
701 | /** @addtogroup Peripheral_declaration |
||
702 | * @{ |
||
703 | */ |
||
704 | |||
705 | #define TIM2 ((TIM_TypeDef *)TIM2_BASE) |
||
706 | #define TIM3 ((TIM_TypeDef *)TIM3_BASE) |
||
707 | #define TIM4 ((TIM_TypeDef *)TIM4_BASE) |
||
708 | #define TIM5 ((TIM_TypeDef *)TIM5_BASE) |
||
709 | #define TIM6 ((TIM_TypeDef *)TIM6_BASE) |
||
710 | #define TIM7 ((TIM_TypeDef *)TIM7_BASE) |
||
711 | #define TIM12 ((TIM_TypeDef *)TIM12_BASE) |
||
712 | #define TIM13 ((TIM_TypeDef *)TIM13_BASE) |
||
713 | #define TIM14 ((TIM_TypeDef *)TIM14_BASE) |
||
714 | #define RTC ((RTC_TypeDef *)RTC_BASE) |
||
715 | #define WWDG ((WWDG_TypeDef *)WWDG_BASE) |
||
716 | #define IWDG ((IWDG_TypeDef *)IWDG_BASE) |
||
717 | #define SPI2 ((SPI_TypeDef *)SPI2_BASE) |
||
718 | #define SPI3 ((SPI_TypeDef *)SPI3_BASE) |
||
719 | #define USART2 ((USART_TypeDef *)USART2_BASE) |
||
720 | #define USART3 ((USART_TypeDef *)USART3_BASE) |
||
721 | #define UART4 ((USART_TypeDef *)UART4_BASE) |
||
722 | #define UART5 ((USART_TypeDef *)UART5_BASE) |
||
723 | #define I2C1 ((I2C_TypeDef *)I2C1_BASE) |
||
724 | #define I2C2 ((I2C_TypeDef *)I2C2_BASE) |
||
725 | #define BKP ((BKP_TypeDef *)BKP_BASE) |
||
726 | #define PWR ((PWR_TypeDef *)PWR_BASE) |
||
727 | #define DAC1 ((DAC_TypeDef *)DAC_BASE) |
||
728 | #define DAC ((DAC_TypeDef *)DAC_BASE) /* Kept for legacy purpose */ |
||
729 | #define AFIO ((AFIO_TypeDef *)AFIO_BASE) |
||
730 | #define EXTI ((EXTI_TypeDef *)EXTI_BASE) |
||
731 | #define GPIOA ((GPIO_TypeDef *)GPIOA_BASE) |
||
732 | #define GPIOB ((GPIO_TypeDef *)GPIOB_BASE) |
||
733 | #define GPIOC ((GPIO_TypeDef *)GPIOC_BASE) |
||
734 | #define GPIOD ((GPIO_TypeDef *)GPIOD_BASE) |
||
735 | #define GPIOE ((GPIO_TypeDef *)GPIOE_BASE) |
||
736 | #define GPIOF ((GPIO_TypeDef *)GPIOF_BASE) |
||
737 | #define GPIOG ((GPIO_TypeDef *)GPIOG_BASE) |
||
738 | #define ADC1 ((ADC_TypeDef *)ADC1_BASE) |
||
739 | #define ADC1_COMMON ((ADC_Common_TypeDef *)ADC1_BASE) |
||
740 | #define SPI1 ((SPI_TypeDef *)SPI1_BASE) |
||
741 | #define USART1 ((USART_TypeDef *)USART1_BASE) |
||
742 | #define TIM9 ((TIM_TypeDef *)TIM9_BASE) |
||
743 | #define TIM10 ((TIM_TypeDef *)TIM10_BASE) |
||
744 | #define TIM11 ((TIM_TypeDef *)TIM11_BASE) |
||
745 | #define DMA1 ((DMA_TypeDef *)DMA1_BASE) |
||
746 | #define DMA2 ((DMA_TypeDef *)DMA2_BASE) |
||
747 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *)DMA1_Channel1_BASE) |
||
748 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *)DMA1_Channel2_BASE) |
||
749 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *)DMA1_Channel3_BASE) |
||
750 | #define DMA1_Channel4 ((DMA_Channel_TypeDef *)DMA1_Channel4_BASE) |
||
751 | #define DMA1_Channel5 ((DMA_Channel_TypeDef *)DMA1_Channel5_BASE) |
||
752 | #define DMA1_Channel6 ((DMA_Channel_TypeDef *)DMA1_Channel6_BASE) |
||
753 | #define DMA1_Channel7 ((DMA_Channel_TypeDef *)DMA1_Channel7_BASE) |
||
754 | #define DMA2_Channel1 ((DMA_Channel_TypeDef *)DMA2_Channel1_BASE) |
||
755 | #define DMA2_Channel2 ((DMA_Channel_TypeDef *)DMA2_Channel2_BASE) |
||
756 | #define DMA2_Channel3 ((DMA_Channel_TypeDef *)DMA2_Channel3_BASE) |
||
757 | #define DMA2_Channel4 ((DMA_Channel_TypeDef *)DMA2_Channel4_BASE) |
||
758 | #define DMA2_Channel5 ((DMA_Channel_TypeDef *)DMA2_Channel5_BASE) |
||
759 | #define RCC ((RCC_TypeDef *)RCC_BASE) |
||
760 | #define CRC ((CRC_TypeDef *)CRC_BASE) |
||
761 | #define FLASH ((FLASH_TypeDef *)FLASH_R_BASE) |
||
762 | #define OB ((OB_TypeDef *)OB_BASE) |
||
763 | #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *)FSMC_BANK1_R_BASE) |
||
764 | #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *)FSMC_BANK1E_R_BASE) |
||
765 | #define FSMC_Bank2_3 ((FSMC_Bank2_3_TypeDef *)FSMC_BANK2_3_R_BASE) |
||
766 | #define FSMC_Bank4 ((FSMC_Bank4_TypeDef *)FSMC_BANK4_R_BASE) |
||
767 | #define DBGMCU ((DBGMCU_TypeDef *)DBGMCU_BASE) |
||
768 | |||
769 | |||
770 | /** |
||
771 | * @} |
||
772 | */ |
||
773 | |||
774 | /** @addtogroup Exported_constants |
||
775 | * @{ |
||
776 | */ |
||
777 | |||
778 | /** @addtogroup Peripheral_Registers_Bits_Definition |
||
779 | * @{ |
||
780 | */ |
||
781 | |||
782 | /******************************************************************************/ |
||
783 | /* Peripheral Registers_Bits_Definition */ |
||
784 | /******************************************************************************/ |
||
785 | |||
786 | /******************************************************************************/ |
||
787 | /* */ |
||
788 | /* CRC calculation unit (CRC) */ |
||
789 | /* */ |
||
790 | /******************************************************************************/ |
||
791 | |||
792 | /******************* Bit definition for CRC_DR register *********************/ |
||
793 | #define CRC_DR_DR_Pos (0U) |
||
9 | mjames | 794 | #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 795 | #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ |
796 | |||
797 | /******************* Bit definition for CRC_IDR register ********************/ |
||
798 | #define CRC_IDR_IDR_Pos (0U) |
||
9 | mjames | 799 | #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ |
2 | mjames | 800 | #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */ |
801 | |||
802 | /******************** Bit definition for CRC_CR register ********************/ |
||
803 | #define CRC_CR_RESET_Pos (0U) |
||
9 | mjames | 804 | #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ |
2 | mjames | 805 | #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */ |
806 | |||
807 | /******************************************************************************/ |
||
808 | /* */ |
||
809 | /* Power Control */ |
||
810 | /* */ |
||
811 | /******************************************************************************/ |
||
812 | |||
813 | /******************** Bit definition for PWR_CR register ********************/ |
||
814 | #define PWR_CR_LPDS_Pos (0U) |
||
9 | mjames | 815 | #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos) /*!< 0x00000001 */ |
2 | mjames | 816 | #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */ |
817 | #define PWR_CR_PDDS_Pos (1U) |
||
9 | mjames | 818 | #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ |
2 | mjames | 819 | #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ |
820 | #define PWR_CR_CWUF_Pos (2U) |
||
9 | mjames | 821 | #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ |
2 | mjames | 822 | #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ |
823 | #define PWR_CR_CSBF_Pos (3U) |
||
9 | mjames | 824 | #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ |
2 | mjames | 825 | #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ |
826 | #define PWR_CR_PVDE_Pos (4U) |
||
9 | mjames | 827 | #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ |
2 | mjames | 828 | #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ |
829 | |||
830 | #define PWR_CR_PLS_Pos (5U) |
||
9 | mjames | 831 | #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ |
2 | mjames | 832 | #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ |
9 | mjames | 833 | #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos) /*!< 0x00000020 */ |
834 | #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos) /*!< 0x00000040 */ |
||
835 | #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 836 | |
837 | /*!< PVD level configuration */ |
||
838 | #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 2.2V */ |
||
839 | #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 2.3V */ |
||
840 | #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2.4V */ |
||
841 | #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 2.5V */ |
||
842 | #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 2.6V */ |
||
843 | #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 2.7V */ |
||
844 | #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 2.8V */ |
||
845 | #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 2.9V */ |
||
846 | |||
847 | /* Legacy defines */ |
||
848 | #define PWR_CR_PLS_2V2 PWR_CR_PLS_LEV0 |
||
849 | #define PWR_CR_PLS_2V3 PWR_CR_PLS_LEV1 |
||
850 | #define PWR_CR_PLS_2V4 PWR_CR_PLS_LEV2 |
||
851 | #define PWR_CR_PLS_2V5 PWR_CR_PLS_LEV3 |
||
852 | #define PWR_CR_PLS_2V6 PWR_CR_PLS_LEV4 |
||
853 | #define PWR_CR_PLS_2V7 PWR_CR_PLS_LEV5 |
||
854 | #define PWR_CR_PLS_2V8 PWR_CR_PLS_LEV6 |
||
855 | #define PWR_CR_PLS_2V9 PWR_CR_PLS_LEV7 |
||
856 | |||
857 | #define PWR_CR_DBP_Pos (8U) |
||
9 | mjames | 858 | #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */ |
2 | mjames | 859 | #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ |
860 | |||
861 | |||
862 | /******************* Bit definition for PWR_CSR register ********************/ |
||
863 | #define PWR_CSR_WUF_Pos (0U) |
||
9 | mjames | 864 | #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ |
2 | mjames | 865 | #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ |
866 | #define PWR_CSR_SBF_Pos (1U) |
||
9 | mjames | 867 | #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ |
2 | mjames | 868 | #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ |
869 | #define PWR_CSR_PVDO_Pos (2U) |
||
9 | mjames | 870 | #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ |
2 | mjames | 871 | #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ |
872 | #define PWR_CSR_EWUP_Pos (8U) |
||
9 | mjames | 873 | #define PWR_CSR_EWUP_Msk (0x1UL << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */ |
2 | mjames | 874 | #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */ |
875 | |||
876 | /******************************************************************************/ |
||
877 | /* */ |
||
878 | /* Backup registers */ |
||
879 | /* */ |
||
880 | /******************************************************************************/ |
||
881 | |||
882 | /******************* Bit definition for BKP_DR1 register ********************/ |
||
883 | #define BKP_DR1_D_Pos (0U) |
||
9 | mjames | 884 | #define BKP_DR1_D_Msk (0xFFFFUL << BKP_DR1_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 885 | #define BKP_DR1_D BKP_DR1_D_Msk /*!< Backup data */ |
886 | |||
887 | /******************* Bit definition for BKP_DR2 register ********************/ |
||
888 | #define BKP_DR2_D_Pos (0U) |
||
9 | mjames | 889 | #define BKP_DR2_D_Msk (0xFFFFUL << BKP_DR2_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 890 | #define BKP_DR2_D BKP_DR2_D_Msk /*!< Backup data */ |
891 | |||
892 | /******************* Bit definition for BKP_DR3 register ********************/ |
||
893 | #define BKP_DR3_D_Pos (0U) |
||
9 | mjames | 894 | #define BKP_DR3_D_Msk (0xFFFFUL << BKP_DR3_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 895 | #define BKP_DR3_D BKP_DR3_D_Msk /*!< Backup data */ |
896 | |||
897 | /******************* Bit definition for BKP_DR4 register ********************/ |
||
898 | #define BKP_DR4_D_Pos (0U) |
||
9 | mjames | 899 | #define BKP_DR4_D_Msk (0xFFFFUL << BKP_DR4_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 900 | #define BKP_DR4_D BKP_DR4_D_Msk /*!< Backup data */ |
901 | |||
902 | /******************* Bit definition for BKP_DR5 register ********************/ |
||
903 | #define BKP_DR5_D_Pos (0U) |
||
9 | mjames | 904 | #define BKP_DR5_D_Msk (0xFFFFUL << BKP_DR5_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 905 | #define BKP_DR5_D BKP_DR5_D_Msk /*!< Backup data */ |
906 | |||
907 | /******************* Bit definition for BKP_DR6 register ********************/ |
||
908 | #define BKP_DR6_D_Pos (0U) |
||
9 | mjames | 909 | #define BKP_DR6_D_Msk (0xFFFFUL << BKP_DR6_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 910 | #define BKP_DR6_D BKP_DR6_D_Msk /*!< Backup data */ |
911 | |||
912 | /******************* Bit definition for BKP_DR7 register ********************/ |
||
913 | #define BKP_DR7_D_Pos (0U) |
||
9 | mjames | 914 | #define BKP_DR7_D_Msk (0xFFFFUL << BKP_DR7_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 915 | #define BKP_DR7_D BKP_DR7_D_Msk /*!< Backup data */ |
916 | |||
917 | /******************* Bit definition for BKP_DR8 register ********************/ |
||
918 | #define BKP_DR8_D_Pos (0U) |
||
9 | mjames | 919 | #define BKP_DR8_D_Msk (0xFFFFUL << BKP_DR8_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 920 | #define BKP_DR8_D BKP_DR8_D_Msk /*!< Backup data */ |
921 | |||
922 | /******************* Bit definition for BKP_DR9 register ********************/ |
||
923 | #define BKP_DR9_D_Pos (0U) |
||
9 | mjames | 924 | #define BKP_DR9_D_Msk (0xFFFFUL << BKP_DR9_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 925 | #define BKP_DR9_D BKP_DR9_D_Msk /*!< Backup data */ |
926 | |||
927 | /******************* Bit definition for BKP_DR10 register *******************/ |
||
928 | #define BKP_DR10_D_Pos (0U) |
||
9 | mjames | 929 | #define BKP_DR10_D_Msk (0xFFFFUL << BKP_DR10_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 930 | #define BKP_DR10_D BKP_DR10_D_Msk /*!< Backup data */ |
931 | |||
932 | /******************* Bit definition for BKP_DR11 register *******************/ |
||
933 | #define BKP_DR11_D_Pos (0U) |
||
9 | mjames | 934 | #define BKP_DR11_D_Msk (0xFFFFUL << BKP_DR11_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 935 | #define BKP_DR11_D BKP_DR11_D_Msk /*!< Backup data */ |
936 | |||
937 | /******************* Bit definition for BKP_DR12 register *******************/ |
||
938 | #define BKP_DR12_D_Pos (0U) |
||
9 | mjames | 939 | #define BKP_DR12_D_Msk (0xFFFFUL << BKP_DR12_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 940 | #define BKP_DR12_D BKP_DR12_D_Msk /*!< Backup data */ |
941 | |||
942 | /******************* Bit definition for BKP_DR13 register *******************/ |
||
943 | #define BKP_DR13_D_Pos (0U) |
||
9 | mjames | 944 | #define BKP_DR13_D_Msk (0xFFFFUL << BKP_DR13_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 945 | #define BKP_DR13_D BKP_DR13_D_Msk /*!< Backup data */ |
946 | |||
947 | /******************* Bit definition for BKP_DR14 register *******************/ |
||
948 | #define BKP_DR14_D_Pos (0U) |
||
9 | mjames | 949 | #define BKP_DR14_D_Msk (0xFFFFUL << BKP_DR14_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 950 | #define BKP_DR14_D BKP_DR14_D_Msk /*!< Backup data */ |
951 | |||
952 | /******************* Bit definition for BKP_DR15 register *******************/ |
||
953 | #define BKP_DR15_D_Pos (0U) |
||
9 | mjames | 954 | #define BKP_DR15_D_Msk (0xFFFFUL << BKP_DR15_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 955 | #define BKP_DR15_D BKP_DR15_D_Msk /*!< Backup data */ |
956 | |||
957 | /******************* Bit definition for BKP_DR16 register *******************/ |
||
958 | #define BKP_DR16_D_Pos (0U) |
||
9 | mjames | 959 | #define BKP_DR16_D_Msk (0xFFFFUL << BKP_DR16_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 960 | #define BKP_DR16_D BKP_DR16_D_Msk /*!< Backup data */ |
961 | |||
962 | /******************* Bit definition for BKP_DR17 register *******************/ |
||
963 | #define BKP_DR17_D_Pos (0U) |
||
9 | mjames | 964 | #define BKP_DR17_D_Msk (0xFFFFUL << BKP_DR17_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 965 | #define BKP_DR17_D BKP_DR17_D_Msk /*!< Backup data */ |
966 | |||
967 | /****************** Bit definition for BKP_DR18 register ********************/ |
||
968 | #define BKP_DR18_D_Pos (0U) |
||
9 | mjames | 969 | #define BKP_DR18_D_Msk (0xFFFFUL << BKP_DR18_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 970 | #define BKP_DR18_D BKP_DR18_D_Msk /*!< Backup data */ |
971 | |||
972 | /******************* Bit definition for BKP_DR19 register *******************/ |
||
973 | #define BKP_DR19_D_Pos (0U) |
||
9 | mjames | 974 | #define BKP_DR19_D_Msk (0xFFFFUL << BKP_DR19_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 975 | #define BKP_DR19_D BKP_DR19_D_Msk /*!< Backup data */ |
976 | |||
977 | /******************* Bit definition for BKP_DR20 register *******************/ |
||
978 | #define BKP_DR20_D_Pos (0U) |
||
9 | mjames | 979 | #define BKP_DR20_D_Msk (0xFFFFUL << BKP_DR20_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 980 | #define BKP_DR20_D BKP_DR20_D_Msk /*!< Backup data */ |
981 | |||
982 | /******************* Bit definition for BKP_DR21 register *******************/ |
||
983 | #define BKP_DR21_D_Pos (0U) |
||
9 | mjames | 984 | #define BKP_DR21_D_Msk (0xFFFFUL << BKP_DR21_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 985 | #define BKP_DR21_D BKP_DR21_D_Msk /*!< Backup data */ |
986 | |||
987 | /******************* Bit definition for BKP_DR22 register *******************/ |
||
988 | #define BKP_DR22_D_Pos (0U) |
||
9 | mjames | 989 | #define BKP_DR22_D_Msk (0xFFFFUL << BKP_DR22_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 990 | #define BKP_DR22_D BKP_DR22_D_Msk /*!< Backup data */ |
991 | |||
992 | /******************* Bit definition for BKP_DR23 register *******************/ |
||
993 | #define BKP_DR23_D_Pos (0U) |
||
9 | mjames | 994 | #define BKP_DR23_D_Msk (0xFFFFUL << BKP_DR23_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 995 | #define BKP_DR23_D BKP_DR23_D_Msk /*!< Backup data */ |
996 | |||
997 | /******************* Bit definition for BKP_DR24 register *******************/ |
||
998 | #define BKP_DR24_D_Pos (0U) |
||
9 | mjames | 999 | #define BKP_DR24_D_Msk (0xFFFFUL << BKP_DR24_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1000 | #define BKP_DR24_D BKP_DR24_D_Msk /*!< Backup data */ |
1001 | |||
1002 | /******************* Bit definition for BKP_DR25 register *******************/ |
||
1003 | #define BKP_DR25_D_Pos (0U) |
||
9 | mjames | 1004 | #define BKP_DR25_D_Msk (0xFFFFUL << BKP_DR25_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1005 | #define BKP_DR25_D BKP_DR25_D_Msk /*!< Backup data */ |
1006 | |||
1007 | /******************* Bit definition for BKP_DR26 register *******************/ |
||
1008 | #define BKP_DR26_D_Pos (0U) |
||
9 | mjames | 1009 | #define BKP_DR26_D_Msk (0xFFFFUL << BKP_DR26_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1010 | #define BKP_DR26_D BKP_DR26_D_Msk /*!< Backup data */ |
1011 | |||
1012 | /******************* Bit definition for BKP_DR27 register *******************/ |
||
1013 | #define BKP_DR27_D_Pos (0U) |
||
9 | mjames | 1014 | #define BKP_DR27_D_Msk (0xFFFFUL << BKP_DR27_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1015 | #define BKP_DR27_D BKP_DR27_D_Msk /*!< Backup data */ |
1016 | |||
1017 | /******************* Bit definition for BKP_DR28 register *******************/ |
||
1018 | #define BKP_DR28_D_Pos (0U) |
||
9 | mjames | 1019 | #define BKP_DR28_D_Msk (0xFFFFUL << BKP_DR28_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1020 | #define BKP_DR28_D BKP_DR28_D_Msk /*!< Backup data */ |
1021 | |||
1022 | /******************* Bit definition for BKP_DR29 register *******************/ |
||
1023 | #define BKP_DR29_D_Pos (0U) |
||
9 | mjames | 1024 | #define BKP_DR29_D_Msk (0xFFFFUL << BKP_DR29_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1025 | #define BKP_DR29_D BKP_DR29_D_Msk /*!< Backup data */ |
1026 | |||
1027 | /******************* Bit definition for BKP_DR30 register *******************/ |
||
1028 | #define BKP_DR30_D_Pos (0U) |
||
9 | mjames | 1029 | #define BKP_DR30_D_Msk (0xFFFFUL << BKP_DR30_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1030 | #define BKP_DR30_D BKP_DR30_D_Msk /*!< Backup data */ |
1031 | |||
1032 | /******************* Bit definition for BKP_DR31 register *******************/ |
||
1033 | #define BKP_DR31_D_Pos (0U) |
||
9 | mjames | 1034 | #define BKP_DR31_D_Msk (0xFFFFUL << BKP_DR31_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1035 | #define BKP_DR31_D BKP_DR31_D_Msk /*!< Backup data */ |
1036 | |||
1037 | /******************* Bit definition for BKP_DR32 register *******************/ |
||
1038 | #define BKP_DR32_D_Pos (0U) |
||
9 | mjames | 1039 | #define BKP_DR32_D_Msk (0xFFFFUL << BKP_DR32_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1040 | #define BKP_DR32_D BKP_DR32_D_Msk /*!< Backup data */ |
1041 | |||
1042 | /******************* Bit definition for BKP_DR33 register *******************/ |
||
1043 | #define BKP_DR33_D_Pos (0U) |
||
9 | mjames | 1044 | #define BKP_DR33_D_Msk (0xFFFFUL << BKP_DR33_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1045 | #define BKP_DR33_D BKP_DR33_D_Msk /*!< Backup data */ |
1046 | |||
1047 | /******************* Bit definition for BKP_DR34 register *******************/ |
||
1048 | #define BKP_DR34_D_Pos (0U) |
||
9 | mjames | 1049 | #define BKP_DR34_D_Msk (0xFFFFUL << BKP_DR34_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1050 | #define BKP_DR34_D BKP_DR34_D_Msk /*!< Backup data */ |
1051 | |||
1052 | /******************* Bit definition for BKP_DR35 register *******************/ |
||
1053 | #define BKP_DR35_D_Pos (0U) |
||
9 | mjames | 1054 | #define BKP_DR35_D_Msk (0xFFFFUL << BKP_DR35_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1055 | #define BKP_DR35_D BKP_DR35_D_Msk /*!< Backup data */ |
1056 | |||
1057 | /******************* Bit definition for BKP_DR36 register *******************/ |
||
1058 | #define BKP_DR36_D_Pos (0U) |
||
9 | mjames | 1059 | #define BKP_DR36_D_Msk (0xFFFFUL << BKP_DR36_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1060 | #define BKP_DR36_D BKP_DR36_D_Msk /*!< Backup data */ |
1061 | |||
1062 | /******************* Bit definition for BKP_DR37 register *******************/ |
||
1063 | #define BKP_DR37_D_Pos (0U) |
||
9 | mjames | 1064 | #define BKP_DR37_D_Msk (0xFFFFUL << BKP_DR37_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1065 | #define BKP_DR37_D BKP_DR37_D_Msk /*!< Backup data */ |
1066 | |||
1067 | /******************* Bit definition for BKP_DR38 register *******************/ |
||
1068 | #define BKP_DR38_D_Pos (0U) |
||
9 | mjames | 1069 | #define BKP_DR38_D_Msk (0xFFFFUL << BKP_DR38_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1070 | #define BKP_DR38_D BKP_DR38_D_Msk /*!< Backup data */ |
1071 | |||
1072 | /******************* Bit definition for BKP_DR39 register *******************/ |
||
1073 | #define BKP_DR39_D_Pos (0U) |
||
9 | mjames | 1074 | #define BKP_DR39_D_Msk (0xFFFFUL << BKP_DR39_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1075 | #define BKP_DR39_D BKP_DR39_D_Msk /*!< Backup data */ |
1076 | |||
1077 | /******************* Bit definition for BKP_DR40 register *******************/ |
||
1078 | #define BKP_DR40_D_Pos (0U) |
||
9 | mjames | 1079 | #define BKP_DR40_D_Msk (0xFFFFUL << BKP_DR40_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1080 | #define BKP_DR40_D BKP_DR40_D_Msk /*!< Backup data */ |
1081 | |||
1082 | /******************* Bit definition for BKP_DR41 register *******************/ |
||
1083 | #define BKP_DR41_D_Pos (0U) |
||
9 | mjames | 1084 | #define BKP_DR41_D_Msk (0xFFFFUL << BKP_DR41_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1085 | #define BKP_DR41_D BKP_DR41_D_Msk /*!< Backup data */ |
1086 | |||
1087 | /******************* Bit definition for BKP_DR42 register *******************/ |
||
1088 | #define BKP_DR42_D_Pos (0U) |
||
9 | mjames | 1089 | #define BKP_DR42_D_Msk (0xFFFFUL << BKP_DR42_D_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 1090 | #define BKP_DR42_D BKP_DR42_D_Msk /*!< Backup data */ |
1091 | |||
1092 | #define RTC_BKP_NUMBER 42 |
||
1093 | |||
1094 | /****************** Bit definition for BKP_RTCCR register *******************/ |
||
1095 | #define BKP_RTCCR_CAL_Pos (0U) |
||
9 | mjames | 1096 | #define BKP_RTCCR_CAL_Msk (0x7FUL << BKP_RTCCR_CAL_Pos) /*!< 0x0000007F */ |
2 | mjames | 1097 | #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk /*!< Calibration value */ |
1098 | #define BKP_RTCCR_CCO_Pos (7U) |
||
9 | mjames | 1099 | #define BKP_RTCCR_CCO_Msk (0x1UL << BKP_RTCCR_CCO_Pos) /*!< 0x00000080 */ |
2 | mjames | 1100 | #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk /*!< Calibration Clock Output */ |
1101 | #define BKP_RTCCR_ASOE_Pos (8U) |
||
9 | mjames | 1102 | #define BKP_RTCCR_ASOE_Msk (0x1UL << BKP_RTCCR_ASOE_Pos) /*!< 0x00000100 */ |
2 | mjames | 1103 | #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk /*!< Alarm or Second Output Enable */ |
1104 | #define BKP_RTCCR_ASOS_Pos (9U) |
||
9 | mjames | 1105 | #define BKP_RTCCR_ASOS_Msk (0x1UL << BKP_RTCCR_ASOS_Pos) /*!< 0x00000200 */ |
2 | mjames | 1106 | #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk /*!< Alarm or Second Output Selection */ |
1107 | |||
1108 | /******************** Bit definition for BKP_CR register ********************/ |
||
1109 | #define BKP_CR_TPE_Pos (0U) |
||
9 | mjames | 1110 | #define BKP_CR_TPE_Msk (0x1UL << BKP_CR_TPE_Pos) /*!< 0x00000001 */ |
2 | mjames | 1111 | #define BKP_CR_TPE BKP_CR_TPE_Msk /*!< TAMPER pin enable */ |
1112 | #define BKP_CR_TPAL_Pos (1U) |
||
9 | mjames | 1113 | #define BKP_CR_TPAL_Msk (0x1UL << BKP_CR_TPAL_Pos) /*!< 0x00000002 */ |
2 | mjames | 1114 | #define BKP_CR_TPAL BKP_CR_TPAL_Msk /*!< TAMPER pin active level */ |
1115 | |||
1116 | /******************* Bit definition for BKP_CSR register ********************/ |
||
1117 | #define BKP_CSR_CTE_Pos (0U) |
||
9 | mjames | 1118 | #define BKP_CSR_CTE_Msk (0x1UL << BKP_CSR_CTE_Pos) /*!< 0x00000001 */ |
2 | mjames | 1119 | #define BKP_CSR_CTE BKP_CSR_CTE_Msk /*!< Clear Tamper event */ |
1120 | #define BKP_CSR_CTI_Pos (1U) |
||
9 | mjames | 1121 | #define BKP_CSR_CTI_Msk (0x1UL << BKP_CSR_CTI_Pos) /*!< 0x00000002 */ |
2 | mjames | 1122 | #define BKP_CSR_CTI BKP_CSR_CTI_Msk /*!< Clear Tamper Interrupt */ |
1123 | #define BKP_CSR_TPIE_Pos (2U) |
||
9 | mjames | 1124 | #define BKP_CSR_TPIE_Msk (0x1UL << BKP_CSR_TPIE_Pos) /*!< 0x00000004 */ |
2 | mjames | 1125 | #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk /*!< TAMPER Pin interrupt enable */ |
1126 | #define BKP_CSR_TEF_Pos (8U) |
||
9 | mjames | 1127 | #define BKP_CSR_TEF_Msk (0x1UL << BKP_CSR_TEF_Pos) /*!< 0x00000100 */ |
2 | mjames | 1128 | #define BKP_CSR_TEF BKP_CSR_TEF_Msk /*!< Tamper Event Flag */ |
1129 | #define BKP_CSR_TIF_Pos (9U) |
||
9 | mjames | 1130 | #define BKP_CSR_TIF_Msk (0x1UL << BKP_CSR_TIF_Pos) /*!< 0x00000200 */ |
2 | mjames | 1131 | #define BKP_CSR_TIF BKP_CSR_TIF_Msk /*!< Tamper Interrupt Flag */ |
1132 | |||
1133 | /******************************************************************************/ |
||
1134 | /* */ |
||
1135 | /* Reset and Clock Control */ |
||
1136 | /* */ |
||
1137 | /******************************************************************************/ |
||
1138 | |||
1139 | /******************** Bit definition for RCC_CR register ********************/ |
||
1140 | #define RCC_CR_HSION_Pos (0U) |
||
9 | mjames | 1141 | #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ |
2 | mjames | 1142 | #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ |
1143 | #define RCC_CR_HSIRDY_Pos (1U) |
||
9 | mjames | 1144 | #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ |
2 | mjames | 1145 | #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ |
1146 | #define RCC_CR_HSITRIM_Pos (3U) |
||
9 | mjames | 1147 | #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */ |
2 | mjames | 1148 | #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ |
1149 | #define RCC_CR_HSICAL_Pos (8U) |
||
9 | mjames | 1150 | #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 1151 | #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ |
1152 | #define RCC_CR_HSEON_Pos (16U) |
||
9 | mjames | 1153 | #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ |
2 | mjames | 1154 | #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ |
1155 | #define RCC_CR_HSERDY_Pos (17U) |
||
9 | mjames | 1156 | #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ |
2 | mjames | 1157 | #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ |
1158 | #define RCC_CR_HSEBYP_Pos (18U) |
||
9 | mjames | 1159 | #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ |
2 | mjames | 1160 | #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ |
1161 | #define RCC_CR_CSSON_Pos (19U) |
||
9 | mjames | 1162 | #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ |
2 | mjames | 1163 | #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */ |
1164 | #define RCC_CR_PLLON_Pos (24U) |
||
9 | mjames | 1165 | #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ |
2 | mjames | 1166 | #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ |
1167 | #define RCC_CR_PLLRDY_Pos (25U) |
||
9 | mjames | 1168 | #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ |
2 | mjames | 1169 | #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ |
1170 | |||
1171 | |||
1172 | /******************* Bit definition for RCC_CFGR register *******************/ |
||
1173 | /*!< SW configuration */ |
||
1174 | #define RCC_CFGR_SW_Pos (0U) |
||
9 | mjames | 1175 | #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ |
2 | mjames | 1176 | #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ |
9 | mjames | 1177 | #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ |
1178 | #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ |
||
2 | mjames | 1179 | |
1180 | #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */ |
||
1181 | #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */ |
||
1182 | #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */ |
||
1183 | |||
1184 | /*!< SWS configuration */ |
||
1185 | #define RCC_CFGR_SWS_Pos (2U) |
||
9 | mjames | 1186 | #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ |
2 | mjames | 1187 | #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ |
9 | mjames | 1188 | #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ |
1189 | #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ |
||
2 | mjames | 1190 | |
1191 | #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */ |
||
1192 | #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */ |
||
1193 | #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */ |
||
1194 | |||
1195 | /*!< HPRE configuration */ |
||
1196 | #define RCC_CFGR_HPRE_Pos (4U) |
||
9 | mjames | 1197 | #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ |
2 | mjames | 1198 | #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ |
9 | mjames | 1199 | #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ |
1200 | #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ |
||
1201 | #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ |
||
1202 | #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 1203 | |
1204 | #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */ |
||
1205 | #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */ |
||
1206 | #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */ |
||
1207 | #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */ |
||
1208 | #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */ |
||
1209 | #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */ |
||
1210 | #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */ |
||
1211 | #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */ |
||
1212 | #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */ |
||
1213 | |||
1214 | /*!< PPRE1 configuration */ |
||
1215 | #define RCC_CFGR_PPRE1_Pos (8U) |
||
9 | mjames | 1216 | #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ |
2 | mjames | 1217 | #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ |
9 | mjames | 1218 | #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ |
1219 | #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ |
||
1220 | #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ |
||
2 | mjames | 1221 | |
1222 | #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */ |
||
1223 | #define RCC_CFGR_PPRE1_DIV2 0x00000400U /*!< HCLK divided by 2 */ |
||
1224 | #define RCC_CFGR_PPRE1_DIV4 0x00000500U /*!< HCLK divided by 4 */ |
||
1225 | #define RCC_CFGR_PPRE1_DIV8 0x00000600U /*!< HCLK divided by 8 */ |
||
1226 | #define RCC_CFGR_PPRE1_DIV16 0x00000700U /*!< HCLK divided by 16 */ |
||
1227 | |||
1228 | /*!< PPRE2 configuration */ |
||
1229 | #define RCC_CFGR_PPRE2_Pos (11U) |
||
9 | mjames | 1230 | #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ |
2 | mjames | 1231 | #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ |
9 | mjames | 1232 | #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ |
1233 | #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ |
||
1234 | #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ |
||
2 | mjames | 1235 | |
1236 | #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */ |
||
1237 | #define RCC_CFGR_PPRE2_DIV2 0x00002000U /*!< HCLK divided by 2 */ |
||
1238 | #define RCC_CFGR_PPRE2_DIV4 0x00002800U /*!< HCLK divided by 4 */ |
||
1239 | #define RCC_CFGR_PPRE2_DIV8 0x00003000U /*!< HCLK divided by 8 */ |
||
1240 | #define RCC_CFGR_PPRE2_DIV16 0x00003800U /*!< HCLK divided by 16 */ |
||
1241 | |||
1242 | /*!< ADCPPRE configuration */ |
||
1243 | #define RCC_CFGR_ADCPRE_Pos (14U) |
||
9 | mjames | 1244 | #define RCC_CFGR_ADCPRE_Msk (0x3UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */ |
2 | mjames | 1245 | #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE[1:0] bits (ADC prescaler) */ |
9 | mjames | 1246 | #define RCC_CFGR_ADCPRE_0 (0x1UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */ |
1247 | #define RCC_CFGR_ADCPRE_1 (0x2UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 1248 | |
1249 | #define RCC_CFGR_ADCPRE_DIV2 0x00000000U /*!< PCLK2 divided by 2 */ |
||
1250 | #define RCC_CFGR_ADCPRE_DIV4 0x00004000U /*!< PCLK2 divided by 4 */ |
||
1251 | #define RCC_CFGR_ADCPRE_DIV6 0x00008000U /*!< PCLK2 divided by 6 */ |
||
1252 | #define RCC_CFGR_ADCPRE_DIV8 0x0000C000U /*!< PCLK2 divided by 8 */ |
||
1253 | |||
1254 | #define RCC_CFGR_PLLSRC_Pos (16U) |
||
9 | mjames | 1255 | #define RCC_CFGR_PLLSRC_Msk (0x1UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ |
2 | mjames | 1256 | #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ |
1257 | |||
1258 | #define RCC_CFGR_PLLXTPRE_Pos (17U) |
||
9 | mjames | 1259 | #define RCC_CFGR_PLLXTPRE_Msk (0x1UL << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */ |
2 | mjames | 1260 | #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */ |
1261 | |||
1262 | /*!< PLLMUL configuration */ |
||
1263 | #define RCC_CFGR_PLLMULL_Pos (18U) |
||
9 | mjames | 1264 | #define RCC_CFGR_PLLMULL_Msk (0xFUL << RCC_CFGR_PLLMULL_Pos) /*!< 0x003C0000 */ |
2 | mjames | 1265 | #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
9 | mjames | 1266 | #define RCC_CFGR_PLLMULL_0 (0x1UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00040000 */ |
1267 | #define RCC_CFGR_PLLMULL_1 (0x2UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00080000 */ |
||
1268 | #define RCC_CFGR_PLLMULL_2 (0x4UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00100000 */ |
||
1269 | #define RCC_CFGR_PLLMULL_3 (0x8UL << RCC_CFGR_PLLMULL_Pos) /*!< 0x00200000 */ |
||
2 | mjames | 1270 | |
1271 | #define RCC_CFGR_PLLXTPRE_HSE 0x00000000U /*!< HSE clock not divided for PLL entry */ |
||
1272 | #define RCC_CFGR_PLLXTPRE_HSE_DIV2 0x00020000U /*!< HSE clock divided by 2 for PLL entry */ |
||
1273 | |||
1274 | #define RCC_CFGR_PLLMULL2 0x00000000U /*!< PLL input clock*2 */ |
||
1275 | #define RCC_CFGR_PLLMULL3_Pos (18U) |
||
9 | mjames | 1276 | #define RCC_CFGR_PLLMULL3_Msk (0x1UL << RCC_CFGR_PLLMULL3_Pos) /*!< 0x00040000 */ |
2 | mjames | 1277 | #define RCC_CFGR_PLLMULL3 RCC_CFGR_PLLMULL3_Msk /*!< PLL input clock*3 */ |
1278 | #define RCC_CFGR_PLLMULL4_Pos (19U) |
||
9 | mjames | 1279 | #define RCC_CFGR_PLLMULL4_Msk (0x1UL << RCC_CFGR_PLLMULL4_Pos) /*!< 0x00080000 */ |
2 | mjames | 1280 | #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk /*!< PLL input clock*4 */ |
1281 | #define RCC_CFGR_PLLMULL5_Pos (18U) |
||
9 | mjames | 1282 | #define RCC_CFGR_PLLMULL5_Msk (0x3UL << RCC_CFGR_PLLMULL5_Pos) /*!< 0x000C0000 */ |
2 | mjames | 1283 | #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk /*!< PLL input clock*5 */ |
1284 | #define RCC_CFGR_PLLMULL6_Pos (20U) |
||
9 | mjames | 1285 | #define RCC_CFGR_PLLMULL6_Msk (0x1UL << RCC_CFGR_PLLMULL6_Pos) /*!< 0x00100000 */ |
2 | mjames | 1286 | #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk /*!< PLL input clock*6 */ |
1287 | #define RCC_CFGR_PLLMULL7_Pos (18U) |
||
9 | mjames | 1288 | #define RCC_CFGR_PLLMULL7_Msk (0x5UL << RCC_CFGR_PLLMULL7_Pos) /*!< 0x00140000 */ |
2 | mjames | 1289 | #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk /*!< PLL input clock*7 */ |
1290 | #define RCC_CFGR_PLLMULL8_Pos (19U) |
||
9 | mjames | 1291 | #define RCC_CFGR_PLLMULL8_Msk (0x3UL << RCC_CFGR_PLLMULL8_Pos) /*!< 0x00180000 */ |
2 | mjames | 1292 | #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk /*!< PLL input clock*8 */ |
1293 | #define RCC_CFGR_PLLMULL9_Pos (18U) |
||
9 | mjames | 1294 | #define RCC_CFGR_PLLMULL9_Msk (0x7UL << RCC_CFGR_PLLMULL9_Pos) /*!< 0x001C0000 */ |
2 | mjames | 1295 | #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk /*!< PLL input clock*9 */ |
1296 | #define RCC_CFGR_PLLMULL10_Pos (21U) |
||
9 | mjames | 1297 | #define RCC_CFGR_PLLMULL10_Msk (0x1UL << RCC_CFGR_PLLMULL10_Pos) /*!< 0x00200000 */ |
2 | mjames | 1298 | #define RCC_CFGR_PLLMULL10 RCC_CFGR_PLLMULL10_Msk /*!< PLL input clock10 */ |
1299 | #define RCC_CFGR_PLLMULL11_Pos (18U) |
||
9 | mjames | 1300 | #define RCC_CFGR_PLLMULL11_Msk (0x9UL << RCC_CFGR_PLLMULL11_Pos) /*!< 0x00240000 */ |
2 | mjames | 1301 | #define RCC_CFGR_PLLMULL11 RCC_CFGR_PLLMULL11_Msk /*!< PLL input clock*11 */ |
1302 | #define RCC_CFGR_PLLMULL12_Pos (19U) |
||
9 | mjames | 1303 | #define RCC_CFGR_PLLMULL12_Msk (0x5UL << RCC_CFGR_PLLMULL12_Pos) /*!< 0x00280000 */ |
2 | mjames | 1304 | #define RCC_CFGR_PLLMULL12 RCC_CFGR_PLLMULL12_Msk /*!< PLL input clock*12 */ |
1305 | #define RCC_CFGR_PLLMULL13_Pos (18U) |
||
9 | mjames | 1306 | #define RCC_CFGR_PLLMULL13_Msk (0xBUL << RCC_CFGR_PLLMULL13_Pos) /*!< 0x002C0000 */ |
2 | mjames | 1307 | #define RCC_CFGR_PLLMULL13 RCC_CFGR_PLLMULL13_Msk /*!< PLL input clock*13 */ |
1308 | #define RCC_CFGR_PLLMULL14_Pos (20U) |
||
9 | mjames | 1309 | #define RCC_CFGR_PLLMULL14_Msk (0x3UL << RCC_CFGR_PLLMULL14_Pos) /*!< 0x00300000 */ |
2 | mjames | 1310 | #define RCC_CFGR_PLLMULL14 RCC_CFGR_PLLMULL14_Msk /*!< PLL input clock*14 */ |
1311 | #define RCC_CFGR_PLLMULL15_Pos (18U) |
||
9 | mjames | 1312 | #define RCC_CFGR_PLLMULL15_Msk (0xDUL << RCC_CFGR_PLLMULL15_Pos) /*!< 0x00340000 */ |
2 | mjames | 1313 | #define RCC_CFGR_PLLMULL15 RCC_CFGR_PLLMULL15_Msk /*!< PLL input clock*15 */ |
1314 | #define RCC_CFGR_PLLMULL16_Pos (19U) |
||
9 | mjames | 1315 | #define RCC_CFGR_PLLMULL16_Msk (0x7UL << RCC_CFGR_PLLMULL16_Pos) /*!< 0x00380000 */ |
2 | mjames | 1316 | #define RCC_CFGR_PLLMULL16 RCC_CFGR_PLLMULL16_Msk /*!< PLL input clock*16 */ |
1317 | |||
1318 | /*!< MCO configuration */ |
||
1319 | #define RCC_CFGR_MCO_Pos (24U) |
||
9 | mjames | 1320 | #define RCC_CFGR_MCO_Msk (0x7UL << RCC_CFGR_MCO_Pos) /*!< 0x07000000 */ |
2 | mjames | 1321 | #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */ |
9 | mjames | 1322 | #define RCC_CFGR_MCO_0 (0x1UL << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */ |
1323 | #define RCC_CFGR_MCO_1 (0x2UL << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */ |
||
1324 | #define RCC_CFGR_MCO_2 (0x4UL << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */ |
||
2 | mjames | 1325 | |
1326 | #define RCC_CFGR_MCO_NOCLOCK 0x00000000U /*!< No clock */ |
||
1327 | #define RCC_CFGR_MCO_SYSCLK 0x04000000U /*!< System clock selected as MCO source */ |
||
1328 | #define RCC_CFGR_MCO_HSI 0x05000000U /*!< HSI clock selected as MCO source */ |
||
1329 | #define RCC_CFGR_MCO_HSE 0x06000000U /*!< HSE clock selected as MCO source */ |
||
1330 | #define RCC_CFGR_MCO_PLLCLK_DIV2 0x07000000U /*!< PLL clock divided by 2 selected as MCO source */ |
||
1331 | |||
1332 | /* Reference defines */ |
||
1333 | #define RCC_CFGR_MCOSEL RCC_CFGR_MCO |
||
1334 | #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0 |
||
1335 | #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1 |
||
1336 | #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2 |
||
1337 | #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK |
||
1338 | #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK |
||
1339 | #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI |
||
1340 | #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE |
||
1341 | #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLLCLK_DIV2 |
||
1342 | |||
1343 | /*!<****************** Bit definition for RCC_CIR register ********************/ |
||
1344 | #define RCC_CIR_LSIRDYF_Pos (0U) |
||
9 | mjames | 1345 | #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ |
2 | mjames | 1346 | #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ |
1347 | #define RCC_CIR_LSERDYF_Pos (1U) |
||
9 | mjames | 1348 | #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ |
2 | mjames | 1349 | #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ |
1350 | #define RCC_CIR_HSIRDYF_Pos (2U) |
||
9 | mjames | 1351 | #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ |
2 | mjames | 1352 | #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ |
1353 | #define RCC_CIR_HSERDYF_Pos (3U) |
||
9 | mjames | 1354 | #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ |
2 | mjames | 1355 | #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ |
1356 | #define RCC_CIR_PLLRDYF_Pos (4U) |
||
9 | mjames | 1357 | #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ |
2 | mjames | 1358 | #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ |
1359 | #define RCC_CIR_CSSF_Pos (7U) |
||
9 | mjames | 1360 | #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ |
2 | mjames | 1361 | #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ |
1362 | #define RCC_CIR_LSIRDYIE_Pos (8U) |
||
9 | mjames | 1363 | #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ |
2 | mjames | 1364 | #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ |
1365 | #define RCC_CIR_LSERDYIE_Pos (9U) |
||
9 | mjames | 1366 | #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ |
2 | mjames | 1367 | #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ |
1368 | #define RCC_CIR_HSIRDYIE_Pos (10U) |
||
9 | mjames | 1369 | #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ |
2 | mjames | 1370 | #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ |
1371 | #define RCC_CIR_HSERDYIE_Pos (11U) |
||
9 | mjames | 1372 | #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ |
2 | mjames | 1373 | #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ |
1374 | #define RCC_CIR_PLLRDYIE_Pos (12U) |
||
9 | mjames | 1375 | #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ |
2 | mjames | 1376 | #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ |
1377 | #define RCC_CIR_LSIRDYC_Pos (16U) |
||
9 | mjames | 1378 | #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ |
2 | mjames | 1379 | #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ |
1380 | #define RCC_CIR_LSERDYC_Pos (17U) |
||
9 | mjames | 1381 | #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ |
2 | mjames | 1382 | #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ |
1383 | #define RCC_CIR_HSIRDYC_Pos (18U) |
||
9 | mjames | 1384 | #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ |
2 | mjames | 1385 | #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ |
1386 | #define RCC_CIR_HSERDYC_Pos (19U) |
||
9 | mjames | 1387 | #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ |
2 | mjames | 1388 | #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ |
1389 | #define RCC_CIR_PLLRDYC_Pos (20U) |
||
9 | mjames | 1390 | #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ |
2 | mjames | 1391 | #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ |
1392 | #define RCC_CIR_CSSC_Pos (23U) |
||
9 | mjames | 1393 | #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ |
2 | mjames | 1394 | #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ |
1395 | |||
1396 | |||
1397 | /***************** Bit definition for RCC_APB2RSTR register *****************/ |
||
1398 | #define RCC_APB2RSTR_AFIORST_Pos (0U) |
||
9 | mjames | 1399 | #define RCC_APB2RSTR_AFIORST_Msk (0x1UL << RCC_APB2RSTR_AFIORST_Pos) /*!< 0x00000001 */ |
2 | mjames | 1400 | #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk /*!< Alternate Function I/O reset */ |
1401 | #define RCC_APB2RSTR_IOPARST_Pos (2U) |
||
9 | mjames | 1402 | #define RCC_APB2RSTR_IOPARST_Msk (0x1UL << RCC_APB2RSTR_IOPARST_Pos) /*!< 0x00000004 */ |
2 | mjames | 1403 | #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk /*!< I/O port A reset */ |
1404 | #define RCC_APB2RSTR_IOPBRST_Pos (3U) |
||
9 | mjames | 1405 | #define RCC_APB2RSTR_IOPBRST_Msk (0x1UL << RCC_APB2RSTR_IOPBRST_Pos) /*!< 0x00000008 */ |
2 | mjames | 1406 | #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk /*!< I/O port B reset */ |
1407 | #define RCC_APB2RSTR_IOPCRST_Pos (4U) |
||
9 | mjames | 1408 | #define RCC_APB2RSTR_IOPCRST_Msk (0x1UL << RCC_APB2RSTR_IOPCRST_Pos) /*!< 0x00000010 */ |
2 | mjames | 1409 | #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk /*!< I/O port C reset */ |
1410 | #define RCC_APB2RSTR_IOPDRST_Pos (5U) |
||
9 | mjames | 1411 | #define RCC_APB2RSTR_IOPDRST_Msk (0x1UL << RCC_APB2RSTR_IOPDRST_Pos) /*!< 0x00000020 */ |
2 | mjames | 1412 | #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk /*!< I/O port D reset */ |
1413 | #define RCC_APB2RSTR_ADC1RST_Pos (9U) |
||
9 | mjames | 1414 | #define RCC_APB2RSTR_ADC1RST_Msk (0x1UL << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */ |
2 | mjames | 1415 | #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC 1 interface reset */ |
1416 | |||
1417 | |||
1418 | #define RCC_APB2RSTR_TIM1RST_Pos (11U) |
||
9 | mjames | 1419 | #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ |
2 | mjames | 1420 | #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 Timer reset */ |
1421 | #define RCC_APB2RSTR_SPI1RST_Pos (12U) |
||
9 | mjames | 1422 | #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ |
2 | mjames | 1423 | #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI 1 reset */ |
1424 | #define RCC_APB2RSTR_USART1RST_Pos (14U) |
||
9 | mjames | 1425 | #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ |
2 | mjames | 1426 | #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ |
1427 | |||
1428 | |||
1429 | #define RCC_APB2RSTR_IOPERST_Pos (6U) |
||
9 | mjames | 1430 | #define RCC_APB2RSTR_IOPERST_Msk (0x1UL << RCC_APB2RSTR_IOPERST_Pos) /*!< 0x00000040 */ |
2 | mjames | 1431 | #define RCC_APB2RSTR_IOPERST RCC_APB2RSTR_IOPERST_Msk /*!< I/O port E reset */ |
1432 | |||
1433 | #define RCC_APB2RSTR_IOPFRST_Pos (7U) |
||
9 | mjames | 1434 | #define RCC_APB2RSTR_IOPFRST_Msk (0x1UL << RCC_APB2RSTR_IOPFRST_Pos) /*!< 0x00000080 */ |
2 | mjames | 1435 | #define RCC_APB2RSTR_IOPFRST RCC_APB2RSTR_IOPFRST_Msk /*!< I/O port F reset */ |
1436 | #define RCC_APB2RSTR_IOPGRST_Pos (8U) |
||
9 | mjames | 1437 | #define RCC_APB2RSTR_IOPGRST_Msk (0x1UL << RCC_APB2RSTR_IOPGRST_Pos) /*!< 0x00000100 */ |
2 | mjames | 1438 | #define RCC_APB2RSTR_IOPGRST RCC_APB2RSTR_IOPGRST_Msk /*!< I/O port G reset */ |
1439 | |||
1440 | |||
1441 | #define RCC_APB2RSTR_TIM9RST_Pos (19U) |
||
9 | mjames | 1442 | #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00080000 */ |
2 | mjames | 1443 | #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk /*!< TIM9 Timer reset */ |
1444 | #define RCC_APB2RSTR_TIM10RST_Pos (20U) |
||
9 | mjames | 1445 | #define RCC_APB2RSTR_TIM10RST_Msk (0x1UL << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00100000 */ |
2 | mjames | 1446 | #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk /*!< TIM10 Timer reset */ |
1447 | #define RCC_APB2RSTR_TIM11RST_Pos (21U) |
||
9 | mjames | 1448 | #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00200000 */ |
2 | mjames | 1449 | #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk /*!< TIM11 Timer reset */ |
1450 | |||
1451 | /***************** Bit definition for RCC_APB1RSTR register *****************/ |
||
1452 | #define RCC_APB1RSTR_TIM2RST_Pos (0U) |
||
9 | mjames | 1453 | #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ |
2 | mjames | 1454 | #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */ |
1455 | #define RCC_APB1RSTR_TIM3RST_Pos (1U) |
||
9 | mjames | 1456 | #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ |
2 | mjames | 1457 | #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ |
1458 | #define RCC_APB1RSTR_WWDGRST_Pos (11U) |
||
9 | mjames | 1459 | #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ |
2 | mjames | 1460 | #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ |
1461 | #define RCC_APB1RSTR_USART2RST_Pos (17U) |
||
9 | mjames | 1462 | #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ |
2 | mjames | 1463 | #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */ |
1464 | #define RCC_APB1RSTR_I2C1RST_Pos (21U) |
||
9 | mjames | 1465 | #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ |
2 | mjames | 1466 | #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ |
1467 | |||
1468 | |||
1469 | #define RCC_APB1RSTR_BKPRST_Pos (27U) |
||
9 | mjames | 1470 | #define RCC_APB1RSTR_BKPRST_Msk (0x1UL << RCC_APB1RSTR_BKPRST_Pos) /*!< 0x08000000 */ |
2 | mjames | 1471 | #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk /*!< Backup interface reset */ |
1472 | #define RCC_APB1RSTR_PWRRST_Pos (28U) |
||
9 | mjames | 1473 | #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ |
2 | mjames | 1474 | #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */ |
1475 | |||
1476 | #define RCC_APB1RSTR_TIM4RST_Pos (2U) |
||
9 | mjames | 1477 | #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */ |
2 | mjames | 1478 | #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */ |
1479 | #define RCC_APB1RSTR_SPI2RST_Pos (14U) |
||
9 | mjames | 1480 | #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ |
2 | mjames | 1481 | #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */ |
1482 | #define RCC_APB1RSTR_USART3RST_Pos (18U) |
||
9 | mjames | 1483 | #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */ |
2 | mjames | 1484 | #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */ |
1485 | #define RCC_APB1RSTR_I2C2RST_Pos (22U) |
||
9 | mjames | 1486 | #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ |
2 | mjames | 1487 | #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */ |
1488 | |||
1489 | |||
1490 | #define RCC_APB1RSTR_TIM5RST_Pos (3U) |
||
9 | mjames | 1491 | #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */ |
2 | mjames | 1492 | #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk /*!< Timer 5 reset */ |
1493 | #define RCC_APB1RSTR_TIM6RST_Pos (4U) |
||
9 | mjames | 1494 | #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ |
2 | mjames | 1495 | #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */ |
1496 | #define RCC_APB1RSTR_TIM7RST_Pos (5U) |
||
9 | mjames | 1497 | #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ |
2 | mjames | 1498 | #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */ |
1499 | #define RCC_APB1RSTR_SPI3RST_Pos (15U) |
||
9 | mjames | 1500 | #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */ |
2 | mjames | 1501 | #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk /*!< SPI 3 reset */ |
1502 | #define RCC_APB1RSTR_UART4RST_Pos (19U) |
||
9 | mjames | 1503 | #define RCC_APB1RSTR_UART4RST_Msk (0x1UL << RCC_APB1RSTR_UART4RST_Pos) /*!< 0x00080000 */ |
2 | mjames | 1504 | #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk /*!< UART 4 reset */ |
1505 | #define RCC_APB1RSTR_UART5RST_Pos (20U) |
||
9 | mjames | 1506 | #define RCC_APB1RSTR_UART5RST_Msk (0x1UL << RCC_APB1RSTR_UART5RST_Pos) /*!< 0x00100000 */ |
2 | mjames | 1507 | #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk /*!< UART 5 reset */ |
1508 | |||
1509 | |||
1510 | |||
1511 | |||
1512 | #define RCC_APB1RSTR_TIM12RST_Pos (6U) |
||
9 | mjames | 1513 | #define RCC_APB1RSTR_TIM12RST_Msk (0x1UL << RCC_APB1RSTR_TIM12RST_Pos) /*!< 0x00000040 */ |
2 | mjames | 1514 | #define RCC_APB1RSTR_TIM12RST RCC_APB1RSTR_TIM12RST_Msk /*!< TIM12 Timer reset */ |
1515 | #define RCC_APB1RSTR_TIM13RST_Pos (7U) |
||
9 | mjames | 1516 | #define RCC_APB1RSTR_TIM13RST_Msk (0x1UL << RCC_APB1RSTR_TIM13RST_Pos) /*!< 0x00000080 */ |
2 | mjames | 1517 | #define RCC_APB1RSTR_TIM13RST RCC_APB1RSTR_TIM13RST_Msk /*!< TIM13 Timer reset */ |
1518 | #define RCC_APB1RSTR_TIM14RST_Pos (8U) |
||
9 | mjames | 1519 | #define RCC_APB1RSTR_TIM14RST_Msk (0x1UL << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */ |
2 | mjames | 1520 | #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk /*!< TIM14 Timer reset */ |
1521 | #define RCC_APB1RSTR_DACRST_Pos (29U) |
||
9 | mjames | 1522 | #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ |
2 | mjames | 1523 | #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */ |
1524 | |||
1525 | /****************** Bit definition for RCC_AHBENR register ******************/ |
||
1526 | #define RCC_AHBENR_DMA1EN_Pos (0U) |
||
9 | mjames | 1527 | #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */ |
2 | mjames | 1528 | #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */ |
1529 | #define RCC_AHBENR_SRAMEN_Pos (2U) |
||
9 | mjames | 1530 | #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */ |
2 | mjames | 1531 | #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */ |
1532 | #define RCC_AHBENR_FLITFEN_Pos (4U) |
||
9 | mjames | 1533 | #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */ |
2 | mjames | 1534 | #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */ |
1535 | #define RCC_AHBENR_CRCEN_Pos (6U) |
||
9 | mjames | 1536 | #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */ |
2 | mjames | 1537 | #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ |
1538 | |||
1539 | #define RCC_AHBENR_DMA2EN_Pos (1U) |
||
9 | mjames | 1540 | #define RCC_AHBENR_DMA2EN_Msk (0x1UL << RCC_AHBENR_DMA2EN_Pos) /*!< 0x00000002 */ |
2 | mjames | 1541 | #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk /*!< DMA2 clock enable */ |
1542 | |||
1543 | #define RCC_AHBENR_FSMCEN_Pos (8U) |
||
9 | mjames | 1544 | #define RCC_AHBENR_FSMCEN_Msk (0x1UL << RCC_AHBENR_FSMCEN_Pos) /*!< 0x00000100 */ |
2 | mjames | 1545 | #define RCC_AHBENR_FSMCEN RCC_AHBENR_FSMCEN_Msk /*!< FSMC clock enable */ |
1546 | |||
1547 | |||
1548 | /****************** Bit definition for RCC_APB2ENR register *****************/ |
||
1549 | #define RCC_APB2ENR_AFIOEN_Pos (0U) |
||
9 | mjames | 1550 | #define RCC_APB2ENR_AFIOEN_Msk (0x1UL << RCC_APB2ENR_AFIOEN_Pos) /*!< 0x00000001 */ |
2 | mjames | 1551 | #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk /*!< Alternate Function I/O clock enable */ |
1552 | #define RCC_APB2ENR_IOPAEN_Pos (2U) |
||
9 | mjames | 1553 | #define RCC_APB2ENR_IOPAEN_Msk (0x1UL << RCC_APB2ENR_IOPAEN_Pos) /*!< 0x00000004 */ |
2 | mjames | 1554 | #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk /*!< I/O port A clock enable */ |
1555 | #define RCC_APB2ENR_IOPBEN_Pos (3U) |
||
9 | mjames | 1556 | #define RCC_APB2ENR_IOPBEN_Msk (0x1UL << RCC_APB2ENR_IOPBEN_Pos) /*!< 0x00000008 */ |
2 | mjames | 1557 | #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk /*!< I/O port B clock enable */ |
1558 | #define RCC_APB2ENR_IOPCEN_Pos (4U) |
||
9 | mjames | 1559 | #define RCC_APB2ENR_IOPCEN_Msk (0x1UL << RCC_APB2ENR_IOPCEN_Pos) /*!< 0x00000010 */ |
2 | mjames | 1560 | #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk /*!< I/O port C clock enable */ |
1561 | #define RCC_APB2ENR_IOPDEN_Pos (5U) |
||
9 | mjames | 1562 | #define RCC_APB2ENR_IOPDEN_Msk (0x1UL << RCC_APB2ENR_IOPDEN_Pos) /*!< 0x00000020 */ |
2 | mjames | 1563 | #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk /*!< I/O port D clock enable */ |
1564 | #define RCC_APB2ENR_ADC1EN_Pos (9U) |
||
9 | mjames | 1565 | #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */ |
2 | mjames | 1566 | #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC 1 interface clock enable */ |
1567 | |||
1568 | |||
1569 | #define RCC_APB2ENR_TIM1EN_Pos (11U) |
||
9 | mjames | 1570 | #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ |
2 | mjames | 1571 | #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 Timer clock enable */ |
1572 | #define RCC_APB2ENR_SPI1EN_Pos (12U) |
||
9 | mjames | 1573 | #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ |
2 | mjames | 1574 | #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI 1 clock enable */ |
1575 | #define RCC_APB2ENR_USART1EN_Pos (14U) |
||
9 | mjames | 1576 | #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ |
2 | mjames | 1577 | #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ |
1578 | |||
1579 | |||
1580 | #define RCC_APB2ENR_IOPEEN_Pos (6U) |
||
9 | mjames | 1581 | #define RCC_APB2ENR_IOPEEN_Msk (0x1UL << RCC_APB2ENR_IOPEEN_Pos) /*!< 0x00000040 */ |
2 | mjames | 1582 | #define RCC_APB2ENR_IOPEEN RCC_APB2ENR_IOPEEN_Msk /*!< I/O port E clock enable */ |
1583 | |||
1584 | #define RCC_APB2ENR_IOPFEN_Pos (7U) |
||
9 | mjames | 1585 | #define RCC_APB2ENR_IOPFEN_Msk (0x1UL << RCC_APB2ENR_IOPFEN_Pos) /*!< 0x00000080 */ |
2 | mjames | 1586 | #define RCC_APB2ENR_IOPFEN RCC_APB2ENR_IOPFEN_Msk /*!< I/O port F clock enable */ |
1587 | #define RCC_APB2ENR_IOPGEN_Pos (8U) |
||
9 | mjames | 1588 | #define RCC_APB2ENR_IOPGEN_Msk (0x1UL << RCC_APB2ENR_IOPGEN_Pos) /*!< 0x00000100 */ |
2 | mjames | 1589 | #define RCC_APB2ENR_IOPGEN RCC_APB2ENR_IOPGEN_Msk /*!< I/O port G clock enable */ |
1590 | |||
1591 | |||
1592 | #define RCC_APB2ENR_TIM9EN_Pos (19U) |
||
9 | mjames | 1593 | #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00080000 */ |
2 | mjames | 1594 | #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk /*!< TIM9 Timer clock enable */ |
1595 | #define RCC_APB2ENR_TIM10EN_Pos (20U) |
||
9 | mjames | 1596 | #define RCC_APB2ENR_TIM10EN_Msk (0x1UL << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00100000 */ |
2 | mjames | 1597 | #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk /*!< TIM10 Timer clock enable */ |
1598 | #define RCC_APB2ENR_TIM11EN_Pos (21U) |
||
9 | mjames | 1599 | #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00200000 */ |
2 | mjames | 1600 | #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk /*!< TIM11 Timer clock enable */ |
1601 | |||
1602 | /***************** Bit definition for RCC_APB1ENR register ******************/ |
||
1603 | #define RCC_APB1ENR_TIM2EN_Pos (0U) |
||
9 | mjames | 1604 | #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ |
2 | mjames | 1605 | #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/ |
1606 | #define RCC_APB1ENR_TIM3EN_Pos (1U) |
||
9 | mjames | 1607 | #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ |
2 | mjames | 1608 | #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ |
1609 | #define RCC_APB1ENR_WWDGEN_Pos (11U) |
||
9 | mjames | 1610 | #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ |
2 | mjames | 1611 | #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ |
1612 | #define RCC_APB1ENR_USART2EN_Pos (17U) |
||
9 | mjames | 1613 | #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ |
2 | mjames | 1614 | #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */ |
1615 | #define RCC_APB1ENR_I2C1EN_Pos (21U) |
||
9 | mjames | 1616 | #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ |
2 | mjames | 1617 | #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */ |
1618 | |||
1619 | |||
1620 | #define RCC_APB1ENR_BKPEN_Pos (27U) |
||
9 | mjames | 1621 | #define RCC_APB1ENR_BKPEN_Msk (0x1UL << RCC_APB1ENR_BKPEN_Pos) /*!< 0x08000000 */ |
2 | mjames | 1622 | #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk /*!< Backup interface clock enable */ |
1623 | #define RCC_APB1ENR_PWREN_Pos (28U) |
||
9 | mjames | 1624 | #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ |
2 | mjames | 1625 | #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */ |
1626 | |||
1627 | #define RCC_APB1ENR_TIM4EN_Pos (2U) |
||
9 | mjames | 1628 | #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */ |
2 | mjames | 1629 | #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */ |
1630 | #define RCC_APB1ENR_SPI2EN_Pos (14U) |
||
9 | mjames | 1631 | #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ |
2 | mjames | 1632 | #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */ |
1633 | #define RCC_APB1ENR_USART3EN_Pos (18U) |
||
9 | mjames | 1634 | #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */ |
2 | mjames | 1635 | #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */ |
1636 | #define RCC_APB1ENR_I2C2EN_Pos (22U) |
||
9 | mjames | 1637 | #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ |
2 | mjames | 1638 | #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */ |
1639 | |||
1640 | |||
1641 | #define RCC_APB1ENR_TIM5EN_Pos (3U) |
||
9 | mjames | 1642 | #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */ |
2 | mjames | 1643 | #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk /*!< Timer 5 clock enable */ |
1644 | #define RCC_APB1ENR_TIM6EN_Pos (4U) |
||
9 | mjames | 1645 | #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ |
2 | mjames | 1646 | #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ |
1647 | #define RCC_APB1ENR_TIM7EN_Pos (5U) |
||
9 | mjames | 1648 | #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ |
2 | mjames | 1649 | #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ |
1650 | #define RCC_APB1ENR_SPI3EN_Pos (15U) |
||
9 | mjames | 1651 | #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */ |
2 | mjames | 1652 | #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk /*!< SPI 3 clock enable */ |
1653 | #define RCC_APB1ENR_UART4EN_Pos (19U) |
||
9 | mjames | 1654 | #define RCC_APB1ENR_UART4EN_Msk (0x1UL << RCC_APB1ENR_UART4EN_Pos) /*!< 0x00080000 */ |
2 | mjames | 1655 | #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk /*!< UART 4 clock enable */ |
1656 | #define RCC_APB1ENR_UART5EN_Pos (20U) |
||
9 | mjames | 1657 | #define RCC_APB1ENR_UART5EN_Msk (0x1UL << RCC_APB1ENR_UART5EN_Pos) /*!< 0x00100000 */ |
2 | mjames | 1658 | #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk /*!< UART 5 clock enable */ |
1659 | |||
1660 | |||
1661 | |||
1662 | |||
1663 | #define RCC_APB1ENR_TIM12EN_Pos (6U) |
||
9 | mjames | 1664 | #define RCC_APB1ENR_TIM12EN_Msk (0x1UL << RCC_APB1ENR_TIM12EN_Pos) /*!< 0x00000040 */ |
2 | mjames | 1665 | #define RCC_APB1ENR_TIM12EN RCC_APB1ENR_TIM12EN_Msk /*!< TIM12 Timer clock enable */ |
1666 | #define RCC_APB1ENR_TIM13EN_Pos (7U) |
||
9 | mjames | 1667 | #define RCC_APB1ENR_TIM13EN_Msk (0x1UL << RCC_APB1ENR_TIM13EN_Pos) /*!< 0x00000080 */ |
2 | mjames | 1668 | #define RCC_APB1ENR_TIM13EN RCC_APB1ENR_TIM13EN_Msk /*!< TIM13 Timer clock enable */ |
1669 | #define RCC_APB1ENR_TIM14EN_Pos (8U) |
||
9 | mjames | 1670 | #define RCC_APB1ENR_TIM14EN_Msk (0x1UL << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */ |
2 | mjames | 1671 | #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk /*!< TIM14 Timer clock enable */ |
1672 | #define RCC_APB1ENR_DACEN_Pos (29U) |
||
9 | mjames | 1673 | #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ |
2 | mjames | 1674 | #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */ |
1675 | |||
1676 | /******************* Bit definition for RCC_BDCR register *******************/ |
||
1677 | #define RCC_BDCR_LSEON_Pos (0U) |
||
9 | mjames | 1678 | #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ |
2 | mjames | 1679 | #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */ |
1680 | #define RCC_BDCR_LSERDY_Pos (1U) |
||
9 | mjames | 1681 | #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ |
2 | mjames | 1682 | #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ |
1683 | #define RCC_BDCR_LSEBYP_Pos (2U) |
||
9 | mjames | 1684 | #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ |
2 | mjames | 1685 | #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ |
1686 | |||
1687 | #define RCC_BDCR_RTCSEL_Pos (8U) |
||
9 | mjames | 1688 | #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ |
2 | mjames | 1689 | #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
9 | mjames | 1690 | #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ |
1691 | #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 1692 | |
1693 | /*!< RTC congiguration */ |
||
1694 | #define RCC_BDCR_RTCSEL_NOCLOCK 0x00000000U /*!< No clock */ |
||
1695 | #define RCC_BDCR_RTCSEL_LSE 0x00000100U /*!< LSE oscillator clock used as RTC clock */ |
||
1696 | #define RCC_BDCR_RTCSEL_LSI 0x00000200U /*!< LSI oscillator clock used as RTC clock */ |
||
1697 | #define RCC_BDCR_RTCSEL_HSE 0x00000300U /*!< HSE oscillator clock divided by 128 used as RTC clock */ |
||
1698 | |||
1699 | #define RCC_BDCR_RTCEN_Pos (15U) |
||
9 | mjames | 1700 | #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ |
2 | mjames | 1701 | #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */ |
1702 | #define RCC_BDCR_BDRST_Pos (16U) |
||
9 | mjames | 1703 | #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ |
2 | mjames | 1704 | #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */ |
1705 | |||
1706 | /******************* Bit definition for RCC_CSR register ********************/ |
||
1707 | #define RCC_CSR_LSION_Pos (0U) |
||
9 | mjames | 1708 | #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ |
2 | mjames | 1709 | #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ |
1710 | #define RCC_CSR_LSIRDY_Pos (1U) |
||
9 | mjames | 1711 | #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ |
2 | mjames | 1712 | #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ |
1713 | #define RCC_CSR_RMVF_Pos (24U) |
||
9 | mjames | 1714 | #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ |
2 | mjames | 1715 | #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ |
1716 | #define RCC_CSR_PINRSTF_Pos (26U) |
||
9 | mjames | 1717 | #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ |
2 | mjames | 1718 | #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ |
1719 | #define RCC_CSR_PORRSTF_Pos (27U) |
||
9 | mjames | 1720 | #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ |
2 | mjames | 1721 | #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ |
1722 | #define RCC_CSR_SFTRSTF_Pos (28U) |
||
9 | mjames | 1723 | #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ |
2 | mjames | 1724 | #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ |
1725 | #define RCC_CSR_IWDGRSTF_Pos (29U) |
||
9 | mjames | 1726 | #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ |
2 | mjames | 1727 | #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ |
1728 | #define RCC_CSR_WWDGRSTF_Pos (30U) |
||
9 | mjames | 1729 | #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ |
2 | mjames | 1730 | #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ |
1731 | #define RCC_CSR_LPWRRSTF_Pos (31U) |
||
9 | mjames | 1732 | #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ |
2 | mjames | 1733 | #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ |
1734 | |||
1735 | |||
1736 | |||
1737 | /******************************************************************************/ |
||
1738 | /* */ |
||
1739 | /* General Purpose and Alternate Function I/O */ |
||
1740 | /* */ |
||
1741 | /******************************************************************************/ |
||
1742 | |||
1743 | /******************* Bit definition for GPIO_CRL register *******************/ |
||
1744 | #define GPIO_CRL_MODE_Pos (0U) |
||
9 | mjames | 1745 | #define GPIO_CRL_MODE_Msk (0x33333333UL << GPIO_CRL_MODE_Pos) /*!< 0x33333333 */ |
2 | mjames | 1746 | #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk /*!< Port x mode bits */ |
1747 | |||
1748 | #define GPIO_CRL_MODE0_Pos (0U) |
||
9 | mjames | 1749 | #define GPIO_CRL_MODE0_Msk (0x3UL << GPIO_CRL_MODE0_Pos) /*!< 0x00000003 */ |
2 | mjames | 1750 | #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk /*!< MODE0[1:0] bits (Port x mode bits, pin 0) */ |
9 | mjames | 1751 | #define GPIO_CRL_MODE0_0 (0x1UL << GPIO_CRL_MODE0_Pos) /*!< 0x00000001 */ |
1752 | #define GPIO_CRL_MODE0_1 (0x2UL << GPIO_CRL_MODE0_Pos) /*!< 0x00000002 */ |
||
2 | mjames | 1753 | |
1754 | #define GPIO_CRL_MODE1_Pos (4U) |
||
9 | mjames | 1755 | #define GPIO_CRL_MODE1_Msk (0x3UL << GPIO_CRL_MODE1_Pos) /*!< 0x00000030 */ |
2 | mjames | 1756 | #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk /*!< MODE1[1:0] bits (Port x mode bits, pin 1) */ |
9 | mjames | 1757 | #define GPIO_CRL_MODE1_0 (0x1UL << GPIO_CRL_MODE1_Pos) /*!< 0x00000010 */ |
1758 | #define GPIO_CRL_MODE1_1 (0x2UL << GPIO_CRL_MODE1_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 1759 | |
1760 | #define GPIO_CRL_MODE2_Pos (8U) |
||
9 | mjames | 1761 | #define GPIO_CRL_MODE2_Msk (0x3UL << GPIO_CRL_MODE2_Pos) /*!< 0x00000300 */ |
2 | mjames | 1762 | #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk /*!< MODE2[1:0] bits (Port x mode bits, pin 2) */ |
9 | mjames | 1763 | #define GPIO_CRL_MODE2_0 (0x1UL << GPIO_CRL_MODE2_Pos) /*!< 0x00000100 */ |
1764 | #define GPIO_CRL_MODE2_1 (0x2UL << GPIO_CRL_MODE2_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 1765 | |
1766 | #define GPIO_CRL_MODE3_Pos (12U) |
||
9 | mjames | 1767 | #define GPIO_CRL_MODE3_Msk (0x3UL << GPIO_CRL_MODE3_Pos) /*!< 0x00003000 */ |
2 | mjames | 1768 | #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk /*!< MODE3[1:0] bits (Port x mode bits, pin 3) */ |
9 | mjames | 1769 | #define GPIO_CRL_MODE3_0 (0x1UL << GPIO_CRL_MODE3_Pos) /*!< 0x00001000 */ |
1770 | #define GPIO_CRL_MODE3_1 (0x2UL << GPIO_CRL_MODE3_Pos) /*!< 0x00002000 */ |
||
2 | mjames | 1771 | |
1772 | #define GPIO_CRL_MODE4_Pos (16U) |
||
9 | mjames | 1773 | #define GPIO_CRL_MODE4_Msk (0x3UL << GPIO_CRL_MODE4_Pos) /*!< 0x00030000 */ |
2 | mjames | 1774 | #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk /*!< MODE4[1:0] bits (Port x mode bits, pin 4) */ |
9 | mjames | 1775 | #define GPIO_CRL_MODE4_0 (0x1UL << GPIO_CRL_MODE4_Pos) /*!< 0x00010000 */ |
1776 | #define GPIO_CRL_MODE4_1 (0x2UL << GPIO_CRL_MODE4_Pos) /*!< 0x00020000 */ |
||
2 | mjames | 1777 | |
1778 | #define GPIO_CRL_MODE5_Pos (20U) |
||
9 | mjames | 1779 | #define GPIO_CRL_MODE5_Msk (0x3UL << GPIO_CRL_MODE5_Pos) /*!< 0x00300000 */ |
2 | mjames | 1780 | #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk /*!< MODE5[1:0] bits (Port x mode bits, pin 5) */ |
9 | mjames | 1781 | #define GPIO_CRL_MODE5_0 (0x1UL << GPIO_CRL_MODE5_Pos) /*!< 0x00100000 */ |
1782 | #define GPIO_CRL_MODE5_1 (0x2UL << GPIO_CRL_MODE5_Pos) /*!< 0x00200000 */ |
||
2 | mjames | 1783 | |
1784 | #define GPIO_CRL_MODE6_Pos (24U) |
||
9 | mjames | 1785 | #define GPIO_CRL_MODE6_Msk (0x3UL << GPIO_CRL_MODE6_Pos) /*!< 0x03000000 */ |
2 | mjames | 1786 | #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk /*!< MODE6[1:0] bits (Port x mode bits, pin 6) */ |
9 | mjames | 1787 | #define GPIO_CRL_MODE6_0 (0x1UL << GPIO_CRL_MODE6_Pos) /*!< 0x01000000 */ |
1788 | #define GPIO_CRL_MODE6_1 (0x2UL << GPIO_CRL_MODE6_Pos) /*!< 0x02000000 */ |
||
2 | mjames | 1789 | |
1790 | #define GPIO_CRL_MODE7_Pos (28U) |
||
9 | mjames | 1791 | #define GPIO_CRL_MODE7_Msk (0x3UL << GPIO_CRL_MODE7_Pos) /*!< 0x30000000 */ |
2 | mjames | 1792 | #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk /*!< MODE7[1:0] bits (Port x mode bits, pin 7) */ |
9 | mjames | 1793 | #define GPIO_CRL_MODE7_0 (0x1UL << GPIO_CRL_MODE7_Pos) /*!< 0x10000000 */ |
1794 | #define GPIO_CRL_MODE7_1 (0x2UL << GPIO_CRL_MODE7_Pos) /*!< 0x20000000 */ |
||
2 | mjames | 1795 | |
1796 | #define GPIO_CRL_CNF_Pos (2U) |
||
9 | mjames | 1797 | #define GPIO_CRL_CNF_Msk (0x33333333UL << GPIO_CRL_CNF_Pos) /*!< 0xCCCCCCCC */ |
2 | mjames | 1798 | #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk /*!< Port x configuration bits */ |
1799 | |||
1800 | #define GPIO_CRL_CNF0_Pos (2U) |
||
9 | mjames | 1801 | #define GPIO_CRL_CNF0_Msk (0x3UL << GPIO_CRL_CNF0_Pos) /*!< 0x0000000C */ |
2 | mjames | 1802 | #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk /*!< CNF0[1:0] bits (Port x configuration bits, pin 0) */ |
9 | mjames | 1803 | #define GPIO_CRL_CNF0_0 (0x1UL << GPIO_CRL_CNF0_Pos) /*!< 0x00000004 */ |
1804 | #define GPIO_CRL_CNF0_1 (0x2UL << GPIO_CRL_CNF0_Pos) /*!< 0x00000008 */ |
||
2 | mjames | 1805 | |
1806 | #define GPIO_CRL_CNF1_Pos (6U) |
||
9 | mjames | 1807 | #define GPIO_CRL_CNF1_Msk (0x3UL << GPIO_CRL_CNF1_Pos) /*!< 0x000000C0 */ |
2 | mjames | 1808 | #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk /*!< CNF1[1:0] bits (Port x configuration bits, pin 1) */ |
9 | mjames | 1809 | #define GPIO_CRL_CNF1_0 (0x1UL << GPIO_CRL_CNF1_Pos) /*!< 0x00000040 */ |
1810 | #define GPIO_CRL_CNF1_1 (0x2UL << GPIO_CRL_CNF1_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 1811 | |
1812 | #define GPIO_CRL_CNF2_Pos (10U) |
||
9 | mjames | 1813 | #define GPIO_CRL_CNF2_Msk (0x3UL << GPIO_CRL_CNF2_Pos) /*!< 0x00000C00 */ |
2 | mjames | 1814 | #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk /*!< CNF2[1:0] bits (Port x configuration bits, pin 2) */ |
9 | mjames | 1815 | #define GPIO_CRL_CNF2_0 (0x1UL << GPIO_CRL_CNF2_Pos) /*!< 0x00000400 */ |
1816 | #define GPIO_CRL_CNF2_1 (0x2UL << GPIO_CRL_CNF2_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 1817 | |
1818 | #define GPIO_CRL_CNF3_Pos (14U) |
||
9 | mjames | 1819 | #define GPIO_CRL_CNF3_Msk (0x3UL << GPIO_CRL_CNF3_Pos) /*!< 0x0000C000 */ |
2 | mjames | 1820 | #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk /*!< CNF3[1:0] bits (Port x configuration bits, pin 3) */ |
9 | mjames | 1821 | #define GPIO_CRL_CNF3_0 (0x1UL << GPIO_CRL_CNF3_Pos) /*!< 0x00004000 */ |
1822 | #define GPIO_CRL_CNF3_1 (0x2UL << GPIO_CRL_CNF3_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 1823 | |
1824 | #define GPIO_CRL_CNF4_Pos (18U) |
||
9 | mjames | 1825 | #define GPIO_CRL_CNF4_Msk (0x3UL << GPIO_CRL_CNF4_Pos) /*!< 0x000C0000 */ |
2 | mjames | 1826 | #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk /*!< CNF4[1:0] bits (Port x configuration bits, pin 4) */ |
9 | mjames | 1827 | #define GPIO_CRL_CNF4_0 (0x1UL << GPIO_CRL_CNF4_Pos) /*!< 0x00040000 */ |
1828 | #define GPIO_CRL_CNF4_1 (0x2UL << GPIO_CRL_CNF4_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 1829 | |
1830 | #define GPIO_CRL_CNF5_Pos (22U) |
||
9 | mjames | 1831 | #define GPIO_CRL_CNF5_Msk (0x3UL << GPIO_CRL_CNF5_Pos) /*!< 0x00C00000 */ |
2 | mjames | 1832 | #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk /*!< CNF5[1:0] bits (Port x configuration bits, pin 5) */ |
9 | mjames | 1833 | #define GPIO_CRL_CNF5_0 (0x1UL << GPIO_CRL_CNF5_Pos) /*!< 0x00400000 */ |
1834 | #define GPIO_CRL_CNF5_1 (0x2UL << GPIO_CRL_CNF5_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 1835 | |
1836 | #define GPIO_CRL_CNF6_Pos (26U) |
||
9 | mjames | 1837 | #define GPIO_CRL_CNF6_Msk (0x3UL << GPIO_CRL_CNF6_Pos) /*!< 0x0C000000 */ |
2 | mjames | 1838 | #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk /*!< CNF6[1:0] bits (Port x configuration bits, pin 6) */ |
9 | mjames | 1839 | #define GPIO_CRL_CNF6_0 (0x1UL << GPIO_CRL_CNF6_Pos) /*!< 0x04000000 */ |
1840 | #define GPIO_CRL_CNF6_1 (0x2UL << GPIO_CRL_CNF6_Pos) /*!< 0x08000000 */ |
||
2 | mjames | 1841 | |
1842 | #define GPIO_CRL_CNF7_Pos (30U) |
||
9 | mjames | 1843 | #define GPIO_CRL_CNF7_Msk (0x3UL << GPIO_CRL_CNF7_Pos) /*!< 0xC0000000 */ |
2 | mjames | 1844 | #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk /*!< CNF7[1:0] bits (Port x configuration bits, pin 7) */ |
9 | mjames | 1845 | #define GPIO_CRL_CNF7_0 (0x1UL << GPIO_CRL_CNF7_Pos) /*!< 0x40000000 */ |
1846 | #define GPIO_CRL_CNF7_1 (0x2UL << GPIO_CRL_CNF7_Pos) /*!< 0x80000000 */ |
||
2 | mjames | 1847 | |
1848 | /******************* Bit definition for GPIO_CRH register *******************/ |
||
1849 | #define GPIO_CRH_MODE_Pos (0U) |
||
9 | mjames | 1850 | #define GPIO_CRH_MODE_Msk (0x33333333UL << GPIO_CRH_MODE_Pos) /*!< 0x33333333 */ |
2 | mjames | 1851 | #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk /*!< Port x mode bits */ |
1852 | |||
1853 | #define GPIO_CRH_MODE8_Pos (0U) |
||
9 | mjames | 1854 | #define GPIO_CRH_MODE8_Msk (0x3UL << GPIO_CRH_MODE8_Pos) /*!< 0x00000003 */ |
2 | mjames | 1855 | #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk /*!< MODE8[1:0] bits (Port x mode bits, pin 8) */ |
9 | mjames | 1856 | #define GPIO_CRH_MODE8_0 (0x1UL << GPIO_CRH_MODE8_Pos) /*!< 0x00000001 */ |
1857 | #define GPIO_CRH_MODE8_1 (0x2UL << GPIO_CRH_MODE8_Pos) /*!< 0x00000002 */ |
||
2 | mjames | 1858 | |
1859 | #define GPIO_CRH_MODE9_Pos (4U) |
||
9 | mjames | 1860 | #define GPIO_CRH_MODE9_Msk (0x3UL << GPIO_CRH_MODE9_Pos) /*!< 0x00000030 */ |
2 | mjames | 1861 | #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk /*!< MODE9[1:0] bits (Port x mode bits, pin 9) */ |
9 | mjames | 1862 | #define GPIO_CRH_MODE9_0 (0x1UL << GPIO_CRH_MODE9_Pos) /*!< 0x00000010 */ |
1863 | #define GPIO_CRH_MODE9_1 (0x2UL << GPIO_CRH_MODE9_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 1864 | |
1865 | #define GPIO_CRH_MODE10_Pos (8U) |
||
9 | mjames | 1866 | #define GPIO_CRH_MODE10_Msk (0x3UL << GPIO_CRH_MODE10_Pos) /*!< 0x00000300 */ |
2 | mjames | 1867 | #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk /*!< MODE10[1:0] bits (Port x mode bits, pin 10) */ |
9 | mjames | 1868 | #define GPIO_CRH_MODE10_0 (0x1UL << GPIO_CRH_MODE10_Pos) /*!< 0x00000100 */ |
1869 | #define GPIO_CRH_MODE10_1 (0x2UL << GPIO_CRH_MODE10_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 1870 | |
1871 | #define GPIO_CRH_MODE11_Pos (12U) |
||
9 | mjames | 1872 | #define GPIO_CRH_MODE11_Msk (0x3UL << GPIO_CRH_MODE11_Pos) /*!< 0x00003000 */ |
2 | mjames | 1873 | #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk /*!< MODE11[1:0] bits (Port x mode bits, pin 11) */ |
9 | mjames | 1874 | #define GPIO_CRH_MODE11_0 (0x1UL << GPIO_CRH_MODE11_Pos) /*!< 0x00001000 */ |
1875 | #define GPIO_CRH_MODE11_1 (0x2UL << GPIO_CRH_MODE11_Pos) /*!< 0x00002000 */ |
||
2 | mjames | 1876 | |
1877 | #define GPIO_CRH_MODE12_Pos (16U) |
||
9 | mjames | 1878 | #define GPIO_CRH_MODE12_Msk (0x3UL << GPIO_CRH_MODE12_Pos) /*!< 0x00030000 */ |
2 | mjames | 1879 | #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk /*!< MODE12[1:0] bits (Port x mode bits, pin 12) */ |
9 | mjames | 1880 | #define GPIO_CRH_MODE12_0 (0x1UL << GPIO_CRH_MODE12_Pos) /*!< 0x00010000 */ |
1881 | #define GPIO_CRH_MODE12_1 (0x2UL << GPIO_CRH_MODE12_Pos) /*!< 0x00020000 */ |
||
2 | mjames | 1882 | |
1883 | #define GPIO_CRH_MODE13_Pos (20U) |
||
9 | mjames | 1884 | #define GPIO_CRH_MODE13_Msk (0x3UL << GPIO_CRH_MODE13_Pos) /*!< 0x00300000 */ |
2 | mjames | 1885 | #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk /*!< MODE13[1:0] bits (Port x mode bits, pin 13) */ |
9 | mjames | 1886 | #define GPIO_CRH_MODE13_0 (0x1UL << GPIO_CRH_MODE13_Pos) /*!< 0x00100000 */ |
1887 | #define GPIO_CRH_MODE13_1 (0x2UL << GPIO_CRH_MODE13_Pos) /*!< 0x00200000 */ |
||
2 | mjames | 1888 | |
1889 | #define GPIO_CRH_MODE14_Pos (24U) |
||
9 | mjames | 1890 | #define GPIO_CRH_MODE14_Msk (0x3UL << GPIO_CRH_MODE14_Pos) /*!< 0x03000000 */ |
2 | mjames | 1891 | #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk /*!< MODE14[1:0] bits (Port x mode bits, pin 14) */ |
9 | mjames | 1892 | #define GPIO_CRH_MODE14_0 (0x1UL << GPIO_CRH_MODE14_Pos) /*!< 0x01000000 */ |
1893 | #define GPIO_CRH_MODE14_1 (0x2UL << GPIO_CRH_MODE14_Pos) /*!< 0x02000000 */ |
||
2 | mjames | 1894 | |
1895 | #define GPIO_CRH_MODE15_Pos (28U) |
||
9 | mjames | 1896 | #define GPIO_CRH_MODE15_Msk (0x3UL << GPIO_CRH_MODE15_Pos) /*!< 0x30000000 */ |
2 | mjames | 1897 | #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk /*!< MODE15[1:0] bits (Port x mode bits, pin 15) */ |
9 | mjames | 1898 | #define GPIO_CRH_MODE15_0 (0x1UL << GPIO_CRH_MODE15_Pos) /*!< 0x10000000 */ |
1899 | #define GPIO_CRH_MODE15_1 (0x2UL << GPIO_CRH_MODE15_Pos) /*!< 0x20000000 */ |
||
2 | mjames | 1900 | |
1901 | #define GPIO_CRH_CNF_Pos (2U) |
||
9 | mjames | 1902 | #define GPIO_CRH_CNF_Msk (0x33333333UL << GPIO_CRH_CNF_Pos) /*!< 0xCCCCCCCC */ |
2 | mjames | 1903 | #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk /*!< Port x configuration bits */ |
1904 | |||
1905 | #define GPIO_CRH_CNF8_Pos (2U) |
||
9 | mjames | 1906 | #define GPIO_CRH_CNF8_Msk (0x3UL << GPIO_CRH_CNF8_Pos) /*!< 0x0000000C */ |
2 | mjames | 1907 | #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk /*!< CNF8[1:0] bits (Port x configuration bits, pin 8) */ |
9 | mjames | 1908 | #define GPIO_CRH_CNF8_0 (0x1UL << GPIO_CRH_CNF8_Pos) /*!< 0x00000004 */ |
1909 | #define GPIO_CRH_CNF8_1 (0x2UL << GPIO_CRH_CNF8_Pos) /*!< 0x00000008 */ |
||
2 | mjames | 1910 | |
1911 | #define GPIO_CRH_CNF9_Pos (6U) |
||
9 | mjames | 1912 | #define GPIO_CRH_CNF9_Msk (0x3UL << GPIO_CRH_CNF9_Pos) /*!< 0x000000C0 */ |
2 | mjames | 1913 | #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk /*!< CNF9[1:0] bits (Port x configuration bits, pin 9) */ |
9 | mjames | 1914 | #define GPIO_CRH_CNF9_0 (0x1UL << GPIO_CRH_CNF9_Pos) /*!< 0x00000040 */ |
1915 | #define GPIO_CRH_CNF9_1 (0x2UL << GPIO_CRH_CNF9_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 1916 | |
1917 | #define GPIO_CRH_CNF10_Pos (10U) |
||
9 | mjames | 1918 | #define GPIO_CRH_CNF10_Msk (0x3UL << GPIO_CRH_CNF10_Pos) /*!< 0x00000C00 */ |
2 | mjames | 1919 | #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk /*!< CNF10[1:0] bits (Port x configuration bits, pin 10) */ |
9 | mjames | 1920 | #define GPIO_CRH_CNF10_0 (0x1UL << GPIO_CRH_CNF10_Pos) /*!< 0x00000400 */ |
1921 | #define GPIO_CRH_CNF10_1 (0x2UL << GPIO_CRH_CNF10_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 1922 | |
1923 | #define GPIO_CRH_CNF11_Pos (14U) |
||
9 | mjames | 1924 | #define GPIO_CRH_CNF11_Msk (0x3UL << GPIO_CRH_CNF11_Pos) /*!< 0x0000C000 */ |
2 | mjames | 1925 | #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk /*!< CNF11[1:0] bits (Port x configuration bits, pin 11) */ |
9 | mjames | 1926 | #define GPIO_CRH_CNF11_0 (0x1UL << GPIO_CRH_CNF11_Pos) /*!< 0x00004000 */ |
1927 | #define GPIO_CRH_CNF11_1 (0x2UL << GPIO_CRH_CNF11_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 1928 | |
1929 | #define GPIO_CRH_CNF12_Pos (18U) |
||
9 | mjames | 1930 | #define GPIO_CRH_CNF12_Msk (0x3UL << GPIO_CRH_CNF12_Pos) /*!< 0x000C0000 */ |
2 | mjames | 1931 | #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk /*!< CNF12[1:0] bits (Port x configuration bits, pin 12) */ |
9 | mjames | 1932 | #define GPIO_CRH_CNF12_0 (0x1UL << GPIO_CRH_CNF12_Pos) /*!< 0x00040000 */ |
1933 | #define GPIO_CRH_CNF12_1 (0x2UL << GPIO_CRH_CNF12_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 1934 | |
1935 | #define GPIO_CRH_CNF13_Pos (22U) |
||
9 | mjames | 1936 | #define GPIO_CRH_CNF13_Msk (0x3UL << GPIO_CRH_CNF13_Pos) /*!< 0x00C00000 */ |
2 | mjames | 1937 | #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk /*!< CNF13[1:0] bits (Port x configuration bits, pin 13) */ |
9 | mjames | 1938 | #define GPIO_CRH_CNF13_0 (0x1UL << GPIO_CRH_CNF13_Pos) /*!< 0x00400000 */ |
1939 | #define GPIO_CRH_CNF13_1 (0x2UL << GPIO_CRH_CNF13_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 1940 | |
1941 | #define GPIO_CRH_CNF14_Pos (26U) |
||
9 | mjames | 1942 | #define GPIO_CRH_CNF14_Msk (0x3UL << GPIO_CRH_CNF14_Pos) /*!< 0x0C000000 */ |
2 | mjames | 1943 | #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk /*!< CNF14[1:0] bits (Port x configuration bits, pin 14) */ |
9 | mjames | 1944 | #define GPIO_CRH_CNF14_0 (0x1UL << GPIO_CRH_CNF14_Pos) /*!< 0x04000000 */ |
1945 | #define GPIO_CRH_CNF14_1 (0x2UL << GPIO_CRH_CNF14_Pos) /*!< 0x08000000 */ |
||
2 | mjames | 1946 | |
1947 | #define GPIO_CRH_CNF15_Pos (30U) |
||
9 | mjames | 1948 | #define GPIO_CRH_CNF15_Msk (0x3UL << GPIO_CRH_CNF15_Pos) /*!< 0xC0000000 */ |
2 | mjames | 1949 | #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk /*!< CNF15[1:0] bits (Port x configuration bits, pin 15) */ |
9 | mjames | 1950 | #define GPIO_CRH_CNF15_0 (0x1UL << GPIO_CRH_CNF15_Pos) /*!< 0x40000000 */ |
1951 | #define GPIO_CRH_CNF15_1 (0x2UL << GPIO_CRH_CNF15_Pos) /*!< 0x80000000 */ |
||
2 | mjames | 1952 | |
1953 | /*!<****************** Bit definition for GPIO_IDR register *******************/ |
||
1954 | #define GPIO_IDR_IDR0_Pos (0U) |
||
9 | mjames | 1955 | #define GPIO_IDR_IDR0_Msk (0x1UL << GPIO_IDR_IDR0_Pos) /*!< 0x00000001 */ |
2 | mjames | 1956 | #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk /*!< Port input data, bit 0 */ |
1957 | #define GPIO_IDR_IDR1_Pos (1U) |
||
9 | mjames | 1958 | #define GPIO_IDR_IDR1_Msk (0x1UL << GPIO_IDR_IDR1_Pos) /*!< 0x00000002 */ |
2 | mjames | 1959 | #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk /*!< Port input data, bit 1 */ |
1960 | #define GPIO_IDR_IDR2_Pos (2U) |
||
9 | mjames | 1961 | #define GPIO_IDR_IDR2_Msk (0x1UL << GPIO_IDR_IDR2_Pos) /*!< 0x00000004 */ |
2 | mjames | 1962 | #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk /*!< Port input data, bit 2 */ |
1963 | #define GPIO_IDR_IDR3_Pos (3U) |
||
9 | mjames | 1964 | #define GPIO_IDR_IDR3_Msk (0x1UL << GPIO_IDR_IDR3_Pos) /*!< 0x00000008 */ |
2 | mjames | 1965 | #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk /*!< Port input data, bit 3 */ |
1966 | #define GPIO_IDR_IDR4_Pos (4U) |
||
9 | mjames | 1967 | #define GPIO_IDR_IDR4_Msk (0x1UL << GPIO_IDR_IDR4_Pos) /*!< 0x00000010 */ |
2 | mjames | 1968 | #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk /*!< Port input data, bit 4 */ |
1969 | #define GPIO_IDR_IDR5_Pos (5U) |
||
9 | mjames | 1970 | #define GPIO_IDR_IDR5_Msk (0x1UL << GPIO_IDR_IDR5_Pos) /*!< 0x00000020 */ |
2 | mjames | 1971 | #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk /*!< Port input data, bit 5 */ |
1972 | #define GPIO_IDR_IDR6_Pos (6U) |
||
9 | mjames | 1973 | #define GPIO_IDR_IDR6_Msk (0x1UL << GPIO_IDR_IDR6_Pos) /*!< 0x00000040 */ |
2 | mjames | 1974 | #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk /*!< Port input data, bit 6 */ |
1975 | #define GPIO_IDR_IDR7_Pos (7U) |
||
9 | mjames | 1976 | #define GPIO_IDR_IDR7_Msk (0x1UL << GPIO_IDR_IDR7_Pos) /*!< 0x00000080 */ |
2 | mjames | 1977 | #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk /*!< Port input data, bit 7 */ |
1978 | #define GPIO_IDR_IDR8_Pos (8U) |
||
9 | mjames | 1979 | #define GPIO_IDR_IDR8_Msk (0x1UL << GPIO_IDR_IDR8_Pos) /*!< 0x00000100 */ |
2 | mjames | 1980 | #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk /*!< Port input data, bit 8 */ |
1981 | #define GPIO_IDR_IDR9_Pos (9U) |
||
9 | mjames | 1982 | #define GPIO_IDR_IDR9_Msk (0x1UL << GPIO_IDR_IDR9_Pos) /*!< 0x00000200 */ |
2 | mjames | 1983 | #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk /*!< Port input data, bit 9 */ |
1984 | #define GPIO_IDR_IDR10_Pos (10U) |
||
9 | mjames | 1985 | #define GPIO_IDR_IDR10_Msk (0x1UL << GPIO_IDR_IDR10_Pos) /*!< 0x00000400 */ |
2 | mjames | 1986 | #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk /*!< Port input data, bit 10 */ |
1987 | #define GPIO_IDR_IDR11_Pos (11U) |
||
9 | mjames | 1988 | #define GPIO_IDR_IDR11_Msk (0x1UL << GPIO_IDR_IDR11_Pos) /*!< 0x00000800 */ |
2 | mjames | 1989 | #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk /*!< Port input data, bit 11 */ |
1990 | #define GPIO_IDR_IDR12_Pos (12U) |
||
9 | mjames | 1991 | #define GPIO_IDR_IDR12_Msk (0x1UL << GPIO_IDR_IDR12_Pos) /*!< 0x00001000 */ |
2 | mjames | 1992 | #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk /*!< Port input data, bit 12 */ |
1993 | #define GPIO_IDR_IDR13_Pos (13U) |
||
9 | mjames | 1994 | #define GPIO_IDR_IDR13_Msk (0x1UL << GPIO_IDR_IDR13_Pos) /*!< 0x00002000 */ |
2 | mjames | 1995 | #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk /*!< Port input data, bit 13 */ |
1996 | #define GPIO_IDR_IDR14_Pos (14U) |
||
9 | mjames | 1997 | #define GPIO_IDR_IDR14_Msk (0x1UL << GPIO_IDR_IDR14_Pos) /*!< 0x00004000 */ |
2 | mjames | 1998 | #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk /*!< Port input data, bit 14 */ |
1999 | #define GPIO_IDR_IDR15_Pos (15U) |
||
9 | mjames | 2000 | #define GPIO_IDR_IDR15_Msk (0x1UL << GPIO_IDR_IDR15_Pos) /*!< 0x00008000 */ |
2 | mjames | 2001 | #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk /*!< Port input data, bit 15 */ |
2002 | |||
2003 | /******************* Bit definition for GPIO_ODR register *******************/ |
||
2004 | #define GPIO_ODR_ODR0_Pos (0U) |
||
9 | mjames | 2005 | #define GPIO_ODR_ODR0_Msk (0x1UL << GPIO_ODR_ODR0_Pos) /*!< 0x00000001 */ |
2 | mjames | 2006 | #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk /*!< Port output data, bit 0 */ |
2007 | #define GPIO_ODR_ODR1_Pos (1U) |
||
9 | mjames | 2008 | #define GPIO_ODR_ODR1_Msk (0x1UL << GPIO_ODR_ODR1_Pos) /*!< 0x00000002 */ |
2 | mjames | 2009 | #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk /*!< Port output data, bit 1 */ |
2010 | #define GPIO_ODR_ODR2_Pos (2U) |
||
9 | mjames | 2011 | #define GPIO_ODR_ODR2_Msk (0x1UL << GPIO_ODR_ODR2_Pos) /*!< 0x00000004 */ |
2 | mjames | 2012 | #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk /*!< Port output data, bit 2 */ |
2013 | #define GPIO_ODR_ODR3_Pos (3U) |
||
9 | mjames | 2014 | #define GPIO_ODR_ODR3_Msk (0x1UL << GPIO_ODR_ODR3_Pos) /*!< 0x00000008 */ |
2 | mjames | 2015 | #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk /*!< Port output data, bit 3 */ |
2016 | #define GPIO_ODR_ODR4_Pos (4U) |
||
9 | mjames | 2017 | #define GPIO_ODR_ODR4_Msk (0x1UL << GPIO_ODR_ODR4_Pos) /*!< 0x00000010 */ |
2 | mjames | 2018 | #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk /*!< Port output data, bit 4 */ |
2019 | #define GPIO_ODR_ODR5_Pos (5U) |
||
9 | mjames | 2020 | #define GPIO_ODR_ODR5_Msk (0x1UL << GPIO_ODR_ODR5_Pos) /*!< 0x00000020 */ |
2 | mjames | 2021 | #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk /*!< Port output data, bit 5 */ |
2022 | #define GPIO_ODR_ODR6_Pos (6U) |
||
9 | mjames | 2023 | #define GPIO_ODR_ODR6_Msk (0x1UL << GPIO_ODR_ODR6_Pos) /*!< 0x00000040 */ |
2 | mjames | 2024 | #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk /*!< Port output data, bit 6 */ |
2025 | #define GPIO_ODR_ODR7_Pos (7U) |
||
9 | mjames | 2026 | #define GPIO_ODR_ODR7_Msk (0x1UL << GPIO_ODR_ODR7_Pos) /*!< 0x00000080 */ |
2 | mjames | 2027 | #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk /*!< Port output data, bit 7 */ |
2028 | #define GPIO_ODR_ODR8_Pos (8U) |
||
9 | mjames | 2029 | #define GPIO_ODR_ODR8_Msk (0x1UL << GPIO_ODR_ODR8_Pos) /*!< 0x00000100 */ |
2 | mjames | 2030 | #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk /*!< Port output data, bit 8 */ |
2031 | #define GPIO_ODR_ODR9_Pos (9U) |
||
9 | mjames | 2032 | #define GPIO_ODR_ODR9_Msk (0x1UL << GPIO_ODR_ODR9_Pos) /*!< 0x00000200 */ |
2 | mjames | 2033 | #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk /*!< Port output data, bit 9 */ |
2034 | #define GPIO_ODR_ODR10_Pos (10U) |
||
9 | mjames | 2035 | #define GPIO_ODR_ODR10_Msk (0x1UL << GPIO_ODR_ODR10_Pos) /*!< 0x00000400 */ |
2 | mjames | 2036 | #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk /*!< Port output data, bit 10 */ |
2037 | #define GPIO_ODR_ODR11_Pos (11U) |
||
9 | mjames | 2038 | #define GPIO_ODR_ODR11_Msk (0x1UL << GPIO_ODR_ODR11_Pos) /*!< 0x00000800 */ |
2 | mjames | 2039 | #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk /*!< Port output data, bit 11 */ |
2040 | #define GPIO_ODR_ODR12_Pos (12U) |
||
9 | mjames | 2041 | #define GPIO_ODR_ODR12_Msk (0x1UL << GPIO_ODR_ODR12_Pos) /*!< 0x00001000 */ |
2 | mjames | 2042 | #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk /*!< Port output data, bit 12 */ |
2043 | #define GPIO_ODR_ODR13_Pos (13U) |
||
9 | mjames | 2044 | #define GPIO_ODR_ODR13_Msk (0x1UL << GPIO_ODR_ODR13_Pos) /*!< 0x00002000 */ |
2 | mjames | 2045 | #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk /*!< Port output data, bit 13 */ |
2046 | #define GPIO_ODR_ODR14_Pos (14U) |
||
9 | mjames | 2047 | #define GPIO_ODR_ODR14_Msk (0x1UL << GPIO_ODR_ODR14_Pos) /*!< 0x00004000 */ |
2 | mjames | 2048 | #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk /*!< Port output data, bit 14 */ |
2049 | #define GPIO_ODR_ODR15_Pos (15U) |
||
9 | mjames | 2050 | #define GPIO_ODR_ODR15_Msk (0x1UL << GPIO_ODR_ODR15_Pos) /*!< 0x00008000 */ |
2 | mjames | 2051 | #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk /*!< Port output data, bit 15 */ |
2052 | |||
2053 | /****************** Bit definition for GPIO_BSRR register *******************/ |
||
2054 | #define GPIO_BSRR_BS0_Pos (0U) |
||
9 | mjames | 2055 | #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ |
2 | mjames | 2056 | #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk /*!< Port x Set bit 0 */ |
2057 | #define GPIO_BSRR_BS1_Pos (1U) |
||
9 | mjames | 2058 | #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ |
2 | mjames | 2059 | #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk /*!< Port x Set bit 1 */ |
2060 | #define GPIO_BSRR_BS2_Pos (2U) |
||
9 | mjames | 2061 | #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ |
2 | mjames | 2062 | #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk /*!< Port x Set bit 2 */ |
2063 | #define GPIO_BSRR_BS3_Pos (3U) |
||
9 | mjames | 2064 | #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ |
2 | mjames | 2065 | #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk /*!< Port x Set bit 3 */ |
2066 | #define GPIO_BSRR_BS4_Pos (4U) |
||
9 | mjames | 2067 | #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ |
2 | mjames | 2068 | #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk /*!< Port x Set bit 4 */ |
2069 | #define GPIO_BSRR_BS5_Pos (5U) |
||
9 | mjames | 2070 | #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ |
2 | mjames | 2071 | #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk /*!< Port x Set bit 5 */ |
2072 | #define GPIO_BSRR_BS6_Pos (6U) |
||
9 | mjames | 2073 | #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ |
2 | mjames | 2074 | #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk /*!< Port x Set bit 6 */ |
2075 | #define GPIO_BSRR_BS7_Pos (7U) |
||
9 | mjames | 2076 | #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ |
2 | mjames | 2077 | #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk /*!< Port x Set bit 7 */ |
2078 | #define GPIO_BSRR_BS8_Pos (8U) |
||
9 | mjames | 2079 | #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ |
2 | mjames | 2080 | #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk /*!< Port x Set bit 8 */ |
2081 | #define GPIO_BSRR_BS9_Pos (9U) |
||
9 | mjames | 2082 | #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ |
2 | mjames | 2083 | #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk /*!< Port x Set bit 9 */ |
2084 | #define GPIO_BSRR_BS10_Pos (10U) |
||
9 | mjames | 2085 | #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ |
2 | mjames | 2086 | #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk /*!< Port x Set bit 10 */ |
2087 | #define GPIO_BSRR_BS11_Pos (11U) |
||
9 | mjames | 2088 | #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ |
2 | mjames | 2089 | #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk /*!< Port x Set bit 11 */ |
2090 | #define GPIO_BSRR_BS12_Pos (12U) |
||
9 | mjames | 2091 | #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ |
2 | mjames | 2092 | #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk /*!< Port x Set bit 12 */ |
2093 | #define GPIO_BSRR_BS13_Pos (13U) |
||
9 | mjames | 2094 | #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ |
2 | mjames | 2095 | #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk /*!< Port x Set bit 13 */ |
2096 | #define GPIO_BSRR_BS14_Pos (14U) |
||
9 | mjames | 2097 | #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ |
2 | mjames | 2098 | #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk /*!< Port x Set bit 14 */ |
2099 | #define GPIO_BSRR_BS15_Pos (15U) |
||
9 | mjames | 2100 | #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ |
2 | mjames | 2101 | #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk /*!< Port x Set bit 15 */ |
2102 | |||
2103 | #define GPIO_BSRR_BR0_Pos (16U) |
||
9 | mjames | 2104 | #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ |
2 | mjames | 2105 | #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk /*!< Port x Reset bit 0 */ |
2106 | #define GPIO_BSRR_BR1_Pos (17U) |
||
9 | mjames | 2107 | #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ |
2 | mjames | 2108 | #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk /*!< Port x Reset bit 1 */ |
2109 | #define GPIO_BSRR_BR2_Pos (18U) |
||
9 | mjames | 2110 | #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ |
2 | mjames | 2111 | #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk /*!< Port x Reset bit 2 */ |
2112 | #define GPIO_BSRR_BR3_Pos (19U) |
||
9 | mjames | 2113 | #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ |
2 | mjames | 2114 | #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk /*!< Port x Reset bit 3 */ |
2115 | #define GPIO_BSRR_BR4_Pos (20U) |
||
9 | mjames | 2116 | #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ |
2 | mjames | 2117 | #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk /*!< Port x Reset bit 4 */ |
2118 | #define GPIO_BSRR_BR5_Pos (21U) |
||
9 | mjames | 2119 | #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ |
2 | mjames | 2120 | #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk /*!< Port x Reset bit 5 */ |
2121 | #define GPIO_BSRR_BR6_Pos (22U) |
||
9 | mjames | 2122 | #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ |
2 | mjames | 2123 | #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk /*!< Port x Reset bit 6 */ |
2124 | #define GPIO_BSRR_BR7_Pos (23U) |
||
9 | mjames | 2125 | #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ |
2 | mjames | 2126 | #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk /*!< Port x Reset bit 7 */ |
2127 | #define GPIO_BSRR_BR8_Pos (24U) |
||
9 | mjames | 2128 | #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ |
2 | mjames | 2129 | #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk /*!< Port x Reset bit 8 */ |
2130 | #define GPIO_BSRR_BR9_Pos (25U) |
||
9 | mjames | 2131 | #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ |
2 | mjames | 2132 | #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk /*!< Port x Reset bit 9 */ |
2133 | #define GPIO_BSRR_BR10_Pos (26U) |
||
9 | mjames | 2134 | #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ |
2 | mjames | 2135 | #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk /*!< Port x Reset bit 10 */ |
2136 | #define GPIO_BSRR_BR11_Pos (27U) |
||
9 | mjames | 2137 | #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ |
2 | mjames | 2138 | #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk /*!< Port x Reset bit 11 */ |
2139 | #define GPIO_BSRR_BR12_Pos (28U) |
||
9 | mjames | 2140 | #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ |
2 | mjames | 2141 | #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk /*!< Port x Reset bit 12 */ |
2142 | #define GPIO_BSRR_BR13_Pos (29U) |
||
9 | mjames | 2143 | #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ |
2 | mjames | 2144 | #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk /*!< Port x Reset bit 13 */ |
2145 | #define GPIO_BSRR_BR14_Pos (30U) |
||
9 | mjames | 2146 | #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ |
2 | mjames | 2147 | #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk /*!< Port x Reset bit 14 */ |
2148 | #define GPIO_BSRR_BR15_Pos (31U) |
||
9 | mjames | 2149 | #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ |
2 | mjames | 2150 | #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk /*!< Port x Reset bit 15 */ |
2151 | |||
2152 | /******************* Bit definition for GPIO_BRR register *******************/ |
||
2153 | #define GPIO_BRR_BR0_Pos (0U) |
||
9 | mjames | 2154 | #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ |
2 | mjames | 2155 | #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk /*!< Port x Reset bit 0 */ |
2156 | #define GPIO_BRR_BR1_Pos (1U) |
||
9 | mjames | 2157 | #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ |
2 | mjames | 2158 | #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk /*!< Port x Reset bit 1 */ |
2159 | #define GPIO_BRR_BR2_Pos (2U) |
||
9 | mjames | 2160 | #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ |
2 | mjames | 2161 | #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk /*!< Port x Reset bit 2 */ |
2162 | #define GPIO_BRR_BR3_Pos (3U) |
||
9 | mjames | 2163 | #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ |
2 | mjames | 2164 | #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk /*!< Port x Reset bit 3 */ |
2165 | #define GPIO_BRR_BR4_Pos (4U) |
||
9 | mjames | 2166 | #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ |
2 | mjames | 2167 | #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk /*!< Port x Reset bit 4 */ |
2168 | #define GPIO_BRR_BR5_Pos (5U) |
||
9 | mjames | 2169 | #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ |
2 | mjames | 2170 | #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk /*!< Port x Reset bit 5 */ |
2171 | #define GPIO_BRR_BR6_Pos (6U) |
||
9 | mjames | 2172 | #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ |
2 | mjames | 2173 | #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk /*!< Port x Reset bit 6 */ |
2174 | #define GPIO_BRR_BR7_Pos (7U) |
||
9 | mjames | 2175 | #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ |
2 | mjames | 2176 | #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk /*!< Port x Reset bit 7 */ |
2177 | #define GPIO_BRR_BR8_Pos (8U) |
||
9 | mjames | 2178 | #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ |
2 | mjames | 2179 | #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk /*!< Port x Reset bit 8 */ |
2180 | #define GPIO_BRR_BR9_Pos (9U) |
||
9 | mjames | 2181 | #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ |
2 | mjames | 2182 | #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk /*!< Port x Reset bit 9 */ |
2183 | #define GPIO_BRR_BR10_Pos (10U) |
||
9 | mjames | 2184 | #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ |
2 | mjames | 2185 | #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk /*!< Port x Reset bit 10 */ |
2186 | #define GPIO_BRR_BR11_Pos (11U) |
||
9 | mjames | 2187 | #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ |
2 | mjames | 2188 | #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk /*!< Port x Reset bit 11 */ |
2189 | #define GPIO_BRR_BR12_Pos (12U) |
||
9 | mjames | 2190 | #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ |
2 | mjames | 2191 | #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk /*!< Port x Reset bit 12 */ |
2192 | #define GPIO_BRR_BR13_Pos (13U) |
||
9 | mjames | 2193 | #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ |
2 | mjames | 2194 | #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk /*!< Port x Reset bit 13 */ |
2195 | #define GPIO_BRR_BR14_Pos (14U) |
||
9 | mjames | 2196 | #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ |
2 | mjames | 2197 | #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk /*!< Port x Reset bit 14 */ |
2198 | #define GPIO_BRR_BR15_Pos (15U) |
||
9 | mjames | 2199 | #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ |
2 | mjames | 2200 | #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk /*!< Port x Reset bit 15 */ |
2201 | |||
2202 | /****************** Bit definition for GPIO_LCKR register *******************/ |
||
2203 | #define GPIO_LCKR_LCK0_Pos (0U) |
||
9 | mjames | 2204 | #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ |
2 | mjames | 2205 | #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk /*!< Port x Lock bit 0 */ |
2206 | #define GPIO_LCKR_LCK1_Pos (1U) |
||
9 | mjames | 2207 | #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ |
2 | mjames | 2208 | #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk /*!< Port x Lock bit 1 */ |
2209 | #define GPIO_LCKR_LCK2_Pos (2U) |
||
9 | mjames | 2210 | #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ |
2 | mjames | 2211 | #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk /*!< Port x Lock bit 2 */ |
2212 | #define GPIO_LCKR_LCK3_Pos (3U) |
||
9 | mjames | 2213 | #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ |
2 | mjames | 2214 | #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk /*!< Port x Lock bit 3 */ |
2215 | #define GPIO_LCKR_LCK4_Pos (4U) |
||
9 | mjames | 2216 | #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ |
2 | mjames | 2217 | #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk /*!< Port x Lock bit 4 */ |
2218 | #define GPIO_LCKR_LCK5_Pos (5U) |
||
9 | mjames | 2219 | #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ |
2 | mjames | 2220 | #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk /*!< Port x Lock bit 5 */ |
2221 | #define GPIO_LCKR_LCK6_Pos (6U) |
||
9 | mjames | 2222 | #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ |
2 | mjames | 2223 | #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk /*!< Port x Lock bit 6 */ |
2224 | #define GPIO_LCKR_LCK7_Pos (7U) |
||
9 | mjames | 2225 | #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ |
2 | mjames | 2226 | #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk /*!< Port x Lock bit 7 */ |
2227 | #define GPIO_LCKR_LCK8_Pos (8U) |
||
9 | mjames | 2228 | #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ |
2 | mjames | 2229 | #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk /*!< Port x Lock bit 8 */ |
2230 | #define GPIO_LCKR_LCK9_Pos (9U) |
||
9 | mjames | 2231 | #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ |
2 | mjames | 2232 | #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk /*!< Port x Lock bit 9 */ |
2233 | #define GPIO_LCKR_LCK10_Pos (10U) |
||
9 | mjames | 2234 | #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ |
2 | mjames | 2235 | #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk /*!< Port x Lock bit 10 */ |
2236 | #define GPIO_LCKR_LCK11_Pos (11U) |
||
9 | mjames | 2237 | #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ |
2 | mjames | 2238 | #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk /*!< Port x Lock bit 11 */ |
2239 | #define GPIO_LCKR_LCK12_Pos (12U) |
||
9 | mjames | 2240 | #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ |
2 | mjames | 2241 | #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk /*!< Port x Lock bit 12 */ |
2242 | #define GPIO_LCKR_LCK13_Pos (13U) |
||
9 | mjames | 2243 | #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ |
2 | mjames | 2244 | #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk /*!< Port x Lock bit 13 */ |
2245 | #define GPIO_LCKR_LCK14_Pos (14U) |
||
9 | mjames | 2246 | #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ |
2 | mjames | 2247 | #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk /*!< Port x Lock bit 14 */ |
2248 | #define GPIO_LCKR_LCK15_Pos (15U) |
||
9 | mjames | 2249 | #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ |
2 | mjames | 2250 | #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk /*!< Port x Lock bit 15 */ |
2251 | #define GPIO_LCKR_LCKK_Pos (16U) |
||
9 | mjames | 2252 | #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ |
2 | mjames | 2253 | #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk /*!< Lock key */ |
2254 | |||
2255 | /*----------------------------------------------------------------------------*/ |
||
2256 | |||
2257 | /****************** Bit definition for AFIO_EVCR register *******************/ |
||
2258 | #define AFIO_EVCR_PIN_Pos (0U) |
||
9 | mjames | 2259 | #define AFIO_EVCR_PIN_Msk (0xFUL << AFIO_EVCR_PIN_Pos) /*!< 0x0000000F */ |
2 | mjames | 2260 | #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk /*!< PIN[3:0] bits (Pin selection) */ |
9 | mjames | 2261 | #define AFIO_EVCR_PIN_0 (0x1UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000001 */ |
2262 | #define AFIO_EVCR_PIN_1 (0x2UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000002 */ |
||
2263 | #define AFIO_EVCR_PIN_2 (0x4UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000004 */ |
||
2264 | #define AFIO_EVCR_PIN_3 (0x8UL << AFIO_EVCR_PIN_Pos) /*!< 0x00000008 */ |
||
2 | mjames | 2265 | |
2266 | /*!< PIN configuration */ |
||
2267 | #define AFIO_EVCR_PIN_PX0 0x00000000U /*!< Pin 0 selected */ |
||
2268 | #define AFIO_EVCR_PIN_PX1_Pos (0U) |
||
9 | mjames | 2269 | #define AFIO_EVCR_PIN_PX1_Msk (0x1UL << AFIO_EVCR_PIN_PX1_Pos) /*!< 0x00000001 */ |
2 | mjames | 2270 | #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk /*!< Pin 1 selected */ |
2271 | #define AFIO_EVCR_PIN_PX2_Pos (1U) |
||
9 | mjames | 2272 | #define AFIO_EVCR_PIN_PX2_Msk (0x1UL << AFIO_EVCR_PIN_PX2_Pos) /*!< 0x00000002 */ |
2 | mjames | 2273 | #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk /*!< Pin 2 selected */ |
2274 | #define AFIO_EVCR_PIN_PX3_Pos (0U) |
||
9 | mjames | 2275 | #define AFIO_EVCR_PIN_PX3_Msk (0x3UL << AFIO_EVCR_PIN_PX3_Pos) /*!< 0x00000003 */ |
2 | mjames | 2276 | #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk /*!< Pin 3 selected */ |
2277 | #define AFIO_EVCR_PIN_PX4_Pos (2U) |
||
9 | mjames | 2278 | #define AFIO_EVCR_PIN_PX4_Msk (0x1UL << AFIO_EVCR_PIN_PX4_Pos) /*!< 0x00000004 */ |
2 | mjames | 2279 | #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk /*!< Pin 4 selected */ |
2280 | #define AFIO_EVCR_PIN_PX5_Pos (0U) |
||
9 | mjames | 2281 | #define AFIO_EVCR_PIN_PX5_Msk (0x5UL << AFIO_EVCR_PIN_PX5_Pos) /*!< 0x00000005 */ |
2 | mjames | 2282 | #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk /*!< Pin 5 selected */ |
2283 | #define AFIO_EVCR_PIN_PX6_Pos (1U) |
||
9 | mjames | 2284 | #define AFIO_EVCR_PIN_PX6_Msk (0x3UL << AFIO_EVCR_PIN_PX6_Pos) /*!< 0x00000006 */ |
2 | mjames | 2285 | #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk /*!< Pin 6 selected */ |
2286 | #define AFIO_EVCR_PIN_PX7_Pos (0U) |
||
9 | mjames | 2287 | #define AFIO_EVCR_PIN_PX7_Msk (0x7UL << AFIO_EVCR_PIN_PX7_Pos) /*!< 0x00000007 */ |
2 | mjames | 2288 | #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk /*!< Pin 7 selected */ |
2289 | #define AFIO_EVCR_PIN_PX8_Pos (3U) |
||
9 | mjames | 2290 | #define AFIO_EVCR_PIN_PX8_Msk (0x1UL << AFIO_EVCR_PIN_PX8_Pos) /*!< 0x00000008 */ |
2 | mjames | 2291 | #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk /*!< Pin 8 selected */ |
2292 | #define AFIO_EVCR_PIN_PX9_Pos (0U) |
||
9 | mjames | 2293 | #define AFIO_EVCR_PIN_PX9_Msk (0x9UL << AFIO_EVCR_PIN_PX9_Pos) /*!< 0x00000009 */ |
2 | mjames | 2294 | #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk /*!< Pin 9 selected */ |
2295 | #define AFIO_EVCR_PIN_PX10_Pos (1U) |
||
9 | mjames | 2296 | #define AFIO_EVCR_PIN_PX10_Msk (0x5UL << AFIO_EVCR_PIN_PX10_Pos) /*!< 0x0000000A */ |
2 | mjames | 2297 | #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk /*!< Pin 10 selected */ |
2298 | #define AFIO_EVCR_PIN_PX11_Pos (0U) |
||
9 | mjames | 2299 | #define AFIO_EVCR_PIN_PX11_Msk (0xBUL << AFIO_EVCR_PIN_PX11_Pos) /*!< 0x0000000B */ |
2 | mjames | 2300 | #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk /*!< Pin 11 selected */ |
2301 | #define AFIO_EVCR_PIN_PX12_Pos (2U) |
||
9 | mjames | 2302 | #define AFIO_EVCR_PIN_PX12_Msk (0x3UL << AFIO_EVCR_PIN_PX12_Pos) /*!< 0x0000000C */ |
2 | mjames | 2303 | #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk /*!< Pin 12 selected */ |
2304 | #define AFIO_EVCR_PIN_PX13_Pos (0U) |
||
9 | mjames | 2305 | #define AFIO_EVCR_PIN_PX13_Msk (0xDUL << AFIO_EVCR_PIN_PX13_Pos) /*!< 0x0000000D */ |
2 | mjames | 2306 | #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk /*!< Pin 13 selected */ |
2307 | #define AFIO_EVCR_PIN_PX14_Pos (1U) |
||
9 | mjames | 2308 | #define AFIO_EVCR_PIN_PX14_Msk (0x7UL << AFIO_EVCR_PIN_PX14_Pos) /*!< 0x0000000E */ |
2 | mjames | 2309 | #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk /*!< Pin 14 selected */ |
2310 | #define AFIO_EVCR_PIN_PX15_Pos (0U) |
||
9 | mjames | 2311 | #define AFIO_EVCR_PIN_PX15_Msk (0xFUL << AFIO_EVCR_PIN_PX15_Pos) /*!< 0x0000000F */ |
2 | mjames | 2312 | #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk /*!< Pin 15 selected */ |
2313 | |||
2314 | #define AFIO_EVCR_PORT_Pos (4U) |
||
9 | mjames | 2315 | #define AFIO_EVCR_PORT_Msk (0x7UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000070 */ |
2 | mjames | 2316 | #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk /*!< PORT[2:0] bits (Port selection) */ |
9 | mjames | 2317 | #define AFIO_EVCR_PORT_0 (0x1UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000010 */ |
2318 | #define AFIO_EVCR_PORT_1 (0x2UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000020 */ |
||
2319 | #define AFIO_EVCR_PORT_2 (0x4UL << AFIO_EVCR_PORT_Pos) /*!< 0x00000040 */ |
||
2 | mjames | 2320 | |
2321 | /*!< PORT configuration */ |
||
2322 | #define AFIO_EVCR_PORT_PA 0x00000000 /*!< Port A selected */ |
||
2323 | #define AFIO_EVCR_PORT_PB_Pos (4U) |
||
9 | mjames | 2324 | #define AFIO_EVCR_PORT_PB_Msk (0x1UL << AFIO_EVCR_PORT_PB_Pos) /*!< 0x00000010 */ |
2 | mjames | 2325 | #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk /*!< Port B selected */ |
2326 | #define AFIO_EVCR_PORT_PC_Pos (5U) |
||
9 | mjames | 2327 | #define AFIO_EVCR_PORT_PC_Msk (0x1UL << AFIO_EVCR_PORT_PC_Pos) /*!< 0x00000020 */ |
2 | mjames | 2328 | #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk /*!< Port C selected */ |
2329 | #define AFIO_EVCR_PORT_PD_Pos (4U) |
||
9 | mjames | 2330 | #define AFIO_EVCR_PORT_PD_Msk (0x3UL << AFIO_EVCR_PORT_PD_Pos) /*!< 0x00000030 */ |
2 | mjames | 2331 | #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk /*!< Port D selected */ |
2332 | #define AFIO_EVCR_PORT_PE_Pos (6U) |
||
9 | mjames | 2333 | #define AFIO_EVCR_PORT_PE_Msk (0x1UL << AFIO_EVCR_PORT_PE_Pos) /*!< 0x00000040 */ |
2 | mjames | 2334 | #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk /*!< Port E selected */ |
2335 | |||
2336 | #define AFIO_EVCR_EVOE_Pos (7U) |
||
9 | mjames | 2337 | #define AFIO_EVCR_EVOE_Msk (0x1UL << AFIO_EVCR_EVOE_Pos) /*!< 0x00000080 */ |
2 | mjames | 2338 | #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk /*!< Event Output Enable */ |
2339 | |||
2340 | /****************** Bit definition for AFIO_MAPR register *******************/ |
||
2341 | #define AFIO_MAPR_SPI1_REMAP_Pos (0U) |
||
9 | mjames | 2342 | #define AFIO_MAPR_SPI1_REMAP_Msk (0x1UL << AFIO_MAPR_SPI1_REMAP_Pos) /*!< 0x00000001 */ |
2 | mjames | 2343 | #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk /*!< SPI1 remapping */ |
2344 | #define AFIO_MAPR_I2C1_REMAP_Pos (1U) |
||
9 | mjames | 2345 | #define AFIO_MAPR_I2C1_REMAP_Msk (0x1UL << AFIO_MAPR_I2C1_REMAP_Pos) /*!< 0x00000002 */ |
2 | mjames | 2346 | #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk /*!< I2C1 remapping */ |
2347 | #define AFIO_MAPR_USART1_REMAP_Pos (2U) |
||
9 | mjames | 2348 | #define AFIO_MAPR_USART1_REMAP_Msk (0x1UL << AFIO_MAPR_USART1_REMAP_Pos) /*!< 0x00000004 */ |
2 | mjames | 2349 | #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk /*!< USART1 remapping */ |
2350 | #define AFIO_MAPR_USART2_REMAP_Pos (3U) |
||
9 | mjames | 2351 | #define AFIO_MAPR_USART2_REMAP_Msk (0x1UL << AFIO_MAPR_USART2_REMAP_Pos) /*!< 0x00000008 */ |
2 | mjames | 2352 | #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk /*!< USART2 remapping */ |
2353 | |||
2354 | #define AFIO_MAPR_USART3_REMAP_Pos (4U) |
||
9 | mjames | 2355 | #define AFIO_MAPR_USART3_REMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000030 */ |
2 | mjames | 2356 | #define AFIO_MAPR_USART3_REMAP AFIO_MAPR_USART3_REMAP_Msk /*!< USART3_REMAP[1:0] bits (USART3 remapping) */ |
9 | mjames | 2357 | #define AFIO_MAPR_USART3_REMAP_0 (0x1UL << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000010 */ |
2358 | #define AFIO_MAPR_USART3_REMAP_1 (0x2UL << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 2359 | |
2360 | /* USART3_REMAP configuration */ |
||
2361 | #define AFIO_MAPR_USART3_REMAP_NOREMAP 0x00000000U /*!< No remap (TX/PB10, RX/PB11, CK/PB12, CTS/PB13, RTS/PB14) */ |
||
2362 | #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos (4U) |
||
9 | mjames | 2363 | #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000010 */ |
2 | mjames | 2364 | #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (TX/PC10, RX/PC11, CK/PC12, CTS/PB13, RTS/PB14) */ |
2365 | #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos (4U) |
||
9 | mjames | 2366 | #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos) /*!< 0x00000030 */ |
2 | mjames | 2367 | #define AFIO_MAPR_USART3_REMAP_FULLREMAP AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk /*!< Full remap (TX/PD8, RX/PD9, CK/PD10, CTS/PD11, RTS/PD12) */ |
2368 | |||
2369 | #define AFIO_MAPR_TIM1_REMAP_Pos (6U) |
||
9 | mjames | 2370 | #define AFIO_MAPR_TIM1_REMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x000000C0 */ |
2 | mjames | 2371 | #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk /*!< TIM1_REMAP[1:0] bits (TIM1 remapping) */ |
9 | mjames | 2372 | #define AFIO_MAPR_TIM1_REMAP_0 (0x1UL << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000040 */ |
2373 | #define AFIO_MAPR_TIM1_REMAP_1 (0x2UL << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 2374 | |
2375 | /*!< TIM1_REMAP configuration */ |
||
2376 | #define AFIO_MAPR_TIM1_REMAP_NOREMAP 0x00000000U /*!< No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15) */ |
||
2377 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U) |
||
9 | mjames | 2378 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos) /*!< 0x00000040 */ |
2 | mjames | 2379 | #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk /*!< Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1) */ |
2380 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U) |
||
9 | mjames | 2381 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos) /*!< 0x000000C0 */ |
2 | mjames | 2382 | #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk /*!< Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12) */ |
2383 | |||
2384 | #define AFIO_MAPR_TIM2_REMAP_Pos (8U) |
||
9 | mjames | 2385 | #define AFIO_MAPR_TIM2_REMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000300 */ |
2 | mjames | 2386 | #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk /*!< TIM2_REMAP[1:0] bits (TIM2 remapping) */ |
9 | mjames | 2387 | #define AFIO_MAPR_TIM2_REMAP_0 (0x1UL << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000100 */ |
2388 | #define AFIO_MAPR_TIM2_REMAP_1 (0x2UL << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 2389 | |
2390 | /*!< TIM2_REMAP configuration */ |
||
2391 | #define AFIO_MAPR_TIM2_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3) */ |
||
2392 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U) |
||
9 | mjames | 2393 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos) /*!< 0x00000100 */ |
2 | mjames | 2394 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk /*!< Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3) */ |
2395 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U) |
||
9 | mjames | 2396 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1UL << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos) /*!< 0x00000200 */ |
2 | mjames | 2397 | #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk /*!< Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11) */ |
2398 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U) |
||
9 | mjames | 2399 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos) /*!< 0x00000300 */ |
2 | mjames | 2400 | #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11) */ |
2401 | |||
2402 | #define AFIO_MAPR_TIM3_REMAP_Pos (10U) |
||
9 | mjames | 2403 | #define AFIO_MAPR_TIM3_REMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000C00 */ |
2 | mjames | 2404 | #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk /*!< TIM3_REMAP[1:0] bits (TIM3 remapping) */ |
9 | mjames | 2405 | #define AFIO_MAPR_TIM3_REMAP_0 (0x1UL << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000400 */ |
2406 | #define AFIO_MAPR_TIM3_REMAP_1 (0x2UL << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 2407 | |
2408 | /*!< TIM3_REMAP configuration */ |
||
2409 | #define AFIO_MAPR_TIM3_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1) */ |
||
2410 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U) |
||
9 | mjames | 2411 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1UL << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000800 */ |
2 | mjames | 2412 | #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1) */ |
2413 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U) |
||
9 | mjames | 2414 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3UL << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos) /*!< 0x00000C00 */ |
2 | mjames | 2415 | #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9) */ |
2416 | |||
2417 | #define AFIO_MAPR_TIM4_REMAP_Pos (12U) |
||
9 | mjames | 2418 | #define AFIO_MAPR_TIM4_REMAP_Msk (0x1UL << AFIO_MAPR_TIM4_REMAP_Pos) /*!< 0x00001000 */ |
2 | mjames | 2419 | #define AFIO_MAPR_TIM4_REMAP AFIO_MAPR_TIM4_REMAP_Msk /*!< TIM4_REMAP bit (TIM4 remapping) */ |
2420 | |||
2421 | |||
2422 | #define AFIO_MAPR_PD01_REMAP_Pos (15U) |
||
9 | mjames | 2423 | #define AFIO_MAPR_PD01_REMAP_Msk (0x1UL << AFIO_MAPR_PD01_REMAP_Pos) /*!< 0x00008000 */ |
2 | mjames | 2424 | #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk /*!< Port D0/Port D1 mapping on OSC_IN/OSC_OUT */ |
2425 | #define AFIO_MAPR_TIM5CH4_IREMAP_Pos (16U) |
||
9 | mjames | 2426 | #define AFIO_MAPR_TIM5CH4_IREMAP_Msk (0x1UL << AFIO_MAPR_TIM5CH4_IREMAP_Pos) /*!< 0x00010000 */ |
2 | mjames | 2427 | #define AFIO_MAPR_TIM5CH4_IREMAP AFIO_MAPR_TIM5CH4_IREMAP_Msk /*!< TIM5 Channel4 Internal Remap */ |
2428 | |||
2429 | /*!< SWJ_CFG configuration */ |
||
2430 | #define AFIO_MAPR_SWJ_CFG_Pos (24U) |
||
9 | mjames | 2431 | #define AFIO_MAPR_SWJ_CFG_Msk (0x7UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x07000000 */ |
2 | mjames | 2432 | #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk /*!< SWJ_CFG[2:0] bits (Serial Wire JTAG configuration) */ |
9 | mjames | 2433 | #define AFIO_MAPR_SWJ_CFG_0 (0x1UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x01000000 */ |
2434 | #define AFIO_MAPR_SWJ_CFG_1 (0x2UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x02000000 */ |
||
2435 | #define AFIO_MAPR_SWJ_CFG_2 (0x4UL << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x04000000 */ |
||
2 | mjames | 2436 | |
2437 | #define AFIO_MAPR_SWJ_CFG_RESET 0x00000000U /*!< Full SWJ (JTAG-DP + SW-DP) : Reset State */ |
||
2438 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U) |
||
9 | mjames | 2439 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos) /*!< 0x01000000 */ |
2 | mjames | 2440 | #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk /*!< Full SWJ (JTAG-DP + SW-DP) but without JNTRST */ |
2441 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U) |
||
9 | mjames | 2442 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos) /*!< 0x02000000 */ |
2 | mjames | 2443 | #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Enabled */ |
2444 | #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U) |
||
9 | mjames | 2445 | #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1UL << AFIO_MAPR_SWJ_CFG_DISABLE_Pos) /*!< 0x04000000 */ |
2 | mjames | 2446 | #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Disabled */ |
2447 | |||
2448 | |||
2449 | /***************** Bit definition for AFIO_EXTICR1 register *****************/ |
||
2450 | #define AFIO_EXTICR1_EXTI0_Pos (0U) |
||
9 | mjames | 2451 | #define AFIO_EXTICR1_EXTI0_Msk (0xFUL << AFIO_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ |
2 | mjames | 2452 | #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ |
2453 | #define AFIO_EXTICR1_EXTI1_Pos (4U) |
||
9 | mjames | 2454 | #define AFIO_EXTICR1_EXTI1_Msk (0xFUL << AFIO_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ |
2 | mjames | 2455 | #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ |
2456 | #define AFIO_EXTICR1_EXTI2_Pos (8U) |
||
9 | mjames | 2457 | #define AFIO_EXTICR1_EXTI2_Msk (0xFUL << AFIO_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ |
2 | mjames | 2458 | #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ |
2459 | #define AFIO_EXTICR1_EXTI3_Pos (12U) |
||
9 | mjames | 2460 | #define AFIO_EXTICR1_EXTI3_Msk (0xFUL << AFIO_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ |
2 | mjames | 2461 | #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ |
2462 | |||
2463 | /*!< EXTI0 configuration */ |
||
2464 | #define AFIO_EXTICR1_EXTI0_PA 0x00000000U /*!< PA[0] pin */ |
||
2465 | #define AFIO_EXTICR1_EXTI0_PB_Pos (0U) |
||
9 | mjames | 2466 | #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PB_Pos) /*!< 0x00000001 */ |
2 | mjames | 2467 | #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk /*!< PB[0] pin */ |
2468 | #define AFIO_EXTICR1_EXTI0_PC_Pos (1U) |
||
9 | mjames | 2469 | #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PC_Pos) /*!< 0x00000002 */ |
2 | mjames | 2470 | #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk /*!< PC[0] pin */ |
2471 | #define AFIO_EXTICR1_EXTI0_PD_Pos (0U) |
||
9 | mjames | 2472 | #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PD_Pos) /*!< 0x00000003 */ |
2 | mjames | 2473 | #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk /*!< PD[0] pin */ |
2474 | #define AFIO_EXTICR1_EXTI0_PE_Pos (2U) |
||
9 | mjames | 2475 | #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI0_PE_Pos) /*!< 0x00000004 */ |
2 | mjames | 2476 | #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk /*!< PE[0] pin */ |
2477 | #define AFIO_EXTICR1_EXTI0_PF_Pos (0U) |
||
9 | mjames | 2478 | #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI0_PF_Pos) /*!< 0x00000005 */ |
2 | mjames | 2479 | #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk /*!< PF[0] pin */ |
2480 | #define AFIO_EXTICR1_EXTI0_PG_Pos (1U) |
||
9 | mjames | 2481 | #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI0_PG_Pos) /*!< 0x00000006 */ |
2 | mjames | 2482 | #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk /*!< PG[0] pin */ |
2483 | |||
2484 | /*!< EXTI1 configuration */ |
||
2485 | #define AFIO_EXTICR1_EXTI1_PA 0x00000000U /*!< PA[1] pin */ |
||
2486 | #define AFIO_EXTICR1_EXTI1_PB_Pos (4U) |
||
9 | mjames | 2487 | #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PB_Pos) /*!< 0x00000010 */ |
2 | mjames | 2488 | #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk /*!< PB[1] pin */ |
2489 | #define AFIO_EXTICR1_EXTI1_PC_Pos (5U) |
||
9 | mjames | 2490 | #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PC_Pos) /*!< 0x00000020 */ |
2 | mjames | 2491 | #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk /*!< PC[1] pin */ |
2492 | #define AFIO_EXTICR1_EXTI1_PD_Pos (4U) |
||
9 | mjames | 2493 | #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PD_Pos) /*!< 0x00000030 */ |
2 | mjames | 2494 | #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk /*!< PD[1] pin */ |
2495 | #define AFIO_EXTICR1_EXTI1_PE_Pos (6U) |
||
9 | mjames | 2496 | #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI1_PE_Pos) /*!< 0x00000040 */ |
2 | mjames | 2497 | #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk /*!< PE[1] pin */ |
2498 | #define AFIO_EXTICR1_EXTI1_PF_Pos (4U) |
||
9 | mjames | 2499 | #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI1_PF_Pos) /*!< 0x00000050 */ |
2 | mjames | 2500 | #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk /*!< PF[1] pin */ |
2501 | #define AFIO_EXTICR1_EXTI1_PG_Pos (5U) |
||
9 | mjames | 2502 | #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI1_PG_Pos) /*!< 0x00000060 */ |
2 | mjames | 2503 | #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk /*!< PG[1] pin */ |
2504 | |||
2505 | /*!< EXTI2 configuration */ |
||
2506 | #define AFIO_EXTICR1_EXTI2_PA 0x00000000U /*!< PA[2] pin */ |
||
2507 | #define AFIO_EXTICR1_EXTI2_PB_Pos (8U) |
||
9 | mjames | 2508 | #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PB_Pos) /*!< 0x00000100 */ |
2 | mjames | 2509 | #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk /*!< PB[2] pin */ |
2510 | #define AFIO_EXTICR1_EXTI2_PC_Pos (9U) |
||
9 | mjames | 2511 | #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PC_Pos) /*!< 0x00000200 */ |
2 | mjames | 2512 | #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk /*!< PC[2] pin */ |
2513 | #define AFIO_EXTICR1_EXTI2_PD_Pos (8U) |
||
9 | mjames | 2514 | #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PD_Pos) /*!< 0x00000300 */ |
2 | mjames | 2515 | #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk /*!< PD[2] pin */ |
2516 | #define AFIO_EXTICR1_EXTI2_PE_Pos (10U) |
||
9 | mjames | 2517 | #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI2_PE_Pos) /*!< 0x00000400 */ |
2 | mjames | 2518 | #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk /*!< PE[2] pin */ |
2519 | #define AFIO_EXTICR1_EXTI2_PF_Pos (8U) |
||
9 | mjames | 2520 | #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI2_PF_Pos) /*!< 0x00000500 */ |
2 | mjames | 2521 | #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk /*!< PF[2] pin */ |
2522 | #define AFIO_EXTICR1_EXTI2_PG_Pos (9U) |
||
9 | mjames | 2523 | #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI2_PG_Pos) /*!< 0x00000600 */ |
2 | mjames | 2524 | #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk /*!< PG[2] pin */ |
2525 | |||
2526 | /*!< EXTI3 configuration */ |
||
2527 | #define AFIO_EXTICR1_EXTI3_PA 0x00000000U /*!< PA[3] pin */ |
||
2528 | #define AFIO_EXTICR1_EXTI3_PB_Pos (12U) |
||
9 | mjames | 2529 | #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PB_Pos) /*!< 0x00001000 */ |
2 | mjames | 2530 | #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk /*!< PB[3] pin */ |
2531 | #define AFIO_EXTICR1_EXTI3_PC_Pos (13U) |
||
9 | mjames | 2532 | #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PC_Pos) /*!< 0x00002000 */ |
2 | mjames | 2533 | #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk /*!< PC[3] pin */ |
2534 | #define AFIO_EXTICR1_EXTI3_PD_Pos (12U) |
||
9 | mjames | 2535 | #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PD_Pos) /*!< 0x00003000 */ |
2 | mjames | 2536 | #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk /*!< PD[3] pin */ |
2537 | #define AFIO_EXTICR1_EXTI3_PE_Pos (14U) |
||
9 | mjames | 2538 | #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1UL << AFIO_EXTICR1_EXTI3_PE_Pos) /*!< 0x00004000 */ |
2 | mjames | 2539 | #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk /*!< PE[3] pin */ |
2540 | #define AFIO_EXTICR1_EXTI3_PF_Pos (12U) |
||
9 | mjames | 2541 | #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5UL << AFIO_EXTICR1_EXTI3_PF_Pos) /*!< 0x00005000 */ |
2 | mjames | 2542 | #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk /*!< PF[3] pin */ |
2543 | #define AFIO_EXTICR1_EXTI3_PG_Pos (13U) |
||
9 | mjames | 2544 | #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3UL << AFIO_EXTICR1_EXTI3_PG_Pos) /*!< 0x00006000 */ |
2 | mjames | 2545 | #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk /*!< PG[3] pin */ |
2546 | |||
2547 | /***************** Bit definition for AFIO_EXTICR2 register *****************/ |
||
2548 | #define AFIO_EXTICR2_EXTI4_Pos (0U) |
||
9 | mjames | 2549 | #define AFIO_EXTICR2_EXTI4_Msk (0xFUL << AFIO_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ |
2 | mjames | 2550 | #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ |
2551 | #define AFIO_EXTICR2_EXTI5_Pos (4U) |
||
9 | mjames | 2552 | #define AFIO_EXTICR2_EXTI5_Msk (0xFUL << AFIO_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ |
2 | mjames | 2553 | #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ |
2554 | #define AFIO_EXTICR2_EXTI6_Pos (8U) |
||
9 | mjames | 2555 | #define AFIO_EXTICR2_EXTI6_Msk (0xFUL << AFIO_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ |
2 | mjames | 2556 | #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ |
2557 | #define AFIO_EXTICR2_EXTI7_Pos (12U) |
||
9 | mjames | 2558 | #define AFIO_EXTICR2_EXTI7_Msk (0xFUL << AFIO_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ |
2 | mjames | 2559 | #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ |
2560 | |||
2561 | /*!< EXTI4 configuration */ |
||
2562 | #define AFIO_EXTICR2_EXTI4_PA 0x00000000U /*!< PA[4] pin */ |
||
2563 | #define AFIO_EXTICR2_EXTI4_PB_Pos (0U) |
||
9 | mjames | 2564 | #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PB_Pos) /*!< 0x00000001 */ |
2 | mjames | 2565 | #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk /*!< PB[4] pin */ |
2566 | #define AFIO_EXTICR2_EXTI4_PC_Pos (1U) |
||
9 | mjames | 2567 | #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PC_Pos) /*!< 0x00000002 */ |
2 | mjames | 2568 | #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk /*!< PC[4] pin */ |
2569 | #define AFIO_EXTICR2_EXTI4_PD_Pos (0U) |
||
9 | mjames | 2570 | #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PD_Pos) /*!< 0x00000003 */ |
2 | mjames | 2571 | #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk /*!< PD[4] pin */ |
2572 | #define AFIO_EXTICR2_EXTI4_PE_Pos (2U) |
||
9 | mjames | 2573 | #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI4_PE_Pos) /*!< 0x00000004 */ |
2 | mjames | 2574 | #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk /*!< PE[4] pin */ |
2575 | #define AFIO_EXTICR2_EXTI4_PF_Pos (0U) |
||
9 | mjames | 2576 | #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI4_PF_Pos) /*!< 0x00000005 */ |
2 | mjames | 2577 | #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk /*!< PF[4] pin */ |
2578 | #define AFIO_EXTICR2_EXTI4_PG_Pos (1U) |
||
9 | mjames | 2579 | #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI4_PG_Pos) /*!< 0x00000006 */ |
2 | mjames | 2580 | #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk /*!< PG[4] pin */ |
2581 | |||
2582 | /* EXTI5 configuration */ |
||
2583 | #define AFIO_EXTICR2_EXTI5_PA 0x00000000U /*!< PA[5] pin */ |
||
2584 | #define AFIO_EXTICR2_EXTI5_PB_Pos (4U) |
||
9 | mjames | 2585 | #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PB_Pos) /*!< 0x00000010 */ |
2 | mjames | 2586 | #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk /*!< PB[5] pin */ |
2587 | #define AFIO_EXTICR2_EXTI5_PC_Pos (5U) |
||
9 | mjames | 2588 | #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PC_Pos) /*!< 0x00000020 */ |
2 | mjames | 2589 | #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk /*!< PC[5] pin */ |
2590 | #define AFIO_EXTICR2_EXTI5_PD_Pos (4U) |
||
9 | mjames | 2591 | #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PD_Pos) /*!< 0x00000030 */ |
2 | mjames | 2592 | #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk /*!< PD[5] pin */ |
2593 | #define AFIO_EXTICR2_EXTI5_PE_Pos (6U) |
||
9 | mjames | 2594 | #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI5_PE_Pos) /*!< 0x00000040 */ |
2 | mjames | 2595 | #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk /*!< PE[5] pin */ |
2596 | #define AFIO_EXTICR2_EXTI5_PF_Pos (4U) |
||
9 | mjames | 2597 | #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI5_PF_Pos) /*!< 0x00000050 */ |
2 | mjames | 2598 | #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk /*!< PF[5] pin */ |
2599 | #define AFIO_EXTICR2_EXTI5_PG_Pos (5U) |
||
9 | mjames | 2600 | #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI5_PG_Pos) /*!< 0x00000060 */ |
2 | mjames | 2601 | #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk /*!< PG[5] pin */ |
2602 | |||
2603 | /*!< EXTI6 configuration */ |
||
2604 | #define AFIO_EXTICR2_EXTI6_PA 0x00000000U /*!< PA[6] pin */ |
||
2605 | #define AFIO_EXTICR2_EXTI6_PB_Pos (8U) |
||
9 | mjames | 2606 | #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PB_Pos) /*!< 0x00000100 */ |
2 | mjames | 2607 | #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk /*!< PB[6] pin */ |
2608 | #define AFIO_EXTICR2_EXTI6_PC_Pos (9U) |
||
9 | mjames | 2609 | #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PC_Pos) /*!< 0x00000200 */ |
2 | mjames | 2610 | #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk /*!< PC[6] pin */ |
2611 | #define AFIO_EXTICR2_EXTI6_PD_Pos (8U) |
||
9 | mjames | 2612 | #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PD_Pos) /*!< 0x00000300 */ |
2 | mjames | 2613 | #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk /*!< PD[6] pin */ |
2614 | #define AFIO_EXTICR2_EXTI6_PE_Pos (10U) |
||
9 | mjames | 2615 | #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI6_PE_Pos) /*!< 0x00000400 */ |
2 | mjames | 2616 | #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk /*!< PE[6] pin */ |
2617 | #define AFIO_EXTICR2_EXTI6_PF_Pos (8U) |
||
9 | mjames | 2618 | #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI6_PF_Pos) /*!< 0x00000500 */ |
2 | mjames | 2619 | #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk /*!< PF[6] pin */ |
2620 | #define AFIO_EXTICR2_EXTI6_PG_Pos (9U) |
||
9 | mjames | 2621 | #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI6_PG_Pos) /*!< 0x00000600 */ |
2 | mjames | 2622 | #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk /*!< PG[6] pin */ |
2623 | |||
2624 | /*!< EXTI7 configuration */ |
||
2625 | #define AFIO_EXTICR2_EXTI7_PA 0x00000000U /*!< PA[7] pin */ |
||
2626 | #define AFIO_EXTICR2_EXTI7_PB_Pos (12U) |
||
9 | mjames | 2627 | #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PB_Pos) /*!< 0x00001000 */ |
2 | mjames | 2628 | #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk /*!< PB[7] pin */ |
2629 | #define AFIO_EXTICR2_EXTI7_PC_Pos (13U) |
||
9 | mjames | 2630 | #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PC_Pos) /*!< 0x00002000 */ |
2 | mjames | 2631 | #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk /*!< PC[7] pin */ |
2632 | #define AFIO_EXTICR2_EXTI7_PD_Pos (12U) |
||
9 | mjames | 2633 | #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PD_Pos) /*!< 0x00003000 */ |
2 | mjames | 2634 | #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk /*!< PD[7] pin */ |
2635 | #define AFIO_EXTICR2_EXTI7_PE_Pos (14U) |
||
9 | mjames | 2636 | #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1UL << AFIO_EXTICR2_EXTI7_PE_Pos) /*!< 0x00004000 */ |
2 | mjames | 2637 | #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk /*!< PE[7] pin */ |
2638 | #define AFIO_EXTICR2_EXTI7_PF_Pos (12U) |
||
9 | mjames | 2639 | #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5UL << AFIO_EXTICR2_EXTI7_PF_Pos) /*!< 0x00005000 */ |
2 | mjames | 2640 | #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk /*!< PF[7] pin */ |
2641 | #define AFIO_EXTICR2_EXTI7_PG_Pos (13U) |
||
9 | mjames | 2642 | #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3UL << AFIO_EXTICR2_EXTI7_PG_Pos) /*!< 0x00006000 */ |
2 | mjames | 2643 | #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk /*!< PG[7] pin */ |
2644 | |||
2645 | /***************** Bit definition for AFIO_EXTICR3 register *****************/ |
||
2646 | #define AFIO_EXTICR3_EXTI8_Pos (0U) |
||
9 | mjames | 2647 | #define AFIO_EXTICR3_EXTI8_Msk (0xFUL << AFIO_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ |
2 | mjames | 2648 | #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ |
2649 | #define AFIO_EXTICR3_EXTI9_Pos (4U) |
||
9 | mjames | 2650 | #define AFIO_EXTICR3_EXTI9_Msk (0xFUL << AFIO_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ |
2 | mjames | 2651 | #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ |
2652 | #define AFIO_EXTICR3_EXTI10_Pos (8U) |
||
9 | mjames | 2653 | #define AFIO_EXTICR3_EXTI10_Msk (0xFUL << AFIO_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ |
2 | mjames | 2654 | #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ |
2655 | #define AFIO_EXTICR3_EXTI11_Pos (12U) |
||
9 | mjames | 2656 | #define AFIO_EXTICR3_EXTI11_Msk (0xFUL << AFIO_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ |
2 | mjames | 2657 | #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ |
2658 | |||
2659 | /*!< EXTI8 configuration */ |
||
2660 | #define AFIO_EXTICR3_EXTI8_PA 0x00000000U /*!< PA[8] pin */ |
||
2661 | #define AFIO_EXTICR3_EXTI8_PB_Pos (0U) |
||
9 | mjames | 2662 | #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PB_Pos) /*!< 0x00000001 */ |
2 | mjames | 2663 | #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk /*!< PB[8] pin */ |
2664 | #define AFIO_EXTICR3_EXTI8_PC_Pos (1U) |
||
9 | mjames | 2665 | #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PC_Pos) /*!< 0x00000002 */ |
2 | mjames | 2666 | #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk /*!< PC[8] pin */ |
2667 | #define AFIO_EXTICR3_EXTI8_PD_Pos (0U) |
||
9 | mjames | 2668 | #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PD_Pos) /*!< 0x00000003 */ |
2 | mjames | 2669 | #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk /*!< PD[8] pin */ |
2670 | #define AFIO_EXTICR3_EXTI8_PE_Pos (2U) |
||
9 | mjames | 2671 | #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI8_PE_Pos) /*!< 0x00000004 */ |
2 | mjames | 2672 | #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk /*!< PE[8] pin */ |
2673 | #define AFIO_EXTICR3_EXTI8_PF_Pos (0U) |
||
9 | mjames | 2674 | #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI8_PF_Pos) /*!< 0x00000005 */ |
2 | mjames | 2675 | #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk /*!< PF[8] pin */ |
2676 | #define AFIO_EXTICR3_EXTI8_PG_Pos (1U) |
||
9 | mjames | 2677 | #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI8_PG_Pos) /*!< 0x00000006 */ |
2 | mjames | 2678 | #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk /*!< PG[8] pin */ |
2679 | |||
2680 | /*!< EXTI9 configuration */ |
||
2681 | #define AFIO_EXTICR3_EXTI9_PA 0x00000000U /*!< PA[9] pin */ |
||
2682 | #define AFIO_EXTICR3_EXTI9_PB_Pos (4U) |
||
9 | mjames | 2683 | #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PB_Pos) /*!< 0x00000010 */ |
2 | mjames | 2684 | #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk /*!< PB[9] pin */ |
2685 | #define AFIO_EXTICR3_EXTI9_PC_Pos (5U) |
||
9 | mjames | 2686 | #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PC_Pos) /*!< 0x00000020 */ |
2 | mjames | 2687 | #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk /*!< PC[9] pin */ |
2688 | #define AFIO_EXTICR3_EXTI9_PD_Pos (4U) |
||
9 | mjames | 2689 | #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PD_Pos) /*!< 0x00000030 */ |
2 | mjames | 2690 | #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk /*!< PD[9] pin */ |
2691 | #define AFIO_EXTICR3_EXTI9_PE_Pos (6U) |
||
9 | mjames | 2692 | #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI9_PE_Pos) /*!< 0x00000040 */ |
2 | mjames | 2693 | #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk /*!< PE[9] pin */ |
2694 | #define AFIO_EXTICR3_EXTI9_PF_Pos (4U) |
||
9 | mjames | 2695 | #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI9_PF_Pos) /*!< 0x00000050 */ |
2 | mjames | 2696 | #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk /*!< PF[9] pin */ |
2697 | #define AFIO_EXTICR3_EXTI9_PG_Pos (5U) |
||
9 | mjames | 2698 | #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI9_PG_Pos) /*!< 0x00000060 */ |
2 | mjames | 2699 | #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk /*!< PG[9] pin */ |
2700 | |||
2701 | /*!< EXTI10 configuration */ |
||
2702 | #define AFIO_EXTICR3_EXTI10_PA 0x00000000U /*!< PA[10] pin */ |
||
2703 | #define AFIO_EXTICR3_EXTI10_PB_Pos (8U) |
||
9 | mjames | 2704 | #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PB_Pos) /*!< 0x00000100 */ |
2 | mjames | 2705 | #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk /*!< PB[10] pin */ |
2706 | #define AFIO_EXTICR3_EXTI10_PC_Pos (9U) |
||
9 | mjames | 2707 | #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PC_Pos) /*!< 0x00000200 */ |
2 | mjames | 2708 | #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk /*!< PC[10] pin */ |
2709 | #define AFIO_EXTICR3_EXTI10_PD_Pos (8U) |
||
9 | mjames | 2710 | #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PD_Pos) /*!< 0x00000300 */ |
2 | mjames | 2711 | #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk /*!< PD[10] pin */ |
2712 | #define AFIO_EXTICR3_EXTI10_PE_Pos (10U) |
||
9 | mjames | 2713 | #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI10_PE_Pos) /*!< 0x00000400 */ |
2 | mjames | 2714 | #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk /*!< PE[10] pin */ |
2715 | #define AFIO_EXTICR3_EXTI10_PF_Pos (8U) |
||
9 | mjames | 2716 | #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI10_PF_Pos) /*!< 0x00000500 */ |
2 | mjames | 2717 | #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk /*!< PF[10] pin */ |
2718 | #define AFIO_EXTICR3_EXTI10_PG_Pos (9U) |
||
9 | mjames | 2719 | #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI10_PG_Pos) /*!< 0x00000600 */ |
2 | mjames | 2720 | #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk /*!< PG[10] pin */ |
2721 | |||
2722 | /*!< EXTI11 configuration */ |
||
2723 | #define AFIO_EXTICR3_EXTI11_PA 0x00000000U /*!< PA[11] pin */ |
||
2724 | #define AFIO_EXTICR3_EXTI11_PB_Pos (12U) |
||
9 | mjames | 2725 | #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PB_Pos) /*!< 0x00001000 */ |
2 | mjames | 2726 | #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk /*!< PB[11] pin */ |
2727 | #define AFIO_EXTICR3_EXTI11_PC_Pos (13U) |
||
9 | mjames | 2728 | #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PC_Pos) /*!< 0x00002000 */ |
2 | mjames | 2729 | #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk /*!< PC[11] pin */ |
2730 | #define AFIO_EXTICR3_EXTI11_PD_Pos (12U) |
||
9 | mjames | 2731 | #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PD_Pos) /*!< 0x00003000 */ |
2 | mjames | 2732 | #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk /*!< PD[11] pin */ |
2733 | #define AFIO_EXTICR3_EXTI11_PE_Pos (14U) |
||
9 | mjames | 2734 | #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1UL << AFIO_EXTICR3_EXTI11_PE_Pos) /*!< 0x00004000 */ |
2 | mjames | 2735 | #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk /*!< PE[11] pin */ |
2736 | #define AFIO_EXTICR3_EXTI11_PF_Pos (12U) |
||
9 | mjames | 2737 | #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5UL << AFIO_EXTICR3_EXTI11_PF_Pos) /*!< 0x00005000 */ |
2 | mjames | 2738 | #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk /*!< PF[11] pin */ |
2739 | #define AFIO_EXTICR3_EXTI11_PG_Pos (13U) |
||
9 | mjames | 2740 | #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3UL << AFIO_EXTICR3_EXTI11_PG_Pos) /*!< 0x00006000 */ |
2 | mjames | 2741 | #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk /*!< PG[11] pin */ |
2742 | |||
2743 | /***************** Bit definition for AFIO_EXTICR4 register *****************/ |
||
2744 | #define AFIO_EXTICR4_EXTI12_Pos (0U) |
||
9 | mjames | 2745 | #define AFIO_EXTICR4_EXTI12_Msk (0xFUL << AFIO_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ |
2 | mjames | 2746 | #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ |
2747 | #define AFIO_EXTICR4_EXTI13_Pos (4U) |
||
9 | mjames | 2748 | #define AFIO_EXTICR4_EXTI13_Msk (0xFUL << AFIO_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ |
2 | mjames | 2749 | #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ |
2750 | #define AFIO_EXTICR4_EXTI14_Pos (8U) |
||
9 | mjames | 2751 | #define AFIO_EXTICR4_EXTI14_Msk (0xFUL << AFIO_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ |
2 | mjames | 2752 | #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ |
2753 | #define AFIO_EXTICR4_EXTI15_Pos (12U) |
||
9 | mjames | 2754 | #define AFIO_EXTICR4_EXTI15_Msk (0xFUL << AFIO_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ |
2 | mjames | 2755 | #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ |
2756 | |||
2757 | /* EXTI12 configuration */ |
||
2758 | #define AFIO_EXTICR4_EXTI12_PA 0x00000000U /*!< PA[12] pin */ |
||
2759 | #define AFIO_EXTICR4_EXTI12_PB_Pos (0U) |
||
9 | mjames | 2760 | #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PB_Pos) /*!< 0x00000001 */ |
2 | mjames | 2761 | #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk /*!< PB[12] pin */ |
2762 | #define AFIO_EXTICR4_EXTI12_PC_Pos (1U) |
||
9 | mjames | 2763 | #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PC_Pos) /*!< 0x00000002 */ |
2 | mjames | 2764 | #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk /*!< PC[12] pin */ |
2765 | #define AFIO_EXTICR4_EXTI12_PD_Pos (0U) |
||
9 | mjames | 2766 | #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PD_Pos) /*!< 0x00000003 */ |
2 | mjames | 2767 | #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk /*!< PD[12] pin */ |
2768 | #define AFIO_EXTICR4_EXTI12_PE_Pos (2U) |
||
9 | mjames | 2769 | #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI12_PE_Pos) /*!< 0x00000004 */ |
2 | mjames | 2770 | #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk /*!< PE[12] pin */ |
2771 | #define AFIO_EXTICR4_EXTI12_PF_Pos (0U) |
||
9 | mjames | 2772 | #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI12_PF_Pos) /*!< 0x00000005 */ |
2 | mjames | 2773 | #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk /*!< PF[12] pin */ |
2774 | #define AFIO_EXTICR4_EXTI12_PG_Pos (1U) |
||
9 | mjames | 2775 | #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI12_PG_Pos) /*!< 0x00000006 */ |
2 | mjames | 2776 | #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk /*!< PG[12] pin */ |
2777 | |||
2778 | /* EXTI13 configuration */ |
||
2779 | #define AFIO_EXTICR4_EXTI13_PA 0x00000000U /*!< PA[13] pin */ |
||
2780 | #define AFIO_EXTICR4_EXTI13_PB_Pos (4U) |
||
9 | mjames | 2781 | #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PB_Pos) /*!< 0x00000010 */ |
2 | mjames | 2782 | #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk /*!< PB[13] pin */ |
2783 | #define AFIO_EXTICR4_EXTI13_PC_Pos (5U) |
||
9 | mjames | 2784 | #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PC_Pos) /*!< 0x00000020 */ |
2 | mjames | 2785 | #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk /*!< PC[13] pin */ |
2786 | #define AFIO_EXTICR4_EXTI13_PD_Pos (4U) |
||
9 | mjames | 2787 | #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PD_Pos) /*!< 0x00000030 */ |
2 | mjames | 2788 | #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk /*!< PD[13] pin */ |
2789 | #define AFIO_EXTICR4_EXTI13_PE_Pos (6U) |
||
9 | mjames | 2790 | #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI13_PE_Pos) /*!< 0x00000040 */ |
2 | mjames | 2791 | #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk /*!< PE[13] pin */ |
2792 | #define AFIO_EXTICR4_EXTI13_PF_Pos (4U) |
||
9 | mjames | 2793 | #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI13_PF_Pos) /*!< 0x00000050 */ |
2 | mjames | 2794 | #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk /*!< PF[13] pin */ |
2795 | #define AFIO_EXTICR4_EXTI13_PG_Pos (5U) |
||
9 | mjames | 2796 | #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI13_PG_Pos) /*!< 0x00000060 */ |
2 | mjames | 2797 | #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk /*!< PG[13] pin */ |
2798 | |||
2799 | /*!< EXTI14 configuration */ |
||
2800 | #define AFIO_EXTICR4_EXTI14_PA 0x00000000U /*!< PA[14] pin */ |
||
2801 | #define AFIO_EXTICR4_EXTI14_PB_Pos (8U) |
||
9 | mjames | 2802 | #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PB_Pos) /*!< 0x00000100 */ |
2 | mjames | 2803 | #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk /*!< PB[14] pin */ |
2804 | #define AFIO_EXTICR4_EXTI14_PC_Pos (9U) |
||
9 | mjames | 2805 | #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PC_Pos) /*!< 0x00000200 */ |
2 | mjames | 2806 | #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk /*!< PC[14] pin */ |
2807 | #define AFIO_EXTICR4_EXTI14_PD_Pos (8U) |
||
9 | mjames | 2808 | #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PD_Pos) /*!< 0x00000300 */ |
2 | mjames | 2809 | #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk /*!< PD[14] pin */ |
2810 | #define AFIO_EXTICR4_EXTI14_PE_Pos (10U) |
||
9 | mjames | 2811 | #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI14_PE_Pos) /*!< 0x00000400 */ |
2 | mjames | 2812 | #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk /*!< PE[14] pin */ |
2813 | #define AFIO_EXTICR4_EXTI14_PF_Pos (8U) |
||
9 | mjames | 2814 | #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI14_PF_Pos) /*!< 0x00000500 */ |
2 | mjames | 2815 | #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk /*!< PF[14] pin */ |
2816 | #define AFIO_EXTICR4_EXTI14_PG_Pos (9U) |
||
9 | mjames | 2817 | #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI14_PG_Pos) /*!< 0x00000600 */ |
2 | mjames | 2818 | #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk /*!< PG[14] pin */ |
2819 | |||
2820 | /*!< EXTI15 configuration */ |
||
2821 | #define AFIO_EXTICR4_EXTI15_PA 0x00000000U /*!< PA[15] pin */ |
||
2822 | #define AFIO_EXTICR4_EXTI15_PB_Pos (12U) |
||
9 | mjames | 2823 | #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PB_Pos) /*!< 0x00001000 */ |
2 | mjames | 2824 | #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk /*!< PB[15] pin */ |
2825 | #define AFIO_EXTICR4_EXTI15_PC_Pos (13U) |
||
9 | mjames | 2826 | #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PC_Pos) /*!< 0x00002000 */ |
2 | mjames | 2827 | #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk /*!< PC[15] pin */ |
2828 | #define AFIO_EXTICR4_EXTI15_PD_Pos (12U) |
||
9 | mjames | 2829 | #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PD_Pos) /*!< 0x00003000 */ |
2 | mjames | 2830 | #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk /*!< PD[15] pin */ |
2831 | #define AFIO_EXTICR4_EXTI15_PE_Pos (14U) |
||
9 | mjames | 2832 | #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1UL << AFIO_EXTICR4_EXTI15_PE_Pos) /*!< 0x00004000 */ |
2 | mjames | 2833 | #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk /*!< PE[15] pin */ |
2834 | #define AFIO_EXTICR4_EXTI15_PF_Pos (12U) |
||
9 | mjames | 2835 | #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5UL << AFIO_EXTICR4_EXTI15_PF_Pos) /*!< 0x00005000 */ |
2 | mjames | 2836 | #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk /*!< PF[15] pin */ |
2837 | #define AFIO_EXTICR4_EXTI15_PG_Pos (13U) |
||
9 | mjames | 2838 | #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3UL << AFIO_EXTICR4_EXTI15_PG_Pos) /*!< 0x00006000 */ |
2 | mjames | 2839 | #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk /*!< PG[15] pin */ |
2840 | |||
2841 | /****************** Bit definition for AFIO_MAPR2 register ******************/ |
||
2842 | |||
2843 | |||
2844 | #define AFIO_MAPR2_TIM9_REMAP_Pos (5U) |
||
9 | mjames | 2845 | #define AFIO_MAPR2_TIM9_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM9_REMAP_Pos) /*!< 0x00000020 */ |
2 | mjames | 2846 | #define AFIO_MAPR2_TIM9_REMAP AFIO_MAPR2_TIM9_REMAP_Msk /*!< TIM9 remapping */ |
2847 | #define AFIO_MAPR2_TIM10_REMAP_Pos (6U) |
||
9 | mjames | 2848 | #define AFIO_MAPR2_TIM10_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM10_REMAP_Pos) /*!< 0x00000040 */ |
2 | mjames | 2849 | #define AFIO_MAPR2_TIM10_REMAP AFIO_MAPR2_TIM10_REMAP_Msk /*!< TIM10 remapping */ |
2850 | #define AFIO_MAPR2_TIM11_REMAP_Pos (7U) |
||
9 | mjames | 2851 | #define AFIO_MAPR2_TIM11_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM11_REMAP_Pos) /*!< 0x00000080 */ |
2 | mjames | 2852 | #define AFIO_MAPR2_TIM11_REMAP AFIO_MAPR2_TIM11_REMAP_Msk /*!< TIM11 remapping */ |
2853 | #define AFIO_MAPR2_TIM13_REMAP_Pos (8U) |
||
9 | mjames | 2854 | #define AFIO_MAPR2_TIM13_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM13_REMAP_Pos) /*!< 0x00000100 */ |
2 | mjames | 2855 | #define AFIO_MAPR2_TIM13_REMAP AFIO_MAPR2_TIM13_REMAP_Msk /*!< TIM13 remapping */ |
2856 | #define AFIO_MAPR2_TIM14_REMAP_Pos (9U) |
||
9 | mjames | 2857 | #define AFIO_MAPR2_TIM14_REMAP_Msk (0x1UL << AFIO_MAPR2_TIM14_REMAP_Pos) /*!< 0x00000200 */ |
2 | mjames | 2858 | #define AFIO_MAPR2_TIM14_REMAP AFIO_MAPR2_TIM14_REMAP_Msk /*!< TIM14 remapping */ |
2859 | #define AFIO_MAPR2_FSMC_NADV_REMAP_Pos (10U) |
||
9 | mjames | 2860 | #define AFIO_MAPR2_FSMC_NADV_REMAP_Msk (0x1UL << AFIO_MAPR2_FSMC_NADV_REMAP_Pos) /*!< 0x00000400 */ |
2 | mjames | 2861 | #define AFIO_MAPR2_FSMC_NADV_REMAP AFIO_MAPR2_FSMC_NADV_REMAP_Msk /*!< FSMC NADV remapping */ |
2862 | |||
2863 | /******************************************************************************/ |
||
2864 | /* */ |
||
2865 | /* External Interrupt/Event Controller */ |
||
2866 | /* */ |
||
2867 | /******************************************************************************/ |
||
2868 | |||
2869 | /******************* Bit definition for EXTI_IMR register *******************/ |
||
2870 | #define EXTI_IMR_MR0_Pos (0U) |
||
9 | mjames | 2871 | #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ |
2 | mjames | 2872 | #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ |
2873 | #define EXTI_IMR_MR1_Pos (1U) |
||
9 | mjames | 2874 | #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ |
2 | mjames | 2875 | #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ |
2876 | #define EXTI_IMR_MR2_Pos (2U) |
||
9 | mjames | 2877 | #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ |
2 | mjames | 2878 | #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ |
2879 | #define EXTI_IMR_MR3_Pos (3U) |
||
9 | mjames | 2880 | #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ |
2 | mjames | 2881 | #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ |
2882 | #define EXTI_IMR_MR4_Pos (4U) |
||
9 | mjames | 2883 | #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ |
2 | mjames | 2884 | #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ |
2885 | #define EXTI_IMR_MR5_Pos (5U) |
||
9 | mjames | 2886 | #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ |
2 | mjames | 2887 | #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ |
2888 | #define EXTI_IMR_MR6_Pos (6U) |
||
9 | mjames | 2889 | #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ |
2 | mjames | 2890 | #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ |
2891 | #define EXTI_IMR_MR7_Pos (7U) |
||
9 | mjames | 2892 | #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ |
2 | mjames | 2893 | #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ |
2894 | #define EXTI_IMR_MR8_Pos (8U) |
||
9 | mjames | 2895 | #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ |
2 | mjames | 2896 | #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ |
2897 | #define EXTI_IMR_MR9_Pos (9U) |
||
9 | mjames | 2898 | #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ |
2 | mjames | 2899 | #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ |
2900 | #define EXTI_IMR_MR10_Pos (10U) |
||
9 | mjames | 2901 | #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ |
2 | mjames | 2902 | #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ |
2903 | #define EXTI_IMR_MR11_Pos (11U) |
||
9 | mjames | 2904 | #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ |
2 | mjames | 2905 | #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ |
2906 | #define EXTI_IMR_MR12_Pos (12U) |
||
9 | mjames | 2907 | #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ |
2 | mjames | 2908 | #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ |
2909 | #define EXTI_IMR_MR13_Pos (13U) |
||
9 | mjames | 2910 | #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ |
2 | mjames | 2911 | #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ |
2912 | #define EXTI_IMR_MR14_Pos (14U) |
||
9 | mjames | 2913 | #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ |
2 | mjames | 2914 | #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ |
2915 | #define EXTI_IMR_MR15_Pos (15U) |
||
9 | mjames | 2916 | #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ |
2 | mjames | 2917 | #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ |
2918 | #define EXTI_IMR_MR16_Pos (16U) |
||
9 | mjames | 2919 | #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ |
2 | mjames | 2920 | #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ |
2921 | #define EXTI_IMR_MR17_Pos (17U) |
||
9 | mjames | 2922 | #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ |
2 | mjames | 2923 | #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ |
2924 | #define EXTI_IMR_MR18_Pos (18U) |
||
9 | mjames | 2925 | #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ |
2 | mjames | 2926 | #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ |
2927 | |||
2928 | /* References Defines */ |
||
2929 | #define EXTI_IMR_IM0 EXTI_IMR_MR0 |
||
2930 | #define EXTI_IMR_IM1 EXTI_IMR_MR1 |
||
2931 | #define EXTI_IMR_IM2 EXTI_IMR_MR2 |
||
2932 | #define EXTI_IMR_IM3 EXTI_IMR_MR3 |
||
2933 | #define EXTI_IMR_IM4 EXTI_IMR_MR4 |
||
2934 | #define EXTI_IMR_IM5 EXTI_IMR_MR5 |
||
2935 | #define EXTI_IMR_IM6 EXTI_IMR_MR6 |
||
2936 | #define EXTI_IMR_IM7 EXTI_IMR_MR7 |
||
2937 | #define EXTI_IMR_IM8 EXTI_IMR_MR8 |
||
2938 | #define EXTI_IMR_IM9 EXTI_IMR_MR9 |
||
2939 | #define EXTI_IMR_IM10 EXTI_IMR_MR10 |
||
2940 | #define EXTI_IMR_IM11 EXTI_IMR_MR11 |
||
2941 | #define EXTI_IMR_IM12 EXTI_IMR_MR12 |
||
2942 | #define EXTI_IMR_IM13 EXTI_IMR_MR13 |
||
2943 | #define EXTI_IMR_IM14 EXTI_IMR_MR14 |
||
2944 | #define EXTI_IMR_IM15 EXTI_IMR_MR15 |
||
2945 | #define EXTI_IMR_IM16 EXTI_IMR_MR16 |
||
2946 | #define EXTI_IMR_IM17 EXTI_IMR_MR17 |
||
2947 | #define EXTI_IMR_IM18 EXTI_IMR_MR18 |
||
2948 | #define EXTI_IMR_IM 0x0007FFFFU /*!< Interrupt Mask All */ |
||
2949 | |||
2950 | /******************* Bit definition for EXTI_EMR register *******************/ |
||
2951 | #define EXTI_EMR_MR0_Pos (0U) |
||
9 | mjames | 2952 | #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ |
2 | mjames | 2953 | #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ |
2954 | #define EXTI_EMR_MR1_Pos (1U) |
||
9 | mjames | 2955 | #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ |
2 | mjames | 2956 | #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ |
2957 | #define EXTI_EMR_MR2_Pos (2U) |
||
9 | mjames | 2958 | #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ |
2 | mjames | 2959 | #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ |
2960 | #define EXTI_EMR_MR3_Pos (3U) |
||
9 | mjames | 2961 | #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ |
2 | mjames | 2962 | #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ |
2963 | #define EXTI_EMR_MR4_Pos (4U) |
||
9 | mjames | 2964 | #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ |
2 | mjames | 2965 | #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ |
2966 | #define EXTI_EMR_MR5_Pos (5U) |
||
9 | mjames | 2967 | #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ |
2 | mjames | 2968 | #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ |
2969 | #define EXTI_EMR_MR6_Pos (6U) |
||
9 | mjames | 2970 | #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ |
2 | mjames | 2971 | #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ |
2972 | #define EXTI_EMR_MR7_Pos (7U) |
||
9 | mjames | 2973 | #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ |
2 | mjames | 2974 | #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ |
2975 | #define EXTI_EMR_MR8_Pos (8U) |
||
9 | mjames | 2976 | #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ |
2 | mjames | 2977 | #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ |
2978 | #define EXTI_EMR_MR9_Pos (9U) |
||
9 | mjames | 2979 | #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ |
2 | mjames | 2980 | #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ |
2981 | #define EXTI_EMR_MR10_Pos (10U) |
||
9 | mjames | 2982 | #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ |
2 | mjames | 2983 | #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ |
2984 | #define EXTI_EMR_MR11_Pos (11U) |
||
9 | mjames | 2985 | #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ |
2 | mjames | 2986 | #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ |
2987 | #define EXTI_EMR_MR12_Pos (12U) |
||
9 | mjames | 2988 | #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ |
2 | mjames | 2989 | #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ |
2990 | #define EXTI_EMR_MR13_Pos (13U) |
||
9 | mjames | 2991 | #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ |
2 | mjames | 2992 | #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ |
2993 | #define EXTI_EMR_MR14_Pos (14U) |
||
9 | mjames | 2994 | #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ |
2 | mjames | 2995 | #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ |
2996 | #define EXTI_EMR_MR15_Pos (15U) |
||
9 | mjames | 2997 | #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ |
2 | mjames | 2998 | #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ |
2999 | #define EXTI_EMR_MR16_Pos (16U) |
||
9 | mjames | 3000 | #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ |
2 | mjames | 3001 | #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ |
3002 | #define EXTI_EMR_MR17_Pos (17U) |
||
9 | mjames | 3003 | #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ |
2 | mjames | 3004 | #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ |
3005 | #define EXTI_EMR_MR18_Pos (18U) |
||
9 | mjames | 3006 | #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ |
2 | mjames | 3007 | #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ |
3008 | |||
3009 | /* References Defines */ |
||
3010 | #define EXTI_EMR_EM0 EXTI_EMR_MR0 |
||
3011 | #define EXTI_EMR_EM1 EXTI_EMR_MR1 |
||
3012 | #define EXTI_EMR_EM2 EXTI_EMR_MR2 |
||
3013 | #define EXTI_EMR_EM3 EXTI_EMR_MR3 |
||
3014 | #define EXTI_EMR_EM4 EXTI_EMR_MR4 |
||
3015 | #define EXTI_EMR_EM5 EXTI_EMR_MR5 |
||
3016 | #define EXTI_EMR_EM6 EXTI_EMR_MR6 |
||
3017 | #define EXTI_EMR_EM7 EXTI_EMR_MR7 |
||
3018 | #define EXTI_EMR_EM8 EXTI_EMR_MR8 |
||
3019 | #define EXTI_EMR_EM9 EXTI_EMR_MR9 |
||
3020 | #define EXTI_EMR_EM10 EXTI_EMR_MR10 |
||
3021 | #define EXTI_EMR_EM11 EXTI_EMR_MR11 |
||
3022 | #define EXTI_EMR_EM12 EXTI_EMR_MR12 |
||
3023 | #define EXTI_EMR_EM13 EXTI_EMR_MR13 |
||
3024 | #define EXTI_EMR_EM14 EXTI_EMR_MR14 |
||
3025 | #define EXTI_EMR_EM15 EXTI_EMR_MR15 |
||
3026 | #define EXTI_EMR_EM16 EXTI_EMR_MR16 |
||
3027 | #define EXTI_EMR_EM17 EXTI_EMR_MR17 |
||
3028 | #define EXTI_EMR_EM18 EXTI_EMR_MR18 |
||
3029 | |||
3030 | /****************** Bit definition for EXTI_RTSR register *******************/ |
||
3031 | #define EXTI_RTSR_TR0_Pos (0U) |
||
9 | mjames | 3032 | #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ |
2 | mjames | 3033 | #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ |
3034 | #define EXTI_RTSR_TR1_Pos (1U) |
||
9 | mjames | 3035 | #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ |
2 | mjames | 3036 | #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ |
3037 | #define EXTI_RTSR_TR2_Pos (2U) |
||
9 | mjames | 3038 | #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ |
2 | mjames | 3039 | #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ |
3040 | #define EXTI_RTSR_TR3_Pos (3U) |
||
9 | mjames | 3041 | #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ |
2 | mjames | 3042 | #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ |
3043 | #define EXTI_RTSR_TR4_Pos (4U) |
||
9 | mjames | 3044 | #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ |
2 | mjames | 3045 | #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ |
3046 | #define EXTI_RTSR_TR5_Pos (5U) |
||
9 | mjames | 3047 | #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ |
2 | mjames | 3048 | #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ |
3049 | #define EXTI_RTSR_TR6_Pos (6U) |
||
9 | mjames | 3050 | #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ |
2 | mjames | 3051 | #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ |
3052 | #define EXTI_RTSR_TR7_Pos (7U) |
||
9 | mjames | 3053 | #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ |
2 | mjames | 3054 | #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ |
3055 | #define EXTI_RTSR_TR8_Pos (8U) |
||
9 | mjames | 3056 | #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ |
2 | mjames | 3057 | #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ |
3058 | #define EXTI_RTSR_TR9_Pos (9U) |
||
9 | mjames | 3059 | #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ |
2 | mjames | 3060 | #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ |
3061 | #define EXTI_RTSR_TR10_Pos (10U) |
||
9 | mjames | 3062 | #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ |
2 | mjames | 3063 | #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ |
3064 | #define EXTI_RTSR_TR11_Pos (11U) |
||
9 | mjames | 3065 | #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ |
2 | mjames | 3066 | #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ |
3067 | #define EXTI_RTSR_TR12_Pos (12U) |
||
9 | mjames | 3068 | #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ |
2 | mjames | 3069 | #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ |
3070 | #define EXTI_RTSR_TR13_Pos (13U) |
||
9 | mjames | 3071 | #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ |
2 | mjames | 3072 | #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ |
3073 | #define EXTI_RTSR_TR14_Pos (14U) |
||
9 | mjames | 3074 | #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ |
2 | mjames | 3075 | #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ |
3076 | #define EXTI_RTSR_TR15_Pos (15U) |
||
9 | mjames | 3077 | #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ |
2 | mjames | 3078 | #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ |
3079 | #define EXTI_RTSR_TR16_Pos (16U) |
||
9 | mjames | 3080 | #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ |
2 | mjames | 3081 | #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ |
3082 | #define EXTI_RTSR_TR17_Pos (17U) |
||
9 | mjames | 3083 | #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ |
2 | mjames | 3084 | #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ |
3085 | #define EXTI_RTSR_TR18_Pos (18U) |
||
9 | mjames | 3086 | #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */ |
2 | mjames | 3087 | #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */ |
3088 | |||
3089 | /* References Defines */ |
||
3090 | #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 |
||
3091 | #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 |
||
3092 | #define EXTI_RTSR_RT2 EXTI_RTSR_TR2 |
||
3093 | #define EXTI_RTSR_RT3 EXTI_RTSR_TR3 |
||
3094 | #define EXTI_RTSR_RT4 EXTI_RTSR_TR4 |
||
3095 | #define EXTI_RTSR_RT5 EXTI_RTSR_TR5 |
||
3096 | #define EXTI_RTSR_RT6 EXTI_RTSR_TR6 |
||
3097 | #define EXTI_RTSR_RT7 EXTI_RTSR_TR7 |
||
3098 | #define EXTI_RTSR_RT8 EXTI_RTSR_TR8 |
||
3099 | #define EXTI_RTSR_RT9 EXTI_RTSR_TR9 |
||
3100 | #define EXTI_RTSR_RT10 EXTI_RTSR_TR10 |
||
3101 | #define EXTI_RTSR_RT11 EXTI_RTSR_TR11 |
||
3102 | #define EXTI_RTSR_RT12 EXTI_RTSR_TR12 |
||
3103 | #define EXTI_RTSR_RT13 EXTI_RTSR_TR13 |
||
3104 | #define EXTI_RTSR_RT14 EXTI_RTSR_TR14 |
||
3105 | #define EXTI_RTSR_RT15 EXTI_RTSR_TR15 |
||
3106 | #define EXTI_RTSR_RT16 EXTI_RTSR_TR16 |
||
3107 | #define EXTI_RTSR_RT17 EXTI_RTSR_TR17 |
||
3108 | #define EXTI_RTSR_RT18 EXTI_RTSR_TR18 |
||
3109 | |||
3110 | /****************** Bit definition for EXTI_FTSR register *******************/ |
||
3111 | #define EXTI_FTSR_TR0_Pos (0U) |
||
9 | mjames | 3112 | #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ |
2 | mjames | 3113 | #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ |
3114 | #define EXTI_FTSR_TR1_Pos (1U) |
||
9 | mjames | 3115 | #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ |
2 | mjames | 3116 | #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ |
3117 | #define EXTI_FTSR_TR2_Pos (2U) |
||
9 | mjames | 3118 | #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ |
2 | mjames | 3119 | #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ |
3120 | #define EXTI_FTSR_TR3_Pos (3U) |
||
9 | mjames | 3121 | #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ |
2 | mjames | 3122 | #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ |
3123 | #define EXTI_FTSR_TR4_Pos (4U) |
||
9 | mjames | 3124 | #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ |
2 | mjames | 3125 | #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ |
3126 | #define EXTI_FTSR_TR5_Pos (5U) |
||
9 | mjames | 3127 | #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ |
2 | mjames | 3128 | #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ |
3129 | #define EXTI_FTSR_TR6_Pos (6U) |
||
9 | mjames | 3130 | #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ |
2 | mjames | 3131 | #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ |
3132 | #define EXTI_FTSR_TR7_Pos (7U) |
||
9 | mjames | 3133 | #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ |
2 | mjames | 3134 | #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ |
3135 | #define EXTI_FTSR_TR8_Pos (8U) |
||
9 | mjames | 3136 | #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ |
2 | mjames | 3137 | #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ |
3138 | #define EXTI_FTSR_TR9_Pos (9U) |
||
9 | mjames | 3139 | #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ |
2 | mjames | 3140 | #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ |
3141 | #define EXTI_FTSR_TR10_Pos (10U) |
||
9 | mjames | 3142 | #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ |
2 | mjames | 3143 | #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ |
3144 | #define EXTI_FTSR_TR11_Pos (11U) |
||
9 | mjames | 3145 | #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ |
2 | mjames | 3146 | #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ |
3147 | #define EXTI_FTSR_TR12_Pos (12U) |
||
9 | mjames | 3148 | #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ |
2 | mjames | 3149 | #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ |
3150 | #define EXTI_FTSR_TR13_Pos (13U) |
||
9 | mjames | 3151 | #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ |
2 | mjames | 3152 | #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ |
3153 | #define EXTI_FTSR_TR14_Pos (14U) |
||
9 | mjames | 3154 | #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ |
2 | mjames | 3155 | #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ |
3156 | #define EXTI_FTSR_TR15_Pos (15U) |
||
9 | mjames | 3157 | #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ |
2 | mjames | 3158 | #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ |
3159 | #define EXTI_FTSR_TR16_Pos (16U) |
||
9 | mjames | 3160 | #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ |
2 | mjames | 3161 | #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ |
3162 | #define EXTI_FTSR_TR17_Pos (17U) |
||
9 | mjames | 3163 | #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ |
2 | mjames | 3164 | #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ |
3165 | #define EXTI_FTSR_TR18_Pos (18U) |
||
9 | mjames | 3166 | #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */ |
2 | mjames | 3167 | #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */ |
3168 | |||
3169 | /* References Defines */ |
||
3170 | #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 |
||
3171 | #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 |
||
3172 | #define EXTI_FTSR_FT2 EXTI_FTSR_TR2 |
||
3173 | #define EXTI_FTSR_FT3 EXTI_FTSR_TR3 |
||
3174 | #define EXTI_FTSR_FT4 EXTI_FTSR_TR4 |
||
3175 | #define EXTI_FTSR_FT5 EXTI_FTSR_TR5 |
||
3176 | #define EXTI_FTSR_FT6 EXTI_FTSR_TR6 |
||
3177 | #define EXTI_FTSR_FT7 EXTI_FTSR_TR7 |
||
3178 | #define EXTI_FTSR_FT8 EXTI_FTSR_TR8 |
||
3179 | #define EXTI_FTSR_FT9 EXTI_FTSR_TR9 |
||
3180 | #define EXTI_FTSR_FT10 EXTI_FTSR_TR10 |
||
3181 | #define EXTI_FTSR_FT11 EXTI_FTSR_TR11 |
||
3182 | #define EXTI_FTSR_FT12 EXTI_FTSR_TR12 |
||
3183 | #define EXTI_FTSR_FT13 EXTI_FTSR_TR13 |
||
3184 | #define EXTI_FTSR_FT14 EXTI_FTSR_TR14 |
||
3185 | #define EXTI_FTSR_FT15 EXTI_FTSR_TR15 |
||
3186 | #define EXTI_FTSR_FT16 EXTI_FTSR_TR16 |
||
3187 | #define EXTI_FTSR_FT17 EXTI_FTSR_TR17 |
||
3188 | #define EXTI_FTSR_FT18 EXTI_FTSR_TR18 |
||
3189 | |||
3190 | /****************** Bit definition for EXTI_SWIER register ******************/ |
||
3191 | #define EXTI_SWIER_SWIER0_Pos (0U) |
||
9 | mjames | 3192 | #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ |
2 | mjames | 3193 | #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ |
3194 | #define EXTI_SWIER_SWIER1_Pos (1U) |
||
9 | mjames | 3195 | #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ |
2 | mjames | 3196 | #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ |
3197 | #define EXTI_SWIER_SWIER2_Pos (2U) |
||
9 | mjames | 3198 | #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ |
2 | mjames | 3199 | #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ |
3200 | #define EXTI_SWIER_SWIER3_Pos (3U) |
||
9 | mjames | 3201 | #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ |
2 | mjames | 3202 | #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ |
3203 | #define EXTI_SWIER_SWIER4_Pos (4U) |
||
9 | mjames | 3204 | #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ |
2 | mjames | 3205 | #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ |
3206 | #define EXTI_SWIER_SWIER5_Pos (5U) |
||
9 | mjames | 3207 | #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ |
2 | mjames | 3208 | #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ |
3209 | #define EXTI_SWIER_SWIER6_Pos (6U) |
||
9 | mjames | 3210 | #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ |
2 | mjames | 3211 | #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ |
3212 | #define EXTI_SWIER_SWIER7_Pos (7U) |
||
9 | mjames | 3213 | #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ |
2 | mjames | 3214 | #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ |
3215 | #define EXTI_SWIER_SWIER8_Pos (8U) |
||
9 | mjames | 3216 | #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ |
2 | mjames | 3217 | #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ |
3218 | #define EXTI_SWIER_SWIER9_Pos (9U) |
||
9 | mjames | 3219 | #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ |
2 | mjames | 3220 | #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ |
3221 | #define EXTI_SWIER_SWIER10_Pos (10U) |
||
9 | mjames | 3222 | #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ |
2 | mjames | 3223 | #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ |
3224 | #define EXTI_SWIER_SWIER11_Pos (11U) |
||
9 | mjames | 3225 | #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ |
2 | mjames | 3226 | #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ |
3227 | #define EXTI_SWIER_SWIER12_Pos (12U) |
||
9 | mjames | 3228 | #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ |
2 | mjames | 3229 | #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ |
3230 | #define EXTI_SWIER_SWIER13_Pos (13U) |
||
9 | mjames | 3231 | #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ |
2 | mjames | 3232 | #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ |
3233 | #define EXTI_SWIER_SWIER14_Pos (14U) |
||
9 | mjames | 3234 | #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ |
2 | mjames | 3235 | #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ |
3236 | #define EXTI_SWIER_SWIER15_Pos (15U) |
||
9 | mjames | 3237 | #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ |
2 | mjames | 3238 | #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ |
3239 | #define EXTI_SWIER_SWIER16_Pos (16U) |
||
9 | mjames | 3240 | #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ |
2 | mjames | 3241 | #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ |
3242 | #define EXTI_SWIER_SWIER17_Pos (17U) |
||
9 | mjames | 3243 | #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ |
2 | mjames | 3244 | #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ |
3245 | #define EXTI_SWIER_SWIER18_Pos (18U) |
||
9 | mjames | 3246 | #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */ |
2 | mjames | 3247 | #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */ |
3248 | |||
3249 | /* References Defines */ |
||
3250 | #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 |
||
3251 | #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 |
||
3252 | #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2 |
||
3253 | #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3 |
||
3254 | #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4 |
||
3255 | #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5 |
||
3256 | #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6 |
||
3257 | #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7 |
||
3258 | #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8 |
||
3259 | #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9 |
||
3260 | #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10 |
||
3261 | #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11 |
||
3262 | #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12 |
||
3263 | #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13 |
||
3264 | #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14 |
||
3265 | #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15 |
||
3266 | #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16 |
||
3267 | #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17 |
||
3268 | #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18 |
||
3269 | |||
3270 | /******************* Bit definition for EXTI_PR register ********************/ |
||
3271 | #define EXTI_PR_PR0_Pos (0U) |
||
9 | mjames | 3272 | #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ |
2 | mjames | 3273 | #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */ |
3274 | #define EXTI_PR_PR1_Pos (1U) |
||
9 | mjames | 3275 | #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ |
2 | mjames | 3276 | #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */ |
3277 | #define EXTI_PR_PR2_Pos (2U) |
||
9 | mjames | 3278 | #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ |
2 | mjames | 3279 | #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */ |
3280 | #define EXTI_PR_PR3_Pos (3U) |
||
9 | mjames | 3281 | #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ |
2 | mjames | 3282 | #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */ |
3283 | #define EXTI_PR_PR4_Pos (4U) |
||
9 | mjames | 3284 | #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ |
2 | mjames | 3285 | #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */ |
3286 | #define EXTI_PR_PR5_Pos (5U) |
||
9 | mjames | 3287 | #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ |
2 | mjames | 3288 | #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */ |
3289 | #define EXTI_PR_PR6_Pos (6U) |
||
9 | mjames | 3290 | #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ |
2 | mjames | 3291 | #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */ |
3292 | #define EXTI_PR_PR7_Pos (7U) |
||
9 | mjames | 3293 | #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ |
2 | mjames | 3294 | #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */ |
3295 | #define EXTI_PR_PR8_Pos (8U) |
||
9 | mjames | 3296 | #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ |
2 | mjames | 3297 | #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */ |
3298 | #define EXTI_PR_PR9_Pos (9U) |
||
9 | mjames | 3299 | #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ |
2 | mjames | 3300 | #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */ |
3301 | #define EXTI_PR_PR10_Pos (10U) |
||
9 | mjames | 3302 | #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ |
2 | mjames | 3303 | #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */ |
3304 | #define EXTI_PR_PR11_Pos (11U) |
||
9 | mjames | 3305 | #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ |
2 | mjames | 3306 | #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */ |
3307 | #define EXTI_PR_PR12_Pos (12U) |
||
9 | mjames | 3308 | #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ |
2 | mjames | 3309 | #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */ |
3310 | #define EXTI_PR_PR13_Pos (13U) |
||
9 | mjames | 3311 | #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ |
2 | mjames | 3312 | #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */ |
3313 | #define EXTI_PR_PR14_Pos (14U) |
||
9 | mjames | 3314 | #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ |
2 | mjames | 3315 | #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */ |
3316 | #define EXTI_PR_PR15_Pos (15U) |
||
9 | mjames | 3317 | #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ |
2 | mjames | 3318 | #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */ |
3319 | #define EXTI_PR_PR16_Pos (16U) |
||
9 | mjames | 3320 | #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ |
2 | mjames | 3321 | #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */ |
3322 | #define EXTI_PR_PR17_Pos (17U) |
||
9 | mjames | 3323 | #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ |
2 | mjames | 3324 | #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */ |
3325 | #define EXTI_PR_PR18_Pos (18U) |
||
9 | mjames | 3326 | #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */ |
2 | mjames | 3327 | #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */ |
3328 | |||
3329 | /* References Defines */ |
||
3330 | #define EXTI_PR_PIF0 EXTI_PR_PR0 |
||
3331 | #define EXTI_PR_PIF1 EXTI_PR_PR1 |
||
3332 | #define EXTI_PR_PIF2 EXTI_PR_PR2 |
||
3333 | #define EXTI_PR_PIF3 EXTI_PR_PR3 |
||
3334 | #define EXTI_PR_PIF4 EXTI_PR_PR4 |
||
3335 | #define EXTI_PR_PIF5 EXTI_PR_PR5 |
||
3336 | #define EXTI_PR_PIF6 EXTI_PR_PR6 |
||
3337 | #define EXTI_PR_PIF7 EXTI_PR_PR7 |
||
3338 | #define EXTI_PR_PIF8 EXTI_PR_PR8 |
||
3339 | #define EXTI_PR_PIF9 EXTI_PR_PR9 |
||
3340 | #define EXTI_PR_PIF10 EXTI_PR_PR10 |
||
3341 | #define EXTI_PR_PIF11 EXTI_PR_PR11 |
||
3342 | #define EXTI_PR_PIF12 EXTI_PR_PR12 |
||
3343 | #define EXTI_PR_PIF13 EXTI_PR_PR13 |
||
3344 | #define EXTI_PR_PIF14 EXTI_PR_PR14 |
||
3345 | #define EXTI_PR_PIF15 EXTI_PR_PR15 |
||
3346 | #define EXTI_PR_PIF16 EXTI_PR_PR16 |
||
3347 | #define EXTI_PR_PIF17 EXTI_PR_PR17 |
||
3348 | #define EXTI_PR_PIF18 EXTI_PR_PR18 |
||
3349 | |||
3350 | /******************************************************************************/ |
||
3351 | /* */ |
||
3352 | /* DMA Controller */ |
||
3353 | /* */ |
||
3354 | /******************************************************************************/ |
||
3355 | |||
3356 | /******************* Bit definition for DMA_ISR register ********************/ |
||
3357 | #define DMA_ISR_GIF1_Pos (0U) |
||
9 | mjames | 3358 | #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ |
2 | mjames | 3359 | #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ |
3360 | #define DMA_ISR_TCIF1_Pos (1U) |
||
9 | mjames | 3361 | #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ |
2 | mjames | 3362 | #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ |
3363 | #define DMA_ISR_HTIF1_Pos (2U) |
||
9 | mjames | 3364 | #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ |
2 | mjames | 3365 | #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ |
3366 | #define DMA_ISR_TEIF1_Pos (3U) |
||
9 | mjames | 3367 | #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ |
2 | mjames | 3368 | #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ |
3369 | #define DMA_ISR_GIF2_Pos (4U) |
||
9 | mjames | 3370 | #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ |
2 | mjames | 3371 | #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ |
3372 | #define DMA_ISR_TCIF2_Pos (5U) |
||
9 | mjames | 3373 | #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ |
2 | mjames | 3374 | #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ |
3375 | #define DMA_ISR_HTIF2_Pos (6U) |
||
9 | mjames | 3376 | #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ |
2 | mjames | 3377 | #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ |
3378 | #define DMA_ISR_TEIF2_Pos (7U) |
||
9 | mjames | 3379 | #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ |
2 | mjames | 3380 | #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ |
3381 | #define DMA_ISR_GIF3_Pos (8U) |
||
9 | mjames | 3382 | #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ |
2 | mjames | 3383 | #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ |
3384 | #define DMA_ISR_TCIF3_Pos (9U) |
||
9 | mjames | 3385 | #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ |
2 | mjames | 3386 | #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ |
3387 | #define DMA_ISR_HTIF3_Pos (10U) |
||
9 | mjames | 3388 | #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ |
2 | mjames | 3389 | #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ |
3390 | #define DMA_ISR_TEIF3_Pos (11U) |
||
9 | mjames | 3391 | #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ |
2 | mjames | 3392 | #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ |
3393 | #define DMA_ISR_GIF4_Pos (12U) |
||
9 | mjames | 3394 | #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ |
2 | mjames | 3395 | #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ |
3396 | #define DMA_ISR_TCIF4_Pos (13U) |
||
9 | mjames | 3397 | #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ |
2 | mjames | 3398 | #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ |
3399 | #define DMA_ISR_HTIF4_Pos (14U) |
||
9 | mjames | 3400 | #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ |
2 | mjames | 3401 | #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ |
3402 | #define DMA_ISR_TEIF4_Pos (15U) |
||
9 | mjames | 3403 | #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ |
2 | mjames | 3404 | #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ |
3405 | #define DMA_ISR_GIF5_Pos (16U) |
||
9 | mjames | 3406 | #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ |
2 | mjames | 3407 | #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ |
3408 | #define DMA_ISR_TCIF5_Pos (17U) |
||
9 | mjames | 3409 | #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ |
2 | mjames | 3410 | #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ |
3411 | #define DMA_ISR_HTIF5_Pos (18U) |
||
9 | mjames | 3412 | #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ |
2 | mjames | 3413 | #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ |
3414 | #define DMA_ISR_TEIF5_Pos (19U) |
||
9 | mjames | 3415 | #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ |
2 | mjames | 3416 | #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ |
3417 | #define DMA_ISR_GIF6_Pos (20U) |
||
9 | mjames | 3418 | #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ |
2 | mjames | 3419 | #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ |
3420 | #define DMA_ISR_TCIF6_Pos (21U) |
||
9 | mjames | 3421 | #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ |
2 | mjames | 3422 | #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ |
3423 | #define DMA_ISR_HTIF6_Pos (22U) |
||
9 | mjames | 3424 | #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ |
2 | mjames | 3425 | #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ |
3426 | #define DMA_ISR_TEIF6_Pos (23U) |
||
9 | mjames | 3427 | #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ |
2 | mjames | 3428 | #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ |
3429 | #define DMA_ISR_GIF7_Pos (24U) |
||
9 | mjames | 3430 | #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ |
2 | mjames | 3431 | #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ |
3432 | #define DMA_ISR_TCIF7_Pos (25U) |
||
9 | mjames | 3433 | #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ |
2 | mjames | 3434 | #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ |
3435 | #define DMA_ISR_HTIF7_Pos (26U) |
||
9 | mjames | 3436 | #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ |
2 | mjames | 3437 | #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ |
3438 | #define DMA_ISR_TEIF7_Pos (27U) |
||
9 | mjames | 3439 | #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ |
2 | mjames | 3440 | #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ |
3441 | |||
3442 | /******************* Bit definition for DMA_IFCR register *******************/ |
||
3443 | #define DMA_IFCR_CGIF1_Pos (0U) |
||
9 | mjames | 3444 | #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ |
2 | mjames | 3445 | #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ |
3446 | #define DMA_IFCR_CTCIF1_Pos (1U) |
||
9 | mjames | 3447 | #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ |
2 | mjames | 3448 | #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ |
3449 | #define DMA_IFCR_CHTIF1_Pos (2U) |
||
9 | mjames | 3450 | #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ |
2 | mjames | 3451 | #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ |
3452 | #define DMA_IFCR_CTEIF1_Pos (3U) |
||
9 | mjames | 3453 | #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ |
2 | mjames | 3454 | #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ |
3455 | #define DMA_IFCR_CGIF2_Pos (4U) |
||
9 | mjames | 3456 | #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ |
2 | mjames | 3457 | #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ |
3458 | #define DMA_IFCR_CTCIF2_Pos (5U) |
||
9 | mjames | 3459 | #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ |
2 | mjames | 3460 | #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ |
3461 | #define DMA_IFCR_CHTIF2_Pos (6U) |
||
9 | mjames | 3462 | #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ |
2 | mjames | 3463 | #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ |
3464 | #define DMA_IFCR_CTEIF2_Pos (7U) |
||
9 | mjames | 3465 | #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ |
2 | mjames | 3466 | #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ |
3467 | #define DMA_IFCR_CGIF3_Pos (8U) |
||
9 | mjames | 3468 | #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ |
2 | mjames | 3469 | #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ |
3470 | #define DMA_IFCR_CTCIF3_Pos (9U) |
||
9 | mjames | 3471 | #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ |
2 | mjames | 3472 | #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ |
3473 | #define DMA_IFCR_CHTIF3_Pos (10U) |
||
9 | mjames | 3474 | #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ |
2 | mjames | 3475 | #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ |
3476 | #define DMA_IFCR_CTEIF3_Pos (11U) |
||
9 | mjames | 3477 | #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ |
2 | mjames | 3478 | #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ |
3479 | #define DMA_IFCR_CGIF4_Pos (12U) |
||
9 | mjames | 3480 | #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ |
2 | mjames | 3481 | #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ |
3482 | #define DMA_IFCR_CTCIF4_Pos (13U) |
||
9 | mjames | 3483 | #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ |
2 | mjames | 3484 | #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ |
3485 | #define DMA_IFCR_CHTIF4_Pos (14U) |
||
9 | mjames | 3486 | #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ |
2 | mjames | 3487 | #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ |
3488 | #define DMA_IFCR_CTEIF4_Pos (15U) |
||
9 | mjames | 3489 | #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ |
2 | mjames | 3490 | #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ |
3491 | #define DMA_IFCR_CGIF5_Pos (16U) |
||
9 | mjames | 3492 | #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ |
2 | mjames | 3493 | #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ |
3494 | #define DMA_IFCR_CTCIF5_Pos (17U) |
||
9 | mjames | 3495 | #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ |
2 | mjames | 3496 | #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ |
3497 | #define DMA_IFCR_CHTIF5_Pos (18U) |
||
9 | mjames | 3498 | #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ |
2 | mjames | 3499 | #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ |
3500 | #define DMA_IFCR_CTEIF5_Pos (19U) |
||
9 | mjames | 3501 | #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ |
2 | mjames | 3502 | #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ |
3503 | #define DMA_IFCR_CGIF6_Pos (20U) |
||
9 | mjames | 3504 | #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ |
2 | mjames | 3505 | #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ |
3506 | #define DMA_IFCR_CTCIF6_Pos (21U) |
||
9 | mjames | 3507 | #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ |
2 | mjames | 3508 | #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ |
3509 | #define DMA_IFCR_CHTIF6_Pos (22U) |
||
9 | mjames | 3510 | #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ |
2 | mjames | 3511 | #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ |
3512 | #define DMA_IFCR_CTEIF6_Pos (23U) |
||
9 | mjames | 3513 | #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ |
2 | mjames | 3514 | #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ |
3515 | #define DMA_IFCR_CGIF7_Pos (24U) |
||
9 | mjames | 3516 | #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ |
2 | mjames | 3517 | #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ |
3518 | #define DMA_IFCR_CTCIF7_Pos (25U) |
||
9 | mjames | 3519 | #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ |
2 | mjames | 3520 | #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ |
3521 | #define DMA_IFCR_CHTIF7_Pos (26U) |
||
9 | mjames | 3522 | #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ |
2 | mjames | 3523 | #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ |
3524 | #define DMA_IFCR_CTEIF7_Pos (27U) |
||
9 | mjames | 3525 | #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ |
2 | mjames | 3526 | #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ |
3527 | |||
3528 | /******************* Bit definition for DMA_CCR register *******************/ |
||
3529 | #define DMA_CCR_EN_Pos (0U) |
||
9 | mjames | 3530 | #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ |
2 | mjames | 3531 | #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ |
3532 | #define DMA_CCR_TCIE_Pos (1U) |
||
9 | mjames | 3533 | #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ |
2 | mjames | 3534 | #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ |
3535 | #define DMA_CCR_HTIE_Pos (2U) |
||
9 | mjames | 3536 | #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ |
2 | mjames | 3537 | #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ |
3538 | #define DMA_CCR_TEIE_Pos (3U) |
||
9 | mjames | 3539 | #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ |
2 | mjames | 3540 | #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ |
3541 | #define DMA_CCR_DIR_Pos (4U) |
||
9 | mjames | 3542 | #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ |
2 | mjames | 3543 | #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ |
3544 | #define DMA_CCR_CIRC_Pos (5U) |
||
9 | mjames | 3545 | #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ |
2 | mjames | 3546 | #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ |
3547 | #define DMA_CCR_PINC_Pos (6U) |
||
9 | mjames | 3548 | #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ |
2 | mjames | 3549 | #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ |
3550 | #define DMA_CCR_MINC_Pos (7U) |
||
9 | mjames | 3551 | #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ |
2 | mjames | 3552 | #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ |
3553 | |||
3554 | #define DMA_CCR_PSIZE_Pos (8U) |
||
9 | mjames | 3555 | #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ |
2 | mjames | 3556 | #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ |
9 | mjames | 3557 | #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ |
3558 | #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 3559 | |
3560 | #define DMA_CCR_MSIZE_Pos (10U) |
||
9 | mjames | 3561 | #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ |
2 | mjames | 3562 | #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ |
9 | mjames | 3563 | #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ |
3564 | #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 3565 | |
3566 | #define DMA_CCR_PL_Pos (12U) |
||
9 | mjames | 3567 | #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ |
2 | mjames | 3568 | #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */ |
9 | mjames | 3569 | #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ |
3570 | #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ |
||
2 | mjames | 3571 | |
3572 | #define DMA_CCR_MEM2MEM_Pos (14U) |
||
9 | mjames | 3573 | #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ |
2 | mjames | 3574 | #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ |
3575 | |||
3576 | /****************** Bit definition for DMA_CNDTR register ******************/ |
||
3577 | #define DMA_CNDTR_NDT_Pos (0U) |
||
9 | mjames | 3578 | #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 3579 | #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ |
3580 | |||
3581 | /****************** Bit definition for DMA_CPAR register *******************/ |
||
3582 | #define DMA_CPAR_PA_Pos (0U) |
||
9 | mjames | 3583 | #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 3584 | #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ |
3585 | |||
3586 | /****************** Bit definition for DMA_CMAR register *******************/ |
||
3587 | #define DMA_CMAR_MA_Pos (0U) |
||
9 | mjames | 3588 | #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 3589 | #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ |
3590 | |||
3591 | /******************************************************************************/ |
||
3592 | /* */ |
||
3593 | /* Analog to Digital Converter (ADC) */ |
||
3594 | /* */ |
||
3595 | /******************************************************************************/ |
||
3596 | |||
3597 | /* |
||
3598 | * @brief Specific device feature definitions (not present on all devices in the STM32F1 family) |
||
3599 | */ |
||
3600 | |||
3601 | /******************** Bit definition for ADC_SR register ********************/ |
||
3602 | #define ADC_SR_AWD_Pos (0U) |
||
9 | mjames | 3603 | #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */ |
2 | mjames | 3604 | #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */ |
3605 | #define ADC_SR_EOS_Pos (1U) |
||
9 | mjames | 3606 | #define ADC_SR_EOS_Msk (0x1UL << ADC_SR_EOS_Pos) /*!< 0x00000002 */ |
2 | mjames | 3607 | #define ADC_SR_EOS ADC_SR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ |
3608 | #define ADC_SR_JEOS_Pos (2U) |
||
9 | mjames | 3609 | #define ADC_SR_JEOS_Msk (0x1UL << ADC_SR_JEOS_Pos) /*!< 0x00000004 */ |
2 | mjames | 3610 | #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ |
3611 | #define ADC_SR_JSTRT_Pos (3U) |
||
9 | mjames | 3612 | #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */ |
2 | mjames | 3613 | #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */ |
3614 | #define ADC_SR_STRT_Pos (4U) |
||
9 | mjames | 3615 | #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */ |
2 | mjames | 3616 | #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */ |
3617 | |||
3618 | /* Legacy defines */ |
||
3619 | #define ADC_SR_EOC (ADC_SR_EOS) |
||
3620 | #define ADC_SR_JEOC (ADC_SR_JEOS) |
||
3621 | |||
3622 | /******************* Bit definition for ADC_CR1 register ********************/ |
||
3623 | #define ADC_CR1_AWDCH_Pos (0U) |
||
9 | mjames | 3624 | #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */ |
2 | mjames | 3625 | #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ |
9 | mjames | 3626 | #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */ |
3627 | #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */ |
||
3628 | #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */ |
||
3629 | #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */ |
||
3630 | #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */ |
||
2 | mjames | 3631 | |
3632 | #define ADC_CR1_EOSIE_Pos (5U) |
||
9 | mjames | 3633 | #define ADC_CR1_EOSIE_Msk (0x1UL << ADC_CR1_EOSIE_Pos) /*!< 0x00000020 */ |
2 | mjames | 3634 | #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ |
3635 | #define ADC_CR1_AWDIE_Pos (6U) |
||
9 | mjames | 3636 | #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */ |
2 | mjames | 3637 | #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */ |
3638 | #define ADC_CR1_JEOSIE_Pos (7U) |
||
9 | mjames | 3639 | #define ADC_CR1_JEOSIE_Msk (0x1UL << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */ |
2 | mjames | 3640 | #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ |
3641 | #define ADC_CR1_SCAN_Pos (8U) |
||
9 | mjames | 3642 | #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */ |
2 | mjames | 3643 | #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */ |
3644 | #define ADC_CR1_AWDSGL_Pos (9U) |
||
9 | mjames | 3645 | #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */ |
2 | mjames | 3646 | #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ |
3647 | #define ADC_CR1_JAUTO_Pos (10U) |
||
9 | mjames | 3648 | #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */ |
2 | mjames | 3649 | #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ |
3650 | #define ADC_CR1_DISCEN_Pos (11U) |
||
9 | mjames | 3651 | #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */ |
2 | mjames | 3652 | #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ |
3653 | #define ADC_CR1_JDISCEN_Pos (12U) |
||
9 | mjames | 3654 | #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */ |
2 | mjames | 3655 | #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */ |
3656 | |||
3657 | #define ADC_CR1_DISCNUM_Pos (13U) |
||
9 | mjames | 3658 | #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */ |
2 | mjames | 3659 | #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */ |
9 | mjames | 3660 | #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */ |
3661 | #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */ |
||
3662 | #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 3663 | |
3664 | #define ADC_CR1_JAWDEN_Pos (22U) |
||
9 | mjames | 3665 | #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */ |
2 | mjames | 3666 | #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ |
3667 | #define ADC_CR1_AWDEN_Pos (23U) |
||
9 | mjames | 3668 | #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */ |
2 | mjames | 3669 | #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ |
3670 | |||
3671 | /* Legacy defines */ |
||
3672 | #define ADC_CR1_EOCIE (ADC_CR1_EOSIE) |
||
3673 | #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE) |
||
3674 | |||
3675 | /******************* Bit definition for ADC_CR2 register ********************/ |
||
3676 | #define ADC_CR2_ADON_Pos (0U) |
||
9 | mjames | 3677 | #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */ |
2 | mjames | 3678 | #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */ |
3679 | #define ADC_CR2_CONT_Pos (1U) |
||
9 | mjames | 3680 | #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */ |
2 | mjames | 3681 | #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */ |
3682 | #define ADC_CR2_CAL_Pos (2U) |
||
9 | mjames | 3683 | #define ADC_CR2_CAL_Msk (0x1UL << ADC_CR2_CAL_Pos) /*!< 0x00000004 */ |
2 | mjames | 3684 | #define ADC_CR2_CAL ADC_CR2_CAL_Msk /*!< ADC calibration start */ |
3685 | #define ADC_CR2_RSTCAL_Pos (3U) |
||
9 | mjames | 3686 | #define ADC_CR2_RSTCAL_Msk (0x1UL << ADC_CR2_RSTCAL_Pos) /*!< 0x00000008 */ |
2 | mjames | 3687 | #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk /*!< ADC calibration reset */ |
3688 | #define ADC_CR2_DMA_Pos (8U) |
||
9 | mjames | 3689 | #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */ |
2 | mjames | 3690 | #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */ |
3691 | #define ADC_CR2_ALIGN_Pos (11U) |
||
9 | mjames | 3692 | #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */ |
2 | mjames | 3693 | #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignement */ |
3694 | |||
3695 | #define ADC_CR2_JEXTSEL_Pos (12U) |
||
9 | mjames | 3696 | #define ADC_CR2_JEXTSEL_Msk (0x7UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00007000 */ |
2 | mjames | 3697 | #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */ |
9 | mjames | 3698 | #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00001000 */ |
3699 | #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00002000 */ |
||
3700 | #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00004000 */ |
||
2 | mjames | 3701 | |
3702 | #define ADC_CR2_JEXTTRIG_Pos (15U) |
||
9 | mjames | 3703 | #define ADC_CR2_JEXTTRIG_Msk (0x1UL << ADC_CR2_JEXTTRIG_Pos) /*!< 0x00008000 */ |
2 | mjames | 3704 | #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk /*!< ADC group injected external trigger enable */ |
3705 | |||
3706 | #define ADC_CR2_EXTSEL_Pos (17U) |
||
9 | mjames | 3707 | #define ADC_CR2_EXTSEL_Msk (0x7UL << ADC_CR2_EXTSEL_Pos) /*!< 0x000E0000 */ |
2 | mjames | 3708 | #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */ |
9 | mjames | 3709 | #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00020000 */ |
3710 | #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00040000 */ |
||
3711 | #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 3712 | |
3713 | #define ADC_CR2_EXTTRIG_Pos (20U) |
||
9 | mjames | 3714 | #define ADC_CR2_EXTTRIG_Msk (0x1UL << ADC_CR2_EXTTRIG_Pos) /*!< 0x00100000 */ |
2 | mjames | 3715 | #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk /*!< ADC group regular external trigger enable */ |
3716 | #define ADC_CR2_JSWSTART_Pos (21U) |
||
9 | mjames | 3717 | #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00200000 */ |
2 | mjames | 3718 | #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */ |
3719 | #define ADC_CR2_SWSTART_Pos (22U) |
||
9 | mjames | 3720 | #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x00400000 */ |
2 | mjames | 3721 | #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */ |
3722 | #define ADC_CR2_TSVREFE_Pos (23U) |
||
9 | mjames | 3723 | #define ADC_CR2_TSVREFE_Msk (0x1UL << ADC_CR2_TSVREFE_Pos) /*!< 0x00800000 */ |
2 | mjames | 3724 | #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */ |
3725 | |||
3726 | /****************** Bit definition for ADC_SMPR1 register *******************/ |
||
3727 | #define ADC_SMPR1_SMP10_Pos (0U) |
||
9 | mjames | 3728 | #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */ |
2 | mjames | 3729 | #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!< ADC channel 10 sampling time selection */ |
9 | mjames | 3730 | #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */ |
3731 | #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */ |
||
3732 | #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */ |
||
2 | mjames | 3733 | |
3734 | #define ADC_SMPR1_SMP11_Pos (3U) |
||
9 | mjames | 3735 | #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */ |
2 | mjames | 3736 | #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!< ADC channel 11 sampling time selection */ |
9 | mjames | 3737 | #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */ |
3738 | #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */ |
||
3739 | #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 3740 | |
3741 | #define ADC_SMPR1_SMP12_Pos (6U) |
||
9 | mjames | 3742 | #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */ |
2 | mjames | 3743 | #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!< ADC channel 12 sampling time selection */ |
9 | mjames | 3744 | #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */ |
3745 | #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */ |
||
3746 | #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */ |
||
2 | mjames | 3747 | |
3748 | #define ADC_SMPR1_SMP13_Pos (9U) |
||
9 | mjames | 3749 | #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */ |
2 | mjames | 3750 | #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!< ADC channel 13 sampling time selection */ |
9 | mjames | 3751 | #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */ |
3752 | #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */ |
||
3753 | #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 3754 | |
3755 | #define ADC_SMPR1_SMP14_Pos (12U) |
||
9 | mjames | 3756 | #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */ |
2 | mjames | 3757 | #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!< ADC channel 14 sampling time selection */ |
9 | mjames | 3758 | #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */ |
3759 | #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */ |
||
3760 | #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */ |
||
2 | mjames | 3761 | |
3762 | #define ADC_SMPR1_SMP15_Pos (15U) |
||
9 | mjames | 3763 | #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */ |
2 | mjames | 3764 | #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!< ADC channel 15 sampling time selection */ |
9 | mjames | 3765 | #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */ |
3766 | #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */ |
||
3767 | #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */ |
||
2 | mjames | 3768 | |
3769 | #define ADC_SMPR1_SMP16_Pos (18U) |
||
9 | mjames | 3770 | #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */ |
2 | mjames | 3771 | #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!< ADC channel 16 sampling time selection */ |
9 | mjames | 3772 | #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */ |
3773 | #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */ |
||
3774 | #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */ |
||
2 | mjames | 3775 | |
3776 | #define ADC_SMPR1_SMP17_Pos (21U) |
||
9 | mjames | 3777 | #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */ |
2 | mjames | 3778 | #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!< ADC channel 17 sampling time selection */ |
9 | mjames | 3779 | #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */ |
3780 | #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */ |
||
3781 | #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 3782 | |
3783 | /****************** Bit definition for ADC_SMPR2 register *******************/ |
||
3784 | #define ADC_SMPR2_SMP0_Pos (0U) |
||
9 | mjames | 3785 | #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */ |
2 | mjames | 3786 | #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!< ADC channel 0 sampling time selection */ |
9 | mjames | 3787 | #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */ |
3788 | #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */ |
||
3789 | #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */ |
||
2 | mjames | 3790 | |
3791 | #define ADC_SMPR2_SMP1_Pos (3U) |
||
9 | mjames | 3792 | #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */ |
2 | mjames | 3793 | #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!< ADC channel 1 sampling time selection */ |
9 | mjames | 3794 | #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */ |
3795 | #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */ |
||
3796 | #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 3797 | |
3798 | #define ADC_SMPR2_SMP2_Pos (6U) |
||
9 | mjames | 3799 | #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */ |
2 | mjames | 3800 | #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!< ADC channel 2 sampling time selection */ |
9 | mjames | 3801 | #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */ |
3802 | #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */ |
||
3803 | #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */ |
||
2 | mjames | 3804 | |
3805 | #define ADC_SMPR2_SMP3_Pos (9U) |
||
9 | mjames | 3806 | #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */ |
2 | mjames | 3807 | #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!< ADC channel 3 sampling time selection */ |
9 | mjames | 3808 | #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */ |
3809 | #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */ |
||
3810 | #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 3811 | |
3812 | #define ADC_SMPR2_SMP4_Pos (12U) |
||
9 | mjames | 3813 | #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */ |
2 | mjames | 3814 | #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!< ADC channel 4 sampling time selection */ |
9 | mjames | 3815 | #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */ |
3816 | #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */ |
||
3817 | #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */ |
||
2 | mjames | 3818 | |
3819 | #define ADC_SMPR2_SMP5_Pos (15U) |
||
9 | mjames | 3820 | #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */ |
2 | mjames | 3821 | #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!< ADC channel 5 sampling time selection */ |
9 | mjames | 3822 | #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */ |
3823 | #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */ |
||
3824 | #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */ |
||
2 | mjames | 3825 | |
3826 | #define ADC_SMPR2_SMP6_Pos (18U) |
||
9 | mjames | 3827 | #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */ |
2 | mjames | 3828 | #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!< ADC channel 6 sampling time selection */ |
9 | mjames | 3829 | #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */ |
3830 | #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */ |
||
3831 | #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */ |
||
2 | mjames | 3832 | |
3833 | #define ADC_SMPR2_SMP7_Pos (21U) |
||
9 | mjames | 3834 | #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */ |
2 | mjames | 3835 | #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!< ADC channel 7 sampling time selection */ |
9 | mjames | 3836 | #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */ |
3837 | #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */ |
||
3838 | #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 3839 | |
3840 | #define ADC_SMPR2_SMP8_Pos (24U) |
||
9 | mjames | 3841 | #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */ |
2 | mjames | 3842 | #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!< ADC channel 8 sampling time selection */ |
9 | mjames | 3843 | #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */ |
3844 | #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */ |
||
3845 | #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */ |
||
2 | mjames | 3846 | |
3847 | #define ADC_SMPR2_SMP9_Pos (27U) |
||
9 | mjames | 3848 | #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */ |
2 | mjames | 3849 | #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!< ADC channel 9 sampling time selection */ |
9 | mjames | 3850 | #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */ |
3851 | #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */ |
||
3852 | #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */ |
||
2 | mjames | 3853 | |
3854 | /****************** Bit definition for ADC_JOFR1 register *******************/ |
||
3855 | #define ADC_JOFR1_JOFFSET1_Pos (0U) |
||
9 | mjames | 3856 | #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */ |
2 | mjames | 3857 | #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */ |
3858 | |||
3859 | /****************** Bit definition for ADC_JOFR2 register *******************/ |
||
3860 | #define ADC_JOFR2_JOFFSET2_Pos (0U) |
||
9 | mjames | 3861 | #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */ |
2 | mjames | 3862 | #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */ |
3863 | |||
3864 | /****************** Bit definition for ADC_JOFR3 register *******************/ |
||
3865 | #define ADC_JOFR3_JOFFSET3_Pos (0U) |
||
9 | mjames | 3866 | #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */ |
2 | mjames | 3867 | #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */ |
3868 | |||
3869 | /****************** Bit definition for ADC_JOFR4 register *******************/ |
||
3870 | #define ADC_JOFR4_JOFFSET4_Pos (0U) |
||
9 | mjames | 3871 | #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */ |
2 | mjames | 3872 | #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */ |
3873 | |||
3874 | /******************* Bit definition for ADC_HTR register ********************/ |
||
3875 | #define ADC_HTR_HT_Pos (0U) |
||
9 | mjames | 3876 | #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */ |
2 | mjames | 3877 | #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */ |
3878 | |||
3879 | /******************* Bit definition for ADC_LTR register ********************/ |
||
3880 | #define ADC_LTR_LT_Pos (0U) |
||
9 | mjames | 3881 | #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */ |
2 | mjames | 3882 | #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */ |
3883 | |||
3884 | /******************* Bit definition for ADC_SQR1 register *******************/ |
||
3885 | #define ADC_SQR1_SQ13_Pos (0U) |
||
9 | mjames | 3886 | #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */ |
2 | mjames | 3887 | #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ |
9 | mjames | 3888 | #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */ |
3889 | #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */ |
||
3890 | #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */ |
||
3891 | #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */ |
||
3892 | #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */ |
||
2 | mjames | 3893 | |
3894 | #define ADC_SQR1_SQ14_Pos (5U) |
||
9 | mjames | 3895 | #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */ |
2 | mjames | 3896 | #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ |
9 | mjames | 3897 | #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */ |
3898 | #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */ |
||
3899 | #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */ |
||
3900 | #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */ |
||
3901 | #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 3902 | |
3903 | #define ADC_SQR1_SQ15_Pos (10U) |
||
9 | mjames | 3904 | #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */ |
2 | mjames | 3905 | #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ |
9 | mjames | 3906 | #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */ |
3907 | #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */ |
||
3908 | #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */ |
||
3909 | #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */ |
||
3910 | #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */ |
||
2 | mjames | 3911 | |
3912 | #define ADC_SQR1_SQ16_Pos (15U) |
||
9 | mjames | 3913 | #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */ |
2 | mjames | 3914 | #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ |
9 | mjames | 3915 | #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */ |
3916 | #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */ |
||
3917 | #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */ |
||
3918 | #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */ |
||
3919 | #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 3920 | |
3921 | #define ADC_SQR1_L_Pos (20U) |
||
9 | mjames | 3922 | #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x00F00000 */ |
2 | mjames | 3923 | #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ |
9 | mjames | 3924 | #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */ |
3925 | #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */ |
||
3926 | #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */ |
||
3927 | #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 3928 | |
3929 | /******************* Bit definition for ADC_SQR2 register *******************/ |
||
3930 | #define ADC_SQR2_SQ7_Pos (0U) |
||
9 | mjames | 3931 | #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */ |
2 | mjames | 3932 | #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ |
9 | mjames | 3933 | #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */ |
3934 | #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */ |
||
3935 | #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */ |
||
3936 | #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */ |
||
3937 | #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */ |
||
2 | mjames | 3938 | |
3939 | #define ADC_SQR2_SQ8_Pos (5U) |
||
9 | mjames | 3940 | #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */ |
2 | mjames | 3941 | #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ |
9 | mjames | 3942 | #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */ |
3943 | #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */ |
||
3944 | #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */ |
||
3945 | #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */ |
||
3946 | #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 3947 | |
3948 | #define ADC_SQR2_SQ9_Pos (10U) |
||
9 | mjames | 3949 | #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */ |
2 | mjames | 3950 | #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ |
9 | mjames | 3951 | #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */ |
3952 | #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */ |
||
3953 | #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */ |
||
3954 | #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */ |
||
3955 | #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */ |
||
2 | mjames | 3956 | |
3957 | #define ADC_SQR2_SQ10_Pos (15U) |
||
9 | mjames | 3958 | #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */ |
2 | mjames | 3959 | #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ |
9 | mjames | 3960 | #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */ |
3961 | #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */ |
||
3962 | #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */ |
||
3963 | #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */ |
||
3964 | #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 3965 | |
3966 | #define ADC_SQR2_SQ11_Pos (20U) |
||
9 | mjames | 3967 | #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */ |
2 | mjames | 3968 | #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!< ADC group regular sequencer rank 1 */ |
9 | mjames | 3969 | #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */ |
3970 | #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */ |
||
3971 | #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */ |
||
3972 | #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */ |
||
3973 | #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */ |
||
2 | mjames | 3974 | |
3975 | #define ADC_SQR2_SQ12_Pos (25U) |
||
9 | mjames | 3976 | #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */ |
2 | mjames | 3977 | #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ |
9 | mjames | 3978 | #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */ |
3979 | #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */ |
||
3980 | #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */ |
||
3981 | #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */ |
||
3982 | #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */ |
||
2 | mjames | 3983 | |
3984 | /******************* Bit definition for ADC_SQR3 register *******************/ |
||
3985 | #define ADC_SQR3_SQ1_Pos (0U) |
||
9 | mjames | 3986 | #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */ |
2 | mjames | 3987 | #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ |
9 | mjames | 3988 | #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */ |
3989 | #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */ |
||
3990 | #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */ |
||
3991 | #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */ |
||
3992 | #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */ |
||
2 | mjames | 3993 | |
3994 | #define ADC_SQR3_SQ2_Pos (5U) |
||
9 | mjames | 3995 | #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */ |
2 | mjames | 3996 | #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ |
9 | mjames | 3997 | #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */ |
3998 | #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */ |
||
3999 | #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */ |
||
4000 | #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */ |
||
4001 | #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 4002 | |
4003 | #define ADC_SQR3_SQ3_Pos (10U) |
||
9 | mjames | 4004 | #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */ |
2 | mjames | 4005 | #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ |
9 | mjames | 4006 | #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */ |
4007 | #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */ |
||
4008 | #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */ |
||
4009 | #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */ |
||
4010 | #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */ |
||
2 | mjames | 4011 | |
4012 | #define ADC_SQR3_SQ4_Pos (15U) |
||
9 | mjames | 4013 | #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */ |
2 | mjames | 4014 | #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ |
9 | mjames | 4015 | #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */ |
4016 | #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */ |
||
4017 | #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */ |
||
4018 | #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */ |
||
4019 | #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 4020 | |
4021 | #define ADC_SQR3_SQ5_Pos (20U) |
||
9 | mjames | 4022 | #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */ |
2 | mjames | 4023 | #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ |
9 | mjames | 4024 | #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */ |
4025 | #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */ |
||
4026 | #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */ |
||
4027 | #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */ |
||
4028 | #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */ |
||
2 | mjames | 4029 | |
4030 | #define ADC_SQR3_SQ6_Pos (25U) |
||
9 | mjames | 4031 | #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */ |
2 | mjames | 4032 | #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ |
9 | mjames | 4033 | #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */ |
4034 | #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */ |
||
4035 | #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */ |
||
4036 | #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */ |
||
4037 | #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */ |
||
2 | mjames | 4038 | |
4039 | /******************* Bit definition for ADC_JSQR register *******************/ |
||
4040 | #define ADC_JSQR_JSQ1_Pos (0U) |
||
9 | mjames | 4041 | #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */ |
2 | mjames | 4042 | #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ |
9 | mjames | 4043 | #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */ |
4044 | #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */ |
||
4045 | #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */ |
||
4046 | #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */ |
||
4047 | #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */ |
||
2 | mjames | 4048 | |
4049 | #define ADC_JSQR_JSQ2_Pos (5U) |
||
9 | mjames | 4050 | #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */ |
2 | mjames | 4051 | #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ |
9 | mjames | 4052 | #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */ |
4053 | #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */ |
||
4054 | #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */ |
||
4055 | #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */ |
||
4056 | #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 4057 | |
4058 | #define ADC_JSQR_JSQ3_Pos (10U) |
||
9 | mjames | 4059 | #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */ |
2 | mjames | 4060 | #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ |
9 | mjames | 4061 | #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */ |
4062 | #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */ |
||
4063 | #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */ |
||
4064 | #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */ |
||
4065 | #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */ |
||
2 | mjames | 4066 | |
4067 | #define ADC_JSQR_JSQ4_Pos (15U) |
||
9 | mjames | 4068 | #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */ |
2 | mjames | 4069 | #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ |
9 | mjames | 4070 | #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */ |
4071 | #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */ |
||
4072 | #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */ |
||
4073 | #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */ |
||
4074 | #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 4075 | |
4076 | #define ADC_JSQR_JL_Pos (20U) |
||
9 | mjames | 4077 | #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */ |
2 | mjames | 4078 | #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ |
9 | mjames | 4079 | #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */ |
4080 | #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */ |
||
2 | mjames | 4081 | |
4082 | /******************* Bit definition for ADC_JDR1 register *******************/ |
||
4083 | #define ADC_JDR1_JDATA_Pos (0U) |
||
9 | mjames | 4084 | #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4085 | #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ |
4086 | |||
4087 | /******************* Bit definition for ADC_JDR2 register *******************/ |
||
4088 | #define ADC_JDR2_JDATA_Pos (0U) |
||
9 | mjames | 4089 | #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4090 | #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ |
4091 | |||
4092 | /******************* Bit definition for ADC_JDR3 register *******************/ |
||
4093 | #define ADC_JDR3_JDATA_Pos (0U) |
||
9 | mjames | 4094 | #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4095 | #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ |
4096 | |||
4097 | /******************* Bit definition for ADC_JDR4 register *******************/ |
||
4098 | #define ADC_JDR4_JDATA_Pos (0U) |
||
9 | mjames | 4099 | #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4100 | #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ |
4101 | |||
4102 | /******************** Bit definition for ADC_DR register ********************/ |
||
4103 | #define ADC_DR_DATA_Pos (0U) |
||
9 | mjames | 4104 | #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4105 | #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ |
4106 | /******************************************************************************/ |
||
4107 | /* */ |
||
4108 | /* Digital to Analog Converter */ |
||
4109 | /* */ |
||
4110 | /******************************************************************************/ |
||
4111 | |||
4112 | /******************** Bit definition for DAC_CR register ********************/ |
||
4113 | #define DAC_CR_EN1_Pos (0U) |
||
9 | mjames | 4114 | #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ |
2 | mjames | 4115 | #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */ |
4116 | #define DAC_CR_BOFF1_Pos (1U) |
||
9 | mjames | 4117 | #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ |
2 | mjames | 4118 | #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */ |
4119 | #define DAC_CR_TEN1_Pos (2U) |
||
9 | mjames | 4120 | #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ |
2 | mjames | 4121 | #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */ |
4122 | |||
4123 | #define DAC_CR_TSEL1_Pos (3U) |
||
9 | mjames | 4124 | #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ |
2 | mjames | 4125 | #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */ |
9 | mjames | 4126 | #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ |
4127 | #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ |
||
4128 | #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 4129 | |
4130 | #define DAC_CR_WAVE1_Pos (6U) |
||
9 | mjames | 4131 | #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ |
2 | mjames | 4132 | #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
9 | mjames | 4133 | #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ |
4134 | #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 4135 | |
4136 | #define DAC_CR_MAMP1_Pos (8U) |
||
9 | mjames | 4137 | #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ |
2 | mjames | 4138 | #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
9 | mjames | 4139 | #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ |
4140 | #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ |
||
4141 | #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ |
||
4142 | #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 4143 | |
4144 | #define DAC_CR_DMAEN1_Pos (12U) |
||
9 | mjames | 4145 | #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ |
2 | mjames | 4146 | #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */ |
4147 | #define DAC_CR_EN2_Pos (16U) |
||
9 | mjames | 4148 | #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ |
2 | mjames | 4149 | #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */ |
4150 | #define DAC_CR_BOFF2_Pos (17U) |
||
9 | mjames | 4151 | #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ |
2 | mjames | 4152 | #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */ |
4153 | #define DAC_CR_TEN2_Pos (18U) |
||
9 | mjames | 4154 | #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ |
2 | mjames | 4155 | #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */ |
4156 | |||
4157 | #define DAC_CR_TSEL2_Pos (19U) |
||
9 | mjames | 4158 | #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ |
2 | mjames | 4159 | #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */ |
9 | mjames | 4160 | #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ |
4161 | #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ |
||
4162 | #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ |
||
2 | mjames | 4163 | |
4164 | #define DAC_CR_WAVE2_Pos (22U) |
||
9 | mjames | 4165 | #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ |
2 | mjames | 4166 | #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
9 | mjames | 4167 | #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ |
4168 | #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 4169 | |
4170 | #define DAC_CR_MAMP2_Pos (24U) |
||
9 | mjames | 4171 | #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ |
2 | mjames | 4172 | #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
9 | mjames | 4173 | #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ |
4174 | #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ |
||
4175 | #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ |
||
4176 | #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ |
||
2 | mjames | 4177 | |
4178 | #define DAC_CR_DMAEN2_Pos (28U) |
||
9 | mjames | 4179 | #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ |
2 | mjames | 4180 | #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */ |
4181 | |||
4182 | |||
4183 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
||
4184 | #define DAC_SWTRIGR_SWTRIG1_Pos (0U) |
||
9 | mjames | 4185 | #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ |
2 | mjames | 4186 | #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */ |
4187 | #define DAC_SWTRIGR_SWTRIG2_Pos (1U) |
||
9 | mjames | 4188 | #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ |
2 | mjames | 4189 | #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */ |
4190 | |||
4191 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
||
4192 | #define DAC_DHR12R1_DACC1DHR_Pos (0U) |
||
9 | mjames | 4193 | #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ |
2 | mjames | 4194 | #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
4195 | |||
4196 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
||
4197 | #define DAC_DHR12L1_DACC1DHR_Pos (4U) |
||
9 | mjames | 4198 | #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
2 | mjames | 4199 | #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
4200 | |||
4201 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
||
4202 | #define DAC_DHR8R1_DACC1DHR_Pos (0U) |
||
9 | mjames | 4203 | #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ |
2 | mjames | 4204 | #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
4205 | |||
4206 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
||
4207 | #define DAC_DHR12R2_DACC2DHR_Pos (0U) |
||
9 | mjames | 4208 | #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ |
2 | mjames | 4209 | #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
4210 | |||
4211 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
||
4212 | #define DAC_DHR12L2_DACC2DHR_Pos (4U) |
||
9 | mjames | 4213 | #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ |
2 | mjames | 4214 | #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
4215 | |||
4216 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
||
4217 | #define DAC_DHR8R2_DACC2DHR_Pos (0U) |
||
9 | mjames | 4218 | #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ |
2 | mjames | 4219 | #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
4220 | |||
4221 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
||
4222 | #define DAC_DHR12RD_DACC1DHR_Pos (0U) |
||
9 | mjames | 4223 | #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ |
2 | mjames | 4224 | #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
4225 | #define DAC_DHR12RD_DACC2DHR_Pos (16U) |
||
9 | mjames | 4226 | #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ |
2 | mjames | 4227 | #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
4228 | |||
4229 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
||
4230 | #define DAC_DHR12LD_DACC1DHR_Pos (4U) |
||
9 | mjames | 4231 | #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
2 | mjames | 4232 | #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
4233 | #define DAC_DHR12LD_DACC2DHR_Pos (20U) |
||
9 | mjames | 4234 | #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ |
2 | mjames | 4235 | #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
4236 | |||
4237 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
||
4238 | #define DAC_DHR8RD_DACC1DHR_Pos (0U) |
||
9 | mjames | 4239 | #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ |
2 | mjames | 4240 | #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
4241 | #define DAC_DHR8RD_DACC2DHR_Pos (8U) |
||
9 | mjames | 4242 | #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 4243 | #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
4244 | |||
4245 | /******************* Bit definition for DAC_DOR1 register *******************/ |
||
4246 | #define DAC_DOR1_DACC1DOR_Pos (0U) |
||
9 | mjames | 4247 | #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ |
2 | mjames | 4248 | #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */ |
4249 | |||
4250 | /******************* Bit definition for DAC_DOR2 register *******************/ |
||
4251 | #define DAC_DOR2_DACC2DOR_Pos (0U) |
||
9 | mjames | 4252 | #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ |
2 | mjames | 4253 | #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */ |
4254 | |||
4255 | |||
4256 | |||
4257 | /*****************************************************************************/ |
||
4258 | /* */ |
||
4259 | /* Timers (TIM) */ |
||
4260 | /* */ |
||
4261 | /*****************************************************************************/ |
||
4262 | /******************* Bit definition for TIM_CR1 register *******************/ |
||
4263 | #define TIM_CR1_CEN_Pos (0U) |
||
9 | mjames | 4264 | #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ |
2 | mjames | 4265 | #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ |
4266 | #define TIM_CR1_UDIS_Pos (1U) |
||
9 | mjames | 4267 | #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ |
2 | mjames | 4268 | #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ |
4269 | #define TIM_CR1_URS_Pos (2U) |
||
9 | mjames | 4270 | #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ |
2 | mjames | 4271 | #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ |
4272 | #define TIM_CR1_OPM_Pos (3U) |
||
9 | mjames | 4273 | #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ |
2 | mjames | 4274 | #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ |
4275 | #define TIM_CR1_DIR_Pos (4U) |
||
9 | mjames | 4276 | #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ |
2 | mjames | 4277 | #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ |
4278 | |||
4279 | #define TIM_CR1_CMS_Pos (5U) |
||
9 | mjames | 4280 | #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ |
2 | mjames | 4281 | #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
9 | mjames | 4282 | #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ |
4283 | #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ |
||
2 | mjames | 4284 | |
4285 | #define TIM_CR1_ARPE_Pos (7U) |
||
9 | mjames | 4286 | #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ |
2 | mjames | 4287 | #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ |
4288 | |||
4289 | #define TIM_CR1_CKD_Pos (8U) |
||
9 | mjames | 4290 | #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ |
2 | mjames | 4291 | #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ |
9 | mjames | 4292 | #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ |
4293 | #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 4294 | |
4295 | /******************* Bit definition for TIM_CR2 register *******************/ |
||
4296 | #define TIM_CR2_CCPC_Pos (0U) |
||
9 | mjames | 4297 | #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ |
2 | mjames | 4298 | #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ |
4299 | #define TIM_CR2_CCUS_Pos (2U) |
||
9 | mjames | 4300 | #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ |
2 | mjames | 4301 | #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ |
4302 | #define TIM_CR2_CCDS_Pos (3U) |
||
9 | mjames | 4303 | #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ |
2 | mjames | 4304 | #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ |
4305 | |||
4306 | #define TIM_CR2_MMS_Pos (4U) |
||
9 | mjames | 4307 | #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ |
2 | mjames | 4308 | #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ |
9 | mjames | 4309 | #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ |
4310 | #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ |
||
4311 | #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ |
||
2 | mjames | 4312 | |
4313 | #define TIM_CR2_TI1S_Pos (7U) |
||
9 | mjames | 4314 | #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ |
2 | mjames | 4315 | #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ |
4316 | #define TIM_CR2_OIS1_Pos (8U) |
||
9 | mjames | 4317 | #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ |
2 | mjames | 4318 | #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ |
4319 | #define TIM_CR2_OIS1N_Pos (9U) |
||
9 | mjames | 4320 | #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ |
2 | mjames | 4321 | #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ |
4322 | #define TIM_CR2_OIS2_Pos (10U) |
||
9 | mjames | 4323 | #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ |
2 | mjames | 4324 | #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ |
4325 | #define TIM_CR2_OIS2N_Pos (11U) |
||
9 | mjames | 4326 | #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ |
2 | mjames | 4327 | #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ |
4328 | #define TIM_CR2_OIS3_Pos (12U) |
||
9 | mjames | 4329 | #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ |
2 | mjames | 4330 | #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ |
4331 | #define TIM_CR2_OIS3N_Pos (13U) |
||
9 | mjames | 4332 | #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ |
2 | mjames | 4333 | #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ |
4334 | #define TIM_CR2_OIS4_Pos (14U) |
||
9 | mjames | 4335 | #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ |
2 | mjames | 4336 | #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ |
4337 | |||
4338 | /******************* Bit definition for TIM_SMCR register ******************/ |
||
4339 | #define TIM_SMCR_SMS_Pos (0U) |
||
9 | mjames | 4340 | #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ |
2 | mjames | 4341 | #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ |
9 | mjames | 4342 | #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ |
4343 | #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ |
||
4344 | #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ |
||
2 | mjames | 4345 | |
4346 | #define TIM_SMCR_TS_Pos (4U) |
||
9 | mjames | 4347 | #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ |
2 | mjames | 4348 | #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ |
9 | mjames | 4349 | #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ |
4350 | #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ |
||
4351 | #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ |
||
2 | mjames | 4352 | |
4353 | #define TIM_SMCR_MSM_Pos (7U) |
||
9 | mjames | 4354 | #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ |
2 | mjames | 4355 | #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ |
4356 | |||
4357 | #define TIM_SMCR_ETF_Pos (8U) |
||
9 | mjames | 4358 | #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ |
2 | mjames | 4359 | #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ |
9 | mjames | 4360 | #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ |
4361 | #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ |
||
4362 | #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ |
||
4363 | #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 4364 | |
4365 | #define TIM_SMCR_ETPS_Pos (12U) |
||
9 | mjames | 4366 | #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ |
2 | mjames | 4367 | #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ |
9 | mjames | 4368 | #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ |
4369 | #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ |
||
2 | mjames | 4370 | |
4371 | #define TIM_SMCR_ECE_Pos (14U) |
||
9 | mjames | 4372 | #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ |
2 | mjames | 4373 | #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ |
4374 | #define TIM_SMCR_ETP_Pos (15U) |
||
9 | mjames | 4375 | #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ |
2 | mjames | 4376 | #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ |
4377 | |||
4378 | /******************* Bit definition for TIM_DIER register ******************/ |
||
4379 | #define TIM_DIER_UIE_Pos (0U) |
||
9 | mjames | 4380 | #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ |
2 | mjames | 4381 | #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ |
4382 | #define TIM_DIER_CC1IE_Pos (1U) |
||
9 | mjames | 4383 | #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ |
2 | mjames | 4384 | #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ |
4385 | #define TIM_DIER_CC2IE_Pos (2U) |
||
9 | mjames | 4386 | #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ |
2 | mjames | 4387 | #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ |
4388 | #define TIM_DIER_CC3IE_Pos (3U) |
||
9 | mjames | 4389 | #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ |
2 | mjames | 4390 | #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ |
4391 | #define TIM_DIER_CC4IE_Pos (4U) |
||
9 | mjames | 4392 | #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ |
2 | mjames | 4393 | #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ |
4394 | #define TIM_DIER_COMIE_Pos (5U) |
||
9 | mjames | 4395 | #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ |
2 | mjames | 4396 | #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ |
4397 | #define TIM_DIER_TIE_Pos (6U) |
||
9 | mjames | 4398 | #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ |
2 | mjames | 4399 | #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ |
4400 | #define TIM_DIER_BIE_Pos (7U) |
||
9 | mjames | 4401 | #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ |
2 | mjames | 4402 | #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ |
4403 | #define TIM_DIER_UDE_Pos (8U) |
||
9 | mjames | 4404 | #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ |
2 | mjames | 4405 | #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ |
4406 | #define TIM_DIER_CC1DE_Pos (9U) |
||
9 | mjames | 4407 | #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ |
2 | mjames | 4408 | #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ |
4409 | #define TIM_DIER_CC2DE_Pos (10U) |
||
9 | mjames | 4410 | #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ |
2 | mjames | 4411 | #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ |
4412 | #define TIM_DIER_CC3DE_Pos (11U) |
||
9 | mjames | 4413 | #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ |
2 | mjames | 4414 | #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ |
4415 | #define TIM_DIER_CC4DE_Pos (12U) |
||
9 | mjames | 4416 | #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ |
2 | mjames | 4417 | #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ |
4418 | #define TIM_DIER_COMDE_Pos (13U) |
||
9 | mjames | 4419 | #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ |
2 | mjames | 4420 | #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ |
4421 | #define TIM_DIER_TDE_Pos (14U) |
||
9 | mjames | 4422 | #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ |
2 | mjames | 4423 | #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ |
4424 | |||
4425 | /******************** Bit definition for TIM_SR register *******************/ |
||
4426 | #define TIM_SR_UIF_Pos (0U) |
||
9 | mjames | 4427 | #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ |
2 | mjames | 4428 | #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ |
4429 | #define TIM_SR_CC1IF_Pos (1U) |
||
9 | mjames | 4430 | #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ |
2 | mjames | 4431 | #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ |
4432 | #define TIM_SR_CC2IF_Pos (2U) |
||
9 | mjames | 4433 | #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ |
2 | mjames | 4434 | #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ |
4435 | #define TIM_SR_CC3IF_Pos (3U) |
||
9 | mjames | 4436 | #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ |
2 | mjames | 4437 | #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ |
4438 | #define TIM_SR_CC4IF_Pos (4U) |
||
9 | mjames | 4439 | #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ |
2 | mjames | 4440 | #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ |
4441 | #define TIM_SR_COMIF_Pos (5U) |
||
9 | mjames | 4442 | #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ |
2 | mjames | 4443 | #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ |
4444 | #define TIM_SR_TIF_Pos (6U) |
||
9 | mjames | 4445 | #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ |
2 | mjames | 4446 | #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ |
4447 | #define TIM_SR_BIF_Pos (7U) |
||
9 | mjames | 4448 | #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ |
2 | mjames | 4449 | #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ |
4450 | #define TIM_SR_CC1OF_Pos (9U) |
||
9 | mjames | 4451 | #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ |
2 | mjames | 4452 | #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ |
4453 | #define TIM_SR_CC2OF_Pos (10U) |
||
9 | mjames | 4454 | #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ |
2 | mjames | 4455 | #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ |
4456 | #define TIM_SR_CC3OF_Pos (11U) |
||
9 | mjames | 4457 | #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ |
2 | mjames | 4458 | #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ |
4459 | #define TIM_SR_CC4OF_Pos (12U) |
||
9 | mjames | 4460 | #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ |
2 | mjames | 4461 | #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ |
4462 | |||
4463 | /******************* Bit definition for TIM_EGR register *******************/ |
||
4464 | #define TIM_EGR_UG_Pos (0U) |
||
9 | mjames | 4465 | #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ |
2 | mjames | 4466 | #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ |
4467 | #define TIM_EGR_CC1G_Pos (1U) |
||
9 | mjames | 4468 | #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ |
2 | mjames | 4469 | #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ |
4470 | #define TIM_EGR_CC2G_Pos (2U) |
||
9 | mjames | 4471 | #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ |
2 | mjames | 4472 | #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ |
4473 | #define TIM_EGR_CC3G_Pos (3U) |
||
9 | mjames | 4474 | #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ |
2 | mjames | 4475 | #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ |
4476 | #define TIM_EGR_CC4G_Pos (4U) |
||
9 | mjames | 4477 | #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ |
2 | mjames | 4478 | #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ |
4479 | #define TIM_EGR_COMG_Pos (5U) |
||
9 | mjames | 4480 | #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ |
2 | mjames | 4481 | #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ |
4482 | #define TIM_EGR_TG_Pos (6U) |
||
9 | mjames | 4483 | #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ |
2 | mjames | 4484 | #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ |
4485 | #define TIM_EGR_BG_Pos (7U) |
||
9 | mjames | 4486 | #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ |
2 | mjames | 4487 | #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ |
4488 | |||
4489 | /****************** Bit definition for TIM_CCMR1 register ******************/ |
||
4490 | #define TIM_CCMR1_CC1S_Pos (0U) |
||
9 | mjames | 4491 | #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ |
2 | mjames | 4492 | #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
9 | mjames | 4493 | #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ |
4494 | #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ |
||
2 | mjames | 4495 | |
4496 | #define TIM_CCMR1_OC1FE_Pos (2U) |
||
9 | mjames | 4497 | #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ |
2 | mjames | 4498 | #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ |
4499 | #define TIM_CCMR1_OC1PE_Pos (3U) |
||
9 | mjames | 4500 | #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ |
2 | mjames | 4501 | #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ |
4502 | |||
4503 | #define TIM_CCMR1_OC1M_Pos (4U) |
||
9 | mjames | 4504 | #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ |
2 | mjames | 4505 | #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
9 | mjames | 4506 | #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ |
4507 | #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ |
||
4508 | #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ |
||
2 | mjames | 4509 | |
4510 | #define TIM_CCMR1_OC1CE_Pos (7U) |
||
9 | mjames | 4511 | #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ |
2 | mjames | 4512 | #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ |
4513 | |||
4514 | #define TIM_CCMR1_CC2S_Pos (8U) |
||
9 | mjames | 4515 | #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ |
2 | mjames | 4516 | #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
9 | mjames | 4517 | #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ |
4518 | #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 4519 | |
4520 | #define TIM_CCMR1_OC2FE_Pos (10U) |
||
9 | mjames | 4521 | #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ |
2 | mjames | 4522 | #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ |
4523 | #define TIM_CCMR1_OC2PE_Pos (11U) |
||
9 | mjames | 4524 | #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ |
2 | mjames | 4525 | #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ |
4526 | |||
4527 | #define TIM_CCMR1_OC2M_Pos (12U) |
||
9 | mjames | 4528 | #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ |
2 | mjames | 4529 | #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
9 | mjames | 4530 | #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ |
4531 | #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ |
||
4532 | #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ |
||
2 | mjames | 4533 | |
4534 | #define TIM_CCMR1_OC2CE_Pos (15U) |
||
9 | mjames | 4535 | #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ |
2 | mjames | 4536 | #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ |
4537 | |||
4538 | /*---------------------------------------------------------------------------*/ |
||
4539 | |||
4540 | #define TIM_CCMR1_IC1PSC_Pos (2U) |
||
9 | mjames | 4541 | #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ |
2 | mjames | 4542 | #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
9 | mjames | 4543 | #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ |
4544 | #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ |
||
2 | mjames | 4545 | |
4546 | #define TIM_CCMR1_IC1F_Pos (4U) |
||
9 | mjames | 4547 | #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ |
2 | mjames | 4548 | #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
9 | mjames | 4549 | #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ |
4550 | #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ |
||
4551 | #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ |
||
4552 | #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 4553 | |
4554 | #define TIM_CCMR1_IC2PSC_Pos (10U) |
||
9 | mjames | 4555 | #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ |
2 | mjames | 4556 | #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
9 | mjames | 4557 | #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ |
4558 | #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 4559 | |
4560 | #define TIM_CCMR1_IC2F_Pos (12U) |
||
9 | mjames | 4561 | #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ |
2 | mjames | 4562 | #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
9 | mjames | 4563 | #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ |
4564 | #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ |
||
4565 | #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ |
||
4566 | #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 4567 | |
4568 | /****************** Bit definition for TIM_CCMR2 register ******************/ |
||
4569 | #define TIM_CCMR2_CC3S_Pos (0U) |
||
9 | mjames | 4570 | #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ |
2 | mjames | 4571 | #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
9 | mjames | 4572 | #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ |
4573 | #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ |
||
2 | mjames | 4574 | |
4575 | #define TIM_CCMR2_OC3FE_Pos (2U) |
||
9 | mjames | 4576 | #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ |
2 | mjames | 4577 | #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ |
4578 | #define TIM_CCMR2_OC3PE_Pos (3U) |
||
9 | mjames | 4579 | #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ |
2 | mjames | 4580 | #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ |
4581 | |||
4582 | #define TIM_CCMR2_OC3M_Pos (4U) |
||
9 | mjames | 4583 | #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ |
2 | mjames | 4584 | #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
9 | mjames | 4585 | #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ |
4586 | #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ |
||
4587 | #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ |
||
2 | mjames | 4588 | |
4589 | #define TIM_CCMR2_OC3CE_Pos (7U) |
||
9 | mjames | 4590 | #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ |
2 | mjames | 4591 | #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ |
4592 | |||
4593 | #define TIM_CCMR2_CC4S_Pos (8U) |
||
9 | mjames | 4594 | #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ |
2 | mjames | 4595 | #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
9 | mjames | 4596 | #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ |
4597 | #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 4598 | |
4599 | #define TIM_CCMR2_OC4FE_Pos (10U) |
||
9 | mjames | 4600 | #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ |
2 | mjames | 4601 | #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ |
4602 | #define TIM_CCMR2_OC4PE_Pos (11U) |
||
9 | mjames | 4603 | #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ |
2 | mjames | 4604 | #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ |
4605 | |||
4606 | #define TIM_CCMR2_OC4M_Pos (12U) |
||
9 | mjames | 4607 | #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ |
2 | mjames | 4608 | #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
9 | mjames | 4609 | #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ |
4610 | #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ |
||
4611 | #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ |
||
2 | mjames | 4612 | |
4613 | #define TIM_CCMR2_OC4CE_Pos (15U) |
||
9 | mjames | 4614 | #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ |
2 | mjames | 4615 | #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ |
4616 | |||
4617 | /*---------------------------------------------------------------------------*/ |
||
4618 | |||
4619 | #define TIM_CCMR2_IC3PSC_Pos (2U) |
||
9 | mjames | 4620 | #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ |
2 | mjames | 4621 | #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
9 | mjames | 4622 | #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ |
4623 | #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ |
||
2 | mjames | 4624 | |
4625 | #define TIM_CCMR2_IC3F_Pos (4U) |
||
9 | mjames | 4626 | #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ |
2 | mjames | 4627 | #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
9 | mjames | 4628 | #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ |
4629 | #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ |
||
4630 | #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ |
||
4631 | #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 4632 | |
4633 | #define TIM_CCMR2_IC4PSC_Pos (10U) |
||
9 | mjames | 4634 | #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ |
2 | mjames | 4635 | #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
9 | mjames | 4636 | #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ |
4637 | #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ |
||
2 | mjames | 4638 | |
4639 | #define TIM_CCMR2_IC4F_Pos (12U) |
||
9 | mjames | 4640 | #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ |
2 | mjames | 4641 | #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
9 | mjames | 4642 | #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ |
4643 | #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ |
||
4644 | #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ |
||
4645 | #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 4646 | |
4647 | /******************* Bit definition for TIM_CCER register ******************/ |
||
4648 | #define TIM_CCER_CC1E_Pos (0U) |
||
9 | mjames | 4649 | #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ |
2 | mjames | 4650 | #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ |
4651 | #define TIM_CCER_CC1P_Pos (1U) |
||
9 | mjames | 4652 | #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ |
2 | mjames | 4653 | #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ |
4654 | #define TIM_CCER_CC1NE_Pos (2U) |
||
9 | mjames | 4655 | #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ |
2 | mjames | 4656 | #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ |
4657 | #define TIM_CCER_CC1NP_Pos (3U) |
||
9 | mjames | 4658 | #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ |
2 | mjames | 4659 | #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ |
4660 | #define TIM_CCER_CC2E_Pos (4U) |
||
9 | mjames | 4661 | #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ |
2 | mjames | 4662 | #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ |
4663 | #define TIM_CCER_CC2P_Pos (5U) |
||
9 | mjames | 4664 | #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ |
2 | mjames | 4665 | #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ |
4666 | #define TIM_CCER_CC2NE_Pos (6U) |
||
9 | mjames | 4667 | #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ |
2 | mjames | 4668 | #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ |
4669 | #define TIM_CCER_CC2NP_Pos (7U) |
||
9 | mjames | 4670 | #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ |
2 | mjames | 4671 | #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ |
4672 | #define TIM_CCER_CC3E_Pos (8U) |
||
9 | mjames | 4673 | #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ |
2 | mjames | 4674 | #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ |
4675 | #define TIM_CCER_CC3P_Pos (9U) |
||
9 | mjames | 4676 | #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ |
2 | mjames | 4677 | #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ |
4678 | #define TIM_CCER_CC3NE_Pos (10U) |
||
9 | mjames | 4679 | #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ |
2 | mjames | 4680 | #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ |
4681 | #define TIM_CCER_CC3NP_Pos (11U) |
||
9 | mjames | 4682 | #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ |
2 | mjames | 4683 | #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ |
4684 | #define TIM_CCER_CC4E_Pos (12U) |
||
9 | mjames | 4685 | #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ |
2 | mjames | 4686 | #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ |
4687 | #define TIM_CCER_CC4P_Pos (13U) |
||
9 | mjames | 4688 | #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ |
2 | mjames | 4689 | #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ |
4690 | |||
4691 | /******************* Bit definition for TIM_CNT register *******************/ |
||
4692 | #define TIM_CNT_CNT_Pos (0U) |
||
9 | mjames | 4693 | #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 4694 | #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ |
4695 | |||
4696 | /******************* Bit definition for TIM_PSC register *******************/ |
||
4697 | #define TIM_PSC_PSC_Pos (0U) |
||
9 | mjames | 4698 | #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4699 | #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ |
4700 | |||
4701 | /******************* Bit definition for TIM_ARR register *******************/ |
||
4702 | #define TIM_ARR_ARR_Pos (0U) |
||
9 | mjames | 4703 | #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 4704 | #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ |
4705 | |||
4706 | /******************* Bit definition for TIM_RCR register *******************/ |
||
4707 | #define TIM_RCR_REP_Pos (0U) |
||
9 | mjames | 4708 | #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */ |
2 | mjames | 4709 | #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ |
4710 | |||
4711 | /******************* Bit definition for TIM_CCR1 register ******************/ |
||
4712 | #define TIM_CCR1_CCR1_Pos (0U) |
||
9 | mjames | 4713 | #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4714 | #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ |
4715 | |||
4716 | /******************* Bit definition for TIM_CCR2 register ******************/ |
||
4717 | #define TIM_CCR2_CCR2_Pos (0U) |
||
9 | mjames | 4718 | #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4719 | #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ |
4720 | |||
4721 | /******************* Bit definition for TIM_CCR3 register ******************/ |
||
4722 | #define TIM_CCR3_CCR3_Pos (0U) |
||
9 | mjames | 4723 | #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4724 | #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ |
4725 | |||
4726 | /******************* Bit definition for TIM_CCR4 register ******************/ |
||
4727 | #define TIM_CCR4_CCR4_Pos (0U) |
||
9 | mjames | 4728 | #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4729 | #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ |
4730 | |||
4731 | /******************* Bit definition for TIM_BDTR register ******************/ |
||
4732 | #define TIM_BDTR_DTG_Pos (0U) |
||
9 | mjames | 4733 | #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ |
2 | mjames | 4734 | #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ |
9 | mjames | 4735 | #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ |
4736 | #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ |
||
4737 | #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ |
||
4738 | #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ |
||
4739 | #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ |
||
4740 | #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ |
||
4741 | #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ |
||
4742 | #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 4743 | |
4744 | #define TIM_BDTR_LOCK_Pos (8U) |
||
9 | mjames | 4745 | #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ |
2 | mjames | 4746 | #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ |
9 | mjames | 4747 | #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ |
4748 | #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ |
||
2 | mjames | 4749 | |
4750 | #define TIM_BDTR_OSSI_Pos (10U) |
||
9 | mjames | 4751 | #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ |
2 | mjames | 4752 | #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ |
4753 | #define TIM_BDTR_OSSR_Pos (11U) |
||
9 | mjames | 4754 | #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ |
2 | mjames | 4755 | #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ |
4756 | #define TIM_BDTR_BKE_Pos (12U) |
||
9 | mjames | 4757 | #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ |
2 | mjames | 4758 | #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */ |
4759 | #define TIM_BDTR_BKP_Pos (13U) |
||
9 | mjames | 4760 | #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ |
2 | mjames | 4761 | #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */ |
4762 | #define TIM_BDTR_AOE_Pos (14U) |
||
9 | mjames | 4763 | #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ |
2 | mjames | 4764 | #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ |
4765 | #define TIM_BDTR_MOE_Pos (15U) |
||
9 | mjames | 4766 | #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ |
2 | mjames | 4767 | #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ |
4768 | |||
4769 | /******************* Bit definition for TIM_DCR register *******************/ |
||
4770 | #define TIM_DCR_DBA_Pos (0U) |
||
9 | mjames | 4771 | #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ |
2 | mjames | 4772 | #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ |
9 | mjames | 4773 | #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ |
4774 | #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ |
||
4775 | #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ |
||
4776 | #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ |
||
4777 | #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ |
||
2 | mjames | 4778 | |
4779 | #define TIM_DCR_DBL_Pos (8U) |
||
9 | mjames | 4780 | #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ |
2 | mjames | 4781 | #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ |
9 | mjames | 4782 | #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ |
4783 | #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ |
||
4784 | #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ |
||
4785 | #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ |
||
4786 | #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ |
||
2 | mjames | 4787 | |
4788 | /******************* Bit definition for TIM_DMAR register ******************/ |
||
4789 | #define TIM_DMAR_DMAB_Pos (0U) |
||
9 | mjames | 4790 | #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4791 | #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ |
4792 | |||
4793 | /******************************************************************************/ |
||
4794 | /* */ |
||
4795 | /* Real-Time Clock */ |
||
4796 | /* */ |
||
4797 | /******************************************************************************/ |
||
4798 | |||
4799 | /******************* Bit definition for RTC_CRH register ********************/ |
||
4800 | #define RTC_CRH_SECIE_Pos (0U) |
||
9 | mjames | 4801 | #define RTC_CRH_SECIE_Msk (0x1UL << RTC_CRH_SECIE_Pos) /*!< 0x00000001 */ |
2 | mjames | 4802 | #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk /*!< Second Interrupt Enable */ |
4803 | #define RTC_CRH_ALRIE_Pos (1U) |
||
9 | mjames | 4804 | #define RTC_CRH_ALRIE_Msk (0x1UL << RTC_CRH_ALRIE_Pos) /*!< 0x00000002 */ |
2 | mjames | 4805 | #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk /*!< Alarm Interrupt Enable */ |
4806 | #define RTC_CRH_OWIE_Pos (2U) |
||
9 | mjames | 4807 | #define RTC_CRH_OWIE_Msk (0x1UL << RTC_CRH_OWIE_Pos) /*!< 0x00000004 */ |
2 | mjames | 4808 | #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk /*!< OverfloW Interrupt Enable */ |
4809 | |||
4810 | /******************* Bit definition for RTC_CRL register ********************/ |
||
4811 | #define RTC_CRL_SECF_Pos (0U) |
||
9 | mjames | 4812 | #define RTC_CRL_SECF_Msk (0x1UL << RTC_CRL_SECF_Pos) /*!< 0x00000001 */ |
2 | mjames | 4813 | #define RTC_CRL_SECF RTC_CRL_SECF_Msk /*!< Second Flag */ |
4814 | #define RTC_CRL_ALRF_Pos (1U) |
||
9 | mjames | 4815 | #define RTC_CRL_ALRF_Msk (0x1UL << RTC_CRL_ALRF_Pos) /*!< 0x00000002 */ |
2 | mjames | 4816 | #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk /*!< Alarm Flag */ |
4817 | #define RTC_CRL_OWF_Pos (2U) |
||
9 | mjames | 4818 | #define RTC_CRL_OWF_Msk (0x1UL << RTC_CRL_OWF_Pos) /*!< 0x00000004 */ |
2 | mjames | 4819 | #define RTC_CRL_OWF RTC_CRL_OWF_Msk /*!< OverfloW Flag */ |
4820 | #define RTC_CRL_RSF_Pos (3U) |
||
9 | mjames | 4821 | #define RTC_CRL_RSF_Msk (0x1UL << RTC_CRL_RSF_Pos) /*!< 0x00000008 */ |
2 | mjames | 4822 | #define RTC_CRL_RSF RTC_CRL_RSF_Msk /*!< Registers Synchronized Flag */ |
4823 | #define RTC_CRL_CNF_Pos (4U) |
||
9 | mjames | 4824 | #define RTC_CRL_CNF_Msk (0x1UL << RTC_CRL_CNF_Pos) /*!< 0x00000010 */ |
2 | mjames | 4825 | #define RTC_CRL_CNF RTC_CRL_CNF_Msk /*!< Configuration Flag */ |
4826 | #define RTC_CRL_RTOFF_Pos (5U) |
||
9 | mjames | 4827 | #define RTC_CRL_RTOFF_Msk (0x1UL << RTC_CRL_RTOFF_Pos) /*!< 0x00000020 */ |
2 | mjames | 4828 | #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk /*!< RTC operation OFF */ |
4829 | |||
4830 | /******************* Bit definition for RTC_PRLH register *******************/ |
||
4831 | #define RTC_PRLH_PRL_Pos (0U) |
||
9 | mjames | 4832 | #define RTC_PRLH_PRL_Msk (0xFUL << RTC_PRLH_PRL_Pos) /*!< 0x0000000F */ |
2 | mjames | 4833 | #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk /*!< RTC Prescaler Reload Value High */ |
4834 | |||
4835 | /******************* Bit definition for RTC_PRLL register *******************/ |
||
4836 | #define RTC_PRLL_PRL_Pos (0U) |
||
9 | mjames | 4837 | #define RTC_PRLL_PRL_Msk (0xFFFFUL << RTC_PRLL_PRL_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4838 | #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk /*!< RTC Prescaler Reload Value Low */ |
4839 | |||
4840 | /******************* Bit definition for RTC_DIVH register *******************/ |
||
4841 | #define RTC_DIVH_RTC_DIV_Pos (0U) |
||
9 | mjames | 4842 | #define RTC_DIVH_RTC_DIV_Msk (0xFUL << RTC_DIVH_RTC_DIV_Pos) /*!< 0x0000000F */ |
2 | mjames | 4843 | #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk /*!< RTC Clock Divider High */ |
4844 | |||
4845 | /******************* Bit definition for RTC_DIVL register *******************/ |
||
4846 | #define RTC_DIVL_RTC_DIV_Pos (0U) |
||
9 | mjames | 4847 | #define RTC_DIVL_RTC_DIV_Msk (0xFFFFUL << RTC_DIVL_RTC_DIV_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4848 | #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk /*!< RTC Clock Divider Low */ |
4849 | |||
4850 | /******************* Bit definition for RTC_CNTH register *******************/ |
||
4851 | #define RTC_CNTH_RTC_CNT_Pos (0U) |
||
9 | mjames | 4852 | #define RTC_CNTH_RTC_CNT_Msk (0xFFFFUL << RTC_CNTH_RTC_CNT_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4853 | #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk /*!< RTC Counter High */ |
4854 | |||
4855 | /******************* Bit definition for RTC_CNTL register *******************/ |
||
4856 | #define RTC_CNTL_RTC_CNT_Pos (0U) |
||
9 | mjames | 4857 | #define RTC_CNTL_RTC_CNT_Msk (0xFFFFUL << RTC_CNTL_RTC_CNT_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4858 | #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk /*!< RTC Counter Low */ |
4859 | |||
4860 | /******************* Bit definition for RTC_ALRH register *******************/ |
||
4861 | #define RTC_ALRH_RTC_ALR_Pos (0U) |
||
9 | mjames | 4862 | #define RTC_ALRH_RTC_ALR_Msk (0xFFFFUL << RTC_ALRH_RTC_ALR_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4863 | #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk /*!< RTC Alarm High */ |
4864 | |||
4865 | /******************* Bit definition for RTC_ALRL register *******************/ |
||
4866 | #define RTC_ALRL_RTC_ALR_Pos (0U) |
||
9 | mjames | 4867 | #define RTC_ALRL_RTC_ALR_Msk (0xFFFFUL << RTC_ALRL_RTC_ALR_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4868 | #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk /*!< RTC Alarm Low */ |
4869 | |||
4870 | /******************************************************************************/ |
||
4871 | /* */ |
||
4872 | /* Independent WATCHDOG (IWDG) */ |
||
4873 | /* */ |
||
4874 | /******************************************************************************/ |
||
4875 | |||
4876 | /******************* Bit definition for IWDG_KR register ********************/ |
||
4877 | #define IWDG_KR_KEY_Pos (0U) |
||
9 | mjames | 4878 | #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 4879 | #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ |
4880 | |||
4881 | /******************* Bit definition for IWDG_PR register ********************/ |
||
4882 | #define IWDG_PR_PR_Pos (0U) |
||
9 | mjames | 4883 | #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ |
2 | mjames | 4884 | #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ |
9 | mjames | 4885 | #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ |
4886 | #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ |
||
4887 | #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ |
||
2 | mjames | 4888 | |
4889 | /******************* Bit definition for IWDG_RLR register *******************/ |
||
4890 | #define IWDG_RLR_RL_Pos (0U) |
||
9 | mjames | 4891 | #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ |
2 | mjames | 4892 | #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ |
4893 | |||
4894 | /******************* Bit definition for IWDG_SR register ********************/ |
||
4895 | #define IWDG_SR_PVU_Pos (0U) |
||
9 | mjames | 4896 | #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ |
2 | mjames | 4897 | #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ |
4898 | #define IWDG_SR_RVU_Pos (1U) |
||
9 | mjames | 4899 | #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ |
2 | mjames | 4900 | #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ |
4901 | |||
4902 | /******************************************************************************/ |
||
4903 | /* */ |
||
4904 | /* Window WATCHDOG (WWDG) */ |
||
4905 | /* */ |
||
4906 | /******************************************************************************/ |
||
4907 | |||
4908 | /******************* Bit definition for WWDG_CR register ********************/ |
||
4909 | #define WWDG_CR_T_Pos (0U) |
||
9 | mjames | 4910 | #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ |
2 | mjames | 4911 | #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
9 | mjames | 4912 | #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ |
4913 | #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ |
||
4914 | #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ |
||
4915 | #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ |
||
4916 | #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ |
||
4917 | #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ |
||
4918 | #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ |
||
2 | mjames | 4919 | |
4920 | /* Legacy defines */ |
||
4921 | #define WWDG_CR_T0 WWDG_CR_T_0 |
||
4922 | #define WWDG_CR_T1 WWDG_CR_T_1 |
||
4923 | #define WWDG_CR_T2 WWDG_CR_T_2 |
||
4924 | #define WWDG_CR_T3 WWDG_CR_T_3 |
||
4925 | #define WWDG_CR_T4 WWDG_CR_T_4 |
||
4926 | #define WWDG_CR_T5 WWDG_CR_T_5 |
||
4927 | #define WWDG_CR_T6 WWDG_CR_T_6 |
||
4928 | |||
4929 | #define WWDG_CR_WDGA_Pos (7U) |
||
9 | mjames | 4930 | #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ |
2 | mjames | 4931 | #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ |
4932 | |||
4933 | /******************* Bit definition for WWDG_CFR register *******************/ |
||
4934 | #define WWDG_CFR_W_Pos (0U) |
||
9 | mjames | 4935 | #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ |
2 | mjames | 4936 | #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ |
9 | mjames | 4937 | #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ |
4938 | #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ |
||
4939 | #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ |
||
4940 | #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ |
||
4941 | #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ |
||
4942 | #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ |
||
4943 | #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ |
||
2 | mjames | 4944 | |
4945 | /* Legacy defines */ |
||
4946 | #define WWDG_CFR_W0 WWDG_CFR_W_0 |
||
4947 | #define WWDG_CFR_W1 WWDG_CFR_W_1 |
||
4948 | #define WWDG_CFR_W2 WWDG_CFR_W_2 |
||
4949 | #define WWDG_CFR_W3 WWDG_CFR_W_3 |
||
4950 | #define WWDG_CFR_W4 WWDG_CFR_W_4 |
||
4951 | #define WWDG_CFR_W5 WWDG_CFR_W_5 |
||
4952 | #define WWDG_CFR_W6 WWDG_CFR_W_6 |
||
4953 | |||
4954 | #define WWDG_CFR_WDGTB_Pos (7U) |
||
9 | mjames | 4955 | #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ |
2 | mjames | 4956 | #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ |
9 | mjames | 4957 | #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ |
4958 | #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ |
||
2 | mjames | 4959 | |
4960 | /* Legacy defines */ |
||
4961 | #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 |
||
4962 | #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 |
||
4963 | |||
4964 | #define WWDG_CFR_EWI_Pos (9U) |
||
9 | mjames | 4965 | #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ |
2 | mjames | 4966 | #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ |
4967 | |||
4968 | /******************* Bit definition for WWDG_SR register ********************/ |
||
4969 | #define WWDG_SR_EWIF_Pos (0U) |
||
9 | mjames | 4970 | #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ |
2 | mjames | 4971 | #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ |
4972 | |||
4973 | /******************************************************************************/ |
||
4974 | /* */ |
||
4975 | /* Flexible Static Memory Controller */ |
||
4976 | /* */ |
||
4977 | /******************************************************************************/ |
||
4978 | |||
4979 | /****************** Bit definition for FSMC_BCRx (x=1..4) register **********/ |
||
4980 | #define FSMC_BCRx_MBKEN_Pos (0U) |
||
9 | mjames | 4981 | #define FSMC_BCRx_MBKEN_Msk (0x1UL << FSMC_BCRx_MBKEN_Pos) /*!< 0x00000001 */ |
2 | mjames | 4982 | #define FSMC_BCRx_MBKEN FSMC_BCRx_MBKEN_Msk /*!< Memory bank enable bit */ |
4983 | #define FSMC_BCRx_MUXEN_Pos (1U) |
||
9 | mjames | 4984 | #define FSMC_BCRx_MUXEN_Msk (0x1UL << FSMC_BCRx_MUXEN_Pos) /*!< 0x00000002 */ |
2 | mjames | 4985 | #define FSMC_BCRx_MUXEN FSMC_BCRx_MUXEN_Msk /*!< Address/data multiplexing enable bit */ |
4986 | |||
4987 | #define FSMC_BCRx_MTYP_Pos (2U) |
||
9 | mjames | 4988 | #define FSMC_BCRx_MTYP_Msk (0x3UL << FSMC_BCRx_MTYP_Pos) /*!< 0x0000000C */ |
2 | mjames | 4989 | #define FSMC_BCRx_MTYP FSMC_BCRx_MTYP_Msk /*!< MTYP[1:0] bits (Memory type) */ |
9 | mjames | 4990 | #define FSMC_BCRx_MTYP_0 (0x1UL << FSMC_BCRx_MTYP_Pos) /*!< 0x00000004 */ |
4991 | #define FSMC_BCRx_MTYP_1 (0x2UL << FSMC_BCRx_MTYP_Pos) /*!< 0x00000008 */ |
||
2 | mjames | 4992 | |
4993 | #define FSMC_BCRx_MWID_Pos (4U) |
||
9 | mjames | 4994 | #define FSMC_BCRx_MWID_Msk (0x3UL << FSMC_BCRx_MWID_Pos) /*!< 0x00000030 */ |
2 | mjames | 4995 | #define FSMC_BCRx_MWID FSMC_BCRx_MWID_Msk /*!< MWID[1:0] bits (Memory data bus width) */ |
9 | mjames | 4996 | #define FSMC_BCRx_MWID_0 (0x1UL << FSMC_BCRx_MWID_Pos) /*!< 0x00000010 */ |
4997 | #define FSMC_BCRx_MWID_1 (0x2UL << FSMC_BCRx_MWID_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 4998 | |
4999 | #define FSMC_BCRx_FACCEN_Pos (6U) |
||
9 | mjames | 5000 | #define FSMC_BCRx_FACCEN_Msk (0x1UL << FSMC_BCRx_FACCEN_Pos) /*!< 0x00000040 */ |
2 | mjames | 5001 | #define FSMC_BCRx_FACCEN FSMC_BCRx_FACCEN_Msk /*!< Flash access enable */ |
5002 | #define FSMC_BCRx_BURSTEN_Pos (8U) |
||
9 | mjames | 5003 | #define FSMC_BCRx_BURSTEN_Msk (0x1UL << FSMC_BCRx_BURSTEN_Pos) /*!< 0x00000100 */ |
2 | mjames | 5004 | #define FSMC_BCRx_BURSTEN FSMC_BCRx_BURSTEN_Msk /*!< Burst enable bit */ |
5005 | #define FSMC_BCRx_WAITPOL_Pos (9U) |
||
9 | mjames | 5006 | #define FSMC_BCRx_WAITPOL_Msk (0x1UL << FSMC_BCRx_WAITPOL_Pos) /*!< 0x00000200 */ |
2 | mjames | 5007 | #define FSMC_BCRx_WAITPOL FSMC_BCRx_WAITPOL_Msk /*!< Wait signal polarity bit */ |
5008 | #define FSMC_BCRx_WRAPMOD_Pos (10U) |
||
9 | mjames | 5009 | #define FSMC_BCRx_WRAPMOD_Msk (0x1UL << FSMC_BCRx_WRAPMOD_Pos) /*!< 0x00000400 */ |
2 | mjames | 5010 | #define FSMC_BCRx_WRAPMOD FSMC_BCRx_WRAPMOD_Msk /*!< Wrapped burst mode support */ |
5011 | #define FSMC_BCRx_WAITCFG_Pos (11U) |
||
9 | mjames | 5012 | #define FSMC_BCRx_WAITCFG_Msk (0x1UL << FSMC_BCRx_WAITCFG_Pos) /*!< 0x00000800 */ |
2 | mjames | 5013 | #define FSMC_BCRx_WAITCFG FSMC_BCRx_WAITCFG_Msk /*!< Wait timing configuration */ |
5014 | #define FSMC_BCRx_WREN_Pos (12U) |
||
9 | mjames | 5015 | #define FSMC_BCRx_WREN_Msk (0x1UL << FSMC_BCRx_WREN_Pos) /*!< 0x00001000 */ |
2 | mjames | 5016 | #define FSMC_BCRx_WREN FSMC_BCRx_WREN_Msk /*!< Write enable bit */ |
5017 | #define FSMC_BCRx_WAITEN_Pos (13U) |
||
9 | mjames | 5018 | #define FSMC_BCRx_WAITEN_Msk (0x1UL << FSMC_BCRx_WAITEN_Pos) /*!< 0x00002000 */ |
2 | mjames | 5019 | #define FSMC_BCRx_WAITEN FSMC_BCRx_WAITEN_Msk /*!< Wait enable bit */ |
5020 | #define FSMC_BCRx_EXTMOD_Pos (14U) |
||
9 | mjames | 5021 | #define FSMC_BCRx_EXTMOD_Msk (0x1UL << FSMC_BCRx_EXTMOD_Pos) /*!< 0x00004000 */ |
2 | mjames | 5022 | #define FSMC_BCRx_EXTMOD FSMC_BCRx_EXTMOD_Msk /*!< Extended mode enable */ |
5023 | #define FSMC_BCRx_ASYNCWAIT_Pos (15U) |
||
9 | mjames | 5024 | #define FSMC_BCRx_ASYNCWAIT_Msk (0x1UL << FSMC_BCRx_ASYNCWAIT_Pos) /*!< 0x00008000 */ |
2 | mjames | 5025 | #define FSMC_BCRx_ASYNCWAIT FSMC_BCRx_ASYNCWAIT_Msk /*!< Asynchronous wait */ |
5026 | #define FSMC_BCRx_CBURSTRW_Pos (19U) |
||
9 | mjames | 5027 | #define FSMC_BCRx_CBURSTRW_Msk (0x1UL << FSMC_BCRx_CBURSTRW_Pos) /*!< 0x00080000 */ |
2 | mjames | 5028 | #define FSMC_BCRx_CBURSTRW FSMC_BCRx_CBURSTRW_Msk /*!< Write burst enable */ |
5029 | |||
5030 | /****************** Bit definition for FSMC_BTRx (x=1..4) register ******/ |
||
5031 | #define FSMC_BTRx_ADDSET_Pos (0U) |
||
9 | mjames | 5032 | #define FSMC_BTRx_ADDSET_Msk (0xFUL << FSMC_BTRx_ADDSET_Pos) /*!< 0x0000000F */ |
2 | mjames | 5033 | #define FSMC_BTRx_ADDSET FSMC_BTRx_ADDSET_Msk /*!< ADDSET[3:0] bits (Address setup phase duration) */ |
9 | mjames | 5034 | #define FSMC_BTRx_ADDSET_0 (0x1UL << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000001 */ |
5035 | #define FSMC_BTRx_ADDSET_1 (0x2UL << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000002 */ |
||
5036 | #define FSMC_BTRx_ADDSET_2 (0x4UL << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000004 */ |
||
5037 | #define FSMC_BTRx_ADDSET_3 (0x8UL << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000008 */ |
||
2 | mjames | 5038 | |
5039 | #define FSMC_BTRx_ADDHLD_Pos (4U) |
||
9 | mjames | 5040 | #define FSMC_BTRx_ADDHLD_Msk (0xFUL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x000000F0 */ |
2 | mjames | 5041 | #define FSMC_BTRx_ADDHLD FSMC_BTRx_ADDHLD_Msk /*!< ADDHLD[3:0] bits (Address-hold phase duration) */ |
9 | mjames | 5042 | #define FSMC_BTRx_ADDHLD_0 (0x1UL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000010 */ |
5043 | #define FSMC_BTRx_ADDHLD_1 (0x2UL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000020 */ |
||
5044 | #define FSMC_BTRx_ADDHLD_2 (0x4UL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000040 */ |
||
5045 | #define FSMC_BTRx_ADDHLD_3 (0x8UL << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 5046 | |
5047 | #define FSMC_BTRx_DATAST_Pos (8U) |
||
9 | mjames | 5048 | #define FSMC_BTRx_DATAST_Msk (0xFFUL << FSMC_BTRx_DATAST_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 5049 | #define FSMC_BTRx_DATAST FSMC_BTRx_DATAST_Msk /*!< DATAST [3:0] bits (Data-phase duration) */ |
9 | mjames | 5050 | #define FSMC_BTRx_DATAST_0 (0x01UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00000100 */ |
5051 | #define FSMC_BTRx_DATAST_1 (0x02UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00000200 */ |
||
5052 | #define FSMC_BTRx_DATAST_2 (0x04UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00000400 */ |
||
5053 | #define FSMC_BTRx_DATAST_3 (0x08UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00000800 */ |
||
5054 | #define FSMC_BTRx_DATAST_4 (0x10UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00001000 */ |
||
5055 | #define FSMC_BTRx_DATAST_5 (0x20UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00002000 */ |
||
5056 | #define FSMC_BTRx_DATAST_6 (0x40UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00004000 */ |
||
5057 | #define FSMC_BTRx_DATAST_7 (0x80UL << FSMC_BTRx_DATAST_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 5058 | |
5059 | #define FSMC_BTRx_BUSTURN_Pos (16U) |
||
9 | mjames | 5060 | #define FSMC_BTRx_BUSTURN_Msk (0xFUL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x000F0000 */ |
2 | mjames | 5061 | #define FSMC_BTRx_BUSTURN FSMC_BTRx_BUSTURN_Msk /*!< BUSTURN[3:0] bits (Bus turnaround phase duration) */ |
9 | mjames | 5062 | #define FSMC_BTRx_BUSTURN_0 (0x1UL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00010000 */ |
5063 | #define FSMC_BTRx_BUSTURN_1 (0x2UL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00020000 */ |
||
5064 | #define FSMC_BTRx_BUSTURN_2 (0x4UL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00040000 */ |
||
5065 | #define FSMC_BTRx_BUSTURN_3 (0x8UL << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 5066 | |
5067 | #define FSMC_BTRx_CLKDIV_Pos (20U) |
||
9 | mjames | 5068 | #define FSMC_BTRx_CLKDIV_Msk (0xFUL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00F00000 */ |
2 | mjames | 5069 | #define FSMC_BTRx_CLKDIV FSMC_BTRx_CLKDIV_Msk /*!< CLKDIV[3:0] bits (Clock divide ratio) */ |
9 | mjames | 5070 | #define FSMC_BTRx_CLKDIV_0 (0x1UL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00100000 */ |
5071 | #define FSMC_BTRx_CLKDIV_1 (0x2UL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00200000 */ |
||
5072 | #define FSMC_BTRx_CLKDIV_2 (0x4UL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00400000 */ |
||
5073 | #define FSMC_BTRx_CLKDIV_3 (0x8UL << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 5074 | |
5075 | #define FSMC_BTRx_DATLAT_Pos (24U) |
||
9 | mjames | 5076 | #define FSMC_BTRx_DATLAT_Msk (0xFUL << FSMC_BTRx_DATLAT_Pos) /*!< 0x0F000000 */ |
2 | mjames | 5077 | #define FSMC_BTRx_DATLAT FSMC_BTRx_DATLAT_Msk /*!< DATLA[3:0] bits (Data latency) */ |
9 | mjames | 5078 | #define FSMC_BTRx_DATLAT_0 (0x1UL << FSMC_BTRx_DATLAT_Pos) /*!< 0x01000000 */ |
5079 | #define FSMC_BTRx_DATLAT_1 (0x2UL << FSMC_BTRx_DATLAT_Pos) /*!< 0x02000000 */ |
||
5080 | #define FSMC_BTRx_DATLAT_2 (0x4UL << FSMC_BTRx_DATLAT_Pos) /*!< 0x04000000 */ |
||
5081 | #define FSMC_BTRx_DATLAT_3 (0x8UL << FSMC_BTRx_DATLAT_Pos) /*!< 0x08000000 */ |
||
2 | mjames | 5082 | |
5083 | #define FSMC_BTRx_ACCMOD_Pos (28U) |
||
9 | mjames | 5084 | #define FSMC_BTRx_ACCMOD_Msk (0x3UL << FSMC_BTRx_ACCMOD_Pos) /*!< 0x30000000 */ |
2 | mjames | 5085 | #define FSMC_BTRx_ACCMOD FSMC_BTRx_ACCMOD_Msk /*!< ACCMOD[1:0] bits (Access mode) */ |
9 | mjames | 5086 | #define FSMC_BTRx_ACCMOD_0 (0x1UL << FSMC_BTRx_ACCMOD_Pos) /*!< 0x10000000 */ |
5087 | #define FSMC_BTRx_ACCMOD_1 (0x2UL << FSMC_BTRx_ACCMOD_Pos) /*!< 0x20000000 */ |
||
2 | mjames | 5088 | |
5089 | /****************** Bit definition for FSMC_BWTRx (x=1..4) register ******/ |
||
5090 | #define FSMC_BWTRx_ADDSET_Pos (0U) |
||
9 | mjames | 5091 | #define FSMC_BWTRx_ADDSET_Msk (0xFUL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x0000000F */ |
2 | mjames | 5092 | #define FSMC_BWTRx_ADDSET FSMC_BWTRx_ADDSET_Msk /*!< ADDSET[3:0] bits (Address setup phase duration) */ |
9 | mjames | 5093 | #define FSMC_BWTRx_ADDSET_0 (0x1UL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000001 */ |
5094 | #define FSMC_BWTRx_ADDSET_1 (0x2UL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000002 */ |
||
5095 | #define FSMC_BWTRx_ADDSET_2 (0x4UL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000004 */ |
||
5096 | #define FSMC_BWTRx_ADDSET_3 (0x8UL << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000008 */ |
||
2 | mjames | 5097 | |
5098 | #define FSMC_BWTRx_ADDHLD_Pos (4U) |
||
9 | mjames | 5099 | #define FSMC_BWTRx_ADDHLD_Msk (0xFUL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x000000F0 */ |
2 | mjames | 5100 | #define FSMC_BWTRx_ADDHLD FSMC_BWTRx_ADDHLD_Msk /*!< ADDHLD[3:0] bits (Address-hold phase duration) */ |
9 | mjames | 5101 | #define FSMC_BWTRx_ADDHLD_0 (0x1UL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000010 */ |
5102 | #define FSMC_BWTRx_ADDHLD_1 (0x2UL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000020 */ |
||
5103 | #define FSMC_BWTRx_ADDHLD_2 (0x4UL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000040 */ |
||
5104 | #define FSMC_BWTRx_ADDHLD_3 (0x8UL << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 5105 | |
5106 | #define FSMC_BWTRx_DATAST_Pos (8U) |
||
9 | mjames | 5107 | #define FSMC_BWTRx_DATAST_Msk (0xFFUL << FSMC_BWTRx_DATAST_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 5108 | #define FSMC_BWTRx_DATAST FSMC_BWTRx_DATAST_Msk /*!< DATAST [3:0] bits (Data-phase duration) */ |
9 | mjames | 5109 | #define FSMC_BWTRx_DATAST_0 (0x01UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000100 */ |
5110 | #define FSMC_BWTRx_DATAST_1 (0x02UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000200 */ |
||
5111 | #define FSMC_BWTRx_DATAST_2 (0x04UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000400 */ |
||
5112 | #define FSMC_BWTRx_DATAST_3 (0x08UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000800 */ |
||
5113 | #define FSMC_BWTRx_DATAST_4 (0x10UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00001000 */ |
||
5114 | #define FSMC_BWTRx_DATAST_5 (0x20UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00002000 */ |
||
5115 | #define FSMC_BWTRx_DATAST_6 (0x40UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00004000 */ |
||
5116 | #define FSMC_BWTRx_DATAST_7 (0x80UL << FSMC_BWTRx_DATAST_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 5117 | |
5118 | #define FSMC_BWTRx_BUSTURN_Pos (16U) |
||
9 | mjames | 5119 | #define FSMC_BWTRx_BUSTURN_Msk (0xFUL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x000F0000 */ |
2 | mjames | 5120 | #define FSMC_BWTRx_BUSTURN FSMC_BWTRx_BUSTURN_Msk /*!< BUSTURN[3:0] bits (Bus turnaround phase duration) */ |
9 | mjames | 5121 | #define FSMC_BWTRx_BUSTURN_0 (0x1UL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x00010000 */ |
5122 | #define FSMC_BWTRx_BUSTURN_1 (0x2UL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x00020000 */ |
||
5123 | #define FSMC_BWTRx_BUSTURN_2 (0x4UL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x00040000 */ |
||
5124 | #define FSMC_BWTRx_BUSTURN_3 (0x8UL << FSMC_BWTRx_BUSTURN_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 5125 | |
5126 | #define FSMC_BWTRx_ACCMOD_Pos (28U) |
||
9 | mjames | 5127 | #define FSMC_BWTRx_ACCMOD_Msk (0x3UL << FSMC_BWTRx_ACCMOD_Pos) /*!< 0x30000000 */ |
2 | mjames | 5128 | #define FSMC_BWTRx_ACCMOD FSMC_BWTRx_ACCMOD_Msk /*!< ACCMOD[1:0] bits (Access mode) */ |
9 | mjames | 5129 | #define FSMC_BWTRx_ACCMOD_0 (0x1UL << FSMC_BWTRx_ACCMOD_Pos) /*!< 0x10000000 */ |
5130 | #define FSMC_BWTRx_ACCMOD_1 (0x2UL << FSMC_BWTRx_ACCMOD_Pos) /*!< 0x20000000 */ |
||
2 | mjames | 5131 | |
5132 | /****************** Bit definition for FSMC_PCRx (x = 2 to 4) register *******************/ |
||
5133 | #define FSMC_PCRx_PWAITEN_Pos (1U) |
||
9 | mjames | 5134 | #define FSMC_PCRx_PWAITEN_Msk (0x1UL << FSMC_PCRx_PWAITEN_Pos) /*!< 0x00000002 */ |
2 | mjames | 5135 | #define FSMC_PCRx_PWAITEN FSMC_PCRx_PWAITEN_Msk /*!< Wait feature enable bit */ |
5136 | #define FSMC_PCRx_PBKEN_Pos (2U) |
||
9 | mjames | 5137 | #define FSMC_PCRx_PBKEN_Msk (0x1UL << FSMC_PCRx_PBKEN_Pos) /*!< 0x00000004 */ |
2 | mjames | 5138 | #define FSMC_PCRx_PBKEN FSMC_PCRx_PBKEN_Msk /*!< PC Card/NAND Flash memory bank enable bit */ |
5139 | #define FSMC_PCRx_PTYP_Pos (3U) |
||
9 | mjames | 5140 | #define FSMC_PCRx_PTYP_Msk (0x1UL << FSMC_PCRx_PTYP_Pos) /*!< 0x00000008 */ |
2 | mjames | 5141 | #define FSMC_PCRx_PTYP FSMC_PCRx_PTYP_Msk /*!< Memory type */ |
5142 | |||
5143 | #define FSMC_PCRx_PWID_Pos (4U) |
||
9 | mjames | 5144 | #define FSMC_PCRx_PWID_Msk (0x3UL << FSMC_PCRx_PWID_Pos) /*!< 0x00000030 */ |
2 | mjames | 5145 | #define FSMC_PCRx_PWID FSMC_PCRx_PWID_Msk /*!< PWID[1:0] bits (NAND Flash databus width) */ |
9 | mjames | 5146 | #define FSMC_PCRx_PWID_0 (0x1UL << FSMC_PCRx_PWID_Pos) /*!< 0x00000010 */ |
5147 | #define FSMC_PCRx_PWID_1 (0x2UL << FSMC_PCRx_PWID_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 5148 | |
5149 | #define FSMC_PCRx_ECCEN_Pos (6U) |
||
9 | mjames | 5150 | #define FSMC_PCRx_ECCEN_Msk (0x1UL << FSMC_PCRx_ECCEN_Pos) /*!< 0x00000040 */ |
2 | mjames | 5151 | #define FSMC_PCRx_ECCEN FSMC_PCRx_ECCEN_Msk /*!< ECC computation logic enable bit */ |
5152 | |||
5153 | #define FSMC_PCRx_TCLR_Pos (9U) |
||
9 | mjames | 5154 | #define FSMC_PCRx_TCLR_Msk (0xFUL << FSMC_PCRx_TCLR_Pos) /*!< 0x00001E00 */ |
2 | mjames | 5155 | #define FSMC_PCRx_TCLR FSMC_PCRx_TCLR_Msk /*!< TCLR[3:0] bits (CLE to RE delay) */ |
9 | mjames | 5156 | #define FSMC_PCRx_TCLR_0 (0x1UL << FSMC_PCRx_TCLR_Pos) /*!< 0x00000200 */ |
5157 | #define FSMC_PCRx_TCLR_1 (0x2UL << FSMC_PCRx_TCLR_Pos) /*!< 0x00000400 */ |
||
5158 | #define FSMC_PCRx_TCLR_2 (0x4UL << FSMC_PCRx_TCLR_Pos) /*!< 0x00000800 */ |
||
5159 | #define FSMC_PCRx_TCLR_3 (0x8UL << FSMC_PCRx_TCLR_Pos) /*!< 0x00001000 */ |
||
2 | mjames | 5160 | |
5161 | #define FSMC_PCRx_TAR_Pos (13U) |
||
9 | mjames | 5162 | #define FSMC_PCRx_TAR_Msk (0xFUL << FSMC_PCRx_TAR_Pos) /*!< 0x0001E000 */ |
2 | mjames | 5163 | #define FSMC_PCRx_TAR FSMC_PCRx_TAR_Msk /*!< TAR[3:0] bits (ALE to RE delay) */ |
9 | mjames | 5164 | #define FSMC_PCRx_TAR_0 (0x1UL << FSMC_PCRx_TAR_Pos) /*!< 0x00002000 */ |
5165 | #define FSMC_PCRx_TAR_1 (0x2UL << FSMC_PCRx_TAR_Pos) /*!< 0x00004000 */ |
||
5166 | #define FSMC_PCRx_TAR_2 (0x4UL << FSMC_PCRx_TAR_Pos) /*!< 0x00008000 */ |
||
5167 | #define FSMC_PCRx_TAR_3 (0x8UL << FSMC_PCRx_TAR_Pos) /*!< 0x00010000 */ |
||
2 | mjames | 5168 | |
5169 | #define FSMC_PCRx_ECCPS_Pos (17U) |
||
9 | mjames | 5170 | #define FSMC_PCRx_ECCPS_Msk (0x7UL << FSMC_PCRx_ECCPS_Pos) /*!< 0x000E0000 */ |
2 | mjames | 5171 | #define FSMC_PCRx_ECCPS FSMC_PCRx_ECCPS_Msk /*!< ECCPS[1:0] bits (ECC page size) */ |
9 | mjames | 5172 | #define FSMC_PCRx_ECCPS_0 (0x1UL << FSMC_PCRx_ECCPS_Pos) /*!< 0x00020000 */ |
5173 | #define FSMC_PCRx_ECCPS_1 (0x2UL << FSMC_PCRx_ECCPS_Pos) /*!< 0x00040000 */ |
||
5174 | #define FSMC_PCRx_ECCPS_2 (0x4UL << FSMC_PCRx_ECCPS_Pos) /*!< 0x00080000 */ |
||
2 | mjames | 5175 | |
5176 | /******************* Bit definition for FSMC_SRx (x = 2 to 4) register *******************/ |
||
5177 | #define FSMC_SRx_IRS_Pos (0U) |
||
9 | mjames | 5178 | #define FSMC_SRx_IRS_Msk (0x1UL << FSMC_SRx_IRS_Pos) /*!< 0x00000001 */ |
2 | mjames | 5179 | #define FSMC_SRx_IRS FSMC_SRx_IRS_Msk /*!< Interrupt Rising Edge status */ |
5180 | #define FSMC_SRx_ILS_Pos (1U) |
||
9 | mjames | 5181 | #define FSMC_SRx_ILS_Msk (0x1UL << FSMC_SRx_ILS_Pos) /*!< 0x00000002 */ |
2 | mjames | 5182 | #define FSMC_SRx_ILS FSMC_SRx_ILS_Msk /*!< Interrupt Level status */ |
5183 | #define FSMC_SRx_IFS_Pos (2U) |
||
9 | mjames | 5184 | #define FSMC_SRx_IFS_Msk (0x1UL << FSMC_SRx_IFS_Pos) /*!< 0x00000004 */ |
2 | mjames | 5185 | #define FSMC_SRx_IFS FSMC_SRx_IFS_Msk /*!< Interrupt Falling Edge status */ |
5186 | #define FSMC_SRx_IREN_Pos (3U) |
||
9 | mjames | 5187 | #define FSMC_SRx_IREN_Msk (0x1UL << FSMC_SRx_IREN_Pos) /*!< 0x00000008 */ |
2 | mjames | 5188 | #define FSMC_SRx_IREN FSMC_SRx_IREN_Msk /*!< Interrupt Rising Edge detection Enable bit */ |
5189 | #define FSMC_SRx_ILEN_Pos (4U) |
||
9 | mjames | 5190 | #define FSMC_SRx_ILEN_Msk (0x1UL << FSMC_SRx_ILEN_Pos) /*!< 0x00000010 */ |
2 | mjames | 5191 | #define FSMC_SRx_ILEN FSMC_SRx_ILEN_Msk /*!< Interrupt Level detection Enable bit */ |
5192 | #define FSMC_SRx_IFEN_Pos (5U) |
||
9 | mjames | 5193 | #define FSMC_SRx_IFEN_Msk (0x1UL << FSMC_SRx_IFEN_Pos) /*!< 0x00000020 */ |
2 | mjames | 5194 | #define FSMC_SRx_IFEN FSMC_SRx_IFEN_Msk /*!< Interrupt Falling Edge detection Enable bit */ |
5195 | #define FSMC_SRx_FEMPT_Pos (6U) |
||
9 | mjames | 5196 | #define FSMC_SRx_FEMPT_Msk (0x1UL << FSMC_SRx_FEMPT_Pos) /*!< 0x00000040 */ |
2 | mjames | 5197 | #define FSMC_SRx_FEMPT FSMC_SRx_FEMPT_Msk /*!< FIFO empty */ |
5198 | |||
5199 | /****************** Bit definition for FSMC_PMEMx (x = 2 to 4) register ******************/ |
||
5200 | #define FSMC_PMEMx_MEMSETx_Pos (0U) |
||
9 | mjames | 5201 | #define FSMC_PMEMx_MEMSETx_Msk (0xFFUL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x000000FF */ |
2 | mjames | 5202 | #define FSMC_PMEMx_MEMSETx FSMC_PMEMx_MEMSETx_Msk /*!< MEMSETx[7:0] bits (Common memory x setup time) */ |
9 | mjames | 5203 | #define FSMC_PMEMx_MEMSETx_0 (0x01UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000001 */ |
5204 | #define FSMC_PMEMx_MEMSETx_1 (0x02UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000002 */ |
||
5205 | #define FSMC_PMEMx_MEMSETx_2 (0x04UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000004 */ |
||
5206 | #define FSMC_PMEMx_MEMSETx_3 (0x08UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000008 */ |
||
5207 | #define FSMC_PMEMx_MEMSETx_4 (0x10UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000010 */ |
||
5208 | #define FSMC_PMEMx_MEMSETx_5 (0x20UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000020 */ |
||
5209 | #define FSMC_PMEMx_MEMSETx_6 (0x40UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000040 */ |
||
5210 | #define FSMC_PMEMx_MEMSETx_7 (0x80UL << FSMC_PMEMx_MEMSETx_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 5211 | |
5212 | #define FSMC_PMEMx_MEMWAITx_Pos (8U) |
||
9 | mjames | 5213 | #define FSMC_PMEMx_MEMWAITx_Msk (0xFFUL << FSMC_PMEMx_MEMWAITx_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 5214 | #define FSMC_PMEMx_MEMWAITx FSMC_PMEMx_MEMWAITx_Msk /*!< MEMWAITx[7:0] bits (Common memory x wait time) */ |
5215 | #define FSMC_PMEMx_MEMWAIT2_0 0x00000100U /*!< Bit 0 */ |
||
5216 | #define FSMC_PMEMx_MEMWAITx_1 0x00000200U /*!< Bit 1 */ |
||
5217 | #define FSMC_PMEMx_MEMWAITx_2 0x00000400U /*!< Bit 2 */ |
||
5218 | #define FSMC_PMEMx_MEMWAITx_3 0x00000800U /*!< Bit 3 */ |
||
5219 | #define FSMC_PMEMx_MEMWAITx_4 0x00001000U /*!< Bit 4 */ |
||
5220 | #define FSMC_PMEMx_MEMWAITx_5 0x00002000U /*!< Bit 5 */ |
||
5221 | #define FSMC_PMEMx_MEMWAITx_6 0x00004000U /*!< Bit 6 */ |
||
5222 | #define FSMC_PMEMx_MEMWAITx_7 0x00008000U /*!< Bit 7 */ |
||
5223 | |||
5224 | #define FSMC_PMEMx_MEMHOLDx_Pos (16U) |
||
9 | mjames | 5225 | #define FSMC_PMEMx_MEMHOLDx_Msk (0xFFUL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00FF0000 */ |
2 | mjames | 5226 | #define FSMC_PMEMx_MEMHOLDx FSMC_PMEMx_MEMHOLDx_Msk /*!< MEMHOLDx[7:0] bits (Common memory x hold time) */ |
9 | mjames | 5227 | #define FSMC_PMEMx_MEMHOLDx_0 (0x01UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00010000 */ |
5228 | #define FSMC_PMEMx_MEMHOLDx_1 (0x02UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00020000 */ |
||
5229 | #define FSMC_PMEMx_MEMHOLDx_2 (0x04UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00040000 */ |
||
5230 | #define FSMC_PMEMx_MEMHOLDx_3 (0x08UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00080000 */ |
||
5231 | #define FSMC_PMEMx_MEMHOLDx_4 (0x10UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00100000 */ |
||
5232 | #define FSMC_PMEMx_MEMHOLDx_5 (0x20UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00200000 */ |
||
5233 | #define FSMC_PMEMx_MEMHOLDx_6 (0x40UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00400000 */ |
||
5234 | #define FSMC_PMEMx_MEMHOLDx_7 (0x80UL << FSMC_PMEMx_MEMHOLDx_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 5235 | |
5236 | #define FSMC_PMEMx_MEMHIZx_Pos (24U) |
||
9 | mjames | 5237 | #define FSMC_PMEMx_MEMHIZx_Msk (0xFFUL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0xFF000000 */ |
2 | mjames | 5238 | #define FSMC_PMEMx_MEMHIZx FSMC_PMEMx_MEMHIZx_Msk /*!< MEMHIZx[7:0] bits (Common memory x databus HiZ time) */ |
9 | mjames | 5239 | #define FSMC_PMEMx_MEMHIZx_0 (0x01UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x01000000 */ |
5240 | #define FSMC_PMEMx_MEMHIZx_1 (0x02UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x02000000 */ |
||
5241 | #define FSMC_PMEMx_MEMHIZx_2 (0x04UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x04000000 */ |
||
5242 | #define FSMC_PMEMx_MEMHIZx_3 (0x08UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x08000000 */ |
||
5243 | #define FSMC_PMEMx_MEMHIZx_4 (0x10UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x10000000 */ |
||
5244 | #define FSMC_PMEMx_MEMHIZx_5 (0x20UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x20000000 */ |
||
5245 | #define FSMC_PMEMx_MEMHIZx_6 (0x40UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x40000000 */ |
||
5246 | #define FSMC_PMEMx_MEMHIZx_7 (0x80UL << FSMC_PMEMx_MEMHIZx_Pos) /*!< 0x80000000 */ |
||
2 | mjames | 5247 | |
5248 | /****************** Bit definition for FSMC_PATTx (x = 2 to 4) register ******************/ |
||
5249 | #define FSMC_PATTx_ATTSETx_Pos (0U) |
||
9 | mjames | 5250 | #define FSMC_PATTx_ATTSETx_Msk (0xFFUL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x000000FF */ |
2 | mjames | 5251 | #define FSMC_PATTx_ATTSETx FSMC_PATTx_ATTSETx_Msk /*!< ATTSETx[7:0] bits (Attribute memory x setup time) */ |
9 | mjames | 5252 | #define FSMC_PATTx_ATTSETx_0 (0x01UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000001 */ |
5253 | #define FSMC_PATTx_ATTSETx_1 (0x02UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000002 */ |
||
5254 | #define FSMC_PATTx_ATTSETx_2 (0x04UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000004 */ |
||
5255 | #define FSMC_PATTx_ATTSETx_3 (0x08UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000008 */ |
||
5256 | #define FSMC_PATTx_ATTSETx_4 (0x10UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000010 */ |
||
5257 | #define FSMC_PATTx_ATTSETx_5 (0x20UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000020 */ |
||
5258 | #define FSMC_PATTx_ATTSETx_6 (0x40UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000040 */ |
||
5259 | #define FSMC_PATTx_ATTSETx_7 (0x80UL << FSMC_PATTx_ATTSETx_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 5260 | |
5261 | #define FSMC_PATTx_ATTWAITx_Pos (8U) |
||
9 | mjames | 5262 | #define FSMC_PATTx_ATTWAITx_Msk (0xFFUL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 5263 | #define FSMC_PATTx_ATTWAITx FSMC_PATTx_ATTWAITx_Msk /*!< ATTWAITx[7:0] bits (Attribute memory x wait time) */ |
9 | mjames | 5264 | #define FSMC_PATTx_ATTWAITx_0 (0x01UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00000100 */ |
5265 | #define FSMC_PATTx_ATTWAITx_1 (0x02UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00000200 */ |
||
5266 | #define FSMC_PATTx_ATTWAITx_2 (0x04UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00000400 */ |
||
5267 | #define FSMC_PATTx_ATTWAITx_3 (0x08UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00000800 */ |
||
5268 | #define FSMC_PATTx_ATTWAITx_4 (0x10UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00001000 */ |
||
5269 | #define FSMC_PATTx_ATTWAITx_5 (0x20UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00002000 */ |
||
5270 | #define FSMC_PATTx_ATTWAITx_6 (0x40UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00004000 */ |
||
5271 | #define FSMC_PATTx_ATTWAITx_7 (0x80UL << FSMC_PATTx_ATTWAITx_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 5272 | |
5273 | #define FSMC_PATTx_ATTHOLDx_Pos (16U) |
||
9 | mjames | 5274 | #define FSMC_PATTx_ATTHOLDx_Msk (0xFFUL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00FF0000 */ |
2 | mjames | 5275 | #define FSMC_PATTx_ATTHOLDx FSMC_PATTx_ATTHOLDx_Msk /*!< ATTHOLDx[7:0] bits (Attribute memory x hold time) */ |
9 | mjames | 5276 | #define FSMC_PATTx_ATTHOLDx_0 (0x01UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00010000 */ |
5277 | #define FSMC_PATTx_ATTHOLDx_1 (0x02UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00020000 */ |
||
5278 | #define FSMC_PATTx_ATTHOLDx_2 (0x04UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00040000 */ |
||
5279 | #define FSMC_PATTx_ATTHOLDx_3 (0x08UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00080000 */ |
||
5280 | #define FSMC_PATTx_ATTHOLDx_4 (0x10UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00100000 */ |
||
5281 | #define FSMC_PATTx_ATTHOLDx_5 (0x20UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00200000 */ |
||
5282 | #define FSMC_PATTx_ATTHOLDx_6 (0x40UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00400000 */ |
||
5283 | #define FSMC_PATTx_ATTHOLDx_7 (0x80UL << FSMC_PATTx_ATTHOLDx_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 5284 | |
5285 | #define FSMC_PATTx_ATTHIZx_Pos (24U) |
||
9 | mjames | 5286 | #define FSMC_PATTx_ATTHIZx_Msk (0xFFUL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0xFF000000 */ |
2 | mjames | 5287 | #define FSMC_PATTx_ATTHIZx FSMC_PATTx_ATTHIZx_Msk /*!< ATTHIZx[7:0] bits (Attribute memory x databus HiZ time) */ |
9 | mjames | 5288 | #define FSMC_PATTx_ATTHIZx_0 (0x01UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x01000000 */ |
5289 | #define FSMC_PATTx_ATTHIZx_1 (0x02UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x02000000 */ |
||
5290 | #define FSMC_PATTx_ATTHIZx_2 (0x04UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x04000000 */ |
||
5291 | #define FSMC_PATTx_ATTHIZx_3 (0x08UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x08000000 */ |
||
5292 | #define FSMC_PATTx_ATTHIZx_4 (0x10UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x10000000 */ |
||
5293 | #define FSMC_PATTx_ATTHIZx_5 (0x20UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x20000000 */ |
||
5294 | #define FSMC_PATTx_ATTHIZx_6 (0x40UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x40000000 */ |
||
5295 | #define FSMC_PATTx_ATTHIZx_7 (0x80UL << FSMC_PATTx_ATTHIZx_Pos) /*!< 0x80000000 */ |
||
2 | mjames | 5296 | |
5297 | /****************** Bit definition for FSMC_PIO4 register *******************/ |
||
5298 | #define FSMC_PIO4_IOSET4_Pos (0U) |
||
9 | mjames | 5299 | #define FSMC_PIO4_IOSET4_Msk (0xFFUL << FSMC_PIO4_IOSET4_Pos) /*!< 0x000000FF */ |
2 | mjames | 5300 | #define FSMC_PIO4_IOSET4 FSMC_PIO4_IOSET4_Msk /*!< IOSET4[7:0] bits (I/O 4 setup time) */ |
9 | mjames | 5301 | #define FSMC_PIO4_IOSET4_0 (0x01UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000001 */ |
5302 | #define FSMC_PIO4_IOSET4_1 (0x02UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000002 */ |
||
5303 | #define FSMC_PIO4_IOSET4_2 (0x04UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000004 */ |
||
5304 | #define FSMC_PIO4_IOSET4_3 (0x08UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000008 */ |
||
5305 | #define FSMC_PIO4_IOSET4_4 (0x10UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000010 */ |
||
5306 | #define FSMC_PIO4_IOSET4_5 (0x20UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000020 */ |
||
5307 | #define FSMC_PIO4_IOSET4_6 (0x40UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000040 */ |
||
5308 | #define FSMC_PIO4_IOSET4_7 (0x80UL << FSMC_PIO4_IOSET4_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 5309 | |
5310 | #define FSMC_PIO4_IOWAIT4_Pos (8U) |
||
9 | mjames | 5311 | #define FSMC_PIO4_IOWAIT4_Msk (0xFFUL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 5312 | #define FSMC_PIO4_IOWAIT4 FSMC_PIO4_IOWAIT4_Msk /*!< IOWAIT4[7:0] bits (I/O 4 wait time) */ |
9 | mjames | 5313 | #define FSMC_PIO4_IOWAIT4_0 (0x01UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00000100 */ |
5314 | #define FSMC_PIO4_IOWAIT4_1 (0x02UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00000200 */ |
||
5315 | #define FSMC_PIO4_IOWAIT4_2 (0x04UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00000400 */ |
||
5316 | #define FSMC_PIO4_IOWAIT4_3 (0x08UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00000800 */ |
||
5317 | #define FSMC_PIO4_IOWAIT4_4 (0x10UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00001000 */ |
||
5318 | #define FSMC_PIO4_IOWAIT4_5 (0x20UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00002000 */ |
||
5319 | #define FSMC_PIO4_IOWAIT4_6 (0x40UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00004000 */ |
||
5320 | #define FSMC_PIO4_IOWAIT4_7 (0x80UL << FSMC_PIO4_IOWAIT4_Pos) /*!< 0x00008000 */ |
||
2 | mjames | 5321 | |
5322 | #define FSMC_PIO4_IOHOLD4_Pos (16U) |
||
9 | mjames | 5323 | #define FSMC_PIO4_IOHOLD4_Msk (0xFFUL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00FF0000 */ |
2 | mjames | 5324 | #define FSMC_PIO4_IOHOLD4 FSMC_PIO4_IOHOLD4_Msk /*!< IOHOLD4[7:0] bits (I/O 4 hold time) */ |
9 | mjames | 5325 | #define FSMC_PIO4_IOHOLD4_0 (0x01UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00010000 */ |
5326 | #define FSMC_PIO4_IOHOLD4_1 (0x02UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00020000 */ |
||
5327 | #define FSMC_PIO4_IOHOLD4_2 (0x04UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00040000 */ |
||
5328 | #define FSMC_PIO4_IOHOLD4_3 (0x08UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00080000 */ |
||
5329 | #define FSMC_PIO4_IOHOLD4_4 (0x10UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00100000 */ |
||
5330 | #define FSMC_PIO4_IOHOLD4_5 (0x20UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00200000 */ |
||
5331 | #define FSMC_PIO4_IOHOLD4_6 (0x40UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00400000 */ |
||
5332 | #define FSMC_PIO4_IOHOLD4_7 (0x80UL << FSMC_PIO4_IOHOLD4_Pos) /*!< 0x00800000 */ |
||
2 | mjames | 5333 | |
5334 | #define FSMC_PIO4_IOHIZ4_Pos (24U) |
||
9 | mjames | 5335 | #define FSMC_PIO4_IOHIZ4_Msk (0xFFUL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0xFF000000 */ |
2 | mjames | 5336 | #define FSMC_PIO4_IOHIZ4 FSMC_PIO4_IOHIZ4_Msk /*!< IOHIZ4[7:0] bits (I/O 4 databus HiZ time) */ |
9 | mjames | 5337 | #define FSMC_PIO4_IOHIZ4_0 (0x01UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x01000000 */ |
5338 | #define FSMC_PIO4_IOHIZ4_1 (0x02UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x02000000 */ |
||
5339 | #define FSMC_PIO4_IOHIZ4_2 (0x04UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x04000000 */ |
||
5340 | #define FSMC_PIO4_IOHIZ4_3 (0x08UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x08000000 */ |
||
5341 | #define FSMC_PIO4_IOHIZ4_4 (0x10UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x10000000 */ |
||
5342 | #define FSMC_PIO4_IOHIZ4_5 (0x20UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x20000000 */ |
||
5343 | #define FSMC_PIO4_IOHIZ4_6 (0x40UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x40000000 */ |
||
5344 | #define FSMC_PIO4_IOHIZ4_7 (0x80UL << FSMC_PIO4_IOHIZ4_Pos) /*!< 0x80000000 */ |
||
2 | mjames | 5345 | |
5346 | /****************** Bit definition for FSMC_ECCR2 register ******************/ |
||
5347 | #define FSMC_ECCR2_ECC2_Pos (0U) |
||
9 | mjames | 5348 | #define FSMC_ECCR2_ECC2_Msk (0xFFFFFFFFUL << FSMC_ECCR2_ECC2_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 5349 | #define FSMC_ECCR2_ECC2 FSMC_ECCR2_ECC2_Msk /*!< ECC result */ |
5350 | |||
5351 | /****************** Bit definition for FSMC_ECCR3 register ******************/ |
||
5352 | #define FSMC_ECCR3_ECC3_Pos (0U) |
||
9 | mjames | 5353 | #define FSMC_ECCR3_ECC3_Msk (0xFFFFFFFFUL << FSMC_ECCR3_ECC3_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 5354 | #define FSMC_ECCR3_ECC3 FSMC_ECCR3_ECC3_Msk /*!< ECC result */ |
5355 | |||
5356 | |||
5357 | /******************************************************************************/ |
||
5358 | /* */ |
||
5359 | /* Serial Peripheral Interface */ |
||
5360 | /* */ |
||
5361 | /******************************************************************************/ |
||
9 | mjames | 5362 | /* |
5363 | * @brief Specific device feature definitions (not present on all devices in the STM32F1 serie) |
||
5364 | */ |
||
5365 | #define SPI_I2S_SUPPORT /*!< I2S support */ |
||
2 | mjames | 5366 | |
5367 | /******************* Bit definition for SPI_CR1 register ********************/ |
||
5368 | #define SPI_CR1_CPHA_Pos (0U) |
||
9 | mjames | 5369 | #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ |
2 | mjames | 5370 | #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ |
5371 | #define SPI_CR1_CPOL_Pos (1U) |
||
9 | mjames | 5372 | #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ |
2 | mjames | 5373 | #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ |
5374 | #define SPI_CR1_MSTR_Pos (2U) |
||
9 | mjames | 5375 | #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ |
2 | mjames | 5376 | #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ |
5377 | |||
5378 | #define SPI_CR1_BR_Pos (3U) |
||
9 | mjames | 5379 | #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ |
2 | mjames | 5380 | #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ |
9 | mjames | 5381 | #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ |
5382 | #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ |
||
5383 | #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 5384 | |
5385 | #define SPI_CR1_SPE_Pos (6U) |
||
9 | mjames | 5386 | #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ |
2 | mjames | 5387 | #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ |
5388 | #define SPI_CR1_LSBFIRST_Pos (7U) |
||
9 | mjames | 5389 | #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ |
2 | mjames | 5390 | #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ |
5391 | #define SPI_CR1_SSI_Pos (8U) |
||
9 | mjames | 5392 | #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ |
2 | mjames | 5393 | #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ |
5394 | #define SPI_CR1_SSM_Pos (9U) |
||
9 | mjames | 5395 | #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ |
2 | mjames | 5396 | #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ |
5397 | #define SPI_CR1_RXONLY_Pos (10U) |
||
9 | mjames | 5398 | #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ |
2 | mjames | 5399 | #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ |
5400 | #define SPI_CR1_DFF_Pos (11U) |
||
9 | mjames | 5401 | #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */ |
2 | mjames | 5402 | #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */ |
5403 | #define SPI_CR1_CRCNEXT_Pos (12U) |
||
9 | mjames | 5404 | #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ |
2 | mjames | 5405 | #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ |
5406 | #define SPI_CR1_CRCEN_Pos (13U) |
||
9 | mjames | 5407 | #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ |
2 | mjames | 5408 | #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ |
5409 | #define SPI_CR1_BIDIOE_Pos (14U) |
||
9 | mjames | 5410 | #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ |
2 | mjames | 5411 | #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ |
5412 | #define SPI_CR1_BIDIMODE_Pos (15U) |
||
9 | mjames | 5413 | #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ |
2 | mjames | 5414 | #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ |
5415 | |||
5416 | /******************* Bit definition for SPI_CR2 register ********************/ |
||
5417 | #define SPI_CR2_RXDMAEN_Pos (0U) |
||
9 | mjames | 5418 | #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ |
2 | mjames | 5419 | #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ |
5420 | #define SPI_CR2_TXDMAEN_Pos (1U) |
||
9 | mjames | 5421 | #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ |
2 | mjames | 5422 | #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ |
5423 | #define SPI_CR2_SSOE_Pos (2U) |
||
9 | mjames | 5424 | #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ |
2 | mjames | 5425 | #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ |
5426 | #define SPI_CR2_ERRIE_Pos (5U) |
||
9 | mjames | 5427 | #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ |
2 | mjames | 5428 | #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ |
5429 | #define SPI_CR2_RXNEIE_Pos (6U) |
||
9 | mjames | 5430 | #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ |
2 | mjames | 5431 | #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ |
5432 | #define SPI_CR2_TXEIE_Pos (7U) |
||
9 | mjames | 5433 | #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ |
2 | mjames | 5434 | #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ |
5435 | |||
5436 | /******************** Bit definition for SPI_SR register ********************/ |
||
5437 | #define SPI_SR_RXNE_Pos (0U) |
||
9 | mjames | 5438 | #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ |
2 | mjames | 5439 | #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ |
5440 | #define SPI_SR_TXE_Pos (1U) |
||
9 | mjames | 5441 | #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ |
2 | mjames | 5442 | #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ |
5443 | #define SPI_SR_CHSIDE_Pos (2U) |
||
9 | mjames | 5444 | #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ |
2 | mjames | 5445 | #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ |
5446 | #define SPI_SR_UDR_Pos (3U) |
||
9 | mjames | 5447 | #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ |
2 | mjames | 5448 | #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ |
5449 | #define SPI_SR_CRCERR_Pos (4U) |
||
9 | mjames | 5450 | #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ |
2 | mjames | 5451 | #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ |
5452 | #define SPI_SR_MODF_Pos (5U) |
||
9 | mjames | 5453 | #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ |
2 | mjames | 5454 | #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ |
5455 | #define SPI_SR_OVR_Pos (6U) |
||
9 | mjames | 5456 | #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ |
2 | mjames | 5457 | #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ |
5458 | #define SPI_SR_BSY_Pos (7U) |
||
9 | mjames | 5459 | #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ |
2 | mjames | 5460 | #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ |
5461 | |||
5462 | /******************** Bit definition for SPI_DR register ********************/ |
||
5463 | #define SPI_DR_DR_Pos (0U) |
||
9 | mjames | 5464 | #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 5465 | #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ |
5466 | |||
5467 | /******************* Bit definition for SPI_CRCPR register ******************/ |
||
5468 | #define SPI_CRCPR_CRCPOLY_Pos (0U) |
||
9 | mjames | 5469 | #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 5470 | #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ |
5471 | |||
5472 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
||
5473 | #define SPI_RXCRCR_RXCRC_Pos (0U) |
||
9 | mjames | 5474 | #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 5475 | #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ |
5476 | |||
5477 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
||
5478 | #define SPI_TXCRCR_TXCRC_Pos (0U) |
||
9 | mjames | 5479 | #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ |
2 | mjames | 5480 | #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ |
5481 | |||
5482 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
||
9 | mjames | 5483 | #define SPI_I2SCFGR_CHLEN_Pos (0U) |
5484 | #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ |
||
5485 | #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!< Channel length (number of bits per audio channel) */ |
||
5486 | |||
5487 | #define SPI_I2SCFGR_DATLEN_Pos (1U) |
||
5488 | #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ |
||
5489 | #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!< DATLEN[1:0] bits (Data length to be transferred) */ |
||
5490 | #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ |
||
5491 | #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ |
||
5492 | |||
5493 | #define SPI_I2SCFGR_CKPOL_Pos (3U) |
||
5494 | #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ |
||
5495 | #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!< steady state clock polarity */ |
||
5496 | |||
5497 | #define SPI_I2SCFGR_I2SSTD_Pos (4U) |
||
5498 | #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ |
||
5499 | #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!< I2SSTD[1:0] bits (I2S standard selection) */ |
||
5500 | #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ |
||
5501 | #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ |
||
5502 | |||
5503 | #define SPI_I2SCFGR_PCMSYNC_Pos (7U) |
||
5504 | #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ |
||
5505 | #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!< PCM frame synchronization */ |
||
5506 | |||
5507 | #define SPI_I2SCFGR_I2SCFG_Pos (8U) |
||
5508 | #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ |
||
5509 | #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!< I2SCFG[1:0] bits (I2S configuration mode) */ |
||
5510 | #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ |
||
5511 | #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ |
||
5512 | |||
5513 | #define SPI_I2SCFGR_I2SE_Pos (10U) |
||
5514 | #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ |
||
5515 | #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!< I2S Enable */ |
||
2 | mjames | 5516 | #define SPI_I2SCFGR_I2SMOD_Pos (11U) |
9 | mjames | 5517 | #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ |
2 | mjames | 5518 | #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!< I2S mode selection */ |
9 | mjames | 5519 | /****************** Bit definition for SPI_I2SPR register *******************/ |
5520 | #define SPI_I2SPR_I2SDIV_Pos (0U) |
||
5521 | #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ |
||
5522 | #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!< I2S Linear prescaler */ |
||
5523 | #define SPI_I2SPR_ODD_Pos (8U) |
||
5524 | #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ |
||
5525 | #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!< Odd factor for the prescaler */ |
||
5526 | #define SPI_I2SPR_MCKOE_Pos (9U) |
||
5527 | #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ |
||
5528 | #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!< Master Clock Output Enable */ |
||
2 | mjames | 5529 | |
5530 | /******************************************************************************/ |
||
5531 | /* */ |
||
5532 | /* Inter-integrated Circuit Interface */ |
||
5533 | /* */ |
||
5534 | /******************************************************************************/ |
||
5535 | |||
5536 | /******************* Bit definition for I2C_CR1 register ********************/ |
||
5537 | #define I2C_CR1_PE_Pos (0U) |
||
9 | mjames | 5538 | #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ |
2 | mjames | 5539 | #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */ |
5540 | #define I2C_CR1_SMBUS_Pos (1U) |
||
9 | mjames | 5541 | #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */ |
2 | mjames | 5542 | #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */ |
5543 | #define I2C_CR1_SMBTYPE_Pos (3U) |
||
9 | mjames | 5544 | #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */ |
2 | mjames | 5545 | #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */ |
5546 | #define I2C_CR1_ENARP_Pos (4U) |
||
9 | mjames | 5547 | #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */ |
2 | mjames | 5548 | #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */ |
5549 | #define I2C_CR1_ENPEC_Pos (5U) |
||
9 | mjames | 5550 | #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */ |
2 | mjames | 5551 | #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */ |
5552 | #define I2C_CR1_ENGC_Pos (6U) |
||
9 | mjames | 5553 | #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */ |
2 | mjames | 5554 | #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */ |
5555 | #define I2C_CR1_NOSTRETCH_Pos (7U) |
||
9 | mjames | 5556 | #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */ |
2 | mjames | 5557 | #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */ |
5558 | #define I2C_CR1_START_Pos (8U) |
||
9 | mjames | 5559 | #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */ |
2 | mjames | 5560 | #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */ |
5561 | #define I2C_CR1_STOP_Pos (9U) |
||
9 | mjames | 5562 | #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */ |
2 | mjames | 5563 | #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */ |
5564 | #define I2C_CR1_ACK_Pos (10U) |
||
9 | mjames | 5565 | #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */ |
2 | mjames | 5566 | #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */ |
5567 | #define I2C_CR1_POS_Pos (11U) |
||
9 | mjames | 5568 | #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */ |
2 | mjames | 5569 | #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */ |
5570 | #define I2C_CR1_PEC_Pos (12U) |
||
9 | mjames | 5571 | #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos) /*!< 0x00001000 */ |
2 | mjames | 5572 | #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */ |
5573 | #define I2C_CR1_ALERT_Pos (13U) |
||
9 | mjames | 5574 | #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */ |
2 | mjames | 5575 | #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */ |
5576 | #define I2C_CR1_SWRST_Pos (15U) |
||
9 | mjames | 5577 | #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */ |
2 | mjames | 5578 | #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */ |
5579 | |||
5580 | /******************* Bit definition for I2C_CR2 register ********************/ |
||
5581 | #define I2C_CR2_FREQ_Pos (0U) |
||
9 | mjames | 5582 | #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */ |
2 | mjames | 5583 | #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */ |
9 | mjames | 5584 | #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */ |
5585 | #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */ |
||
5586 | #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */ |
||
5587 | #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */ |
||
5588 | #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */ |
||
5589 | #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */ |
||
2 | mjames | 5590 | |
5591 | #define I2C_CR2_ITERREN_Pos (8U) |
||
9 | mjames | 5592 | #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */ |
2 | mjames | 5593 | #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */ |
5594 | #define I2C_CR2_ITEVTEN_Pos (9U) |
||
9 | mjames | 5595 | #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */ |
2 | mjames | 5596 | #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */ |
5597 | #define I2C_CR2_ITBUFEN_Pos (10U) |
||
9 | mjames | 5598 | #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */ |
2 | mjames | 5599 | #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */ |
5600 | #define I2C_CR2_DMAEN_Pos (11U) |
||
9 | mjames | 5601 | #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */ |
2 | mjames | 5602 | #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */ |
5603 | #define I2C_CR2_LAST_Pos (12U) |
||
9 | mjames | 5604 | #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos) /*!< 0x00001000 */ |
2 | mjames | 5605 | #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */ |
5606 | |||
5607 | /******************* Bit definition for I2C_OAR1 register *******************/ |
||
5608 | #define I2C_OAR1_ADD1_7 0x000000FEU /*!< Interface Address */ |
||
5609 | #define I2C_OAR1_ADD8_9 0x00000300U /*!< Interface Address */ |
||
5610 | |||
5611 | #define I2C_OAR1_ADD0_Pos (0U) |
||
9 | mjames | 5612 | #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */ |
2 | mjames | 5613 | #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */ |
5614 | #define I2C_OAR1_ADD1_Pos (1U) |
||
9 | mjames | 5615 | #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */ |
2 | mjames | 5616 | #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */ |
5617 | #define I2C_OAR1_ADD2_Pos (2U) |
||
9 | mjames | 5618 | #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */ |
2 | mjames | 5619 | #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */ |
5620 | #define I2C_OAR1_ADD3_Pos (3U) |
||
9 | mjames | 5621 | #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */ |
2 | mjames | 5622 | #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */ |
5623 | #define I2C_OAR1_ADD4_Pos (4U) |
||
9 | mjames | 5624 | #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */ |
2 | mjames | 5625 | #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */ |
5626 | #define I2C_OAR1_ADD5_Pos (5U) |
||
9 | mjames | 5627 | #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */ |
2 | mjames | 5628 | #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */ |
5629 | #define I2C_OAR1_ADD6_Pos (6U) |
||
9 | mjames | 5630 | #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */ |
2 | mjames | 5631 | #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */ |
5632 | #define I2C_OAR1_ADD7_Pos (7U) |
||
9 | mjames | 5633 | #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */ |
2 | mjames | 5634 | #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */ |
5635 | #define I2C_OAR1_ADD8_Pos (8U) |
||
9 | mjames | 5636 | #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */ |
2 | mjames | 5637 | #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */ |
5638 | #define I2C_OAR1_ADD9_Pos (9U) |
||
9 | mjames | 5639 | #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */ |
2 | mjames | 5640 | #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */ |
5641 | |||
5642 | #define I2C_OAR1_ADDMODE_Pos (15U) |
||
9 | mjames | 5643 | #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */ |
2 | mjames | 5644 | #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */ |
5645 | |||
5646 | /******************* Bit definition for I2C_OAR2 register *******************/ |
||
5647 | #define I2C_OAR2_ENDUAL_Pos (0U) |
||
9 | mjames | 5648 | #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */ |
2 | mjames | 5649 | #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */ |
5650 | #define I2C_OAR2_ADD2_Pos (1U) |
||
9 | mjames | 5651 | #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */ |
2 | mjames | 5652 | #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */ |
5653 | |||
5654 | /******************** Bit definition for I2C_DR register ********************/ |
||
5655 | #define I2C_DR_DR_Pos (0U) |
||
9 | mjames | 5656 | #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */ |
2 | mjames | 5657 | #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */ |
5658 | |||
5659 | /******************* Bit definition for I2C_SR1 register ********************/ |
||
5660 | #define I2C_SR1_SB_Pos (0U) |
||
9 | mjames | 5661 | #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */ |
2 | mjames | 5662 | #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */ |
5663 | #define I2C_SR1_ADDR_Pos (1U) |
||
9 | mjames | 5664 | #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */ |
2 | mjames | 5665 | #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */ |
5666 | #define I2C_SR1_BTF_Pos (2U) |
||
9 | mjames | 5667 | #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */ |
2 | mjames | 5668 | #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */ |
5669 | #define I2C_SR1_ADD10_Pos (3U) |
||
9 | mjames | 5670 | #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */ |
2 | mjames | 5671 | #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */ |
5672 | #define I2C_SR1_STOPF_Pos (4U) |
||
9 | mjames | 5673 | #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */ |
2 | mjames | 5674 | #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */ |
5675 | #define I2C_SR1_RXNE_Pos (6U) |
||
9 | mjames | 5676 | #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */ |
2 | mjames | 5677 | #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */ |
5678 | #define I2C_SR1_TXE_Pos (7U) |
||
9 | mjames | 5679 | #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */ |
2 | mjames | 5680 | #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */ |
5681 | #define I2C_SR1_BERR_Pos (8U) |
||
9 | mjames | 5682 | #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */ |
2 | mjames | 5683 | #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */ |
5684 | #define I2C_SR1_ARLO_Pos (9U) |
||
9 | mjames | 5685 | #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */ |
2 | mjames | 5686 | #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */ |
5687 | #define I2C_SR1_AF_Pos (10U) |
||
9 | mjames | 5688 | #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */ |
2 | mjames | 5689 | #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */ |
5690 | #define I2C_SR1_OVR_Pos (11U) |
||
9 | mjames | 5691 | #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */ |
2 | mjames | 5692 | #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */ |
5693 | #define I2C_SR1_PECERR_Pos (12U) |
||
9 | mjames | 5694 | #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */ |
2 | mjames | 5695 | #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */ |
5696 | #define I2C_SR1_TIMEOUT_Pos (14U) |
||
9 | mjames | 5697 | #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */ |
2 | mjames | 5698 | #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */ |
5699 | #define I2C_SR1_SMBALERT_Pos (15U) |
||
9 | mjames | 5700 | #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */ |
2 | mjames | 5701 | #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */ |
5702 | |||
5703 | /******************* Bit definition for I2C_SR2 register ********************/ |
||
5704 | #define I2C_SR2_MSL_Pos (0U) |
||
9 | mjames | 5705 | #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */ |
2 | mjames | 5706 | #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */ |
5707 | #define I2C_SR2_BUSY_Pos (1U) |
||
9 | mjames | 5708 | #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */ |
2 | mjames | 5709 | #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */ |
5710 | #define I2C_SR2_TRA_Pos (2U) |
||
9 | mjames | 5711 | #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */ |
2 | mjames | 5712 | #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */ |
5713 | #define I2C_SR2_GENCALL_Pos (4U) |
||
9 | mjames | 5714 | #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */ |
2 | mjames | 5715 | #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */ |
5716 | #define I2C_SR2_SMBDEFAULT_Pos (5U) |
||
9 | mjames | 5717 | #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */ |
2 | mjames | 5718 | #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */ |
5719 | #define I2C_SR2_SMBHOST_Pos (6U) |
||
9 | mjames | 5720 | #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */ |
2 | mjames | 5721 | #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */ |
5722 | #define I2C_SR2_DUALF_Pos (7U) |
||
9 | mjames | 5723 | #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */ |
2 | mjames | 5724 | #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */ |
5725 | #define I2C_SR2_PEC_Pos (8U) |
||
9 | mjames | 5726 | #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 5727 | #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */ |
5728 | |||
5729 | /******************* Bit definition for I2C_CCR register ********************/ |
||
5730 | #define I2C_CCR_CCR_Pos (0U) |
||
9 | mjames | 5731 | #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */ |
2 | mjames | 5732 | #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */ |
5733 | #define I2C_CCR_DUTY_Pos (14U) |
||
9 | mjames | 5734 | #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */ |
2 | mjames | 5735 | #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */ |
5736 | #define I2C_CCR_FS_Pos (15U) |
||
9 | mjames | 5737 | #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */ |
2 | mjames | 5738 | #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */ |
5739 | |||
5740 | /****************** Bit definition for I2C_TRISE register *******************/ |
||
5741 | #define I2C_TRISE_TRISE_Pos (0U) |
||
9 | mjames | 5742 | #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */ |
2 | mjames | 5743 | #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */ |
5744 | |||
5745 | /******************************************************************************/ |
||
5746 | /* */ |
||
5747 | /* Universal Synchronous Asynchronous Receiver Transmitter */ |
||
5748 | /* */ |
||
5749 | /******************************************************************************/ |
||
5750 | |||
5751 | /******************* Bit definition for USART_SR register *******************/ |
||
5752 | #define USART_SR_PE_Pos (0U) |
||
9 | mjames | 5753 | #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */ |
2 | mjames | 5754 | #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */ |
5755 | #define USART_SR_FE_Pos (1U) |
||
9 | mjames | 5756 | #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */ |
2 | mjames | 5757 | #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */ |
5758 | #define USART_SR_NE_Pos (2U) |
||
9 | mjames | 5759 | #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */ |
2 | mjames | 5760 | #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */ |
5761 | #define USART_SR_ORE_Pos (3U) |
||
9 | mjames | 5762 | #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */ |
2 | mjames | 5763 | #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */ |
5764 | #define USART_SR_IDLE_Pos (4U) |
||
9 | mjames | 5765 | #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */ |
2 | mjames | 5766 | #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */ |
5767 | #define USART_SR_RXNE_Pos (5U) |
||
9 | mjames | 5768 | #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */ |
2 | mjames | 5769 | #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */ |
5770 | #define USART_SR_TC_Pos (6U) |
||
9 | mjames | 5771 | #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */ |
2 | mjames | 5772 | #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */ |
5773 | #define USART_SR_TXE_Pos (7U) |
||
9 | mjames | 5774 | #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */ |
2 | mjames | 5775 | #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */ |
5776 | #define USART_SR_LBD_Pos (8U) |
||
9 | mjames | 5777 | #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos) /*!< 0x00000100 */ |
2 | mjames | 5778 | #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */ |
5779 | #define USART_SR_CTS_Pos (9U) |
||
9 | mjames | 5780 | #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */ |
2 | mjames | 5781 | #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */ |
5782 | |||
5783 | /******************* Bit definition for USART_DR register *******************/ |
||
5784 | #define USART_DR_DR_Pos (0U) |
||
9 | mjames | 5785 | #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */ |
2 | mjames | 5786 | #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */ |
5787 | |||
5788 | /****************** Bit definition for USART_BRR register *******************/ |
||
5789 | #define USART_BRR_DIV_Fraction_Pos (0U) |
||
9 | mjames | 5790 | #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */ |
2 | mjames | 5791 | #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */ |
5792 | #define USART_BRR_DIV_Mantissa_Pos (4U) |
||
9 | mjames | 5793 | #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */ |
2 | mjames | 5794 | #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */ |
5795 | |||
5796 | /****************** Bit definition for USART_CR1 register *******************/ |
||
5797 | #define USART_CR1_SBK_Pos (0U) |
||
9 | mjames | 5798 | #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos) /*!< 0x00000001 */ |
2 | mjames | 5799 | #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */ |
5800 | #define USART_CR1_RWU_Pos (1U) |
||
9 | mjames | 5801 | #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */ |
2 | mjames | 5802 | #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */ |
5803 | #define USART_CR1_RE_Pos (2U) |
||
9 | mjames | 5804 | #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ |
2 | mjames | 5805 | #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ |
5806 | #define USART_CR1_TE_Pos (3U) |
||
9 | mjames | 5807 | #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ |
2 | mjames | 5808 | #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ |
5809 | #define USART_CR1_IDLEIE_Pos (4U) |
||
9 | mjames | 5810 | #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ |
2 | mjames | 5811 | #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ |
5812 | #define USART_CR1_RXNEIE_Pos (5U) |
||
9 | mjames | 5813 | #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ |
2 | mjames | 5814 | #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ |
5815 | #define USART_CR1_TCIE_Pos (6U) |
||
9 | mjames | 5816 | #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ |
2 | mjames | 5817 | #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ |
5818 | #define USART_CR1_TXEIE_Pos (7U) |
||
9 | mjames | 5819 | #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ |
2 | mjames | 5820 | #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */ |
5821 | #define USART_CR1_PEIE_Pos (8U) |
||
9 | mjames | 5822 | #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ |
2 | mjames | 5823 | #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ |
5824 | #define USART_CR1_PS_Pos (9U) |
||
9 | mjames | 5825 | #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ |
2 | mjames | 5826 | #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ |
5827 | #define USART_CR1_PCE_Pos (10U) |
||
9 | mjames | 5828 | #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ |
2 | mjames | 5829 | #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ |
5830 | #define USART_CR1_WAKE_Pos (11U) |
||
9 | mjames | 5831 | #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ |
2 | mjames | 5832 | #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */ |
5833 | #define USART_CR1_M_Pos (12U) |
||
9 | mjames | 5834 | #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */ |
2 | mjames | 5835 | #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ |
5836 | #define USART_CR1_UE_Pos (13U) |
||
9 | mjames | 5837 | #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */ |
2 | mjames | 5838 | #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ |
5839 | |||
5840 | /****************** Bit definition for USART_CR2 register *******************/ |
||
5841 | #define USART_CR2_ADD_Pos (0U) |
||
9 | mjames | 5842 | #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */ |
2 | mjames | 5843 | #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ |
5844 | #define USART_CR2_LBDL_Pos (5U) |
||
9 | mjames | 5845 | #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ |
2 | mjames | 5846 | #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ |
5847 | #define USART_CR2_LBDIE_Pos (6U) |
||
9 | mjames | 5848 | #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ |
2 | mjames | 5849 | #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ |
5850 | #define USART_CR2_LBCL_Pos (8U) |
||
9 | mjames | 5851 | #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ |
2 | mjames | 5852 | #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ |
5853 | #define USART_CR2_CPHA_Pos (9U) |
||
9 | mjames | 5854 | #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ |
2 | mjames | 5855 | #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ |
5856 | #define USART_CR2_CPOL_Pos (10U) |
||
9 | mjames | 5857 | #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ |
2 | mjames | 5858 | #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ |
5859 | #define USART_CR2_CLKEN_Pos (11U) |
||
9 | mjames | 5860 | #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ |
2 | mjames | 5861 | #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ |
5862 | |||
5863 | #define USART_CR2_STOP_Pos (12U) |
||
9 | mjames | 5864 | #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ |
2 | mjames | 5865 | #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ |
9 | mjames | 5866 | #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ |
5867 | #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ |
||
2 | mjames | 5868 | |
5869 | #define USART_CR2_LINEN_Pos (14U) |
||
9 | mjames | 5870 | #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ |
2 | mjames | 5871 | #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ |
5872 | |||
5873 | /****************** Bit definition for USART_CR3 register *******************/ |
||
5874 | #define USART_CR3_EIE_Pos (0U) |
||
9 | mjames | 5875 | #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ |
2 | mjames | 5876 | #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ |
5877 | #define USART_CR3_IREN_Pos (1U) |
||
9 | mjames | 5878 | #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ |
2 | mjames | 5879 | #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ |
5880 | #define USART_CR3_IRLP_Pos (2U) |
||
9 | mjames | 5881 | #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ |
2 | mjames | 5882 | #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ |
5883 | #define USART_CR3_HDSEL_Pos (3U) |
||
9 | mjames | 5884 | #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ |
2 | mjames | 5885 | #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ |
5886 | #define USART_CR3_NACK_Pos (4U) |
||
9 | mjames | 5887 | #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ |
2 | mjames | 5888 | #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */ |
5889 | #define USART_CR3_SCEN_Pos (5U) |
||
9 | mjames | 5890 | #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ |
2 | mjames | 5891 | #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */ |
5892 | #define USART_CR3_DMAR_Pos (6U) |
||
9 | mjames | 5893 | #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ |
2 | mjames | 5894 | #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ |
5895 | #define USART_CR3_DMAT_Pos (7U) |
||
9 | mjames | 5896 | #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ |
2 | mjames | 5897 | #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ |
5898 | #define USART_CR3_RTSE_Pos (8U) |
||
9 | mjames | 5899 | #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ |
2 | mjames | 5900 | #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ |
5901 | #define USART_CR3_CTSE_Pos (9U) |
||
9 | mjames | 5902 | #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ |
2 | mjames | 5903 | #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ |
5904 | #define USART_CR3_CTSIE_Pos (10U) |
||
9 | mjames | 5905 | #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ |
2 | mjames | 5906 | #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ |
5907 | |||
5908 | /****************** Bit definition for USART_GTPR register ******************/ |
||
5909 | #define USART_GTPR_PSC_Pos (0U) |
||
9 | mjames | 5910 | #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ |
2 | mjames | 5911 | #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ |
9 | mjames | 5912 | #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos) /*!< 0x00000001 */ |
5913 | #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos) /*!< 0x00000002 */ |
||
5914 | #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos) /*!< 0x00000004 */ |
||
5915 | #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos) /*!< 0x00000008 */ |
||
5916 | #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos) /*!< 0x00000010 */ |
||
5917 | #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos) /*!< 0x00000020 */ |
||
5918 | #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos) /*!< 0x00000040 */ |
||
5919 | #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 5920 | |
5921 | #define USART_GTPR_GT_Pos (8U) |
||
9 | mjames | 5922 | #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 5923 | #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */ |
5924 | |||
5925 | /******************************************************************************/ |
||
5926 | /* */ |
||
5927 | /* Debug MCU */ |
||
5928 | /* */ |
||
5929 | /******************************************************************************/ |
||
5930 | |||
5931 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ |
||
5932 | #define DBGMCU_IDCODE_DEV_ID_Pos (0U) |
||
9 | mjames | 5933 | #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ |
2 | mjames | 5934 | #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ |
5935 | |||
5936 | #define DBGMCU_IDCODE_REV_ID_Pos (16U) |
||
9 | mjames | 5937 | #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ |
2 | mjames | 5938 | #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ |
9 | mjames | 5939 | #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ |
5940 | #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ |
||
5941 | #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ |
||
5942 | #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ |
||
5943 | #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ |
||
5944 | #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ |
||
5945 | #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ |
||
5946 | #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ |
||
5947 | #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ |
||
5948 | #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ |
||
5949 | #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ |
||
5950 | #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ |
||
5951 | #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ |
||
5952 | #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ |
||
5953 | #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ |
||
5954 | #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ |
||
2 | mjames | 5955 | |
5956 | /****************** Bit definition for DBGMCU_CR register *******************/ |
||
5957 | #define DBGMCU_CR_DBG_SLEEP_Pos (0U) |
||
9 | mjames | 5958 | #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ |
2 | mjames | 5959 | #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */ |
5960 | #define DBGMCU_CR_DBG_STOP_Pos (1U) |
||
9 | mjames | 5961 | #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ |
2 | mjames | 5962 | #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ |
5963 | #define DBGMCU_CR_DBG_STANDBY_Pos (2U) |
||
9 | mjames | 5964 | #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ |
2 | mjames | 5965 | #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ |
5966 | #define DBGMCU_CR_TRACE_IOEN_Pos (5U) |
||
9 | mjames | 5967 | #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ |
2 | mjames | 5968 | #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */ |
5969 | |||
5970 | #define DBGMCU_CR_TRACE_MODE_Pos (6U) |
||
9 | mjames | 5971 | #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */ |
2 | mjames | 5972 | #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */ |
9 | mjames | 5973 | #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */ |
5974 | #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */ |
||
2 | mjames | 5975 | |
5976 | #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U) |
||
9 | mjames | 5977 | #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_IWDG_STOP_Pos) /*!< 0x00000100 */ |
2 | mjames | 5978 | #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ |
5979 | #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U) |
||
9 | mjames | 5980 | #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_WWDG_STOP_Pos) /*!< 0x00000200 */ |
2 | mjames | 5981 | #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ |
5982 | #define DBGMCU_CR_DBG_TIM1_STOP_Pos (10U) |
||
9 | mjames | 5983 | #define DBGMCU_CR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM1_STOP_Pos) /*!< 0x00000400 */ |
2 | mjames | 5984 | #define DBGMCU_CR_DBG_TIM1_STOP DBGMCU_CR_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */ |
5985 | #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U) |
||
9 | mjames | 5986 | #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM2_STOP_Pos) /*!< 0x00000800 */ |
2 | mjames | 5987 | #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ |
5988 | #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U) |
||
9 | mjames | 5989 | #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM3_STOP_Pos) /*!< 0x00001000 */ |
2 | mjames | 5990 | #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */ |
5991 | #define DBGMCU_CR_DBG_TIM4_STOP_Pos (13U) |
||
9 | mjames | 5992 | #define DBGMCU_CR_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM4_STOP_Pos) /*!< 0x00002000 */ |
2 | mjames | 5993 | #define DBGMCU_CR_DBG_TIM4_STOP DBGMCU_CR_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */ |
5994 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U) |
||
9 | mjames | 5995 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00008000 */ |
2 | mjames | 5996 | #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
5997 | #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos (16U) |
||
9 | mjames | 5998 | #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00010000 */ |
2 | mjames | 5999 | #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */ |
6000 | #define DBGMCU_CR_DBG_TIM5_STOP_Pos (18U) |
||
9 | mjames | 6001 | #define DBGMCU_CR_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM5_STOP_Pos) /*!< 0x00040000 */ |
2 | mjames | 6002 | #define DBGMCU_CR_DBG_TIM5_STOP DBGMCU_CR_DBG_TIM5_STOP_Msk /*!< TIM5 counter stopped when core is halted */ |
6003 | #define DBGMCU_CR_DBG_TIM6_STOP_Pos (19U) |
||
9 | mjames | 6004 | #define DBGMCU_CR_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM6_STOP_Pos) /*!< 0x00080000 */ |
2 | mjames | 6005 | #define DBGMCU_CR_DBG_TIM6_STOP DBGMCU_CR_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */ |
6006 | #define DBGMCU_CR_DBG_TIM7_STOP_Pos (20U) |
||
9 | mjames | 6007 | #define DBGMCU_CR_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM7_STOP_Pos) /*!< 0x00100000 */ |
2 | mjames | 6008 | #define DBGMCU_CR_DBG_TIM7_STOP DBGMCU_CR_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */ |
6009 | #define DBGMCU_CR_DBG_TIM12_STOP_Pos (25U) |
||
9 | mjames | 6010 | #define DBGMCU_CR_DBG_TIM12_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM12_STOP_Pos) /*!< 0x02000000 */ |
2 | mjames | 6011 | #define DBGMCU_CR_DBG_TIM12_STOP DBGMCU_CR_DBG_TIM12_STOP_Msk /*!< Debug TIM12 stopped when Core is halted */ |
6012 | #define DBGMCU_CR_DBG_TIM13_STOP_Pos (26U) |
||
9 | mjames | 6013 | #define DBGMCU_CR_DBG_TIM13_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM13_STOP_Pos) /*!< 0x04000000 */ |
2 | mjames | 6014 | #define DBGMCU_CR_DBG_TIM13_STOP DBGMCU_CR_DBG_TIM13_STOP_Msk /*!< Debug TIM13 stopped when Core is halted */ |
6015 | #define DBGMCU_CR_DBG_TIM14_STOP_Pos (27U) |
||
9 | mjames | 6016 | #define DBGMCU_CR_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM14_STOP_Pos) /*!< 0x08000000 */ |
2 | mjames | 6017 | #define DBGMCU_CR_DBG_TIM14_STOP DBGMCU_CR_DBG_TIM14_STOP_Msk /*!< Debug TIM14 stopped when Core is halted */ |
6018 | #define DBGMCU_CR_DBG_TIM9_STOP_Pos (28U) |
||
9 | mjames | 6019 | #define DBGMCU_CR_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM9_STOP_Pos) /*!< 0x10000000 */ |
2 | mjames | 6020 | #define DBGMCU_CR_DBG_TIM9_STOP DBGMCU_CR_DBG_TIM9_STOP_Msk /*!< Debug TIM9 stopped when Core is halted */ |
6021 | #define DBGMCU_CR_DBG_TIM10_STOP_Pos (29U) |
||
9 | mjames | 6022 | #define DBGMCU_CR_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM10_STOP_Pos) /*!< 0x20000000 */ |
2 | mjames | 6023 | #define DBGMCU_CR_DBG_TIM10_STOP DBGMCU_CR_DBG_TIM10_STOP_Msk /*!< Debug TIM10 stopped when Core is halted */ |
6024 | #define DBGMCU_CR_DBG_TIM11_STOP_Pos (30U) |
||
9 | mjames | 6025 | #define DBGMCU_CR_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_CR_DBG_TIM11_STOP_Pos) /*!< 0x40000000 */ |
2 | mjames | 6026 | #define DBGMCU_CR_DBG_TIM11_STOP DBGMCU_CR_DBG_TIM11_STOP_Msk /*!< Debug TIM11 stopped when Core is halted */ |
6027 | |||
6028 | /******************************************************************************/ |
||
6029 | /* */ |
||
6030 | /* FLASH and Option Bytes Registers */ |
||
6031 | /* */ |
||
6032 | /******************************************************************************/ |
||
6033 | /******************* Bit definition for FLASH_ACR register ******************/ |
||
6034 | #define FLASH_ACR_LATENCY_Pos (0U) |
||
9 | mjames | 6035 | #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ |
2 | mjames | 6036 | #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY[2:0] bits (Latency) */ |
9 | mjames | 6037 | #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ |
6038 | #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */ |
||
6039 | #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */ |
||
2 | mjames | 6040 | |
6041 | #define FLASH_ACR_HLFCYA_Pos (3U) |
||
9 | mjames | 6042 | #define FLASH_ACR_HLFCYA_Msk (0x1UL << FLASH_ACR_HLFCYA_Pos) /*!< 0x00000008 */ |
2 | mjames | 6043 | #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk /*!< Flash Half Cycle Access Enable */ |
6044 | #define FLASH_ACR_PRFTBE_Pos (4U) |
||
9 | mjames | 6045 | #define FLASH_ACR_PRFTBE_Msk (0x1UL << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */ |
2 | mjames | 6046 | #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */ |
6047 | #define FLASH_ACR_PRFTBS_Pos (5U) |
||
9 | mjames | 6048 | #define FLASH_ACR_PRFTBS_Msk (0x1UL << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */ |
2 | mjames | 6049 | #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */ |
6050 | |||
6051 | /****************** Bit definition for FLASH_KEYR register ******************/ |
||
6052 | #define FLASH_KEYR_FKEYR_Pos (0U) |
||
9 | mjames | 6053 | #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFUL << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 6054 | #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */ |
6055 | |||
6056 | #define RDP_KEY_Pos (0U) |
||
9 | mjames | 6057 | #define RDP_KEY_Msk (0xA5UL << RDP_KEY_Pos) /*!< 0x000000A5 */ |
2 | mjames | 6058 | #define RDP_KEY RDP_KEY_Msk /*!< RDP Key */ |
6059 | #define FLASH_KEY1_Pos (0U) |
||
9 | mjames | 6060 | #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos) /*!< 0x45670123 */ |
2 | mjames | 6061 | #define FLASH_KEY1 FLASH_KEY1_Msk /*!< FPEC Key1 */ |
6062 | #define FLASH_KEY2_Pos (0U) |
||
9 | mjames | 6063 | #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */ |
2 | mjames | 6064 | #define FLASH_KEY2 FLASH_KEY2_Msk /*!< FPEC Key2 */ |
6065 | |||
6066 | /***************** Bit definition for FLASH_OPTKEYR register ****************/ |
||
6067 | #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) |
||
9 | mjames | 6068 | #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 6069 | #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */ |
6070 | |||
6071 | #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */ |
||
6072 | #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */ |
||
6073 | |||
6074 | /****************** Bit definition for FLASH_SR register ********************/ |
||
6075 | #define FLASH_SR_BSY_Pos (0U) |
||
9 | mjames | 6076 | #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ |
2 | mjames | 6077 | #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ |
6078 | #define FLASH_SR_PGERR_Pos (2U) |
||
9 | mjames | 6079 | #define FLASH_SR_PGERR_Msk (0x1UL << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */ |
2 | mjames | 6080 | #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */ |
6081 | #define FLASH_SR_WRPRTERR_Pos (4U) |
||
9 | mjames | 6082 | #define FLASH_SR_WRPRTERR_Msk (0x1UL << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */ |
2 | mjames | 6083 | #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */ |
6084 | #define FLASH_SR_EOP_Pos (5U) |
||
9 | mjames | 6085 | #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000020 */ |
2 | mjames | 6086 | #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */ |
6087 | |||
6088 | /******************* Bit definition for FLASH_CR register *******************/ |
||
6089 | #define FLASH_CR_PG_Pos (0U) |
||
9 | mjames | 6090 | #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ |
2 | mjames | 6091 | #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */ |
6092 | #define FLASH_CR_PER_Pos (1U) |
||
9 | mjames | 6093 | #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ |
2 | mjames | 6094 | #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */ |
6095 | #define FLASH_CR_MER_Pos (2U) |
||
9 | mjames | 6096 | #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */ |
2 | mjames | 6097 | #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */ |
6098 | #define FLASH_CR_OPTPG_Pos (4U) |
||
9 | mjames | 6099 | #define FLASH_CR_OPTPG_Msk (0x1UL << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */ |
2 | mjames | 6100 | #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */ |
6101 | #define FLASH_CR_OPTER_Pos (5U) |
||
9 | mjames | 6102 | #define FLASH_CR_OPTER_Msk (0x1UL << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */ |
2 | mjames | 6103 | #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */ |
6104 | #define FLASH_CR_STRT_Pos (6U) |
||
9 | mjames | 6105 | #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00000040 */ |
2 | mjames | 6106 | #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */ |
6107 | #define FLASH_CR_LOCK_Pos (7U) |
||
9 | mjames | 6108 | #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */ |
2 | mjames | 6109 | #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */ |
6110 | #define FLASH_CR_OPTWRE_Pos (9U) |
||
9 | mjames | 6111 | #define FLASH_CR_OPTWRE_Msk (0x1UL << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */ |
2 | mjames | 6112 | #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */ |
6113 | #define FLASH_CR_ERRIE_Pos (10U) |
||
9 | mjames | 6114 | #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */ |
2 | mjames | 6115 | #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */ |
6116 | #define FLASH_CR_EOPIE_Pos (12U) |
||
9 | mjames | 6117 | #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */ |
2 | mjames | 6118 | #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */ |
6119 | |||
6120 | /******************* Bit definition for FLASH_AR register *******************/ |
||
6121 | #define FLASH_AR_FAR_Pos (0U) |
||
9 | mjames | 6122 | #define FLASH_AR_FAR_Msk (0xFFFFFFFFUL << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 6123 | #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */ |
6124 | |||
6125 | /****************** Bit definition for FLASH_OBR register *******************/ |
||
6126 | #define FLASH_OBR_OPTERR_Pos (0U) |
||
9 | mjames | 6127 | #define FLASH_OBR_OPTERR_Msk (0x1UL << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */ |
2 | mjames | 6128 | #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */ |
6129 | #define FLASH_OBR_RDPRT_Pos (1U) |
||
9 | mjames | 6130 | #define FLASH_OBR_RDPRT_Msk (0x1UL << FLASH_OBR_RDPRT_Pos) /*!< 0x00000002 */ |
2 | mjames | 6131 | #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read protection */ |
6132 | |||
6133 | #define FLASH_OBR_IWDG_SW_Pos (2U) |
||
9 | mjames | 6134 | #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000004 */ |
2 | mjames | 6135 | #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */ |
6136 | #define FLASH_OBR_nRST_STOP_Pos (3U) |
||
9 | mjames | 6137 | #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000008 */ |
2 | mjames | 6138 | #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ |
6139 | #define FLASH_OBR_nRST_STDBY_Pos (4U) |
||
9 | mjames | 6140 | #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000010 */ |
2 | mjames | 6141 | #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ |
6142 | #define FLASH_OBR_BFB2_Pos (5U) |
||
9 | mjames | 6143 | #define FLASH_OBR_BFB2_Msk (0x1UL << FLASH_OBR_BFB2_Pos) /*!< 0x00000020 */ |
2 | mjames | 6144 | #define FLASH_OBR_BFB2 FLASH_OBR_BFB2_Msk /*!< BFB2 */ |
6145 | #define FLASH_OBR_USER_Pos (2U) |
||
9 | mjames | 6146 | #define FLASH_OBR_USER_Msk (0xFUL << FLASH_OBR_USER_Pos) /*!< 0x0000003C */ |
2 | mjames | 6147 | #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ |
6148 | #define FLASH_OBR_DATA0_Pos (10U) |
||
9 | mjames | 6149 | #define FLASH_OBR_DATA0_Msk (0xFFUL << FLASH_OBR_DATA0_Pos) /*!< 0x0003FC00 */ |
2 | mjames | 6150 | #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */ |
6151 | #define FLASH_OBR_DATA1_Pos (18U) |
||
9 | mjames | 6152 | #define FLASH_OBR_DATA1_Msk (0xFFUL << FLASH_OBR_DATA1_Pos) /*!< 0x03FC0000 */ |
2 | mjames | 6153 | #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */ |
6154 | |||
6155 | /****************** Bit definition for FLASH_WRPR register ******************/ |
||
6156 | #define FLASH_WRPR_WRP_Pos (0U) |
||
9 | mjames | 6157 | #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFUL << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 6158 | #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */ |
6159 | |||
6160 | /***************** Bit definition for FLASH_OPTKEYR2 register ****************/ |
||
6161 | #define FLASH_OPTKEYR_OPTKEYR2_Pos (0U) |
||
9 | mjames | 6162 | #define FLASH_OPTKEYR_OPTKEYR2_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR2_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 6163 | #define FLASH_OPTKEYR_OPTKEYR2 FLASH_OPTKEYR_OPTKEYR2_Msk /*!< Option Byte Key */ |
6164 | |||
6165 | /****************** Bit definition for FLASH_SR2 register ********************/ |
||
6166 | #define FLASH_SR2_BSY_Pos (0U) |
||
9 | mjames | 6167 | #define FLASH_SR2_BSY_Msk (0x1UL << FLASH_SR2_BSY_Pos) /*!< 0x00000001 */ |
2 | mjames | 6168 | #define FLASH_SR2_BSY FLASH_SR2_BSY_Msk /*!< Busy */ |
6169 | #define FLASH_SR2_PGERR_Pos (2U) |
||
9 | mjames | 6170 | #define FLASH_SR2_PGERR_Msk (0x1UL << FLASH_SR2_PGERR_Pos) /*!< 0x00000004 */ |
2 | mjames | 6171 | #define FLASH_SR2_PGERR FLASH_SR2_PGERR_Msk /*!< Programming Error */ |
6172 | #define FLASH_SR2_WRPRTERR_Pos (4U) |
||
9 | mjames | 6173 | #define FLASH_SR2_WRPRTERR_Msk (0x1UL << FLASH_SR2_WRPRTERR_Pos) /*!< 0x00000010 */ |
2 | mjames | 6174 | #define FLASH_SR2_WRPRTERR FLASH_SR2_WRPRTERR_Msk /*!< Write Protection Error */ |
6175 | #define FLASH_SR2_EOP_Pos (5U) |
||
9 | mjames | 6176 | #define FLASH_SR2_EOP_Msk (0x1UL << FLASH_SR2_EOP_Pos) /*!< 0x00000020 */ |
2 | mjames | 6177 | #define FLASH_SR2_EOP FLASH_SR2_EOP_Msk /*!< End of operation */ |
6178 | |||
6179 | /******************* Bit definition for FLASH_CR2 register *******************/ |
||
6180 | #define FLASH_CR2_PG_Pos (0U) |
||
9 | mjames | 6181 | #define FLASH_CR2_PG_Msk (0x1UL << FLASH_CR2_PG_Pos) /*!< 0x00000001 */ |
2 | mjames | 6182 | #define FLASH_CR2_PG FLASH_CR2_PG_Msk /*!< Programming */ |
6183 | #define FLASH_CR2_PER_Pos (1U) |
||
9 | mjames | 6184 | #define FLASH_CR2_PER_Msk (0x1UL << FLASH_CR2_PER_Pos) /*!< 0x00000002 */ |
2 | mjames | 6185 | #define FLASH_CR2_PER FLASH_CR2_PER_Msk /*!< Page Erase */ |
6186 | #define FLASH_CR2_MER_Pos (2U) |
||
9 | mjames | 6187 | #define FLASH_CR2_MER_Msk (0x1UL << FLASH_CR2_MER_Pos) /*!< 0x00000004 */ |
2 | mjames | 6188 | #define FLASH_CR2_MER FLASH_CR2_MER_Msk /*!< Mass Erase */ |
6189 | #define FLASH_CR2_STRT_Pos (6U) |
||
9 | mjames | 6190 | #define FLASH_CR2_STRT_Msk (0x1UL << FLASH_CR2_STRT_Pos) /*!< 0x00000040 */ |
2 | mjames | 6191 | #define FLASH_CR2_STRT FLASH_CR2_STRT_Msk /*!< Start */ |
6192 | #define FLASH_CR2_LOCK_Pos (7U) |
||
9 | mjames | 6193 | #define FLASH_CR2_LOCK_Msk (0x1UL << FLASH_CR2_LOCK_Pos) /*!< 0x00000080 */ |
2 | mjames | 6194 | #define FLASH_CR2_LOCK FLASH_CR2_LOCK_Msk /*!< Lock */ |
6195 | #define FLASH_CR2_ERRIE_Pos (10U) |
||
9 | mjames | 6196 | #define FLASH_CR2_ERRIE_Msk (0x1UL << FLASH_CR2_ERRIE_Pos) /*!< 0x00000400 */ |
2 | mjames | 6197 | #define FLASH_CR2_ERRIE FLASH_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ |
6198 | #define FLASH_CR2_EOPIE_Pos (12U) |
||
9 | mjames | 6199 | #define FLASH_CR2_EOPIE_Msk (0x1UL << FLASH_CR2_EOPIE_Pos) /*!< 0x00001000 */ |
2 | mjames | 6200 | #define FLASH_CR2_EOPIE FLASH_CR2_EOPIE_Msk /*!< End of operation interrupt enable */ |
6201 | |||
6202 | /******************* Bit definition for FLASH_AR2 register *******************/ |
||
6203 | #define FLASH_AR_FAR2_Pos (0U) |
||
9 | mjames | 6204 | #define FLASH_AR_FAR2_Msk (0xFFFFFFFFUL << FLASH_AR_FAR2_Pos) /*!< 0xFFFFFFFF */ |
2 | mjames | 6205 | #define FLASH_AR_FAR2 FLASH_AR_FAR2_Msk /*!< Flash Address */ |
6206 | |||
6207 | /*----------------------------------------------------------------------------*/ |
||
6208 | |||
6209 | /****************** Bit definition for FLASH_RDP register *******************/ |
||
6210 | #define FLASH_RDP_RDP_Pos (0U) |
||
9 | mjames | 6211 | #define FLASH_RDP_RDP_Msk (0xFFUL << FLASH_RDP_RDP_Pos) /*!< 0x000000FF */ |
2 | mjames | 6212 | #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk /*!< Read protection option byte */ |
6213 | #define FLASH_RDP_nRDP_Pos (8U) |
||
9 | mjames | 6214 | #define FLASH_RDP_nRDP_Msk (0xFFUL << FLASH_RDP_nRDP_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 6215 | #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk /*!< Read protection complemented option byte */ |
6216 | |||
6217 | /****************** Bit definition for FLASH_USER register ******************/ |
||
6218 | #define FLASH_USER_USER_Pos (16U) |
||
9 | mjames | 6219 | #define FLASH_USER_USER_Msk (0xFFUL << FLASH_USER_USER_Pos) /*!< 0x00FF0000 */ |
2 | mjames | 6220 | #define FLASH_USER_USER FLASH_USER_USER_Msk /*!< User option byte */ |
6221 | #define FLASH_USER_nUSER_Pos (24U) |
||
9 | mjames | 6222 | #define FLASH_USER_nUSER_Msk (0xFFUL << FLASH_USER_nUSER_Pos) /*!< 0xFF000000 */ |
2 | mjames | 6223 | #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk /*!< User complemented option byte */ |
6224 | |||
6225 | /****************** Bit definition for FLASH_Data0 register *****************/ |
||
6226 | #define FLASH_DATA0_DATA0_Pos (0U) |
||
9 | mjames | 6227 | #define FLASH_DATA0_DATA0_Msk (0xFFUL << FLASH_DATA0_DATA0_Pos) /*!< 0x000000FF */ |
2 | mjames | 6228 | #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk /*!< User data storage option byte */ |
6229 | #define FLASH_DATA0_nDATA0_Pos (8U) |
||
9 | mjames | 6230 | #define FLASH_DATA0_nDATA0_Msk (0xFFUL << FLASH_DATA0_nDATA0_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 6231 | #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk /*!< User data storage complemented option byte */ |
6232 | |||
6233 | /****************** Bit definition for FLASH_Data1 register *****************/ |
||
6234 | #define FLASH_DATA1_DATA1_Pos (16U) |
||
9 | mjames | 6235 | #define FLASH_DATA1_DATA1_Msk (0xFFUL << FLASH_DATA1_DATA1_Pos) /*!< 0x00FF0000 */ |
2 | mjames | 6236 | #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk /*!< User data storage option byte */ |
6237 | #define FLASH_DATA1_nDATA1_Pos (24U) |
||
9 | mjames | 6238 | #define FLASH_DATA1_nDATA1_Msk (0xFFUL << FLASH_DATA1_nDATA1_Pos) /*!< 0xFF000000 */ |
2 | mjames | 6239 | #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk /*!< User data storage complemented option byte */ |
6240 | |||
6241 | /****************** Bit definition for FLASH_WRP0 register ******************/ |
||
6242 | #define FLASH_WRP0_WRP0_Pos (0U) |
||
9 | mjames | 6243 | #define FLASH_WRP0_WRP0_Msk (0xFFUL << FLASH_WRP0_WRP0_Pos) /*!< 0x000000FF */ |
2 | mjames | 6244 | #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */ |
6245 | #define FLASH_WRP0_nWRP0_Pos (8U) |
||
9 | mjames | 6246 | #define FLASH_WRP0_nWRP0_Msk (0xFFUL << FLASH_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 6247 | #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */ |
6248 | |||
6249 | /****************** Bit definition for FLASH_WRP1 register ******************/ |
||
6250 | #define FLASH_WRP1_WRP1_Pos (16U) |
||
9 | mjames | 6251 | #define FLASH_WRP1_WRP1_Msk (0xFFUL << FLASH_WRP1_WRP1_Pos) /*!< 0x00FF0000 */ |
2 | mjames | 6252 | #define FLASH_WRP1_WRP1 FLASH_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */ |
6253 | #define FLASH_WRP1_nWRP1_Pos (24U) |
||
9 | mjames | 6254 | #define FLASH_WRP1_nWRP1_Msk (0xFFUL << FLASH_WRP1_nWRP1_Pos) /*!< 0xFF000000 */ |
2 | mjames | 6255 | #define FLASH_WRP1_nWRP1 FLASH_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */ |
6256 | |||
6257 | /****************** Bit definition for FLASH_WRP2 register ******************/ |
||
6258 | #define FLASH_WRP2_WRP2_Pos (0U) |
||
9 | mjames | 6259 | #define FLASH_WRP2_WRP2_Msk (0xFFUL << FLASH_WRP2_WRP2_Pos) /*!< 0x000000FF */ |
2 | mjames | 6260 | #define FLASH_WRP2_WRP2 FLASH_WRP2_WRP2_Msk /*!< Flash memory write protection option bytes */ |
6261 | #define FLASH_WRP2_nWRP2_Pos (8U) |
||
9 | mjames | 6262 | #define FLASH_WRP2_nWRP2_Msk (0xFFUL << FLASH_WRP2_nWRP2_Pos) /*!< 0x0000FF00 */ |
2 | mjames | 6263 | #define FLASH_WRP2_nWRP2 FLASH_WRP2_nWRP2_Msk /*!< Flash memory write protection complemented option bytes */ |
6264 | |||
6265 | /****************** Bit definition for FLASH_WRP3 register ******************/ |
||
6266 | #define FLASH_WRP3_WRP3_Pos (16U) |
||
9 | mjames | 6267 | #define FLASH_WRP3_WRP3_Msk (0xFFUL << FLASH_WRP3_WRP3_Pos) /*!< 0x00FF0000 */ |
2 | mjames | 6268 | #define FLASH_WRP3_WRP3 FLASH_WRP3_WRP3_Msk /*!< Flash memory write protection option bytes */ |
6269 | #define FLASH_WRP3_nWRP3_Pos (24U) |
||
9 | mjames | 6270 | #define FLASH_WRP3_nWRP3_Msk (0xFFUL << FLASH_WRP3_nWRP3_Pos) /*!< 0xFF000000 */ |
2 | mjames | 6271 | #define FLASH_WRP3_nWRP3 FLASH_WRP3_nWRP3_Msk /*!< Flash memory write protection complemented option bytes */ |
6272 | |||
6273 | |||
6274 | |||
6275 | /** |
||
6276 | * @} |
||
6277 | */ |
||
6278 | |||
6279 | /** |
||
6280 | * @} |
||
6281 | */ |
||
6282 | |||
6283 | /** @addtogroup Exported_macro |
||
6284 | * @{ |
||
6285 | */ |
||
6286 | |||
6287 | /****************************** ADC Instances *********************************/ |
||
6288 | #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1)) |
||
6289 | |||
6290 | #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) |
||
6291 | |||
6292 | #define IS_ADC_DMA_CAPABILITY_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) |
||
6293 | |||
6294 | /****************************** CRC Instances *********************************/ |
||
6295 | #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) |
||
6296 | |||
6297 | /****************************** DAC Instances *********************************/ |
||
6298 | #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1) |
||
6299 | |||
6300 | /****************************** DMA Instances *********************************/ |
||
6301 | #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ |
||
6302 | ((INSTANCE) == DMA1_Channel2) || \ |
||
6303 | ((INSTANCE) == DMA1_Channel3) || \ |
||
6304 | ((INSTANCE) == DMA1_Channel4) || \ |
||
6305 | ((INSTANCE) == DMA1_Channel5) || \ |
||
6306 | ((INSTANCE) == DMA1_Channel6) || \ |
||
6307 | ((INSTANCE) == DMA1_Channel7) || \ |
||
6308 | ((INSTANCE) == DMA2_Channel1) || \ |
||
6309 | ((INSTANCE) == DMA2_Channel2) || \ |
||
6310 | ((INSTANCE) == DMA2_Channel3) || \ |
||
6311 | ((INSTANCE) == DMA2_Channel4) || \ |
||
6312 | ((INSTANCE) == DMA2_Channel5)) |
||
6313 | |||
6314 | /******************************* GPIO Instances *******************************/ |
||
6315 | #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
||
6316 | ((INSTANCE) == GPIOB) || \ |
||
6317 | ((INSTANCE) == GPIOC) || \ |
||
6318 | ((INSTANCE) == GPIOD) || \ |
||
6319 | ((INSTANCE) == GPIOE) || \ |
||
6320 | ((INSTANCE) == GPIOF) || \ |
||
6321 | ((INSTANCE) == GPIOG)) |
||
6322 | |||
6323 | /**************************** GPIO Alternate Function Instances ***************/ |
||
6324 | #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) |
||
6325 | |||
6326 | /**************************** GPIO Lock Instances *****************************/ |
||
6327 | #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) |
||
6328 | |||
6329 | /******************************** I2C Instances *******************************/ |
||
6330 | #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ |
||
6331 | ((INSTANCE) == I2C2)) |
||
6332 | |||
6333 | /******************************* SMBUS Instances ******************************/ |
||
6334 | #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE |
||
6335 | |||
9 | mjames | 6336 | /******************************** I2S Instances *******************************/ |
6337 | #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \ |
||
6338 | ((INSTANCE) == SPI3)) |
||
6339 | |||
2 | mjames | 6340 | /****************************** IWDG Instances ********************************/ |
6341 | #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) |
||
6342 | |||
6343 | /******************************** SPI Instances *******************************/ |
||
6344 | #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ |
||
6345 | ((INSTANCE) == SPI2) || \ |
||
6346 | ((INSTANCE) == SPI3)) |
||
6347 | |||
6348 | /****************************** START TIM Instances ***************************/ |
||
6349 | /****************************** TIM Instances *********************************/ |
||
6350 | #define IS_TIM_INSTANCE(INSTANCE)\ |
||
6351 | (((INSTANCE) == TIM2) || \ |
||
6352 | ((INSTANCE) == TIM3) || \ |
||
6353 | ((INSTANCE) == TIM4) || \ |
||
6354 | ((INSTANCE) == TIM5) || \ |
||
6355 | ((INSTANCE) == TIM6) || \ |
||
6356 | ((INSTANCE) == TIM7) || \ |
||
6357 | ((INSTANCE) == TIM9) || \ |
||
6358 | ((INSTANCE) == TIM10) || \ |
||
6359 | ((INSTANCE) == TIM11) || \ |
||
6360 | ((INSTANCE) == TIM12) || \ |
||
6361 | ((INSTANCE) == TIM13) || \ |
||
6362 | ((INSTANCE) == TIM14)) |
||
6363 | |||
6364 | #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) 0U |
||
6365 | |||
6366 | #define IS_TIM_CC1_INSTANCE(INSTANCE)\ |
||
6367 | (((INSTANCE) == TIM2) || \ |
||
6368 | ((INSTANCE) == TIM3) || \ |
||
6369 | ((INSTANCE) == TIM4) || \ |
||
6370 | ((INSTANCE) == TIM5) || \ |
||
6371 | ((INSTANCE) == TIM9) || \ |
||
6372 | ((INSTANCE) == TIM10) || \ |
||
6373 | ((INSTANCE) == TIM11) || \ |
||
6374 | ((INSTANCE) == TIM12) || \ |
||
6375 | ((INSTANCE) == TIM13) || \ |
||
6376 | ((INSTANCE) == TIM14)) |
||
6377 | |||
6378 | #define IS_TIM_CC2_INSTANCE(INSTANCE)\ |
||
6379 | (((INSTANCE) == TIM2) || \ |
||
6380 | ((INSTANCE) == TIM3) || \ |
||
6381 | ((INSTANCE) == TIM4) || \ |
||
6382 | ((INSTANCE) == TIM5) || \ |
||
6383 | ((INSTANCE) == TIM9) || \ |
||
6384 | ((INSTANCE) == TIM12)) |
||
6385 | |||
6386 | #define IS_TIM_CC3_INSTANCE(INSTANCE)\ |
||
6387 | (((INSTANCE) == TIM2) || \ |
||
6388 | ((INSTANCE) == TIM3) || \ |
||
6389 | ((INSTANCE) == TIM4) || \ |
||
6390 | ((INSTANCE) == TIM5)) |
||
6391 | |||
6392 | #define IS_TIM_CC4_INSTANCE(INSTANCE)\ |
||
6393 | (((INSTANCE) == TIM2) || \ |
||
6394 | ((INSTANCE) == TIM3) || \ |
||
6395 | ((INSTANCE) == TIM4) || \ |
||
6396 | ((INSTANCE) == TIM5)) |
||
6397 | |||
6398 | #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\ |
||
6399 | (((INSTANCE) == TIM2) || \ |
||
6400 | ((INSTANCE) == TIM3) || \ |
||
6401 | ((INSTANCE) == TIM4) || \ |
||
6402 | ((INSTANCE) == TIM5)) |
||
6403 | |||
6404 | #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\ |
||
6405 | (((INSTANCE) == TIM2) || \ |
||
6406 | ((INSTANCE) == TIM3) || \ |
||
6407 | ((INSTANCE) == TIM4) || \ |
||
6408 | ((INSTANCE) == TIM5)) |
||
6409 | |||
6410 | #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\ |
||
6411 | (((INSTANCE) == TIM2) || \ |
||
6412 | ((INSTANCE) == TIM3) || \ |
||
6413 | ((INSTANCE) == TIM4) || \ |
||
6414 | ((INSTANCE) == TIM5) || \ |
||
6415 | ((INSTANCE) == TIM9) || \ |
||
6416 | ((INSTANCE) == TIM12)) |
||
6417 | |||
6418 | #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\ |
||
6419 | (((INSTANCE) == TIM2) || \ |
||
6420 | ((INSTANCE) == TIM3) || \ |
||
6421 | ((INSTANCE) == TIM4) || \ |
||
6422 | ((INSTANCE) == TIM5) || \ |
||
6423 | ((INSTANCE) == TIM9) || \ |
||
6424 | ((INSTANCE) == TIM12)) |
||
6425 | |||
6426 | #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\ |
||
6427 | (((INSTANCE) == TIM2) || \ |
||
6428 | ((INSTANCE) == TIM3) || \ |
||
6429 | ((INSTANCE) == TIM4) || \ |
||
6430 | ((INSTANCE) == TIM5)) |
||
6431 | |||
6432 | #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\ |
||
6433 | (((INSTANCE) == TIM2) || \ |
||
6434 | ((INSTANCE) == TIM3) || \ |
||
6435 | ((INSTANCE) == TIM4) || \ |
||
6436 | ((INSTANCE) == TIM5)) |
||
6437 | |||
6438 | #define IS_TIM_XOR_INSTANCE(INSTANCE)\ |
||
6439 | (((INSTANCE) == TIM2) || \ |
||
6440 | ((INSTANCE) == TIM3) || \ |
||
6441 | ((INSTANCE) == TIM4) || \ |
||
6442 | ((INSTANCE) == TIM5)) |
||
6443 | |||
6444 | #define IS_TIM_MASTER_INSTANCE(INSTANCE)\ |
||
6445 | (((INSTANCE) == TIM2) || \ |
||
6446 | ((INSTANCE) == TIM3) || \ |
||
6447 | ((INSTANCE) == TIM4) || \ |
||
6448 | ((INSTANCE) == TIM5) || \ |
||
6449 | ((INSTANCE) == TIM6) || \ |
||
6450 | ((INSTANCE) == TIM7) || \ |
||
6451 | ((INSTANCE) == TIM12)) |
||
6452 | |||
6453 | #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\ |
||
6454 | (((INSTANCE) == TIM2) || \ |
||
6455 | ((INSTANCE) == TIM3) || \ |
||
6456 | ((INSTANCE) == TIM4) || \ |
||
6457 | ((INSTANCE) == TIM5) || \ |
||
9 | mjames | 6458 | ((INSTANCE) == TIM9) || \ |
2 | mjames | 6459 | ((INSTANCE) == TIM12)) |
6460 | |||
6461 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\ |
||
6462 | (((INSTANCE) == TIM2) || \ |
||
6463 | ((INSTANCE) == TIM3) || \ |
||
6464 | ((INSTANCE) == TIM4) || \ |
||
6465 | ((INSTANCE) == TIM5)) |
||
6466 | |||
6467 | #define IS_TIM_BREAK_INSTANCE(INSTANCE) 0U |
||
6468 | |||
6469 | #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ |
||
6470 | ((((INSTANCE) == TIM2) && \ |
||
6471 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
6472 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
6473 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
||
6474 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
||
6475 | || \ |
||
6476 | (((INSTANCE) == TIM3) && \ |
||
6477 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
6478 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
6479 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
||
6480 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
||
6481 | || \ |
||
6482 | (((INSTANCE) == TIM4) && \ |
||
6483 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
6484 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
6485 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
||
6486 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
||
6487 | || \ |
||
6488 | (((INSTANCE) == TIM5) && \ |
||
6489 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
6490 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
6491 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
||
6492 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
||
6493 | || \ |
||
6494 | (((INSTANCE) == TIM9) && \ |
||
6495 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
6496 | ((CHANNEL) == TIM_CHANNEL_2))) \ |
||
6497 | || \ |
||
6498 | (((INSTANCE) == TIM10) && \ |
||
6499 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
||
6500 | || \ |
||
6501 | (((INSTANCE) == TIM11) && \ |
||
6502 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
||
6503 | || \ |
||
6504 | (((INSTANCE) == TIM12) && \ |
||
6505 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
6506 | ((CHANNEL) == TIM_CHANNEL_2))) \ |
||
6507 | || \ |
||
6508 | (((INSTANCE) == TIM13) && \ |
||
6509 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
||
6510 | || \ |
||
6511 | (((INSTANCE) == TIM14) && \ |
||
6512 | (((CHANNEL) == TIM_CHANNEL_1)))) |
||
6513 | |||
6514 | #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) 0U |
||
6515 | |||
6516 | #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\ |
||
6517 | (((INSTANCE) == TIM2) || \ |
||
6518 | ((INSTANCE) == TIM3) || \ |
||
6519 | ((INSTANCE) == TIM4) || \ |
||
6520 | ((INSTANCE) == TIM5)) |
||
6521 | |||
6522 | #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) 0U |
||
6523 | |||
6524 | #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\ |
||
6525 | (((INSTANCE) == TIM2) || \ |
||
6526 | ((INSTANCE) == TIM3) || \ |
||
6527 | ((INSTANCE) == TIM4) || \ |
||
6528 | ((INSTANCE) == TIM5) || \ |
||
6529 | ((INSTANCE) == TIM9) || \ |
||
6530 | ((INSTANCE) == TIM10) || \ |
||
6531 | ((INSTANCE) == TIM11) || \ |
||
6532 | ((INSTANCE) == TIM12) || \ |
||
6533 | ((INSTANCE) == TIM13) || \ |
||
6534 | ((INSTANCE) == TIM14)) |
||
6535 | |||
6536 | #define IS_TIM_DMA_INSTANCE(INSTANCE)\ |
||
6537 | (((INSTANCE) == TIM2) || \ |
||
6538 | ((INSTANCE) == TIM3) || \ |
||
6539 | ((INSTANCE) == TIM4) || \ |
||
6540 | ((INSTANCE) == TIM5) || \ |
||
6541 | ((INSTANCE) == TIM6) || \ |
||
6542 | ((INSTANCE) == TIM7)) |
||
6543 | |||
6544 | #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\ |
||
6545 | (((INSTANCE) == TIM2) || \ |
||
6546 | ((INSTANCE) == TIM3) || \ |
||
6547 | ((INSTANCE) == TIM4) || \ |
||
6548 | ((INSTANCE) == TIM5)) |
||
6549 | |||
6550 | #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) 0U |
||
6551 | |||
6552 | #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
||
6553 | ((INSTANCE) == TIM3) || \ |
||
6554 | ((INSTANCE) == TIM4) || \ |
||
6555 | ((INSTANCE) == TIM5)) |
||
6556 | |||
6557 | #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
||
6558 | ((INSTANCE) == TIM3) || \ |
||
6559 | ((INSTANCE) == TIM4) || \ |
||
6560 | ((INSTANCE) == TIM5)) |
||
6561 | |||
6562 | #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) 0U |
||
6563 | |||
6564 | /****************************** END TIM Instances *****************************/ |
||
6565 | |||
6566 | |||
6567 | /******************** USART Instances : Synchronous mode **********************/ |
||
6568 | #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
6569 | ((INSTANCE) == USART2) || \ |
||
6570 | ((INSTANCE) == USART3)) |
||
6571 | |||
6572 | /******************** UART Instances : Asynchronous mode **********************/ |
||
6573 | #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
6574 | ((INSTANCE) == USART2) || \ |
||
6575 | ((INSTANCE) == USART3) || \ |
||
6576 | ((INSTANCE) == UART4) || \ |
||
6577 | ((INSTANCE) == UART5)) |
||
6578 | |||
6579 | /******************** UART Instances : Half-Duplex mode **********************/ |
||
6580 | #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
6581 | ((INSTANCE) == USART2) || \ |
||
6582 | ((INSTANCE) == USART3) || \ |
||
6583 | ((INSTANCE) == UART4) || \ |
||
6584 | ((INSTANCE) == UART5)) |
||
6585 | |||
6586 | /******************** UART Instances : LIN mode **********************/ |
||
6587 | #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
6588 | ((INSTANCE) == USART2) || \ |
||
6589 | ((INSTANCE) == USART3) || \ |
||
6590 | ((INSTANCE) == UART4) || \ |
||
6591 | ((INSTANCE) == UART5)) |
||
6592 | |||
6593 | /****************** UART Instances : Hardware Flow control ********************/ |
||
6594 | #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
6595 | ((INSTANCE) == USART2) || \ |
||
6596 | ((INSTANCE) == USART3)) |
||
6597 | |||
6598 | /********************* UART Instances : Smard card mode ***********************/ |
||
6599 | #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
6600 | ((INSTANCE) == USART2) || \ |
||
6601 | ((INSTANCE) == USART3)) |
||
6602 | |||
6603 | /*********************** UART Instances : IRDA mode ***************************/ |
||
6604 | #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
6605 | ((INSTANCE) == USART2) || \ |
||
6606 | ((INSTANCE) == USART3) || \ |
||
6607 | ((INSTANCE) == UART4) || \ |
||
6608 | ((INSTANCE) == UART5)) |
||
6609 | |||
6610 | /***************** UART Instances : Multi-Processor mode **********************/ |
||
6611 | #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
6612 | ((INSTANCE) == USART2) || \ |
||
6613 | ((INSTANCE) == USART3) || \ |
||
6614 | ((INSTANCE) == UART4) || \ |
||
6615 | ((INSTANCE) == UART5)) |
||
6616 | |||
6617 | /***************** UART Instances : DMA mode available **********************/ |
||
6618 | #define IS_UART_DMA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
6619 | ((INSTANCE) == USART2) || \ |
||
6620 | ((INSTANCE) == USART3) || \ |
||
6621 | ((INSTANCE) == UART4)) |
||
6622 | |||
6623 | /****************************** RTC Instances *********************************/ |
||
6624 | #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) |
||
6625 | |||
6626 | /**************************** WWDG Instances *****************************/ |
||
6627 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
||
6628 | |||
6629 | |||
6630 | |||
6631 | |||
6632 | #define RCC_HSE_MIN 4000000U |
||
6633 | #define RCC_HSE_MAX 16000000U |
||
6634 | |||
6635 | #define RCC_MAX_FREQUENCY 72000000U |
||
6636 | |||
6637 | /** |
||
6638 | * @} |
||
6639 | */ |
||
6640 | /******************************************************************************/ |
||
6641 | /* For a painless codes migration between the STM32F1xx device product */ |
||
6642 | /* lines, the aliases defined below are put in place to overcome the */ |
||
6643 | /* differences in the interrupt handlers and IRQn definitions. */ |
||
6644 | /* No need to update developed interrupt code when moving across */ |
||
6645 | /* product lines within the same STM32F1 Family */ |
||
6646 | /******************************************************************************/ |
||
6647 | |||
6648 | /* Aliases for __IRQn */ |
||
6649 | #define ADC1_2_IRQn ADC1_IRQn |
||
6650 | #define DMA2_Channel4_IRQn DMA2_Channel4_5_IRQn |
||
6651 | #define TIM1_UP_TIM16_IRQn TIM10_IRQn |
||
6652 | #define TIM1_UP_IRQn TIM10_IRQn |
||
9 | mjames | 6653 | #define TIM1_UP_TIM10_IRQn TIM10_IRQn |
2 | mjames | 6654 | #define TIM1_TRG_COM_IRQn TIM11_IRQn |
9 | mjames | 6655 | #define TIM1_TRG_COM_TIM17_IRQn TIM11_IRQn |
2 | mjames | 6656 | #define TIM1_TRG_COM_TIM11_IRQn TIM11_IRQn |
6657 | #define TIM8_BRK_IRQn TIM12_IRQn |
||
6658 | #define TIM8_BRK_TIM12_IRQn TIM12_IRQn |
||
6659 | #define TIM8_UP_TIM13_IRQn TIM13_IRQn |
||
6660 | #define TIM8_UP_IRQn TIM13_IRQn |
||
9 | mjames | 6661 | #define TIM8_TRG_COM_IRQn TIM14_IRQn |
2 | mjames | 6662 | #define TIM8_TRG_COM_TIM14_IRQn TIM14_IRQn |
6663 | #define TIM6_DAC_IRQn TIM6_IRQn |
||
6664 | #define TIM1_BRK_TIM15_IRQn TIM9_IRQn |
||
6665 | #define TIM1_BRK_IRQn TIM9_IRQn |
||
6666 | #define TIM1_BRK_TIM9_IRQn TIM9_IRQn |
||
6667 | |||
6668 | |||
6669 | /* Aliases for __IRQHandler */ |
||
6670 | #define ADC1_2_IRQHandler ADC1_IRQHandler |
||
6671 | #define DMA2_Channel4_IRQHandler DMA2_Channel4_5_IRQHandler |
||
6672 | #define TIM1_UP_TIM16_IRQHandler TIM10_IRQHandler |
||
6673 | #define TIM1_UP_IRQHandler TIM10_IRQHandler |
||
9 | mjames | 6674 | #define TIM1_UP_TIM10_IRQHandler TIM10_IRQHandler |
2 | mjames | 6675 | #define TIM1_TRG_COM_IRQHandler TIM11_IRQHandler |
9 | mjames | 6676 | #define TIM1_TRG_COM_TIM17_IRQHandler TIM11_IRQHandler |
2 | mjames | 6677 | #define TIM1_TRG_COM_TIM11_IRQHandler TIM11_IRQHandler |
6678 | #define TIM8_BRK_IRQHandler TIM12_IRQHandler |
||
6679 | #define TIM8_BRK_TIM12_IRQHandler TIM12_IRQHandler |
||
6680 | #define TIM8_UP_TIM13_IRQHandler TIM13_IRQHandler |
||
6681 | #define TIM8_UP_IRQHandler TIM13_IRQHandler |
||
9 | mjames | 6682 | #define TIM8_TRG_COM_IRQHandler TIM14_IRQHandler |
2 | mjames | 6683 | #define TIM8_TRG_COM_TIM14_IRQHandler TIM14_IRQHandler |
6684 | #define TIM6_DAC_IRQHandler TIM6_IRQHandler |
||
6685 | #define TIM1_BRK_TIM15_IRQHandler TIM9_IRQHandler |
||
6686 | #define TIM1_BRK_IRQHandler TIM9_IRQHandler |
||
6687 | #define TIM1_BRK_TIM9_IRQHandler TIM9_IRQHandler |
||
6688 | |||
6689 | |||
6690 | /** |
||
6691 | * @} |
||
6692 | */ |
||
6693 | |||
6694 | /** |
||
6695 | * @} |
||
6696 | */ |
||
6697 | |||
6698 | |||
6699 | #ifdef __cplusplus |
||
6700 | } |
||
6701 | #endif /* __cplusplus */ |
||
6702 | |||
6703 | #endif /* __STM32F101xG_H */ |
||
6704 | |||
6705 | |||
6706 | |||
6707 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |