Rev 2 | Details | Compare with Previous | Last modification | View Log | RSS feed
Rev | Author | Line No. | Line |
---|---|---|---|
2 | mjames | 1 | /** |
2 | ****************************************************************************** |
||
3 | * @file stm32f078xx.h |
||
4 | * @author MCD Application Team |
||
5 | * @brief CMSIS Cortex-M0 Device Peripheral Access Layer Header File. |
||
6 | * This file contains all the peripheral register's definitions, bits |
||
7 | * definitions and memory mapping for STM32F0xx devices. |
||
8 | * |
||
9 | * This file contains: |
||
10 | * - Data structures and the address mapping for all peripherals |
||
11 | * - Peripheral's registers declarations and bits definition |
||
12 | * - Macros to access peripheral’s registers hardware |
||
13 | * |
||
14 | ****************************************************************************** |
||
15 | * @attention |
||
16 | * |
||
17 | * <h2><center>© Copyright (c) 2016 STMicroelectronics. |
||
18 | * All rights reserved.</center></h2> |
||
19 | * |
||
20 | * This software component is licensed by ST under BSD 3-Clause license, |
||
21 | * the "License"; You may not use this file except in compliance with the |
||
22 | * License. You may obtain a copy of the License at: |
||
23 | * opensource.org/licenses/BSD-3-Clause |
||
24 | * |
||
25 | ****************************************************************************** |
||
26 | */ |
||
27 | |||
28 | /** @addtogroup CMSIS |
||
29 | * @{ |
||
30 | */ |
||
31 | |||
32 | /** @addtogroup stm32f078xx |
||
33 | * @{ |
||
34 | */ |
||
35 | |||
36 | #ifndef __STM32F078xx_H |
||
37 | #define __STM32F078xx_H |
||
38 | |||
39 | #ifdef __cplusplus |
||
40 | extern "C" { |
||
41 | #endif /* __cplusplus */ |
||
42 | |||
6 | mjames | 43 | /** @addtogroup Configuration_section_for_CMSIS |
2 | mjames | 44 | * @{ |
45 | */ |
||
46 | /** |
||
47 | * @brief Configuration of the Cortex-M0 Processor and Core Peripherals |
||
48 | */ |
||
49 | #define __CM0_REV 0 /*!< Core Revision r0p0 */ |
||
50 | #define __MPU_PRESENT 0 /*!< STM32F0xx do not provide MPU */ |
||
51 | #define __NVIC_PRIO_BITS 2 /*!< STM32F0xx uses 2 Bits for the Priority Levels */ |
||
52 | #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ |
||
53 | |||
54 | /** |
||
55 | * @} |
||
56 | */ |
||
57 | |||
58 | /** @addtogroup Peripheral_interrupt_number_definition |
||
59 | * @{ |
||
60 | */ |
||
61 | |||
62 | /** |
||
63 | * @brief STM32F0xx Interrupt Number Definition, according to the selected device |
||
64 | * in @ref Library_configuration_section |
||
65 | */ |
||
66 | |||
6 | mjames | 67 | /*!< Interrupt Number Definition */ |
2 | mjames | 68 | typedef enum |
69 | { |
||
70 | /****** Cortex-M0 Processor Exceptions Numbers **************************************************************/ |
||
71 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
||
72 | HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */ |
||
73 | SVC_IRQn = -5, /*!< 11 Cortex-M0 SV Call Interrupt */ |
||
74 | PendSV_IRQn = -2, /*!< 14 Cortex-M0 Pend SV Interrupt */ |
||
75 | SysTick_IRQn = -1, /*!< 15 Cortex-M0 System Tick Interrupt */ |
||
76 | |||
77 | /****** STM32F0 specific Interrupt Numbers ******************************************************************/ |
||
78 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
||
79 | VDDIO2_IRQn = 1, /*!< VDDIO2 Interrupt through EXTI Line 31 */ |
||
80 | RTC_IRQn = 2, /*!< RTC Interrupt through EXTI Lines 17, 19 and 20 */ |
||
81 | FLASH_IRQn = 3, /*!< FLASH global Interrupt */ |
||
82 | RCC_CRS_IRQn = 4, /*!< RCC & CRS global Interrupt */ |
||
83 | EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupt */ |
||
84 | EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupt */ |
||
85 | EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupt */ |
||
86 | TSC_IRQn = 8, /*!< Touch Sensing Controller Interrupts */ |
||
87 | DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */ |
||
88 | DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupt */ |
||
89 | DMA1_Channel4_5_6_7_IRQn = 11, /*!< DMA1 Channel 4 to Channel 7 Interrupt */ |
||
90 | ADC1_COMP_IRQn = 12, /*!< ADC1 and COMP interrupts (ADC interrupt combined with EXTI Lines 21 and 22 */ |
||
91 | TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupt */ |
||
92 | TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */ |
||
93 | TIM2_IRQn = 15, /*!< TIM2 global Interrupt */ |
||
94 | TIM3_IRQn = 16, /*!< TIM3 global Interrupt */ |
||
95 | TIM6_DAC_IRQn = 17, /*!< TIM6 global and DAC channel underrun error Interrupt */ |
||
96 | TIM7_IRQn = 18, /*!< TIM7 global Interrupt */ |
||
97 | TIM14_IRQn = 19, /*!< TIM14 global Interrupt */ |
||
98 | TIM15_IRQn = 20, /*!< TIM15 global Interrupt */ |
||
99 | TIM16_IRQn = 21, /*!< TIM16 global Interrupt */ |
||
100 | TIM17_IRQn = 22, /*!< TIM17 global Interrupt */ |
||
101 | I2C1_IRQn = 23, /*!< I2C1 Event Interrupt & EXTI Line23 Interrupt (I2C1 wakeup) */ |
||
102 | I2C2_IRQn = 24, /*!< I2C2 Event Interrupt */ |
||
103 | SPI1_IRQn = 25, /*!< SPI1 global Interrupt */ |
||
104 | SPI2_IRQn = 26, /*!< SPI2 global Interrupt */ |
||
105 | USART1_IRQn = 27, /*!< USART1 global Interrupt & EXTI Line25 Interrupt (USART1 wakeup) */ |
||
106 | USART2_IRQn = 28, /*!< USART2 global Interrupt & EXTI Line26 Interrupt (USART2 wakeup) */ |
||
107 | USART3_4_IRQn = 29, /*!< USART3 and USART4 global Interrupt */ |
||
108 | CEC_CAN_IRQn = 30, /*!< CEC and CAN global Interrupts & EXTI Line27 Interrupt */ |
||
109 | USB_IRQn = 31 /*!< USB global Interrupt & EXTI Line18 Interrupt */ |
||
110 | } IRQn_Type; |
||
111 | |||
112 | /** |
||
113 | * @} |
||
114 | */ |
||
115 | |||
116 | #include "core_cm0.h" /* Cortex-M0 processor and core peripherals */ |
||
117 | #include "system_stm32f0xx.h" /* STM32F0xx System Header */ |
||
118 | #include <stdint.h> |
||
119 | |||
120 | /** @addtogroup Peripheral_registers_structures |
||
121 | * @{ |
||
122 | */ |
||
123 | |||
124 | /** |
||
125 | * @brief Analog to Digital Converter |
||
126 | */ |
||
127 | |||
128 | typedef struct |
||
129 | { |
||
130 | __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */ |
||
131 | __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */ |
||
132 | __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ |
||
133 | __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */ |
||
134 | __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */ |
||
135 | __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */ |
||
136 | uint32_t RESERVED1; /*!< Reserved, 0x18 */ |
||
137 | uint32_t RESERVED2; /*!< Reserved, 0x1C */ |
||
138 | __IO uint32_t TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */ |
||
139 | uint32_t RESERVED3; /*!< Reserved, 0x24 */ |
||
140 | __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */ |
||
141 | uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */ |
||
142 | __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */ |
||
143 | } ADC_TypeDef; |
||
144 | |||
145 | typedef struct |
||
146 | { |
||
147 | __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */ |
||
148 | } ADC_Common_TypeDef; |
||
149 | |||
150 | /** |
||
151 | * @brief Controller Area Network TxMailBox |
||
152 | */ |
||
153 | typedef struct |
||
154 | { |
||
155 | __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */ |
||
156 | __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */ |
||
157 | __IO uint32_t TDLR; /*!< CAN mailbox data low register */ |
||
158 | __IO uint32_t TDHR; /*!< CAN mailbox data high register */ |
||
159 | }CAN_TxMailBox_TypeDef; |
||
160 | |||
161 | /** |
||
162 | * @brief Controller Area Network FIFOMailBox |
||
163 | */ |
||
164 | typedef struct |
||
165 | { |
||
166 | __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */ |
||
167 | __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */ |
||
168 | __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */ |
||
169 | __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */ |
||
170 | }CAN_FIFOMailBox_TypeDef; |
||
171 | |||
172 | /** |
||
173 | * @brief Controller Area Network FilterRegister |
||
174 | */ |
||
175 | typedef struct |
||
176 | { |
||
177 | __IO uint32_t FR1; /*!< CAN Filter bank register 1 */ |
||
178 | __IO uint32_t FR2; /*!< CAN Filter bank register 1 */ |
||
179 | }CAN_FilterRegister_TypeDef; |
||
180 | |||
181 | /** |
||
182 | * @brief Controller Area Network |
||
183 | */ |
||
184 | typedef struct |
||
185 | { |
||
186 | __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */ |
||
187 | __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */ |
||
188 | __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */ |
||
189 | __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */ |
||
190 | __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */ |
||
191 | __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */ |
||
192 | __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */ |
||
193 | __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */ |
||
194 | uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */ |
||
195 | CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */ |
||
196 | CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */ |
||
197 | uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */ |
||
198 | __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */ |
||
199 | __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */ |
||
200 | uint32_t RESERVED2; /*!< Reserved, 0x208 */ |
||
201 | __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */ |
||
202 | uint32_t RESERVED3; /*!< Reserved, 0x210 */ |
||
203 | __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ |
||
204 | uint32_t RESERVED4; /*!< Reserved, 0x218 */ |
||
205 | __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ |
||
206 | uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ |
||
6 | mjames | 207 | CAN_FilterRegister_TypeDef sFilterRegister[14]; /*!< CAN Filter Register, Address offset: 0x240-0x2AC */ |
2 | mjames | 208 | }CAN_TypeDef; |
209 | |||
210 | /** |
||
211 | * @brief HDMI-CEC |
||
212 | */ |
||
213 | |||
214 | typedef struct |
||
215 | { |
||
216 | __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */ |
||
217 | __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */ |
||
218 | __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */ |
||
219 | __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */ |
||
220 | __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */ |
||
221 | __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */ |
||
222 | }CEC_TypeDef; |
||
223 | |||
224 | /** |
||
225 | * @brief Comparator |
||
226 | */ |
||
227 | |||
228 | typedef struct |
||
229 | { |
||
230 | __IO uint16_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ |
||
231 | } COMP_TypeDef; |
||
232 | |||
233 | typedef struct |
||
234 | { |
||
235 | __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ |
||
236 | } COMP_Common_TypeDef; |
||
237 | |||
238 | /* Legacy defines */ |
||
239 | typedef struct |
||
240 | { |
||
241 | __IO uint32_t CSR; /*!< Kept for legacy purpose. Use structure 'COMP_Common_TypeDef'. */ |
||
242 | }COMP1_2_TypeDef; |
||
243 | |||
244 | /** |
||
245 | * @brief CRC calculation unit |
||
246 | */ |
||
247 | |||
248 | typedef struct |
||
249 | { |
||
250 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ |
||
251 | __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ |
||
252 | uint8_t RESERVED0; /*!< Reserved, 0x05 */ |
||
253 | uint16_t RESERVED1; /*!< Reserved, 0x06 */ |
||
254 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ |
||
255 | uint32_t RESERVED2; /*!< Reserved, 0x0C */ |
||
256 | __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ |
||
257 | __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ |
||
258 | } CRC_TypeDef; |
||
259 | |||
260 | /** |
||
261 | * @brief Clock Recovery System |
||
262 | */ |
||
263 | typedef struct |
||
264 | { |
||
265 | __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */ |
||
266 | __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */ |
||
267 | __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */ |
||
268 | __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */ |
||
269 | }CRS_TypeDef; |
||
270 | |||
271 | /** |
||
272 | * @brief Digital to Analog Converter |
||
273 | */ |
||
274 | |||
275 | typedef struct |
||
276 | { |
||
277 | __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ |
||
278 | __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ |
||
279 | __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ |
||
280 | __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ |
||
281 | __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ |
||
282 | __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ |
||
283 | __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ |
||
284 | __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ |
||
285 | __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ |
||
286 | __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ |
||
287 | __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ |
||
288 | __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ |
||
289 | __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ |
||
290 | __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ |
||
291 | } DAC_TypeDef; |
||
292 | |||
293 | /** |
||
294 | * @brief Debug MCU |
||
295 | */ |
||
296 | |||
297 | typedef struct |
||
298 | { |
||
299 | __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ |
||
300 | __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ |
||
301 | __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ |
||
302 | __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ |
||
303 | }DBGMCU_TypeDef; |
||
304 | |||
305 | /** |
||
306 | * @brief DMA Controller |
||
307 | */ |
||
308 | |||
309 | typedef struct |
||
310 | { |
||
311 | __IO uint32_t CCR; /*!< DMA channel x configuration register */ |
||
312 | __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ |
||
313 | __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ |
||
314 | __IO uint32_t CMAR; /*!< DMA channel x memory address register */ |
||
315 | } DMA_Channel_TypeDef; |
||
316 | |||
317 | typedef struct |
||
318 | { |
||
319 | __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ |
||
320 | __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ |
||
321 | } DMA_TypeDef; |
||
322 | |||
323 | /** |
||
324 | * @brief External Interrupt/Event Controller |
||
325 | */ |
||
326 | |||
327 | typedef struct |
||
328 | { |
||
329 | __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */ |
||
330 | __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */ |
||
331 | __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */ |
||
332 | __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */ |
||
333 | __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */ |
||
334 | __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */ |
||
335 | } EXTI_TypeDef; |
||
336 | |||
337 | /** |
||
338 | * @brief FLASH Registers |
||
339 | */ |
||
340 | typedef struct |
||
341 | { |
||
342 | __IO uint32_t ACR; /*!<FLASH access control register, Address offset: 0x00 */ |
||
343 | __IO uint32_t KEYR; /*!<FLASH key register, Address offset: 0x04 */ |
||
344 | __IO uint32_t OPTKEYR; /*!<FLASH OPT key register, Address offset: 0x08 */ |
||
345 | __IO uint32_t SR; /*!<FLASH status register, Address offset: 0x0C */ |
||
346 | __IO uint32_t CR; /*!<FLASH control register, Address offset: 0x10 */ |
||
347 | __IO uint32_t AR; /*!<FLASH address register, Address offset: 0x14 */ |
||
348 | __IO uint32_t RESERVED; /*!< Reserved, 0x18 */ |
||
349 | __IO uint32_t OBR; /*!<FLASH option bytes register, Address offset: 0x1C */ |
||
350 | __IO uint32_t WRPR; /*!<FLASH option bytes register, Address offset: 0x20 */ |
||
351 | } FLASH_TypeDef; |
||
352 | |||
353 | /** |
||
354 | * @brief Option Bytes Registers |
||
355 | */ |
||
356 | typedef struct |
||
357 | { |
||
358 | __IO uint16_t RDP; /*!< FLASH option byte Read protection, Address offset: 0x00 */ |
||
359 | __IO uint16_t USER; /*!< FLASH option byte user options, Address offset: 0x02 */ |
||
360 | __IO uint16_t DATA0; /*!< User data byte 0 (stored in FLASH_OBR[23:16]), Address offset: 0x04 */ |
||
361 | __IO uint16_t DATA1; /*!< User data byte 1 (stored in FLASH_OBR[31:24]), Address offset: 0x06 */ |
||
362 | __IO uint16_t WRP0; /*!< FLASH option byte write protection 0, Address offset: 0x08 */ |
||
363 | __IO uint16_t WRP1; /*!< FLASH option byte write protection 1, Address offset: 0x0A */ |
||
364 | __IO uint16_t WRP2; /*!< FLASH option byte write protection 2, Address offset: 0x0C */ |
||
365 | __IO uint16_t WRP3; /*!< FLASH option byte write protection 3, Address offset: 0x0E */ |
||
366 | } OB_TypeDef; |
||
367 | |||
368 | /** |
||
369 | * @brief General Purpose I/O |
||
370 | */ |
||
371 | |||
372 | typedef struct |
||
373 | { |
||
374 | __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ |
||
375 | __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ |
||
376 | __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ |
||
377 | __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ |
||
378 | __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ |
||
379 | __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ |
||
380 | __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x1A */ |
||
381 | __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ |
||
382 | __IO uint32_t AFR[2]; /*!< GPIO alternate function low register, Address offset: 0x20-0x24 */ |
||
383 | __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */ |
||
384 | } GPIO_TypeDef; |
||
385 | |||
386 | /** |
||
387 | * @brief SysTem Configuration |
||
388 | */ |
||
389 | |||
390 | typedef struct |
||
391 | { |
||
392 | __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */ |
||
393 | uint32_t RESERVED; /*!< Reserved, 0x04 */ |
||
394 | __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */ |
||
395 | __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */ |
||
396 | } SYSCFG_TypeDef; |
||
397 | |||
398 | /** |
||
399 | * @brief Inter-integrated Circuit Interface |
||
400 | */ |
||
401 | |||
402 | typedef struct |
||
403 | { |
||
404 | __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ |
||
405 | __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ |
||
406 | __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ |
||
407 | __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ |
||
408 | __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ |
||
409 | __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ |
||
410 | __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ |
||
411 | __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ |
||
412 | __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ |
||
413 | __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ |
||
414 | __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ |
||
415 | } I2C_TypeDef; |
||
416 | |||
417 | /** |
||
418 | * @brief Independent WATCHDOG |
||
419 | */ |
||
420 | |||
421 | typedef struct |
||
422 | { |
||
423 | __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ |
||
424 | __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ |
||
425 | __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ |
||
426 | __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ |
||
427 | __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ |
||
428 | } IWDG_TypeDef; |
||
429 | |||
430 | /** |
||
431 | * @brief Power Control |
||
432 | */ |
||
433 | |||
434 | typedef struct |
||
435 | { |
||
436 | __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ |
||
437 | __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ |
||
438 | } PWR_TypeDef; |
||
439 | |||
440 | /** |
||
441 | * @brief Reset and Clock Control |
||
442 | */ |
||
443 | |||
444 | typedef struct |
||
445 | { |
||
446 | __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ |
||
447 | __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x04 */ |
||
448 | __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x08 */ |
||
449 | __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x0C */ |
||
450 | __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x10 */ |
||
451 | __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock register, Address offset: 0x14 */ |
||
452 | __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x18 */ |
||
453 | __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x1C */ |
||
454 | __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x20 */ |
||
455 | __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x24 */ |
||
456 | __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x28 */ |
||
457 | __IO uint32_t CFGR2; /*!< RCC clock configuration register 2, Address offset: 0x2C */ |
||
458 | __IO uint32_t CFGR3; /*!< RCC clock configuration register 3, Address offset: 0x30 */ |
||
459 | __IO uint32_t CR2; /*!< RCC clock control register 2, Address offset: 0x34 */ |
||
460 | } RCC_TypeDef; |
||
461 | |||
462 | /** |
||
463 | * @brief Real-Time Clock |
||
464 | */ |
||
465 | typedef struct |
||
466 | { |
||
467 | __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ |
||
468 | __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ |
||
469 | __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ |
||
470 | __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ |
||
471 | __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ |
||
472 | __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ |
||
473 | uint32_t RESERVED1; /*!< Reserved, Address offset: 0x18 */ |
||
474 | __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ |
||
475 | uint32_t RESERVED2; /*!< Reserved, Address offset: 0x20 */ |
||
476 | __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ |
||
477 | __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ |
||
478 | __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ |
||
479 | __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ |
||
480 | __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ |
||
481 | __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ |
||
482 | __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ |
||
483 | __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ |
||
484 | __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ |
||
485 | uint32_t RESERVED3; /*!< Reserved, Address offset: 0x48 */ |
||
486 | uint32_t RESERVED4; /*!< Reserved, Address offset: 0x4C */ |
||
487 | __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ |
||
488 | __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ |
||
489 | __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ |
||
490 | __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ |
||
491 | __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ |
||
492 | } RTC_TypeDef; |
||
493 | |||
494 | /** |
||
495 | * @brief Serial Peripheral Interface |
||
496 | */ |
||
497 | |||
498 | typedef struct |
||
499 | { |
||
500 | __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */ |
||
501 | __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ |
||
502 | __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ |
||
503 | __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ |
||
504 | __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ |
||
505 | __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */ |
||
506 | __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */ |
||
507 | __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ |
||
508 | __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ |
||
509 | } SPI_TypeDef; |
||
510 | |||
511 | /** |
||
512 | * @brief TIM |
||
513 | */ |
||
514 | typedef struct |
||
515 | { |
||
516 | __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ |
||
517 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ |
||
518 | __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ |
||
519 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ |
||
520 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ |
||
521 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ |
||
522 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ |
||
523 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ |
||
524 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ |
||
525 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ |
||
526 | __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ |
||
527 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ |
||
528 | __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ |
||
529 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ |
||
530 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ |
||
531 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ |
||
532 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ |
||
533 | __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ |
||
534 | __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ |
||
535 | __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */ |
||
536 | __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ |
||
537 | } TIM_TypeDef; |
||
538 | |||
539 | /** |
||
540 | * @brief Touch Sensing Controller (TSC) |
||
541 | */ |
||
542 | typedef struct |
||
543 | { |
||
544 | __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */ |
||
545 | __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */ |
||
546 | __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */ |
||
547 | __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */ |
||
548 | __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ |
||
549 | uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ |
||
550 | __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ |
||
551 | uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */ |
||
552 | __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ |
||
553 | uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */ |
||
554 | __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ |
||
555 | uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */ |
||
556 | __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ |
||
557 | __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */ |
||
558 | }TSC_TypeDef; |
||
559 | |||
560 | /** |
||
561 | * @brief Universal Synchronous Asynchronous Receiver Transmitter |
||
562 | */ |
||
563 | |||
564 | typedef struct |
||
565 | { |
||
566 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ |
||
567 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ |
||
568 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ |
||
569 | __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ |
||
570 | __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ |
||
571 | __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ |
||
572 | __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ |
||
573 | __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ |
||
574 | __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ |
||
575 | __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ |
||
576 | uint16_t RESERVED1; /*!< Reserved, 0x26 */ |
||
577 | __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ |
||
578 | uint16_t RESERVED2; /*!< Reserved, 0x2A */ |
||
579 | } USART_TypeDef; |
||
580 | |||
581 | /** |
||
582 | * @brief Universal Serial Bus Full Speed Device |
||
583 | */ |
||
584 | |||
585 | typedef struct |
||
586 | { |
||
587 | __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ |
||
588 | __IO uint16_t RESERVED0; /*!< Reserved */ |
||
589 | __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ |
||
590 | __IO uint16_t RESERVED1; /*!< Reserved */ |
||
591 | __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ |
||
592 | __IO uint16_t RESERVED2; /*!< Reserved */ |
||
593 | __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ |
||
594 | __IO uint16_t RESERVED3; /*!< Reserved */ |
||
595 | __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ |
||
596 | __IO uint16_t RESERVED4; /*!< Reserved */ |
||
597 | __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ |
||
598 | __IO uint16_t RESERVED5; /*!< Reserved */ |
||
599 | __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ |
||
600 | __IO uint16_t RESERVED6; /*!< Reserved */ |
||
601 | __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ |
||
602 | __IO uint16_t RESERVED7[17]; /*!< Reserved */ |
||
603 | __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ |
||
604 | __IO uint16_t RESERVED8; /*!< Reserved */ |
||
605 | __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ |
||
606 | __IO uint16_t RESERVED9; /*!< Reserved */ |
||
607 | __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ |
||
608 | __IO uint16_t RESERVEDA; /*!< Reserved */ |
||
609 | __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ |
||
610 | __IO uint16_t RESERVEDB; /*!< Reserved */ |
||
611 | __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ |
||
612 | __IO uint16_t RESERVEDC; /*!< Reserved */ |
||
613 | __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */ |
||
614 | __IO uint16_t RESERVEDD; /*!< Reserved */ |
||
615 | __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */ |
||
616 | __IO uint16_t RESERVEDE; /*!< Reserved */ |
||
617 | } USB_TypeDef; |
||
618 | |||
619 | /** |
||
620 | * @brief Window WATCHDOG |
||
621 | */ |
||
622 | typedef struct |
||
623 | { |
||
624 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ |
||
625 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ |
||
626 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ |
||
627 | } WWDG_TypeDef; |
||
628 | |||
629 | /** |
||
630 | * @} |
||
631 | */ |
||
632 | |||
633 | /** @addtogroup Peripheral_memory_map |
||
634 | * @{ |
||
635 | */ |
||
636 | |||
637 | #define FLASH_BASE 0x08000000UL /*!< FLASH base address in the alias region */ |
||
638 | #define FLASH_BANK1_END 0x0801FFFFUL /*!< FLASH END address of bank1 */ |
||
639 | #define SRAM_BASE 0x20000000UL /*!< SRAM base address in the alias region */ |
||
640 | #define PERIPH_BASE 0x40000000UL /*!< Peripheral base address in the alias region */ |
||
641 | |||
642 | /*!< Peripheral memory map */ |
||
643 | #define APBPERIPH_BASE PERIPH_BASE |
||
644 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL) |
||
645 | #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) |
||
646 | |||
647 | /*!< APB peripherals */ |
||
648 | #define TIM2_BASE (APBPERIPH_BASE + 0x00000000UL) |
||
649 | #define TIM3_BASE (APBPERIPH_BASE + 0x00000400UL) |
||
650 | #define TIM6_BASE (APBPERIPH_BASE + 0x00001000UL) |
||
651 | #define TIM7_BASE (APBPERIPH_BASE + 0x00001400UL) |
||
652 | #define TIM14_BASE (APBPERIPH_BASE + 0x00002000UL) |
||
653 | #define RTC_BASE (APBPERIPH_BASE + 0x00002800UL) |
||
654 | #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00UL) |
||
655 | #define IWDG_BASE (APBPERIPH_BASE + 0x00003000UL) |
||
656 | #define SPI2_BASE (APBPERIPH_BASE + 0x00003800UL) |
||
657 | #define USART2_BASE (APBPERIPH_BASE + 0x00004400UL) |
||
658 | #define USART3_BASE (APBPERIPH_BASE + 0x00004800UL) |
||
659 | #define USART4_BASE (APBPERIPH_BASE + 0x00004C00UL) |
||
660 | #define I2C1_BASE (APBPERIPH_BASE + 0x00005400UL) |
||
661 | #define I2C2_BASE (APBPERIPH_BASE + 0x00005800UL) |
||
662 | #define USB_BASE (APBPERIPH_BASE + 0x00005C00UL) /*!< USB_IP Peripheral Registers base address */ |
||
663 | #define USB_PMAADDR (APBPERIPH_BASE + 0x00006000UL) /*!< USB_IP Packet Memory Area base address */ |
||
664 | #define CAN_BASE (APBPERIPH_BASE + 0x00006400UL) |
||
665 | #define CRS_BASE (APBPERIPH_BASE + 0x00006C00UL) |
||
666 | #define PWR_BASE (APBPERIPH_BASE + 0x00007000UL) |
||
667 | #define DAC_BASE (APBPERIPH_BASE + 0x00007400UL) |
||
668 | |||
669 | #define CEC_BASE (APBPERIPH_BASE + 0x00007800UL) |
||
670 | |||
671 | #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000UL) |
||
672 | #define COMP_BASE (APBPERIPH_BASE + 0x0001001CUL) |
||
673 | #define EXTI_BASE (APBPERIPH_BASE + 0x00010400UL) |
||
674 | #define ADC1_BASE (APBPERIPH_BASE + 0x00012400UL) |
||
675 | #define ADC_BASE (APBPERIPH_BASE + 0x00012708UL) |
||
676 | #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00UL) |
||
677 | #define SPI1_BASE (APBPERIPH_BASE + 0x00013000UL) |
||
678 | #define USART1_BASE (APBPERIPH_BASE + 0x00013800UL) |
||
679 | #define TIM15_BASE (APBPERIPH_BASE + 0x00014000UL) |
||
680 | #define TIM16_BASE (APBPERIPH_BASE + 0x00014400UL) |
||
681 | #define TIM17_BASE (APBPERIPH_BASE + 0x00014800UL) |
||
682 | #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800UL) |
||
683 | |||
684 | /*!< AHB peripherals */ |
||
685 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000UL) |
||
686 | #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL) |
||
687 | #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL) |
||
688 | #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL) |
||
689 | #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL) |
||
690 | #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL) |
||
691 | #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CUL) |
||
692 | #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080UL) |
||
693 | |||
694 | #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL) |
||
695 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL) /*!< FLASH registers base address */ |
||
696 | #define OB_BASE 0x1FFFF800UL /*!< FLASH Option Bytes base address */ |
||
697 | #define FLASHSIZE_BASE 0x1FFFF7CCUL /*!< FLASH Size register base address */ |
||
698 | #define UID_BASE 0x1FFFF7ACUL /*!< Unique device ID register base address */ |
||
699 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL) |
||
700 | #define TSC_BASE (AHBPERIPH_BASE + 0x00004000UL) |
||
701 | |||
702 | /*!< AHB2 peripherals */ |
||
703 | #define GPIOA_BASE (AHB2PERIPH_BASE + 0x00000000UL) |
||
704 | #define GPIOB_BASE (AHB2PERIPH_BASE + 0x00000400UL) |
||
705 | #define GPIOC_BASE (AHB2PERIPH_BASE + 0x00000800UL) |
||
706 | #define GPIOD_BASE (AHB2PERIPH_BASE + 0x00000C00UL) |
||
707 | #define GPIOE_BASE (AHB2PERIPH_BASE + 0x00001000UL) |
||
708 | #define GPIOF_BASE (AHB2PERIPH_BASE + 0x00001400UL) |
||
709 | |||
710 | /** |
||
711 | * @} |
||
712 | */ |
||
713 | |||
714 | /** @addtogroup Peripheral_declaration |
||
715 | * @{ |
||
716 | */ |
||
717 | |||
718 | #define TIM2 ((TIM_TypeDef *) TIM2_BASE) |
||
719 | #define TIM3 ((TIM_TypeDef *) TIM3_BASE) |
||
720 | #define TIM6 ((TIM_TypeDef *) TIM6_BASE) |
||
721 | #define TIM7 ((TIM_TypeDef *) TIM7_BASE) |
||
722 | #define TIM14 ((TIM_TypeDef *) TIM14_BASE) |
||
723 | #define RTC ((RTC_TypeDef *) RTC_BASE) |
||
724 | #define WWDG ((WWDG_TypeDef *) WWDG_BASE) |
||
725 | #define IWDG ((IWDG_TypeDef *) IWDG_BASE) |
||
726 | #define USART2 ((USART_TypeDef *) USART2_BASE) |
||
727 | #define USART3 ((USART_TypeDef *) USART3_BASE) |
||
728 | #define USART4 ((USART_TypeDef *) USART4_BASE) |
||
729 | #define I2C1 ((I2C_TypeDef *) I2C1_BASE) |
||
730 | #define I2C2 ((I2C_TypeDef *) I2C2_BASE) |
||
731 | #define CAN ((CAN_TypeDef *) CAN_BASE) |
||
732 | #define CRS ((CRS_TypeDef *) CRS_BASE) |
||
733 | #define PWR ((PWR_TypeDef *) PWR_BASE) |
||
734 | #define DAC1 ((DAC_TypeDef *) DAC_BASE) |
||
735 | #define DAC ((DAC_TypeDef *) DAC_BASE) /* Kept for legacy purpose */ |
||
736 | #define CEC ((CEC_TypeDef *) CEC_BASE) |
||
737 | #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) |
||
738 | #define COMP1 ((COMP_TypeDef *) COMP_BASE) |
||
739 | #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000002)) |
||
740 | #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP_BASE) |
||
741 | #define COMP ((COMP1_2_TypeDef *) COMP_BASE) /* Kept for legacy purpose */ |
||
742 | #define EXTI ((EXTI_TypeDef *) EXTI_BASE) |
||
743 | #define ADC1 ((ADC_TypeDef *) ADC1_BASE) |
||
744 | #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE) |
||
745 | #define ADC ((ADC_Common_TypeDef *) ADC_BASE) /* Kept for legacy purpose */ |
||
746 | #define TIM1 ((TIM_TypeDef *) TIM1_BASE) |
||
747 | #define SPI1 ((SPI_TypeDef *) SPI1_BASE) |
||
748 | #define SPI2 ((SPI_TypeDef *) SPI2_BASE) |
||
749 | #define USART1 ((USART_TypeDef *) USART1_BASE) |
||
750 | #define TIM15 ((TIM_TypeDef *) TIM15_BASE) |
||
751 | #define TIM16 ((TIM_TypeDef *) TIM16_BASE) |
||
752 | #define TIM17 ((TIM_TypeDef *) TIM17_BASE) |
||
753 | #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) |
||
754 | #define DMA1 ((DMA_TypeDef *) DMA1_BASE) |
||
755 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) |
||
756 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) |
||
757 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) |
||
758 | #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) |
||
759 | #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) |
||
760 | #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) |
||
761 | #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) |
||
762 | #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) |
||
763 | #define OB ((OB_TypeDef *) OB_BASE) |
||
764 | #define RCC ((RCC_TypeDef *) RCC_BASE) |
||
765 | #define CRC ((CRC_TypeDef *) CRC_BASE) |
||
766 | #define TSC ((TSC_TypeDef *) TSC_BASE) |
||
767 | #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) |
||
768 | #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) |
||
769 | #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) |
||
770 | #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) |
||
771 | #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) |
||
772 | #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) |
||
773 | #define USB ((USB_TypeDef *) USB_BASE) |
||
774 | /** |
||
775 | * @} |
||
776 | */ |
||
777 | |||
778 | /** @addtogroup Exported_constants |
||
779 | * @{ |
||
780 | */ |
||
781 | |||
6 | mjames | 782 | /** @addtogroup Hardware_Constant_Definition |
2 | mjames | 783 | * @{ |
784 | */ |
||
6 | mjames | 785 | #define LSI_STARTUP_TIME 85U /*!< LSI Maximum startup time in us */ |
2 | mjames | 786 | |
6 | mjames | 787 | /** |
788 | * @} |
||
789 | */ |
||
790 | |||
791 | /** @addtogroup Peripheral_Registers_Bits_Definition |
||
792 | * @{ |
||
793 | */ |
||
794 | |||
2 | mjames | 795 | /******************************************************************************/ |
796 | /* Peripheral Registers Bits Definition */ |
||
797 | /******************************************************************************/ |
||
798 | |||
799 | /******************************************************************************/ |
||
800 | /* */ |
||
801 | /* Analog to Digital Converter (ADC) */ |
||
802 | /* */ |
||
803 | /******************************************************************************/ |
||
804 | |||
805 | /* |
||
806 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie) |
||
807 | */ |
||
808 | #define ADC_CHANNEL_VBAT_SUPPORT /*!< ADC feature available only on specific devices: ADC internal channel Vbat */ |
||
809 | |||
810 | /******************** Bits definition for ADC_ISR register ******************/ |
||
811 | #define ADC_ISR_ADRDY_Pos (0U) |
||
812 | #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ |
||
813 | #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */ |
||
814 | #define ADC_ISR_EOSMP_Pos (1U) |
||
815 | #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ |
||
816 | #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */ |
||
817 | #define ADC_ISR_EOC_Pos (2U) |
||
818 | #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ |
||
819 | #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */ |
||
820 | #define ADC_ISR_EOS_Pos (3U) |
||
821 | #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */ |
||
822 | #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ |
||
823 | #define ADC_ISR_OVR_Pos (4U) |
||
824 | #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ |
||
825 | #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */ |
||
826 | #define ADC_ISR_AWD1_Pos (7U) |
||
827 | #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */ |
||
828 | #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */ |
||
829 | |||
830 | /* Legacy defines */ |
||
831 | #define ADC_ISR_AWD (ADC_ISR_AWD1) |
||
832 | #define ADC_ISR_EOSEQ (ADC_ISR_EOS) |
||
833 | |||
834 | /******************** Bits definition for ADC_IER register ******************/ |
||
835 | #define ADC_IER_ADRDYIE_Pos (0U) |
||
836 | #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ |
||
837 | #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */ |
||
838 | #define ADC_IER_EOSMPIE_Pos (1U) |
||
839 | #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ |
||
840 | #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */ |
||
841 | #define ADC_IER_EOCIE_Pos (2U) |
||
842 | #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ |
||
843 | #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */ |
||
844 | #define ADC_IER_EOSIE_Pos (3U) |
||
845 | #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */ |
||
846 | #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ |
||
847 | #define ADC_IER_OVRIE_Pos (4U) |
||
848 | #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ |
||
849 | #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */ |
||
850 | #define ADC_IER_AWD1IE_Pos (7U) |
||
851 | #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */ |
||
852 | #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */ |
||
853 | |||
854 | /* Legacy defines */ |
||
855 | #define ADC_IER_AWDIE (ADC_IER_AWD1IE) |
||
856 | #define ADC_IER_EOSEQIE (ADC_IER_EOSIE) |
||
857 | |||
858 | /******************** Bits definition for ADC_CR register *******************/ |
||
859 | #define ADC_CR_ADEN_Pos (0U) |
||
860 | #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ |
||
861 | #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */ |
||
862 | #define ADC_CR_ADDIS_Pos (1U) |
||
863 | #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ |
||
864 | #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */ |
||
865 | #define ADC_CR_ADSTART_Pos (2U) |
||
866 | #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ |
||
867 | #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */ |
||
868 | #define ADC_CR_ADSTP_Pos (4U) |
||
869 | #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ |
||
870 | #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */ |
||
871 | #define ADC_CR_ADCAL_Pos (31U) |
||
872 | #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ |
||
873 | #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ |
||
874 | |||
875 | /******************* Bits definition for ADC_CFGR1 register *****************/ |
||
876 | #define ADC_CFGR1_DMAEN_Pos (0U) |
||
877 | #define ADC_CFGR1_DMAEN_Msk (0x1UL << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */ |
||
878 | #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */ |
||
879 | #define ADC_CFGR1_DMACFG_Pos (1U) |
||
880 | #define ADC_CFGR1_DMACFG_Msk (0x1UL << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */ |
||
881 | #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */ |
||
882 | #define ADC_CFGR1_SCANDIR_Pos (2U) |
||
883 | #define ADC_CFGR1_SCANDIR_Msk (0x1UL << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */ |
||
884 | #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */ |
||
885 | |||
886 | #define ADC_CFGR1_RES_Pos (3U) |
||
887 | #define ADC_CFGR1_RES_Msk (0x3UL << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */ |
||
888 | #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC data resolution */ |
||
889 | #define ADC_CFGR1_RES_0 (0x1UL << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */ |
||
890 | #define ADC_CFGR1_RES_1 (0x2UL << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */ |
||
891 | |||
892 | #define ADC_CFGR1_ALIGN_Pos (5U) |
||
893 | #define ADC_CFGR1_ALIGN_Msk (0x1UL << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */ |
||
894 | #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignement */ |
||
895 | |||
896 | #define ADC_CFGR1_EXTSEL_Pos (6U) |
||
897 | #define ADC_CFGR1_EXTSEL_Msk (0x7UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */ |
||
898 | #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */ |
||
899 | #define ADC_CFGR1_EXTSEL_0 (0x1UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */ |
||
900 | #define ADC_CFGR1_EXTSEL_1 (0x2UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */ |
||
901 | #define ADC_CFGR1_EXTSEL_2 (0x4UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */ |
||
902 | |||
903 | #define ADC_CFGR1_EXTEN_Pos (10U) |
||
904 | #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */ |
||
905 | #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */ |
||
906 | #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */ |
||
907 | #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */ |
||
908 | |||
909 | #define ADC_CFGR1_OVRMOD_Pos (12U) |
||
910 | #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */ |
||
911 | #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */ |
||
912 | #define ADC_CFGR1_CONT_Pos (13U) |
||
913 | #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */ |
||
914 | #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */ |
||
915 | #define ADC_CFGR1_WAIT_Pos (14U) |
||
916 | #define ADC_CFGR1_WAIT_Msk (0x1UL << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */ |
||
917 | #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */ |
||
918 | #define ADC_CFGR1_AUTOFF_Pos (15U) |
||
919 | #define ADC_CFGR1_AUTOFF_Msk (0x1UL << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */ |
||
920 | #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC low power auto power off */ |
||
921 | #define ADC_CFGR1_DISCEN_Pos (16U) |
||
922 | #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */ |
||
923 | #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ |
||
924 | |||
925 | #define ADC_CFGR1_AWD1SGL_Pos (22U) |
||
926 | #define ADC_CFGR1_AWD1SGL_Msk (0x1UL << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */ |
||
927 | #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ |
||
928 | #define ADC_CFGR1_AWD1EN_Pos (23U) |
||
929 | #define ADC_CFGR1_AWD1EN_Msk (0x1UL << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */ |
||
930 | #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ |
||
931 | |||
932 | #define ADC_CFGR1_AWD1CH_Pos (26U) |
||
933 | #define ADC_CFGR1_AWD1CH_Msk (0x1FUL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */ |
||
934 | #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ |
||
935 | #define ADC_CFGR1_AWD1CH_0 (0x01UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */ |
||
936 | #define ADC_CFGR1_AWD1CH_1 (0x02UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */ |
||
937 | #define ADC_CFGR1_AWD1CH_2 (0x04UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */ |
||
938 | #define ADC_CFGR1_AWD1CH_3 (0x08UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */ |
||
939 | #define ADC_CFGR1_AWD1CH_4 (0x10UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */ |
||
940 | |||
941 | /* Legacy defines */ |
||
942 | #define ADC_CFGR1_AUTDLY (ADC_CFGR1_WAIT) |
||
943 | #define ADC_CFGR1_AWDSGL (ADC_CFGR1_AWD1SGL) |
||
944 | #define ADC_CFGR1_AWDEN (ADC_CFGR1_AWD1EN) |
||
945 | #define ADC_CFGR1_AWDCH (ADC_CFGR1_AWD1CH) |
||
946 | #define ADC_CFGR1_AWDCH_0 (ADC_CFGR1_AWD1CH_0) |
||
947 | #define ADC_CFGR1_AWDCH_1 (ADC_CFGR1_AWD1CH_1) |
||
948 | #define ADC_CFGR1_AWDCH_2 (ADC_CFGR1_AWD1CH_2) |
||
949 | #define ADC_CFGR1_AWDCH_3 (ADC_CFGR1_AWD1CH_3) |
||
950 | #define ADC_CFGR1_AWDCH_4 (ADC_CFGR1_AWD1CH_4) |
||
951 | |||
952 | /******************* Bits definition for ADC_CFGR2 register *****************/ |
||
953 | #define ADC_CFGR2_CKMODE_Pos (30U) |
||
954 | #define ADC_CFGR2_CKMODE_Msk (0x3UL << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */ |
||
955 | #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */ |
||
956 | #define ADC_CFGR2_CKMODE_1 (0x2UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */ |
||
957 | #define ADC_CFGR2_CKMODE_0 (0x1UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */ |
||
958 | |||
959 | /* Legacy defines */ |
||
960 | #define ADC_CFGR2_JITOFFDIV4 (ADC_CFGR2_CKMODE_1) /*!< ADC clocked by PCLK div4 */ |
||
961 | #define ADC_CFGR2_JITOFFDIV2 (ADC_CFGR2_CKMODE_0) /*!< ADC clocked by PCLK div2 */ |
||
962 | |||
963 | /****************** Bit definition for ADC_SMPR register ********************/ |
||
964 | #define ADC_SMPR_SMP_Pos (0U) |
||
965 | #define ADC_SMPR_SMP_Msk (0x7UL << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */ |
||
966 | #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< ADC group of channels sampling time 2 */ |
||
967 | #define ADC_SMPR_SMP_0 (0x1UL << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */ |
||
968 | #define ADC_SMPR_SMP_1 (0x2UL << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */ |
||
969 | #define ADC_SMPR_SMP_2 (0x4UL << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */ |
||
970 | |||
971 | /* Legacy defines */ |
||
972 | #define ADC_SMPR1_SMPR (ADC_SMPR_SMP) /*!< SMP[2:0] bits (Sampling time selection) */ |
||
973 | #define ADC_SMPR1_SMPR_0 (ADC_SMPR_SMP_0) /*!< bit 0 */ |
||
974 | #define ADC_SMPR1_SMPR_1 (ADC_SMPR_SMP_1) /*!< bit 1 */ |
||
975 | #define ADC_SMPR1_SMPR_2 (ADC_SMPR_SMP_2) /*!< bit 2 */ |
||
976 | |||
977 | /******************* Bit definition for ADC_TR register ********************/ |
||
978 | #define ADC_TR1_LT1_Pos (0U) |
||
979 | #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */ |
||
980 | #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */ |
||
981 | #define ADC_TR1_LT1_0 (0x001UL << ADC_TR1_LT1_Pos) /*!< 0x00000001 */ |
||
982 | #define ADC_TR1_LT1_1 (0x002UL << ADC_TR1_LT1_Pos) /*!< 0x00000002 */ |
||
983 | #define ADC_TR1_LT1_2 (0x004UL << ADC_TR1_LT1_Pos) /*!< 0x00000004 */ |
||
984 | #define ADC_TR1_LT1_3 (0x008UL << ADC_TR1_LT1_Pos) /*!< 0x00000008 */ |
||
985 | #define ADC_TR1_LT1_4 (0x010UL << ADC_TR1_LT1_Pos) /*!< 0x00000010 */ |
||
986 | #define ADC_TR1_LT1_5 (0x020UL << ADC_TR1_LT1_Pos) /*!< 0x00000020 */ |
||
987 | #define ADC_TR1_LT1_6 (0x040UL << ADC_TR1_LT1_Pos) /*!< 0x00000040 */ |
||
988 | #define ADC_TR1_LT1_7 (0x080UL << ADC_TR1_LT1_Pos) /*!< 0x00000080 */ |
||
989 | #define ADC_TR1_LT1_8 (0x100UL << ADC_TR1_LT1_Pos) /*!< 0x00000100 */ |
||
990 | #define ADC_TR1_LT1_9 (0x200UL << ADC_TR1_LT1_Pos) /*!< 0x00000200 */ |
||
991 | #define ADC_TR1_LT1_10 (0x400UL << ADC_TR1_LT1_Pos) /*!< 0x00000400 */ |
||
992 | #define ADC_TR1_LT1_11 (0x800UL << ADC_TR1_LT1_Pos) /*!< 0x00000800 */ |
||
993 | |||
994 | #define ADC_TR1_HT1_Pos (16U) |
||
995 | #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */ |
||
996 | #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */ |
||
997 | #define ADC_TR1_HT1_0 (0x001UL << ADC_TR1_HT1_Pos) /*!< 0x00010000 */ |
||
998 | #define ADC_TR1_HT1_1 (0x002UL << ADC_TR1_HT1_Pos) /*!< 0x00020000 */ |
||
999 | #define ADC_TR1_HT1_2 (0x004UL << ADC_TR1_HT1_Pos) /*!< 0x00040000 */ |
||
1000 | #define ADC_TR1_HT1_3 (0x008UL << ADC_TR1_HT1_Pos) /*!< 0x00080000 */ |
||
1001 | #define ADC_TR1_HT1_4 (0x010UL << ADC_TR1_HT1_Pos) /*!< 0x00100000 */ |
||
1002 | #define ADC_TR1_HT1_5 (0x020UL << ADC_TR1_HT1_Pos) /*!< 0x00200000 */ |
||
1003 | #define ADC_TR1_HT1_6 (0x040UL << ADC_TR1_HT1_Pos) /*!< 0x00400000 */ |
||
1004 | #define ADC_TR1_HT1_7 (0x080UL << ADC_TR1_HT1_Pos) /*!< 0x00800000 */ |
||
1005 | #define ADC_TR1_HT1_8 (0x100UL << ADC_TR1_HT1_Pos) /*!< 0x01000000 */ |
||
1006 | #define ADC_TR1_HT1_9 (0x200UL << ADC_TR1_HT1_Pos) /*!< 0x02000000 */ |
||
1007 | #define ADC_TR1_HT1_10 (0x400UL << ADC_TR1_HT1_Pos) /*!< 0x04000000 */ |
||
1008 | #define ADC_TR1_HT1_11 (0x800UL << ADC_TR1_HT1_Pos) /*!< 0x08000000 */ |
||
1009 | |||
1010 | /* Legacy defines */ |
||
1011 | #define ADC_TR_HT (ADC_TR1_HT1) |
||
1012 | #define ADC_TR_LT (ADC_TR1_LT1) |
||
1013 | #define ADC_HTR_HT (ADC_TR1_HT1) |
||
1014 | #define ADC_LTR_LT (ADC_TR1_LT1) |
||
1015 | |||
1016 | /****************** Bit definition for ADC_CHSELR register ******************/ |
||
1017 | #define ADC_CHSELR_CHSEL_Pos (0U) |
||
1018 | #define ADC_CHSELR_CHSEL_Msk (0x7FFFFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */ |
||
1019 | #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1020 | #define ADC_CHSELR_CHSEL18_Pos (18U) |
||
1021 | #define ADC_CHSELR_CHSEL18_Msk (0x1UL << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */ |
||
1022 | #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1023 | #define ADC_CHSELR_CHSEL17_Pos (17U) |
||
1024 | #define ADC_CHSELR_CHSEL17_Msk (0x1UL << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */ |
||
1025 | #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1026 | #define ADC_CHSELR_CHSEL16_Pos (16U) |
||
1027 | #define ADC_CHSELR_CHSEL16_Msk (0x1UL << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */ |
||
1028 | #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1029 | #define ADC_CHSELR_CHSEL15_Pos (15U) |
||
1030 | #define ADC_CHSELR_CHSEL15_Msk (0x1UL << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */ |
||
1031 | #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1032 | #define ADC_CHSELR_CHSEL14_Pos (14U) |
||
1033 | #define ADC_CHSELR_CHSEL14_Msk (0x1UL << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */ |
||
1034 | #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1035 | #define ADC_CHSELR_CHSEL13_Pos (13U) |
||
1036 | #define ADC_CHSELR_CHSEL13_Msk (0x1UL << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */ |
||
1037 | #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1038 | #define ADC_CHSELR_CHSEL12_Pos (12U) |
||
1039 | #define ADC_CHSELR_CHSEL12_Msk (0x1UL << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */ |
||
1040 | #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1041 | #define ADC_CHSELR_CHSEL11_Pos (11U) |
||
1042 | #define ADC_CHSELR_CHSEL11_Msk (0x1UL << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */ |
||
1043 | #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1044 | #define ADC_CHSELR_CHSEL10_Pos (10U) |
||
1045 | #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */ |
||
1046 | #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1047 | #define ADC_CHSELR_CHSEL9_Pos (9U) |
||
1048 | #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */ |
||
1049 | #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1050 | #define ADC_CHSELR_CHSEL8_Pos (8U) |
||
1051 | #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */ |
||
1052 | #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1053 | #define ADC_CHSELR_CHSEL7_Pos (7U) |
||
1054 | #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */ |
||
1055 | #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1056 | #define ADC_CHSELR_CHSEL6_Pos (6U) |
||
1057 | #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */ |
||
1058 | #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1059 | #define ADC_CHSELR_CHSEL5_Pos (5U) |
||
1060 | #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */ |
||
1061 | #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1062 | #define ADC_CHSELR_CHSEL4_Pos (4U) |
||
1063 | #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */ |
||
1064 | #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1065 | #define ADC_CHSELR_CHSEL3_Pos (3U) |
||
1066 | #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */ |
||
1067 | #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1068 | #define ADC_CHSELR_CHSEL2_Pos (2U) |
||
1069 | #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */ |
||
1070 | #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1071 | #define ADC_CHSELR_CHSEL1_Pos (1U) |
||
1072 | #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */ |
||
1073 | #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1074 | #define ADC_CHSELR_CHSEL0_Pos (0U) |
||
1075 | #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */ |
||
1076 | #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */ |
||
1077 | |||
1078 | /******************** Bit definition for ADC_DR register ********************/ |
||
1079 | #define ADC_DR_DATA_Pos (0U) |
||
1080 | #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ |
||
1081 | #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ |
||
1082 | #define ADC_DR_DATA_0 (0x0001UL << ADC_DR_DATA_Pos) /*!< 0x00000001 */ |
||
1083 | #define ADC_DR_DATA_1 (0x0002UL << ADC_DR_DATA_Pos) /*!< 0x00000002 */ |
||
1084 | #define ADC_DR_DATA_2 (0x0004UL << ADC_DR_DATA_Pos) /*!< 0x00000004 */ |
||
1085 | #define ADC_DR_DATA_3 (0x0008UL << ADC_DR_DATA_Pos) /*!< 0x00000008 */ |
||
1086 | #define ADC_DR_DATA_4 (0x0010UL << ADC_DR_DATA_Pos) /*!< 0x00000010 */ |
||
1087 | #define ADC_DR_DATA_5 (0x0020UL << ADC_DR_DATA_Pos) /*!< 0x00000020 */ |
||
1088 | #define ADC_DR_DATA_6 (0x0040UL << ADC_DR_DATA_Pos) /*!< 0x00000040 */ |
||
1089 | #define ADC_DR_DATA_7 (0x0080UL << ADC_DR_DATA_Pos) /*!< 0x00000080 */ |
||
1090 | #define ADC_DR_DATA_8 (0x0100UL << ADC_DR_DATA_Pos) /*!< 0x00000100 */ |
||
1091 | #define ADC_DR_DATA_9 (0x0200UL << ADC_DR_DATA_Pos) /*!< 0x00000200 */ |
||
1092 | #define ADC_DR_DATA_10 (0x0400UL << ADC_DR_DATA_Pos) /*!< 0x00000400 */ |
||
1093 | #define ADC_DR_DATA_11 (0x0800UL << ADC_DR_DATA_Pos) /*!< 0x00000800 */ |
||
1094 | #define ADC_DR_DATA_12 (0x1000UL << ADC_DR_DATA_Pos) /*!< 0x00001000 */ |
||
1095 | #define ADC_DR_DATA_13 (0x2000UL << ADC_DR_DATA_Pos) /*!< 0x00002000 */ |
||
1096 | #define ADC_DR_DATA_14 (0x4000UL << ADC_DR_DATA_Pos) /*!< 0x00004000 */ |
||
1097 | #define ADC_DR_DATA_15 (0x8000UL << ADC_DR_DATA_Pos) /*!< 0x00008000 */ |
||
1098 | |||
1099 | /************************* ADC Common registers *****************************/ |
||
1100 | /******************* Bit definition for ADC_CCR register ********************/ |
||
1101 | #define ADC_CCR_VREFEN_Pos (22U) |
||
1102 | #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ |
||
1103 | #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */ |
||
1104 | #define ADC_CCR_TSEN_Pos (23U) |
||
1105 | #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */ |
||
1106 | #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */ |
||
1107 | |||
1108 | #define ADC_CCR_VBATEN_Pos (24U) |
||
1109 | #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */ |
||
1110 | #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */ |
||
1111 | |||
1112 | /******************************************************************************/ |
||
1113 | /* */ |
||
1114 | /* Controller Area Network (CAN ) */ |
||
1115 | /* */ |
||
1116 | /******************************************************************************/ |
||
1117 | /*!<CAN control and status registers */ |
||
1118 | /******************* Bit definition for CAN_MCR register ********************/ |
||
1119 | #define CAN_MCR_INRQ_Pos (0U) |
||
1120 | #define CAN_MCR_INRQ_Msk (0x1UL << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */ |
||
1121 | #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!<Initialization Request */ |
||
1122 | #define CAN_MCR_SLEEP_Pos (1U) |
||
1123 | #define CAN_MCR_SLEEP_Msk (0x1UL << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */ |
||
1124 | #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!<Sleep Mode Request */ |
||
1125 | #define CAN_MCR_TXFP_Pos (2U) |
||
1126 | #define CAN_MCR_TXFP_Msk (0x1UL << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */ |
||
1127 | #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!<Transmit FIFO Priority */ |
||
1128 | #define CAN_MCR_RFLM_Pos (3U) |
||
1129 | #define CAN_MCR_RFLM_Msk (0x1UL << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */ |
||
1130 | #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!<Receive FIFO Locked Mode */ |
||
1131 | #define CAN_MCR_NART_Pos (4U) |
||
1132 | #define CAN_MCR_NART_Msk (0x1UL << CAN_MCR_NART_Pos) /*!< 0x00000010 */ |
||
1133 | #define CAN_MCR_NART CAN_MCR_NART_Msk /*!<No Automatic Retransmission */ |
||
1134 | #define CAN_MCR_AWUM_Pos (5U) |
||
1135 | #define CAN_MCR_AWUM_Msk (0x1UL << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */ |
||
1136 | #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!<Automatic Wakeup Mode */ |
||
1137 | #define CAN_MCR_ABOM_Pos (6U) |
||
1138 | #define CAN_MCR_ABOM_Msk (0x1UL << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */ |
||
1139 | #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!<Automatic Bus-Off Management */ |
||
1140 | #define CAN_MCR_TTCM_Pos (7U) |
||
1141 | #define CAN_MCR_TTCM_Msk (0x1UL << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */ |
||
1142 | #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!<Time Triggered Communication Mode */ |
||
1143 | #define CAN_MCR_RESET_Pos (15U) |
||
1144 | #define CAN_MCR_RESET_Msk (0x1UL << CAN_MCR_RESET_Pos) /*!< 0x00008000 */ |
||
1145 | #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!<bxCAN software master reset */ |
||
1146 | |||
1147 | /******************* Bit definition for CAN_MSR register ********************/ |
||
1148 | #define CAN_MSR_INAK_Pos (0U) |
||
1149 | #define CAN_MSR_INAK_Msk (0x1UL << CAN_MSR_INAK_Pos) /*!< 0x00000001 */ |
||
1150 | #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!<Initialization Acknowledge */ |
||
1151 | #define CAN_MSR_SLAK_Pos (1U) |
||
1152 | #define CAN_MSR_SLAK_Msk (0x1UL << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */ |
||
1153 | #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!<Sleep Acknowledge */ |
||
1154 | #define CAN_MSR_ERRI_Pos (2U) |
||
1155 | #define CAN_MSR_ERRI_Msk (0x1UL << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */ |
||
1156 | #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!<Error Interrupt */ |
||
1157 | #define CAN_MSR_WKUI_Pos (3U) |
||
1158 | #define CAN_MSR_WKUI_Msk (0x1UL << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */ |
||
1159 | #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!<Wakeup Interrupt */ |
||
1160 | #define CAN_MSR_SLAKI_Pos (4U) |
||
1161 | #define CAN_MSR_SLAKI_Msk (0x1UL << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */ |
||
1162 | #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!<Sleep Acknowledge Interrupt */ |
||
1163 | #define CAN_MSR_TXM_Pos (8U) |
||
1164 | #define CAN_MSR_TXM_Msk (0x1UL << CAN_MSR_TXM_Pos) /*!< 0x00000100 */ |
||
1165 | #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!<Transmit Mode */ |
||
1166 | #define CAN_MSR_RXM_Pos (9U) |
||
1167 | #define CAN_MSR_RXM_Msk (0x1UL << CAN_MSR_RXM_Pos) /*!< 0x00000200 */ |
||
1168 | #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!<Receive Mode */ |
||
1169 | #define CAN_MSR_SAMP_Pos (10U) |
||
1170 | #define CAN_MSR_SAMP_Msk (0x1UL << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */ |
||
1171 | #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!<Last Sample Point */ |
||
1172 | #define CAN_MSR_RX_Pos (11U) |
||
1173 | #define CAN_MSR_RX_Msk (0x1UL << CAN_MSR_RX_Pos) /*!< 0x00000800 */ |
||
1174 | #define CAN_MSR_RX CAN_MSR_RX_Msk /*!<CAN Rx Signal */ |
||
1175 | |||
1176 | /******************* Bit definition for CAN_TSR register ********************/ |
||
1177 | #define CAN_TSR_RQCP0_Pos (0U) |
||
1178 | #define CAN_TSR_RQCP0_Msk (0x1UL << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */ |
||
1179 | #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!<Request Completed Mailbox0 */ |
||
1180 | #define CAN_TSR_TXOK0_Pos (1U) |
||
1181 | #define CAN_TSR_TXOK0_Msk (0x1UL << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */ |
||
1182 | #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!<Transmission OK of Mailbox0 */ |
||
1183 | #define CAN_TSR_ALST0_Pos (2U) |
||
1184 | #define CAN_TSR_ALST0_Msk (0x1UL << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */ |
||
1185 | #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!<Arbitration Lost for Mailbox0 */ |
||
1186 | #define CAN_TSR_TERR0_Pos (3U) |
||
1187 | #define CAN_TSR_TERR0_Msk (0x1UL << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */ |
||
1188 | #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!<Transmission Error of Mailbox0 */ |
||
1189 | #define CAN_TSR_ABRQ0_Pos (7U) |
||
1190 | #define CAN_TSR_ABRQ0_Msk (0x1UL << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */ |
||
1191 | #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!<Abort Request for Mailbox0 */ |
||
1192 | #define CAN_TSR_RQCP1_Pos (8U) |
||
1193 | #define CAN_TSR_RQCP1_Msk (0x1UL << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */ |
||
1194 | #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!<Request Completed Mailbox1 */ |
||
1195 | #define CAN_TSR_TXOK1_Pos (9U) |
||
1196 | #define CAN_TSR_TXOK1_Msk (0x1UL << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */ |
||
1197 | #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!<Transmission OK of Mailbox1 */ |
||
1198 | #define CAN_TSR_ALST1_Pos (10U) |
||
1199 | #define CAN_TSR_ALST1_Msk (0x1UL << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */ |
||
1200 | #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!<Arbitration Lost for Mailbox1 */ |
||
1201 | #define CAN_TSR_TERR1_Pos (11U) |
||
1202 | #define CAN_TSR_TERR1_Msk (0x1UL << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */ |
||
1203 | #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!<Transmission Error of Mailbox1 */ |
||
1204 | #define CAN_TSR_ABRQ1_Pos (15U) |
||
1205 | #define CAN_TSR_ABRQ1_Msk (0x1UL << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */ |
||
1206 | #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!<Abort Request for Mailbox 1 */ |
||
1207 | #define CAN_TSR_RQCP2_Pos (16U) |
||
1208 | #define CAN_TSR_RQCP2_Msk (0x1UL << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */ |
||
1209 | #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!<Request Completed Mailbox2 */ |
||
1210 | #define CAN_TSR_TXOK2_Pos (17U) |
||
1211 | #define CAN_TSR_TXOK2_Msk (0x1UL << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */ |
||
1212 | #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!<Transmission OK of Mailbox 2 */ |
||
1213 | #define CAN_TSR_ALST2_Pos (18U) |
||
1214 | #define CAN_TSR_ALST2_Msk (0x1UL << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */ |
||
1215 | #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!<Arbitration Lost for mailbox 2 */ |
||
1216 | #define CAN_TSR_TERR2_Pos (19U) |
||
1217 | #define CAN_TSR_TERR2_Msk (0x1UL << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */ |
||
1218 | #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!<Transmission Error of Mailbox 2 */ |
||
1219 | #define CAN_TSR_ABRQ2_Pos (23U) |
||
1220 | #define CAN_TSR_ABRQ2_Msk (0x1UL << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */ |
||
1221 | #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!<Abort Request for Mailbox 2 */ |
||
1222 | #define CAN_TSR_CODE_Pos (24U) |
||
1223 | #define CAN_TSR_CODE_Msk (0x3UL << CAN_TSR_CODE_Pos) /*!< 0x03000000 */ |
||
1224 | #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!<Mailbox Code */ |
||
1225 | |||
1226 | #define CAN_TSR_TME_Pos (26U) |
||
1227 | #define CAN_TSR_TME_Msk (0x7UL << CAN_TSR_TME_Pos) /*!< 0x1C000000 */ |
||
1228 | #define CAN_TSR_TME CAN_TSR_TME_Msk /*!<TME[2:0] bits */ |
||
1229 | #define CAN_TSR_TME0_Pos (26U) |
||
1230 | #define CAN_TSR_TME0_Msk (0x1UL << CAN_TSR_TME0_Pos) /*!< 0x04000000 */ |
||
1231 | #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!<Transmit Mailbox 0 Empty */ |
||
1232 | #define CAN_TSR_TME1_Pos (27U) |
||
1233 | #define CAN_TSR_TME1_Msk (0x1UL << CAN_TSR_TME1_Pos) /*!< 0x08000000 */ |
||
1234 | #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!<Transmit Mailbox 1 Empty */ |
||
1235 | #define CAN_TSR_TME2_Pos (28U) |
||
1236 | #define CAN_TSR_TME2_Msk (0x1UL << CAN_TSR_TME2_Pos) /*!< 0x10000000 */ |
||
1237 | #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!<Transmit Mailbox 2 Empty */ |
||
1238 | |||
1239 | #define CAN_TSR_LOW_Pos (29U) |
||
1240 | #define CAN_TSR_LOW_Msk (0x7UL << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */ |
||
1241 | #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!<LOW[2:0] bits */ |
||
1242 | #define CAN_TSR_LOW0_Pos (29U) |
||
1243 | #define CAN_TSR_LOW0_Msk (0x1UL << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */ |
||
1244 | #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!<Lowest Priority Flag for Mailbox 0 */ |
||
1245 | #define CAN_TSR_LOW1_Pos (30U) |
||
1246 | #define CAN_TSR_LOW1_Msk (0x1UL << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */ |
||
1247 | #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!<Lowest Priority Flag for Mailbox 1 */ |
||
1248 | #define CAN_TSR_LOW2_Pos (31U) |
||
1249 | #define CAN_TSR_LOW2_Msk (0x1UL << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */ |
||
1250 | #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!<Lowest Priority Flag for Mailbox 2 */ |
||
1251 | |||
1252 | /******************* Bit definition for CAN_RF0R register *******************/ |
||
1253 | #define CAN_RF0R_FMP0_Pos (0U) |
||
1254 | #define CAN_RF0R_FMP0_Msk (0x3UL << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */ |
||
1255 | #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!<FIFO 0 Message Pending */ |
||
1256 | #define CAN_RF0R_FULL0_Pos (3U) |
||
1257 | #define CAN_RF0R_FULL0_Msk (0x1UL << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */ |
||
1258 | #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!<FIFO 0 Full */ |
||
1259 | #define CAN_RF0R_FOVR0_Pos (4U) |
||
1260 | #define CAN_RF0R_FOVR0_Msk (0x1UL << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */ |
||
1261 | #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!<FIFO 0 Overrun */ |
||
1262 | #define CAN_RF0R_RFOM0_Pos (5U) |
||
1263 | #define CAN_RF0R_RFOM0_Msk (0x1UL << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */ |
||
1264 | #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!<Release FIFO 0 Output Mailbox */ |
||
1265 | |||
1266 | /******************* Bit definition for CAN_RF1R register *******************/ |
||
1267 | #define CAN_RF1R_FMP1_Pos (0U) |
||
1268 | #define CAN_RF1R_FMP1_Msk (0x3UL << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */ |
||
1269 | #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!<FIFO 1 Message Pending */ |
||
1270 | #define CAN_RF1R_FULL1_Pos (3U) |
||
1271 | #define CAN_RF1R_FULL1_Msk (0x1UL << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */ |
||
1272 | #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!<FIFO 1 Full */ |
||
1273 | #define CAN_RF1R_FOVR1_Pos (4U) |
||
1274 | #define CAN_RF1R_FOVR1_Msk (0x1UL << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */ |
||
1275 | #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!<FIFO 1 Overrun */ |
||
1276 | #define CAN_RF1R_RFOM1_Pos (5U) |
||
1277 | #define CAN_RF1R_RFOM1_Msk (0x1UL << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */ |
||
1278 | #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!<Release FIFO 1 Output Mailbox */ |
||
1279 | |||
1280 | /******************** Bit definition for CAN_IER register *******************/ |
||
1281 | #define CAN_IER_TMEIE_Pos (0U) |
||
1282 | #define CAN_IER_TMEIE_Msk (0x1UL << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */ |
||
1283 | #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!<Transmit Mailbox Empty Interrupt Enable */ |
||
1284 | #define CAN_IER_FMPIE0_Pos (1U) |
||
1285 | #define CAN_IER_FMPIE0_Msk (0x1UL << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */ |
||
1286 | #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!<FIFO Message Pending Interrupt Enable */ |
||
1287 | #define CAN_IER_FFIE0_Pos (2U) |
||
1288 | #define CAN_IER_FFIE0_Msk (0x1UL << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */ |
||
1289 | #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!<FIFO Full Interrupt Enable */ |
||
1290 | #define CAN_IER_FOVIE0_Pos (3U) |
||
1291 | #define CAN_IER_FOVIE0_Msk (0x1UL << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */ |
||
1292 | #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!<FIFO Overrun Interrupt Enable */ |
||
1293 | #define CAN_IER_FMPIE1_Pos (4U) |
||
1294 | #define CAN_IER_FMPIE1_Msk (0x1UL << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */ |
||
1295 | #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!<FIFO Message Pending Interrupt Enable */ |
||
1296 | #define CAN_IER_FFIE1_Pos (5U) |
||
1297 | #define CAN_IER_FFIE1_Msk (0x1UL << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */ |
||
1298 | #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!<FIFO Full Interrupt Enable */ |
||
1299 | #define CAN_IER_FOVIE1_Pos (6U) |
||
1300 | #define CAN_IER_FOVIE1_Msk (0x1UL << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */ |
||
1301 | #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!<FIFO Overrun Interrupt Enable */ |
||
1302 | #define CAN_IER_EWGIE_Pos (8U) |
||
1303 | #define CAN_IER_EWGIE_Msk (0x1UL << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */ |
||
1304 | #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!<Error Warning Interrupt Enable */ |
||
1305 | #define CAN_IER_EPVIE_Pos (9U) |
||
1306 | #define CAN_IER_EPVIE_Msk (0x1UL << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */ |
||
1307 | #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!<Error Passive Interrupt Enable */ |
||
1308 | #define CAN_IER_BOFIE_Pos (10U) |
||
1309 | #define CAN_IER_BOFIE_Msk (0x1UL << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */ |
||
1310 | #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!<Bus-Off Interrupt Enable */ |
||
1311 | #define CAN_IER_LECIE_Pos (11U) |
||
1312 | #define CAN_IER_LECIE_Msk (0x1UL << CAN_IER_LECIE_Pos) /*!< 0x00000800 */ |
||
1313 | #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!<Last Error Code Interrupt Enable */ |
||
1314 | #define CAN_IER_ERRIE_Pos (15U) |
||
1315 | #define CAN_IER_ERRIE_Msk (0x1UL << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */ |
||
1316 | #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!<Error Interrupt Enable */ |
||
1317 | #define CAN_IER_WKUIE_Pos (16U) |
||
1318 | #define CAN_IER_WKUIE_Msk (0x1UL << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */ |
||
1319 | #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!<Wakeup Interrupt Enable */ |
||
1320 | #define CAN_IER_SLKIE_Pos (17U) |
||
1321 | #define CAN_IER_SLKIE_Msk (0x1UL << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */ |
||
1322 | #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!<Sleep Interrupt Enable */ |
||
1323 | |||
1324 | /******************** Bit definition for CAN_ESR register *******************/ |
||
1325 | #define CAN_ESR_EWGF_Pos (0U) |
||
1326 | #define CAN_ESR_EWGF_Msk (0x1UL << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */ |
||
1327 | #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!<Error Warning Flag */ |
||
1328 | #define CAN_ESR_EPVF_Pos (1U) |
||
1329 | #define CAN_ESR_EPVF_Msk (0x1UL << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */ |
||
1330 | #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!<Error Passive Flag */ |
||
1331 | #define CAN_ESR_BOFF_Pos (2U) |
||
1332 | #define CAN_ESR_BOFF_Msk (0x1UL << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */ |
||
1333 | #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!<Bus-Off Flag */ |
||
1334 | |||
1335 | #define CAN_ESR_LEC_Pos (4U) |
||
1336 | #define CAN_ESR_LEC_Msk (0x7UL << CAN_ESR_LEC_Pos) /*!< 0x00000070 */ |
||
1337 | #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!<LEC[2:0] bits (Last Error Code) */ |
||
1338 | #define CAN_ESR_LEC_0 (0x1UL << CAN_ESR_LEC_Pos) /*!< 0x00000010 */ |
||
1339 | #define CAN_ESR_LEC_1 (0x2UL << CAN_ESR_LEC_Pos) /*!< 0x00000020 */ |
||
1340 | #define CAN_ESR_LEC_2 (0x4UL << CAN_ESR_LEC_Pos) /*!< 0x00000040 */ |
||
1341 | |||
1342 | #define CAN_ESR_TEC_Pos (16U) |
||
1343 | #define CAN_ESR_TEC_Msk (0xFFUL << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */ |
||
1344 | #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!<Least significant byte of the 9-bit Transmit Error Counter */ |
||
1345 | #define CAN_ESR_REC_Pos (24U) |
||
1346 | #define CAN_ESR_REC_Msk (0xFFUL << CAN_ESR_REC_Pos) /*!< 0xFF000000 */ |
||
1347 | #define CAN_ESR_REC CAN_ESR_REC_Msk /*!<Receive Error Counter */ |
||
1348 | |||
1349 | /******************* Bit definition for CAN_BTR register ********************/ |
||
1350 | #define CAN_BTR_BRP_Pos (0U) |
||
1351 | #define CAN_BTR_BRP_Msk (0x3FFUL << CAN_BTR_BRP_Pos) /*!< 0x000003FF */ |
||
1352 | #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */ |
||
1353 | #define CAN_BTR_TS1_Pos (16U) |
||
1354 | #define CAN_BTR_TS1_Msk (0xFUL << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */ |
||
1355 | #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */ |
||
1356 | #define CAN_BTR_TS1_0 (0x1UL << CAN_BTR_TS1_Pos) /*!< 0x00010000 */ |
||
1357 | #define CAN_BTR_TS1_1 (0x2UL << CAN_BTR_TS1_Pos) /*!< 0x00020000 */ |
||
1358 | #define CAN_BTR_TS1_2 (0x4UL << CAN_BTR_TS1_Pos) /*!< 0x00040000 */ |
||
1359 | #define CAN_BTR_TS1_3 (0x8UL << CAN_BTR_TS1_Pos) /*!< 0x00080000 */ |
||
1360 | #define CAN_BTR_TS2_Pos (20U) |
||
1361 | #define CAN_BTR_TS2_Msk (0x7UL << CAN_BTR_TS2_Pos) /*!< 0x00700000 */ |
||
1362 | #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */ |
||
1363 | #define CAN_BTR_TS2_0 (0x1UL << CAN_BTR_TS2_Pos) /*!< 0x00100000 */ |
||
1364 | #define CAN_BTR_TS2_1 (0x2UL << CAN_BTR_TS2_Pos) /*!< 0x00200000 */ |
||
1365 | #define CAN_BTR_TS2_2 (0x4UL << CAN_BTR_TS2_Pos) /*!< 0x00400000 */ |
||
1366 | #define CAN_BTR_SJW_Pos (24U) |
||
1367 | #define CAN_BTR_SJW_Msk (0x3UL << CAN_BTR_SJW_Pos) /*!< 0x03000000 */ |
||
1368 | #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */ |
||
1369 | #define CAN_BTR_SJW_0 (0x1UL << CAN_BTR_SJW_Pos) /*!< 0x01000000 */ |
||
1370 | #define CAN_BTR_SJW_1 (0x2UL << CAN_BTR_SJW_Pos) /*!< 0x02000000 */ |
||
1371 | #define CAN_BTR_LBKM_Pos (30U) |
||
1372 | #define CAN_BTR_LBKM_Msk (0x1UL << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */ |
||
1373 | #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */ |
||
1374 | #define CAN_BTR_SILM_Pos (31U) |
||
1375 | #define CAN_BTR_SILM_Msk (0x1UL << CAN_BTR_SILM_Pos) /*!< 0x80000000 */ |
||
1376 | #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */ |
||
1377 | |||
1378 | /*!<Mailbox registers */ |
||
1379 | /****************** Bit definition for CAN_TI0R register ********************/ |
||
1380 | #define CAN_TI0R_TXRQ_Pos (0U) |
||
1381 | #define CAN_TI0R_TXRQ_Msk (0x1UL << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */ |
||
1382 | #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!<Transmit Mailbox Request */ |
||
1383 | #define CAN_TI0R_RTR_Pos (1U) |
||
1384 | #define CAN_TI0R_RTR_Msk (0x1UL << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */ |
||
1385 | #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!<Remote Transmission Request */ |
||
1386 | #define CAN_TI0R_IDE_Pos (2U) |
||
1387 | #define CAN_TI0R_IDE_Msk (0x1UL << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */ |
||
1388 | #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!<Identifier Extension */ |
||
1389 | #define CAN_TI0R_EXID_Pos (3U) |
||
1390 | #define CAN_TI0R_EXID_Msk (0x3FFFFUL << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */ |
||
1391 | #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!<Extended Identifier */ |
||
1392 | #define CAN_TI0R_STID_Pos (21U) |
||
1393 | #define CAN_TI0R_STID_Msk (0x7FFUL << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */ |
||
1394 | #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */ |
||
1395 | |||
1396 | /****************** Bit definition for CAN_TDT0R register *******************/ |
||
1397 | #define CAN_TDT0R_DLC_Pos (0U) |
||
1398 | #define CAN_TDT0R_DLC_Msk (0xFUL << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */ |
||
1399 | #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!<Data Length Code */ |
||
1400 | #define CAN_TDT0R_TGT_Pos (8U) |
||
1401 | #define CAN_TDT0R_TGT_Msk (0x1UL << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */ |
||
1402 | #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!<Transmit Global Time */ |
||
1403 | #define CAN_TDT0R_TIME_Pos (16U) |
||
1404 | #define CAN_TDT0R_TIME_Msk (0xFFFFUL << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */ |
||
1405 | #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!<Message Time Stamp */ |
||
1406 | |||
1407 | /****************** Bit definition for CAN_TDL0R register *******************/ |
||
1408 | #define CAN_TDL0R_DATA0_Pos (0U) |
||
1409 | #define CAN_TDL0R_DATA0_Msk (0xFFUL << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */ |
||
1410 | #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!<Data byte 0 */ |
||
1411 | #define CAN_TDL0R_DATA1_Pos (8U) |
||
1412 | #define CAN_TDL0R_DATA1_Msk (0xFFUL << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */ |
||
1413 | #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!<Data byte 1 */ |
||
1414 | #define CAN_TDL0R_DATA2_Pos (16U) |
||
1415 | #define CAN_TDL0R_DATA2_Msk (0xFFUL << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */ |
||
1416 | #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!<Data byte 2 */ |
||
1417 | #define CAN_TDL0R_DATA3_Pos (24U) |
||
1418 | #define CAN_TDL0R_DATA3_Msk (0xFFUL << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */ |
||
1419 | #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!<Data byte 3 */ |
||
1420 | |||
1421 | /****************** Bit definition for CAN_TDH0R register *******************/ |
||
1422 | #define CAN_TDH0R_DATA4_Pos (0U) |
||
1423 | #define CAN_TDH0R_DATA4_Msk (0xFFUL << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */ |
||
1424 | #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!<Data byte 4 */ |
||
1425 | #define CAN_TDH0R_DATA5_Pos (8U) |
||
1426 | #define CAN_TDH0R_DATA5_Msk (0xFFUL << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */ |
||
1427 | #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!<Data byte 5 */ |
||
1428 | #define CAN_TDH0R_DATA6_Pos (16U) |
||
1429 | #define CAN_TDH0R_DATA6_Msk (0xFFUL << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */ |
||
1430 | #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!<Data byte 6 */ |
||
1431 | #define CAN_TDH0R_DATA7_Pos (24U) |
||
1432 | #define CAN_TDH0R_DATA7_Msk (0xFFUL << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */ |
||
1433 | #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!<Data byte 7 */ |
||
1434 | |||
1435 | /******************* Bit definition for CAN_TI1R register *******************/ |
||
1436 | #define CAN_TI1R_TXRQ_Pos (0U) |
||
1437 | #define CAN_TI1R_TXRQ_Msk (0x1UL << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */ |
||
1438 | #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!<Transmit Mailbox Request */ |
||
1439 | #define CAN_TI1R_RTR_Pos (1U) |
||
1440 | #define CAN_TI1R_RTR_Msk (0x1UL << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */ |
||
1441 | #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!<Remote Transmission Request */ |
||
1442 | #define CAN_TI1R_IDE_Pos (2U) |
||
1443 | #define CAN_TI1R_IDE_Msk (0x1UL << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */ |
||
1444 | #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!<Identifier Extension */ |
||
1445 | #define CAN_TI1R_EXID_Pos (3U) |
||
1446 | #define CAN_TI1R_EXID_Msk (0x3FFFFUL << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */ |
||
1447 | #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!<Extended Identifier */ |
||
1448 | #define CAN_TI1R_STID_Pos (21U) |
||
1449 | #define CAN_TI1R_STID_Msk (0x7FFUL << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */ |
||
1450 | #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */ |
||
1451 | |||
1452 | /******************* Bit definition for CAN_TDT1R register ******************/ |
||
1453 | #define CAN_TDT1R_DLC_Pos (0U) |
||
1454 | #define CAN_TDT1R_DLC_Msk (0xFUL << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */ |
||
1455 | #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!<Data Length Code */ |
||
1456 | #define CAN_TDT1R_TGT_Pos (8U) |
||
1457 | #define CAN_TDT1R_TGT_Msk (0x1UL << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */ |
||
1458 | #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!<Transmit Global Time */ |
||
1459 | #define CAN_TDT1R_TIME_Pos (16U) |
||
1460 | #define CAN_TDT1R_TIME_Msk (0xFFFFUL << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */ |
||
1461 | #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!<Message Time Stamp */ |
||
1462 | |||
1463 | /******************* Bit definition for CAN_TDL1R register ******************/ |
||
1464 | #define CAN_TDL1R_DATA0_Pos (0U) |
||
1465 | #define CAN_TDL1R_DATA0_Msk (0xFFUL << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */ |
||
1466 | #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!<Data byte 0 */ |
||
1467 | #define CAN_TDL1R_DATA1_Pos (8U) |
||
1468 | #define CAN_TDL1R_DATA1_Msk (0xFFUL << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */ |
||
1469 | #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!<Data byte 1 */ |
||
1470 | #define CAN_TDL1R_DATA2_Pos (16U) |
||
1471 | #define CAN_TDL1R_DATA2_Msk (0xFFUL << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */ |
||
1472 | #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!<Data byte 2 */ |
||
1473 | #define CAN_TDL1R_DATA3_Pos (24U) |
||
1474 | #define CAN_TDL1R_DATA3_Msk (0xFFUL << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */ |
||
1475 | #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!<Data byte 3 */ |
||
1476 | |||
1477 | /******************* Bit definition for CAN_TDH1R register ******************/ |
||
1478 | #define CAN_TDH1R_DATA4_Pos (0U) |
||
1479 | #define CAN_TDH1R_DATA4_Msk (0xFFUL << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */ |
||
1480 | #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!<Data byte 4 */ |
||
1481 | #define CAN_TDH1R_DATA5_Pos (8U) |
||
1482 | #define CAN_TDH1R_DATA5_Msk (0xFFUL << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */ |
||
1483 | #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!<Data byte 5 */ |
||
1484 | #define CAN_TDH1R_DATA6_Pos (16U) |
||
1485 | #define CAN_TDH1R_DATA6_Msk (0xFFUL << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */ |
||
1486 | #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!<Data byte 6 */ |
||
1487 | #define CAN_TDH1R_DATA7_Pos (24U) |
||
1488 | #define CAN_TDH1R_DATA7_Msk (0xFFUL << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */ |
||
1489 | #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!<Data byte 7 */ |
||
1490 | |||
1491 | /******************* Bit definition for CAN_TI2R register *******************/ |
||
1492 | #define CAN_TI2R_TXRQ_Pos (0U) |
||
1493 | #define CAN_TI2R_TXRQ_Msk (0x1UL << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */ |
||
1494 | #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!<Transmit Mailbox Request */ |
||
1495 | #define CAN_TI2R_RTR_Pos (1U) |
||
1496 | #define CAN_TI2R_RTR_Msk (0x1UL << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */ |
||
1497 | #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!<Remote Transmission Request */ |
||
1498 | #define CAN_TI2R_IDE_Pos (2U) |
||
1499 | #define CAN_TI2R_IDE_Msk (0x1UL << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */ |
||
1500 | #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!<Identifier Extension */ |
||
1501 | #define CAN_TI2R_EXID_Pos (3U) |
||
1502 | #define CAN_TI2R_EXID_Msk (0x3FFFFUL << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */ |
||
1503 | #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!<Extended identifier */ |
||
1504 | #define CAN_TI2R_STID_Pos (21U) |
||
1505 | #define CAN_TI2R_STID_Msk (0x7FFUL << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */ |
||
1506 | #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!<Standard Identifier or Extended Identifier */ |
||
1507 | |||
1508 | /******************* Bit definition for CAN_TDT2R register ******************/ |
||
1509 | #define CAN_TDT2R_DLC_Pos (0U) |
||
1510 | #define CAN_TDT2R_DLC_Msk (0xFUL << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */ |
||
1511 | #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!<Data Length Code */ |
||
1512 | #define CAN_TDT2R_TGT_Pos (8U) |
||
1513 | #define CAN_TDT2R_TGT_Msk (0x1UL << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */ |
||
1514 | #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!<Transmit Global Time */ |
||
1515 | #define CAN_TDT2R_TIME_Pos (16U) |
||
1516 | #define CAN_TDT2R_TIME_Msk (0xFFFFUL << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */ |
||
1517 | #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!<Message Time Stamp */ |
||
1518 | |||
1519 | /******************* Bit definition for CAN_TDL2R register ******************/ |
||
1520 | #define CAN_TDL2R_DATA0_Pos (0U) |
||
1521 | #define CAN_TDL2R_DATA0_Msk (0xFFUL << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */ |
||
1522 | #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!<Data byte 0 */ |
||
1523 | #define CAN_TDL2R_DATA1_Pos (8U) |
||
1524 | #define CAN_TDL2R_DATA1_Msk (0xFFUL << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */ |
||
1525 | #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!<Data byte 1 */ |
||
1526 | #define CAN_TDL2R_DATA2_Pos (16U) |
||
1527 | #define CAN_TDL2R_DATA2_Msk (0xFFUL << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */ |
||
1528 | #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!<Data byte 2 */ |
||
1529 | #define CAN_TDL2R_DATA3_Pos (24U) |
||
1530 | #define CAN_TDL2R_DATA3_Msk (0xFFUL << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */ |
||
1531 | #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!<Data byte 3 */ |
||
1532 | |||
1533 | /******************* Bit definition for CAN_TDH2R register ******************/ |
||
1534 | #define CAN_TDH2R_DATA4_Pos (0U) |
||
1535 | #define CAN_TDH2R_DATA4_Msk (0xFFUL << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */ |
||
1536 | #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!<Data byte 4 */ |
||
1537 | #define CAN_TDH2R_DATA5_Pos (8U) |
||
1538 | #define CAN_TDH2R_DATA5_Msk (0xFFUL << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */ |
||
1539 | #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!<Data byte 5 */ |
||
1540 | #define CAN_TDH2R_DATA6_Pos (16U) |
||
1541 | #define CAN_TDH2R_DATA6_Msk (0xFFUL << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */ |
||
1542 | #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!<Data byte 6 */ |
||
1543 | #define CAN_TDH2R_DATA7_Pos (24U) |
||
1544 | #define CAN_TDH2R_DATA7_Msk (0xFFUL << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */ |
||
1545 | #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!<Data byte 7 */ |
||
1546 | |||
1547 | /******************* Bit definition for CAN_RI0R register *******************/ |
||
1548 | #define CAN_RI0R_RTR_Pos (1U) |
||
1549 | #define CAN_RI0R_RTR_Msk (0x1UL << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */ |
||
1550 | #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!<Remote Transmission Request */ |
||
1551 | #define CAN_RI0R_IDE_Pos (2U) |
||
1552 | #define CAN_RI0R_IDE_Msk (0x1UL << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */ |
||
1553 | #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!<Identifier Extension */ |
||
1554 | #define CAN_RI0R_EXID_Pos (3U) |
||
1555 | #define CAN_RI0R_EXID_Msk (0x3FFFFUL << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */ |
||
1556 | #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!<Extended Identifier */ |
||
1557 | #define CAN_RI0R_STID_Pos (21U) |
||
1558 | #define CAN_RI0R_STID_Msk (0x7FFUL << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */ |
||
1559 | #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */ |
||
1560 | |||
1561 | /******************* Bit definition for CAN_RDT0R register ******************/ |
||
1562 | #define CAN_RDT0R_DLC_Pos (0U) |
||
1563 | #define CAN_RDT0R_DLC_Msk (0xFUL << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */ |
||
1564 | #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!<Data Length Code */ |
||
1565 | #define CAN_RDT0R_FMI_Pos (8U) |
||
1566 | #define CAN_RDT0R_FMI_Msk (0xFFUL << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */ |
||
1567 | #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!<Filter Match Index */ |
||
1568 | #define CAN_RDT0R_TIME_Pos (16U) |
||
1569 | #define CAN_RDT0R_TIME_Msk (0xFFFFUL << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */ |
||
1570 | #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!<Message Time Stamp */ |
||
1571 | |||
1572 | /******************* Bit definition for CAN_RDL0R register ******************/ |
||
1573 | #define CAN_RDL0R_DATA0_Pos (0U) |
||
1574 | #define CAN_RDL0R_DATA0_Msk (0xFFUL << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */ |
||
1575 | #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!<Data byte 0 */ |
||
1576 | #define CAN_RDL0R_DATA1_Pos (8U) |
||
1577 | #define CAN_RDL0R_DATA1_Msk (0xFFUL << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */ |
||
1578 | #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!<Data byte 1 */ |
||
1579 | #define CAN_RDL0R_DATA2_Pos (16U) |
||
1580 | #define CAN_RDL0R_DATA2_Msk (0xFFUL << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */ |
||
1581 | #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!<Data byte 2 */ |
||
1582 | #define CAN_RDL0R_DATA3_Pos (24U) |
||
1583 | #define CAN_RDL0R_DATA3_Msk (0xFFUL << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */ |
||
1584 | #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!<Data byte 3 */ |
||
1585 | |||
1586 | /******************* Bit definition for CAN_RDH0R register ******************/ |
||
1587 | #define CAN_RDH0R_DATA4_Pos (0U) |
||
1588 | #define CAN_RDH0R_DATA4_Msk (0xFFUL << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */ |
||
1589 | #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!<Data byte 4 */ |
||
1590 | #define CAN_RDH0R_DATA5_Pos (8U) |
||
1591 | #define CAN_RDH0R_DATA5_Msk (0xFFUL << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */ |
||
1592 | #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!<Data byte 5 */ |
||
1593 | #define CAN_RDH0R_DATA6_Pos (16U) |
||
1594 | #define CAN_RDH0R_DATA6_Msk (0xFFUL << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */ |
||
1595 | #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!<Data byte 6 */ |
||
1596 | #define CAN_RDH0R_DATA7_Pos (24U) |
||
1597 | #define CAN_RDH0R_DATA7_Msk (0xFFUL << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */ |
||
1598 | #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!<Data byte 7 */ |
||
1599 | |||
1600 | /******************* Bit definition for CAN_RI1R register *******************/ |
||
1601 | #define CAN_RI1R_RTR_Pos (1U) |
||
1602 | #define CAN_RI1R_RTR_Msk (0x1UL << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */ |
||
1603 | #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!<Remote Transmission Request */ |
||
1604 | #define CAN_RI1R_IDE_Pos (2U) |
||
1605 | #define CAN_RI1R_IDE_Msk (0x1UL << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */ |
||
1606 | #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!<Identifier Extension */ |
||
1607 | #define CAN_RI1R_EXID_Pos (3U) |
||
1608 | #define CAN_RI1R_EXID_Msk (0x3FFFFUL << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */ |
||
1609 | #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!<Extended identifier */ |
||
1610 | #define CAN_RI1R_STID_Pos (21U) |
||
1611 | #define CAN_RI1R_STID_Msk (0x7FFUL << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */ |
||
1612 | #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */ |
||
1613 | |||
1614 | /******************* Bit definition for CAN_RDT1R register ******************/ |
||
1615 | #define CAN_RDT1R_DLC_Pos (0U) |
||
1616 | #define CAN_RDT1R_DLC_Msk (0xFUL << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */ |
||
1617 | #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!<Data Length Code */ |
||
1618 | #define CAN_RDT1R_FMI_Pos (8U) |
||
1619 | #define CAN_RDT1R_FMI_Msk (0xFFUL << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */ |
||
1620 | #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!<Filter Match Index */ |
||
1621 | #define CAN_RDT1R_TIME_Pos (16U) |
||
1622 | #define CAN_RDT1R_TIME_Msk (0xFFFFUL << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */ |
||
1623 | #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!<Message Time Stamp */ |
||
1624 | |||
1625 | /******************* Bit definition for CAN_RDL1R register ******************/ |
||
1626 | #define CAN_RDL1R_DATA0_Pos (0U) |
||
1627 | #define CAN_RDL1R_DATA0_Msk (0xFFUL << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */ |
||
1628 | #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!<Data byte 0 */ |
||
1629 | #define CAN_RDL1R_DATA1_Pos (8U) |
||
1630 | #define CAN_RDL1R_DATA1_Msk (0xFFUL << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */ |
||
1631 | #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!<Data byte 1 */ |
||
1632 | #define CAN_RDL1R_DATA2_Pos (16U) |
||
1633 | #define CAN_RDL1R_DATA2_Msk (0xFFUL << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */ |
||
1634 | #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!<Data byte 2 */ |
||
1635 | #define CAN_RDL1R_DATA3_Pos (24U) |
||
1636 | #define CAN_RDL1R_DATA3_Msk (0xFFUL << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */ |
||
1637 | #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!<Data byte 3 */ |
||
1638 | |||
1639 | /******************* Bit definition for CAN_RDH1R register ******************/ |
||
1640 | #define CAN_RDH1R_DATA4_Pos (0U) |
||
1641 | #define CAN_RDH1R_DATA4_Msk (0xFFUL << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */ |
||
1642 | #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!<Data byte 4 */ |
||
1643 | #define CAN_RDH1R_DATA5_Pos (8U) |
||
1644 | #define CAN_RDH1R_DATA5_Msk (0xFFUL << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */ |
||
1645 | #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!<Data byte 5 */ |
||
1646 | #define CAN_RDH1R_DATA6_Pos (16U) |
||
1647 | #define CAN_RDH1R_DATA6_Msk (0xFFUL << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */ |
||
1648 | #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!<Data byte 6 */ |
||
1649 | #define CAN_RDH1R_DATA7_Pos (24U) |
||
1650 | #define CAN_RDH1R_DATA7_Msk (0xFFUL << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */ |
||
1651 | #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!<Data byte 7 */ |
||
1652 | |||
1653 | /*!<CAN filter registers */ |
||
1654 | /******************* Bit definition for CAN_FMR register ********************/ |
||
1655 | #define CAN_FMR_FINIT_Pos (0U) |
||
1656 | #define CAN_FMR_FINIT_Msk (0x1UL << CAN_FMR_FINIT_Pos) /*!< 0x00000001 */ |
||
1657 | #define CAN_FMR_FINIT CAN_FMR_FINIT_Msk /*!<Filter Init Mode */ |
||
1658 | #define CAN_FMR_CAN2SB_Pos (8U) |
||
1659 | #define CAN_FMR_CAN2SB_Msk (0x3FUL << CAN_FMR_CAN2SB_Pos) /*!< 0x00003F00 */ |
||
1660 | #define CAN_FMR_CAN2SB CAN_FMR_CAN2SB_Msk /*!<CAN2 start bank */ |
||
1661 | |||
1662 | /******************* Bit definition for CAN_FM1R register *******************/ |
||
1663 | #define CAN_FM1R_FBM_Pos (0U) |
||
1664 | #define CAN_FM1R_FBM_Msk (0xFFFFFFFUL << CAN_FM1R_FBM_Pos) /*!< 0x0FFFFFFF */ |
||
1665 | #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!<Filter Mode */ |
||
1666 | #define CAN_FM1R_FBM0_Pos (0U) |
||
1667 | #define CAN_FM1R_FBM0_Msk (0x1UL << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */ |
||
1668 | #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!<Filter Init Mode bit 0 */ |
||
1669 | #define CAN_FM1R_FBM1_Pos (1U) |
||
1670 | #define CAN_FM1R_FBM1_Msk (0x1UL << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */ |
||
1671 | #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!<Filter Init Mode bit 1 */ |
||
1672 | #define CAN_FM1R_FBM2_Pos (2U) |
||
1673 | #define CAN_FM1R_FBM2_Msk (0x1UL << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */ |
||
1674 | #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!<Filter Init Mode bit 2 */ |
||
1675 | #define CAN_FM1R_FBM3_Pos (3U) |
||
1676 | #define CAN_FM1R_FBM3_Msk (0x1UL << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */ |
||
1677 | #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!<Filter Init Mode bit 3 */ |
||
1678 | #define CAN_FM1R_FBM4_Pos (4U) |
||
1679 | #define CAN_FM1R_FBM4_Msk (0x1UL << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */ |
||
1680 | #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!<Filter Init Mode bit 4 */ |
||
1681 | #define CAN_FM1R_FBM5_Pos (5U) |
||
1682 | #define CAN_FM1R_FBM5_Msk (0x1UL << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */ |
||
1683 | #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!<Filter Init Mode bit 5 */ |
||
1684 | #define CAN_FM1R_FBM6_Pos (6U) |
||
1685 | #define CAN_FM1R_FBM6_Msk (0x1UL << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */ |
||
1686 | #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!<Filter Init Mode bit 6 */ |
||
1687 | #define CAN_FM1R_FBM7_Pos (7U) |
||
1688 | #define CAN_FM1R_FBM7_Msk (0x1UL << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */ |
||
1689 | #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!<Filter Init Mode bit 7 */ |
||
1690 | #define CAN_FM1R_FBM8_Pos (8U) |
||
1691 | #define CAN_FM1R_FBM8_Msk (0x1UL << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */ |
||
1692 | #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!<Filter Init Mode bit 8 */ |
||
1693 | #define CAN_FM1R_FBM9_Pos (9U) |
||
1694 | #define CAN_FM1R_FBM9_Msk (0x1UL << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */ |
||
1695 | #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!<Filter Init Mode bit 9 */ |
||
1696 | #define CAN_FM1R_FBM10_Pos (10U) |
||
1697 | #define CAN_FM1R_FBM10_Msk (0x1UL << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */ |
||
1698 | #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!<Filter Init Mode bit 10 */ |
||
1699 | #define CAN_FM1R_FBM11_Pos (11U) |
||
1700 | #define CAN_FM1R_FBM11_Msk (0x1UL << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */ |
||
1701 | #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!<Filter Init Mode bit 11 */ |
||
1702 | #define CAN_FM1R_FBM12_Pos (12U) |
||
1703 | #define CAN_FM1R_FBM12_Msk (0x1UL << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */ |
||
1704 | #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */ |
||
1705 | #define CAN_FM1R_FBM13_Pos (13U) |
||
1706 | #define CAN_FM1R_FBM13_Msk (0x1UL << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */ |
||
1707 | #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */ |
||
1708 | |||
1709 | /******************* Bit definition for CAN_FS1R register *******************/ |
||
1710 | #define CAN_FS1R_FSC_Pos (0U) |
||
1711 | #define CAN_FS1R_FSC_Msk (0xFFFFFFFUL << CAN_FS1R_FSC_Pos) /*!< 0x0FFFFFFF */ |
||
1712 | #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */ |
||
1713 | #define CAN_FS1R_FSC0_Pos (0U) |
||
1714 | #define CAN_FS1R_FSC0_Msk (0x1UL << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */ |
||
1715 | #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!<Filter Scale Configuration bit 0 */ |
||
1716 | #define CAN_FS1R_FSC1_Pos (1U) |
||
1717 | #define CAN_FS1R_FSC1_Msk (0x1UL << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */ |
||
1718 | #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!<Filter Scale Configuration bit 1 */ |
||
1719 | #define CAN_FS1R_FSC2_Pos (2U) |
||
1720 | #define CAN_FS1R_FSC2_Msk (0x1UL << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */ |
||
1721 | #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!<Filter Scale Configuration bit 2 */ |
||
1722 | #define CAN_FS1R_FSC3_Pos (3U) |
||
1723 | #define CAN_FS1R_FSC3_Msk (0x1UL << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */ |
||
1724 | #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!<Filter Scale Configuration bit 3 */ |
||
1725 | #define CAN_FS1R_FSC4_Pos (4U) |
||
1726 | #define CAN_FS1R_FSC4_Msk (0x1UL << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */ |
||
1727 | #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!<Filter Scale Configuration bit 4 */ |
||
1728 | #define CAN_FS1R_FSC5_Pos (5U) |
||
1729 | #define CAN_FS1R_FSC5_Msk (0x1UL << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */ |
||
1730 | #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!<Filter Scale Configuration bit 5 */ |
||
1731 | #define CAN_FS1R_FSC6_Pos (6U) |
||
1732 | #define CAN_FS1R_FSC6_Msk (0x1UL << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */ |
||
1733 | #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!<Filter Scale Configuration bit 6 */ |
||
1734 | #define CAN_FS1R_FSC7_Pos (7U) |
||
1735 | #define CAN_FS1R_FSC7_Msk (0x1UL << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */ |
||
1736 | #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!<Filter Scale Configuration bit 7 */ |
||
1737 | #define CAN_FS1R_FSC8_Pos (8U) |
||
1738 | #define CAN_FS1R_FSC8_Msk (0x1UL << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */ |
||
1739 | #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!<Filter Scale Configuration bit 8 */ |
||
1740 | #define CAN_FS1R_FSC9_Pos (9U) |
||
1741 | #define CAN_FS1R_FSC9_Msk (0x1UL << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */ |
||
1742 | #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!<Filter Scale Configuration bit 9 */ |
||
1743 | #define CAN_FS1R_FSC10_Pos (10U) |
||
1744 | #define CAN_FS1R_FSC10_Msk (0x1UL << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */ |
||
1745 | #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!<Filter Scale Configuration bit 10 */ |
||
1746 | #define CAN_FS1R_FSC11_Pos (11U) |
||
1747 | #define CAN_FS1R_FSC11_Msk (0x1UL << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */ |
||
1748 | #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!<Filter Scale Configuration bit 11 */ |
||
1749 | #define CAN_FS1R_FSC12_Pos (12U) |
||
1750 | #define CAN_FS1R_FSC12_Msk (0x1UL << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */ |
||
1751 | #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */ |
||
1752 | #define CAN_FS1R_FSC13_Pos (13U) |
||
1753 | #define CAN_FS1R_FSC13_Msk (0x1UL << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */ |
||
1754 | #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */ |
||
1755 | |||
1756 | /****************** Bit definition for CAN_FFA1R register *******************/ |
||
1757 | #define CAN_FFA1R_FFA_Pos (0U) |
||
1758 | #define CAN_FFA1R_FFA_Msk (0xFFFFFFFUL << CAN_FFA1R_FFA_Pos) /*!< 0x0FFFFFFF */ |
||
1759 | #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */ |
||
1760 | #define CAN_FFA1R_FFA0_Pos (0U) |
||
1761 | #define CAN_FFA1R_FFA0_Msk (0x1UL << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */ |
||
1762 | #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!<Filter FIFO Assignment bit 0 */ |
||
1763 | #define CAN_FFA1R_FFA1_Pos (1U) |
||
1764 | #define CAN_FFA1R_FFA1_Msk (0x1UL << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */ |
||
1765 | #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!<Filter FIFO Assignment bit 1 */ |
||
1766 | #define CAN_FFA1R_FFA2_Pos (2U) |
||
1767 | #define CAN_FFA1R_FFA2_Msk (0x1UL << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */ |
||
1768 | #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!<Filter FIFO Assignment bit 2 */ |
||
1769 | #define CAN_FFA1R_FFA3_Pos (3U) |
||
1770 | #define CAN_FFA1R_FFA3_Msk (0x1UL << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */ |
||
1771 | #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!<Filter FIFO Assignment bit 3 */ |
||
1772 | #define CAN_FFA1R_FFA4_Pos (4U) |
||
1773 | #define CAN_FFA1R_FFA4_Msk (0x1UL << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */ |
||
1774 | #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!<Filter FIFO Assignment bit 4 */ |
||
1775 | #define CAN_FFA1R_FFA5_Pos (5U) |
||
1776 | #define CAN_FFA1R_FFA5_Msk (0x1UL << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */ |
||
1777 | #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!<Filter FIFO Assignment bit 5 */ |
||
1778 | #define CAN_FFA1R_FFA6_Pos (6U) |
||
1779 | #define CAN_FFA1R_FFA6_Msk (0x1UL << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */ |
||
1780 | #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!<Filter FIFO Assignment bit 6 */ |
||
1781 | #define CAN_FFA1R_FFA7_Pos (7U) |
||
1782 | #define CAN_FFA1R_FFA7_Msk (0x1UL << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */ |
||
1783 | #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!<Filter FIFO Assignment bit 7 */ |
||
1784 | #define CAN_FFA1R_FFA8_Pos (8U) |
||
1785 | #define CAN_FFA1R_FFA8_Msk (0x1UL << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */ |
||
1786 | #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!<Filter FIFO Assignment bit 8 */ |
||
1787 | #define CAN_FFA1R_FFA9_Pos (9U) |
||
1788 | #define CAN_FFA1R_FFA9_Msk (0x1UL << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */ |
||
1789 | #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!<Filter FIFO Assignment bit 9 */ |
||
1790 | #define CAN_FFA1R_FFA10_Pos (10U) |
||
1791 | #define CAN_FFA1R_FFA10_Msk (0x1UL << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */ |
||
1792 | #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!<Filter FIFO Assignment bit 10 */ |
||
1793 | #define CAN_FFA1R_FFA11_Pos (11U) |
||
1794 | #define CAN_FFA1R_FFA11_Msk (0x1UL << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */ |
||
1795 | #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!<Filter FIFO Assignment bit 11 */ |
||
1796 | #define CAN_FFA1R_FFA12_Pos (12U) |
||
1797 | #define CAN_FFA1R_FFA12_Msk (0x1UL << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */ |
||
1798 | #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment bit 12 */ |
||
1799 | #define CAN_FFA1R_FFA13_Pos (13U) |
||
1800 | #define CAN_FFA1R_FFA13_Msk (0x1UL << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */ |
||
1801 | #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment bit 13 */ |
||
1802 | |||
1803 | /******************* Bit definition for CAN_FA1R register *******************/ |
||
1804 | #define CAN_FA1R_FACT_Pos (0U) |
||
1805 | #define CAN_FA1R_FACT_Msk (0xFFFFFFFUL << CAN_FA1R_FACT_Pos) /*!< 0x0FFFFFFF */ |
||
1806 | #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */ |
||
1807 | #define CAN_FA1R_FACT0_Pos (0U) |
||
1808 | #define CAN_FA1R_FACT0_Msk (0x1UL << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */ |
||
1809 | #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!<Filter Active bit 0 */ |
||
1810 | #define CAN_FA1R_FACT1_Pos (1U) |
||
1811 | #define CAN_FA1R_FACT1_Msk (0x1UL << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */ |
||
1812 | #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!<Filter Active bit 1 */ |
||
1813 | #define CAN_FA1R_FACT2_Pos (2U) |
||
1814 | #define CAN_FA1R_FACT2_Msk (0x1UL << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */ |
||
1815 | #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!<Filter Active bit 2 */ |
||
1816 | #define CAN_FA1R_FACT3_Pos (3U) |
||
1817 | #define CAN_FA1R_FACT3_Msk (0x1UL << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */ |
||
1818 | #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!<Filter Active bit 3 */ |
||
1819 | #define CAN_FA1R_FACT4_Pos (4U) |
||
1820 | #define CAN_FA1R_FACT4_Msk (0x1UL << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */ |
||
1821 | #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!<Filter Active bit 4 */ |
||
1822 | #define CAN_FA1R_FACT5_Pos (5U) |
||
1823 | #define CAN_FA1R_FACT5_Msk (0x1UL << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */ |
||
1824 | #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!<Filter Active bit 5 */ |
||
1825 | #define CAN_FA1R_FACT6_Pos (6U) |
||
1826 | #define CAN_FA1R_FACT6_Msk (0x1UL << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */ |
||
1827 | #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!<Filter Active bit 6 */ |
||
1828 | #define CAN_FA1R_FACT7_Pos (7U) |
||
1829 | #define CAN_FA1R_FACT7_Msk (0x1UL << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */ |
||
1830 | #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!<Filter Active bit 7 */ |
||
1831 | #define CAN_FA1R_FACT8_Pos (8U) |
||
1832 | #define CAN_FA1R_FACT8_Msk (0x1UL << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */ |
||
1833 | #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!<Filter Active bit 8 */ |
||
1834 | #define CAN_FA1R_FACT9_Pos (9U) |
||
1835 | #define CAN_FA1R_FACT9_Msk (0x1UL << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */ |
||
1836 | #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!<Filter Active bit 9 */ |
||
1837 | #define CAN_FA1R_FACT10_Pos (10U) |
||
1838 | #define CAN_FA1R_FACT10_Msk (0x1UL << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */ |
||
1839 | #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!<Filter Active bit 10 */ |
||
1840 | #define CAN_FA1R_FACT11_Pos (11U) |
||
1841 | #define CAN_FA1R_FACT11_Msk (0x1UL << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */ |
||
1842 | #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!<Filter Active bit 11 */ |
||
1843 | #define CAN_FA1R_FACT12_Pos (12U) |
||
1844 | #define CAN_FA1R_FACT12_Msk (0x1UL << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */ |
||
1845 | #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter Active bit 12 */ |
||
1846 | #define CAN_FA1R_FACT13_Pos (13U) |
||
1847 | #define CAN_FA1R_FACT13_Msk (0x1UL << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */ |
||
1848 | #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter Active bit 13 */ |
||
1849 | |||
1850 | /******************* Bit definition for CAN_F0R1 register *******************/ |
||
1851 | #define CAN_F0R1_FB0_Pos (0U) |
||
1852 | #define CAN_F0R1_FB0_Msk (0x1UL << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */ |
||
1853 | #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */ |
||
1854 | #define CAN_F0R1_FB1_Pos (1U) |
||
1855 | #define CAN_F0R1_FB1_Msk (0x1UL << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */ |
||
1856 | #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!<Filter bit 1 */ |
||
1857 | #define CAN_F0R1_FB2_Pos (2U) |
||
1858 | #define CAN_F0R1_FB2_Msk (0x1UL << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */ |
||
1859 | #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!<Filter bit 2 */ |
||
1860 | #define CAN_F0R1_FB3_Pos (3U) |
||
1861 | #define CAN_F0R1_FB3_Msk (0x1UL << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */ |
||
1862 | #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!<Filter bit 3 */ |
||
1863 | #define CAN_F0R1_FB4_Pos (4U) |
||
1864 | #define CAN_F0R1_FB4_Msk (0x1UL << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */ |
||
1865 | #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!<Filter bit 4 */ |
||
1866 | #define CAN_F0R1_FB5_Pos (5U) |
||
1867 | #define CAN_F0R1_FB5_Msk (0x1UL << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */ |
||
1868 | #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!<Filter bit 5 */ |
||
1869 | #define CAN_F0R1_FB6_Pos (6U) |
||
1870 | #define CAN_F0R1_FB6_Msk (0x1UL << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */ |
||
1871 | #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!<Filter bit 6 */ |
||
1872 | #define CAN_F0R1_FB7_Pos (7U) |
||
1873 | #define CAN_F0R1_FB7_Msk (0x1UL << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */ |
||
1874 | #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!<Filter bit 7 */ |
||
1875 | #define CAN_F0R1_FB8_Pos (8U) |
||
1876 | #define CAN_F0R1_FB8_Msk (0x1UL << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */ |
||
1877 | #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!<Filter bit 8 */ |
||
1878 | #define CAN_F0R1_FB9_Pos (9U) |
||
1879 | #define CAN_F0R1_FB9_Msk (0x1UL << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */ |
||
1880 | #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!<Filter bit 9 */ |
||
1881 | #define CAN_F0R1_FB10_Pos (10U) |
||
1882 | #define CAN_F0R1_FB10_Msk (0x1UL << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */ |
||
1883 | #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!<Filter bit 10 */ |
||
1884 | #define CAN_F0R1_FB11_Pos (11U) |
||
1885 | #define CAN_F0R1_FB11_Msk (0x1UL << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */ |
||
1886 | #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!<Filter bit 11 */ |
||
1887 | #define CAN_F0R1_FB12_Pos (12U) |
||
1888 | #define CAN_F0R1_FB12_Msk (0x1UL << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */ |
||
1889 | #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!<Filter bit 12 */ |
||
1890 | #define CAN_F0R1_FB13_Pos (13U) |
||
1891 | #define CAN_F0R1_FB13_Msk (0x1UL << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */ |
||
1892 | #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!<Filter bit 13 */ |
||
1893 | #define CAN_F0R1_FB14_Pos (14U) |
||
1894 | #define CAN_F0R1_FB14_Msk (0x1UL << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */ |
||
1895 | #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!<Filter bit 14 */ |
||
1896 | #define CAN_F0R1_FB15_Pos (15U) |
||
1897 | #define CAN_F0R1_FB15_Msk (0x1UL << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */ |
||
1898 | #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!<Filter bit 15 */ |
||
1899 | #define CAN_F0R1_FB16_Pos (16U) |
||
1900 | #define CAN_F0R1_FB16_Msk (0x1UL << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */ |
||
1901 | #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!<Filter bit 16 */ |
||
1902 | #define CAN_F0R1_FB17_Pos (17U) |
||
1903 | #define CAN_F0R1_FB17_Msk (0x1UL << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */ |
||
1904 | #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!<Filter bit 17 */ |
||
1905 | #define CAN_F0R1_FB18_Pos (18U) |
||
1906 | #define CAN_F0R1_FB18_Msk (0x1UL << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */ |
||
1907 | #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!<Filter bit 18 */ |
||
1908 | #define CAN_F0R1_FB19_Pos (19U) |
||
1909 | #define CAN_F0R1_FB19_Msk (0x1UL << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */ |
||
1910 | #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!<Filter bit 19 */ |
||
1911 | #define CAN_F0R1_FB20_Pos (20U) |
||
1912 | #define CAN_F0R1_FB20_Msk (0x1UL << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */ |
||
1913 | #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!<Filter bit 20 */ |
||
1914 | #define CAN_F0R1_FB21_Pos (21U) |
||
1915 | #define CAN_F0R1_FB21_Msk (0x1UL << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */ |
||
1916 | #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!<Filter bit 21 */ |
||
1917 | #define CAN_F0R1_FB22_Pos (22U) |
||
1918 | #define CAN_F0R1_FB22_Msk (0x1UL << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */ |
||
1919 | #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!<Filter bit 22 */ |
||
1920 | #define CAN_F0R1_FB23_Pos (23U) |
||
1921 | #define CAN_F0R1_FB23_Msk (0x1UL << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */ |
||
1922 | #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!<Filter bit 23 */ |
||
1923 | #define CAN_F0R1_FB24_Pos (24U) |
||
1924 | #define CAN_F0R1_FB24_Msk (0x1UL << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */ |
||
1925 | #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!<Filter bit 24 */ |
||
1926 | #define CAN_F0R1_FB25_Pos (25U) |
||
1927 | #define CAN_F0R1_FB25_Msk (0x1UL << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */ |
||
1928 | #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!<Filter bit 25 */ |
||
1929 | #define CAN_F0R1_FB26_Pos (26U) |
||
1930 | #define CAN_F0R1_FB26_Msk (0x1UL << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */ |
||
1931 | #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!<Filter bit 26 */ |
||
1932 | #define CAN_F0R1_FB27_Pos (27U) |
||
1933 | #define CAN_F0R1_FB27_Msk (0x1UL << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */ |
||
1934 | #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!<Filter bit 27 */ |
||
1935 | #define CAN_F0R1_FB28_Pos (28U) |
||
1936 | #define CAN_F0R1_FB28_Msk (0x1UL << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */ |
||
1937 | #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!<Filter bit 28 */ |
||
1938 | #define CAN_F0R1_FB29_Pos (29U) |
||
1939 | #define CAN_F0R1_FB29_Msk (0x1UL << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */ |
||
1940 | #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!<Filter bit 29 */ |
||
1941 | #define CAN_F0R1_FB30_Pos (30U) |
||
1942 | #define CAN_F0R1_FB30_Msk (0x1UL << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */ |
||
1943 | #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!<Filter bit 30 */ |
||
1944 | #define CAN_F0R1_FB31_Pos (31U) |
||
1945 | #define CAN_F0R1_FB31_Msk (0x1UL << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */ |
||
1946 | #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!<Filter bit 31 */ |
||
1947 | |||
1948 | /******************* Bit definition for CAN_F1R1 register *******************/ |
||
1949 | #define CAN_F1R1_FB0_Pos (0U) |
||
1950 | #define CAN_F1R1_FB0_Msk (0x1UL << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */ |
||
1951 | #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!<Filter bit 0 */ |
||
1952 | #define CAN_F1R1_FB1_Pos (1U) |
||
1953 | #define CAN_F1R1_FB1_Msk (0x1UL << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */ |
||
1954 | #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!<Filter bit 1 */ |
||
1955 | #define CAN_F1R1_FB2_Pos (2U) |
||
1956 | #define CAN_F1R1_FB2_Msk (0x1UL << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */ |
||
1957 | #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!<Filter bit 2 */ |
||
1958 | #define CAN_F1R1_FB3_Pos (3U) |
||
1959 | #define CAN_F1R1_FB3_Msk (0x1UL << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */ |
||
1960 | #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!<Filter bit 3 */ |
||
1961 | #define CAN_F1R1_FB4_Pos (4U) |
||
1962 | #define CAN_F1R1_FB4_Msk (0x1UL << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */ |
||
1963 | #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!<Filter bit 4 */ |
||
1964 | #define CAN_F1R1_FB5_Pos (5U) |
||
1965 | #define CAN_F1R1_FB5_Msk (0x1UL << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */ |
||
1966 | #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!<Filter bit 5 */ |
||
1967 | #define CAN_F1R1_FB6_Pos (6U) |
||
1968 | #define CAN_F1R1_FB6_Msk (0x1UL << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */ |
||
1969 | #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!<Filter bit 6 */ |
||
1970 | #define CAN_F1R1_FB7_Pos (7U) |
||
1971 | #define CAN_F1R1_FB7_Msk (0x1UL << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */ |
||
1972 | #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!<Filter bit 7 */ |
||
1973 | #define CAN_F1R1_FB8_Pos (8U) |
||
1974 | #define CAN_F1R1_FB8_Msk (0x1UL << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */ |
||
1975 | #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!<Filter bit 8 */ |
||
1976 | #define CAN_F1R1_FB9_Pos (9U) |
||
1977 | #define CAN_F1R1_FB9_Msk (0x1UL << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */ |
||
1978 | #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!<Filter bit 9 */ |
||
1979 | #define CAN_F1R1_FB10_Pos (10U) |
||
1980 | #define CAN_F1R1_FB10_Msk (0x1UL << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */ |
||
1981 | #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!<Filter bit 10 */ |
||
1982 | #define CAN_F1R1_FB11_Pos (11U) |
||
1983 | #define CAN_F1R1_FB11_Msk (0x1UL << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */ |
||
1984 | #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!<Filter bit 11 */ |
||
1985 | #define CAN_F1R1_FB12_Pos (12U) |
||
1986 | #define CAN_F1R1_FB12_Msk (0x1UL << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */ |
||
1987 | #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!<Filter bit 12 */ |
||
1988 | #define CAN_F1R1_FB13_Pos (13U) |
||
1989 | #define CAN_F1R1_FB13_Msk (0x1UL << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */ |
||
1990 | #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!<Filter bit 13 */ |
||
1991 | #define CAN_F1R1_FB14_Pos (14U) |
||
1992 | #define CAN_F1R1_FB14_Msk (0x1UL << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */ |
||
1993 | #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!<Filter bit 14 */ |
||
1994 | #define CAN_F1R1_FB15_Pos (15U) |
||
1995 | #define CAN_F1R1_FB15_Msk (0x1UL << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */ |
||
1996 | #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!<Filter bit 15 */ |
||
1997 | #define CAN_F1R1_FB16_Pos (16U) |
||
1998 | #define CAN_F1R1_FB16_Msk (0x1UL << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */ |
||
1999 | #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!<Filter bit 16 */ |
||
2000 | #define CAN_F1R1_FB17_Pos (17U) |
||
2001 | #define CAN_F1R1_FB17_Msk (0x1UL << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */ |
||
2002 | #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!<Filter bit 17 */ |
||
2003 | #define CAN_F1R1_FB18_Pos (18U) |
||
2004 | #define CAN_F1R1_FB18_Msk (0x1UL << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */ |
||
2005 | #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!<Filter bit 18 */ |
||
2006 | #define CAN_F1R1_FB19_Pos (19U) |
||
2007 | #define CAN_F1R1_FB19_Msk (0x1UL << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */ |
||
2008 | #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!<Filter bit 19 */ |
||
2009 | #define CAN_F1R1_FB20_Pos (20U) |
||
2010 | #define CAN_F1R1_FB20_Msk (0x1UL << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */ |
||
2011 | #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!<Filter bit 20 */ |
||
2012 | #define CAN_F1R1_FB21_Pos (21U) |
||
2013 | #define CAN_F1R1_FB21_Msk (0x1UL << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */ |
||
2014 | #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!<Filter bit 21 */ |
||
2015 | #define CAN_F1R1_FB22_Pos (22U) |
||
2016 | #define CAN_F1R1_FB22_Msk (0x1UL << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */ |
||
2017 | #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!<Filter bit 22 */ |
||
2018 | #define CAN_F1R1_FB23_Pos (23U) |
||
2019 | #define CAN_F1R1_FB23_Msk (0x1UL << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */ |
||
2020 | #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!<Filter bit 23 */ |
||
2021 | #define CAN_F1R1_FB24_Pos (24U) |
||
2022 | #define CAN_F1R1_FB24_Msk (0x1UL << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */ |
||
2023 | #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!<Filter bit 24 */ |
||
2024 | #define CAN_F1R1_FB25_Pos (25U) |
||
2025 | #define CAN_F1R1_FB25_Msk (0x1UL << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */ |
||
2026 | #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!<Filter bit 25 */ |
||
2027 | #define CAN_F1R1_FB26_Pos (26U) |
||
2028 | #define CAN_F1R1_FB26_Msk (0x1UL << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */ |
||
2029 | #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!<Filter bit 26 */ |
||
2030 | #define CAN_F1R1_FB27_Pos (27U) |
||
2031 | #define CAN_F1R1_FB27_Msk (0x1UL << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */ |
||
2032 | #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!<Filter bit 27 */ |
||
2033 | #define CAN_F1R1_FB28_Pos (28U) |
||
2034 | #define CAN_F1R1_FB28_Msk (0x1UL << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */ |
||
2035 | #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!<Filter bit 28 */ |
||
2036 | #define CAN_F1R1_FB29_Pos (29U) |
||
2037 | #define CAN_F1R1_FB29_Msk (0x1UL << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */ |
||
2038 | #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!<Filter bit 29 */ |
||
2039 | #define CAN_F1R1_FB30_Pos (30U) |
||
2040 | #define CAN_F1R1_FB30_Msk (0x1UL << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */ |
||
2041 | #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!<Filter bit 30 */ |
||
2042 | #define CAN_F1R1_FB31_Pos (31U) |
||
2043 | #define CAN_F1R1_FB31_Msk (0x1UL << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */ |
||
2044 | #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!<Filter bit 31 */ |
||
2045 | |||
2046 | /******************* Bit definition for CAN_F2R1 register *******************/ |
||
2047 | #define CAN_F2R1_FB0_Pos (0U) |
||
2048 | #define CAN_F2R1_FB0_Msk (0x1UL << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */ |
||
2049 | #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!<Filter bit 0 */ |
||
2050 | #define CAN_F2R1_FB1_Pos (1U) |
||
2051 | #define CAN_F2R1_FB1_Msk (0x1UL << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */ |
||
2052 | #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!<Filter bit 1 */ |
||
2053 | #define CAN_F2R1_FB2_Pos (2U) |
||
2054 | #define CAN_F2R1_FB2_Msk (0x1UL << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */ |
||
2055 | #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!<Filter bit 2 */ |
||
2056 | #define CAN_F2R1_FB3_Pos (3U) |
||
2057 | #define CAN_F2R1_FB3_Msk (0x1UL << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */ |
||
2058 | #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!<Filter bit 3 */ |
||
2059 | #define CAN_F2R1_FB4_Pos (4U) |
||
2060 | #define CAN_F2R1_FB4_Msk (0x1UL << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */ |
||
2061 | #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!<Filter bit 4 */ |
||
2062 | #define CAN_F2R1_FB5_Pos (5U) |
||
2063 | #define CAN_F2R1_FB5_Msk (0x1UL << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */ |
||
2064 | #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!<Filter bit 5 */ |
||
2065 | #define CAN_F2R1_FB6_Pos (6U) |
||
2066 | #define CAN_F2R1_FB6_Msk (0x1UL << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */ |
||
2067 | #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!<Filter bit 6 */ |
||
2068 | #define CAN_F2R1_FB7_Pos (7U) |
||
2069 | #define CAN_F2R1_FB7_Msk (0x1UL << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */ |
||
2070 | #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!<Filter bit 7 */ |
||
2071 | #define CAN_F2R1_FB8_Pos (8U) |
||
2072 | #define CAN_F2R1_FB8_Msk (0x1UL << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */ |
||
2073 | #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!<Filter bit 8 */ |
||
2074 | #define CAN_F2R1_FB9_Pos (9U) |
||
2075 | #define CAN_F2R1_FB9_Msk (0x1UL << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */ |
||
2076 | #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!<Filter bit 9 */ |
||
2077 | #define CAN_F2R1_FB10_Pos (10U) |
||
2078 | #define CAN_F2R1_FB10_Msk (0x1UL << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */ |
||
2079 | #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!<Filter bit 10 */ |
||
2080 | #define CAN_F2R1_FB11_Pos (11U) |
||
2081 | #define CAN_F2R1_FB11_Msk (0x1UL << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */ |
||
2082 | #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!<Filter bit 11 */ |
||
2083 | #define CAN_F2R1_FB12_Pos (12U) |
||
2084 | #define CAN_F2R1_FB12_Msk (0x1UL << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */ |
||
2085 | #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!<Filter bit 12 */ |
||
2086 | #define CAN_F2R1_FB13_Pos (13U) |
||
2087 | #define CAN_F2R1_FB13_Msk (0x1UL << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */ |
||
2088 | #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!<Filter bit 13 */ |
||
2089 | #define CAN_F2R1_FB14_Pos (14U) |
||
2090 | #define CAN_F2R1_FB14_Msk (0x1UL << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */ |
||
2091 | #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!<Filter bit 14 */ |
||
2092 | #define CAN_F2R1_FB15_Pos (15U) |
||
2093 | #define CAN_F2R1_FB15_Msk (0x1UL << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */ |
||
2094 | #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!<Filter bit 15 */ |
||
2095 | #define CAN_F2R1_FB16_Pos (16U) |
||
2096 | #define CAN_F2R1_FB16_Msk (0x1UL << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */ |
||
2097 | #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!<Filter bit 16 */ |
||
2098 | #define CAN_F2R1_FB17_Pos (17U) |
||
2099 | #define CAN_F2R1_FB17_Msk (0x1UL << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */ |
||
2100 | #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!<Filter bit 17 */ |
||
2101 | #define CAN_F2R1_FB18_Pos (18U) |
||
2102 | #define CAN_F2R1_FB18_Msk (0x1UL << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */ |
||
2103 | #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!<Filter bit 18 */ |
||
2104 | #define CAN_F2R1_FB19_Pos (19U) |
||
2105 | #define CAN_F2R1_FB19_Msk (0x1UL << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */ |
||
2106 | #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!<Filter bit 19 */ |
||
2107 | #define CAN_F2R1_FB20_Pos (20U) |
||
2108 | #define CAN_F2R1_FB20_Msk (0x1UL << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */ |
||
2109 | #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!<Filter bit 20 */ |
||
2110 | #define CAN_F2R1_FB21_Pos (21U) |
||
2111 | #define CAN_F2R1_FB21_Msk (0x1UL << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */ |
||
2112 | #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!<Filter bit 21 */ |
||
2113 | #define CAN_F2R1_FB22_Pos (22U) |
||
2114 | #define CAN_F2R1_FB22_Msk (0x1UL << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */ |
||
2115 | #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!<Filter bit 22 */ |
||
2116 | #define CAN_F2R1_FB23_Pos (23U) |
||
2117 | #define CAN_F2R1_FB23_Msk (0x1UL << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */ |
||
2118 | #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!<Filter bit 23 */ |
||
2119 | #define CAN_F2R1_FB24_Pos (24U) |
||
2120 | #define CAN_F2R1_FB24_Msk (0x1UL << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */ |
||
2121 | #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!<Filter bit 24 */ |
||
2122 | #define CAN_F2R1_FB25_Pos (25U) |
||
2123 | #define CAN_F2R1_FB25_Msk (0x1UL << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */ |
||
2124 | #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!<Filter bit 25 */ |
||
2125 | #define CAN_F2R1_FB26_Pos (26U) |
||
2126 | #define CAN_F2R1_FB26_Msk (0x1UL << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */ |
||
2127 | #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!<Filter bit 26 */ |
||
2128 | #define CAN_F2R1_FB27_Pos (27U) |
||
2129 | #define CAN_F2R1_FB27_Msk (0x1UL << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */ |
||
2130 | #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!<Filter bit 27 */ |
||
2131 | #define CAN_F2R1_FB28_Pos (28U) |
||
2132 | #define CAN_F2R1_FB28_Msk (0x1UL << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */ |
||
2133 | #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!<Filter bit 28 */ |
||
2134 | #define CAN_F2R1_FB29_Pos (29U) |
||
2135 | #define CAN_F2R1_FB29_Msk (0x1UL << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */ |
||
2136 | #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!<Filter bit 29 */ |
||
2137 | #define CAN_F2R1_FB30_Pos (30U) |
||
2138 | #define CAN_F2R1_FB30_Msk (0x1UL << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */ |
||
2139 | #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!<Filter bit 30 */ |
||
2140 | #define CAN_F2R1_FB31_Pos (31U) |
||
2141 | #define CAN_F2R1_FB31_Msk (0x1UL << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */ |
||
2142 | #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!<Filter bit 31 */ |
||
2143 | |||
2144 | /******************* Bit definition for CAN_F3R1 register *******************/ |
||
2145 | #define CAN_F3R1_FB0_Pos (0U) |
||
2146 | #define CAN_F3R1_FB0_Msk (0x1UL << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */ |
||
2147 | #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!<Filter bit 0 */ |
||
2148 | #define CAN_F3R1_FB1_Pos (1U) |
||
2149 | #define CAN_F3R1_FB1_Msk (0x1UL << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */ |
||
2150 | #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!<Filter bit 1 */ |
||
2151 | #define CAN_F3R1_FB2_Pos (2U) |
||
2152 | #define CAN_F3R1_FB2_Msk (0x1UL << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */ |
||
2153 | #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!<Filter bit 2 */ |
||
2154 | #define CAN_F3R1_FB3_Pos (3U) |
||
2155 | #define CAN_F3R1_FB3_Msk (0x1UL << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */ |
||
2156 | #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!<Filter bit 3 */ |
||
2157 | #define CAN_F3R1_FB4_Pos (4U) |
||
2158 | #define CAN_F3R1_FB4_Msk (0x1UL << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */ |
||
2159 | #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!<Filter bit 4 */ |
||
2160 | #define CAN_F3R1_FB5_Pos (5U) |
||
2161 | #define CAN_F3R1_FB5_Msk (0x1UL << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */ |
||
2162 | #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!<Filter bit 5 */ |
||
2163 | #define CAN_F3R1_FB6_Pos (6U) |
||
2164 | #define CAN_F3R1_FB6_Msk (0x1UL << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */ |
||
2165 | #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!<Filter bit 6 */ |
||
2166 | #define CAN_F3R1_FB7_Pos (7U) |
||
2167 | #define CAN_F3R1_FB7_Msk (0x1UL << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */ |
||
2168 | #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!<Filter bit 7 */ |
||
2169 | #define CAN_F3R1_FB8_Pos (8U) |
||
2170 | #define CAN_F3R1_FB8_Msk (0x1UL << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */ |
||
2171 | #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!<Filter bit 8 */ |
||
2172 | #define CAN_F3R1_FB9_Pos (9U) |
||
2173 | #define CAN_F3R1_FB9_Msk (0x1UL << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */ |
||
2174 | #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!<Filter bit 9 */ |
||
2175 | #define CAN_F3R1_FB10_Pos (10U) |
||
2176 | #define CAN_F3R1_FB10_Msk (0x1UL << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */ |
||
2177 | #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!<Filter bit 10 */ |
||
2178 | #define CAN_F3R1_FB11_Pos (11U) |
||
2179 | #define CAN_F3R1_FB11_Msk (0x1UL << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */ |
||
2180 | #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!<Filter bit 11 */ |
||
2181 | #define CAN_F3R1_FB12_Pos (12U) |
||
2182 | #define CAN_F3R1_FB12_Msk (0x1UL << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */ |
||
2183 | #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!<Filter bit 12 */ |
||
2184 | #define CAN_F3R1_FB13_Pos (13U) |
||
2185 | #define CAN_F3R1_FB13_Msk (0x1UL << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */ |
||
2186 | #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!<Filter bit 13 */ |
||
2187 | #define CAN_F3R1_FB14_Pos (14U) |
||
2188 | #define CAN_F3R1_FB14_Msk (0x1UL << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */ |
||
2189 | #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!<Filter bit 14 */ |
||
2190 | #define CAN_F3R1_FB15_Pos (15U) |
||
2191 | #define CAN_F3R1_FB15_Msk (0x1UL << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */ |
||
2192 | #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!<Filter bit 15 */ |
||
2193 | #define CAN_F3R1_FB16_Pos (16U) |
||
2194 | #define CAN_F3R1_FB16_Msk (0x1UL << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */ |
||
2195 | #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!<Filter bit 16 */ |
||
2196 | #define CAN_F3R1_FB17_Pos (17U) |
||
2197 | #define CAN_F3R1_FB17_Msk (0x1UL << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */ |
||
2198 | #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!<Filter bit 17 */ |
||
2199 | #define CAN_F3R1_FB18_Pos (18U) |
||
2200 | #define CAN_F3R1_FB18_Msk (0x1UL << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */ |
||
2201 | #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!<Filter bit 18 */ |
||
2202 | #define CAN_F3R1_FB19_Pos (19U) |
||
2203 | #define CAN_F3R1_FB19_Msk (0x1UL << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */ |
||
2204 | #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!<Filter bit 19 */ |
||
2205 | #define CAN_F3R1_FB20_Pos (20U) |
||
2206 | #define CAN_F3R1_FB20_Msk (0x1UL << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */ |
||
2207 | #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!<Filter bit 20 */ |
||
2208 | #define CAN_F3R1_FB21_Pos (21U) |
||
2209 | #define CAN_F3R1_FB21_Msk (0x1UL << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */ |
||
2210 | #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!<Filter bit 21 */ |
||
2211 | #define CAN_F3R1_FB22_Pos (22U) |
||
2212 | #define CAN_F3R1_FB22_Msk (0x1UL << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */ |
||
2213 | #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!<Filter bit 22 */ |
||
2214 | #define CAN_F3R1_FB23_Pos (23U) |
||
2215 | #define CAN_F3R1_FB23_Msk (0x1UL << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */ |
||
2216 | #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!<Filter bit 23 */ |
||
2217 | #define CAN_F3R1_FB24_Pos (24U) |
||
2218 | #define CAN_F3R1_FB24_Msk (0x1UL << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */ |
||
2219 | #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!<Filter bit 24 */ |
||
2220 | #define CAN_F3R1_FB25_Pos (25U) |
||
2221 | #define CAN_F3R1_FB25_Msk (0x1UL << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */ |
||
2222 | #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!<Filter bit 25 */ |
||
2223 | #define CAN_F3R1_FB26_Pos (26U) |
||
2224 | #define CAN_F3R1_FB26_Msk (0x1UL << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */ |
||
2225 | #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!<Filter bit 26 */ |
||
2226 | #define CAN_F3R1_FB27_Pos (27U) |
||
2227 | #define CAN_F3R1_FB27_Msk (0x1UL << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */ |
||
2228 | #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!<Filter bit 27 */ |
||
2229 | #define CAN_F3R1_FB28_Pos (28U) |
||
2230 | #define CAN_F3R1_FB28_Msk (0x1UL << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */ |
||
2231 | #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!<Filter bit 28 */ |
||
2232 | #define CAN_F3R1_FB29_Pos (29U) |
||
2233 | #define CAN_F3R1_FB29_Msk (0x1UL << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */ |
||
2234 | #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!<Filter bit 29 */ |
||
2235 | #define CAN_F3R1_FB30_Pos (30U) |
||
2236 | #define CAN_F3R1_FB30_Msk (0x1UL << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */ |
||
2237 | #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!<Filter bit 30 */ |
||
2238 | #define CAN_F3R1_FB31_Pos (31U) |
||
2239 | #define CAN_F3R1_FB31_Msk (0x1UL << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */ |
||
2240 | #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!<Filter bit 31 */ |
||
2241 | |||
2242 | /******************* Bit definition for CAN_F4R1 register *******************/ |
||
2243 | #define CAN_F4R1_FB0_Pos (0U) |
||
2244 | #define CAN_F4R1_FB0_Msk (0x1UL << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */ |
||
2245 | #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!<Filter bit 0 */ |
||
2246 | #define CAN_F4R1_FB1_Pos (1U) |
||
2247 | #define CAN_F4R1_FB1_Msk (0x1UL << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */ |
||
2248 | #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!<Filter bit 1 */ |
||
2249 | #define CAN_F4R1_FB2_Pos (2U) |
||
2250 | #define CAN_F4R1_FB2_Msk (0x1UL << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */ |
||
2251 | #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!<Filter bit 2 */ |
||
2252 | #define CAN_F4R1_FB3_Pos (3U) |
||
2253 | #define CAN_F4R1_FB3_Msk (0x1UL << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */ |
||
2254 | #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!<Filter bit 3 */ |
||
2255 | #define CAN_F4R1_FB4_Pos (4U) |
||
2256 | #define CAN_F4R1_FB4_Msk (0x1UL << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */ |
||
2257 | #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!<Filter bit 4 */ |
||
2258 | #define CAN_F4R1_FB5_Pos (5U) |
||
2259 | #define CAN_F4R1_FB5_Msk (0x1UL << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */ |
||
2260 | #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!<Filter bit 5 */ |
||
2261 | #define CAN_F4R1_FB6_Pos (6U) |
||
2262 | #define CAN_F4R1_FB6_Msk (0x1UL << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */ |
||
2263 | #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!<Filter bit 6 */ |
||
2264 | #define CAN_F4R1_FB7_Pos (7U) |
||
2265 | #define CAN_F4R1_FB7_Msk (0x1UL << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */ |
||
2266 | #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!<Filter bit 7 */ |
||
2267 | #define CAN_F4R1_FB8_Pos (8U) |
||
2268 | #define CAN_F4R1_FB8_Msk (0x1UL << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */ |
||
2269 | #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!<Filter bit 8 */ |
||
2270 | #define CAN_F4R1_FB9_Pos (9U) |
||
2271 | #define CAN_F4R1_FB9_Msk (0x1UL << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */ |
||
2272 | #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!<Filter bit 9 */ |
||
2273 | #define CAN_F4R1_FB10_Pos (10U) |
||
2274 | #define CAN_F4R1_FB10_Msk (0x1UL << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */ |
||
2275 | #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!<Filter bit 10 */ |
||
2276 | #define CAN_F4R1_FB11_Pos (11U) |
||
2277 | #define CAN_F4R1_FB11_Msk (0x1UL << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */ |
||
2278 | #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!<Filter bit 11 */ |
||
2279 | #define CAN_F4R1_FB12_Pos (12U) |
||
2280 | #define CAN_F4R1_FB12_Msk (0x1UL << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */ |
||
2281 | #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!<Filter bit 12 */ |
||
2282 | #define CAN_F4R1_FB13_Pos (13U) |
||
2283 | #define CAN_F4R1_FB13_Msk (0x1UL << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */ |
||
2284 | #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!<Filter bit 13 */ |
||
2285 | #define CAN_F4R1_FB14_Pos (14U) |
||
2286 | #define CAN_F4R1_FB14_Msk (0x1UL << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */ |
||
2287 | #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!<Filter bit 14 */ |
||
2288 | #define CAN_F4R1_FB15_Pos (15U) |
||
2289 | #define CAN_F4R1_FB15_Msk (0x1UL << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */ |
||
2290 | #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!<Filter bit 15 */ |
||
2291 | #define CAN_F4R1_FB16_Pos (16U) |
||
2292 | #define CAN_F4R1_FB16_Msk (0x1UL << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */ |
||
2293 | #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!<Filter bit 16 */ |
||
2294 | #define CAN_F4R1_FB17_Pos (17U) |
||
2295 | #define CAN_F4R1_FB17_Msk (0x1UL << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */ |
||
2296 | #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!<Filter bit 17 */ |
||
2297 | #define CAN_F4R1_FB18_Pos (18U) |
||
2298 | #define CAN_F4R1_FB18_Msk (0x1UL << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */ |
||
2299 | #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!<Filter bit 18 */ |
||
2300 | #define CAN_F4R1_FB19_Pos (19U) |
||
2301 | #define CAN_F4R1_FB19_Msk (0x1UL << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */ |
||
2302 | #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!<Filter bit 19 */ |
||
2303 | #define CAN_F4R1_FB20_Pos (20U) |
||
2304 | #define CAN_F4R1_FB20_Msk (0x1UL << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */ |
||
2305 | #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!<Filter bit 20 */ |
||
2306 | #define CAN_F4R1_FB21_Pos (21U) |
||
2307 | #define CAN_F4R1_FB21_Msk (0x1UL << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */ |
||
2308 | #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!<Filter bit 21 */ |
||
2309 | #define CAN_F4R1_FB22_Pos (22U) |
||
2310 | #define CAN_F4R1_FB22_Msk (0x1UL << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */ |
||
2311 | #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!<Filter bit 22 */ |
||
2312 | #define CAN_F4R1_FB23_Pos (23U) |
||
2313 | #define CAN_F4R1_FB23_Msk (0x1UL << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */ |
||
2314 | #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!<Filter bit 23 */ |
||
2315 | #define CAN_F4R1_FB24_Pos (24U) |
||
2316 | #define CAN_F4R1_FB24_Msk (0x1UL << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */ |
||
2317 | #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!<Filter bit 24 */ |
||
2318 | #define CAN_F4R1_FB25_Pos (25U) |
||
2319 | #define CAN_F4R1_FB25_Msk (0x1UL << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */ |
||
2320 | #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!<Filter bit 25 */ |
||
2321 | #define CAN_F4R1_FB26_Pos (26U) |
||
2322 | #define CAN_F4R1_FB26_Msk (0x1UL << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */ |
||
2323 | #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!<Filter bit 26 */ |
||
2324 | #define CAN_F4R1_FB27_Pos (27U) |
||
2325 | #define CAN_F4R1_FB27_Msk (0x1UL << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */ |
||
2326 | #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!<Filter bit 27 */ |
||
2327 | #define CAN_F4R1_FB28_Pos (28U) |
||
2328 | #define CAN_F4R1_FB28_Msk (0x1UL << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */ |
||
2329 | #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!<Filter bit 28 */ |
||
2330 | #define CAN_F4R1_FB29_Pos (29U) |
||
2331 | #define CAN_F4R1_FB29_Msk (0x1UL << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */ |
||
2332 | #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!<Filter bit 29 */ |
||
2333 | #define CAN_F4R1_FB30_Pos (30U) |
||
2334 | #define CAN_F4R1_FB30_Msk (0x1UL << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */ |
||
2335 | #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!<Filter bit 30 */ |
||
2336 | #define CAN_F4R1_FB31_Pos (31U) |
||
2337 | #define CAN_F4R1_FB31_Msk (0x1UL << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */ |
||
2338 | #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!<Filter bit 31 */ |
||
2339 | |||
2340 | /******************* Bit definition for CAN_F5R1 register *******************/ |
||
2341 | #define CAN_F5R1_FB0_Pos (0U) |
||
2342 | #define CAN_F5R1_FB0_Msk (0x1UL << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */ |
||
2343 | #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!<Filter bit 0 */ |
||
2344 | #define CAN_F5R1_FB1_Pos (1U) |
||
2345 | #define CAN_F5R1_FB1_Msk (0x1UL << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */ |
||
2346 | #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!<Filter bit 1 */ |
||
2347 | #define CAN_F5R1_FB2_Pos (2U) |
||
2348 | #define CAN_F5R1_FB2_Msk (0x1UL << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */ |
||
2349 | #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!<Filter bit 2 */ |
||
2350 | #define CAN_F5R1_FB3_Pos (3U) |
||
2351 | #define CAN_F5R1_FB3_Msk (0x1UL << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */ |
||
2352 | #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!<Filter bit 3 */ |
||
2353 | #define CAN_F5R1_FB4_Pos (4U) |
||
2354 | #define CAN_F5R1_FB4_Msk (0x1UL << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */ |
||
2355 | #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!<Filter bit 4 */ |
||
2356 | #define CAN_F5R1_FB5_Pos (5U) |
||
2357 | #define CAN_F5R1_FB5_Msk (0x1UL << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */ |
||
2358 | #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!<Filter bit 5 */ |
||
2359 | #define CAN_F5R1_FB6_Pos (6U) |
||
2360 | #define CAN_F5R1_FB6_Msk (0x1UL << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */ |
||
2361 | #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!<Filter bit 6 */ |
||
2362 | #define CAN_F5R1_FB7_Pos (7U) |
||
2363 | #define CAN_F5R1_FB7_Msk (0x1UL << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */ |
||
2364 | #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!<Filter bit 7 */ |
||
2365 | #define CAN_F5R1_FB8_Pos (8U) |
||
2366 | #define CAN_F5R1_FB8_Msk (0x1UL << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */ |
||
2367 | #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!<Filter bit 8 */ |
||
2368 | #define CAN_F5R1_FB9_Pos (9U) |
||
2369 | #define CAN_F5R1_FB9_Msk (0x1UL << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */ |
||
2370 | #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!<Filter bit 9 */ |
||
2371 | #define CAN_F5R1_FB10_Pos (10U) |
||
2372 | #define CAN_F5R1_FB10_Msk (0x1UL << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */ |
||
2373 | #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!<Filter bit 10 */ |
||
2374 | #define CAN_F5R1_FB11_Pos (11U) |
||
2375 | #define CAN_F5R1_FB11_Msk (0x1UL << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */ |
||
2376 | #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!<Filter bit 11 */ |
||
2377 | #define CAN_F5R1_FB12_Pos (12U) |
||
2378 | #define CAN_F5R1_FB12_Msk (0x1UL << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */ |
||
2379 | #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!<Filter bit 12 */ |
||
2380 | #define CAN_F5R1_FB13_Pos (13U) |
||
2381 | #define CAN_F5R1_FB13_Msk (0x1UL << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */ |
||
2382 | #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!<Filter bit 13 */ |
||
2383 | #define CAN_F5R1_FB14_Pos (14U) |
||
2384 | #define CAN_F5R1_FB14_Msk (0x1UL << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */ |
||
2385 | #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!<Filter bit 14 */ |
||
2386 | #define CAN_F5R1_FB15_Pos (15U) |
||
2387 | #define CAN_F5R1_FB15_Msk (0x1UL << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */ |
||
2388 | #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!<Filter bit 15 */ |
||
2389 | #define CAN_F5R1_FB16_Pos (16U) |
||
2390 | #define CAN_F5R1_FB16_Msk (0x1UL << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */ |
||
2391 | #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!<Filter bit 16 */ |
||
2392 | #define CAN_F5R1_FB17_Pos (17U) |
||
2393 | #define CAN_F5R1_FB17_Msk (0x1UL << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */ |
||
2394 | #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!<Filter bit 17 */ |
||
2395 | #define CAN_F5R1_FB18_Pos (18U) |
||
2396 | #define CAN_F5R1_FB18_Msk (0x1UL << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */ |
||
2397 | #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!<Filter bit 18 */ |
||
2398 | #define CAN_F5R1_FB19_Pos (19U) |
||
2399 | #define CAN_F5R1_FB19_Msk (0x1UL << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */ |
||
2400 | #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!<Filter bit 19 */ |
||
2401 | #define CAN_F5R1_FB20_Pos (20U) |
||
2402 | #define CAN_F5R1_FB20_Msk (0x1UL << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */ |
||
2403 | #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!<Filter bit 20 */ |
||
2404 | #define CAN_F5R1_FB21_Pos (21U) |
||
2405 | #define CAN_F5R1_FB21_Msk (0x1UL << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */ |
||
2406 | #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!<Filter bit 21 */ |
||
2407 | #define CAN_F5R1_FB22_Pos (22U) |
||
2408 | #define CAN_F5R1_FB22_Msk (0x1UL << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */ |
||
2409 | #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!<Filter bit 22 */ |
||
2410 | #define CAN_F5R1_FB23_Pos (23U) |
||
2411 | #define CAN_F5R1_FB23_Msk (0x1UL << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */ |
||
2412 | #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!<Filter bit 23 */ |
||
2413 | #define CAN_F5R1_FB24_Pos (24U) |
||
2414 | #define CAN_F5R1_FB24_Msk (0x1UL << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */ |
||
2415 | #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!<Filter bit 24 */ |
||
2416 | #define CAN_F5R1_FB25_Pos (25U) |
||
2417 | #define CAN_F5R1_FB25_Msk (0x1UL << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */ |
||
2418 | #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!<Filter bit 25 */ |
||
2419 | #define CAN_F5R1_FB26_Pos (26U) |
||
2420 | #define CAN_F5R1_FB26_Msk (0x1UL << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */ |
||
2421 | #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!<Filter bit 26 */ |
||
2422 | #define CAN_F5R1_FB27_Pos (27U) |
||
2423 | #define CAN_F5R1_FB27_Msk (0x1UL << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */ |
||
2424 | #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!<Filter bit 27 */ |
||
2425 | #define CAN_F5R1_FB28_Pos (28U) |
||
2426 | #define CAN_F5R1_FB28_Msk (0x1UL << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */ |
||
2427 | #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!<Filter bit 28 */ |
||
2428 | #define CAN_F5R1_FB29_Pos (29U) |
||
2429 | #define CAN_F5R1_FB29_Msk (0x1UL << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */ |
||
2430 | #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!<Filter bit 29 */ |
||
2431 | #define CAN_F5R1_FB30_Pos (30U) |
||
2432 | #define CAN_F5R1_FB30_Msk (0x1UL << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */ |
||
2433 | #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!<Filter bit 30 */ |
||
2434 | #define CAN_F5R1_FB31_Pos (31U) |
||
2435 | #define CAN_F5R1_FB31_Msk (0x1UL << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */ |
||
2436 | #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!<Filter bit 31 */ |
||
2437 | |||
2438 | /******************* Bit definition for CAN_F6R1 register *******************/ |
||
2439 | #define CAN_F6R1_FB0_Pos (0U) |
||
2440 | #define CAN_F6R1_FB0_Msk (0x1UL << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */ |
||
2441 | #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!<Filter bit 0 */ |
||
2442 | #define CAN_F6R1_FB1_Pos (1U) |
||
2443 | #define CAN_F6R1_FB1_Msk (0x1UL << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */ |
||
2444 | #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!<Filter bit 1 */ |
||
2445 | #define CAN_F6R1_FB2_Pos (2U) |
||
2446 | #define CAN_F6R1_FB2_Msk (0x1UL << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */ |
||
2447 | #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!<Filter bit 2 */ |
||
2448 | #define CAN_F6R1_FB3_Pos (3U) |
||
2449 | #define CAN_F6R1_FB3_Msk (0x1UL << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */ |
||
2450 | #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!<Filter bit 3 */ |
||
2451 | #define CAN_F6R1_FB4_Pos (4U) |
||
2452 | #define CAN_F6R1_FB4_Msk (0x1UL << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */ |
||
2453 | #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!<Filter bit 4 */ |
||
2454 | #define CAN_F6R1_FB5_Pos (5U) |
||
2455 | #define CAN_F6R1_FB5_Msk (0x1UL << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */ |
||
2456 | #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!<Filter bit 5 */ |
||
2457 | #define CAN_F6R1_FB6_Pos (6U) |
||
2458 | #define CAN_F6R1_FB6_Msk (0x1UL << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */ |
||
2459 | #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!<Filter bit 6 */ |
||
2460 | #define CAN_F6R1_FB7_Pos (7U) |
||
2461 | #define CAN_F6R1_FB7_Msk (0x1UL << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */ |
||
2462 | #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!<Filter bit 7 */ |
||
2463 | #define CAN_F6R1_FB8_Pos (8U) |
||
2464 | #define CAN_F6R1_FB8_Msk (0x1UL << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */ |
||
2465 | #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!<Filter bit 8 */ |
||
2466 | #define CAN_F6R1_FB9_Pos (9U) |
||
2467 | #define CAN_F6R1_FB9_Msk (0x1UL << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */ |
||
2468 | #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!<Filter bit 9 */ |
||
2469 | #define CAN_F6R1_FB10_Pos (10U) |
||
2470 | #define CAN_F6R1_FB10_Msk (0x1UL << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */ |
||
2471 | #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!<Filter bit 10 */ |
||
2472 | #define CAN_F6R1_FB11_Pos (11U) |
||
2473 | #define CAN_F6R1_FB11_Msk (0x1UL << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */ |
||
2474 | #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!<Filter bit 11 */ |
||
2475 | #define CAN_F6R1_FB12_Pos (12U) |
||
2476 | #define CAN_F6R1_FB12_Msk (0x1UL << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */ |
||
2477 | #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!<Filter bit 12 */ |
||
2478 | #define CAN_F6R1_FB13_Pos (13U) |
||
2479 | #define CAN_F6R1_FB13_Msk (0x1UL << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */ |
||
2480 | #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!<Filter bit 13 */ |
||
2481 | #define CAN_F6R1_FB14_Pos (14U) |
||
2482 | #define CAN_F6R1_FB14_Msk (0x1UL << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */ |
||
2483 | #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!<Filter bit 14 */ |
||
2484 | #define CAN_F6R1_FB15_Pos (15U) |
||
2485 | #define CAN_F6R1_FB15_Msk (0x1UL << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */ |
||
2486 | #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!<Filter bit 15 */ |
||
2487 | #define CAN_F6R1_FB16_Pos (16U) |
||
2488 | #define CAN_F6R1_FB16_Msk (0x1UL << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */ |
||
2489 | #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!<Filter bit 16 */ |
||
2490 | #define CAN_F6R1_FB17_Pos (17U) |
||
2491 | #define CAN_F6R1_FB17_Msk (0x1UL << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */ |
||
2492 | #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!<Filter bit 17 */ |
||
2493 | #define CAN_F6R1_FB18_Pos (18U) |
||
2494 | #define CAN_F6R1_FB18_Msk (0x1UL << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */ |
||
2495 | #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!<Filter bit 18 */ |
||
2496 | #define CAN_F6R1_FB19_Pos (19U) |
||
2497 | #define CAN_F6R1_FB19_Msk (0x1UL << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */ |
||
2498 | #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!<Filter bit 19 */ |
||
2499 | #define CAN_F6R1_FB20_Pos (20U) |
||
2500 | #define CAN_F6R1_FB20_Msk (0x1UL << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */ |
||
2501 | #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!<Filter bit 20 */ |
||
2502 | #define CAN_F6R1_FB21_Pos (21U) |
||
2503 | #define CAN_F6R1_FB21_Msk (0x1UL << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */ |
||
2504 | #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!<Filter bit 21 */ |
||
2505 | #define CAN_F6R1_FB22_Pos (22U) |
||
2506 | #define CAN_F6R1_FB22_Msk (0x1UL << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */ |
||
2507 | #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!<Filter bit 22 */ |
||
2508 | #define CAN_F6R1_FB23_Pos (23U) |
||
2509 | #define CAN_F6R1_FB23_Msk (0x1UL << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */ |
||
2510 | #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!<Filter bit 23 */ |
||
2511 | #define CAN_F6R1_FB24_Pos (24U) |
||
2512 | #define CAN_F6R1_FB24_Msk (0x1UL << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */ |
||
2513 | #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!<Filter bit 24 */ |
||
2514 | #define CAN_F6R1_FB25_Pos (25U) |
||
2515 | #define CAN_F6R1_FB25_Msk (0x1UL << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */ |
||
2516 | #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!<Filter bit 25 */ |
||
2517 | #define CAN_F6R1_FB26_Pos (26U) |
||
2518 | #define CAN_F6R1_FB26_Msk (0x1UL << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */ |
||
2519 | #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!<Filter bit 26 */ |
||
2520 | #define CAN_F6R1_FB27_Pos (27U) |
||
2521 | #define CAN_F6R1_FB27_Msk (0x1UL << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */ |
||
2522 | #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!<Filter bit 27 */ |
||
2523 | #define CAN_F6R1_FB28_Pos (28U) |
||
2524 | #define CAN_F6R1_FB28_Msk (0x1UL << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */ |
||
2525 | #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!<Filter bit 28 */ |
||
2526 | #define CAN_F6R1_FB29_Pos (29U) |
||
2527 | #define CAN_F6R1_FB29_Msk (0x1UL << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */ |
||
2528 | #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!<Filter bit 29 */ |
||
2529 | #define CAN_F6R1_FB30_Pos (30U) |
||
2530 | #define CAN_F6R1_FB30_Msk (0x1UL << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */ |
||
2531 | #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!<Filter bit 30 */ |
||
2532 | #define CAN_F6R1_FB31_Pos (31U) |
||
2533 | #define CAN_F6R1_FB31_Msk (0x1UL << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */ |
||
2534 | #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!<Filter bit 31 */ |
||
2535 | |||
2536 | /******************* Bit definition for CAN_F7R1 register *******************/ |
||
2537 | #define CAN_F7R1_FB0_Pos (0U) |
||
2538 | #define CAN_F7R1_FB0_Msk (0x1UL << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */ |
||
2539 | #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!<Filter bit 0 */ |
||
2540 | #define CAN_F7R1_FB1_Pos (1U) |
||
2541 | #define CAN_F7R1_FB1_Msk (0x1UL << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */ |
||
2542 | #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!<Filter bit 1 */ |
||
2543 | #define CAN_F7R1_FB2_Pos (2U) |
||
2544 | #define CAN_F7R1_FB2_Msk (0x1UL << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */ |
||
2545 | #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!<Filter bit 2 */ |
||
2546 | #define CAN_F7R1_FB3_Pos (3U) |
||
2547 | #define CAN_F7R1_FB3_Msk (0x1UL << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */ |
||
2548 | #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!<Filter bit 3 */ |
||
2549 | #define CAN_F7R1_FB4_Pos (4U) |
||
2550 | #define CAN_F7R1_FB4_Msk (0x1UL << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */ |
||
2551 | #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!<Filter bit 4 */ |
||
2552 | #define CAN_F7R1_FB5_Pos (5U) |
||
2553 | #define CAN_F7R1_FB5_Msk (0x1UL << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */ |
||
2554 | #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!<Filter bit 5 */ |
||
2555 | #define CAN_F7R1_FB6_Pos (6U) |
||
2556 | #define CAN_F7R1_FB6_Msk (0x1UL << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */ |
||
2557 | #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!<Filter bit 6 */ |
||
2558 | #define CAN_F7R1_FB7_Pos (7U) |
||
2559 | #define CAN_F7R1_FB7_Msk (0x1UL << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */ |
||
2560 | #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!<Filter bit 7 */ |
||
2561 | #define CAN_F7R1_FB8_Pos (8U) |
||
2562 | #define CAN_F7R1_FB8_Msk (0x1UL << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */ |
||
2563 | #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!<Filter bit 8 */ |
||
2564 | #define CAN_F7R1_FB9_Pos (9U) |
||
2565 | #define CAN_F7R1_FB9_Msk (0x1UL << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */ |
||
2566 | #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!<Filter bit 9 */ |
||
2567 | #define CAN_F7R1_FB10_Pos (10U) |
||
2568 | #define CAN_F7R1_FB10_Msk (0x1UL << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */ |
||
2569 | #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!<Filter bit 10 */ |
||
2570 | #define CAN_F7R1_FB11_Pos (11U) |
||
2571 | #define CAN_F7R1_FB11_Msk (0x1UL << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */ |
||
2572 | #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!<Filter bit 11 */ |
||
2573 | #define CAN_F7R1_FB12_Pos (12U) |
||
2574 | #define CAN_F7R1_FB12_Msk (0x1UL << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */ |
||
2575 | #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!<Filter bit 12 */ |
||
2576 | #define CAN_F7R1_FB13_Pos (13U) |
||
2577 | #define CAN_F7R1_FB13_Msk (0x1UL << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */ |
||
2578 | #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!<Filter bit 13 */ |
||
2579 | #define CAN_F7R1_FB14_Pos (14U) |
||
2580 | #define CAN_F7R1_FB14_Msk (0x1UL << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */ |
||
2581 | #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!<Filter bit 14 */ |
||
2582 | #define CAN_F7R1_FB15_Pos (15U) |
||
2583 | #define CAN_F7R1_FB15_Msk (0x1UL << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */ |
||
2584 | #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!<Filter bit 15 */ |
||
2585 | #define CAN_F7R1_FB16_Pos (16U) |
||
2586 | #define CAN_F7R1_FB16_Msk (0x1UL << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */ |
||
2587 | #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!<Filter bit 16 */ |
||
2588 | #define CAN_F7R1_FB17_Pos (17U) |
||
2589 | #define CAN_F7R1_FB17_Msk (0x1UL << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */ |
||
2590 | #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!<Filter bit 17 */ |
||
2591 | #define CAN_F7R1_FB18_Pos (18U) |
||
2592 | #define CAN_F7R1_FB18_Msk (0x1UL << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */ |
||
2593 | #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!<Filter bit 18 */ |
||
2594 | #define CAN_F7R1_FB19_Pos (19U) |
||
2595 | #define CAN_F7R1_FB19_Msk (0x1UL << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */ |
||
2596 | #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!<Filter bit 19 */ |
||
2597 | #define CAN_F7R1_FB20_Pos (20U) |
||
2598 | #define CAN_F7R1_FB20_Msk (0x1UL << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */ |
||
2599 | #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!<Filter bit 20 */ |
||
2600 | #define CAN_F7R1_FB21_Pos (21U) |
||
2601 | #define CAN_F7R1_FB21_Msk (0x1UL << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */ |
||
2602 | #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!<Filter bit 21 */ |
||
2603 | #define CAN_F7R1_FB22_Pos (22U) |
||
2604 | #define CAN_F7R1_FB22_Msk (0x1UL << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */ |
||
2605 | #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!<Filter bit 22 */ |
||
2606 | #define CAN_F7R1_FB23_Pos (23U) |
||
2607 | #define CAN_F7R1_FB23_Msk (0x1UL << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */ |
||
2608 | #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!<Filter bit 23 */ |
||
2609 | #define CAN_F7R1_FB24_Pos (24U) |
||
2610 | #define CAN_F7R1_FB24_Msk (0x1UL << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */ |
||
2611 | #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!<Filter bit 24 */ |
||
2612 | #define CAN_F7R1_FB25_Pos (25U) |
||
2613 | #define CAN_F7R1_FB25_Msk (0x1UL << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */ |
||
2614 | #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!<Filter bit 25 */ |
||
2615 | #define CAN_F7R1_FB26_Pos (26U) |
||
2616 | #define CAN_F7R1_FB26_Msk (0x1UL << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */ |
||
2617 | #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!<Filter bit 26 */ |
||
2618 | #define CAN_F7R1_FB27_Pos (27U) |
||
2619 | #define CAN_F7R1_FB27_Msk (0x1UL << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */ |
||
2620 | #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!<Filter bit 27 */ |
||
2621 | #define CAN_F7R1_FB28_Pos (28U) |
||
2622 | #define CAN_F7R1_FB28_Msk (0x1UL << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */ |
||
2623 | #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!<Filter bit 28 */ |
||
2624 | #define CAN_F7R1_FB29_Pos (29U) |
||
2625 | #define CAN_F7R1_FB29_Msk (0x1UL << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */ |
||
2626 | #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!<Filter bit 29 */ |
||
2627 | #define CAN_F7R1_FB30_Pos (30U) |
||
2628 | #define CAN_F7R1_FB30_Msk (0x1UL << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */ |
||
2629 | #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!<Filter bit 30 */ |
||
2630 | #define CAN_F7R1_FB31_Pos (31U) |
||
2631 | #define CAN_F7R1_FB31_Msk (0x1UL << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */ |
||
2632 | #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!<Filter bit 31 */ |
||
2633 | |||
2634 | /******************* Bit definition for CAN_F8R1 register *******************/ |
||
2635 | #define CAN_F8R1_FB0_Pos (0U) |
||
2636 | #define CAN_F8R1_FB0_Msk (0x1UL << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */ |
||
2637 | #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!<Filter bit 0 */ |
||
2638 | #define CAN_F8R1_FB1_Pos (1U) |
||
2639 | #define CAN_F8R1_FB1_Msk (0x1UL << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */ |
||
2640 | #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!<Filter bit 1 */ |
||
2641 | #define CAN_F8R1_FB2_Pos (2U) |
||
2642 | #define CAN_F8R1_FB2_Msk (0x1UL << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */ |
||
2643 | #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!<Filter bit 2 */ |
||
2644 | #define CAN_F8R1_FB3_Pos (3U) |
||
2645 | #define CAN_F8R1_FB3_Msk (0x1UL << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */ |
||
2646 | #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!<Filter bit 3 */ |
||
2647 | #define CAN_F8R1_FB4_Pos (4U) |
||
2648 | #define CAN_F8R1_FB4_Msk (0x1UL << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */ |
||
2649 | #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!<Filter bit 4 */ |
||
2650 | #define CAN_F8R1_FB5_Pos (5U) |
||
2651 | #define CAN_F8R1_FB5_Msk (0x1UL << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */ |
||
2652 | #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!<Filter bit 5 */ |
||
2653 | #define CAN_F8R1_FB6_Pos (6U) |
||
2654 | #define CAN_F8R1_FB6_Msk (0x1UL << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */ |
||
2655 | #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!<Filter bit 6 */ |
||
2656 | #define CAN_F8R1_FB7_Pos (7U) |
||
2657 | #define CAN_F8R1_FB7_Msk (0x1UL << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */ |
||
2658 | #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!<Filter bit 7 */ |
||
2659 | #define CAN_F8R1_FB8_Pos (8U) |
||
2660 | #define CAN_F8R1_FB8_Msk (0x1UL << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */ |
||
2661 | #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!<Filter bit 8 */ |
||
2662 | #define CAN_F8R1_FB9_Pos (9U) |
||
2663 | #define CAN_F8R1_FB9_Msk (0x1UL << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */ |
||
2664 | #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!<Filter bit 9 */ |
||
2665 | #define CAN_F8R1_FB10_Pos (10U) |
||
2666 | #define CAN_F8R1_FB10_Msk (0x1UL << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */ |
||
2667 | #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!<Filter bit 10 */ |
||
2668 | #define CAN_F8R1_FB11_Pos (11U) |
||
2669 | #define CAN_F8R1_FB11_Msk (0x1UL << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */ |
||
2670 | #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!<Filter bit 11 */ |
||
2671 | #define CAN_F8R1_FB12_Pos (12U) |
||
2672 | #define CAN_F8R1_FB12_Msk (0x1UL << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */ |
||
2673 | #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!<Filter bit 12 */ |
||
2674 | #define CAN_F8R1_FB13_Pos (13U) |
||
2675 | #define CAN_F8R1_FB13_Msk (0x1UL << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */ |
||
2676 | #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!<Filter bit 13 */ |
||
2677 | #define CAN_F8R1_FB14_Pos (14U) |
||
2678 | #define CAN_F8R1_FB14_Msk (0x1UL << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */ |
||
2679 | #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!<Filter bit 14 */ |
||
2680 | #define CAN_F8R1_FB15_Pos (15U) |
||
2681 | #define CAN_F8R1_FB15_Msk (0x1UL << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */ |
||
2682 | #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!<Filter bit 15 */ |
||
2683 | #define CAN_F8R1_FB16_Pos (16U) |
||
2684 | #define CAN_F8R1_FB16_Msk (0x1UL << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */ |
||
2685 | #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!<Filter bit 16 */ |
||
2686 | #define CAN_F8R1_FB17_Pos (17U) |
||
2687 | #define CAN_F8R1_FB17_Msk (0x1UL << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */ |
||
2688 | #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!<Filter bit 17 */ |
||
2689 | #define CAN_F8R1_FB18_Pos (18U) |
||
2690 | #define CAN_F8R1_FB18_Msk (0x1UL << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */ |
||
2691 | #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!<Filter bit 18 */ |
||
2692 | #define CAN_F8R1_FB19_Pos (19U) |
||
2693 | #define CAN_F8R1_FB19_Msk (0x1UL << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */ |
||
2694 | #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!<Filter bit 19 */ |
||
2695 | #define CAN_F8R1_FB20_Pos (20U) |
||
2696 | #define CAN_F8R1_FB20_Msk (0x1UL << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */ |
||
2697 | #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!<Filter bit 20 */ |
||
2698 | #define CAN_F8R1_FB21_Pos (21U) |
||
2699 | #define CAN_F8R1_FB21_Msk (0x1UL << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */ |
||
2700 | #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!<Filter bit 21 */ |
||
2701 | #define CAN_F8R1_FB22_Pos (22U) |
||
2702 | #define CAN_F8R1_FB22_Msk (0x1UL << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */ |
||
2703 | #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!<Filter bit 22 */ |
||
2704 | #define CAN_F8R1_FB23_Pos (23U) |
||
2705 | #define CAN_F8R1_FB23_Msk (0x1UL << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */ |
||
2706 | #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!<Filter bit 23 */ |
||
2707 | #define CAN_F8R1_FB24_Pos (24U) |
||
2708 | #define CAN_F8R1_FB24_Msk (0x1UL << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */ |
||
2709 | #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!<Filter bit 24 */ |
||
2710 | #define CAN_F8R1_FB25_Pos (25U) |
||
2711 | #define CAN_F8R1_FB25_Msk (0x1UL << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */ |
||
2712 | #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!<Filter bit 25 */ |
||
2713 | #define CAN_F8R1_FB26_Pos (26U) |
||
2714 | #define CAN_F8R1_FB26_Msk (0x1UL << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */ |
||
2715 | #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!<Filter bit 26 */ |
||
2716 | #define CAN_F8R1_FB27_Pos (27U) |
||
2717 | #define CAN_F8R1_FB27_Msk (0x1UL << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */ |
||
2718 | #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!<Filter bit 27 */ |
||
2719 | #define CAN_F8R1_FB28_Pos (28U) |
||
2720 | #define CAN_F8R1_FB28_Msk (0x1UL << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */ |
||
2721 | #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!<Filter bit 28 */ |
||
2722 | #define CAN_F8R1_FB29_Pos (29U) |
||
2723 | #define CAN_F8R1_FB29_Msk (0x1UL << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */ |
||
2724 | #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!<Filter bit 29 */ |
||
2725 | #define CAN_F8R1_FB30_Pos (30U) |
||
2726 | #define CAN_F8R1_FB30_Msk (0x1UL << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */ |
||
2727 | #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!<Filter bit 30 */ |
||
2728 | #define CAN_F8R1_FB31_Pos (31U) |
||
2729 | #define CAN_F8R1_FB31_Msk (0x1UL << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */ |
||
2730 | #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!<Filter bit 31 */ |
||
2731 | |||
2732 | /******************* Bit definition for CAN_F9R1 register *******************/ |
||
2733 | #define CAN_F9R1_FB0_Pos (0U) |
||
2734 | #define CAN_F9R1_FB0_Msk (0x1UL << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */ |
||
2735 | #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!<Filter bit 0 */ |
||
2736 | #define CAN_F9R1_FB1_Pos (1U) |
||
2737 | #define CAN_F9R1_FB1_Msk (0x1UL << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */ |
||
2738 | #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!<Filter bit 1 */ |
||
2739 | #define CAN_F9R1_FB2_Pos (2U) |
||
2740 | #define CAN_F9R1_FB2_Msk (0x1UL << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */ |
||
2741 | #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!<Filter bit 2 */ |
||
2742 | #define CAN_F9R1_FB3_Pos (3U) |
||
2743 | #define CAN_F9R1_FB3_Msk (0x1UL << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */ |
||
2744 | #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!<Filter bit 3 */ |
||
2745 | #define CAN_F9R1_FB4_Pos (4U) |
||
2746 | #define CAN_F9R1_FB4_Msk (0x1UL << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */ |
||
2747 | #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!<Filter bit 4 */ |
||
2748 | #define CAN_F9R1_FB5_Pos (5U) |
||
2749 | #define CAN_F9R1_FB5_Msk (0x1UL << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */ |
||
2750 | #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!<Filter bit 5 */ |
||
2751 | #define CAN_F9R1_FB6_Pos (6U) |
||
2752 | #define CAN_F9R1_FB6_Msk (0x1UL << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */ |
||
2753 | #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!<Filter bit 6 */ |
||
2754 | #define CAN_F9R1_FB7_Pos (7U) |
||
2755 | #define CAN_F9R1_FB7_Msk (0x1UL << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */ |
||
2756 | #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!<Filter bit 7 */ |
||
2757 | #define CAN_F9R1_FB8_Pos (8U) |
||
2758 | #define CAN_F9R1_FB8_Msk (0x1UL << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */ |
||
2759 | #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!<Filter bit 8 */ |
||
2760 | #define CAN_F9R1_FB9_Pos (9U) |
||
2761 | #define CAN_F9R1_FB9_Msk (0x1UL << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */ |
||
2762 | #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!<Filter bit 9 */ |
||
2763 | #define CAN_F9R1_FB10_Pos (10U) |
||
2764 | #define CAN_F9R1_FB10_Msk (0x1UL << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */ |
||
2765 | #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!<Filter bit 10 */ |
||
2766 | #define CAN_F9R1_FB11_Pos (11U) |
||
2767 | #define CAN_F9R1_FB11_Msk (0x1UL << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */ |
||
2768 | #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!<Filter bit 11 */ |
||
2769 | #define CAN_F9R1_FB12_Pos (12U) |
||
2770 | #define CAN_F9R1_FB12_Msk (0x1UL << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */ |
||
2771 | #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!<Filter bit 12 */ |
||
2772 | #define CAN_F9R1_FB13_Pos (13U) |
||
2773 | #define CAN_F9R1_FB13_Msk (0x1UL << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */ |
||
2774 | #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!<Filter bit 13 */ |
||
2775 | #define CAN_F9R1_FB14_Pos (14U) |
||
2776 | #define CAN_F9R1_FB14_Msk (0x1UL << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */ |
||
2777 | #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!<Filter bit 14 */ |
||
2778 | #define CAN_F9R1_FB15_Pos (15U) |
||
2779 | #define CAN_F9R1_FB15_Msk (0x1UL << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */ |
||
2780 | #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!<Filter bit 15 */ |
||
2781 | #define CAN_F9R1_FB16_Pos (16U) |
||
2782 | #define CAN_F9R1_FB16_Msk (0x1UL << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */ |
||
2783 | #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!<Filter bit 16 */ |
||
2784 | #define CAN_F9R1_FB17_Pos (17U) |
||
2785 | #define CAN_F9R1_FB17_Msk (0x1UL << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */ |
||
2786 | #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!<Filter bit 17 */ |
||
2787 | #define CAN_F9R1_FB18_Pos (18U) |
||
2788 | #define CAN_F9R1_FB18_Msk (0x1UL << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */ |
||
2789 | #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!<Filter bit 18 */ |
||
2790 | #define CAN_F9R1_FB19_Pos (19U) |
||
2791 | #define CAN_F9R1_FB19_Msk (0x1UL << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */ |
||
2792 | #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!<Filter bit 19 */ |
||
2793 | #define CAN_F9R1_FB20_Pos (20U) |
||
2794 | #define CAN_F9R1_FB20_Msk (0x1UL << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */ |
||
2795 | #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!<Filter bit 20 */ |
||
2796 | #define CAN_F9R1_FB21_Pos (21U) |
||
2797 | #define CAN_F9R1_FB21_Msk (0x1UL << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */ |
||
2798 | #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!<Filter bit 21 */ |
||
2799 | #define CAN_F9R1_FB22_Pos (22U) |
||
2800 | #define CAN_F9R1_FB22_Msk (0x1UL << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */ |
||
2801 | #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!<Filter bit 22 */ |
||
2802 | #define CAN_F9R1_FB23_Pos (23U) |
||
2803 | #define CAN_F9R1_FB23_Msk (0x1UL << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */ |
||
2804 | #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!<Filter bit 23 */ |
||
2805 | #define CAN_F9R1_FB24_Pos (24U) |
||
2806 | #define CAN_F9R1_FB24_Msk (0x1UL << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */ |
||
2807 | #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!<Filter bit 24 */ |
||
2808 | #define CAN_F9R1_FB25_Pos (25U) |
||
2809 | #define CAN_F9R1_FB25_Msk (0x1UL << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */ |
||
2810 | #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!<Filter bit 25 */ |
||
2811 | #define CAN_F9R1_FB26_Pos (26U) |
||
2812 | #define CAN_F9R1_FB26_Msk (0x1UL << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */ |
||
2813 | #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!<Filter bit 26 */ |
||
2814 | #define CAN_F9R1_FB27_Pos (27U) |
||
2815 | #define CAN_F9R1_FB27_Msk (0x1UL << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */ |
||
2816 | #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!<Filter bit 27 */ |
||
2817 | #define CAN_F9R1_FB28_Pos (28U) |
||
2818 | #define CAN_F9R1_FB28_Msk (0x1UL << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */ |
||
2819 | #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!<Filter bit 28 */ |
||
2820 | #define CAN_F9R1_FB29_Pos (29U) |
||
2821 | #define CAN_F9R1_FB29_Msk (0x1UL << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */ |
||
2822 | #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!<Filter bit 29 */ |
||
2823 | #define CAN_F9R1_FB30_Pos (30U) |
||
2824 | #define CAN_F9R1_FB30_Msk (0x1UL << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */ |
||
2825 | #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!<Filter bit 30 */ |
||
2826 | #define CAN_F9R1_FB31_Pos (31U) |
||
2827 | #define CAN_F9R1_FB31_Msk (0x1UL << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */ |
||
2828 | #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!<Filter bit 31 */ |
||
2829 | |||
2830 | /******************* Bit definition for CAN_F10R1 register ******************/ |
||
2831 | #define CAN_F10R1_FB0_Pos (0U) |
||
2832 | #define CAN_F10R1_FB0_Msk (0x1UL << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */ |
||
2833 | #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!<Filter bit 0 */ |
||
2834 | #define CAN_F10R1_FB1_Pos (1U) |
||
2835 | #define CAN_F10R1_FB1_Msk (0x1UL << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */ |
||
2836 | #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!<Filter bit 1 */ |
||
2837 | #define CAN_F10R1_FB2_Pos (2U) |
||
2838 | #define CAN_F10R1_FB2_Msk (0x1UL << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */ |
||
2839 | #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!<Filter bit 2 */ |
||
2840 | #define CAN_F10R1_FB3_Pos (3U) |
||
2841 | #define CAN_F10R1_FB3_Msk (0x1UL << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */ |
||
2842 | #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!<Filter bit 3 */ |
||
2843 | #define CAN_F10R1_FB4_Pos (4U) |
||
2844 | #define CAN_F10R1_FB4_Msk (0x1UL << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */ |
||
2845 | #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!<Filter bit 4 */ |
||
2846 | #define CAN_F10R1_FB5_Pos (5U) |
||
2847 | #define CAN_F10R1_FB5_Msk (0x1UL << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */ |
||
2848 | #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!<Filter bit 5 */ |
||
2849 | #define CAN_F10R1_FB6_Pos (6U) |
||
2850 | #define CAN_F10R1_FB6_Msk (0x1UL << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */ |
||
2851 | #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!<Filter bit 6 */ |
||
2852 | #define CAN_F10R1_FB7_Pos (7U) |
||
2853 | #define CAN_F10R1_FB7_Msk (0x1UL << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */ |
||
2854 | #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!<Filter bit 7 */ |
||
2855 | #define CAN_F10R1_FB8_Pos (8U) |
||
2856 | #define CAN_F10R1_FB8_Msk (0x1UL << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */ |
||
2857 | #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!<Filter bit 8 */ |
||
2858 | #define CAN_F10R1_FB9_Pos (9U) |
||
2859 | #define CAN_F10R1_FB9_Msk (0x1UL << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */ |
||
2860 | #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!<Filter bit 9 */ |
||
2861 | #define CAN_F10R1_FB10_Pos (10U) |
||
2862 | #define CAN_F10R1_FB10_Msk (0x1UL << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */ |
||
2863 | #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!<Filter bit 10 */ |
||
2864 | #define CAN_F10R1_FB11_Pos (11U) |
||
2865 | #define CAN_F10R1_FB11_Msk (0x1UL << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */ |
||
2866 | #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!<Filter bit 11 */ |
||
2867 | #define CAN_F10R1_FB12_Pos (12U) |
||
2868 | #define CAN_F10R1_FB12_Msk (0x1UL << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */ |
||
2869 | #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!<Filter bit 12 */ |
||
2870 | #define CAN_F10R1_FB13_Pos (13U) |
||
2871 | #define CAN_F10R1_FB13_Msk (0x1UL << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */ |
||
2872 | #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!<Filter bit 13 */ |
||
2873 | #define CAN_F10R1_FB14_Pos (14U) |
||
2874 | #define CAN_F10R1_FB14_Msk (0x1UL << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */ |
||
2875 | #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!<Filter bit 14 */ |
||
2876 | #define CAN_F10R1_FB15_Pos (15U) |
||
2877 | #define CAN_F10R1_FB15_Msk (0x1UL << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */ |
||
2878 | #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!<Filter bit 15 */ |
||
2879 | #define CAN_F10R1_FB16_Pos (16U) |
||
2880 | #define CAN_F10R1_FB16_Msk (0x1UL << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */ |
||
2881 | #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!<Filter bit 16 */ |
||
2882 | #define CAN_F10R1_FB17_Pos (17U) |
||
2883 | #define CAN_F10R1_FB17_Msk (0x1UL << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */ |
||
2884 | #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!<Filter bit 17 */ |
||
2885 | #define CAN_F10R1_FB18_Pos (18U) |
||
2886 | #define CAN_F10R1_FB18_Msk (0x1UL << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */ |
||
2887 | #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!<Filter bit 18 */ |
||
2888 | #define CAN_F10R1_FB19_Pos (19U) |
||
2889 | #define CAN_F10R1_FB19_Msk (0x1UL << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */ |
||
2890 | #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!<Filter bit 19 */ |
||
2891 | #define CAN_F10R1_FB20_Pos (20U) |
||
2892 | #define CAN_F10R1_FB20_Msk (0x1UL << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */ |
||
2893 | #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!<Filter bit 20 */ |
||
2894 | #define CAN_F10R1_FB21_Pos (21U) |
||
2895 | #define CAN_F10R1_FB21_Msk (0x1UL << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */ |
||
2896 | #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!<Filter bit 21 */ |
||
2897 | #define CAN_F10R1_FB22_Pos (22U) |
||
2898 | #define CAN_F10R1_FB22_Msk (0x1UL << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */ |
||
2899 | #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!<Filter bit 22 */ |
||
2900 | #define CAN_F10R1_FB23_Pos (23U) |
||
2901 | #define CAN_F10R1_FB23_Msk (0x1UL << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */ |
||
2902 | #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!<Filter bit 23 */ |
||
2903 | #define CAN_F10R1_FB24_Pos (24U) |
||
2904 | #define CAN_F10R1_FB24_Msk (0x1UL << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */ |
||
2905 | #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!<Filter bit 24 */ |
||
2906 | #define CAN_F10R1_FB25_Pos (25U) |
||
2907 | #define CAN_F10R1_FB25_Msk (0x1UL << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */ |
||
2908 | #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!<Filter bit 25 */ |
||
2909 | #define CAN_F10R1_FB26_Pos (26U) |
||
2910 | #define CAN_F10R1_FB26_Msk (0x1UL << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */ |
||
2911 | #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!<Filter bit 26 */ |
||
2912 | #define CAN_F10R1_FB27_Pos (27U) |
||
2913 | #define CAN_F10R1_FB27_Msk (0x1UL << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */ |
||
2914 | #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!<Filter bit 27 */ |
||
2915 | #define CAN_F10R1_FB28_Pos (28U) |
||
2916 | #define CAN_F10R1_FB28_Msk (0x1UL << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */ |
||
2917 | #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!<Filter bit 28 */ |
||
2918 | #define CAN_F10R1_FB29_Pos (29U) |
||
2919 | #define CAN_F10R1_FB29_Msk (0x1UL << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */ |
||
2920 | #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!<Filter bit 29 */ |
||
2921 | #define CAN_F10R1_FB30_Pos (30U) |
||
2922 | #define CAN_F10R1_FB30_Msk (0x1UL << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */ |
||
2923 | #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!<Filter bit 30 */ |
||
2924 | #define CAN_F10R1_FB31_Pos (31U) |
||
2925 | #define CAN_F10R1_FB31_Msk (0x1UL << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */ |
||
2926 | #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!<Filter bit 31 */ |
||
2927 | |||
2928 | /******************* Bit definition for CAN_F11R1 register ******************/ |
||
2929 | #define CAN_F11R1_FB0_Pos (0U) |
||
2930 | #define CAN_F11R1_FB0_Msk (0x1UL << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */ |
||
2931 | #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!<Filter bit 0 */ |
||
2932 | #define CAN_F11R1_FB1_Pos (1U) |
||
2933 | #define CAN_F11R1_FB1_Msk (0x1UL << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */ |
||
2934 | #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!<Filter bit 1 */ |
||
2935 | #define CAN_F11R1_FB2_Pos (2U) |
||
2936 | #define CAN_F11R1_FB2_Msk (0x1UL << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */ |
||
2937 | #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!<Filter bit 2 */ |
||
2938 | #define CAN_F11R1_FB3_Pos (3U) |
||
2939 | #define CAN_F11R1_FB3_Msk (0x1UL << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */ |
||
2940 | #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!<Filter bit 3 */ |
||
2941 | #define CAN_F11R1_FB4_Pos (4U) |
||
2942 | #define CAN_F11R1_FB4_Msk (0x1UL << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */ |
||
2943 | #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!<Filter bit 4 */ |
||
2944 | #define CAN_F11R1_FB5_Pos (5U) |
||
2945 | #define CAN_F11R1_FB5_Msk (0x1UL << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */ |
||
2946 | #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!<Filter bit 5 */ |
||
2947 | #define CAN_F11R1_FB6_Pos (6U) |
||
2948 | #define CAN_F11R1_FB6_Msk (0x1UL << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */ |
||
2949 | #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!<Filter bit 6 */ |
||
2950 | #define CAN_F11R1_FB7_Pos (7U) |
||
2951 | #define CAN_F11R1_FB7_Msk (0x1UL << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */ |
||
2952 | #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!<Filter bit 7 */ |
||
2953 | #define CAN_F11R1_FB8_Pos (8U) |
||
2954 | #define CAN_F11R1_FB8_Msk (0x1UL << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */ |
||
2955 | #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!<Filter bit 8 */ |
||
2956 | #define CAN_F11R1_FB9_Pos (9U) |
||
2957 | #define CAN_F11R1_FB9_Msk (0x1UL << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */ |
||
2958 | #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!<Filter bit 9 */ |
||
2959 | #define CAN_F11R1_FB10_Pos (10U) |
||
2960 | #define CAN_F11R1_FB10_Msk (0x1UL << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */ |
||
2961 | #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!<Filter bit 10 */ |
||
2962 | #define CAN_F11R1_FB11_Pos (11U) |
||
2963 | #define CAN_F11R1_FB11_Msk (0x1UL << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */ |
||
2964 | #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!<Filter bit 11 */ |
||
2965 | #define CAN_F11R1_FB12_Pos (12U) |
||
2966 | #define CAN_F11R1_FB12_Msk (0x1UL << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */ |
||
2967 | #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!<Filter bit 12 */ |
||
2968 | #define CAN_F11R1_FB13_Pos (13U) |
||
2969 | #define CAN_F11R1_FB13_Msk (0x1UL << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */ |
||
2970 | #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!<Filter bit 13 */ |
||
2971 | #define CAN_F11R1_FB14_Pos (14U) |
||
2972 | #define CAN_F11R1_FB14_Msk (0x1UL << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */ |
||
2973 | #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!<Filter bit 14 */ |
||
2974 | #define CAN_F11R1_FB15_Pos (15U) |
||
2975 | #define CAN_F11R1_FB15_Msk (0x1UL << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */ |
||
2976 | #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!<Filter bit 15 */ |
||
2977 | #define CAN_F11R1_FB16_Pos (16U) |
||
2978 | #define CAN_F11R1_FB16_Msk (0x1UL << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */ |
||
2979 | #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!<Filter bit 16 */ |
||
2980 | #define CAN_F11R1_FB17_Pos (17U) |
||
2981 | #define CAN_F11R1_FB17_Msk (0x1UL << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */ |
||
2982 | #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!<Filter bit 17 */ |
||
2983 | #define CAN_F11R1_FB18_Pos (18U) |
||
2984 | #define CAN_F11R1_FB18_Msk (0x1UL << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */ |
||
2985 | #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!<Filter bit 18 */ |
||
2986 | #define CAN_F11R1_FB19_Pos (19U) |
||
2987 | #define CAN_F11R1_FB19_Msk (0x1UL << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */ |
||
2988 | #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!<Filter bit 19 */ |
||
2989 | #define CAN_F11R1_FB20_Pos (20U) |
||
2990 | #define CAN_F11R1_FB20_Msk (0x1UL << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */ |
||
2991 | #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!<Filter bit 20 */ |
||
2992 | #define CAN_F11R1_FB21_Pos (21U) |
||
2993 | #define CAN_F11R1_FB21_Msk (0x1UL << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */ |
||
2994 | #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!<Filter bit 21 */ |
||
2995 | #define CAN_F11R1_FB22_Pos (22U) |
||
2996 | #define CAN_F11R1_FB22_Msk (0x1UL << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */ |
||
2997 | #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!<Filter bit 22 */ |
||
2998 | #define CAN_F11R1_FB23_Pos (23U) |
||
2999 | #define CAN_F11R1_FB23_Msk (0x1UL << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */ |
||
3000 | #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!<Filter bit 23 */ |
||
3001 | #define CAN_F11R1_FB24_Pos (24U) |
||
3002 | #define CAN_F11R1_FB24_Msk (0x1UL << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */ |
||
3003 | #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!<Filter bit 24 */ |
||
3004 | #define CAN_F11R1_FB25_Pos (25U) |
||
3005 | #define CAN_F11R1_FB25_Msk (0x1UL << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */ |
||
3006 | #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!<Filter bit 25 */ |
||
3007 | #define CAN_F11R1_FB26_Pos (26U) |
||
3008 | #define CAN_F11R1_FB26_Msk (0x1UL << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */ |
||
3009 | #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!<Filter bit 26 */ |
||
3010 | #define CAN_F11R1_FB27_Pos (27U) |
||
3011 | #define CAN_F11R1_FB27_Msk (0x1UL << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */ |
||
3012 | #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!<Filter bit 27 */ |
||
3013 | #define CAN_F11R1_FB28_Pos (28U) |
||
3014 | #define CAN_F11R1_FB28_Msk (0x1UL << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */ |
||
3015 | #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!<Filter bit 28 */ |
||
3016 | #define CAN_F11R1_FB29_Pos (29U) |
||
3017 | #define CAN_F11R1_FB29_Msk (0x1UL << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */ |
||
3018 | #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!<Filter bit 29 */ |
||
3019 | #define CAN_F11R1_FB30_Pos (30U) |
||
3020 | #define CAN_F11R1_FB30_Msk (0x1UL << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */ |
||
3021 | #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!<Filter bit 30 */ |
||
3022 | #define CAN_F11R1_FB31_Pos (31U) |
||
3023 | #define CAN_F11R1_FB31_Msk (0x1UL << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */ |
||
3024 | #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!<Filter bit 31 */ |
||
3025 | |||
3026 | /******************* Bit definition for CAN_F12R1 register ******************/ |
||
3027 | #define CAN_F12R1_FB0_Pos (0U) |
||
3028 | #define CAN_F12R1_FB0_Msk (0x1UL << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */ |
||
3029 | #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!<Filter bit 0 */ |
||
3030 | #define CAN_F12R1_FB1_Pos (1U) |
||
3031 | #define CAN_F12R1_FB1_Msk (0x1UL << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */ |
||
3032 | #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!<Filter bit 1 */ |
||
3033 | #define CAN_F12R1_FB2_Pos (2U) |
||
3034 | #define CAN_F12R1_FB2_Msk (0x1UL << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */ |
||
3035 | #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!<Filter bit 2 */ |
||
3036 | #define CAN_F12R1_FB3_Pos (3U) |
||
3037 | #define CAN_F12R1_FB3_Msk (0x1UL << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */ |
||
3038 | #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!<Filter bit 3 */ |
||
3039 | #define CAN_F12R1_FB4_Pos (4U) |
||
3040 | #define CAN_F12R1_FB4_Msk (0x1UL << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */ |
||
3041 | #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!<Filter bit 4 */ |
||
3042 | #define CAN_F12R1_FB5_Pos (5U) |
||
3043 | #define CAN_F12R1_FB5_Msk (0x1UL << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */ |
||
3044 | #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!<Filter bit 5 */ |
||
3045 | #define CAN_F12R1_FB6_Pos (6U) |
||
3046 | #define CAN_F12R1_FB6_Msk (0x1UL << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */ |
||
3047 | #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!<Filter bit 6 */ |
||
3048 | #define CAN_F12R1_FB7_Pos (7U) |
||
3049 | #define CAN_F12R1_FB7_Msk (0x1UL << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */ |
||
3050 | #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!<Filter bit 7 */ |
||
3051 | #define CAN_F12R1_FB8_Pos (8U) |
||
3052 | #define CAN_F12R1_FB8_Msk (0x1UL << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */ |
||
3053 | #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!<Filter bit 8 */ |
||
3054 | #define CAN_F12R1_FB9_Pos (9U) |
||
3055 | #define CAN_F12R1_FB9_Msk (0x1UL << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */ |
||
3056 | #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!<Filter bit 9 */ |
||
3057 | #define CAN_F12R1_FB10_Pos (10U) |
||
3058 | #define CAN_F12R1_FB10_Msk (0x1UL << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */ |
||
3059 | #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!<Filter bit 10 */ |
||
3060 | #define CAN_F12R1_FB11_Pos (11U) |
||
3061 | #define CAN_F12R1_FB11_Msk (0x1UL << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */ |
||
3062 | #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!<Filter bit 11 */ |
||
3063 | #define CAN_F12R1_FB12_Pos (12U) |
||
3064 | #define CAN_F12R1_FB12_Msk (0x1UL << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */ |
||
3065 | #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!<Filter bit 12 */ |
||
3066 | #define CAN_F12R1_FB13_Pos (13U) |
||
3067 | #define CAN_F12R1_FB13_Msk (0x1UL << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */ |
||
3068 | #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!<Filter bit 13 */ |
||
3069 | #define CAN_F12R1_FB14_Pos (14U) |
||
3070 | #define CAN_F12R1_FB14_Msk (0x1UL << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */ |
||
3071 | #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!<Filter bit 14 */ |
||
3072 | #define CAN_F12R1_FB15_Pos (15U) |
||
3073 | #define CAN_F12R1_FB15_Msk (0x1UL << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */ |
||
3074 | #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!<Filter bit 15 */ |
||
3075 | #define CAN_F12R1_FB16_Pos (16U) |
||
3076 | #define CAN_F12R1_FB16_Msk (0x1UL << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */ |
||
3077 | #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!<Filter bit 16 */ |
||
3078 | #define CAN_F12R1_FB17_Pos (17U) |
||
3079 | #define CAN_F12R1_FB17_Msk (0x1UL << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */ |
||
3080 | #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!<Filter bit 17 */ |
||
3081 | #define CAN_F12R1_FB18_Pos (18U) |
||
3082 | #define CAN_F12R1_FB18_Msk (0x1UL << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */ |
||
3083 | #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!<Filter bit 18 */ |
||
3084 | #define CAN_F12R1_FB19_Pos (19U) |
||
3085 | #define CAN_F12R1_FB19_Msk (0x1UL << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */ |
||
3086 | #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!<Filter bit 19 */ |
||
3087 | #define CAN_F12R1_FB20_Pos (20U) |
||
3088 | #define CAN_F12R1_FB20_Msk (0x1UL << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */ |
||
3089 | #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!<Filter bit 20 */ |
||
3090 | #define CAN_F12R1_FB21_Pos (21U) |
||
3091 | #define CAN_F12R1_FB21_Msk (0x1UL << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */ |
||
3092 | #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!<Filter bit 21 */ |
||
3093 | #define CAN_F12R1_FB22_Pos (22U) |
||
3094 | #define CAN_F12R1_FB22_Msk (0x1UL << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */ |
||
3095 | #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!<Filter bit 22 */ |
||
3096 | #define CAN_F12R1_FB23_Pos (23U) |
||
3097 | #define CAN_F12R1_FB23_Msk (0x1UL << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */ |
||
3098 | #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!<Filter bit 23 */ |
||
3099 | #define CAN_F12R1_FB24_Pos (24U) |
||
3100 | #define CAN_F12R1_FB24_Msk (0x1UL << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */ |
||
3101 | #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!<Filter bit 24 */ |
||
3102 | #define CAN_F12R1_FB25_Pos (25U) |
||
3103 | #define CAN_F12R1_FB25_Msk (0x1UL << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */ |
||
3104 | #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!<Filter bit 25 */ |
||
3105 | #define CAN_F12R1_FB26_Pos (26U) |
||
3106 | #define CAN_F12R1_FB26_Msk (0x1UL << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */ |
||
3107 | #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!<Filter bit 26 */ |
||
3108 | #define CAN_F12R1_FB27_Pos (27U) |
||
3109 | #define CAN_F12R1_FB27_Msk (0x1UL << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */ |
||
3110 | #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!<Filter bit 27 */ |
||
3111 | #define CAN_F12R1_FB28_Pos (28U) |
||
3112 | #define CAN_F12R1_FB28_Msk (0x1UL << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */ |
||
3113 | #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!<Filter bit 28 */ |
||
3114 | #define CAN_F12R1_FB29_Pos (29U) |
||
3115 | #define CAN_F12R1_FB29_Msk (0x1UL << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */ |
||
3116 | #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!<Filter bit 29 */ |
||
3117 | #define CAN_F12R1_FB30_Pos (30U) |
||
3118 | #define CAN_F12R1_FB30_Msk (0x1UL << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */ |
||
3119 | #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!<Filter bit 30 */ |
||
3120 | #define CAN_F12R1_FB31_Pos (31U) |
||
3121 | #define CAN_F12R1_FB31_Msk (0x1UL << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */ |
||
3122 | #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!<Filter bit 31 */ |
||
3123 | |||
3124 | /******************* Bit definition for CAN_F13R1 register ******************/ |
||
3125 | #define CAN_F13R1_FB0_Pos (0U) |
||
3126 | #define CAN_F13R1_FB0_Msk (0x1UL << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */ |
||
3127 | #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!<Filter bit 0 */ |
||
3128 | #define CAN_F13R1_FB1_Pos (1U) |
||
3129 | #define CAN_F13R1_FB1_Msk (0x1UL << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */ |
||
3130 | #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!<Filter bit 1 */ |
||
3131 | #define CAN_F13R1_FB2_Pos (2U) |
||
3132 | #define CAN_F13R1_FB2_Msk (0x1UL << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */ |
||
3133 | #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!<Filter bit 2 */ |
||
3134 | #define CAN_F13R1_FB3_Pos (3U) |
||
3135 | #define CAN_F13R1_FB3_Msk (0x1UL << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */ |
||
3136 | #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!<Filter bit 3 */ |
||
3137 | #define CAN_F13R1_FB4_Pos (4U) |
||
3138 | #define CAN_F13R1_FB4_Msk (0x1UL << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */ |
||
3139 | #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!<Filter bit 4 */ |
||
3140 | #define CAN_F13R1_FB5_Pos (5U) |
||
3141 | #define CAN_F13R1_FB5_Msk (0x1UL << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */ |
||
3142 | #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!<Filter bit 5 */ |
||
3143 | #define CAN_F13R1_FB6_Pos (6U) |
||
3144 | #define CAN_F13R1_FB6_Msk (0x1UL << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */ |
||
3145 | #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!<Filter bit 6 */ |
||
3146 | #define CAN_F13R1_FB7_Pos (7U) |
||
3147 | #define CAN_F13R1_FB7_Msk (0x1UL << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */ |
||
3148 | #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!<Filter bit 7 */ |
||
3149 | #define CAN_F13R1_FB8_Pos (8U) |
||
3150 | #define CAN_F13R1_FB8_Msk (0x1UL << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */ |
||
3151 | #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!<Filter bit 8 */ |
||
3152 | #define CAN_F13R1_FB9_Pos (9U) |
||
3153 | #define CAN_F13R1_FB9_Msk (0x1UL << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */ |
||
3154 | #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!<Filter bit 9 */ |
||
3155 | #define CAN_F13R1_FB10_Pos (10U) |
||
3156 | #define CAN_F13R1_FB10_Msk (0x1UL << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */ |
||
3157 | #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!<Filter bit 10 */ |
||
3158 | #define CAN_F13R1_FB11_Pos (11U) |
||
3159 | #define CAN_F13R1_FB11_Msk (0x1UL << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */ |
||
3160 | #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!<Filter bit 11 */ |
||
3161 | #define CAN_F13R1_FB12_Pos (12U) |
||
3162 | #define CAN_F13R1_FB12_Msk (0x1UL << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */ |
||
3163 | #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!<Filter bit 12 */ |
||
3164 | #define CAN_F13R1_FB13_Pos (13U) |
||
3165 | #define CAN_F13R1_FB13_Msk (0x1UL << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */ |
||
3166 | #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!<Filter bit 13 */ |
||
3167 | #define CAN_F13R1_FB14_Pos (14U) |
||
3168 | #define CAN_F13R1_FB14_Msk (0x1UL << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */ |
||
3169 | #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!<Filter bit 14 */ |
||
3170 | #define CAN_F13R1_FB15_Pos (15U) |
||
3171 | #define CAN_F13R1_FB15_Msk (0x1UL << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */ |
||
3172 | #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!<Filter bit 15 */ |
||
3173 | #define CAN_F13R1_FB16_Pos (16U) |
||
3174 | #define CAN_F13R1_FB16_Msk (0x1UL << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */ |
||
3175 | #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!<Filter bit 16 */ |
||
3176 | #define CAN_F13R1_FB17_Pos (17U) |
||
3177 | #define CAN_F13R1_FB17_Msk (0x1UL << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */ |
||
3178 | #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!<Filter bit 17 */ |
||
3179 | #define CAN_F13R1_FB18_Pos (18U) |
||
3180 | #define CAN_F13R1_FB18_Msk (0x1UL << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */ |
||
3181 | #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!<Filter bit 18 */ |
||
3182 | #define CAN_F13R1_FB19_Pos (19U) |
||
3183 | #define CAN_F13R1_FB19_Msk (0x1UL << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */ |
||
3184 | #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!<Filter bit 19 */ |
||
3185 | #define CAN_F13R1_FB20_Pos (20U) |
||
3186 | #define CAN_F13R1_FB20_Msk (0x1UL << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */ |
||
3187 | #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!<Filter bit 20 */ |
||
3188 | #define CAN_F13R1_FB21_Pos (21U) |
||
3189 | #define CAN_F13R1_FB21_Msk (0x1UL << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */ |
||
3190 | #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!<Filter bit 21 */ |
||
3191 | #define CAN_F13R1_FB22_Pos (22U) |
||
3192 | #define CAN_F13R1_FB22_Msk (0x1UL << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */ |
||
3193 | #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!<Filter bit 22 */ |
||
3194 | #define CAN_F13R1_FB23_Pos (23U) |
||
3195 | #define CAN_F13R1_FB23_Msk (0x1UL << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */ |
||
3196 | #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!<Filter bit 23 */ |
||
3197 | #define CAN_F13R1_FB24_Pos (24U) |
||
3198 | #define CAN_F13R1_FB24_Msk (0x1UL << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */ |
||
3199 | #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!<Filter bit 24 */ |
||
3200 | #define CAN_F13R1_FB25_Pos (25U) |
||
3201 | #define CAN_F13R1_FB25_Msk (0x1UL << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */ |
||
3202 | #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!<Filter bit 25 */ |
||
3203 | #define CAN_F13R1_FB26_Pos (26U) |
||
3204 | #define CAN_F13R1_FB26_Msk (0x1UL << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */ |
||
3205 | #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!<Filter bit 26 */ |
||
3206 | #define CAN_F13R1_FB27_Pos (27U) |
||
3207 | #define CAN_F13R1_FB27_Msk (0x1UL << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */ |
||
3208 | #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!<Filter bit 27 */ |
||
3209 | #define CAN_F13R1_FB28_Pos (28U) |
||
3210 | #define CAN_F13R1_FB28_Msk (0x1UL << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */ |
||
3211 | #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!<Filter bit 28 */ |
||
3212 | #define CAN_F13R1_FB29_Pos (29U) |
||
3213 | #define CAN_F13R1_FB29_Msk (0x1UL << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */ |
||
3214 | #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!<Filter bit 29 */ |
||
3215 | #define CAN_F13R1_FB30_Pos (30U) |
||
3216 | #define CAN_F13R1_FB30_Msk (0x1UL << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */ |
||
3217 | #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!<Filter bit 30 */ |
||
3218 | #define CAN_F13R1_FB31_Pos (31U) |
||
3219 | #define CAN_F13R1_FB31_Msk (0x1UL << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */ |
||
3220 | #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!<Filter bit 31 */ |
||
3221 | |||
3222 | /******************* Bit definition for CAN_F0R2 register *******************/ |
||
3223 | #define CAN_F0R2_FB0_Pos (0U) |
||
3224 | #define CAN_F0R2_FB0_Msk (0x1UL << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */ |
||
3225 | #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!<Filter bit 0 */ |
||
3226 | #define CAN_F0R2_FB1_Pos (1U) |
||
3227 | #define CAN_F0R2_FB1_Msk (0x1UL << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */ |
||
3228 | #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!<Filter bit 1 */ |
||
3229 | #define CAN_F0R2_FB2_Pos (2U) |
||
3230 | #define CAN_F0R2_FB2_Msk (0x1UL << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */ |
||
3231 | #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!<Filter bit 2 */ |
||
3232 | #define CAN_F0R2_FB3_Pos (3U) |
||
3233 | #define CAN_F0R2_FB3_Msk (0x1UL << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */ |
||
3234 | #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!<Filter bit 3 */ |
||
3235 | #define CAN_F0R2_FB4_Pos (4U) |
||
3236 | #define CAN_F0R2_FB4_Msk (0x1UL << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */ |
||
3237 | #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!<Filter bit 4 */ |
||
3238 | #define CAN_F0R2_FB5_Pos (5U) |
||
3239 | #define CAN_F0R2_FB5_Msk (0x1UL << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */ |
||
3240 | #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!<Filter bit 5 */ |
||
3241 | #define CAN_F0R2_FB6_Pos (6U) |
||
3242 | #define CAN_F0R2_FB6_Msk (0x1UL << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */ |
||
3243 | #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!<Filter bit 6 */ |
||
3244 | #define CAN_F0R2_FB7_Pos (7U) |
||
3245 | #define CAN_F0R2_FB7_Msk (0x1UL << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */ |
||
3246 | #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!<Filter bit 7 */ |
||
3247 | #define CAN_F0R2_FB8_Pos (8U) |
||
3248 | #define CAN_F0R2_FB8_Msk (0x1UL << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */ |
||
3249 | #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!<Filter bit 8 */ |
||
3250 | #define CAN_F0R2_FB9_Pos (9U) |
||
3251 | #define CAN_F0R2_FB9_Msk (0x1UL << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */ |
||
3252 | #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!<Filter bit 9 */ |
||
3253 | #define CAN_F0R2_FB10_Pos (10U) |
||
3254 | #define CAN_F0R2_FB10_Msk (0x1UL << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */ |
||
3255 | #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!<Filter bit 10 */ |
||
3256 | #define CAN_F0R2_FB11_Pos (11U) |
||
3257 | #define CAN_F0R2_FB11_Msk (0x1UL << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */ |
||
3258 | #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!<Filter bit 11 */ |
||
3259 | #define CAN_F0R2_FB12_Pos (12U) |
||
3260 | #define CAN_F0R2_FB12_Msk (0x1UL << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */ |
||
3261 | #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!<Filter bit 12 */ |
||
3262 | #define CAN_F0R2_FB13_Pos (13U) |
||
3263 | #define CAN_F0R2_FB13_Msk (0x1UL << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */ |
||
3264 | #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!<Filter bit 13 */ |
||
3265 | #define CAN_F0R2_FB14_Pos (14U) |
||
3266 | #define CAN_F0R2_FB14_Msk (0x1UL << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */ |
||
3267 | #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!<Filter bit 14 */ |
||
3268 | #define CAN_F0R2_FB15_Pos (15U) |
||
3269 | #define CAN_F0R2_FB15_Msk (0x1UL << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */ |
||
3270 | #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!<Filter bit 15 */ |
||
3271 | #define CAN_F0R2_FB16_Pos (16U) |
||
3272 | #define CAN_F0R2_FB16_Msk (0x1UL << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */ |
||
3273 | #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!<Filter bit 16 */ |
||
3274 | #define CAN_F0R2_FB17_Pos (17U) |
||
3275 | #define CAN_F0R2_FB17_Msk (0x1UL << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */ |
||
3276 | #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!<Filter bit 17 */ |
||
3277 | #define CAN_F0R2_FB18_Pos (18U) |
||
3278 | #define CAN_F0R2_FB18_Msk (0x1UL << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */ |
||
3279 | #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!<Filter bit 18 */ |
||
3280 | #define CAN_F0R2_FB19_Pos (19U) |
||
3281 | #define CAN_F0R2_FB19_Msk (0x1UL << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */ |
||
3282 | #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!<Filter bit 19 */ |
||
3283 | #define CAN_F0R2_FB20_Pos (20U) |
||
3284 | #define CAN_F0R2_FB20_Msk (0x1UL << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */ |
||
3285 | #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!<Filter bit 20 */ |
||
3286 | #define CAN_F0R2_FB21_Pos (21U) |
||
3287 | #define CAN_F0R2_FB21_Msk (0x1UL << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */ |
||
3288 | #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!<Filter bit 21 */ |
||
3289 | #define CAN_F0R2_FB22_Pos (22U) |
||
3290 | #define CAN_F0R2_FB22_Msk (0x1UL << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */ |
||
3291 | #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!<Filter bit 22 */ |
||
3292 | #define CAN_F0R2_FB23_Pos (23U) |
||
3293 | #define CAN_F0R2_FB23_Msk (0x1UL << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */ |
||
3294 | #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!<Filter bit 23 */ |
||
3295 | #define CAN_F0R2_FB24_Pos (24U) |
||
3296 | #define CAN_F0R2_FB24_Msk (0x1UL << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */ |
||
3297 | #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!<Filter bit 24 */ |
||
3298 | #define CAN_F0R2_FB25_Pos (25U) |
||
3299 | #define CAN_F0R2_FB25_Msk (0x1UL << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */ |
||
3300 | #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!<Filter bit 25 */ |
||
3301 | #define CAN_F0R2_FB26_Pos (26U) |
||
3302 | #define CAN_F0R2_FB26_Msk (0x1UL << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */ |
||
3303 | #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!<Filter bit 26 */ |
||
3304 | #define CAN_F0R2_FB27_Pos (27U) |
||
3305 | #define CAN_F0R2_FB27_Msk (0x1UL << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */ |
||
3306 | #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!<Filter bit 27 */ |
||
3307 | #define CAN_F0R2_FB28_Pos (28U) |
||
3308 | #define CAN_F0R2_FB28_Msk (0x1UL << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */ |
||
3309 | #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!<Filter bit 28 */ |
||
3310 | #define CAN_F0R2_FB29_Pos (29U) |
||
3311 | #define CAN_F0R2_FB29_Msk (0x1UL << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */ |
||
3312 | #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!<Filter bit 29 */ |
||
3313 | #define CAN_F0R2_FB30_Pos (30U) |
||
3314 | #define CAN_F0R2_FB30_Msk (0x1UL << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */ |
||
3315 | #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!<Filter bit 30 */ |
||
3316 | #define CAN_F0R2_FB31_Pos (31U) |
||
3317 | #define CAN_F0R2_FB31_Msk (0x1UL << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */ |
||
3318 | #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!<Filter bit 31 */ |
||
3319 | |||
3320 | /******************* Bit definition for CAN_F1R2 register *******************/ |
||
3321 | #define CAN_F1R2_FB0_Pos (0U) |
||
3322 | #define CAN_F1R2_FB0_Msk (0x1UL << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */ |
||
3323 | #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!<Filter bit 0 */ |
||
3324 | #define CAN_F1R2_FB1_Pos (1U) |
||
3325 | #define CAN_F1R2_FB1_Msk (0x1UL << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */ |
||
3326 | #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!<Filter bit 1 */ |
||
3327 | #define CAN_F1R2_FB2_Pos (2U) |
||
3328 | #define CAN_F1R2_FB2_Msk (0x1UL << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */ |
||
3329 | #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!<Filter bit 2 */ |
||
3330 | #define CAN_F1R2_FB3_Pos (3U) |
||
3331 | #define CAN_F1R2_FB3_Msk (0x1UL << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */ |
||
3332 | #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!<Filter bit 3 */ |
||
3333 | #define CAN_F1R2_FB4_Pos (4U) |
||
3334 | #define CAN_F1R2_FB4_Msk (0x1UL << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */ |
||
3335 | #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!<Filter bit 4 */ |
||
3336 | #define CAN_F1R2_FB5_Pos (5U) |
||
3337 | #define CAN_F1R2_FB5_Msk (0x1UL << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */ |
||
3338 | #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!<Filter bit 5 */ |
||
3339 | #define CAN_F1R2_FB6_Pos (6U) |
||
3340 | #define CAN_F1R2_FB6_Msk (0x1UL << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */ |
||
3341 | #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!<Filter bit 6 */ |
||
3342 | #define CAN_F1R2_FB7_Pos (7U) |
||
3343 | #define CAN_F1R2_FB7_Msk (0x1UL << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */ |
||
3344 | #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!<Filter bit 7 */ |
||
3345 | #define CAN_F1R2_FB8_Pos (8U) |
||
3346 | #define CAN_F1R2_FB8_Msk (0x1UL << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */ |
||
3347 | #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!<Filter bit 8 */ |
||
3348 | #define CAN_F1R2_FB9_Pos (9U) |
||
3349 | #define CAN_F1R2_FB9_Msk (0x1UL << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */ |
||
3350 | #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!<Filter bit 9 */ |
||
3351 | #define CAN_F1R2_FB10_Pos (10U) |
||
3352 | #define CAN_F1R2_FB10_Msk (0x1UL << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */ |
||
3353 | #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!<Filter bit 10 */ |
||
3354 | #define CAN_F1R2_FB11_Pos (11U) |
||
3355 | #define CAN_F1R2_FB11_Msk (0x1UL << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */ |
||
3356 | #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!<Filter bit 11 */ |
||
3357 | #define CAN_F1R2_FB12_Pos (12U) |
||
3358 | #define CAN_F1R2_FB12_Msk (0x1UL << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */ |
||
3359 | #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!<Filter bit 12 */ |
||
3360 | #define CAN_F1R2_FB13_Pos (13U) |
||
3361 | #define CAN_F1R2_FB13_Msk (0x1UL << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */ |
||
3362 | #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!<Filter bit 13 */ |
||
3363 | #define CAN_F1R2_FB14_Pos (14U) |
||
3364 | #define CAN_F1R2_FB14_Msk (0x1UL << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */ |
||
3365 | #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!<Filter bit 14 */ |
||
3366 | #define CAN_F1R2_FB15_Pos (15U) |
||
3367 | #define CAN_F1R2_FB15_Msk (0x1UL << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */ |
||
3368 | #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!<Filter bit 15 */ |
||
3369 | #define CAN_F1R2_FB16_Pos (16U) |
||
3370 | #define CAN_F1R2_FB16_Msk (0x1UL << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */ |
||
3371 | #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!<Filter bit 16 */ |
||
3372 | #define CAN_F1R2_FB17_Pos (17U) |
||
3373 | #define CAN_F1R2_FB17_Msk (0x1UL << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */ |
||
3374 | #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!<Filter bit 17 */ |
||
3375 | #define CAN_F1R2_FB18_Pos (18U) |
||
3376 | #define CAN_F1R2_FB18_Msk (0x1UL << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */ |
||
3377 | #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!<Filter bit 18 */ |
||
3378 | #define CAN_F1R2_FB19_Pos (19U) |
||
3379 | #define CAN_F1R2_FB19_Msk (0x1UL << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */ |
||
3380 | #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!<Filter bit 19 */ |
||
3381 | #define CAN_F1R2_FB20_Pos (20U) |
||
3382 | #define CAN_F1R2_FB20_Msk (0x1UL << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */ |
||
3383 | #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!<Filter bit 20 */ |
||
3384 | #define CAN_F1R2_FB21_Pos (21U) |
||
3385 | #define CAN_F1R2_FB21_Msk (0x1UL << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */ |
||
3386 | #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!<Filter bit 21 */ |
||
3387 | #define CAN_F1R2_FB22_Pos (22U) |
||
3388 | #define CAN_F1R2_FB22_Msk (0x1UL << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */ |
||
3389 | #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!<Filter bit 22 */ |
||
3390 | #define CAN_F1R2_FB23_Pos (23U) |
||
3391 | #define CAN_F1R2_FB23_Msk (0x1UL << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */ |
||
3392 | #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!<Filter bit 23 */ |
||
3393 | #define CAN_F1R2_FB24_Pos (24U) |
||
3394 | #define CAN_F1R2_FB24_Msk (0x1UL << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */ |
||
3395 | #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!<Filter bit 24 */ |
||
3396 | #define CAN_F1R2_FB25_Pos (25U) |
||
3397 | #define CAN_F1R2_FB25_Msk (0x1UL << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */ |
||
3398 | #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!<Filter bit 25 */ |
||
3399 | #define CAN_F1R2_FB26_Pos (26U) |
||
3400 | #define CAN_F1R2_FB26_Msk (0x1UL << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */ |
||
3401 | #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!<Filter bit 26 */ |
||
3402 | #define CAN_F1R2_FB27_Pos (27U) |
||
3403 | #define CAN_F1R2_FB27_Msk (0x1UL << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */ |
||
3404 | #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!<Filter bit 27 */ |
||
3405 | #define CAN_F1R2_FB28_Pos (28U) |
||
3406 | #define CAN_F1R2_FB28_Msk (0x1UL << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */ |
||
3407 | #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!<Filter bit 28 */ |
||
3408 | #define CAN_F1R2_FB29_Pos (29U) |
||
3409 | #define CAN_F1R2_FB29_Msk (0x1UL << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */ |
||
3410 | #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!<Filter bit 29 */ |
||
3411 | #define CAN_F1R2_FB30_Pos (30U) |
||
3412 | #define CAN_F1R2_FB30_Msk (0x1UL << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */ |
||
3413 | #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!<Filter bit 30 */ |
||
3414 | #define CAN_F1R2_FB31_Pos (31U) |
||
3415 | #define CAN_F1R2_FB31_Msk (0x1UL << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */ |
||
3416 | #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!<Filter bit 31 */ |
||
3417 | |||
3418 | /******************* Bit definition for CAN_F2R2 register *******************/ |
||
3419 | #define CAN_F2R2_FB0_Pos (0U) |
||
3420 | #define CAN_F2R2_FB0_Msk (0x1UL << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */ |
||
3421 | #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!<Filter bit 0 */ |
||
3422 | #define CAN_F2R2_FB1_Pos (1U) |
||
3423 | #define CAN_F2R2_FB1_Msk (0x1UL << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */ |
||
3424 | #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!<Filter bit 1 */ |
||
3425 | #define CAN_F2R2_FB2_Pos (2U) |
||
3426 | #define CAN_F2R2_FB2_Msk (0x1UL << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */ |
||
3427 | #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!<Filter bit 2 */ |
||
3428 | #define CAN_F2R2_FB3_Pos (3U) |
||
3429 | #define CAN_F2R2_FB3_Msk (0x1UL << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */ |
||
3430 | #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!<Filter bit 3 */ |
||
3431 | #define CAN_F2R2_FB4_Pos (4U) |
||
3432 | #define CAN_F2R2_FB4_Msk (0x1UL << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */ |
||
3433 | #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!<Filter bit 4 */ |
||
3434 | #define CAN_F2R2_FB5_Pos (5U) |
||
3435 | #define CAN_F2R2_FB5_Msk (0x1UL << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */ |
||
3436 | #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!<Filter bit 5 */ |
||
3437 | #define CAN_F2R2_FB6_Pos (6U) |
||
3438 | #define CAN_F2R2_FB6_Msk (0x1UL << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */ |
||
3439 | #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!<Filter bit 6 */ |
||
3440 | #define CAN_F2R2_FB7_Pos (7U) |
||
3441 | #define CAN_F2R2_FB7_Msk (0x1UL << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */ |
||
3442 | #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!<Filter bit 7 */ |
||
3443 | #define CAN_F2R2_FB8_Pos (8U) |
||
3444 | #define CAN_F2R2_FB8_Msk (0x1UL << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */ |
||
3445 | #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!<Filter bit 8 */ |
||
3446 | #define CAN_F2R2_FB9_Pos (9U) |
||
3447 | #define CAN_F2R2_FB9_Msk (0x1UL << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */ |
||
3448 | #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!<Filter bit 9 */ |
||
3449 | #define CAN_F2R2_FB10_Pos (10U) |
||
3450 | #define CAN_F2R2_FB10_Msk (0x1UL << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */ |
||
3451 | #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!<Filter bit 10 */ |
||
3452 | #define CAN_F2R2_FB11_Pos (11U) |
||
3453 | #define CAN_F2R2_FB11_Msk (0x1UL << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */ |
||
3454 | #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!<Filter bit 11 */ |
||
3455 | #define CAN_F2R2_FB12_Pos (12U) |
||
3456 | #define CAN_F2R2_FB12_Msk (0x1UL << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */ |
||
3457 | #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!<Filter bit 12 */ |
||
3458 | #define CAN_F2R2_FB13_Pos (13U) |
||
3459 | #define CAN_F2R2_FB13_Msk (0x1UL << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */ |
||
3460 | #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!<Filter bit 13 */ |
||
3461 | #define CAN_F2R2_FB14_Pos (14U) |
||
3462 | #define CAN_F2R2_FB14_Msk (0x1UL << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */ |
||
3463 | #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!<Filter bit 14 */ |
||
3464 | #define CAN_F2R2_FB15_Pos (15U) |
||
3465 | #define CAN_F2R2_FB15_Msk (0x1UL << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */ |
||
3466 | #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!<Filter bit 15 */ |
||
3467 | #define CAN_F2R2_FB16_Pos (16U) |
||
3468 | #define CAN_F2R2_FB16_Msk (0x1UL << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */ |
||
3469 | #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!<Filter bit 16 */ |
||
3470 | #define CAN_F2R2_FB17_Pos (17U) |
||
3471 | #define CAN_F2R2_FB17_Msk (0x1UL << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */ |
||
3472 | #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!<Filter bit 17 */ |
||
3473 | #define CAN_F2R2_FB18_Pos (18U) |
||
3474 | #define CAN_F2R2_FB18_Msk (0x1UL << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */ |
||
3475 | #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!<Filter bit 18 */ |
||
3476 | #define CAN_F2R2_FB19_Pos (19U) |
||
3477 | #define CAN_F2R2_FB19_Msk (0x1UL << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */ |
||
3478 | #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!<Filter bit 19 */ |
||
3479 | #define CAN_F2R2_FB20_Pos (20U) |
||
3480 | #define CAN_F2R2_FB20_Msk (0x1UL << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */ |
||
3481 | #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!<Filter bit 20 */ |
||
3482 | #define CAN_F2R2_FB21_Pos (21U) |
||
3483 | #define CAN_F2R2_FB21_Msk (0x1UL << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */ |
||
3484 | #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!<Filter bit 21 */ |
||
3485 | #define CAN_F2R2_FB22_Pos (22U) |
||
3486 | #define CAN_F2R2_FB22_Msk (0x1UL << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */ |
||
3487 | #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!<Filter bit 22 */ |
||
3488 | #define CAN_F2R2_FB23_Pos (23U) |
||
3489 | #define CAN_F2R2_FB23_Msk (0x1UL << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */ |
||
3490 | #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!<Filter bit 23 */ |
||
3491 | #define CAN_F2R2_FB24_Pos (24U) |
||
3492 | #define CAN_F2R2_FB24_Msk (0x1UL << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */ |
||
3493 | #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!<Filter bit 24 */ |
||
3494 | #define CAN_F2R2_FB25_Pos (25U) |
||
3495 | #define CAN_F2R2_FB25_Msk (0x1UL << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */ |
||
3496 | #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!<Filter bit 25 */ |
||
3497 | #define CAN_F2R2_FB26_Pos (26U) |
||
3498 | #define CAN_F2R2_FB26_Msk (0x1UL << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */ |
||
3499 | #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!<Filter bit 26 */ |
||
3500 | #define CAN_F2R2_FB27_Pos (27U) |
||
3501 | #define CAN_F2R2_FB27_Msk (0x1UL << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */ |
||
3502 | #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!<Filter bit 27 */ |
||
3503 | #define CAN_F2R2_FB28_Pos (28U) |
||
3504 | #define CAN_F2R2_FB28_Msk (0x1UL << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */ |
||
3505 | #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!<Filter bit 28 */ |
||
3506 | #define CAN_F2R2_FB29_Pos (29U) |
||
3507 | #define CAN_F2R2_FB29_Msk (0x1UL << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */ |
||
3508 | #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!<Filter bit 29 */ |
||
3509 | #define CAN_F2R2_FB30_Pos (30U) |
||
3510 | #define CAN_F2R2_FB30_Msk (0x1UL << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */ |
||
3511 | #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!<Filter bit 30 */ |
||
3512 | #define CAN_F2R2_FB31_Pos (31U) |
||
3513 | #define CAN_F2R2_FB31_Msk (0x1UL << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */ |
||
3514 | #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!<Filter bit 31 */ |
||
3515 | |||
3516 | /******************* Bit definition for CAN_F3R2 register *******************/ |
||
3517 | #define CAN_F3R2_FB0_Pos (0U) |
||
3518 | #define CAN_F3R2_FB0_Msk (0x1UL << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */ |
||
3519 | #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!<Filter bit 0 */ |
||
3520 | #define CAN_F3R2_FB1_Pos (1U) |
||
3521 | #define CAN_F3R2_FB1_Msk (0x1UL << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */ |
||
3522 | #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!<Filter bit 1 */ |
||
3523 | #define CAN_F3R2_FB2_Pos (2U) |
||
3524 | #define CAN_F3R2_FB2_Msk (0x1UL << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */ |
||
3525 | #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!<Filter bit 2 */ |
||
3526 | #define CAN_F3R2_FB3_Pos (3U) |
||
3527 | #define CAN_F3R2_FB3_Msk (0x1UL << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */ |
||
3528 | #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!<Filter bit 3 */ |
||
3529 | #define CAN_F3R2_FB4_Pos (4U) |
||
3530 | #define CAN_F3R2_FB4_Msk (0x1UL << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */ |
||
3531 | #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!<Filter bit 4 */ |
||
3532 | #define CAN_F3R2_FB5_Pos (5U) |
||
3533 | #define CAN_F3R2_FB5_Msk (0x1UL << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */ |
||
3534 | #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!<Filter bit 5 */ |
||
3535 | #define CAN_F3R2_FB6_Pos (6U) |
||
3536 | #define CAN_F3R2_FB6_Msk (0x1UL << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */ |
||
3537 | #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!<Filter bit 6 */ |
||
3538 | #define CAN_F3R2_FB7_Pos (7U) |
||
3539 | #define CAN_F3R2_FB7_Msk (0x1UL << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */ |
||
3540 | #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!<Filter bit 7 */ |
||
3541 | #define CAN_F3R2_FB8_Pos (8U) |
||
3542 | #define CAN_F3R2_FB8_Msk (0x1UL << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */ |
||
3543 | #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!<Filter bit 8 */ |
||
3544 | #define CAN_F3R2_FB9_Pos (9U) |
||
3545 | #define CAN_F3R2_FB9_Msk (0x1UL << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */ |
||
3546 | #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!<Filter bit 9 */ |
||
3547 | #define CAN_F3R2_FB10_Pos (10U) |
||
3548 | #define CAN_F3R2_FB10_Msk (0x1UL << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */ |
||
3549 | #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!<Filter bit 10 */ |
||
3550 | #define CAN_F3R2_FB11_Pos (11U) |
||
3551 | #define CAN_F3R2_FB11_Msk (0x1UL << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */ |
||
3552 | #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!<Filter bit 11 */ |
||
3553 | #define CAN_F3R2_FB12_Pos (12U) |
||
3554 | #define CAN_F3R2_FB12_Msk (0x1UL << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */ |
||
3555 | #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!<Filter bit 12 */ |
||
3556 | #define CAN_F3R2_FB13_Pos (13U) |
||
3557 | #define CAN_F3R2_FB13_Msk (0x1UL << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */ |
||
3558 | #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!<Filter bit 13 */ |
||
3559 | #define CAN_F3R2_FB14_Pos (14U) |
||
3560 | #define CAN_F3R2_FB14_Msk (0x1UL << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */ |
||
3561 | #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!<Filter bit 14 */ |
||
3562 | #define CAN_F3R2_FB15_Pos (15U) |
||
3563 | #define CAN_F3R2_FB15_Msk (0x1UL << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */ |
||
3564 | #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!<Filter bit 15 */ |
||
3565 | #define CAN_F3R2_FB16_Pos (16U) |
||
3566 | #define CAN_F3R2_FB16_Msk (0x1UL << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */ |
||
3567 | #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!<Filter bit 16 */ |
||
3568 | #define CAN_F3R2_FB17_Pos (17U) |
||
3569 | #define CAN_F3R2_FB17_Msk (0x1UL << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */ |
||
3570 | #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!<Filter bit 17 */ |
||
3571 | #define CAN_F3R2_FB18_Pos (18U) |
||
3572 | #define CAN_F3R2_FB18_Msk (0x1UL << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */ |
||
3573 | #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!<Filter bit 18 */ |
||
3574 | #define CAN_F3R2_FB19_Pos (19U) |
||
3575 | #define CAN_F3R2_FB19_Msk (0x1UL << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */ |
||
3576 | #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!<Filter bit 19 */ |
||
3577 | #define CAN_F3R2_FB20_Pos (20U) |
||
3578 | #define CAN_F3R2_FB20_Msk (0x1UL << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */ |
||
3579 | #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!<Filter bit 20 */ |
||
3580 | #define CAN_F3R2_FB21_Pos (21U) |
||
3581 | #define CAN_F3R2_FB21_Msk (0x1UL << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */ |
||
3582 | #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!<Filter bit 21 */ |
||
3583 | #define CAN_F3R2_FB22_Pos (22U) |
||
3584 | #define CAN_F3R2_FB22_Msk (0x1UL << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */ |
||
3585 | #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!<Filter bit 22 */ |
||
3586 | #define CAN_F3R2_FB23_Pos (23U) |
||
3587 | #define CAN_F3R2_FB23_Msk (0x1UL << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */ |
||
3588 | #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!<Filter bit 23 */ |
||
3589 | #define CAN_F3R2_FB24_Pos (24U) |
||
3590 | #define CAN_F3R2_FB24_Msk (0x1UL << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */ |
||
3591 | #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!<Filter bit 24 */ |
||
3592 | #define CAN_F3R2_FB25_Pos (25U) |
||
3593 | #define CAN_F3R2_FB25_Msk (0x1UL << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */ |
||
3594 | #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!<Filter bit 25 */ |
||
3595 | #define CAN_F3R2_FB26_Pos (26U) |
||
3596 | #define CAN_F3R2_FB26_Msk (0x1UL << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */ |
||
3597 | #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!<Filter bit 26 */ |
||
3598 | #define CAN_F3R2_FB27_Pos (27U) |
||
3599 | #define CAN_F3R2_FB27_Msk (0x1UL << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */ |
||
3600 | #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!<Filter bit 27 */ |
||
3601 | #define CAN_F3R2_FB28_Pos (28U) |
||
3602 | #define CAN_F3R2_FB28_Msk (0x1UL << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */ |
||
3603 | #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!<Filter bit 28 */ |
||
3604 | #define CAN_F3R2_FB29_Pos (29U) |
||
3605 | #define CAN_F3R2_FB29_Msk (0x1UL << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */ |
||
3606 | #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!<Filter bit 29 */ |
||
3607 | #define CAN_F3R2_FB30_Pos (30U) |
||
3608 | #define CAN_F3R2_FB30_Msk (0x1UL << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */ |
||
3609 | #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!<Filter bit 30 */ |
||
3610 | #define CAN_F3R2_FB31_Pos (31U) |
||
3611 | #define CAN_F3R2_FB31_Msk (0x1UL << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */ |
||
3612 | #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!<Filter bit 31 */ |
||
3613 | |||
3614 | /******************* Bit definition for CAN_F4R2 register *******************/ |
||
3615 | #define CAN_F4R2_FB0_Pos (0U) |
||
3616 | #define CAN_F4R2_FB0_Msk (0x1UL << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */ |
||
3617 | #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!<Filter bit 0 */ |
||
3618 | #define CAN_F4R2_FB1_Pos (1U) |
||
3619 | #define CAN_F4R2_FB1_Msk (0x1UL << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */ |
||
3620 | #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!<Filter bit 1 */ |
||
3621 | #define CAN_F4R2_FB2_Pos (2U) |
||
3622 | #define CAN_F4R2_FB2_Msk (0x1UL << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */ |
||
3623 | #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!<Filter bit 2 */ |
||
3624 | #define CAN_F4R2_FB3_Pos (3U) |
||
3625 | #define CAN_F4R2_FB3_Msk (0x1UL << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */ |
||
3626 | #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!<Filter bit 3 */ |
||
3627 | #define CAN_F4R2_FB4_Pos (4U) |
||
3628 | #define CAN_F4R2_FB4_Msk (0x1UL << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */ |
||
3629 | #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!<Filter bit 4 */ |
||
3630 | #define CAN_F4R2_FB5_Pos (5U) |
||
3631 | #define CAN_F4R2_FB5_Msk (0x1UL << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */ |
||
3632 | #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!<Filter bit 5 */ |
||
3633 | #define CAN_F4R2_FB6_Pos (6U) |
||
3634 | #define CAN_F4R2_FB6_Msk (0x1UL << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */ |
||
3635 | #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!<Filter bit 6 */ |
||
3636 | #define CAN_F4R2_FB7_Pos (7U) |
||
3637 | #define CAN_F4R2_FB7_Msk (0x1UL << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */ |
||
3638 | #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!<Filter bit 7 */ |
||
3639 | #define CAN_F4R2_FB8_Pos (8U) |
||
3640 | #define CAN_F4R2_FB8_Msk (0x1UL << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */ |
||
3641 | #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!<Filter bit 8 */ |
||
3642 | #define CAN_F4R2_FB9_Pos (9U) |
||
3643 | #define CAN_F4R2_FB9_Msk (0x1UL << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */ |
||
3644 | #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!<Filter bit 9 */ |
||
3645 | #define CAN_F4R2_FB10_Pos (10U) |
||
3646 | #define CAN_F4R2_FB10_Msk (0x1UL << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */ |
||
3647 | #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!<Filter bit 10 */ |
||
3648 | #define CAN_F4R2_FB11_Pos (11U) |
||
3649 | #define CAN_F4R2_FB11_Msk (0x1UL << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */ |
||
3650 | #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!<Filter bit 11 */ |
||
3651 | #define CAN_F4R2_FB12_Pos (12U) |
||
3652 | #define CAN_F4R2_FB12_Msk (0x1UL << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */ |
||
3653 | #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!<Filter bit 12 */ |
||
3654 | #define CAN_F4R2_FB13_Pos (13U) |
||
3655 | #define CAN_F4R2_FB13_Msk (0x1UL << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */ |
||
3656 | #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!<Filter bit 13 */ |
||
3657 | #define CAN_F4R2_FB14_Pos (14U) |
||
3658 | #define CAN_F4R2_FB14_Msk (0x1UL << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */ |
||
3659 | #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!<Filter bit 14 */ |
||
3660 | #define CAN_F4R2_FB15_Pos (15U) |
||
3661 | #define CAN_F4R2_FB15_Msk (0x1UL << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */ |
||
3662 | #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!<Filter bit 15 */ |
||
3663 | #define CAN_F4R2_FB16_Pos (16U) |
||
3664 | #define CAN_F4R2_FB16_Msk (0x1UL << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */ |
||
3665 | #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!<Filter bit 16 */ |
||
3666 | #define CAN_F4R2_FB17_Pos (17U) |
||
3667 | #define CAN_F4R2_FB17_Msk (0x1UL << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */ |
||
3668 | #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!<Filter bit 17 */ |
||
3669 | #define CAN_F4R2_FB18_Pos (18U) |
||
3670 | #define CAN_F4R2_FB18_Msk (0x1UL << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */ |
||
3671 | #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!<Filter bit 18 */ |
||
3672 | #define CAN_F4R2_FB19_Pos (19U) |
||
3673 | #define CAN_F4R2_FB19_Msk (0x1UL << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */ |
||
3674 | #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!<Filter bit 19 */ |
||
3675 | #define CAN_F4R2_FB20_Pos (20U) |
||
3676 | #define CAN_F4R2_FB20_Msk (0x1UL << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */ |
||
3677 | #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!<Filter bit 20 */ |
||
3678 | #define CAN_F4R2_FB21_Pos (21U) |
||
3679 | #define CAN_F4R2_FB21_Msk (0x1UL << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */ |
||
3680 | #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!<Filter bit 21 */ |
||
3681 | #define CAN_F4R2_FB22_Pos (22U) |
||
3682 | #define CAN_F4R2_FB22_Msk (0x1UL << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */ |
||
3683 | #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!<Filter bit 22 */ |
||
3684 | #define CAN_F4R2_FB23_Pos (23U) |
||
3685 | #define CAN_F4R2_FB23_Msk (0x1UL << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */ |
||
3686 | #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!<Filter bit 23 */ |
||
3687 | #define CAN_F4R2_FB24_Pos (24U) |
||
3688 | #define CAN_F4R2_FB24_Msk (0x1UL << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */ |
||
3689 | #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!<Filter bit 24 */ |
||
3690 | #define CAN_F4R2_FB25_Pos (25U) |
||
3691 | #define CAN_F4R2_FB25_Msk (0x1UL << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */ |
||
3692 | #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!<Filter bit 25 */ |
||
3693 | #define CAN_F4R2_FB26_Pos (26U) |
||
3694 | #define CAN_F4R2_FB26_Msk (0x1UL << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */ |
||
3695 | #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!<Filter bit 26 */ |
||
3696 | #define CAN_F4R2_FB27_Pos (27U) |
||
3697 | #define CAN_F4R2_FB27_Msk (0x1UL << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */ |
||
3698 | #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!<Filter bit 27 */ |
||
3699 | #define CAN_F4R2_FB28_Pos (28U) |
||
3700 | #define CAN_F4R2_FB28_Msk (0x1UL << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */ |
||
3701 | #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!<Filter bit 28 */ |
||
3702 | #define CAN_F4R2_FB29_Pos (29U) |
||
3703 | #define CAN_F4R2_FB29_Msk (0x1UL << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */ |
||
3704 | #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!<Filter bit 29 */ |
||
3705 | #define CAN_F4R2_FB30_Pos (30U) |
||
3706 | #define CAN_F4R2_FB30_Msk (0x1UL << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */ |
||
3707 | #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!<Filter bit 30 */ |
||
3708 | #define CAN_F4R2_FB31_Pos (31U) |
||
3709 | #define CAN_F4R2_FB31_Msk (0x1UL << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */ |
||
3710 | #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!<Filter bit 31 */ |
||
3711 | |||
3712 | /******************* Bit definition for CAN_F5R2 register *******************/ |
||
3713 | #define CAN_F5R2_FB0_Pos (0U) |
||
3714 | #define CAN_F5R2_FB0_Msk (0x1UL << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */ |
||
3715 | #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!<Filter bit 0 */ |
||
3716 | #define CAN_F5R2_FB1_Pos (1U) |
||
3717 | #define CAN_F5R2_FB1_Msk (0x1UL << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */ |
||
3718 | #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!<Filter bit 1 */ |
||
3719 | #define CAN_F5R2_FB2_Pos (2U) |
||
3720 | #define CAN_F5R2_FB2_Msk (0x1UL << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */ |
||
3721 | #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!<Filter bit 2 */ |
||
3722 | #define CAN_F5R2_FB3_Pos (3U) |
||
3723 | #define CAN_F5R2_FB3_Msk (0x1UL << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */ |
||
3724 | #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!<Filter bit 3 */ |
||
3725 | #define CAN_F5R2_FB4_Pos (4U) |
||
3726 | #define CAN_F5R2_FB4_Msk (0x1UL << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */ |
||
3727 | #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!<Filter bit 4 */ |
||
3728 | #define CAN_F5R2_FB5_Pos (5U) |
||
3729 | #define CAN_F5R2_FB5_Msk (0x1UL << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */ |
||
3730 | #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!<Filter bit 5 */ |
||
3731 | #define CAN_F5R2_FB6_Pos (6U) |
||
3732 | #define CAN_F5R2_FB6_Msk (0x1UL << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */ |
||
3733 | #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!<Filter bit 6 */ |
||
3734 | #define CAN_F5R2_FB7_Pos (7U) |
||
3735 | #define CAN_F5R2_FB7_Msk (0x1UL << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */ |
||
3736 | #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!<Filter bit 7 */ |
||
3737 | #define CAN_F5R2_FB8_Pos (8U) |
||
3738 | #define CAN_F5R2_FB8_Msk (0x1UL << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */ |
||
3739 | #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!<Filter bit 8 */ |
||
3740 | #define CAN_F5R2_FB9_Pos (9U) |
||
3741 | #define CAN_F5R2_FB9_Msk (0x1UL << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */ |
||
3742 | #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!<Filter bit 9 */ |
||
3743 | #define CAN_F5R2_FB10_Pos (10U) |
||
3744 | #define CAN_F5R2_FB10_Msk (0x1UL << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */ |
||
3745 | #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!<Filter bit 10 */ |
||
3746 | #define CAN_F5R2_FB11_Pos (11U) |
||
3747 | #define CAN_F5R2_FB11_Msk (0x1UL << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */ |
||
3748 | #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!<Filter bit 11 */ |
||
3749 | #define CAN_F5R2_FB12_Pos (12U) |
||
3750 | #define CAN_F5R2_FB12_Msk (0x1UL << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */ |
||
3751 | #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!<Filter bit 12 */ |
||
3752 | #define CAN_F5R2_FB13_Pos (13U) |
||
3753 | #define CAN_F5R2_FB13_Msk (0x1UL << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */ |
||
3754 | #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!<Filter bit 13 */ |
||
3755 | #define CAN_F5R2_FB14_Pos (14U) |
||
3756 | #define CAN_F5R2_FB14_Msk (0x1UL << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */ |
||
3757 | #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!<Filter bit 14 */ |
||
3758 | #define CAN_F5R2_FB15_Pos (15U) |
||
3759 | #define CAN_F5R2_FB15_Msk (0x1UL << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */ |
||
3760 | #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!<Filter bit 15 */ |
||
3761 | #define CAN_F5R2_FB16_Pos (16U) |
||
3762 | #define CAN_F5R2_FB16_Msk (0x1UL << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */ |
||
3763 | #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!<Filter bit 16 */ |
||
3764 | #define CAN_F5R2_FB17_Pos (17U) |
||
3765 | #define CAN_F5R2_FB17_Msk (0x1UL << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */ |
||
3766 | #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!<Filter bit 17 */ |
||
3767 | #define CAN_F5R2_FB18_Pos (18U) |
||
3768 | #define CAN_F5R2_FB18_Msk (0x1UL << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */ |
||
3769 | #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!<Filter bit 18 */ |
||
3770 | #define CAN_F5R2_FB19_Pos (19U) |
||
3771 | #define CAN_F5R2_FB19_Msk (0x1UL << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */ |
||
3772 | #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!<Filter bit 19 */ |
||
3773 | #define CAN_F5R2_FB20_Pos (20U) |
||
3774 | #define CAN_F5R2_FB20_Msk (0x1UL << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */ |
||
3775 | #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!<Filter bit 20 */ |
||
3776 | #define CAN_F5R2_FB21_Pos (21U) |
||
3777 | #define CAN_F5R2_FB21_Msk (0x1UL << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */ |
||
3778 | #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!<Filter bit 21 */ |
||
3779 | #define CAN_F5R2_FB22_Pos (22U) |
||
3780 | #define CAN_F5R2_FB22_Msk (0x1UL << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */ |
||
3781 | #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!<Filter bit 22 */ |
||
3782 | #define CAN_F5R2_FB23_Pos (23U) |
||
3783 | #define CAN_F5R2_FB23_Msk (0x1UL << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */ |
||
3784 | #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!<Filter bit 23 */ |
||
3785 | #define CAN_F5R2_FB24_Pos (24U) |
||
3786 | #define CAN_F5R2_FB24_Msk (0x1UL << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */ |
||
3787 | #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!<Filter bit 24 */ |
||
3788 | #define CAN_F5R2_FB25_Pos (25U) |
||
3789 | #define CAN_F5R2_FB25_Msk (0x1UL << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */ |
||
3790 | #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!<Filter bit 25 */ |
||
3791 | #define CAN_F5R2_FB26_Pos (26U) |
||
3792 | #define CAN_F5R2_FB26_Msk (0x1UL << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */ |
||
3793 | #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!<Filter bit 26 */ |
||
3794 | #define CAN_F5R2_FB27_Pos (27U) |
||
3795 | #define CAN_F5R2_FB27_Msk (0x1UL << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */ |
||
3796 | #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!<Filter bit 27 */ |
||
3797 | #define CAN_F5R2_FB28_Pos (28U) |
||
3798 | #define CAN_F5R2_FB28_Msk (0x1UL << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */ |
||
3799 | #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!<Filter bit 28 */ |
||
3800 | #define CAN_F5R2_FB29_Pos (29U) |
||
3801 | #define CAN_F5R2_FB29_Msk (0x1UL << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */ |
||
3802 | #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!<Filter bit 29 */ |
||
3803 | #define CAN_F5R2_FB30_Pos (30U) |
||
3804 | #define CAN_F5R2_FB30_Msk (0x1UL << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */ |
||
3805 | #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!<Filter bit 30 */ |
||
3806 | #define CAN_F5R2_FB31_Pos (31U) |
||
3807 | #define CAN_F5R2_FB31_Msk (0x1UL << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */ |
||
3808 | #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!<Filter bit 31 */ |
||
3809 | |||
3810 | /******************* Bit definition for CAN_F6R2 register *******************/ |
||
3811 | #define CAN_F6R2_FB0_Pos (0U) |
||
3812 | #define CAN_F6R2_FB0_Msk (0x1UL << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */ |
||
3813 | #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!<Filter bit 0 */ |
||
3814 | #define CAN_F6R2_FB1_Pos (1U) |
||
3815 | #define CAN_F6R2_FB1_Msk (0x1UL << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */ |
||
3816 | #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!<Filter bit 1 */ |
||
3817 | #define CAN_F6R2_FB2_Pos (2U) |
||
3818 | #define CAN_F6R2_FB2_Msk (0x1UL << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */ |
||
3819 | #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!<Filter bit 2 */ |
||
3820 | #define CAN_F6R2_FB3_Pos (3U) |
||
3821 | #define CAN_F6R2_FB3_Msk (0x1UL << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */ |
||
3822 | #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!<Filter bit 3 */ |
||
3823 | #define CAN_F6R2_FB4_Pos (4U) |
||
3824 | #define CAN_F6R2_FB4_Msk (0x1UL << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */ |
||
3825 | #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!<Filter bit 4 */ |
||
3826 | #define CAN_F6R2_FB5_Pos (5U) |
||
3827 | #define CAN_F6R2_FB5_Msk (0x1UL << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */ |
||
3828 | #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!<Filter bit 5 */ |
||
3829 | #define CAN_F6R2_FB6_Pos (6U) |
||
3830 | #define CAN_F6R2_FB6_Msk (0x1UL << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */ |
||
3831 | #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!<Filter bit 6 */ |
||
3832 | #define CAN_F6R2_FB7_Pos (7U) |
||
3833 | #define CAN_F6R2_FB7_Msk (0x1UL << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */ |
||
3834 | #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!<Filter bit 7 */ |
||
3835 | #define CAN_F6R2_FB8_Pos (8U) |
||
3836 | #define CAN_F6R2_FB8_Msk (0x1UL << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */ |
||
3837 | #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!<Filter bit 8 */ |
||
3838 | #define CAN_F6R2_FB9_Pos (9U) |
||
3839 | #define CAN_F6R2_FB9_Msk (0x1UL << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */ |
||
3840 | #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!<Filter bit 9 */ |
||
3841 | #define CAN_F6R2_FB10_Pos (10U) |
||
3842 | #define CAN_F6R2_FB10_Msk (0x1UL << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */ |
||
3843 | #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!<Filter bit 10 */ |
||
3844 | #define CAN_F6R2_FB11_Pos (11U) |
||
3845 | #define CAN_F6R2_FB11_Msk (0x1UL << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */ |
||
3846 | #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!<Filter bit 11 */ |
||
3847 | #define CAN_F6R2_FB12_Pos (12U) |
||
3848 | #define CAN_F6R2_FB12_Msk (0x1UL << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */ |
||
3849 | #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!<Filter bit 12 */ |
||
3850 | #define CAN_F6R2_FB13_Pos (13U) |
||
3851 | #define CAN_F6R2_FB13_Msk (0x1UL << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */ |
||
3852 | #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!<Filter bit 13 */ |
||
3853 | #define CAN_F6R2_FB14_Pos (14U) |
||
3854 | #define CAN_F6R2_FB14_Msk (0x1UL << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */ |
||
3855 | #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!<Filter bit 14 */ |
||
3856 | #define CAN_F6R2_FB15_Pos (15U) |
||
3857 | #define CAN_F6R2_FB15_Msk (0x1UL << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */ |
||
3858 | #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!<Filter bit 15 */ |
||
3859 | #define CAN_F6R2_FB16_Pos (16U) |
||
3860 | #define CAN_F6R2_FB16_Msk (0x1UL << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */ |
||
3861 | #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!<Filter bit 16 */ |
||
3862 | #define CAN_F6R2_FB17_Pos (17U) |
||
3863 | #define CAN_F6R2_FB17_Msk (0x1UL << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */ |
||
3864 | #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!<Filter bit 17 */ |
||
3865 | #define CAN_F6R2_FB18_Pos (18U) |
||
3866 | #define CAN_F6R2_FB18_Msk (0x1UL << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */ |
||
3867 | #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!<Filter bit 18 */ |
||
3868 | #define CAN_F6R2_FB19_Pos (19U) |
||
3869 | #define CAN_F6R2_FB19_Msk (0x1UL << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */ |
||
3870 | #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!<Filter bit 19 */ |
||
3871 | #define CAN_F6R2_FB20_Pos (20U) |
||
3872 | #define CAN_F6R2_FB20_Msk (0x1UL << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */ |
||
3873 | #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!<Filter bit 20 */ |
||
3874 | #define CAN_F6R2_FB21_Pos (21U) |
||
3875 | #define CAN_F6R2_FB21_Msk (0x1UL << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */ |
||
3876 | #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!<Filter bit 21 */ |
||
3877 | #define CAN_F6R2_FB22_Pos (22U) |
||
3878 | #define CAN_F6R2_FB22_Msk (0x1UL << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */ |
||
3879 | #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!<Filter bit 22 */ |
||
3880 | #define CAN_F6R2_FB23_Pos (23U) |
||
3881 | #define CAN_F6R2_FB23_Msk (0x1UL << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */ |
||
3882 | #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!<Filter bit 23 */ |
||
3883 | #define CAN_F6R2_FB24_Pos (24U) |
||
3884 | #define CAN_F6R2_FB24_Msk (0x1UL << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */ |
||
3885 | #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!<Filter bit 24 */ |
||
3886 | #define CAN_F6R2_FB25_Pos (25U) |
||
3887 | #define CAN_F6R2_FB25_Msk (0x1UL << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */ |
||
3888 | #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!<Filter bit 25 */ |
||
3889 | #define CAN_F6R2_FB26_Pos (26U) |
||
3890 | #define CAN_F6R2_FB26_Msk (0x1UL << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */ |
||
3891 | #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!<Filter bit 26 */ |
||
3892 | #define CAN_F6R2_FB27_Pos (27U) |
||
3893 | #define CAN_F6R2_FB27_Msk (0x1UL << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */ |
||
3894 | #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!<Filter bit 27 */ |
||
3895 | #define CAN_F6R2_FB28_Pos (28U) |
||
3896 | #define CAN_F6R2_FB28_Msk (0x1UL << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */ |
||
3897 | #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!<Filter bit 28 */ |
||
3898 | #define CAN_F6R2_FB29_Pos (29U) |
||
3899 | #define CAN_F6R2_FB29_Msk (0x1UL << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */ |
||
3900 | #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!<Filter bit 29 */ |
||
3901 | #define CAN_F6R2_FB30_Pos (30U) |
||
3902 | #define CAN_F6R2_FB30_Msk (0x1UL << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */ |
||
3903 | #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!<Filter bit 30 */ |
||
3904 | #define CAN_F6R2_FB31_Pos (31U) |
||
3905 | #define CAN_F6R2_FB31_Msk (0x1UL << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */ |
||
3906 | #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!<Filter bit 31 */ |
||
3907 | |||
3908 | /******************* Bit definition for CAN_F7R2 register *******************/ |
||
3909 | #define CAN_F7R2_FB0_Pos (0U) |
||
3910 | #define CAN_F7R2_FB0_Msk (0x1UL << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */ |
||
3911 | #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!<Filter bit 0 */ |
||
3912 | #define CAN_F7R2_FB1_Pos (1U) |
||
3913 | #define CAN_F7R2_FB1_Msk (0x1UL << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */ |
||
3914 | #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!<Filter bit 1 */ |
||
3915 | #define CAN_F7R2_FB2_Pos (2U) |
||
3916 | #define CAN_F7R2_FB2_Msk (0x1UL << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */ |
||
3917 | #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!<Filter bit 2 */ |
||
3918 | #define CAN_F7R2_FB3_Pos (3U) |
||
3919 | #define CAN_F7R2_FB3_Msk (0x1UL << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */ |
||
3920 | #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!<Filter bit 3 */ |
||
3921 | #define CAN_F7R2_FB4_Pos (4U) |
||
3922 | #define CAN_F7R2_FB4_Msk (0x1UL << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */ |
||
3923 | #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!<Filter bit 4 */ |
||
3924 | #define CAN_F7R2_FB5_Pos (5U) |
||
3925 | #define CAN_F7R2_FB5_Msk (0x1UL << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */ |
||
3926 | #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!<Filter bit 5 */ |
||
3927 | #define CAN_F7R2_FB6_Pos (6U) |
||
3928 | #define CAN_F7R2_FB6_Msk (0x1UL << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */ |
||
3929 | #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!<Filter bit 6 */ |
||
3930 | #define CAN_F7R2_FB7_Pos (7U) |
||
3931 | #define CAN_F7R2_FB7_Msk (0x1UL << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */ |
||
3932 | #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!<Filter bit 7 */ |
||
3933 | #define CAN_F7R2_FB8_Pos (8U) |
||
3934 | #define CAN_F7R2_FB8_Msk (0x1UL << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */ |
||
3935 | #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!<Filter bit 8 */ |
||
3936 | #define CAN_F7R2_FB9_Pos (9U) |
||
3937 | #define CAN_F7R2_FB9_Msk (0x1UL << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */ |
||
3938 | #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!<Filter bit 9 */ |
||
3939 | #define CAN_F7R2_FB10_Pos (10U) |
||
3940 | #define CAN_F7R2_FB10_Msk (0x1UL << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */ |
||
3941 | #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!<Filter bit 10 */ |
||
3942 | #define CAN_F7R2_FB11_Pos (11U) |
||
3943 | #define CAN_F7R2_FB11_Msk (0x1UL << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */ |
||
3944 | #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!<Filter bit 11 */ |
||
3945 | #define CAN_F7R2_FB12_Pos (12U) |
||
3946 | #define CAN_F7R2_FB12_Msk (0x1UL << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */ |
||
3947 | #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!<Filter bit 12 */ |
||
3948 | #define CAN_F7R2_FB13_Pos (13U) |
||
3949 | #define CAN_F7R2_FB13_Msk (0x1UL << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */ |
||
3950 | #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!<Filter bit 13 */ |
||
3951 | #define CAN_F7R2_FB14_Pos (14U) |
||
3952 | #define CAN_F7R2_FB14_Msk (0x1UL << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */ |
||
3953 | #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!<Filter bit 14 */ |
||
3954 | #define CAN_F7R2_FB15_Pos (15U) |
||
3955 | #define CAN_F7R2_FB15_Msk (0x1UL << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */ |
||
3956 | #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!<Filter bit 15 */ |
||
3957 | #define CAN_F7R2_FB16_Pos (16U) |
||
3958 | #define CAN_F7R2_FB16_Msk (0x1UL << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */ |
||
3959 | #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!<Filter bit 16 */ |
||
3960 | #define CAN_F7R2_FB17_Pos (17U) |
||
3961 | #define CAN_F7R2_FB17_Msk (0x1UL << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */ |
||
3962 | #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!<Filter bit 17 */ |
||
3963 | #define CAN_F7R2_FB18_Pos (18U) |
||
3964 | #define CAN_F7R2_FB18_Msk (0x1UL << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */ |
||
3965 | #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!<Filter bit 18 */ |
||
3966 | #define CAN_F7R2_FB19_Pos (19U) |
||
3967 | #define CAN_F7R2_FB19_Msk (0x1UL << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */ |
||
3968 | #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!<Filter bit 19 */ |
||
3969 | #define CAN_F7R2_FB20_Pos (20U) |
||
3970 | #define CAN_F7R2_FB20_Msk (0x1UL << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */ |
||
3971 | #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!<Filter bit 20 */ |
||
3972 | #define CAN_F7R2_FB21_Pos (21U) |
||
3973 | #define CAN_F7R2_FB21_Msk (0x1UL << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */ |
||
3974 | #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!<Filter bit 21 */ |
||
3975 | #define CAN_F7R2_FB22_Pos (22U) |
||
3976 | #define CAN_F7R2_FB22_Msk (0x1UL << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */ |
||
3977 | #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!<Filter bit 22 */ |
||
3978 | #define CAN_F7R2_FB23_Pos (23U) |
||
3979 | #define CAN_F7R2_FB23_Msk (0x1UL << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */ |
||
3980 | #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!<Filter bit 23 */ |
||
3981 | #define CAN_F7R2_FB24_Pos (24U) |
||
3982 | #define CAN_F7R2_FB24_Msk (0x1UL << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */ |
||
3983 | #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!<Filter bit 24 */ |
||
3984 | #define CAN_F7R2_FB25_Pos (25U) |
||
3985 | #define CAN_F7R2_FB25_Msk (0x1UL << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */ |
||
3986 | #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!<Filter bit 25 */ |
||
3987 | #define CAN_F7R2_FB26_Pos (26U) |
||
3988 | #define CAN_F7R2_FB26_Msk (0x1UL << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */ |
||
3989 | #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!<Filter bit 26 */ |
||
3990 | #define CAN_F7R2_FB27_Pos (27U) |
||
3991 | #define CAN_F7R2_FB27_Msk (0x1UL << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */ |
||
3992 | #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!<Filter bit 27 */ |
||
3993 | #define CAN_F7R2_FB28_Pos (28U) |
||
3994 | #define CAN_F7R2_FB28_Msk (0x1UL << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */ |
||
3995 | #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!<Filter bit 28 */ |
||
3996 | #define CAN_F7R2_FB29_Pos (29U) |
||
3997 | #define CAN_F7R2_FB29_Msk (0x1UL << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */ |
||
3998 | #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!<Filter bit 29 */ |
||
3999 | #define CAN_F7R2_FB30_Pos (30U) |
||
4000 | #define CAN_F7R2_FB30_Msk (0x1UL << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */ |
||
4001 | #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!<Filter bit 30 */ |
||
4002 | #define CAN_F7R2_FB31_Pos (31U) |
||
4003 | #define CAN_F7R2_FB31_Msk (0x1UL << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */ |
||
4004 | #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!<Filter bit 31 */ |
||
4005 | |||
4006 | /******************* Bit definition for CAN_F8R2 register *******************/ |
||
4007 | #define CAN_F8R2_FB0_Pos (0U) |
||
4008 | #define CAN_F8R2_FB0_Msk (0x1UL << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */ |
||
4009 | #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!<Filter bit 0 */ |
||
4010 | #define CAN_F8R2_FB1_Pos (1U) |
||
4011 | #define CAN_F8R2_FB1_Msk (0x1UL << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */ |
||
4012 | #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!<Filter bit 1 */ |
||
4013 | #define CAN_F8R2_FB2_Pos (2U) |
||
4014 | #define CAN_F8R2_FB2_Msk (0x1UL << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */ |
||
4015 | #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!<Filter bit 2 */ |
||
4016 | #define CAN_F8R2_FB3_Pos (3U) |
||
4017 | #define CAN_F8R2_FB3_Msk (0x1UL << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */ |
||
4018 | #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!<Filter bit 3 */ |
||
4019 | #define CAN_F8R2_FB4_Pos (4U) |
||
4020 | #define CAN_F8R2_FB4_Msk (0x1UL << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */ |
||
4021 | #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!<Filter bit 4 */ |
||
4022 | #define CAN_F8R2_FB5_Pos (5U) |
||
4023 | #define CAN_F8R2_FB5_Msk (0x1UL << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */ |
||
4024 | #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!<Filter bit 5 */ |
||
4025 | #define CAN_F8R2_FB6_Pos (6U) |
||
4026 | #define CAN_F8R2_FB6_Msk (0x1UL << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */ |
||
4027 | #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!<Filter bit 6 */ |
||
4028 | #define CAN_F8R2_FB7_Pos (7U) |
||
4029 | #define CAN_F8R2_FB7_Msk (0x1UL << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */ |
||
4030 | #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!<Filter bit 7 */ |
||
4031 | #define CAN_F8R2_FB8_Pos (8U) |
||
4032 | #define CAN_F8R2_FB8_Msk (0x1UL << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */ |
||
4033 | #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!<Filter bit 8 */ |
||
4034 | #define CAN_F8R2_FB9_Pos (9U) |
||
4035 | #define CAN_F8R2_FB9_Msk (0x1UL << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */ |
||
4036 | #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!<Filter bit 9 */ |
||
4037 | #define CAN_F8R2_FB10_Pos (10U) |
||
4038 | #define CAN_F8R2_FB10_Msk (0x1UL << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */ |
||
4039 | #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!<Filter bit 10 */ |
||
4040 | #define CAN_F8R2_FB11_Pos (11U) |
||
4041 | #define CAN_F8R2_FB11_Msk (0x1UL << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */ |
||
4042 | #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!<Filter bit 11 */ |
||
4043 | #define CAN_F8R2_FB12_Pos (12U) |
||
4044 | #define CAN_F8R2_FB12_Msk (0x1UL << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */ |
||
4045 | #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!<Filter bit 12 */ |
||
4046 | #define CAN_F8R2_FB13_Pos (13U) |
||
4047 | #define CAN_F8R2_FB13_Msk (0x1UL << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */ |
||
4048 | #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!<Filter bit 13 */ |
||
4049 | #define CAN_F8R2_FB14_Pos (14U) |
||
4050 | #define CAN_F8R2_FB14_Msk (0x1UL << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */ |
||
4051 | #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!<Filter bit 14 */ |
||
4052 | #define CAN_F8R2_FB15_Pos (15U) |
||
4053 | #define CAN_F8R2_FB15_Msk (0x1UL << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */ |
||
4054 | #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!<Filter bit 15 */ |
||
4055 | #define CAN_F8R2_FB16_Pos (16U) |
||
4056 | #define CAN_F8R2_FB16_Msk (0x1UL << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */ |
||
4057 | #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!<Filter bit 16 */ |
||
4058 | #define CAN_F8R2_FB17_Pos (17U) |
||
4059 | #define CAN_F8R2_FB17_Msk (0x1UL << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */ |
||
4060 | #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!<Filter bit 17 */ |
||
4061 | #define CAN_F8R2_FB18_Pos (18U) |
||
4062 | #define CAN_F8R2_FB18_Msk (0x1UL << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */ |
||
4063 | #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!<Filter bit 18 */ |
||
4064 | #define CAN_F8R2_FB19_Pos (19U) |
||
4065 | #define CAN_F8R2_FB19_Msk (0x1UL << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */ |
||
4066 | #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!<Filter bit 19 */ |
||
4067 | #define CAN_F8R2_FB20_Pos (20U) |
||
4068 | #define CAN_F8R2_FB20_Msk (0x1UL << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */ |
||
4069 | #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!<Filter bit 20 */ |
||
4070 | #define CAN_F8R2_FB21_Pos (21U) |
||
4071 | #define CAN_F8R2_FB21_Msk (0x1UL << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */ |
||
4072 | #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!<Filter bit 21 */ |
||
4073 | #define CAN_F8R2_FB22_Pos (22U) |
||
4074 | #define CAN_F8R2_FB22_Msk (0x1UL << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */ |
||
4075 | #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!<Filter bit 22 */ |
||
4076 | #define CAN_F8R2_FB23_Pos (23U) |
||
4077 | #define CAN_F8R2_FB23_Msk (0x1UL << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */ |
||
4078 | #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!<Filter bit 23 */ |
||
4079 | #define CAN_F8R2_FB24_Pos (24U) |
||
4080 | #define CAN_F8R2_FB24_Msk (0x1UL << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */ |
||
4081 | #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!<Filter bit 24 */ |
||
4082 | #define CAN_F8R2_FB25_Pos (25U) |
||
4083 | #define CAN_F8R2_FB25_Msk (0x1UL << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */ |
||
4084 | #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!<Filter bit 25 */ |
||
4085 | #define CAN_F8R2_FB26_Pos (26U) |
||
4086 | #define CAN_F8R2_FB26_Msk (0x1UL << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */ |
||
4087 | #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!<Filter bit 26 */ |
||
4088 | #define CAN_F8R2_FB27_Pos (27U) |
||
4089 | #define CAN_F8R2_FB27_Msk (0x1UL << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */ |
||
4090 | #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!<Filter bit 27 */ |
||
4091 | #define CAN_F8R2_FB28_Pos (28U) |
||
4092 | #define CAN_F8R2_FB28_Msk (0x1UL << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */ |
||
4093 | #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!<Filter bit 28 */ |
||
4094 | #define CAN_F8R2_FB29_Pos (29U) |
||
4095 | #define CAN_F8R2_FB29_Msk (0x1UL << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */ |
||
4096 | #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!<Filter bit 29 */ |
||
4097 | #define CAN_F8R2_FB30_Pos (30U) |
||
4098 | #define CAN_F8R2_FB30_Msk (0x1UL << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */ |
||
4099 | #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!<Filter bit 30 */ |
||
4100 | #define CAN_F8R2_FB31_Pos (31U) |
||
4101 | #define CAN_F8R2_FB31_Msk (0x1UL << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */ |
||
4102 | #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!<Filter bit 31 */ |
||
4103 | |||
4104 | /******************* Bit definition for CAN_F9R2 register *******************/ |
||
4105 | #define CAN_F9R2_FB0_Pos (0U) |
||
4106 | #define CAN_F9R2_FB0_Msk (0x1UL << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */ |
||
4107 | #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!<Filter bit 0 */ |
||
4108 | #define CAN_F9R2_FB1_Pos (1U) |
||
4109 | #define CAN_F9R2_FB1_Msk (0x1UL << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */ |
||
4110 | #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!<Filter bit 1 */ |
||
4111 | #define CAN_F9R2_FB2_Pos (2U) |
||
4112 | #define CAN_F9R2_FB2_Msk (0x1UL << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */ |
||
4113 | #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!<Filter bit 2 */ |
||
4114 | #define CAN_F9R2_FB3_Pos (3U) |
||
4115 | #define CAN_F9R2_FB3_Msk (0x1UL << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */ |
||
4116 | #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!<Filter bit 3 */ |
||
4117 | #define CAN_F9R2_FB4_Pos (4U) |
||
4118 | #define CAN_F9R2_FB4_Msk (0x1UL << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */ |
||
4119 | #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!<Filter bit 4 */ |
||
4120 | #define CAN_F9R2_FB5_Pos (5U) |
||
4121 | #define CAN_F9R2_FB5_Msk (0x1UL << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */ |
||
4122 | #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!<Filter bit 5 */ |
||
4123 | #define CAN_F9R2_FB6_Pos (6U) |
||
4124 | #define CAN_F9R2_FB6_Msk (0x1UL << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */ |
||
4125 | #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!<Filter bit 6 */ |
||
4126 | #define CAN_F9R2_FB7_Pos (7U) |
||
4127 | #define CAN_F9R2_FB7_Msk (0x1UL << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */ |
||
4128 | #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!<Filter bit 7 */ |
||
4129 | #define CAN_F9R2_FB8_Pos (8U) |
||
4130 | #define CAN_F9R2_FB8_Msk (0x1UL << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */ |
||
4131 | #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!<Filter bit 8 */ |
||
4132 | #define CAN_F9R2_FB9_Pos (9U) |
||
4133 | #define CAN_F9R2_FB9_Msk (0x1UL << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */ |
||
4134 | #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!<Filter bit 9 */ |
||
4135 | #define CAN_F9R2_FB10_Pos (10U) |
||
4136 | #define CAN_F9R2_FB10_Msk (0x1UL << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */ |
||
4137 | #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!<Filter bit 10 */ |
||
4138 | #define CAN_F9R2_FB11_Pos (11U) |
||
4139 | #define CAN_F9R2_FB11_Msk (0x1UL << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */ |
||
4140 | #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!<Filter bit 11 */ |
||
4141 | #define CAN_F9R2_FB12_Pos (12U) |
||
4142 | #define CAN_F9R2_FB12_Msk (0x1UL << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */ |
||
4143 | #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!<Filter bit 12 */ |
||
4144 | #define CAN_F9R2_FB13_Pos (13U) |
||
4145 | #define CAN_F9R2_FB13_Msk (0x1UL << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */ |
||
4146 | #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!<Filter bit 13 */ |
||
4147 | #define CAN_F9R2_FB14_Pos (14U) |
||
4148 | #define CAN_F9R2_FB14_Msk (0x1UL << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */ |
||
4149 | #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!<Filter bit 14 */ |
||
4150 | #define CAN_F9R2_FB15_Pos (15U) |
||
4151 | #define CAN_F9R2_FB15_Msk (0x1UL << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */ |
||
4152 | #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!<Filter bit 15 */ |
||
4153 | #define CAN_F9R2_FB16_Pos (16U) |
||
4154 | #define CAN_F9R2_FB16_Msk (0x1UL << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */ |
||
4155 | #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!<Filter bit 16 */ |
||
4156 | #define CAN_F9R2_FB17_Pos (17U) |
||
4157 | #define CAN_F9R2_FB17_Msk (0x1UL << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */ |
||
4158 | #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!<Filter bit 17 */ |
||
4159 | #define CAN_F9R2_FB18_Pos (18U) |
||
4160 | #define CAN_F9R2_FB18_Msk (0x1UL << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */ |
||
4161 | #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!<Filter bit 18 */ |
||
4162 | #define CAN_F9R2_FB19_Pos (19U) |
||
4163 | #define CAN_F9R2_FB19_Msk (0x1UL << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */ |
||
4164 | #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!<Filter bit 19 */ |
||
4165 | #define CAN_F9R2_FB20_Pos (20U) |
||
4166 | #define CAN_F9R2_FB20_Msk (0x1UL << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */ |
||
4167 | #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!<Filter bit 20 */ |
||
4168 | #define CAN_F9R2_FB21_Pos (21U) |
||
4169 | #define CAN_F9R2_FB21_Msk (0x1UL << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */ |
||
4170 | #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!<Filter bit 21 */ |
||
4171 | #define CAN_F9R2_FB22_Pos (22U) |
||
4172 | #define CAN_F9R2_FB22_Msk (0x1UL << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */ |
||
4173 | #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!<Filter bit 22 */ |
||
4174 | #define CAN_F9R2_FB23_Pos (23U) |
||
4175 | #define CAN_F9R2_FB23_Msk (0x1UL << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */ |
||
4176 | #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!<Filter bit 23 */ |
||
4177 | #define CAN_F9R2_FB24_Pos (24U) |
||
4178 | #define CAN_F9R2_FB24_Msk (0x1UL << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */ |
||
4179 | #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!<Filter bit 24 */ |
||
4180 | #define CAN_F9R2_FB25_Pos (25U) |
||
4181 | #define CAN_F9R2_FB25_Msk (0x1UL << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */ |
||
4182 | #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!<Filter bit 25 */ |
||
4183 | #define CAN_F9R2_FB26_Pos (26U) |
||
4184 | #define CAN_F9R2_FB26_Msk (0x1UL << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */ |
||
4185 | #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!<Filter bit 26 */ |
||
4186 | #define CAN_F9R2_FB27_Pos (27U) |
||
4187 | #define CAN_F9R2_FB27_Msk (0x1UL << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */ |
||
4188 | #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!<Filter bit 27 */ |
||
4189 | #define CAN_F9R2_FB28_Pos (28U) |
||
4190 | #define CAN_F9R2_FB28_Msk (0x1UL << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */ |
||
4191 | #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!<Filter bit 28 */ |
||
4192 | #define CAN_F9R2_FB29_Pos (29U) |
||
4193 | #define CAN_F9R2_FB29_Msk (0x1UL << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */ |
||
4194 | #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!<Filter bit 29 */ |
||
4195 | #define CAN_F9R2_FB30_Pos (30U) |
||
4196 | #define CAN_F9R2_FB30_Msk (0x1UL << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */ |
||
4197 | #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!<Filter bit 30 */ |
||
4198 | #define CAN_F9R2_FB31_Pos (31U) |
||
4199 | #define CAN_F9R2_FB31_Msk (0x1UL << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */ |
||
4200 | #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!<Filter bit 31 */ |
||
4201 | |||
4202 | /******************* Bit definition for CAN_F10R2 register ******************/ |
||
4203 | #define CAN_F10R2_FB0_Pos (0U) |
||
4204 | #define CAN_F10R2_FB0_Msk (0x1UL << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */ |
||
4205 | #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!<Filter bit 0 */ |
||
4206 | #define CAN_F10R2_FB1_Pos (1U) |
||
4207 | #define CAN_F10R2_FB1_Msk (0x1UL << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */ |
||
4208 | #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!<Filter bit 1 */ |
||
4209 | #define CAN_F10R2_FB2_Pos (2U) |
||
4210 | #define CAN_F10R2_FB2_Msk (0x1UL << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */ |
||
4211 | #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!<Filter bit 2 */ |
||
4212 | #define CAN_F10R2_FB3_Pos (3U) |
||
4213 | #define CAN_F10R2_FB3_Msk (0x1UL << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */ |
||
4214 | #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!<Filter bit 3 */ |
||
4215 | #define CAN_F10R2_FB4_Pos (4U) |
||
4216 | #define CAN_F10R2_FB4_Msk (0x1UL << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */ |
||
4217 | #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!<Filter bit 4 */ |
||
4218 | #define CAN_F10R2_FB5_Pos (5U) |
||
4219 | #define CAN_F10R2_FB5_Msk (0x1UL << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */ |
||
4220 | #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!<Filter bit 5 */ |
||
4221 | #define CAN_F10R2_FB6_Pos (6U) |
||
4222 | #define CAN_F10R2_FB6_Msk (0x1UL << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */ |
||
4223 | #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!<Filter bit 6 */ |
||
4224 | #define CAN_F10R2_FB7_Pos (7U) |
||
4225 | #define CAN_F10R2_FB7_Msk (0x1UL << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */ |
||
4226 | #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!<Filter bit 7 */ |
||
4227 | #define CAN_F10R2_FB8_Pos (8U) |
||
4228 | #define CAN_F10R2_FB8_Msk (0x1UL << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */ |
||
4229 | #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!<Filter bit 8 */ |
||
4230 | #define CAN_F10R2_FB9_Pos (9U) |
||
4231 | #define CAN_F10R2_FB9_Msk (0x1UL << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */ |
||
4232 | #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!<Filter bit 9 */ |
||
4233 | #define CAN_F10R2_FB10_Pos (10U) |
||
4234 | #define CAN_F10R2_FB10_Msk (0x1UL << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */ |
||
4235 | #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!<Filter bit 10 */ |
||
4236 | #define CAN_F10R2_FB11_Pos (11U) |
||
4237 | #define CAN_F10R2_FB11_Msk (0x1UL << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */ |
||
4238 | #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!<Filter bit 11 */ |
||
4239 | #define CAN_F10R2_FB12_Pos (12U) |
||
4240 | #define CAN_F10R2_FB12_Msk (0x1UL << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */ |
||
4241 | #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!<Filter bit 12 */ |
||
4242 | #define CAN_F10R2_FB13_Pos (13U) |
||
4243 | #define CAN_F10R2_FB13_Msk (0x1UL << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */ |
||
4244 | #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!<Filter bit 13 */ |
||
4245 | #define CAN_F10R2_FB14_Pos (14U) |
||
4246 | #define CAN_F10R2_FB14_Msk (0x1UL << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */ |
||
4247 | #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!<Filter bit 14 */ |
||
4248 | #define CAN_F10R2_FB15_Pos (15U) |
||
4249 | #define CAN_F10R2_FB15_Msk (0x1UL << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */ |
||
4250 | #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!<Filter bit 15 */ |
||
4251 | #define CAN_F10R2_FB16_Pos (16U) |
||
4252 | #define CAN_F10R2_FB16_Msk (0x1UL << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */ |
||
4253 | #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!<Filter bit 16 */ |
||
4254 | #define CAN_F10R2_FB17_Pos (17U) |
||
4255 | #define CAN_F10R2_FB17_Msk (0x1UL << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */ |
||
4256 | #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!<Filter bit 17 */ |
||
4257 | #define CAN_F10R2_FB18_Pos (18U) |
||
4258 | #define CAN_F10R2_FB18_Msk (0x1UL << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */ |
||
4259 | #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!<Filter bit 18 */ |
||
4260 | #define CAN_F10R2_FB19_Pos (19U) |
||
4261 | #define CAN_F10R2_FB19_Msk (0x1UL << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */ |
||
4262 | #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!<Filter bit 19 */ |
||
4263 | #define CAN_F10R2_FB20_Pos (20U) |
||
4264 | #define CAN_F10R2_FB20_Msk (0x1UL << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */ |
||
4265 | #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!<Filter bit 20 */ |
||
4266 | #define CAN_F10R2_FB21_Pos (21U) |
||
4267 | #define CAN_F10R2_FB21_Msk (0x1UL << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */ |
||
4268 | #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!<Filter bit 21 */ |
||
4269 | #define CAN_F10R2_FB22_Pos (22U) |
||
4270 | #define CAN_F10R2_FB22_Msk (0x1UL << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */ |
||
4271 | #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!<Filter bit 22 */ |
||
4272 | #define CAN_F10R2_FB23_Pos (23U) |
||
4273 | #define CAN_F10R2_FB23_Msk (0x1UL << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */ |
||
4274 | #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!<Filter bit 23 */ |
||
4275 | #define CAN_F10R2_FB24_Pos (24U) |
||
4276 | #define CAN_F10R2_FB24_Msk (0x1UL << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */ |
||
4277 | #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!<Filter bit 24 */ |
||
4278 | #define CAN_F10R2_FB25_Pos (25U) |
||
4279 | #define CAN_F10R2_FB25_Msk (0x1UL << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */ |
||
4280 | #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!<Filter bit 25 */ |
||
4281 | #define CAN_F10R2_FB26_Pos (26U) |
||
4282 | #define CAN_F10R2_FB26_Msk (0x1UL << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */ |
||
4283 | #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!<Filter bit 26 */ |
||
4284 | #define CAN_F10R2_FB27_Pos (27U) |
||
4285 | #define CAN_F10R2_FB27_Msk (0x1UL << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */ |
||
4286 | #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!<Filter bit 27 */ |
||
4287 | #define CAN_F10R2_FB28_Pos (28U) |
||
4288 | #define CAN_F10R2_FB28_Msk (0x1UL << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */ |
||
4289 | #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!<Filter bit 28 */ |
||
4290 | #define CAN_F10R2_FB29_Pos (29U) |
||
4291 | #define CAN_F10R2_FB29_Msk (0x1UL << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */ |
||
4292 | #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!<Filter bit 29 */ |
||
4293 | #define CAN_F10R2_FB30_Pos (30U) |
||
4294 | #define CAN_F10R2_FB30_Msk (0x1UL << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */ |
||
4295 | #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!<Filter bit 30 */ |
||
4296 | #define CAN_F10R2_FB31_Pos (31U) |
||
4297 | #define CAN_F10R2_FB31_Msk (0x1UL << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */ |
||
4298 | #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!<Filter bit 31 */ |
||
4299 | |||
4300 | /******************* Bit definition for CAN_F11R2 register ******************/ |
||
4301 | #define CAN_F11R2_FB0_Pos (0U) |
||
4302 | #define CAN_F11R2_FB0_Msk (0x1UL << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */ |
||
4303 | #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!<Filter bit 0 */ |
||
4304 | #define CAN_F11R2_FB1_Pos (1U) |
||
4305 | #define CAN_F11R2_FB1_Msk (0x1UL << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */ |
||
4306 | #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!<Filter bit 1 */ |
||
4307 | #define CAN_F11R2_FB2_Pos (2U) |
||
4308 | #define CAN_F11R2_FB2_Msk (0x1UL << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */ |
||
4309 | #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!<Filter bit 2 */ |
||
4310 | #define CAN_F11R2_FB3_Pos (3U) |
||
4311 | #define CAN_F11R2_FB3_Msk (0x1UL << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */ |
||
4312 | #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!<Filter bit 3 */ |
||
4313 | #define CAN_F11R2_FB4_Pos (4U) |
||
4314 | #define CAN_F11R2_FB4_Msk (0x1UL << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */ |
||
4315 | #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!<Filter bit 4 */ |
||
4316 | #define CAN_F11R2_FB5_Pos (5U) |
||
4317 | #define CAN_F11R2_FB5_Msk (0x1UL << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */ |
||
4318 | #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!<Filter bit 5 */ |
||
4319 | #define CAN_F11R2_FB6_Pos (6U) |
||
4320 | #define CAN_F11R2_FB6_Msk (0x1UL << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */ |
||
4321 | #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!<Filter bit 6 */ |
||
4322 | #define CAN_F11R2_FB7_Pos (7U) |
||
4323 | #define CAN_F11R2_FB7_Msk (0x1UL << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */ |
||
4324 | #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!<Filter bit 7 */ |
||
4325 | #define CAN_F11R2_FB8_Pos (8U) |
||
4326 | #define CAN_F11R2_FB8_Msk (0x1UL << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */ |
||
4327 | #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!<Filter bit 8 */ |
||
4328 | #define CAN_F11R2_FB9_Pos (9U) |
||
4329 | #define CAN_F11R2_FB9_Msk (0x1UL << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */ |
||
4330 | #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!<Filter bit 9 */ |
||
4331 | #define CAN_F11R2_FB10_Pos (10U) |
||
4332 | #define CAN_F11R2_FB10_Msk (0x1UL << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */ |
||
4333 | #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!<Filter bit 10 */ |
||
4334 | #define CAN_F11R2_FB11_Pos (11U) |
||
4335 | #define CAN_F11R2_FB11_Msk (0x1UL << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */ |
||
4336 | #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!<Filter bit 11 */ |
||
4337 | #define CAN_F11R2_FB12_Pos (12U) |
||
4338 | #define CAN_F11R2_FB12_Msk (0x1UL << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */ |
||
4339 | #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!<Filter bit 12 */ |
||
4340 | #define CAN_F11R2_FB13_Pos (13U) |
||
4341 | #define CAN_F11R2_FB13_Msk (0x1UL << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */ |
||
4342 | #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!<Filter bit 13 */ |
||
4343 | #define CAN_F11R2_FB14_Pos (14U) |
||
4344 | #define CAN_F11R2_FB14_Msk (0x1UL << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */ |
||
4345 | #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!<Filter bit 14 */ |
||
4346 | #define CAN_F11R2_FB15_Pos (15U) |
||
4347 | #define CAN_F11R2_FB15_Msk (0x1UL << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */ |
||
4348 | #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!<Filter bit 15 */ |
||
4349 | #define CAN_F11R2_FB16_Pos (16U) |
||
4350 | #define CAN_F11R2_FB16_Msk (0x1UL << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */ |
||
4351 | #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!<Filter bit 16 */ |
||
4352 | #define CAN_F11R2_FB17_Pos (17U) |
||
4353 | #define CAN_F11R2_FB17_Msk (0x1UL << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */ |
||
4354 | #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!<Filter bit 17 */ |
||
4355 | #define CAN_F11R2_FB18_Pos (18U) |
||
4356 | #define CAN_F11R2_FB18_Msk (0x1UL << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */ |
||
4357 | #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!<Filter bit 18 */ |
||
4358 | #define CAN_F11R2_FB19_Pos (19U) |
||
4359 | #define CAN_F11R2_FB19_Msk (0x1UL << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */ |
||
4360 | #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!<Filter bit 19 */ |
||
4361 | #define CAN_F11R2_FB20_Pos (20U) |
||
4362 | #define CAN_F11R2_FB20_Msk (0x1UL << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */ |
||
4363 | #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!<Filter bit 20 */ |
||
4364 | #define CAN_F11R2_FB21_Pos (21U) |
||
4365 | #define CAN_F11R2_FB21_Msk (0x1UL << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */ |
||
4366 | #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!<Filter bit 21 */ |
||
4367 | #define CAN_F11R2_FB22_Pos (22U) |
||
4368 | #define CAN_F11R2_FB22_Msk (0x1UL << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */ |
||
4369 | #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!<Filter bit 22 */ |
||
4370 | #define CAN_F11R2_FB23_Pos (23U) |
||
4371 | #define CAN_F11R2_FB23_Msk (0x1UL << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */ |
||
4372 | #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!<Filter bit 23 */ |
||
4373 | #define CAN_F11R2_FB24_Pos (24U) |
||
4374 | #define CAN_F11R2_FB24_Msk (0x1UL << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */ |
||
4375 | #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!<Filter bit 24 */ |
||
4376 | #define CAN_F11R2_FB25_Pos (25U) |
||
4377 | #define CAN_F11R2_FB25_Msk (0x1UL << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */ |
||
4378 | #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!<Filter bit 25 */ |
||
4379 | #define CAN_F11R2_FB26_Pos (26U) |
||
4380 | #define CAN_F11R2_FB26_Msk (0x1UL << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */ |
||
4381 | #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!<Filter bit 26 */ |
||
4382 | #define CAN_F11R2_FB27_Pos (27U) |
||
4383 | #define CAN_F11R2_FB27_Msk (0x1UL << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */ |
||
4384 | #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!<Filter bit 27 */ |
||
4385 | #define CAN_F11R2_FB28_Pos (28U) |
||
4386 | #define CAN_F11R2_FB28_Msk (0x1UL << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */ |
||
4387 | #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!<Filter bit 28 */ |
||
4388 | #define CAN_F11R2_FB29_Pos (29U) |
||
4389 | #define CAN_F11R2_FB29_Msk (0x1UL << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */ |
||
4390 | #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!<Filter bit 29 */ |
||
4391 | #define CAN_F11R2_FB30_Pos (30U) |
||
4392 | #define CAN_F11R2_FB30_Msk (0x1UL << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */ |
||
4393 | #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!<Filter bit 30 */ |
||
4394 | #define CAN_F11R2_FB31_Pos (31U) |
||
4395 | #define CAN_F11R2_FB31_Msk (0x1UL << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */ |
||
4396 | #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!<Filter bit 31 */ |
||
4397 | |||
4398 | /******************* Bit definition for CAN_F12R2 register ******************/ |
||
4399 | #define CAN_F12R2_FB0_Pos (0U) |
||
4400 | #define CAN_F12R2_FB0_Msk (0x1UL << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */ |
||
4401 | #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!<Filter bit 0 */ |
||
4402 | #define CAN_F12R2_FB1_Pos (1U) |
||
4403 | #define CAN_F12R2_FB1_Msk (0x1UL << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */ |
||
4404 | #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!<Filter bit 1 */ |
||
4405 | #define CAN_F12R2_FB2_Pos (2U) |
||
4406 | #define CAN_F12R2_FB2_Msk (0x1UL << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */ |
||
4407 | #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!<Filter bit 2 */ |
||
4408 | #define CAN_F12R2_FB3_Pos (3U) |
||
4409 | #define CAN_F12R2_FB3_Msk (0x1UL << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */ |
||
4410 | #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!<Filter bit 3 */ |
||
4411 | #define CAN_F12R2_FB4_Pos (4U) |
||
4412 | #define CAN_F12R2_FB4_Msk (0x1UL << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */ |
||
4413 | #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!<Filter bit 4 */ |
||
4414 | #define CAN_F12R2_FB5_Pos (5U) |
||
4415 | #define CAN_F12R2_FB5_Msk (0x1UL << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */ |
||
4416 | #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!<Filter bit 5 */ |
||
4417 | #define CAN_F12R2_FB6_Pos (6U) |
||
4418 | #define CAN_F12R2_FB6_Msk (0x1UL << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */ |
||
4419 | #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!<Filter bit 6 */ |
||
4420 | #define CAN_F12R2_FB7_Pos (7U) |
||
4421 | #define CAN_F12R2_FB7_Msk (0x1UL << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */ |
||
4422 | #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!<Filter bit 7 */ |
||
4423 | #define CAN_F12R2_FB8_Pos (8U) |
||
4424 | #define CAN_F12R2_FB8_Msk (0x1UL << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */ |
||
4425 | #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!<Filter bit 8 */ |
||
4426 | #define CAN_F12R2_FB9_Pos (9U) |
||
4427 | #define CAN_F12R2_FB9_Msk (0x1UL << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */ |
||
4428 | #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!<Filter bit 9 */ |
||
4429 | #define CAN_F12R2_FB10_Pos (10U) |
||
4430 | #define CAN_F12R2_FB10_Msk (0x1UL << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */ |
||
4431 | #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!<Filter bit 10 */ |
||
4432 | #define CAN_F12R2_FB11_Pos (11U) |
||
4433 | #define CAN_F12R2_FB11_Msk (0x1UL << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */ |
||
4434 | #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!<Filter bit 11 */ |
||
4435 | #define CAN_F12R2_FB12_Pos (12U) |
||
4436 | #define CAN_F12R2_FB12_Msk (0x1UL << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */ |
||
4437 | #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!<Filter bit 12 */ |
||
4438 | #define CAN_F12R2_FB13_Pos (13U) |
||
4439 | #define CAN_F12R2_FB13_Msk (0x1UL << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */ |
||
4440 | #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!<Filter bit 13 */ |
||
4441 | #define CAN_F12R2_FB14_Pos (14U) |
||
4442 | #define CAN_F12R2_FB14_Msk (0x1UL << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */ |
||
4443 | #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!<Filter bit 14 */ |
||
4444 | #define CAN_F12R2_FB15_Pos (15U) |
||
4445 | #define CAN_F12R2_FB15_Msk (0x1UL << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */ |
||
4446 | #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!<Filter bit 15 */ |
||
4447 | #define CAN_F12R2_FB16_Pos (16U) |
||
4448 | #define CAN_F12R2_FB16_Msk (0x1UL << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */ |
||
4449 | #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!<Filter bit 16 */ |
||
4450 | #define CAN_F12R2_FB17_Pos (17U) |
||
4451 | #define CAN_F12R2_FB17_Msk (0x1UL << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */ |
||
4452 | #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!<Filter bit 17 */ |
||
4453 | #define CAN_F12R2_FB18_Pos (18U) |
||
4454 | #define CAN_F12R2_FB18_Msk (0x1UL << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */ |
||
4455 | #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!<Filter bit 18 */ |
||
4456 | #define CAN_F12R2_FB19_Pos (19U) |
||
4457 | #define CAN_F12R2_FB19_Msk (0x1UL << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */ |
||
4458 | #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!<Filter bit 19 */ |
||
4459 | #define CAN_F12R2_FB20_Pos (20U) |
||
4460 | #define CAN_F12R2_FB20_Msk (0x1UL << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */ |
||
4461 | #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!<Filter bit 20 */ |
||
4462 | #define CAN_F12R2_FB21_Pos (21U) |
||
4463 | #define CAN_F12R2_FB21_Msk (0x1UL << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */ |
||
4464 | #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!<Filter bit 21 */ |
||
4465 | #define CAN_F12R2_FB22_Pos (22U) |
||
4466 | #define CAN_F12R2_FB22_Msk (0x1UL << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */ |
||
4467 | #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!<Filter bit 22 */ |
||
4468 | #define CAN_F12R2_FB23_Pos (23U) |
||
4469 | #define CAN_F12R2_FB23_Msk (0x1UL << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */ |
||
4470 | #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!<Filter bit 23 */ |
||
4471 | #define CAN_F12R2_FB24_Pos (24U) |
||
4472 | #define CAN_F12R2_FB24_Msk (0x1UL << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */ |
||
4473 | #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!<Filter bit 24 */ |
||
4474 | #define CAN_F12R2_FB25_Pos (25U) |
||
4475 | #define CAN_F12R2_FB25_Msk (0x1UL << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */ |
||
4476 | #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!<Filter bit 25 */ |
||
4477 | #define CAN_F12R2_FB26_Pos (26U) |
||
4478 | #define CAN_F12R2_FB26_Msk (0x1UL << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */ |
||
4479 | #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!<Filter bit 26 */ |
||
4480 | #define CAN_F12R2_FB27_Pos (27U) |
||
4481 | #define CAN_F12R2_FB27_Msk (0x1UL << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */ |
||
4482 | #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!<Filter bit 27 */ |
||
4483 | #define CAN_F12R2_FB28_Pos (28U) |
||
4484 | #define CAN_F12R2_FB28_Msk (0x1UL << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */ |
||
4485 | #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!<Filter bit 28 */ |
||
4486 | #define CAN_F12R2_FB29_Pos (29U) |
||
4487 | #define CAN_F12R2_FB29_Msk (0x1UL << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */ |
||
4488 | #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!<Filter bit 29 */ |
||
4489 | #define CAN_F12R2_FB30_Pos (30U) |
||
4490 | #define CAN_F12R2_FB30_Msk (0x1UL << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */ |
||
4491 | #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!<Filter bit 30 */ |
||
4492 | #define CAN_F12R2_FB31_Pos (31U) |
||
4493 | #define CAN_F12R2_FB31_Msk (0x1UL << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */ |
||
4494 | #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!<Filter bit 31 */ |
||
4495 | |||
4496 | /******************* Bit definition for CAN_F13R2 register ******************/ |
||
4497 | #define CAN_F13R2_FB0_Pos (0U) |
||
4498 | #define CAN_F13R2_FB0_Msk (0x1UL << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */ |
||
4499 | #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!<Filter bit 0 */ |
||
4500 | #define CAN_F13R2_FB1_Pos (1U) |
||
4501 | #define CAN_F13R2_FB1_Msk (0x1UL << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */ |
||
4502 | #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!<Filter bit 1 */ |
||
4503 | #define CAN_F13R2_FB2_Pos (2U) |
||
4504 | #define CAN_F13R2_FB2_Msk (0x1UL << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */ |
||
4505 | #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!<Filter bit 2 */ |
||
4506 | #define CAN_F13R2_FB3_Pos (3U) |
||
4507 | #define CAN_F13R2_FB3_Msk (0x1UL << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */ |
||
4508 | #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!<Filter bit 3 */ |
||
4509 | #define CAN_F13R2_FB4_Pos (4U) |
||
4510 | #define CAN_F13R2_FB4_Msk (0x1UL << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */ |
||
4511 | #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!<Filter bit 4 */ |
||
4512 | #define CAN_F13R2_FB5_Pos (5U) |
||
4513 | #define CAN_F13R2_FB5_Msk (0x1UL << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */ |
||
4514 | #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!<Filter bit 5 */ |
||
4515 | #define CAN_F13R2_FB6_Pos (6U) |
||
4516 | #define CAN_F13R2_FB6_Msk (0x1UL << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */ |
||
4517 | #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!<Filter bit 6 */ |
||
4518 | #define CAN_F13R2_FB7_Pos (7U) |
||
4519 | #define CAN_F13R2_FB7_Msk (0x1UL << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */ |
||
4520 | #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!<Filter bit 7 */ |
||
4521 | #define CAN_F13R2_FB8_Pos (8U) |
||
4522 | #define CAN_F13R2_FB8_Msk (0x1UL << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */ |
||
4523 | #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!<Filter bit 8 */ |
||
4524 | #define CAN_F13R2_FB9_Pos (9U) |
||
4525 | #define CAN_F13R2_FB9_Msk (0x1UL << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */ |
||
4526 | #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!<Filter bit 9 */ |
||
4527 | #define CAN_F13R2_FB10_Pos (10U) |
||
4528 | #define CAN_F13R2_FB10_Msk (0x1UL << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */ |
||
4529 | #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!<Filter bit 10 */ |
||
4530 | #define CAN_F13R2_FB11_Pos (11U) |
||
4531 | #define CAN_F13R2_FB11_Msk (0x1UL << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */ |
||
4532 | #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!<Filter bit 11 */ |
||
4533 | #define CAN_F13R2_FB12_Pos (12U) |
||
4534 | #define CAN_F13R2_FB12_Msk (0x1UL << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */ |
||
4535 | #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!<Filter bit 12 */ |
||
4536 | #define CAN_F13R2_FB13_Pos (13U) |
||
4537 | #define CAN_F13R2_FB13_Msk (0x1UL << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */ |
||
4538 | #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!<Filter bit 13 */ |
||
4539 | #define CAN_F13R2_FB14_Pos (14U) |
||
4540 | #define CAN_F13R2_FB14_Msk (0x1UL << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */ |
||
4541 | #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!<Filter bit 14 */ |
||
4542 | #define CAN_F13R2_FB15_Pos (15U) |
||
4543 | #define CAN_F13R2_FB15_Msk (0x1UL << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */ |
||
4544 | #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!<Filter bit 15 */ |
||
4545 | #define CAN_F13R2_FB16_Pos (16U) |
||
4546 | #define CAN_F13R2_FB16_Msk (0x1UL << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */ |
||
4547 | #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!<Filter bit 16 */ |
||
4548 | #define CAN_F13R2_FB17_Pos (17U) |
||
4549 | #define CAN_F13R2_FB17_Msk (0x1UL << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */ |
||
4550 | #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!<Filter bit 17 */ |
||
4551 | #define CAN_F13R2_FB18_Pos (18U) |
||
4552 | #define CAN_F13R2_FB18_Msk (0x1UL << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */ |
||
4553 | #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!<Filter bit 18 */ |
||
4554 | #define CAN_F13R2_FB19_Pos (19U) |
||
4555 | #define CAN_F13R2_FB19_Msk (0x1UL << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */ |
||
4556 | #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!<Filter bit 19 */ |
||
4557 | #define CAN_F13R2_FB20_Pos (20U) |
||
4558 | #define CAN_F13R2_FB20_Msk (0x1UL << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */ |
||
4559 | #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!<Filter bit 20 */ |
||
4560 | #define CAN_F13R2_FB21_Pos (21U) |
||
4561 | #define CAN_F13R2_FB21_Msk (0x1UL << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */ |
||
4562 | #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!<Filter bit 21 */ |
||
4563 | #define CAN_F13R2_FB22_Pos (22U) |
||
4564 | #define CAN_F13R2_FB22_Msk (0x1UL << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */ |
||
4565 | #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!<Filter bit 22 */ |
||
4566 | #define CAN_F13R2_FB23_Pos (23U) |
||
4567 | #define CAN_F13R2_FB23_Msk (0x1UL << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */ |
||
4568 | #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!<Filter bit 23 */ |
||
4569 | #define CAN_F13R2_FB24_Pos (24U) |
||
4570 | #define CAN_F13R2_FB24_Msk (0x1UL << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */ |
||
4571 | #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!<Filter bit 24 */ |
||
4572 | #define CAN_F13R2_FB25_Pos (25U) |
||
4573 | #define CAN_F13R2_FB25_Msk (0x1UL << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */ |
||
4574 | #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!<Filter bit 25 */ |
||
4575 | #define CAN_F13R2_FB26_Pos (26U) |
||
4576 | #define CAN_F13R2_FB26_Msk (0x1UL << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */ |
||
4577 | #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!<Filter bit 26 */ |
||
4578 | #define CAN_F13R2_FB27_Pos (27U) |
||
4579 | #define CAN_F13R2_FB27_Msk (0x1UL << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */ |
||
4580 | #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!<Filter bit 27 */ |
||
4581 | #define CAN_F13R2_FB28_Pos (28U) |
||
4582 | #define CAN_F13R2_FB28_Msk (0x1UL << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */ |
||
4583 | #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!<Filter bit 28 */ |
||
4584 | #define CAN_F13R2_FB29_Pos (29U) |
||
4585 | #define CAN_F13R2_FB29_Msk (0x1UL << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */ |
||
4586 | #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!<Filter bit 29 */ |
||
4587 | #define CAN_F13R2_FB30_Pos (30U) |
||
4588 | #define CAN_F13R2_FB30_Msk (0x1UL << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */ |
||
4589 | #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */ |
||
4590 | #define CAN_F13R2_FB31_Pos (31U) |
||
4591 | #define CAN_F13R2_FB31_Msk (0x1UL << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */ |
||
4592 | #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */ |
||
4593 | |||
6 | mjames | 4594 | /* CAN filters Legacy aliases */ |
4595 | #define CAN_FM1R_FBM14_Pos (14U) |
||
4596 | #define CAN_FM1R_FBM14_Msk (0x1UL << CAN_FM1R_FBM14_Pos) /*!< 0x00004000 */ |
||
4597 | #define CAN_FM1R_FBM14 CAN_FM1R_FBM14_Msk /*!<Filter Init Mode bit 14 */ |
||
4598 | #define CAN_FM1R_FBM15_Pos (15U) |
||
4599 | #define CAN_FM1R_FBM15_Msk (0x1UL << CAN_FM1R_FBM15_Pos) /*!< 0x00008000 */ |
||
4600 | #define CAN_FM1R_FBM15 CAN_FM1R_FBM15_Msk /*!<Filter Init Mode bit 15 */ |
||
4601 | #define CAN_FM1R_FBM16_Pos (16U) |
||
4602 | #define CAN_FM1R_FBM16_Msk (0x1UL << CAN_FM1R_FBM16_Pos) /*!< 0x00010000 */ |
||
4603 | #define CAN_FM1R_FBM16 CAN_FM1R_FBM16_Msk /*!<Filter Init Mode bit 16 */ |
||
4604 | #define CAN_FM1R_FBM17_Pos (17U) |
||
4605 | #define CAN_FM1R_FBM17_Msk (0x1UL << CAN_FM1R_FBM17_Pos) /*!< 0x00020000 */ |
||
4606 | #define CAN_FM1R_FBM17 CAN_FM1R_FBM17_Msk /*!<Filter Init Mode bit 17 */ |
||
4607 | #define CAN_FM1R_FBM18_Pos (18U) |
||
4608 | #define CAN_FM1R_FBM18_Msk (0x1UL << CAN_FM1R_FBM18_Pos) /*!< 0x00040000 */ |
||
4609 | #define CAN_FM1R_FBM18 CAN_FM1R_FBM18_Msk /*!<Filter Init Mode bit 18 */ |
||
4610 | #define CAN_FM1R_FBM19_Pos (19U) |
||
4611 | #define CAN_FM1R_FBM19_Msk (0x1UL << CAN_FM1R_FBM19_Pos) /*!< 0x00080000 */ |
||
4612 | #define CAN_FM1R_FBM19 CAN_FM1R_FBM19_Msk /*!<Filter Init Mode bit 19 */ |
||
4613 | #define CAN_FM1R_FBM20_Pos (20U) |
||
4614 | #define CAN_FM1R_FBM20_Msk (0x1UL << CAN_FM1R_FBM20_Pos) /*!< 0x00100000 */ |
||
4615 | #define CAN_FM1R_FBM20 CAN_FM1R_FBM20_Msk /*!<Filter Init Mode bit 20 */ |
||
4616 | #define CAN_FM1R_FBM21_Pos (21U) |
||
4617 | #define CAN_FM1R_FBM21_Msk (0x1UL << CAN_FM1R_FBM21_Pos) /*!< 0x00200000 */ |
||
4618 | #define CAN_FM1R_FBM21 CAN_FM1R_FBM21_Msk /*!<Filter Init Mode bit 21 */ |
||
4619 | #define CAN_FM1R_FBM22_Pos (22U) |
||
4620 | #define CAN_FM1R_FBM22_Msk (0x1UL << CAN_FM1R_FBM22_Pos) /*!< 0x00400000 */ |
||
4621 | #define CAN_FM1R_FBM22 CAN_FM1R_FBM22_Msk /*!<Filter Init Mode bit 22 */ |
||
4622 | #define CAN_FM1R_FBM23_Pos (23U) |
||
4623 | #define CAN_FM1R_FBM23_Msk (0x1UL << CAN_FM1R_FBM23_Pos) /*!< 0x00800000 */ |
||
4624 | #define CAN_FM1R_FBM23 CAN_FM1R_FBM23_Msk /*!<Filter Init Mode bit 23 */ |
||
4625 | #define CAN_FM1R_FBM24_Pos (24U) |
||
4626 | #define CAN_FM1R_FBM24_Msk (0x1UL << CAN_FM1R_FBM24_Pos) /*!< 0x01000000 */ |
||
4627 | #define CAN_FM1R_FBM24 CAN_FM1R_FBM24_Msk /*!<Filter Init Mode bit 24 */ |
||
4628 | #define CAN_FM1R_FBM25_Pos (25U) |
||
4629 | #define CAN_FM1R_FBM25_Msk (0x1UL << CAN_FM1R_FBM25_Pos) /*!< 0x02000000 */ |
||
4630 | #define CAN_FM1R_FBM25 CAN_FM1R_FBM25_Msk /*!<Filter Init Mode bit 25 */ |
||
4631 | #define CAN_FM1R_FBM26_Pos (26U) |
||
4632 | #define CAN_FM1R_FBM26_Msk (0x1UL << CAN_FM1R_FBM26_Pos) /*!< 0x04000000 */ |
||
4633 | #define CAN_FM1R_FBM26 CAN_FM1R_FBM26_Msk /*!<Filter Init Mode bit 26 */ |
||
4634 | #define CAN_FM1R_FBM27_Pos (27U) |
||
4635 | #define CAN_FM1R_FBM27_Msk (0x1UL << CAN_FM1R_FBM27_Pos) /*!< 0x08000000 */ |
||
4636 | #define CAN_FM1R_FBM27 CAN_FM1R_FBM27_Msk /*!<Filter Init Mode bit 27 */ |
||
4637 | |||
4638 | #define CAN_FS1R_FSC14_Pos (14U) |
||
4639 | #define CAN_FS1R_FSC14_Msk (0x1UL << CAN_FS1R_FSC14_Pos) /*!< 0x00004000 */ |
||
4640 | #define CAN_FS1R_FSC14 CAN_FS1R_FSC14_Msk /*!<Filter Scale Configuration bit 14 */ |
||
4641 | #define CAN_FS1R_FSC15_Pos (15U) |
||
4642 | #define CAN_FS1R_FSC15_Msk (0x1UL << CAN_FS1R_FSC15_Pos) /*!< 0x00008000 */ |
||
4643 | #define CAN_FS1R_FSC15 CAN_FS1R_FSC15_Msk /*!<Filter Scale Configuration bit 15 */ |
||
4644 | #define CAN_FS1R_FSC16_Pos (16U) |
||
4645 | #define CAN_FS1R_FSC16_Msk (0x1UL << CAN_FS1R_FSC16_Pos) /*!< 0x00010000 */ |
||
4646 | #define CAN_FS1R_FSC16 CAN_FS1R_FSC16_Msk /*!<Filter Scale Configuration bit 16 */ |
||
4647 | #define CAN_FS1R_FSC17_Pos (17U) |
||
4648 | #define CAN_FS1R_FSC17_Msk (0x1UL << CAN_FS1R_FSC17_Pos) /*!< 0x00020000 */ |
||
4649 | #define CAN_FS1R_FSC17 CAN_FS1R_FSC17_Msk /*!<Filter Scale Configuration bit 17 */ |
||
4650 | #define CAN_FS1R_FSC18_Pos (18U) |
||
4651 | #define CAN_FS1R_FSC18_Msk (0x1UL << CAN_FS1R_FSC18_Pos) /*!< 0x00040000 */ |
||
4652 | #define CAN_FS1R_FSC18 CAN_FS1R_FSC18_Msk /*!<Filter Scale Configuration bit 18 */ |
||
4653 | #define CAN_FS1R_FSC19_Pos (19U) |
||
4654 | #define CAN_FS1R_FSC19_Msk (0x1UL << CAN_FS1R_FSC19_Pos) /*!< 0x00080000 */ |
||
4655 | #define CAN_FS1R_FSC19 CAN_FS1R_FSC19_Msk /*!<Filter Scale Configuration bit 19 */ |
||
4656 | #define CAN_FS1R_FSC20_Pos (20U) |
||
4657 | #define CAN_FS1R_FSC20_Msk (0x1UL << CAN_FS1R_FSC20_Pos) /*!< 0x00100000 */ |
||
4658 | #define CAN_FS1R_FSC20 CAN_FS1R_FSC20_Msk /*!<Filter Scale Configuration bit 20 */ |
||
4659 | #define CAN_FS1R_FSC21_Pos (21U) |
||
4660 | #define CAN_FS1R_FSC21_Msk (0x1UL << CAN_FS1R_FSC21_Pos) /*!< 0x00200000 */ |
||
4661 | #define CAN_FS1R_FSC21 CAN_FS1R_FSC21_Msk /*!<Filter Scale Configuration bit 21 */ |
||
4662 | #define CAN_FS1R_FSC22_Pos (22U) |
||
4663 | #define CAN_FS1R_FSC22_Msk (0x1UL << CAN_FS1R_FSC22_Pos) /*!< 0x00400000 */ |
||
4664 | #define CAN_FS1R_FSC22 CAN_FS1R_FSC22_Msk /*!<Filter Scale Configuration bit 22 */ |
||
4665 | #define CAN_FS1R_FSC23_Pos (23U) |
||
4666 | #define CAN_FS1R_FSC23_Msk (0x1UL << CAN_FS1R_FSC23_Pos) /*!< 0x00800000 */ |
||
4667 | #define CAN_FS1R_FSC23 CAN_FS1R_FSC23_Msk /*!<Filter Scale Configuration bit 23 */ |
||
4668 | #define CAN_FS1R_FSC24_Pos (24U) |
||
4669 | #define CAN_FS1R_FSC24_Msk (0x1UL << CAN_FS1R_FSC24_Pos) /*!< 0x01000000 */ |
||
4670 | #define CAN_FS1R_FSC24 CAN_FS1R_FSC24_Msk /*!<Filter Scale Configuration bit 24 */ |
||
4671 | #define CAN_FS1R_FSC25_Pos (25U) |
||
4672 | #define CAN_FS1R_FSC25_Msk (0x1UL << CAN_FS1R_FSC25_Pos) /*!< 0x02000000 */ |
||
4673 | #define CAN_FS1R_FSC25 CAN_FS1R_FSC25_Msk /*!<Filter Scale Configuration bit 25 */ |
||
4674 | #define CAN_FS1R_FSC26_Pos (26U) |
||
4675 | #define CAN_FS1R_FSC26_Msk (0x1UL << CAN_FS1R_FSC26_Pos) /*!< 0x04000000 */ |
||
4676 | #define CAN_FS1R_FSC26 CAN_FS1R_FSC26_Msk /*!<Filter Scale Configuration bit 26 */ |
||
4677 | #define CAN_FS1R_FSC27_Pos (27U) |
||
4678 | #define CAN_FS1R_FSC27_Msk (0x1UL << CAN_FS1R_FSC27_Pos) /*!< 0x08000000 */ |
||
4679 | #define CAN_FS1R_FSC27 CAN_FS1R_FSC27_Msk /*!<Filter Scale Configuration bit 27 */ |
||
4680 | |||
4681 | #define CAN_FFA1R_FFA14_Pos (14U) |
||
4682 | #define CAN_FFA1R_FFA14_Msk (0x1UL << CAN_FFA1R_FFA14_Pos) /*!< 0x00004000 */ |
||
4683 | #define CAN_FFA1R_FFA14 CAN_FFA1R_FFA14_Msk /*!<Filter FIFO Assignment bit 14 */ |
||
4684 | #define CAN_FFA1R_FFA15_Pos (15U) |
||
4685 | #define CAN_FFA1R_FFA15_Msk (0x1UL << CAN_FFA1R_FFA15_Pos) /*!< 0x00008000 */ |
||
4686 | #define CAN_FFA1R_FFA15 CAN_FFA1R_FFA15_Msk /*!<Filter FIFO Assignment bit 15 */ |
||
4687 | #define CAN_FFA1R_FFA16_Pos (16U) |
||
4688 | #define CAN_FFA1R_FFA16_Msk (0x1UL << CAN_FFA1R_FFA16_Pos) /*!< 0x00010000 */ |
||
4689 | #define CAN_FFA1R_FFA16 CAN_FFA1R_FFA16_Msk /*!<Filter FIFO Assignment bit 16 */ |
||
4690 | #define CAN_FFA1R_FFA17_Pos (17U) |
||
4691 | #define CAN_FFA1R_FFA17_Msk (0x1UL << CAN_FFA1R_FFA17_Pos) /*!< 0x00020000 */ |
||
4692 | #define CAN_FFA1R_FFA17 CAN_FFA1R_FFA17_Msk /*!<Filter FIFO Assignment bit 17 */ |
||
4693 | #define CAN_FFA1R_FFA18_Pos (18U) |
||
4694 | #define CAN_FFA1R_FFA18_Msk (0x1UL << CAN_FFA1R_FFA18_Pos) /*!< 0x00040000 */ |
||
4695 | #define CAN_FFA1R_FFA18 CAN_FFA1R_FFA18_Msk /*!<Filter FIFO Assignment bit 18 */ |
||
4696 | #define CAN_FFA1R_FFA19_Pos (19U) |
||
4697 | #define CAN_FFA1R_FFA19_Msk (0x1UL << CAN_FFA1R_FFA19_Pos) /*!< 0x00080000 */ |
||
4698 | #define CAN_FFA1R_FFA19 CAN_FFA1R_FFA19_Msk /*!<Filter FIFO Assignment bit 19 */ |
||
4699 | #define CAN_FFA1R_FFA20_Pos (20U) |
||
4700 | #define CAN_FFA1R_FFA20_Msk (0x1UL << CAN_FFA1R_FFA20_Pos) /*!< 0x00100000 */ |
||
4701 | #define CAN_FFA1R_FFA20 CAN_FFA1R_FFA20_Msk /*!<Filter FIFO Assignment bit 20 */ |
||
4702 | #define CAN_FFA1R_FFA21_Pos (21U) |
||
4703 | #define CAN_FFA1R_FFA21_Msk (0x1UL << CAN_FFA1R_FFA21_Pos) /*!< 0x00200000 */ |
||
4704 | #define CAN_FFA1R_FFA21 CAN_FFA1R_FFA21_Msk /*!<Filter FIFO Assignment bit 21 */ |
||
4705 | #define CAN_FFA1R_FFA22_Pos (22U) |
||
4706 | #define CAN_FFA1R_FFA22_Msk (0x1UL << CAN_FFA1R_FFA22_Pos) /*!< 0x00400000 */ |
||
4707 | #define CAN_FFA1R_FFA22 CAN_FFA1R_FFA22_Msk /*!<Filter FIFO Assignment bit 22 */ |
||
4708 | #define CAN_FFA1R_FFA23_Pos (23U) |
||
4709 | #define CAN_FFA1R_FFA23_Msk (0x1UL << CAN_FFA1R_FFA23_Pos) /*!< 0x00800000 */ |
||
4710 | #define CAN_FFA1R_FFA23 CAN_FFA1R_FFA23_Msk /*!<Filter FIFO Assignment bit 23 */ |
||
4711 | #define CAN_FFA1R_FFA24_Pos (24U) |
||
4712 | #define CAN_FFA1R_FFA24_Msk (0x1UL << CAN_FFA1R_FFA24_Pos) /*!< 0x01000000 */ |
||
4713 | #define CAN_FFA1R_FFA24 CAN_FFA1R_FFA24_Msk /*!<Filter FIFO Assignment bit 24 */ |
||
4714 | #define CAN_FFA1R_FFA25_Pos (25U) |
||
4715 | #define CAN_FFA1R_FFA25_Msk (0x1UL << CAN_FFA1R_FFA25_Pos) /*!< 0x02000000 */ |
||
4716 | #define CAN_FFA1R_FFA25 CAN_FFA1R_FFA25_Msk /*!<Filter FIFO Assignment bit 25 */ |
||
4717 | #define CAN_FFA1R_FFA26_Pos (26U) |
||
4718 | #define CAN_FFA1R_FFA26_Msk (0x1UL << CAN_FFA1R_FFA26_Pos) /*!< 0x04000000 */ |
||
4719 | #define CAN_FFA1R_FFA26 CAN_FFA1R_FFA26_Msk /*!<Filter FIFO Assignment bit 26 */ |
||
4720 | #define CAN_FFA1R_FFA27_Pos (27U) |
||
4721 | #define CAN_FFA1R_FFA27_Msk (0x1UL << CAN_FFA1R_FFA27_Pos) /*!< 0x08000000 */ |
||
4722 | #define CAN_FFA1R_FFA27 CAN_FFA1R_FFA27_Msk /*!<Filter FIFO Assignment bit 27 */ |
||
4723 | |||
4724 | #define CAN_FA1R_FACT14_Pos (14U) |
||
4725 | #define CAN_FA1R_FACT14_Msk (0x1UL << CAN_FA1R_FACT14_Pos) /*!< 0x00004000 */ |
||
4726 | #define CAN_FA1R_FACT14 CAN_FA1R_FACT14_Msk /*!<Filter Active bit 14 */ |
||
4727 | #define CAN_FA1R_FACT15_Pos (15U) |
||
4728 | #define CAN_FA1R_FACT15_Msk (0x1UL << CAN_FA1R_FACT15_Pos) /*!< 0x00008000 */ |
||
4729 | #define CAN_FA1R_FACT15 CAN_FA1R_FACT15_Msk /*!<Filter Active bit 15 */ |
||
4730 | #define CAN_FA1R_FACT16_Pos (16U) |
||
4731 | #define CAN_FA1R_FACT16_Msk (0x1UL << CAN_FA1R_FACT16_Pos) /*!< 0x00010000 */ |
||
4732 | #define CAN_FA1R_FACT16 CAN_FA1R_FACT16_Msk /*!<Filter Active bit 16 */ |
||
4733 | #define CAN_FA1R_FACT17_Pos (17U) |
||
4734 | #define CAN_FA1R_FACT17_Msk (0x1UL << CAN_FA1R_FACT17_Pos) /*!< 0x00020000 */ |
||
4735 | #define CAN_FA1R_FACT17 CAN_FA1R_FACT17_Msk /*!<Filter Active bit 17 */ |
||
4736 | #define CAN_FA1R_FACT18_Pos (18U) |
||
4737 | #define CAN_FA1R_FACT18_Msk (0x1UL << CAN_FA1R_FACT18_Pos) /*!< 0x00040000 */ |
||
4738 | #define CAN_FA1R_FACT18 CAN_FA1R_FACT18_Msk /*!<Filter Active bit 18 */ |
||
4739 | #define CAN_FA1R_FACT19_Pos (19U) |
||
4740 | #define CAN_FA1R_FACT19_Msk (0x1UL << CAN_FA1R_FACT19_Pos) /*!< 0x00080000 */ |
||
4741 | #define CAN_FA1R_FACT19 CAN_FA1R_FACT19_Msk /*!<Filter Active bit 19 */ |
||
4742 | #define CAN_FA1R_FACT20_Pos (20U) |
||
4743 | #define CAN_FA1R_FACT20_Msk (0x1UL << CAN_FA1R_FACT20_Pos) /*!< 0x00100000 */ |
||
4744 | #define CAN_FA1R_FACT20 CAN_FA1R_FACT20_Msk /*!<Filter Active bit 20 */ |
||
4745 | #define CAN_FA1R_FACT21_Pos (21U) |
||
4746 | #define CAN_FA1R_FACT21_Msk (0x1UL << CAN_FA1R_FACT21_Pos) /*!< 0x00200000 */ |
||
4747 | #define CAN_FA1R_FACT21 CAN_FA1R_FACT21_Msk /*!<Filter Active bit 21 */ |
||
4748 | #define CAN_FA1R_FACT22_Pos (22U) |
||
4749 | #define CAN_FA1R_FACT22_Msk (0x1UL << CAN_FA1R_FACT22_Pos) /*!< 0x00400000 */ |
||
4750 | #define CAN_FA1R_FACT22 CAN_FA1R_FACT22_Msk /*!<Filter Active bit 22 */ |
||
4751 | #define CAN_FA1R_FACT23_Pos (23U) |
||
4752 | #define CAN_FA1R_FACT23_Msk (0x1UL << CAN_FA1R_FACT23_Pos) /*!< 0x00800000 */ |
||
4753 | #define CAN_FA1R_FACT23 CAN_FA1R_FACT23_Msk /*!<Filter Active bit 23 */ |
||
4754 | #define CAN_FA1R_FACT24_Pos (24U) |
||
4755 | #define CAN_FA1R_FACT24_Msk (0x1UL << CAN_FA1R_FACT24_Pos) /*!< 0x01000000 */ |
||
4756 | #define CAN_FA1R_FACT24 CAN_FA1R_FACT24_Msk /*!<Filter Active bit 24 */ |
||
4757 | #define CAN_FA1R_FACT25_Pos (25U) |
||
4758 | #define CAN_FA1R_FACT25_Msk (0x1UL << CAN_FA1R_FACT25_Pos) /*!< 0x02000000 */ |
||
4759 | #define CAN_FA1R_FACT25 CAN_FA1R_FACT25_Msk /*!<Filter Active bit 25 */ |
||
4760 | #define CAN_FA1R_FACT26_Pos (26U) |
||
4761 | #define CAN_FA1R_FACT26_Msk (0x1UL << CAN_FA1R_FACT26_Pos) /*!< 0x04000000 */ |
||
4762 | #define CAN_FA1R_FACT26 CAN_FA1R_FACT26_Msk /*!<Filter Active bit 26 */ |
||
4763 | #define CAN_FA1R_FACT27_Pos (27U) |
||
4764 | #define CAN_FA1R_FACT27_Msk (0x1UL << CAN_FA1R_FACT27_Pos) /*!< 0x08000000 */ |
||
4765 | #define CAN_FA1R_FACT27 CAN_FA1R_FACT27_Msk /*!<Filter Active bit 27 */ |
||
4766 | |||
2 | mjames | 4767 | /******************************************************************************/ |
4768 | /* */ |
||
4769 | /* HDMI-CEC (CEC) */ |
||
4770 | /* */ |
||
4771 | /******************************************************************************/ |
||
4772 | |||
4773 | /******************* Bit definition for CEC_CR register *********************/ |
||
4774 | #define CEC_CR_CECEN_Pos (0U) |
||
4775 | #define CEC_CR_CECEN_Msk (0x1UL << CEC_CR_CECEN_Pos) /*!< 0x00000001 */ |
||
4776 | #define CEC_CR_CECEN CEC_CR_CECEN_Msk /*!< CEC Enable */ |
||
4777 | #define CEC_CR_TXSOM_Pos (1U) |
||
4778 | #define CEC_CR_TXSOM_Msk (0x1UL << CEC_CR_TXSOM_Pos) /*!< 0x00000002 */ |
||
4779 | #define CEC_CR_TXSOM CEC_CR_TXSOM_Msk /*!< CEC Tx Start Of Message */ |
||
4780 | #define CEC_CR_TXEOM_Pos (2U) |
||
4781 | #define CEC_CR_TXEOM_Msk (0x1UL << CEC_CR_TXEOM_Pos) /*!< 0x00000004 */ |
||
4782 | #define CEC_CR_TXEOM CEC_CR_TXEOM_Msk /*!< CEC Tx End Of Message */ |
||
4783 | |||
4784 | /******************* Bit definition for CEC_CFGR register *******************/ |
||
4785 | #define CEC_CFGR_SFT_Pos (0U) |
||
4786 | #define CEC_CFGR_SFT_Msk (0x7UL << CEC_CFGR_SFT_Pos) /*!< 0x00000007 */ |
||
4787 | #define CEC_CFGR_SFT CEC_CFGR_SFT_Msk /*!< CEC Signal Free Time */ |
||
4788 | #define CEC_CFGR_RXTOL_Pos (3U) |
||
4789 | #define CEC_CFGR_RXTOL_Msk (0x1UL << CEC_CFGR_RXTOL_Pos) /*!< 0x00000008 */ |
||
4790 | #define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk /*!< CEC Tolerance */ |
||
4791 | #define CEC_CFGR_BRESTP_Pos (4U) |
||
4792 | #define CEC_CFGR_BRESTP_Msk (0x1UL << CEC_CFGR_BRESTP_Pos) /*!< 0x00000010 */ |
||
4793 | #define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk /*!< CEC Rx Stop */ |
||
4794 | #define CEC_CFGR_BREGEN_Pos (5U) |
||
4795 | #define CEC_CFGR_BREGEN_Msk (0x1UL << CEC_CFGR_BREGEN_Pos) /*!< 0x00000020 */ |
||
4796 | #define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk /*!< CEC Bit Rising Error generation */ |
||
4797 | #define CEC_CFGR_LBPEGEN_Pos (6U) |
||
4798 | #define CEC_CFGR_LBPEGEN_Msk (0x1UL << CEC_CFGR_LBPEGEN_Pos) /*!< 0x00000040 */ |
||
4799 | #define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk /*!< CEC Long Bit Period Error gener. */ |
||
4800 | #define CEC_CFGR_BRDNOGEN_Pos (7U) |
||
4801 | #define CEC_CFGR_BRDNOGEN_Msk (0x1UL << CEC_CFGR_BRDNOGEN_Pos) /*!< 0x00000080 */ |
||
4802 | #define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk /*!< CEC Broadcast No Error generation */ |
||
4803 | #define CEC_CFGR_SFTOPT_Pos (8U) |
||
4804 | #define CEC_CFGR_SFTOPT_Msk (0x1UL << CEC_CFGR_SFTOPT_Pos) /*!< 0x00000100 */ |
||
4805 | #define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk /*!< CEC Signal Free Time optional */ |
||
4806 | #define CEC_CFGR_OAR_Pos (16U) |
||
4807 | #define CEC_CFGR_OAR_Msk (0x7FFFUL << CEC_CFGR_OAR_Pos) /*!< 0x7FFF0000 */ |
||
4808 | #define CEC_CFGR_OAR CEC_CFGR_OAR_Msk /*!< CEC Own Address */ |
||
4809 | #define CEC_CFGR_LSTN_Pos (31U) |
||
4810 | #define CEC_CFGR_LSTN_Msk (0x1UL << CEC_CFGR_LSTN_Pos) /*!< 0x80000000 */ |
||
4811 | #define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk /*!< CEC Listen mode */ |
||
4812 | |||
4813 | /******************* Bit definition for CEC_TXDR register *******************/ |
||
4814 | #define CEC_TXDR_TXD_Pos (0U) |
||
4815 | #define CEC_TXDR_TXD_Msk (0xFFUL << CEC_TXDR_TXD_Pos) /*!< 0x000000FF */ |
||
4816 | #define CEC_TXDR_TXD CEC_TXDR_TXD_Msk /*!< CEC Tx Data */ |
||
4817 | |||
4818 | /******************* Bit definition for CEC_RXDR register *******************/ |
||
4819 | #define CEC_TXDR_RXD_Pos (0U) |
||
4820 | #define CEC_TXDR_RXD_Msk (0xFFUL << CEC_TXDR_RXD_Pos) /*!< 0x000000FF */ |
||
4821 | #define CEC_TXDR_RXD CEC_TXDR_RXD_Msk /*!< CEC Rx Data */ |
||
4822 | |||
4823 | /******************* Bit definition for CEC_ISR register ********************/ |
||
4824 | #define CEC_ISR_RXBR_Pos (0U) |
||
4825 | #define CEC_ISR_RXBR_Msk (0x1UL << CEC_ISR_RXBR_Pos) /*!< 0x00000001 */ |
||
4826 | #define CEC_ISR_RXBR CEC_ISR_RXBR_Msk /*!< CEC Rx-Byte Received */ |
||
4827 | #define CEC_ISR_RXEND_Pos (1U) |
||
4828 | #define CEC_ISR_RXEND_Msk (0x1UL << CEC_ISR_RXEND_Pos) /*!< 0x00000002 */ |
||
4829 | #define CEC_ISR_RXEND CEC_ISR_RXEND_Msk /*!< CEC End Of Reception */ |
||
4830 | #define CEC_ISR_RXOVR_Pos (2U) |
||
4831 | #define CEC_ISR_RXOVR_Msk (0x1UL << CEC_ISR_RXOVR_Pos) /*!< 0x00000004 */ |
||
4832 | #define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk /*!< CEC Rx-Overrun */ |
||
4833 | #define CEC_ISR_BRE_Pos (3U) |
||
4834 | #define CEC_ISR_BRE_Msk (0x1UL << CEC_ISR_BRE_Pos) /*!< 0x00000008 */ |
||
4835 | #define CEC_ISR_BRE CEC_ISR_BRE_Msk /*!< CEC Rx Bit Rising Error */ |
||
4836 | #define CEC_ISR_SBPE_Pos (4U) |
||
4837 | #define CEC_ISR_SBPE_Msk (0x1UL << CEC_ISR_SBPE_Pos) /*!< 0x00000010 */ |
||
4838 | #define CEC_ISR_SBPE CEC_ISR_SBPE_Msk /*!< CEC Rx Short Bit period Error */ |
||
4839 | #define CEC_ISR_LBPE_Pos (5U) |
||
4840 | #define CEC_ISR_LBPE_Msk (0x1UL << CEC_ISR_LBPE_Pos) /*!< 0x00000020 */ |
||
4841 | #define CEC_ISR_LBPE CEC_ISR_LBPE_Msk /*!< CEC Rx Long Bit period Error */ |
||
4842 | #define CEC_ISR_RXACKE_Pos (6U) |
||
4843 | #define CEC_ISR_RXACKE_Msk (0x1UL << CEC_ISR_RXACKE_Pos) /*!< 0x00000040 */ |
||
4844 | #define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk /*!< CEC Rx Missing Acknowledge */ |
||
4845 | #define CEC_ISR_ARBLST_Pos (7U) |
||
4846 | #define CEC_ISR_ARBLST_Msk (0x1UL << CEC_ISR_ARBLST_Pos) /*!< 0x00000080 */ |
||
4847 | #define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk /*!< CEC Arbitration Lost */ |
||
4848 | #define CEC_ISR_TXBR_Pos (8U) |
||
4849 | #define CEC_ISR_TXBR_Msk (0x1UL << CEC_ISR_TXBR_Pos) /*!< 0x00000100 */ |
||
4850 | #define CEC_ISR_TXBR CEC_ISR_TXBR_Msk /*!< CEC Tx Byte Request */ |
||
4851 | #define CEC_ISR_TXEND_Pos (9U) |
||
4852 | #define CEC_ISR_TXEND_Msk (0x1UL << CEC_ISR_TXEND_Pos) /*!< 0x00000200 */ |
||
4853 | #define CEC_ISR_TXEND CEC_ISR_TXEND_Msk /*!< CEC End of Transmission */ |
||
4854 | #define CEC_ISR_TXUDR_Pos (10U) |
||
4855 | #define CEC_ISR_TXUDR_Msk (0x1UL << CEC_ISR_TXUDR_Pos) /*!< 0x00000400 */ |
||
4856 | #define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk /*!< CEC Tx-Buffer Underrun */ |
||
4857 | #define CEC_ISR_TXERR_Pos (11U) |
||
4858 | #define CEC_ISR_TXERR_Msk (0x1UL << CEC_ISR_TXERR_Pos) /*!< 0x00000800 */ |
||
4859 | #define CEC_ISR_TXERR CEC_ISR_TXERR_Msk /*!< CEC Tx-Error */ |
||
4860 | #define CEC_ISR_TXACKE_Pos (12U) |
||
4861 | #define CEC_ISR_TXACKE_Msk (0x1UL << CEC_ISR_TXACKE_Pos) /*!< 0x00001000 */ |
||
4862 | #define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk /*!< CEC Tx Missing Acknowledge */ |
||
4863 | |||
4864 | /******************* Bit definition for CEC_IER register ********************/ |
||
4865 | #define CEC_IER_RXBRIE_Pos (0U) |
||
4866 | #define CEC_IER_RXBRIE_Msk (0x1UL << CEC_IER_RXBRIE_Pos) /*!< 0x00000001 */ |
||
4867 | #define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk /*!< CEC Rx-Byte Received IT Enable */ |
||
4868 | #define CEC_IER_RXENDIE_Pos (1U) |
||
4869 | #define CEC_IER_RXENDIE_Msk (0x1UL << CEC_IER_RXENDIE_Pos) /*!< 0x00000002 */ |
||
4870 | #define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk /*!< CEC End Of Reception IT Enable */ |
||
4871 | #define CEC_IER_RXOVRIE_Pos (2U) |
||
4872 | #define CEC_IER_RXOVRIE_Msk (0x1UL << CEC_IER_RXOVRIE_Pos) /*!< 0x00000004 */ |
||
4873 | #define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk /*!< CEC Rx-Overrun IT Enable */ |
||
4874 | #define CEC_IER_BREIE_Pos (3U) |
||
4875 | #define CEC_IER_BREIE_Msk (0x1UL << CEC_IER_BREIE_Pos) /*!< 0x00000008 */ |
||
4876 | #define CEC_IER_BREIE CEC_IER_BREIE_Msk /*!< CEC Rx Bit Rising Error IT Enable */ |
||
4877 | #define CEC_IER_SBPEIE_Pos (4U) |
||
4878 | #define CEC_IER_SBPEIE_Msk (0x1UL << CEC_IER_SBPEIE_Pos) /*!< 0x00000010 */ |
||
4879 | #define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk /*!< CEC Rx Short Bit period Error IT Enable*/ |
||
4880 | #define CEC_IER_LBPEIE_Pos (5U) |
||
4881 | #define CEC_IER_LBPEIE_Msk (0x1UL << CEC_IER_LBPEIE_Pos) /*!< 0x00000020 */ |
||
4882 | #define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk /*!< CEC Rx Long Bit period Error IT Enable */ |
||
4883 | #define CEC_IER_RXACKEIE_Pos (6U) |
||
4884 | #define CEC_IER_RXACKEIE_Msk (0x1UL << CEC_IER_RXACKEIE_Pos) /*!< 0x00000040 */ |
||
4885 | #define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk /*!< CEC Rx Missing Acknowledge IT Enable */ |
||
4886 | #define CEC_IER_ARBLSTIE_Pos (7U) |
||
4887 | #define CEC_IER_ARBLSTIE_Msk (0x1UL << CEC_IER_ARBLSTIE_Pos) /*!< 0x00000080 */ |
||
4888 | #define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk /*!< CEC Arbitration Lost IT Enable */ |
||
4889 | #define CEC_IER_TXBRIE_Pos (8U) |
||
4890 | #define CEC_IER_TXBRIE_Msk (0x1UL << CEC_IER_TXBRIE_Pos) /*!< 0x00000100 */ |
||
4891 | #define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk /*!< CEC Tx Byte Request IT Enable */ |
||
4892 | #define CEC_IER_TXENDIE_Pos (9U) |
||
4893 | #define CEC_IER_TXENDIE_Msk (0x1UL << CEC_IER_TXENDIE_Pos) /*!< 0x00000200 */ |
||
4894 | #define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk /*!< CEC End of Transmission IT Enable */ |
||
4895 | #define CEC_IER_TXUDRIE_Pos (10U) |
||
4896 | #define CEC_IER_TXUDRIE_Msk (0x1UL << CEC_IER_TXUDRIE_Pos) /*!< 0x00000400 */ |
||
4897 | #define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk /*!< CEC Tx-Buffer Underrun IT Enable */ |
||
4898 | #define CEC_IER_TXERRIE_Pos (11U) |
||
4899 | #define CEC_IER_TXERRIE_Msk (0x1UL << CEC_IER_TXERRIE_Pos) /*!< 0x00000800 */ |
||
4900 | #define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk /*!< CEC Tx-Error IT Enable */ |
||
4901 | #define CEC_IER_TXACKEIE_Pos (12U) |
||
4902 | #define CEC_IER_TXACKEIE_Msk (0x1UL << CEC_IER_TXACKEIE_Pos) /*!< 0x00001000 */ |
||
4903 | #define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk /*!< CEC Tx Missing Acknowledge IT Enable */ |
||
4904 | |||
4905 | /******************************************************************************/ |
||
4906 | /* */ |
||
4907 | /* Analog Comparators (COMP) */ |
||
4908 | /* */ |
||
4909 | /******************************************************************************/ |
||
4910 | /*********************** Bit definition for COMP_CSR register ***************/ |
||
4911 | /* COMP1 bits definition */ |
||
4912 | #define COMP_CSR_COMP1EN_Pos (0U) |
||
4913 | #define COMP_CSR_COMP1EN_Msk (0x1UL << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */ |
||
4914 | #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */ |
||
4915 | #define COMP_CSR_COMP1SW1_Pos (1U) |
||
4916 | #define COMP_CSR_COMP1SW1_Msk (0x1UL << COMP_CSR_COMP1SW1_Pos) /*!< 0x00000002 */ |
||
4917 | #define COMP_CSR_COMP1SW1 COMP_CSR_COMP1SW1_Msk /*!< COMP1 SW1 switch control */ |
||
4918 | #define COMP_CSR_COMP1MODE_Pos (2U) |
||
4919 | #define COMP_CSR_COMP1MODE_Msk (0x3UL << COMP_CSR_COMP1MODE_Pos) /*!< 0x0000000C */ |
||
4920 | #define COMP_CSR_COMP1MODE COMP_CSR_COMP1MODE_Msk /*!< COMP1 power mode */ |
||
4921 | #define COMP_CSR_COMP1MODE_0 (0x1UL << COMP_CSR_COMP1MODE_Pos) /*!< 0x00000004 */ |
||
4922 | #define COMP_CSR_COMP1MODE_1 (0x2UL << COMP_CSR_COMP1MODE_Pos) /*!< 0x00000008 */ |
||
4923 | #define COMP_CSR_COMP1INSEL_Pos (4U) |
||
4924 | #define COMP_CSR_COMP1INSEL_Msk (0x7UL << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000070 */ |
||
4925 | #define COMP_CSR_COMP1INSEL COMP_CSR_COMP1INSEL_Msk /*!< COMP1 inverting input select */ |
||
4926 | #define COMP_CSR_COMP1INSEL_0 (0x1UL << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000010 */ |
||
4927 | #define COMP_CSR_COMP1INSEL_1 (0x2UL << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000020 */ |
||
4928 | #define COMP_CSR_COMP1INSEL_2 (0x4UL << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000040 */ |
||
4929 | #define COMP_CSR_COMP1OUTSEL_Pos (8U) |
||
4930 | #define COMP_CSR_COMP1OUTSEL_Msk (0x7UL << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000700 */ |
||
4931 | #define COMP_CSR_COMP1OUTSEL COMP_CSR_COMP1OUTSEL_Msk /*!< COMP1 output select */ |
||
4932 | #define COMP_CSR_COMP1OUTSEL_0 (0x1UL << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000100 */ |
||
4933 | #define COMP_CSR_COMP1OUTSEL_1 (0x2UL << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000200 */ |
||
4934 | #define COMP_CSR_COMP1OUTSEL_2 (0x4UL << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000400 */ |
||
4935 | #define COMP_CSR_COMP1POL_Pos (11U) |
||
4936 | #define COMP_CSR_COMP1POL_Msk (0x1UL << COMP_CSR_COMP1POL_Pos) /*!< 0x00000800 */ |
||
4937 | #define COMP_CSR_COMP1POL COMP_CSR_COMP1POL_Msk /*!< COMP1 output polarity */ |
||
4938 | #define COMP_CSR_COMP1HYST_Pos (12U) |
||
4939 | #define COMP_CSR_COMP1HYST_Msk (0x3UL << COMP_CSR_COMP1HYST_Pos) /*!< 0x00003000 */ |
||
4940 | #define COMP_CSR_COMP1HYST COMP_CSR_COMP1HYST_Msk /*!< COMP1 hysteresis */ |
||
4941 | #define COMP_CSR_COMP1HYST_0 (0x1UL << COMP_CSR_COMP1HYST_Pos) /*!< 0x00001000 */ |
||
4942 | #define COMP_CSR_COMP1HYST_1 (0x2UL << COMP_CSR_COMP1HYST_Pos) /*!< 0x00002000 */ |
||
4943 | #define COMP_CSR_COMP1OUT_Pos (14U) |
||
4944 | #define COMP_CSR_COMP1OUT_Msk (0x1UL << COMP_CSR_COMP1OUT_Pos) /*!< 0x00004000 */ |
||
4945 | #define COMP_CSR_COMP1OUT COMP_CSR_COMP1OUT_Msk /*!< COMP1 output level */ |
||
4946 | #define COMP_CSR_COMP1LOCK_Pos (15U) |
||
4947 | #define COMP_CSR_COMP1LOCK_Msk (0x1UL << COMP_CSR_COMP1LOCK_Pos) /*!< 0x00008000 */ |
||
4948 | #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */ |
||
4949 | /* COMP2 bits definition */ |
||
4950 | #define COMP_CSR_COMP2EN_Pos (16U) |
||
4951 | #define COMP_CSR_COMP2EN_Msk (0x1UL << COMP_CSR_COMP2EN_Pos) /*!< 0x00010000 */ |
||
4952 | #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */ |
||
4953 | #define COMP_CSR_COMP2MODE_Pos (18U) |
||
4954 | #define COMP_CSR_COMP2MODE_Msk (0x3UL << COMP_CSR_COMP2MODE_Pos) /*!< 0x000C0000 */ |
||
4955 | #define COMP_CSR_COMP2MODE COMP_CSR_COMP2MODE_Msk /*!< COMP2 power mode */ |
||
4956 | #define COMP_CSR_COMP2MODE_0 (0x1UL << COMP_CSR_COMP2MODE_Pos) /*!< 0x00040000 */ |
||
4957 | #define COMP_CSR_COMP2MODE_1 (0x2UL << COMP_CSR_COMP2MODE_Pos) /*!< 0x00080000 */ |
||
4958 | #define COMP_CSR_COMP2INSEL_Pos (20U) |
||
4959 | #define COMP_CSR_COMP2INSEL_Msk (0x7UL << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00700000 */ |
||
4960 | #define COMP_CSR_COMP2INSEL COMP_CSR_COMP2INSEL_Msk /*!< COMP2 inverting input select */ |
||
4961 | #define COMP_CSR_COMP2INSEL_0 (0x1UL << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00100000 */ |
||
4962 | #define COMP_CSR_COMP2INSEL_1 (0x2UL << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00200000 */ |
||
4963 | #define COMP_CSR_COMP2INSEL_2 (0x4UL << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00400000 */ |
||
4964 | #define COMP_CSR_WNDWEN_Pos (23U) |
||
4965 | #define COMP_CSR_WNDWEN_Msk (0x1UL << COMP_CSR_WNDWEN_Pos) /*!< 0x00800000 */ |
||
4966 | #define COMP_CSR_WNDWEN COMP_CSR_WNDWEN_Msk /*!< COMPx window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ |
||
4967 | #define COMP_CSR_COMP2OUTSEL_Pos (24U) |
||
4968 | #define COMP_CSR_COMP2OUTSEL_Msk (0x7UL << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x07000000 */ |
||
4969 | #define COMP_CSR_COMP2OUTSEL COMP_CSR_COMP2OUTSEL_Msk /*!< COMP2 output select */ |
||
4970 | #define COMP_CSR_COMP2OUTSEL_0 (0x1UL << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x01000000 */ |
||
4971 | #define COMP_CSR_COMP2OUTSEL_1 (0x2UL << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x02000000 */ |
||
4972 | #define COMP_CSR_COMP2OUTSEL_2 (0x4UL << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x04000000 */ |
||
4973 | #define COMP_CSR_COMP2POL_Pos (27U) |
||
4974 | #define COMP_CSR_COMP2POL_Msk (0x1UL << COMP_CSR_COMP2POL_Pos) /*!< 0x08000000 */ |
||
4975 | #define COMP_CSR_COMP2POL COMP_CSR_COMP2POL_Msk /*!< COMP2 output polarity */ |
||
4976 | #define COMP_CSR_COMP2HYST_Pos (28U) |
||
4977 | #define COMP_CSR_COMP2HYST_Msk (0x3UL << COMP_CSR_COMP2HYST_Pos) /*!< 0x30000000 */ |
||
4978 | #define COMP_CSR_COMP2HYST COMP_CSR_COMP2HYST_Msk /*!< COMP2 hysteresis */ |
||
4979 | #define COMP_CSR_COMP2HYST_0 (0x1UL << COMP_CSR_COMP2HYST_Pos) /*!< 0x10000000 */ |
||
4980 | #define COMP_CSR_COMP2HYST_1 (0x2UL << COMP_CSR_COMP2HYST_Pos) /*!< 0x20000000 */ |
||
4981 | #define COMP_CSR_COMP2OUT_Pos (30U) |
||
4982 | #define COMP_CSR_COMP2OUT_Msk (0x1UL << COMP_CSR_COMP2OUT_Pos) /*!< 0x40000000 */ |
||
4983 | #define COMP_CSR_COMP2OUT COMP_CSR_COMP2OUT_Msk /*!< COMP2 output level */ |
||
4984 | #define COMP_CSR_COMP2LOCK_Pos (31U) |
||
4985 | #define COMP_CSR_COMP2LOCK_Msk (0x1UL << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */ |
||
4986 | #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */ |
||
4987 | /* COMPx bits definition */ |
||
4988 | #define COMP_CSR_COMPxEN_Pos (0U) |
||
4989 | #define COMP_CSR_COMPxEN_Msk (0x1UL << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */ |
||
4990 | #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */ |
||
4991 | #define COMP_CSR_COMPxMODE_Pos (2U) |
||
4992 | #define COMP_CSR_COMPxMODE_Msk (0x3UL << COMP_CSR_COMPxMODE_Pos) /*!< 0x0000000C */ |
||
4993 | #define COMP_CSR_COMPxMODE COMP_CSR_COMPxMODE_Msk /*!< COMPx power mode */ |
||
4994 | #define COMP_CSR_COMPxMODE_0 (0x1UL << COMP_CSR_COMPxMODE_Pos) /*!< 0x00000004 */ |
||
4995 | #define COMP_CSR_COMPxMODE_1 (0x2UL << COMP_CSR_COMPxMODE_Pos) /*!< 0x00000008 */ |
||
4996 | #define COMP_CSR_COMPxINSEL_Pos (4U) |
||
4997 | #define COMP_CSR_COMPxINSEL_Msk (0x7UL << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000070 */ |
||
4998 | #define COMP_CSR_COMPxINSEL COMP_CSR_COMPxINSEL_Msk /*!< COMPx inverting input select */ |
||
4999 | #define COMP_CSR_COMPxINSEL_0 (0x1UL << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000010 */ |
||
5000 | #define COMP_CSR_COMPxINSEL_1 (0x2UL << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000020 */ |
||
5001 | #define COMP_CSR_COMPxINSEL_2 (0x4UL << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000040 */ |
||
5002 | #define COMP_CSR_COMPxOUTSEL_Pos (8U) |
||
5003 | #define COMP_CSR_COMPxOUTSEL_Msk (0x7UL << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000700 */ |
||
5004 | #define COMP_CSR_COMPxOUTSEL COMP_CSR_COMPxOUTSEL_Msk /*!< COMPx output select */ |
||
5005 | #define COMP_CSR_COMPxOUTSEL_0 (0x1UL << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000100 */ |
||
5006 | #define COMP_CSR_COMPxOUTSEL_1 (0x2UL << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000200 */ |
||
5007 | #define COMP_CSR_COMPxOUTSEL_2 (0x4UL << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000400 */ |
||
5008 | #define COMP_CSR_COMPxPOL_Pos (11U) |
||
5009 | #define COMP_CSR_COMPxPOL_Msk (0x1UL << COMP_CSR_COMPxPOL_Pos) /*!< 0x00000800 */ |
||
5010 | #define COMP_CSR_COMPxPOL COMP_CSR_COMPxPOL_Msk /*!< COMPx output polarity */ |
||
5011 | #define COMP_CSR_COMPxHYST_Pos (12U) |
||
5012 | #define COMP_CSR_COMPxHYST_Msk (0x3UL << COMP_CSR_COMPxHYST_Pos) /*!< 0x00003000 */ |
||
5013 | #define COMP_CSR_COMPxHYST COMP_CSR_COMPxHYST_Msk /*!< COMPx hysteresis */ |
||
5014 | #define COMP_CSR_COMPxHYST_0 (0x1UL << COMP_CSR_COMPxHYST_Pos) /*!< 0x00001000 */ |
||
5015 | #define COMP_CSR_COMPxHYST_1 (0x2UL << COMP_CSR_COMPxHYST_Pos) /*!< 0x00002000 */ |
||
5016 | #define COMP_CSR_COMPxOUT_Pos (14U) |
||
5017 | #define COMP_CSR_COMPxOUT_Msk (0x1UL << COMP_CSR_COMPxOUT_Pos) /*!< 0x00004000 */ |
||
5018 | #define COMP_CSR_COMPxOUT COMP_CSR_COMPxOUT_Msk /*!< COMPx output level */ |
||
5019 | #define COMP_CSR_COMPxLOCK_Pos (15U) |
||
5020 | #define COMP_CSR_COMPxLOCK_Msk (0x1UL << COMP_CSR_COMPxLOCK_Pos) /*!< 0x00008000 */ |
||
5021 | #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */ |
||
5022 | |||
5023 | /******************************************************************************/ |
||
5024 | /* */ |
||
5025 | /* CRC calculation unit (CRC) */ |
||
5026 | /* */ |
||
5027 | /******************************************************************************/ |
||
5028 | |||
5029 | /* |
||
5030 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie) |
||
5031 | */ |
||
5032 | |||
5033 | /* Support of Programmable Polynomial size and value feature */ |
||
5034 | #define CRC_PROG_POLYNOMIAL_SUPPORT |
||
5035 | |||
5036 | /******************* Bit definition for CRC_DR register *********************/ |
||
5037 | #define CRC_DR_DR_Pos (0U) |
||
5038 | #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ |
||
5039 | #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ |
||
5040 | |||
5041 | /******************* Bit definition for CRC_IDR register ********************/ |
||
5042 | #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */ |
||
5043 | |||
5044 | /******************** Bit definition for CRC_CR register ********************/ |
||
5045 | #define CRC_CR_RESET_Pos (0U) |
||
5046 | #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ |
||
5047 | #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ |
||
5048 | #define CRC_CR_POLYSIZE_Pos (3U) |
||
5049 | #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ |
||
5050 | #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ |
||
5051 | #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ |
||
5052 | #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ |
||
5053 | #define CRC_CR_REV_IN_Pos (5U) |
||
5054 | #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ |
||
5055 | #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ |
||
5056 | #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ |
||
5057 | #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ |
||
5058 | #define CRC_CR_REV_OUT_Pos (7U) |
||
5059 | #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ |
||
5060 | #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ |
||
5061 | |||
5062 | /******************* Bit definition for CRC_INIT register *******************/ |
||
5063 | #define CRC_INIT_INIT_Pos (0U) |
||
5064 | #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ |
||
5065 | #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ |
||
5066 | |||
5067 | /******************* Bit definition for CRC_POL register ********************/ |
||
5068 | #define CRC_POL_POL_Pos (0U) |
||
5069 | #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ |
||
5070 | #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ |
||
5071 | |||
5072 | /******************************************************************************/ |
||
5073 | /* */ |
||
5074 | /* CRS Clock Recovery System */ |
||
5075 | /******************************************************************************/ |
||
5076 | |||
5077 | /******************* Bit definition for CRS_CR register *********************/ |
||
5078 | #define CRS_CR_SYNCOKIE_Pos (0U) |
||
5079 | #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */ |
||
5080 | #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /* SYNC event OK interrupt enable */ |
||
5081 | #define CRS_CR_SYNCWARNIE_Pos (1U) |
||
5082 | #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */ |
||
5083 | #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /* SYNC warning interrupt enable */ |
||
5084 | #define CRS_CR_ERRIE_Pos (2U) |
||
5085 | #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */ |
||
5086 | #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /* SYNC error interrupt enable */ |
||
5087 | #define CRS_CR_ESYNCIE_Pos (3U) |
||
5088 | #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */ |
||
5089 | #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /* Expected SYNC(ESYNCF) interrupt Enable*/ |
||
5090 | #define CRS_CR_CEN_Pos (5U) |
||
5091 | #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */ |
||
5092 | #define CRS_CR_CEN CRS_CR_CEN_Msk /* Frequency error counter enable */ |
||
5093 | #define CRS_CR_AUTOTRIMEN_Pos (6U) |
||
5094 | #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */ |
||
5095 | #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /* Automatic trimming enable */ |
||
5096 | #define CRS_CR_SWSYNC_Pos (7U) |
||
5097 | #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */ |
||
5098 | #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /* A Software SYNC event is generated */ |
||
5099 | #define CRS_CR_TRIM_Pos (8U) |
||
5100 | #define CRS_CR_TRIM_Msk (0x3FUL << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */ |
||
5101 | #define CRS_CR_TRIM CRS_CR_TRIM_Msk /* HSI48 oscillator smooth trimming */ |
||
5102 | |||
5103 | /******************* Bit definition for CRS_CFGR register *********************/ |
||
5104 | #define CRS_CFGR_RELOAD_Pos (0U) |
||
5105 | #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */ |
||
5106 | #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /* Counter reload value */ |
||
5107 | #define CRS_CFGR_FELIM_Pos (16U) |
||
5108 | #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */ |
||
5109 | #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /* Frequency error limit */ |
||
5110 | |||
5111 | #define CRS_CFGR_SYNCDIV_Pos (24U) |
||
5112 | #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */ |
||
5113 | #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /* SYNC divider */ |
||
5114 | #define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */ |
||
5115 | #define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */ |
||
5116 | #define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */ |
||
5117 | |||
5118 | #define CRS_CFGR_SYNCSRC_Pos (28U) |
||
5119 | #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */ |
||
5120 | #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /* SYNC signal source selection */ |
||
5121 | #define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */ |
||
5122 | #define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */ |
||
5123 | |||
5124 | #define CRS_CFGR_SYNCPOL_Pos (31U) |
||
5125 | #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */ |
||
5126 | #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /* SYNC polarity selection */ |
||
5127 | |||
5128 | /******************* Bit definition for CRS_ISR register *********************/ |
||
5129 | #define CRS_ISR_SYNCOKF_Pos (0U) |
||
5130 | #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */ |
||
5131 | #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /* SYNC event OK flag */ |
||
5132 | #define CRS_ISR_SYNCWARNF_Pos (1U) |
||
5133 | #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */ |
||
5134 | #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /* SYNC warning */ |
||
5135 | #define CRS_ISR_ERRF_Pos (2U) |
||
5136 | #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */ |
||
5137 | #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /* SYNC error flag */ |
||
5138 | #define CRS_ISR_ESYNCF_Pos (3U) |
||
5139 | #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */ |
||
5140 | #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /* Expected SYNC flag */ |
||
5141 | #define CRS_ISR_SYNCERR_Pos (8U) |
||
5142 | #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */ |
||
5143 | #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /* SYNC error */ |
||
5144 | #define CRS_ISR_SYNCMISS_Pos (9U) |
||
5145 | #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */ |
||
5146 | #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /* SYNC missed */ |
||
5147 | #define CRS_ISR_TRIMOVF_Pos (10U) |
||
5148 | #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */ |
||
5149 | #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /* Trimming overflow or underflow */ |
||
5150 | #define CRS_ISR_FEDIR_Pos (15U) |
||
5151 | #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */ |
||
5152 | #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /* Frequency error direction */ |
||
5153 | #define CRS_ISR_FECAP_Pos (16U) |
||
5154 | #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */ |
||
5155 | #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /* Frequency error capture */ |
||
5156 | |||
5157 | /******************* Bit definition for CRS_ICR register *********************/ |
||
5158 | #define CRS_ICR_SYNCOKC_Pos (0U) |
||
5159 | #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */ |
||
5160 | #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /* SYNC event OK clear flag */ |
||
5161 | #define CRS_ICR_SYNCWARNC_Pos (1U) |
||
5162 | #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */ |
||
5163 | #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /* SYNC warning clear flag */ |
||
5164 | #define CRS_ICR_ERRC_Pos (2U) |
||
5165 | #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */ |
||
5166 | #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /* Error clear flag */ |
||
5167 | #define CRS_ICR_ESYNCC_Pos (3U) |
||
5168 | #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */ |
||
5169 | #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /* Expected SYNC clear flag */ |
||
5170 | |||
5171 | /******************************************************************************/ |
||
5172 | /* */ |
||
5173 | /* Digital to Analog Converter (DAC) */ |
||
5174 | /* */ |
||
5175 | /******************************************************************************/ |
||
5176 | |||
5177 | /* |
||
5178 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie) |
||
5179 | */ |
||
5180 | #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: availability of DAC channel 2 */ |
||
5181 | |||
5182 | /******************** Bit definition for DAC_CR register ********************/ |
||
5183 | #define DAC_CR_EN1_Pos (0U) |
||
5184 | #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ |
||
5185 | #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */ |
||
5186 | #define DAC_CR_BOFF1_Pos (1U) |
||
5187 | #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ |
||
5188 | #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */ |
||
5189 | #define DAC_CR_TEN1_Pos (2U) |
||
5190 | #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ |
||
5191 | #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */ |
||
5192 | |||
5193 | #define DAC_CR_TSEL1_Pos (3U) |
||
5194 | #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ |
||
5195 | #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */ |
||
5196 | #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ |
||
5197 | #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ |
||
5198 | #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ |
||
5199 | |||
5200 | #define DAC_CR_WAVE1_Pos (6U) |
||
5201 | #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ |
||
5202 | #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
||
5203 | #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ |
||
5204 | #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ |
||
5205 | |||
5206 | #define DAC_CR_MAMP1_Pos (8U) |
||
5207 | #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ |
||
5208 | #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
||
5209 | #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ |
||
5210 | #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ |
||
5211 | #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ |
||
5212 | #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ |
||
5213 | |||
5214 | #define DAC_CR_DMAEN1_Pos (12U) |
||
5215 | #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ |
||
5216 | #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */ |
||
5217 | #define DAC_CR_DMAUDRIE1_Pos (13U) |
||
5218 | #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ |
||
5219 | #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA Underrun Interrupt enable */ |
||
5220 | |||
5221 | #define DAC_CR_EN2_Pos (16U) |
||
5222 | #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ |
||
5223 | #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */ |
||
5224 | #define DAC_CR_BOFF2_Pos (17U) |
||
5225 | #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ |
||
5226 | #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */ |
||
5227 | #define DAC_CR_TEN2_Pos (18U) |
||
5228 | #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ |
||
5229 | #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */ |
||
5230 | |||
5231 | #define DAC_CR_TSEL2_Pos (19U) |
||
5232 | #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ |
||
5233 | #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */ |
||
5234 | #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ |
||
5235 | #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ |
||
5236 | #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ |
||
5237 | |||
5238 | #define DAC_CR_WAVE2_Pos (22U) |
||
5239 | #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ |
||
5240 | #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
||
5241 | #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ |
||
5242 | #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ |
||
5243 | |||
5244 | #define DAC_CR_MAMP2_Pos (24U) |
||
5245 | #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ |
||
5246 | #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
||
5247 | #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ |
||
5248 | #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ |
||
5249 | #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ |
||
5250 | #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ |
||
5251 | |||
5252 | #define DAC_CR_DMAEN2_Pos (28U) |
||
5253 | #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ |
||
5254 | #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */ |
||
5255 | #define DAC_CR_DMAUDRIE2_Pos (29U) |
||
5256 | #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ |
||
5257 | #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!< DAC channel2 DMA Underrun Interrupt enable */ |
||
5258 | |||
5259 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
||
5260 | #define DAC_SWTRIGR_SWTRIG1_Pos (0U) |
||
5261 | #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ |
||
5262 | #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */ |
||
5263 | #define DAC_SWTRIGR_SWTRIG2_Pos (1U) |
||
5264 | #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ |
||
5265 | #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */ |
||
5266 | |||
5267 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
||
5268 | #define DAC_DHR12R1_DACC1DHR_Pos (0U) |
||
5269 | #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ |
||
5270 | #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
||
5271 | |||
5272 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
||
5273 | #define DAC_DHR12L1_DACC1DHR_Pos (4U) |
||
5274 | #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
||
5275 | #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
||
5276 | |||
5277 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
||
5278 | #define DAC_DHR8R1_DACC1DHR_Pos (0U) |
||
5279 | #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ |
||
5280 | #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
||
5281 | |||
5282 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
||
5283 | #define DAC_DHR12R2_DACC2DHR_Pos (0U) |
||
5284 | #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ |
||
5285 | #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
||
5286 | |||
5287 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
||
5288 | #define DAC_DHR12L2_DACC2DHR_Pos (4U) |
||
5289 | #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ |
||
5290 | #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
||
5291 | |||
5292 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
||
5293 | #define DAC_DHR8R2_DACC2DHR_Pos (0U) |
||
5294 | #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ |
||
5295 | #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
||
5296 | |||
5297 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
||
5298 | #define DAC_DHR12RD_DACC1DHR_Pos (0U) |
||
5299 | #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ |
||
5300 | #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
||
5301 | #define DAC_DHR12RD_DACC2DHR_Pos (16U) |
||
5302 | #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ |
||
5303 | #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
||
5304 | |||
5305 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
||
5306 | #define DAC_DHR12LD_DACC1DHR_Pos (4U) |
||
5307 | #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
||
5308 | #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
||
5309 | #define DAC_DHR12LD_DACC2DHR_Pos (20U) |
||
5310 | #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ |
||
5311 | #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
||
5312 | |||
5313 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
||
5314 | #define DAC_DHR8RD_DACC1DHR_Pos (0U) |
||
5315 | #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ |
||
5316 | #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
||
5317 | #define DAC_DHR8RD_DACC2DHR_Pos (8U) |
||
5318 | #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ |
||
5319 | #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
||
5320 | |||
5321 | /******************* Bit definition for DAC_DOR1 register *******************/ |
||
5322 | #define DAC_DOR1_DACC1DOR_Pos (0U) |
||
5323 | #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ |
||
5324 | #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */ |
||
5325 | |||
5326 | /******************* Bit definition for DAC_DOR2 register *******************/ |
||
5327 | #define DAC_DOR2_DACC2DOR_Pos (0U) |
||
5328 | #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ |
||
5329 | #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */ |
||
5330 | |||
5331 | /******************** Bit definition for DAC_SR register ********************/ |
||
5332 | #define DAC_SR_DMAUDR1_Pos (13U) |
||
5333 | #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ |
||
5334 | #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */ |
||
5335 | #define DAC_SR_DMAUDR2_Pos (29U) |
||
5336 | #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ |
||
5337 | #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */ |
||
5338 | |||
5339 | /******************************************************************************/ |
||
5340 | /* */ |
||
5341 | /* Debug MCU (DBGMCU) */ |
||
5342 | /* */ |
||
5343 | /******************************************************************************/ |
||
5344 | |||
5345 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ |
||
5346 | #define DBGMCU_IDCODE_DEV_ID_Pos (0U) |
||
5347 | #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ |
||
5348 | #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ |
||
5349 | |||
5350 | #define DBGMCU_IDCODE_REV_ID_Pos (16U) |
||
5351 | #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ |
||
5352 | #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ |
||
5353 | #define DBGMCU_IDCODE_REV_ID_0 (0x0001UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ |
||
5354 | #define DBGMCU_IDCODE_REV_ID_1 (0x0002UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ |
||
5355 | #define DBGMCU_IDCODE_REV_ID_2 (0x0004UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ |
||
5356 | #define DBGMCU_IDCODE_REV_ID_3 (0x0008UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ |
||
5357 | #define DBGMCU_IDCODE_REV_ID_4 (0x0010UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ |
||
5358 | #define DBGMCU_IDCODE_REV_ID_5 (0x0020UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ |
||
5359 | #define DBGMCU_IDCODE_REV_ID_6 (0x0040UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ |
||
5360 | #define DBGMCU_IDCODE_REV_ID_7 (0x0080UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ |
||
5361 | #define DBGMCU_IDCODE_REV_ID_8 (0x0100UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ |
||
5362 | #define DBGMCU_IDCODE_REV_ID_9 (0x0200UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ |
||
5363 | #define DBGMCU_IDCODE_REV_ID_10 (0x0400UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ |
||
5364 | #define DBGMCU_IDCODE_REV_ID_11 (0x0800UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ |
||
5365 | #define DBGMCU_IDCODE_REV_ID_12 (0x1000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ |
||
5366 | #define DBGMCU_IDCODE_REV_ID_13 (0x2000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ |
||
5367 | #define DBGMCU_IDCODE_REV_ID_14 (0x4000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ |
||
5368 | #define DBGMCU_IDCODE_REV_ID_15 (0x8000UL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ |
||
5369 | |||
5370 | /****************** Bit definition for DBGMCU_CR register *******************/ |
||
5371 | #define DBGMCU_CR_DBG_STOP_Pos (1U) |
||
5372 | #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ |
||
5373 | #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ |
||
5374 | #define DBGMCU_CR_DBG_STANDBY_Pos (2U) |
||
5375 | #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ |
||
5376 | #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ |
||
5377 | |||
5378 | /****************** Bit definition for DBGMCU_APB1_FZ register **************/ |
||
5379 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U) |
||
5380 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ |
||
5381 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ |
||
5382 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) |
||
5383 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ |
||
5384 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */ |
||
5385 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U) |
||
5386 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ |
||
5387 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */ |
||
5388 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U) |
||
5389 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */ |
||
5390 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */ |
||
5391 | #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos (8U) |
||
5392 | #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos) /*!< 0x00000100 */ |
||
5393 | #define DBGMCU_APB1_FZ_DBG_TIM14_STOP DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk /*!< TIM14 counter stopped when core is halted */ |
||
5394 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U) |
||
5395 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ |
||
5396 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */ |
||
5397 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) |
||
5398 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ |
||
5399 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ |
||
5400 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) |
||
5401 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ |
||
5402 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ |
||
5403 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U) |
||
5404 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */ |
||
5405 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */ |
||
5406 | #define DBGMCU_APB1_FZ_DBG_CAN_STOP_Pos (25U) |
||
5407 | #define DBGMCU_APB1_FZ_DBG_CAN_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_CAN_STOP_Pos) /*!< 0x02000000 */ |
||
5408 | #define DBGMCU_APB1_FZ_DBG_CAN_STOP DBGMCU_APB1_FZ_DBG_CAN_STOP_Msk /*!< CAN debug stopped when Core is halted */ |
||
5409 | |||
5410 | /****************** Bit definition for DBGMCU_APB2_FZ register **************/ |
||
5411 | #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (11U) |
||
5412 | #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */ |
||
5413 | #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */ |
||
5414 | #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos (16U) |
||
5415 | #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */ |
||
5416 | #define DBGMCU_APB2_FZ_DBG_TIM15_STOP DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk /*!< TIM15 counter stopped when core is halted */ |
||
5417 | #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos (17U) |
||
5418 | #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */ |
||
5419 | #define DBGMCU_APB2_FZ_DBG_TIM16_STOP DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk /*!< TIM16 counter stopped when core is halted */ |
||
5420 | #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos (18U) |
||
5421 | #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */ |
||
5422 | #define DBGMCU_APB2_FZ_DBG_TIM17_STOP DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk /*!< TIM17 counter stopped when core is halted */ |
||
5423 | |||
5424 | /******************************************************************************/ |
||
5425 | /* */ |
||
5426 | /* DMA Controller (DMA) */ |
||
5427 | /* */ |
||
5428 | /******************************************************************************/ |
||
5429 | /******************* Bit definition for DMA_ISR register ********************/ |
||
5430 | #define DMA_ISR_GIF1_Pos (0U) |
||
5431 | #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ |
||
5432 | #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ |
||
5433 | #define DMA_ISR_TCIF1_Pos (1U) |
||
5434 | #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ |
||
5435 | #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ |
||
5436 | #define DMA_ISR_HTIF1_Pos (2U) |
||
5437 | #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ |
||
5438 | #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ |
||
5439 | #define DMA_ISR_TEIF1_Pos (3U) |
||
5440 | #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ |
||
5441 | #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ |
||
5442 | #define DMA_ISR_GIF2_Pos (4U) |
||
5443 | #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ |
||
5444 | #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ |
||
5445 | #define DMA_ISR_TCIF2_Pos (5U) |
||
5446 | #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ |
||
5447 | #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ |
||
5448 | #define DMA_ISR_HTIF2_Pos (6U) |
||
5449 | #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ |
||
5450 | #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ |
||
5451 | #define DMA_ISR_TEIF2_Pos (7U) |
||
5452 | #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ |
||
5453 | #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ |
||
5454 | #define DMA_ISR_GIF3_Pos (8U) |
||
5455 | #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ |
||
5456 | #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ |
||
5457 | #define DMA_ISR_TCIF3_Pos (9U) |
||
5458 | #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ |
||
5459 | #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ |
||
5460 | #define DMA_ISR_HTIF3_Pos (10U) |
||
5461 | #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ |
||
5462 | #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ |
||
5463 | #define DMA_ISR_TEIF3_Pos (11U) |
||
5464 | #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ |
||
5465 | #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ |
||
5466 | #define DMA_ISR_GIF4_Pos (12U) |
||
5467 | #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ |
||
5468 | #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ |
||
5469 | #define DMA_ISR_TCIF4_Pos (13U) |
||
5470 | #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ |
||
5471 | #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ |
||
5472 | #define DMA_ISR_HTIF4_Pos (14U) |
||
5473 | #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ |
||
5474 | #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ |
||
5475 | #define DMA_ISR_TEIF4_Pos (15U) |
||
5476 | #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ |
||
5477 | #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ |
||
5478 | #define DMA_ISR_GIF5_Pos (16U) |
||
5479 | #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ |
||
5480 | #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ |
||
5481 | #define DMA_ISR_TCIF5_Pos (17U) |
||
5482 | #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ |
||
5483 | #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ |
||
5484 | #define DMA_ISR_HTIF5_Pos (18U) |
||
5485 | #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ |
||
5486 | #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ |
||
5487 | #define DMA_ISR_TEIF5_Pos (19U) |
||
5488 | #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ |
||
5489 | #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ |
||
5490 | #define DMA_ISR_GIF6_Pos (20U) |
||
5491 | #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ |
||
5492 | #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ |
||
5493 | #define DMA_ISR_TCIF6_Pos (21U) |
||
5494 | #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ |
||
5495 | #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ |
||
5496 | #define DMA_ISR_HTIF6_Pos (22U) |
||
5497 | #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ |
||
5498 | #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ |
||
5499 | #define DMA_ISR_TEIF6_Pos (23U) |
||
5500 | #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ |
||
5501 | #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ |
||
5502 | #define DMA_ISR_GIF7_Pos (24U) |
||
5503 | #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ |
||
5504 | #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ |
||
5505 | #define DMA_ISR_TCIF7_Pos (25U) |
||
5506 | #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ |
||
5507 | #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ |
||
5508 | #define DMA_ISR_HTIF7_Pos (26U) |
||
5509 | #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ |
||
5510 | #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ |
||
5511 | #define DMA_ISR_TEIF7_Pos (27U) |
||
5512 | #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ |
||
5513 | #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ |
||
5514 | |||
5515 | /******************* Bit definition for DMA_IFCR register *******************/ |
||
5516 | #define DMA_IFCR_CGIF1_Pos (0U) |
||
5517 | #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ |
||
5518 | #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ |
||
5519 | #define DMA_IFCR_CTCIF1_Pos (1U) |
||
5520 | #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ |
||
5521 | #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ |
||
5522 | #define DMA_IFCR_CHTIF1_Pos (2U) |
||
5523 | #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ |
||
5524 | #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ |
||
5525 | #define DMA_IFCR_CTEIF1_Pos (3U) |
||
5526 | #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ |
||
5527 | #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ |
||
5528 | #define DMA_IFCR_CGIF2_Pos (4U) |
||
5529 | #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ |
||
5530 | #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ |
||
5531 | #define DMA_IFCR_CTCIF2_Pos (5U) |
||
5532 | #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ |
||
5533 | #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ |
||
5534 | #define DMA_IFCR_CHTIF2_Pos (6U) |
||
5535 | #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ |
||
5536 | #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ |
||
5537 | #define DMA_IFCR_CTEIF2_Pos (7U) |
||
5538 | #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ |
||
5539 | #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ |
||
5540 | #define DMA_IFCR_CGIF3_Pos (8U) |
||
5541 | #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ |
||
5542 | #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ |
||
5543 | #define DMA_IFCR_CTCIF3_Pos (9U) |
||
5544 | #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ |
||
5545 | #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ |
||
5546 | #define DMA_IFCR_CHTIF3_Pos (10U) |
||
5547 | #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ |
||
5548 | #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ |
||
5549 | #define DMA_IFCR_CTEIF3_Pos (11U) |
||
5550 | #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ |
||
5551 | #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ |
||
5552 | #define DMA_IFCR_CGIF4_Pos (12U) |
||
5553 | #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ |
||
5554 | #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ |
||
5555 | #define DMA_IFCR_CTCIF4_Pos (13U) |
||
5556 | #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ |
||
5557 | #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ |
||
5558 | #define DMA_IFCR_CHTIF4_Pos (14U) |
||
5559 | #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ |
||
5560 | #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ |
||
5561 | #define DMA_IFCR_CTEIF4_Pos (15U) |
||
5562 | #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ |
||
5563 | #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ |
||
5564 | #define DMA_IFCR_CGIF5_Pos (16U) |
||
5565 | #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ |
||
5566 | #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ |
||
5567 | #define DMA_IFCR_CTCIF5_Pos (17U) |
||
5568 | #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ |
||
5569 | #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ |
||
5570 | #define DMA_IFCR_CHTIF5_Pos (18U) |
||
5571 | #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ |
||
5572 | #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ |
||
5573 | #define DMA_IFCR_CTEIF5_Pos (19U) |
||
5574 | #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ |
||
5575 | #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ |
||
5576 | #define DMA_IFCR_CGIF6_Pos (20U) |
||
5577 | #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ |
||
5578 | #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ |
||
5579 | #define DMA_IFCR_CTCIF6_Pos (21U) |
||
5580 | #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ |
||
5581 | #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ |
||
5582 | #define DMA_IFCR_CHTIF6_Pos (22U) |
||
5583 | #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ |
||
5584 | #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ |
||
5585 | #define DMA_IFCR_CTEIF6_Pos (23U) |
||
5586 | #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ |
||
5587 | #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ |
||
5588 | #define DMA_IFCR_CGIF7_Pos (24U) |
||
5589 | #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ |
||
5590 | #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ |
||
5591 | #define DMA_IFCR_CTCIF7_Pos (25U) |
||
5592 | #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ |
||
5593 | #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ |
||
5594 | #define DMA_IFCR_CHTIF7_Pos (26U) |
||
5595 | #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ |
||
5596 | #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ |
||
5597 | #define DMA_IFCR_CTEIF7_Pos (27U) |
||
5598 | #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ |
||
5599 | #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ |
||
5600 | |||
5601 | /******************* Bit definition for DMA_CCR register ********************/ |
||
5602 | #define DMA_CCR_EN_Pos (0U) |
||
5603 | #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ |
||
5604 | #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ |
||
5605 | #define DMA_CCR_TCIE_Pos (1U) |
||
5606 | #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ |
||
5607 | #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ |
||
5608 | #define DMA_CCR_HTIE_Pos (2U) |
||
5609 | #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ |
||
5610 | #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ |
||
5611 | #define DMA_CCR_TEIE_Pos (3U) |
||
5612 | #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ |
||
5613 | #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ |
||
5614 | #define DMA_CCR_DIR_Pos (4U) |
||
5615 | #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ |
||
5616 | #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ |
||
5617 | #define DMA_CCR_CIRC_Pos (5U) |
||
5618 | #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ |
||
5619 | #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ |
||
5620 | #define DMA_CCR_PINC_Pos (6U) |
||
5621 | #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ |
||
5622 | #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ |
||
5623 | #define DMA_CCR_MINC_Pos (7U) |
||
5624 | #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ |
||
5625 | #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ |
||
5626 | |||
5627 | #define DMA_CCR_PSIZE_Pos (8U) |
||
5628 | #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ |
||
5629 | #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ |
||
5630 | #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ |
||
5631 | #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ |
||
5632 | |||
5633 | #define DMA_CCR_MSIZE_Pos (10U) |
||
5634 | #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ |
||
5635 | #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ |
||
5636 | #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ |
||
5637 | #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ |
||
5638 | |||
5639 | #define DMA_CCR_PL_Pos (12U) |
||
5640 | #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ |
||
5641 | #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ |
||
5642 | #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ |
||
5643 | #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ |
||
5644 | |||
5645 | #define DMA_CCR_MEM2MEM_Pos (14U) |
||
5646 | #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ |
||
5647 | #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ |
||
5648 | |||
5649 | /****************** Bit definition for DMA_CNDTR register *******************/ |
||
5650 | #define DMA_CNDTR_NDT_Pos (0U) |
||
5651 | #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ |
||
5652 | #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ |
||
5653 | |||
5654 | /****************** Bit definition for DMA_CPAR register ********************/ |
||
5655 | #define DMA_CPAR_PA_Pos (0U) |
||
5656 | #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ |
||
5657 | #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ |
||
5658 | |||
5659 | /****************** Bit definition for DMA_CMAR register ********************/ |
||
5660 | #define DMA_CMAR_MA_Pos (0U) |
||
5661 | #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ |
||
5662 | #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ |
||
5663 | |||
5664 | /******************************************************************************/ |
||
5665 | /* */ |
||
5666 | /* External Interrupt/Event Controller (EXTI) */ |
||
5667 | /* */ |
||
5668 | /******************************************************************************/ |
||
5669 | /******************* Bit definition for EXTI_IMR register *******************/ |
||
5670 | #define EXTI_IMR_MR0_Pos (0U) |
||
5671 | #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */ |
||
5672 | #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */ |
||
5673 | #define EXTI_IMR_MR1_Pos (1U) |
||
5674 | #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */ |
||
5675 | #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */ |
||
5676 | #define EXTI_IMR_MR2_Pos (2U) |
||
5677 | #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */ |
||
5678 | #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */ |
||
5679 | #define EXTI_IMR_MR3_Pos (3U) |
||
5680 | #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */ |
||
5681 | #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */ |
||
5682 | #define EXTI_IMR_MR4_Pos (4U) |
||
5683 | #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */ |
||
5684 | #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */ |
||
5685 | #define EXTI_IMR_MR5_Pos (5U) |
||
5686 | #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */ |
||
5687 | #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */ |
||
5688 | #define EXTI_IMR_MR6_Pos (6U) |
||
5689 | #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */ |
||
5690 | #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */ |
||
5691 | #define EXTI_IMR_MR7_Pos (7U) |
||
5692 | #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */ |
||
5693 | #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */ |
||
5694 | #define EXTI_IMR_MR8_Pos (8U) |
||
5695 | #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */ |
||
5696 | #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */ |
||
5697 | #define EXTI_IMR_MR9_Pos (9U) |
||
5698 | #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */ |
||
5699 | #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */ |
||
5700 | #define EXTI_IMR_MR10_Pos (10U) |
||
5701 | #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */ |
||
5702 | #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */ |
||
5703 | #define EXTI_IMR_MR11_Pos (11U) |
||
5704 | #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */ |
||
5705 | #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */ |
||
5706 | #define EXTI_IMR_MR12_Pos (12U) |
||
5707 | #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */ |
||
5708 | #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */ |
||
5709 | #define EXTI_IMR_MR13_Pos (13U) |
||
5710 | #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */ |
||
5711 | #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */ |
||
5712 | #define EXTI_IMR_MR14_Pos (14U) |
||
5713 | #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */ |
||
5714 | #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */ |
||
5715 | #define EXTI_IMR_MR15_Pos (15U) |
||
5716 | #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */ |
||
5717 | #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */ |
||
5718 | #define EXTI_IMR_MR16_Pos (16U) |
||
5719 | #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */ |
||
5720 | #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */ |
||
5721 | #define EXTI_IMR_MR17_Pos (17U) |
||
5722 | #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */ |
||
5723 | #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */ |
||
5724 | #define EXTI_IMR_MR18_Pos (18U) |
||
5725 | #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */ |
||
5726 | #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */ |
||
5727 | #define EXTI_IMR_MR19_Pos (19U) |
||
5728 | #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */ |
||
5729 | #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */ |
||
5730 | #define EXTI_IMR_MR20_Pos (20U) |
||
5731 | #define EXTI_IMR_MR20_Msk (0x1UL << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */ |
||
5732 | #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */ |
||
5733 | #define EXTI_IMR_MR21_Pos (21U) |
||
5734 | #define EXTI_IMR_MR21_Msk (0x1UL << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */ |
||
5735 | #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */ |
||
5736 | #define EXTI_IMR_MR22_Pos (22U) |
||
5737 | #define EXTI_IMR_MR22_Msk (0x1UL << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */ |
||
5738 | #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */ |
||
5739 | #define EXTI_IMR_MR23_Pos (23U) |
||
5740 | #define EXTI_IMR_MR23_Msk (0x1UL << EXTI_IMR_MR23_Pos) /*!< 0x00800000 */ |
||
5741 | #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk /*!< Interrupt Mask on line 23 */ |
||
5742 | #define EXTI_IMR_MR25_Pos (25U) |
||
5743 | #define EXTI_IMR_MR25_Msk (0x1UL << EXTI_IMR_MR25_Pos) /*!< 0x02000000 */ |
||
5744 | #define EXTI_IMR_MR25 EXTI_IMR_MR25_Msk /*!< Interrupt Mask on line 25 */ |
||
5745 | #define EXTI_IMR_MR26_Pos (26U) |
||
5746 | #define EXTI_IMR_MR26_Msk (0x1UL << EXTI_IMR_MR26_Pos) /*!< 0x04000000 */ |
||
5747 | #define EXTI_IMR_MR26 EXTI_IMR_MR26_Msk /*!< Interrupt Mask on line 26 */ |
||
5748 | #define EXTI_IMR_MR27_Pos (27U) |
||
5749 | #define EXTI_IMR_MR27_Msk (0x1UL << EXTI_IMR_MR27_Pos) /*!< 0x08000000 */ |
||
5750 | #define EXTI_IMR_MR27 EXTI_IMR_MR27_Msk /*!< Interrupt Mask on line 27 */ |
||
5751 | #define EXTI_IMR_MR31_Pos (31U) |
||
5752 | #define EXTI_IMR_MR31_Msk (0x1UL << EXTI_IMR_MR31_Pos) /*!< 0x80000000 */ |
||
5753 | #define EXTI_IMR_MR31 EXTI_IMR_MR31_Msk /*!< Interrupt Mask on line 31 */ |
||
5754 | |||
5755 | /* References Defines */ |
||
5756 | #define EXTI_IMR_IM0 EXTI_IMR_MR0 |
||
5757 | #define EXTI_IMR_IM1 EXTI_IMR_MR1 |
||
5758 | #define EXTI_IMR_IM2 EXTI_IMR_MR2 |
||
5759 | #define EXTI_IMR_IM3 EXTI_IMR_MR3 |
||
5760 | #define EXTI_IMR_IM4 EXTI_IMR_MR4 |
||
5761 | #define EXTI_IMR_IM5 EXTI_IMR_MR5 |
||
5762 | #define EXTI_IMR_IM6 EXTI_IMR_MR6 |
||
5763 | #define EXTI_IMR_IM7 EXTI_IMR_MR7 |
||
5764 | #define EXTI_IMR_IM8 EXTI_IMR_MR8 |
||
5765 | #define EXTI_IMR_IM9 EXTI_IMR_MR9 |
||
5766 | #define EXTI_IMR_IM10 EXTI_IMR_MR10 |
||
5767 | #define EXTI_IMR_IM11 EXTI_IMR_MR11 |
||
5768 | #define EXTI_IMR_IM12 EXTI_IMR_MR12 |
||
5769 | #define EXTI_IMR_IM13 EXTI_IMR_MR13 |
||
5770 | #define EXTI_IMR_IM14 EXTI_IMR_MR14 |
||
5771 | #define EXTI_IMR_IM15 EXTI_IMR_MR15 |
||
5772 | #define EXTI_IMR_IM16 EXTI_IMR_MR16 |
||
5773 | #define EXTI_IMR_IM17 EXTI_IMR_MR17 |
||
5774 | #define EXTI_IMR_IM18 EXTI_IMR_MR18 |
||
5775 | #define EXTI_IMR_IM19 EXTI_IMR_MR19 |
||
5776 | #define EXTI_IMR_IM20 EXTI_IMR_MR20 |
||
5777 | #define EXTI_IMR_IM21 EXTI_IMR_MR21 |
||
5778 | #define EXTI_IMR_IM22 EXTI_IMR_MR22 |
||
5779 | #define EXTI_IMR_IM23 EXTI_IMR_MR23 |
||
5780 | #define EXTI_IMR_IM25 EXTI_IMR_MR25 |
||
5781 | #define EXTI_IMR_IM26 EXTI_IMR_MR26 |
||
5782 | #define EXTI_IMR_IM27 EXTI_IMR_MR27 |
||
5783 | #define EXTI_IMR_IM31 EXTI_IMR_MR31 |
||
5784 | |||
5785 | #define EXTI_IMR_IM_Pos (0U) |
||
5786 | #define EXTI_IMR_IM_Msk (0x8EFFFFFFUL << EXTI_IMR_IM_Pos) /*!< 0x8EFFFFFF */ |
||
5787 | #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ |
||
5788 | |||
5789 | |||
5790 | /****************** Bit definition for EXTI_EMR register ********************/ |
||
5791 | #define EXTI_EMR_MR0_Pos (0U) |
||
5792 | #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */ |
||
5793 | #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */ |
||
5794 | #define EXTI_EMR_MR1_Pos (1U) |
||
5795 | #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */ |
||
5796 | #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */ |
||
5797 | #define EXTI_EMR_MR2_Pos (2U) |
||
5798 | #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */ |
||
5799 | #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */ |
||
5800 | #define EXTI_EMR_MR3_Pos (3U) |
||
5801 | #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */ |
||
5802 | #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */ |
||
5803 | #define EXTI_EMR_MR4_Pos (4U) |
||
5804 | #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */ |
||
5805 | #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */ |
||
5806 | #define EXTI_EMR_MR5_Pos (5U) |
||
5807 | #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */ |
||
5808 | #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */ |
||
5809 | #define EXTI_EMR_MR6_Pos (6U) |
||
5810 | #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */ |
||
5811 | #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */ |
||
5812 | #define EXTI_EMR_MR7_Pos (7U) |
||
5813 | #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */ |
||
5814 | #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */ |
||
5815 | #define EXTI_EMR_MR8_Pos (8U) |
||
5816 | #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */ |
||
5817 | #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */ |
||
5818 | #define EXTI_EMR_MR9_Pos (9U) |
||
5819 | #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */ |
||
5820 | #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */ |
||
5821 | #define EXTI_EMR_MR10_Pos (10U) |
||
5822 | #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */ |
||
5823 | #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */ |
||
5824 | #define EXTI_EMR_MR11_Pos (11U) |
||
5825 | #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */ |
||
5826 | #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */ |
||
5827 | #define EXTI_EMR_MR12_Pos (12U) |
||
5828 | #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */ |
||
5829 | #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */ |
||
5830 | #define EXTI_EMR_MR13_Pos (13U) |
||
5831 | #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */ |
||
5832 | #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */ |
||
5833 | #define EXTI_EMR_MR14_Pos (14U) |
||
5834 | #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */ |
||
5835 | #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */ |
||
5836 | #define EXTI_EMR_MR15_Pos (15U) |
||
5837 | #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */ |
||
5838 | #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */ |
||
5839 | #define EXTI_EMR_MR16_Pos (16U) |
||
5840 | #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */ |
||
5841 | #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */ |
||
5842 | #define EXTI_EMR_MR17_Pos (17U) |
||
5843 | #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */ |
||
5844 | #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */ |
||
5845 | #define EXTI_EMR_MR18_Pos (18U) |
||
5846 | #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */ |
||
5847 | #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */ |
||
5848 | #define EXTI_EMR_MR19_Pos (19U) |
||
5849 | #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */ |
||
5850 | #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */ |
||
5851 | #define EXTI_EMR_MR20_Pos (20U) |
||
5852 | #define EXTI_EMR_MR20_Msk (0x1UL << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */ |
||
5853 | #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */ |
||
5854 | #define EXTI_EMR_MR21_Pos (21U) |
||
5855 | #define EXTI_EMR_MR21_Msk (0x1UL << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */ |
||
5856 | #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */ |
||
5857 | #define EXTI_EMR_MR22_Pos (22U) |
||
5858 | #define EXTI_EMR_MR22_Msk (0x1UL << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */ |
||
5859 | #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */ |
||
5860 | #define EXTI_EMR_MR23_Pos (23U) |
||
5861 | #define EXTI_EMR_MR23_Msk (0x1UL << EXTI_EMR_MR23_Pos) /*!< 0x00800000 */ |
||
5862 | #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk /*!< Event Mask on line 23 */ |
||
5863 | #define EXTI_EMR_MR25_Pos (25U) |
||
5864 | #define EXTI_EMR_MR25_Msk (0x1UL << EXTI_EMR_MR25_Pos) /*!< 0x02000000 */ |
||
5865 | #define EXTI_EMR_MR25 EXTI_EMR_MR25_Msk /*!< Event Mask on line 25 */ |
||
5866 | #define EXTI_EMR_MR26_Pos (26U) |
||
5867 | #define EXTI_EMR_MR26_Msk (0x1UL << EXTI_EMR_MR26_Pos) /*!< 0x04000000 */ |
||
5868 | #define EXTI_EMR_MR26 EXTI_EMR_MR26_Msk /*!< Event Mask on line 26 */ |
||
5869 | #define EXTI_EMR_MR27_Pos (27U) |
||
5870 | #define EXTI_EMR_MR27_Msk (0x1UL << EXTI_EMR_MR27_Pos) /*!< 0x08000000 */ |
||
5871 | #define EXTI_EMR_MR27 EXTI_EMR_MR27_Msk /*!< Event Mask on line 27 */ |
||
5872 | #define EXTI_EMR_MR31_Pos (31U) |
||
5873 | #define EXTI_EMR_MR31_Msk (0x1UL << EXTI_EMR_MR31_Pos) /*!< 0x80000000 */ |
||
5874 | #define EXTI_EMR_MR31 EXTI_EMR_MR31_Msk /*!< Event Mask on line 31 */ |
||
5875 | |||
5876 | /* References Defines */ |
||
5877 | #define EXTI_EMR_EM0 EXTI_EMR_MR0 |
||
5878 | #define EXTI_EMR_EM1 EXTI_EMR_MR1 |
||
5879 | #define EXTI_EMR_EM2 EXTI_EMR_MR2 |
||
5880 | #define EXTI_EMR_EM3 EXTI_EMR_MR3 |
||
5881 | #define EXTI_EMR_EM4 EXTI_EMR_MR4 |
||
5882 | #define EXTI_EMR_EM5 EXTI_EMR_MR5 |
||
5883 | #define EXTI_EMR_EM6 EXTI_EMR_MR6 |
||
5884 | #define EXTI_EMR_EM7 EXTI_EMR_MR7 |
||
5885 | #define EXTI_EMR_EM8 EXTI_EMR_MR8 |
||
5886 | #define EXTI_EMR_EM9 EXTI_EMR_MR9 |
||
5887 | #define EXTI_EMR_EM10 EXTI_EMR_MR10 |
||
5888 | #define EXTI_EMR_EM11 EXTI_EMR_MR11 |
||
5889 | #define EXTI_EMR_EM12 EXTI_EMR_MR12 |
||
5890 | #define EXTI_EMR_EM13 EXTI_EMR_MR13 |
||
5891 | #define EXTI_EMR_EM14 EXTI_EMR_MR14 |
||
5892 | #define EXTI_EMR_EM15 EXTI_EMR_MR15 |
||
5893 | #define EXTI_EMR_EM16 EXTI_EMR_MR16 |
||
5894 | #define EXTI_EMR_EM17 EXTI_EMR_MR17 |
||
5895 | #define EXTI_EMR_EM18 EXTI_EMR_MR18 |
||
5896 | #define EXTI_EMR_EM19 EXTI_EMR_MR19 |
||
5897 | #define EXTI_EMR_EM20 EXTI_EMR_MR20 |
||
5898 | #define EXTI_EMR_EM21 EXTI_EMR_MR21 |
||
5899 | #define EXTI_EMR_EM22 EXTI_EMR_MR22 |
||
5900 | #define EXTI_EMR_EM23 EXTI_EMR_MR23 |
||
5901 | #define EXTI_EMR_EM25 EXTI_EMR_MR25 |
||
5902 | #define EXTI_EMR_EM26 EXTI_EMR_MR26 |
||
5903 | #define EXTI_EMR_EM27 EXTI_EMR_MR27 |
||
5904 | #define EXTI_EMR_EM31 EXTI_EMR_MR31 |
||
5905 | |||
5906 | /******************* Bit definition for EXTI_RTSR register ******************/ |
||
5907 | #define EXTI_RTSR_TR0_Pos (0U) |
||
5908 | #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */ |
||
5909 | #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */ |
||
5910 | #define EXTI_RTSR_TR1_Pos (1U) |
||
5911 | #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */ |
||
5912 | #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */ |
||
5913 | #define EXTI_RTSR_TR2_Pos (2U) |
||
5914 | #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */ |
||
5915 | #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */ |
||
5916 | #define EXTI_RTSR_TR3_Pos (3U) |
||
5917 | #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */ |
||
5918 | #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */ |
||
5919 | #define EXTI_RTSR_TR4_Pos (4U) |
||
5920 | #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */ |
||
5921 | #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */ |
||
5922 | #define EXTI_RTSR_TR5_Pos (5U) |
||
5923 | #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */ |
||
5924 | #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */ |
||
5925 | #define EXTI_RTSR_TR6_Pos (6U) |
||
5926 | #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */ |
||
5927 | #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */ |
||
5928 | #define EXTI_RTSR_TR7_Pos (7U) |
||
5929 | #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */ |
||
5930 | #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */ |
||
5931 | #define EXTI_RTSR_TR8_Pos (8U) |
||
5932 | #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */ |
||
5933 | #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */ |
||
5934 | #define EXTI_RTSR_TR9_Pos (9U) |
||
5935 | #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */ |
||
5936 | #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */ |
||
5937 | #define EXTI_RTSR_TR10_Pos (10U) |
||
5938 | #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */ |
||
5939 | #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */ |
||
5940 | #define EXTI_RTSR_TR11_Pos (11U) |
||
5941 | #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */ |
||
5942 | #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */ |
||
5943 | #define EXTI_RTSR_TR12_Pos (12U) |
||
5944 | #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */ |
||
5945 | #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */ |
||
5946 | #define EXTI_RTSR_TR13_Pos (13U) |
||
5947 | #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */ |
||
5948 | #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */ |
||
5949 | #define EXTI_RTSR_TR14_Pos (14U) |
||
5950 | #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */ |
||
5951 | #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */ |
||
5952 | #define EXTI_RTSR_TR15_Pos (15U) |
||
5953 | #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */ |
||
5954 | #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */ |
||
5955 | #define EXTI_RTSR_TR16_Pos (16U) |
||
5956 | #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */ |
||
5957 | #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */ |
||
5958 | #define EXTI_RTSR_TR17_Pos (17U) |
||
5959 | #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */ |
||
5960 | #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */ |
||
5961 | #define EXTI_RTSR_TR19_Pos (19U) |
||
5962 | #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */ |
||
5963 | #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */ |
||
5964 | #define EXTI_RTSR_TR20_Pos (20U) |
||
5965 | #define EXTI_RTSR_TR20_Msk (0x1UL << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */ |
||
5966 | #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */ |
||
5967 | #define EXTI_RTSR_TR21_Pos (21U) |
||
5968 | #define EXTI_RTSR_TR21_Msk (0x1UL << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */ |
||
5969 | #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */ |
||
5970 | #define EXTI_RTSR_TR22_Pos (22U) |
||
5971 | #define EXTI_RTSR_TR22_Msk (0x1UL << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */ |
||
5972 | #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */ |
||
5973 | #define EXTI_RTSR_TR31_Pos (31U) |
||
5974 | #define EXTI_RTSR_TR31_Msk (0x1UL << EXTI_RTSR_TR31_Pos) /*!< 0x80000000 */ |
||
5975 | #define EXTI_RTSR_TR31 EXTI_RTSR_TR31_Msk /*!< Rising trigger event configuration bit of line 31 */ |
||
5976 | |||
5977 | /* References Defines */ |
||
5978 | #define EXTI_RTSR_RT0 EXTI_RTSR_TR0 |
||
5979 | #define EXTI_RTSR_RT1 EXTI_RTSR_TR1 |
||
5980 | #define EXTI_RTSR_RT2 EXTI_RTSR_TR2 |
||
5981 | #define EXTI_RTSR_RT3 EXTI_RTSR_TR3 |
||
5982 | #define EXTI_RTSR_RT4 EXTI_RTSR_TR4 |
||
5983 | #define EXTI_RTSR_RT5 EXTI_RTSR_TR5 |
||
5984 | #define EXTI_RTSR_RT6 EXTI_RTSR_TR6 |
||
5985 | #define EXTI_RTSR_RT7 EXTI_RTSR_TR7 |
||
5986 | #define EXTI_RTSR_RT8 EXTI_RTSR_TR8 |
||
5987 | #define EXTI_RTSR_RT9 EXTI_RTSR_TR9 |
||
5988 | #define EXTI_RTSR_RT10 EXTI_RTSR_TR10 |
||
5989 | #define EXTI_RTSR_RT11 EXTI_RTSR_TR11 |
||
5990 | #define EXTI_RTSR_RT12 EXTI_RTSR_TR12 |
||
5991 | #define EXTI_RTSR_RT13 EXTI_RTSR_TR13 |
||
5992 | #define EXTI_RTSR_RT14 EXTI_RTSR_TR14 |
||
5993 | #define EXTI_RTSR_RT15 EXTI_RTSR_TR15 |
||
5994 | #define EXTI_RTSR_RT16 EXTI_RTSR_TR16 |
||
5995 | #define EXTI_RTSR_RT17 EXTI_RTSR_TR17 |
||
5996 | #define EXTI_RTSR_RT19 EXTI_RTSR_TR19 |
||
5997 | #define EXTI_RTSR_RT20 EXTI_RTSR_TR20 |
||
5998 | #define EXTI_RTSR_RT21 EXTI_RTSR_TR21 |
||
5999 | #define EXTI_RTSR_RT22 EXTI_RTSR_TR22 |
||
6000 | #define EXTI_RTSR_RT31 EXTI_RTSR_TR31 |
||
6001 | |||
6002 | /******************* Bit definition for EXTI_FTSR register *******************/ |
||
6003 | #define EXTI_FTSR_TR0_Pos (0U) |
||
6004 | #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */ |
||
6005 | #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */ |
||
6006 | #define EXTI_FTSR_TR1_Pos (1U) |
||
6007 | #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */ |
||
6008 | #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */ |
||
6009 | #define EXTI_FTSR_TR2_Pos (2U) |
||
6010 | #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */ |
||
6011 | #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */ |
||
6012 | #define EXTI_FTSR_TR3_Pos (3U) |
||
6013 | #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */ |
||
6014 | #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */ |
||
6015 | #define EXTI_FTSR_TR4_Pos (4U) |
||
6016 | #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */ |
||
6017 | #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */ |
||
6018 | #define EXTI_FTSR_TR5_Pos (5U) |
||
6019 | #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */ |
||
6020 | #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */ |
||
6021 | #define EXTI_FTSR_TR6_Pos (6U) |
||
6022 | #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */ |
||
6023 | #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */ |
||
6024 | #define EXTI_FTSR_TR7_Pos (7U) |
||
6025 | #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */ |
||
6026 | #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */ |
||
6027 | #define EXTI_FTSR_TR8_Pos (8U) |
||
6028 | #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */ |
||
6029 | #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */ |
||
6030 | #define EXTI_FTSR_TR9_Pos (9U) |
||
6031 | #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */ |
||
6032 | #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */ |
||
6033 | #define EXTI_FTSR_TR10_Pos (10U) |
||
6034 | #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */ |
||
6035 | #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */ |
||
6036 | #define EXTI_FTSR_TR11_Pos (11U) |
||
6037 | #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */ |
||
6038 | #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */ |
||
6039 | #define EXTI_FTSR_TR12_Pos (12U) |
||
6040 | #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */ |
||
6041 | #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */ |
||
6042 | #define EXTI_FTSR_TR13_Pos (13U) |
||
6043 | #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */ |
||
6044 | #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */ |
||
6045 | #define EXTI_FTSR_TR14_Pos (14U) |
||
6046 | #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */ |
||
6047 | #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */ |
||
6048 | #define EXTI_FTSR_TR15_Pos (15U) |
||
6049 | #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */ |
||
6050 | #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */ |
||
6051 | #define EXTI_FTSR_TR16_Pos (16U) |
||
6052 | #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */ |
||
6053 | #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */ |
||
6054 | #define EXTI_FTSR_TR17_Pos (17U) |
||
6055 | #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */ |
||
6056 | #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */ |
||
6057 | #define EXTI_FTSR_TR19_Pos (19U) |
||
6058 | #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */ |
||
6059 | #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */ |
||
6060 | #define EXTI_FTSR_TR20_Pos (20U) |
||
6061 | #define EXTI_FTSR_TR20_Msk (0x1UL << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */ |
||
6062 | #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */ |
||
6063 | #define EXTI_FTSR_TR21_Pos (21U) |
||
6064 | #define EXTI_FTSR_TR21_Msk (0x1UL << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */ |
||
6065 | #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */ |
||
6066 | #define EXTI_FTSR_TR22_Pos (22U) |
||
6067 | #define EXTI_FTSR_TR22_Msk (0x1UL << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */ |
||
6068 | #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */ |
||
6069 | #define EXTI_FTSR_TR31_Pos (31U) |
||
6070 | #define EXTI_FTSR_TR31_Msk (0x1UL << EXTI_FTSR_TR31_Pos) /*!< 0x80000000 */ |
||
6071 | #define EXTI_FTSR_TR31 EXTI_FTSR_TR31_Msk /*!< Falling trigger event configuration bit of line 31 */ |
||
6072 | |||
6073 | /* References Defines */ |
||
6074 | #define EXTI_FTSR_FT0 EXTI_FTSR_TR0 |
||
6075 | #define EXTI_FTSR_FT1 EXTI_FTSR_TR1 |
||
6076 | #define EXTI_FTSR_FT2 EXTI_FTSR_TR2 |
||
6077 | #define EXTI_FTSR_FT3 EXTI_FTSR_TR3 |
||
6078 | #define EXTI_FTSR_FT4 EXTI_FTSR_TR4 |
||
6079 | #define EXTI_FTSR_FT5 EXTI_FTSR_TR5 |
||
6080 | #define EXTI_FTSR_FT6 EXTI_FTSR_TR6 |
||
6081 | #define EXTI_FTSR_FT7 EXTI_FTSR_TR7 |
||
6082 | #define EXTI_FTSR_FT8 EXTI_FTSR_TR8 |
||
6083 | #define EXTI_FTSR_FT9 EXTI_FTSR_TR9 |
||
6084 | #define EXTI_FTSR_FT10 EXTI_FTSR_TR10 |
||
6085 | #define EXTI_FTSR_FT11 EXTI_FTSR_TR11 |
||
6086 | #define EXTI_FTSR_FT12 EXTI_FTSR_TR12 |
||
6087 | #define EXTI_FTSR_FT13 EXTI_FTSR_TR13 |
||
6088 | #define EXTI_FTSR_FT14 EXTI_FTSR_TR14 |
||
6089 | #define EXTI_FTSR_FT15 EXTI_FTSR_TR15 |
||
6090 | #define EXTI_FTSR_FT16 EXTI_FTSR_TR16 |
||
6091 | #define EXTI_FTSR_FT17 EXTI_FTSR_TR17 |
||
6092 | #define EXTI_FTSR_FT19 EXTI_FTSR_TR19 |
||
6093 | #define EXTI_FTSR_FT20 EXTI_FTSR_TR20 |
||
6094 | #define EXTI_FTSR_FT21 EXTI_FTSR_TR21 |
||
6095 | #define EXTI_FTSR_FT22 EXTI_FTSR_TR22 |
||
6096 | #define EXTI_FTSR_FT31 EXTI_FTSR_TR31 |
||
6097 | |||
6098 | /******************* Bit definition for EXTI_SWIER register *******************/ |
||
6099 | #define EXTI_SWIER_SWIER0_Pos (0U) |
||
6100 | #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */ |
||
6101 | #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */ |
||
6102 | #define EXTI_SWIER_SWIER1_Pos (1U) |
||
6103 | #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */ |
||
6104 | #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */ |
||
6105 | #define EXTI_SWIER_SWIER2_Pos (2U) |
||
6106 | #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */ |
||
6107 | #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */ |
||
6108 | #define EXTI_SWIER_SWIER3_Pos (3U) |
||
6109 | #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */ |
||
6110 | #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */ |
||
6111 | #define EXTI_SWIER_SWIER4_Pos (4U) |
||
6112 | #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */ |
||
6113 | #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */ |
||
6114 | #define EXTI_SWIER_SWIER5_Pos (5U) |
||
6115 | #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */ |
||
6116 | #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */ |
||
6117 | #define EXTI_SWIER_SWIER6_Pos (6U) |
||
6118 | #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */ |
||
6119 | #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */ |
||
6120 | #define EXTI_SWIER_SWIER7_Pos (7U) |
||
6121 | #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */ |
||
6122 | #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */ |
||
6123 | #define EXTI_SWIER_SWIER8_Pos (8U) |
||
6124 | #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */ |
||
6125 | #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */ |
||
6126 | #define EXTI_SWIER_SWIER9_Pos (9U) |
||
6127 | #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */ |
||
6128 | #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */ |
||
6129 | #define EXTI_SWIER_SWIER10_Pos (10U) |
||
6130 | #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */ |
||
6131 | #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */ |
||
6132 | #define EXTI_SWIER_SWIER11_Pos (11U) |
||
6133 | #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */ |
||
6134 | #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */ |
||
6135 | #define EXTI_SWIER_SWIER12_Pos (12U) |
||
6136 | #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */ |
||
6137 | #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */ |
||
6138 | #define EXTI_SWIER_SWIER13_Pos (13U) |
||
6139 | #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */ |
||
6140 | #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */ |
||
6141 | #define EXTI_SWIER_SWIER14_Pos (14U) |
||
6142 | #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */ |
||
6143 | #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */ |
||
6144 | #define EXTI_SWIER_SWIER15_Pos (15U) |
||
6145 | #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */ |
||
6146 | #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */ |
||
6147 | #define EXTI_SWIER_SWIER16_Pos (16U) |
||
6148 | #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */ |
||
6149 | #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */ |
||
6150 | #define EXTI_SWIER_SWIER17_Pos (17U) |
||
6151 | #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */ |
||
6152 | #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */ |
||
6153 | #define EXTI_SWIER_SWIER19_Pos (19U) |
||
6154 | #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */ |
||
6155 | #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */ |
||
6156 | #define EXTI_SWIER_SWIER20_Pos (20U) |
||
6157 | #define EXTI_SWIER_SWIER20_Msk (0x1UL << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */ |
||
6158 | #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */ |
||
6159 | #define EXTI_SWIER_SWIER21_Pos (21U) |
||
6160 | #define EXTI_SWIER_SWIER21_Msk (0x1UL << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */ |
||
6161 | #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */ |
||
6162 | #define EXTI_SWIER_SWIER22_Pos (22U) |
||
6163 | #define EXTI_SWIER_SWIER22_Msk (0x1UL << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */ |
||
6164 | #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */ |
||
6165 | #define EXTI_SWIER_SWIER31_Pos (31U) |
||
6166 | #define EXTI_SWIER_SWIER31_Msk (0x1UL << EXTI_SWIER_SWIER31_Pos) /*!< 0x80000000 */ |
||
6167 | #define EXTI_SWIER_SWIER31 EXTI_SWIER_SWIER31_Msk /*!< Software Interrupt on line 31 */ |
||
6168 | |||
6169 | /* References Defines */ |
||
6170 | #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0 |
||
6171 | #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1 |
||
6172 | #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2 |
||
6173 | #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3 |
||
6174 | #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4 |
||
6175 | #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5 |
||
6176 | #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6 |
||
6177 | #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7 |
||
6178 | #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8 |
||
6179 | #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9 |
||
6180 | #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10 |
||
6181 | #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11 |
||
6182 | #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12 |
||
6183 | #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13 |
||
6184 | #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14 |
||
6185 | #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15 |
||
6186 | #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16 |
||
6187 | #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17 |
||
6188 | #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19 |
||
6189 | #define EXTI_SWIER_SWI20 EXTI_SWIER_SWIER20 |
||
6190 | #define EXTI_SWIER_SWI21 EXTI_SWIER_SWIER21 |
||
6191 | #define EXTI_SWIER_SWI22 EXTI_SWIER_SWIER22 |
||
6192 | #define EXTI_SWIER_SWI31 EXTI_SWIER_SWIER31 |
||
6193 | |||
6194 | /****************** Bit definition for EXTI_PR register *********************/ |
||
6195 | #define EXTI_PR_PR0_Pos (0U) |
||
6196 | #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */ |
||
6197 | #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit 0 */ |
||
6198 | #define EXTI_PR_PR1_Pos (1U) |
||
6199 | #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */ |
||
6200 | #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit 1 */ |
||
6201 | #define EXTI_PR_PR2_Pos (2U) |
||
6202 | #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */ |
||
6203 | #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit 2 */ |
||
6204 | #define EXTI_PR_PR3_Pos (3U) |
||
6205 | #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */ |
||
6206 | #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit 3 */ |
||
6207 | #define EXTI_PR_PR4_Pos (4U) |
||
6208 | #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */ |
||
6209 | #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit 4 */ |
||
6210 | #define EXTI_PR_PR5_Pos (5U) |
||
6211 | #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */ |
||
6212 | #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit 5 */ |
||
6213 | #define EXTI_PR_PR6_Pos (6U) |
||
6214 | #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */ |
||
6215 | #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit 6 */ |
||
6216 | #define EXTI_PR_PR7_Pos (7U) |
||
6217 | #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */ |
||
6218 | #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit 7 */ |
||
6219 | #define EXTI_PR_PR8_Pos (8U) |
||
6220 | #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */ |
||
6221 | #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit 8 */ |
||
6222 | #define EXTI_PR_PR9_Pos (9U) |
||
6223 | #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */ |
||
6224 | #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit 9 */ |
||
6225 | #define EXTI_PR_PR10_Pos (10U) |
||
6226 | #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */ |
||
6227 | #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit 10 */ |
||
6228 | #define EXTI_PR_PR11_Pos (11U) |
||
6229 | #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */ |
||
6230 | #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit 11 */ |
||
6231 | #define EXTI_PR_PR12_Pos (12U) |
||
6232 | #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */ |
||
6233 | #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit 12 */ |
||
6234 | #define EXTI_PR_PR13_Pos (13U) |
||
6235 | #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */ |
||
6236 | #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit 13 */ |
||
6237 | #define EXTI_PR_PR14_Pos (14U) |
||
6238 | #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */ |
||
6239 | #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit 14 */ |
||
6240 | #define EXTI_PR_PR15_Pos (15U) |
||
6241 | #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */ |
||
6242 | #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit 15 */ |
||
6243 | #define EXTI_PR_PR16_Pos (16U) |
||
6244 | #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */ |
||
6245 | #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit 16 */ |
||
6246 | #define EXTI_PR_PR17_Pos (17U) |
||
6247 | #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */ |
||
6248 | #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit 17 */ |
||
6249 | #define EXTI_PR_PR19_Pos (19U) |
||
6250 | #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */ |
||
6251 | #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit 19 */ |
||
6252 | #define EXTI_PR_PR20_Pos (20U) |
||
6253 | #define EXTI_PR_PR20_Msk (0x1UL << EXTI_PR_PR20_Pos) /*!< 0x00100000 */ |
||
6254 | #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit 20 */ |
||
6255 | #define EXTI_PR_PR21_Pos (21U) |
||
6256 | #define EXTI_PR_PR21_Msk (0x1UL << EXTI_PR_PR21_Pos) /*!< 0x00200000 */ |
||
6257 | #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit 21 */ |
||
6258 | #define EXTI_PR_PR22_Pos (22U) |
||
6259 | #define EXTI_PR_PR22_Msk (0x1UL << EXTI_PR_PR22_Pos) /*!< 0x00400000 */ |
||
6260 | #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit 22 */ |
||
6261 | #define EXTI_PR_PR31_Pos (31U) |
||
6262 | #define EXTI_PR_PR31_Msk (0x1UL << EXTI_PR_PR31_Pos) /*!< 0x80000000 */ |
||
6263 | #define EXTI_PR_PR31 EXTI_PR_PR31_Msk /*!< Pending bit 31 */ |
||
6264 | |||
6265 | /* References Defines */ |
||
6266 | #define EXTI_PR_PIF0 EXTI_PR_PR0 |
||
6267 | #define EXTI_PR_PIF1 EXTI_PR_PR1 |
||
6268 | #define EXTI_PR_PIF2 EXTI_PR_PR2 |
||
6269 | #define EXTI_PR_PIF3 EXTI_PR_PR3 |
||
6270 | #define EXTI_PR_PIF4 EXTI_PR_PR4 |
||
6271 | #define EXTI_PR_PIF5 EXTI_PR_PR5 |
||
6272 | #define EXTI_PR_PIF6 EXTI_PR_PR6 |
||
6273 | #define EXTI_PR_PIF7 EXTI_PR_PR7 |
||
6274 | #define EXTI_PR_PIF8 EXTI_PR_PR8 |
||
6275 | #define EXTI_PR_PIF9 EXTI_PR_PR9 |
||
6276 | #define EXTI_PR_PIF10 EXTI_PR_PR10 |
||
6277 | #define EXTI_PR_PIF11 EXTI_PR_PR11 |
||
6278 | #define EXTI_PR_PIF12 EXTI_PR_PR12 |
||
6279 | #define EXTI_PR_PIF13 EXTI_PR_PR13 |
||
6280 | #define EXTI_PR_PIF14 EXTI_PR_PR14 |
||
6281 | #define EXTI_PR_PIF15 EXTI_PR_PR15 |
||
6282 | #define EXTI_PR_PIF16 EXTI_PR_PR16 |
||
6283 | #define EXTI_PR_PIF17 EXTI_PR_PR17 |
||
6284 | #define EXTI_PR_PIF19 EXTI_PR_PR19 |
||
6285 | #define EXTI_PR_PIF20 EXTI_PR_PR20 |
||
6286 | #define EXTI_PR_PIF21 EXTI_PR_PR21 |
||
6287 | #define EXTI_PR_PIF22 EXTI_PR_PR22 |
||
6288 | #define EXTI_PR_PIF31 EXTI_PR_PR31 |
||
6289 | |||
6290 | /******************************************************************************/ |
||
6291 | /* */ |
||
6292 | /* FLASH and Option Bytes Registers */ |
||
6293 | /* */ |
||
6294 | /******************************************************************************/ |
||
6295 | |||
6296 | /******************* Bit definition for FLASH_ACR register ******************/ |
||
6297 | #define FLASH_ACR_LATENCY_Pos (0U) |
||
6298 | #define FLASH_ACR_LATENCY_Msk (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ |
||
6299 | #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */ |
||
6300 | |||
6301 | #define FLASH_ACR_PRFTBE_Pos (4U) |
||
6302 | #define FLASH_ACR_PRFTBE_Msk (0x1UL << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */ |
||
6303 | #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */ |
||
6304 | #define FLASH_ACR_PRFTBS_Pos (5U) |
||
6305 | #define FLASH_ACR_PRFTBS_Msk (0x1UL << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */ |
||
6306 | #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */ |
||
6307 | |||
6308 | /****************** Bit definition for FLASH_KEYR register ******************/ |
||
6309 | #define FLASH_KEYR_FKEYR_Pos (0U) |
||
6310 | #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFUL << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */ |
||
6311 | #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */ |
||
6312 | |||
6313 | /***************** Bit definition for FLASH_OPTKEYR register ****************/ |
||
6314 | #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) |
||
6315 | #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ |
||
6316 | #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */ |
||
6317 | |||
6318 | /****************** FLASH Keys **********************************************/ |
||
6319 | #define FLASH_KEY1_Pos (0U) |
||
6320 | #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos) /*!< 0x45670123 */ |
||
6321 | #define FLASH_KEY1 FLASH_KEY1_Msk /*!< Flash program erase key1 */ |
||
6322 | #define FLASH_KEY2_Pos (0U) |
||
6323 | #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */ |
||
6324 | #define FLASH_KEY2 FLASH_KEY2_Msk /*!< Flash program erase key2: used with FLASH_PEKEY1 |
||
6325 | to unlock the write access to the FPEC. */ |
||
6326 | |||
6327 | #define FLASH_OPTKEY1_Pos (0U) |
||
6328 | #define FLASH_OPTKEY1_Msk (0x45670123UL << FLASH_OPTKEY1_Pos) /*!< 0x45670123 */ |
||
6329 | #define FLASH_OPTKEY1 FLASH_OPTKEY1_Msk /*!< Flash option key1 */ |
||
6330 | #define FLASH_OPTKEY2_Pos (0U) |
||
6331 | #define FLASH_OPTKEY2_Msk (0xCDEF89ABUL << FLASH_OPTKEY2_Pos) /*!< 0xCDEF89AB */ |
||
6332 | #define FLASH_OPTKEY2 FLASH_OPTKEY2_Msk /*!< Flash option key2: used with FLASH_OPTKEY1 to |
||
6333 | unlock the write access to the option byte block */ |
||
6334 | |||
6335 | /****************** Bit definition for FLASH_SR register *******************/ |
||
6336 | #define FLASH_SR_BSY_Pos (0U) |
||
6337 | #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ |
||
6338 | #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ |
||
6339 | #define FLASH_SR_PGERR_Pos (2U) |
||
6340 | #define FLASH_SR_PGERR_Msk (0x1UL << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */ |
||
6341 | #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */ |
||
6342 | #define FLASH_SR_WRPRTERR_Pos (4U) |
||
6343 | #define FLASH_SR_WRPRTERR_Msk (0x1UL << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */ |
||
6344 | #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */ |
||
6345 | #define FLASH_SR_EOP_Pos (5U) |
||
6346 | #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000020 */ |
||
6347 | #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */ |
||
6348 | #define FLASH_SR_WRPERR FLASH_SR_WRPRTERR /*!< Legacy of Write Protection Error */ |
||
6349 | |||
6350 | /******************* Bit definition for FLASH_CR register *******************/ |
||
6351 | #define FLASH_CR_PG_Pos (0U) |
||
6352 | #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ |
||
6353 | #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */ |
||
6354 | #define FLASH_CR_PER_Pos (1U) |
||
6355 | #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ |
||
6356 | #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */ |
||
6357 | #define FLASH_CR_MER_Pos (2U) |
||
6358 | #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */ |
||
6359 | #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */ |
||
6360 | #define FLASH_CR_OPTPG_Pos (4U) |
||
6361 | #define FLASH_CR_OPTPG_Msk (0x1UL << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */ |
||
6362 | #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */ |
||
6363 | #define FLASH_CR_OPTER_Pos (5U) |
||
6364 | #define FLASH_CR_OPTER_Msk (0x1UL << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */ |
||
6365 | #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */ |
||
6366 | #define FLASH_CR_STRT_Pos (6U) |
||
6367 | #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00000040 */ |
||
6368 | #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */ |
||
6369 | #define FLASH_CR_LOCK_Pos (7U) |
||
6370 | #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */ |
||
6371 | #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */ |
||
6372 | #define FLASH_CR_OPTWRE_Pos (9U) |
||
6373 | #define FLASH_CR_OPTWRE_Msk (0x1UL << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */ |
||
6374 | #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */ |
||
6375 | #define FLASH_CR_ERRIE_Pos (10U) |
||
6376 | #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */ |
||
6377 | #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */ |
||
6378 | #define FLASH_CR_EOPIE_Pos (12U) |
||
6379 | #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */ |
||
6380 | #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */ |
||
6381 | #define FLASH_CR_OBL_LAUNCH_Pos (13U) |
||
6382 | #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x00002000 */ |
||
6383 | #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk /*!< Option Bytes Loader Launch */ |
||
6384 | |||
6385 | /******************* Bit definition for FLASH_AR register *******************/ |
||
6386 | #define FLASH_AR_FAR_Pos (0U) |
||
6387 | #define FLASH_AR_FAR_Msk (0xFFFFFFFFUL << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */ |
||
6388 | #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */ |
||
6389 | |||
6390 | /****************** Bit definition for FLASH_OBR register *******************/ |
||
6391 | #define FLASH_OBR_OPTERR_Pos (0U) |
||
6392 | #define FLASH_OBR_OPTERR_Msk (0x1UL << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */ |
||
6393 | #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */ |
||
6394 | #define FLASH_OBR_RDPRT1_Pos (1U) |
||
6395 | #define FLASH_OBR_RDPRT1_Msk (0x1UL << FLASH_OBR_RDPRT1_Pos) /*!< 0x00000002 */ |
||
6396 | #define FLASH_OBR_RDPRT1 FLASH_OBR_RDPRT1_Msk /*!< Read protection Level 1 */ |
||
6397 | #define FLASH_OBR_RDPRT2_Pos (2U) |
||
6398 | #define FLASH_OBR_RDPRT2_Msk (0x1UL << FLASH_OBR_RDPRT2_Pos) /*!< 0x00000004 */ |
||
6399 | #define FLASH_OBR_RDPRT2 FLASH_OBR_RDPRT2_Msk /*!< Read protection Level 2 */ |
||
6400 | |||
6401 | #define FLASH_OBR_USER_Pos (8U) |
||
6402 | #define FLASH_OBR_USER_Msk (0x77UL << FLASH_OBR_USER_Pos) /*!< 0x00007700 */ |
||
6403 | #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */ |
||
6404 | #define FLASH_OBR_IWDG_SW_Pos (8U) |
||
6405 | #define FLASH_OBR_IWDG_SW_Msk (0x1UL << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000100 */ |
||
6406 | #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */ |
||
6407 | #define FLASH_OBR_nRST_STOP_Pos (9U) |
||
6408 | #define FLASH_OBR_nRST_STOP_Msk (0x1UL << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000200 */ |
||
6409 | #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */ |
||
6410 | #define FLASH_OBR_nRST_STDBY_Pos (10U) |
||
6411 | #define FLASH_OBR_nRST_STDBY_Msk (0x1UL << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000400 */ |
||
6412 | #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */ |
||
6413 | #define FLASH_OBR_nBOOT1_Pos (12U) |
||
6414 | #define FLASH_OBR_nBOOT1_Msk (0x1UL << FLASH_OBR_nBOOT1_Pos) /*!< 0x00001000 */ |
||
6415 | #define FLASH_OBR_nBOOT1 FLASH_OBR_nBOOT1_Msk /*!< nBOOT1 */ |
||
6416 | #define FLASH_OBR_VDDA_MONITOR_Pos (13U) |
||
6417 | #define FLASH_OBR_VDDA_MONITOR_Msk (0x1UL << FLASH_OBR_VDDA_MONITOR_Pos) /*!< 0x00002000 */ |
||
6418 | #define FLASH_OBR_VDDA_MONITOR FLASH_OBR_VDDA_MONITOR_Msk /*!< VDDA power supply supervisor */ |
||
6419 | #define FLASH_OBR_RAM_PARITY_CHECK_Pos (14U) |
||
6420 | #define FLASH_OBR_RAM_PARITY_CHECK_Msk (0x1UL << FLASH_OBR_RAM_PARITY_CHECK_Pos) /*!< 0x00004000 */ |
||
6421 | #define FLASH_OBR_RAM_PARITY_CHECK FLASH_OBR_RAM_PARITY_CHECK_Msk /*!< RAM parity check */ |
||
6422 | #define FLASH_OBR_DATA0_Pos (16U) |
||
6423 | #define FLASH_OBR_DATA0_Msk (0xFFUL << FLASH_OBR_DATA0_Pos) /*!< 0x00FF0000 */ |
||
6424 | #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */ |
||
6425 | #define FLASH_OBR_DATA1_Pos (24U) |
||
6426 | #define FLASH_OBR_DATA1_Msk (0xFFUL << FLASH_OBR_DATA1_Pos) /*!< 0xFF000000 */ |
||
6427 | #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */ |
||
6428 | |||
6429 | /* Old BOOT1 bit definition, maintained for legacy purpose */ |
||
6430 | #define FLASH_OBR_BOOT1 FLASH_OBR_nBOOT1 |
||
6431 | |||
6432 | /* Old OBR_VDDA bit definition, maintained for legacy purpose */ |
||
6433 | #define FLASH_OBR_VDDA_ANALOG FLASH_OBR_VDDA_MONITOR |
||
6434 | |||
6435 | /****************** Bit definition for FLASH_WRPR register ******************/ |
||
6436 | #define FLASH_WRPR_WRP_Pos (0U) |
||
6437 | #define FLASH_WRPR_WRP_Msk (0xFFFFUL << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */ |
||
6438 | #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */ |
||
6439 | |||
6440 | /*----------------------------------------------------------------------------*/ |
||
6441 | |||
6442 | /****************** Bit definition for OB_RDP register **********************/ |
||
6443 | #define OB_RDP_RDP_Pos (0U) |
||
6444 | #define OB_RDP_RDP_Msk (0xFFUL << OB_RDP_RDP_Pos) /*!< 0x000000FF */ |
||
6445 | #define OB_RDP_RDP OB_RDP_RDP_Msk /*!< Read protection option byte */ |
||
6446 | #define OB_RDP_nRDP_Pos (8U) |
||
6447 | #define OB_RDP_nRDP_Msk (0xFFUL << OB_RDP_nRDP_Pos) /*!< 0x0000FF00 */ |
||
6448 | #define OB_RDP_nRDP OB_RDP_nRDP_Msk /*!< Read protection complemented option byte */ |
||
6449 | |||
6450 | /****************** Bit definition for OB_USER register *********************/ |
||
6451 | #define OB_USER_USER_Pos (16U) |
||
6452 | #define OB_USER_USER_Msk (0xFFUL << OB_USER_USER_Pos) /*!< 0x00FF0000 */ |
||
6453 | #define OB_USER_USER OB_USER_USER_Msk /*!< User option byte */ |
||
6454 | #define OB_USER_nUSER_Pos (24U) |
||
6455 | #define OB_USER_nUSER_Msk (0xFFUL << OB_USER_nUSER_Pos) /*!< 0xFF000000 */ |
||
6456 | #define OB_USER_nUSER OB_USER_nUSER_Msk /*!< User complemented option byte */ |
||
6457 | |||
6458 | /****************** Bit definition for OB_WRP0 register *********************/ |
||
6459 | #define OB_WRP0_WRP0_Pos (0U) |
||
6460 | #define OB_WRP0_WRP0_Msk (0xFFUL << OB_WRP0_WRP0_Pos) /*!< 0x000000FF */ |
||
6461 | #define OB_WRP0_WRP0 OB_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */ |
||
6462 | #define OB_WRP0_nWRP0_Pos (8U) |
||
6463 | #define OB_WRP0_nWRP0_Msk (0xFFUL << OB_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */ |
||
6464 | #define OB_WRP0_nWRP0 OB_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */ |
||
6465 | |||
6466 | /****************** Bit definition for OB_WRP1 register *********************/ |
||
6467 | #define OB_WRP1_WRP1_Pos (16U) |
||
6468 | #define OB_WRP1_WRP1_Msk (0xFFUL << OB_WRP1_WRP1_Pos) /*!< 0x00FF0000 */ |
||
6469 | #define OB_WRP1_WRP1 OB_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */ |
||
6470 | #define OB_WRP1_nWRP1_Pos (24U) |
||
6471 | #define OB_WRP1_nWRP1_Msk (0xFFUL << OB_WRP1_nWRP1_Pos) /*!< 0xFF000000 */ |
||
6472 | #define OB_WRP1_nWRP1 OB_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */ |
||
6473 | |||
6474 | /****************** Bit definition for OB_WRP2 register *********************/ |
||
6475 | #define OB_WRP2_WRP2_Pos (0U) |
||
6476 | #define OB_WRP2_WRP2_Msk (0xFFUL << OB_WRP2_WRP2_Pos) /*!< 0x000000FF */ |
||
6477 | #define OB_WRP2_WRP2 OB_WRP2_WRP2_Msk /*!< Flash memory write protection option bytes */ |
||
6478 | #define OB_WRP2_nWRP2_Pos (8U) |
||
6479 | #define OB_WRP2_nWRP2_Msk (0xFFUL << OB_WRP2_nWRP2_Pos) /*!< 0x0000FF00 */ |
||
6480 | #define OB_WRP2_nWRP2 OB_WRP2_nWRP2_Msk /*!< Flash memory write protection complemented option bytes */ |
||
6481 | |||
6482 | /****************** Bit definition for OB_WRP3 register *********************/ |
||
6483 | #define OB_WRP3_WRP3_Pos (16U) |
||
6484 | #define OB_WRP3_WRP3_Msk (0xFFUL << OB_WRP3_WRP3_Pos) /*!< 0x00FF0000 */ |
||
6485 | #define OB_WRP3_WRP3 OB_WRP3_WRP3_Msk /*!< Flash memory write protection option bytes */ |
||
6486 | #define OB_WRP3_nWRP3_Pos (24U) |
||
6487 | #define OB_WRP3_nWRP3_Msk (0xFFUL << OB_WRP3_nWRP3_Pos) /*!< 0xFF000000 */ |
||
6488 | #define OB_WRP3_nWRP3 OB_WRP3_nWRP3_Msk /*!< Flash memory write protection complemented option bytes */ |
||
6489 | |||
6490 | /******************************************************************************/ |
||
6491 | /* */ |
||
6492 | /* General Purpose IOs (GPIO) */ |
||
6493 | /* */ |
||
6494 | /******************************************************************************/ |
||
6495 | /******************* Bit definition for GPIO_MODER register *****************/ |
||
6496 | #define GPIO_MODER_MODER0_Pos (0U) |
||
6497 | #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */ |
||
6498 | #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk |
||
6499 | #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */ |
||
6500 | #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */ |
||
6501 | #define GPIO_MODER_MODER1_Pos (2U) |
||
6502 | #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */ |
||
6503 | #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk |
||
6504 | #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */ |
||
6505 | #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */ |
||
6506 | #define GPIO_MODER_MODER2_Pos (4U) |
||
6507 | #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */ |
||
6508 | #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk |
||
6509 | #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */ |
||
6510 | #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */ |
||
6511 | #define GPIO_MODER_MODER3_Pos (6U) |
||
6512 | #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */ |
||
6513 | #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk |
||
6514 | #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */ |
||
6515 | #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */ |
||
6516 | #define GPIO_MODER_MODER4_Pos (8U) |
||
6517 | #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */ |
||
6518 | #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk |
||
6519 | #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */ |
||
6520 | #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */ |
||
6521 | #define GPIO_MODER_MODER5_Pos (10U) |
||
6522 | #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */ |
||
6523 | #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk |
||
6524 | #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */ |
||
6525 | #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */ |
||
6526 | #define GPIO_MODER_MODER6_Pos (12U) |
||
6527 | #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */ |
||
6528 | #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk |
||
6529 | #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */ |
||
6530 | #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */ |
||
6531 | #define GPIO_MODER_MODER7_Pos (14U) |
||
6532 | #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */ |
||
6533 | #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk |
||
6534 | #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */ |
||
6535 | #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */ |
||
6536 | #define GPIO_MODER_MODER8_Pos (16U) |
||
6537 | #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */ |
||
6538 | #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk |
||
6539 | #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */ |
||
6540 | #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */ |
||
6541 | #define GPIO_MODER_MODER9_Pos (18U) |
||
6542 | #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */ |
||
6543 | #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk |
||
6544 | #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */ |
||
6545 | #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */ |
||
6546 | #define GPIO_MODER_MODER10_Pos (20U) |
||
6547 | #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */ |
||
6548 | #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk |
||
6549 | #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */ |
||
6550 | #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */ |
||
6551 | #define GPIO_MODER_MODER11_Pos (22U) |
||
6552 | #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */ |
||
6553 | #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk |
||
6554 | #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */ |
||
6555 | #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */ |
||
6556 | #define GPIO_MODER_MODER12_Pos (24U) |
||
6557 | #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */ |
||
6558 | #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk |
||
6559 | #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */ |
||
6560 | #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */ |
||
6561 | #define GPIO_MODER_MODER13_Pos (26U) |
||
6562 | #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */ |
||
6563 | #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk |
||
6564 | #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */ |
||
6565 | #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */ |
||
6566 | #define GPIO_MODER_MODER14_Pos (28U) |
||
6567 | #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */ |
||
6568 | #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk |
||
6569 | #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */ |
||
6570 | #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */ |
||
6571 | #define GPIO_MODER_MODER15_Pos (30U) |
||
6572 | #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */ |
||
6573 | #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk |
||
6574 | #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */ |
||
6575 | #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */ |
||
6576 | |||
6577 | /****************** Bit definition for GPIO_OTYPER register *****************/ |
||
6578 | #define GPIO_OTYPER_OT_0 (0x00000001U) |
||
6579 | #define GPIO_OTYPER_OT_1 (0x00000002U) |
||
6580 | #define GPIO_OTYPER_OT_2 (0x00000004U) |
||
6581 | #define GPIO_OTYPER_OT_3 (0x00000008U) |
||
6582 | #define GPIO_OTYPER_OT_4 (0x00000010U) |
||
6583 | #define GPIO_OTYPER_OT_5 (0x00000020U) |
||
6584 | #define GPIO_OTYPER_OT_6 (0x00000040U) |
||
6585 | #define GPIO_OTYPER_OT_7 (0x00000080U) |
||
6586 | #define GPIO_OTYPER_OT_8 (0x00000100U) |
||
6587 | #define GPIO_OTYPER_OT_9 (0x00000200U) |
||
6588 | #define GPIO_OTYPER_OT_10 (0x00000400U) |
||
6589 | #define GPIO_OTYPER_OT_11 (0x00000800U) |
||
6590 | #define GPIO_OTYPER_OT_12 (0x00001000U) |
||
6591 | #define GPIO_OTYPER_OT_13 (0x00002000U) |
||
6592 | #define GPIO_OTYPER_OT_14 (0x00004000U) |
||
6593 | #define GPIO_OTYPER_OT_15 (0x00008000U) |
||
6594 | |||
6595 | /**************** Bit definition for GPIO_OSPEEDR register ******************/ |
||
6596 | #define GPIO_OSPEEDR_OSPEEDR0_Pos (0U) |
||
6597 | #define GPIO_OSPEEDR_OSPEEDR0_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000003 */ |
||
6598 | #define GPIO_OSPEEDR_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0_Msk |
||
6599 | #define GPIO_OSPEEDR_OSPEEDR0_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000001 */ |
||
6600 | #define GPIO_OSPEEDR_OSPEEDR0_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000002 */ |
||
6601 | #define GPIO_OSPEEDR_OSPEEDR1_Pos (2U) |
||
6602 | #define GPIO_OSPEEDR_OSPEEDR1_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x0000000C */ |
||
6603 | #define GPIO_OSPEEDR_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1_Msk |
||
6604 | #define GPIO_OSPEEDR_OSPEEDR1_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000004 */ |
||
6605 | #define GPIO_OSPEEDR_OSPEEDR1_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000008 */ |
||
6606 | #define GPIO_OSPEEDR_OSPEEDR2_Pos (4U) |
||
6607 | #define GPIO_OSPEEDR_OSPEEDR2_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000030 */ |
||
6608 | #define GPIO_OSPEEDR_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2_Msk |
||
6609 | #define GPIO_OSPEEDR_OSPEEDR2_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000010 */ |
||
6610 | #define GPIO_OSPEEDR_OSPEEDR2_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000020 */ |
||
6611 | #define GPIO_OSPEEDR_OSPEEDR3_Pos (6U) |
||
6612 | #define GPIO_OSPEEDR_OSPEEDR3_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x000000C0 */ |
||
6613 | #define GPIO_OSPEEDR_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3_Msk |
||
6614 | #define GPIO_OSPEEDR_OSPEEDR3_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000040 */ |
||
6615 | #define GPIO_OSPEEDR_OSPEEDR3_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000080 */ |
||
6616 | #define GPIO_OSPEEDR_OSPEEDR4_Pos (8U) |
||
6617 | #define GPIO_OSPEEDR_OSPEEDR4_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000300 */ |
||
6618 | #define GPIO_OSPEEDR_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4_Msk |
||
6619 | #define GPIO_OSPEEDR_OSPEEDR4_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000100 */ |
||
6620 | #define GPIO_OSPEEDR_OSPEEDR4_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000200 */ |
||
6621 | #define GPIO_OSPEEDR_OSPEEDR5_Pos (10U) |
||
6622 | #define GPIO_OSPEEDR_OSPEEDR5_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000C00 */ |
||
6623 | #define GPIO_OSPEEDR_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5_Msk |
||
6624 | #define GPIO_OSPEEDR_OSPEEDR5_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000400 */ |
||
6625 | #define GPIO_OSPEEDR_OSPEEDR5_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000800 */ |
||
6626 | #define GPIO_OSPEEDR_OSPEEDR6_Pos (12U) |
||
6627 | #define GPIO_OSPEEDR_OSPEEDR6_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00003000 */ |
||
6628 | #define GPIO_OSPEEDR_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6_Msk |
||
6629 | #define GPIO_OSPEEDR_OSPEEDR6_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00001000 */ |
||
6630 | #define GPIO_OSPEEDR_OSPEEDR6_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00002000 */ |
||
6631 | #define GPIO_OSPEEDR_OSPEEDR7_Pos (14U) |
||
6632 | #define GPIO_OSPEEDR_OSPEEDR7_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x0000C000 */ |
||
6633 | #define GPIO_OSPEEDR_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7_Msk |
||
6634 | #define GPIO_OSPEEDR_OSPEEDR7_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00004000 */ |
||
6635 | #define GPIO_OSPEEDR_OSPEEDR7_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00008000 */ |
||
6636 | #define GPIO_OSPEEDR_OSPEEDR8_Pos (16U) |
||
6637 | #define GPIO_OSPEEDR_OSPEEDR8_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00030000 */ |
||
6638 | #define GPIO_OSPEEDR_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8_Msk |
||
6639 | #define GPIO_OSPEEDR_OSPEEDR8_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00010000 */ |
||
6640 | #define GPIO_OSPEEDR_OSPEEDR8_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00020000 */ |
||
6641 | #define GPIO_OSPEEDR_OSPEEDR9_Pos (18U) |
||
6642 | #define GPIO_OSPEEDR_OSPEEDR9_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x000C0000 */ |
||
6643 | #define GPIO_OSPEEDR_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9_Msk |
||
6644 | #define GPIO_OSPEEDR_OSPEEDR9_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00040000 */ |
||
6645 | #define GPIO_OSPEEDR_OSPEEDR9_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00080000 */ |
||
6646 | #define GPIO_OSPEEDR_OSPEEDR10_Pos (20U) |
||
6647 | #define GPIO_OSPEEDR_OSPEEDR10_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00300000 */ |
||
6648 | #define GPIO_OSPEEDR_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10_Msk |
||
6649 | #define GPIO_OSPEEDR_OSPEEDR10_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00100000 */ |
||
6650 | #define GPIO_OSPEEDR_OSPEEDR10_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00200000 */ |
||
6651 | #define GPIO_OSPEEDR_OSPEEDR11_Pos (22U) |
||
6652 | #define GPIO_OSPEEDR_OSPEEDR11_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00C00000 */ |
||
6653 | #define GPIO_OSPEEDR_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11_Msk |
||
6654 | #define GPIO_OSPEEDR_OSPEEDR11_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00400000 */ |
||
6655 | #define GPIO_OSPEEDR_OSPEEDR11_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00800000 */ |
||
6656 | #define GPIO_OSPEEDR_OSPEEDR12_Pos (24U) |
||
6657 | #define GPIO_OSPEEDR_OSPEEDR12_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x03000000 */ |
||
6658 | #define GPIO_OSPEEDR_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12_Msk |
||
6659 | #define GPIO_OSPEEDR_OSPEEDR12_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x01000000 */ |
||
6660 | #define GPIO_OSPEEDR_OSPEEDR12_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x02000000 */ |
||
6661 | #define GPIO_OSPEEDR_OSPEEDR13_Pos (26U) |
||
6662 | #define GPIO_OSPEEDR_OSPEEDR13_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x0C000000 */ |
||
6663 | #define GPIO_OSPEEDR_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13_Msk |
||
6664 | #define GPIO_OSPEEDR_OSPEEDR13_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x04000000 */ |
||
6665 | #define GPIO_OSPEEDR_OSPEEDR13_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x08000000 */ |
||
6666 | #define GPIO_OSPEEDR_OSPEEDR14_Pos (28U) |
||
6667 | #define GPIO_OSPEEDR_OSPEEDR14_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x30000000 */ |
||
6668 | #define GPIO_OSPEEDR_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14_Msk |
||
6669 | #define GPIO_OSPEEDR_OSPEEDR14_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x10000000 */ |
||
6670 | #define GPIO_OSPEEDR_OSPEEDR14_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x20000000 */ |
||
6671 | #define GPIO_OSPEEDR_OSPEEDR15_Pos (30U) |
||
6672 | #define GPIO_OSPEEDR_OSPEEDR15_Msk (0x3UL << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0xC0000000 */ |
||
6673 | #define GPIO_OSPEEDR_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15_Msk |
||
6674 | #define GPIO_OSPEEDR_OSPEEDR15_0 (0x1UL << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x40000000 */ |
||
6675 | #define GPIO_OSPEEDR_OSPEEDR15_1 (0x2UL << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x80000000 */ |
||
6676 | |||
6677 | /* Old Bit definition for GPIO_OSPEEDR register maintained for legacy purpose */ |
||
6678 | #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0 |
||
6679 | #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEEDR0_0 |
||
6680 | #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEEDR0_1 |
||
6681 | #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1 |
||
6682 | #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEEDR1_0 |
||
6683 | #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEEDR1_1 |
||
6684 | #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2 |
||
6685 | #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEEDR2_0 |
||
6686 | #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEEDR2_1 |
||
6687 | #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3 |
||
6688 | #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEEDR3_0 |
||
6689 | #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEEDR3_1 |
||
6690 | #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4 |
||
6691 | #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEEDR4_0 |
||
6692 | #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEEDR4_1 |
||
6693 | #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5 |
||
6694 | #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEEDR5_0 |
||
6695 | #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEEDR5_1 |
||
6696 | #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6 |
||
6697 | #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEEDR6_0 |
||
6698 | #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEEDR6_1 |
||
6699 | #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7 |
||
6700 | #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEEDR7_0 |
||
6701 | #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEEDR7_1 |
||
6702 | #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8 |
||
6703 | #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEEDR8_0 |
||
6704 | #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEEDR8_1 |
||
6705 | #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9 |
||
6706 | #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEEDR9_0 |
||
6707 | #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEEDR9_1 |
||
6708 | #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10 |
||
6709 | #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEEDR10_0 |
||
6710 | #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEEDR10_1 |
||
6711 | #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11 |
||
6712 | #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEEDR11_0 |
||
6713 | #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEEDR11_1 |
||
6714 | #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12 |
||
6715 | #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEEDR12_0 |
||
6716 | #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEEDR12_1 |
||
6717 | #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13 |
||
6718 | #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEEDR13_0 |
||
6719 | #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEEDR13_1 |
||
6720 | #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14 |
||
6721 | #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEEDR14_0 |
||
6722 | #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEEDR14_1 |
||
6723 | #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15 |
||
6724 | #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEEDR15_0 |
||
6725 | #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEEDR15_1 |
||
6726 | |||
6727 | /******************* Bit definition for GPIO_PUPDR register ******************/ |
||
6728 | #define GPIO_PUPDR_PUPDR0_Pos (0U) |
||
6729 | #define GPIO_PUPDR_PUPDR0_Msk (0x3UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */ |
||
6730 | #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk |
||
6731 | #define GPIO_PUPDR_PUPDR0_0 (0x1UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */ |
||
6732 | #define GPIO_PUPDR_PUPDR0_1 (0x2UL << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */ |
||
6733 | #define GPIO_PUPDR_PUPDR1_Pos (2U) |
||
6734 | #define GPIO_PUPDR_PUPDR1_Msk (0x3UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */ |
||
6735 | #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk |
||
6736 | #define GPIO_PUPDR_PUPDR1_0 (0x1UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */ |
||
6737 | #define GPIO_PUPDR_PUPDR1_1 (0x2UL << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */ |
||
6738 | #define GPIO_PUPDR_PUPDR2_Pos (4U) |
||
6739 | #define GPIO_PUPDR_PUPDR2_Msk (0x3UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */ |
||
6740 | #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk |
||
6741 | #define GPIO_PUPDR_PUPDR2_0 (0x1UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */ |
||
6742 | #define GPIO_PUPDR_PUPDR2_1 (0x2UL << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */ |
||
6743 | #define GPIO_PUPDR_PUPDR3_Pos (6U) |
||
6744 | #define GPIO_PUPDR_PUPDR3_Msk (0x3UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */ |
||
6745 | #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk |
||
6746 | #define GPIO_PUPDR_PUPDR3_0 (0x1UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */ |
||
6747 | #define GPIO_PUPDR_PUPDR3_1 (0x2UL << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */ |
||
6748 | #define GPIO_PUPDR_PUPDR4_Pos (8U) |
||
6749 | #define GPIO_PUPDR_PUPDR4_Msk (0x3UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */ |
||
6750 | #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk |
||
6751 | #define GPIO_PUPDR_PUPDR4_0 (0x1UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */ |
||
6752 | #define GPIO_PUPDR_PUPDR4_1 (0x2UL << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */ |
||
6753 | #define GPIO_PUPDR_PUPDR5_Pos (10U) |
||
6754 | #define GPIO_PUPDR_PUPDR5_Msk (0x3UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */ |
||
6755 | #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk |
||
6756 | #define GPIO_PUPDR_PUPDR5_0 (0x1UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */ |
||
6757 | #define GPIO_PUPDR_PUPDR5_1 (0x2UL << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */ |
||
6758 | #define GPIO_PUPDR_PUPDR6_Pos (12U) |
||
6759 | #define GPIO_PUPDR_PUPDR6_Msk (0x3UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */ |
||
6760 | #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk |
||
6761 | #define GPIO_PUPDR_PUPDR6_0 (0x1UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */ |
||
6762 | #define GPIO_PUPDR_PUPDR6_1 (0x2UL << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */ |
||
6763 | #define GPIO_PUPDR_PUPDR7_Pos (14U) |
||
6764 | #define GPIO_PUPDR_PUPDR7_Msk (0x3UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */ |
||
6765 | #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk |
||
6766 | #define GPIO_PUPDR_PUPDR7_0 (0x1UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */ |
||
6767 | #define GPIO_PUPDR_PUPDR7_1 (0x2UL << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */ |
||
6768 | #define GPIO_PUPDR_PUPDR8_Pos (16U) |
||
6769 | #define GPIO_PUPDR_PUPDR8_Msk (0x3UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */ |
||
6770 | #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk |
||
6771 | #define GPIO_PUPDR_PUPDR8_0 (0x1UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */ |
||
6772 | #define GPIO_PUPDR_PUPDR8_1 (0x2UL << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */ |
||
6773 | #define GPIO_PUPDR_PUPDR9_Pos (18U) |
||
6774 | #define GPIO_PUPDR_PUPDR9_Msk (0x3UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */ |
||
6775 | #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk |
||
6776 | #define GPIO_PUPDR_PUPDR9_0 (0x1UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */ |
||
6777 | #define GPIO_PUPDR_PUPDR9_1 (0x2UL << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */ |
||
6778 | #define GPIO_PUPDR_PUPDR10_Pos (20U) |
||
6779 | #define GPIO_PUPDR_PUPDR10_Msk (0x3UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */ |
||
6780 | #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk |
||
6781 | #define GPIO_PUPDR_PUPDR10_0 (0x1UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */ |
||
6782 | #define GPIO_PUPDR_PUPDR10_1 (0x2UL << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */ |
||
6783 | #define GPIO_PUPDR_PUPDR11_Pos (22U) |
||
6784 | #define GPIO_PUPDR_PUPDR11_Msk (0x3UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */ |
||
6785 | #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk |
||
6786 | #define GPIO_PUPDR_PUPDR11_0 (0x1UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */ |
||
6787 | #define GPIO_PUPDR_PUPDR11_1 (0x2UL << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */ |
||
6788 | #define GPIO_PUPDR_PUPDR12_Pos (24U) |
||
6789 | #define GPIO_PUPDR_PUPDR12_Msk (0x3UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */ |
||
6790 | #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk |
||
6791 | #define GPIO_PUPDR_PUPDR12_0 (0x1UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */ |
||
6792 | #define GPIO_PUPDR_PUPDR12_1 (0x2UL << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */ |
||
6793 | #define GPIO_PUPDR_PUPDR13_Pos (26U) |
||
6794 | #define GPIO_PUPDR_PUPDR13_Msk (0x3UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */ |
||
6795 | #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk |
||
6796 | #define GPIO_PUPDR_PUPDR13_0 (0x1UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */ |
||
6797 | #define GPIO_PUPDR_PUPDR13_1 (0x2UL << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */ |
||
6798 | #define GPIO_PUPDR_PUPDR14_Pos (28U) |
||
6799 | #define GPIO_PUPDR_PUPDR14_Msk (0x3UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */ |
||
6800 | #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk |
||
6801 | #define GPIO_PUPDR_PUPDR14_0 (0x1UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */ |
||
6802 | #define GPIO_PUPDR_PUPDR14_1 (0x2UL << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */ |
||
6803 | #define GPIO_PUPDR_PUPDR15_Pos (30U) |
||
6804 | #define GPIO_PUPDR_PUPDR15_Msk (0x3UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */ |
||
6805 | #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk |
||
6806 | #define GPIO_PUPDR_PUPDR15_0 (0x1UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */ |
||
6807 | #define GPIO_PUPDR_PUPDR15_1 (0x2UL << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */ |
||
6808 | |||
6809 | /******************* Bit definition for GPIO_IDR register *******************/ |
||
6810 | #define GPIO_IDR_0 (0x00000001U) |
||
6811 | #define GPIO_IDR_1 (0x00000002U) |
||
6812 | #define GPIO_IDR_2 (0x00000004U) |
||
6813 | #define GPIO_IDR_3 (0x00000008U) |
||
6814 | #define GPIO_IDR_4 (0x00000010U) |
||
6815 | #define GPIO_IDR_5 (0x00000020U) |
||
6816 | #define GPIO_IDR_6 (0x00000040U) |
||
6817 | #define GPIO_IDR_7 (0x00000080U) |
||
6818 | #define GPIO_IDR_8 (0x00000100U) |
||
6819 | #define GPIO_IDR_9 (0x00000200U) |
||
6820 | #define GPIO_IDR_10 (0x00000400U) |
||
6821 | #define GPIO_IDR_11 (0x00000800U) |
||
6822 | #define GPIO_IDR_12 (0x00001000U) |
||
6823 | #define GPIO_IDR_13 (0x00002000U) |
||
6824 | #define GPIO_IDR_14 (0x00004000U) |
||
6825 | #define GPIO_IDR_15 (0x00008000U) |
||
6826 | |||
6827 | /****************** Bit definition for GPIO_ODR register ********************/ |
||
6828 | #define GPIO_ODR_0 (0x00000001U) |
||
6829 | #define GPIO_ODR_1 (0x00000002U) |
||
6830 | #define GPIO_ODR_2 (0x00000004U) |
||
6831 | #define GPIO_ODR_3 (0x00000008U) |
||
6832 | #define GPIO_ODR_4 (0x00000010U) |
||
6833 | #define GPIO_ODR_5 (0x00000020U) |
||
6834 | #define GPIO_ODR_6 (0x00000040U) |
||
6835 | #define GPIO_ODR_7 (0x00000080U) |
||
6836 | #define GPIO_ODR_8 (0x00000100U) |
||
6837 | #define GPIO_ODR_9 (0x00000200U) |
||
6838 | #define GPIO_ODR_10 (0x00000400U) |
||
6839 | #define GPIO_ODR_11 (0x00000800U) |
||
6840 | #define GPIO_ODR_12 (0x00001000U) |
||
6841 | #define GPIO_ODR_13 (0x00002000U) |
||
6842 | #define GPIO_ODR_14 (0x00004000U) |
||
6843 | #define GPIO_ODR_15 (0x00008000U) |
||
6844 | |||
6845 | /****************** Bit definition for GPIO_BSRR register ********************/ |
||
6846 | #define GPIO_BSRR_BS_0 (0x00000001U) |
||
6847 | #define GPIO_BSRR_BS_1 (0x00000002U) |
||
6848 | #define GPIO_BSRR_BS_2 (0x00000004U) |
||
6849 | #define GPIO_BSRR_BS_3 (0x00000008U) |
||
6850 | #define GPIO_BSRR_BS_4 (0x00000010U) |
||
6851 | #define GPIO_BSRR_BS_5 (0x00000020U) |
||
6852 | #define GPIO_BSRR_BS_6 (0x00000040U) |
||
6853 | #define GPIO_BSRR_BS_7 (0x00000080U) |
||
6854 | #define GPIO_BSRR_BS_8 (0x00000100U) |
||
6855 | #define GPIO_BSRR_BS_9 (0x00000200U) |
||
6856 | #define GPIO_BSRR_BS_10 (0x00000400U) |
||
6857 | #define GPIO_BSRR_BS_11 (0x00000800U) |
||
6858 | #define GPIO_BSRR_BS_12 (0x00001000U) |
||
6859 | #define GPIO_BSRR_BS_13 (0x00002000U) |
||
6860 | #define GPIO_BSRR_BS_14 (0x00004000U) |
||
6861 | #define GPIO_BSRR_BS_15 (0x00008000U) |
||
6862 | #define GPIO_BSRR_BR_0 (0x00010000U) |
||
6863 | #define GPIO_BSRR_BR_1 (0x00020000U) |
||
6864 | #define GPIO_BSRR_BR_2 (0x00040000U) |
||
6865 | #define GPIO_BSRR_BR_3 (0x00080000U) |
||
6866 | #define GPIO_BSRR_BR_4 (0x00100000U) |
||
6867 | #define GPIO_BSRR_BR_5 (0x00200000U) |
||
6868 | #define GPIO_BSRR_BR_6 (0x00400000U) |
||
6869 | #define GPIO_BSRR_BR_7 (0x00800000U) |
||
6870 | #define GPIO_BSRR_BR_8 (0x01000000U) |
||
6871 | #define GPIO_BSRR_BR_9 (0x02000000U) |
||
6872 | #define GPIO_BSRR_BR_10 (0x04000000U) |
||
6873 | #define GPIO_BSRR_BR_11 (0x08000000U) |
||
6874 | #define GPIO_BSRR_BR_12 (0x10000000U) |
||
6875 | #define GPIO_BSRR_BR_13 (0x20000000U) |
||
6876 | #define GPIO_BSRR_BR_14 (0x40000000U) |
||
6877 | #define GPIO_BSRR_BR_15 (0x80000000U) |
||
6878 | |||
6879 | /****************** Bit definition for GPIO_LCKR register ********************/ |
||
6880 | #define GPIO_LCKR_LCK0_Pos (0U) |
||
6881 | #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ |
||
6882 | #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk |
||
6883 | #define GPIO_LCKR_LCK1_Pos (1U) |
||
6884 | #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ |
||
6885 | #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk |
||
6886 | #define GPIO_LCKR_LCK2_Pos (2U) |
||
6887 | #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ |
||
6888 | #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk |
||
6889 | #define GPIO_LCKR_LCK3_Pos (3U) |
||
6890 | #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ |
||
6891 | #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk |
||
6892 | #define GPIO_LCKR_LCK4_Pos (4U) |
||
6893 | #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ |
||
6894 | #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk |
||
6895 | #define GPIO_LCKR_LCK5_Pos (5U) |
||
6896 | #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ |
||
6897 | #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk |
||
6898 | #define GPIO_LCKR_LCK6_Pos (6U) |
||
6899 | #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ |
||
6900 | #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk |
||
6901 | #define GPIO_LCKR_LCK7_Pos (7U) |
||
6902 | #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ |
||
6903 | #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk |
||
6904 | #define GPIO_LCKR_LCK8_Pos (8U) |
||
6905 | #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ |
||
6906 | #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk |
||
6907 | #define GPIO_LCKR_LCK9_Pos (9U) |
||
6908 | #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ |
||
6909 | #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk |
||
6910 | #define GPIO_LCKR_LCK10_Pos (10U) |
||
6911 | #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ |
||
6912 | #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk |
||
6913 | #define GPIO_LCKR_LCK11_Pos (11U) |
||
6914 | #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ |
||
6915 | #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk |
||
6916 | #define GPIO_LCKR_LCK12_Pos (12U) |
||
6917 | #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ |
||
6918 | #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk |
||
6919 | #define GPIO_LCKR_LCK13_Pos (13U) |
||
6920 | #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ |
||
6921 | #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk |
||
6922 | #define GPIO_LCKR_LCK14_Pos (14U) |
||
6923 | #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ |
||
6924 | #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk |
||
6925 | #define GPIO_LCKR_LCK15_Pos (15U) |
||
6926 | #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ |
||
6927 | #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk |
||
6928 | #define GPIO_LCKR_LCKK_Pos (16U) |
||
6929 | #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ |
||
6930 | #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk |
||
6931 | |||
6932 | /****************** Bit definition for GPIO_AFRL register ********************/ |
||
6933 | #define GPIO_AFRL_AFSEL0_Pos (0U) |
||
6934 | #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ |
||
6935 | #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk |
||
6936 | #define GPIO_AFRL_AFSEL1_Pos (4U) |
||
6937 | #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ |
||
6938 | #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk |
||
6939 | #define GPIO_AFRL_AFSEL2_Pos (8U) |
||
6940 | #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ |
||
6941 | #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk |
||
6942 | #define GPIO_AFRL_AFSEL3_Pos (12U) |
||
6943 | #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ |
||
6944 | #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk |
||
6945 | #define GPIO_AFRL_AFSEL4_Pos (16U) |
||
6946 | #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ |
||
6947 | #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk |
||
6948 | #define GPIO_AFRL_AFSEL5_Pos (20U) |
||
6949 | #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ |
||
6950 | #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk |
||
6951 | #define GPIO_AFRL_AFSEL6_Pos (24U) |
||
6952 | #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ |
||
6953 | #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk |
||
6954 | #define GPIO_AFRL_AFSEL7_Pos (28U) |
||
6955 | #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ |
||
6956 | #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk |
||
6957 | |||
6 | mjames | 6958 | /* Legacy aliases */ |
2 | mjames | 6959 | #define GPIO_AFRL_AFRL0_Pos GPIO_AFRL_AFSEL0_Pos |
6960 | #define GPIO_AFRL_AFRL0_Msk GPIO_AFRL_AFSEL0_Msk |
||
6961 | #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 |
||
6962 | #define GPIO_AFRL_AFRL1_Pos GPIO_AFRL_AFSEL1_Pos |
||
6963 | #define GPIO_AFRL_AFRL1_Msk GPIO_AFRL_AFSEL1_Msk |
||
6964 | #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1 |
||
6965 | #define GPIO_AFRL_AFRL2_Pos GPIO_AFRL_AFSEL2_Pos |
||
6966 | #define GPIO_AFRL_AFRL2_Msk GPIO_AFRL_AFSEL2_Msk |
||
6967 | #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2 |
||
6968 | #define GPIO_AFRL_AFRL3_Pos GPIO_AFRL_AFSEL3_Pos |
||
6969 | #define GPIO_AFRL_AFRL3_Msk GPIO_AFRL_AFSEL3_Msk |
||
6970 | #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3 |
||
6971 | #define GPIO_AFRL_AFRL4_Pos GPIO_AFRL_AFSEL4_Pos |
||
6972 | #define GPIO_AFRL_AFRL4_Msk GPIO_AFRL_AFSEL4_Msk |
||
6973 | #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4 |
||
6974 | #define GPIO_AFRL_AFRL5_Pos GPIO_AFRL_AFSEL5_Pos |
||
6975 | #define GPIO_AFRL_AFRL5_Msk GPIO_AFRL_AFSEL5_Msk |
||
6976 | #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5 |
||
6977 | #define GPIO_AFRL_AFRL6_Pos GPIO_AFRL_AFSEL6_Pos |
||
6978 | #define GPIO_AFRL_AFRL6_Msk GPIO_AFRL_AFSEL6_Msk |
||
6979 | #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6 |
||
6980 | #define GPIO_AFRL_AFRL7_Pos GPIO_AFRL_AFSEL7_Pos |
||
6981 | #define GPIO_AFRL_AFRL7_Msk GPIO_AFRL_AFSEL7_Msk |
||
6982 | #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7 |
||
6983 | |||
6984 | /****************** Bit definition for GPIO_AFRH register ********************/ |
||
6985 | #define GPIO_AFRH_AFSEL8_Pos (0U) |
||
6986 | #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ |
||
6987 | #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk |
||
6988 | #define GPIO_AFRH_AFSEL9_Pos (4U) |
||
6989 | #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ |
||
6990 | #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk |
||
6991 | #define GPIO_AFRH_AFSEL10_Pos (8U) |
||
6992 | #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ |
||
6993 | #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk |
||
6994 | #define GPIO_AFRH_AFSEL11_Pos (12U) |
||
6995 | #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ |
||
6996 | #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk |
||
6997 | #define GPIO_AFRH_AFSEL12_Pos (16U) |
||
6998 | #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ |
||
6999 | #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk |
||
7000 | #define GPIO_AFRH_AFSEL13_Pos (20U) |
||
7001 | #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ |
||
7002 | #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk |
||
7003 | #define GPIO_AFRH_AFSEL14_Pos (24U) |
||
7004 | #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ |
||
7005 | #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk |
||
7006 | #define GPIO_AFRH_AFSEL15_Pos (28U) |
||
7007 | #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ |
||
7008 | #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk |
||
7009 | |||
7010 | /* Legacy aliases */ |
||
7011 | #define GPIO_AFRH_AFRH0_Pos GPIO_AFRH_AFSEL8_Pos |
||
7012 | #define GPIO_AFRH_AFRH0_Msk GPIO_AFRH_AFSEL8_Msk |
||
7013 | #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8 |
||
7014 | #define GPIO_AFRH_AFRH1_Pos GPIO_AFRH_AFSEL9_Pos |
||
7015 | #define GPIO_AFRH_AFRH1_Msk GPIO_AFRH_AFSEL9_Msk |
||
7016 | #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9 |
||
7017 | #define GPIO_AFRH_AFRH2_Pos GPIO_AFRH_AFSEL10_Pos |
||
7018 | #define GPIO_AFRH_AFRH2_Msk GPIO_AFRH_AFSEL10_Msk |
||
7019 | #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10 |
||
7020 | #define GPIO_AFRH_AFRH3_Pos GPIO_AFRH_AFSEL11_Pos |
||
7021 | #define GPIO_AFRH_AFRH3_Msk GPIO_AFRH_AFSEL11_Msk |
||
7022 | #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11 |
||
7023 | #define GPIO_AFRH_AFRH4_Pos GPIO_AFRH_AFSEL12_Pos |
||
7024 | #define GPIO_AFRH_AFRH4_Msk GPIO_AFRH_AFSEL12_Msk |
||
7025 | #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12 |
||
7026 | #define GPIO_AFRH_AFRH5_Pos GPIO_AFRH_AFSEL13_Pos |
||
7027 | #define GPIO_AFRH_AFRH5_Msk GPIO_AFRH_AFSEL13_Msk |
||
7028 | #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13 |
||
7029 | #define GPIO_AFRH_AFRH6_Pos GPIO_AFRH_AFSEL14_Pos |
||
7030 | #define GPIO_AFRH_AFRH6_Msk GPIO_AFRH_AFSEL14_Msk |
||
7031 | #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14 |
||
7032 | #define GPIO_AFRH_AFRH7_Pos GPIO_AFRH_AFSEL15_Pos |
||
7033 | #define GPIO_AFRH_AFRH7_Msk GPIO_AFRH_AFSEL15_Msk |
||
7034 | #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15 |
||
7035 | |||
7036 | /****************** Bit definition for GPIO_BRR register *********************/ |
||
7037 | #define GPIO_BRR_BR_0 (0x00000001U) |
||
7038 | #define GPIO_BRR_BR_1 (0x00000002U) |
||
7039 | #define GPIO_BRR_BR_2 (0x00000004U) |
||
7040 | #define GPIO_BRR_BR_3 (0x00000008U) |
||
7041 | #define GPIO_BRR_BR_4 (0x00000010U) |
||
7042 | #define GPIO_BRR_BR_5 (0x00000020U) |
||
7043 | #define GPIO_BRR_BR_6 (0x00000040U) |
||
7044 | #define GPIO_BRR_BR_7 (0x00000080U) |
||
7045 | #define GPIO_BRR_BR_8 (0x00000100U) |
||
7046 | #define GPIO_BRR_BR_9 (0x00000200U) |
||
7047 | #define GPIO_BRR_BR_10 (0x00000400U) |
||
7048 | #define GPIO_BRR_BR_11 (0x00000800U) |
||
7049 | #define GPIO_BRR_BR_12 (0x00001000U) |
||
7050 | #define GPIO_BRR_BR_13 (0x00002000U) |
||
7051 | #define GPIO_BRR_BR_14 (0x00004000U) |
||
7052 | #define GPIO_BRR_BR_15 (0x00008000U) |
||
7053 | |||
7054 | /******************************************************************************/ |
||
7055 | /* */ |
||
7056 | /* Inter-integrated Circuit Interface (I2C) */ |
||
7057 | /* */ |
||
7058 | /******************************************************************************/ |
||
7059 | |||
7060 | /******************* Bit definition for I2C_CR1 register *******************/ |
||
7061 | #define I2C_CR1_PE_Pos (0U) |
||
7062 | #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ |
||
7063 | #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ |
||
7064 | #define I2C_CR1_TXIE_Pos (1U) |
||
7065 | #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ |
||
7066 | #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ |
||
7067 | #define I2C_CR1_RXIE_Pos (2U) |
||
7068 | #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ |
||
7069 | #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ |
||
7070 | #define I2C_CR1_ADDRIE_Pos (3U) |
||
7071 | #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ |
||
7072 | #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ |
||
7073 | #define I2C_CR1_NACKIE_Pos (4U) |
||
7074 | #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ |
||
7075 | #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ |
||
7076 | #define I2C_CR1_STOPIE_Pos (5U) |
||
7077 | #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ |
||
7078 | #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ |
||
7079 | #define I2C_CR1_TCIE_Pos (6U) |
||
7080 | #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ |
||
7081 | #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ |
||
7082 | #define I2C_CR1_ERRIE_Pos (7U) |
||
7083 | #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ |
||
7084 | #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ |
||
7085 | #define I2C_CR1_DNF_Pos (8U) |
||
7086 | #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ |
||
7087 | #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ |
||
7088 | #define I2C_CR1_ANFOFF_Pos (12U) |
||
7089 | #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ |
||
7090 | #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ |
||
7091 | #define I2C_CR1_SWRST_Pos (13U) |
||
7092 | #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */ |
||
7093 | #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */ |
||
7094 | #define I2C_CR1_TXDMAEN_Pos (14U) |
||
7095 | #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ |
||
7096 | #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ |
||
7097 | #define I2C_CR1_RXDMAEN_Pos (15U) |
||
7098 | #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ |
||
7099 | #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ |
||
7100 | #define I2C_CR1_SBC_Pos (16U) |
||
7101 | #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ |
||
7102 | #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ |
||
7103 | #define I2C_CR1_NOSTRETCH_Pos (17U) |
||
7104 | #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ |
||
7105 | #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ |
||
7106 | #define I2C_CR1_WUPEN_Pos (18U) |
||
7107 | #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ |
||
7108 | #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ |
||
7109 | #define I2C_CR1_GCEN_Pos (19U) |
||
7110 | #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ |
||
7111 | #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ |
||
7112 | #define I2C_CR1_SMBHEN_Pos (20U) |
||
7113 | #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ |
||
7114 | #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ |
||
7115 | #define I2C_CR1_SMBDEN_Pos (21U) |
||
7116 | #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ |
||
7117 | #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ |
||
7118 | #define I2C_CR1_ALERTEN_Pos (22U) |
||
7119 | #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ |
||
7120 | #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ |
||
7121 | #define I2C_CR1_PECEN_Pos (23U) |
||
7122 | #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ |
||
7123 | #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ |
||
7124 | |||
7125 | /****************** Bit definition for I2C_CR2 register ********************/ |
||
7126 | #define I2C_CR2_SADD_Pos (0U) |
||
7127 | #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ |
||
7128 | #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ |
||
7129 | #define I2C_CR2_RD_WRN_Pos (10U) |
||
7130 | #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ |
||
7131 | #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ |
||
7132 | #define I2C_CR2_ADD10_Pos (11U) |
||
7133 | #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ |
||
7134 | #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ |
||
7135 | #define I2C_CR2_HEAD10R_Pos (12U) |
||
7136 | #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ |
||
7137 | #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ |
||
7138 | #define I2C_CR2_START_Pos (13U) |
||
7139 | #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ |
||
7140 | #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ |
||
7141 | #define I2C_CR2_STOP_Pos (14U) |
||
7142 | #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ |
||
7143 | #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ |
||
7144 | #define I2C_CR2_NACK_Pos (15U) |
||
7145 | #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ |
||
7146 | #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ |
||
7147 | #define I2C_CR2_NBYTES_Pos (16U) |
||
7148 | #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ |
||
7149 | #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ |
||
7150 | #define I2C_CR2_RELOAD_Pos (24U) |
||
7151 | #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ |
||
7152 | #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ |
||
7153 | #define I2C_CR2_AUTOEND_Pos (25U) |
||
7154 | #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ |
||
7155 | #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ |
||
7156 | #define I2C_CR2_PECBYTE_Pos (26U) |
||
7157 | #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ |
||
7158 | #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ |
||
7159 | |||
7160 | /******************* Bit definition for I2C_OAR1 register ******************/ |
||
7161 | #define I2C_OAR1_OA1_Pos (0U) |
||
7162 | #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ |
||
7163 | #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ |
||
7164 | #define I2C_OAR1_OA1MODE_Pos (10U) |
||
7165 | #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ |
||
7166 | #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ |
||
7167 | #define I2C_OAR1_OA1EN_Pos (15U) |
||
7168 | #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ |
||
7169 | #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ |
||
7170 | |||
7171 | /******************* Bit definition for I2C_OAR2 register ******************/ |
||
7172 | #define I2C_OAR2_OA2_Pos (1U) |
||
7173 | #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ |
||
7174 | #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ |
||
7175 | #define I2C_OAR2_OA2MSK_Pos (8U) |
||
7176 | #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ |
||
7177 | #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ |
||
7178 | #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */ |
||
7179 | #define I2C_OAR2_OA2MASK01_Pos (8U) |
||
7180 | #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ |
||
7181 | #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ |
||
7182 | #define I2C_OAR2_OA2MASK02_Pos (9U) |
||
7183 | #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ |
||
7184 | #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ |
||
7185 | #define I2C_OAR2_OA2MASK03_Pos (8U) |
||
7186 | #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ |
||
7187 | #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ |
||
7188 | #define I2C_OAR2_OA2MASK04_Pos (10U) |
||
7189 | #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ |
||
7190 | #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ |
||
7191 | #define I2C_OAR2_OA2MASK05_Pos (8U) |
||
7192 | #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ |
||
7193 | #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ |
||
7194 | #define I2C_OAR2_OA2MASK06_Pos (9U) |
||
7195 | #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ |
||
7196 | #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ |
||
7197 | #define I2C_OAR2_OA2MASK07_Pos (8U) |
||
7198 | #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ |
||
7199 | #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ |
||
7200 | #define I2C_OAR2_OA2EN_Pos (15U) |
||
7201 | #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ |
||
7202 | #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ |
||
7203 | |||
7204 | /******************* Bit definition for I2C_TIMINGR register ****************/ |
||
7205 | #define I2C_TIMINGR_SCLL_Pos (0U) |
||
7206 | #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ |
||
7207 | #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ |
||
7208 | #define I2C_TIMINGR_SCLH_Pos (8U) |
||
7209 | #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ |
||
7210 | #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ |
||
7211 | #define I2C_TIMINGR_SDADEL_Pos (16U) |
||
7212 | #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ |
||
7213 | #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ |
||
7214 | #define I2C_TIMINGR_SCLDEL_Pos (20U) |
||
7215 | #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ |
||
7216 | #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ |
||
7217 | #define I2C_TIMINGR_PRESC_Pos (28U) |
||
7218 | #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ |
||
7219 | #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ |
||
7220 | |||
7221 | /******************* Bit definition for I2C_TIMEOUTR register ****************/ |
||
7222 | #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) |
||
7223 | #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ |
||
7224 | #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ |
||
7225 | #define I2C_TIMEOUTR_TIDLE_Pos (12U) |
||
7226 | #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ |
||
7227 | #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ |
||
7228 | #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) |
||
7229 | #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ |
||
7230 | #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ |
||
7231 | #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) |
||
7232 | #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ |
||
7233 | #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/ |
||
7234 | #define I2C_TIMEOUTR_TEXTEN_Pos (31U) |
||
7235 | #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ |
||
7236 | #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ |
||
7237 | |||
7238 | /****************** Bit definition for I2C_ISR register ********************/ |
||
7239 | #define I2C_ISR_TXE_Pos (0U) |
||
7240 | #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ |
||
7241 | #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ |
||
7242 | #define I2C_ISR_TXIS_Pos (1U) |
||
7243 | #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ |
||
7244 | #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ |
||
7245 | #define I2C_ISR_RXNE_Pos (2U) |
||
7246 | #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ |
||
7247 | #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ |
||
7248 | #define I2C_ISR_ADDR_Pos (3U) |
||
7249 | #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ |
||
7250 | #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/ |
||
7251 | #define I2C_ISR_NACKF_Pos (4U) |
||
7252 | #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ |
||
7253 | #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ |
||
7254 | #define I2C_ISR_STOPF_Pos (5U) |
||
7255 | #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ |
||
7256 | #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ |
||
7257 | #define I2C_ISR_TC_Pos (6U) |
||
7258 | #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ |
||
7259 | #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ |
||
7260 | #define I2C_ISR_TCR_Pos (7U) |
||
7261 | #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ |
||
7262 | #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ |
||
7263 | #define I2C_ISR_BERR_Pos (8U) |
||
7264 | #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ |
||
7265 | #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ |
||
7266 | #define I2C_ISR_ARLO_Pos (9U) |
||
7267 | #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ |
||
7268 | #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ |
||
7269 | #define I2C_ISR_OVR_Pos (10U) |
||
7270 | #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ |
||
7271 | #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ |
||
7272 | #define I2C_ISR_PECERR_Pos (11U) |
||
7273 | #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ |
||
7274 | #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ |
||
7275 | #define I2C_ISR_TIMEOUT_Pos (12U) |
||
7276 | #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ |
||
7277 | #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ |
||
7278 | #define I2C_ISR_ALERT_Pos (13U) |
||
7279 | #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ |
||
7280 | #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ |
||
7281 | #define I2C_ISR_BUSY_Pos (15U) |
||
7282 | #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ |
||
7283 | #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ |
||
7284 | #define I2C_ISR_DIR_Pos (16U) |
||
7285 | #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ |
||
7286 | #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ |
||
7287 | #define I2C_ISR_ADDCODE_Pos (17U) |
||
7288 | #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ |
||
7289 | #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ |
||
7290 | |||
7291 | /****************** Bit definition for I2C_ICR register ********************/ |
||
7292 | #define I2C_ICR_ADDRCF_Pos (3U) |
||
7293 | #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ |
||
7294 | #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ |
||
7295 | #define I2C_ICR_NACKCF_Pos (4U) |
||
7296 | #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ |
||
7297 | #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ |
||
7298 | #define I2C_ICR_STOPCF_Pos (5U) |
||
7299 | #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ |
||
7300 | #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ |
||
7301 | #define I2C_ICR_BERRCF_Pos (8U) |
||
7302 | #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ |
||
7303 | #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ |
||
7304 | #define I2C_ICR_ARLOCF_Pos (9U) |
||
7305 | #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ |
||
7306 | #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ |
||
7307 | #define I2C_ICR_OVRCF_Pos (10U) |
||
7308 | #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ |
||
7309 | #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ |
||
7310 | #define I2C_ICR_PECCF_Pos (11U) |
||
7311 | #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ |
||
7312 | #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ |
||
7313 | #define I2C_ICR_TIMOUTCF_Pos (12U) |
||
7314 | #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ |
||
7315 | #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ |
||
7316 | #define I2C_ICR_ALERTCF_Pos (13U) |
||
7317 | #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ |
||
7318 | #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ |
||
7319 | |||
7320 | /****************** Bit definition for I2C_PECR register *******************/ |
||
7321 | #define I2C_PECR_PEC_Pos (0U) |
||
7322 | #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ |
||
7323 | #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ |
||
7324 | |||
7325 | /****************** Bit definition for I2C_RXDR register *********************/ |
||
7326 | #define I2C_RXDR_RXDATA_Pos (0U) |
||
7327 | #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ |
||
7328 | #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ |
||
7329 | |||
7330 | /****************** Bit definition for I2C_TXDR register *******************/ |
||
7331 | #define I2C_TXDR_TXDATA_Pos (0U) |
||
7332 | #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ |
||
7333 | #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ |
||
7334 | |||
7335 | /*****************************************************************************/ |
||
7336 | /* */ |
||
7337 | /* Independent WATCHDOG (IWDG) */ |
||
7338 | /* */ |
||
7339 | /*****************************************************************************/ |
||
7340 | /******************* Bit definition for IWDG_KR register *******************/ |
||
7341 | #define IWDG_KR_KEY_Pos (0U) |
||
7342 | #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ |
||
7343 | #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ |
||
7344 | |||
7345 | /******************* Bit definition for IWDG_PR register *******************/ |
||
7346 | #define IWDG_PR_PR_Pos (0U) |
||
7347 | #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ |
||
7348 | #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ |
||
7349 | #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x01 */ |
||
7350 | #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x02 */ |
||
7351 | #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x04 */ |
||
7352 | |||
7353 | /******************* Bit definition for IWDG_RLR register ******************/ |
||
7354 | #define IWDG_RLR_RL_Pos (0U) |
||
7355 | #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ |
||
7356 | #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ |
||
7357 | |||
7358 | /******************* Bit definition for IWDG_SR register *******************/ |
||
7359 | #define IWDG_SR_PVU_Pos (0U) |
||
7360 | #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ |
||
7361 | #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ |
||
7362 | #define IWDG_SR_RVU_Pos (1U) |
||
7363 | #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ |
||
7364 | #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ |
||
7365 | #define IWDG_SR_WVU_Pos (2U) |
||
7366 | #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ |
||
7367 | #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ |
||
7368 | |||
7369 | /******************* Bit definition for IWDG_KR register *******************/ |
||
7370 | #define IWDG_WINR_WIN_Pos (0U) |
||
7371 | #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ |
||
7372 | #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ |
||
7373 | |||
7374 | /*****************************************************************************/ |
||
7375 | /* */ |
||
7376 | /* Power Control (PWR) */ |
||
7377 | /* */ |
||
7378 | /*****************************************************************************/ |
||
7379 | |||
7380 | /* Note: No specific macro feature on this device */ |
||
7381 | |||
7382 | |||
7383 | /******************** Bit definition for PWR_CR register *******************/ |
||
7384 | #define PWR_CR_LPDS_Pos (0U) |
||
7385 | #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos) /*!< 0x00000001 */ |
||
7386 | #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-power Deepsleep */ |
||
7387 | #define PWR_CR_PDDS_Pos (1U) |
||
7388 | #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ |
||
7389 | #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ |
||
7390 | #define PWR_CR_CWUF_Pos (2U) |
||
7391 | #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ |
||
7392 | #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ |
||
7393 | #define PWR_CR_CSBF_Pos (3U) |
||
7394 | #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ |
||
7395 | #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ |
||
7396 | #define PWR_CR_DBP_Pos (8U) |
||
7397 | #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */ |
||
7398 | #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ |
||
7399 | |||
7400 | /******************* Bit definition for PWR_CSR register *******************/ |
||
7401 | #define PWR_CSR_WUF_Pos (0U) |
||
7402 | #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ |
||
7403 | #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ |
||
7404 | #define PWR_CSR_SBF_Pos (1U) |
||
7405 | #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ |
||
7406 | #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ |
||
7407 | #define PWR_CSR_VREFINTRDYF_Pos (3U) |
||
7408 | #define PWR_CSR_VREFINTRDYF_Msk (0x1UL << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */ |
||
7409 | #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */ |
||
7410 | |||
7411 | #define PWR_CSR_EWUP1_Pos (8U) |
||
7412 | #define PWR_CSR_EWUP1_Msk (0x1UL << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */ |
||
7413 | #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */ |
||
7414 | #define PWR_CSR_EWUP2_Pos (9U) |
||
7415 | #define PWR_CSR_EWUP2_Msk (0x1UL << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */ |
||
7416 | #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */ |
||
7417 | #define PWR_CSR_EWUP3_Pos (10U) |
||
7418 | #define PWR_CSR_EWUP3_Msk (0x1UL << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */ |
||
7419 | #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */ |
||
7420 | #define PWR_CSR_EWUP4_Pos (11U) |
||
7421 | #define PWR_CSR_EWUP4_Msk (0x1UL << PWR_CSR_EWUP4_Pos) /*!< 0x00000800 */ |
||
7422 | #define PWR_CSR_EWUP4 PWR_CSR_EWUP4_Msk /*!< Enable WKUP pin 4 */ |
||
7423 | #define PWR_CSR_EWUP5_Pos (12U) |
||
7424 | #define PWR_CSR_EWUP5_Msk (0x1UL << PWR_CSR_EWUP5_Pos) /*!< 0x00001000 */ |
||
7425 | #define PWR_CSR_EWUP5 PWR_CSR_EWUP5_Msk /*!< Enable WKUP pin 5 */ |
||
7426 | #define PWR_CSR_EWUP6_Pos (13U) |
||
7427 | #define PWR_CSR_EWUP6_Msk (0x1UL << PWR_CSR_EWUP6_Pos) /*!< 0x00002000 */ |
||
7428 | #define PWR_CSR_EWUP6 PWR_CSR_EWUP6_Msk /*!< Enable WKUP pin 6 */ |
||
7429 | #define PWR_CSR_EWUP7_Pos (14U) |
||
7430 | #define PWR_CSR_EWUP7_Msk (0x1UL << PWR_CSR_EWUP7_Pos) /*!< 0x00004000 */ |
||
7431 | #define PWR_CSR_EWUP7 PWR_CSR_EWUP7_Msk /*!< Enable WKUP pin 7 */ |
||
7432 | #define PWR_CSR_EWUP8_Pos (15U) |
||
7433 | #define PWR_CSR_EWUP8_Msk (0x1UL << PWR_CSR_EWUP8_Pos) /*!< 0x00008000 */ |
||
7434 | #define PWR_CSR_EWUP8 PWR_CSR_EWUP8_Msk /*!< Enable WKUP pin 8 */ |
||
7435 | |||
7436 | /*****************************************************************************/ |
||
7437 | /* */ |
||
7438 | /* Reset and Clock Control */ |
||
7439 | /* */ |
||
7440 | /*****************************************************************************/ |
||
7441 | /* |
||
7442 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie) |
||
7443 | */ |
||
7444 | #define RCC_HSI48_SUPPORT /*!< HSI48 feature support */ |
||
7445 | #define RCC_PLLSRC_PREDIV1_SUPPORT /*!< PREDIV support used as PLL source input */ |
||
7446 | |||
7447 | /******************** Bit definition for RCC_CR register *******************/ |
||
7448 | #define RCC_CR_HSION_Pos (0U) |
||
7449 | #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */ |
||
7450 | #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ |
||
7451 | #define RCC_CR_HSIRDY_Pos (1U) |
||
7452 | #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */ |
||
7453 | #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ |
||
7454 | |||
7455 | #define RCC_CR_HSITRIM_Pos (3U) |
||
7456 | #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */ |
||
7457 | #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ |
||
7458 | #define RCC_CR_HSITRIM_0 (0x01UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */ |
||
7459 | #define RCC_CR_HSITRIM_1 (0x02UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */ |
||
7460 | #define RCC_CR_HSITRIM_2 (0x04UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */ |
||
7461 | #define RCC_CR_HSITRIM_3 (0x08UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */ |
||
7462 | #define RCC_CR_HSITRIM_4 (0x10UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */ |
||
7463 | |||
7464 | #define RCC_CR_HSICAL_Pos (8U) |
||
7465 | #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */ |
||
7466 | #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ |
||
7467 | #define RCC_CR_HSICAL_0 (0x01UL << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */ |
||
7468 | #define RCC_CR_HSICAL_1 (0x02UL << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */ |
||
7469 | #define RCC_CR_HSICAL_2 (0x04UL << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */ |
||
7470 | #define RCC_CR_HSICAL_3 (0x08UL << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */ |
||
7471 | #define RCC_CR_HSICAL_4 (0x10UL << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */ |
||
7472 | #define RCC_CR_HSICAL_5 (0x20UL << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */ |
||
7473 | #define RCC_CR_HSICAL_6 (0x40UL << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */ |
||
7474 | #define RCC_CR_HSICAL_7 (0x80UL << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */ |
||
7475 | |||
7476 | #define RCC_CR_HSEON_Pos (16U) |
||
7477 | #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ |
||
7478 | #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ |
||
7479 | #define RCC_CR_HSERDY_Pos (17U) |
||
7480 | #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ |
||
7481 | #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ |
||
7482 | #define RCC_CR_HSEBYP_Pos (18U) |
||
7483 | #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ |
||
7484 | #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ |
||
7485 | #define RCC_CR_CSSON_Pos (19U) |
||
7486 | #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ |
||
7487 | #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */ |
||
7488 | #define RCC_CR_PLLON_Pos (24U) |
||
7489 | #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ |
||
7490 | #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ |
||
7491 | #define RCC_CR_PLLRDY_Pos (25U) |
||
7492 | #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ |
||
7493 | #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ |
||
7494 | |||
7495 | /******************** Bit definition for RCC_CFGR register *****************/ |
||
7496 | /*!< SW configuration */ |
||
7497 | #define RCC_CFGR_SW_Pos (0U) |
||
7498 | #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ |
||
7499 | #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ |
||
7500 | #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ |
||
7501 | #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ |
||
7502 | |||
7503 | #define RCC_CFGR_SW_HSI (0x00000000U) /*!< HSI selected as system clock */ |
||
7504 | #define RCC_CFGR_SW_HSE (0x00000001U) /*!< HSE selected as system clock */ |
||
7505 | #define RCC_CFGR_SW_PLL (0x00000002U) /*!< PLL selected as system clock */ |
||
7506 | #define RCC_CFGR_SW_HSI48 (0x00000003U) /*!< HSI48 selected as system clock */ |
||
7507 | |||
7508 | /*!< SWS configuration */ |
||
7509 | #define RCC_CFGR_SWS_Pos (2U) |
||
7510 | #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ |
||
7511 | #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ |
||
7512 | #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ |
||
7513 | #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ |
||
7514 | |||
7515 | #define RCC_CFGR_SWS_HSI (0x00000000U) /*!< HSI oscillator used as system clock */ |
||
7516 | #define RCC_CFGR_SWS_HSE (0x00000004U) /*!< HSE oscillator used as system clock */ |
||
7517 | #define RCC_CFGR_SWS_PLL (0x00000008U) /*!< PLL used as system clock */ |
||
7518 | #define RCC_CFGR_SWS_HSI48 (0x0000000CU) /*!< HSI48 oscillator used as system clock */ |
||
7519 | |||
7520 | /*!< HPRE configuration */ |
||
7521 | #define RCC_CFGR_HPRE_Pos (4U) |
||
7522 | #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ |
||
7523 | #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ |
||
7524 | #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ |
||
7525 | #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ |
||
7526 | #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ |
||
7527 | #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ |
||
7528 | |||
7529 | #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */ |
||
7530 | #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */ |
||
7531 | #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */ |
||
7532 | #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */ |
||
7533 | #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */ |
||
7534 | #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */ |
||
7535 | #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */ |
||
7536 | #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */ |
||
7537 | #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */ |
||
7538 | |||
7539 | /*!< PPRE configuration */ |
||
7540 | #define RCC_CFGR_PPRE_Pos (8U) |
||
7541 | #define RCC_CFGR_PPRE_Msk (0x7UL << RCC_CFGR_PPRE_Pos) /*!< 0x00000700 */ |
||
7542 | #define RCC_CFGR_PPRE RCC_CFGR_PPRE_Msk /*!< PRE[2:0] bits (APB prescaler) */ |
||
7543 | #define RCC_CFGR_PPRE_0 (0x1UL << RCC_CFGR_PPRE_Pos) /*!< 0x00000100 */ |
||
7544 | #define RCC_CFGR_PPRE_1 (0x2UL << RCC_CFGR_PPRE_Pos) /*!< 0x00000200 */ |
||
7545 | #define RCC_CFGR_PPRE_2 (0x4UL << RCC_CFGR_PPRE_Pos) /*!< 0x00000400 */ |
||
7546 | |||
7547 | #define RCC_CFGR_PPRE_DIV1 (0x00000000U) /*!< HCLK not divided */ |
||
7548 | #define RCC_CFGR_PPRE_DIV2_Pos (10U) |
||
7549 | #define RCC_CFGR_PPRE_DIV2_Msk (0x1UL << RCC_CFGR_PPRE_DIV2_Pos) /*!< 0x00000400 */ |
||
7550 | #define RCC_CFGR_PPRE_DIV2 RCC_CFGR_PPRE_DIV2_Msk /*!< HCLK divided by 2 */ |
||
7551 | #define RCC_CFGR_PPRE_DIV4_Pos (8U) |
||
7552 | #define RCC_CFGR_PPRE_DIV4_Msk (0x5UL << RCC_CFGR_PPRE_DIV4_Pos) /*!< 0x00000500 */ |
||
7553 | #define RCC_CFGR_PPRE_DIV4 RCC_CFGR_PPRE_DIV4_Msk /*!< HCLK divided by 4 */ |
||
7554 | #define RCC_CFGR_PPRE_DIV8_Pos (9U) |
||
7555 | #define RCC_CFGR_PPRE_DIV8_Msk (0x3UL << RCC_CFGR_PPRE_DIV8_Pos) /*!< 0x00000600 */ |
||
7556 | #define RCC_CFGR_PPRE_DIV8 RCC_CFGR_PPRE_DIV8_Msk /*!< HCLK divided by 8 */ |
||
7557 | #define RCC_CFGR_PPRE_DIV16_Pos (8U) |
||
7558 | #define RCC_CFGR_PPRE_DIV16_Msk (0x7UL << RCC_CFGR_PPRE_DIV16_Pos) /*!< 0x00000700 */ |
||
7559 | #define RCC_CFGR_PPRE_DIV16 RCC_CFGR_PPRE_DIV16_Msk /*!< HCLK divided by 16 */ |
||
7560 | |||
7561 | /*!< ADCPPRE configuration */ |
||
7562 | #define RCC_CFGR_ADCPRE_Pos (14U) |
||
7563 | #define RCC_CFGR_ADCPRE_Msk (0x1UL << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */ |
||
7564 | #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE bit (ADC prescaler) */ |
||
7565 | |||
7566 | #define RCC_CFGR_ADCPRE_DIV2 (0x00000000U) /*!< PCLK divided by 2 */ |
||
7567 | #define RCC_CFGR_ADCPRE_DIV4 (0x00004000U) /*!< PCLK divided by 4 */ |
||
7568 | |||
7569 | #define RCC_CFGR_PLLSRC_Pos (15U) |
||
7570 | #define RCC_CFGR_PLLSRC_Msk (0x3UL << RCC_CFGR_PLLSRC_Pos) /*!< 0x00018000 */ |
||
7571 | #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ |
||
7572 | #define RCC_CFGR_PLLSRC_HSI_DIV2 (0x00000000U) /*!< HSI clock divided by 2 selected as PLL entry clock source */ |
||
7573 | #define RCC_CFGR_PLLSRC_HSI_PREDIV (0x00008000U) /*!< HSI/PREDIV clock selected as PLL entry clock source */ |
||
7574 | #define RCC_CFGR_PLLSRC_HSE_PREDIV (0x00010000U) /*!< HSE/PREDIV clock selected as PLL entry clock source */ |
||
7575 | #define RCC_CFGR_PLLSRC_HSI48_PREDIV (0x00018000U) /*!< HSI48/PREDIV clock selected as PLL entry clock source */ |
||
7576 | |||
7577 | #define RCC_CFGR_PLLXTPRE_Pos (17U) |
||
7578 | #define RCC_CFGR_PLLXTPRE_Msk (0x1UL << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */ |
||
7579 | #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */ |
||
7580 | #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV1 (0x00000000U) /*!< HSE/PREDIV clock not divided for PLL entry */ |
||
7581 | #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV2 (0x00020000U) /*!< HSE/PREDIV clock divided by 2 for PLL entry */ |
||
7582 | |||
7583 | /*!< PLLMUL configuration */ |
||
7584 | #define RCC_CFGR_PLLMUL_Pos (18U) |
||
7585 | #define RCC_CFGR_PLLMUL_Msk (0xFUL << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */ |
||
7586 | #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
||
7587 | #define RCC_CFGR_PLLMUL_0 (0x1UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */ |
||
7588 | #define RCC_CFGR_PLLMUL_1 (0x2UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */ |
||
7589 | #define RCC_CFGR_PLLMUL_2 (0x4UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */ |
||
7590 | #define RCC_CFGR_PLLMUL_3 (0x8UL << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */ |
||
7591 | |||
7592 | #define RCC_CFGR_PLLMUL2 (0x00000000U) /*!< PLL input clock*2 */ |
||
7593 | #define RCC_CFGR_PLLMUL3 (0x00040000U) /*!< PLL input clock*3 */ |
||
7594 | #define RCC_CFGR_PLLMUL4 (0x00080000U) /*!< PLL input clock*4 */ |
||
7595 | #define RCC_CFGR_PLLMUL5 (0x000C0000U) /*!< PLL input clock*5 */ |
||
7596 | #define RCC_CFGR_PLLMUL6 (0x00100000U) /*!< PLL input clock*6 */ |
||
7597 | #define RCC_CFGR_PLLMUL7 (0x00140000U) /*!< PLL input clock*7 */ |
||
7598 | #define RCC_CFGR_PLLMUL8 (0x00180000U) /*!< PLL input clock*8 */ |
||
7599 | #define RCC_CFGR_PLLMUL9 (0x001C0000U) /*!< PLL input clock*9 */ |
||
7600 | #define RCC_CFGR_PLLMUL10 (0x00200000U) /*!< PLL input clock10 */ |
||
7601 | #define RCC_CFGR_PLLMUL11 (0x00240000U) /*!< PLL input clock*11 */ |
||
7602 | #define RCC_CFGR_PLLMUL12 (0x00280000U) /*!< PLL input clock*12 */ |
||
7603 | #define RCC_CFGR_PLLMUL13 (0x002C0000U) /*!< PLL input clock*13 */ |
||
7604 | #define RCC_CFGR_PLLMUL14 (0x00300000U) /*!< PLL input clock*14 */ |
||
7605 | #define RCC_CFGR_PLLMUL15 (0x00340000U) /*!< PLL input clock*15 */ |
||
7606 | #define RCC_CFGR_PLLMUL16 (0x00380000U) /*!< PLL input clock*16 */ |
||
7607 | |||
7608 | /*!< USB configuration */ |
||
7609 | #define RCC_CFGR_USBPRE_Pos (22U) |
||
7610 | #define RCC_CFGR_USBPRE_Msk (0x1UL << RCC_CFGR_USBPRE_Pos) /*!< 0x00400000 */ |
||
7611 | #define RCC_CFGR_USBPRE RCC_CFGR_USBPRE_Msk /*!< USB prescaler */ |
||
7612 | |||
7613 | /*!< MCO configuration */ |
||
7614 | #define RCC_CFGR_MCO_Pos (24U) |
||
7615 | #define RCC_CFGR_MCO_Msk (0xFUL << RCC_CFGR_MCO_Pos) /*!< 0x0F000000 */ |
||
7616 | #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */ |
||
7617 | #define RCC_CFGR_MCO_0 (0x1UL << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */ |
||
7618 | #define RCC_CFGR_MCO_1 (0x2UL << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */ |
||
7619 | #define RCC_CFGR_MCO_2 (0x4UL << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */ |
||
7620 | #define RCC_CFGR_MCO_3 (0x08000000U) /*!< Bit 3 */ |
||
7621 | |||
7622 | #define RCC_CFGR_MCO_NOCLOCK (0x00000000U) /*!< No clock */ |
||
7623 | #define RCC_CFGR_MCO_HSI14 (0x01000000U) /*!< HSI14 clock selected as MCO source */ |
||
7624 | #define RCC_CFGR_MCO_LSI (0x02000000U) /*!< LSI clock selected as MCO source */ |
||
7625 | #define RCC_CFGR_MCO_LSE (0x03000000U) /*!< LSE clock selected as MCO source */ |
||
7626 | #define RCC_CFGR_MCO_SYSCLK (0x04000000U) /*!< System clock selected as MCO source */ |
||
7627 | #define RCC_CFGR_MCO_HSI (0x05000000U) /*!< HSI clock selected as MCO source */ |
||
7628 | #define RCC_CFGR_MCO_HSE (0x06000000U) /*!< HSE clock selected as MCO source */ |
||
7629 | #define RCC_CFGR_MCO_PLL (0x07000000U) /*!< PLL clock divided by 2 selected as MCO source */ |
||
7630 | #define RCC_CFGR_MCO_HSI48 (0x08000000U) /*!< HSI48 clock selected as MCO source */ |
||
7631 | |||
7632 | #define RCC_CFGR_MCOPRE_Pos (28U) |
||
7633 | #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ |
||
7634 | #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */ |
||
7635 | #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */ |
||
7636 | #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */ |
||
7637 | #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */ |
||
7638 | #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */ |
||
7639 | #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */ |
||
7640 | #define RCC_CFGR_MCOPRE_DIV32 (0x50000000U) /*!< MCO is divided by 32 */ |
||
7641 | #define RCC_CFGR_MCOPRE_DIV64 (0x60000000U) /*!< MCO is divided by 64 */ |
||
7642 | #define RCC_CFGR_MCOPRE_DIV128 (0x70000000U) /*!< MCO is divided by 128 */ |
||
7643 | |||
7644 | #define RCC_CFGR_PLLNODIV_Pos (31U) |
||
7645 | #define RCC_CFGR_PLLNODIV_Msk (0x1UL << RCC_CFGR_PLLNODIV_Pos) /*!< 0x80000000 */ |
||
7646 | #define RCC_CFGR_PLLNODIV RCC_CFGR_PLLNODIV_Msk /*!< PLL is not divided to MCO */ |
||
7647 | |||
7648 | /* Reference defines */ |
||
7649 | #define RCC_CFGR_MCOSEL RCC_CFGR_MCO |
||
7650 | #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0 |
||
7651 | #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1 |
||
7652 | #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2 |
||
7653 | #define RCC_CFGR_MCOSEL_3 RCC_CFGR_MCO_3 |
||
7654 | #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK |
||
7655 | #define RCC_CFGR_MCOSEL_HSI14 RCC_CFGR_MCO_HSI14 |
||
7656 | #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCO_LSI |
||
7657 | #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCO_LSE |
||
7658 | #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK |
||
7659 | #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI |
||
7660 | #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE |
||
7661 | #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLL |
||
7662 | #define RCC_CFGR_MCOSEL_HSI48 RCC_CFGR_MCO_HSI48 |
||
7663 | |||
7664 | /*!<****************** Bit definition for RCC_CIR register *****************/ |
||
7665 | #define RCC_CIR_LSIRDYF_Pos (0U) |
||
7666 | #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */ |
||
7667 | #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ |
||
7668 | #define RCC_CIR_LSERDYF_Pos (1U) |
||
7669 | #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */ |
||
7670 | #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ |
||
7671 | #define RCC_CIR_HSIRDYF_Pos (2U) |
||
7672 | #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */ |
||
7673 | #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ |
||
7674 | #define RCC_CIR_HSERDYF_Pos (3U) |
||
7675 | #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */ |
||
7676 | #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ |
||
7677 | #define RCC_CIR_PLLRDYF_Pos (4U) |
||
7678 | #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */ |
||
7679 | #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ |
||
7680 | #define RCC_CIR_HSI14RDYF_Pos (5U) |
||
7681 | #define RCC_CIR_HSI14RDYF_Msk (0x1UL << RCC_CIR_HSI14RDYF_Pos) /*!< 0x00000020 */ |
||
7682 | #define RCC_CIR_HSI14RDYF RCC_CIR_HSI14RDYF_Msk /*!< HSI14 Ready Interrupt flag */ |
||
7683 | #define RCC_CIR_HSI48RDYF_Pos (6U) |
||
7684 | #define RCC_CIR_HSI48RDYF_Msk (0x1UL << RCC_CIR_HSI48RDYF_Pos) /*!< 0x00000040 */ |
||
7685 | #define RCC_CIR_HSI48RDYF RCC_CIR_HSI48RDYF_Msk /*!< HSI48 Ready Interrupt flag */ |
||
7686 | #define RCC_CIR_CSSF_Pos (7U) |
||
7687 | #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */ |
||
7688 | #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */ |
||
7689 | #define RCC_CIR_LSIRDYIE_Pos (8U) |
||
7690 | #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */ |
||
7691 | #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ |
||
7692 | #define RCC_CIR_LSERDYIE_Pos (9U) |
||
7693 | #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */ |
||
7694 | #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ |
||
7695 | #define RCC_CIR_HSIRDYIE_Pos (10U) |
||
7696 | #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */ |
||
7697 | #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ |
||
7698 | #define RCC_CIR_HSERDYIE_Pos (11U) |
||
7699 | #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */ |
||
7700 | #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ |
||
7701 | #define RCC_CIR_PLLRDYIE_Pos (12U) |
||
7702 | #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */ |
||
7703 | #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ |
||
7704 | #define RCC_CIR_HSI14RDYIE_Pos (13U) |
||
7705 | #define RCC_CIR_HSI14RDYIE_Msk (0x1UL << RCC_CIR_HSI14RDYIE_Pos) /*!< 0x00002000 */ |
||
7706 | #define RCC_CIR_HSI14RDYIE RCC_CIR_HSI14RDYIE_Msk /*!< HSI14 Ready Interrupt Enable */ |
||
7707 | #define RCC_CIR_HSI48RDYIE_Pos (14U) |
||
7708 | #define RCC_CIR_HSI48RDYIE_Msk (0x1UL << RCC_CIR_HSI48RDYIE_Pos) /*!< 0x00004000 */ |
||
7709 | #define RCC_CIR_HSI48RDYIE RCC_CIR_HSI48RDYIE_Msk /*!< HSI48 Ready Interrupt Enable */ |
||
7710 | #define RCC_CIR_LSIRDYC_Pos (16U) |
||
7711 | #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */ |
||
7712 | #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ |
||
7713 | #define RCC_CIR_LSERDYC_Pos (17U) |
||
7714 | #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */ |
||
7715 | #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ |
||
7716 | #define RCC_CIR_HSIRDYC_Pos (18U) |
||
7717 | #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */ |
||
7718 | #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ |
||
7719 | #define RCC_CIR_HSERDYC_Pos (19U) |
||
7720 | #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */ |
||
7721 | #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ |
||
7722 | #define RCC_CIR_PLLRDYC_Pos (20U) |
||
7723 | #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */ |
||
7724 | #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ |
||
7725 | #define RCC_CIR_HSI14RDYC_Pos (21U) |
||
7726 | #define RCC_CIR_HSI14RDYC_Msk (0x1UL << RCC_CIR_HSI14RDYC_Pos) /*!< 0x00200000 */ |
||
7727 | #define RCC_CIR_HSI14RDYC RCC_CIR_HSI14RDYC_Msk /*!< HSI14 Ready Interrupt Clear */ |
||
7728 | #define RCC_CIR_HSI48RDYC_Pos (22U) |
||
7729 | #define RCC_CIR_HSI48RDYC_Msk (0x1UL << RCC_CIR_HSI48RDYC_Pos) /*!< 0x00400000 */ |
||
7730 | #define RCC_CIR_HSI48RDYC RCC_CIR_HSI48RDYC_Msk /*!< HSI48 Ready Interrupt Clear */ |
||
7731 | #define RCC_CIR_CSSC_Pos (23U) |
||
7732 | #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */ |
||
7733 | #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */ |
||
7734 | |||
7735 | /***************** Bit definition for RCC_APB2RSTR register ****************/ |
||
7736 | #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) |
||
7737 | #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */ |
||
7738 | #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG reset */ |
||
7739 | #define RCC_APB2RSTR_ADCRST_Pos (9U) |
||
7740 | #define RCC_APB2RSTR_ADCRST_Msk (0x1UL << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */ |
||
7741 | #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC reset */ |
||
7742 | #define RCC_APB2RSTR_TIM1RST_Pos (11U) |
||
7743 | #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ |
||
7744 | #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 reset */ |
||
7745 | #define RCC_APB2RSTR_SPI1RST_Pos (12U) |
||
7746 | #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ |
||
7747 | #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 reset */ |
||
7748 | #define RCC_APB2RSTR_USART1RST_Pos (14U) |
||
7749 | #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ |
||
7750 | #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */ |
||
7751 | #define RCC_APB2RSTR_TIM15RST_Pos (16U) |
||
7752 | #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */ |
||
7753 | #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk /*!< TIM15 reset */ |
||
7754 | #define RCC_APB2RSTR_TIM16RST_Pos (17U) |
||
7755 | #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */ |
||
7756 | #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk /*!< TIM16 reset */ |
||
7757 | #define RCC_APB2RSTR_TIM17RST_Pos (18U) |
||
7758 | #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */ |
||
7759 | #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk /*!< TIM17 reset */ |
||
7760 | #define RCC_APB2RSTR_DBGMCURST_Pos (22U) |
||
7761 | #define RCC_APB2RSTR_DBGMCURST_Msk (0x1UL << RCC_APB2RSTR_DBGMCURST_Pos) /*!< 0x00400000 */ |
||
7762 | #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGMCURST_Msk /*!< DBGMCU reset */ |
||
7763 | |||
7764 | /*!< Old ADC1 reset bit definition maintained for legacy purpose */ |
||
7765 | #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST |
||
7766 | |||
7767 | /***************** Bit definition for RCC_APB1RSTR register ****************/ |
||
7768 | #define RCC_APB1RSTR_TIM2RST_Pos (0U) |
||
7769 | #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ |
||
7770 | #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */ |
||
7771 | #define RCC_APB1RSTR_TIM3RST_Pos (1U) |
||
7772 | #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ |
||
7773 | #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */ |
||
7774 | #define RCC_APB1RSTR_TIM6RST_Pos (4U) |
||
7775 | #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ |
||
7776 | #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */ |
||
7777 | #define RCC_APB1RSTR_TIM7RST_Pos (5U) |
||
7778 | #define RCC_APB1RSTR_TIM7RST_Msk (0x1UL << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ |
||
7779 | #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */ |
||
7780 | #define RCC_APB1RSTR_TIM14RST_Pos (8U) |
||
7781 | #define RCC_APB1RSTR_TIM14RST_Msk (0x1UL << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */ |
||
7782 | #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk /*!< Timer 14 reset */ |
||
7783 | #define RCC_APB1RSTR_WWDGRST_Pos (11U) |
||
7784 | #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ |
||
7785 | #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */ |
||
7786 | #define RCC_APB1RSTR_SPI2RST_Pos (14U) |
||
7787 | #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ |
||
7788 | #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI2 reset */ |
||
7789 | #define RCC_APB1RSTR_USART2RST_Pos (17U) |
||
7790 | #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ |
||
7791 | #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */ |
||
7792 | #define RCC_APB1RSTR_USART3RST_Pos (18U) |
||
7793 | #define RCC_APB1RSTR_USART3RST_Msk (0x1UL << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */ |
||
7794 | #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */ |
||
7795 | #define RCC_APB1RSTR_USART4RST_Pos (19U) |
||
7796 | #define RCC_APB1RSTR_USART4RST_Msk (0x1UL << RCC_APB1RSTR_USART4RST_Pos) /*!< 0x00080000 */ |
||
7797 | #define RCC_APB1RSTR_USART4RST RCC_APB1RSTR_USART4RST_Msk /*!< USART 4 reset */ |
||
7798 | #define RCC_APB1RSTR_I2C1RST_Pos (21U) |
||
7799 | #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ |
||
7800 | #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */ |
||
7801 | #define RCC_APB1RSTR_I2C2RST_Pos (22U) |
||
7802 | #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ |
||
7803 | #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */ |
||
7804 | #define RCC_APB1RSTR_USBRST_Pos (23U) |
||
7805 | #define RCC_APB1RSTR_USBRST_Msk (0x1UL << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */ |
||
7806 | #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB reset */ |
||
7807 | #define RCC_APB1RSTR_CANRST_Pos (25U) |
||
7808 | #define RCC_APB1RSTR_CANRST_Msk (0x1UL << RCC_APB1RSTR_CANRST_Pos) /*!< 0x02000000 */ |
||
7809 | #define RCC_APB1RSTR_CANRST RCC_APB1RSTR_CANRST_Msk /*!< CAN reset */ |
||
7810 | #define RCC_APB1RSTR_CRSRST_Pos (27U) |
||
7811 | #define RCC_APB1RSTR_CRSRST_Msk (0x1UL << RCC_APB1RSTR_CRSRST_Pos) /*!< 0x08000000 */ |
||
7812 | #define RCC_APB1RSTR_CRSRST RCC_APB1RSTR_CRSRST_Msk /*!< CRS reset */ |
||
7813 | #define RCC_APB1RSTR_PWRRST_Pos (28U) |
||
7814 | #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ |
||
7815 | #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR reset */ |
||
7816 | #define RCC_APB1RSTR_DACRST_Pos (29U) |
||
7817 | #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ |
||
7818 | #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC reset */ |
||
7819 | #define RCC_APB1RSTR_CECRST_Pos (30U) |
||
7820 | #define RCC_APB1RSTR_CECRST_Msk (0x1UL << RCC_APB1RSTR_CECRST_Pos) /*!< 0x40000000 */ |
||
7821 | #define RCC_APB1RSTR_CECRST RCC_APB1RSTR_CECRST_Msk /*!< CEC reset */ |
||
7822 | |||
7823 | /****************** Bit definition for RCC_AHBENR register *****************/ |
||
7824 | #define RCC_AHBENR_DMAEN_Pos (0U) |
||
7825 | #define RCC_AHBENR_DMAEN_Msk (0x1UL << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */ |
||
7826 | #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */ |
||
7827 | #define RCC_AHBENR_SRAMEN_Pos (2U) |
||
7828 | #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */ |
||
7829 | #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */ |
||
7830 | #define RCC_AHBENR_FLITFEN_Pos (4U) |
||
7831 | #define RCC_AHBENR_FLITFEN_Msk (0x1UL << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */ |
||
7832 | #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */ |
||
7833 | #define RCC_AHBENR_CRCEN_Pos (6U) |
||
7834 | #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */ |
||
7835 | #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ |
||
7836 | #define RCC_AHBENR_GPIOAEN_Pos (17U) |
||
7837 | #define RCC_AHBENR_GPIOAEN_Msk (0x1UL << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00020000 */ |
||
7838 | #define RCC_AHBENR_GPIOAEN RCC_AHBENR_GPIOAEN_Msk /*!< GPIOA clock enable */ |
||
7839 | #define RCC_AHBENR_GPIOBEN_Pos (18U) |
||
7840 | #define RCC_AHBENR_GPIOBEN_Msk (0x1UL << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00040000 */ |
||
7841 | #define RCC_AHBENR_GPIOBEN RCC_AHBENR_GPIOBEN_Msk /*!< GPIOB clock enable */ |
||
7842 | #define RCC_AHBENR_GPIOCEN_Pos (19U) |
||
7843 | #define RCC_AHBENR_GPIOCEN_Msk (0x1UL << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00080000 */ |
||
7844 | #define RCC_AHBENR_GPIOCEN RCC_AHBENR_GPIOCEN_Msk /*!< GPIOC clock enable */ |
||
7845 | #define RCC_AHBENR_GPIODEN_Pos (20U) |
||
7846 | #define RCC_AHBENR_GPIODEN_Msk (0x1UL << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00100000 */ |
||
7847 | #define RCC_AHBENR_GPIODEN RCC_AHBENR_GPIODEN_Msk /*!< GPIOD clock enable */ |
||
7848 | #define RCC_AHBENR_GPIOEEN_Pos (21U) |
||
7849 | #define RCC_AHBENR_GPIOEEN_Msk (0x1UL << RCC_AHBENR_GPIOEEN_Pos) /*!< 0x00200000 */ |
||
7850 | #define RCC_AHBENR_GPIOEEN RCC_AHBENR_GPIOEEN_Msk /*!< GPIOE clock enable */ |
||
7851 | #define RCC_AHBENR_GPIOFEN_Pos (22U) |
||
7852 | #define RCC_AHBENR_GPIOFEN_Msk (0x1UL << RCC_AHBENR_GPIOFEN_Pos) /*!< 0x00400000 */ |
||
7853 | #define RCC_AHBENR_GPIOFEN RCC_AHBENR_GPIOFEN_Msk /*!< GPIOF clock enable */ |
||
7854 | #define RCC_AHBENR_TSCEN_Pos (24U) |
||
7855 | #define RCC_AHBENR_TSCEN_Msk (0x1UL << RCC_AHBENR_TSCEN_Pos) /*!< 0x01000000 */ |
||
7856 | #define RCC_AHBENR_TSCEN RCC_AHBENR_TSCEN_Msk /*!< TS controller clock enable */ |
||
7857 | |||
7858 | /* Old Bit definition maintained for legacy purpose */ |
||
7859 | #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */ |
||
7860 | #define RCC_AHBENR_TSEN RCC_AHBENR_TSCEN /*!< TS clock enable */ |
||
7861 | |||
7862 | /***************** Bit definition for RCC_APB2ENR register *****************/ |
||
7863 | #define RCC_APB2ENR_SYSCFGCOMPEN_Pos (0U) |
||
7864 | #define RCC_APB2ENR_SYSCFGCOMPEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGCOMPEN_Pos) /*!< 0x00000001 */ |
||
7865 | #define RCC_APB2ENR_SYSCFGCOMPEN RCC_APB2ENR_SYSCFGCOMPEN_Msk /*!< SYSCFG and comparator clock enable */ |
||
7866 | #define RCC_APB2ENR_ADCEN_Pos (9U) |
||
7867 | #define RCC_APB2ENR_ADCEN_Msk (0x1UL << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */ |
||
7868 | #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */ |
||
7869 | #define RCC_APB2ENR_TIM1EN_Pos (11U) |
||
7870 | #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ |
||
7871 | #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 clock enable */ |
||
7872 | #define RCC_APB2ENR_SPI1EN_Pos (12U) |
||
7873 | #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ |
||
7874 | #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */ |
||
7875 | #define RCC_APB2ENR_USART1EN_Pos (14U) |
||
7876 | #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ |
||
7877 | #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ |
||
7878 | #define RCC_APB2ENR_TIM15EN_Pos (16U) |
||
7879 | #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */ |
||
7880 | #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk /*!< TIM15 clock enable */ |
||
7881 | #define RCC_APB2ENR_TIM16EN_Pos (17U) |
||
7882 | #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */ |
||
7883 | #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk /*!< TIM16 clock enable */ |
||
7884 | #define RCC_APB2ENR_TIM17EN_Pos (18U) |
||
7885 | #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */ |
||
7886 | #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk /*!< TIM17 clock enable */ |
||
7887 | #define RCC_APB2ENR_DBGMCUEN_Pos (22U) |
||
7888 | #define RCC_APB2ENR_DBGMCUEN_Msk (0x1UL << RCC_APB2ENR_DBGMCUEN_Pos) /*!< 0x00400000 */ |
||
7889 | #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGMCUEN_Msk /*!< DBGMCU clock enable */ |
||
7890 | |||
7891 | /* Old Bit definition maintained for legacy purpose */ |
||
7892 | #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGCOMPEN /*!< SYSCFG clock enable */ |
||
7893 | #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */ |
||
7894 | |||
7895 | /***************** Bit definition for RCC_APB1ENR register *****************/ |
||
7896 | #define RCC_APB1ENR_TIM2EN_Pos (0U) |
||
7897 | #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ |
||
7898 | #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */ |
||
7899 | #define RCC_APB1ENR_TIM3EN_Pos (1U) |
||
7900 | #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ |
||
7901 | #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ |
||
7902 | #define RCC_APB1ENR_TIM6EN_Pos (4U) |
||
7903 | #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ |
||
7904 | #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ |
||
7905 | #define RCC_APB1ENR_TIM7EN_Pos (5U) |
||
7906 | #define RCC_APB1ENR_TIM7EN_Msk (0x1UL << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ |
||
7907 | #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ |
||
7908 | #define RCC_APB1ENR_TIM14EN_Pos (8U) |
||
7909 | #define RCC_APB1ENR_TIM14EN_Msk (0x1UL << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */ |
||
7910 | #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk /*!< Timer 14 clock enable */ |
||
7911 | #define RCC_APB1ENR_WWDGEN_Pos (11U) |
||
7912 | #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ |
||
7913 | #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ |
||
7914 | #define RCC_APB1ENR_SPI2EN_Pos (14U) |
||
7915 | #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ |
||
7916 | #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI2 clock enable */ |
||
7917 | #define RCC_APB1ENR_USART2EN_Pos (17U) |
||
7918 | #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ |
||
7919 | #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART2 clock enable */ |
||
7920 | #define RCC_APB1ENR_USART3EN_Pos (18U) |
||
7921 | #define RCC_APB1ENR_USART3EN_Msk (0x1UL << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */ |
||
7922 | #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART3 clock enable */ |
||
7923 | #define RCC_APB1ENR_USART4EN_Pos (19U) |
||
7924 | #define RCC_APB1ENR_USART4EN_Msk (0x1UL << RCC_APB1ENR_USART4EN_Pos) /*!< 0x00080000 */ |
||
7925 | #define RCC_APB1ENR_USART4EN RCC_APB1ENR_USART4EN_Msk /*!< USART4 clock enable */ |
||
7926 | #define RCC_APB1ENR_I2C1EN_Pos (21U) |
||
7927 | #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ |
||
7928 | #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */ |
||
7929 | #define RCC_APB1ENR_I2C2EN_Pos (22U) |
||
7930 | #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ |
||
7931 | #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C2 clock enable */ |
||
7932 | #define RCC_APB1ENR_USBEN_Pos (23U) |
||
7933 | #define RCC_APB1ENR_USBEN_Msk (0x1UL << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */ |
||
7934 | #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */ |
||
7935 | #define RCC_APB1ENR_CANEN_Pos (25U) |
||
7936 | #define RCC_APB1ENR_CANEN_Msk (0x1UL << RCC_APB1ENR_CANEN_Pos) /*!< 0x02000000 */ |
||
7937 | #define RCC_APB1ENR_CANEN RCC_APB1ENR_CANEN_Msk /*!< CAN clock enable */ |
||
7938 | #define RCC_APB1ENR_CRSEN_Pos (27U) |
||
7939 | #define RCC_APB1ENR_CRSEN_Msk (0x1UL << RCC_APB1ENR_CRSEN_Pos) /*!< 0x08000000 */ |
||
7940 | #define RCC_APB1ENR_CRSEN RCC_APB1ENR_CRSEN_Msk /*!< CRS clock enable */ |
||
7941 | #define RCC_APB1ENR_PWREN_Pos (28U) |
||
7942 | #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ |
||
7943 | #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */ |
||
7944 | #define RCC_APB1ENR_DACEN_Pos (29U) |
||
7945 | #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ |
||
7946 | #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC clock enable */ |
||
7947 | #define RCC_APB1ENR_CECEN_Pos (30U) |
||
7948 | #define RCC_APB1ENR_CECEN_Msk (0x1UL << RCC_APB1ENR_CECEN_Pos) /*!< 0x40000000 */ |
||
7949 | #define RCC_APB1ENR_CECEN RCC_APB1ENR_CECEN_Msk /*!< CEC clock enable */ |
||
7950 | |||
7951 | /******************* Bit definition for RCC_BDCR register ******************/ |
||
7952 | #define RCC_BDCR_LSEON_Pos (0U) |
||
7953 | #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ |
||
7954 | #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */ |
||
7955 | #define RCC_BDCR_LSERDY_Pos (1U) |
||
7956 | #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ |
||
7957 | #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ |
||
7958 | #define RCC_BDCR_LSEBYP_Pos (2U) |
||
7959 | #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ |
||
7960 | #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ |
||
7961 | |||
7962 | #define RCC_BDCR_LSEDRV_Pos (3U) |
||
7963 | #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */ |
||
7964 | #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */ |
||
7965 | #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */ |
||
7966 | #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */ |
||
7967 | |||
7968 | #define RCC_BDCR_RTCSEL_Pos (8U) |
||
7969 | #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ |
||
7970 | #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
||
7971 | #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ |
||
7972 | #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ |
||
7973 | |||
7974 | /*!< RTC configuration */ |
||
7975 | #define RCC_BDCR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */ |
||
7976 | #define RCC_BDCR_RTCSEL_LSE (0x00000100U) /*!< LSE oscillator clock used as RTC clock */ |
||
7977 | #define RCC_BDCR_RTCSEL_LSI (0x00000200U) /*!< LSI oscillator clock used as RTC clock */ |
||
7978 | #define RCC_BDCR_RTCSEL_HSE (0x00000300U) /*!< HSE oscillator clock divided by 128 used as RTC clock */ |
||
7979 | |||
7980 | #define RCC_BDCR_RTCEN_Pos (15U) |
||
7981 | #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ |
||
7982 | #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */ |
||
7983 | #define RCC_BDCR_BDRST_Pos (16U) |
||
7984 | #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ |
||
7985 | #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */ |
||
7986 | |||
7987 | /******************* Bit definition for RCC_CSR register *******************/ |
||
7988 | #define RCC_CSR_LSION_Pos (0U) |
||
7989 | #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ |
||
7990 | #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ |
||
7991 | #define RCC_CSR_LSIRDY_Pos (1U) |
||
7992 | #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ |
||
7993 | #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ |
||
7994 | #define RCC_CSR_RMVF_Pos (24U) |
||
7995 | #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */ |
||
7996 | #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ |
||
7997 | #define RCC_CSR_OBLRSTF_Pos (25U) |
||
7998 | #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ |
||
7999 | #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */ |
||
8000 | #define RCC_CSR_PINRSTF_Pos (26U) |
||
8001 | #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ |
||
8002 | #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ |
||
8003 | #define RCC_CSR_PORRSTF_Pos (27U) |
||
8004 | #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ |
||
8005 | #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ |
||
8006 | #define RCC_CSR_SFTRSTF_Pos (28U) |
||
8007 | #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ |
||
8008 | #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ |
||
8009 | #define RCC_CSR_IWDGRSTF_Pos (29U) |
||
8010 | #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ |
||
8011 | #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ |
||
8012 | #define RCC_CSR_WWDGRSTF_Pos (30U) |
||
8013 | #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ |
||
8014 | #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ |
||
8015 | #define RCC_CSR_LPWRRSTF_Pos (31U) |
||
8016 | #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ |
||
8017 | #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ |
||
8018 | |||
8019 | /* Old Bit definition maintained for legacy purpose */ |
||
8020 | #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */ |
||
8021 | |||
8022 | /******************* Bit definition for RCC_AHBRSTR register ***************/ |
||
8023 | #define RCC_AHBRSTR_GPIOARST_Pos (17U) |
||
8024 | #define RCC_AHBRSTR_GPIOARST_Msk (0x1UL << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00020000 */ |
||
8025 | #define RCC_AHBRSTR_GPIOARST RCC_AHBRSTR_GPIOARST_Msk /*!< GPIOA reset */ |
||
8026 | #define RCC_AHBRSTR_GPIOBRST_Pos (18U) |
||
8027 | #define RCC_AHBRSTR_GPIOBRST_Msk (0x1UL << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00040000 */ |
||
8028 | #define RCC_AHBRSTR_GPIOBRST RCC_AHBRSTR_GPIOBRST_Msk /*!< GPIOB reset */ |
||
8029 | #define RCC_AHBRSTR_GPIOCRST_Pos (19U) |
||
8030 | #define RCC_AHBRSTR_GPIOCRST_Msk (0x1UL << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00080000 */ |
||
8031 | #define RCC_AHBRSTR_GPIOCRST RCC_AHBRSTR_GPIOCRST_Msk /*!< GPIOC reset */ |
||
8032 | #define RCC_AHBRSTR_GPIODRST_Pos (20U) |
||
8033 | #define RCC_AHBRSTR_GPIODRST_Msk (0x1UL << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00100000 */ |
||
8034 | #define RCC_AHBRSTR_GPIODRST RCC_AHBRSTR_GPIODRST_Msk /*!< GPIOD reset */ |
||
8035 | #define RCC_AHBRSTR_GPIOERST_Pos (21U) |
||
8036 | #define RCC_AHBRSTR_GPIOERST_Msk (0x1UL << RCC_AHBRSTR_GPIOERST_Pos) /*!< 0x00200000 */ |
||
8037 | #define RCC_AHBRSTR_GPIOERST RCC_AHBRSTR_GPIOERST_Msk /*!< GPIOE reset */ |
||
8038 | #define RCC_AHBRSTR_GPIOFRST_Pos (22U) |
||
8039 | #define RCC_AHBRSTR_GPIOFRST_Msk (0x1UL << RCC_AHBRSTR_GPIOFRST_Pos) /*!< 0x00400000 */ |
||
8040 | #define RCC_AHBRSTR_GPIOFRST RCC_AHBRSTR_GPIOFRST_Msk /*!< GPIOF reset */ |
||
8041 | #define RCC_AHBRSTR_TSCRST_Pos (24U) |
||
8042 | #define RCC_AHBRSTR_TSCRST_Msk (0x1UL << RCC_AHBRSTR_TSCRST_Pos) /*!< 0x01000000 */ |
||
8043 | #define RCC_AHBRSTR_TSCRST RCC_AHBRSTR_TSCRST_Msk /*!< TS reset */ |
||
8044 | |||
8045 | /* Old Bit definition maintained for legacy purpose */ |
||
8046 | #define RCC_AHBRSTR_TSRST RCC_AHBRSTR_TSCRST /*!< TS reset */ |
||
8047 | |||
8048 | /******************* Bit definition for RCC_CFGR2 register *****************/ |
||
8049 | /*!< PREDIV configuration */ |
||
8050 | #define RCC_CFGR2_PREDIV_Pos (0U) |
||
8051 | #define RCC_CFGR2_PREDIV_Msk (0xFUL << RCC_CFGR2_PREDIV_Pos) /*!< 0x0000000F */ |
||
8052 | #define RCC_CFGR2_PREDIV RCC_CFGR2_PREDIV_Msk /*!< PREDIV[3:0] bits */ |
||
8053 | #define RCC_CFGR2_PREDIV_0 (0x1UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000001 */ |
||
8054 | #define RCC_CFGR2_PREDIV_1 (0x2UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000002 */ |
||
8055 | #define RCC_CFGR2_PREDIV_2 (0x4UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000004 */ |
||
8056 | #define RCC_CFGR2_PREDIV_3 (0x8UL << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000008 */ |
||
8057 | |||
8058 | #define RCC_CFGR2_PREDIV_DIV1 (0x00000000U) /*!< PREDIV input clock not divided */ |
||
8059 | #define RCC_CFGR2_PREDIV_DIV2 (0x00000001U) /*!< PREDIV input clock divided by 2 */ |
||
8060 | #define RCC_CFGR2_PREDIV_DIV3 (0x00000002U) /*!< PREDIV input clock divided by 3 */ |
||
8061 | #define RCC_CFGR2_PREDIV_DIV4 (0x00000003U) /*!< PREDIV input clock divided by 4 */ |
||
8062 | #define RCC_CFGR2_PREDIV_DIV5 (0x00000004U) /*!< PREDIV input clock divided by 5 */ |
||
8063 | #define RCC_CFGR2_PREDIV_DIV6 (0x00000005U) /*!< PREDIV input clock divided by 6 */ |
||
8064 | #define RCC_CFGR2_PREDIV_DIV7 (0x00000006U) /*!< PREDIV input clock divided by 7 */ |
||
8065 | #define RCC_CFGR2_PREDIV_DIV8 (0x00000007U) /*!< PREDIV input clock divided by 8 */ |
||
8066 | #define RCC_CFGR2_PREDIV_DIV9 (0x00000008U) /*!< PREDIV input clock divided by 9 */ |
||
8067 | #define RCC_CFGR2_PREDIV_DIV10 (0x00000009U) /*!< PREDIV input clock divided by 10 */ |
||
8068 | #define RCC_CFGR2_PREDIV_DIV11 (0x0000000AU) /*!< PREDIV input clock divided by 11 */ |
||
8069 | #define RCC_CFGR2_PREDIV_DIV12 (0x0000000BU) /*!< PREDIV input clock divided by 12 */ |
||
8070 | #define RCC_CFGR2_PREDIV_DIV13 (0x0000000CU) /*!< PREDIV input clock divided by 13 */ |
||
8071 | #define RCC_CFGR2_PREDIV_DIV14 (0x0000000DU) /*!< PREDIV input clock divided by 14 */ |
||
8072 | #define RCC_CFGR2_PREDIV_DIV15 (0x0000000EU) /*!< PREDIV input clock divided by 15 */ |
||
8073 | #define RCC_CFGR2_PREDIV_DIV16 (0x0000000FU) /*!< PREDIV input clock divided by 16 */ |
||
8074 | |||
8075 | /******************* Bit definition for RCC_CFGR3 register *****************/ |
||
8076 | /*!< USART1 Clock source selection */ |
||
8077 | #define RCC_CFGR3_USART1SW_Pos (0U) |
||
8078 | #define RCC_CFGR3_USART1SW_Msk (0x3UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000003 */ |
||
8079 | #define RCC_CFGR3_USART1SW RCC_CFGR3_USART1SW_Msk /*!< USART1SW[1:0] bits */ |
||
8080 | #define RCC_CFGR3_USART1SW_0 (0x1UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000001 */ |
||
8081 | #define RCC_CFGR3_USART1SW_1 (0x2UL << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000002 */ |
||
8082 | |||
8083 | #define RCC_CFGR3_USART1SW_PCLK (0x00000000U) /*!< PCLK clock used as USART1 clock source */ |
||
8084 | #define RCC_CFGR3_USART1SW_SYSCLK (0x00000001U) /*!< System clock selected as USART1 clock source */ |
||
8085 | #define RCC_CFGR3_USART1SW_LSE (0x00000002U) /*!< LSE oscillator clock used as USART1 clock source */ |
||
8086 | #define RCC_CFGR3_USART1SW_HSI (0x00000003U) /*!< HSI oscillator clock used as USART1 clock source */ |
||
8087 | |||
8088 | /*!< I2C1 Clock source selection */ |
||
8089 | #define RCC_CFGR3_I2C1SW_Pos (4U) |
||
8090 | #define RCC_CFGR3_I2C1SW_Msk (0x1UL << RCC_CFGR3_I2C1SW_Pos) /*!< 0x00000010 */ |
||
8091 | #define RCC_CFGR3_I2C1SW RCC_CFGR3_I2C1SW_Msk /*!< I2C1SW bits */ |
||
8092 | |||
8093 | #define RCC_CFGR3_I2C1SW_HSI (0x00000000U) /*!< HSI oscillator clock used as I2C1 clock source */ |
||
8094 | #define RCC_CFGR3_I2C1SW_SYSCLK_Pos (4U) |
||
8095 | #define RCC_CFGR3_I2C1SW_SYSCLK_Msk (0x1UL << RCC_CFGR3_I2C1SW_SYSCLK_Pos) /*!< 0x00000010 */ |
||
8096 | #define RCC_CFGR3_I2C1SW_SYSCLK RCC_CFGR3_I2C1SW_SYSCLK_Msk /*!< System clock selected as I2C1 clock source */ |
||
8097 | |||
8098 | /*!< CEC Clock source selection */ |
||
8099 | #define RCC_CFGR3_CECSW_Pos (6U) |
||
8100 | #define RCC_CFGR3_CECSW_Msk (0x1UL << RCC_CFGR3_CECSW_Pos) /*!< 0x00000040 */ |
||
8101 | #define RCC_CFGR3_CECSW RCC_CFGR3_CECSW_Msk /*!< CECSW bits */ |
||
8102 | |||
8103 | #define RCC_CFGR3_CECSW_HSI_DIV244 (0x00000000U) /*!< HSI clock divided by 244 selected as HDMI CEC entry clock source */ |
||
8104 | #define RCC_CFGR3_CECSW_LSE_Pos (6U) |
||
8105 | #define RCC_CFGR3_CECSW_LSE_Msk (0x1UL << RCC_CFGR3_CECSW_LSE_Pos) /*!< 0x00000040 */ |
||
8106 | #define RCC_CFGR3_CECSW_LSE RCC_CFGR3_CECSW_LSE_Msk /*!< LSE clock selected as HDMI CEC entry clock source */ |
||
8107 | |||
8108 | /*!< USB Clock source selection */ |
||
8109 | #define RCC_CFGR3_USBSW_Pos (7U) |
||
8110 | #define RCC_CFGR3_USBSW_Msk (0x1UL << RCC_CFGR3_USBSW_Pos) /*!< 0x00000080 */ |
||
8111 | #define RCC_CFGR3_USBSW RCC_CFGR3_USBSW_Msk /*!< USBSW bits */ |
||
8112 | |||
8113 | #define RCC_CFGR3_USBSW_HSI48 (0x00000000U) /*!< HSI48 oscillator clock used as USB clock source */ |
||
8114 | #define RCC_CFGR3_USBSW_PLLCLK_Pos (7U) |
||
8115 | #define RCC_CFGR3_USBSW_PLLCLK_Msk (0x1UL << RCC_CFGR3_USBSW_PLLCLK_Pos) /*!< 0x00000080 */ |
||
8116 | #define RCC_CFGR3_USBSW_PLLCLK RCC_CFGR3_USBSW_PLLCLK_Msk /*!< PLLCLK selected as USB clock source */ |
||
8117 | |||
8118 | /*!< USART2 Clock source selection */ |
||
8119 | #define RCC_CFGR3_USART2SW_Pos (16U) |
||
8120 | #define RCC_CFGR3_USART2SW_Msk (0x3UL << RCC_CFGR3_USART2SW_Pos) /*!< 0x00030000 */ |
||
8121 | #define RCC_CFGR3_USART2SW RCC_CFGR3_USART2SW_Msk /*!< USART2SW[1:0] bits */ |
||
8122 | #define RCC_CFGR3_USART2SW_0 (0x1UL << RCC_CFGR3_USART2SW_Pos) /*!< 0x00010000 */ |
||
8123 | #define RCC_CFGR3_USART2SW_1 (0x2UL << RCC_CFGR3_USART2SW_Pos) /*!< 0x00020000 */ |
||
8124 | |||
8125 | #define RCC_CFGR3_USART2SW_PCLK (0x00000000U) /*!< PCLK clock used as USART2 clock source */ |
||
8126 | #define RCC_CFGR3_USART2SW_SYSCLK (0x00010000U) /*!< System clock selected as USART2 clock source */ |
||
8127 | #define RCC_CFGR3_USART2SW_LSE (0x00020000U) /*!< LSE oscillator clock used as USART2 clock source */ |
||
8128 | #define RCC_CFGR3_USART2SW_HSI (0x00030000U) /*!< HSI oscillator clock used as USART2 clock source */ |
||
8129 | |||
8130 | /******************* Bit definition for RCC_CR2 register *******************/ |
||
8131 | #define RCC_CR2_HSI14ON_Pos (0U) |
||
8132 | #define RCC_CR2_HSI14ON_Msk (0x1UL << RCC_CR2_HSI14ON_Pos) /*!< 0x00000001 */ |
||
8133 | #define RCC_CR2_HSI14ON RCC_CR2_HSI14ON_Msk /*!< Internal High Speed 14MHz clock enable */ |
||
8134 | #define RCC_CR2_HSI14RDY_Pos (1U) |
||
8135 | #define RCC_CR2_HSI14RDY_Msk (0x1UL << RCC_CR2_HSI14RDY_Pos) /*!< 0x00000002 */ |
||
8136 | #define RCC_CR2_HSI14RDY RCC_CR2_HSI14RDY_Msk /*!< Internal High Speed 14MHz clock ready flag */ |
||
8137 | #define RCC_CR2_HSI14DIS_Pos (2U) |
||
8138 | #define RCC_CR2_HSI14DIS_Msk (0x1UL << RCC_CR2_HSI14DIS_Pos) /*!< 0x00000004 */ |
||
8139 | #define RCC_CR2_HSI14DIS RCC_CR2_HSI14DIS_Msk /*!< Internal High Speed 14MHz clock disable */ |
||
8140 | #define RCC_CR2_HSI14TRIM_Pos (3U) |
||
8141 | #define RCC_CR2_HSI14TRIM_Msk (0x1FUL << RCC_CR2_HSI14TRIM_Pos) /*!< 0x000000F8 */ |
||
8142 | #define RCC_CR2_HSI14TRIM RCC_CR2_HSI14TRIM_Msk /*!< Internal High Speed 14MHz clock trimming */ |
||
8143 | #define RCC_CR2_HSI14CAL_Pos (8U) |
||
8144 | #define RCC_CR2_HSI14CAL_Msk (0xFFUL << RCC_CR2_HSI14CAL_Pos) /*!< 0x0000FF00 */ |
||
8145 | #define RCC_CR2_HSI14CAL RCC_CR2_HSI14CAL_Msk /*!< Internal High Speed 14MHz clock Calibration */ |
||
8146 | #define RCC_CR2_HSI48ON_Pos (16U) |
||
8147 | #define RCC_CR2_HSI48ON_Msk (0x1UL << RCC_CR2_HSI48ON_Pos) /*!< 0x00010000 */ |
||
8148 | #define RCC_CR2_HSI48ON RCC_CR2_HSI48ON_Msk /*!< Internal High Speed 48MHz clock enable */ |
||
8149 | #define RCC_CR2_HSI48RDY_Pos (17U) |
||
8150 | #define RCC_CR2_HSI48RDY_Msk (0x1UL << RCC_CR2_HSI48RDY_Pos) /*!< 0x00020000 */ |
||
8151 | #define RCC_CR2_HSI48RDY RCC_CR2_HSI48RDY_Msk /*!< Internal High Speed 48MHz clock ready flag */ |
||
8152 | #define RCC_CR2_HSI48CAL_Pos (24U) |
||
8153 | #define RCC_CR2_HSI48CAL_Msk (0xFFUL << RCC_CR2_HSI48CAL_Pos) /*!< 0xFF000000 */ |
||
8154 | #define RCC_CR2_HSI48CAL RCC_CR2_HSI48CAL_Msk /*!< Internal High Speed 48MHz clock Calibration */ |
||
8155 | |||
8156 | /*****************************************************************************/ |
||
8157 | /* */ |
||
8158 | /* Real-Time Clock (RTC) */ |
||
8159 | /* */ |
||
8160 | /*****************************************************************************/ |
||
8161 | /* |
||
8162 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie) |
||
8163 | */ |
||
8164 | #define RTC_TAMPER1_SUPPORT /*!< TAMPER 1 feature support */ |
||
8165 | #define RTC_TAMPER2_SUPPORT /*!< TAMPER 2 feature support */ |
||
8166 | #define RTC_TAMPER3_SUPPORT /*!< TAMPER 3 feature support */ |
||
8167 | #define RTC_BACKUP_SUPPORT /*!< BACKUP register feature support */ |
||
8168 | #define RTC_WAKEUP_SUPPORT /*!< WAKEUP feature support */ |
||
8169 | |||
8170 | /******************** Bits definition for RTC_TR register ******************/ |
||
8171 | #define RTC_TR_PM_Pos (22U) |
||
8172 | #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ |
||
8173 | #define RTC_TR_PM RTC_TR_PM_Msk |
||
8174 | #define RTC_TR_HT_Pos (20U) |
||
8175 | #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ |
||
8176 | #define RTC_TR_HT RTC_TR_HT_Msk |
||
8177 | #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ |
||
8178 | #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ |
||
8179 | #define RTC_TR_HU_Pos (16U) |
||
8180 | #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ |
||
8181 | #define RTC_TR_HU RTC_TR_HU_Msk |
||
8182 | #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ |
||
8183 | #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ |
||
8184 | #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ |
||
8185 | #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ |
||
8186 | #define RTC_TR_MNT_Pos (12U) |
||
8187 | #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ |
||
8188 | #define RTC_TR_MNT RTC_TR_MNT_Msk |
||
8189 | #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ |
||
8190 | #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ |
||
8191 | #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ |
||
8192 | #define RTC_TR_MNU_Pos (8U) |
||
8193 | #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ |
||
8194 | #define RTC_TR_MNU RTC_TR_MNU_Msk |
||
8195 | #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ |
||
8196 | #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ |
||
8197 | #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ |
||
8198 | #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ |
||
8199 | #define RTC_TR_ST_Pos (4U) |
||
8200 | #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ |
||
8201 | #define RTC_TR_ST RTC_TR_ST_Msk |
||
8202 | #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ |
||
8203 | #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ |
||
8204 | #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ |
||
8205 | #define RTC_TR_SU_Pos (0U) |
||
8206 | #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ |
||
8207 | #define RTC_TR_SU RTC_TR_SU_Msk |
||
8208 | #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ |
||
8209 | #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ |
||
8210 | #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ |
||
8211 | #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ |
||
8212 | |||
8213 | /******************** Bits definition for RTC_DR register ******************/ |
||
8214 | #define RTC_DR_YT_Pos (20U) |
||
8215 | #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ |
||
8216 | #define RTC_DR_YT RTC_DR_YT_Msk |
||
8217 | #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ |
||
8218 | #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ |
||
8219 | #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ |
||
8220 | #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ |
||
8221 | #define RTC_DR_YU_Pos (16U) |
||
8222 | #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ |
||
8223 | #define RTC_DR_YU RTC_DR_YU_Msk |
||
8224 | #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ |
||
8225 | #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ |
||
8226 | #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ |
||
8227 | #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ |
||
8228 | #define RTC_DR_WDU_Pos (13U) |
||
8229 | #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ |
||
8230 | #define RTC_DR_WDU RTC_DR_WDU_Msk |
||
8231 | #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ |
||
8232 | #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ |
||
8233 | #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ |
||
8234 | #define RTC_DR_MT_Pos (12U) |
||
8235 | #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ |
||
8236 | #define RTC_DR_MT RTC_DR_MT_Msk |
||
8237 | #define RTC_DR_MU_Pos (8U) |
||
8238 | #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ |
||
8239 | #define RTC_DR_MU RTC_DR_MU_Msk |
||
8240 | #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ |
||
8241 | #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ |
||
8242 | #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ |
||
8243 | #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ |
||
8244 | #define RTC_DR_DT_Pos (4U) |
||
8245 | #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ |
||
8246 | #define RTC_DR_DT RTC_DR_DT_Msk |
||
8247 | #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ |
||
8248 | #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ |
||
8249 | #define RTC_DR_DU_Pos (0U) |
||
8250 | #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ |
||
8251 | #define RTC_DR_DU RTC_DR_DU_Msk |
||
8252 | #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ |
||
8253 | #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ |
||
8254 | #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ |
||
8255 | #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ |
||
8256 | |||
8257 | /******************** Bits definition for RTC_CR register ******************/ |
||
8258 | #define RTC_CR_COE_Pos (23U) |
||
8259 | #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ |
||
8260 | #define RTC_CR_COE RTC_CR_COE_Msk |
||
8261 | #define RTC_CR_OSEL_Pos (21U) |
||
8262 | #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ |
||
8263 | #define RTC_CR_OSEL RTC_CR_OSEL_Msk |
||
8264 | #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ |
||
8265 | #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ |
||
8266 | #define RTC_CR_POL_Pos (20U) |
||
8267 | #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ |
||
8268 | #define RTC_CR_POL RTC_CR_POL_Msk |
||
8269 | #define RTC_CR_COSEL_Pos (19U) |
||
8270 | #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ |
||
8271 | #define RTC_CR_COSEL RTC_CR_COSEL_Msk |
||
8272 | #define RTC_CR_BKP_Pos (18U) |
||
8273 | #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ |
||
8274 | #define RTC_CR_BKP RTC_CR_BKP_Msk |
||
8275 | #define RTC_CR_SUB1H_Pos (17U) |
||
8276 | #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ |
||
8277 | #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk |
||
8278 | #define RTC_CR_ADD1H_Pos (16U) |
||
8279 | #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ |
||
8280 | #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk |
||
8281 | #define RTC_CR_TSIE_Pos (15U) |
||
8282 | #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ |
||
8283 | #define RTC_CR_TSIE RTC_CR_TSIE_Msk |
||
8284 | #define RTC_CR_WUTIE_Pos (14U) |
||
8285 | #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ |
||
8286 | #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk |
||
8287 | #define RTC_CR_ALRAIE_Pos (12U) |
||
8288 | #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ |
||
8289 | #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk |
||
8290 | #define RTC_CR_TSE_Pos (11U) |
||
8291 | #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ |
||
8292 | #define RTC_CR_TSE RTC_CR_TSE_Msk |
||
8293 | #define RTC_CR_WUTE_Pos (10U) |
||
8294 | #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ |
||
8295 | #define RTC_CR_WUTE RTC_CR_WUTE_Msk |
||
8296 | #define RTC_CR_ALRAE_Pos (8U) |
||
8297 | #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ |
||
8298 | #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk |
||
8299 | #define RTC_CR_FMT_Pos (6U) |
||
8300 | #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ |
||
8301 | #define RTC_CR_FMT RTC_CR_FMT_Msk |
||
8302 | #define RTC_CR_BYPSHAD_Pos (5U) |
||
8303 | #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ |
||
8304 | #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk |
||
8305 | #define RTC_CR_REFCKON_Pos (4U) |
||
8306 | #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ |
||
8307 | #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk |
||
8308 | #define RTC_CR_TSEDGE_Pos (3U) |
||
8309 | #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ |
||
8310 | #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk |
||
8311 | #define RTC_CR_WUCKSEL_Pos (0U) |
||
8312 | #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ |
||
8313 | #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk |
||
8314 | #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ |
||
8315 | #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ |
||
8316 | #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ |
||
8317 | |||
8318 | /* Legacy defines */ |
||
8319 | #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos |
||
8320 | #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk |
||
8321 | #define RTC_CR_BCK RTC_CR_BKP |
||
8322 | |||
8323 | /******************** Bits definition for RTC_ISR register *****************/ |
||
8324 | #define RTC_ISR_RECALPF_Pos (16U) |
||
8325 | #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ |
||
8326 | #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk |
||
8327 | #define RTC_ISR_TAMP3F_Pos (15U) |
||
8328 | #define RTC_ISR_TAMP3F_Msk (0x1UL << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */ |
||
8329 | #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk |
||
8330 | #define RTC_ISR_TAMP2F_Pos (14U) |
||
8331 | #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ |
||
8332 | #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk |
||
8333 | #define RTC_ISR_TAMP1F_Pos (13U) |
||
8334 | #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ |
||
8335 | #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk |
||
8336 | #define RTC_ISR_TSOVF_Pos (12U) |
||
8337 | #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ |
||
8338 | #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk |
||
8339 | #define RTC_ISR_TSF_Pos (11U) |
||
8340 | #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ |
||
8341 | #define RTC_ISR_TSF RTC_ISR_TSF_Msk |
||
8342 | #define RTC_ISR_WUTF_Pos (10U) |
||
8343 | #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ |
||
8344 | #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk |
||
8345 | #define RTC_ISR_ALRAF_Pos (8U) |
||
8346 | #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ |
||
8347 | #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk |
||
8348 | #define RTC_ISR_INIT_Pos (7U) |
||
8349 | #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ |
||
8350 | #define RTC_ISR_INIT RTC_ISR_INIT_Msk |
||
8351 | #define RTC_ISR_INITF_Pos (6U) |
||
8352 | #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ |
||
8353 | #define RTC_ISR_INITF RTC_ISR_INITF_Msk |
||
8354 | #define RTC_ISR_RSF_Pos (5U) |
||
8355 | #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ |
||
8356 | #define RTC_ISR_RSF RTC_ISR_RSF_Msk |
||
8357 | #define RTC_ISR_INITS_Pos (4U) |
||
8358 | #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ |
||
8359 | #define RTC_ISR_INITS RTC_ISR_INITS_Msk |
||
8360 | #define RTC_ISR_SHPF_Pos (3U) |
||
8361 | #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ |
||
8362 | #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk |
||
8363 | #define RTC_ISR_WUTWF_Pos (2U) |
||
8364 | #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ |
||
8365 | #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk |
||
8366 | #define RTC_ISR_ALRAWF_Pos (0U) |
||
8367 | #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ |
||
8368 | #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk |
||
8369 | |||
8370 | /******************** Bits definition for RTC_PRER register ****************/ |
||
8371 | #define RTC_PRER_PREDIV_A_Pos (16U) |
||
8372 | #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ |
||
8373 | #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk |
||
8374 | #define RTC_PRER_PREDIV_S_Pos (0U) |
||
8375 | #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ |
||
8376 | #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk |
||
8377 | |||
8378 | /******************** Bits definition for RTC_WUTR register ****************/ |
||
8379 | #define RTC_WUTR_WUT_Pos (0U) |
||
8380 | #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ |
||
8381 | #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk |
||
8382 | |||
8383 | /******************** Bits definition for RTC_ALRMAR register **************/ |
||
8384 | #define RTC_ALRMAR_MSK4_Pos (31U) |
||
8385 | #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ |
||
8386 | #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk |
||
8387 | #define RTC_ALRMAR_WDSEL_Pos (30U) |
||
8388 | #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ |
||
8389 | #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk |
||
8390 | #define RTC_ALRMAR_DT_Pos (28U) |
||
8391 | #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ |
||
8392 | #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk |
||
8393 | #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ |
||
8394 | #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ |
||
8395 | #define RTC_ALRMAR_DU_Pos (24U) |
||
8396 | #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ |
||
8397 | #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk |
||
8398 | #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ |
||
8399 | #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ |
||
8400 | #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ |
||
8401 | #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ |
||
8402 | #define RTC_ALRMAR_MSK3_Pos (23U) |
||
8403 | #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ |
||
8404 | #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk |
||
8405 | #define RTC_ALRMAR_PM_Pos (22U) |
||
8406 | #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ |
||
8407 | #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk |
||
8408 | #define RTC_ALRMAR_HT_Pos (20U) |
||
8409 | #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ |
||
8410 | #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk |
||
8411 | #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ |
||
8412 | #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ |
||
8413 | #define RTC_ALRMAR_HU_Pos (16U) |
||
8414 | #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ |
||
8415 | #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk |
||
8416 | #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ |
||
8417 | #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ |
||
8418 | #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ |
||
8419 | #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ |
||
8420 | #define RTC_ALRMAR_MSK2_Pos (15U) |
||
8421 | #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ |
||
8422 | #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk |
||
8423 | #define RTC_ALRMAR_MNT_Pos (12U) |
||
8424 | #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ |
||
8425 | #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk |
||
8426 | #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ |
||
8427 | #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ |
||
8428 | #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ |
||
8429 | #define RTC_ALRMAR_MNU_Pos (8U) |
||
8430 | #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ |
||
8431 | #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk |
||
8432 | #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ |
||
8433 | #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ |
||
8434 | #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ |
||
8435 | #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ |
||
8436 | #define RTC_ALRMAR_MSK1_Pos (7U) |
||
8437 | #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ |
||
8438 | #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk |
||
8439 | #define RTC_ALRMAR_ST_Pos (4U) |
||
8440 | #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ |
||
8441 | #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk |
||
8442 | #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ |
||
8443 | #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ |
||
8444 | #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ |
||
8445 | #define RTC_ALRMAR_SU_Pos (0U) |
||
8446 | #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ |
||
8447 | #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk |
||
8448 | #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ |
||
8449 | #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ |
||
8450 | #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ |
||
8451 | #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ |
||
8452 | |||
8453 | /******************** Bits definition for RTC_WPR register *****************/ |
||
8454 | #define RTC_WPR_KEY_Pos (0U) |
||
8455 | #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ |
||
8456 | #define RTC_WPR_KEY RTC_WPR_KEY_Msk |
||
8457 | |||
8458 | /******************** Bits definition for RTC_SSR register *****************/ |
||
8459 | #define RTC_SSR_SS_Pos (0U) |
||
8460 | #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ |
||
8461 | #define RTC_SSR_SS RTC_SSR_SS_Msk |
||
8462 | |||
8463 | /******************** Bits definition for RTC_SHIFTR register **************/ |
||
8464 | #define RTC_SHIFTR_SUBFS_Pos (0U) |
||
8465 | #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ |
||
8466 | #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk |
||
8467 | #define RTC_SHIFTR_ADD1S_Pos (31U) |
||
8468 | #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ |
||
8469 | #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk |
||
8470 | |||
8471 | /******************** Bits definition for RTC_TSTR register ****************/ |
||
8472 | #define RTC_TSTR_PM_Pos (22U) |
||
8473 | #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ |
||
8474 | #define RTC_TSTR_PM RTC_TSTR_PM_Msk |
||
8475 | #define RTC_TSTR_HT_Pos (20U) |
||
8476 | #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ |
||
8477 | #define RTC_TSTR_HT RTC_TSTR_HT_Msk |
||
8478 | #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ |
||
8479 | #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ |
||
8480 | #define RTC_TSTR_HU_Pos (16U) |
||
8481 | #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ |
||
8482 | #define RTC_TSTR_HU RTC_TSTR_HU_Msk |
||
8483 | #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ |
||
8484 | #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ |
||
8485 | #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ |
||
8486 | #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ |
||
8487 | #define RTC_TSTR_MNT_Pos (12U) |
||
8488 | #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ |
||
8489 | #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk |
||
8490 | #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ |
||
8491 | #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ |
||
8492 | #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ |
||
8493 | #define RTC_TSTR_MNU_Pos (8U) |
||
8494 | #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ |
||
8495 | #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk |
||
8496 | #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ |
||
8497 | #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ |
||
8498 | #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ |
||
8499 | #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ |
||
8500 | #define RTC_TSTR_ST_Pos (4U) |
||
8501 | #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ |
||
8502 | #define RTC_TSTR_ST RTC_TSTR_ST_Msk |
||
8503 | #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ |
||
8504 | #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ |
||
8505 | #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ |
||
8506 | #define RTC_TSTR_SU_Pos (0U) |
||
8507 | #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ |
||
8508 | #define RTC_TSTR_SU RTC_TSTR_SU_Msk |
||
8509 | #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ |
||
8510 | #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ |
||
8511 | #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ |
||
8512 | #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ |
||
8513 | |||
8514 | /******************** Bits definition for RTC_TSDR register ****************/ |
||
8515 | #define RTC_TSDR_WDU_Pos (13U) |
||
8516 | #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ |
||
8517 | #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk |
||
8518 | #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ |
||
8519 | #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ |
||
8520 | #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ |
||
8521 | #define RTC_TSDR_MT_Pos (12U) |
||
8522 | #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ |
||
8523 | #define RTC_TSDR_MT RTC_TSDR_MT_Msk |
||
8524 | #define RTC_TSDR_MU_Pos (8U) |
||
8525 | #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ |
||
8526 | #define RTC_TSDR_MU RTC_TSDR_MU_Msk |
||
8527 | #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ |
||
8528 | #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ |
||
8529 | #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ |
||
8530 | #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ |
||
8531 | #define RTC_TSDR_DT_Pos (4U) |
||
8532 | #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ |
||
8533 | #define RTC_TSDR_DT RTC_TSDR_DT_Msk |
||
8534 | #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ |
||
8535 | #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ |
||
8536 | #define RTC_TSDR_DU_Pos (0U) |
||
8537 | #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ |
||
8538 | #define RTC_TSDR_DU RTC_TSDR_DU_Msk |
||
8539 | #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ |
||
8540 | #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ |
||
8541 | #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ |
||
8542 | #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ |
||
8543 | |||
8544 | /******************** Bits definition for RTC_TSSSR register ***************/ |
||
8545 | #define RTC_TSSSR_SS_Pos (0U) |
||
8546 | #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ |
||
8547 | #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk |
||
8548 | |||
8549 | /******************** Bits definition for RTC_CALR register ****************/ |
||
8550 | #define RTC_CALR_CALP_Pos (15U) |
||
8551 | #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ |
||
8552 | #define RTC_CALR_CALP RTC_CALR_CALP_Msk |
||
8553 | #define RTC_CALR_CALW8_Pos (14U) |
||
8554 | #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ |
||
8555 | #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk |
||
8556 | #define RTC_CALR_CALW16_Pos (13U) |
||
8557 | #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ |
||
8558 | #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk |
||
8559 | #define RTC_CALR_CALM_Pos (0U) |
||
8560 | #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ |
||
8561 | #define RTC_CALR_CALM RTC_CALR_CALM_Msk |
||
8562 | #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ |
||
8563 | #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ |
||
8564 | #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ |
||
8565 | #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ |
||
8566 | #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ |
||
8567 | #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ |
||
8568 | #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ |
||
8569 | #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ |
||
8570 | #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ |
||
8571 | |||
8572 | /******************** Bits definition for RTC_TAFCR register ***************/ |
||
8573 | #define RTC_TAFCR_PC15MODE_Pos (23U) |
||
8574 | #define RTC_TAFCR_PC15MODE_Msk (0x1UL << RTC_TAFCR_PC15MODE_Pos) /*!< 0x00800000 */ |
||
8575 | #define RTC_TAFCR_PC15MODE RTC_TAFCR_PC15MODE_Msk |
||
8576 | #define RTC_TAFCR_PC15VALUE_Pos (22U) |
||
8577 | #define RTC_TAFCR_PC15VALUE_Msk (0x1UL << RTC_TAFCR_PC15VALUE_Pos) /*!< 0x00400000 */ |
||
8578 | #define RTC_TAFCR_PC15VALUE RTC_TAFCR_PC15VALUE_Msk |
||
8579 | #define RTC_TAFCR_PC14MODE_Pos (21U) |
||
8580 | #define RTC_TAFCR_PC14MODE_Msk (0x1UL << RTC_TAFCR_PC14MODE_Pos) /*!< 0x00200000 */ |
||
8581 | #define RTC_TAFCR_PC14MODE RTC_TAFCR_PC14MODE_Msk |
||
8582 | #define RTC_TAFCR_PC14VALUE_Pos (20U) |
||
8583 | #define RTC_TAFCR_PC14VALUE_Msk (0x1UL << RTC_TAFCR_PC14VALUE_Pos) /*!< 0x00100000 */ |
||
8584 | #define RTC_TAFCR_PC14VALUE RTC_TAFCR_PC14VALUE_Msk |
||
8585 | #define RTC_TAFCR_PC13MODE_Pos (19U) |
||
8586 | #define RTC_TAFCR_PC13MODE_Msk (0x1UL << RTC_TAFCR_PC13MODE_Pos) /*!< 0x00080000 */ |
||
8587 | #define RTC_TAFCR_PC13MODE RTC_TAFCR_PC13MODE_Msk |
||
8588 | #define RTC_TAFCR_PC13VALUE_Pos (18U) |
||
8589 | #define RTC_TAFCR_PC13VALUE_Msk (0x1UL << RTC_TAFCR_PC13VALUE_Pos) /*!< 0x00040000 */ |
||
8590 | #define RTC_TAFCR_PC13VALUE RTC_TAFCR_PC13VALUE_Msk |
||
8591 | #define RTC_TAFCR_TAMPPUDIS_Pos (15U) |
||
8592 | #define RTC_TAFCR_TAMPPUDIS_Msk (0x1UL << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ |
||
8593 | #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk |
||
8594 | #define RTC_TAFCR_TAMPPRCH_Pos (13U) |
||
8595 | #define RTC_TAFCR_TAMPPRCH_Msk (0x3UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */ |
||
8596 | #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk |
||
8597 | #define RTC_TAFCR_TAMPPRCH_0 (0x1UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */ |
||
8598 | #define RTC_TAFCR_TAMPPRCH_1 (0x2UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */ |
||
8599 | #define RTC_TAFCR_TAMPFLT_Pos (11U) |
||
8600 | #define RTC_TAFCR_TAMPFLT_Msk (0x3UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */ |
||
8601 | #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk |
||
8602 | #define RTC_TAFCR_TAMPFLT_0 (0x1UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */ |
||
8603 | #define RTC_TAFCR_TAMPFLT_1 (0x2UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */ |
||
8604 | #define RTC_TAFCR_TAMPFREQ_Pos (8U) |
||
8605 | #define RTC_TAFCR_TAMPFREQ_Msk (0x7UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */ |
||
8606 | #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk |
||
8607 | #define RTC_TAFCR_TAMPFREQ_0 (0x1UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */ |
||
8608 | #define RTC_TAFCR_TAMPFREQ_1 (0x2UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */ |
||
8609 | #define RTC_TAFCR_TAMPFREQ_2 (0x4UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */ |
||
8610 | #define RTC_TAFCR_TAMPTS_Pos (7U) |
||
8611 | #define RTC_TAFCR_TAMPTS_Msk (0x1UL << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */ |
||
8612 | #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk |
||
8613 | #define RTC_TAFCR_TAMP3TRG_Pos (6U) |
||
8614 | #define RTC_TAFCR_TAMP3TRG_Msk (0x1UL << RTC_TAFCR_TAMP3TRG_Pos) /*!< 0x00000040 */ |
||
8615 | #define RTC_TAFCR_TAMP3TRG RTC_TAFCR_TAMP3TRG_Msk |
||
8616 | #define RTC_TAFCR_TAMP3E_Pos (5U) |
||
8617 | #define RTC_TAFCR_TAMP3E_Msk (0x1UL << RTC_TAFCR_TAMP3E_Pos) /*!< 0x00000020 */ |
||
8618 | #define RTC_TAFCR_TAMP3E RTC_TAFCR_TAMP3E_Msk |
||
8619 | #define RTC_TAFCR_TAMP2TRG_Pos (4U) |
||
8620 | #define RTC_TAFCR_TAMP2TRG_Msk (0x1UL << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */ |
||
8621 | #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk |
||
8622 | #define RTC_TAFCR_TAMP2E_Pos (3U) |
||
8623 | #define RTC_TAFCR_TAMP2E_Msk (0x1UL << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */ |
||
8624 | #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk |
||
8625 | #define RTC_TAFCR_TAMPIE_Pos (2U) |
||
8626 | #define RTC_TAFCR_TAMPIE_Msk (0x1UL << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */ |
||
8627 | #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk |
||
8628 | #define RTC_TAFCR_TAMP1TRG_Pos (1U) |
||
8629 | #define RTC_TAFCR_TAMP1TRG_Msk (0x1UL << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */ |
||
8630 | #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk |
||
8631 | #define RTC_TAFCR_TAMP1E_Pos (0U) |
||
8632 | #define RTC_TAFCR_TAMP1E_Msk (0x1UL << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */ |
||
8633 | #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk |
||
8634 | |||
8635 | /* Reference defines */ |
||
8636 | #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_PC13VALUE |
||
8637 | |||
8638 | /******************** Bits definition for RTC_ALRMASSR register ************/ |
||
8639 | #define RTC_ALRMASSR_MASKSS_Pos (24U) |
||
8640 | #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ |
||
8641 | #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk |
||
8642 | #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ |
||
8643 | #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ |
||
8644 | #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ |
||
8645 | #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ |
||
8646 | #define RTC_ALRMASSR_SS_Pos (0U) |
||
8647 | #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ |
||
8648 | #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk |
||
8649 | |||
8650 | /******************** Bits definition for RTC_BKP0R register ***************/ |
||
8651 | #define RTC_BKP0R_Pos (0U) |
||
8652 | #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ |
||
8653 | #define RTC_BKP0R RTC_BKP0R_Msk |
||
8654 | |||
8655 | /******************** Bits definition for RTC_BKP1R register ***************/ |
||
8656 | #define RTC_BKP1R_Pos (0U) |
||
8657 | #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ |
||
8658 | #define RTC_BKP1R RTC_BKP1R_Msk |
||
8659 | |||
8660 | /******************** Bits definition for RTC_BKP2R register ***************/ |
||
8661 | #define RTC_BKP2R_Pos (0U) |
||
8662 | #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ |
||
8663 | #define RTC_BKP2R RTC_BKP2R_Msk |
||
8664 | |||
8665 | /******************** Bits definition for RTC_BKP3R register ***************/ |
||
8666 | #define RTC_BKP3R_Pos (0U) |
||
8667 | #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ |
||
8668 | #define RTC_BKP3R RTC_BKP3R_Msk |
||
8669 | |||
8670 | /******************** Bits definition for RTC_BKP4R register ***************/ |
||
8671 | #define RTC_BKP4R_Pos (0U) |
||
8672 | #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ |
||
8673 | #define RTC_BKP4R RTC_BKP4R_Msk |
||
8674 | |||
8675 | /******************** Number of backup registers ******************************/ |
||
8676 | #define RTC_BKP_NUMBER 0x00000005U |
||
8677 | |||
8678 | /*****************************************************************************/ |
||
8679 | /* */ |
||
8680 | /* Serial Peripheral Interface (SPI) */ |
||
8681 | /* */ |
||
8682 | /*****************************************************************************/ |
||
8683 | |||
8684 | /* |
||
8685 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie) |
||
8686 | */ |
||
8687 | #define SPI_I2S_SUPPORT /*!< I2S support */ |
||
8688 | |||
8689 | /******************* Bit definition for SPI_CR1 register *******************/ |
||
8690 | #define SPI_CR1_CPHA_Pos (0U) |
||
8691 | #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ |
||
8692 | #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ |
||
8693 | #define SPI_CR1_CPOL_Pos (1U) |
||
8694 | #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ |
||
8695 | #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ |
||
8696 | #define SPI_CR1_MSTR_Pos (2U) |
||
8697 | #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ |
||
8698 | #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ |
||
8699 | #define SPI_CR1_BR_Pos (3U) |
||
8700 | #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ |
||
8701 | #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ |
||
8702 | #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ |
||
8703 | #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ |
||
8704 | #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ |
||
8705 | #define SPI_CR1_SPE_Pos (6U) |
||
8706 | #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ |
||
8707 | #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ |
||
8708 | #define SPI_CR1_LSBFIRST_Pos (7U) |
||
8709 | #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ |
||
8710 | #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ |
||
8711 | #define SPI_CR1_SSI_Pos (8U) |
||
8712 | #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ |
||
8713 | #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ |
||
8714 | #define SPI_CR1_SSM_Pos (9U) |
||
8715 | #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ |
||
8716 | #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ |
||
8717 | #define SPI_CR1_RXONLY_Pos (10U) |
||
8718 | #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ |
||
8719 | #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ |
||
8720 | #define SPI_CR1_CRCL_Pos (11U) |
||
8721 | #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */ |
||
8722 | #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */ |
||
8723 | #define SPI_CR1_CRCNEXT_Pos (12U) |
||
8724 | #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ |
||
8725 | #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ |
||
8726 | #define SPI_CR1_CRCEN_Pos (13U) |
||
8727 | #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ |
||
8728 | #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ |
||
8729 | #define SPI_CR1_BIDIOE_Pos (14U) |
||
8730 | #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ |
||
8731 | #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ |
||
8732 | #define SPI_CR1_BIDIMODE_Pos (15U) |
||
8733 | #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ |
||
8734 | #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ |
||
8735 | |||
8736 | /******************* Bit definition for SPI_CR2 register *******************/ |
||
8737 | #define SPI_CR2_RXDMAEN_Pos (0U) |
||
8738 | #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ |
||
8739 | #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ |
||
8740 | #define SPI_CR2_TXDMAEN_Pos (1U) |
||
8741 | #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ |
||
8742 | #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ |
||
8743 | #define SPI_CR2_SSOE_Pos (2U) |
||
8744 | #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ |
||
8745 | #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ |
||
8746 | #define SPI_CR2_NSSP_Pos (3U) |
||
8747 | #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */ |
||
8748 | #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */ |
||
8749 | #define SPI_CR2_FRF_Pos (4U) |
||
8750 | #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ |
||
8751 | #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ |
||
8752 | #define SPI_CR2_ERRIE_Pos (5U) |
||
8753 | #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ |
||
8754 | #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ |
||
8755 | #define SPI_CR2_RXNEIE_Pos (6U) |
||
8756 | #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ |
||
8757 | #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ |
||
8758 | #define SPI_CR2_TXEIE_Pos (7U) |
||
8759 | #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ |
||
8760 | #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ |
||
8761 | #define SPI_CR2_DS_Pos (8U) |
||
8762 | #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */ |
||
8763 | #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */ |
||
8764 | #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */ |
||
8765 | #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */ |
||
8766 | #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */ |
||
8767 | #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */ |
||
8768 | #define SPI_CR2_FRXTH_Pos (12U) |
||
8769 | #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */ |
||
8770 | #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */ |
||
8771 | #define SPI_CR2_LDMARX_Pos (13U) |
||
8772 | #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */ |
||
8773 | #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */ |
||
8774 | #define SPI_CR2_LDMATX_Pos (14U) |
||
8775 | #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */ |
||
8776 | #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */ |
||
8777 | |||
8778 | /******************** Bit definition for SPI_SR register *******************/ |
||
8779 | #define SPI_SR_RXNE_Pos (0U) |
||
8780 | #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ |
||
8781 | #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ |
||
8782 | #define SPI_SR_TXE_Pos (1U) |
||
8783 | #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ |
||
8784 | #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ |
||
8785 | #define SPI_SR_CHSIDE_Pos (2U) |
||
8786 | #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ |
||
8787 | #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ |
||
8788 | #define SPI_SR_UDR_Pos (3U) |
||
8789 | #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ |
||
8790 | #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ |
||
8791 | #define SPI_SR_CRCERR_Pos (4U) |
||
8792 | #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ |
||
8793 | #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ |
||
8794 | #define SPI_SR_MODF_Pos (5U) |
||
8795 | #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ |
||
8796 | #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ |
||
8797 | #define SPI_SR_OVR_Pos (6U) |
||
8798 | #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ |
||
8799 | #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ |
||
8800 | #define SPI_SR_BSY_Pos (7U) |
||
8801 | #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ |
||
8802 | #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ |
||
8803 | #define SPI_SR_FRE_Pos (8U) |
||
8804 | #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ |
||
8805 | #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ |
||
8806 | #define SPI_SR_FRLVL_Pos (9U) |
||
8807 | #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */ |
||
8808 | #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */ |
||
8809 | #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */ |
||
8810 | #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */ |
||
8811 | #define SPI_SR_FTLVL_Pos (11U) |
||
8812 | #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */ |
||
8813 | #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */ |
||
8814 | #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */ |
||
8815 | #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */ |
||
8816 | |||
8817 | /******************** Bit definition for SPI_DR register *******************/ |
||
8818 | #define SPI_DR_DR_Pos (0U) |
||
8819 | #define SPI_DR_DR_Msk (0xFFFFFFFFUL << SPI_DR_DR_Pos) /*!< 0xFFFFFFFF */ |
||
8820 | #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ |
||
8821 | |||
8822 | /******************* Bit definition for SPI_CRCPR register *****************/ |
||
8823 | #define SPI_CRCPR_CRCPOLY_Pos (0U) |
||
8824 | #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0xFFFFFFFF */ |
||
8825 | #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ |
||
8826 | |||
8827 | /****************** Bit definition for SPI_RXCRCR register *****************/ |
||
8828 | #define SPI_RXCRCR_RXCRC_Pos (0U) |
||
8829 | #define SPI_RXCRCR_RXCRC_Msk (0xFFFFFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0xFFFFFFFF */ |
||
8830 | #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ |
||
8831 | |||
8832 | /****************** Bit definition for SPI_TXCRCR register *****************/ |
||
8833 | #define SPI_TXCRCR_TXCRC_Pos (0U) |
||
8834 | #define SPI_TXCRCR_TXCRC_Msk (0xFFFFFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0xFFFFFFFF */ |
||
8835 | #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ |
||
8836 | |||
8837 | /****************** Bit definition for SPI_I2SCFGR register ****************/ |
||
8838 | #define SPI_I2SCFGR_CHLEN_Pos (0U) |
||
8839 | #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ |
||
8840 | #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */ |
||
8841 | #define SPI_I2SCFGR_DATLEN_Pos (1U) |
||
8842 | #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ |
||
8843 | #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */ |
||
8844 | #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ |
||
8845 | #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ |
||
8846 | #define SPI_I2SCFGR_CKPOL_Pos (3U) |
||
8847 | #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ |
||
8848 | #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */ |
||
8849 | #define SPI_I2SCFGR_I2SSTD_Pos (4U) |
||
8850 | #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ |
||
8851 | #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */ |
||
8852 | #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ |
||
8853 | #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ |
||
8854 | #define SPI_I2SCFGR_PCMSYNC_Pos (7U) |
||
8855 | #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ |
||
8856 | #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */ |
||
8857 | #define SPI_I2SCFGR_I2SCFG_Pos (8U) |
||
8858 | #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ |
||
8859 | #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */ |
||
8860 | #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ |
||
8861 | #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ |
||
8862 | #define SPI_I2SCFGR_I2SE_Pos (10U) |
||
8863 | #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ |
||
8864 | #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */ |
||
8865 | #define SPI_I2SCFGR_I2SMOD_Pos (11U) |
||
8866 | #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ |
||
8867 | #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */ |
||
8868 | |||
8869 | /****************** Bit definition for SPI_I2SPR register ******************/ |
||
8870 | #define SPI_I2SPR_I2SDIV_Pos (0U) |
||
8871 | #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ |
||
8872 | #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */ |
||
8873 | #define SPI_I2SPR_ODD_Pos (8U) |
||
8874 | #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ |
||
8875 | #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */ |
||
8876 | #define SPI_I2SPR_MCKOE_Pos (9U) |
||
8877 | #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ |
||
8878 | #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */ |
||
8879 | |||
8880 | /*****************************************************************************/ |
||
8881 | /* */ |
||
8882 | /* System Configuration (SYSCFG) */ |
||
8883 | /* */ |
||
8884 | /*****************************************************************************/ |
||
8885 | /***************** Bit definition for SYSCFG_CFGR1 register ****************/ |
||
8886 | #define SYSCFG_CFGR1_MEM_MODE_Pos (0U) |
||
8887 | #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */ |
||
8888 | #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ |
||
8889 | #define SYSCFG_CFGR1_MEM_MODE_0 (0x1UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */ |
||
8890 | #define SYSCFG_CFGR1_MEM_MODE_1 (0x2UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */ |
||
8891 | |||
8892 | #define SYSCFG_CFGR1_DMA_RMP_Pos (8U) |
||
8893 | #define SYSCFG_CFGR1_DMA_RMP_Msk (0x7F007FUL << SYSCFG_CFGR1_DMA_RMP_Pos) /*!< 0x7F007F00 */ |
||
8894 | #define SYSCFG_CFGR1_DMA_RMP SYSCFG_CFGR1_DMA_RMP_Msk /*!< DMA remap mask */ |
||
8895 | #define SYSCFG_CFGR1_ADC_DMA_RMP_Pos (8U) |
||
8896 | #define SYSCFG_CFGR1_ADC_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_ADC_DMA_RMP_Pos) /*!< 0x00000100 */ |
||
8897 | #define SYSCFG_CFGR1_ADC_DMA_RMP SYSCFG_CFGR1_ADC_DMA_RMP_Msk /*!< ADC DMA remap */ |
||
8898 | #define SYSCFG_CFGR1_USART1TX_DMA_RMP_Pos (9U) |
||
8899 | #define SYSCFG_CFGR1_USART1TX_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_USART1TX_DMA_RMP_Pos) /*!< 0x00000200 */ |
||
8900 | #define SYSCFG_CFGR1_USART1TX_DMA_RMP SYSCFG_CFGR1_USART1TX_DMA_RMP_Msk /*!< USART1 TX DMA remap */ |
||
8901 | #define SYSCFG_CFGR1_USART1RX_DMA_RMP_Pos (10U) |
||
8902 | #define SYSCFG_CFGR1_USART1RX_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_USART1RX_DMA_RMP_Pos) /*!< 0x00000400 */ |
||
8903 | #define SYSCFG_CFGR1_USART1RX_DMA_RMP SYSCFG_CFGR1_USART1RX_DMA_RMP_Msk /*!< USART1 RX DMA remap */ |
||
8904 | #define SYSCFG_CFGR1_TIM16_DMA_RMP_Pos (11U) |
||
8905 | #define SYSCFG_CFGR1_TIM16_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM16_DMA_RMP_Pos) /*!< 0x00000800 */ |
||
8906 | #define SYSCFG_CFGR1_TIM16_DMA_RMP SYSCFG_CFGR1_TIM16_DMA_RMP_Msk /*!< Timer 16 DMA remap */ |
||
8907 | #define SYSCFG_CFGR1_TIM17_DMA_RMP_Pos (12U) |
||
8908 | #define SYSCFG_CFGR1_TIM17_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM17_DMA_RMP_Pos) /*!< 0x00001000 */ |
||
8909 | #define SYSCFG_CFGR1_TIM17_DMA_RMP SYSCFG_CFGR1_TIM17_DMA_RMP_Msk /*!< Timer 17 DMA remap */ |
||
8910 | #define SYSCFG_CFGR1_TIM16_DMA_RMP2_Pos (13U) |
||
8911 | #define SYSCFG_CFGR1_TIM16_DMA_RMP2_Msk (0x1UL << SYSCFG_CFGR1_TIM16_DMA_RMP2_Pos) /*!< 0x00002000 */ |
||
8912 | #define SYSCFG_CFGR1_TIM16_DMA_RMP2 SYSCFG_CFGR1_TIM16_DMA_RMP2_Msk /*!< Timer 16 DMA remap 2 */ |
||
8913 | #define SYSCFG_CFGR1_TIM17_DMA_RMP2_Pos (14U) |
||
8914 | #define SYSCFG_CFGR1_TIM17_DMA_RMP2_Msk (0x1UL << SYSCFG_CFGR1_TIM17_DMA_RMP2_Pos) /*!< 0x00004000 */ |
||
8915 | #define SYSCFG_CFGR1_TIM17_DMA_RMP2 SYSCFG_CFGR1_TIM17_DMA_RMP2_Msk /*!< Timer 17 DMA remap 2 */ |
||
8916 | #define SYSCFG_CFGR1_SPI2_DMA_RMP_Pos (24U) |
||
8917 | #define SYSCFG_CFGR1_SPI2_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_SPI2_DMA_RMP_Pos) /*!< 0x01000000 */ |
||
8918 | #define SYSCFG_CFGR1_SPI2_DMA_RMP SYSCFG_CFGR1_SPI2_DMA_RMP_Msk /*!< SPI2 DMA remap */ |
||
8919 | #define SYSCFG_CFGR1_USART2_DMA_RMP_Pos (25U) |
||
8920 | #define SYSCFG_CFGR1_USART2_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_USART2_DMA_RMP_Pos) /*!< 0x02000000 */ |
||
8921 | #define SYSCFG_CFGR1_USART2_DMA_RMP SYSCFG_CFGR1_USART2_DMA_RMP_Msk /*!< USART2 DMA remap */ |
||
8922 | #define SYSCFG_CFGR1_USART3_DMA_RMP_Pos (26U) |
||
8923 | #define SYSCFG_CFGR1_USART3_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_USART3_DMA_RMP_Pos) /*!< 0x04000000 */ |
||
8924 | #define SYSCFG_CFGR1_USART3_DMA_RMP SYSCFG_CFGR1_USART3_DMA_RMP_Msk /*!< USART3 DMA remap */ |
||
8925 | #define SYSCFG_CFGR1_I2C1_DMA_RMP_Pos (27U) |
||
8926 | #define SYSCFG_CFGR1_I2C1_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_DMA_RMP_Pos) /*!< 0x08000000 */ |
||
8927 | #define SYSCFG_CFGR1_I2C1_DMA_RMP SYSCFG_CFGR1_I2C1_DMA_RMP_Msk /*!< I2C1 DMA remap */ |
||
8928 | #define SYSCFG_CFGR1_TIM1_DMA_RMP_Pos (28U) |
||
8929 | #define SYSCFG_CFGR1_TIM1_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM1_DMA_RMP_Pos) /*!< 0x10000000 */ |
||
8930 | #define SYSCFG_CFGR1_TIM1_DMA_RMP SYSCFG_CFGR1_TIM1_DMA_RMP_Msk /*!< TIM1 DMA remap */ |
||
8931 | #define SYSCFG_CFGR1_TIM2_DMA_RMP_Pos (29U) |
||
8932 | #define SYSCFG_CFGR1_TIM2_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM2_DMA_RMP_Pos) /*!< 0x20000000 */ |
||
8933 | #define SYSCFG_CFGR1_TIM2_DMA_RMP SYSCFG_CFGR1_TIM2_DMA_RMP_Msk /*!< TIM2 DMA remap */ |
||
8934 | #define SYSCFG_CFGR1_TIM3_DMA_RMP_Pos (30U) |
||
8935 | #define SYSCFG_CFGR1_TIM3_DMA_RMP_Msk (0x1UL << SYSCFG_CFGR1_TIM3_DMA_RMP_Pos) /*!< 0x40000000 */ |
||
8936 | #define SYSCFG_CFGR1_TIM3_DMA_RMP SYSCFG_CFGR1_TIM3_DMA_RMP_Msk /*!< TIM3 DMA remap */ |
||
8937 | |||
8938 | #define SYSCFG_CFGR1_I2C_FMP_PB6_Pos (16U) |
||
8939 | #define SYSCFG_CFGR1_I2C_FMP_PB6_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PB6_Pos) /*!< 0x00010000 */ |
||
8940 | #define SYSCFG_CFGR1_I2C_FMP_PB6 SYSCFG_CFGR1_I2C_FMP_PB6_Msk /*!< I2C PB6 Fast mode plus */ |
||
8941 | #define SYSCFG_CFGR1_I2C_FMP_PB7_Pos (17U) |
||
8942 | #define SYSCFG_CFGR1_I2C_FMP_PB7_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PB7_Pos) /*!< 0x00020000 */ |
||
8943 | #define SYSCFG_CFGR1_I2C_FMP_PB7 SYSCFG_CFGR1_I2C_FMP_PB7_Msk /*!< I2C PB7 Fast mode plus */ |
||
8944 | #define SYSCFG_CFGR1_I2C_FMP_PB8_Pos (18U) |
||
8945 | #define SYSCFG_CFGR1_I2C_FMP_PB8_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PB8_Pos) /*!< 0x00040000 */ |
||
8946 | #define SYSCFG_CFGR1_I2C_FMP_PB8 SYSCFG_CFGR1_I2C_FMP_PB8_Msk /*!< I2C PB8 Fast mode plus */ |
||
8947 | #define SYSCFG_CFGR1_I2C_FMP_PB9_Pos (19U) |
||
8948 | #define SYSCFG_CFGR1_I2C_FMP_PB9_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_PB9_Pos) /*!< 0x00080000 */ |
||
8949 | #define SYSCFG_CFGR1_I2C_FMP_PB9 SYSCFG_CFGR1_I2C_FMP_PB9_Msk /*!< I2C PB9 Fast mode plus */ |
||
8950 | #define SYSCFG_CFGR1_I2C_FMP_I2C1_Pos (20U) |
||
8951 | #define SYSCFG_CFGR1_I2C_FMP_I2C1_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_I2C1_Pos) /*!< 0x00100000 */ |
||
8952 | #define SYSCFG_CFGR1_I2C_FMP_I2C1 SYSCFG_CFGR1_I2C_FMP_I2C1_Msk /*!< Enable Fast Mode Plus on PB10, PB11, PF6 and PF7 */ |
||
8953 | #define SYSCFG_CFGR1_I2C_FMP_I2C2_Pos (21U) |
||
8954 | #define SYSCFG_CFGR1_I2C_FMP_I2C2_Msk (0x1UL << SYSCFG_CFGR1_I2C_FMP_I2C2_Pos) /*!< 0x00200000 */ |
||
8955 | #define SYSCFG_CFGR1_I2C_FMP_I2C2 SYSCFG_CFGR1_I2C_FMP_I2C2_Msk /*!< Enable I2C2 Fast mode plus */ |
||
8956 | |||
8957 | /***************** Bit definition for SYSCFG_EXTICR1 register **************/ |
||
8958 | #define SYSCFG_EXTICR1_EXTI0_Pos (0U) |
||
8959 | #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ |
||
8960 | #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ |
||
8961 | #define SYSCFG_EXTICR1_EXTI1_Pos (4U) |
||
8962 | #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ |
||
8963 | #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ |
||
8964 | #define SYSCFG_EXTICR1_EXTI2_Pos (8U) |
||
8965 | #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ |
||
8966 | #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ |
||
8967 | #define SYSCFG_EXTICR1_EXTI3_Pos (12U) |
||
8968 | #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ |
||
8969 | #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ |
||
8970 | |||
8971 | /** |
||
8972 | * @brief EXTI0 configuration |
||
8973 | */ |
||
8974 | #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */ |
||
8975 | #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */ |
||
8976 | #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */ |
||
8977 | #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */ |
||
8978 | #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */ |
||
8979 | #define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U) /*!< PF[0] pin */ |
||
8980 | |||
8981 | /** |
||
8982 | * @brief EXTI1 configuration |
||
8983 | */ |
||
8984 | #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */ |
||
8985 | #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */ |
||
8986 | #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */ |
||
8987 | #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */ |
||
8988 | #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */ |
||
8989 | #define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U) /*!< PF[1] pin */ |
||
8990 | |||
8991 | /** |
||
8992 | * @brief EXTI2 configuration |
||
8993 | */ |
||
8994 | #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */ |
||
8995 | #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */ |
||
8996 | #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */ |
||
8997 | #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */ |
||
8998 | #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */ |
||
8999 | #define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U) /*!< PF[2] pin */ |
||
9000 | |||
9001 | /** |
||
9002 | * @brief EXTI3 configuration |
||
9003 | */ |
||
9004 | #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */ |
||
9005 | #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */ |
||
9006 | #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */ |
||
9007 | #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */ |
||
9008 | #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */ |
||
9009 | #define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U) /*!< PF[3] pin */ |
||
9010 | |||
9011 | /***************** Bit definition for SYSCFG_EXTICR2 register **************/ |
||
9012 | #define SYSCFG_EXTICR2_EXTI4_Pos (0U) |
||
9013 | #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ |
||
9014 | #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ |
||
9015 | #define SYSCFG_EXTICR2_EXTI5_Pos (4U) |
||
9016 | #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ |
||
9017 | #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ |
||
9018 | #define SYSCFG_EXTICR2_EXTI6_Pos (8U) |
||
9019 | #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ |
||
9020 | #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ |
||
9021 | #define SYSCFG_EXTICR2_EXTI7_Pos (12U) |
||
9022 | #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ |
||
9023 | #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ |
||
9024 | |||
9025 | /** |
||
9026 | * @brief EXTI4 configuration |
||
9027 | */ |
||
9028 | #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */ |
||
9029 | #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */ |
||
9030 | #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */ |
||
9031 | #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */ |
||
9032 | #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */ |
||
9033 | #define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U) /*!< PF[4] pin */ |
||
9034 | |||
9035 | /** |
||
9036 | * @brief EXTI5 configuration |
||
9037 | */ |
||
9038 | #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */ |
||
9039 | #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */ |
||
9040 | #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */ |
||
9041 | #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */ |
||
9042 | #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */ |
||
9043 | #define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U) /*!< PF[5] pin */ |
||
9044 | |||
9045 | /** |
||
9046 | * @brief EXTI6 configuration |
||
9047 | */ |
||
9048 | #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */ |
||
9049 | #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */ |
||
9050 | #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */ |
||
9051 | #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */ |
||
9052 | #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */ |
||
9053 | #define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U) /*!< PF[6] pin */ |
||
9054 | |||
9055 | /** |
||
9056 | * @brief EXTI7 configuration |
||
9057 | */ |
||
9058 | #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */ |
||
9059 | #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */ |
||
9060 | #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */ |
||
9061 | #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */ |
||
9062 | #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */ |
||
9063 | #define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U) /*!< PF[7] pin */ |
||
9064 | |||
9065 | /***************** Bit definition for SYSCFG_EXTICR3 register **************/ |
||
9066 | #define SYSCFG_EXTICR3_EXTI8_Pos (0U) |
||
9067 | #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ |
||
9068 | #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ |
||
9069 | #define SYSCFG_EXTICR3_EXTI9_Pos (4U) |
||
9070 | #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ |
||
9071 | #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ |
||
9072 | #define SYSCFG_EXTICR3_EXTI10_Pos (8U) |
||
9073 | #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ |
||
9074 | #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ |
||
9075 | #define SYSCFG_EXTICR3_EXTI11_Pos (12U) |
||
9076 | #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ |
||
9077 | #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ |
||
9078 | |||
9079 | /** |
||
9080 | * @brief EXTI8 configuration |
||
9081 | */ |
||
9082 | #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */ |
||
9083 | #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */ |
||
9084 | #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */ |
||
9085 | #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */ |
||
9086 | #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */ |
||
9087 | |||
9088 | |||
9089 | /** |
||
9090 | * @brief EXTI9 configuration |
||
9091 | */ |
||
9092 | #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */ |
||
9093 | #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */ |
||
9094 | #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */ |
||
9095 | #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */ |
||
9096 | #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */ |
||
9097 | #define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U) /*!< PF[9] pin */ |
||
9098 | |||
9099 | /** |
||
9100 | * @brief EXTI10 configuration |
||
9101 | */ |
||
9102 | #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */ |
||
9103 | #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */ |
||
9104 | #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */ |
||
9105 | #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */ |
||
9106 | #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */ |
||
9107 | #define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U) /*!< PF[10] pin */ |
||
9108 | |||
9109 | /** |
||
9110 | * @brief EXTI11 configuration |
||
9111 | */ |
||
9112 | #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */ |
||
9113 | #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */ |
||
9114 | #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */ |
||
9115 | #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */ |
||
9116 | #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */ |
||
9117 | |||
9118 | /***************** Bit definition for SYSCFG_EXTICR4 register **************/ |
||
9119 | #define SYSCFG_EXTICR4_EXTI12_Pos (0U) |
||
9120 | #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ |
||
9121 | #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ |
||
9122 | #define SYSCFG_EXTICR4_EXTI13_Pos (4U) |
||
9123 | #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ |
||
9124 | #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ |
||
9125 | #define SYSCFG_EXTICR4_EXTI14_Pos (8U) |
||
9126 | #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ |
||
9127 | #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ |
||
9128 | #define SYSCFG_EXTICR4_EXTI15_Pos (12U) |
||
9129 | #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ |
||
9130 | #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ |
||
9131 | |||
9132 | /** |
||
9133 | * @brief EXTI12 configuration |
||
9134 | */ |
||
9135 | #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */ |
||
9136 | #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */ |
||
9137 | #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */ |
||
9138 | #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */ |
||
9139 | #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */ |
||
9140 | |||
9141 | /** |
||
9142 | * @brief EXTI13 configuration |
||
9143 | */ |
||
9144 | #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */ |
||
9145 | #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */ |
||
9146 | #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */ |
||
9147 | #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */ |
||
9148 | #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */ |
||
9149 | |||
9150 | /** |
||
9151 | * @brief EXTI14 configuration |
||
9152 | */ |
||
9153 | #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */ |
||
9154 | #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */ |
||
9155 | #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */ |
||
9156 | #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */ |
||
9157 | #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */ |
||
9158 | |||
9159 | /** |
||
9160 | * @brief EXTI15 configuration |
||
9161 | */ |
||
9162 | #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */ |
||
9163 | #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */ |
||
9164 | #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */ |
||
9165 | #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */ |
||
9166 | #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */ |
||
9167 | |||
9168 | /***************** Bit definition for SYSCFG_CFGR2 register ****************/ |
||
9169 | #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos (0U) |
||
9170 | #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk (0x1UL << SYSCFG_CFGR2_LOCKUP_LOCK_Pos) /*!< 0x00000001 */ |
||
9171 | #define SYSCFG_CFGR2_LOCKUP_LOCK SYSCFG_CFGR2_LOCKUP_LOCK_Msk /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM0 with Break Input of TIMER1 */ |
||
9172 | #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos (1U) |
||
9173 | #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk (0x1UL << SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos) /*!< 0x00000002 */ |
||
9174 | #define SYSCFG_CFGR2_SRAM_PARITY_LOCK SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1 */ |
||
9175 | #define SYSCFG_CFGR2_SRAM_PEF_Pos (8U) |
||
9176 | #define SYSCFG_CFGR2_SRAM_PEF_Msk (0x1UL << SYSCFG_CFGR2_SRAM_PEF_Pos) /*!< 0x00000100 */ |
||
9177 | #define SYSCFG_CFGR2_SRAM_PEF SYSCFG_CFGR2_SRAM_PEF_Msk /*!< SRAM Parity error flag */ |
||
9178 | #define SYSCFG_CFGR2_SRAM_PE SYSCFG_CFGR2_SRAM_PEF /*!< SRAM Parity error flag (define maintained for legacy purpose) */ |
||
9179 | |||
9180 | /*****************************************************************************/ |
||
9181 | /* */ |
||
9182 | /* Timers (TIM) */ |
||
9183 | /* */ |
||
9184 | /*****************************************************************************/ |
||
9185 | /******************* Bit definition for TIM_CR1 register *******************/ |
||
9186 | #define TIM_CR1_CEN_Pos (0U) |
||
9187 | #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ |
||
9188 | #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ |
||
9189 | #define TIM_CR1_UDIS_Pos (1U) |
||
9190 | #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ |
||
9191 | #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ |
||
9192 | #define TIM_CR1_URS_Pos (2U) |
||
9193 | #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ |
||
9194 | #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ |
||
9195 | #define TIM_CR1_OPM_Pos (3U) |
||
9196 | #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ |
||
9197 | #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ |
||
9198 | #define TIM_CR1_DIR_Pos (4U) |
||
9199 | #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ |
||
9200 | #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ |
||
9201 | |||
9202 | #define TIM_CR1_CMS_Pos (5U) |
||
9203 | #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ |
||
9204 | #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
||
9205 | #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ |
||
9206 | #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ |
||
9207 | |||
9208 | #define TIM_CR1_ARPE_Pos (7U) |
||
9209 | #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ |
||
9210 | #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ |
||
9211 | |||
9212 | #define TIM_CR1_CKD_Pos (8U) |
||
9213 | #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ |
||
9214 | #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ |
||
9215 | #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ |
||
9216 | #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ |
||
9217 | |||
9218 | /******************* Bit definition for TIM_CR2 register *******************/ |
||
9219 | #define TIM_CR2_CCPC_Pos (0U) |
||
9220 | #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ |
||
9221 | #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ |
||
9222 | #define TIM_CR2_CCUS_Pos (2U) |
||
9223 | #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ |
||
9224 | #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ |
||
9225 | #define TIM_CR2_CCDS_Pos (3U) |
||
9226 | #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ |
||
9227 | #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ |
||
9228 | |||
9229 | #define TIM_CR2_MMS_Pos (4U) |
||
9230 | #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ |
||
9231 | #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ |
||
9232 | #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ |
||
9233 | #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ |
||
9234 | #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ |
||
9235 | |||
9236 | #define TIM_CR2_TI1S_Pos (7U) |
||
9237 | #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ |
||
9238 | #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ |
||
9239 | #define TIM_CR2_OIS1_Pos (8U) |
||
9240 | #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ |
||
9241 | #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ |
||
9242 | #define TIM_CR2_OIS1N_Pos (9U) |
||
9243 | #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ |
||
9244 | #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ |
||
9245 | #define TIM_CR2_OIS2_Pos (10U) |
||
9246 | #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ |
||
9247 | #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ |
||
9248 | #define TIM_CR2_OIS2N_Pos (11U) |
||
9249 | #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ |
||
9250 | #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ |
||
9251 | #define TIM_CR2_OIS3_Pos (12U) |
||
9252 | #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ |
||
9253 | #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ |
||
9254 | #define TIM_CR2_OIS3N_Pos (13U) |
||
9255 | #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ |
||
9256 | #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ |
||
9257 | #define TIM_CR2_OIS4_Pos (14U) |
||
9258 | #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ |
||
9259 | #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ |
||
9260 | |||
9261 | /******************* Bit definition for TIM_SMCR register ******************/ |
||
9262 | #define TIM_SMCR_SMS_Pos (0U) |
||
9263 | #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ |
||
9264 | #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ |
||
9265 | #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ |
||
9266 | #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ |
||
9267 | #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ |
||
9268 | |||
9269 | #define TIM_SMCR_OCCS_Pos (3U) |
||
9270 | #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ |
||
9271 | #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ |
||
9272 | |||
9273 | #define TIM_SMCR_TS_Pos (4U) |
||
9274 | #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ |
||
9275 | #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ |
||
9276 | #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ |
||
9277 | #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ |
||
9278 | #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ |
||
9279 | |||
9280 | #define TIM_SMCR_MSM_Pos (7U) |
||
9281 | #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ |
||
9282 | #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ |
||
9283 | |||
9284 | #define TIM_SMCR_ETF_Pos (8U) |
||
9285 | #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ |
||
9286 | #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ |
||
9287 | #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ |
||
9288 | #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ |
||
9289 | #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ |
||
9290 | #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ |
||
9291 | |||
9292 | #define TIM_SMCR_ETPS_Pos (12U) |
||
9293 | #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ |
||
9294 | #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ |
||
9295 | #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ |
||
9296 | #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ |
||
9297 | |||
9298 | #define TIM_SMCR_ECE_Pos (14U) |
||
9299 | #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ |
||
9300 | #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ |
||
9301 | #define TIM_SMCR_ETP_Pos (15U) |
||
9302 | #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ |
||
9303 | #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ |
||
9304 | |||
9305 | /******************* Bit definition for TIM_DIER register ******************/ |
||
9306 | #define TIM_DIER_UIE_Pos (0U) |
||
9307 | #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ |
||
9308 | #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ |
||
9309 | #define TIM_DIER_CC1IE_Pos (1U) |
||
9310 | #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ |
||
9311 | #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ |
||
9312 | #define TIM_DIER_CC2IE_Pos (2U) |
||
9313 | #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ |
||
9314 | #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ |
||
9315 | #define TIM_DIER_CC3IE_Pos (3U) |
||
9316 | #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ |
||
9317 | #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ |
||
9318 | #define TIM_DIER_CC4IE_Pos (4U) |
||
9319 | #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ |
||
9320 | #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ |
||
9321 | #define TIM_DIER_COMIE_Pos (5U) |
||
9322 | #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ |
||
9323 | #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ |
||
9324 | #define TIM_DIER_TIE_Pos (6U) |
||
9325 | #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ |
||
9326 | #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ |
||
9327 | #define TIM_DIER_BIE_Pos (7U) |
||
9328 | #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ |
||
9329 | #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ |
||
9330 | #define TIM_DIER_UDE_Pos (8U) |
||
9331 | #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ |
||
9332 | #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ |
||
9333 | #define TIM_DIER_CC1DE_Pos (9U) |
||
9334 | #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ |
||
9335 | #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ |
||
9336 | #define TIM_DIER_CC2DE_Pos (10U) |
||
9337 | #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ |
||
9338 | #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ |
||
9339 | #define TIM_DIER_CC3DE_Pos (11U) |
||
9340 | #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ |
||
9341 | #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ |
||
9342 | #define TIM_DIER_CC4DE_Pos (12U) |
||
9343 | #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ |
||
9344 | #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ |
||
9345 | #define TIM_DIER_COMDE_Pos (13U) |
||
9346 | #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ |
||
9347 | #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ |
||
9348 | #define TIM_DIER_TDE_Pos (14U) |
||
9349 | #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ |
||
9350 | #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ |
||
9351 | |||
9352 | /******************** Bit definition for TIM_SR register *******************/ |
||
9353 | #define TIM_SR_UIF_Pos (0U) |
||
9354 | #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ |
||
9355 | #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ |
||
9356 | #define TIM_SR_CC1IF_Pos (1U) |
||
9357 | #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ |
||
9358 | #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ |
||
9359 | #define TIM_SR_CC2IF_Pos (2U) |
||
9360 | #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ |
||
9361 | #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ |
||
9362 | #define TIM_SR_CC3IF_Pos (3U) |
||
9363 | #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ |
||
9364 | #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ |
||
9365 | #define TIM_SR_CC4IF_Pos (4U) |
||
9366 | #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ |
||
9367 | #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ |
||
9368 | #define TIM_SR_COMIF_Pos (5U) |
||
9369 | #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ |
||
9370 | #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ |
||
9371 | #define TIM_SR_TIF_Pos (6U) |
||
9372 | #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ |
||
9373 | #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ |
||
9374 | #define TIM_SR_BIF_Pos (7U) |
||
9375 | #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ |
||
9376 | #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ |
||
9377 | #define TIM_SR_CC1OF_Pos (9U) |
||
9378 | #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ |
||
9379 | #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ |
||
9380 | #define TIM_SR_CC2OF_Pos (10U) |
||
9381 | #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ |
||
9382 | #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ |
||
9383 | #define TIM_SR_CC3OF_Pos (11U) |
||
9384 | #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ |
||
9385 | #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ |
||
9386 | #define TIM_SR_CC4OF_Pos (12U) |
||
9387 | #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ |
||
9388 | #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ |
||
9389 | |||
9390 | /******************* Bit definition for TIM_EGR register *******************/ |
||
9391 | #define TIM_EGR_UG_Pos (0U) |
||
9392 | #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ |
||
9393 | #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ |
||
9394 | #define TIM_EGR_CC1G_Pos (1U) |
||
9395 | #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ |
||
9396 | #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ |
||
9397 | #define TIM_EGR_CC2G_Pos (2U) |
||
9398 | #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ |
||
9399 | #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ |
||
9400 | #define TIM_EGR_CC3G_Pos (3U) |
||
9401 | #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ |
||
9402 | #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ |
||
9403 | #define TIM_EGR_CC4G_Pos (4U) |
||
9404 | #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ |
||
9405 | #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ |
||
9406 | #define TIM_EGR_COMG_Pos (5U) |
||
9407 | #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ |
||
9408 | #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ |
||
9409 | #define TIM_EGR_TG_Pos (6U) |
||
9410 | #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ |
||
9411 | #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ |
||
9412 | #define TIM_EGR_BG_Pos (7U) |
||
9413 | #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ |
||
9414 | #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ |
||
9415 | |||
9416 | /****************** Bit definition for TIM_CCMR1 register ******************/ |
||
9417 | #define TIM_CCMR1_CC1S_Pos (0U) |
||
9418 | #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ |
||
9419 | #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
||
9420 | #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ |
||
9421 | #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ |
||
9422 | |||
9423 | #define TIM_CCMR1_OC1FE_Pos (2U) |
||
9424 | #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ |
||
9425 | #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ |
||
9426 | #define TIM_CCMR1_OC1PE_Pos (3U) |
||
9427 | #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ |
||
9428 | #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ |
||
9429 | |||
9430 | #define TIM_CCMR1_OC1M_Pos (4U) |
||
9431 | #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ |
||
9432 | #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
||
9433 | #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ |
||
9434 | #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ |
||
9435 | #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ |
||
9436 | |||
9437 | #define TIM_CCMR1_OC1CE_Pos (7U) |
||
9438 | #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ |
||
9439 | #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ |
||
9440 | |||
9441 | #define TIM_CCMR1_CC2S_Pos (8U) |
||
9442 | #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ |
||
9443 | #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
||
9444 | #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ |
||
9445 | #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ |
||
9446 | |||
9447 | #define TIM_CCMR1_OC2FE_Pos (10U) |
||
9448 | #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ |
||
9449 | #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ |
||
9450 | #define TIM_CCMR1_OC2PE_Pos (11U) |
||
9451 | #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ |
||
9452 | #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ |
||
9453 | |||
9454 | #define TIM_CCMR1_OC2M_Pos (12U) |
||
9455 | #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ |
||
9456 | #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
||
9457 | #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ |
||
9458 | #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ |
||
9459 | #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ |
||
9460 | |||
9461 | #define TIM_CCMR1_OC2CE_Pos (15U) |
||
9462 | #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ |
||
9463 | #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ |
||
9464 | |||
9465 | /*---------------------------------------------------------------------------*/ |
||
9466 | |||
9467 | #define TIM_CCMR1_IC1PSC_Pos (2U) |
||
9468 | #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ |
||
9469 | #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
||
9470 | #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ |
||
9471 | #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ |
||
9472 | |||
9473 | #define TIM_CCMR1_IC1F_Pos (4U) |
||
9474 | #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ |
||
9475 | #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
||
9476 | #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ |
||
9477 | #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ |
||
9478 | #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ |
||
9479 | #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ |
||
9480 | |||
9481 | #define TIM_CCMR1_IC2PSC_Pos (10U) |
||
9482 | #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ |
||
9483 | #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
||
9484 | #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ |
||
9485 | #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ |
||
9486 | |||
9487 | #define TIM_CCMR1_IC2F_Pos (12U) |
||
9488 | #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ |
||
9489 | #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
||
9490 | #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ |
||
9491 | #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ |
||
9492 | #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ |
||
9493 | #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ |
||
9494 | |||
9495 | /****************** Bit definition for TIM_CCMR2 register ******************/ |
||
9496 | #define TIM_CCMR2_CC3S_Pos (0U) |
||
9497 | #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ |
||
9498 | #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
||
9499 | #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ |
||
9500 | #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ |
||
9501 | |||
9502 | #define TIM_CCMR2_OC3FE_Pos (2U) |
||
9503 | #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ |
||
9504 | #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ |
||
9505 | #define TIM_CCMR2_OC3PE_Pos (3U) |
||
9506 | #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ |
||
9507 | #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ |
||
9508 | |||
9509 | #define TIM_CCMR2_OC3M_Pos (4U) |
||
9510 | #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ |
||
9511 | #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
||
9512 | #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ |
||
9513 | #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ |
||
9514 | #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ |
||
9515 | |||
9516 | #define TIM_CCMR2_OC3CE_Pos (7U) |
||
9517 | #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ |
||
9518 | #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ |
||
9519 | |||
9520 | #define TIM_CCMR2_CC4S_Pos (8U) |
||
9521 | #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ |
||
9522 | #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
||
9523 | #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ |
||
9524 | #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ |
||
9525 | |||
9526 | #define TIM_CCMR2_OC4FE_Pos (10U) |
||
9527 | #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ |
||
9528 | #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ |
||
9529 | #define TIM_CCMR2_OC4PE_Pos (11U) |
||
9530 | #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ |
||
9531 | #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ |
||
9532 | |||
9533 | #define TIM_CCMR2_OC4M_Pos (12U) |
||
9534 | #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ |
||
9535 | #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
||
9536 | #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ |
||
9537 | #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ |
||
9538 | #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ |
||
9539 | |||
9540 | #define TIM_CCMR2_OC4CE_Pos (15U) |
||
9541 | #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ |
||
9542 | #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ |
||
9543 | |||
9544 | /*---------------------------------------------------------------------------*/ |
||
9545 | |||
9546 | #define TIM_CCMR2_IC3PSC_Pos (2U) |
||
9547 | #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ |
||
9548 | #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
||
9549 | #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ |
||
9550 | #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ |
||
9551 | |||
9552 | #define TIM_CCMR2_IC3F_Pos (4U) |
||
9553 | #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ |
||
9554 | #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
||
9555 | #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ |
||
9556 | #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ |
||
9557 | #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ |
||
9558 | #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ |
||
9559 | |||
9560 | #define TIM_CCMR2_IC4PSC_Pos (10U) |
||
9561 | #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ |
||
9562 | #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
||
9563 | #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ |
||
9564 | #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ |
||
9565 | |||
9566 | #define TIM_CCMR2_IC4F_Pos (12U) |
||
9567 | #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ |
||
9568 | #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
||
9569 | #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ |
||
9570 | #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ |
||
9571 | #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ |
||
9572 | #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ |
||
9573 | |||
9574 | /******************* Bit definition for TIM_CCER register ******************/ |
||
9575 | #define TIM_CCER_CC1E_Pos (0U) |
||
9576 | #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ |
||
9577 | #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ |
||
9578 | #define TIM_CCER_CC1P_Pos (1U) |
||
9579 | #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ |
||
9580 | #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ |
||
9581 | #define TIM_CCER_CC1NE_Pos (2U) |
||
9582 | #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ |
||
9583 | #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ |
||
9584 | #define TIM_CCER_CC1NP_Pos (3U) |
||
9585 | #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ |
||
9586 | #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ |
||
9587 | #define TIM_CCER_CC2E_Pos (4U) |
||
9588 | #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ |
||
9589 | #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ |
||
9590 | #define TIM_CCER_CC2P_Pos (5U) |
||
9591 | #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ |
||
9592 | #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ |
||
9593 | #define TIM_CCER_CC2NE_Pos (6U) |
||
9594 | #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ |
||
9595 | #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ |
||
9596 | #define TIM_CCER_CC2NP_Pos (7U) |
||
9597 | #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ |
||
9598 | #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ |
||
9599 | #define TIM_CCER_CC3E_Pos (8U) |
||
9600 | #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ |
||
9601 | #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ |
||
9602 | #define TIM_CCER_CC3P_Pos (9U) |
||
9603 | #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ |
||
9604 | #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ |
||
9605 | #define TIM_CCER_CC3NE_Pos (10U) |
||
9606 | #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ |
||
9607 | #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ |
||
9608 | #define TIM_CCER_CC3NP_Pos (11U) |
||
9609 | #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ |
||
9610 | #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ |
||
9611 | #define TIM_CCER_CC4E_Pos (12U) |
||
9612 | #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ |
||
9613 | #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ |
||
9614 | #define TIM_CCER_CC4P_Pos (13U) |
||
9615 | #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ |
||
9616 | #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ |
||
9617 | #define TIM_CCER_CC4NP_Pos (15U) |
||
9618 | #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ |
||
9619 | #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ |
||
9620 | |||
9621 | /******************* Bit definition for TIM_CNT register *******************/ |
||
9622 | #define TIM_CNT_CNT_Pos (0U) |
||
9623 | #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ |
||
9624 | #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ |
||
9625 | |||
9626 | /******************* Bit definition for TIM_PSC register *******************/ |
||
9627 | #define TIM_PSC_PSC_Pos (0U) |
||
9628 | #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ |
||
9629 | #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ |
||
9630 | |||
9631 | /******************* Bit definition for TIM_ARR register *******************/ |
||
9632 | #define TIM_ARR_ARR_Pos (0U) |
||
9633 | #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ |
||
9634 | #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ |
||
9635 | |||
9636 | /******************* Bit definition for TIM_RCR register *******************/ |
||
9637 | #define TIM_RCR_REP_Pos (0U) |
||
9638 | #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */ |
||
9639 | #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ |
||
9640 | |||
9641 | /******************* Bit definition for TIM_CCR1 register ******************/ |
||
9642 | #define TIM_CCR1_CCR1_Pos (0U) |
||
9643 | #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ |
||
9644 | #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ |
||
9645 | |||
9646 | /******************* Bit definition for TIM_CCR2 register ******************/ |
||
9647 | #define TIM_CCR2_CCR2_Pos (0U) |
||
9648 | #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ |
||
9649 | #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ |
||
9650 | |||
9651 | /******************* Bit definition for TIM_CCR3 register ******************/ |
||
9652 | #define TIM_CCR3_CCR3_Pos (0U) |
||
9653 | #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ |
||
9654 | #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ |
||
9655 | |||
9656 | /******************* Bit definition for TIM_CCR4 register ******************/ |
||
9657 | #define TIM_CCR4_CCR4_Pos (0U) |
||
9658 | #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ |
||
9659 | #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ |
||
9660 | |||
9661 | /******************* Bit definition for TIM_BDTR register ******************/ |
||
9662 | #define TIM_BDTR_DTG_Pos (0U) |
||
9663 | #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ |
||
9664 | #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ |
||
9665 | #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ |
||
9666 | #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ |
||
9667 | #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ |
||
9668 | #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ |
||
9669 | #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ |
||
9670 | #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ |
||
9671 | #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ |
||
9672 | #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ |
||
9673 | |||
9674 | #define TIM_BDTR_LOCK_Pos (8U) |
||
9675 | #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ |
||
9676 | #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ |
||
9677 | #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ |
||
9678 | #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ |
||
9679 | |||
9680 | #define TIM_BDTR_OSSI_Pos (10U) |
||
9681 | #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ |
||
9682 | #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ |
||
9683 | #define TIM_BDTR_OSSR_Pos (11U) |
||
9684 | #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ |
||
9685 | #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ |
||
9686 | #define TIM_BDTR_BKE_Pos (12U) |
||
9687 | #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ |
||
9688 | #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */ |
||
9689 | #define TIM_BDTR_BKP_Pos (13U) |
||
9690 | #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ |
||
9691 | #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */ |
||
9692 | #define TIM_BDTR_AOE_Pos (14U) |
||
9693 | #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ |
||
9694 | #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ |
||
9695 | #define TIM_BDTR_MOE_Pos (15U) |
||
9696 | #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ |
||
9697 | #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ |
||
9698 | |||
9699 | /******************* Bit definition for TIM_DCR register *******************/ |
||
9700 | #define TIM_DCR_DBA_Pos (0U) |
||
9701 | #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ |
||
9702 | #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ |
||
9703 | #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ |
||
9704 | #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ |
||
9705 | #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ |
||
9706 | #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ |
||
9707 | #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ |
||
9708 | |||
9709 | #define TIM_DCR_DBL_Pos (8U) |
||
9710 | #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ |
||
9711 | #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ |
||
9712 | #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ |
||
9713 | #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ |
||
9714 | #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ |
||
9715 | #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ |
||
9716 | #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ |
||
9717 | |||
9718 | /******************* Bit definition for TIM_DMAR register ******************/ |
||
9719 | #define TIM_DMAR_DMAB_Pos (0U) |
||
9720 | #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ |
||
9721 | #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ |
||
9722 | |||
9723 | /******************* Bit definition for TIM14_OR register ********************/ |
||
9724 | #define TIM14_OR_TI1_RMP_Pos (0U) |
||
9725 | #define TIM14_OR_TI1_RMP_Msk (0x3UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000003 */ |
||
9726 | #define TIM14_OR_TI1_RMP TIM14_OR_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */ |
||
9727 | #define TIM14_OR_TI1_RMP_0 (0x1UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000001 */ |
||
9728 | #define TIM14_OR_TI1_RMP_1 (0x2UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000002 */ |
||
9729 | |||
9730 | /******************************************************************************/ |
||
9731 | /* */ |
||
9732 | /* Touch Sensing Controller (TSC) */ |
||
9733 | /* */ |
||
9734 | /******************************************************************************/ |
||
9735 | /******************* Bit definition for TSC_CR register *********************/ |
||
9736 | #define TSC_CR_TSCE_Pos (0U) |
||
9737 | #define TSC_CR_TSCE_Msk (0x1UL << TSC_CR_TSCE_Pos) /*!< 0x00000001 */ |
||
9738 | #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */ |
||
9739 | #define TSC_CR_START_Pos (1U) |
||
9740 | #define TSC_CR_START_Msk (0x1UL << TSC_CR_START_Pos) /*!< 0x00000002 */ |
||
9741 | #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */ |
||
9742 | #define TSC_CR_AM_Pos (2U) |
||
9743 | #define TSC_CR_AM_Msk (0x1UL << TSC_CR_AM_Pos) /*!< 0x00000004 */ |
||
9744 | #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */ |
||
9745 | #define TSC_CR_SYNCPOL_Pos (3U) |
||
9746 | #define TSC_CR_SYNCPOL_Msk (0x1UL << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */ |
||
9747 | #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */ |
||
9748 | #define TSC_CR_IODEF_Pos (4U) |
||
9749 | #define TSC_CR_IODEF_Msk (0x1UL << TSC_CR_IODEF_Pos) /*!< 0x00000010 */ |
||
9750 | #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */ |
||
9751 | |||
9752 | #define TSC_CR_MCV_Pos (5U) |
||
9753 | #define TSC_CR_MCV_Msk (0x7UL << TSC_CR_MCV_Pos) /*!< 0x000000E0 */ |
||
9754 | #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */ |
||
9755 | #define TSC_CR_MCV_0 (0x1UL << TSC_CR_MCV_Pos) /*!< 0x00000020 */ |
||
9756 | #define TSC_CR_MCV_1 (0x2UL << TSC_CR_MCV_Pos) /*!< 0x00000040 */ |
||
9757 | #define TSC_CR_MCV_2 (0x4UL << TSC_CR_MCV_Pos) /*!< 0x00000080 */ |
||
9758 | |||
9759 | #define TSC_CR_PGPSC_Pos (12U) |
||
9760 | #define TSC_CR_PGPSC_Msk (0x7UL << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */ |
||
9761 | #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */ |
||
9762 | #define TSC_CR_PGPSC_0 (0x1UL << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */ |
||
9763 | #define TSC_CR_PGPSC_1 (0x2UL << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */ |
||
9764 | #define TSC_CR_PGPSC_2 (0x4UL << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */ |
||
9765 | |||
9766 | #define TSC_CR_SSPSC_Pos (15U) |
||
9767 | #define TSC_CR_SSPSC_Msk (0x1UL << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */ |
||
9768 | #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */ |
||
9769 | #define TSC_CR_SSE_Pos (16U) |
||
9770 | #define TSC_CR_SSE_Msk (0x1UL << TSC_CR_SSE_Pos) /*!< 0x00010000 */ |
||
9771 | #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */ |
||
9772 | |||
9773 | #define TSC_CR_SSD_Pos (17U) |
||
9774 | #define TSC_CR_SSD_Msk (0x7FUL << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */ |
||
9775 | #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */ |
||
9776 | #define TSC_CR_SSD_0 (0x01UL << TSC_CR_SSD_Pos) /*!< 0x00020000 */ |
||
9777 | #define TSC_CR_SSD_1 (0x02UL << TSC_CR_SSD_Pos) /*!< 0x00040000 */ |
||
9778 | #define TSC_CR_SSD_2 (0x04UL << TSC_CR_SSD_Pos) /*!< 0x00080000 */ |
||
9779 | #define TSC_CR_SSD_3 (0x08UL << TSC_CR_SSD_Pos) /*!< 0x00100000 */ |
||
9780 | #define TSC_CR_SSD_4 (0x10UL << TSC_CR_SSD_Pos) /*!< 0x00200000 */ |
||
9781 | #define TSC_CR_SSD_5 (0x20UL << TSC_CR_SSD_Pos) /*!< 0x00400000 */ |
||
9782 | #define TSC_CR_SSD_6 (0x40UL << TSC_CR_SSD_Pos) /*!< 0x00800000 */ |
||
9783 | |||
9784 | #define TSC_CR_CTPL_Pos (24U) |
||
9785 | #define TSC_CR_CTPL_Msk (0xFUL << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */ |
||
9786 | #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */ |
||
9787 | #define TSC_CR_CTPL_0 (0x1UL << TSC_CR_CTPL_Pos) /*!< 0x01000000 */ |
||
9788 | #define TSC_CR_CTPL_1 (0x2UL << TSC_CR_CTPL_Pos) /*!< 0x02000000 */ |
||
9789 | #define TSC_CR_CTPL_2 (0x4UL << TSC_CR_CTPL_Pos) /*!< 0x04000000 */ |
||
9790 | #define TSC_CR_CTPL_3 (0x8UL << TSC_CR_CTPL_Pos) /*!< 0x08000000 */ |
||
9791 | |||
9792 | #define TSC_CR_CTPH_Pos (28U) |
||
9793 | #define TSC_CR_CTPH_Msk (0xFUL << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */ |
||
9794 | #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */ |
||
9795 | #define TSC_CR_CTPH_0 (0x1UL << TSC_CR_CTPH_Pos) /*!< 0x10000000 */ |
||
9796 | #define TSC_CR_CTPH_1 (0x2UL << TSC_CR_CTPH_Pos) /*!< 0x20000000 */ |
||
9797 | #define TSC_CR_CTPH_2 (0x4UL << TSC_CR_CTPH_Pos) /*!< 0x40000000 */ |
||
9798 | #define TSC_CR_CTPH_3 (0x8UL << TSC_CR_CTPH_Pos) /*!< 0x80000000 */ |
||
9799 | |||
9800 | /******************* Bit definition for TSC_IER register ********************/ |
||
9801 | #define TSC_IER_EOAIE_Pos (0U) |
||
9802 | #define TSC_IER_EOAIE_Msk (0x1UL << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */ |
||
9803 | #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */ |
||
9804 | #define TSC_IER_MCEIE_Pos (1U) |
||
9805 | #define TSC_IER_MCEIE_Msk (0x1UL << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */ |
||
9806 | #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */ |
||
9807 | |||
9808 | /******************* Bit definition for TSC_ICR register ********************/ |
||
9809 | #define TSC_ICR_EOAIC_Pos (0U) |
||
9810 | #define TSC_ICR_EOAIC_Msk (0x1UL << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */ |
||
9811 | #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */ |
||
9812 | #define TSC_ICR_MCEIC_Pos (1U) |
||
9813 | #define TSC_ICR_MCEIC_Msk (0x1UL << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */ |
||
9814 | #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */ |
||
9815 | |||
9816 | /******************* Bit definition for TSC_ISR register ********************/ |
||
9817 | #define TSC_ISR_EOAF_Pos (0U) |
||
9818 | #define TSC_ISR_EOAF_Msk (0x1UL << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */ |
||
9819 | #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */ |
||
9820 | #define TSC_ISR_MCEF_Pos (1U) |
||
9821 | #define TSC_ISR_MCEF_Msk (0x1UL << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */ |
||
9822 | #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */ |
||
9823 | |||
9824 | /******************* Bit definition for TSC_IOHCR register ******************/ |
||
9825 | #define TSC_IOHCR_G1_IO1_Pos (0U) |
||
9826 | #define TSC_IOHCR_G1_IO1_Msk (0x1UL << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */ |
||
9827 | #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */ |
||
9828 | #define TSC_IOHCR_G1_IO2_Pos (1U) |
||
9829 | #define TSC_IOHCR_G1_IO2_Msk (0x1UL << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */ |
||
9830 | #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */ |
||
9831 | #define TSC_IOHCR_G1_IO3_Pos (2U) |
||
9832 | #define TSC_IOHCR_G1_IO3_Msk (0x1UL << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */ |
||
9833 | #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */ |
||
9834 | #define TSC_IOHCR_G1_IO4_Pos (3U) |
||
9835 | #define TSC_IOHCR_G1_IO4_Msk (0x1UL << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */ |
||
9836 | #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */ |
||
9837 | #define TSC_IOHCR_G2_IO1_Pos (4U) |
||
9838 | #define TSC_IOHCR_G2_IO1_Msk (0x1UL << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */ |
||
9839 | #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */ |
||
9840 | #define TSC_IOHCR_G2_IO2_Pos (5U) |
||
9841 | #define TSC_IOHCR_G2_IO2_Msk (0x1UL << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */ |
||
9842 | #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */ |
||
9843 | #define TSC_IOHCR_G2_IO3_Pos (6U) |
||
9844 | #define TSC_IOHCR_G2_IO3_Msk (0x1UL << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */ |
||
9845 | #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */ |
||
9846 | #define TSC_IOHCR_G2_IO4_Pos (7U) |
||
9847 | #define TSC_IOHCR_G2_IO4_Msk (0x1UL << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */ |
||
9848 | #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */ |
||
9849 | #define TSC_IOHCR_G3_IO1_Pos (8U) |
||
9850 | #define TSC_IOHCR_G3_IO1_Msk (0x1UL << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */ |
||
9851 | #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */ |
||
9852 | #define TSC_IOHCR_G3_IO2_Pos (9U) |
||
9853 | #define TSC_IOHCR_G3_IO2_Msk (0x1UL << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */ |
||
9854 | #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */ |
||
9855 | #define TSC_IOHCR_G3_IO3_Pos (10U) |
||
9856 | #define TSC_IOHCR_G3_IO3_Msk (0x1UL << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */ |
||
9857 | #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */ |
||
9858 | #define TSC_IOHCR_G3_IO4_Pos (11U) |
||
9859 | #define TSC_IOHCR_G3_IO4_Msk (0x1UL << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */ |
||
9860 | #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */ |
||
9861 | #define TSC_IOHCR_G4_IO1_Pos (12U) |
||
9862 | #define TSC_IOHCR_G4_IO1_Msk (0x1UL << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */ |
||
9863 | #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */ |
||
9864 | #define TSC_IOHCR_G4_IO2_Pos (13U) |
||
9865 | #define TSC_IOHCR_G4_IO2_Msk (0x1UL << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */ |
||
9866 | #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */ |
||
9867 | #define TSC_IOHCR_G4_IO3_Pos (14U) |
||
9868 | #define TSC_IOHCR_G4_IO3_Msk (0x1UL << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */ |
||
9869 | #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */ |
||
9870 | #define TSC_IOHCR_G4_IO4_Pos (15U) |
||
9871 | #define TSC_IOHCR_G4_IO4_Msk (0x1UL << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */ |
||
9872 | #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */ |
||
9873 | #define TSC_IOHCR_G5_IO1_Pos (16U) |
||
9874 | #define TSC_IOHCR_G5_IO1_Msk (0x1UL << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */ |
||
9875 | #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */ |
||
9876 | #define TSC_IOHCR_G5_IO2_Pos (17U) |
||
9877 | #define TSC_IOHCR_G5_IO2_Msk (0x1UL << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */ |
||
9878 | #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */ |
||
9879 | #define TSC_IOHCR_G5_IO3_Pos (18U) |
||
9880 | #define TSC_IOHCR_G5_IO3_Msk (0x1UL << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */ |
||
9881 | #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */ |
||
9882 | #define TSC_IOHCR_G5_IO4_Pos (19U) |
||
9883 | #define TSC_IOHCR_G5_IO4_Msk (0x1UL << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */ |
||
9884 | #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */ |
||
9885 | #define TSC_IOHCR_G6_IO1_Pos (20U) |
||
9886 | #define TSC_IOHCR_G6_IO1_Msk (0x1UL << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */ |
||
9887 | #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */ |
||
9888 | #define TSC_IOHCR_G6_IO2_Pos (21U) |
||
9889 | #define TSC_IOHCR_G6_IO2_Msk (0x1UL << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */ |
||
9890 | #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */ |
||
9891 | #define TSC_IOHCR_G6_IO3_Pos (22U) |
||
9892 | #define TSC_IOHCR_G6_IO3_Msk (0x1UL << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */ |
||
9893 | #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */ |
||
9894 | #define TSC_IOHCR_G6_IO4_Pos (23U) |
||
9895 | #define TSC_IOHCR_G6_IO4_Msk (0x1UL << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */ |
||
9896 | #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */ |
||
9897 | #define TSC_IOHCR_G7_IO1_Pos (24U) |
||
9898 | #define TSC_IOHCR_G7_IO1_Msk (0x1UL << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */ |
||
9899 | #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */ |
||
9900 | #define TSC_IOHCR_G7_IO2_Pos (25U) |
||
9901 | #define TSC_IOHCR_G7_IO2_Msk (0x1UL << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */ |
||
9902 | #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */ |
||
9903 | #define TSC_IOHCR_G7_IO3_Pos (26U) |
||
9904 | #define TSC_IOHCR_G7_IO3_Msk (0x1UL << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */ |
||
9905 | #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */ |
||
9906 | #define TSC_IOHCR_G7_IO4_Pos (27U) |
||
9907 | #define TSC_IOHCR_G7_IO4_Msk (0x1UL << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */ |
||
9908 | #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */ |
||
9909 | #define TSC_IOHCR_G8_IO1_Pos (28U) |
||
9910 | #define TSC_IOHCR_G8_IO1_Msk (0x1UL << TSC_IOHCR_G8_IO1_Pos) /*!< 0x10000000 */ |
||
9911 | #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk /*!<GROUP8_IO1 schmitt trigger hysteresis mode */ |
||
9912 | #define TSC_IOHCR_G8_IO2_Pos (29U) |
||
9913 | #define TSC_IOHCR_G8_IO2_Msk (0x1UL << TSC_IOHCR_G8_IO2_Pos) /*!< 0x20000000 */ |
||
9914 | #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk /*!<GROUP8_IO2 schmitt trigger hysteresis mode */ |
||
9915 | #define TSC_IOHCR_G8_IO3_Pos (30U) |
||
9916 | #define TSC_IOHCR_G8_IO3_Msk (0x1UL << TSC_IOHCR_G8_IO3_Pos) /*!< 0x40000000 */ |
||
9917 | #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk /*!<GROUP8_IO3 schmitt trigger hysteresis mode */ |
||
9918 | #define TSC_IOHCR_G8_IO4_Pos (31U) |
||
9919 | #define TSC_IOHCR_G8_IO4_Msk (0x1UL << TSC_IOHCR_G8_IO4_Pos) /*!< 0x80000000 */ |
||
9920 | #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk /*!<GROUP8_IO4 schmitt trigger hysteresis mode */ |
||
9921 | |||
9922 | /******************* Bit definition for TSC_IOASCR register *****************/ |
||
9923 | #define TSC_IOASCR_G1_IO1_Pos (0U) |
||
9924 | #define TSC_IOASCR_G1_IO1_Msk (0x1UL << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */ |
||
9925 | #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */ |
||
9926 | #define TSC_IOASCR_G1_IO2_Pos (1U) |
||
9927 | #define TSC_IOASCR_G1_IO2_Msk (0x1UL << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */ |
||
9928 | #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */ |
||
9929 | #define TSC_IOASCR_G1_IO3_Pos (2U) |
||
9930 | #define TSC_IOASCR_G1_IO3_Msk (0x1UL << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */ |
||
9931 | #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */ |
||
9932 | #define TSC_IOASCR_G1_IO4_Pos (3U) |
||
9933 | #define TSC_IOASCR_G1_IO4_Msk (0x1UL << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */ |
||
9934 | #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */ |
||
9935 | #define TSC_IOASCR_G2_IO1_Pos (4U) |
||
9936 | #define TSC_IOASCR_G2_IO1_Msk (0x1UL << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */ |
||
9937 | #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */ |
||
9938 | #define TSC_IOASCR_G2_IO2_Pos (5U) |
||
9939 | #define TSC_IOASCR_G2_IO2_Msk (0x1UL << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */ |
||
9940 | #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */ |
||
9941 | #define TSC_IOASCR_G2_IO3_Pos (6U) |
||
9942 | #define TSC_IOASCR_G2_IO3_Msk (0x1UL << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */ |
||
9943 | #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */ |
||
9944 | #define TSC_IOASCR_G2_IO4_Pos (7U) |
||
9945 | #define TSC_IOASCR_G2_IO4_Msk (0x1UL << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */ |
||
9946 | #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */ |
||
9947 | #define TSC_IOASCR_G3_IO1_Pos (8U) |
||
9948 | #define TSC_IOASCR_G3_IO1_Msk (0x1UL << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */ |
||
9949 | #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */ |
||
9950 | #define TSC_IOASCR_G3_IO2_Pos (9U) |
||
9951 | #define TSC_IOASCR_G3_IO2_Msk (0x1UL << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */ |
||
9952 | #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */ |
||
9953 | #define TSC_IOASCR_G3_IO3_Pos (10U) |
||
9954 | #define TSC_IOASCR_G3_IO3_Msk (0x1UL << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */ |
||
9955 | #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */ |
||
9956 | #define TSC_IOASCR_G3_IO4_Pos (11U) |
||
9957 | #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */ |
||
9958 | #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */ |
||
9959 | #define TSC_IOASCR_G4_IO1_Pos (12U) |
||
9960 | #define TSC_IOASCR_G4_IO1_Msk (0x1UL << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */ |
||
9961 | #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */ |
||
9962 | #define TSC_IOASCR_G4_IO2_Pos (13U) |
||
9963 | #define TSC_IOASCR_G4_IO2_Msk (0x1UL << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */ |
||
9964 | #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */ |
||
9965 | #define TSC_IOASCR_G4_IO3_Pos (14U) |
||
9966 | #define TSC_IOASCR_G4_IO3_Msk (0x1UL << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */ |
||
9967 | #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */ |
||
9968 | #define TSC_IOASCR_G4_IO4_Pos (15U) |
||
9969 | #define TSC_IOASCR_G4_IO4_Msk (0x1UL << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */ |
||
9970 | #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */ |
||
9971 | #define TSC_IOASCR_G5_IO1_Pos (16U) |
||
9972 | #define TSC_IOASCR_G5_IO1_Msk (0x1UL << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */ |
||
9973 | #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */ |
||
9974 | #define TSC_IOASCR_G5_IO2_Pos (17U) |
||
9975 | #define TSC_IOASCR_G5_IO2_Msk (0x1UL << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */ |
||
9976 | #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */ |
||
9977 | #define TSC_IOASCR_G5_IO3_Pos (18U) |
||
9978 | #define TSC_IOASCR_G5_IO3_Msk (0x1UL << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */ |
||
9979 | #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */ |
||
9980 | #define TSC_IOASCR_G5_IO4_Pos (19U) |
||
9981 | #define TSC_IOASCR_G5_IO4_Msk (0x1UL << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */ |
||
9982 | #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */ |
||
9983 | #define TSC_IOASCR_G6_IO1_Pos (20U) |
||
9984 | #define TSC_IOASCR_G6_IO1_Msk (0x1UL << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */ |
||
9985 | #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */ |
||
9986 | #define TSC_IOASCR_G6_IO2_Pos (21U) |
||
9987 | #define TSC_IOASCR_G6_IO2_Msk (0x1UL << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */ |
||
9988 | #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */ |
||
9989 | #define TSC_IOASCR_G6_IO3_Pos (22U) |
||
9990 | #define TSC_IOASCR_G6_IO3_Msk (0x1UL << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */ |
||
9991 | #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */ |
||
9992 | #define TSC_IOASCR_G6_IO4_Pos (23U) |
||
9993 | #define TSC_IOASCR_G6_IO4_Msk (0x1UL << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */ |
||
9994 | #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */ |
||
9995 | #define TSC_IOASCR_G7_IO1_Pos (24U) |
||
9996 | #define TSC_IOASCR_G7_IO1_Msk (0x1UL << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */ |
||
9997 | #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */ |
||
9998 | #define TSC_IOASCR_G7_IO2_Pos (25U) |
||
9999 | #define TSC_IOASCR_G7_IO2_Msk (0x1UL << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */ |
||
10000 | #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */ |
||
10001 | #define TSC_IOASCR_G7_IO3_Pos (26U) |
||
10002 | #define TSC_IOASCR_G7_IO3_Msk (0x1UL << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */ |
||
10003 | #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */ |
||
10004 | #define TSC_IOASCR_G7_IO4_Pos (27U) |
||
10005 | #define TSC_IOASCR_G7_IO4_Msk (0x1UL << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */ |
||
10006 | #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */ |
||
10007 | #define TSC_IOASCR_G8_IO1_Pos (28U) |
||
10008 | #define TSC_IOASCR_G8_IO1_Msk (0x1UL << TSC_IOASCR_G8_IO1_Pos) /*!< 0x10000000 */ |
||
10009 | #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk /*!<GROUP8_IO1 analog switch enable */ |
||
10010 | #define TSC_IOASCR_G8_IO2_Pos (29U) |
||
10011 | #define TSC_IOASCR_G8_IO2_Msk (0x1UL << TSC_IOASCR_G8_IO2_Pos) /*!< 0x20000000 */ |
||
10012 | #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk /*!<GROUP8_IO2 analog switch enable */ |
||
10013 | #define TSC_IOASCR_G8_IO3_Pos (30U) |
||
10014 | #define TSC_IOASCR_G8_IO3_Msk (0x1UL << TSC_IOASCR_G8_IO3_Pos) /*!< 0x40000000 */ |
||
10015 | #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk /*!<GROUP8_IO3 analog switch enable */ |
||
10016 | #define TSC_IOASCR_G8_IO4_Pos (31U) |
||
10017 | #define TSC_IOASCR_G8_IO4_Msk (0x1UL << TSC_IOASCR_G8_IO4_Pos) /*!< 0x80000000 */ |
||
10018 | #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk /*!<GROUP8_IO4 analog switch enable */ |
||
10019 | |||
10020 | /******************* Bit definition for TSC_IOSCR register ******************/ |
||
10021 | #define TSC_IOSCR_G1_IO1_Pos (0U) |
||
10022 | #define TSC_IOSCR_G1_IO1_Msk (0x1UL << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */ |
||
10023 | #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */ |
||
10024 | #define TSC_IOSCR_G1_IO2_Pos (1U) |
||
10025 | #define TSC_IOSCR_G1_IO2_Msk (0x1UL << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */ |
||
10026 | #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */ |
||
10027 | #define TSC_IOSCR_G1_IO3_Pos (2U) |
||
10028 | #define TSC_IOSCR_G1_IO3_Msk (0x1UL << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */ |
||
10029 | #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */ |
||
10030 | #define TSC_IOSCR_G1_IO4_Pos (3U) |
||
10031 | #define TSC_IOSCR_G1_IO4_Msk (0x1UL << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */ |
||
10032 | #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */ |
||
10033 | #define TSC_IOSCR_G2_IO1_Pos (4U) |
||
10034 | #define TSC_IOSCR_G2_IO1_Msk (0x1UL << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */ |
||
10035 | #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */ |
||
10036 | #define TSC_IOSCR_G2_IO2_Pos (5U) |
||
10037 | #define TSC_IOSCR_G2_IO2_Msk (0x1UL << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */ |
||
10038 | #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */ |
||
10039 | #define TSC_IOSCR_G2_IO3_Pos (6U) |
||
10040 | #define TSC_IOSCR_G2_IO3_Msk (0x1UL << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */ |
||
10041 | #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */ |
||
10042 | #define TSC_IOSCR_G2_IO4_Pos (7U) |
||
10043 | #define TSC_IOSCR_G2_IO4_Msk (0x1UL << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */ |
||
10044 | #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */ |
||
10045 | #define TSC_IOSCR_G3_IO1_Pos (8U) |
||
10046 | #define TSC_IOSCR_G3_IO1_Msk (0x1UL << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */ |
||
10047 | #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */ |
||
10048 | #define TSC_IOSCR_G3_IO2_Pos (9U) |
||
10049 | #define TSC_IOSCR_G3_IO2_Msk (0x1UL << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */ |
||
10050 | #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */ |
||
10051 | #define TSC_IOSCR_G3_IO3_Pos (10U) |
||
10052 | #define TSC_IOSCR_G3_IO3_Msk (0x1UL << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */ |
||
10053 | #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */ |
||
10054 | #define TSC_IOSCR_G3_IO4_Pos (11U) |
||
10055 | #define TSC_IOSCR_G3_IO4_Msk (0x1UL << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */ |
||
10056 | #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */ |
||
10057 | #define TSC_IOSCR_G4_IO1_Pos (12U) |
||
10058 | #define TSC_IOSCR_G4_IO1_Msk (0x1UL << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */ |
||
10059 | #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */ |
||
10060 | #define TSC_IOSCR_G4_IO2_Pos (13U) |
||
10061 | #define TSC_IOSCR_G4_IO2_Msk (0x1UL << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */ |
||
10062 | #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */ |
||
10063 | #define TSC_IOSCR_G4_IO3_Pos (14U) |
||
10064 | #define TSC_IOSCR_G4_IO3_Msk (0x1UL << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */ |
||
10065 | #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */ |
||
10066 | #define TSC_IOSCR_G4_IO4_Pos (15U) |
||
10067 | #define TSC_IOSCR_G4_IO4_Msk (0x1UL << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */ |
||
10068 | #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */ |
||
10069 | #define TSC_IOSCR_G5_IO1_Pos (16U) |
||
10070 | #define TSC_IOSCR_G5_IO1_Msk (0x1UL << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */ |
||
10071 | #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */ |
||
10072 | #define TSC_IOSCR_G5_IO2_Pos (17U) |
||
10073 | #define TSC_IOSCR_G5_IO2_Msk (0x1UL << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */ |
||
10074 | #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */ |
||
10075 | #define TSC_IOSCR_G5_IO3_Pos (18U) |
||
10076 | #define TSC_IOSCR_G5_IO3_Msk (0x1UL << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */ |
||
10077 | #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */ |
||
10078 | #define TSC_IOSCR_G5_IO4_Pos (19U) |
||
10079 | #define TSC_IOSCR_G5_IO4_Msk (0x1UL << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */ |
||
10080 | #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */ |
||
10081 | #define TSC_IOSCR_G6_IO1_Pos (20U) |
||
10082 | #define TSC_IOSCR_G6_IO1_Msk (0x1UL << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */ |
||
10083 | #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */ |
||
10084 | #define TSC_IOSCR_G6_IO2_Pos (21U) |
||
10085 | #define TSC_IOSCR_G6_IO2_Msk (0x1UL << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */ |
||
10086 | #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */ |
||
10087 | #define TSC_IOSCR_G6_IO3_Pos (22U) |
||
10088 | #define TSC_IOSCR_G6_IO3_Msk (0x1UL << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */ |
||
10089 | #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */ |
||
10090 | #define TSC_IOSCR_G6_IO4_Pos (23U) |
||
10091 | #define TSC_IOSCR_G6_IO4_Msk (0x1UL << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */ |
||
10092 | #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */ |
||
10093 | #define TSC_IOSCR_G7_IO1_Pos (24U) |
||
10094 | #define TSC_IOSCR_G7_IO1_Msk (0x1UL << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */ |
||
10095 | #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */ |
||
10096 | #define TSC_IOSCR_G7_IO2_Pos (25U) |
||
10097 | #define TSC_IOSCR_G7_IO2_Msk (0x1UL << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */ |
||
10098 | #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */ |
||
10099 | #define TSC_IOSCR_G7_IO3_Pos (26U) |
||
10100 | #define TSC_IOSCR_G7_IO3_Msk (0x1UL << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */ |
||
10101 | #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */ |
||
10102 | #define TSC_IOSCR_G7_IO4_Pos (27U) |
||
10103 | #define TSC_IOSCR_G7_IO4_Msk (0x1UL << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */ |
||
10104 | #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */ |
||
10105 | #define TSC_IOSCR_G8_IO1_Pos (28U) |
||
10106 | #define TSC_IOSCR_G8_IO1_Msk (0x1UL << TSC_IOSCR_G8_IO1_Pos) /*!< 0x10000000 */ |
||
10107 | #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk /*!<GROUP8_IO1 sampling mode */ |
||
10108 | #define TSC_IOSCR_G8_IO2_Pos (29U) |
||
10109 | #define TSC_IOSCR_G8_IO2_Msk (0x1UL << TSC_IOSCR_G8_IO2_Pos) /*!< 0x20000000 */ |
||
10110 | #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk /*!<GROUP8_IO2 sampling mode */ |
||
10111 | #define TSC_IOSCR_G8_IO3_Pos (30U) |
||
10112 | #define TSC_IOSCR_G8_IO3_Msk (0x1UL << TSC_IOSCR_G8_IO3_Pos) /*!< 0x40000000 */ |
||
10113 | #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk /*!<GROUP8_IO3 sampling mode */ |
||
10114 | #define TSC_IOSCR_G8_IO4_Pos (31U) |
||
10115 | #define TSC_IOSCR_G8_IO4_Msk (0x1UL << TSC_IOSCR_G8_IO4_Pos) /*!< 0x80000000 */ |
||
10116 | #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk /*!<GROUP8_IO4 sampling mode */ |
||
10117 | |||
10118 | /******************* Bit definition for TSC_IOCCR register ******************/ |
||
10119 | #define TSC_IOCCR_G1_IO1_Pos (0U) |
||
10120 | #define TSC_IOCCR_G1_IO1_Msk (0x1UL << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */ |
||
10121 | #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */ |
||
10122 | #define TSC_IOCCR_G1_IO2_Pos (1U) |
||
10123 | #define TSC_IOCCR_G1_IO2_Msk (0x1UL << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */ |
||
10124 | #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */ |
||
10125 | #define TSC_IOCCR_G1_IO3_Pos (2U) |
||
10126 | #define TSC_IOCCR_G1_IO3_Msk (0x1UL << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */ |
||
10127 | #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */ |
||
10128 | #define TSC_IOCCR_G1_IO4_Pos (3U) |
||
10129 | #define TSC_IOCCR_G1_IO4_Msk (0x1UL << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */ |
||
10130 | #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */ |
||
10131 | #define TSC_IOCCR_G2_IO1_Pos (4U) |
||
10132 | #define TSC_IOCCR_G2_IO1_Msk (0x1UL << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */ |
||
10133 | #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */ |
||
10134 | #define TSC_IOCCR_G2_IO2_Pos (5U) |
||
10135 | #define TSC_IOCCR_G2_IO2_Msk (0x1UL << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */ |
||
10136 | #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */ |
||
10137 | #define TSC_IOCCR_G2_IO3_Pos (6U) |
||
10138 | #define TSC_IOCCR_G2_IO3_Msk (0x1UL << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */ |
||
10139 | #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */ |
||
10140 | #define TSC_IOCCR_G2_IO4_Pos (7U) |
||
10141 | #define TSC_IOCCR_G2_IO4_Msk (0x1UL << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */ |
||
10142 | #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */ |
||
10143 | #define TSC_IOCCR_G3_IO1_Pos (8U) |
||
10144 | #define TSC_IOCCR_G3_IO1_Msk (0x1UL << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */ |
||
10145 | #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */ |
||
10146 | #define TSC_IOCCR_G3_IO2_Pos (9U) |
||
10147 | #define TSC_IOCCR_G3_IO2_Msk (0x1UL << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */ |
||
10148 | #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */ |
||
10149 | #define TSC_IOCCR_G3_IO3_Pos (10U) |
||
10150 | #define TSC_IOCCR_G3_IO3_Msk (0x1UL << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */ |
||
10151 | #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */ |
||
10152 | #define TSC_IOCCR_G3_IO4_Pos (11U) |
||
10153 | #define TSC_IOCCR_G3_IO4_Msk (0x1UL << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */ |
||
10154 | #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */ |
||
10155 | #define TSC_IOCCR_G4_IO1_Pos (12U) |
||
10156 | #define TSC_IOCCR_G4_IO1_Msk (0x1UL << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */ |
||
10157 | #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */ |
||
10158 | #define TSC_IOCCR_G4_IO2_Pos (13U) |
||
10159 | #define TSC_IOCCR_G4_IO2_Msk (0x1UL << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */ |
||
10160 | #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */ |
||
10161 | #define TSC_IOCCR_G4_IO3_Pos (14U) |
||
10162 | #define TSC_IOCCR_G4_IO3_Msk (0x1UL << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */ |
||
10163 | #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */ |
||
10164 | #define TSC_IOCCR_G4_IO4_Pos (15U) |
||
10165 | #define TSC_IOCCR_G4_IO4_Msk (0x1UL << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */ |
||
10166 | #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */ |
||
10167 | #define TSC_IOCCR_G5_IO1_Pos (16U) |
||
10168 | #define TSC_IOCCR_G5_IO1_Msk (0x1UL << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */ |
||
10169 | #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */ |
||
10170 | #define TSC_IOCCR_G5_IO2_Pos (17U) |
||
10171 | #define TSC_IOCCR_G5_IO2_Msk (0x1UL << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */ |
||
10172 | #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */ |
||
10173 | #define TSC_IOCCR_G5_IO3_Pos (18U) |
||
10174 | #define TSC_IOCCR_G5_IO3_Msk (0x1UL << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */ |
||
10175 | #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */ |
||
10176 | #define TSC_IOCCR_G5_IO4_Pos (19U) |
||
10177 | #define TSC_IOCCR_G5_IO4_Msk (0x1UL << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */ |
||
10178 | #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */ |
||
10179 | #define TSC_IOCCR_G6_IO1_Pos (20U) |
||
10180 | #define TSC_IOCCR_G6_IO1_Msk (0x1UL << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */ |
||
10181 | #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */ |
||
10182 | #define TSC_IOCCR_G6_IO2_Pos (21U) |
||
10183 | #define TSC_IOCCR_G6_IO2_Msk (0x1UL << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */ |
||
10184 | #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */ |
||
10185 | #define TSC_IOCCR_G6_IO3_Pos (22U) |
||
10186 | #define TSC_IOCCR_G6_IO3_Msk (0x1UL << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */ |
||
10187 | #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */ |
||
10188 | #define TSC_IOCCR_G6_IO4_Pos (23U) |
||
10189 | #define TSC_IOCCR_G6_IO4_Msk (0x1UL << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */ |
||
10190 | #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */ |
||
10191 | #define TSC_IOCCR_G7_IO1_Pos (24U) |
||
10192 | #define TSC_IOCCR_G7_IO1_Msk (0x1UL << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */ |
||
10193 | #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */ |
||
10194 | #define TSC_IOCCR_G7_IO2_Pos (25U) |
||
10195 | #define TSC_IOCCR_G7_IO2_Msk (0x1UL << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */ |
||
10196 | #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */ |
||
10197 | #define TSC_IOCCR_G7_IO3_Pos (26U) |
||
10198 | #define TSC_IOCCR_G7_IO3_Msk (0x1UL << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */ |
||
10199 | #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */ |
||
10200 | #define TSC_IOCCR_G7_IO4_Pos (27U) |
||
10201 | #define TSC_IOCCR_G7_IO4_Msk (0x1UL << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */ |
||
10202 | #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */ |
||
10203 | #define TSC_IOCCR_G8_IO1_Pos (28U) |
||
10204 | #define TSC_IOCCR_G8_IO1_Msk (0x1UL << TSC_IOCCR_G8_IO1_Pos) /*!< 0x10000000 */ |
||
10205 | #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk /*!<GROUP8_IO1 channel mode */ |
||
10206 | #define TSC_IOCCR_G8_IO2_Pos (29U) |
||
10207 | #define TSC_IOCCR_G8_IO2_Msk (0x1UL << TSC_IOCCR_G8_IO2_Pos) /*!< 0x20000000 */ |
||
10208 | #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk /*!<GROUP8_IO2 channel mode */ |
||
10209 | #define TSC_IOCCR_G8_IO3_Pos (30U) |
||
10210 | #define TSC_IOCCR_G8_IO3_Msk (0x1UL << TSC_IOCCR_G8_IO3_Pos) /*!< 0x40000000 */ |
||
10211 | #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk /*!<GROUP8_IO3 channel mode */ |
||
10212 | #define TSC_IOCCR_G8_IO4_Pos (31U) |
||
10213 | #define TSC_IOCCR_G8_IO4_Msk (0x1UL << TSC_IOCCR_G8_IO4_Pos) /*!< 0x80000000 */ |
||
10214 | #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk /*!<GROUP8_IO4 channel mode */ |
||
10215 | |||
10216 | /******************* Bit definition for TSC_IOGCSR register *****************/ |
||
10217 | #define TSC_IOGCSR_G1E_Pos (0U) |
||
10218 | #define TSC_IOGCSR_G1E_Msk (0x1UL << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */ |
||
10219 | #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */ |
||
10220 | #define TSC_IOGCSR_G2E_Pos (1U) |
||
10221 | #define TSC_IOGCSR_G2E_Msk (0x1UL << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */ |
||
10222 | #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */ |
||
10223 | #define TSC_IOGCSR_G3E_Pos (2U) |
||
10224 | #define TSC_IOGCSR_G3E_Msk (0x1UL << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */ |
||
10225 | #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */ |
||
10226 | #define TSC_IOGCSR_G4E_Pos (3U) |
||
10227 | #define TSC_IOGCSR_G4E_Msk (0x1UL << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */ |
||
10228 | #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */ |
||
10229 | #define TSC_IOGCSR_G5E_Pos (4U) |
||
10230 | #define TSC_IOGCSR_G5E_Msk (0x1UL << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */ |
||
10231 | #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */ |
||
10232 | #define TSC_IOGCSR_G6E_Pos (5U) |
||
10233 | #define TSC_IOGCSR_G6E_Msk (0x1UL << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */ |
||
10234 | #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */ |
||
10235 | #define TSC_IOGCSR_G7E_Pos (6U) |
||
10236 | #define TSC_IOGCSR_G7E_Msk (0x1UL << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */ |
||
10237 | #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */ |
||
10238 | #define TSC_IOGCSR_G8E_Pos (7U) |
||
10239 | #define TSC_IOGCSR_G8E_Msk (0x1UL << TSC_IOGCSR_G8E_Pos) /*!< 0x00000080 */ |
||
10240 | #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk /*!<Analog IO GROUP8 enable */ |
||
10241 | #define TSC_IOGCSR_G1S_Pos (16U) |
||
10242 | #define TSC_IOGCSR_G1S_Msk (0x1UL << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */ |
||
10243 | #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */ |
||
10244 | #define TSC_IOGCSR_G2S_Pos (17U) |
||
10245 | #define TSC_IOGCSR_G2S_Msk (0x1UL << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */ |
||
10246 | #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */ |
||
10247 | #define TSC_IOGCSR_G3S_Pos (18U) |
||
10248 | #define TSC_IOGCSR_G3S_Msk (0x1UL << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */ |
||
10249 | #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */ |
||
10250 | #define TSC_IOGCSR_G4S_Pos (19U) |
||
10251 | #define TSC_IOGCSR_G4S_Msk (0x1UL << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */ |
||
10252 | #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */ |
||
10253 | #define TSC_IOGCSR_G5S_Pos (20U) |
||
10254 | #define TSC_IOGCSR_G5S_Msk (0x1UL << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */ |
||
10255 | #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */ |
||
10256 | #define TSC_IOGCSR_G6S_Pos (21U) |
||
10257 | #define TSC_IOGCSR_G6S_Msk (0x1UL << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */ |
||
10258 | #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */ |
||
10259 | #define TSC_IOGCSR_G7S_Pos (22U) |
||
10260 | #define TSC_IOGCSR_G7S_Msk (0x1UL << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */ |
||
10261 | #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */ |
||
10262 | #define TSC_IOGCSR_G8S_Pos (23U) |
||
10263 | #define TSC_IOGCSR_G8S_Msk (0x1UL << TSC_IOGCSR_G8S_Pos) /*!< 0x00800000 */ |
||
10264 | #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk /*!<Analog IO GROUP8 status */ |
||
10265 | |||
10266 | /******************* Bit definition for TSC_IOGXCR register *****************/ |
||
10267 | #define TSC_IOGXCR_CNT_Pos (0U) |
||
10268 | #define TSC_IOGXCR_CNT_Msk (0x3FFFUL << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */ |
||
10269 | #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */ |
||
10270 | |||
10271 | /******************************************************************************/ |
||
10272 | /* */ |
||
10273 | /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ |
||
10274 | /* */ |
||
10275 | /******************************************************************************/ |
||
10276 | |||
10277 | /* |
||
10278 | * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie) |
||
10279 | */ |
||
10280 | |||
10281 | /* Support of 7 bits data length feature */ |
||
10282 | #define USART_7BITS_SUPPORT |
||
10283 | |||
10284 | /* Support of LIN feature */ |
||
10285 | #define USART_LIN_SUPPORT |
||
10286 | |||
10287 | /* Support of Smartcard feature */ |
||
10288 | #define USART_SMARTCARD_SUPPORT |
||
10289 | |||
10290 | /* Support of Irda feature */ |
||
10291 | #define USART_IRDA_SUPPORT |
||
10292 | |||
10293 | /* Support of Wake Up from Stop Mode feature */ |
||
10294 | #define USART_WUSM_SUPPORT |
||
10295 | |||
10296 | /* Support of Full Auto Baud rate feature (4 modes) activation */ |
||
10297 | #define USART_FABR_SUPPORT |
||
10298 | |||
10299 | /****************** Bit definition for USART_CR1 register *******************/ |
||
10300 | #define USART_CR1_UE_Pos (0U) |
||
10301 | #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ |
||
10302 | #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ |
||
10303 | #define USART_CR1_UESM_Pos (1U) |
||
10304 | #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */ |
||
10305 | #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */ |
||
10306 | #define USART_CR1_RE_Pos (2U) |
||
10307 | #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ |
||
10308 | #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ |
||
10309 | #define USART_CR1_TE_Pos (3U) |
||
10310 | #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ |
||
10311 | #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ |
||
10312 | #define USART_CR1_IDLEIE_Pos (4U) |
||
10313 | #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ |
||
10314 | #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ |
||
10315 | #define USART_CR1_RXNEIE_Pos (5U) |
||
10316 | #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ |
||
10317 | #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ |
||
10318 | #define USART_CR1_TCIE_Pos (6U) |
||
10319 | #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ |
||
10320 | #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ |
||
10321 | #define USART_CR1_TXEIE_Pos (7U) |
||
10322 | #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ |
||
10323 | #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ |
||
10324 | #define USART_CR1_PEIE_Pos (8U) |
||
10325 | #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ |
||
10326 | #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ |
||
10327 | #define USART_CR1_PS_Pos (9U) |
||
10328 | #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ |
||
10329 | #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ |
||
10330 | #define USART_CR1_PCE_Pos (10U) |
||
10331 | #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ |
||
10332 | #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ |
||
10333 | #define USART_CR1_WAKE_Pos (11U) |
||
10334 | #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ |
||
10335 | #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ |
||
10336 | #define USART_CR1_M0_Pos (12U) |
||
10337 | #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */ |
||
10338 | #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length bit 0 */ |
||
10339 | #define USART_CR1_MME_Pos (13U) |
||
10340 | #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ |
||
10341 | #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ |
||
10342 | #define USART_CR1_CMIE_Pos (14U) |
||
10343 | #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ |
||
10344 | #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ |
||
10345 | #define USART_CR1_OVER8_Pos (15U) |
||
10346 | #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ |
||
10347 | #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ |
||
10348 | #define USART_CR1_DEDT_Pos (16U) |
||
10349 | #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ |
||
10350 | #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ |
||
10351 | #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ |
||
10352 | #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ |
||
10353 | #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ |
||
10354 | #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ |
||
10355 | #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ |
||
10356 | #define USART_CR1_DEAT_Pos (21U) |
||
10357 | #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ |
||
10358 | #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ |
||
10359 | #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ |
||
10360 | #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ |
||
10361 | #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ |
||
10362 | #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ |
||
10363 | #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ |
||
10364 | #define USART_CR1_RTOIE_Pos (26U) |
||
10365 | #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ |
||
10366 | #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */ |
||
10367 | #define USART_CR1_EOBIE_Pos (27U) |
||
10368 | #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ |
||
10369 | #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */ |
||
10370 | #define USART_CR1_M1_Pos (28U) |
||
10371 | #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */ |
||
10372 | #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length bit 1 */ |
||
10373 | #define USART_CR1_M_Pos (12U) |
||
10374 | #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */ |
||
10375 | #define USART_CR1_M USART_CR1_M_Msk /*!< [M1:M0] Word length */ |
||
10376 | |||
10377 | /****************** Bit definition for USART_CR2 register *******************/ |
||
10378 | #define USART_CR2_ADDM7_Pos (4U) |
||
10379 | #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ |
||
10380 | #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ |
||
10381 | #define USART_CR2_LBDL_Pos (5U) |
||
10382 | #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ |
||
10383 | #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ |
||
10384 | #define USART_CR2_LBDIE_Pos (6U) |
||
10385 | #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ |
||
10386 | #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ |
||
10387 | #define USART_CR2_LBCL_Pos (8U) |
||
10388 | #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ |
||
10389 | #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ |
||
10390 | #define USART_CR2_CPHA_Pos (9U) |
||
10391 | #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ |
||
10392 | #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ |
||
10393 | #define USART_CR2_CPOL_Pos (10U) |
||
10394 | #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ |
||
10395 | #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ |
||
10396 | #define USART_CR2_CLKEN_Pos (11U) |
||
10397 | #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ |
||
10398 | #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ |
||
10399 | #define USART_CR2_STOP_Pos (12U) |
||
10400 | #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ |
||
10401 | #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ |
||
10402 | #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ |
||
10403 | #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ |
||
10404 | #define USART_CR2_LINEN_Pos (14U) |
||
10405 | #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ |
||
10406 | #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ |
||
10407 | #define USART_CR2_SWAP_Pos (15U) |
||
10408 | #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ |
||
10409 | #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ |
||
10410 | #define USART_CR2_RXINV_Pos (16U) |
||
10411 | #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ |
||
10412 | #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ |
||
10413 | #define USART_CR2_TXINV_Pos (17U) |
||
10414 | #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ |
||
10415 | #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ |
||
10416 | #define USART_CR2_DATAINV_Pos (18U) |
||
10417 | #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ |
||
10418 | #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ |
||
10419 | #define USART_CR2_MSBFIRST_Pos (19U) |
||
10420 | #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ |
||
10421 | #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ |
||
10422 | #define USART_CR2_ABREN_Pos (20U) |
||
10423 | #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ |
||
10424 | #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ |
||
10425 | #define USART_CR2_ABRMODE_Pos (21U) |
||
10426 | #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ |
||
10427 | #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ |
||
10428 | #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ |
||
10429 | #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ |
||
10430 | #define USART_CR2_RTOEN_Pos (23U) |
||
10431 | #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ |
||
10432 | #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ |
||
10433 | #define USART_CR2_ADD_Pos (24U) |
||
10434 | #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ |
||
10435 | #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ |
||
10436 | |||
10437 | /****************** Bit definition for USART_CR3 register *******************/ |
||
10438 | #define USART_CR3_EIE_Pos (0U) |
||
10439 | #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ |
||
10440 | #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ |
||
10441 | #define USART_CR3_IREN_Pos (1U) |
||
10442 | #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ |
||
10443 | #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ |
||
10444 | #define USART_CR3_IRLP_Pos (2U) |
||
10445 | #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ |
||
10446 | #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ |
||
10447 | #define USART_CR3_HDSEL_Pos (3U) |
||
10448 | #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ |
||
10449 | #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ |
||
10450 | #define USART_CR3_NACK_Pos (4U) |
||
10451 | #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ |
||
10452 | #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ |
||
10453 | #define USART_CR3_SCEN_Pos (5U) |
||
10454 | #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ |
||
10455 | #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ |
||
10456 | #define USART_CR3_DMAR_Pos (6U) |
||
10457 | #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ |
||
10458 | #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ |
||
10459 | #define USART_CR3_DMAT_Pos (7U) |
||
10460 | #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ |
||
10461 | #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ |
||
10462 | #define USART_CR3_RTSE_Pos (8U) |
||
10463 | #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ |
||
10464 | #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ |
||
10465 | #define USART_CR3_CTSE_Pos (9U) |
||
10466 | #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ |
||
10467 | #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ |
||
10468 | #define USART_CR3_CTSIE_Pos (10U) |
||
10469 | #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ |
||
10470 | #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ |
||
10471 | #define USART_CR3_ONEBIT_Pos (11U) |
||
10472 | #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ |
||
10473 | #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ |
||
10474 | #define USART_CR3_OVRDIS_Pos (12U) |
||
10475 | #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ |
||
10476 | #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ |
||
10477 | #define USART_CR3_DDRE_Pos (13U) |
||
10478 | #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ |
||
10479 | #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ |
||
10480 | #define USART_CR3_DEM_Pos (14U) |
||
10481 | #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ |
||
10482 | #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ |
||
10483 | #define USART_CR3_DEP_Pos (15U) |
||
10484 | #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ |
||
10485 | #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ |
||
10486 | #define USART_CR3_SCARCNT_Pos (17U) |
||
10487 | #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ |
||
10488 | #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ |
||
10489 | #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ |
||
10490 | #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ |
||
10491 | #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ |
||
10492 | #define USART_CR3_WUS_Pos (20U) |
||
10493 | #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */ |
||
10494 | #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ |
||
10495 | #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */ |
||
10496 | #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */ |
||
10497 | #define USART_CR3_WUFIE_Pos (22U) |
||
10498 | #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */ |
||
10499 | #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */ |
||
10500 | |||
10501 | /****************** Bit definition for USART_BRR register *******************/ |
||
10502 | #define USART_BRR_DIV_FRACTION_Pos (0U) |
||
10503 | #define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */ |
||
10504 | #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */ |
||
10505 | #define USART_BRR_DIV_MANTISSA_Pos (4U) |
||
10506 | #define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */ |
||
10507 | #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */ |
||
10508 | |||
10509 | /****************** Bit definition for USART_GTPR register ******************/ |
||
10510 | #define USART_GTPR_PSC_Pos (0U) |
||
10511 | #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ |
||
10512 | #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ |
||
10513 | #define USART_GTPR_GT_Pos (8U) |
||
10514 | #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ |
||
10515 | #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ |
||
10516 | |||
10517 | |||
10518 | /******************* Bit definition for USART_RTOR register *****************/ |
||
10519 | #define USART_RTOR_RTO_Pos (0U) |
||
10520 | #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ |
||
10521 | #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */ |
||
10522 | #define USART_RTOR_BLEN_Pos (24U) |
||
10523 | #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ |
||
10524 | #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ |
||
10525 | |||
10526 | /******************* Bit definition for USART_RQR register ******************/ |
||
10527 | #define USART_RQR_ABRRQ_Pos (0U) |
||
10528 | #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */ |
||
10529 | #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */ |
||
10530 | #define USART_RQR_SBKRQ_Pos (1U) |
||
10531 | #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */ |
||
10532 | #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */ |
||
10533 | #define USART_RQR_MMRQ_Pos (2U) |
||
10534 | #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */ |
||
10535 | #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */ |
||
10536 | #define USART_RQR_RXFRQ_Pos (3U) |
||
10537 | #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */ |
||
10538 | #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */ |
||
10539 | #define USART_RQR_TXFRQ_Pos (4U) |
||
10540 | #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */ |
||
10541 | #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */ |
||
10542 | |||
10543 | /******************* Bit definition for USART_ISR register ******************/ |
||
10544 | #define USART_ISR_PE_Pos (0U) |
||
10545 | #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ |
||
10546 | #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ |
||
10547 | #define USART_ISR_FE_Pos (1U) |
||
10548 | #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ |
||
10549 | #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ |
||
10550 | #define USART_ISR_NE_Pos (2U) |
||
10551 | #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ |
||
10552 | #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */ |
||
10553 | #define USART_ISR_ORE_Pos (3U) |
||
10554 | #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ |
||
10555 | #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ |
||
10556 | #define USART_ISR_IDLE_Pos (4U) |
||
10557 | #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ |
||
10558 | #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ |
||
10559 | #define USART_ISR_RXNE_Pos (5U) |
||
10560 | #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ |
||
10561 | #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ |
||
10562 | #define USART_ISR_TC_Pos (6U) |
||
10563 | #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ |
||
10564 | #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ |
||
10565 | #define USART_ISR_TXE_Pos (7U) |
||
10566 | #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */ |
||
10567 | #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ |
||
10568 | #define USART_ISR_LBDF_Pos (8U) |
||
10569 | #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ |
||
10570 | #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ |
||
10571 | #define USART_ISR_CTSIF_Pos (9U) |
||
10572 | #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ |
||
10573 | #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */ |
||
10574 | #define USART_ISR_CTS_Pos (10U) |
||
10575 | #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ |
||
10576 | #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */ |
||
10577 | #define USART_ISR_RTOF_Pos (11U) |
||
10578 | #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ |
||
10579 | #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */ |
||
10580 | #define USART_ISR_EOBF_Pos (12U) |
||
10581 | #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ |
||
10582 | #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ |
||
10583 | #define USART_ISR_ABRE_Pos (14U) |
||
10584 | #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ |
||
10585 | #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ |
||
10586 | #define USART_ISR_ABRF_Pos (15U) |
||
10587 | #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ |
||
10588 | #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ |
||
10589 | #define USART_ISR_BUSY_Pos (16U) |
||
10590 | #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ |
||
10591 | #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ |
||
10592 | #define USART_ISR_CMF_Pos (17U) |
||
10593 | #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ |
||
10594 | #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ |
||
10595 | #define USART_ISR_SBKF_Pos (18U) |
||
10596 | #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ |
||
10597 | #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ |
||
10598 | #define USART_ISR_RWU_Pos (19U) |
||
10599 | #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ |
||
10600 | #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ |
||
10601 | #define USART_ISR_WUF_Pos (20U) |
||
10602 | #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */ |
||
10603 | #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */ |
||
10604 | #define USART_ISR_TEACK_Pos (21U) |
||
10605 | #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ |
||
10606 | #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ |
||
10607 | #define USART_ISR_REACK_Pos (22U) |
||
10608 | #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */ |
||
10609 | #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ |
||
10610 | |||
10611 | /******************* Bit definition for USART_ICR register ******************/ |
||
10612 | #define USART_ICR_PECF_Pos (0U) |
||
10613 | #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ |
||
10614 | #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ |
||
10615 | #define USART_ICR_FECF_Pos (1U) |
||
10616 | #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ |
||
10617 | #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ |
||
10618 | #define USART_ICR_NCF_Pos (2U) |
||
10619 | #define USART_ICR_NCF_Msk (0x1UL << USART_ICR_NCF_Pos) /*!< 0x00000004 */ |
||
10620 | #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */ |
||
10621 | #define USART_ICR_ORECF_Pos (3U) |
||
10622 | #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ |
||
10623 | #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ |
||
10624 | #define USART_ICR_IDLECF_Pos (4U) |
||
10625 | #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ |
||
10626 | #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ |
||
10627 | #define USART_ICR_TCCF_Pos (6U) |
||
10628 | #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ |
||
10629 | #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ |
||
10630 | #define USART_ICR_LBDCF_Pos (8U) |
||
10631 | #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ |
||
10632 | #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ |
||
10633 | #define USART_ICR_CTSCF_Pos (9U) |
||
10634 | #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ |
||
10635 | #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ |
||
10636 | #define USART_ICR_RTOCF_Pos (11U) |
||
10637 | #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ |
||
10638 | #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ |
||
10639 | #define USART_ICR_EOBCF_Pos (12U) |
||
10640 | #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ |
||
10641 | #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ |
||
10642 | #define USART_ICR_CMCF_Pos (17U) |
||
10643 | #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ |
||
10644 | #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ |
||
10645 | #define USART_ICR_WUCF_Pos (20U) |
||
10646 | #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */ |
||
10647 | #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */ |
||
10648 | |||
10649 | /******************* Bit definition for USART_RDR register ******************/ |
||
10650 | #define USART_RDR_RDR ((uint16_t)0x01FFU) /*!< RDR[8:0] bits (Receive Data value) */ |
||
10651 | |||
10652 | /******************* Bit definition for USART_TDR register ******************/ |
||
10653 | #define USART_TDR_TDR ((uint16_t)0x01FFU) /*!< TDR[8:0] bits (Transmit Data value) */ |
||
10654 | |||
10655 | /******************************************************************************/ |
||
10656 | /* */ |
||
10657 | /* USB Device General registers */ |
||
10658 | /* */ |
||
10659 | /******************************************************************************/ |
||
10660 | #define USB_CNTR (USB_BASE + 0x40) /*!< Control register */ |
||
10661 | #define USB_ISTR (USB_BASE + 0x44) /*!< Interrupt status register */ |
||
10662 | #define USB_FNR (USB_BASE + 0x48) /*!< Frame number register */ |
||
10663 | #define USB_DADDR (USB_BASE + 0x4C) /*!< Device address register */ |
||
10664 | #define USB_BTABLE (USB_BASE + 0x50) /*!< Buffer Table address register */ |
||
10665 | #define USB_LPMCSR (USB_BASE + 0x54) /*!< LPM Control and Status register */ |
||
10666 | #define USB_BCDR (USB_BASE + 0x58) /*!< Battery Charging detector register*/ |
||
10667 | |||
10668 | /**************************** ISTR interrupt events *************************/ |
||
10669 | #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */ |
||
10670 | #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */ |
||
10671 | #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */ |
||
10672 | #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */ |
||
10673 | #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */ |
||
10674 | #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */ |
||
10675 | #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */ |
||
10676 | #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */ |
||
10677 | #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */ |
||
10678 | #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */ |
||
10679 | #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */ |
||
10680 | |||
10681 | #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ |
||
10682 | #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ |
||
10683 | #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ |
||
10684 | #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ |
||
10685 | #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ |
||
10686 | #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ |
||
10687 | #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ |
||
10688 | #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ |
||
10689 | #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */ |
||
10690 | |||
10691 | /************************* CNTR control register bits definitions ***********/ |
||
10692 | #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */ |
||
10693 | #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */ |
||
10694 | #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */ |
||
10695 | #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */ |
||
10696 | #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */ |
||
10697 | #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */ |
||
10698 | #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */ |
||
10699 | #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */ |
||
10700 | #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */ |
||
10701 | #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */ |
||
10702 | #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */ |
||
10703 | #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */ |
||
10704 | #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */ |
||
10705 | #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */ |
||
10706 | #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */ |
||
10707 | |||
10708 | /************************* BCDR control register bits definitions ***********/ |
||
10709 | #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */ |
||
10710 | #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */ |
||
10711 | #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */ |
||
10712 | #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */ |
||
10713 | #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */ |
||
10714 | #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */ |
||
10715 | #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */ |
||
10716 | #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */ |
||
10717 | #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */ |
||
10718 | |||
10719 | /*************************** LPM register bits definitions ******************/ |
||
10720 | #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */ |
||
10721 | #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */ |
||
10722 | #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/ |
||
10723 | #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */ |
||
10724 | |||
10725 | /******************** FNR Frame Number Register bit definitions ************/ |
||
10726 | #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */ |
||
10727 | #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */ |
||
10728 | #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */ |
||
10729 | #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */ |
||
10730 | #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */ |
||
10731 | |||
10732 | /******************** DADDR Device ADDRess bit definitions ****************/ |
||
10733 | #define USB_DADDR_EF ((uint8_t)0x80U) /*!< USB device address Enable Function */ |
||
10734 | #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< USB device address */ |
||
10735 | |||
10736 | /****************************** Endpoint register *************************/ |
||
10737 | #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ |
||
10738 | #define USB_EP1R (USB_BASE + 0x04) /*!< endpoint 1 register address */ |
||
10739 | #define USB_EP2R (USB_BASE + 0x08) /*!< endpoint 2 register address */ |
||
10740 | #define USB_EP3R (USB_BASE + 0x0C) /*!< endpoint 3 register address */ |
||
10741 | #define USB_EP4R (USB_BASE + 0x10) /*!< endpoint 4 register address */ |
||
10742 | #define USB_EP5R (USB_BASE + 0x14) /*!< endpoint 5 register address */ |
||
10743 | #define USB_EP6R (USB_BASE + 0x18) /*!< endpoint 6 register address */ |
||
10744 | #define USB_EP7R (USB_BASE + 0x1C) /*!< endpoint 7 register address */ |
||
10745 | /* bit positions */ |
||
10746 | #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */ |
||
10747 | #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */ |
||
10748 | #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */ |
||
10749 | #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */ |
||
10750 | #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */ |
||
10751 | #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */ |
||
10752 | #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */ |
||
10753 | #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */ |
||
10754 | #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */ |
||
10755 | #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */ |
||
10756 | |||
10757 | /* EndPoint REGister MASK (no toggle fields) */ |
||
10758 | #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) |
||
10759 | /*!< EP_TYPE[1:0] EndPoint TYPE */ |
||
10760 | #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */ |
||
10761 | #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */ |
||
10762 | #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */ |
||
10763 | #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */ |
||
10764 | #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */ |
||
10765 | #define USB_EP_T_MASK (((uint16_t)(~USB_EP_T_FIELD)) & USB_EPREG_MASK) |
||
10766 | |||
10767 | #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ |
||
10768 | /*!< STAT_TX[1:0] STATus for TX transfer */ |
||
10769 | #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */ |
||
10770 | #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */ |
||
10771 | #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */ |
||
10772 | #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */ |
||
10773 | #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */ |
||
10774 | #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */ |
||
10775 | #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) |
||
10776 | /*!< STAT_RX[1:0] STATus for RX transfer */ |
||
10777 | #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */ |
||
10778 | #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */ |
||
10779 | #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */ |
||
10780 | #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */ |
||
10781 | #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */ |
||
10782 | #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */ |
||
10783 | #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) |
||
10784 | |||
10785 | /******************************************************************************/ |
||
10786 | /* */ |
||
10787 | /* Window WATCHDOG (WWDG) */ |
||
10788 | /* */ |
||
10789 | /******************************************************************************/ |
||
10790 | |||
10791 | /******************* Bit definition for WWDG_CR register ********************/ |
||
10792 | #define WWDG_CR_T_Pos (0U) |
||
10793 | #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ |
||
10794 | #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
||
10795 | #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ |
||
10796 | #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ |
||
10797 | #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ |
||
10798 | #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ |
||
10799 | #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ |
||
10800 | #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ |
||
10801 | #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ |
||
10802 | |||
10803 | /* Legacy defines */ |
||
10804 | #define WWDG_CR_T0 WWDG_CR_T_0 |
||
10805 | #define WWDG_CR_T1 WWDG_CR_T_1 |
||
10806 | #define WWDG_CR_T2 WWDG_CR_T_2 |
||
10807 | #define WWDG_CR_T3 WWDG_CR_T_3 |
||
10808 | #define WWDG_CR_T4 WWDG_CR_T_4 |
||
10809 | #define WWDG_CR_T5 WWDG_CR_T_5 |
||
10810 | #define WWDG_CR_T6 WWDG_CR_T_6 |
||
10811 | |||
10812 | #define WWDG_CR_WDGA_Pos (7U) |
||
10813 | #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ |
||
10814 | #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ |
||
10815 | |||
10816 | /******************* Bit definition for WWDG_CFR register *******************/ |
||
10817 | #define WWDG_CFR_W_Pos (0U) |
||
10818 | #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ |
||
10819 | #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ |
||
10820 | #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ |
||
10821 | #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ |
||
10822 | #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ |
||
10823 | #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ |
||
10824 | #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ |
||
10825 | #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ |
||
10826 | #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ |
||
10827 | |||
10828 | /* Legacy defines */ |
||
10829 | #define WWDG_CFR_W0 WWDG_CFR_W_0 |
||
10830 | #define WWDG_CFR_W1 WWDG_CFR_W_1 |
||
10831 | #define WWDG_CFR_W2 WWDG_CFR_W_2 |
||
10832 | #define WWDG_CFR_W3 WWDG_CFR_W_3 |
||
10833 | #define WWDG_CFR_W4 WWDG_CFR_W_4 |
||
10834 | #define WWDG_CFR_W5 WWDG_CFR_W_5 |
||
10835 | #define WWDG_CFR_W6 WWDG_CFR_W_6 |
||
10836 | |||
10837 | #define WWDG_CFR_WDGTB_Pos (7U) |
||
10838 | #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ |
||
10839 | #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ |
||
10840 | #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ |
||
10841 | #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ |
||
10842 | |||
10843 | /* Legacy defines */ |
||
10844 | #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 |
||
10845 | #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 |
||
10846 | |||
10847 | #define WWDG_CFR_EWI_Pos (9U) |
||
10848 | #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ |
||
10849 | #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ |
||
10850 | |||
10851 | /******************* Bit definition for WWDG_SR register ********************/ |
||
10852 | #define WWDG_SR_EWIF_Pos (0U) |
||
10853 | #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ |
||
10854 | #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ |
||
10855 | |||
10856 | /** |
||
10857 | * @} |
||
10858 | */ |
||
10859 | |||
10860 | /** |
||
10861 | * @} |
||
10862 | */ |
||
10863 | |||
10864 | |||
10865 | /** @addtogroup Exported_macro |
||
10866 | * @{ |
||
10867 | */ |
||
10868 | |||
10869 | /****************************** ADC Instances *********************************/ |
||
10870 | #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) |
||
10871 | |||
10872 | #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC) |
||
10873 | |||
10874 | /******************************* CAN Instances ********************************/ |
||
10875 | #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN) |
||
10876 | |||
10877 | /****************************** COMP Instances *********************************/ |
||
10878 | #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ |
||
10879 | ((INSTANCE) == COMP2)) |
||
10880 | |||
10881 | #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON) |
||
10882 | |||
10883 | #define IS_COMP_DAC1SWITCH_INSTANCE(INSTANCE) ((INSTANCE) == COMP1) |
||
10884 | |||
10885 | #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2) |
||
10886 | |||
10887 | /****************************** CEC Instances *********************************/ |
||
10888 | #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC) |
||
10889 | |||
10890 | /****************************** CRC Instances *********************************/ |
||
10891 | #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) |
||
10892 | |||
10893 | /******************************* DAC Instances ********************************/ |
||
10894 | #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1) |
||
10895 | |||
10896 | /******************************* DMA Instances ********************************/ |
||
10897 | #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ |
||
10898 | ((INSTANCE) == DMA1_Channel2) || \ |
||
10899 | ((INSTANCE) == DMA1_Channel3) || \ |
||
10900 | ((INSTANCE) == DMA1_Channel4) || \ |
||
10901 | ((INSTANCE) == DMA1_Channel5) || \ |
||
10902 | ((INSTANCE) == DMA1_Channel6) || \ |
||
10903 | ((INSTANCE) == DMA1_Channel7)) |
||
10904 | |||
10905 | /****************************** GPIO Instances ********************************/ |
||
10906 | #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
||
10907 | ((INSTANCE) == GPIOB) || \ |
||
10908 | ((INSTANCE) == GPIOC) || \ |
||
10909 | ((INSTANCE) == GPIOD) || \ |
||
10910 | ((INSTANCE) == GPIOE) || \ |
||
10911 | ((INSTANCE) == GPIOF)) |
||
10912 | |||
10913 | /**************************** GPIO Alternate Function Instances ***************/ |
||
10914 | #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
||
10915 | ((INSTANCE) == GPIOB) || \ |
||
10916 | ((INSTANCE) == GPIOC) || \ |
||
10917 | ((INSTANCE) == GPIOD) || \ |
||
10918 | ((INSTANCE) == GPIOE)) |
||
10919 | |||
10920 | /****************************** GPIO Lock Instances ***************************/ |
||
10921 | #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
||
10922 | ((INSTANCE) == GPIOB)) |
||
10923 | |||
10924 | /****************************** I2C Instances *********************************/ |
||
10925 | #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ |
||
10926 | ((INSTANCE) == I2C2)) |
||
10927 | |||
10928 | /****************** I2C Instances : wakeup capability from stop modes *********/ |
||
10929 | #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) ((INSTANCE) == I2C1) |
||
10930 | |||
10931 | /****************************** I2S Instances *********************************/ |
||
10932 | #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ |
||
10933 | ((INSTANCE) == SPI2)) |
||
10934 | |||
10935 | /****************************** IWDG Instances ********************************/ |
||
10936 | #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) |
||
10937 | |||
10938 | /****************************** RTC Instances *********************************/ |
||
10939 | #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) |
||
10940 | |||
10941 | /****************************** SMBUS Instances *********************************/ |
||
10942 | #define IS_SMBUS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1) |
||
10943 | |||
10944 | /****************************** SPI Instances *********************************/ |
||
10945 | #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ |
||
10946 | ((INSTANCE) == SPI2)) |
||
10947 | |||
10948 | /****************************** TIM Instances *********************************/ |
||
10949 | #define IS_TIM_INSTANCE(INSTANCE)\ |
||
10950 | (((INSTANCE) == TIM1) || \ |
||
10951 | ((INSTANCE) == TIM2) || \ |
||
10952 | ((INSTANCE) == TIM3) || \ |
||
10953 | ((INSTANCE) == TIM6) || \ |
||
10954 | ((INSTANCE) == TIM7) || \ |
||
10955 | ((INSTANCE) == TIM14) || \ |
||
10956 | ((INSTANCE) == TIM15) || \ |
||
10957 | ((INSTANCE) == TIM16) || \ |
||
10958 | ((INSTANCE) == TIM17)) |
||
10959 | |||
10960 | #define IS_TIM_CC1_INSTANCE(INSTANCE)\ |
||
10961 | (((INSTANCE) == TIM1) || \ |
||
10962 | ((INSTANCE) == TIM2) || \ |
||
10963 | ((INSTANCE) == TIM3) || \ |
||
10964 | ((INSTANCE) == TIM14) || \ |
||
10965 | ((INSTANCE) == TIM15) || \ |
||
10966 | ((INSTANCE) == TIM16) || \ |
||
10967 | ((INSTANCE) == TIM17)) |
||
10968 | |||
10969 | #define IS_TIM_CC2_INSTANCE(INSTANCE)\ |
||
10970 | (((INSTANCE) == TIM1) || \ |
||
10971 | ((INSTANCE) == TIM2) || \ |
||
10972 | ((INSTANCE) == TIM3) || \ |
||
10973 | ((INSTANCE) == TIM15)) |
||
10974 | |||
10975 | #define IS_TIM_CC3_INSTANCE(INSTANCE)\ |
||
10976 | (((INSTANCE) == TIM1) || \ |
||
10977 | ((INSTANCE) == TIM2) || \ |
||
10978 | ((INSTANCE) == TIM3)) |
||
10979 | |||
10980 | #define IS_TIM_CC4_INSTANCE(INSTANCE)\ |
||
10981 | (((INSTANCE) == TIM1) || \ |
||
10982 | ((INSTANCE) == TIM2) || \ |
||
10983 | ((INSTANCE) == TIM3)) |
||
10984 | |||
10985 | #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\ |
||
10986 | (((INSTANCE) == TIM1) || \ |
||
10987 | ((INSTANCE) == TIM2) || \ |
||
10988 | ((INSTANCE) == TIM3)) |
||
10989 | |||
10990 | #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\ |
||
10991 | (((INSTANCE) == TIM1) || \ |
||
10992 | ((INSTANCE) == TIM2) || \ |
||
10993 | ((INSTANCE) == TIM3)) |
||
10994 | |||
10995 | #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\ |
||
10996 | (((INSTANCE) == TIM1) || \ |
||
10997 | ((INSTANCE) == TIM2) || \ |
||
10998 | ((INSTANCE) == TIM3) || \ |
||
10999 | ((INSTANCE) == TIM15)) |
||
11000 | |||
11001 | #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\ |
||
11002 | (((INSTANCE) == TIM1) || \ |
||
11003 | ((INSTANCE) == TIM2) || \ |
||
11004 | ((INSTANCE) == TIM3) || \ |
||
11005 | ((INSTANCE) == TIM15)) |
||
11006 | |||
11007 | #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\ |
||
11008 | (((INSTANCE) == TIM1) || \ |
||
11009 | ((INSTANCE) == TIM2) || \ |
||
11010 | ((INSTANCE) == TIM3)) |
||
11011 | |||
11012 | #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\ |
||
11013 | (((INSTANCE) == TIM1) || \ |
||
11014 | ((INSTANCE) == TIM2) || \ |
||
11015 | ((INSTANCE) == TIM3)) |
||
11016 | |||
11017 | #define IS_TIM_HALL_INTERFACE_INSTANCE(INSTANCE)\ |
||
11018 | (((INSTANCE) == TIM1)) |
||
11019 | |||
11020 | #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE)\ |
||
11021 | (((INSTANCE) == TIM1)) |
||
11022 | |||
11023 | #define IS_TIM_ETR_INSTANCE(INSTANCE)\ |
||
11024 | (((INSTANCE) == TIM1) || \ |
||
11025 | ((INSTANCE) == TIM2) || \ |
||
11026 | ((INSTANCE) == TIM3)) |
||
11027 | |||
11028 | #define IS_TIM_XOR_INSTANCE(INSTANCE)\ |
||
11029 | (((INSTANCE) == TIM1) || \ |
||
11030 | ((INSTANCE) == TIM2) || \ |
||
11031 | ((INSTANCE) == TIM3)) |
||
11032 | |||
11033 | #define IS_TIM_MASTER_INSTANCE(INSTANCE)\ |
||
11034 | (((INSTANCE) == TIM1) || \ |
||
11035 | ((INSTANCE) == TIM2) || \ |
||
11036 | ((INSTANCE) == TIM3) || \ |
||
11037 | ((INSTANCE) == TIM6) || \ |
||
11038 | ((INSTANCE) == TIM7) || \ |
||
11039 | ((INSTANCE) == TIM15)) |
||
11040 | |||
11041 | #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\ |
||
11042 | (((INSTANCE) == TIM1) || \ |
||
11043 | ((INSTANCE) == TIM2) || \ |
||
11044 | ((INSTANCE) == TIM3) || \ |
||
11045 | ((INSTANCE) == TIM15)) |
||
11046 | |||
11047 | #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)\ |
||
11048 | ((INSTANCE) == TIM2) |
||
11049 | |||
11050 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\ |
||
11051 | (((INSTANCE) == TIM1) || \ |
||
11052 | ((INSTANCE) == TIM2) || \ |
||
11053 | ((INSTANCE) == TIM3) || \ |
||
11054 | ((INSTANCE) == TIM15) || \ |
||
11055 | ((INSTANCE) == TIM16) || \ |
||
11056 | ((INSTANCE) == TIM17)) |
||
11057 | |||
11058 | #define IS_TIM_BREAK_INSTANCE(INSTANCE)\ |
||
11059 | (((INSTANCE) == TIM1) || \ |
||
11060 | ((INSTANCE) == TIM15) || \ |
||
11061 | ((INSTANCE) == TIM16) || \ |
||
11062 | ((INSTANCE) == TIM17)) |
||
11063 | |||
11064 | #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ |
||
11065 | ((((INSTANCE) == TIM1) && \ |
||
11066 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
11067 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
11068 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
||
11069 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
||
11070 | || \ |
||
11071 | (((INSTANCE) == TIM2) && \ |
||
11072 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
11073 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
11074 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
||
11075 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
||
11076 | || \ |
||
11077 | (((INSTANCE) == TIM3) && \ |
||
11078 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
11079 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
11080 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
||
11081 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
||
11082 | || \ |
||
11083 | (((INSTANCE) == TIM14) && \ |
||
11084 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
||
11085 | || \ |
||
11086 | (((INSTANCE) == TIM15) && \ |
||
11087 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
11088 | ((CHANNEL) == TIM_CHANNEL_2))) \ |
||
11089 | || \ |
||
11090 | (((INSTANCE) == TIM16) && \ |
||
11091 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
||
11092 | || \ |
||
11093 | (((INSTANCE) == TIM17) && \ |
||
11094 | (((CHANNEL) == TIM_CHANNEL_1)))) |
||
11095 | |||
11096 | #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ |
||
11097 | ((((INSTANCE) == TIM1) && \ |
||
11098 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
||
11099 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
||
11100 | ((CHANNEL) == TIM_CHANNEL_3))) \ |
||
11101 | || \ |
||
11102 | (((INSTANCE) == TIM15) && \ |
||
11103 | ((CHANNEL) == TIM_CHANNEL_1)) \ |
||
11104 | || \ |
||
11105 | (((INSTANCE) == TIM16) && \ |
||
11106 | ((CHANNEL) == TIM_CHANNEL_1)) \ |
||
11107 | || \ |
||
11108 | (((INSTANCE) == TIM17) && \ |
||
11109 | ((CHANNEL) == TIM_CHANNEL_1))) |
||
11110 | |||
11111 | #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\ |
||
11112 | (((INSTANCE) == TIM1) || \ |
||
11113 | ((INSTANCE) == TIM2) || \ |
||
11114 | ((INSTANCE) == TIM3)) |
||
11115 | |||
11116 | #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\ |
||
11117 | (((INSTANCE) == TIM1) || \ |
||
11118 | ((INSTANCE) == TIM15) || \ |
||
11119 | ((INSTANCE) == TIM16) || \ |
||
11120 | ((INSTANCE) == TIM17)) |
||
11121 | |||
11122 | #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\ |
||
11123 | (((INSTANCE) == TIM1) || \ |
||
11124 | ((INSTANCE) == TIM2) || \ |
||
11125 | ((INSTANCE) == TIM3) || \ |
||
11126 | ((INSTANCE) == TIM14) || \ |
||
11127 | ((INSTANCE) == TIM15) || \ |
||
11128 | ((INSTANCE) == TIM16) || \ |
||
11129 | ((INSTANCE) == TIM17)) |
||
11130 | |||
11131 | #define IS_TIM_DMA_INSTANCE(INSTANCE)\ |
||
11132 | (((INSTANCE) == TIM1) || \ |
||
11133 | ((INSTANCE) == TIM2) || \ |
||
11134 | ((INSTANCE) == TIM3) || \ |
||
11135 | ((INSTANCE) == TIM6) || \ |
||
11136 | ((INSTANCE) == TIM7) || \ |
||
11137 | ((INSTANCE) == TIM15) || \ |
||
11138 | ((INSTANCE) == TIM16) || \ |
||
11139 | ((INSTANCE) == TIM17)) |
||
11140 | |||
11141 | #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\ |
||
11142 | (((INSTANCE) == TIM1) || \ |
||
11143 | ((INSTANCE) == TIM2) || \ |
||
11144 | ((INSTANCE) == TIM3) || \ |
||
11145 | ((INSTANCE) == TIM15) || \ |
||
11146 | ((INSTANCE) == TIM16) || \ |
||
11147 | ((INSTANCE) == TIM17)) |
||
11148 | |||
11149 | #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\ |
||
11150 | (((INSTANCE) == TIM1) || \ |
||
11151 | ((INSTANCE) == TIM15) || \ |
||
11152 | ((INSTANCE) == TIM16) || \ |
||
11153 | ((INSTANCE) == TIM17)) |
||
11154 | |||
11155 | #define IS_TIM_REMAP_INSTANCE(INSTANCE)\ |
||
11156 | ((INSTANCE) == TIM14) |
||
11157 | |||
11158 | #define IS_TIM_ADVANCED_INSTANCE(INSTANCE)\ |
||
11159 | ((INSTANCE) == TIM1) |
||
11160 | |||
11161 | /****************************** TSC Instances *********************************/ |
||
11162 | #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC) |
||
11163 | |||
11164 | /*********************** UART Instances : IRDA mode ***************************/ |
||
11165 | #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11166 | ((INSTANCE) == USART2)) |
||
11167 | |||
11168 | /********************* UART Instances : Smard card mode ***********************/ |
||
11169 | #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11170 | ((INSTANCE) == USART2)) |
||
11171 | |||
11172 | /******************** USART Instances : Synchronous mode **********************/ |
||
11173 | #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11174 | ((INSTANCE) == USART2) || \ |
||
11175 | ((INSTANCE) == USART3) || \ |
||
11176 | ((INSTANCE) == USART4)) |
||
11177 | |||
11178 | /******************** USART Instances : auto Baud rate detection **************/ |
||
11179 | #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11180 | ((INSTANCE) == USART2)) |
||
11181 | |||
11182 | /******************** UART Instances : Asynchronous mode **********************/ |
||
11183 | #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11184 | ((INSTANCE) == USART2) || \ |
||
11185 | ((INSTANCE) == USART3) || \ |
||
11186 | ((INSTANCE) == USART4)) |
||
11187 | |||
11188 | /******************** UART Instances : Half-Duplex mode **********************/ |
||
11189 | #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11190 | ((INSTANCE) == USART2) || \ |
||
11191 | ((INSTANCE) == USART3) || \ |
||
11192 | ((INSTANCE) == USART4)) |
||
11193 | |||
11194 | /****************** UART Instances : Hardware Flow control ********************/ |
||
11195 | #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11196 | ((INSTANCE) == USART2) || \ |
||
11197 | ((INSTANCE) == USART3) || \ |
||
11198 | ((INSTANCE) == USART4)) |
||
11199 | |||
11200 | /****************** UART Instances : LIN mode ********************/ |
||
11201 | #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11202 | ((INSTANCE) == USART2)) |
||
11203 | |||
11204 | /****************** UART Instances : wakeup from stop mode ********************/ |
||
11205 | #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11206 | ((INSTANCE) == USART2)) |
||
11207 | /* Old macro definition maintained for legacy purpose */ |
||
11208 | #define IS_UART_WAKEUP_INSTANCE IS_UART_WAKEUP_FROMSTOP_INSTANCE |
||
11209 | |||
11210 | /****************** UART Instances : Driver enable detection ********************/ |
||
11211 | #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
||
11212 | ((INSTANCE) == USART2) || \ |
||
11213 | ((INSTANCE) == USART3) || \ |
||
11214 | ((INSTANCE) == USART4)) |
||
11215 | |||
11216 | /****************************** USB Instances ********************************/ |
||
11217 | #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) |
||
11218 | |||
11219 | /****************************** WWDG Instances ********************************/ |
||
11220 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
||
11221 | |||
11222 | /** |
||
11223 | * @} |
||
11224 | */ |
||
11225 | |||
11226 | |||
11227 | /******************************************************************************/ |
||
11228 | /* For a painless codes migration between the STM32F0xx device product */ |
||
11229 | /* lines, the aliases defined below are put in place to overcome the */ |
||
11230 | /* differences in the interrupt handlers and IRQn definitions. */ |
||
11231 | /* No need to update developed interrupt code when moving across */ |
||
11232 | /* product lines within the same STM32F0 Family */ |
||
11233 | /******************************************************************************/ |
||
11234 | |||
11235 | /* Aliases for __IRQn */ |
||
11236 | #define ADC1_IRQn ADC1_COMP_IRQn |
||
11237 | #define DMA1_Ch1_IRQn DMA1_Channel1_IRQn |
||
11238 | #define DMA1_Ch2_3_DMA2_Ch1_2_IRQn DMA1_Channel2_3_IRQn |
||
11239 | #define DMA1_Channel4_5_IRQn DMA1_Channel4_5_6_7_IRQn |
||
11240 | #define DMA1_Ch4_7_DMA2_Ch3_5_IRQn DMA1_Channel4_5_6_7_IRQn |
||
11241 | #define RCC_IRQn RCC_CRS_IRQn |
||
11242 | #define TIM6_IRQn TIM6_DAC_IRQn |
||
11243 | #define USART3_8_IRQn USART3_4_IRQn |
||
11244 | #define USART3_6_IRQn USART3_4_IRQn |
||
11245 | #define PVD_IRQn VDDIO2_IRQn |
||
11246 | #define PVD_VDDIO2_IRQn VDDIO2_IRQn |
||
11247 | |||
11248 | |||
11249 | /* Aliases for __IRQHandler */ |
||
11250 | #define ADC1_IRQHandler ADC1_COMP_IRQHandler |
||
11251 | #define DMA1_Ch1_IRQHandler DMA1_Channel1_IRQHandler |
||
11252 | #define DMA1_Ch2_3_DMA2_Ch1_2_IRQHandler DMA1_Channel2_3_IRQHandler |
||
11253 | #define DMA1_Channel4_5_IRQHandler DMA1_Channel4_5_6_7_IRQHandler |
||
11254 | #define DMA1_Ch4_7_DMA2_Ch3_5_IRQHandler DMA1_Channel4_5_6_7_IRQHandler |
||
11255 | #define RCC_IRQHandler RCC_CRS_IRQHandler |
||
11256 | #define TIM6_IRQHandler TIM6_DAC_IRQHandler |
||
11257 | #define USART3_8_IRQHandler USART3_4_IRQHandler |
||
11258 | #define USART3_6_IRQHandler USART3_4_IRQHandler |
||
11259 | #define PVD_IRQHandler VDDIO2_IRQHandler |
||
11260 | #define PVD_VDDIO2_IRQHandler VDDIO2_IRQHandler |
||
11261 | |||
11262 | |||
11263 | #ifdef __cplusplus |
||
11264 | } |
||
11265 | #endif /* __cplusplus */ |
||
11266 | |||
11267 | #endif /* __STM32F078xx_H */ |
||
11268 | |||
11269 | /** |
||
11270 | * @} |
||
11271 | */ |
||
11272 | |||
6 | mjames | 11273 | /** |
2 | mjames | 11274 | * @} |
11275 | */ |
||
11276 | |||
11277 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |