Subversion Repositories EngineBay2

Rev

Rev 35 | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
2 mjames 1
/**
2
  ******************************************************************************
3
  * @file    stm32_hal_legacy.h
4
  * @author  MCD Application Team
28 mjames 5
  * @brief   This file contains aliases definition for the STM32Cube HAL constants
2 mjames 6
  *          macros and functions maintained for legacy purpose.
7
  ******************************************************************************
8
  * @attention
9
  *
28 mjames 10
  * <h2><center>&copy; Copyright (c) 2019 STMicroelectronics.
11
  * All rights reserved.</center></h2>
2 mjames 12
  *
28 mjames 13
  * This software component is licensed by ST under BSD 3-Clause license,
14
  * the "License"; You may not use this file except in compliance with the
15
  * License. You may obtain a copy of the License at:
16
  *                        opensource.org/licenses/BSD-3-Clause
2 mjames 17
  *
18
  ******************************************************************************
19
  */
20
 
21
/* Define to prevent recursive inclusion -------------------------------------*/
28 mjames 22
#ifndef STM32_HAL_LEGACY
23
#define STM32_HAL_LEGACY
2 mjames 24
 
25
#ifdef __cplusplus
26
 extern "C" {
27
#endif
28
 
29
/* Includes ------------------------------------------------------------------*/
30
/* Exported types ------------------------------------------------------------*/
31
/* Exported constants --------------------------------------------------------*/
32
 
33
/** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
34
  * @{
35
  */
36
#define AES_FLAG_RDERR                  CRYP_FLAG_RDERR
37
#define AES_FLAG_WRERR                  CRYP_FLAG_WRERR
38
#define AES_CLEARFLAG_CCF               CRYP_CLEARFLAG_CCF
39
#define AES_CLEARFLAG_RDERR             CRYP_CLEARFLAG_RDERR
40
#define AES_CLEARFLAG_WRERR             CRYP_CLEARFLAG_WRERR
41
 
42
/**
43
  * @}
44
  */
28 mjames 45
 
2 mjames 46
/** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
47
  * @{
48
  */
49
#define ADC_RESOLUTION12b               ADC_RESOLUTION_12B
50
#define ADC_RESOLUTION10b               ADC_RESOLUTION_10B
51
#define ADC_RESOLUTION8b                ADC_RESOLUTION_8B
52
#define ADC_RESOLUTION6b                ADC_RESOLUTION_6B
53
#define OVR_DATA_OVERWRITTEN            ADC_OVR_DATA_OVERWRITTEN
54
#define OVR_DATA_PRESERVED              ADC_OVR_DATA_PRESERVED
55
#define EOC_SINGLE_CONV                 ADC_EOC_SINGLE_CONV
56
#define EOC_SEQ_CONV                    ADC_EOC_SEQ_CONV
57
#define EOC_SINGLE_SEQ_CONV             ADC_EOC_SINGLE_SEQ_CONV
58
#define REGULAR_GROUP                   ADC_REGULAR_GROUP
59
#define INJECTED_GROUP                  ADC_INJECTED_GROUP
60
#define REGULAR_INJECTED_GROUP          ADC_REGULAR_INJECTED_GROUP
61
#define AWD_EVENT                       ADC_AWD_EVENT
62
#define AWD1_EVENT                      ADC_AWD1_EVENT
63
#define AWD2_EVENT                      ADC_AWD2_EVENT
64
#define AWD3_EVENT                      ADC_AWD3_EVENT
65
#define OVR_EVENT                       ADC_OVR_EVENT
66
#define JQOVF_EVENT                     ADC_JQOVF_EVENT
67
#define ALL_CHANNELS                    ADC_ALL_CHANNELS
68
#define REGULAR_CHANNELS                ADC_REGULAR_CHANNELS
69
#define INJECTED_CHANNELS               ADC_INJECTED_CHANNELS
70
#define SYSCFG_FLAG_SENSOR_ADC          ADC_FLAG_SENSOR
71
#define SYSCFG_FLAG_VREF_ADC            ADC_FLAG_VREFINT
72
#define ADC_CLOCKPRESCALER_PCLK_DIV1    ADC_CLOCK_SYNC_PCLK_DIV1
73
#define ADC_CLOCKPRESCALER_PCLK_DIV2    ADC_CLOCK_SYNC_PCLK_DIV2
74
#define ADC_CLOCKPRESCALER_PCLK_DIV4    ADC_CLOCK_SYNC_PCLK_DIV4
75
#define ADC_CLOCKPRESCALER_PCLK_DIV6    ADC_CLOCK_SYNC_PCLK_DIV6
76
#define ADC_CLOCKPRESCALER_PCLK_DIV8    ADC_CLOCK_SYNC_PCLK_DIV8
28 mjames 77
#define ADC_EXTERNALTRIG0_T6_TRGO       ADC_EXTERNALTRIGCONV_T6_TRGO
78
#define ADC_EXTERNALTRIG1_T21_CC2       ADC_EXTERNALTRIGCONV_T21_CC2
79
#define ADC_EXTERNALTRIG2_T2_TRGO       ADC_EXTERNALTRIGCONV_T2_TRGO
80
#define ADC_EXTERNALTRIG3_T2_CC4        ADC_EXTERNALTRIGCONV_T2_CC4
2 mjames 81
#define ADC_EXTERNALTRIG4_T22_TRGO      ADC_EXTERNALTRIGCONV_T22_TRGO
82
#define ADC_EXTERNALTRIG7_EXT_IT11      ADC_EXTERNALTRIGCONV_EXT_IT11
83
#define ADC_CLOCK_ASYNC                 ADC_CLOCK_ASYNC_DIV1
84
#define ADC_EXTERNALTRIG_EDGE_NONE      ADC_EXTERNALTRIGCONVEDGE_NONE
85
#define ADC_EXTERNALTRIG_EDGE_RISING    ADC_EXTERNALTRIGCONVEDGE_RISING
86
#define ADC_EXTERNALTRIG_EDGE_FALLING   ADC_EXTERNALTRIGCONVEDGE_FALLING
87
#define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
88
#define ADC_SAMPLETIME_2CYCLE_5         ADC_SAMPLETIME_2CYCLES_5
89
 
90
#define HAL_ADC_STATE_BUSY_REG          HAL_ADC_STATE_REG_BUSY
91
#define HAL_ADC_STATE_BUSY_INJ          HAL_ADC_STATE_INJ_BUSY
92
#define HAL_ADC_STATE_EOC_REG           HAL_ADC_STATE_REG_EOC
93
#define HAL_ADC_STATE_EOC_INJ           HAL_ADC_STATE_INJ_EOC
94
#define HAL_ADC_STATE_ERROR             HAL_ADC_STATE_ERROR_INTERNAL
95
#define HAL_ADC_STATE_BUSY              HAL_ADC_STATE_BUSY_INTERNAL
28 mjames 96
#define HAL_ADC_STATE_AWD               HAL_ADC_STATE_AWD1
97
 
98
#if defined(STM32H7)
99
#define ADC_CHANNEL_VBAT_DIV4           ADC_CHANNEL_VBAT
100
#endif /* STM32H7 */
2 mjames 101
/**
102
  * @}
103
  */
28 mjames 104
 
2 mjames 105
/** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
106
  * @{
28 mjames 107
  */
2 mjames 108
 
28 mjames 109
#define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
110
 
2 mjames 111
/**
112
  * @}
28 mjames 113
  */
114
 
2 mjames 115
/** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
116
  * @{
117
  */
118
#define COMP_WINDOWMODE_DISABLED       COMP_WINDOWMODE_DISABLE
119
#define COMP_WINDOWMODE_ENABLED        COMP_WINDOWMODE_ENABLE
120
#define COMP_EXTI_LINE_COMP1_EVENT     COMP_EXTI_LINE_COMP1
121
#define COMP_EXTI_LINE_COMP2_EVENT     COMP_EXTI_LINE_COMP2
122
#define COMP_EXTI_LINE_COMP3_EVENT     COMP_EXTI_LINE_COMP3
123
#define COMP_EXTI_LINE_COMP4_EVENT     COMP_EXTI_LINE_COMP4
124
#define COMP_EXTI_LINE_COMP5_EVENT     COMP_EXTI_LINE_COMP5
125
#define COMP_EXTI_LINE_COMP6_EVENT     COMP_EXTI_LINE_COMP6
126
#define COMP_EXTI_LINE_COMP7_EVENT     COMP_EXTI_LINE_COMP7
28 mjames 127
#if defined(STM32L0)
128
#define COMP_LPTIMCONNECTION_ENABLED   ((uint32_t)0x00000003U)    /*!< COMPX output generic naming: connected to LPTIM input 1 for COMP1, LPTIM input 2 for COMP2 */
129
#endif
2 mjames 130
#define COMP_OUTPUT_COMP6TIM2OCREFCLR  COMP_OUTPUT_COMP6_TIM2OCREFCLR
131
#if defined(STM32F373xC) || defined(STM32F378xx)
132
#define COMP_OUTPUT_TIM3IC1            COMP_OUTPUT_COMP1_TIM3IC1
133
#define COMP_OUTPUT_TIM3OCREFCLR       COMP_OUTPUT_COMP1_TIM3OCREFCLR
134
#endif /* STM32F373xC || STM32F378xx */
135
 
136
#if defined(STM32L0) || defined(STM32L4)
137
#define COMP_WINDOWMODE_ENABLE         COMP_WINDOWMODE_COMP1_INPUT_PLUS_COMMON
138
 
139
#define COMP_NONINVERTINGINPUT_IO1      COMP_INPUT_PLUS_IO1
140
#define COMP_NONINVERTINGINPUT_IO2      COMP_INPUT_PLUS_IO2
141
#define COMP_NONINVERTINGINPUT_IO3      COMP_INPUT_PLUS_IO3
142
#define COMP_NONINVERTINGINPUT_IO4      COMP_INPUT_PLUS_IO4
143
#define COMP_NONINVERTINGINPUT_IO5      COMP_INPUT_PLUS_IO5
144
#define COMP_NONINVERTINGINPUT_IO6      COMP_INPUT_PLUS_IO6
28 mjames 145
 
2 mjames 146
#define COMP_INVERTINGINPUT_1_4VREFINT  COMP_INPUT_MINUS_1_4VREFINT
147
#define COMP_INVERTINGINPUT_1_2VREFINT  COMP_INPUT_MINUS_1_2VREFINT
148
#define COMP_INVERTINGINPUT_3_4VREFINT  COMP_INPUT_MINUS_3_4VREFINT
149
#define COMP_INVERTINGINPUT_VREFINT     COMP_INPUT_MINUS_VREFINT
150
#define COMP_INVERTINGINPUT_DAC1_CH1    COMP_INPUT_MINUS_DAC1_CH1
151
#define COMP_INVERTINGINPUT_DAC1_CH2    COMP_INPUT_MINUS_DAC1_CH2
152
#define COMP_INVERTINGINPUT_DAC1        COMP_INPUT_MINUS_DAC1_CH1
153
#define COMP_INVERTINGINPUT_DAC2        COMP_INPUT_MINUS_DAC1_CH2
154
#define COMP_INVERTINGINPUT_IO1         COMP_INPUT_MINUS_IO1
155
#if defined(STM32L0)
156
/* Issue fixed on STM32L0 COMP driver: only 2 dedicated IO (IO1 and IO2),     */
157
/* IO2 was wrongly assigned to IO shared with DAC and IO3 was corresponding   */
158
/* to the second dedicated IO (only for COMP2).                               */
159
#define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_DAC1_CH2
160
#define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO2
161
#else
162
#define COMP_INVERTINGINPUT_IO2         COMP_INPUT_MINUS_IO2
163
#define COMP_INVERTINGINPUT_IO3         COMP_INPUT_MINUS_IO3
164
#endif
165
#define COMP_INVERTINGINPUT_IO4         COMP_INPUT_MINUS_IO4
166
#define COMP_INVERTINGINPUT_IO5         COMP_INPUT_MINUS_IO5
167
 
168
#define COMP_OUTPUTLEVEL_LOW            COMP_OUTPUT_LEVEL_LOW
169
#define COMP_OUTPUTLEVEL_HIGH           COMP_OUTPUT_LEVEL_HIGH
170
 
171
/* Note: Literal "COMP_FLAG_LOCK" kept for legacy purpose.                    */
172
/*       To check COMP lock state, use macro "__HAL_COMP_IS_LOCKED()".        */
173
#if defined(COMP_CSR_LOCK)
174
#define COMP_FLAG_LOCK                 COMP_CSR_LOCK
175
#elif defined(COMP_CSR_COMP1LOCK)
176
#define COMP_FLAG_LOCK                 COMP_CSR_COMP1LOCK
177
#elif defined(COMP_CSR_COMPxLOCK)
178
#define COMP_FLAG_LOCK                 COMP_CSR_COMPxLOCK
179
#endif
180
 
181
#if defined(STM32L4)
182
#define COMP_BLANKINGSRCE_TIM1OC5        COMP_BLANKINGSRC_TIM1_OC5_COMP1
183
#define COMP_BLANKINGSRCE_TIM2OC3        COMP_BLANKINGSRC_TIM2_OC3_COMP1
184
#define COMP_BLANKINGSRCE_TIM3OC3        COMP_BLANKINGSRC_TIM3_OC3_COMP1
185
#define COMP_BLANKINGSRCE_TIM3OC4        COMP_BLANKINGSRC_TIM3_OC4_COMP2
186
#define COMP_BLANKINGSRCE_TIM8OC5        COMP_BLANKINGSRC_TIM8_OC5_COMP2
187
#define COMP_BLANKINGSRCE_TIM15OC1       COMP_BLANKINGSRC_TIM15_OC1_COMP2
188
#define COMP_BLANKINGSRCE_NONE           COMP_BLANKINGSRC_NONE
189
#endif
190
 
191
#if defined(STM32L0)
192
#define COMP_MODE_HIGHSPEED              COMP_POWERMODE_MEDIUMSPEED
193
#define COMP_MODE_LOWSPEED               COMP_POWERMODE_ULTRALOWPOWER
194
#else
195
#define COMP_MODE_HIGHSPEED              COMP_POWERMODE_HIGHSPEED
196
#define COMP_MODE_MEDIUMSPEED            COMP_POWERMODE_MEDIUMSPEED
197
#define COMP_MODE_LOWPOWER               COMP_POWERMODE_LOWPOWER
198
#define COMP_MODE_ULTRALOWPOWER          COMP_POWERMODE_ULTRALOWPOWER
199
#endif
200
 
201
#endif
202
/**
203
  * @}
204
  */
205
 
206
/** @defgroup HAL_CORTEX_Aliased_Defines HAL CORTEX Aliased Defines maintained for legacy purpose
207
  * @{
208
  */
209
#define __HAL_CORTEX_SYSTICKCLK_CONFIG HAL_SYSTICK_CLKSourceConfig
210
/**
211
  * @}
212
  */
213
 
214
/** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
215
  * @{
216
  */
28 mjames 217
 
2 mjames 218
#define CRC_OUTPUTDATA_INVERSION_DISABLED    CRC_OUTPUTDATA_INVERSION_DISABLE
219
#define CRC_OUTPUTDATA_INVERSION_ENABLED     CRC_OUTPUTDATA_INVERSION_ENABLE
220
 
221
/**
222
  * @}
223
  */
224
 
225
/** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
226
  * @{
227
  */
228
 
229
#define DAC1_CHANNEL_1                                  DAC_CHANNEL_1
230
#define DAC1_CHANNEL_2                                  DAC_CHANNEL_2
231
#define DAC2_CHANNEL_1                                  DAC_CHANNEL_1
28 mjames 232
#define DAC_WAVE_NONE                                   0x00000000U
233
#define DAC_WAVE_NOISE                                  DAC_CR_WAVE1_0
234
#define DAC_WAVE_TRIANGLE                               DAC_CR_WAVE1_1
2 mjames 235
#define DAC_WAVEGENERATION_NONE                         DAC_WAVE_NONE
236
#define DAC_WAVEGENERATION_NOISE                        DAC_WAVE_NOISE
237
#define DAC_WAVEGENERATION_TRIANGLE                     DAC_WAVE_TRIANGLE
238
 
28 mjames 239
#if defined(STM32G4) || defined(STM32H7)
240
#define DAC_CHIPCONNECT_DISABLE       DAC_CHIPCONNECT_EXTERNAL
241
#define DAC_CHIPCONNECT_ENABLE        DAC_CHIPCONNECT_INTERNAL
242
#endif
243
 
244
#if defined(STM32L1) || defined(STM32L4) || defined(STM32G0) || defined(STM32L5) || defined(STM32H7) || defined(STM32F4) || defined(STM32G4)
245
#define HAL_DAC_MSP_INIT_CB_ID       HAL_DAC_MSPINIT_CB_ID
246
#define HAL_DAC_MSP_DEINIT_CB_ID     HAL_DAC_MSPDEINIT_CB_ID
247
#endif
248
 
2 mjames 249
/**
250
  * @}
251
  */
252
 
253
/** @defgroup HAL_DMA_Aliased_Defines HAL DMA Aliased Defines maintained for legacy purpose
254
  * @{
255
  */
28 mjames 256
#define HAL_REMAPDMA_ADC_DMA_CH2                DMA_REMAP_ADC_DMA_CH2
257
#define HAL_REMAPDMA_USART1_TX_DMA_CH4          DMA_REMAP_USART1_TX_DMA_CH4
258
#define HAL_REMAPDMA_USART1_RX_DMA_CH5          DMA_REMAP_USART1_RX_DMA_CH5
259
#define HAL_REMAPDMA_TIM16_DMA_CH4              DMA_REMAP_TIM16_DMA_CH4
260
#define HAL_REMAPDMA_TIM17_DMA_CH2              DMA_REMAP_TIM17_DMA_CH2
2 mjames 261
#define HAL_REMAPDMA_USART3_DMA_CH32            DMA_REMAP_USART3_DMA_CH32
262
#define HAL_REMAPDMA_TIM16_DMA_CH6              DMA_REMAP_TIM16_DMA_CH6
28 mjames 263
#define HAL_REMAPDMA_TIM17_DMA_CH7              DMA_REMAP_TIM17_DMA_CH7
264
#define HAL_REMAPDMA_SPI2_DMA_CH67              DMA_REMAP_SPI2_DMA_CH67
265
#define HAL_REMAPDMA_USART2_DMA_CH67            DMA_REMAP_USART2_DMA_CH67
266
#define HAL_REMAPDMA_I2C1_DMA_CH76              DMA_REMAP_I2C1_DMA_CH76
267
#define HAL_REMAPDMA_TIM1_DMA_CH6               DMA_REMAP_TIM1_DMA_CH6
268
#define HAL_REMAPDMA_TIM2_DMA_CH7               DMA_REMAP_TIM2_DMA_CH7
269
#define HAL_REMAPDMA_TIM3_DMA_CH6               DMA_REMAP_TIM3_DMA_CH6
270
 
271
#define IS_HAL_REMAPDMA                          IS_DMA_REMAP
2 mjames 272
#define __HAL_REMAPDMA_CHANNEL_ENABLE            __HAL_DMA_REMAP_CHANNEL_ENABLE
273
#define __HAL_REMAPDMA_CHANNEL_DISABLE           __HAL_DMA_REMAP_CHANNEL_DISABLE
28 mjames 274
 
275
#if defined(STM32L4)
276
 
277
#define HAL_DMAMUX1_REQUEST_GEN_EXTI0            HAL_DMAMUX1_REQ_GEN_EXTI0
278
#define HAL_DMAMUX1_REQUEST_GEN_EXTI1            HAL_DMAMUX1_REQ_GEN_EXTI1
279
#define HAL_DMAMUX1_REQUEST_GEN_EXTI2            HAL_DMAMUX1_REQ_GEN_EXTI2
280
#define HAL_DMAMUX1_REQUEST_GEN_EXTI3            HAL_DMAMUX1_REQ_GEN_EXTI3
281
#define HAL_DMAMUX1_REQUEST_GEN_EXTI4            HAL_DMAMUX1_REQ_GEN_EXTI4
282
#define HAL_DMAMUX1_REQUEST_GEN_EXTI5            HAL_DMAMUX1_REQ_GEN_EXTI5
283
#define HAL_DMAMUX1_REQUEST_GEN_EXTI6            HAL_DMAMUX1_REQ_GEN_EXTI6
284
#define HAL_DMAMUX1_REQUEST_GEN_EXTI7            HAL_DMAMUX1_REQ_GEN_EXTI7
285
#define HAL_DMAMUX1_REQUEST_GEN_EXTI8            HAL_DMAMUX1_REQ_GEN_EXTI8
286
#define HAL_DMAMUX1_REQUEST_GEN_EXTI9            HAL_DMAMUX1_REQ_GEN_EXTI9
287
#define HAL_DMAMUX1_REQUEST_GEN_EXTI10           HAL_DMAMUX1_REQ_GEN_EXTI10
288
#define HAL_DMAMUX1_REQUEST_GEN_EXTI11           HAL_DMAMUX1_REQ_GEN_EXTI11
289
#define HAL_DMAMUX1_REQUEST_GEN_EXTI12           HAL_DMAMUX1_REQ_GEN_EXTI12
290
#define HAL_DMAMUX1_REQUEST_GEN_EXTI13           HAL_DMAMUX1_REQ_GEN_EXTI13
291
#define HAL_DMAMUX1_REQUEST_GEN_EXTI14           HAL_DMAMUX1_REQ_GEN_EXTI14
292
#define HAL_DMAMUX1_REQUEST_GEN_EXTI15           HAL_DMAMUX1_REQ_GEN_EXTI15
293
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
294
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
295
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
296
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH3_EVT  HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH3_EVT
297
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
298
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT       HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
299
#define HAL_DMAMUX1_REQUEST_GEN_DSI_TE           HAL_DMAMUX1_REQ_GEN_DSI_TE
300
#define HAL_DMAMUX1_REQUEST_GEN_DSI_EOT          HAL_DMAMUX1_REQ_GEN_DSI_EOT
301
#define HAL_DMAMUX1_REQUEST_GEN_DMA2D_EOT        HAL_DMAMUX1_REQ_GEN_DMA2D_EOT
302
#define HAL_DMAMUX1_REQUEST_GEN_LTDC_IT          HAL_DMAMUX1_REQ_GEN_LTDC_IT
303
 
304
#define HAL_DMAMUX_REQUEST_GEN_NO_EVENT          HAL_DMAMUX_REQ_GEN_NO_EVENT
305
#define HAL_DMAMUX_REQUEST_GEN_RISING            HAL_DMAMUX_REQ_GEN_RISING
306
#define HAL_DMAMUX_REQUEST_GEN_FALLING           HAL_DMAMUX_REQ_GEN_FALLING
307
#define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING    HAL_DMAMUX_REQ_GEN_RISING_FALLING
308
 
309
#if defined(STM32L4R5xx) || defined(STM32L4R9xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx)
310
#define DMA_REQUEST_DCMI_PSSI                    DMA_REQUEST_DCMI
311
#endif
312
 
313
#endif /* STM32L4 */
314
 
315
#if defined(STM32G0)
316
#define DMA_REQUEST_DAC1_CHANNEL1                DMA_REQUEST_DAC1_CH1
317
#define DMA_REQUEST_DAC1_CHANNEL2                DMA_REQUEST_DAC1_CH2
318
#define DMA_REQUEST_TIM16_TRIG_COM               DMA_REQUEST_TIM16_COM
319
#define DMA_REQUEST_TIM17_TRIG_COM               DMA_REQUEST_TIM17_COM
320
 
321
#define LL_DMAMUX_REQ_TIM16_TRIG_COM             LL_DMAMUX_REQ_TIM16_COM
322
#define LL_DMAMUX_REQ_TIM17_TRIG_COM             LL_DMAMUX_REQ_TIM17_COM
323
#endif
324
 
325
#if defined(STM32H7)
326
 
327
#define DMA_REQUEST_DAC1 DMA_REQUEST_DAC1_CH1
328
#define DMA_REQUEST_DAC2 DMA_REQUEST_DAC1_CH2
329
 
330
#define BDMA_REQUEST_LP_UART1_RX BDMA_REQUEST_LPUART1_RX
331
#define BDMA_REQUEST_LP_UART1_TX BDMA_REQUEST_LPUART1_TX
332
 
333
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
334
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
335
#define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT    HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
336
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
337
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
338
#define HAL_DMAMUX1_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX1_REQ_GEN_LPTIM3_OUT
339
#define HAL_DMAMUX1_REQUEST_GEN_EXTI0              HAL_DMAMUX1_REQ_GEN_EXTI0
340
#define HAL_DMAMUX1_REQUEST_GEN_TIM12_TRGO         HAL_DMAMUX1_REQ_GEN_TIM12_TRGO
341
 
342
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH0_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH0_EVT
343
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH1_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH1_EVT
344
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH2_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH2_EVT
345
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH3_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH3_EVT
346
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH4_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH4_EVT
347
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH5_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH5_EVT
348
#define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH6_EVT    HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH6_EVT
349
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_RX_WKUP
350
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_WKUP    HAL_DMAMUX2_REQ_GEN_LPUART1_TX_WKUP
351
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM2_WKUP
352
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM2_OUT
353
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM3_WKUP
354
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_OUT         HAL_DMAMUX2_REQ_GEN_LPTIM3_OUT
355
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM4_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM4_WKUP
356
#define HAL_DMAMUX2_REQUEST_GEN_LPTIM5_WKUP        HAL_DMAMUX2_REQ_GEN_LPTIM5_WKUP
357
#define HAL_DMAMUX2_REQUEST_GEN_I2C4_WKUP          HAL_DMAMUX2_REQ_GEN_I2C4_WKUP
358
#define HAL_DMAMUX2_REQUEST_GEN_SPI6_WKUP          HAL_DMAMUX2_REQ_GEN_SPI6_WKUP
359
#define HAL_DMAMUX2_REQUEST_GEN_COMP1_OUT          HAL_DMAMUX2_REQ_GEN_COMP1_OUT
360
#define HAL_DMAMUX2_REQUEST_GEN_COMP2_OUT          HAL_DMAMUX2_REQ_GEN_COMP2_OUT
361
#define HAL_DMAMUX2_REQUEST_GEN_RTC_WKUP           HAL_DMAMUX2_REQ_GEN_RTC_WKUP
362
#define HAL_DMAMUX2_REQUEST_GEN_EXTI0              HAL_DMAMUX2_REQ_GEN_EXTI0
363
#define HAL_DMAMUX2_REQUEST_GEN_EXTI2              HAL_DMAMUX2_REQ_GEN_EXTI2
364
#define HAL_DMAMUX2_REQUEST_GEN_I2C4_IT_EVT        HAL_DMAMUX2_REQ_GEN_I2C4_IT_EVT
365
#define HAL_DMAMUX2_REQUEST_GEN_SPI6_IT            HAL_DMAMUX2_REQ_GEN_SPI6_IT
366
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_TX_IT
367
#define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_IT      HAL_DMAMUX2_REQ_GEN_LPUART1_RX_IT
368
#define HAL_DMAMUX2_REQUEST_GEN_ADC3_IT            HAL_DMAMUX2_REQ_GEN_ADC3_IT
369
#define HAL_DMAMUX2_REQUEST_GEN_ADC3_AWD1_OUT      HAL_DMAMUX2_REQ_GEN_ADC3_AWD1_OUT
370
#define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH0_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH0_IT
371
#define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH1_IT        HAL_DMAMUX2_REQ_GEN_BDMA_CH1_IT
372
 
373
#define HAL_DMAMUX_REQUEST_GEN_NO_EVENT            HAL_DMAMUX_REQ_GEN_NO_EVENT
374
#define HAL_DMAMUX_REQUEST_GEN_RISING              HAL_DMAMUX_REQ_GEN_RISING
375
#define HAL_DMAMUX_REQUEST_GEN_FALLING             HAL_DMAMUX_REQ_GEN_FALLING
376
#define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING      HAL_DMAMUX_REQ_GEN_RISING_FALLING
377
 
378
#define DFSDM_FILTER_EXT_TRIG_LPTIM1               DFSDM_FILTER_EXT_TRIG_LPTIM1_OUT
379
#define DFSDM_FILTER_EXT_TRIG_LPTIM2               DFSDM_FILTER_EXT_TRIG_LPTIM2_OUT
380
#define DFSDM_FILTER_EXT_TRIG_LPTIM3               DFSDM_FILTER_EXT_TRIG_LPTIM3_OUT
381
 
382
#define DAC_TRIGGER_LP1_OUT                        DAC_TRIGGER_LPTIM1_OUT
383
#define DAC_TRIGGER_LP2_OUT                        DAC_TRIGGER_LPTIM2_OUT
384
 
385
#endif /* STM32H7 */
386
 
2 mjames 387
/**
388
  * @}
389
  */
390
 
391
/** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
392
  * @{
393
  */
28 mjames 394
 
2 mjames 395
#define TYPEPROGRAM_BYTE              FLASH_TYPEPROGRAM_BYTE
396
#define TYPEPROGRAM_HALFWORD          FLASH_TYPEPROGRAM_HALFWORD
397
#define TYPEPROGRAM_WORD              FLASH_TYPEPROGRAM_WORD
398
#define TYPEPROGRAM_DOUBLEWORD        FLASH_TYPEPROGRAM_DOUBLEWORD
399
#define TYPEERASE_SECTORS             FLASH_TYPEERASE_SECTORS
400
#define TYPEERASE_PAGES               FLASH_TYPEERASE_PAGES
401
#define TYPEERASE_PAGEERASE           FLASH_TYPEERASE_PAGES
402
#define TYPEERASE_MASSERASE           FLASH_TYPEERASE_MASSERASE
403
#define WRPSTATE_DISABLE              OB_WRPSTATE_DISABLE
404
#define WRPSTATE_ENABLE               OB_WRPSTATE_ENABLE
405
#define HAL_FLASH_TIMEOUT_VALUE       FLASH_TIMEOUT_VALUE
406
#define OBEX_PCROP                    OPTIONBYTE_PCROP
407
#define OBEX_BOOTCONFIG               OPTIONBYTE_BOOTCONFIG
408
#define PCROPSTATE_DISABLE            OB_PCROP_STATE_DISABLE
409
#define PCROPSTATE_ENABLE             OB_PCROP_STATE_ENABLE
410
#define TYPEERASEDATA_BYTE            FLASH_TYPEERASEDATA_BYTE
411
#define TYPEERASEDATA_HALFWORD        FLASH_TYPEERASEDATA_HALFWORD
412
#define TYPEERASEDATA_WORD            FLASH_TYPEERASEDATA_WORD
413
#define TYPEPROGRAMDATA_BYTE          FLASH_TYPEPROGRAMDATA_BYTE
414
#define TYPEPROGRAMDATA_HALFWORD      FLASH_TYPEPROGRAMDATA_HALFWORD
415
#define TYPEPROGRAMDATA_WORD          FLASH_TYPEPROGRAMDATA_WORD
416
#define TYPEPROGRAMDATA_FASTBYTE      FLASH_TYPEPROGRAMDATA_FASTBYTE
417
#define TYPEPROGRAMDATA_FASTHALFWORD  FLASH_TYPEPROGRAMDATA_FASTHALFWORD
418
#define TYPEPROGRAMDATA_FASTWORD      FLASH_TYPEPROGRAMDATA_FASTWORD
419
#define PAGESIZE                      FLASH_PAGE_SIZE
420
#define TYPEPROGRAM_FASTBYTE          FLASH_TYPEPROGRAM_BYTE
421
#define TYPEPROGRAM_FASTHALFWORD      FLASH_TYPEPROGRAM_HALFWORD
422
#define TYPEPROGRAM_FASTWORD          FLASH_TYPEPROGRAM_WORD
423
#define VOLTAGE_RANGE_1               FLASH_VOLTAGE_RANGE_1
424
#define VOLTAGE_RANGE_2               FLASH_VOLTAGE_RANGE_2
425
#define VOLTAGE_RANGE_3               FLASH_VOLTAGE_RANGE_3
426
#define VOLTAGE_RANGE_4               FLASH_VOLTAGE_RANGE_4
427
#define TYPEPROGRAM_FAST              FLASH_TYPEPROGRAM_FAST
428
#define TYPEPROGRAM_FAST_AND_LAST     FLASH_TYPEPROGRAM_FAST_AND_LAST
429
#define WRPAREA_BANK1_AREAA           OB_WRPAREA_BANK1_AREAA
430
#define WRPAREA_BANK1_AREAB           OB_WRPAREA_BANK1_AREAB
431
#define WRPAREA_BANK2_AREAA           OB_WRPAREA_BANK2_AREAA
432
#define WRPAREA_BANK2_AREAB           OB_WRPAREA_BANK2_AREAB
433
#define IWDG_STDBY_FREEZE             OB_IWDG_STDBY_FREEZE
434
#define IWDG_STDBY_ACTIVE             OB_IWDG_STDBY_RUN
435
#define IWDG_STOP_FREEZE              OB_IWDG_STOP_FREEZE
436
#define IWDG_STOP_ACTIVE              OB_IWDG_STOP_RUN
437
#define FLASH_ERROR_NONE              HAL_FLASH_ERROR_NONE
438
#define FLASH_ERROR_RD                HAL_FLASH_ERROR_RD
439
#define FLASH_ERROR_PG                HAL_FLASH_ERROR_PROG
440
#define FLASH_ERROR_PGP               HAL_FLASH_ERROR_PGS
441
#define FLASH_ERROR_WRP               HAL_FLASH_ERROR_WRP
442
#define FLASH_ERROR_OPTV              HAL_FLASH_ERROR_OPTV
443
#define FLASH_ERROR_OPTVUSR           HAL_FLASH_ERROR_OPTVUSR
444
#define FLASH_ERROR_PROG              HAL_FLASH_ERROR_PROG
445
#define FLASH_ERROR_OP                HAL_FLASH_ERROR_OPERATION
446
#define FLASH_ERROR_PGA               HAL_FLASH_ERROR_PGA
447
#define FLASH_ERROR_SIZE              HAL_FLASH_ERROR_SIZE
448
#define FLASH_ERROR_SIZ               HAL_FLASH_ERROR_SIZE
449
#define FLASH_ERROR_PGS               HAL_FLASH_ERROR_PGS
450
#define FLASH_ERROR_MIS               HAL_FLASH_ERROR_MIS
451
#define FLASH_ERROR_FAST              HAL_FLASH_ERROR_FAST
452
#define FLASH_ERROR_FWWERR            HAL_FLASH_ERROR_FWWERR
453
#define FLASH_ERROR_NOTZERO           HAL_FLASH_ERROR_NOTZERO
454
#define FLASH_ERROR_OPERATION         HAL_FLASH_ERROR_OPERATION
455
#define FLASH_ERROR_ERS               HAL_FLASH_ERROR_ERS
456
#define OB_WDG_SW                     OB_IWDG_SW
457
#define OB_WDG_HW                     OB_IWDG_HW
458
#define OB_SDADC12_VDD_MONITOR_SET    OB_SDACD_VDD_MONITOR_SET
459
#define OB_SDADC12_VDD_MONITOR_RESET  OB_SDACD_VDD_MONITOR_RESET
460
#define OB_RAM_PARITY_CHECK_SET       OB_SRAM_PARITY_SET
461
#define OB_RAM_PARITY_CHECK_RESET     OB_SRAM_PARITY_RESET
462
#define IS_OB_SDADC12_VDD_MONITOR     IS_OB_SDACD_VDD_MONITOR
463
#define OB_RDP_LEVEL0                 OB_RDP_LEVEL_0
464
#define OB_RDP_LEVEL1                 OB_RDP_LEVEL_1
465
#define OB_RDP_LEVEL2                 OB_RDP_LEVEL_2
28 mjames 466
#if defined(STM32G0)
467
#define OB_BOOT_LOCK_DISABLE          OB_BOOT_ENTRY_FORCED_NONE
468
#define OB_BOOT_LOCK_ENABLE           OB_BOOT_ENTRY_FORCED_FLASH
469
#else
470
#define OB_BOOT_ENTRY_FORCED_NONE     OB_BOOT_LOCK_DISABLE
471
#define OB_BOOT_ENTRY_FORCED_FLASH    OB_BOOT_LOCK_ENABLE
472
#endif
473
#if defined(STM32H7)
474
#define FLASH_FLAG_SNECCE_BANK1RR FLASH_FLAG_SNECCERR_BANK1
475
#define FLASH_FLAG_DBECCE_BANK1RR FLASH_FLAG_DBECCERR_BANK1
476
#define FLASH_FLAG_STRBER_BANK1R  FLASH_FLAG_STRBERR_BANK1
477
#define FLASH_FLAG_SNECCE_BANK2RR FLASH_FLAG_SNECCERR_BANK2
478
#define FLASH_FLAG_DBECCE_BANK2RR FLASH_FLAG_DBECCERR_BANK2
479
#define FLASH_FLAG_STRBER_BANK2R  FLASH_FLAG_STRBERR_BANK2
480
#define FLASH_FLAG_WDW            FLASH_FLAG_WBNE
481
#define OB_WRP_SECTOR_All         OB_WRP_SECTOR_ALL
482
#endif /* STM32H7 */
483
 
2 mjames 484
/**
485
  * @}
486
  */
28 mjames 487
 
488
/** @defgroup HAL_JPEG_Aliased_Macros HAL JPEG Aliased Macros maintained for legacy purpose
489
  * @{
490
  */
491
 
492
#if defined(STM32H7)
493
#define __HAL_RCC_JPEG_CLK_ENABLE               __HAL_RCC_JPGDECEN_CLK_ENABLE
494
#define __HAL_RCC_JPEG_CLK_DISABLE              __HAL_RCC_JPGDECEN_CLK_DISABLE
495
#define __HAL_RCC_JPEG_FORCE_RESET              __HAL_RCC_JPGDECRST_FORCE_RESET
496
#define __HAL_RCC_JPEG_RELEASE_RESET            __HAL_RCC_JPGDECRST_RELEASE_RESET
497
#define __HAL_RCC_JPEG_CLK_SLEEP_ENABLE         __HAL_RCC_JPGDEC_CLK_SLEEP_ENABLE
498
#define __HAL_RCC_JPEG_CLK_SLEEP_DISABLE        __HAL_RCC_JPGDEC_CLK_SLEEP_DISABLE
499
#endif /* STM32H7 */
500
 
501
/**
502
  * @}
503
  */
504
 
2 mjames 505
/** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
506
  * @{
507
  */
28 mjames 508
 
2 mjames 509
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PA9    I2C_FASTMODEPLUS_PA9
510
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PA10   I2C_FASTMODEPLUS_PA10
511
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB6    I2C_FASTMODEPLUS_PB6
512
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB7    I2C_FASTMODEPLUS_PB7
513
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB8    I2C_FASTMODEPLUS_PB8
514
#define HAL_SYSCFG_FASTMODEPLUS_I2C_PB9    I2C_FASTMODEPLUS_PB9
515
#define HAL_SYSCFG_FASTMODEPLUS_I2C1       I2C_FASTMODEPLUS_I2C1
516
#define HAL_SYSCFG_FASTMODEPLUS_I2C2       I2C_FASTMODEPLUS_I2C2
517
#define HAL_SYSCFG_FASTMODEPLUS_I2C3       I2C_FASTMODEPLUS_I2C3
28 mjames 518
#if defined(STM32G4)
519
 
520
#define HAL_SYSCFG_EnableIOAnalogSwitchBooster    HAL_SYSCFG_EnableIOSwitchBooster
521
#define HAL_SYSCFG_DisableIOAnalogSwitchBooster   HAL_SYSCFG_DisableIOSwitchBooster
522
#define HAL_SYSCFG_EnableIOAnalogSwitchVDD        HAL_SYSCFG_EnableIOSwitchVDD
523
#define HAL_SYSCFG_DisableIOAnalogSwitchVDD       HAL_SYSCFG_DisableIOSwitchVDD
524
#endif /* STM32G4 */
2 mjames 525
/**
526
  * @}
527
  */
528
 
28 mjames 529
 
2 mjames 530
/** @defgroup LL_FMC_Aliased_Defines LL FMC Aliased Defines maintained for compatibility purpose
531
  * @{
532
  */
28 mjames 533
#if defined(STM32L4) || defined(STM32F7) || defined(STM32H7) || defined(STM32G4)
2 mjames 534
#define FMC_NAND_PCC_WAIT_FEATURE_DISABLE       FMC_NAND_WAIT_FEATURE_DISABLE
535
#define FMC_NAND_PCC_WAIT_FEATURE_ENABLE        FMC_NAND_WAIT_FEATURE_ENABLE
536
#define FMC_NAND_PCC_MEM_BUS_WIDTH_8            FMC_NAND_MEM_BUS_WIDTH_8
537
#define FMC_NAND_PCC_MEM_BUS_WIDTH_16           FMC_NAND_MEM_BUS_WIDTH_16
28 mjames 538
#elif defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4)
2 mjames 539
#define FMC_NAND_WAIT_FEATURE_DISABLE           FMC_NAND_PCC_WAIT_FEATURE_DISABLE
540
#define FMC_NAND_WAIT_FEATURE_ENABLE            FMC_NAND_PCC_WAIT_FEATURE_ENABLE
541
#define FMC_NAND_MEM_BUS_WIDTH_8                FMC_NAND_PCC_MEM_BUS_WIDTH_8
542
#define FMC_NAND_MEM_BUS_WIDTH_16               FMC_NAND_PCC_MEM_BUS_WIDTH_16
543
#endif
544
/**
545
  * @}
546
  */
547
 
548
/** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
549
  * @{
550
  */
28 mjames 551
 
2 mjames 552
#define FSMC_NORSRAM_TYPEDEF                      FSMC_NORSRAM_TypeDef
553
#define FSMC_NORSRAM_EXTENDED_TYPEDEF             FSMC_NORSRAM_EXTENDED_TypeDef
554
/**
555
  * @}
556
  */
557
 
558
/** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
559
  * @{
560
  */
561
#define GET_GPIO_SOURCE                           GPIO_GET_INDEX
562
#define GET_GPIO_INDEX                            GPIO_GET_INDEX
563
 
564
#if defined(STM32F4)
565
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDIO
566
#define GPIO_AF12_SDMMC1                          GPIO_AF12_SDIO
567
#endif
568
 
569
#if defined(STM32F7)
570
#define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
571
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
572
#endif
573
 
574
#if defined(STM32L4)
575
#define GPIO_AF12_SDIO                            GPIO_AF12_SDMMC1
576
#define GPIO_AF12_SDMMC                           GPIO_AF12_SDMMC1
577
#endif
578
 
28 mjames 579
#if defined(STM32H7)
580
#define GPIO_AF7_SDIO1                            GPIO_AF7_SDMMC1
581
#define GPIO_AF8_SDIO1                            GPIO_AF8_SDMMC1
582
#define GPIO_AF12_SDIO1                           GPIO_AF12_SDMMC1
583
#define GPIO_AF9_SDIO2                            GPIO_AF9_SDMMC2
584
#define GPIO_AF10_SDIO2                           GPIO_AF10_SDMMC2
585
#define GPIO_AF11_SDIO2                           GPIO_AF11_SDMMC2
586
 
587
#if defined (STM32H743xx) || defined (STM32H753xx)  || defined (STM32H750xx) || defined (STM32H742xx) || \
588
    defined (STM32H745xx) || defined (STM32H755xx)  || defined (STM32H747xx) || defined (STM32H757xx)
589
#define GPIO_AF10_OTG2_HS  GPIO_AF10_OTG2_FS
590
#define GPIO_AF10_OTG1_FS  GPIO_AF10_OTG1_HS
591
#define GPIO_AF12_OTG2_FS  GPIO_AF12_OTG1_FS
592
#endif /*STM32H743xx || STM32H753xx || STM32H750xx || STM32H742xx || STM32H745xx || STM32H755xx || STM32H747xx || STM32H757xx */
593
#endif /* STM32H7 */
594
 
2 mjames 595
#define GPIO_AF0_LPTIM                            GPIO_AF0_LPTIM1
596
#define GPIO_AF1_LPTIM                            GPIO_AF1_LPTIM1
597
#define GPIO_AF2_LPTIM                            GPIO_AF2_LPTIM1
598
 
28 mjames 599
#if defined(STM32L0) || defined(STM32L4) || defined(STM32F4) || defined(STM32F2) || defined(STM32F7) || defined(STM32G4) || defined(STM32H7)
600
#define  GPIO_SPEED_LOW                           GPIO_SPEED_FREQ_LOW
601
#define  GPIO_SPEED_MEDIUM                        GPIO_SPEED_FREQ_MEDIUM
602
#define  GPIO_SPEED_FAST                          GPIO_SPEED_FREQ_HIGH
603
#define  GPIO_SPEED_HIGH                          GPIO_SPEED_FREQ_VERY_HIGH
604
#endif /* STM32L0 || STM32L4 || STM32F4 || STM32F2 || STM32F7 || STM32G4 || STM32H7*/
2 mjames 605
 
28 mjames 606
#if defined(STM32L1)
607
 #define  GPIO_SPEED_VERY_LOW    GPIO_SPEED_FREQ_LOW
608
 #define  GPIO_SPEED_LOW         GPIO_SPEED_FREQ_MEDIUM
609
 #define  GPIO_SPEED_MEDIUM      GPIO_SPEED_FREQ_HIGH
610
 #define  GPIO_SPEED_HIGH        GPIO_SPEED_FREQ_VERY_HIGH
2 mjames 611
#endif /* STM32L1 */
612
 
613
#if defined(STM32F0) || defined(STM32F3) || defined(STM32F1)
614
 #define  GPIO_SPEED_LOW    GPIO_SPEED_FREQ_LOW
615
 #define  GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_MEDIUM
616
 #define  GPIO_SPEED_HIGH   GPIO_SPEED_FREQ_HIGH
617
#endif /* STM32F0 || STM32F3 || STM32F1 */
618
 
619
#define GPIO_AF6_DFSDM                            GPIO_AF6_DFSDM1
620
/**
621
  * @}
622
  */
623
 
624
/** @defgroup HAL_HRTIM_Aliased_Macros HAL HRTIM Aliased Macros maintained for legacy purpose
625
  * @{
626
  */
627
#define HRTIM_TIMDELAYEDPROTECTION_DISABLED           HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DISABLED
628
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_EEV6
629
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_EEV6
630
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV68  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV6
631
#define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV68     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV6
632
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_DEEV7
633
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_DEEV7
634
#define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV79  HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV7
635
#define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV79     HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV7
28 mjames 636
 
2 mjames 637
#define __HAL_HRTIM_SetCounter        __HAL_HRTIM_SETCOUNTER
638
#define __HAL_HRTIM_GetCounter        __HAL_HRTIM_GETCOUNTER
639
#define __HAL_HRTIM_SetPeriod         __HAL_HRTIM_SETPERIOD
640
#define __HAL_HRTIM_GetPeriod         __HAL_HRTIM_GETPERIOD
641
#define __HAL_HRTIM_SetClockPrescaler __HAL_HRTIM_SETCLOCKPRESCALER
642
#define __HAL_HRTIM_GetClockPrescaler __HAL_HRTIM_GETCLOCKPRESCALER
643
#define __HAL_HRTIM_SetCompare        __HAL_HRTIM_SETCOMPARE
644
#define __HAL_HRTIM_GetCompare        __HAL_HRTIM_GETCOMPARE
28 mjames 645
 
646
#if defined(STM32G4)
647
#define HAL_HRTIM_ExternalEventCounterConfig    HAL_HRTIM_ExtEventCounterConfig
648
#define HAL_HRTIM_ExternalEventCounterEnable    HAL_HRTIM_ExtEventCounterEnable
649
#define HAL_HRTIM_ExternalEventCounterDisable   HAL_HRTIM_ExtEventCounterDisable
650
#define HAL_HRTIM_ExternalEventCounterReset     HAL_HRTIM_ExtEventCounterReset
651
#define HRTIM_TIMEEVENT_A                       HRTIM_EVENTCOUNTER_A
652
#define HRTIM_TIMEEVENT_B                       HRTIM_EVENTCOUNTER_B
653
#define HRTIM_TIMEEVENTRESETMODE_UNCONDITIONAL  HRTIM_EVENTCOUNTER_RSTMODE_UNCONDITIONAL
654
#define HRTIM_TIMEEVENTRESETMODE_CONDITIONAL    HRTIM_EVENTCOUNTER_RSTMODE_CONDITIONAL
655
#endif /* STM32G4 */
656
 
657
#if defined(STM32H7)
658
#define HRTIM_OUTPUTSET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
659
#define HRTIM_OUTPUTSET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
660
#define HRTIM_OUTPUTSET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
661
#define HRTIM_OUTPUTSET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
662
#define HRTIM_OUTPUTSET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
663
#define HRTIM_OUTPUTSET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
664
#define HRTIM_OUTPUTSET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
665
#define HRTIM_OUTPUTSET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
666
#define HRTIM_OUTPUTSET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
667
#define HRTIM_OUTPUTSET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
668
#define HRTIM_OUTPUTSET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
669
#define HRTIM_OUTPUTSET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
670
#define HRTIM_OUTPUTSET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
671
#define HRTIM_OUTPUTSET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
672
#define HRTIM_OUTPUTSET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
673
#define HRTIM_OUTPUTSET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
674
#define HRTIM_OUTPUTSET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
675
#define HRTIM_OUTPUTSET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
676
#define HRTIM_OUTPUTSET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
677
#define HRTIM_OUTPUTSET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
678
#define HRTIM_OUTPUTSET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
679
#define HRTIM_OUTPUTSET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
680
#define HRTIM_OUTPUTSET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
681
#define HRTIM_OUTPUTSET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
682
#define HRTIM_OUTPUTSET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
683
#define HRTIM_OUTPUTSET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
684
#define HRTIM_OUTPUTSET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
685
#define HRTIM_OUTPUTSET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
686
#define HRTIM_OUTPUTSET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
687
#define HRTIM_OUTPUTSET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
688
#define HRTIM_OUTPUTSET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
689
#define HRTIM_OUTPUTSET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
690
#define HRTIM_OUTPUTSET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
691
#define HRTIM_OUTPUTSET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
692
#define HRTIM_OUTPUTSET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
693
#define HRTIM_OUTPUTSET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
694
#define HRTIM_OUTPUTSET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
695
#define HRTIM_OUTPUTSET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
696
#define HRTIM_OUTPUTSET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
697
#define HRTIM_OUTPUTSET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
698
#define HRTIM_OUTPUTSET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
699
#define HRTIM_OUTPUTSET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
700
#define HRTIM_OUTPUTSET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
701
#define HRTIM_OUTPUTSET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
702
#define HRTIM_OUTPUTSET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
703
#define HRTIM_OUTPUTSET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
704
#define HRTIM_OUTPUTSET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
705
#define HRTIM_OUTPUTSET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
706
#define HRTIM_OUTPUTSET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
707
#define HRTIM_OUTPUTSET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
708
#define HRTIM_OUTPUTSET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
709
#define HRTIM_OUTPUTSET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
710
#define HRTIM_OUTPUTSET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
711
#define HRTIM_OUTPUTSET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
712
 
713
#define HRTIM_OUTPUTRESET_TIMAEV1_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_1
714
#define HRTIM_OUTPUTRESET_TIMAEV2_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_2
715
#define HRTIM_OUTPUTRESET_TIMAEV3_TIMCCMP2 HRTIM_OUTPUTSET_TIMEV_3
716
#define HRTIM_OUTPUTRESET_TIMAEV4_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_4
717
#define HRTIM_OUTPUTRESET_TIMAEV5_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_5
718
#define HRTIM_OUTPUTRESET_TIMAEV6_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_6
719
#define HRTIM_OUTPUTRESET_TIMAEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
720
#define HRTIM_OUTPUTRESET_TIMAEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
721
#define HRTIM_OUTPUTRESET_TIMAEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
722
#define HRTIM_OUTPUTRESET_TIMBEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
723
#define HRTIM_OUTPUTRESET_TIMBEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
724
#define HRTIM_OUTPUTRESET_TIMBEV3_TIMCCMP3 HRTIM_OUTPUTSET_TIMEV_3
725
#define HRTIM_OUTPUTRESET_TIMBEV4_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_4
726
#define HRTIM_OUTPUTRESET_TIMBEV5_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_5
727
#define HRTIM_OUTPUTRESET_TIMBEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
728
#define HRTIM_OUTPUTRESET_TIMBEV7_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_7
729
#define HRTIM_OUTPUTRESET_TIMBEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
730
#define HRTIM_OUTPUTRESET_TIMBEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
731
#define HRTIM_OUTPUTRESET_TIMCEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
732
#define HRTIM_OUTPUTRESET_TIMCEV2_TIMACMP2 HRTIM_OUTPUTSET_TIMEV_2
733
#define HRTIM_OUTPUTRESET_TIMCEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
734
#define HRTIM_OUTPUTRESET_TIMCEV4_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_4
735
#define HRTIM_OUTPUTRESET_TIMCEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
736
#define HRTIM_OUTPUTRESET_TIMCEV6_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_6
737
#define HRTIM_OUTPUTRESET_TIMCEV7_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_7
738
#define HRTIM_OUTPUTRESET_TIMCEV8_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_8
739
#define HRTIM_OUTPUTRESET_TIMCEV9_TIMFCMP2 HRTIM_OUTPUTSET_TIMEV_9
740
#define HRTIM_OUTPUTRESET_TIMDEV1_TIMACMP1 HRTIM_OUTPUTSET_TIMEV_1
741
#define HRTIM_OUTPUTRESET_TIMDEV2_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_2
742
#define HRTIM_OUTPUTRESET_TIMDEV3_TIMBCMP2 HRTIM_OUTPUTSET_TIMEV_3
743
#define HRTIM_OUTPUTRESET_TIMDEV4_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_4
744
#define HRTIM_OUTPUTRESET_TIMDEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
745
#define HRTIM_OUTPUTRESET_TIMDEV6_TIMECMP1 HRTIM_OUTPUTSET_TIMEV_6
746
#define HRTIM_OUTPUTRESET_TIMDEV7_TIMECMP4 HRTIM_OUTPUTSET_TIMEV_7
747
#define HRTIM_OUTPUTRESET_TIMDEV8_TIMFCMP1 HRTIM_OUTPUTSET_TIMEV_8
748
#define HRTIM_OUTPUTRESET_TIMDEV9_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_9
749
#define HRTIM_OUTPUTRESET_TIMEEV1_TIMACMP4 HRTIM_OUTPUTSET_TIMEV_1
750
#define HRTIM_OUTPUTRESET_TIMEEV2_TIMBCMP3 HRTIM_OUTPUTSET_TIMEV_2
751
#define HRTIM_OUTPUTRESET_TIMEEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
752
#define HRTIM_OUTPUTRESET_TIMEEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
753
#define HRTIM_OUTPUTRESET_TIMEEV5_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_5
754
#define HRTIM_OUTPUTRESET_TIMEEV6_TIMDCMP1 HRTIM_OUTPUTSET_TIMEV_6
755
#define HRTIM_OUTPUTRESET_TIMEEV7_TIMDCMP2 HRTIM_OUTPUTSET_TIMEV_7
756
#define HRTIM_OUTPUTRESET_TIMEEV8_TIMFCMP3 HRTIM_OUTPUTSET_TIMEV_8
757
#define HRTIM_OUTPUTRESET_TIMEEV9_TIMFCMP4 HRTIM_OUTPUTSET_TIMEV_9
758
#define HRTIM_OUTPUTRESET_TIMFEV1_TIMACMP3 HRTIM_OUTPUTSET_TIMEV_1
759
#define HRTIM_OUTPUTRESET_TIMFEV2_TIMBCMP1 HRTIM_OUTPUTSET_TIMEV_2
760
#define HRTIM_OUTPUTRESET_TIMFEV3_TIMBCMP4 HRTIM_OUTPUTSET_TIMEV_3
761
#define HRTIM_OUTPUTRESET_TIMFEV4_TIMCCMP1 HRTIM_OUTPUTSET_TIMEV_4
762
#define HRTIM_OUTPUTRESET_TIMFEV5_TIMCCMP4 HRTIM_OUTPUTSET_TIMEV_5
763
#define HRTIM_OUTPUTRESET_TIMFEV6_TIMDCMP3 HRTIM_OUTPUTSET_TIMEV_6
764
#define HRTIM_OUTPUTRESET_TIMFEV7_TIMDCMP4 HRTIM_OUTPUTSET_TIMEV_7
765
#define HRTIM_OUTPUTRESET_TIMFEV8_TIMECMP2 HRTIM_OUTPUTSET_TIMEV_8
766
#define HRTIM_OUTPUTRESET_TIMFEV9_TIMECMP3 HRTIM_OUTPUTSET_TIMEV_9
767
#endif /* STM32H7 */
768
 
769
#if defined(STM32F3)
770
/** @brief Constants defining available sources associated to external events.
771
  */
772
#define HRTIM_EVENTSRC_1              (0x00000000U)
773
#define HRTIM_EVENTSRC_2              (HRTIM_EECR1_EE1SRC_0)
774
#define HRTIM_EVENTSRC_3              (HRTIM_EECR1_EE1SRC_1)
775
#define HRTIM_EVENTSRC_4              (HRTIM_EECR1_EE1SRC_1 | HRTIM_EECR1_EE1SRC_0)
776
 
777
/** @brief Constants defining the events that can be selected to configure the
778
  *        set/reset crossbar of a timer output
779
  */
780
#define HRTIM_OUTPUTSET_TIMEV_1       (HRTIM_SET1R_TIMEVNT1)
781
#define HRTIM_OUTPUTSET_TIMEV_2       (HRTIM_SET1R_TIMEVNT2)
782
#define HRTIM_OUTPUTSET_TIMEV_3       (HRTIM_SET1R_TIMEVNT3)
783
#define HRTIM_OUTPUTSET_TIMEV_4       (HRTIM_SET1R_TIMEVNT4)
784
#define HRTIM_OUTPUTSET_TIMEV_5       (HRTIM_SET1R_TIMEVNT5)
785
#define HRTIM_OUTPUTSET_TIMEV_6       (HRTIM_SET1R_TIMEVNT6)
786
#define HRTIM_OUTPUTSET_TIMEV_7       (HRTIM_SET1R_TIMEVNT7)
787
#define HRTIM_OUTPUTSET_TIMEV_8       (HRTIM_SET1R_TIMEVNT8)
788
#define HRTIM_OUTPUTSET_TIMEV_9       (HRTIM_SET1R_TIMEVNT9)
789
 
790
#define HRTIM_OUTPUTRESET_TIMEV_1     (HRTIM_RST1R_TIMEVNT1)
791
#define HRTIM_OUTPUTRESET_TIMEV_2     (HRTIM_RST1R_TIMEVNT2)
792
#define HRTIM_OUTPUTRESET_TIMEV_3     (HRTIM_RST1R_TIMEVNT3)
793
#define HRTIM_OUTPUTRESET_TIMEV_4     (HRTIM_RST1R_TIMEVNT4)
794
#define HRTIM_OUTPUTRESET_TIMEV_5     (HRTIM_RST1R_TIMEVNT5)
795
#define HRTIM_OUTPUTRESET_TIMEV_6     (HRTIM_RST1R_TIMEVNT6)
796
#define HRTIM_OUTPUTRESET_TIMEV_7     (HRTIM_RST1R_TIMEVNT7)
797
#define HRTIM_OUTPUTRESET_TIMEV_8     (HRTIM_RST1R_TIMEVNT8)
798
#define HRTIM_OUTPUTRESET_TIMEV_9     (HRTIM_RST1R_TIMEVNT9)
799
 
800
/** @brief Constants defining the event filtering applied to external events
801
  *        by a timer
802
  */
803
#define HRTIM_TIMEVENTFILTER_NONE             (0x00000000U)
804
#define HRTIM_TIMEVENTFILTER_BLANKINGCMP1     (HRTIM_EEFR1_EE1FLTR_0)
805
#define HRTIM_TIMEVENTFILTER_BLANKINGCMP2     (HRTIM_EEFR1_EE1FLTR_1)
806
#define HRTIM_TIMEVENTFILTER_BLANKINGCMP3     (HRTIM_EEFR1_EE1FLTR_1 | HRTIM_EEFR1_EE1FLTR_0)
807
#define HRTIM_TIMEVENTFILTER_BLANKINGCMP4     (HRTIM_EEFR1_EE1FLTR_2)
808
#define HRTIM_TIMEVENTFILTER_BLANKINGFLTR1    (HRTIM_EEFR1_EE1FLTR_2 | HRTIM_EEFR1_EE1FLTR_0)
809
#define HRTIM_TIMEVENTFILTER_BLANKINGFLTR2    (HRTIM_EEFR1_EE1FLTR_2 | HRTIM_EEFR1_EE1FLTR_1)
810
#define HRTIM_TIMEVENTFILTER_BLANKINGFLTR3    (HRTIM_EEFR1_EE1FLTR_2 | HRTIM_EEFR1_EE1FLTR_1 | HRTIM_EEFR1_EE1FLTR_0)
811
#define HRTIM_TIMEVENTFILTER_BLANKINGFLTR4    (HRTIM_EEFR1_EE1FLTR_3)
812
#define HRTIM_TIMEVENTFILTER_BLANKINGFLTR5    (HRTIM_EEFR1_EE1FLTR_3 | HRTIM_EEFR1_EE1FLTR_0)
813
#define HRTIM_TIMEVENTFILTER_BLANKINGFLTR6    (HRTIM_EEFR1_EE1FLTR_3 | HRTIM_EEFR1_EE1FLTR_1)
814
#define HRTIM_TIMEVENTFILTER_BLANKINGFLTR7    (HRTIM_EEFR1_EE1FLTR_3 | HRTIM_EEFR1_EE1FLTR_1 | HRTIM_EEFR1_EE1FLTR_0)
815
#define HRTIM_TIMEVENTFILTER_BLANKINGFLTR8    (HRTIM_EEFR1_EE1FLTR_3 | HRTIM_EEFR1_EE1FLTR_2)
816
#define HRTIM_TIMEVENTFILTER_WINDOWINGCMP2    (HRTIM_EEFR1_EE1FLTR_3 | HRTIM_EEFR1_EE1FLTR_2 | HRTIM_EEFR1_EE1FLTR_0)
817
#define HRTIM_TIMEVENTFILTER_WINDOWINGCMP3    (HRTIM_EEFR1_EE1FLTR_3 | HRTIM_EEFR1_EE1FLTR_2 | HRTIM_EEFR1_EE1FLTR_1)
818
#define HRTIM_TIMEVENTFILTER_WINDOWINGTIM     (HRTIM_EEFR1_EE1FLTR_3 | HRTIM_EEFR1_EE1FLTR_2 | HRTIM_EEFR1_EE1FLTR_1 | HRTIM_EEFR1_EE1FLTR_0)
819
 
820
/** @brief Constants defining the DLL calibration periods (in micro seconds)
821
  */
822
#define HRTIM_CALIBRATIONRATE_7300             0x00000000U
823
#define HRTIM_CALIBRATIONRATE_910              (HRTIM_DLLCR_CALRTE_0)
824
#define HRTIM_CALIBRATIONRATE_114              (HRTIM_DLLCR_CALRTE_1)
825
#define HRTIM_CALIBRATIONRATE_14               (HRTIM_DLLCR_CALRTE_1 | HRTIM_DLLCR_CALRTE_0)
826
 
827
#endif /* STM32F3 */
2 mjames 828
/**
829
  * @}
830
  */
831
 
832
/** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
833
  * @{
834
  */
835
#define I2C_DUALADDRESS_DISABLED                I2C_DUALADDRESS_DISABLE
836
#define I2C_DUALADDRESS_ENABLED                 I2C_DUALADDRESS_ENABLE
837
#define I2C_GENERALCALL_DISABLED                I2C_GENERALCALL_DISABLE
838
#define I2C_GENERALCALL_ENABLED                 I2C_GENERALCALL_ENABLE
839
#define I2C_NOSTRETCH_DISABLED                  I2C_NOSTRETCH_DISABLE
840
#define I2C_NOSTRETCH_ENABLED                   I2C_NOSTRETCH_ENABLE
841
#define I2C_ANALOGFILTER_ENABLED                I2C_ANALOGFILTER_ENABLE
842
#define I2C_ANALOGFILTER_DISABLED               I2C_ANALOGFILTER_DISABLE
843
#if defined(STM32F0) || defined(STM32F1) || defined(STM32F3) || defined(STM32G0) || defined(STM32L4) || defined(STM32L1) || defined(STM32F7)
844
#define HAL_I2C_STATE_MEM_BUSY_TX               HAL_I2C_STATE_BUSY_TX
845
#define HAL_I2C_STATE_MEM_BUSY_RX               HAL_I2C_STATE_BUSY_RX
846
#define HAL_I2C_STATE_MASTER_BUSY_TX            HAL_I2C_STATE_BUSY_TX
847
#define HAL_I2C_STATE_MASTER_BUSY_RX            HAL_I2C_STATE_BUSY_RX
848
#define HAL_I2C_STATE_SLAVE_BUSY_TX             HAL_I2C_STATE_BUSY_TX
849
#define HAL_I2C_STATE_SLAVE_BUSY_RX             HAL_I2C_STATE_BUSY_RX
850
#endif
851
/**
852
  * @}
853
  */
854
 
855
/** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
856
  * @{
857
  */
858
#define IRDA_ONE_BIT_SAMPLE_DISABLED            IRDA_ONE_BIT_SAMPLE_DISABLE
859
#define IRDA_ONE_BIT_SAMPLE_ENABLED             IRDA_ONE_BIT_SAMPLE_ENABLE
860
 
861
/**
862
  * @}
863
  */
864
 
865
/** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
866
  * @{
867
  */
868
#define KR_KEY_RELOAD                   IWDG_KEY_RELOAD
869
#define KR_KEY_ENABLE                   IWDG_KEY_ENABLE
870
#define KR_KEY_EWA                      IWDG_KEY_WRITE_ACCESS_ENABLE
871
#define KR_KEY_DWA                      IWDG_KEY_WRITE_ACCESS_DISABLE
872
/**
873
  * @}
874
  */
875
 
876
/** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
877
  * @{
878
  */
879
 
880
#define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
881
#define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
882
#define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
883
#define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS     LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
884
 
885
#define LPTIM_CLOCKPOLARITY_RISINGEDGE          LPTIM_CLOCKPOLARITY_RISING
886
#define LPTIM_CLOCKPOLARITY_FALLINGEDGE         LPTIM_CLOCKPOLARITY_FALLING
887
#define LPTIM_CLOCKPOLARITY_BOTHEDGES           LPTIM_CLOCKPOLARITY_RISING_FALLING
888
 
889
#define LPTIM_TRIGSAMPLETIME_DIRECTTRANSISTION  LPTIM_TRIGSAMPLETIME_DIRECTTRANSITION
890
#define LPTIM_TRIGSAMPLETIME_2TRANSISTIONS      LPTIM_TRIGSAMPLETIME_2TRANSITIONS
891
#define LPTIM_TRIGSAMPLETIME_4TRANSISTIONS      LPTIM_TRIGSAMPLETIME_4TRANSITIONS
28 mjames 892
#define LPTIM_TRIGSAMPLETIME_8TRANSISTIONS      LPTIM_TRIGSAMPLETIME_8TRANSITIONS
2 mjames 893
 
894
/* The following 3 definition have also been present in a temporary version of lptim.h */
895
/* They need to be renamed also to the right name, just in case */
896
#define LPTIM_TRIGSAMPLETIME_2TRANSITION        LPTIM_TRIGSAMPLETIME_2TRANSITIONS
897
#define LPTIM_TRIGSAMPLETIME_4TRANSITION        LPTIM_TRIGSAMPLETIME_4TRANSITIONS
898
#define LPTIM_TRIGSAMPLETIME_8TRANSITION        LPTIM_TRIGSAMPLETIME_8TRANSITIONS
899
 
900
/**
901
  * @}
902
  */
903
 
904
/** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
905
  * @{
906
  */
907
#define HAL_NAND_Read_Page              HAL_NAND_Read_Page_8b
908
#define HAL_NAND_Write_Page             HAL_NAND_Write_Page_8b
909
#define HAL_NAND_Read_SpareArea         HAL_NAND_Read_SpareArea_8b
910
#define HAL_NAND_Write_SpareArea        HAL_NAND_Write_SpareArea_8b
911
 
912
#define NAND_AddressTypedef             NAND_AddressTypeDef
913
 
914
#define __ARRAY_ADDRESS                 ARRAY_ADDRESS
915
#define __ADDR_1st_CYCLE                ADDR_1ST_CYCLE
916
#define __ADDR_2nd_CYCLE                ADDR_2ND_CYCLE
917
#define __ADDR_3rd_CYCLE                ADDR_3RD_CYCLE
918
#define __ADDR_4th_CYCLE                ADDR_4TH_CYCLE
919
/**
920
  * @}
921
  */
28 mjames 922
 
2 mjames 923
/** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
924
  * @{
925
  */
926
#define NOR_StatusTypedef              HAL_NOR_StatusTypeDef
927
#define NOR_SUCCESS                    HAL_NOR_STATUS_SUCCESS
928
#define NOR_ONGOING                    HAL_NOR_STATUS_ONGOING
929
#define NOR_ERROR                      HAL_NOR_STATUS_ERROR
930
#define NOR_TIMEOUT                    HAL_NOR_STATUS_TIMEOUT
931
 
932
#define __NOR_WRITE                    NOR_WRITE
933
#define __NOR_ADDR_SHIFT               NOR_ADDR_SHIFT
934
/**
935
  * @}
936
  */
937
 
938
/** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
939
  * @{
940
  */
941
 
942
#define OPAMP_NONINVERTINGINPUT_VP0           OPAMP_NONINVERTINGINPUT_IO0
943
#define OPAMP_NONINVERTINGINPUT_VP1           OPAMP_NONINVERTINGINPUT_IO1
944
#define OPAMP_NONINVERTINGINPUT_VP2           OPAMP_NONINVERTINGINPUT_IO2
945
#define OPAMP_NONINVERTINGINPUT_VP3           OPAMP_NONINVERTINGINPUT_IO3
28 mjames 946
 
2 mjames 947
#define OPAMP_SEC_NONINVERTINGINPUT_VP0       OPAMP_SEC_NONINVERTINGINPUT_IO0
948
#define OPAMP_SEC_NONINVERTINGINPUT_VP1       OPAMP_SEC_NONINVERTINGINPUT_IO1
949
#define OPAMP_SEC_NONINVERTINGINPUT_VP2       OPAMP_SEC_NONINVERTINGINPUT_IO2
28 mjames 950
#define OPAMP_SEC_NONINVERTINGINPUT_VP3       OPAMP_SEC_NONINVERTINGINPUT_IO3
2 mjames 951
 
952
#define OPAMP_INVERTINGINPUT_VM0              OPAMP_INVERTINGINPUT_IO0
953
#define OPAMP_INVERTINGINPUT_VM1              OPAMP_INVERTINGINPUT_IO1
954
 
955
#define IOPAMP_INVERTINGINPUT_VM0             OPAMP_INVERTINGINPUT_IO0
956
#define IOPAMP_INVERTINGINPUT_VM1             OPAMP_INVERTINGINPUT_IO1
957
 
958
#define OPAMP_SEC_INVERTINGINPUT_VM0          OPAMP_SEC_INVERTINGINPUT_IO0
28 mjames 959
#define OPAMP_SEC_INVERTINGINPUT_VM1          OPAMP_SEC_INVERTINGINPUT_IO1
2 mjames 960
 
961
#define OPAMP_INVERTINGINPUT_VINM             OPAMP_SEC_INVERTINGINPUT_IO1
28 mjames 962
 
963
#define OPAMP_PGACONNECT_NO                   OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
964
#define OPAMP_PGACONNECT_VM0                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
965
#define OPAMP_PGACONNECT_VM1                  OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
966
 
967
#if defined(STM32L1) || defined(STM32L4) || defined(STM32L5) || defined(STM32H7) || defined(STM32G4)
968
#define HAL_OPAMP_MSP_INIT_CB_ID       HAL_OPAMP_MSPINIT_CB_ID
969
#define HAL_OPAMP_MSP_DEINIT_CB_ID     HAL_OPAMP_MSPDEINIT_CB_ID
970
#endif
971
 
972
 
2 mjames 973
/**
974
  * @}
975
  */
976
 
977
/** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
978
  * @{
979
  */
980
#define I2S_STANDARD_PHILLIPS      I2S_STANDARD_PHILIPS
28 mjames 981
 
982
#if defined(STM32H7)
983
  #define I2S_IT_TXE               I2S_IT_TXP
984
  #define I2S_IT_RXNE              I2S_IT_RXP
985
 
986
  #define I2S_FLAG_TXE             I2S_FLAG_TXP
987
  #define I2S_FLAG_RXNE            I2S_FLAG_RXP
988
#endif
989
 
990
#if defined(STM32F7)
2 mjames 991
  #define I2S_CLOCK_SYSCLK           I2S_CLOCK_PLL
992
#endif
993
/**
994
  * @}
995
  */
996
 
997
/** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
998
  * @{
999
  */
1000
 
1001
/* Compact Flash-ATA registers description */
28 mjames 1002
#define CF_DATA                       ATA_DATA
1003
#define CF_SECTOR_COUNT               ATA_SECTOR_COUNT
1004
#define CF_SECTOR_NUMBER              ATA_SECTOR_NUMBER
1005
#define CF_CYLINDER_LOW               ATA_CYLINDER_LOW
1006
#define CF_CYLINDER_HIGH              ATA_CYLINDER_HIGH
1007
#define CF_CARD_HEAD                  ATA_CARD_HEAD
1008
#define CF_STATUS_CMD                 ATA_STATUS_CMD
2 mjames 1009
#define CF_STATUS_CMD_ALTERNATE       ATA_STATUS_CMD_ALTERNATE
28 mjames 1010
#define CF_COMMON_DATA_AREA           ATA_COMMON_DATA_AREA
2 mjames 1011
 
1012
/* Compact Flash-ATA commands */
28 mjames 1013
#define CF_READ_SECTOR_CMD            ATA_READ_SECTOR_CMD
2 mjames 1014
#define CF_WRITE_SECTOR_CMD           ATA_WRITE_SECTOR_CMD
1015
#define CF_ERASE_SECTOR_CMD           ATA_ERASE_SECTOR_CMD
1016
#define CF_IDENTIFY_CMD               ATA_IDENTIFY_CMD
1017
 
1018
#define PCCARD_StatusTypedef          HAL_PCCARD_StatusTypeDef
1019
#define PCCARD_SUCCESS                HAL_PCCARD_STATUS_SUCCESS
1020
#define PCCARD_ONGOING                HAL_PCCARD_STATUS_ONGOING
1021
#define PCCARD_ERROR                  HAL_PCCARD_STATUS_ERROR
1022
#define PCCARD_TIMEOUT                HAL_PCCARD_STATUS_TIMEOUT
1023
/**
1024
  * @}
1025
  */
1026
 
1027
/** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
1028
  * @{
1029
  */
28 mjames 1030
 
2 mjames 1031
#define FORMAT_BIN                  RTC_FORMAT_BIN
1032
#define FORMAT_BCD                  RTC_FORMAT_BCD
1033
 
1034
#define RTC_ALARMSUBSECONDMASK_None     RTC_ALARMSUBSECONDMASK_NONE
1035
#define RTC_TAMPERERASEBACKUP_DISABLED  RTC_TAMPER_ERASE_BACKUP_DISABLE
1036
#define RTC_TAMPERMASK_FLAG_DISABLED    RTC_TAMPERMASK_FLAG_DISABLE
1037
#define RTC_TAMPERMASK_FLAG_ENABLED     RTC_TAMPERMASK_FLAG_ENABLE
1038
 
28 mjames 1039
#define RTC_MASKTAMPERFLAG_DISABLED     RTC_TAMPERMASK_FLAG_DISABLE
1040
#define RTC_MASKTAMPERFLAG_ENABLED      RTC_TAMPERMASK_FLAG_ENABLE
2 mjames 1041
#define RTC_TAMPERERASEBACKUP_ENABLED   RTC_TAMPER_ERASE_BACKUP_ENABLE
28 mjames 1042
#define RTC_TAMPER1_2_INTERRUPT         RTC_ALL_TAMPER_INTERRUPT
1043
#define RTC_TAMPER1_2_3_INTERRUPT       RTC_ALL_TAMPER_INTERRUPT
2 mjames 1044
 
1045
#define RTC_TIMESTAMPPIN_PC13  RTC_TIMESTAMPPIN_DEFAULT
28 mjames 1046
#define RTC_TIMESTAMPPIN_PA0 RTC_TIMESTAMPPIN_POS1
2 mjames 1047
#define RTC_TIMESTAMPPIN_PI8 RTC_TIMESTAMPPIN_POS1
1048
#define RTC_TIMESTAMPPIN_PC1   RTC_TIMESTAMPPIN_POS2
1049
 
1050
#define RTC_OUTPUT_REMAP_PC13  RTC_OUTPUT_REMAP_NONE
1051
#define RTC_OUTPUT_REMAP_PB14  RTC_OUTPUT_REMAP_POS1
1052
#define RTC_OUTPUT_REMAP_PB2   RTC_OUTPUT_REMAP_POS1
1053
 
28 mjames 1054
#define RTC_TAMPERPIN_PC13 RTC_TAMPERPIN_DEFAULT
1055
#define RTC_TAMPERPIN_PA0  RTC_TAMPERPIN_POS1
2 mjames 1056
#define RTC_TAMPERPIN_PI8  RTC_TAMPERPIN_POS1
1057
 
28 mjames 1058
#if defined(STM32H7)
1059
#define RTC_TAMPCR_TAMPXE          RTC_TAMPER_X
1060
#define RTC_TAMPCR_TAMPXIE         RTC_TAMPER_X_INTERRUPT
1061
 
1062
#define RTC_TAMPER1_INTERRUPT      RTC_IT_TAMP1
1063
#define RTC_TAMPER2_INTERRUPT      RTC_IT_TAMP2
1064
#define RTC_TAMPER3_INTERRUPT      RTC_IT_TAMP3
1065
#define RTC_ALL_TAMPER_INTERRUPT   RTC_IT_TAMPALL
1066
#endif /* STM32H7 */
1067
 
2 mjames 1068
/**
1069
  * @}
1070
  */
1071
 
28 mjames 1072
 
2 mjames 1073
/** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
1074
  * @{
1075
  */
1076
#define SMARTCARD_NACK_ENABLED                  SMARTCARD_NACK_ENABLE
1077
#define SMARTCARD_NACK_DISABLED                 SMARTCARD_NACK_DISABLE
1078
 
1079
#define SMARTCARD_ONEBIT_SAMPLING_DISABLED      SMARTCARD_ONE_BIT_SAMPLE_DISABLE
1080
#define SMARTCARD_ONEBIT_SAMPLING_ENABLED       SMARTCARD_ONE_BIT_SAMPLE_ENABLE
1081
#define SMARTCARD_ONEBIT_SAMPLING_DISABLE       SMARTCARD_ONE_BIT_SAMPLE_DISABLE
1082
#define SMARTCARD_ONEBIT_SAMPLING_ENABLE        SMARTCARD_ONE_BIT_SAMPLE_ENABLE
1083
 
1084
#define SMARTCARD_TIMEOUT_DISABLED              SMARTCARD_TIMEOUT_DISABLE
1085
#define SMARTCARD_TIMEOUT_ENABLED               SMARTCARD_TIMEOUT_ENABLE
1086
 
1087
#define SMARTCARD_LASTBIT_DISABLED              SMARTCARD_LASTBIT_DISABLE
1088
#define SMARTCARD_LASTBIT_ENABLED               SMARTCARD_LASTBIT_ENABLE
1089
/**
1090
  * @}
1091
  */
1092
 
28 mjames 1093
 
2 mjames 1094
/** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
1095
  * @{
1096
  */
1097
#define SMBUS_DUALADDRESS_DISABLED      SMBUS_DUALADDRESS_DISABLE
1098
#define SMBUS_DUALADDRESS_ENABLED       SMBUS_DUALADDRESS_ENABLE
1099
#define SMBUS_GENERALCALL_DISABLED      SMBUS_GENERALCALL_DISABLE
1100
#define SMBUS_GENERALCALL_ENABLED       SMBUS_GENERALCALL_ENABLE
1101
#define SMBUS_NOSTRETCH_DISABLED        SMBUS_NOSTRETCH_DISABLE
1102
#define SMBUS_NOSTRETCH_ENABLED         SMBUS_NOSTRETCH_ENABLE
1103
#define SMBUS_ANALOGFILTER_ENABLED      SMBUS_ANALOGFILTER_ENABLE
1104
#define SMBUS_ANALOGFILTER_DISABLED     SMBUS_ANALOGFILTER_DISABLE
1105
#define SMBUS_PEC_DISABLED              SMBUS_PEC_DISABLE
1106
#define SMBUS_PEC_ENABLED               SMBUS_PEC_ENABLE
1107
#define HAL_SMBUS_STATE_SLAVE_LISTEN    HAL_SMBUS_STATE_LISTEN
1108
/**
1109
  * @}
1110
  */
28 mjames 1111
 
2 mjames 1112
/** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
1113
  * @{
1114
  */
1115
#define SPI_TIMODE_DISABLED             SPI_TIMODE_DISABLE
1116
#define SPI_TIMODE_ENABLED              SPI_TIMODE_ENABLE
1117
 
1118
#define SPI_CRCCALCULATION_DISABLED     SPI_CRCCALCULATION_DISABLE
1119
#define SPI_CRCCALCULATION_ENABLED      SPI_CRCCALCULATION_ENABLE
1120
 
1121
#define SPI_NSS_PULSE_DISABLED          SPI_NSS_PULSE_DISABLE
1122
#define SPI_NSS_PULSE_ENABLED           SPI_NSS_PULSE_ENABLE
1123
 
28 mjames 1124
#if defined(STM32H7)
1125
 
1126
 #define SPI_FLAG_TXE                    SPI_FLAG_TXP
1127
 #define SPI_FLAG_RXNE                   SPI_FLAG_RXP
1128
 
1129
 #define SPI_IT_TXE                      SPI_IT_TXP
1130
 #define SPI_IT_RXNE                     SPI_IT_RXP
1131
 
1132
 #define SPI_FRLVL_EMPTY                 SPI_RX_FIFO_0PACKET
1133
 #define SPI_FRLVL_QUARTER_FULL          SPI_RX_FIFO_1PACKET
1134
 #define SPI_FRLVL_HALF_FULL             SPI_RX_FIFO_2PACKET
1135
 #define SPI_FRLVL_FULL                  SPI_RX_FIFO_3PACKET
1136
 
1137
#endif /* STM32H7 */
1138
 
2 mjames 1139
/**
1140
  * @}
1141
  */
28 mjames 1142
 
2 mjames 1143
/** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
1144
  * @{
1145
  */
1146
#define CCER_CCxE_MASK                   TIM_CCER_CCxE_MASK
1147
#define CCER_CCxNE_MASK                  TIM_CCER_CCxNE_MASK
28 mjames 1148
 
2 mjames 1149
#define TIM_DMABase_CR1                  TIM_DMABASE_CR1
1150
#define TIM_DMABase_CR2                  TIM_DMABASE_CR2
1151
#define TIM_DMABase_SMCR                 TIM_DMABASE_SMCR
1152
#define TIM_DMABase_DIER                 TIM_DMABASE_DIER
1153
#define TIM_DMABase_SR                   TIM_DMABASE_SR
1154
#define TIM_DMABase_EGR                  TIM_DMABASE_EGR
1155
#define TIM_DMABase_CCMR1                TIM_DMABASE_CCMR1
1156
#define TIM_DMABase_CCMR2                TIM_DMABASE_CCMR2
1157
#define TIM_DMABase_CCER                 TIM_DMABASE_CCER
1158
#define TIM_DMABase_CNT                  TIM_DMABASE_CNT
1159
#define TIM_DMABase_PSC                  TIM_DMABASE_PSC
1160
#define TIM_DMABase_ARR                  TIM_DMABASE_ARR
1161
#define TIM_DMABase_RCR                  TIM_DMABASE_RCR
1162
#define TIM_DMABase_CCR1                 TIM_DMABASE_CCR1
1163
#define TIM_DMABase_CCR2                 TIM_DMABASE_CCR2
1164
#define TIM_DMABase_CCR3                 TIM_DMABASE_CCR3
1165
#define TIM_DMABase_CCR4                 TIM_DMABASE_CCR4
1166
#define TIM_DMABase_BDTR                 TIM_DMABASE_BDTR
1167
#define TIM_DMABase_DCR                  TIM_DMABASE_DCR
1168
#define TIM_DMABase_DMAR                 TIM_DMABASE_DMAR
1169
#define TIM_DMABase_OR1                  TIM_DMABASE_OR1
1170
#define TIM_DMABase_CCMR3                TIM_DMABASE_CCMR3
1171
#define TIM_DMABase_CCR5                 TIM_DMABASE_CCR5
1172
#define TIM_DMABase_CCR6                 TIM_DMABASE_CCR6
1173
#define TIM_DMABase_OR2                  TIM_DMABASE_OR2
1174
#define TIM_DMABase_OR3                  TIM_DMABASE_OR3
1175
#define TIM_DMABase_OR                   TIM_DMABASE_OR
1176
 
1177
#define TIM_EventSource_Update           TIM_EVENTSOURCE_UPDATE
1178
#define TIM_EventSource_CC1              TIM_EVENTSOURCE_CC1
1179
#define TIM_EventSource_CC2              TIM_EVENTSOURCE_CC2
1180
#define TIM_EventSource_CC3              TIM_EVENTSOURCE_CC3
1181
#define TIM_EventSource_CC4              TIM_EVENTSOURCE_CC4
1182
#define TIM_EventSource_COM              TIM_EVENTSOURCE_COM
1183
#define TIM_EventSource_Trigger          TIM_EVENTSOURCE_TRIGGER
1184
#define TIM_EventSource_Break            TIM_EVENTSOURCE_BREAK
1185
#define TIM_EventSource_Break2           TIM_EVENTSOURCE_BREAK2
1186
 
1187
#define TIM_DMABurstLength_1Transfer     TIM_DMABURSTLENGTH_1TRANSFER
1188
#define TIM_DMABurstLength_2Transfers    TIM_DMABURSTLENGTH_2TRANSFERS
1189
#define TIM_DMABurstLength_3Transfers    TIM_DMABURSTLENGTH_3TRANSFERS
1190
#define TIM_DMABurstLength_4Transfers    TIM_DMABURSTLENGTH_4TRANSFERS
1191
#define TIM_DMABurstLength_5Transfers    TIM_DMABURSTLENGTH_5TRANSFERS
1192
#define TIM_DMABurstLength_6Transfers    TIM_DMABURSTLENGTH_6TRANSFERS
1193
#define TIM_DMABurstLength_7Transfers    TIM_DMABURSTLENGTH_7TRANSFERS
1194
#define TIM_DMABurstLength_8Transfers    TIM_DMABURSTLENGTH_8TRANSFERS
1195
#define TIM_DMABurstLength_9Transfers    TIM_DMABURSTLENGTH_9TRANSFERS
1196
#define TIM_DMABurstLength_10Transfers   TIM_DMABURSTLENGTH_10TRANSFERS
1197
#define TIM_DMABurstLength_11Transfers   TIM_DMABURSTLENGTH_11TRANSFERS
1198
#define TIM_DMABurstLength_12Transfers   TIM_DMABURSTLENGTH_12TRANSFERS
1199
#define TIM_DMABurstLength_13Transfers   TIM_DMABURSTLENGTH_13TRANSFERS
1200
#define TIM_DMABurstLength_14Transfers   TIM_DMABURSTLENGTH_14TRANSFERS
1201
#define TIM_DMABurstLength_15Transfers   TIM_DMABURSTLENGTH_15TRANSFERS
1202
#define TIM_DMABurstLength_16Transfers   TIM_DMABURSTLENGTH_16TRANSFERS
1203
#define TIM_DMABurstLength_17Transfers   TIM_DMABURSTLENGTH_17TRANSFERS
1204
#define TIM_DMABurstLength_18Transfers   TIM_DMABURSTLENGTH_18TRANSFERS
1205
 
28 mjames 1206
#if defined(STM32L0)
1207
#define TIM22_TI1_GPIO1   TIM22_TI1_GPIO
1208
#define TIM22_TI1_GPIO2   TIM22_TI1_GPIO
1209
#endif
1210
 
1211
#if defined(STM32F3)
1212
#define IS_TIM_HALL_INTERFACE_INSTANCE   IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE
1213
#endif
1214
 
1215
#if defined(STM32H7)
1216
#define TIM_TIM1_ETR_COMP1_OUT        TIM_TIM1_ETR_COMP1
1217
#define TIM_TIM1_ETR_COMP2_OUT        TIM_TIM1_ETR_COMP2
1218
#define TIM_TIM8_ETR_COMP1_OUT        TIM_TIM8_ETR_COMP1
1219
#define TIM_TIM8_ETR_COMP2_OUT        TIM_TIM8_ETR_COMP2
1220
#define TIM_TIM2_ETR_COMP1_OUT        TIM_TIM2_ETR_COMP1
1221
#define TIM_TIM2_ETR_COMP2_OUT        TIM_TIM2_ETR_COMP2
1222
#define TIM_TIM3_ETR_COMP1_OUT        TIM_TIM3_ETR_COMP1
1223
#define TIM_TIM1_TI1_COMP1_OUT        TIM_TIM1_TI1_COMP1
1224
#define TIM_TIM8_TI1_COMP2_OUT        TIM_TIM8_TI1_COMP2
1225
#define TIM_TIM2_TI4_COMP1_OUT        TIM_TIM2_TI4_COMP1
1226
#define TIM_TIM2_TI4_COMP2_OUT        TIM_TIM2_TI4_COMP2
1227
#define TIM_TIM2_TI4_COMP1COMP2_OUT   TIM_TIM2_TI4_COMP1_COMP2
1228
#define TIM_TIM3_TI1_COMP1_OUT        TIM_TIM3_TI1_COMP1
1229
#define TIM_TIM3_TI1_COMP2_OUT        TIM_TIM3_TI1_COMP2
1230
#define TIM_TIM3_TI1_COMP1COMP2_OUT   TIM_TIM3_TI1_COMP1_COMP2
1231
#endif
1232
 
2 mjames 1233
/**
1234
  * @}
1235
  */
1236
 
1237
/** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
1238
  * @{
1239
  */
1240
#define TSC_SYNC_POL_FALL        TSC_SYNC_POLARITY_FALLING
1241
#define TSC_SYNC_POL_RISE_HIGH   TSC_SYNC_POLARITY_RISING
1242
/**
1243
  * @}
1244
  */
1245
 
1246
/** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
1247
  * @{
1248
  */
1249
#define UART_ONEBIT_SAMPLING_DISABLED   UART_ONE_BIT_SAMPLE_DISABLE
1250
#define UART_ONEBIT_SAMPLING_ENABLED    UART_ONE_BIT_SAMPLE_ENABLE
1251
#define UART_ONE_BIT_SAMPLE_DISABLED    UART_ONE_BIT_SAMPLE_DISABLE
1252
#define UART_ONE_BIT_SAMPLE_ENABLED     UART_ONE_BIT_SAMPLE_ENABLE
1253
 
1254
#define __HAL_UART_ONEBIT_ENABLE        __HAL_UART_ONE_BIT_SAMPLE_ENABLE
1255
#define __HAL_UART_ONEBIT_DISABLE       __HAL_UART_ONE_BIT_SAMPLE_DISABLE
1256
 
1257
#define __DIV_SAMPLING16                UART_DIV_SAMPLING16
1258
#define __DIVMANT_SAMPLING16            UART_DIVMANT_SAMPLING16
1259
#define __DIVFRAQ_SAMPLING16            UART_DIVFRAQ_SAMPLING16
1260
#define __UART_BRR_SAMPLING16           UART_BRR_SAMPLING16
1261
 
1262
#define __DIV_SAMPLING8                 UART_DIV_SAMPLING8
1263
#define __DIVMANT_SAMPLING8             UART_DIVMANT_SAMPLING8
1264
#define __DIVFRAQ_SAMPLING8             UART_DIVFRAQ_SAMPLING8
1265
#define __UART_BRR_SAMPLING8            UART_BRR_SAMPLING8
1266
 
28 mjames 1267
#define __DIV_LPUART                    UART_DIV_LPUART
1268
 
2 mjames 1269
#define UART_WAKEUPMETHODE_IDLELINE     UART_WAKEUPMETHOD_IDLELINE
1270
#define UART_WAKEUPMETHODE_ADDRESSMARK  UART_WAKEUPMETHOD_ADDRESSMARK
1271
 
1272
/**
1273
  * @}
1274
  */
1275
 
28 mjames 1276
 
2 mjames 1277
/** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
1278
  * @{
1279
  */
1280
 
1281
#define USART_CLOCK_DISABLED            USART_CLOCK_DISABLE
1282
#define USART_CLOCK_ENABLED             USART_CLOCK_ENABLE
1283
 
1284
#define USARTNACK_ENABLED               USART_NACK_ENABLE
1285
#define USARTNACK_DISABLED              USART_NACK_DISABLE
1286
/**
1287
  * @}
1288
  */
1289
 
1290
/** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
1291
  * @{
1292
  */
1293
#define CFR_BASE                    WWDG_CFR_BASE
1294
 
1295
/**
1296
  * @}
1297
  */
1298
 
1299
/** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
1300
  * @{
1301
  */
1302
#define CAN_FilterFIFO0             CAN_FILTER_FIFO0
1303
#define CAN_FilterFIFO1             CAN_FILTER_FIFO1
1304
#define CAN_IT_RQCP0                CAN_IT_TME
1305
#define CAN_IT_RQCP1                CAN_IT_TME
1306
#define CAN_IT_RQCP2                CAN_IT_TME
1307
#define INAK_TIMEOUT                CAN_TIMEOUT_VALUE
1308
#define SLAK_TIMEOUT                CAN_TIMEOUT_VALUE
1309
#define CAN_TXSTATUS_FAILED         ((uint8_t)0x00U)
1310
#define CAN_TXSTATUS_OK             ((uint8_t)0x01U)
1311
#define CAN_TXSTATUS_PENDING        ((uint8_t)0x02U)
1312
 
1313
/**
1314
  * @}
1315
  */
28 mjames 1316
 
2 mjames 1317
/** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
1318
  * @{
1319
  */
1320
 
1321
#define VLAN_TAG                ETH_VLAN_TAG
1322
#define MIN_ETH_PAYLOAD         ETH_MIN_ETH_PAYLOAD
1323
#define MAX_ETH_PAYLOAD         ETH_MAX_ETH_PAYLOAD
1324
#define JUMBO_FRAME_PAYLOAD     ETH_JUMBO_FRAME_PAYLOAD
1325
#define MACMIIAR_CR_MASK        ETH_MACMIIAR_CR_MASK
1326
#define MACCR_CLEAR_MASK        ETH_MACCR_CLEAR_MASK
1327
#define MACFCR_CLEAR_MASK       ETH_MACFCR_CLEAR_MASK
1328
#define DMAOMR_CLEAR_MASK       ETH_DMAOMR_CLEAR_MASK
1329
 
28 mjames 1330
#define ETH_MMCCR              0x00000100U
1331
#define ETH_MMCRIR             0x00000104U
1332
#define ETH_MMCTIR             0x00000108U
1333
#define ETH_MMCRIMR            0x0000010CU
1334
#define ETH_MMCTIMR            0x00000110U
1335
#define ETH_MMCTGFSCCR         0x0000014CU
1336
#define ETH_MMCTGFMSCCR        0x00000150U
1337
#define ETH_MMCTGFCR           0x00000168U
1338
#define ETH_MMCRFCECR          0x00000194U
1339
#define ETH_MMCRFAECR          0x00000198U
1340
#define ETH_MMCRGUFCR          0x000001C4U
1341
 
1342
#define ETH_MAC_TXFIFO_FULL                             0x02000000U  /* Tx FIFO full */
1343
#define ETH_MAC_TXFIFONOT_EMPTY                         0x01000000U  /* Tx FIFO not empty */
1344
#define ETH_MAC_TXFIFO_WRITE_ACTIVE                     0x00400000U  /* Tx FIFO write active */
1345
#define ETH_MAC_TXFIFO_IDLE                             0x00000000U  /* Tx FIFO read status: Idle */
1346
#define ETH_MAC_TXFIFO_READ                             0x00100000U  /* Tx FIFO read status: Read (transferring data to the MAC transmitter) */
1347
#define ETH_MAC_TXFIFO_WAITING                          0x00200000U  /* Tx FIFO read status: Waiting for TxStatus from MAC transmitter */
1348
#define ETH_MAC_TXFIFO_WRITING                          0x00300000U  /* Tx FIFO read status: Writing the received TxStatus or flushing the TxFIFO */
1349
#define ETH_MAC_TRANSMISSION_PAUSE                      0x00080000U  /* MAC transmitter in pause */
1350
#define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE            0x00000000U  /* MAC transmit frame controller: Idle */
1351
#define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING         0x00020000U  /* MAC transmit frame controller: Waiting for Status of previous frame or IFG/backoff period to be over */
1352
#define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF   0x00040000U  /* MAC transmit frame controller: Generating and transmitting a Pause control frame (in full duplex mode) */
1353
#define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING    0x00060000U  /* MAC transmit frame controller: Transferring input frame for transmission */
1354
#define ETH_MAC_MII_TRANSMIT_ACTIVE           0x00010000U  /* MAC MII transmit engine active */
1355
#define ETH_MAC_RXFIFO_EMPTY                  0x00000000U  /* Rx FIFO fill level: empty */
1356
#define ETH_MAC_RXFIFO_BELOW_THRESHOLD        0x00000100U  /* Rx FIFO fill level: fill-level below flow-control de-activate threshold */
1357
#define ETH_MAC_RXFIFO_ABOVE_THRESHOLD        0x00000200U  /* Rx FIFO fill level: fill-level above flow-control activate threshold */
1358
#define ETH_MAC_RXFIFO_FULL                   0x00000300U  /* Rx FIFO fill level: full */
2 mjames 1359
#if defined(STM32F1)
1360
#else
28 mjames 1361
#define ETH_MAC_READCONTROLLER_IDLE           0x00000000U  /* Rx FIFO read controller IDLE state */
1362
#define ETH_MAC_READCONTROLLER_READING_DATA   0x00000020U  /* Rx FIFO read controller Reading frame data */
1363
#define ETH_MAC_READCONTROLLER_READING_STATUS 0x00000040U  /* Rx FIFO read controller Reading frame status (or time-stamp) */
2 mjames 1364
#endif
28 mjames 1365
#define ETH_MAC_READCONTROLLER_FLUSHING       0x00000060U  /* Rx FIFO read controller Flushing the frame data and status */
1366
#define ETH_MAC_RXFIFO_WRITE_ACTIVE           0x00000010U  /* Rx FIFO write controller active */
1367
#define ETH_MAC_SMALL_FIFO_NOTACTIVE          0x00000000U  /* MAC small FIFO read / write controllers not active */
1368
#define ETH_MAC_SMALL_FIFO_READ_ACTIVE        0x00000002U  /* MAC small FIFO read controller active */
1369
#define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE       0x00000004U  /* MAC small FIFO write controller active */
1370
#define ETH_MAC_SMALL_FIFO_RW_ACTIVE          0x00000006U  /* MAC small FIFO read / write controllers active */
1371
#define ETH_MAC_MII_RECEIVE_PROTOCOL_ACTIVE   0x00000001U  /* MAC MII receive protocol engine active */
2 mjames 1372
 
1373
/**
1374
  * @}
1375
  */
28 mjames 1376
 
2 mjames 1377
/** @defgroup HAL_DCMI_Aliased_Defines HAL DCMI Aliased Defines maintained for legacy purpose
1378
  * @{
1379
  */
1380
#define HAL_DCMI_ERROR_OVF      HAL_DCMI_ERROR_OVR
1381
#define DCMI_IT_OVF             DCMI_IT_OVR
1382
#define DCMI_FLAG_OVFRI         DCMI_FLAG_OVRRI
1383
#define DCMI_FLAG_OVFMI         DCMI_FLAG_OVRMI
1384
 
1385
#define HAL_DCMI_ConfigCROP     HAL_DCMI_ConfigCrop
1386
#define HAL_DCMI_EnableCROP     HAL_DCMI_EnableCrop
1387
#define HAL_DCMI_DisableCROP    HAL_DCMI_DisableCrop
1388
 
1389
/**
1390
  * @}
28 mjames 1391
  */
1392
 
1393
#if defined(STM32L4) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) \
1394
  || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx) \
1395
  || defined(STM32H7)
2 mjames 1396
/** @defgroup HAL_DMA2D_Aliased_Defines HAL DMA2D Aliased Defines maintained for legacy purpose
1397
  * @{
1398
  */
1399
#define DMA2D_ARGB8888          DMA2D_OUTPUT_ARGB8888
28 mjames 1400
#define DMA2D_RGB888            DMA2D_OUTPUT_RGB888
1401
#define DMA2D_RGB565            DMA2D_OUTPUT_RGB565
2 mjames 1402
#define DMA2D_ARGB1555          DMA2D_OUTPUT_ARGB1555
1403
#define DMA2D_ARGB4444          DMA2D_OUTPUT_ARGB4444
1404
 
1405
#define CM_ARGB8888             DMA2D_INPUT_ARGB8888
28 mjames 1406
#define CM_RGB888               DMA2D_INPUT_RGB888
1407
#define CM_RGB565               DMA2D_INPUT_RGB565
2 mjames 1408
#define CM_ARGB1555             DMA2D_INPUT_ARGB1555
1409
#define CM_ARGB4444             DMA2D_INPUT_ARGB4444
28 mjames 1410
#define CM_L8                   DMA2D_INPUT_L8
1411
#define CM_AL44                 DMA2D_INPUT_AL44
1412
#define CM_AL88                 DMA2D_INPUT_AL88
1413
#define CM_L4                   DMA2D_INPUT_L4
1414
#define CM_A8                   DMA2D_INPUT_A8
1415
#define CM_A4                   DMA2D_INPUT_A4
2 mjames 1416
/**
1417
  * @}
28 mjames 1418
  */
1419
#endif  /* STM32L4 ||  STM32F7 ||  STM32F4 ||  STM32H7 */
2 mjames 1420
 
1421
/** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
1422
  * @{
1423
  */
28 mjames 1424
 
2 mjames 1425
/**
1426
  * @}
1427
  */
1428
 
1429
/* Exported functions --------------------------------------------------------*/
1430
 
1431
/** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
1432
  * @{
1433
  */
1434
#define HAL_CRYP_ComputationCpltCallback     HAL_CRYPEx_ComputationCpltCallback
1435
/**
1436
  * @}
28 mjames 1437
  */
2 mjames 1438
 
1439
/** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
1440
  * @{
28 mjames 1441
  */
2 mjames 1442
#define HAL_HASH_STATETypeDef        HAL_HASH_StateTypeDef
1443
#define HAL_HASHPhaseTypeDef         HAL_HASH_PhaseTypeDef
1444
#define HAL_HMAC_MD5_Finish          HAL_HASH_MD5_Finish
1445
#define HAL_HMAC_SHA1_Finish         HAL_HASH_SHA1_Finish
1446
#define HAL_HMAC_SHA224_Finish       HAL_HASH_SHA224_Finish
1447
#define HAL_HMAC_SHA256_Finish       HAL_HASH_SHA256_Finish
1448
 
1449
/*HASH Algorithm Selection*/
1450
 
28 mjames 1451
#define HASH_AlgoSelection_SHA1      HASH_ALGOSELECTION_SHA1
2 mjames 1452
#define HASH_AlgoSelection_SHA224    HASH_ALGOSELECTION_SHA224
1453
#define HASH_AlgoSelection_SHA256    HASH_ALGOSELECTION_SHA256
1454
#define HASH_AlgoSelection_MD5       HASH_ALGOSELECTION_MD5
1455
 
28 mjames 1456
#define HASH_AlgoMode_HASH         HASH_ALGOMODE_HASH
2 mjames 1457
#define HASH_AlgoMode_HMAC         HASH_ALGOMODE_HMAC
1458
 
1459
#define HASH_HMACKeyType_ShortKey  HASH_HMAC_KEYTYPE_SHORTKEY
1460
#define HASH_HMACKeyType_LongKey   HASH_HMAC_KEYTYPE_LONGKEY
28 mjames 1461
 
1462
#if defined(STM32L4) || defined(STM32L5) || defined(STM32F4) || defined(STM32F7) || defined(STM32H7)
1463
 
1464
#define HAL_HASH_MD5_Accumulate                HAL_HASH_MD5_Accmlt
1465
#define HAL_HASH_MD5_Accumulate_End            HAL_HASH_MD5_Accmlt_End
1466
#define HAL_HASH_MD5_Accumulate_IT             HAL_HASH_MD5_Accmlt_IT
1467
#define HAL_HASH_MD5_Accumulate_End_IT         HAL_HASH_MD5_Accmlt_End_IT
1468
 
1469
#define HAL_HASH_SHA1_Accumulate               HAL_HASH_SHA1_Accmlt
1470
#define HAL_HASH_SHA1_Accumulate_End           HAL_HASH_SHA1_Accmlt_End
1471
#define HAL_HASH_SHA1_Accumulate_IT            HAL_HASH_SHA1_Accmlt_IT
1472
#define HAL_HASH_SHA1_Accumulate_End_IT        HAL_HASH_SHA1_Accmlt_End_IT
1473
 
1474
#define HAL_HASHEx_SHA224_Accumulate           HAL_HASHEx_SHA224_Accmlt
1475
#define HAL_HASHEx_SHA224_Accumulate_End       HAL_HASHEx_SHA224_Accmlt_End
1476
#define HAL_HASHEx_SHA224_Accumulate_IT        HAL_HASHEx_SHA224_Accmlt_IT
1477
#define HAL_HASHEx_SHA224_Accumulate_End_IT    HAL_HASHEx_SHA224_Accmlt_End_IT
1478
 
1479
#define HAL_HASHEx_SHA256_Accumulate           HAL_HASHEx_SHA256_Accmlt
1480
#define HAL_HASHEx_SHA256_Accumulate_End       HAL_HASHEx_SHA256_Accmlt_End
1481
#define HAL_HASHEx_SHA256_Accumulate_IT        HAL_HASHEx_SHA256_Accmlt_IT
1482
#define HAL_HASHEx_SHA256_Accumulate_End_IT    HAL_HASHEx_SHA256_Accmlt_End_IT
1483
 
1484
#endif  /* STM32L4 || STM32L5 || STM32F4 || STM32F7 || STM32H7 */
2 mjames 1485
/**
1486
  * @}
1487
  */
28 mjames 1488
 
2 mjames 1489
/** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
1490
  * @{
1491
  */
1492
#define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
1493
#define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
1494
#define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
1495
#define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
1496
#define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
1497
#define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
1498
#define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd)==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
1499
#define HAL_VREFINT_OutputSelect  HAL_SYSCFG_VREFINT_OutputSelect
1500
#define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
1501
#if defined(STM32L0)
1502
#else
1503
#define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
1504
#endif
1505
#define HAL_ADC_EnableBuffer_Cmd(cmd)  (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
1506
#define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd)==ENABLE) ?  HAL_ADCEx_EnableVREFINTTempSensor() : HAL_ADCEx_DisableVREFINTTempSensor())
28 mjames 1507
#if defined(STM32H7A3xx) || defined(STM32H7B3xx) || defined(STM32H7B0xx) || defined(STM32H7A3xxQ) || defined(STM32H7B3xxQ) || defined(STM32H7B0xxQ)
1508
#define HAL_EnableSRDomainDBGStopMode      HAL_EnableDomain3DBGStopMode
1509
#define HAL_DisableSRDomainDBGStopMode     HAL_DisableDomain3DBGStopMode
1510
#define HAL_EnableSRDomainDBGStandbyMode   HAL_EnableDomain3DBGStandbyMode
1511
#define HAL_DisableSRDomainDBGStandbyMode  HAL_DisableDomain3DBGStandbyMode
1512
#endif /* STM32H7A3xx || STM32H7B3xx || STM32H7B0xx || STM32H7A3xxQ || STM32H7B3xxQ  || STM32H7B0xxQ */
1513
 
2 mjames 1514
/**
1515
  * @}
1516
  */
1517
 
1518
/** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
1519
  * @{
1520
  */
1521
#define FLASH_HalfPageProgram      HAL_FLASHEx_HalfPageProgram
1522
#define FLASH_EnableRunPowerDown   HAL_FLASHEx_EnableRunPowerDown
1523
#define FLASH_DisableRunPowerDown  HAL_FLASHEx_DisableRunPowerDown
1524
#define HAL_DATA_EEPROMEx_Unlock   HAL_FLASHEx_DATAEEPROM_Unlock
1525
#define HAL_DATA_EEPROMEx_Lock     HAL_FLASHEx_DATAEEPROM_Lock
1526
#define HAL_DATA_EEPROMEx_Erase    HAL_FLASHEx_DATAEEPROM_Erase
1527
#define HAL_DATA_EEPROMEx_Program  HAL_FLASHEx_DATAEEPROM_Program
1528
 
1529
 /**
1530
  * @}
1531
  */
1532
 
1533
/** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
1534
  * @{
1535
  */
1536
#define HAL_I2CEx_AnalogFilter_Config         HAL_I2CEx_ConfigAnalogFilter
1537
#define HAL_I2CEx_DigitalFilter_Config        HAL_I2CEx_ConfigDigitalFilter
1538
#define HAL_FMPI2CEx_AnalogFilter_Config      HAL_FMPI2CEx_ConfigAnalogFilter
1539
#define HAL_FMPI2CEx_DigitalFilter_Config     HAL_FMPI2CEx_ConfigDigitalFilter
1540
 
1541
#define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) (((cmd)==ENABLE)? HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
28 mjames 1542
 
1543
#if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F0) || defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4) || defined(STM32L5) || defined(STM32G4) || defined(STM32L1)
1544
#define HAL_I2C_Master_Sequential_Transmit_IT  HAL_I2C_Master_Seq_Transmit_IT
1545
#define HAL_I2C_Master_Sequential_Receive_IT   HAL_I2C_Master_Seq_Receive_IT
1546
#define HAL_I2C_Slave_Sequential_Transmit_IT   HAL_I2C_Slave_Seq_Transmit_IT
1547
#define HAL_I2C_Slave_Sequential_Receive_IT    HAL_I2C_Slave_Seq_Receive_IT
1548
#endif /* STM32H7 || STM32WB  || STM32G0 || STM32F0 || STM32F1 || STM32F2 || STM32F3 || STM32F4 || STM32F7 || STM32L0 || STM32L4 || STM32L5 || STM32G4 || STM32L1 */
1549
#if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4) || defined(STM32L5) || defined(STM32G4)|| defined(STM32L1)
1550
#define HAL_I2C_Master_Sequential_Transmit_DMA HAL_I2C_Master_Seq_Transmit_DMA
1551
#define HAL_I2C_Master_Sequential_Receive_DMA  HAL_I2C_Master_Seq_Receive_DMA
1552
#define HAL_I2C_Slave_Sequential_Transmit_DMA  HAL_I2C_Slave_Seq_Transmit_DMA
1553
#define HAL_I2C_Slave_Sequential_Receive_DMA   HAL_I2C_Slave_Seq_Receive_DMA
1554
#endif /* STM32H7 || STM32WB  || STM32G0 || STM32F4 || STM32F7 || STM32L0 || STM32L4 || STM32L5 || STM32G4 || STM32L1 */
1555
 
1556
#if defined(STM32F4)
1557
#define HAL_FMPI2C_Master_Sequential_Transmit_IT  HAL_FMPI2C_Master_Seq_Transmit_IT
1558
#define HAL_FMPI2C_Master_Sequential_Receive_IT   HAL_FMPI2C_Master_Seq_Receive_IT
1559
#define HAL_FMPI2C_Slave_Sequential_Transmit_IT   HAL_FMPI2C_Slave_Seq_Transmit_IT
1560
#define HAL_FMPI2C_Slave_Sequential_Receive_IT    HAL_FMPI2C_Slave_Seq_Receive_IT
1561
#define HAL_FMPI2C_Master_Sequential_Transmit_DMA HAL_FMPI2C_Master_Seq_Transmit_DMA
1562
#define HAL_FMPI2C_Master_Sequential_Receive_DMA  HAL_FMPI2C_Master_Seq_Receive_DMA
1563
#define HAL_FMPI2C_Slave_Sequential_Transmit_DMA  HAL_FMPI2C_Slave_Seq_Transmit_DMA
1564
#define HAL_FMPI2C_Slave_Sequential_Receive_DMA   HAL_FMPI2C_Slave_Seq_Receive_DMA
1565
#endif /* STM32F4 */
2 mjames 1566
 /**
1567
  * @}
1568
  */
1569
 
1570
/** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
1571
  * @{
1572
  */
28 mjames 1573
 
1574
#if defined(STM32G0)
1575
#define HAL_PWR_ConfigPVD                             HAL_PWREx_ConfigPVD
1576
#define HAL_PWR_EnablePVD                             HAL_PWREx_EnablePVD
1577
#define HAL_PWR_DisablePVD                            HAL_PWREx_DisablePVD
1578
#define HAL_PWR_PVD_IRQHandler                        HAL_PWREx_PVD_IRQHandler
1579
#endif
2 mjames 1580
#define HAL_PWR_PVDConfig                             HAL_PWR_ConfigPVD
1581
#define HAL_PWR_DisableBkUpReg                        HAL_PWREx_DisableBkUpReg
1582
#define HAL_PWR_DisableFlashPowerDown                 HAL_PWREx_DisableFlashPowerDown
1583
#define HAL_PWR_DisableVddio2Monitor                  HAL_PWREx_DisableVddio2Monitor
1584
#define HAL_PWR_EnableBkUpReg                         HAL_PWREx_EnableBkUpReg
1585
#define HAL_PWR_EnableFlashPowerDown                  HAL_PWREx_EnableFlashPowerDown
1586
#define HAL_PWR_EnableVddio2Monitor                   HAL_PWREx_EnableVddio2Monitor
1587
#define HAL_PWR_PVD_PVM_IRQHandler                    HAL_PWREx_PVD_PVM_IRQHandler
1588
#define HAL_PWR_PVDLevelConfig                        HAL_PWR_ConfigPVD
1589
#define HAL_PWR_Vddio2Monitor_IRQHandler              HAL_PWREx_Vddio2Monitor_IRQHandler
1590
#define HAL_PWR_Vddio2MonitorCallback                 HAL_PWREx_Vddio2MonitorCallback
1591
#define HAL_PWREx_ActivateOverDrive                   HAL_PWREx_EnableOverDrive
1592
#define HAL_PWREx_DeactivateOverDrive                 HAL_PWREx_DisableOverDrive
1593
#define HAL_PWREx_DisableSDADCAnalog                  HAL_PWREx_DisableSDADC
1594
#define HAL_PWREx_EnableSDADCAnalog                   HAL_PWREx_EnableSDADC
1595
#define HAL_PWREx_PVMConfig                           HAL_PWREx_ConfigPVM
1596
 
1597
#define PWR_MODE_NORMAL                               PWR_PVD_MODE_NORMAL
1598
#define PWR_MODE_IT_RISING                            PWR_PVD_MODE_IT_RISING
1599
#define PWR_MODE_IT_FALLING                           PWR_PVD_MODE_IT_FALLING
1600
#define PWR_MODE_IT_RISING_FALLING                    PWR_PVD_MODE_IT_RISING_FALLING
1601
#define PWR_MODE_EVENT_RISING                         PWR_PVD_MODE_EVENT_RISING
1602
#define PWR_MODE_EVENT_FALLING                        PWR_PVD_MODE_EVENT_FALLING
1603
#define PWR_MODE_EVENT_RISING_FALLING                 PWR_PVD_MODE_EVENT_RISING_FALLING
1604
 
1605
#define CR_OFFSET_BB                                  PWR_CR_OFFSET_BB
1606
#define CSR_OFFSET_BB                                 PWR_CSR_OFFSET_BB
28 mjames 1607
#define PMODE_BIT_NUMBER                              VOS_BIT_NUMBER
1608
#define CR_PMODE_BB                                   CR_VOS_BB
2 mjames 1609
 
1610
#define DBP_BitNumber                                 DBP_BIT_NUMBER
1611
#define PVDE_BitNumber                                PVDE_BIT_NUMBER
1612
#define PMODE_BitNumber                               PMODE_BIT_NUMBER
1613
#define EWUP_BitNumber                                EWUP_BIT_NUMBER
1614
#define FPDS_BitNumber                                FPDS_BIT_NUMBER
1615
#define ODEN_BitNumber                                ODEN_BIT_NUMBER
1616
#define ODSWEN_BitNumber                              ODSWEN_BIT_NUMBER
1617
#define MRLVDS_BitNumber                              MRLVDS_BIT_NUMBER
1618
#define LPLVDS_BitNumber                              LPLVDS_BIT_NUMBER
1619
#define BRE_BitNumber                                 BRE_BIT_NUMBER
1620
 
1621
#define PWR_MODE_EVT                                  PWR_PVD_MODE_NORMAL
28 mjames 1622
 
2 mjames 1623
 /**
1624
  * @}
28 mjames 1625
  */
1626
 
2 mjames 1627
/** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
1628
  * @{
1629
  */
1630
#define HAL_SMBUS_Slave_Listen_IT          HAL_SMBUS_EnableListen_IT
28 mjames 1631
#define HAL_SMBUS_SlaveAddrCallback        HAL_SMBUS_AddrCallback
1632
#define HAL_SMBUS_SlaveListenCpltCallback  HAL_SMBUS_ListenCpltCallback
2 mjames 1633
/**
1634
  * @}
1635
  */
1636
 
1637
/** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
1638
  * @{
1639
  */
1640
#define HAL_SPI_FlushRxFifo                HAL_SPIEx_FlushRxFifo
1641
/**
1642
  * @}
28 mjames 1643
  */
2 mjames 1644
 
1645
/** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
1646
  * @{
1647
  */
1648
#define HAL_TIM_DMADelayPulseCplt                       TIM_DMADelayPulseCplt
1649
#define HAL_TIM_DMAError                                TIM_DMAError
1650
#define HAL_TIM_DMACaptureCplt                          TIM_DMACaptureCplt
1651
#define HAL_TIMEx_DMACommutationCplt                    TIMEx_DMACommutationCplt
28 mjames 1652
#if defined(STM32H7) || defined(STM32G0) || defined(STM32F0) || defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4)
1653
#define HAL_TIM_SlaveConfigSynchronization              HAL_TIM_SlaveConfigSynchro
1654
#define HAL_TIM_SlaveConfigSynchronization_IT           HAL_TIM_SlaveConfigSynchro_IT
1655
#define HAL_TIMEx_CommutationCallback                   HAL_TIMEx_CommutCallback
1656
#define HAL_TIMEx_ConfigCommutationEvent                HAL_TIMEx_ConfigCommutEvent
1657
#define HAL_TIMEx_ConfigCommutationEvent_IT             HAL_TIMEx_ConfigCommutEvent_IT
1658
#define HAL_TIMEx_ConfigCommutationEvent_DMA            HAL_TIMEx_ConfigCommutEvent_DMA
1659
#endif /* STM32H7 || STM32G0 || STM32F0 || STM32F1 || STM32F2 || STM32F3 || STM32F4 || STM32F7 || STM32L0 */
2 mjames 1660
/**
1661
  * @}
1662
  */
28 mjames 1663
 
2 mjames 1664
/** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
1665
  * @{
28 mjames 1666
  */
2 mjames 1667
#define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
1668
/**
1669
  * @}
1670
  */
28 mjames 1671
 
2 mjames 1672
/** @defgroup HAL_LTDC_Aliased_Functions HAL LTDC Aliased Functions maintained for legacy purpose
1673
  * @{
28 mjames 1674
  */
2 mjames 1675
#define HAL_LTDC_LineEvenCallback HAL_LTDC_LineEventCallback
28 mjames 1676
#define HAL_LTDC_Relaod           HAL_LTDC_Reload
1677
#define HAL_LTDC_StructInitFromVideoConfig  HAL_LTDCEx_StructInitFromVideoConfig
1678
#define HAL_LTDC_StructInitFromAdaptedCommandConfig  HAL_LTDCEx_StructInitFromAdaptedCommandConfig
2 mjames 1679
/**
1680
  * @}
28 mjames 1681
  */
1682
 
1683
 
2 mjames 1684
/** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
1685
  * @{
1686
  */
28 mjames 1687
 
2 mjames 1688
/**
1689
  * @}
1690
  */
1691
 
1692
/* Exported macros ------------------------------------------------------------*/
1693
 
1694
/** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
1695
  * @{
1696
  */
1697
#define AES_IT_CC                      CRYP_IT_CC
1698
#define AES_IT_ERR                     CRYP_IT_ERR
1699
#define AES_FLAG_CCF                   CRYP_FLAG_CCF
1700
/**
1701
  * @}
28 mjames 1702
  */
1703
 
2 mjames 1704
/** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
1705
  * @{
1706
  */
1707
#define __HAL_GET_BOOT_MODE                   __HAL_SYSCFG_GET_BOOT_MODE
1708
#define __HAL_REMAPMEMORY_FLASH               __HAL_SYSCFG_REMAPMEMORY_FLASH
1709
#define __HAL_REMAPMEMORY_SYSTEMFLASH         __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
1710
#define __HAL_REMAPMEMORY_SRAM                __HAL_SYSCFG_REMAPMEMORY_SRAM
1711
#define __HAL_REMAPMEMORY_FMC                 __HAL_SYSCFG_REMAPMEMORY_FMC
28 mjames 1712
#define __HAL_REMAPMEMORY_FMC_SDRAM           __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
2 mjames 1713
#define __HAL_REMAPMEMORY_FSMC                __HAL_SYSCFG_REMAPMEMORY_FSMC
1714
#define __HAL_REMAPMEMORY_QUADSPI             __HAL_SYSCFG_REMAPMEMORY_QUADSPI
1715
#define __HAL_FMC_BANK                        __HAL_SYSCFG_FMC_BANK
1716
#define __HAL_GET_FLAG                        __HAL_SYSCFG_GET_FLAG
1717
#define __HAL_CLEAR_FLAG                      __HAL_SYSCFG_CLEAR_FLAG
1718
#define __HAL_VREFINT_OUT_ENABLE              __HAL_SYSCFG_VREFINT_OUT_ENABLE
1719
#define __HAL_VREFINT_OUT_DISABLE             __HAL_SYSCFG_VREFINT_OUT_DISABLE
28 mjames 1720
#define __HAL_SYSCFG_SRAM2_WRP_ENABLE         __HAL_SYSCFG_SRAM2_WRP_0_31_ENABLE
2 mjames 1721
 
1722
#define SYSCFG_FLAG_VREF_READY                SYSCFG_FLAG_VREFINT_READY
1723
#define SYSCFG_FLAG_RC48                      RCC_FLAG_HSI48
1724
#define IS_SYSCFG_FASTMODEPLUS_CONFIG         IS_I2C_FASTMODEPLUS
1725
#define UFB_MODE_BitNumber                    UFB_MODE_BIT_NUMBER
1726
#define CMP_PD_BitNumber                      CMP_PD_BIT_NUMBER
1727
 
1728
/**
1729
  * @}
1730
  */
1731
 
28 mjames 1732
 
2 mjames 1733
/** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
1734
  * @{
1735
  */
1736
#define __ADC_ENABLE                                     __HAL_ADC_ENABLE
1737
#define __ADC_DISABLE                                    __HAL_ADC_DISABLE
1738
#define __HAL_ADC_ENABLING_CONDITIONS                    ADC_ENABLING_CONDITIONS
1739
#define __HAL_ADC_DISABLING_CONDITIONS                   ADC_DISABLING_CONDITIONS
1740
#define __HAL_ADC_IS_ENABLED                             ADC_IS_ENABLE
1741
#define __ADC_IS_ENABLED                                 ADC_IS_ENABLE
1742
#define __HAL_ADC_IS_SOFTWARE_START_REGULAR              ADC_IS_SOFTWARE_START_REGULAR
1743
#define __HAL_ADC_IS_SOFTWARE_START_INJECTED             ADC_IS_SOFTWARE_START_INJECTED
1744
#define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
1745
#define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR          ADC_IS_CONVERSION_ONGOING_REGULAR
1746
#define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED         ADC_IS_CONVERSION_ONGOING_INJECTED
1747
#define __HAL_ADC_IS_CONVERSION_ONGOING                  ADC_IS_CONVERSION_ONGOING
1748
#define __HAL_ADC_CLEAR_ERRORCODE                        ADC_CLEAR_ERRORCODE
1749
 
1750
#define __HAL_ADC_GET_RESOLUTION                         ADC_GET_RESOLUTION
1751
#define __HAL_ADC_JSQR_RK                                ADC_JSQR_RK
1752
#define __HAL_ADC_CFGR_AWD1CH                            ADC_CFGR_AWD1CH_SHIFT
1753
#define __HAL_ADC_CFGR_AWD23CR                           ADC_CFGR_AWD23CR
1754
#define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION            ADC_CFGR_INJECT_AUTO_CONVERSION
1755
#define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE              ADC_CFGR_INJECT_CONTEXT_QUEUE
1756
#define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS             ADC_CFGR_INJECT_DISCCONTINUOUS
1757
#define __HAL_ADC_CFGR_REG_DISCCONTINUOUS                ADC_CFGR_REG_DISCCONTINUOUS
1758
#define __HAL_ADC_CFGR_DISCONTINUOUS_NUM                 ADC_CFGR_DISCONTINUOUS_NUM
1759
#define __HAL_ADC_CFGR_AUTOWAIT                          ADC_CFGR_AUTOWAIT
1760
#define __HAL_ADC_CFGR_CONTINUOUS                        ADC_CFGR_CONTINUOUS
1761
#define __HAL_ADC_CFGR_OVERRUN                           ADC_CFGR_OVERRUN
1762
#define __HAL_ADC_CFGR_DMACONTREQ                        ADC_CFGR_DMACONTREQ
1763
#define __HAL_ADC_CFGR_EXTSEL                            ADC_CFGR_EXTSEL_SET
1764
#define __HAL_ADC_JSQR_JEXTSEL                           ADC_JSQR_JEXTSEL_SET
1765
#define __HAL_ADC_OFR_CHANNEL                            ADC_OFR_CHANNEL
1766
#define __HAL_ADC_DIFSEL_CHANNEL                         ADC_DIFSEL_CHANNEL
1767
#define __HAL_ADC_CALFACT_DIFF_SET                       ADC_CALFACT_DIFF_SET
1768
#define __HAL_ADC_CALFACT_DIFF_GET                       ADC_CALFACT_DIFF_GET
1769
#define __HAL_ADC_TRX_HIGHTHRESHOLD                      ADC_TRX_HIGHTHRESHOLD
1770
 
1771
#define __HAL_ADC_OFFSET_SHIFT_RESOLUTION                ADC_OFFSET_SHIFT_RESOLUTION
1772
#define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION         ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
1773
#define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION        ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
1774
#define __HAL_ADC_COMMON_REGISTER                        ADC_COMMON_REGISTER
1775
#define __HAL_ADC_COMMON_CCR_MULTI                       ADC_COMMON_CCR_MULTI
1776
#define __HAL_ADC_MULTIMODE_IS_ENABLED                   ADC_MULTIMODE_IS_ENABLE
1777
#define __ADC_MULTIMODE_IS_ENABLED                       ADC_MULTIMODE_IS_ENABLE
1778
#define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER        ADC_NONMULTIMODE_OR_MULTIMODEMASTER
1779
#define __HAL_ADC_COMMON_ADC_OTHER                       ADC_COMMON_ADC_OTHER
1780
#define __HAL_ADC_MULTI_SLAVE                            ADC_MULTI_SLAVE
1781
 
1782
#define __HAL_ADC_SQR1_L                                 ADC_SQR1_L_SHIFT
1783
#define __HAL_ADC_JSQR_JL                                ADC_JSQR_JL_SHIFT
1784
#define __HAL_ADC_JSQR_RK_JL                             ADC_JSQR_RK_JL
1785
#define __HAL_ADC_CR1_DISCONTINUOUS_NUM                  ADC_CR1_DISCONTINUOUS_NUM
1786
#define __HAL_ADC_CR1_SCAN                               ADC_CR1_SCAN_SET
1787
#define __HAL_ADC_CONVCYCLES_MAX_RANGE                   ADC_CONVCYCLES_MAX_RANGE
1788
#define __HAL_ADC_CLOCK_PRESCALER_RANGE                  ADC_CLOCK_PRESCALER_RANGE
1789
#define __HAL_ADC_GET_CLOCK_PRESCALER                    ADC_GET_CLOCK_PRESCALER
1790
 
1791
#define __HAL_ADC_SQR1                                   ADC_SQR1
1792
#define __HAL_ADC_SMPR1                                  ADC_SMPR1
1793
#define __HAL_ADC_SMPR2                                  ADC_SMPR2
1794
#define __HAL_ADC_SQR3_RK                                ADC_SQR3_RK
1795
#define __HAL_ADC_SQR2_RK                                ADC_SQR2_RK
1796
#define __HAL_ADC_SQR1_RK                                ADC_SQR1_RK
1797
#define __HAL_ADC_CR2_CONTINUOUS                         ADC_CR2_CONTINUOUS
1798
#define __HAL_ADC_CR1_DISCONTINUOUS                      ADC_CR1_DISCONTINUOUS
1799
#define __HAL_ADC_CR1_SCANCONV                           ADC_CR1_SCANCONV
1800
#define __HAL_ADC_CR2_EOCSelection                       ADC_CR2_EOCSelection
1801
#define __HAL_ADC_CR2_DMAContReq                         ADC_CR2_DMAContReq
1802
#define __HAL_ADC_JSQR                                   ADC_JSQR
1803
 
1804
#define __HAL_ADC_CHSELR_CHANNEL                         ADC_CHSELR_CHANNEL
1805
#define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS               ADC_CFGR1_REG_DISCCONTINUOUS
1806
#define __HAL_ADC_CFGR1_AUTOOFF                          ADC_CFGR1_AUTOOFF
1807
#define __HAL_ADC_CFGR1_AUTOWAIT                         ADC_CFGR1_AUTOWAIT
1808
#define __HAL_ADC_CFGR1_CONTINUOUS                       ADC_CFGR1_CONTINUOUS
1809
#define __HAL_ADC_CFGR1_OVERRUN                          ADC_CFGR1_OVERRUN
1810
#define __HAL_ADC_CFGR1_SCANDIR                          ADC_CFGR1_SCANDIR
1811
#define __HAL_ADC_CFGR1_DMACONTREQ                       ADC_CFGR1_DMACONTREQ
1812
 
1813
/**
1814
  * @}
1815
  */
1816
 
1817
/** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
1818
  * @{
1819
  */
1820
#define __HAL_DHR12R1_ALIGNEMENT                        DAC_DHR12R1_ALIGNMENT
1821
#define __HAL_DHR12R2_ALIGNEMENT                        DAC_DHR12R2_ALIGNMENT
1822
#define __HAL_DHR12RD_ALIGNEMENT                        DAC_DHR12RD_ALIGNMENT
1823
#define IS_DAC_GENERATE_WAVE                            IS_DAC_WAVE
1824
 
1825
/**
1826
  * @}
1827
  */
28 mjames 1828
 
2 mjames 1829
/** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
1830
  * @{
1831
  */
1832
#define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
1833
#define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
1834
#define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
1835
#define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
1836
#define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
1837
#define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
1838
#define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
1839
#define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
1840
#define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
1841
#define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
1842
#define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
1843
#define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
1844
#define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
1845
#define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
1846
#define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
1847
#define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
1848
 
1849
#define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
1850
#define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
1851
#define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
1852
#define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
1853
#define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
1854
#define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
1855
#define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
1856
#define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
1857
#define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
1858
#define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
1859
#define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
1860
#define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
1861
#define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
1862
#define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
1863
 
1864
 
1865
#define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
1866
#define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
1867
#define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
1868
#define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
1869
#define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
1870
#define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
1871
#define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
1872
#define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
28 mjames 1873
#if defined(STM32H7)
1874
  #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG1
1875
  #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UnFreeze_WWDG1
1876
  #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG1
1877
  #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UnFreeze_IWDG1
1878
#else
1879
  #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
1880
  #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
1881
  #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
1882
  #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
1883
#endif /* STM32H7 */
2 mjames 1884
#define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
1885
#define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
1886
#define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
1887
#define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
1888
#define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
1889
#define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
1890
#define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
1891
#define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
1892
#define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
1893
#define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
1894
#define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
1895
#define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
1896
 
1897
/**
1898
  * @}
1899
  */
1900
 
1901
/** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
1902
  * @{
1903
  */
1904
#if defined(STM32F3)
1905
#define COMP_START                                       __HAL_COMP_ENABLE
1906
#define COMP_STOP                                        __HAL_COMP_DISABLE
1907
#define COMP_LOCK                                        __HAL_COMP_LOCK
28 mjames 1908
 
2 mjames 1909
#if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx) || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
1910
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
1911
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
1912
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
1913
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
1914
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
1915
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
1916
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
1917
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
1918
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
1919
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
1920
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
1921
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
1922
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
1923
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
1924
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_IT())
1925
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
1926
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
1927
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_IT())
1928
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
1929
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
1930
                                                          __HAL_COMP_COMP6_EXTI_GET_FLAG())
1931
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
1932
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
1933
                                                          __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
1934
# endif
1935
# if defined(STM32F302xE) || defined(STM32F302xC)
1936
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
1937
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
1938
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
1939
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
1940
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
1941
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
1942
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
1943
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
1944
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
1945
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
1946
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
1947
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
1948
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
1949
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
1950
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
1951
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
1952
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
1953
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
1954
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
1955
                                                          __HAL_COMP_COMP6_EXTI_ENABLE_IT())
1956
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
1957
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
1958
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
1959
                                                          __HAL_COMP_COMP6_EXTI_DISABLE_IT())
1960
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
1961
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
1962
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
1963
                                                          __HAL_COMP_COMP6_EXTI_GET_FLAG())
1964
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
1965
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
1966
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
1967
                                                          __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
1968
# endif
1969
# if defined(STM32F303xE) || defined(STM32F398xx) || defined(STM32F303xC) || defined(STM32F358xx)
1970
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
1971
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
1972
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_RISING_EDGE() : \
1973
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
1974
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_RISING_EDGE() : \
1975
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE() : \
1976
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_RISING_EDGE())
1977
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
1978
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
1979
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_RISING_EDGE() : \
1980
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
1981
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_RISING_EDGE() : \
1982
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE() : \
1983
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_RISING_EDGE())
1984
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
1985
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
1986
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_FALLING_EDGE() : \
1987
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
1988
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_FALLING_EDGE() : \
1989
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE() : \
1990
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_FALLING_EDGE())
1991
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
1992
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
1993
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_FALLING_EDGE() : \
1994
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
1995
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_FALLING_EDGE() : \
1996
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE() : \
1997
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_FALLING_EDGE())
1998
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
1999
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
2000
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_IT() : \
2001
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
2002
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_IT() : \
2003
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_IT() : \
2004
                                                          __HAL_COMP_COMP7_EXTI_ENABLE_IT())
2005
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2006
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
2007
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_IT() : \
2008
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
2009
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_IT() : \
2010
                                                          ((__EXTILINE__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_IT() : \
2011
                                                          __HAL_COMP_COMP7_EXTI_DISABLE_IT())
2012
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2013
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
2014
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_GET_FLAG() : \
2015
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
2016
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_GET_FLAG() : \
2017
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_GET_FLAG() : \
2018
                                                          __HAL_COMP_COMP7_EXTI_GET_FLAG())
2019
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2020
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
2021
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_CLEAR_FLAG() : \
2022
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
2023
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_CLEAR_FLAG() : \
2024
                                                          ((__FLAG__)  == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_CLEAR_FLAG() : \
2025
                                                          __HAL_COMP_COMP7_EXTI_CLEAR_FLAG())
2026
# endif
2027
# if defined(STM32F373xC) ||defined(STM32F378xx)
2028
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2029
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
2030
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2031
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
2032
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2033
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
2034
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2035
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
2036
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2037
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_IT())
2038
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2039
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_IT())
2040
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2041
                                                          __HAL_COMP_COMP2_EXTI_GET_FLAG())
2042
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2043
                                                          __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
2044
# endif
2045
#else
2046
#define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__)   (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
2047
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
2048
#define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
2049
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
2050
#define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__)  (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
2051
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
2052
#define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
2053
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
2054
#define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__)          (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
2055
                                                          __HAL_COMP_COMP2_EXTI_ENABLE_IT())
2056
#define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__)         (((__EXTILINE__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
2057
                                                          __HAL_COMP_COMP2_EXTI_DISABLE_IT())
2058
#define __HAL_COMP_EXTI_GET_FLAG(__FLAG__)               (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
2059
                                                          __HAL_COMP_COMP2_EXTI_GET_FLAG())
2060
#define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__)             (((__FLAG__)  == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
2061
                                                          __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
2062
#endif
2063
 
2064
#define __HAL_COMP_GET_EXTI_LINE  COMP_GET_EXTI_LINE
2065
 
2066
#if defined(STM32L0) || defined(STM32L4)
2067
/* Note: On these STM32 families, the only argument of this macro             */
2068
/*       is COMP_FLAG_LOCK.                                                   */
2069
/*       This macro is replaced by __HAL_COMP_IS_LOCKED with only HAL handle  */
2070
/*       argument.                                                            */
2071
#define __HAL_COMP_GET_FLAG(__HANDLE__, __FLAG__)  (__HAL_COMP_IS_LOCKED(__HANDLE__))
2072
#endif
2073
/**
2074
  * @}
2075
  */
2076
 
2077
#if defined(STM32L0) || defined(STM32L4)
2078
/** @defgroup HAL_COMP_Aliased_Functions HAL COMP Aliased Functions maintained for legacy purpose
2079
  * @{
2080
  */
2081
#define HAL_COMP_Start_IT       HAL_COMP_Start /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
2082
#define HAL_COMP_Stop_IT        HAL_COMP_Stop  /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
2083
/**
2084
  * @}
2085
  */
2086
#endif
2087
 
2088
/** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
2089
  * @{
2090
  */
2091
 
2092
#define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
2093
                          ((WAVE) == DAC_WAVE_NOISE)|| \
2094
                          ((WAVE) == DAC_WAVE_TRIANGLE))
28 mjames 2095
 
2 mjames 2096
/**
2097
  * @}
2098
  */
2099
 
2100
/** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
2101
  * @{
2102
  */
2103
 
2104
#define IS_WRPAREA          IS_OB_WRPAREA
2105
#define IS_TYPEPROGRAM      IS_FLASH_TYPEPROGRAM
2106
#define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
2107
#define IS_TYPEERASE        IS_FLASH_TYPEERASE
2108
#define IS_NBSECTORS        IS_FLASH_NBSECTORS
2109
#define IS_OB_WDG_SOURCE    IS_OB_IWDG_SOURCE
2110
 
2111
/**
2112
  * @}
2113
  */
28 mjames 2114
 
2 mjames 2115
/** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
2116
  * @{
2117
  */
28 mjames 2118
 
2 mjames 2119
#define __HAL_I2C_RESET_CR2             I2C_RESET_CR2
2120
#define __HAL_I2C_GENERATE_START        I2C_GENERATE_START
28 mjames 2121
#if defined(STM32F1)
2122
#define __HAL_I2C_FREQ_RANGE            I2C_FREQRANGE
2123
#else
2 mjames 2124
#define __HAL_I2C_FREQ_RANGE            I2C_FREQ_RANGE
28 mjames 2125
#endif /* STM32F1 */
2 mjames 2126
#define __HAL_I2C_RISE_TIME             I2C_RISE_TIME
2127
#define __HAL_I2C_SPEED_STANDARD        I2C_SPEED_STANDARD
2128
#define __HAL_I2C_SPEED_FAST            I2C_SPEED_FAST
2129
#define __HAL_I2C_SPEED                 I2C_SPEED
2130
#define __HAL_I2C_7BIT_ADD_WRITE        I2C_7BIT_ADD_WRITE
2131
#define __HAL_I2C_7BIT_ADD_READ         I2C_7BIT_ADD_READ
2132
#define __HAL_I2C_10BIT_ADDRESS         I2C_10BIT_ADDRESS
2133
#define __HAL_I2C_10BIT_HEADER_WRITE    I2C_10BIT_HEADER_WRITE
2134
#define __HAL_I2C_10BIT_HEADER_READ     I2C_10BIT_HEADER_READ
2135
#define __HAL_I2C_MEM_ADD_MSB           I2C_MEM_ADD_MSB
2136
#define __HAL_I2C_MEM_ADD_LSB           I2C_MEM_ADD_LSB
2137
#define __HAL_I2C_FREQRANGE             I2C_FREQRANGE
2138
/**
2139
  * @}
2140
  */
28 mjames 2141
 
2 mjames 2142
/** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
2143
  * @{
2144
  */
28 mjames 2145
 
2 mjames 2146
#define IS_I2S_INSTANCE                 IS_I2S_ALL_INSTANCE
2147
#define IS_I2S_INSTANCE_EXT             IS_I2S_ALL_INSTANCE_EXT
2148
 
28 mjames 2149
#if defined(STM32H7)
2150
  #define __HAL_I2S_CLEAR_FREFLAG       __HAL_I2S_CLEAR_TIFREFLAG
2151
#endif
2152
 
2 mjames 2153
/**
2154
  * @}
2155
  */
2156
 
2157
/** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
2158
  * @{
2159
  */
28 mjames 2160
 
2 mjames 2161
#define __IRDA_DISABLE                  __HAL_IRDA_DISABLE
2162
#define __IRDA_ENABLE                   __HAL_IRDA_ENABLE
2163
 
2164
#define __HAL_IRDA_GETCLOCKSOURCE       IRDA_GETCLOCKSOURCE
2165
#define __HAL_IRDA_MASK_COMPUTATION     IRDA_MASK_COMPUTATION
2166
#define __IRDA_GETCLOCKSOURCE           IRDA_GETCLOCKSOURCE
2167
#define __IRDA_MASK_COMPUTATION         IRDA_MASK_COMPUTATION
2168
 
28 mjames 2169
#define IS_IRDA_ONEBIT_SAMPLE           IS_IRDA_ONE_BIT_SAMPLE
2 mjames 2170
 
2171
 
2172
/**
2173
  * @}
2174
  */
2175
 
2176
 
2177
/** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
2178
  * @{
2179
  */
2180
#define __HAL_IWDG_ENABLE_WRITE_ACCESS  IWDG_ENABLE_WRITE_ACCESS
2181
#define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
2182
/**
2183
  * @}
2184
  */
2185
 
2186
 
2187
/** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
2188
  * @{
2189
  */
2190
 
2191
#define __HAL_LPTIM_ENABLE_INTERRUPT    __HAL_LPTIM_ENABLE_IT
2192
#define __HAL_LPTIM_DISABLE_INTERRUPT   __HAL_LPTIM_DISABLE_IT
2193
#define __HAL_LPTIM_GET_ITSTATUS        __HAL_LPTIM_GET_IT_SOURCE
2194
 
2195
/**
2196
  * @}
2197
  */
28 mjames 2198
 
2199
 
2 mjames 2200
/** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
2201
  * @{
2202
  */
2203
#define __OPAMP_CSR_OPAXPD                OPAMP_CSR_OPAXPD
2204
#define __OPAMP_CSR_S3SELX                OPAMP_CSR_S3SELX
2205
#define __OPAMP_CSR_S4SELX                OPAMP_CSR_S4SELX
2206
#define __OPAMP_CSR_S5SELX                OPAMP_CSR_S5SELX
2207
#define __OPAMP_CSR_S6SELX                OPAMP_CSR_S6SELX
2208
#define __OPAMP_CSR_OPAXCAL_L             OPAMP_CSR_OPAXCAL_L
2209
#define __OPAMP_CSR_OPAXCAL_H             OPAMP_CSR_OPAXCAL_H
2210
#define __OPAMP_CSR_OPAXLPM               OPAMP_CSR_OPAXLPM
2211
#define __OPAMP_CSR_ALL_SWITCHES          OPAMP_CSR_ALL_SWITCHES
2212
#define __OPAMP_CSR_ANAWSELX              OPAMP_CSR_ANAWSELX
2213
#define __OPAMP_CSR_OPAXCALOUT            OPAMP_CSR_OPAXCALOUT
2214
#define __OPAMP_OFFSET_TRIM_BITSPOSITION  OPAMP_OFFSET_TRIM_BITSPOSITION
2215
#define __OPAMP_OFFSET_TRIM_SET           OPAMP_OFFSET_TRIM_SET
2216
 
2217
/**
2218
  * @}
2219
  */
2220
 
2221
 
2222
/** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
2223
  * @{
2224
  */
2225
#define __HAL_PVD_EVENT_DISABLE                                  __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2226
#define __HAL_PVD_EVENT_ENABLE                                   __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2227
#define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2228
#define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2229
#define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2230
#define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2231
#define __HAL_PVM_EVENT_DISABLE                                  __HAL_PWR_PVM_EVENT_DISABLE
2232
#define __HAL_PVM_EVENT_ENABLE                                   __HAL_PWR_PVM_EVENT_ENABLE
2233
#define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE                    __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
2234
#define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE                     __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
2235
#define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE                     __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
2236
#define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE                      __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
2237
#define __HAL_PWR_INTERNALWAKEUP_DISABLE                         HAL_PWREx_DisableInternalWakeUpLine
2238
#define __HAL_PWR_INTERNALWAKEUP_ENABLE                          HAL_PWREx_EnableInternalWakeUpLine
2239
#define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE                    HAL_PWREx_DisablePullUpPullDownConfig
2240
#define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE                     HAL_PWREx_EnablePullUpPullDownConfig
2241
#define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER()                  do { __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE();__HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE(); } while(0)
2242
#define __HAL_PWR_PVD_EXTI_EVENT_DISABLE                         __HAL_PWR_PVD_EXTI_DISABLE_EVENT
2243
#define __HAL_PWR_PVD_EXTI_EVENT_ENABLE                          __HAL_PWR_PVD_EXTI_ENABLE_EVENT
2244
#define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE                __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
2245
#define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE                 __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2246
#define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE                 __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
2247
#define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE                  __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2248
#define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER              __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
2249
#define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER               __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
2250
#define __HAL_PWR_PVM_DISABLE()                                  do { HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2();HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4(); } while(0)
2251
#define __HAL_PWR_PVM_ENABLE()                                   do { HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2();HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4(); } while(0)
2252
#define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE                  HAL_PWREx_DisableSRAM2ContentRetention
2253
#define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE                   HAL_PWREx_EnableSRAM2ContentRetention
2254
#define __HAL_PWR_VDDIO2_DISABLE                                 HAL_PWREx_DisableVddIO2
2255
#define __HAL_PWR_VDDIO2_ENABLE                                  HAL_PWREx_EnableVddIO2
2256
#define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER                 __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
2257
#define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER           __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
2258
#define __HAL_PWR_VDDUSB_DISABLE                                 HAL_PWREx_DisableVddUSB
2259
#define __HAL_PWR_VDDUSB_ENABLE                                  HAL_PWREx_EnableVddUSB
2260
 
2261
#if defined (STM32F4)
2262
#define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD)         __HAL_PWR_PVD_EXTI_ENABLE_IT()
2263
#define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_DISABLE_IT()
28 mjames 2264
#define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD)          __HAL_PWR_PVD_EXTI_GET_FLAG()
2 mjames 2265
#define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD)        __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
2266
#define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD)     __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
2267
#else
2268
#define __HAL_PVD_EXTI_CLEAR_FLAG                                __HAL_PWR_PVD_EXTI_CLEAR_FLAG
2269
#define __HAL_PVD_EXTI_DISABLE_IT                                __HAL_PWR_PVD_EXTI_DISABLE_IT
2270
#define __HAL_PVD_EXTI_ENABLE_IT                                 __HAL_PWR_PVD_EXTI_ENABLE_IT
2271
#define __HAL_PVD_EXTI_GENERATE_SWIT                             __HAL_PWR_PVD_EXTI_GENERATE_SWIT
28 mjames 2272
#define __HAL_PVD_EXTI_GET_FLAG                                  __HAL_PWR_PVD_EXTI_GET_FLAG
2 mjames 2273
#endif /* STM32F4 */
28 mjames 2274
/**
2 mjames 2275
  * @}
28 mjames 2276
  */
2277
 
2278
 
2 mjames 2279
/** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
2280
  * @{
2281
  */
28 mjames 2282
 
2 mjames 2283
#define RCC_StopWakeUpClock_MSI     RCC_STOP_WAKEUPCLOCK_MSI
2284
#define RCC_StopWakeUpClock_HSI     RCC_STOP_WAKEUPCLOCK_HSI
2285
 
2286
#define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
2287
#define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
2288
 
28 mjames 2289
#define __ADC_CLK_DISABLE          __HAL_RCC_ADC_CLK_DISABLE
2290
#define __ADC_CLK_ENABLE           __HAL_RCC_ADC_CLK_ENABLE
2291
#define __ADC_CLK_SLEEP_DISABLE    __HAL_RCC_ADC_CLK_SLEEP_DISABLE
2292
#define __ADC_CLK_SLEEP_ENABLE     __HAL_RCC_ADC_CLK_SLEEP_ENABLE
2293
#define __ADC_FORCE_RESET          __HAL_RCC_ADC_FORCE_RESET
2294
#define __ADC_RELEASE_RESET        __HAL_RCC_ADC_RELEASE_RESET
2295
#define __ADC1_CLK_DISABLE         __HAL_RCC_ADC1_CLK_DISABLE
2296
#define __ADC1_CLK_ENABLE          __HAL_RCC_ADC1_CLK_ENABLE
2297
#define __ADC1_FORCE_RESET         __HAL_RCC_ADC1_FORCE_RESET
2298
#define __ADC1_RELEASE_RESET       __HAL_RCC_ADC1_RELEASE_RESET
2299
#define __ADC1_CLK_SLEEP_ENABLE    __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
2300
#define __ADC1_CLK_SLEEP_DISABLE   __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
2301
#define __ADC2_CLK_DISABLE         __HAL_RCC_ADC2_CLK_DISABLE
2302
#define __ADC2_CLK_ENABLE          __HAL_RCC_ADC2_CLK_ENABLE
2 mjames 2303
#define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
2304
#define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
2305
#define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
2306
#define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
2307
#define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
2308
#define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
2309
#define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
2310
#define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
2311
#define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
2312
#define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
2313
#define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
2314
#define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
2315
#define __CRYP_CLK_SLEEP_ENABLE      __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
2316
#define __CRYP_CLK_SLEEP_DISABLE  __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
2317
#define __CRYP_CLK_ENABLE  __HAL_RCC_CRYP_CLK_ENABLE
2318
#define __CRYP_CLK_DISABLE  __HAL_RCC_CRYP_CLK_DISABLE
28 mjames 2319
#define __CRYP_FORCE_RESET       __HAL_RCC_CRYP_FORCE_RESET
2 mjames 2320
#define __CRYP_RELEASE_RESET  __HAL_RCC_CRYP_RELEASE_RESET
2321
#define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
2322
#define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
2323
#define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
2324
#define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
2325
#define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
2326
#define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
2327
#define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
2328
#define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
2329
#define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
2330
#define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
2331
#define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
2332
#define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
2333
#define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
2334
#define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
2335
#define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
2336
#define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
2337
#define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
2338
#define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
2339
#define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
2340
#define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
2341
#define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
2342
#define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
2343
#define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
2344
#define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
2345
#define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
2346
#define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
2347
#define __CAN_CLK_DISABLE         __HAL_RCC_CAN1_CLK_DISABLE
2348
#define __CAN_CLK_ENABLE          __HAL_RCC_CAN1_CLK_ENABLE
2349
#define __CAN_FORCE_RESET         __HAL_RCC_CAN1_FORCE_RESET
2350
#define __CAN_RELEASE_RESET       __HAL_RCC_CAN1_RELEASE_RESET
2351
#define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
2352
#define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
2353
#define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
2354
#define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
2355
#define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
2356
#define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
2357
#define __COMP_CLK_DISABLE        __HAL_RCC_COMP_CLK_DISABLE
2358
#define __COMP_CLK_ENABLE         __HAL_RCC_COMP_CLK_ENABLE
2359
#define __COMP_FORCE_RESET        __HAL_RCC_COMP_FORCE_RESET
2360
#define __COMP_RELEASE_RESET      __HAL_RCC_COMP_RELEASE_RESET
2361
#define __COMP_CLK_SLEEP_ENABLE   __HAL_RCC_COMP_CLK_SLEEP_ENABLE
2362
#define __COMP_CLK_SLEEP_DISABLE  __HAL_RCC_COMP_CLK_SLEEP_DISABLE
2363
#define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
2364
#define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
2365
#define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
2366
#define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
2367
#define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
2368
#define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
2369
#define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
2370
#define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
2371
#define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
2372
#define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
2373
#define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
2374
#define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
2375
#define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
2376
#define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
2377
#define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
2378
#define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
2379
#define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
2380
#define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
2381
#define __DBGMCU_CLK_ENABLE     __HAL_RCC_DBGMCU_CLK_ENABLE
2382
#define __DBGMCU_CLK_DISABLE     __HAL_RCC_DBGMCU_CLK_DISABLE
2383
#define __DBGMCU_FORCE_RESET    __HAL_RCC_DBGMCU_FORCE_RESET
2384
#define __DBGMCU_RELEASE_RESET  __HAL_RCC_DBGMCU_RELEASE_RESET
2385
#define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
2386
#define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
2387
#define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
2388
#define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
2389
#define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
2390
#define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
2391
#define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
2392
#define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
2393
#define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
2394
#define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
2395
#define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
2396
#define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
2397
#define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
2398
#define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
2399
#define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
2400
#define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
2401
#define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
2402
#define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
2403
#define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
2404
#define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
2405
#define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
2406
#define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
2407
#define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
2408
#define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
2409
#define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
2410
#define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
2411
#define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
2412
#define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
2413
#define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
2414
#define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
2415
#define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
2416
#define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
2417
#define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
2418
#define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
2419
#define __FLITF_CLK_DISABLE       __HAL_RCC_FLITF_CLK_DISABLE
2420
#define __FLITF_CLK_ENABLE        __HAL_RCC_FLITF_CLK_ENABLE
2421
#define __FLITF_FORCE_RESET       __HAL_RCC_FLITF_FORCE_RESET
2422
#define __FLITF_RELEASE_RESET     __HAL_RCC_FLITF_RELEASE_RESET
2423
#define __FLITF_CLK_SLEEP_ENABLE  __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
2424
#define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
2425
#define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
2426
#define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
2427
#define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
2428
#define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
2429
#define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
2430
#define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
2431
#define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
2432
#define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
2433
#define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
2434
#define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
2435
#define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
2436
#define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
2437
#define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
2438
#define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
2439
#define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
2440
#define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
2441
#define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
2442
#define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
2443
#define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
2444
#define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
2445
#define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
2446
#define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
2447
#define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
2448
#define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
2449
#define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
2450
#define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
2451
#define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
2452
#define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
2453
#define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
2454
#define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
2455
#define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
2456
#define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
2457
#define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
2458
#define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
2459
#define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
2460
#define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
2461
#define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
2462
#define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
2463
#define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
2464
#define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
2465
#define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
2466
#define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
2467
#define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
2468
#define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
2469
#define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
2470
#define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
2471
#define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
2472
#define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
2473
#define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
2474
#define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
2475
#define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
2476
#define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
2477
#define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
2478
#define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
2479
#define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
2480
#define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
2481
#define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
2482
#define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
2483
#define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
2484
#define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
2485
#define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
2486
#define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
2487
#define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
2488
#define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
2489
#define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
2490
#define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
2491
#define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
2492
#define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
2493
#define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
2494
#define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
2495
#define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
2496
#define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
2497
#define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
2498
#define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
2499
#define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
2500
#define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
2501
#define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
2502
#define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
2503
#define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
2504
#define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
2505
#define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
2506
#define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
2507
#define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
2508
#define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
2509
#define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
2510
#define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
2511
#define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
2512
#define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
2513
#define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
2514
#define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
2515
#define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
2516
#define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
2517
#define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
2518
#define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
2519
#define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
2520
#define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
2521
#define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
2522
#define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
2523
#define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
2524
#define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
2525
#define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
2526
#define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
2527
#define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
2528
#define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
2529
#define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
2530
#define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
2531
#define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
2532
#define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
2533
#define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
2534
#define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
2535
#define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
2536
#define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
2537
#define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
2538
#define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
2539
#define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
2540
#define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
2541
#define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
2542
#define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
2543
#define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
2544
#define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
2545
#define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
2546
#define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
28 mjames 2547
 
2548
#if defined(STM32WB)
2549
#define __HAL_RCC_QSPI_CLK_DISABLE            __HAL_RCC_QUADSPI_CLK_DISABLE
2550
#define __HAL_RCC_QSPI_CLK_ENABLE             __HAL_RCC_QUADSPI_CLK_ENABLE
2551
#define __HAL_RCC_QSPI_CLK_SLEEP_DISABLE      __HAL_RCC_QUADSPI_CLK_SLEEP_DISABLE
2552
#define __HAL_RCC_QSPI_CLK_SLEEP_ENABLE       __HAL_RCC_QUADSPI_CLK_SLEEP_ENABLE
2553
#define __HAL_RCC_QSPI_FORCE_RESET            __HAL_RCC_QUADSPI_FORCE_RESET
2554
#define __HAL_RCC_QSPI_RELEASE_RESET          __HAL_RCC_QUADSPI_RELEASE_RESET
2555
#define __HAL_RCC_QSPI_IS_CLK_ENABLED         __HAL_RCC_QUADSPI_IS_CLK_ENABLED
2556
#define __HAL_RCC_QSPI_IS_CLK_DISABLED        __HAL_RCC_QUADSPI_IS_CLK_DISABLED
2557
#define __HAL_RCC_QSPI_IS_CLK_SLEEP_ENABLED   __HAL_RCC_QUADSPI_IS_CLK_SLEEP_ENABLED
2558
#define __HAL_RCC_QSPI_IS_CLK_SLEEP_DISABLED  __HAL_RCC_QUADSPI_IS_CLK_SLEEP_DISABLED
2559
#define QSPI_IRQHandler QUADSPI_IRQHandler
2560
#endif /* __HAL_RCC_QUADSPI_CLK_ENABLE */
2561
 
2 mjames 2562
#define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
2563
#define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
2564
#define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
2565
#define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
2566
#define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
2567
#define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
2568
#define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
2569
#define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
2570
#define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
2571
#define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
2572
#define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
2573
#define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
2574
#define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
2575
#define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
2576
#define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
2577
#define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
2578
#define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
2579
#define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
2580
#define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
2581
#define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
2582
#define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
2583
#define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
2584
#define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
2585
#define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
2586
#define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
2587
#define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
2588
#define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
2589
#define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
2590
#define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
2591
#define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
2592
#define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
2593
#define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
2594
#define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
2595
#define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
2596
#define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
2597
#define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
2598
#define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
2599
#define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
2600
#define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
2601
#define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
2602
#define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
2603
#define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
2604
#define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
2605
#define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
2606
#define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
2607
#define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
2608
#define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
2609
#define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
2610
#define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
2611
#define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
2612
#define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
2613
#define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
2614
#define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
2615
#define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
2616
#define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
2617
#define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
2618
#define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
2619
#define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
2620
#define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
2621
#define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
2622
#define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
2623
#define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
2624
#define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
2625
#define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
2626
#define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
2627
#define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
2628
#define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
2629
#define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
2630
#define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
2631
#define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
2632
#define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
2633
#define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
2634
#define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
2635
#define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
2636
#define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
2637
#define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
2638
#define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
2639
#define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
2640
#define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
2641
#define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
2642
#define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
2643
#define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
2644
#define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
2645
#define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
2646
#define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
2647
#define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
2648
#define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
2649
#define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
2650
#define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
2651
#define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
2652
#define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
2653
#define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
2654
#define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
2655
#define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
2656
#define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
2657
#define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
2658
#define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
2659
#define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
2660
#define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
2661
#define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
2662
#define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
2663
#define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
2664
#define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
2665
#define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
2666
#define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
2667
#define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
2668
#define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
2669
#define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
2670
#define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
2671
#define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
2672
#define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
2673
#define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
2674
#define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
2675
#define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
2676
#define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
2677
#define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
2678
#define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
2679
#define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
2680
#define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
2681
#define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
2682
#define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
2683
#define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
2684
#define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
2685
#define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
2686
#define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
2687
#define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
2688
#define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
2689
#define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
2690
#define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
2691
#define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
2692
#define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
2693
#define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
2694
#define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
2695
#define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
2696
#define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
2697
#define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
2698
#define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
2699
#define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
2700
#define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
2701
#define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
2702
#define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
2703
#define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
2704
#define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
2705
#define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
2706
#define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
2707
#define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
2708
#define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
2709
#define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
2710
#define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
2711
#define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
2712
#define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
2713
#define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
2714
#define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
2715
#define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
2716
#define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
2717
#define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
2718
#define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
2719
#define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
2720
#define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
2721
#define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
2722
#define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
2723
#define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
2724
#define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
2725
#define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
2726
#define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
2727
#define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
2728
#define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
2729
#define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
2730
#define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
2731
#define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
2732
#define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
2733
#define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
2734
#define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
2735
#define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
2736
#define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
2737
#define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
2738
#define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
2739
#define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
2740
#define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
2741
#define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
2742
#define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
2743
#define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
2744
#define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
2745
#define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
2746
#define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
2747
#define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
2748
#define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
2749
#define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
28 mjames 2750
#define __USART4_CLK_DISABLE        __HAL_RCC_UART4_CLK_DISABLE
2751
#define __USART4_CLK_ENABLE         __HAL_RCC_UART4_CLK_ENABLE
2752
#define __USART4_CLK_SLEEP_ENABLE   __HAL_RCC_UART4_CLK_SLEEP_ENABLE
2753
#define __USART4_CLK_SLEEP_DISABLE  __HAL_RCC_UART4_CLK_SLEEP_DISABLE
2754
#define __USART4_FORCE_RESET        __HAL_RCC_UART4_FORCE_RESET
2755
#define __USART4_RELEASE_RESET      __HAL_RCC_UART4_RELEASE_RESET
2756
#define __USART5_CLK_DISABLE        __HAL_RCC_UART5_CLK_DISABLE
2757
#define __USART5_CLK_ENABLE         __HAL_RCC_UART5_CLK_ENABLE
2758
#define __USART5_CLK_SLEEP_ENABLE   __HAL_RCC_UART5_CLK_SLEEP_ENABLE
2759
#define __USART5_CLK_SLEEP_DISABLE  __HAL_RCC_UART5_CLK_SLEEP_DISABLE
2760
#define __USART5_FORCE_RESET        __HAL_RCC_UART5_FORCE_RESET
2761
#define __USART5_RELEASE_RESET      __HAL_RCC_UART5_RELEASE_RESET
2762
#define __USART7_CLK_DISABLE        __HAL_RCC_UART7_CLK_DISABLE
2763
#define __USART7_CLK_ENABLE         __HAL_RCC_UART7_CLK_ENABLE
2764
#define __USART7_FORCE_RESET        __HAL_RCC_UART7_FORCE_RESET
2765
#define __USART7_RELEASE_RESET      __HAL_RCC_UART7_RELEASE_RESET
2766
#define __USART8_CLK_DISABLE        __HAL_RCC_UART8_CLK_DISABLE
2767
#define __USART8_CLK_ENABLE         __HAL_RCC_UART8_CLK_ENABLE
2768
#define __USART8_FORCE_RESET        __HAL_RCC_UART8_FORCE_RESET
2769
#define __USART8_RELEASE_RESET      __HAL_RCC_UART8_RELEASE_RESET
2 mjames 2770
#define __USB_CLK_DISABLE         __HAL_RCC_USB_CLK_DISABLE
2771
#define __USB_CLK_ENABLE          __HAL_RCC_USB_CLK_ENABLE
2772
#define __USB_FORCE_RESET         __HAL_RCC_USB_FORCE_RESET
2773
#define __USB_CLK_SLEEP_ENABLE    __HAL_RCC_USB_CLK_SLEEP_ENABLE
2774
#define __USB_CLK_SLEEP_DISABLE   __HAL_RCC_USB_CLK_SLEEP_DISABLE
2775
#define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
2776
#define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
2777
#define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
28 mjames 2778
 
2779
#if defined(STM32H7)
2780
#define __HAL_RCC_WWDG_CLK_DISABLE   __HAL_RCC_WWDG1_CLK_DISABLE
2781
#define __HAL_RCC_WWDG_CLK_ENABLE   __HAL_RCC_WWDG1_CLK_ENABLE
2782
#define __HAL_RCC_WWDG_CLK_SLEEP_DISABLE  __HAL_RCC_WWDG1_CLK_SLEEP_DISABLE
2783
#define __HAL_RCC_WWDG_CLK_SLEEP_ENABLE  __HAL_RCC_WWDG1_CLK_SLEEP_ENABLE
2784
 
2785
#define __HAL_RCC_WWDG_FORCE_RESET    ((void)0U)  /* Not available on the STM32H7*/
2786
#define __HAL_RCC_WWDG_RELEASE_RESET ((void)0U) /* Not available on the STM32H7*/
2787
 
2788
 
2789
#define  __HAL_RCC_WWDG_IS_CLK_ENABLED    __HAL_RCC_WWDG1_IS_CLK_ENABLED
2790
#define  __HAL_RCC_WWDG_IS_CLK_DISABLED  __HAL_RCC_WWDG1_IS_CLK_DISABLED
2791
#endif
2792
 
2 mjames 2793
#define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
2794
#define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
2795
#define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
2796
#define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
2797
#define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
2798
#define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
28 mjames 2799
 
2 mjames 2800
#define __TIM21_CLK_ENABLE   __HAL_RCC_TIM21_CLK_ENABLE
2801
#define __TIM21_CLK_DISABLE   __HAL_RCC_TIM21_CLK_DISABLE
2802
#define __TIM21_FORCE_RESET   __HAL_RCC_TIM21_FORCE_RESET
2803
#define __TIM21_RELEASE_RESET  __HAL_RCC_TIM21_RELEASE_RESET
2804
#define __TIM21_CLK_SLEEP_ENABLE   __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
2805
#define __TIM21_CLK_SLEEP_DISABLE   __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
2806
#define __TIM22_CLK_ENABLE   __HAL_RCC_TIM22_CLK_ENABLE
2807
#define __TIM22_CLK_DISABLE   __HAL_RCC_TIM22_CLK_DISABLE
2808
#define __TIM22_FORCE_RESET   __HAL_RCC_TIM22_FORCE_RESET
2809
#define __TIM22_RELEASE_RESET  __HAL_RCC_TIM22_RELEASE_RESET
2810
#define __TIM22_CLK_SLEEP_ENABLE   __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
2811
#define __TIM22_CLK_SLEEP_DISABLE   __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
2812
#define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
2813
#define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
2814
#define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
2815
#define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
2816
#define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
2817
#define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
2818
#define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
2819
#define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
2820
 
2821
#define __USB_OTG_FS_FORCE_RESET  __HAL_RCC_USB_OTG_FS_FORCE_RESET
2822
#define __USB_OTG_FS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
2823
#define __USB_OTG_FS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
2824
#define __USB_OTG_FS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
2825
#define __USB_OTG_HS_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_DISABLE
2826
#define __USB_OTG_HS_CLK_ENABLE          __HAL_RCC_USB_OTG_HS_CLK_ENABLE
2827
#define __USB_OTG_HS_ULPI_CLK_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
28 mjames 2828
#define __USB_OTG_HS_ULPI_CLK_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
2 mjames 2829
#define __TIM9_CLK_SLEEP_ENABLE          __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
28 mjames 2830
#define __TIM9_CLK_SLEEP_DISABLE  __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
2 mjames 2831
#define __TIM10_CLK_SLEEP_ENABLE  __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
28 mjames 2832
#define __TIM10_CLK_SLEEP_DISABLE  __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
2 mjames 2833
#define __TIM11_CLK_SLEEP_ENABLE  __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
28 mjames 2834
#define __TIM11_CLK_SLEEP_DISABLE  __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
2 mjames 2835
#define __ETHMACPTP_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
2836
#define __ETHMACPTP_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
2837
#define __ETHMACPTP_CLK_ENABLE          __HAL_RCC_ETHMACPTP_CLK_ENABLE
28 mjames 2838
#define __ETHMACPTP_CLK_DISABLE          __HAL_RCC_ETHMACPTP_CLK_DISABLE
2 mjames 2839
#define __HASH_CLK_ENABLE          __HAL_RCC_HASH_CLK_ENABLE
2840
#define __HASH_FORCE_RESET          __HAL_RCC_HASH_FORCE_RESET
2841
#define __HASH_RELEASE_RESET          __HAL_RCC_HASH_RELEASE_RESET
2842
#define __HASH_CLK_SLEEP_ENABLE          __HAL_RCC_HASH_CLK_SLEEP_ENABLE
2843
#define __HASH_CLK_SLEEP_DISABLE  __HAL_RCC_HASH_CLK_SLEEP_DISABLE
28 mjames 2844
#define __HASH_CLK_DISABLE            __HAL_RCC_HASH_CLK_DISABLE
2 mjames 2845
#define __SPI5_CLK_ENABLE          __HAL_RCC_SPI5_CLK_ENABLE
2846
#define __SPI5_CLK_DISABLE              __HAL_RCC_SPI5_CLK_DISABLE
2847
#define __SPI5_FORCE_RESET          __HAL_RCC_SPI5_FORCE_RESET
2848
#define __SPI5_RELEASE_RESET          __HAL_RCC_SPI5_RELEASE_RESET
2849
#define __SPI5_CLK_SLEEP_ENABLE          __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
28 mjames 2850
#define __SPI5_CLK_SLEEP_DISABLE  __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
2 mjames 2851
#define __SPI6_CLK_ENABLE          __HAL_RCC_SPI6_CLK_ENABLE
2852
#define __SPI6_CLK_DISABLE          __HAL_RCC_SPI6_CLK_DISABLE
2853
#define __SPI6_FORCE_RESET          __HAL_RCC_SPI6_FORCE_RESET
2854
#define __SPI6_RELEASE_RESET         __HAL_RCC_SPI6_RELEASE_RESET
2855
#define __SPI6_CLK_SLEEP_ENABLE          __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
28 mjames 2856
#define __SPI6_CLK_SLEEP_DISABLE  __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
2 mjames 2857
#define __LTDC_CLK_ENABLE          __HAL_RCC_LTDC_CLK_ENABLE
2858
#define __LTDC_CLK_DISABLE          __HAL_RCC_LTDC_CLK_DISABLE
2859
#define __LTDC_FORCE_RESET          __HAL_RCC_LTDC_FORCE_RESET
2860
#define __LTDC_RELEASE_RESET          __HAL_RCC_LTDC_RELEASE_RESET
28 mjames 2861
#define __LTDC_CLK_SLEEP_ENABLE          __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
2 mjames 2862
#define __ETHMAC_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
28 mjames 2863
#define __ETHMAC_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
2 mjames 2864
#define __ETHMACTX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
28 mjames 2865
#define __ETHMACTX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
2 mjames 2866
#define __ETHMACRX_CLK_SLEEP_ENABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
28 mjames 2867
#define __ETHMACRX_CLK_SLEEP_DISABLE  __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
2 mjames 2868
#define __TIM12_CLK_SLEEP_ENABLE  __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
28 mjames 2869
#define __TIM12_CLK_SLEEP_DISABLE  __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
2 mjames 2870
#define __TIM13_CLK_SLEEP_ENABLE  __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
28 mjames 2871
#define __TIM13_CLK_SLEEP_DISABLE  __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
2 mjames 2872
#define __TIM14_CLK_SLEEP_ENABLE  __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
28 mjames 2873
#define __TIM14_CLK_SLEEP_DISABLE  __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
2 mjames 2874
#define __BKPSRAM_CLK_ENABLE          __HAL_RCC_BKPSRAM_CLK_ENABLE
2875
#define __BKPSRAM_CLK_DISABLE          __HAL_RCC_BKPSRAM_CLK_DISABLE
2876
#define __BKPSRAM_CLK_SLEEP_ENABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
28 mjames 2877
#define __BKPSRAM_CLK_SLEEP_DISABLE  __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
2 mjames 2878
#define __CCMDATARAMEN_CLK_ENABLE  __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
28 mjames 2879
#define __CCMDATARAMEN_CLK_DISABLE  __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
2 mjames 2880
#define __USART6_CLK_ENABLE          __HAL_RCC_USART6_CLK_ENABLE
2881
#define __USART6_CLK_DISABLE          __HAL_RCC_USART6_CLK_DISABLE
2882
#define __USART6_FORCE_RESET        __HAL_RCC_USART6_FORCE_RESET
2883
#define __USART6_RELEASE_RESET        __HAL_RCC_USART6_RELEASE_RESET
2884
#define __USART6_CLK_SLEEP_ENABLE  __HAL_RCC_USART6_CLK_SLEEP_ENABLE
28 mjames 2885
#define __USART6_CLK_SLEEP_DISABLE  __HAL_RCC_USART6_CLK_SLEEP_DISABLE
2 mjames 2886
#define __SPI4_CLK_ENABLE          __HAL_RCC_SPI4_CLK_ENABLE
2887
#define __SPI4_CLK_DISABLE          __HAL_RCC_SPI4_CLK_DISABLE
2888
#define __SPI4_FORCE_RESET          __HAL_RCC_SPI4_FORCE_RESET
2889
#define __SPI4_RELEASE_RESET        __HAL_RCC_SPI4_RELEASE_RESET
2890
#define __SPI4_CLK_SLEEP_ENABLE   __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
28 mjames 2891
#define __SPI4_CLK_SLEEP_DISABLE  __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
2 mjames 2892
#define __GPIOI_CLK_ENABLE          __HAL_RCC_GPIOI_CLK_ENABLE
2893
#define __GPIOI_CLK_DISABLE          __HAL_RCC_GPIOI_CLK_DISABLE
2894
#define __GPIOI_FORCE_RESET          __HAL_RCC_GPIOI_FORCE_RESET
2895
#define __GPIOI_RELEASE_RESET          __HAL_RCC_GPIOI_RELEASE_RESET
2896
#define __GPIOI_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
28 mjames 2897
#define __GPIOI_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
2 mjames 2898
#define __GPIOJ_CLK_ENABLE          __HAL_RCC_GPIOJ_CLK_ENABLE
2899
#define __GPIOJ_CLK_DISABLE          __HAL_RCC_GPIOJ_CLK_DISABLE
2900
#define __GPIOJ_FORCE_RESET         __HAL_RCC_GPIOJ_FORCE_RESET
2901
#define __GPIOJ_RELEASE_RESET          __HAL_RCC_GPIOJ_RELEASE_RESET
2902
#define __GPIOJ_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
28 mjames 2903
#define __GPIOJ_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
2 mjames 2904
#define __GPIOK_CLK_ENABLE          __HAL_RCC_GPIOK_CLK_ENABLE
2905
#define __GPIOK_CLK_DISABLE          __HAL_RCC_GPIOK_CLK_DISABLE
2906
#define __GPIOK_RELEASE_RESET          __HAL_RCC_GPIOK_RELEASE_RESET
2907
#define __GPIOK_CLK_SLEEP_ENABLE  __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
28 mjames 2908
#define __GPIOK_CLK_SLEEP_DISABLE  __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
2 mjames 2909
#define __ETH_CLK_ENABLE          __HAL_RCC_ETH_CLK_ENABLE
28 mjames 2910
#define __ETH_CLK_DISABLE          __HAL_RCC_ETH_CLK_DISABLE
2 mjames 2911
#define __DCMI_CLK_ENABLE          __HAL_RCC_DCMI_CLK_ENABLE
2912
#define __DCMI_CLK_DISABLE          __HAL_RCC_DCMI_CLK_DISABLE
2913
#define __DCMI_FORCE_RESET          __HAL_RCC_DCMI_FORCE_RESET
2914
#define __DCMI_RELEASE_RESET          __HAL_RCC_DCMI_RELEASE_RESET
2915
#define __DCMI_CLK_SLEEP_ENABLE   __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
28 mjames 2916
#define __DCMI_CLK_SLEEP_DISABLE  __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
2 mjames 2917
#define __UART7_CLK_ENABLE          __HAL_RCC_UART7_CLK_ENABLE
2918
#define __UART7_CLK_DISABLE          __HAL_RCC_UART7_CLK_DISABLE
2919
#define __UART7_RELEASE_RESET       __HAL_RCC_UART7_RELEASE_RESET
2920
#define __UART7_FORCE_RESET       __HAL_RCC_UART7_FORCE_RESET
2921
#define __UART7_CLK_SLEEP_ENABLE  __HAL_RCC_UART7_CLK_SLEEP_ENABLE
28 mjames 2922
#define __UART7_CLK_SLEEP_DISABLE  __HAL_RCC_UART7_CLK_SLEEP_DISABLE
2 mjames 2923
#define __UART8_CLK_ENABLE          __HAL_RCC_UART8_CLK_ENABLE
2924
#define __UART8_CLK_DISABLE          __HAL_RCC_UART8_CLK_DISABLE
2925
#define __UART8_FORCE_RESET          __HAL_RCC_UART8_FORCE_RESET
2926
#define __UART8_RELEASE_RESET          __HAL_RCC_UART8_RELEASE_RESET
2927
#define __UART8_CLK_SLEEP_ENABLE  __HAL_RCC_UART8_CLK_SLEEP_ENABLE
28 mjames 2928
#define __UART8_CLK_SLEEP_DISABLE  __HAL_RCC_UART8_CLK_SLEEP_DISABLE
2 mjames 2929
#define __OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
2930
#define __OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
2931
#define __OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
28 mjames 2932
#define __OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
2 mjames 2933
#define __OTGHSULPI_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
2934
#define __OTGHSULPI_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
2935
#define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
2936
#define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE  __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
2937
#define __HAL_RCC_OTGHS_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_ENABLED
2938
#define __HAL_RCC_OTGHS_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_DISABLED
2939
#define __HAL_RCC_OTGHS_FORCE_RESET          __HAL_RCC_USB_OTG_HS_FORCE_RESET
28 mjames 2940
#define __HAL_RCC_OTGHS_RELEASE_RESET          __HAL_RCC_USB_OTG_HS_RELEASE_RESET
2 mjames 2941
#define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE      __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
28 mjames 2942
#define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE     __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
2 mjames 2943
#define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_ENABLED  __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED
28 mjames 2944
#define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED
2945
#define __SRAM3_CLK_SLEEP_ENABLE       __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
2 mjames 2946
#define __CAN2_CLK_SLEEP_ENABLE        __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
28 mjames 2947
#define __CAN2_CLK_SLEEP_DISABLE       __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
2 mjames 2948
#define __DAC_CLK_SLEEP_ENABLE         __HAL_RCC_DAC_CLK_SLEEP_ENABLE
28 mjames 2949
#define __DAC_CLK_SLEEP_DISABLE        __HAL_RCC_DAC_CLK_SLEEP_DISABLE
2 mjames 2950
#define __ADC2_CLK_SLEEP_ENABLE        __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
28 mjames 2951
#define __ADC2_CLK_SLEEP_DISABLE       __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
2 mjames 2952
#define __ADC3_CLK_SLEEP_ENABLE        __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
28 mjames 2953
#define __ADC3_CLK_SLEEP_DISABLE       __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
2 mjames 2954
#define __FSMC_FORCE_RESET             __HAL_RCC_FSMC_FORCE_RESET
2955
#define __FSMC_RELEASE_RESET           __HAL_RCC_FSMC_RELEASE_RESET
2956
#define __FSMC_CLK_SLEEP_ENABLE        __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
28 mjames 2957
#define __FSMC_CLK_SLEEP_DISABLE       __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
2 mjames 2958
#define __SDIO_FORCE_RESET             __HAL_RCC_SDIO_FORCE_RESET
2959
#define __SDIO_RELEASE_RESET           __HAL_RCC_SDIO_RELEASE_RESET
2960
#define __SDIO_CLK_SLEEP_DISABLE       __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
28 mjames 2961
#define __SDIO_CLK_SLEEP_ENABLE        __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
2 mjames 2962
#define __DMA2D_CLK_ENABLE             __HAL_RCC_DMA2D_CLK_ENABLE
2963
#define __DMA2D_CLK_DISABLE            __HAL_RCC_DMA2D_CLK_DISABLE
2964
#define __DMA2D_FORCE_RESET            __HAL_RCC_DMA2D_FORCE_RESET
2965
#define __DMA2D_RELEASE_RESET          __HAL_RCC_DMA2D_RELEASE_RESET
2966
#define __DMA2D_CLK_SLEEP_ENABLE       __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
2967
#define __DMA2D_CLK_SLEEP_DISABLE      __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
2968
 
2969
/* alias define maintained for legacy */
2970
#define __HAL_RCC_OTGFS_FORCE_RESET    __HAL_RCC_USB_OTG_FS_FORCE_RESET
2971
#define __HAL_RCC_OTGFS_RELEASE_RESET  __HAL_RCC_USB_OTG_FS_RELEASE_RESET
2972
 
2973
#define __ADC12_CLK_ENABLE          __HAL_RCC_ADC12_CLK_ENABLE
2974
#define __ADC12_CLK_DISABLE         __HAL_RCC_ADC12_CLK_DISABLE
2975
#define __ADC34_CLK_ENABLE          __HAL_RCC_ADC34_CLK_ENABLE
2976
#define __ADC34_CLK_DISABLE         __HAL_RCC_ADC34_CLK_DISABLE
2977
#define __DAC2_CLK_ENABLE           __HAL_RCC_DAC2_CLK_ENABLE
2978
#define __DAC2_CLK_DISABLE          __HAL_RCC_DAC2_CLK_DISABLE
2979
#define __TIM18_CLK_ENABLE          __HAL_RCC_TIM18_CLK_ENABLE
2980
#define __TIM18_CLK_DISABLE         __HAL_RCC_TIM18_CLK_DISABLE
2981
#define __TIM19_CLK_ENABLE          __HAL_RCC_TIM19_CLK_ENABLE
2982
#define __TIM19_CLK_DISABLE         __HAL_RCC_TIM19_CLK_DISABLE
2983
#define __TIM20_CLK_ENABLE          __HAL_RCC_TIM20_CLK_ENABLE
2984
#define __TIM20_CLK_DISABLE         __HAL_RCC_TIM20_CLK_DISABLE
2985
#define __HRTIM1_CLK_ENABLE         __HAL_RCC_HRTIM1_CLK_ENABLE
2986
#define __HRTIM1_CLK_DISABLE        __HAL_RCC_HRTIM1_CLK_DISABLE
2987
#define __SDADC1_CLK_ENABLE         __HAL_RCC_SDADC1_CLK_ENABLE
2988
#define __SDADC2_CLK_ENABLE         __HAL_RCC_SDADC2_CLK_ENABLE
2989
#define __SDADC3_CLK_ENABLE         __HAL_RCC_SDADC3_CLK_ENABLE
2990
#define __SDADC1_CLK_DISABLE        __HAL_RCC_SDADC1_CLK_DISABLE
2991
#define __SDADC2_CLK_DISABLE        __HAL_RCC_SDADC2_CLK_DISABLE
2992
#define __SDADC3_CLK_DISABLE        __HAL_RCC_SDADC3_CLK_DISABLE
2993
 
2994
#define __ADC12_FORCE_RESET         __HAL_RCC_ADC12_FORCE_RESET
2995
#define __ADC12_RELEASE_RESET       __HAL_RCC_ADC12_RELEASE_RESET
2996
#define __ADC34_FORCE_RESET         __HAL_RCC_ADC34_FORCE_RESET
2997
#define __ADC34_RELEASE_RESET       __HAL_RCC_ADC34_RELEASE_RESET
2998
#define __DAC2_FORCE_RESET          __HAL_RCC_DAC2_FORCE_RESET
2999
#define __DAC2_RELEASE_RESET        __HAL_RCC_DAC2_RELEASE_RESET
3000
#define __TIM18_FORCE_RESET         __HAL_RCC_TIM18_FORCE_RESET
3001
#define __TIM18_RELEASE_RESET       __HAL_RCC_TIM18_RELEASE_RESET
3002
#define __TIM19_FORCE_RESET         __HAL_RCC_TIM19_FORCE_RESET
3003
#define __TIM19_RELEASE_RESET       __HAL_RCC_TIM19_RELEASE_RESET
3004
#define __TIM20_FORCE_RESET         __HAL_RCC_TIM20_FORCE_RESET
3005
#define __TIM20_RELEASE_RESET       __HAL_RCC_TIM20_RELEASE_RESET
3006
#define __HRTIM1_FORCE_RESET        __HAL_RCC_HRTIM1_FORCE_RESET
3007
#define __HRTIM1_RELEASE_RESET      __HAL_RCC_HRTIM1_RELEASE_RESET
3008
#define __SDADC1_FORCE_RESET        __HAL_RCC_SDADC1_FORCE_RESET
3009
#define __SDADC2_FORCE_RESET        __HAL_RCC_SDADC2_FORCE_RESET
3010
#define __SDADC3_FORCE_RESET        __HAL_RCC_SDADC3_FORCE_RESET
3011
#define __SDADC1_RELEASE_RESET      __HAL_RCC_SDADC1_RELEASE_RESET
3012
#define __SDADC2_RELEASE_RESET      __HAL_RCC_SDADC2_RELEASE_RESET
3013
#define __SDADC3_RELEASE_RESET      __HAL_RCC_SDADC3_RELEASE_RESET
3014
 
3015
#define __ADC1_IS_CLK_ENABLED       __HAL_RCC_ADC1_IS_CLK_ENABLED
3016
#define __ADC1_IS_CLK_DISABLED      __HAL_RCC_ADC1_IS_CLK_DISABLED
3017
#define __ADC12_IS_CLK_ENABLED      __HAL_RCC_ADC12_IS_CLK_ENABLED
3018
#define __ADC12_IS_CLK_DISABLED     __HAL_RCC_ADC12_IS_CLK_DISABLED
3019
#define __ADC34_IS_CLK_ENABLED      __HAL_RCC_ADC34_IS_CLK_ENABLED
3020
#define __ADC34_IS_CLK_DISABLED     __HAL_RCC_ADC34_IS_CLK_DISABLED
3021
#define __CEC_IS_CLK_ENABLED        __HAL_RCC_CEC_IS_CLK_ENABLED
3022
#define __CEC_IS_CLK_DISABLED       __HAL_RCC_CEC_IS_CLK_DISABLED
3023
#define __CRC_IS_CLK_ENABLED        __HAL_RCC_CRC_IS_CLK_ENABLED
3024
#define __CRC_IS_CLK_DISABLED       __HAL_RCC_CRC_IS_CLK_DISABLED
3025
#define __DAC1_IS_CLK_ENABLED       __HAL_RCC_DAC1_IS_CLK_ENABLED
3026
#define __DAC1_IS_CLK_DISABLED      __HAL_RCC_DAC1_IS_CLK_DISABLED
3027
#define __DAC2_IS_CLK_ENABLED       __HAL_RCC_DAC2_IS_CLK_ENABLED
3028
#define __DAC2_IS_CLK_DISABLED      __HAL_RCC_DAC2_IS_CLK_DISABLED
3029
#define __DMA1_IS_CLK_ENABLED       __HAL_RCC_DMA1_IS_CLK_ENABLED
3030
#define __DMA1_IS_CLK_DISABLED      __HAL_RCC_DMA1_IS_CLK_DISABLED
3031
#define __DMA2_IS_CLK_ENABLED       __HAL_RCC_DMA2_IS_CLK_ENABLED
3032
#define __DMA2_IS_CLK_DISABLED      __HAL_RCC_DMA2_IS_CLK_DISABLED
3033
#define __FLITF_IS_CLK_ENABLED      __HAL_RCC_FLITF_IS_CLK_ENABLED
3034
#define __FLITF_IS_CLK_DISABLED     __HAL_RCC_FLITF_IS_CLK_DISABLED
3035
#define __FMC_IS_CLK_ENABLED        __HAL_RCC_FMC_IS_CLK_ENABLED
3036
#define __FMC_IS_CLK_DISABLED       __HAL_RCC_FMC_IS_CLK_DISABLED
3037
#define __GPIOA_IS_CLK_ENABLED      __HAL_RCC_GPIOA_IS_CLK_ENABLED
3038
#define __GPIOA_IS_CLK_DISABLED     __HAL_RCC_GPIOA_IS_CLK_DISABLED
3039
#define __GPIOB_IS_CLK_ENABLED      __HAL_RCC_GPIOB_IS_CLK_ENABLED
3040
#define __GPIOB_IS_CLK_DISABLED     __HAL_RCC_GPIOB_IS_CLK_DISABLED
3041
#define __GPIOC_IS_CLK_ENABLED      __HAL_RCC_GPIOC_IS_CLK_ENABLED
3042
#define __GPIOC_IS_CLK_DISABLED     __HAL_RCC_GPIOC_IS_CLK_DISABLED
3043
#define __GPIOD_IS_CLK_ENABLED      __HAL_RCC_GPIOD_IS_CLK_ENABLED
3044
#define __GPIOD_IS_CLK_DISABLED     __HAL_RCC_GPIOD_IS_CLK_DISABLED
3045
#define __GPIOE_IS_CLK_ENABLED      __HAL_RCC_GPIOE_IS_CLK_ENABLED
3046
#define __GPIOE_IS_CLK_DISABLED     __HAL_RCC_GPIOE_IS_CLK_DISABLED
3047
#define __GPIOF_IS_CLK_ENABLED      __HAL_RCC_GPIOF_IS_CLK_ENABLED
3048
#define __GPIOF_IS_CLK_DISABLED     __HAL_RCC_GPIOF_IS_CLK_DISABLED
3049
#define __GPIOG_IS_CLK_ENABLED      __HAL_RCC_GPIOG_IS_CLK_ENABLED
3050
#define __GPIOG_IS_CLK_DISABLED     __HAL_RCC_GPIOG_IS_CLK_DISABLED
3051
#define __GPIOH_IS_CLK_ENABLED      __HAL_RCC_GPIOH_IS_CLK_ENABLED
3052
#define __GPIOH_IS_CLK_DISABLED     __HAL_RCC_GPIOH_IS_CLK_DISABLED
3053
#define __HRTIM1_IS_CLK_ENABLED     __HAL_RCC_HRTIM1_IS_CLK_ENABLED
3054
#define __HRTIM1_IS_CLK_DISABLED    __HAL_RCC_HRTIM1_IS_CLK_DISABLED
3055
#define __I2C1_IS_CLK_ENABLED       __HAL_RCC_I2C1_IS_CLK_ENABLED
3056
#define __I2C1_IS_CLK_DISABLED      __HAL_RCC_I2C1_IS_CLK_DISABLED
3057
#define __I2C2_IS_CLK_ENABLED       __HAL_RCC_I2C2_IS_CLK_ENABLED
3058
#define __I2C2_IS_CLK_DISABLED      __HAL_RCC_I2C2_IS_CLK_DISABLED
3059
#define __I2C3_IS_CLK_ENABLED       __HAL_RCC_I2C3_IS_CLK_ENABLED
3060
#define __I2C3_IS_CLK_DISABLED      __HAL_RCC_I2C3_IS_CLK_DISABLED
3061
#define __PWR_IS_CLK_ENABLED        __HAL_RCC_PWR_IS_CLK_ENABLED
3062
#define __PWR_IS_CLK_DISABLED       __HAL_RCC_PWR_IS_CLK_DISABLED
3063
#define __SYSCFG_IS_CLK_ENABLED     __HAL_RCC_SYSCFG_IS_CLK_ENABLED
3064
#define __SYSCFG_IS_CLK_DISABLED    __HAL_RCC_SYSCFG_IS_CLK_DISABLED
3065
#define __SPI1_IS_CLK_ENABLED       __HAL_RCC_SPI1_IS_CLK_ENABLED
3066
#define __SPI1_IS_CLK_DISABLED      __HAL_RCC_SPI1_IS_CLK_DISABLED
3067
#define __SPI2_IS_CLK_ENABLED       __HAL_RCC_SPI2_IS_CLK_ENABLED
3068
#define __SPI2_IS_CLK_DISABLED      __HAL_RCC_SPI2_IS_CLK_DISABLED
3069
#define __SPI3_IS_CLK_ENABLED       __HAL_RCC_SPI3_IS_CLK_ENABLED
3070
#define __SPI3_IS_CLK_DISABLED      __HAL_RCC_SPI3_IS_CLK_DISABLED
3071
#define __SPI4_IS_CLK_ENABLED       __HAL_RCC_SPI4_IS_CLK_ENABLED
3072
#define __SPI4_IS_CLK_DISABLED      __HAL_RCC_SPI4_IS_CLK_DISABLED
3073
#define __SDADC1_IS_CLK_ENABLED     __HAL_RCC_SDADC1_IS_CLK_ENABLED
3074
#define __SDADC1_IS_CLK_DISABLED    __HAL_RCC_SDADC1_IS_CLK_DISABLED
3075
#define __SDADC2_IS_CLK_ENABLED     __HAL_RCC_SDADC2_IS_CLK_ENABLED
3076
#define __SDADC2_IS_CLK_DISABLED    __HAL_RCC_SDADC2_IS_CLK_DISABLED
3077
#define __SDADC3_IS_CLK_ENABLED     __HAL_RCC_SDADC3_IS_CLK_ENABLED
3078
#define __SDADC3_IS_CLK_DISABLED    __HAL_RCC_SDADC3_IS_CLK_DISABLED
3079
#define __SRAM_IS_CLK_ENABLED       __HAL_RCC_SRAM_IS_CLK_ENABLED
3080
#define __SRAM_IS_CLK_DISABLED      __HAL_RCC_SRAM_IS_CLK_DISABLED
3081
#define __TIM1_IS_CLK_ENABLED       __HAL_RCC_TIM1_IS_CLK_ENABLED
3082
#define __TIM1_IS_CLK_DISABLED      __HAL_RCC_TIM1_IS_CLK_DISABLED
3083
#define __TIM2_IS_CLK_ENABLED       __HAL_RCC_TIM2_IS_CLK_ENABLED
3084
#define __TIM2_IS_CLK_DISABLED      __HAL_RCC_TIM2_IS_CLK_DISABLED
3085
#define __TIM3_IS_CLK_ENABLED       __HAL_RCC_TIM3_IS_CLK_ENABLED
3086
#define __TIM3_IS_CLK_DISABLED      __HAL_RCC_TIM3_IS_CLK_DISABLED
3087
#define __TIM4_IS_CLK_ENABLED       __HAL_RCC_TIM4_IS_CLK_ENABLED
3088
#define __TIM4_IS_CLK_DISABLED      __HAL_RCC_TIM4_IS_CLK_DISABLED
3089
#define __TIM5_IS_CLK_ENABLED       __HAL_RCC_TIM5_IS_CLK_ENABLED
3090
#define __TIM5_IS_CLK_DISABLED      __HAL_RCC_TIM5_IS_CLK_DISABLED
3091
#define __TIM6_IS_CLK_ENABLED       __HAL_RCC_TIM6_IS_CLK_ENABLED
3092
#define __TIM6_IS_CLK_DISABLED      __HAL_RCC_TIM6_IS_CLK_DISABLED
3093
#define __TIM7_IS_CLK_ENABLED       __HAL_RCC_TIM7_IS_CLK_ENABLED
3094
#define __TIM7_IS_CLK_DISABLED      __HAL_RCC_TIM7_IS_CLK_DISABLED
3095
#define __TIM8_IS_CLK_ENABLED       __HAL_RCC_TIM8_IS_CLK_ENABLED
3096
#define __TIM8_IS_CLK_DISABLED      __HAL_RCC_TIM8_IS_CLK_DISABLED
3097
#define __TIM12_IS_CLK_ENABLED      __HAL_RCC_TIM12_IS_CLK_ENABLED
3098
#define __TIM12_IS_CLK_DISABLED     __HAL_RCC_TIM12_IS_CLK_DISABLED
3099
#define __TIM13_IS_CLK_ENABLED      __HAL_RCC_TIM13_IS_CLK_ENABLED
3100
#define __TIM13_IS_CLK_DISABLED     __HAL_RCC_TIM13_IS_CLK_DISABLED
3101
#define __TIM14_IS_CLK_ENABLED      __HAL_RCC_TIM14_IS_CLK_ENABLED
3102
#define __TIM14_IS_CLK_DISABLED     __HAL_RCC_TIM14_IS_CLK_DISABLED
3103
#define __TIM15_IS_CLK_ENABLED      __HAL_RCC_TIM15_IS_CLK_ENABLED
3104
#define __TIM15_IS_CLK_DISABLED     __HAL_RCC_TIM15_IS_CLK_DISABLED
3105
#define __TIM16_IS_CLK_ENABLED      __HAL_RCC_TIM16_IS_CLK_ENABLED
3106
#define __TIM16_IS_CLK_DISABLED     __HAL_RCC_TIM16_IS_CLK_DISABLED
3107
#define __TIM17_IS_CLK_ENABLED      __HAL_RCC_TIM17_IS_CLK_ENABLED
3108
#define __TIM17_IS_CLK_DISABLED     __HAL_RCC_TIM17_IS_CLK_DISABLED
3109
#define __TIM18_IS_CLK_ENABLED      __HAL_RCC_TIM18_IS_CLK_ENABLED
3110
#define __TIM18_IS_CLK_DISABLED     __HAL_RCC_TIM18_IS_CLK_DISABLED
3111
#define __TIM19_IS_CLK_ENABLED      __HAL_RCC_TIM19_IS_CLK_ENABLED
3112
#define __TIM19_IS_CLK_DISABLED     __HAL_RCC_TIM19_IS_CLK_DISABLED
3113
#define __TIM20_IS_CLK_ENABLED      __HAL_RCC_TIM20_IS_CLK_ENABLED
3114
#define __TIM20_IS_CLK_DISABLED     __HAL_RCC_TIM20_IS_CLK_DISABLED
3115
#define __TSC_IS_CLK_ENABLED        __HAL_RCC_TSC_IS_CLK_ENABLED
3116
#define __TSC_IS_CLK_DISABLED       __HAL_RCC_TSC_IS_CLK_DISABLED
3117
#define __UART4_IS_CLK_ENABLED      __HAL_RCC_UART4_IS_CLK_ENABLED
3118
#define __UART4_IS_CLK_DISABLED     __HAL_RCC_UART4_IS_CLK_DISABLED
3119
#define __UART5_IS_CLK_ENABLED      __HAL_RCC_UART5_IS_CLK_ENABLED
3120
#define __UART5_IS_CLK_DISABLED     __HAL_RCC_UART5_IS_CLK_DISABLED
3121
#define __USART1_IS_CLK_ENABLED     __HAL_RCC_USART1_IS_CLK_ENABLED
3122
#define __USART1_IS_CLK_DISABLED    __HAL_RCC_USART1_IS_CLK_DISABLED
3123
#define __USART2_IS_CLK_ENABLED     __HAL_RCC_USART2_IS_CLK_ENABLED
3124
#define __USART2_IS_CLK_DISABLED    __HAL_RCC_USART2_IS_CLK_DISABLED
3125
#define __USART3_IS_CLK_ENABLED     __HAL_RCC_USART3_IS_CLK_ENABLED
3126
#define __USART3_IS_CLK_DISABLED    __HAL_RCC_USART3_IS_CLK_DISABLED
3127
#define __USB_IS_CLK_ENABLED        __HAL_RCC_USB_IS_CLK_ENABLED
3128
#define __USB_IS_CLK_DISABLED       __HAL_RCC_USB_IS_CLK_DISABLED
3129
#define __WWDG_IS_CLK_ENABLED       __HAL_RCC_WWDG_IS_CLK_ENABLED
3130
#define __WWDG_IS_CLK_DISABLED      __HAL_RCC_WWDG_IS_CLK_DISABLED
3131
 
28 mjames 3132
#if defined(STM32L1)
3133
#define __HAL_RCC_CRYP_CLK_DISABLE         __HAL_RCC_AES_CLK_DISABLE
3134
#define __HAL_RCC_CRYP_CLK_ENABLE          __HAL_RCC_AES_CLK_ENABLE
3135
#define __HAL_RCC_CRYP_CLK_SLEEP_DISABLE   __HAL_RCC_AES_CLK_SLEEP_DISABLE
3136
#define __HAL_RCC_CRYP_CLK_SLEEP_ENABLE    __HAL_RCC_AES_CLK_SLEEP_ENABLE
3137
#define __HAL_RCC_CRYP_FORCE_RESET         __HAL_RCC_AES_FORCE_RESET
3138
#define __HAL_RCC_CRYP_RELEASE_RESET       __HAL_RCC_AES_RELEASE_RESET
3139
#endif /* STM32L1 */
3140
 
2 mjames 3141
#if defined(STM32F4)
3142
#define __HAL_RCC_SDMMC1_FORCE_RESET       __HAL_RCC_SDIO_FORCE_RESET
3143
#define __HAL_RCC_SDMMC1_RELEASE_RESET     __HAL_RCC_SDIO_RELEASE_RESET
3144
#define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE  __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
3145
#define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
3146
#define __HAL_RCC_SDMMC1_CLK_ENABLE        __HAL_RCC_SDIO_CLK_ENABLE
3147
#define __HAL_RCC_SDMMC1_CLK_DISABLE       __HAL_RCC_SDIO_CLK_DISABLE
3148
#define __HAL_RCC_SDMMC1_IS_CLK_ENABLED    __HAL_RCC_SDIO_IS_CLK_ENABLED
3149
#define __HAL_RCC_SDMMC1_IS_CLK_DISABLED   __HAL_RCC_SDIO_IS_CLK_DISABLED
3150
#define Sdmmc1ClockSelection               SdioClockSelection
3151
#define RCC_PERIPHCLK_SDMMC1               RCC_PERIPHCLK_SDIO
3152
#define RCC_SDMMC1CLKSOURCE_CLK48          RCC_SDIOCLKSOURCE_CK48
3153
#define RCC_SDMMC1CLKSOURCE_SYSCLK         RCC_SDIOCLKSOURCE_SYSCLK
3154
#define __HAL_RCC_SDMMC1_CONFIG            __HAL_RCC_SDIO_CONFIG
3155
#define __HAL_RCC_GET_SDMMC1_SOURCE        __HAL_RCC_GET_SDIO_SOURCE
3156
#endif
3157
 
3158
#if defined(STM32F7) || defined(STM32L4)
3159
#define __HAL_RCC_SDIO_FORCE_RESET         __HAL_RCC_SDMMC1_FORCE_RESET
3160
#define __HAL_RCC_SDIO_RELEASE_RESET       __HAL_RCC_SDMMC1_RELEASE_RESET
3161
#define __HAL_RCC_SDIO_CLK_SLEEP_ENABLE    __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE
3162
#define __HAL_RCC_SDIO_CLK_SLEEP_DISABLE   __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE
3163
#define __HAL_RCC_SDIO_CLK_ENABLE          __HAL_RCC_SDMMC1_CLK_ENABLE
3164
#define __HAL_RCC_SDIO_CLK_DISABLE         __HAL_RCC_SDMMC1_CLK_DISABLE
3165
#define __HAL_RCC_SDIO_IS_CLK_ENABLED      __HAL_RCC_SDMMC1_IS_CLK_ENABLED
3166
#define __HAL_RCC_SDIO_IS_CLK_DISABLED     __HAL_RCC_SDMMC1_IS_CLK_DISABLED
3167
#define SdioClockSelection                 Sdmmc1ClockSelection
3168
#define RCC_PERIPHCLK_SDIO                 RCC_PERIPHCLK_SDMMC1
3169
#define __HAL_RCC_SDIO_CONFIG              __HAL_RCC_SDMMC1_CONFIG
28 mjames 3170
#define __HAL_RCC_GET_SDIO_SOURCE          __HAL_RCC_GET_SDMMC1_SOURCE
2 mjames 3171
#endif
3172
 
3173
#if defined(STM32F7)
3174
#define RCC_SDIOCLKSOURCE_CLK48             RCC_SDMMC1CLKSOURCE_CLK48
3175
#define RCC_SDIOCLKSOURCE_SYSCLK           RCC_SDMMC1CLKSOURCE_SYSCLK
3176
#endif
3177
 
28 mjames 3178
#if defined(STM32H7)
3179
#define __HAL_RCC_USB_OTG_HS_CLK_ENABLE()              __HAL_RCC_USB1_OTG_HS_CLK_ENABLE()
3180
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE()         __HAL_RCC_USB1_OTG_HS_ULPI_CLK_ENABLE()
3181
#define __HAL_RCC_USB_OTG_HS_CLK_DISABLE()             __HAL_RCC_USB1_OTG_HS_CLK_DISABLE()
3182
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE()        __HAL_RCC_USB1_OTG_HS_ULPI_CLK_DISABLE()
3183
#define __HAL_RCC_USB_OTG_HS_FORCE_RESET()             __HAL_RCC_USB1_OTG_HS_FORCE_RESET()
3184
#define __HAL_RCC_USB_OTG_HS_RELEASE_RESET()           __HAL_RCC_USB1_OTG_HS_RELEASE_RESET()
3185
#define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE()        __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_ENABLE()
3186
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE()   __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE()
3187
#define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE()       __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_DISABLE()
3188
#define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE()  __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE()
3189
 
3190
#define __HAL_RCC_USB_OTG_FS_CLK_ENABLE()             __HAL_RCC_USB2_OTG_FS_CLK_ENABLE()
3191
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_ENABLE()        __HAL_RCC_USB2_OTG_FS_ULPI_CLK_ENABLE()
3192
#define __HAL_RCC_USB_OTG_FS_CLK_DISABLE()            __HAL_RCC_USB2_OTG_FS_CLK_DISABLE()
3193
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_DISABLE()       __HAL_RCC_USB2_OTG_FS_ULPI_CLK_DISABLE()
3194
#define __HAL_RCC_USB_OTG_FS_FORCE_RESET()            __HAL_RCC_USB2_OTG_FS_FORCE_RESET()
3195
#define __HAL_RCC_USB_OTG_FS_RELEASE_RESET()          __HAL_RCC_USB2_OTG_FS_RELEASE_RESET()
3196
#define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE()       __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_ENABLE()
3197
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_ENABLE()  __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_ENABLE()
3198
#define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE()      __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_DISABLE()
3199
#define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_DISABLE() __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_DISABLE()
3200
#endif
3201
 
2 mjames 3202
#define __HAL_RCC_I2SCLK            __HAL_RCC_I2S_CONFIG
3203
#define __HAL_RCC_I2SCLK_CONFIG     __HAL_RCC_I2S_CONFIG
3204
 
3205
#define __RCC_PLLSRC                RCC_GET_PLL_OSCSOURCE
3206
 
3207
#define IS_RCC_MSIRANGE             IS_RCC_MSI_CLOCK_RANGE
3208
#define IS_RCC_RTCCLK_SOURCE        IS_RCC_RTCCLKSOURCE
3209
#define IS_RCC_SYSCLK_DIV           IS_RCC_HCLK
3210
#define IS_RCC_HCLK_DIV             IS_RCC_PCLK
3211
#define IS_RCC_PERIPHCLK            IS_RCC_PERIPHCLOCK
3212
 
3213
#define RCC_IT_HSI14                RCC_IT_HSI14RDY
3214
 
28 mjames 3215
#define RCC_IT_CSSLSE               RCC_IT_LSECSS
3216
#define RCC_IT_CSSHSE               RCC_IT_CSS
2 mjames 3217
 
28 mjames 3218
#define RCC_PLLMUL_3                RCC_PLL_MUL3
3219
#define RCC_PLLMUL_4                RCC_PLL_MUL4
3220
#define RCC_PLLMUL_6                RCC_PLL_MUL6
3221
#define RCC_PLLMUL_8                RCC_PLL_MUL8
3222
#define RCC_PLLMUL_12               RCC_PLL_MUL12
3223
#define RCC_PLLMUL_16               RCC_PLL_MUL16
3224
#define RCC_PLLMUL_24               RCC_PLL_MUL24
3225
#define RCC_PLLMUL_32               RCC_PLL_MUL32
3226
#define RCC_PLLMUL_48               RCC_PLL_MUL48
3227
 
3228
#define RCC_PLLDIV_2                RCC_PLL_DIV2
3229
#define RCC_PLLDIV_3                RCC_PLL_DIV3
3230
#define RCC_PLLDIV_4                RCC_PLL_DIV4
3231
 
2 mjames 3232
#define IS_RCC_MCOSOURCE            IS_RCC_MCO1SOURCE
3233
#define __HAL_RCC_MCO_CONFIG        __HAL_RCC_MCO1_CONFIG
3234
#define RCC_MCO_NODIV               RCC_MCODIV_1
3235
#define RCC_MCO_DIV1                RCC_MCODIV_1
3236
#define RCC_MCO_DIV2                RCC_MCODIV_2
3237
#define RCC_MCO_DIV4                RCC_MCODIV_4
3238
#define RCC_MCO_DIV8                RCC_MCODIV_8
3239
#define RCC_MCO_DIV16               RCC_MCODIV_16
3240
#define RCC_MCO_DIV32               RCC_MCODIV_32
3241
#define RCC_MCO_DIV64               RCC_MCODIV_64
3242
#define RCC_MCO_DIV128              RCC_MCODIV_128
3243
#define RCC_MCOSOURCE_NONE          RCC_MCO1SOURCE_NOCLOCK
3244
#define RCC_MCOSOURCE_LSI           RCC_MCO1SOURCE_LSI
3245
#define RCC_MCOSOURCE_LSE           RCC_MCO1SOURCE_LSE
3246
#define RCC_MCOSOURCE_SYSCLK        RCC_MCO1SOURCE_SYSCLK
3247
#define RCC_MCOSOURCE_HSI           RCC_MCO1SOURCE_HSI
3248
#define RCC_MCOSOURCE_HSI14         RCC_MCO1SOURCE_HSI14
3249
#define RCC_MCOSOURCE_HSI48         RCC_MCO1SOURCE_HSI48
3250
#define RCC_MCOSOURCE_HSE           RCC_MCO1SOURCE_HSE
3251
#define RCC_MCOSOURCE_PLLCLK_DIV1   RCC_MCO1SOURCE_PLLCLK
3252
#define RCC_MCOSOURCE_PLLCLK_NODIV  RCC_MCO1SOURCE_PLLCLK
3253
#define RCC_MCOSOURCE_PLLCLK_DIV2   RCC_MCO1SOURCE_PLLCLK_DIV2
3254
 
28 mjames 3255
#if defined(STM32L4) || defined(STM32WB) || defined(STM32G0) || defined(STM32G4) || defined(STM32L5)
3256
#define RCC_RTCCLKSOURCE_NO_CLK     RCC_RTCCLKSOURCE_NONE
3257
#else
2 mjames 3258
#define RCC_RTCCLKSOURCE_NONE       RCC_RTCCLKSOURCE_NO_CLK
28 mjames 3259
#endif
2 mjames 3260
 
3261
#define RCC_USBCLK_PLLSAI1          RCC_USBCLKSOURCE_PLLSAI1
3262
#define RCC_USBCLK_PLL              RCC_USBCLKSOURCE_PLL
3263
#define RCC_USBCLK_MSI              RCC_USBCLKSOURCE_MSI
3264
#define RCC_USBCLKSOURCE_PLLCLK     RCC_USBCLKSOURCE_PLL
3265
#define RCC_USBPLLCLK_DIV1          RCC_USBCLKSOURCE_PLL
3266
#define RCC_USBPLLCLK_DIV1_5        RCC_USBCLKSOURCE_PLL_DIV1_5
3267
#define RCC_USBPLLCLK_DIV2          RCC_USBCLKSOURCE_PLL_DIV2
3268
#define RCC_USBPLLCLK_DIV3          RCC_USBCLKSOURCE_PLL_DIV3
3269
 
3270
#define HSION_BitNumber        RCC_HSION_BIT_NUMBER
3271
#define HSION_BITNUMBER        RCC_HSION_BIT_NUMBER
3272
#define HSEON_BitNumber        RCC_HSEON_BIT_NUMBER
3273
#define HSEON_BITNUMBER        RCC_HSEON_BIT_NUMBER
3274
#define MSION_BITNUMBER        RCC_MSION_BIT_NUMBER
3275
#define CSSON_BitNumber        RCC_CSSON_BIT_NUMBER
3276
#define CSSON_BITNUMBER        RCC_CSSON_BIT_NUMBER
3277
#define PLLON_BitNumber        RCC_PLLON_BIT_NUMBER
3278
#define PLLON_BITNUMBER        RCC_PLLON_BIT_NUMBER
3279
#define PLLI2SON_BitNumber     RCC_PLLI2SON_BIT_NUMBER
3280
#define I2SSRC_BitNumber       RCC_I2SSRC_BIT_NUMBER
3281
#define RTCEN_BitNumber        RCC_RTCEN_BIT_NUMBER
3282
#define RTCEN_BITNUMBER        RCC_RTCEN_BIT_NUMBER
3283
#define BDRST_BitNumber        RCC_BDRST_BIT_NUMBER
3284
#define BDRST_BITNUMBER        RCC_BDRST_BIT_NUMBER
3285
#define RTCRST_BITNUMBER       RCC_RTCRST_BIT_NUMBER
3286
#define LSION_BitNumber        RCC_LSION_BIT_NUMBER
3287
#define LSION_BITNUMBER        RCC_LSION_BIT_NUMBER
3288
#define LSEON_BitNumber        RCC_LSEON_BIT_NUMBER
3289
#define LSEON_BITNUMBER        RCC_LSEON_BIT_NUMBER
3290
#define LSEBYP_BITNUMBER       RCC_LSEBYP_BIT_NUMBER
3291
#define PLLSAION_BitNumber     RCC_PLLSAION_BIT_NUMBER
3292
#define TIMPRE_BitNumber       RCC_TIMPRE_BIT_NUMBER
3293
#define RMVF_BitNumber         RCC_RMVF_BIT_NUMBER
3294
#define RMVF_BITNUMBER         RCC_RMVF_BIT_NUMBER
3295
#define RCC_CR2_HSI14TRIM_BitNumber RCC_HSI14TRIM_BIT_NUMBER
3296
#define CR_BYTE2_ADDRESS       RCC_CR_BYTE2_ADDRESS
3297
#define CIR_BYTE1_ADDRESS      RCC_CIR_BYTE1_ADDRESS
3298
#define CIR_BYTE2_ADDRESS      RCC_CIR_BYTE2_ADDRESS
3299
#define BDCR_BYTE0_ADDRESS     RCC_BDCR_BYTE0_ADDRESS
3300
#define DBP_TIMEOUT_VALUE      RCC_DBP_TIMEOUT_VALUE
3301
#define LSE_TIMEOUT_VALUE      RCC_LSE_TIMEOUT_VALUE
3302
 
3303
#define CR_HSION_BB            RCC_CR_HSION_BB
3304
#define CR_CSSON_BB            RCC_CR_CSSON_BB
3305
#define CR_PLLON_BB            RCC_CR_PLLON_BB
3306
#define CR_PLLI2SON_BB         RCC_CR_PLLI2SON_BB
3307
#define CR_MSION_BB            RCC_CR_MSION_BB
3308
#define CSR_LSION_BB           RCC_CSR_LSION_BB
3309
#define CSR_LSEON_BB           RCC_CSR_LSEON_BB
3310
#define CSR_LSEBYP_BB          RCC_CSR_LSEBYP_BB
3311
#define CSR_RTCEN_BB           RCC_CSR_RTCEN_BB
3312
#define CSR_RTCRST_BB          RCC_CSR_RTCRST_BB
3313
#define CFGR_I2SSRC_BB         RCC_CFGR_I2SSRC_BB
3314
#define BDCR_RTCEN_BB          RCC_BDCR_RTCEN_BB
3315
#define BDCR_BDRST_BB          RCC_BDCR_BDRST_BB
3316
#define CR_HSEON_BB            RCC_CR_HSEON_BB
3317
#define CSR_RMVF_BB            RCC_CSR_RMVF_BB
3318
#define CR_PLLSAION_BB         RCC_CR_PLLSAION_BB
3319
#define DCKCFGR_TIMPRE_BB      RCC_DCKCFGR_TIMPRE_BB
3320
 
3321
#define __HAL_RCC_CRS_ENABLE_FREQ_ERROR_COUNTER     __HAL_RCC_CRS_FREQ_ERROR_COUNTER_ENABLE
3322
#define __HAL_RCC_CRS_DISABLE_FREQ_ERROR_COUNTER    __HAL_RCC_CRS_FREQ_ERROR_COUNTER_DISABLE
3323
#define __HAL_RCC_CRS_ENABLE_AUTOMATIC_CALIB        __HAL_RCC_CRS_AUTOMATIC_CALIB_ENABLE
3324
#define __HAL_RCC_CRS_DISABLE_AUTOMATIC_CALIB       __HAL_RCC_CRS_AUTOMATIC_CALIB_DISABLE
3325
#define __HAL_RCC_CRS_CALCULATE_RELOADVALUE         __HAL_RCC_CRS_RELOADVALUE_CALCULATE
3326
 
3327
#define __HAL_RCC_GET_IT_SOURCE                     __HAL_RCC_GET_IT
3328
 
3329
#define RCC_CRS_SYNCWARM       RCC_CRS_SYNCWARN
3330
#define RCC_CRS_TRIMOV         RCC_CRS_TRIMOVF
3331
 
3332
#define RCC_PERIPHCLK_CK48               RCC_PERIPHCLK_CLK48
3333
#define RCC_CK48CLKSOURCE_PLLQ           RCC_CLK48CLKSOURCE_PLLQ
3334
#define RCC_CK48CLKSOURCE_PLLSAIP        RCC_CLK48CLKSOURCE_PLLSAIP
3335
#define RCC_CK48CLKSOURCE_PLLI2SQ        RCC_CLK48CLKSOURCE_PLLI2SQ
3336
#define IS_RCC_CK48CLKSOURCE             IS_RCC_CLK48CLKSOURCE
3337
#define RCC_SDIOCLKSOURCE_CK48           RCC_SDIOCLKSOURCE_CLK48
3338
 
3339
#define __HAL_RCC_DFSDM_CLK_ENABLE             __HAL_RCC_DFSDM1_CLK_ENABLE
3340
#define __HAL_RCC_DFSDM_CLK_DISABLE            __HAL_RCC_DFSDM1_CLK_DISABLE
3341
#define __HAL_RCC_DFSDM_IS_CLK_ENABLED         __HAL_RCC_DFSDM1_IS_CLK_ENABLED
3342
#define __HAL_RCC_DFSDM_IS_CLK_DISABLED        __HAL_RCC_DFSDM1_IS_CLK_DISABLED
3343
#define __HAL_RCC_DFSDM_FORCE_RESET            __HAL_RCC_DFSDM1_FORCE_RESET
3344
#define __HAL_RCC_DFSDM_RELEASE_RESET          __HAL_RCC_DFSDM1_RELEASE_RESET
3345
#define __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE       __HAL_RCC_DFSDM1_CLK_SLEEP_ENABLE
3346
#define __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE      __HAL_RCC_DFSDM1_CLK_SLEEP_DISABLE
3347
#define __HAL_RCC_DFSDM_IS_CLK_SLEEP_ENABLED   __HAL_RCC_DFSDM1_IS_CLK_SLEEP_ENABLED
3348
#define __HAL_RCC_DFSDM_IS_CLK_SLEEP_DISABLED  __HAL_RCC_DFSDM1_IS_CLK_SLEEP_DISABLED
3349
#define DfsdmClockSelection         Dfsdm1ClockSelection
3350
#define RCC_PERIPHCLK_DFSDM         RCC_PERIPHCLK_DFSDM1
28 mjames 3351
#define RCC_DFSDMCLKSOURCE_PCLK     RCC_DFSDM1CLKSOURCE_PCLK2
2 mjames 3352
#define RCC_DFSDMCLKSOURCE_SYSCLK   RCC_DFSDM1CLKSOURCE_SYSCLK
3353
#define __HAL_RCC_DFSDM_CONFIG      __HAL_RCC_DFSDM1_CONFIG
3354
#define __HAL_RCC_GET_DFSDM_SOURCE  __HAL_RCC_GET_DFSDM1_SOURCE
28 mjames 3355
#define RCC_DFSDM1CLKSOURCE_PCLK    RCC_DFSDM1CLKSOURCE_PCLK2
3356
#define RCC_SWPMI1CLKSOURCE_PCLK    RCC_SWPMI1CLKSOURCE_PCLK1
3357
#define RCC_LPTIM1CLKSOURCE_PCLK    RCC_LPTIM1CLKSOURCE_PCLK1
3358
#define RCC_LPTIM2CLKSOURCE_PCLK    RCC_LPTIM2CLKSOURCE_PCLK1
2 mjames 3359
 
28 mjames 3360
#define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM1AUDIOCLKSOURCE_I2S1
3361
#define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM1AUDIOCLKSOURCE_I2S2
3362
#define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB1    RCC_DFSDM2AUDIOCLKSOURCE_I2S1
3363
#define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB2    RCC_DFSDM2AUDIOCLKSOURCE_I2S2
3364
#define RCC_DFSDM1CLKSOURCE_APB2            RCC_DFSDM1CLKSOURCE_PCLK2
3365
#define RCC_DFSDM2CLKSOURCE_APB2            RCC_DFSDM2CLKSOURCE_PCLK2
3366
#define RCC_FMPI2C1CLKSOURCE_APB            RCC_FMPI2C1CLKSOURCE_PCLK1
3367
 
2 mjames 3368
/**
3369
  * @}
3370
  */
3371
 
3372
/** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
3373
  * @{
3374
  */
28 mjames 3375
#define  HAL_RNG_ReadyCallback(__HANDLE__)  HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
2 mjames 3376
 
3377
/**
3378
  * @}
3379
  */
28 mjames 3380
 
2 mjames 3381
/** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
3382
  * @{
3383
  */
28 mjames 3384
#if defined (STM32G0) || defined (STM32L5) || defined (STM32L412xx) || defined (STM32L422xx) || defined (STM32L4P5xx) || defined (STM32L4Q5xx) || defined (STM32G4)
3385
#else
2 mjames 3386
#define __HAL_RTC_CLEAR_FLAG                      __HAL_RTC_EXTI_CLEAR_FLAG
28 mjames 3387
#endif
2 mjames 3388
#define __HAL_RTC_DISABLE_IT                      __HAL_RTC_EXTI_DISABLE_IT
3389
#define __HAL_RTC_ENABLE_IT                       __HAL_RTC_EXTI_ENABLE_IT
3390
 
3391
#if defined (STM32F1)
3392
#define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
3393
 
3394
#define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_ENABLE_IT()
3395
 
3396
#define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT)  __HAL_RTC_ALARM_EXTI_DISABLE_IT()
3397
 
3398
#define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT)    __HAL_RTC_ALARM_EXTI_GET_FLAG()
3399
 
3400
#define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT)   __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
3401
#else
3402
#define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
3403
                                                   (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
3404
                                                      __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
3405
#define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__)   (((__EXTI_LINE__)  == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
3406
                                                  (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
3407
                                                      __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
3408
#define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__)  (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
3409
                                                  (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
3410
                                                      __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
3411
#define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__)    (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
3412
                                                  (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
3413
                                                      __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
3414
#define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__)   (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
3415
                                                      (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() :  \
3416
                                                          __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
3417
#endif   /* STM32F1 */
3418
 
3419
#define IS_ALARM                                  IS_RTC_ALARM
3420
#define IS_ALARM_MASK                             IS_RTC_ALARM_MASK
3421
#define IS_TAMPER                                 IS_RTC_TAMPER
3422
#define IS_TAMPER_ERASE_MODE                      IS_RTC_TAMPER_ERASE_MODE
28 mjames 3423
#define IS_TAMPER_FILTER                          IS_RTC_TAMPER_FILTER
2 mjames 3424
#define IS_TAMPER_INTERRUPT                       IS_RTC_TAMPER_INTERRUPT
3425
#define IS_TAMPER_MASKFLAG_STATE                  IS_RTC_TAMPER_MASKFLAG_STATE
3426
#define IS_TAMPER_PRECHARGE_DURATION              IS_RTC_TAMPER_PRECHARGE_DURATION
3427
#define IS_TAMPER_PULLUP_STATE                    IS_RTC_TAMPER_PULLUP_STATE
3428
#define IS_TAMPER_SAMPLING_FREQ                   IS_RTC_TAMPER_SAMPLING_FREQ
3429
#define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION     IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
3430
#define IS_TAMPER_TRIGGER                         IS_RTC_TAMPER_TRIGGER
3431
#define IS_WAKEUP_CLOCK                           IS_RTC_WAKEUP_CLOCK
3432
#define IS_WAKEUP_COUNTER                         IS_RTC_WAKEUP_COUNTER
3433
 
3434
#define __RTC_WRITEPROTECTION_ENABLE  __HAL_RTC_WRITEPROTECTION_ENABLE
3435
#define __RTC_WRITEPROTECTION_DISABLE  __HAL_RTC_WRITEPROTECTION_DISABLE
3436
 
3437
/**
3438
  * @}
3439
  */
3440
 
3441
/** @defgroup HAL_SD_Aliased_Macros HAL SD Aliased Macros maintained for legacy purpose
3442
  * @{
3443
  */
3444
 
3445
#define SD_OCR_CID_CSD_OVERWRIETE   SD_OCR_CID_CSD_OVERWRITE
3446
#define SD_CMD_SD_APP_STAUS         SD_CMD_SD_APP_STATUS
3447
 
28 mjames 3448
#if defined(STM32F4) || defined(STM32F2)
2 mjames 3449
#define  SD_SDMMC_DISABLED          SD_SDIO_DISABLED
28 mjames 3450
#define  SD_SDMMC_FUNCTION_BUSY     SD_SDIO_FUNCTION_BUSY
3451
#define  SD_SDMMC_FUNCTION_FAILED   SD_SDIO_FUNCTION_FAILED
3452
#define  SD_SDMMC_UNKNOWN_FUNCTION  SD_SDIO_UNKNOWN_FUNCTION
3453
#define  SD_CMD_SDMMC_SEN_OP_COND   SD_CMD_SDIO_SEN_OP_COND
3454
#define  SD_CMD_SDMMC_RW_DIRECT     SD_CMD_SDIO_RW_DIRECT
3455
#define  SD_CMD_SDMMC_RW_EXTENDED   SD_CMD_SDIO_RW_EXTENDED
3456
#define  __HAL_SD_SDMMC_ENABLE      __HAL_SD_SDIO_ENABLE
3457
#define  __HAL_SD_SDMMC_DISABLE     __HAL_SD_SDIO_DISABLE
3458
#define  __HAL_SD_SDMMC_DMA_ENABLE  __HAL_SD_SDIO_DMA_ENABLE
3459
#define  __HAL_SD_SDMMC_DMA_DISABLE __HAL_SD_SDIO_DMA_DISABL
3460
#define  __HAL_SD_SDMMC_ENABLE_IT   __HAL_SD_SDIO_ENABLE_IT
3461
#define  __HAL_SD_SDMMC_DISABLE_IT  __HAL_SD_SDIO_DISABLE_IT
3462
#define  __HAL_SD_SDMMC_GET_FLAG    __HAL_SD_SDIO_GET_FLAG
3463
#define  __HAL_SD_SDMMC_CLEAR_FLAG  __HAL_SD_SDIO_CLEAR_FLAG
3464
#define  __HAL_SD_SDMMC_GET_IT      __HAL_SD_SDIO_GET_IT
3465
#define  __HAL_SD_SDMMC_CLEAR_IT    __HAL_SD_SDIO_CLEAR_IT
3466
#define  SDMMC_STATIC_FLAGS         SDIO_STATIC_FLAGS
3467
#define  SDMMC_CMD0TIMEOUT          SDIO_CMD0TIMEOUT
2 mjames 3468
#define  SD_SDMMC_SEND_IF_COND      SD_SDIO_SEND_IF_COND
3469
/* alias CMSIS */
3470
#define  SDMMC1_IRQn                SDIO_IRQn
3471
#define  SDMMC1_IRQHandler          SDIO_IRQHandler
3472
#endif
3473
 
3474
#if defined(STM32F7) || defined(STM32L4)
3475
#define  SD_SDIO_DISABLED           SD_SDMMC_DISABLED
28 mjames 3476
#define  SD_SDIO_FUNCTION_BUSY      SD_SDMMC_FUNCTION_BUSY
3477
#define  SD_SDIO_FUNCTION_FAILED    SD_SDMMC_FUNCTION_FAILED
2 mjames 3478
#define  SD_SDIO_UNKNOWN_FUNCTION   SD_SDMMC_UNKNOWN_FUNCTION
3479
#define  SD_CMD_SDIO_SEN_OP_COND    SD_CMD_SDMMC_SEN_OP_COND
3480
#define  SD_CMD_SDIO_RW_DIRECT      SD_CMD_SDMMC_RW_DIRECT
3481
#define  SD_CMD_SDIO_RW_EXTENDED    SD_CMD_SDMMC_RW_EXTENDED
3482
#define  __HAL_SD_SDIO_ENABLE       __HAL_SD_SDMMC_ENABLE
3483
#define  __HAL_SD_SDIO_DISABLE      __HAL_SD_SDMMC_DISABLE
3484
#define  __HAL_SD_SDIO_DMA_ENABLE   __HAL_SD_SDMMC_DMA_ENABLE
3485
#define  __HAL_SD_SDIO_DMA_DISABL   __HAL_SD_SDMMC_DMA_DISABLE
3486
#define  __HAL_SD_SDIO_ENABLE_IT    __HAL_SD_SDMMC_ENABLE_IT
3487
#define  __HAL_SD_SDIO_DISABLE_IT   __HAL_SD_SDMMC_DISABLE_IT
3488
#define  __HAL_SD_SDIO_GET_FLAG     __HAL_SD_SDMMC_GET_FLAG
3489
#define  __HAL_SD_SDIO_CLEAR_FLAG   __HAL_SD_SDMMC_CLEAR_FLAG
3490
#define  __HAL_SD_SDIO_GET_IT       __HAL_SD_SDMMC_GET_IT
3491
#define  __HAL_SD_SDIO_CLEAR_IT     __HAL_SD_SDMMC_CLEAR_IT
28 mjames 3492
#define  SDIO_STATIC_FLAGS          SDMMC_STATIC_FLAGS
3493
#define  SDIO_CMD0TIMEOUT           SDMMC_CMD0TIMEOUT
3494
#define  SD_SDIO_SEND_IF_COND       SD_SDMMC_SEND_IF_COND
2 mjames 3495
/* alias CMSIS for compatibilities */
3496
#define  SDIO_IRQn                  SDMMC1_IRQn
3497
#define  SDIO_IRQHandler            SDMMC1_IRQHandler
3498
#endif
28 mjames 3499
 
3500
#if defined(STM32F7) || defined(STM32F4) || defined(STM32F2) || defined(STM32L4) || defined(STM32H7)
3501
#define  HAL_SD_CardCIDTypedef       HAL_SD_CardCIDTypeDef
3502
#define  HAL_SD_CardCSDTypedef       HAL_SD_CardCSDTypeDef
3503
#define  HAL_SD_CardStatusTypedef    HAL_SD_CardStatusTypeDef
3504
#define  HAL_SD_CardStateTypedef     HAL_SD_CardStateTypeDef
3505
#endif
3506
 
3507
#if defined(STM32H7) || defined(STM32L5)
3508
#define HAL_MMCEx_Read_DMADoubleBuffer0CpltCallback   HAL_MMCEx_Read_DMADoubleBuf0CpltCallback
3509
#define HAL_MMCEx_Read_DMADoubleBuffer1CpltCallback   HAL_MMCEx_Read_DMADoubleBuf1CpltCallback
3510
#define HAL_MMCEx_Write_DMADoubleBuffer0CpltCallback  HAL_MMCEx_Write_DMADoubleBuf0CpltCallback
3511
#define HAL_MMCEx_Write_DMADoubleBuffer1CpltCallback  HAL_MMCEx_Write_DMADoubleBuf1CpltCallback
3512
#define HAL_SDEx_Read_DMADoubleBuffer0CpltCallback    HAL_SDEx_Read_DMADoubleBuf0CpltCallback
3513
#define HAL_SDEx_Read_DMADoubleBuffer1CpltCallback    HAL_SDEx_Read_DMADoubleBuf1CpltCallback
3514
#define HAL_SDEx_Write_DMADoubleBuffer0CpltCallback   HAL_SDEx_Write_DMADoubleBuf0CpltCallback
3515
#define HAL_SDEx_Write_DMADoubleBuffer1CpltCallback   HAL_SDEx_Write_DMADoubleBuf1CpltCallback
3516
#define HAL_SD_DriveTransciver_1_8V_Callback          HAL_SD_DriveTransceiver_1_8V_Callback
3517
#endif
2 mjames 3518
/**
3519
  * @}
3520
  */
3521
 
3522
/** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
3523
  * @{
3524
  */
3525
 
3526
#define __SMARTCARD_ENABLE_IT           __HAL_SMARTCARD_ENABLE_IT
3527
#define __SMARTCARD_DISABLE_IT          __HAL_SMARTCARD_DISABLE_IT
3528
#define __SMARTCARD_ENABLE              __HAL_SMARTCARD_ENABLE
3529
#define __SMARTCARD_DISABLE             __HAL_SMARTCARD_DISABLE
3530
#define __SMARTCARD_DMA_REQUEST_ENABLE  __HAL_SMARTCARD_DMA_REQUEST_ENABLE
3531
#define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
3532
 
3533
#define __HAL_SMARTCARD_GETCLOCKSOURCE  SMARTCARD_GETCLOCKSOURCE
3534
#define __SMARTCARD_GETCLOCKSOURCE      SMARTCARD_GETCLOCKSOURCE
3535
 
28 mjames 3536
#define IS_SMARTCARD_ONEBIT_SAMPLING    IS_SMARTCARD_ONE_BIT_SAMPLE
2 mjames 3537
 
3538
/**
3539
  * @}
3540
  */
3541
 
3542
/** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
3543
  * @{
3544
  */
3545
#define __HAL_SMBUS_RESET_CR1           SMBUS_RESET_CR1
3546
#define __HAL_SMBUS_RESET_CR2           SMBUS_RESET_CR2
3547
#define __HAL_SMBUS_GENERATE_START      SMBUS_GENERATE_START
3548
#define __HAL_SMBUS_GET_ADDR_MATCH      SMBUS_GET_ADDR_MATCH
3549
#define __HAL_SMBUS_GET_DIR             SMBUS_GET_DIR
3550
#define __HAL_SMBUS_GET_STOP_MODE       SMBUS_GET_STOP_MODE
3551
#define __HAL_SMBUS_GET_PEC_MODE        SMBUS_GET_PEC_MODE
3552
#define __HAL_SMBUS_GET_ALERT_ENABLED   SMBUS_GET_ALERT_ENABLED
3553
/**
3554
  * @}
3555
  */
3556
 
3557
/** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
3558
  * @{
3559
  */
3560
 
3561
#define __HAL_SPI_1LINE_TX              SPI_1LINE_TX
3562
#define __HAL_SPI_1LINE_RX              SPI_1LINE_RX
3563
#define __HAL_SPI_RESET_CRC             SPI_RESET_CRC
3564
 
3565
/**
3566
  * @}
3567
  */
28 mjames 3568
 
2 mjames 3569
/** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
3570
  * @{
3571
  */
3572
 
3573
#define __HAL_UART_GETCLOCKSOURCE       UART_GETCLOCKSOURCE
3574
#define __HAL_UART_MASK_COMPUTATION     UART_MASK_COMPUTATION
3575
#define __UART_GETCLOCKSOURCE           UART_GETCLOCKSOURCE
3576
#define __UART_MASK_COMPUTATION         UART_MASK_COMPUTATION
3577
 
3578
#define IS_UART_WAKEUPMETHODE           IS_UART_WAKEUPMETHOD
3579
 
28 mjames 3580
#define IS_UART_ONEBIT_SAMPLE           IS_UART_ONE_BIT_SAMPLE
3581
#define IS_UART_ONEBIT_SAMPLING         IS_UART_ONE_BIT_SAMPLE
2 mjames 3582
 
3583
/**
3584
  * @}
3585
  */
3586
 
3587
 
3588
/** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
3589
  * @{
3590
  */
3591
 
3592
#define __USART_ENABLE_IT               __HAL_USART_ENABLE_IT
3593
#define __USART_DISABLE_IT              __HAL_USART_DISABLE_IT
3594
#define __USART_ENABLE                  __HAL_USART_ENABLE
3595
#define __USART_DISABLE                 __HAL_USART_DISABLE
3596
 
3597
#define __HAL_USART_GETCLOCKSOURCE      USART_GETCLOCKSOURCE
3598
#define __USART_GETCLOCKSOURCE          USART_GETCLOCKSOURCE
3599
 
3600
/**
3601
  * @}
3602
  */
3603
 
3604
/** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
3605
  * @{
3606
  */
3607
#define USB_EXTI_LINE_WAKEUP                               USB_WAKEUP_EXTI_LINE
3608
 
3609
#define USB_FS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
3610
#define USB_FS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
3611
#define USB_FS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
3612
#define USB_FS_EXTI_LINE_WAKEUP                            USB_OTG_FS_WAKEUP_EXTI_LINE
3613
 
3614
#define USB_HS_EXTI_TRIGGER_RISING_EDGE                    USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
3615
#define USB_HS_EXTI_TRIGGER_FALLING_EDGE                   USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
3616
#define USB_HS_EXTI_TRIGGER_BOTH_EDGE                      USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
3617
#define USB_HS_EXTI_LINE_WAKEUP                            USB_OTG_HS_WAKEUP_EXTI_LINE
3618
 
3619
#define __HAL_USB_EXTI_ENABLE_IT                           __HAL_USB_WAKEUP_EXTI_ENABLE_IT
3620
#define __HAL_USB_EXTI_DISABLE_IT                          __HAL_USB_WAKEUP_EXTI_DISABLE_IT
3621
#define __HAL_USB_EXTI_GET_FLAG                            __HAL_USB_WAKEUP_EXTI_GET_FLAG
3622
#define __HAL_USB_EXTI_CLEAR_FLAG                          __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
3623
#define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER             __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
3624
#define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER            __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
3625
#define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER           __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
3626
 
3627
#define __HAL_USB_FS_EXTI_ENABLE_IT                        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
3628
#define __HAL_USB_FS_EXTI_DISABLE_IT                       __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
3629
#define __HAL_USB_FS_EXTI_GET_FLAG                         __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
3630
#define __HAL_USB_FS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
3631
#define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
3632
#define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
3633
#define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
3634
#define __HAL_USB_FS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
3635
 
3636
#define __HAL_USB_HS_EXTI_ENABLE_IT                        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
3637
#define __HAL_USB_HS_EXTI_DISABLE_IT                       __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
3638
#define __HAL_USB_HS_EXTI_GET_FLAG                         __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
3639
#define __HAL_USB_HS_EXTI_CLEAR_FLAG                       __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
3640
#define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER          __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
3641
#define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER         __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
3642
#define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER        __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
3643
#define __HAL_USB_HS_EXTI_GENERATE_SWIT                    __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
3644
 
3645
#define HAL_PCD_ActiveRemoteWakeup                         HAL_PCD_ActivateRemoteWakeup
3646
#define HAL_PCD_DeActiveRemoteWakeup                       HAL_PCD_DeActivateRemoteWakeup
3647
 
3648
#define HAL_PCD_SetTxFiFo                                  HAL_PCDEx_SetTxFiFo
3649
#define HAL_PCD_SetRxFiFo                                  HAL_PCDEx_SetRxFiFo
3650
/**
3651
  * @}
3652
  */
3653
 
3654
/** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
3655
  * @{
3656
  */
3657
#define __HAL_TIM_SetICPrescalerValue   TIM_SET_ICPRESCALERVALUE
3658
#define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
3659
 
3660
#define TIM_GET_ITSTATUS                __HAL_TIM_GET_IT_SOURCE
3661
#define TIM_GET_CLEAR_IT                __HAL_TIM_CLEAR_IT
3662
 
3663
#define __HAL_TIM_GET_ITSTATUS          __HAL_TIM_GET_IT_SOURCE
3664
 
3665
#define __HAL_TIM_DIRECTION_STATUS      __HAL_TIM_IS_TIM_COUNTING_DOWN
3666
#define __HAL_TIM_PRESCALER             __HAL_TIM_SET_PRESCALER
3667
#define __HAL_TIM_SetCounter            __HAL_TIM_SET_COUNTER
3668
#define __HAL_TIM_GetCounter            __HAL_TIM_GET_COUNTER
3669
#define __HAL_TIM_SetAutoreload         __HAL_TIM_SET_AUTORELOAD
3670
#define __HAL_TIM_GetAutoreload         __HAL_TIM_GET_AUTORELOAD
3671
#define __HAL_TIM_SetClockDivision      __HAL_TIM_SET_CLOCKDIVISION
3672
#define __HAL_TIM_GetClockDivision      __HAL_TIM_GET_CLOCKDIVISION
3673
#define __HAL_TIM_SetICPrescaler        __HAL_TIM_SET_ICPRESCALER
3674
#define __HAL_TIM_GetICPrescaler        __HAL_TIM_GET_ICPRESCALER
3675
#define __HAL_TIM_SetCompare            __HAL_TIM_SET_COMPARE
3676
#define __HAL_TIM_GetCompare            __HAL_TIM_GET_COMPARE
3677
 
3678
#define TIM_BREAKINPUTSOURCE_DFSDM  TIM_BREAKINPUTSOURCE_DFSDM1
3679
/**
3680
  * @}
3681
  */
3682
 
3683
/** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
3684
  * @{
3685
  */
28 mjames 3686
 
2 mjames 3687
#define __HAL_ETH_EXTI_ENABLE_IT                   __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
3688
#define __HAL_ETH_EXTI_DISABLE_IT                  __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
3689
#define __HAL_ETH_EXTI_GET_FLAG                    __HAL_ETH_WAKEUP_EXTI_GET_FLAG
3690
#define __HAL_ETH_EXTI_CLEAR_FLAG                  __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
3691
#define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER     __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
3692
#define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER    __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
3693
#define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER   __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
3694
 
28 mjames 3695
#define ETH_PROMISCIOUSMODE_ENABLE   ETH_PROMISCUOUS_MODE_ENABLE
2 mjames 3696
#define ETH_PROMISCIOUSMODE_DISABLE  ETH_PROMISCUOUS_MODE_DISABLE
3697
#define IS_ETH_PROMISCIOUS_MODE      IS_ETH_PROMISCUOUS_MODE
3698
/**
3699
  * @}
3700
  */
3701
 
3702
/** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
3703
  * @{
3704
  */
3705
#define __HAL_LTDC_LAYER LTDC_LAYER
28 mjames 3706
#define __HAL_LTDC_RELOAD_CONFIG  __HAL_LTDC_RELOAD_IMMEDIATE_CONFIG
2 mjames 3707
/**
3708
  * @}
3709
  */
3710
 
3711
/** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
3712
  * @{
3713
  */
3714
#define SAI_OUTPUTDRIVE_DISABLED          SAI_OUTPUTDRIVE_DISABLE
3715
#define SAI_OUTPUTDRIVE_ENABLED           SAI_OUTPUTDRIVE_ENABLE
3716
#define SAI_MASTERDIVIDER_ENABLED         SAI_MASTERDIVIDER_ENABLE
3717
#define SAI_MASTERDIVIDER_DISABLED        SAI_MASTERDIVIDER_DISABLE
3718
#define SAI_STREOMODE                     SAI_STEREOMODE
3719
#define SAI_FIFOStatus_Empty              SAI_FIFOSTATUS_EMPTY
3720
#define SAI_FIFOStatus_Less1QuarterFull   SAI_FIFOSTATUS_LESS1QUARTERFULL
3721
#define SAI_FIFOStatus_1QuarterFull       SAI_FIFOSTATUS_1QUARTERFULL
3722
#define SAI_FIFOStatus_HalfFull           SAI_FIFOSTATUS_HALFFULL
3723
#define SAI_FIFOStatus_3QuartersFull      SAI_FIFOSTATUS_3QUARTERFULL
3724
#define SAI_FIFOStatus_Full               SAI_FIFOSTATUS_FULL
3725
#define IS_SAI_BLOCK_MONO_STREO_MODE      IS_SAI_BLOCK_MONO_STEREO_MODE
3726
#define SAI_SYNCHRONOUS_EXT               SAI_SYNCHRONOUS_EXT_SAI1
3727
#define SAI_SYNCEXT_IN_ENABLE             SAI_SYNCEXT_OUTBLOCKA_ENABLE
3728
/**
3729
  * @}
3730
  */
3731
 
28 mjames 3732
/** @defgroup HAL_SPDIFRX_Aliased_Macros HAL SPDIFRX Aliased Macros maintained for legacy purpose
3733
  * @{
3734
  */
3735
#if defined(STM32H7)
3736
#define HAL_SPDIFRX_ReceiveControlFlow      HAL_SPDIFRX_ReceiveCtrlFlow
3737
#define HAL_SPDIFRX_ReceiveControlFlow_IT   HAL_SPDIFRX_ReceiveCtrlFlow_IT
3738
#define HAL_SPDIFRX_ReceiveControlFlow_DMA  HAL_SPDIFRX_ReceiveCtrlFlow_DMA
3739
#endif
3740
/**
3741
  * @}
3742
  */
2 mjames 3743
 
28 mjames 3744
/** @defgroup HAL_HRTIM_Aliased_Functions HAL HRTIM Aliased Functions maintained for legacy purpose
3745
  * @{
3746
  */
3747
#if defined (STM32H7) || defined (STM32G4) || defined (STM32F3)
3748
#define HAL_HRTIM_WaveformCounterStart_IT      HAL_HRTIM_WaveformCountStart_IT
3749
#define HAL_HRTIM_WaveformCounterStart_DMA     HAL_HRTIM_WaveformCountStart_DMA
3750
#define HAL_HRTIM_WaveformCounterStart         HAL_HRTIM_WaveformCountStart
3751
#define HAL_HRTIM_WaveformCounterStop_IT       HAL_HRTIM_WaveformCountStop_IT
3752
#define HAL_HRTIM_WaveformCounterStop_DMA      HAL_HRTIM_WaveformCountStop_DMA
3753
#define HAL_HRTIM_WaveformCounterStop          HAL_HRTIM_WaveformCountStop
3754
#endif
3755
/**
3756
  * @}
3757
  */
3758
 
3759
/** @defgroup HAL_QSPI_Aliased_Macros HAL QSPI Aliased Macros maintained for legacy purpose
3760
  * @{
3761
  */
3762
#if defined (STM32L4) || defined (STM32F4) || defined (STM32F7) || defined(STM32H7)
3763
#define HAL_QPSI_TIMEOUT_DEFAULT_VALUE HAL_QSPI_TIMEOUT_DEFAULT_VALUE
3764
#endif /* STM32L4 || STM32F4 || STM32F7 */
3765
/**
3766
  * @}
3767
  */
3768
 
2 mjames 3769
/** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
3770
  * @{
3771
  */
28 mjames 3772
 
2 mjames 3773
/**
3774
  * @}
3775
  */
3776
 
3777
#ifdef __cplusplus
3778
}
3779
#endif
3780
 
28 mjames 3781
#endif /* STM32_HAL_LEGACY */
2 mjames 3782
 
3783
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
3784